blob: 83a263fc92462f1885f7c25f15d06effed5b73b2 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * PCI Bus Services, see include/linux/pci.h for further explanation.
4 *
5 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
7 *
8 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
9 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070016#include <linux/of.h>
17#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080026#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020027#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080028#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090029#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010030#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060031#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020032#include <linux/vmalloc.h>
CQ Tang4ebeb1e2017-05-30 09:25:49 -070033#include <linux/pci-ats.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090034#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010035#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050036#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090037#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Alan Stern00240c32009-04-27 13:33:16 -040039const char *pci_power_names[] = {
40 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
41};
42EXPORT_SYMBOL_GPL(pci_power_names);
43
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010044int isa_dma_bridge_buggy;
45EXPORT_SYMBOL(isa_dma_bridge_buggy);
46
47int pci_pci_problems;
48EXPORT_SYMBOL(pci_pci_problems);
49
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010050unsigned int pci_pm_d3_delay;
51
Matthew Garrettdf17e622010-10-04 14:22:29 -040052static void pci_pme_list_scan(struct work_struct *work);
53
54static LIST_HEAD(pci_pme_list);
55static DEFINE_MUTEX(pci_pme_list_mutex);
56static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
57
58struct pci_pme_device {
59 struct list_head list;
60 struct pci_dev *dev;
61};
62
63#define PME_TIMEOUT 1000 /* How long between PME checks */
64
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010065static void pci_dev_d3_sleep(struct pci_dev *dev)
66{
67 unsigned int delay = dev->d3_delay;
68
69 if (delay < pci_pm_d3_delay)
70 delay = pci_pm_d3_delay;
71
Adrian Hunter50b2b542017-03-14 15:21:58 +020072 if (delay)
73 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010074}
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Jeff Garzik32a2eea2007-10-11 16:57:27 -040076#ifdef CONFIG_PCI_DOMAINS
77int pci_domains_supported = 1;
78#endif
79
Atsushi Nemoto4516a612007-02-05 16:36:06 -080080#define DEFAULT_CARDBUS_IO_SIZE (256)
81#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
82/* pci=cbmemsize=nnM,cbiosize=nn can override this */
83unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
84unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
85
Eric W. Biederman28760482009-09-09 14:09:24 -070086#define DEFAULT_HOTPLUG_IO_SIZE (256)
87#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
88/* pci=hpmemsize=nnM,hpiosize=nn can override this */
89unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
90unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
91
Keith Busche16b4662016-07-21 21:40:28 -060092#define DEFAULT_HOTPLUG_BUS_SIZE 1
93unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
94
Keith Busch27d868b2015-08-24 08:48:16 -050095enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050096
Jesse Barnesac1aa472009-10-26 13:20:44 -070097/*
98 * The default CLS is used if arch didn't set CLS explicitly and not
99 * all pci devices agree on the same value. Arch can override either
100 * the dfl or actual value as it sees fit. Don't forget this is
101 * measured in 32-bit words, not bytes.
102 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500103u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700104u8 pci_cache_line_size;
105
Myron Stowe96c55902011-10-28 15:48:38 -0600106/*
107 * If we set up a device for bus mastering, we need to check the latency
108 * timer as certain BIOSes forget to set it properly.
109 */
110unsigned int pcibios_max_latency = 255;
111
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100112/* If set, the PCIe ARI capability will not be used. */
113static bool pcie_ari_disabled;
114
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300115/* Disable bridge_d3 for all PCIe ports */
116static bool pci_bridge_d3_disable;
117/* Force bridge_d3 for all PCIe ports */
118static bool pci_bridge_d3_force;
119
120static int __init pcie_port_pm_setup(char *str)
121{
122 if (!strcmp(str, "off"))
123 pci_bridge_d3_disable = true;
124 else if (!strcmp(str, "force"))
125 pci_bridge_d3_force = true;
126 return 1;
127}
128__setup("pcie_port_pm=", pcie_port_pm_setup);
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130/**
131 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
132 * @bus: pointer to PCI bus structure to search
133 *
134 * Given a PCI bus, returns the highest PCI bus number present in the set
135 * including the given PCI bus and its list of child PCI buses.
136 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400137unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800139 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 unsigned char max, n;
141
Yinghai Lub918c622012-05-17 18:51:11 -0700142 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800143 list_for_each_entry(tmp, &bus->children, node) {
144 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400145 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 max = n;
147 }
148 return max;
149}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800150EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Andrew Morton1684f5d2008-12-01 14:30:30 -0800152#ifdef CONFIG_HAS_IOMEM
153void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
154{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500155 struct resource *res = &pdev->resource[bar];
156
Andrew Morton1684f5d2008-12-01 14:30:30 -0800157 /*
158 * Make sure the BAR is actually a memory resource, not an IO resource
159 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500160 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600161 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800162 return NULL;
163 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500164 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800165}
166EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700167
168void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
169{
170 /*
171 * Make sure the BAR is actually a memory resource, not an IO resource
172 */
173 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
174 WARN_ON(1);
175 return NULL;
176 }
177 return ioremap_wc(pci_resource_start(pdev, bar),
178 pci_resource_len(pdev, bar));
179}
180EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800181#endif
182
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100183
184static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
185 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700186{
187 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700188 u16 ent;
189
190 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700191
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100192 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700193 if (pos < 0x40)
194 break;
195 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700196 pci_bus_read_config_word(bus, devfn, pos, &ent);
197
198 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700199 if (id == 0xff)
200 break;
201 if (id == cap)
202 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700203 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700204 }
205 return 0;
206}
207
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100208static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
209 u8 pos, int cap)
210{
211 int ttl = PCI_FIND_CAP_TTL;
212
213 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
214}
215
Roland Dreier24a4e372005-10-28 17:35:34 -0700216int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
217{
218 return __pci_find_next_cap(dev->bus, dev->devfn,
219 pos + PCI_CAP_LIST_NEXT, cap);
220}
221EXPORT_SYMBOL_GPL(pci_find_next_capability);
222
Michael Ellermand3bac112006-11-22 18:26:16 +1100223static int __pci_bus_find_cap_start(struct pci_bus *bus,
224 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
226 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
228 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
229 if (!(status & PCI_STATUS_CAP_LIST))
230 return 0;
231
232 switch (hdr_type) {
233 case PCI_HEADER_TYPE_NORMAL:
234 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100235 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100237 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100239
240 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
242
243/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700244 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 * @dev: PCI device to query
246 * @cap: capability code
247 *
248 * Tell if a device supports a given PCI capability.
249 * Returns the address of the requested capability structure within the
250 * device's PCI configuration space or 0 in case the device does not
251 * support it. Possible values for @cap:
252 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700253 * %PCI_CAP_ID_PM Power Management
254 * %PCI_CAP_ID_AGP Accelerated Graphics Port
255 * %PCI_CAP_ID_VPD Vital Product Data
256 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700258 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 * %PCI_CAP_ID_PCIX PCI-X
260 * %PCI_CAP_ID_EXP PCI Express
261 */
262int pci_find_capability(struct pci_dev *dev, int cap)
263{
Michael Ellermand3bac112006-11-22 18:26:16 +1100264 int pos;
265
266 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
267 if (pos)
268 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
269
270 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600272EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700275 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 * @bus: the PCI bus to query
277 * @devfn: PCI device to query
278 * @cap: capability code
279 *
280 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700281 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 *
283 * Returns the address of the requested capability structure within the
284 * device's PCI configuration space or 0 in case the device does not
285 * support it.
286 */
287int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
288{
Michael Ellermand3bac112006-11-22 18:26:16 +1100289 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 u8 hdr_type;
291
292 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
293
Michael Ellermand3bac112006-11-22 18:26:16 +1100294 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
295 if (pos)
296 pos = __pci_find_next_cap(bus, devfn, pos, cap);
297
298 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600300EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600303 * pci_find_next_ext_capability - Find an extended capability
304 * @dev: PCI device to query
305 * @start: address at which to start looking (0 to start at beginning of list)
306 * @cap: capability code
307 *
308 * Returns the address of the next matching extended capability structure
309 * within the device's PCI configuration space or 0 if the device does
310 * not support it. Some capabilities can occur several times, e.g., the
311 * vendor-specific capability, and this provides a way to find them all.
312 */
313int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
314{
315 u32 header;
316 int ttl;
317 int pos = PCI_CFG_SPACE_SIZE;
318
319 /* minimum 8 bytes per capability */
320 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
321
322 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
323 return 0;
324
325 if (start)
326 pos = start;
327
328 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
329 return 0;
330
331 /*
332 * If we have no capabilities, this is indicated by cap ID,
333 * cap version and next pointer all being 0.
334 */
335 if (header == 0)
336 return 0;
337
338 while (ttl-- > 0) {
339 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
340 return pos;
341
342 pos = PCI_EXT_CAP_NEXT(header);
343 if (pos < PCI_CFG_SPACE_SIZE)
344 break;
345
346 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
347 break;
348 }
349
350 return 0;
351}
352EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
353
354/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 * pci_find_ext_capability - Find an extended capability
356 * @dev: PCI device to query
357 * @cap: capability code
358 *
359 * Returns the address of the requested extended capability structure
360 * within the device's PCI configuration space or 0 if the device does
361 * not support it. Possible values for @cap:
362 *
363 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
364 * %PCI_EXT_CAP_ID_VC Virtual Channel
365 * %PCI_EXT_CAP_ID_DSN Device Serial Number
366 * %PCI_EXT_CAP_ID_PWR Power Budgeting
367 */
368int pci_find_ext_capability(struct pci_dev *dev, int cap)
369{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600370 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371}
Brice Goglin3a720d72006-05-23 06:10:01 -0400372EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100374static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
375{
376 int rc, ttl = PCI_FIND_CAP_TTL;
377 u8 cap, mask;
378
379 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
380 mask = HT_3BIT_CAP_MASK;
381 else
382 mask = HT_5BIT_CAP_MASK;
383
384 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
385 PCI_CAP_ID_HT, &ttl);
386 while (pos) {
387 rc = pci_read_config_byte(dev, pos + 3, &cap);
388 if (rc != PCIBIOS_SUCCESSFUL)
389 return 0;
390
391 if ((cap & mask) == ht_cap)
392 return pos;
393
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800394 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
395 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100396 PCI_CAP_ID_HT, &ttl);
397 }
398
399 return 0;
400}
401/**
402 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
403 * @dev: PCI device to query
404 * @pos: Position from which to continue searching
405 * @ht_cap: Hypertransport capability code
406 *
407 * To be used in conjunction with pci_find_ht_capability() to search for
408 * all capabilities matching @ht_cap. @pos should always be a value returned
409 * from pci_find_ht_capability().
410 *
411 * NB. To be 100% safe against broken PCI devices, the caller should take
412 * steps to avoid an infinite loop.
413 */
414int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
415{
416 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
417}
418EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
419
420/**
421 * pci_find_ht_capability - query a device's Hypertransport capabilities
422 * @dev: PCI device to query
423 * @ht_cap: Hypertransport capability code
424 *
425 * Tell if a device supports a given Hypertransport capability.
426 * Returns an address within the device's PCI configuration space
427 * or 0 in case the device does not support the request capability.
428 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
429 * which has a Hypertransport capability matching @ht_cap.
430 */
431int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
432{
433 int pos;
434
435 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
436 if (pos)
437 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
438
439 return pos;
440}
441EXPORT_SYMBOL_GPL(pci_find_ht_capability);
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/**
444 * pci_find_parent_resource - return resource region of parent bus of given region
445 * @dev: PCI device structure contains resources to be searched
446 * @res: child resource record for which parent is sought
447 *
448 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700449 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400451struct resource *pci_find_parent_resource(const struct pci_dev *dev,
452 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453{
454 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700455 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700458 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 if (!r)
460 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100461 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700462
463 /*
464 * If the window is prefetchable but the BAR is
465 * not, the allocator made a mistake.
466 */
467 if (r->flags & IORESOURCE_PREFETCH &&
468 !(res->flags & IORESOURCE_PREFETCH))
469 return NULL;
470
471 /*
472 * If we're below a transparent bridge, there may
473 * be both a positively-decoded aperture and a
474 * subtractively-decoded region that contain the BAR.
475 * We want the positively-decoded one, so this depends
476 * on pci_bus_for_each_resource() giving us those
477 * first.
478 */
479 return r;
480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700482 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600484EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
486/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300487 * pci_find_resource - Return matching PCI device resource
488 * @dev: PCI device to query
489 * @res: Resource to look for
490 *
491 * Goes over standard PCI resources (BARs) and checks if the given resource
492 * is partially or fully contained in any of them. In that case the
493 * matching resource is returned, %NULL otherwise.
494 */
495struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
496{
497 int i;
498
499 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
500 struct resource *r = &dev->resource[i];
501
502 if (r->start && resource_contains(r, res))
503 return r;
504 }
505
506 return NULL;
507}
508EXPORT_SYMBOL(pci_find_resource);
509
510/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530511 * pci_find_pcie_root_port - return PCIe Root Port
512 * @dev: PCI device to query
513 *
514 * Traverse up the parent chain and return the PCIe Root Port PCI Device
515 * for a given PCI Device.
516 */
517struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
518{
Thierry Redingb6f6d562017-08-17 13:06:14 +0200519 struct pci_dev *bridge, *highest_pcie_bridge = dev;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530520
521 bridge = pci_upstream_bridge(dev);
522 while (bridge && pci_is_pcie(bridge)) {
523 highest_pcie_bridge = bridge;
524 bridge = pci_upstream_bridge(bridge);
525 }
526
Thierry Redingb6f6d562017-08-17 13:06:14 +0200527 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
528 return NULL;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530529
Thierry Redingb6f6d562017-08-17 13:06:14 +0200530 return highest_pcie_bridge;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530531}
532EXPORT_SYMBOL(pci_find_pcie_root_port);
533
534/**
Alex Williamson157e8762013-12-17 16:43:39 -0700535 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
536 * @dev: the PCI device to operate on
537 * @pos: config space offset of status word
538 * @mask: mask of bit(s) to care about in status word
539 *
540 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
541 */
542int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
543{
544 int i;
545
546 /* Wait for Transaction Pending bit clean */
547 for (i = 0; i < 4; i++) {
548 u16 status;
549 if (i)
550 msleep((1 << (i - 1)) * 100);
551
552 pci_read_config_word(dev, pos, &status);
553 if (!(status & mask))
554 return 1;
555 }
556
557 return 0;
558}
559
560/**
Wei Yang70675e02015-07-29 16:52:58 +0800561 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400562 * @dev: PCI device to have its BARs restored
563 *
564 * Restore the BAR values for a given device, so as to make it
565 * accessible by its driver.
566 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400567static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400568{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800569 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400570
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800571 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800572 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400573}
574
Julia Lawall299f2ff2015-12-06 17:33:45 +0100575static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200576
Julia Lawall299f2ff2015-12-06 17:33:45 +0100577int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200578{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200579 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200580 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200581 return -EINVAL;
582 pci_platform_pm = ops;
583 return 0;
584}
585
586static inline bool platform_pci_power_manageable(struct pci_dev *dev)
587{
588 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
589}
590
591static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400592 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200593{
594 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
595}
596
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200597static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
598{
599 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
600}
601
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200602static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
603{
604 return pci_platform_pm ?
605 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
606}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700607
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200608static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200609{
610 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200611 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100612}
613
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100614static inline bool platform_pci_need_resume(struct pci_dev *dev)
615{
616 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
617}
618
John W. Linville064b53db2005-07-27 10:19:44 -0400619/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200620 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
621 * given PCI device
622 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200623 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200625 * RETURN VALUE:
626 * -EINVAL if the requested state is invalid.
627 * -EIO if device does not support PCI PM or its PM capabilities register has a
628 * wrong version, or device doesn't support the requested state.
629 * 0 if device already is in the requested state.
630 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100632static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200634 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200635 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100637 /* Check if we're already there */
638 if (dev->current_state == state)
639 return 0;
640
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200641 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700642 return -EIO;
643
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200644 if (state < PCI_D0 || state > PCI_D3hot)
645 return -EINVAL;
646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700648 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 * to sleep if we're already in a low power state
650 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100651 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200652 && dev->current_state > state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600653 pci_err(dev, "invalid power transition (from state %d to %d)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400654 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200656 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200659 if ((state == PCI_D1 && !dev->d1_support)
660 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700661 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200663 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400664
John W. Linville32a36582005-09-14 09:52:42 -0400665 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 * This doesn't affect PME_Status, disables PME_En, and
667 * sets PowerState to 0.
668 */
John W. Linville32a36582005-09-14 09:52:42 -0400669 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400670 case PCI_D0:
671 case PCI_D1:
672 case PCI_D2:
673 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
674 pmcsr |= state;
675 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200676 case PCI_D3hot:
677 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400678 case PCI_UNKNOWN: /* Boot-up */
679 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100680 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200681 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400682 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400683 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400684 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400685 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 }
687
688 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200689 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
691 /* Mandatory power management transition delays */
692 /* see PCI PM 1.1 5.6.1 table 18 */
693 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100694 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100696 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200698 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
699 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
700 if (dev->current_state != state && printk_ratelimit())
Frederick Lawler7506dc72018-01-18 12:55:24 -0600701 pci_info(dev, "Refused to change power state, currently in D%d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400702 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400703
Huang Ying448bd852012-06-23 10:23:51 +0800704 /*
705 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400706 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
707 * from D3hot to D0 _may_ perform an internal reset, thereby
708 * going to "D0 Uninitialized" rather than "D0 Initialized".
709 * For example, at least some versions of the 3c905B and the
710 * 3c556B exhibit this behaviour.
711 *
712 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
713 * devices in a D3hot state at boot. Consequently, we need to
714 * restore at least the BARs so that the device will be
715 * accessible to its driver.
716 */
717 if (need_restore)
718 pci_restore_bars(dev);
719
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100720 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800721 pcie_aspm_pm_state_change(dev->bus->self);
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 return 0;
724}
725
726/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200727 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200728 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100729 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200730 *
731 * The power state is read from the PMCSR register, which however is
732 * inaccessible in D3cold. The platform firmware is therefore queried first
733 * to detect accessibility of the register. In case the platform firmware
734 * reports an incorrect state or the device isn't power manageable by the
735 * platform at all, we try to detect D3cold by testing accessibility of the
736 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200737 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100738void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200739{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200740 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
741 !pci_device_is_present(dev)) {
742 dev->current_state = PCI_D3cold;
743 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200744 u16 pmcsr;
745
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200746 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200747 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100748 } else {
749 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200750 }
751}
752
753/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600754 * pci_power_up - Put the given device into D0 forcibly
755 * @dev: PCI device to power up
756 */
757void pci_power_up(struct pci_dev *dev)
758{
759 if (platform_pci_power_manageable(dev))
760 platform_pci_set_power_state(dev, PCI_D0);
761
762 pci_raw_set_power_state(dev, PCI_D0);
763 pci_update_current_state(dev, PCI_D0);
764}
765
766/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100767 * pci_platform_power_transition - Use platform to change device power state
768 * @dev: PCI device to handle.
769 * @state: State to put the device into.
770 */
771static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
772{
773 int error;
774
775 if (platform_pci_power_manageable(dev)) {
776 error = platform_pci_set_power_state(dev, state);
777 if (!error)
778 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000779 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100780 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000781
782 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
783 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100784
785 return error;
786}
787
788/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700789 * pci_wakeup - Wake up a PCI device
790 * @pci_dev: Device to handle.
791 * @ign: ignored parameter
792 */
793static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
794{
795 pci_wakeup_event(pci_dev);
796 pm_request_resume(&pci_dev->dev);
797 return 0;
798}
799
800/**
801 * pci_wakeup_bus - Walk given bus and wake up devices on it
802 * @bus: Top bus of the subtree to walk.
803 */
804static void pci_wakeup_bus(struct pci_bus *bus)
805{
806 if (bus)
807 pci_walk_bus(bus, pci_wakeup, NULL);
808}
809
810/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100811 * __pci_start_power_transition - Start power transition of a PCI device
812 * @dev: PCI device to handle.
813 * @state: State to put the device into.
814 */
815static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
816{
Huang Ying448bd852012-06-23 10:23:51 +0800817 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100818 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800819 /*
820 * Mandatory power management transition delays, see
821 * PCI Express Base Specification Revision 2.0 Section
822 * 6.6.1: Conventional Reset. Do not delay for
823 * devices powered on/off by corresponding bridge,
824 * because have already delayed for the bridge.
825 */
826 if (dev->runtime_d3cold) {
Adrian Hunter50b2b542017-03-14 15:21:58 +0200827 if (dev->d3cold_delay)
828 msleep(dev->d3cold_delay);
Huang Ying448bd852012-06-23 10:23:51 +0800829 /*
830 * When powering on a bridge from D3cold, the
831 * whole hierarchy may be powered on into
832 * D0uninitialized state, resume them to give
833 * them a chance to suspend again
834 */
835 pci_wakeup_bus(dev->subordinate);
836 }
837 }
838}
839
840/**
841 * __pci_dev_set_current_state - Set current state of a PCI device
842 * @dev: Device to handle
843 * @data: pointer to state to be set
844 */
845static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
846{
847 pci_power_t state = *(pci_power_t *)data;
848
849 dev->current_state = state;
850 return 0;
851}
852
853/**
854 * __pci_bus_set_current_state - Walk given bus and set current state of devices
855 * @bus: Top bus of the subtree to walk.
856 * @state: state to be set
857 */
858static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
859{
860 if (bus)
861 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100862}
863
864/**
865 * __pci_complete_power_transition - Complete power transition of a PCI device
866 * @dev: PCI device to handle.
867 * @state: State to put the device into.
868 *
869 * This function should not be called directly by device drivers.
870 */
871int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
872{
Huang Ying448bd852012-06-23 10:23:51 +0800873 int ret;
874
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600875 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800876 return -EINVAL;
877 ret = pci_platform_power_transition(dev, state);
878 /* Power off the bridge may power off the whole hierarchy */
879 if (!ret && state == PCI_D3cold)
880 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
881 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100882}
883EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
884
885/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200886 * pci_set_power_state - Set the power state of a PCI device
887 * @dev: PCI device to handle.
888 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
889 *
Nick Andrew877d0312009-01-26 11:06:57 +0100890 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200891 * the device's PCI PM registers.
892 *
893 * RETURN VALUE:
894 * -EINVAL if the requested state is invalid.
895 * -EIO if device does not support PCI PM or its PM capabilities register has a
896 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +0100897 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200898 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +0100899 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200900 * 0 if device's power state has been successfully changed.
901 */
902int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
903{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200904 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200905
906 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800907 if (state > PCI_D3cold)
908 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200909 else if (state < PCI_D0)
910 state = PCI_D0;
911 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
912 /*
913 * If the device or the parent bridge do not support PCI PM,
914 * ignore the request if we're doing anything other than putting
915 * it into D0 (which would only happen on boot).
916 */
917 return 0;
918
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600919 /* Check if we're already there */
920 if (dev->current_state == state)
921 return 0;
922
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100923 __pci_start_power_transition(dev, state);
924
Alan Cox979b1792008-07-24 17:18:38 +0100925 /* This device is quirked not to be put into D3, so
926 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800927 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100928 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200929
Huang Ying448bd852012-06-23 10:23:51 +0800930 /*
931 * To put device in D3cold, we put device into D3hot in native
932 * way, then put device into D3cold with platform ops
933 */
934 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
935 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200936
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100937 if (!__pci_complete_power_transition(dev, state))
938 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200939
940 return error;
941}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600942EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200943
944/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 * pci_choose_state - Choose the power state of a PCI device
946 * @dev: PCI device to be suspended
947 * @state: target sleep state for the whole system. This is the value
948 * that is passed to suspend() function.
949 *
950 * Returns PCI power state suitable for given device and given system
951 * message.
952 */
953
954pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
955{
Shaohua Liab826ca2007-07-20 10:03:22 +0800956 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500957
Yijing Wang728cdb72013-06-18 16:22:14 +0800958 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 return PCI_D0;
960
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200961 ret = platform_pci_choose_state(dev);
962 if (ret != PCI_POWER_ERROR)
963 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700964
965 switch (state.event) {
966 case PM_EVENT_ON:
967 return PCI_D0;
968 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700969 case PM_EVENT_PRETHAW:
970 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700971 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100972 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700973 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -0600975 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600976 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 BUG();
978 }
979 return PCI_D0;
980}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981EXPORT_SYMBOL(pci_choose_state);
982
Yu Zhao89858512009-02-16 02:55:47 +0800983#define PCI_EXP_SAVE_REGS 7
984
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700985static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
986 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800987{
988 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800989
Sasha Levinb67bfe02013-02-27 17:06:00 -0800990 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700991 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800992 return tmp;
993 }
994 return NULL;
995}
996
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700997struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
998{
999 return _pci_find_saved_cap(dev, cap, false);
1000}
1001
1002struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1003{
1004 return _pci_find_saved_cap(dev, cap, true);
1005}
1006
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001007static int pci_save_pcie_state(struct pci_dev *dev)
1008{
Jiang Liu59875ae2012-07-24 17:20:06 +08001009 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001010 struct pci_cap_saved_state *save_state;
1011 u16 *cap;
1012
Jiang Liu59875ae2012-07-24 17:20:06 +08001013 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001014 return 0;
1015
Eric W. Biederman9f355752007-03-08 13:06:13 -07001016 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001018 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001019 return -ENOMEM;
1020 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001021
Alex Williamson24a4742f2011-05-10 10:02:11 -06001022 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001023 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1029 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001030
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001031 return 0;
1032}
1033
1034static void pci_restore_pcie_state(struct pci_dev *dev)
1035{
Jiang Liu59875ae2012-07-24 17:20:06 +08001036 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001037 struct pci_cap_saved_state *save_state;
1038 u16 *cap;
1039
1040 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001041 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001042 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001043
Alex Williamson24a4742f2011-05-10 10:02:11 -06001044 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001045 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1051 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001052}
1053
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001054
1055static int pci_save_pcix_state(struct pci_dev *dev)
1056{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001057 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001058 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001059
1060 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001061 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001062 return 0;
1063
Shaohua Lif34303d2007-12-18 09:56:47 +08001064 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001065 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001066 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001067 return -ENOMEM;
1068 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001069
Alex Williamson24a4742f2011-05-10 10:02:11 -06001070 pci_read_config_word(dev, pos + PCI_X_CMD,
1071 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001072
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001073 return 0;
1074}
1075
1076static void pci_restore_pcix_state(struct pci_dev *dev)
1077{
1078 int i = 0, pos;
1079 struct pci_cap_saved_state *save_state;
1080 u16 *cap;
1081
1082 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1083 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001084 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001085 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001086 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001087
1088 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001089}
1090
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092/**
1093 * pci_save_state - save the PCI configuration space of a device before suspending
1094 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001096int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
1098 int i;
1099 /* XXX: 100% dword access ok here? */
1100 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001101 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001102 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001103
1104 i = pci_save_pcie_state(dev);
1105 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001106 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001107
1108 i = pci_save_pcix_state(dev);
1109 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001110 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001111
Quentin Lambert754834b2014-11-06 17:45:55 +01001112 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001114EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001116static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1117 u32 saved_val, int retry)
1118{
1119 u32 val;
1120
1121 pci_read_config_dword(pdev, offset, &val);
1122 if (val == saved_val)
1123 return;
1124
1125 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001126 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001127 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001128 pci_write_config_dword(pdev, offset, saved_val);
1129 if (retry-- <= 0)
1130 return;
1131
1132 pci_read_config_dword(pdev, offset, &val);
1133 if (val == saved_val)
1134 return;
1135
1136 mdelay(1);
1137 }
1138}
1139
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001140static void pci_restore_config_space_range(struct pci_dev *pdev,
1141 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001142{
1143 int index;
1144
1145 for (index = end; index >= start; index--)
1146 pci_restore_config_dword(pdev, 4 * index,
1147 pdev->saved_config_space[index],
1148 retry);
1149}
1150
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001151static void pci_restore_config_space(struct pci_dev *pdev)
1152{
1153 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1154 pci_restore_config_space_range(pdev, 10, 15, 0);
1155 /* Restore BARs before the command register. */
1156 pci_restore_config_space_range(pdev, 4, 9, 10);
1157 pci_restore_config_space_range(pdev, 0, 3, 0);
1158 } else {
1159 pci_restore_config_space_range(pdev, 0, 15, 0);
1160 }
1161}
1162
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001163/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 * pci_restore_state - Restore the saved state of a PCI device
1165 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001167void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168{
Alek Duc82f63e2009-08-08 08:46:19 +08001169 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001170 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001171
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001172 /* PCI Express register must be restored first */
1173 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001174 pci_restore_pasid_state(dev);
1175 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001176 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001177 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001178
Taku Izumib07461a2015-09-17 10:09:37 -05001179 pci_cleanup_aer_error_status_regs(dev);
1180
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001181 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001182
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001183 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001184 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001185
1186 /* Restore ACS and IOV configuration state */
1187 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001188 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001189
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001190 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001192EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001194struct pci_saved_state {
1195 u32 config_space[16];
1196 struct pci_cap_saved_data cap[0];
1197};
1198
1199/**
1200 * pci_store_saved_state - Allocate and return an opaque struct containing
1201 * the device saved state.
1202 * @dev: PCI device that we're dealing with
1203 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001204 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001205 */
1206struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1207{
1208 struct pci_saved_state *state;
1209 struct pci_cap_saved_state *tmp;
1210 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001211 size_t size;
1212
1213 if (!dev->state_saved)
1214 return NULL;
1215
1216 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1217
Sasha Levinb67bfe02013-02-27 17:06:00 -08001218 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001219 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1220
1221 state = kzalloc(size, GFP_KERNEL);
1222 if (!state)
1223 return NULL;
1224
1225 memcpy(state->config_space, dev->saved_config_space,
1226 sizeof(state->config_space));
1227
1228 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001229 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001230 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1231 memcpy(cap, &tmp->cap, len);
1232 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1233 }
1234 /* Empty cap_save terminates list */
1235
1236 return state;
1237}
1238EXPORT_SYMBOL_GPL(pci_store_saved_state);
1239
1240/**
1241 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1242 * @dev: PCI device that we're dealing with
1243 * @state: Saved state returned from pci_store_saved_state()
1244 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001245int pci_load_saved_state(struct pci_dev *dev,
1246 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001247{
1248 struct pci_cap_saved_data *cap;
1249
1250 dev->state_saved = false;
1251
1252 if (!state)
1253 return 0;
1254
1255 memcpy(dev->saved_config_space, state->config_space,
1256 sizeof(state->config_space));
1257
1258 cap = state->cap;
1259 while (cap->size) {
1260 struct pci_cap_saved_state *tmp;
1261
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001262 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001263 if (!tmp || tmp->cap.size != cap->size)
1264 return -EINVAL;
1265
1266 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1267 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1268 sizeof(struct pci_cap_saved_data) + cap->size);
1269 }
1270
1271 dev->state_saved = true;
1272 return 0;
1273}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001274EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001275
1276/**
1277 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1278 * and free the memory allocated for it.
1279 * @dev: PCI device that we're dealing with
1280 * @state: Pointer to saved state returned from pci_store_saved_state()
1281 */
1282int pci_load_and_free_saved_state(struct pci_dev *dev,
1283 struct pci_saved_state **state)
1284{
1285 int ret = pci_load_saved_state(dev, *state);
1286 kfree(*state);
1287 *state = NULL;
1288 return ret;
1289}
1290EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1291
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001292int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1293{
1294 return pci_enable_resources(dev, bars);
1295}
1296
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001297static int do_pci_enable_device(struct pci_dev *dev, int bars)
1298{
1299 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301300 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001301 u16 cmd;
1302 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001303
1304 err = pci_set_power_state(dev, PCI_D0);
1305 if (err < 0 && err != -EIO)
1306 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301307
1308 bridge = pci_upstream_bridge(dev);
1309 if (bridge)
1310 pcie_aspm_powersave_config_link(bridge);
1311
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001312 err = pcibios_enable_device(dev, bars);
1313 if (err < 0)
1314 return err;
1315 pci_fixup_device(pci_fixup_enable, dev);
1316
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001317 if (dev->msi_enabled || dev->msix_enabled)
1318 return 0;
1319
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001320 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1321 if (pin) {
1322 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1323 if (cmd & PCI_COMMAND_INTX_DISABLE)
1324 pci_write_config_word(dev, PCI_COMMAND,
1325 cmd & ~PCI_COMMAND_INTX_DISABLE);
1326 }
1327
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001328 return 0;
1329}
1330
1331/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001332 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001333 * @dev: PCI device to be resumed
1334 *
1335 * Note this function is a backend of pci_default_resume and is not supposed
1336 * to be called by normal code, write proper resume handler and use it instead.
1337 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001338int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001339{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001340 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001341 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1342 return 0;
1343}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001344EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001345
Yinghai Lu928bea92013-07-22 14:37:17 -07001346static void pci_enable_bridge(struct pci_dev *dev)
1347{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001348 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001349 int retval;
1350
Bjorn Helgaas79272132013-11-06 10:00:51 -07001351 bridge = pci_upstream_bridge(dev);
1352 if (bridge)
1353 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001354
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001355 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001356 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001357 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001358 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001359 }
1360
Yinghai Lu928bea92013-07-22 14:37:17 -07001361 retval = pci_enable_device(dev);
1362 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001363 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001364 retval);
1365 pci_set_master(dev);
1366}
1367
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001368static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001370 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001372 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Jesse Barnes97c145f2010-11-05 15:16:36 -04001374 /*
1375 * Power state could be unknown at this point, either due to a fresh
1376 * boot or a device removal call. So get the current power state
1377 * so that things like MSI message writing will behave as expected
1378 * (e.g. if the device really is in D0 at enable time).
1379 */
1380 if (dev->pm_cap) {
1381 u16 pmcsr;
1382 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1383 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1384 }
1385
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001386 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001387 return 0; /* already enabled */
1388
Bjorn Helgaas79272132013-11-06 10:00:51 -07001389 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001390 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001391 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001392
Yinghai Lu497f16f2011-12-17 18:33:37 -08001393 /* only skip sriov related */
1394 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1395 if (dev->resource[i].flags & flags)
1396 bars |= (1 << i);
1397 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001398 if (dev->resource[i].flags & flags)
1399 bars |= (1 << i);
1400
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001401 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001402 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001403 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001404 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405}
1406
1407/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001408 * pci_enable_device_io - Initialize a device for use with IO space
1409 * @dev: PCI device to be initialized
1410 *
1411 * Initialize device before it's used by a driver. Ask low-level code
1412 * to enable I/O resources. Wake up the device if it was suspended.
1413 * Beware, this function can fail.
1414 */
1415int pci_enable_device_io(struct pci_dev *dev)
1416{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001417 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001418}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001419EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001420
1421/**
1422 * pci_enable_device_mem - Initialize a device for use with Memory space
1423 * @dev: PCI device to be initialized
1424 *
1425 * Initialize device before it's used by a driver. Ask low-level code
1426 * to enable Memory resources. Wake up the device if it was suspended.
1427 * Beware, this function can fail.
1428 */
1429int pci_enable_device_mem(struct pci_dev *dev)
1430{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001431 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001432}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001433EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001434
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435/**
1436 * pci_enable_device - Initialize device before it's used by a driver.
1437 * @dev: PCI device to be initialized
1438 *
1439 * Initialize device before it's used by a driver. Ask low-level code
1440 * to enable I/O and memory. Wake up the device if it was suspended.
1441 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001442 *
1443 * Note we don't actually enable the device many times if we call
1444 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001446int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001448 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001450EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
Tejun Heo9ac78492007-01-20 16:00:26 +09001452/*
1453 * Managed PCI resources. This manages device on/off, intx/msi/msix
1454 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1455 * there's no need to track it separately. pci_devres is initialized
1456 * when a device is enabled using managed PCI device enable interface.
1457 */
1458struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001459 unsigned int enabled:1;
1460 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001461 unsigned int orig_intx:1;
1462 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001463 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001464 u32 region_mask;
1465};
1466
1467static void pcim_release(struct device *gendev, void *res)
1468{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001469 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001470 struct pci_devres *this = res;
1471 int i;
1472
1473 if (dev->msi_enabled)
1474 pci_disable_msi(dev);
1475 if (dev->msix_enabled)
1476 pci_disable_msix(dev);
1477
1478 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1479 if (this->region_mask & (1 << i))
1480 pci_release_region(dev, i);
1481
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001482 if (this->mwi)
1483 pci_clear_mwi(dev);
1484
Tejun Heo9ac78492007-01-20 16:00:26 +09001485 if (this->restore_intx)
1486 pci_intx(dev, this->orig_intx);
1487
Tejun Heo7f375f32007-02-25 04:36:01 -08001488 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001489 pci_disable_device(dev);
1490}
1491
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001492static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001493{
1494 struct pci_devres *dr, *new_dr;
1495
1496 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1497 if (dr)
1498 return dr;
1499
1500 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1501 if (!new_dr)
1502 return NULL;
1503 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1504}
1505
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001506static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001507{
1508 if (pci_is_managed(pdev))
1509 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1510 return NULL;
1511}
1512
1513/**
1514 * pcim_enable_device - Managed pci_enable_device()
1515 * @pdev: PCI device to be initialized
1516 *
1517 * Managed pci_enable_device().
1518 */
1519int pcim_enable_device(struct pci_dev *pdev)
1520{
1521 struct pci_devres *dr;
1522 int rc;
1523
1524 dr = get_pci_dr(pdev);
1525 if (unlikely(!dr))
1526 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001527 if (dr->enabled)
1528 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001529
1530 rc = pci_enable_device(pdev);
1531 if (!rc) {
1532 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001533 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001534 }
1535 return rc;
1536}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001537EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001538
1539/**
1540 * pcim_pin_device - Pin managed PCI device
1541 * @pdev: PCI device to pin
1542 *
1543 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1544 * driver detach. @pdev must have been enabled with
1545 * pcim_enable_device().
1546 */
1547void pcim_pin_device(struct pci_dev *pdev)
1548{
1549 struct pci_devres *dr;
1550
1551 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001552 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001553 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001554 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001555}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001556EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001557
Matthew Garretteca0d4672012-12-05 14:33:27 -07001558/*
1559 * pcibios_add_device - provide arch specific hooks when adding device dev
1560 * @dev: the PCI device being added
1561 *
1562 * Permits the platform to provide architecture specific functionality when
1563 * devices are added. This is the default implementation. Architecture
1564 * implementations can override this.
1565 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001566int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001567{
1568 return 0;
1569}
1570
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001572 * pcibios_release_device - provide arch specific hooks when releasing device dev
1573 * @dev: the PCI device being released
1574 *
1575 * Permits the platform to provide architecture specific functionality when
1576 * devices are released. This is the default implementation. Architecture
1577 * implementations can override this.
1578 */
1579void __weak pcibios_release_device(struct pci_dev *dev) {}
1580
1581/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 * pcibios_disable_device - disable arch specific PCI resources for device dev
1583 * @dev: the PCI device to disable
1584 *
1585 * Disables architecture specific PCI resources for the device. This
1586 * is the default implementation. Architecture implementations can
1587 * override this.
1588 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001589void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Hanjun Guoa43ae582014-05-06 11:29:52 +08001591/**
1592 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1593 * @irq: ISA IRQ to penalize
1594 * @active: IRQ active or not
1595 *
1596 * Permits the platform to provide architecture-specific functionality when
1597 * penalizing ISA IRQs. This is the default implementation. Architecture
1598 * implementations can override this.
1599 */
1600void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1601
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001602static void do_pci_disable_device(struct pci_dev *dev)
1603{
1604 u16 pci_command;
1605
1606 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1607 if (pci_command & PCI_COMMAND_MASTER) {
1608 pci_command &= ~PCI_COMMAND_MASTER;
1609 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1610 }
1611
1612 pcibios_disable_device(dev);
1613}
1614
1615/**
1616 * pci_disable_enabled_device - Disable device without updating enable_cnt
1617 * @dev: PCI device to disable
1618 *
1619 * NOTE: This function is a backend of PCI power management routines and is
1620 * not supposed to be called drivers.
1621 */
1622void pci_disable_enabled_device(struct pci_dev *dev)
1623{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001624 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001625 do_pci_disable_device(dev);
1626}
1627
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628/**
1629 * pci_disable_device - Disable PCI device after use
1630 * @dev: PCI device to be disabled
1631 *
1632 * Signal to the system that the PCI device is not in use by the system
1633 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001634 *
1635 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001636 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001638void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
Tejun Heo9ac78492007-01-20 16:00:26 +09001640 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001641
Tejun Heo9ac78492007-01-20 16:00:26 +09001642 dr = find_pci_dr(dev);
1643 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001644 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001645
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001646 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1647 "disabling already-disabled device");
1648
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001649 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001650 return;
1651
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001652 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001654 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001656EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
1658/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001659 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001660 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001661 * @state: Reset state to enter into
1662 *
1663 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001664 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001665 * implementation. Architecture implementations can override this.
1666 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001667int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1668 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001669{
1670 return -EINVAL;
1671}
1672
1673/**
1674 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001675 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001676 * @state: Reset state to enter into
1677 *
1678 *
1679 * Sets the PCI reset state for the device.
1680 */
1681int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1682{
1683 return pcibios_set_pcie_reset_state(dev, state);
1684}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001685EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001686
1687/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001688 * pci_check_pme_status - Check if given device has generated PME.
1689 * @dev: Device to check.
1690 *
1691 * Check the PME status of the device and if set, clear it and clear PME enable
1692 * (if set). Return 'true' if PME status and PME enable were both set or
1693 * 'false' otherwise.
1694 */
1695bool pci_check_pme_status(struct pci_dev *dev)
1696{
1697 int pmcsr_pos;
1698 u16 pmcsr;
1699 bool ret = false;
1700
1701 if (!dev->pm_cap)
1702 return false;
1703
1704 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1705 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1706 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1707 return false;
1708
1709 /* Clear PME status. */
1710 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1711 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1712 /* Disable PME to avoid interrupt flood. */
1713 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1714 ret = true;
1715 }
1716
1717 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1718
1719 return ret;
1720}
1721
1722/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001723 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1724 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001725 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001726 *
1727 * Check if @dev has generated PME and queue a resume request for it in that
1728 * case.
1729 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001730static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001731{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001732 if (pme_poll_reset && dev->pme_poll)
1733 dev->pme_poll = false;
1734
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001735 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001736 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001737 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001738 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001739 return 0;
1740}
1741
1742/**
1743 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1744 * @bus: Top bus of the subtree to walk.
1745 */
1746void pci_pme_wakeup_bus(struct pci_bus *bus)
1747{
1748 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001749 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001750}
1751
Huang Ying448bd852012-06-23 10:23:51 +08001752
1753/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001754 * pci_pme_capable - check the capability of PCI device to generate PME#
1755 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001756 * @state: PCI state from which device will issue PME#.
1757 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001758bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001759{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001760 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001761 return false;
1762
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001763 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001764}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001765EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001766
Matthew Garrettdf17e622010-10-04 14:22:29 -04001767static void pci_pme_list_scan(struct work_struct *work)
1768{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001769 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001770
1771 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001772 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1773 if (pme_dev->dev->pme_poll) {
1774 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001775
Bjorn Helgaasce300002014-01-24 09:51:06 -07001776 bridge = pme_dev->dev->bus->self;
1777 /*
1778 * If bridge is in low power state, the
1779 * configuration space of subordinate devices
1780 * may be not accessible
1781 */
1782 if (bridge && bridge->current_state != PCI_D0)
1783 continue;
1784 pci_pme_wakeup(pme_dev->dev, NULL);
1785 } else {
1786 list_del(&pme_dev->list);
1787 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001788 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001789 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001790 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001791 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1792 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001793 mutex_unlock(&pci_pme_list_mutex);
1794}
1795
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001796static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001797{
1798 u16 pmcsr;
1799
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001800 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001801 return;
1802
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001803 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001804 /* Clear PME_Status by writing 1 to it and enable PME# */
1805 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1806 if (!enable)
1807 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1808
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001809 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001810}
1811
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02001812/**
1813 * pci_pme_restore - Restore PME configuration after config space restore.
1814 * @dev: PCI device to update.
1815 */
1816void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02001817{
1818 u16 pmcsr;
1819
1820 if (!dev->pme_support)
1821 return;
1822
1823 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1824 if (dev->wakeup_prepared) {
1825 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02001826 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02001827 } else {
1828 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1829 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1830 }
1831 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1832}
1833
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001834/**
1835 * pci_pme_active - enable or disable PCI device's PME# function
1836 * @dev: PCI device to handle.
1837 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1838 *
1839 * The caller must verify that the device is capable of generating PME# before
1840 * calling this function with @enable equal to 'true'.
1841 */
1842void pci_pme_active(struct pci_dev *dev, bool enable)
1843{
1844 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001845
Huang Ying6e965e02012-10-26 13:07:51 +08001846 /*
1847 * PCI (as opposed to PCIe) PME requires that the device have
1848 * its PME# line hooked up correctly. Not all hardware vendors
1849 * do this, so the PME never gets delivered and the device
1850 * remains asleep. The easiest way around this is to
1851 * periodically walk the list of suspended devices and check
1852 * whether any have their PME flag set. The assumption is that
1853 * we'll wake up often enough anyway that this won't be a huge
1854 * hit, and the power savings from the devices will still be a
1855 * win.
1856 *
1857 * Although PCIe uses in-band PME message instead of PME# line
1858 * to report PME, PME does not work for some PCIe devices in
1859 * reality. For example, there are devices that set their PME
1860 * status bits, but don't really bother to send a PME message;
1861 * there are PCI Express Root Ports that don't bother to
1862 * trigger interrupts when they receive PME messages from the
1863 * devices below. So PME poll is used for PCIe devices too.
1864 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001865
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001866 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001867 struct pci_pme_device *pme_dev;
1868 if (enable) {
1869 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1870 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001871 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001872 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001873 return;
1874 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001875 pme_dev->dev = dev;
1876 mutex_lock(&pci_pme_list_mutex);
1877 list_add(&pme_dev->list, &pci_pme_list);
1878 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001879 queue_delayed_work(system_freezable_wq,
1880 &pci_pme_work,
1881 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001882 mutex_unlock(&pci_pme_list_mutex);
1883 } else {
1884 mutex_lock(&pci_pme_list_mutex);
1885 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1886 if (pme_dev->dev == dev) {
1887 list_del(&pme_dev->list);
1888 kfree(pme_dev);
1889 break;
1890 }
1891 }
1892 mutex_unlock(&pci_pme_list_mutex);
1893 }
1894 }
1895
Frederick Lawler7506dc72018-01-18 12:55:24 -06001896 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001897}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001898EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001899
1900/**
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001901 * pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001902 * @dev: PCI device affected
1903 * @state: PCI state from which device will issue wakeup events
1904 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 *
David Brownell075c1772007-04-26 00:12:06 -07001906 * This enables the device as a wakeup event source, or disables it.
1907 * When such events involves platform-specific hooks, those hooks are
1908 * called automatically by this routine.
1909 *
1910 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001911 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001912 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001913 * RETURN VALUE:
1914 * 0 is returned on success
1915 * -EINVAL is returned if device is not supposed to wake up the system
1916 * Error code depending on the platform is returned if both the platform and
1917 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 */
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001919int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001921 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02001923 /*
1924 * Bridges can only signal wakeup on behalf of subordinate devices,
1925 * but that is set up elsewhere, so skip them.
1926 */
1927 if (pci_has_subordinate(dev))
1928 return 0;
1929
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02001930 /* Don't do the same thing twice in a row for one device. */
1931 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001932 return 0;
1933
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001934 /*
1935 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1936 * Anderson we should be doing PME# wake enable followed by ACPI wake
1937 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001938 */
1939
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001940 if (enable) {
1941 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001942
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001943 if (pci_pme_capable(dev, state))
1944 pci_pme_active(dev, true);
1945 else
1946 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001947 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001948 if (ret)
1949 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001950 if (!ret)
1951 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001952 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001953 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001954 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001955 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001956 }
1957
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001958 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001959}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001960EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001961
1962/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001963 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1964 * @dev: PCI device to prepare
1965 * @enable: True to enable wake-up event generation; false to disable
1966 *
1967 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1968 * and this function allows them to set that up cleanly - pci_enable_wake()
1969 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1970 * ordering constraints.
1971 *
1972 * This function only returns error code if the device is not capable of
1973 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1974 * enable wake-up power for it.
1975 */
1976int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1977{
1978 return pci_pme_capable(dev, PCI_D3cold) ?
1979 pci_enable_wake(dev, PCI_D3cold, enable) :
1980 pci_enable_wake(dev, PCI_D3hot, enable);
1981}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001982EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001983
1984/**
Jesse Barnes37139072008-07-28 11:49:26 -07001985 * pci_target_state - find an appropriate low power state for a given PCI dev
1986 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02001987 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07001988 *
1989 * Use underlying platform code to find a supported low power state for @dev.
1990 * If the platform can't manage @dev, return the deepest state from which it
1991 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001992 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02001993static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001994{
1995 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001996
1997 if (platform_pci_power_manageable(dev)) {
1998 /*
1999 * Call the platform to choose the target state of the device
2000 * and enable wake-up from this state if supported.
2001 */
2002 pci_power_t state = platform_pci_choose_state(dev);
2003
2004 switch (state) {
2005 case PCI_POWER_ERROR:
2006 case PCI_UNKNOWN:
2007 break;
2008 case PCI_D1:
2009 case PCI_D2:
2010 if (pci_no_d1d2(dev))
2011 break;
2012 default:
2013 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002014 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002015
2016 return target_state;
2017 }
2018
2019 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002020 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002021
2022 /*
2023 * If the device is in D3cold even though it's not power-manageable by
2024 * the platform, it may have been powered down by non-standard means.
2025 * Best to let it slumber.
2026 */
2027 if (dev->current_state == PCI_D3cold)
2028 target_state = PCI_D3cold;
2029
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002030 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002031 /*
2032 * Find the deepest state from which the device can generate
2033 * wake-up events, make it the target state and enable device
2034 * to generate PME#.
2035 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002036 if (dev->pme_support) {
2037 while (target_state
2038 && !(dev->pme_support & (1 << target_state)))
2039 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002040 }
2041 }
2042
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002043 return target_state;
2044}
2045
2046/**
2047 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2048 * @dev: Device to handle.
2049 *
2050 * Choose the power state appropriate for the device depending on whether
2051 * it can wake up the system and/or is power manageable by the platform
2052 * (PCI_D3hot is the default) and put the device into that state.
2053 */
2054int pci_prepare_to_sleep(struct pci_dev *dev)
2055{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002056 bool wakeup = device_may_wakeup(&dev->dev);
2057 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002058 int error;
2059
2060 if (target_state == PCI_POWER_ERROR)
2061 return -EIO;
2062
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002063 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002064
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002065 error = pci_set_power_state(dev, target_state);
2066
2067 if (error)
2068 pci_enable_wake(dev, target_state, false);
2069
2070 return error;
2071}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002072EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002073
2074/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002075 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002076 * @dev: Device to handle.
2077 *
Thomas Weber88393162010-03-16 11:47:56 +01002078 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002079 */
2080int pci_back_from_sleep(struct pci_dev *dev)
2081{
2082 pci_enable_wake(dev, PCI_D0, false);
2083 return pci_set_power_state(dev, PCI_D0);
2084}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002085EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002086
2087/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002088 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2089 * @dev: PCI device being suspended.
2090 *
2091 * Prepare @dev to generate wake-up events at run time and put it into a low
2092 * power state.
2093 */
2094int pci_finish_runtime_suspend(struct pci_dev *dev)
2095{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002096 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002097 int error;
2098
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002099 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002100 if (target_state == PCI_POWER_ERROR)
2101 return -EIO;
2102
Huang Ying448bd852012-06-23 10:23:51 +08002103 dev->runtime_d3cold = target_state == PCI_D3cold;
2104
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002105 pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002106
2107 error = pci_set_power_state(dev, target_state);
2108
Huang Ying448bd852012-06-23 10:23:51 +08002109 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002110 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002111 dev->runtime_d3cold = false;
2112 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002113
2114 return error;
2115}
2116
2117/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002118 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2119 * @dev: Device to check.
2120 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002121 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002122 * (through the platform or using the native PCIe PME) or if the device supports
2123 * PME and one of its upstream bridges can generate wake-up events.
2124 */
2125bool pci_dev_run_wake(struct pci_dev *dev)
2126{
2127 struct pci_bus *bus = dev->bus;
2128
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002129 if (device_can_wakeup(&dev->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002130 return true;
2131
2132 if (!dev->pme_support)
2133 return false;
2134
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002135 /* PME-capable in principle, but not from the target power state */
2136 if (!pci_pme_capable(dev, pci_target_state(dev, false)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002137 return false;
2138
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002139 while (bus->parent) {
2140 struct pci_dev *bridge = bus->self;
2141
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002142 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002143 return true;
2144
2145 bus = bus->parent;
2146 }
2147
2148 /* We have reached the root bus. */
2149 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002150 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002151
2152 return false;
2153}
2154EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2155
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002156/**
2157 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2158 * @pci_dev: Device to check.
2159 *
2160 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2161 * reconfigured due to wakeup settings difference between system and runtime
2162 * suspend and the current power state of it is suitable for the upcoming
2163 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002164 *
2165 * If the device is not configured for system wakeup, disable PME for it before
2166 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002167 */
2168bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2169{
2170 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002171 bool wakeup = device_may_wakeup(dev);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002172
2173 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002174 || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02002175 || platform_pci_need_resume(pci_dev))
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002176 return false;
2177
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002178 /*
2179 * At this point the device is good to go unless it's been configured
2180 * to generate PME at the runtime suspend time, but it is not supposed
2181 * to wake up the system. In that case, simply disable PME for it
2182 * (it will have to be re-enabled on exit from system resume).
2183 *
2184 * If the device's power state is D3cold and the platform check above
2185 * hasn't triggered, the device's configuration is suitable and we don't
2186 * need to manipulate it at all.
2187 */
2188 spin_lock_irq(&dev->power.lock);
2189
2190 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002191 !wakeup)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002192 __pci_pme_active(pci_dev, false);
2193
2194 spin_unlock_irq(&dev->power.lock);
2195 return true;
2196}
2197
2198/**
2199 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2200 * @pci_dev: Device to handle.
2201 *
2202 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2203 * it might have been disabled during the prepare phase of system suspend if
2204 * the device was not configured for system wakeup.
2205 */
2206void pci_dev_complete_resume(struct pci_dev *pci_dev)
2207{
2208 struct device *dev = &pci_dev->dev;
2209
2210 if (!pci_dev_run_wake(pci_dev))
2211 return;
2212
2213 spin_lock_irq(&dev->power.lock);
2214
2215 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2216 __pci_pme_active(pci_dev, true);
2217
2218 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002219}
2220
Huang Yingb3c32c42012-10-25 09:36:03 +08002221void pci_config_pm_runtime_get(struct pci_dev *pdev)
2222{
2223 struct device *dev = &pdev->dev;
2224 struct device *parent = dev->parent;
2225
2226 if (parent)
2227 pm_runtime_get_sync(parent);
2228 pm_runtime_get_noresume(dev);
2229 /*
2230 * pdev->current_state is set to PCI_D3cold during suspending,
2231 * so wait until suspending completes
2232 */
2233 pm_runtime_barrier(dev);
2234 /*
2235 * Only need to resume devices in D3cold, because config
2236 * registers are still accessible for devices suspended but
2237 * not in D3cold.
2238 */
2239 if (pdev->current_state == PCI_D3cold)
2240 pm_runtime_resume(dev);
2241}
2242
2243void pci_config_pm_runtime_put(struct pci_dev *pdev)
2244{
2245 struct device *dev = &pdev->dev;
2246 struct device *parent = dev->parent;
2247
2248 pm_runtime_put(dev);
2249 if (parent)
2250 pm_runtime_put_sync(parent);
2251}
2252
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002253/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002254 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2255 * @bridge: Bridge to check
2256 *
2257 * This function checks if it is possible to move the bridge to D3.
2258 * Currently we only allow D3 for recent enough PCIe ports.
2259 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002260bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002261{
2262 unsigned int year;
2263
2264 if (!pci_is_pcie(bridge))
2265 return false;
2266
2267 switch (pci_pcie_type(bridge)) {
2268 case PCI_EXP_TYPE_ROOT_PORT:
2269 case PCI_EXP_TYPE_UPSTREAM:
2270 case PCI_EXP_TYPE_DOWNSTREAM:
2271 if (pci_bridge_d3_disable)
2272 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002273
2274 /*
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002275 * Hotplug interrupts cannot be delivered if the link is down,
2276 * so parents of a hotplug port must stay awake. In addition,
2277 * hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002278 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002279 * For simplicity, disallow in general for now.
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002280 */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002281 if (bridge->is_hotplug_bridge)
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002282 return false;
2283
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002284 if (pci_bridge_d3_force)
2285 return true;
2286
2287 /*
2288 * It should be safe to put PCIe ports from 2015 or newer
2289 * to D3.
2290 */
2291 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2292 year >= 2015) {
2293 return true;
2294 }
2295 break;
2296 }
2297
2298 return false;
2299}
2300
2301static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2302{
2303 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002304
Lukas Wunner718a0602016-10-28 10:52:06 +02002305 if (/* The device needs to be allowed to go D3cold ... */
2306 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002307
Lukas Wunner718a0602016-10-28 10:52:06 +02002308 /* ... and if it is wakeup capable to do so from D3cold. */
2309 (device_may_wakeup(&dev->dev) &&
2310 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002311
Lukas Wunner718a0602016-10-28 10:52:06 +02002312 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002313 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002314
2315 *d3cold_ok = false;
2316
2317 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002318}
2319
2320/*
2321 * pci_bridge_d3_update - Update bridge D3 capabilities
2322 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002323 *
2324 * Update upstream bridge PM capabilities accordingly depending on if the
2325 * device PM configuration was changed or the device is being removed. The
2326 * change is also propagated upstream.
2327 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002328void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002329{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002330 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002331 struct pci_dev *bridge;
2332 bool d3cold_ok = true;
2333
2334 bridge = pci_upstream_bridge(dev);
2335 if (!bridge || !pci_bridge_d3_possible(bridge))
2336 return;
2337
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002338 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002339 * If D3 is currently allowed for the bridge, removing one of its
2340 * children won't change that.
2341 */
2342 if (remove && bridge->bridge_d3)
2343 return;
2344
2345 /*
2346 * If D3 is currently allowed for the bridge and a child is added or
2347 * changed, disallowance of D3 can only be caused by that child, so
2348 * we only need to check that single device, not any of its siblings.
2349 *
2350 * If D3 is currently not allowed for the bridge, checking the device
2351 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002352 */
2353 if (!remove)
2354 pci_dev_check_d3cold(dev, &d3cold_ok);
2355
Lukas Wunnere8559b712016-10-28 10:52:06 +02002356 /*
2357 * If D3 is currently not allowed for the bridge, this may be caused
2358 * either by the device being changed/removed or any of its siblings,
2359 * so we need to go through all children to find out if one of them
2360 * continues to block D3.
2361 */
2362 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002363 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2364 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002365
2366 if (bridge->bridge_d3 != d3cold_ok) {
2367 bridge->bridge_d3 = d3cold_ok;
2368 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002369 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002370 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002371}
2372
2373/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002374 * pci_d3cold_enable - Enable D3cold for device
2375 * @dev: PCI device to handle
2376 *
2377 * This function can be used in drivers to enable D3cold from the device
2378 * they handle. It also updates upstream PCI bridge PM capabilities
2379 * accordingly.
2380 */
2381void pci_d3cold_enable(struct pci_dev *dev)
2382{
2383 if (dev->no_d3cold) {
2384 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002385 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002386 }
2387}
2388EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2389
2390/**
2391 * pci_d3cold_disable - Disable D3cold for device
2392 * @dev: PCI device to handle
2393 *
2394 * This function can be used in drivers to disable D3cold from the device
2395 * they handle. It also updates upstream PCI bridge PM capabilities
2396 * accordingly.
2397 */
2398void pci_d3cold_disable(struct pci_dev *dev)
2399{
2400 if (!dev->no_d3cold) {
2401 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002402 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002403 }
2404}
2405EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2406
2407/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002408 * pci_pm_init - Initialize PM functions of given PCI device
2409 * @dev: PCI device to handle.
2410 */
2411void pci_pm_init(struct pci_dev *dev)
2412{
2413 int pm;
2414 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002415
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002416 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002417 pm_runtime_set_active(&dev->dev);
2418 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002419 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002420 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002421
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002422 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002423 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002424
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425 /* find PCI PM capability in list */
2426 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002427 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002428 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002430 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002432 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002433 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002434 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002435 return;
David Brownell075c1772007-04-26 00:12:06 -07002436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002438 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002439 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002440 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002441 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002442 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002443
2444 dev->d1_support = false;
2445 dev->d2_support = false;
2446 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002447 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002448 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002449 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002450 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002451
2452 if (dev->d1_support || dev->d2_support)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002453 pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002454 dev->d1_support ? " D1" : "",
2455 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002456 }
2457
2458 pmc &= PCI_PM_CAP_PME_MASK;
2459 if (pmc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002460 pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002461 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2462 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2463 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2464 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2465 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002466 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002467 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002468 /*
2469 * Make device's PM flags reflect the wake-up capability, but
2470 * let the user space enable it to wake up the system as needed.
2471 */
2472 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002473 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002474 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476}
2477
Sean O. Stalley938174e2015-10-29 17:35:39 -05002478static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2479{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002480 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002481
2482 switch (prop) {
2483 case PCI_EA_P_MEM:
2484 case PCI_EA_P_VF_MEM:
2485 flags |= IORESOURCE_MEM;
2486 break;
2487 case PCI_EA_P_MEM_PREFETCH:
2488 case PCI_EA_P_VF_MEM_PREFETCH:
2489 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2490 break;
2491 case PCI_EA_P_IO:
2492 flags |= IORESOURCE_IO;
2493 break;
2494 default:
2495 return 0;
2496 }
2497
2498 return flags;
2499}
2500
2501static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2502 u8 prop)
2503{
2504 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2505 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002506#ifdef CONFIG_PCI_IOV
2507 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2508 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2509 return &dev->resource[PCI_IOV_RESOURCES +
2510 bei - PCI_EA_BEI_VF_BAR0];
2511#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002512 else if (bei == PCI_EA_BEI_ROM)
2513 return &dev->resource[PCI_ROM_RESOURCE];
2514 else
2515 return NULL;
2516}
2517
2518/* Read an Enhanced Allocation (EA) entry */
2519static int pci_ea_read(struct pci_dev *dev, int offset)
2520{
2521 struct resource *res;
2522 int ent_size, ent_offset = offset;
2523 resource_size_t start, end;
2524 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002525 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002526 u8 prop;
2527 bool support_64 = (sizeof(resource_size_t) >= 8);
2528
2529 pci_read_config_dword(dev, ent_offset, &dw0);
2530 ent_offset += 4;
2531
2532 /* Entry size field indicates DWORDs after 1st */
2533 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2534
2535 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2536 goto out;
2537
Bjorn Helgaas26635112015-10-29 17:35:40 -05002538 bei = (dw0 & PCI_EA_BEI) >> 4;
2539 prop = (dw0 & PCI_EA_PP) >> 8;
2540
Sean O. Stalley938174e2015-10-29 17:35:39 -05002541 /*
2542 * If the Property is in the reserved range, try the Secondary
2543 * Property instead.
2544 */
2545 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002546 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002547 if (prop > PCI_EA_P_BRIDGE_IO)
2548 goto out;
2549
Bjorn Helgaas26635112015-10-29 17:35:40 -05002550 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002551 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002552 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002553 goto out;
2554 }
2555
2556 flags = pci_ea_flags(dev, prop);
2557 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002558 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002559 goto out;
2560 }
2561
2562 /* Read Base */
2563 pci_read_config_dword(dev, ent_offset, &base);
2564 start = (base & PCI_EA_FIELD_MASK);
2565 ent_offset += 4;
2566
2567 /* Read MaxOffset */
2568 pci_read_config_dword(dev, ent_offset, &max_offset);
2569 ent_offset += 4;
2570
2571 /* Read Base MSBs (if 64-bit entry) */
2572 if (base & PCI_EA_IS_64) {
2573 u32 base_upper;
2574
2575 pci_read_config_dword(dev, ent_offset, &base_upper);
2576 ent_offset += 4;
2577
2578 flags |= IORESOURCE_MEM_64;
2579
2580 /* entry starts above 32-bit boundary, can't use */
2581 if (!support_64 && base_upper)
2582 goto out;
2583
2584 if (support_64)
2585 start |= ((u64)base_upper << 32);
2586 }
2587
2588 end = start + (max_offset | 0x03);
2589
2590 /* Read MaxOffset MSBs (if 64-bit entry) */
2591 if (max_offset & PCI_EA_IS_64) {
2592 u32 max_offset_upper;
2593
2594 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2595 ent_offset += 4;
2596
2597 flags |= IORESOURCE_MEM_64;
2598
2599 /* entry too big, can't use */
2600 if (!support_64 && max_offset_upper)
2601 goto out;
2602
2603 if (support_64)
2604 end += ((u64)max_offset_upper << 32);
2605 }
2606
2607 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002608 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05002609 goto out;
2610 }
2611
2612 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002613 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05002614 ent_size, ent_offset - offset);
2615 goto out;
2616 }
2617
2618 res->name = pci_name(dev);
2619 res->start = start;
2620 res->end = end;
2621 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002622
2623 if (bei <= PCI_EA_BEI_BAR5)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002624 pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002625 bei, res, prop);
2626 else if (bei == PCI_EA_BEI_ROM)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002627 pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002628 res, prop);
2629 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002630 pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002631 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2632 else
Frederick Lawler7506dc72018-01-18 12:55:24 -06002633 pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002634 bei, res, prop);
2635
Sean O. Stalley938174e2015-10-29 17:35:39 -05002636out:
2637 return offset + ent_size;
2638}
2639
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002640/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002641void pci_ea_init(struct pci_dev *dev)
2642{
2643 int ea;
2644 u8 num_ent;
2645 int offset;
2646 int i;
2647
2648 /* find PCI EA capability in list */
2649 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2650 if (!ea)
2651 return;
2652
2653 /* determine the number of entries */
2654 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2655 &num_ent);
2656 num_ent &= PCI_EA_NUM_ENT_MASK;
2657
2658 offset = ea + PCI_EA_FIRST_ENT;
2659
2660 /* Skip DWORD 2 for type 1 functions */
2661 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2662 offset += 4;
2663
2664 /* parse each EA entry */
2665 for (i = 0; i < num_ent; ++i)
2666 offset = pci_ea_read(dev, offset);
2667}
2668
Yinghai Lu34a48762012-02-11 00:18:41 -08002669static void pci_add_saved_cap(struct pci_dev *pci_dev,
2670 struct pci_cap_saved_state *new_cap)
2671{
2672 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2673}
2674
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002675/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002676 * _pci_add_cap_save_buffer - allocate buffer for saving given
2677 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002678 * @dev: the PCI device
2679 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002680 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002681 * @size: requested size of the buffer
2682 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002683static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2684 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002685{
2686 int pos;
2687 struct pci_cap_saved_state *save_state;
2688
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002689 if (extended)
2690 pos = pci_find_ext_capability(dev, cap);
2691 else
2692 pos = pci_find_capability(dev, cap);
2693
Wei Yang0a1a9b42015-06-30 09:16:44 +08002694 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002695 return 0;
2696
2697 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2698 if (!save_state)
2699 return -ENOMEM;
2700
Alex Williamson24a4742f2011-05-10 10:02:11 -06002701 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002702 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002703 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002704 pci_add_saved_cap(dev, save_state);
2705
2706 return 0;
2707}
2708
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002709int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2710{
2711 return _pci_add_cap_save_buffer(dev, cap, false, size);
2712}
2713
2714int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2715{
2716 return _pci_add_cap_save_buffer(dev, cap, true, size);
2717}
2718
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002719/**
2720 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2721 * @dev: the PCI device
2722 */
2723void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2724{
2725 int error;
2726
Yu Zhao89858512009-02-16 02:55:47 +08002727 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2728 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002729 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002730 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002731
2732 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2733 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002734 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002735
2736 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002737}
2738
Yinghai Luf7968412012-02-11 00:18:30 -08002739void pci_free_cap_save_buffers(struct pci_dev *dev)
2740{
2741 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002742 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002743
Sasha Levinb67bfe02013-02-27 17:06:00 -08002744 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002745 kfree(tmp);
2746}
2747
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002748/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002749 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002750 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002751 *
2752 * If @dev and its upstream bridge both support ARI, enable ARI in the
2753 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002754 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002755void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002756{
Yu Zhao58c3a722008-10-14 14:02:53 +08002757 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002758 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002759
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002760 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002761 return;
2762
Zhao, Yu81135872008-10-23 13:15:39 +08002763 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002764 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002765 return;
2766
Jiang Liu59875ae2012-07-24 17:20:06 +08002767 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002768 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2769 return;
2770
Yijing Wangb0cc6022013-01-15 11:12:16 +08002771 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2772 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2773 PCI_EXP_DEVCTL2_ARI);
2774 bridge->ari_enabled = 1;
2775 } else {
2776 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2777 PCI_EXP_DEVCTL2_ARI);
2778 bridge->ari_enabled = 0;
2779 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002780}
2781
Chris Wright5d990b62009-12-04 12:15:21 -08002782static int pci_acs_enable;
2783
2784/**
2785 * pci_request_acs - ask for ACS to be enabled if supported
2786 */
2787void pci_request_acs(void)
2788{
2789 pci_acs_enable = 1;
2790}
2791
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002792/**
Alex Williamson2c744242014-02-03 14:27:33 -07002793 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002794 * @dev: the PCI device
2795 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002796static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002797{
2798 int pos;
2799 u16 cap;
2800 u16 ctrl;
2801
Allen Kayae21ee62009-10-07 10:27:17 -07002802 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2803 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002804 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002805
2806 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2807 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2808
2809 /* Source Validation */
2810 ctrl |= (cap & PCI_ACS_SV);
2811
2812 /* P2P Request Redirect */
2813 ctrl |= (cap & PCI_ACS_RR);
2814
2815 /* P2P Completion Redirect */
2816 ctrl |= (cap & PCI_ACS_CR);
2817
2818 /* Upstream Forwarding */
2819 ctrl |= (cap & PCI_ACS_UF);
2820
2821 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002822}
2823
2824/**
2825 * pci_enable_acs - enable ACS if hardware support it
2826 * @dev: the PCI device
2827 */
2828void pci_enable_acs(struct pci_dev *dev)
2829{
2830 if (!pci_acs_enable)
2831 return;
2832
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002833 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002834 return;
2835
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002836 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002837}
2838
Alex Williamson0a671192013-06-27 16:39:48 -06002839static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2840{
2841 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002842 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002843
2844 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2845 if (!pos)
2846 return false;
2847
Alex Williamson83db7e02013-06-27 16:39:54 -06002848 /*
2849 * Except for egress control, capabilities are either required
2850 * or only required if controllable. Features missing from the
2851 * capability field can therefore be assumed as hard-wired enabled.
2852 */
2853 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2854 acs_flags &= (cap | PCI_ACS_EC);
2855
Alex Williamson0a671192013-06-27 16:39:48 -06002856 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2857 return (ctrl & acs_flags) == acs_flags;
2858}
2859
Allen Kayae21ee62009-10-07 10:27:17 -07002860/**
Alex Williamsonad805752012-06-11 05:27:07 +00002861 * pci_acs_enabled - test ACS against required flags for a given device
2862 * @pdev: device to test
2863 * @acs_flags: required PCI ACS flags
2864 *
2865 * Return true if the device supports the provided flags. Automatically
2866 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002867 *
2868 * Note that this interface checks the effective ACS capabilities of the
2869 * device rather than the actual capabilities. For instance, most single
2870 * function endpoints are not required to support ACS because they have no
2871 * opportunity for peer-to-peer access. We therefore return 'true'
2872 * regardless of whether the device exposes an ACS capability. This makes
2873 * it much easier for callers of this function to ignore the actual type
2874 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002875 */
2876bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2877{
Alex Williamson0a671192013-06-27 16:39:48 -06002878 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002879
2880 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2881 if (ret >= 0)
2882 return ret > 0;
2883
Alex Williamson0a671192013-06-27 16:39:48 -06002884 /*
2885 * Conventional PCI and PCI-X devices never support ACS, either
2886 * effectively or actually. The shared bus topology implies that
2887 * any device on the bus can receive or snoop DMA.
2888 */
Alex Williamsonad805752012-06-11 05:27:07 +00002889 if (!pci_is_pcie(pdev))
2890 return false;
2891
Alex Williamson0a671192013-06-27 16:39:48 -06002892 switch (pci_pcie_type(pdev)) {
2893 /*
2894 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002895 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002896 * handle them as we would a non-PCIe device.
2897 */
2898 case PCI_EXP_TYPE_PCIE_BRIDGE:
2899 /*
2900 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2901 * applicable... must never implement an ACS Extended Capability...".
2902 * This seems arbitrary, but we take a conservative interpretation
2903 * of this statement.
2904 */
2905 case PCI_EXP_TYPE_PCI_BRIDGE:
2906 case PCI_EXP_TYPE_RC_EC:
2907 return false;
2908 /*
2909 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2910 * implement ACS in order to indicate their peer-to-peer capabilities,
2911 * regardless of whether they are single- or multi-function devices.
2912 */
2913 case PCI_EXP_TYPE_DOWNSTREAM:
2914 case PCI_EXP_TYPE_ROOT_PORT:
2915 return pci_acs_flags_enabled(pdev, acs_flags);
2916 /*
2917 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2918 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002919 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002920 * device. The footnote for section 6.12 indicates the specific
2921 * PCIe types included here.
2922 */
2923 case PCI_EXP_TYPE_ENDPOINT:
2924 case PCI_EXP_TYPE_UPSTREAM:
2925 case PCI_EXP_TYPE_LEG_END:
2926 case PCI_EXP_TYPE_RC_END:
2927 if (!pdev->multifunction)
2928 break;
2929
Alex Williamson0a671192013-06-27 16:39:48 -06002930 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002931 }
2932
Alex Williamson0a671192013-06-27 16:39:48 -06002933 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002934 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002935 * to single function devices with the exception of downstream ports.
2936 */
Alex Williamsonad805752012-06-11 05:27:07 +00002937 return true;
2938}
2939
2940/**
2941 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2942 * @start: starting downstream device
2943 * @end: ending upstream device or NULL to search to the root bus
2944 * @acs_flags: required flags
2945 *
2946 * Walk up a device tree from start to end testing PCI ACS support. If
2947 * any step along the way does not support the required flags, return false.
2948 */
2949bool pci_acs_path_enabled(struct pci_dev *start,
2950 struct pci_dev *end, u16 acs_flags)
2951{
2952 struct pci_dev *pdev, *parent = start;
2953
2954 do {
2955 pdev = parent;
2956
2957 if (!pci_acs_enabled(pdev, acs_flags))
2958 return false;
2959
2960 if (pci_is_root_bus(pdev->bus))
2961 return (end == NULL);
2962
2963 parent = pdev->bus->self;
2964 } while (pdev != end);
2965
2966 return true;
2967}
2968
2969/**
Christian König276b7382017-10-24 14:40:20 -05002970 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
2971 * @pdev: PCI device
2972 * @bar: BAR to find
2973 *
2974 * Helper to find the position of the ctrl register for a BAR.
2975 * Returns -ENOTSUPP if resizable BARs are not supported at all.
2976 * Returns -ENOENT if no ctrl register for the BAR could be found.
2977 */
2978static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
2979{
2980 unsigned int pos, nbars, i;
2981 u32 ctrl;
2982
2983 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
2984 if (!pos)
2985 return -ENOTSUPP;
2986
2987 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
2988 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
2989 PCI_REBAR_CTRL_NBAR_SHIFT;
2990
2991 for (i = 0; i < nbars; i++, pos += 8) {
2992 int bar_idx;
2993
2994 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
2995 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
2996 if (bar_idx == bar)
2997 return pos;
2998 }
2999
3000 return -ENOENT;
3001}
3002
3003/**
3004 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3005 * @pdev: PCI device
3006 * @bar: BAR to query
3007 *
3008 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3009 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3010 */
3011u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3012{
3013 int pos;
3014 u32 cap;
3015
3016 pos = pci_rebar_find_pos(pdev, bar);
3017 if (pos < 0)
3018 return 0;
3019
3020 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3021 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3022}
3023
3024/**
3025 * pci_rebar_get_current_size - get the current size of a BAR
3026 * @pdev: PCI device
3027 * @bar: BAR to set size to
3028 *
3029 * Read the size of a BAR from the resizable BAR config.
3030 * Returns size if found or negative error code.
3031 */
3032int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3033{
3034 int pos;
3035 u32 ctrl;
3036
3037 pos = pci_rebar_find_pos(pdev, bar);
3038 if (pos < 0)
3039 return pos;
3040
3041 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3042 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
3043}
3044
3045/**
3046 * pci_rebar_set_size - set a new size for a BAR
3047 * @pdev: PCI device
3048 * @bar: BAR to set size to
3049 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3050 *
3051 * Set the new size of a BAR as defined in the spec.
3052 * Returns zero if resizing was successful, error code otherwise.
3053 */
3054int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3055{
3056 int pos;
3057 u32 ctrl;
3058
3059 pos = pci_rebar_find_pos(pdev, bar);
3060 if (pos < 0)
3061 return pos;
3062
3063 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3064 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3065 ctrl |= size << 8;
3066 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3067 return 0;
3068}
3069
3070/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003071 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3072 * @dev: the PCI device
3073 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3074 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3075 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3076 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3077 *
3078 * Return 0 if all upstream bridges support AtomicOp routing, egress
3079 * blocking is disabled on all upstream ports, and the root port supports
3080 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3081 * AtomicOp completion), or negative otherwise.
3082 */
3083int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3084{
3085 struct pci_bus *bus = dev->bus;
3086 struct pci_dev *bridge;
3087 u32 cap, ctl2;
3088
3089 if (!pci_is_pcie(dev))
3090 return -EINVAL;
3091
3092 /*
3093 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3094 * AtomicOp requesters. For now, we only support endpoints as
3095 * requesters and root ports as completers. No endpoints as
3096 * completers, and no peer-to-peer.
3097 */
3098
3099 switch (pci_pcie_type(dev)) {
3100 case PCI_EXP_TYPE_ENDPOINT:
3101 case PCI_EXP_TYPE_LEG_END:
3102 case PCI_EXP_TYPE_RC_END:
3103 break;
3104 default:
3105 return -EINVAL;
3106 }
3107
3108 while (bus->parent) {
3109 bridge = bus->self;
3110
3111 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3112
3113 switch (pci_pcie_type(bridge)) {
3114 /* Ensure switch ports support AtomicOp routing */
3115 case PCI_EXP_TYPE_UPSTREAM:
3116 case PCI_EXP_TYPE_DOWNSTREAM:
3117 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3118 return -EINVAL;
3119 break;
3120
3121 /* Ensure root port supports all the sizes we care about */
3122 case PCI_EXP_TYPE_ROOT_PORT:
3123 if ((cap & cap_mask) != cap_mask)
3124 return -EINVAL;
3125 break;
3126 }
3127
3128 /* Ensure upstream ports don't block AtomicOps on egress */
3129 if (!bridge->has_secondary_link) {
3130 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3131 &ctl2);
3132 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3133 return -EINVAL;
3134 }
3135
3136 bus = bus->parent;
3137 }
3138
3139 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3140 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3141 return 0;
3142}
3143EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3144
3145/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003146 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3147 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003148 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003149 *
3150 * Perform INTx swizzling for a device behind one level of bridge. This is
3151 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003152 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3153 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3154 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003155 */
John Crispin3df425f2012-04-12 17:33:07 +02003156u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003157{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003158 int slot;
3159
3160 if (pci_ari_enabled(dev->bus))
3161 slot = 0;
3162 else
3163 slot = PCI_SLOT(dev->devfn);
3164
3165 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003166}
3167
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003168int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003169{
3170 u8 pin;
3171
Kristen Accardi514d2072005-11-02 16:24:39 -08003172 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 if (!pin)
3174 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003175
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003176 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003177 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178 dev = dev->bus->self;
3179 }
3180 *bridge = dev;
3181 return pin;
3182}
3183
3184/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003185 * pci_common_swizzle - swizzle INTx all the way to root bridge
3186 * @dev: the PCI device
3187 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3188 *
3189 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3190 * bridges all the way up to a PCI root bus.
3191 */
3192u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3193{
3194 u8 pin = *pinp;
3195
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003196 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003197 pin = pci_swizzle_interrupt_pin(dev, pin);
3198 dev = dev->bus->self;
3199 }
3200 *pinp = pin;
3201 return PCI_SLOT(dev->devfn);
3202}
Ray Juie6b29de2015-04-08 11:21:33 -07003203EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003204
3205/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206 * pci_release_region - Release a PCI bar
3207 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3208 * @bar: BAR to release
3209 *
3210 * Releases the PCI I/O and memory resources previously reserved by a
3211 * successful call to pci_request_region. Call this function only
3212 * after all use of the PCI regions has ceased.
3213 */
3214void pci_release_region(struct pci_dev *pdev, int bar)
3215{
Tejun Heo9ac78492007-01-20 16:00:26 +09003216 struct pci_devres *dr;
3217
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218 if (pci_resource_len(pdev, bar) == 0)
3219 return;
3220 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3221 release_region(pci_resource_start(pdev, bar),
3222 pci_resource_len(pdev, bar));
3223 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3224 release_mem_region(pci_resource_start(pdev, bar),
3225 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003226
3227 dr = find_pci_dr(pdev);
3228 if (dr)
3229 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003231EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232
3233/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003234 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 * @pdev: PCI device whose resources are to be reserved
3236 * @bar: BAR to be reserved
3237 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003238 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239 *
3240 * Mark the PCI region associated with PCI device @pdev BR @bar as
3241 * being reserved by owner @res_name. Do not access any
3242 * address inside the PCI regions unless this call returns
3243 * successfully.
3244 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003245 * If @exclusive is set, then the region is marked so that userspace
3246 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003247 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003248 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003249 * Returns 0 on success, or %EBUSY on error. A warning
3250 * message is also printed on failure.
3251 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003252static int __pci_request_region(struct pci_dev *pdev, int bar,
3253 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003254{
Tejun Heo9ac78492007-01-20 16:00:26 +09003255 struct pci_devres *dr;
3256
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 if (pci_resource_len(pdev, bar) == 0)
3258 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003259
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3261 if (!request_region(pci_resource_start(pdev, bar),
3262 pci_resource_len(pdev, bar), res_name))
3263 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003264 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003265 if (!__request_mem_region(pci_resource_start(pdev, bar),
3266 pci_resource_len(pdev, bar), res_name,
3267 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268 goto err_out;
3269 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003270
3271 dr = find_pci_dr(pdev);
3272 if (dr)
3273 dr->region_mask |= 1 << bar;
3274
Linus Torvalds1da177e2005-04-16 15:20:36 -07003275 return 0;
3276
3277err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003278 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003279 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003280 return -EBUSY;
3281}
3282
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003283/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003284 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003285 * @pdev: PCI device whose resources are to be reserved
3286 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003287 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003288 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003289 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003290 * being reserved by owner @res_name. Do not access any
3291 * address inside the PCI regions unless this call returns
3292 * successfully.
3293 *
3294 * Returns 0 on success, or %EBUSY on error. A warning
3295 * message is also printed on failure.
3296 */
3297int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3298{
3299 return __pci_request_region(pdev, bar, res_name, 0);
3300}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003301EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003302
3303/**
3304 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3305 * @pdev: PCI device whose resources are to be reserved
3306 * @bar: BAR to be reserved
3307 * @res_name: Name to be associated with resource.
3308 *
3309 * Mark the PCI region associated with PCI device @pdev BR @bar as
3310 * being reserved by owner @res_name. Do not access any
3311 * address inside the PCI regions unless this call returns
3312 * successfully.
3313 *
3314 * Returns 0 on success, or %EBUSY on error. A warning
3315 * message is also printed on failure.
3316 *
3317 * The key difference that _exclusive makes it that userspace is
3318 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003319 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003320 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003321int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3322 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003323{
3324 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3325}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003326EXPORT_SYMBOL(pci_request_region_exclusive);
3327
Arjan van de Vene8de1482008-10-22 19:55:31 -07003328/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003329 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3330 * @pdev: PCI device whose resources were previously reserved
3331 * @bars: Bitmask of BARs to be released
3332 *
3333 * Release selected PCI I/O and memory resources previously reserved.
3334 * Call this function only after all use of the PCI regions has ceased.
3335 */
3336void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3337{
3338 int i;
3339
3340 for (i = 0; i < 6; i++)
3341 if (bars & (1 << i))
3342 pci_release_region(pdev, i);
3343}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003344EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003345
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003346static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003347 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003348{
3349 int i;
3350
3351 for (i = 0; i < 6; i++)
3352 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003353 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003354 goto err_out;
3355 return 0;
3356
3357err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003358 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003359 if (bars & (1 << i))
3360 pci_release_region(pdev, i);
3361
3362 return -EBUSY;
3363}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364
Arjan van de Vene8de1482008-10-22 19:55:31 -07003365
3366/**
3367 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3368 * @pdev: PCI device whose resources are to be reserved
3369 * @bars: Bitmask of BARs to be requested
3370 * @res_name: Name to be associated with resource
3371 */
3372int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3373 const char *res_name)
3374{
3375 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3376}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003377EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003378
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003379int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3380 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003381{
3382 return __pci_request_selected_regions(pdev, bars, res_name,
3383 IORESOURCE_EXCLUSIVE);
3384}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003385EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003386
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387/**
3388 * pci_release_regions - Release reserved PCI I/O and memory resources
3389 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3390 *
3391 * Releases all PCI I/O and memory resources previously reserved by a
3392 * successful call to pci_request_regions. Call this function only
3393 * after all use of the PCI regions has ceased.
3394 */
3395
3396void pci_release_regions(struct pci_dev *pdev)
3397{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003398 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003399}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003400EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003401
3402/**
3403 * pci_request_regions - Reserved PCI I/O and memory resources
3404 * @pdev: PCI device whose resources are to be reserved
3405 * @res_name: Name to be associated with resource.
3406 *
3407 * Mark all PCI regions associated with PCI device @pdev as
3408 * being reserved by owner @res_name. Do not access any
3409 * address inside the PCI regions unless this call returns
3410 * successfully.
3411 *
3412 * Returns 0 on success, or %EBUSY on error. A warning
3413 * message is also printed on failure.
3414 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003415int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003417 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003419EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420
3421/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003422 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3423 * @pdev: PCI device whose resources are to be reserved
3424 * @res_name: Name to be associated with resource.
3425 *
3426 * Mark all PCI regions associated with PCI device @pdev as
3427 * being reserved by owner @res_name. Do not access any
3428 * address inside the PCI regions unless this call returns
3429 * successfully.
3430 *
3431 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003432 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003433 *
3434 * Returns 0 on success, or %EBUSY on error. A warning
3435 * message is also printed on failure.
3436 */
3437int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3438{
3439 return pci_request_selected_regions_exclusive(pdev,
3440 ((1 << 6) - 1), res_name);
3441}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003442EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003443
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003444/*
3445 * Record the PCI IO range (expressed as CPU physical address + size).
3446 * Return a negative value if an error has occured, zero otherwise
3447 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08003448int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3449 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003450{
Zhichang Yuan57453922018-03-15 02:15:53 +08003451 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003452#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003453 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003454
Zhichang Yuan57453922018-03-15 02:15:53 +08003455 if (!size || addr + size < addr)
3456 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003457
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003458 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08003459 if (!range)
3460 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003461
Zhichang Yuan57453922018-03-15 02:15:53 +08003462 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003463 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08003464 range->hw_start = addr;
3465 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003466
Zhichang Yuan57453922018-03-15 02:15:53 +08003467 ret = logic_pio_register_range(range);
3468 if (ret)
3469 kfree(range);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003470#endif
3471
Zhichang Yuan57453922018-03-15 02:15:53 +08003472 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003473}
3474
3475phys_addr_t pci_pio_to_address(unsigned long pio)
3476{
3477 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3478
3479#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003480 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003481 return address;
3482
Zhichang Yuan57453922018-03-15 02:15:53 +08003483 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003484#endif
3485
3486 return address;
3487}
3488
3489unsigned long __weak pci_address_to_pio(phys_addr_t address)
3490{
3491#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003492 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003493#else
3494 if (address > IO_SPACE_LIMIT)
3495 return (unsigned long)-1;
3496
3497 return (unsigned long) address;
3498#endif
3499}
3500
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003501/**
3502 * pci_remap_iospace - Remap the memory mapped I/O space
3503 * @res: Resource describing the I/O space
3504 * @phys_addr: physical address of range to be mapped
3505 *
3506 * Remap the memory mapped I/O space described by the @res
3507 * and the CPU physical address @phys_addr into virtual address space.
3508 * Only architectures that have memory mapped IO functions defined
3509 * (and the PCI_IOBASE value defined) should call this function.
3510 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01003511int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003512{
3513#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3514 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3515
3516 if (!(res->flags & IORESOURCE_IO))
3517 return -EINVAL;
3518
3519 if (res->end > IO_SPACE_LIMIT)
3520 return -EINVAL;
3521
3522 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3523 pgprot_device(PAGE_KERNEL));
3524#else
3525 /* this architecture does not have memory mapped I/O space,
3526 so this function should never be called */
3527 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3528 return -ENODEV;
3529#endif
3530}
Brian Norrisf90b0872017-03-09 18:46:16 -08003531EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003532
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003533/**
3534 * pci_unmap_iospace - Unmap the memory mapped I/O space
3535 * @res: resource to be unmapped
3536 *
3537 * Unmap the CPU virtual address @res from virtual address space.
3538 * Only architectures that have memory mapped IO functions defined
3539 * (and the PCI_IOBASE value defined) should call this function.
3540 */
3541void pci_unmap_iospace(struct resource *res)
3542{
3543#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3544 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3545
3546 unmap_kernel_range(vaddr, resource_size(res));
3547#endif
3548}
Brian Norrisf90b0872017-03-09 18:46:16 -08003549EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003550
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003551/**
3552 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3553 * @dev: Generic device to remap IO address for
3554 * @offset: Resource address to map
3555 * @size: Size of map
3556 *
3557 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3558 * detach.
3559 */
3560void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3561 resource_size_t offset,
3562 resource_size_t size)
3563{
3564 void __iomem **ptr, *addr;
3565
3566 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3567 if (!ptr)
3568 return NULL;
3569
3570 addr = pci_remap_cfgspace(offset, size);
3571 if (addr) {
3572 *ptr = addr;
3573 devres_add(dev, ptr);
3574 } else
3575 devres_free(ptr);
3576
3577 return addr;
3578}
3579EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3580
3581/**
3582 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3583 * @dev: generic device to handle the resource for
3584 * @res: configuration space resource to be handled
3585 *
3586 * Checks that a resource is a valid memory region, requests the memory
3587 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3588 * proper PCI configuration space memory attributes are guaranteed.
3589 *
3590 * All operations are managed and will be undone on driver detach.
3591 *
3592 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07003593 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003594 *
3595 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3596 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3597 * if (IS_ERR(base))
3598 * return PTR_ERR(base);
3599 */
3600void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3601 struct resource *res)
3602{
3603 resource_size_t size;
3604 const char *name;
3605 void __iomem *dest_ptr;
3606
3607 BUG_ON(!dev);
3608
3609 if (!res || resource_type(res) != IORESOURCE_MEM) {
3610 dev_err(dev, "invalid resource\n");
3611 return IOMEM_ERR_PTR(-EINVAL);
3612 }
3613
3614 size = resource_size(res);
3615 name = res->name ?: dev_name(dev);
3616
3617 if (!devm_request_mem_region(dev, res->start, size, name)) {
3618 dev_err(dev, "can't request region for resource %pR\n", res);
3619 return IOMEM_ERR_PTR(-EBUSY);
3620 }
3621
3622 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3623 if (!dest_ptr) {
3624 dev_err(dev, "ioremap failed for resource %pR\n", res);
3625 devm_release_mem_region(dev, res->start, size);
3626 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
3627 }
3628
3629 return dest_ptr;
3630}
3631EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
3632
Ben Hutchings6a479072008-12-23 03:08:29 +00003633static void __pci_set_master(struct pci_dev *dev, bool enable)
3634{
3635 u16 old_cmd, cmd;
3636
3637 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3638 if (enable)
3639 cmd = old_cmd | PCI_COMMAND_MASTER;
3640 else
3641 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3642 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003643 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00003644 enable ? "enabling" : "disabling");
3645 pci_write_config_word(dev, PCI_COMMAND, cmd);
3646 }
3647 dev->is_busmaster = enable;
3648}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003649
3650/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003651 * pcibios_setup - process "pci=" kernel boot arguments
3652 * @str: string used to pass in "pci=" kernel boot arguments
3653 *
3654 * Process kernel boot arguments. This is the default implementation.
3655 * Architecture specific implementations can override this as necessary.
3656 */
3657char * __weak __init pcibios_setup(char *str)
3658{
3659 return str;
3660}
3661
3662/**
Myron Stowe96c55902011-10-28 15:48:38 -06003663 * pcibios_set_master - enable PCI bus-mastering for device dev
3664 * @dev: the PCI device to enable
3665 *
3666 * Enables PCI bus-mastering for the device. This is the default
3667 * implementation. Architecture specific implementations can override
3668 * this if necessary.
3669 */
3670void __weak pcibios_set_master(struct pci_dev *dev)
3671{
3672 u8 lat;
3673
Myron Stowef6766782011-10-28 15:49:20 -06003674 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3675 if (pci_is_pcie(dev))
3676 return;
3677
Myron Stowe96c55902011-10-28 15:48:38 -06003678 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3679 if (lat < 16)
3680 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3681 else if (lat > pcibios_max_latency)
3682 lat = pcibios_max_latency;
3683 else
3684 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003685
Myron Stowe96c55902011-10-28 15:48:38 -06003686 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3687}
3688
3689/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003690 * pci_set_master - enables bus-mastering for device dev
3691 * @dev: the PCI device to enable
3692 *
3693 * Enables bus-mastering on the device and calls pcibios_set_master()
3694 * to do the needed arch specific settings.
3695 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003696void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003697{
Ben Hutchings6a479072008-12-23 03:08:29 +00003698 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699 pcibios_set_master(dev);
3700}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003701EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003702
Ben Hutchings6a479072008-12-23 03:08:29 +00003703/**
3704 * pci_clear_master - disables bus-mastering for device dev
3705 * @dev: the PCI device to disable
3706 */
3707void pci_clear_master(struct pci_dev *dev)
3708{
3709 __pci_set_master(dev, false);
3710}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003711EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003712
Linus Torvalds1da177e2005-04-16 15:20:36 -07003713/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003714 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3715 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003716 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003717 * Helper function for pci_set_mwi.
3718 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003719 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3720 *
3721 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3722 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003723int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003724{
3725 u8 cacheline_size;
3726
3727 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003728 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003729
3730 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3731 equal to or multiple of the right value. */
3732 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3733 if (cacheline_size >= pci_cache_line_size &&
3734 (cacheline_size % pci_cache_line_size) == 0)
3735 return 0;
3736
3737 /* Write the correct value. */
3738 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3739 /* Read it back. */
3740 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3741 if (cacheline_size == pci_cache_line_size)
3742 return 0;
3743
Frederick Lawler7506dc72018-01-18 12:55:24 -06003744 pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04003745 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003746
3747 return -EINVAL;
3748}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003749EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3750
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751/**
3752 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3753 * @dev: the PCI device for which MWI is enabled
3754 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003755 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003756 *
3757 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3758 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003759int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003760{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003761#ifdef PCI_DISABLE_MWI
3762 return 0;
3763#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003764 int rc;
3765 u16 cmd;
3766
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003767 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003768 if (rc)
3769 return rc;
3770
3771 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003772 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003773 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774 cmd |= PCI_COMMAND_INVALIDATE;
3775 pci_write_config_word(dev, PCI_COMMAND, cmd);
3776 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003777 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003778#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003779}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003780EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003781
3782/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01003783 * pcim_set_mwi - a device-managed pci_set_mwi()
3784 * @dev: the PCI device for which MWI is enabled
3785 *
3786 * Managed pci_set_mwi().
3787 *
3788 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3789 */
3790int pcim_set_mwi(struct pci_dev *dev)
3791{
3792 struct pci_devres *dr;
3793
3794 dr = find_pci_dr(dev);
3795 if (!dr)
3796 return -ENOMEM;
3797
3798 dr->mwi = 1;
3799 return pci_set_mwi(dev);
3800}
3801EXPORT_SYMBOL(pcim_set_mwi);
3802
3803/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003804 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3805 * @dev: the PCI device for which MWI is enabled
3806 *
3807 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3808 * Callers are not required to check the return value.
3809 *
3810 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3811 */
3812int pci_try_set_mwi(struct pci_dev *dev)
3813{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003814#ifdef PCI_DISABLE_MWI
3815 return 0;
3816#else
3817 return pci_set_mwi(dev);
3818#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003819}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003820EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003821
3822/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003823 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3824 * @dev: the PCI device to disable
3825 *
3826 * Disables PCI Memory-Write-Invalidate transaction on the device
3827 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003828void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003829{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003830#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003831 u16 cmd;
3832
3833 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3834 if (cmd & PCI_COMMAND_INVALIDATE) {
3835 cmd &= ~PCI_COMMAND_INVALIDATE;
3836 pci_write_config_word(dev, PCI_COMMAND, cmd);
3837 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003838#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003839}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003840EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003841
Brett M Russa04ce0f2005-08-15 15:23:41 -04003842/**
3843 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003844 * @pdev: the PCI device to operate on
3845 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003846 *
3847 * Enables/disables PCI INTx for device dev
3848 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003849void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003850{
3851 u16 pci_command, new;
3852
3853 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3854
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003855 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003856 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003857 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003858 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003859
3860 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003861 struct pci_devres *dr;
3862
Brett M Russ2fd9d742005-09-09 10:02:22 -07003863 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003864
3865 dr = find_pci_dr(pdev);
3866 if (dr && !dr->restore_intx) {
3867 dr->restore_intx = 1;
3868 dr->orig_intx = !enable;
3869 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003870 }
3871}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003872EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003873
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003874static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3875{
3876 struct pci_bus *bus = dev->bus;
3877 bool mask_updated = true;
3878 u32 cmd_status_dword;
3879 u16 origcmd, newcmd;
3880 unsigned long flags;
3881 bool irq_pending;
3882
3883 /*
3884 * We do a single dword read to retrieve both command and status.
3885 * Document assumptions that make this possible.
3886 */
3887 BUILD_BUG_ON(PCI_COMMAND % 4);
3888 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3889
3890 raw_spin_lock_irqsave(&pci_lock, flags);
3891
3892 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3893
3894 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3895
3896 /*
3897 * Check interrupt status register to see whether our device
3898 * triggered the interrupt (when masking) or the next IRQ is
3899 * already pending (when unmasking).
3900 */
3901 if (mask != irq_pending) {
3902 mask_updated = false;
3903 goto done;
3904 }
3905
3906 origcmd = cmd_status_dword;
3907 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3908 if (mask)
3909 newcmd |= PCI_COMMAND_INTX_DISABLE;
3910 if (newcmd != origcmd)
3911 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3912
3913done:
3914 raw_spin_unlock_irqrestore(&pci_lock, flags);
3915
3916 return mask_updated;
3917}
3918
3919/**
3920 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003921 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003922 *
3923 * Check if the device dev has its INTx line asserted, mask it and
Piotr Gregor99b3c582017-05-26 22:02:25 +01003924 * return true in that case. False is returned if no interrupt was
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003925 * pending.
3926 */
3927bool pci_check_and_mask_intx(struct pci_dev *dev)
3928{
3929 return pci_check_and_set_intx_mask(dev, true);
3930}
3931EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3932
3933/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003934 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003935 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003936 *
3937 * Check if the device dev has its INTx line asserted, unmask it if not
3938 * and return true. False is returned and the mask remains active if
3939 * there was still an interrupt pending.
3940 */
3941bool pci_check_and_unmask_intx(struct pci_dev *dev)
3942{
3943 return pci_check_and_set_intx_mask(dev, false);
3944}
3945EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3946
Casey Leedom3775a202013-08-06 15:48:36 +05303947/**
3948 * pci_wait_for_pending_transaction - waits for pending transaction
3949 * @dev: the PCI device to operate on
3950 *
3951 * Return 0 if transaction is pending 1 otherwise.
3952 */
3953int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003954{
Alex Williamson157e8762013-12-17 16:43:39 -07003955 if (!pci_is_pcie(dev))
3956 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003957
Gavin Shand0b4cc42014-05-19 13:06:46 +10003958 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3959 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303960}
3961EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003962
Alex Williamson5adecf82016-02-22 13:05:48 -07003963static void pci_flr_wait(struct pci_dev *dev)
3964{
Sinan Kaya821cdad2017-08-29 14:45:45 -05003965 int delay = 1, timeout = 60000;
Alex Williamson5adecf82016-02-22 13:05:48 -07003966 u32 id;
3967
Sinan Kaya821cdad2017-08-29 14:45:45 -05003968 /*
3969 * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
3970 * 100ms, but may silently discard requests while the FLR is in
3971 * progress. Wait 100ms before trying to access the device.
3972 */
3973 msleep(100);
Alex Williamson5adecf82016-02-22 13:05:48 -07003974
Sinan Kaya821cdad2017-08-29 14:45:45 -05003975 /*
3976 * After 100ms, the device should not silently discard config
3977 * requests, but it may still indicate that it needs more time by
3978 * responding to them with CRS completions. The Root Port will
3979 * generally synthesize ~0 data to complete the read (except when
3980 * CRS SV is enabled and the read was for the Vendor ID; in that
3981 * case it synthesizes 0x0001 data).
3982 *
3983 * Wait for the device to return a non-CRS completion. Read the
3984 * Command register instead of Vendor ID so we don't have to
3985 * contend with the CRS SV value.
3986 */
3987 pci_read_config_dword(dev, PCI_COMMAND, &id);
3988 while (id == ~0) {
3989 if (delay > timeout) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003990 pci_warn(dev, "not ready %dms after FLR; giving up\n",
Sinan Kaya821cdad2017-08-29 14:45:45 -05003991 100 + delay - 1);
3992 return;
3993 }
3994
3995 if (delay > 1000)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003996 pci_info(dev, "not ready %dms after FLR; waiting\n",
Sinan Kaya821cdad2017-08-29 14:45:45 -05003997 100 + delay - 1);
3998
3999 msleep(delay);
4000 delay *= 2;
4001 pci_read_config_dword(dev, PCI_COMMAND, &id);
4002 }
4003
4004 if (delay > 1000)
Frederick Lawler7506dc72018-01-18 12:55:24 -06004005 pci_info(dev, "ready %dms after FLR\n", 100 + delay - 1);
Alex Williamson5adecf82016-02-22 13:05:48 -07004006}
4007
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004008/**
4009 * pcie_has_flr - check if a device supports function level resets
4010 * @dev: device to check
4011 *
4012 * Returns true if the device advertises support for PCIe function level
4013 * resets.
4014 */
4015static bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05304016{
4017 u32 cap;
4018
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004019 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004020 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004021
Casey Leedom3775a202013-08-06 15:48:36 +05304022 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004023 return cap & PCI_EXP_DEVCAP_FLR;
4024}
Casey Leedom3775a202013-08-06 15:48:36 +05304025
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004026/**
4027 * pcie_flr - initiate a PCIe function level reset
4028 * @dev: device to reset
4029 *
4030 * Initiate a function level reset on @dev. The caller should ensure the
4031 * device supports FLR before calling this function, e.g. by using the
4032 * pcie_has_flr() helper.
4033 */
4034void pcie_flr(struct pci_dev *dev)
4035{
Casey Leedom3775a202013-08-06 15:48:36 +05304036 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004037 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304038
Jiang Liu59875ae2012-07-24 17:20:06 +08004039 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07004040 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004041}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004042EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004043
Yu Zhao8c1c6992009-06-13 15:52:13 +08004044static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004045{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004046 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004047 u8 cap;
4048
Yu Zhao8c1c6992009-06-13 15:52:13 +08004049 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4050 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004051 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004052
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004053 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4054 return -ENOTTY;
4055
Yu Zhao8c1c6992009-06-13 15:52:13 +08004056 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004057 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4058 return -ENOTTY;
4059
4060 if (probe)
4061 return 0;
4062
Alex Williamsond066c942014-06-17 15:40:13 -06004063 /*
4064 * Wait for Transaction Pending bit to clear. A word-aligned test
4065 * is used, so we use the conrol offset rather than status and shift
4066 * the test bit to match.
4067 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004068 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004069 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004070 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004071
Yu Zhao8c1c6992009-06-13 15:52:13 +08004072 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07004073 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08004074 return 0;
4075}
4076
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004077/**
4078 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4079 * @dev: Device to reset.
4080 * @probe: If set, only check if the device can be reset this way.
4081 *
4082 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4083 * unset, it will be reinitialized internally when going from PCI_D3hot to
4084 * PCI_D0. If that's the case and the device is not in a low-power state
4085 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4086 *
4087 * NOTE: This causes the caller to sleep for twice the device power transition
4088 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004089 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004090 * Moreover, only devices in D0 can be reset by this function.
4091 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004092static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004093{
Yu Zhaof85876b2009-06-13 15:52:14 +08004094 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004095
Alex Williamson51e53732014-11-21 11:24:08 -07004096 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004097 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004098
Yu Zhaof85876b2009-06-13 15:52:14 +08004099 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4100 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4101 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004102
Yu Zhaof85876b2009-06-13 15:52:14 +08004103 if (probe)
4104 return 0;
4105
4106 if (dev->current_state != PCI_D0)
4107 return -EINVAL;
4108
4109 csr &= ~PCI_PM_CTRL_STATE_MASK;
4110 csr |= PCI_D3hot;
4111 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004112 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004113
4114 csr &= ~PCI_PM_CTRL_STATE_MASK;
4115 csr |= PCI_D0;
4116 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004117 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004118
4119 return 0;
4120}
4121
Gavin Shan9e330022014-06-19 17:22:44 +10004122void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004123{
4124 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004125
4126 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4127 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4128 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004129 /*
4130 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004131 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004132 */
4133 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004134
4135 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4136 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004137
4138 /*
4139 * Trhfa for conventional PCI is 2^25 clock cycles.
4140 * Assuming a minimum 33MHz clock this results in a 1s
4141 * delay before we can consider subordinate devices to
4142 * be re-initialized. PCIe has some ways to shorten this,
4143 * but we don't make use of them yet.
4144 */
4145 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004146}
Gavin Shand92a2082014-04-24 18:00:24 +10004147
Gavin Shan9e330022014-06-19 17:22:44 +10004148void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4149{
4150 pci_reset_secondary_bus(dev);
4151}
4152
Gavin Shand92a2082014-04-24 18:00:24 +10004153/**
4154 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
4155 * @dev: Bridge device
4156 *
4157 * Use the bridge control register to assert reset on the secondary bus.
4158 * Devices on the secondary bus are left in power-on state.
4159 */
4160void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
4161{
4162 pcibios_reset_secondary_bus(dev);
4163}
Alex Williamson64e86742013-08-08 14:09:24 -06004164EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
4165
4166static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4167{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004168 struct pci_dev *pdev;
4169
Alex Williamsonf331a852015-01-15 18:16:04 -06004170 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4171 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004172 return -ENOTTY;
4173
4174 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4175 if (pdev != dev)
4176 return -ENOTTY;
4177
4178 if (probe)
4179 return 0;
4180
Alex Williamson64e86742013-08-08 14:09:24 -06004181 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004182
4183 return 0;
4184}
4185
Alex Williamson608c3882013-08-08 14:09:43 -06004186static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4187{
4188 int rc = -ENOTTY;
4189
4190 if (!hotplug || !try_module_get(hotplug->ops->owner))
4191 return rc;
4192
4193 if (hotplug->ops->reset_slot)
4194 rc = hotplug->ops->reset_slot(hotplug, probe);
4195
4196 module_put(hotplug->ops->owner);
4197
4198 return rc;
4199}
4200
4201static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4202{
4203 struct pci_dev *pdev;
4204
Alex Williamsonf331a852015-01-15 18:16:04 -06004205 if (dev->subordinate || !dev->slot ||
4206 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004207 return -ENOTTY;
4208
4209 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4210 if (pdev != dev && pdev->slot == dev->slot)
4211 return -ENOTTY;
4212
4213 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4214}
4215
Alex Williamson77cb9852013-08-08 14:09:49 -06004216static void pci_dev_lock(struct pci_dev *dev)
4217{
4218 pci_cfg_access_lock(dev);
4219 /* block PM suspend, driver probe, etc. */
4220 device_lock(&dev->dev);
4221}
4222
Alex Williamson61cf16d2013-12-16 15:14:31 -07004223/* Return 1 on successful lock, 0 on contention */
4224static int pci_dev_trylock(struct pci_dev *dev)
4225{
4226 if (pci_cfg_access_trylock(dev)) {
4227 if (device_trylock(&dev->dev))
4228 return 1;
4229 pci_cfg_access_unlock(dev);
4230 }
4231
4232 return 0;
4233}
4234
Alex Williamson77cb9852013-08-08 14:09:49 -06004235static void pci_dev_unlock(struct pci_dev *dev)
4236{
4237 device_unlock(&dev->dev);
4238 pci_cfg_access_unlock(dev);
4239}
4240
Christoph Hellwig775755e2017-06-01 13:10:38 +02004241static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004242{
4243 const struct pci_error_handlers *err_handler =
4244 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004245
Christoph Hellwigb014e962017-06-01 13:10:37 +02004246 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004247 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004248 * races with ->remove() by the device lock, which must be held by
4249 * the caller.
4250 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004251 if (err_handler && err_handler->reset_prepare)
4252 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004253
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004254 /*
4255 * Wake-up device prior to save. PM registers default to D0 after
4256 * reset and a simple register restore doesn't reliably return
4257 * to a non-D0 state anyway.
4258 */
4259 pci_set_power_state(dev, PCI_D0);
4260
Alex Williamson77cb9852013-08-08 14:09:49 -06004261 pci_save_state(dev);
4262 /*
4263 * Disable the device by clearing the Command register, except for
4264 * INTx-disable which is set. This not only disables MMIO and I/O port
4265 * BARs, but also prevents the device from being Bus Master, preventing
4266 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4267 * compliant devices, INTx-disable prevents legacy interrupts.
4268 */
4269 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4270}
4271
4272static void pci_dev_restore(struct pci_dev *dev)
4273{
Christoph Hellwig775755e2017-06-01 13:10:38 +02004274 const struct pci_error_handlers *err_handler =
4275 dev->driver ? dev->driver->err_handler : NULL;
4276
Alex Williamson77cb9852013-08-08 14:09:49 -06004277 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004278
Christoph Hellwig775755e2017-06-01 13:10:38 +02004279 /*
4280 * dev->driver->err_handler->reset_done() is protected against
4281 * races with ->remove() by the device lock, which must be held by
4282 * the caller.
4283 */
4284 if (err_handler && err_handler->reset_done)
4285 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004286}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004287
Sheng Yangd91cdc72008-11-11 17:17:47 +08004288/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004289 * __pci_reset_function_locked - reset a PCI device function while holding
4290 * the @dev mutex lock.
4291 * @dev: PCI device to reset
4292 *
4293 * Some devices allow an individual function to be reset without affecting
4294 * other functions in the same device. The PCI device must be responsive
4295 * to PCI config space in order to use this function.
4296 *
4297 * The device function is presumed to be unused and the caller is holding
4298 * the device mutex lock when this function is called.
4299 * Resetting the device will make the contents of PCI configuration space
4300 * random, so any caller of this must be prepared to reinitialise the
4301 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4302 * etc.
4303 *
4304 * Returns 0 if the device function was successfully reset or negative if the
4305 * device doesn't support resetting a single function.
4306 */
4307int __pci_reset_function_locked(struct pci_dev *dev)
4308{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004309 int rc;
4310
4311 might_sleep();
4312
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05004313 /*
4314 * A reset method returns -ENOTTY if it doesn't support this device
4315 * and we should try the next method.
4316 *
4317 * If it returns 0 (success), we're finished. If it returns any
4318 * other error, we're also finished: this indicates that further
4319 * reset mechanisms might be broken on the device.
4320 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02004321 rc = pci_dev_specific_reset(dev, 0);
4322 if (rc != -ENOTTY)
4323 return rc;
4324 if (pcie_has_flr(dev)) {
4325 pcie_flr(dev);
4326 return 0;
4327 }
4328 rc = pci_af_flr(dev, 0);
4329 if (rc != -ENOTTY)
4330 return rc;
4331 rc = pci_pm_reset(dev, 0);
4332 if (rc != -ENOTTY)
4333 return rc;
4334 rc = pci_dev_reset_slot_function(dev, 0);
4335 if (rc != -ENOTTY)
4336 return rc;
4337 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004338}
4339EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4340
4341/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004342 * pci_probe_reset_function - check whether the device can be safely reset
4343 * @dev: PCI device to reset
4344 *
4345 * Some devices allow an individual function to be reset without affecting
4346 * other functions in the same device. The PCI device must be responsive
4347 * to PCI config space in order to use this function.
4348 *
4349 * Returns 0 if the device function can be reset or negative if the
4350 * device doesn't support resetting a single function.
4351 */
4352int pci_probe_reset_function(struct pci_dev *dev)
4353{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004354 int rc;
4355
4356 might_sleep();
4357
4358 rc = pci_dev_specific_reset(dev, 1);
4359 if (rc != -ENOTTY)
4360 return rc;
4361 if (pcie_has_flr(dev))
4362 return 0;
4363 rc = pci_af_flr(dev, 1);
4364 if (rc != -ENOTTY)
4365 return rc;
4366 rc = pci_pm_reset(dev, 1);
4367 if (rc != -ENOTTY)
4368 return rc;
4369 rc = pci_dev_reset_slot_function(dev, 1);
4370 if (rc != -ENOTTY)
4371 return rc;
4372
4373 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004374}
4375
4376/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004377 * pci_reset_function - quiesce and reset a PCI device function
4378 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004379 *
4380 * Some devices allow an individual function to be reset without affecting
4381 * other functions in the same device. The PCI device must be responsive
4382 * to PCI config space in order to use this function.
4383 *
4384 * This function does not just reset the PCI portion of a device, but
4385 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004386 * from __pci_reset_function_locked() in that it saves and restores device state
4387 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08004388 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004389 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004390 * device doesn't support resetting a single function.
4391 */
4392int pci_reset_function(struct pci_dev *dev)
4393{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004394 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004395
Christoph Hellwig52354b92017-06-01 13:10:39 +02004396 rc = pci_probe_reset_function(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08004397 if (rc)
4398 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004399
Christoph Hellwigb014e962017-06-01 13:10:37 +02004400 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004401 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004402
Christoph Hellwig52354b92017-06-01 13:10:39 +02004403 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004404
Alex Williamson77cb9852013-08-08 14:09:49 -06004405 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004406 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004407
Yu Zhao8c1c6992009-06-13 15:52:13 +08004408 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004409}
4410EXPORT_SYMBOL_GPL(pci_reset_function);
4411
Alex Williamson61cf16d2013-12-16 15:14:31 -07004412/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004413 * pci_reset_function_locked - quiesce and reset a PCI device function
4414 * @dev: PCI device to reset
4415 *
4416 * Some devices allow an individual function to be reset without affecting
4417 * other functions in the same device. The PCI device must be responsive
4418 * to PCI config space in order to use this function.
4419 *
4420 * This function does not just reset the PCI portion of a device, but
4421 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004422 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004423 * over the reset. It also differs from pci_reset_function() in that it
4424 * requires the PCI device lock to be held.
4425 *
4426 * Returns 0 if the device function was successfully reset or negative if the
4427 * device doesn't support resetting a single function.
4428 */
4429int pci_reset_function_locked(struct pci_dev *dev)
4430{
4431 int rc;
4432
4433 rc = pci_probe_reset_function(dev);
4434 if (rc)
4435 return rc;
4436
4437 pci_dev_save_and_disable(dev);
4438
4439 rc = __pci_reset_function_locked(dev);
4440
4441 pci_dev_restore(dev);
4442
4443 return rc;
4444}
4445EXPORT_SYMBOL_GPL(pci_reset_function_locked);
4446
4447/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004448 * pci_try_reset_function - quiesce and reset a PCI device function
4449 * @dev: PCI device to reset
4450 *
4451 * Same as above, except return -EAGAIN if unable to lock device.
4452 */
4453int pci_try_reset_function(struct pci_dev *dev)
4454{
4455 int rc;
4456
Christoph Hellwig52354b92017-06-01 13:10:39 +02004457 rc = pci_probe_reset_function(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004458 if (rc)
4459 return rc;
4460
Christoph Hellwigb014e962017-06-01 13:10:37 +02004461 if (!pci_dev_trylock(dev))
4462 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07004463
Christoph Hellwigb014e962017-06-01 13:10:37 +02004464 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02004465 rc = __pci_reset_function_locked(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004466 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004467
4468 pci_dev_restore(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004469 return rc;
4470}
4471EXPORT_SYMBOL_GPL(pci_try_reset_function);
4472
Alex Williamsonf331a852015-01-15 18:16:04 -06004473/* Do any devices on or below this bus prevent a bus reset? */
4474static bool pci_bus_resetable(struct pci_bus *bus)
4475{
4476 struct pci_dev *dev;
4477
David Daney35702772017-09-08 10:10:31 +02004478
4479 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4480 return false;
4481
Alex Williamsonf331a852015-01-15 18:16:04 -06004482 list_for_each_entry(dev, &bus->devices, bus_list) {
4483 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4484 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4485 return false;
4486 }
4487
4488 return true;
4489}
4490
Alex Williamson090a3c52013-08-08 14:09:55 -06004491/* Lock devices from the top of the tree down */
4492static void pci_bus_lock(struct pci_bus *bus)
4493{
4494 struct pci_dev *dev;
4495
4496 list_for_each_entry(dev, &bus->devices, bus_list) {
4497 pci_dev_lock(dev);
4498 if (dev->subordinate)
4499 pci_bus_lock(dev->subordinate);
4500 }
4501}
4502
4503/* Unlock devices from the bottom of the tree up */
4504static void pci_bus_unlock(struct pci_bus *bus)
4505{
4506 struct pci_dev *dev;
4507
4508 list_for_each_entry(dev, &bus->devices, bus_list) {
4509 if (dev->subordinate)
4510 pci_bus_unlock(dev->subordinate);
4511 pci_dev_unlock(dev);
4512 }
4513}
4514
Alex Williamson61cf16d2013-12-16 15:14:31 -07004515/* Return 1 on successful lock, 0 on contention */
4516static int pci_bus_trylock(struct pci_bus *bus)
4517{
4518 struct pci_dev *dev;
4519
4520 list_for_each_entry(dev, &bus->devices, bus_list) {
4521 if (!pci_dev_trylock(dev))
4522 goto unlock;
4523 if (dev->subordinate) {
4524 if (!pci_bus_trylock(dev->subordinate)) {
4525 pci_dev_unlock(dev);
4526 goto unlock;
4527 }
4528 }
4529 }
4530 return 1;
4531
4532unlock:
4533 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4534 if (dev->subordinate)
4535 pci_bus_unlock(dev->subordinate);
4536 pci_dev_unlock(dev);
4537 }
4538 return 0;
4539}
4540
Alex Williamsonf331a852015-01-15 18:16:04 -06004541/* Do any devices on or below this slot prevent a bus reset? */
4542static bool pci_slot_resetable(struct pci_slot *slot)
4543{
4544 struct pci_dev *dev;
4545
Jan Glauber33ba90a2017-09-08 10:10:33 +02004546 if (slot->bus->self &&
4547 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4548 return false;
4549
Alex Williamsonf331a852015-01-15 18:16:04 -06004550 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4551 if (!dev->slot || dev->slot != slot)
4552 continue;
4553 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4554 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4555 return false;
4556 }
4557
4558 return true;
4559}
4560
Alex Williamson090a3c52013-08-08 14:09:55 -06004561/* Lock devices from the top of the tree down */
4562static void pci_slot_lock(struct pci_slot *slot)
4563{
4564 struct pci_dev *dev;
4565
4566 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4567 if (!dev->slot || dev->slot != slot)
4568 continue;
4569 pci_dev_lock(dev);
4570 if (dev->subordinate)
4571 pci_bus_lock(dev->subordinate);
4572 }
4573}
4574
4575/* Unlock devices from the bottom of the tree up */
4576static void pci_slot_unlock(struct pci_slot *slot)
4577{
4578 struct pci_dev *dev;
4579
4580 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4581 if (!dev->slot || dev->slot != slot)
4582 continue;
4583 if (dev->subordinate)
4584 pci_bus_unlock(dev->subordinate);
4585 pci_dev_unlock(dev);
4586 }
4587}
4588
Alex Williamson61cf16d2013-12-16 15:14:31 -07004589/* Return 1 on successful lock, 0 on contention */
4590static int pci_slot_trylock(struct pci_slot *slot)
4591{
4592 struct pci_dev *dev;
4593
4594 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4595 if (!dev->slot || dev->slot != slot)
4596 continue;
4597 if (!pci_dev_trylock(dev))
4598 goto unlock;
4599 if (dev->subordinate) {
4600 if (!pci_bus_trylock(dev->subordinate)) {
4601 pci_dev_unlock(dev);
4602 goto unlock;
4603 }
4604 }
4605 }
4606 return 1;
4607
4608unlock:
4609 list_for_each_entry_continue_reverse(dev,
4610 &slot->bus->devices, bus_list) {
4611 if (!dev->slot || dev->slot != slot)
4612 continue;
4613 if (dev->subordinate)
4614 pci_bus_unlock(dev->subordinate);
4615 pci_dev_unlock(dev);
4616 }
4617 return 0;
4618}
4619
Alex Williamson090a3c52013-08-08 14:09:55 -06004620/* Save and disable devices from the top of the tree down */
4621static void pci_bus_save_and_disable(struct pci_bus *bus)
4622{
4623 struct pci_dev *dev;
4624
4625 list_for_each_entry(dev, &bus->devices, bus_list) {
Christoph Hellwigb014e962017-06-01 13:10:37 +02004626 pci_dev_lock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004627 pci_dev_save_and_disable(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004628 pci_dev_unlock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004629 if (dev->subordinate)
4630 pci_bus_save_and_disable(dev->subordinate);
4631 }
4632}
4633
4634/*
4635 * Restore devices from top of the tree down - parent bridges need to be
4636 * restored before we can get to subordinate devices.
4637 */
4638static void pci_bus_restore(struct pci_bus *bus)
4639{
4640 struct pci_dev *dev;
4641
4642 list_for_each_entry(dev, &bus->devices, bus_list) {
Christoph Hellwigb014e962017-06-01 13:10:37 +02004643 pci_dev_lock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004644 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004645 pci_dev_unlock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004646 if (dev->subordinate)
4647 pci_bus_restore(dev->subordinate);
4648 }
4649}
4650
4651/* Save and disable devices from the top of the tree down */
4652static void pci_slot_save_and_disable(struct pci_slot *slot)
4653{
4654 struct pci_dev *dev;
4655
4656 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4657 if (!dev->slot || dev->slot != slot)
4658 continue;
4659 pci_dev_save_and_disable(dev);
4660 if (dev->subordinate)
4661 pci_bus_save_and_disable(dev->subordinate);
4662 }
4663}
4664
4665/*
4666 * Restore devices from top of the tree down - parent bridges need to be
4667 * restored before we can get to subordinate devices.
4668 */
4669static void pci_slot_restore(struct pci_slot *slot)
4670{
4671 struct pci_dev *dev;
4672
4673 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4674 if (!dev->slot || dev->slot != slot)
4675 continue;
4676 pci_dev_restore(dev);
4677 if (dev->subordinate)
4678 pci_bus_restore(dev->subordinate);
4679 }
4680}
4681
4682static int pci_slot_reset(struct pci_slot *slot, int probe)
4683{
4684 int rc;
4685
Alex Williamsonf331a852015-01-15 18:16:04 -06004686 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004687 return -ENOTTY;
4688
4689 if (!probe)
4690 pci_slot_lock(slot);
4691
4692 might_sleep();
4693
4694 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4695
4696 if (!probe)
4697 pci_slot_unlock(slot);
4698
4699 return rc;
4700}
4701
4702/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004703 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4704 * @slot: PCI slot to probe
4705 *
4706 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4707 */
4708int pci_probe_reset_slot(struct pci_slot *slot)
4709{
4710 return pci_slot_reset(slot, 1);
4711}
4712EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4713
4714/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004715 * pci_reset_slot - reset a PCI slot
4716 * @slot: PCI slot to reset
4717 *
4718 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4719 * independent of other slots. For instance, some slots may support slot power
4720 * control. In the case of a 1:1 bus to slot architecture, this function may
4721 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4722 * Generally a slot reset should be attempted before a bus reset. All of the
4723 * function of the slot and any subordinate buses behind the slot are reset
4724 * through this function. PCI config space of all devices in the slot and
4725 * behind the slot is saved before and restored after reset.
4726 *
4727 * Return 0 on success, non-zero on error.
4728 */
4729int pci_reset_slot(struct pci_slot *slot)
4730{
4731 int rc;
4732
4733 rc = pci_slot_reset(slot, 1);
4734 if (rc)
4735 return rc;
4736
4737 pci_slot_save_and_disable(slot);
4738
4739 rc = pci_slot_reset(slot, 0);
4740
4741 pci_slot_restore(slot);
4742
4743 return rc;
4744}
4745EXPORT_SYMBOL_GPL(pci_reset_slot);
4746
Alex Williamson61cf16d2013-12-16 15:14:31 -07004747/**
4748 * pci_try_reset_slot - Try to reset a PCI slot
4749 * @slot: PCI slot to reset
4750 *
4751 * Same as above except return -EAGAIN if the slot cannot be locked
4752 */
4753int pci_try_reset_slot(struct pci_slot *slot)
4754{
4755 int rc;
4756
4757 rc = pci_slot_reset(slot, 1);
4758 if (rc)
4759 return rc;
4760
4761 pci_slot_save_and_disable(slot);
4762
4763 if (pci_slot_trylock(slot)) {
4764 might_sleep();
4765 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4766 pci_slot_unlock(slot);
4767 } else
4768 rc = -EAGAIN;
4769
4770 pci_slot_restore(slot);
4771
4772 return rc;
4773}
4774EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4775
Alex Williamson090a3c52013-08-08 14:09:55 -06004776static int pci_bus_reset(struct pci_bus *bus, int probe)
4777{
Alex Williamsonf331a852015-01-15 18:16:04 -06004778 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004779 return -ENOTTY;
4780
4781 if (probe)
4782 return 0;
4783
4784 pci_bus_lock(bus);
4785
4786 might_sleep();
4787
4788 pci_reset_bridge_secondary_bus(bus->self);
4789
4790 pci_bus_unlock(bus);
4791
4792 return 0;
4793}
4794
4795/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004796 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4797 * @bus: PCI bus to probe
4798 *
4799 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4800 */
4801int pci_probe_reset_bus(struct pci_bus *bus)
4802{
4803 return pci_bus_reset(bus, 1);
4804}
4805EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4806
4807/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004808 * pci_reset_bus - reset a PCI bus
4809 * @bus: top level PCI bus to reset
4810 *
4811 * Do a bus reset on the given bus and any subordinate buses, saving
4812 * and restoring state of all devices.
4813 *
4814 * Return 0 on success, non-zero on error.
4815 */
4816int pci_reset_bus(struct pci_bus *bus)
4817{
4818 int rc;
4819
4820 rc = pci_bus_reset(bus, 1);
4821 if (rc)
4822 return rc;
4823
4824 pci_bus_save_and_disable(bus);
4825
4826 rc = pci_bus_reset(bus, 0);
4827
4828 pci_bus_restore(bus);
4829
4830 return rc;
4831}
4832EXPORT_SYMBOL_GPL(pci_reset_bus);
4833
Sheng Yang8dd7f802008-10-21 17:38:25 +08004834/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004835 * pci_try_reset_bus - Try to reset a PCI bus
4836 * @bus: top level PCI bus to reset
4837 *
4838 * Same as above except return -EAGAIN if the bus cannot be locked
4839 */
4840int pci_try_reset_bus(struct pci_bus *bus)
4841{
4842 int rc;
4843
4844 rc = pci_bus_reset(bus, 1);
4845 if (rc)
4846 return rc;
4847
4848 pci_bus_save_and_disable(bus);
4849
4850 if (pci_bus_trylock(bus)) {
4851 might_sleep();
4852 pci_reset_bridge_secondary_bus(bus->self);
4853 pci_bus_unlock(bus);
4854 } else
4855 rc = -EAGAIN;
4856
4857 pci_bus_restore(bus);
4858
4859 return rc;
4860}
4861EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4862
4863/**
Peter Orubad556ad42007-05-15 13:59:13 +02004864 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4865 * @dev: PCI device to query
4866 *
4867 * Returns mmrbc: maximum designed memory read count in bytes
4868 * or appropriate error value.
4869 */
4870int pcix_get_max_mmrbc(struct pci_dev *dev)
4871{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004872 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004873 u32 stat;
4874
4875 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4876 if (!cap)
4877 return -EINVAL;
4878
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004879 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004880 return -EINVAL;
4881
Dean Nelson25daeb52010-03-09 22:26:40 -05004882 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004883}
4884EXPORT_SYMBOL(pcix_get_max_mmrbc);
4885
4886/**
4887 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4888 * @dev: PCI device to query
4889 *
4890 * Returns mmrbc: maximum memory read count in bytes
4891 * or appropriate error value.
4892 */
4893int pcix_get_mmrbc(struct pci_dev *dev)
4894{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004895 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004896 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004897
4898 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4899 if (!cap)
4900 return -EINVAL;
4901
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004902 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4903 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004904
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004905 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004906}
4907EXPORT_SYMBOL(pcix_get_mmrbc);
4908
4909/**
4910 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4911 * @dev: PCI device to query
4912 * @mmrbc: maximum memory read count in bytes
4913 * valid values are 512, 1024, 2048, 4096
4914 *
4915 * If possible sets maximum memory read byte count, some bridges have erratas
4916 * that prevent this.
4917 */
4918int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4919{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004920 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004921 u32 stat, v, o;
4922 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004923
vignesh babu229f5af2007-08-13 18:23:14 +05304924 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004925 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004926
4927 v = ffs(mmrbc) - 10;
4928
4929 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4930 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004931 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004932
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004933 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4934 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004935
4936 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4937 return -E2BIG;
4938
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004939 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4940 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004941
4942 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4943 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004944 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004945 return -EIO;
4946
4947 cmd &= ~PCI_X_CMD_MAX_READ;
4948 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004949 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4950 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004951 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004952 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004953}
4954EXPORT_SYMBOL(pcix_set_mmrbc);
4955
4956/**
4957 * pcie_get_readrq - get PCI Express read request size
4958 * @dev: PCI device to query
4959 *
4960 * Returns maximum memory read request in bytes
4961 * or appropriate error value.
4962 */
4963int pcie_get_readrq(struct pci_dev *dev)
4964{
Peter Orubad556ad42007-05-15 13:59:13 +02004965 u16 ctl;
4966
Jiang Liu59875ae2012-07-24 17:20:06 +08004967 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004968
Jiang Liu59875ae2012-07-24 17:20:06 +08004969 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004970}
4971EXPORT_SYMBOL(pcie_get_readrq);
4972
4973/**
4974 * pcie_set_readrq - set PCI Express maximum memory read request
4975 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07004976 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004977 * valid values are 128, 256, 512, 1024, 2048, 4096
4978 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004979 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004980 */
4981int pcie_set_readrq(struct pci_dev *dev, int rq)
4982{
Jiang Liu59875ae2012-07-24 17:20:06 +08004983 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004984
vignesh babu229f5af2007-08-13 18:23:14 +05304985 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004986 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004987
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004988 /*
4989 * If using the "performance" PCIe config, we clamp the
4990 * read rq size to the max packet size to prevent the
4991 * host bridge generating requests larger than we can
4992 * cope with
4993 */
4994 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4995 int mps = pcie_get_mps(dev);
4996
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004997 if (mps < rq)
4998 rq = mps;
4999 }
5000
5001 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005002
Jiang Liu59875ae2012-07-24 17:20:06 +08005003 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5004 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02005005}
5006EXPORT_SYMBOL(pcie_set_readrq);
5007
5008/**
Jon Masonb03e7492011-07-20 15:20:54 -05005009 * pcie_get_mps - get PCI Express maximum payload size
5010 * @dev: PCI device to query
5011 *
5012 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005013 */
5014int pcie_get_mps(struct pci_dev *dev)
5015{
Jon Masonb03e7492011-07-20 15:20:54 -05005016 u16 ctl;
5017
Jiang Liu59875ae2012-07-24 17:20:06 +08005018 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005019
Jiang Liu59875ae2012-07-24 17:20:06 +08005020 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005021}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005022EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005023
5024/**
5025 * pcie_set_mps - set PCI Express maximum payload size
5026 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005027 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005028 * valid values are 128, 256, 512, 1024, 2048, 4096
5029 *
5030 * If possible sets maximum payload size
5031 */
5032int pcie_set_mps(struct pci_dev *dev, int mps)
5033{
Jiang Liu59875ae2012-07-24 17:20:06 +08005034 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05005035
5036 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005037 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005038
5039 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07005040 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08005041 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005042 v <<= 5;
5043
Jiang Liu59875ae2012-07-24 17:20:06 +08005044 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5045 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05005046}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005047EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005048
5049/**
Jacob Keller81377c82013-07-31 06:53:26 +00005050 * pcie_get_minimum_link - determine minimum link settings of a PCI device
5051 * @dev: PCI device to query
5052 * @speed: storage for minimum speed
5053 * @width: storage for minimum width
5054 *
5055 * This function will walk up the PCI device chain and determine the minimum
5056 * link width and speed of the device.
5057 */
5058int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
5059 enum pcie_link_width *width)
5060{
5061 int ret;
5062
5063 *speed = PCI_SPEED_UNKNOWN;
5064 *width = PCIE_LNK_WIDTH_UNKNOWN;
5065
5066 while (dev) {
5067 u16 lnksta;
5068 enum pci_bus_speed next_speed;
5069 enum pcie_link_width next_width;
5070
5071 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5072 if (ret)
5073 return ret;
5074
5075 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5076 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5077 PCI_EXP_LNKSTA_NLW_SHIFT;
5078
5079 if (next_speed < *speed)
5080 *speed = next_speed;
5081
5082 if (next_width < *width)
5083 *width = next_width;
5084
5085 dev = dev->bus->self;
5086 }
5087
5088 return 0;
5089}
5090EXPORT_SYMBOL(pcie_get_minimum_link);
5091
5092/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005093 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005094 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005095 * @flags: resource type mask to be selected
5096 *
5097 * This helper routine makes bar mask from the type of resource.
5098 */
5099int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5100{
5101 int i, bars = 0;
5102 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5103 if (pci_resource_flags(dev, i) & flags)
5104 bars |= (1 << i);
5105 return bars;
5106}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005107EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005108
Mike Travis95a8b6e2010-02-02 14:38:13 -08005109/* Some architectures require additional programming to enable VGA */
5110static arch_set_vga_state_t arch_set_vga_state;
5111
5112void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5113{
5114 arch_set_vga_state = func; /* NULL disables */
5115}
5116
5117static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005118 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005119{
5120 if (arch_set_vga_state)
5121 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10005122 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005123 return 0;
5124}
5125
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005126/**
5127 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07005128 * @dev: the PCI device
5129 * @decode: true = enable decoding, false = disable decoding
5130 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07005131 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10005132 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005133 */
5134int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10005135 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005136{
5137 struct pci_bus *bus;
5138 struct pci_dev *bridge;
5139 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08005140 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005141
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06005142 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005143
Mike Travis95a8b6e2010-02-02 14:38:13 -08005144 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10005145 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005146 if (rc)
5147 return rc;
5148
Dave Airlie3448a192010-06-01 15:32:24 +10005149 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5150 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5151 if (decode == true)
5152 cmd |= command_bits;
5153 else
5154 cmd &= ~command_bits;
5155 pci_write_config_word(dev, PCI_COMMAND, cmd);
5156 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005157
Dave Airlie3448a192010-06-01 15:32:24 +10005158 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005159 return 0;
5160
5161 bus = dev->bus;
5162 while (bus) {
5163 bridge = bus->self;
5164 if (bridge) {
5165 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5166 &cmd);
5167 if (decode == true)
5168 cmd |= PCI_BRIDGE_CTL_VGA;
5169 else
5170 cmd &= ~PCI_BRIDGE_CTL_VGA;
5171 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5172 cmd);
5173 }
5174 bus = bus->parent;
5175 }
5176 return 0;
5177}
5178
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005179/**
5180 * pci_add_dma_alias - Add a DMA devfn alias for a device
5181 * @dev: the PCI device for which alias is added
5182 * @devfn: alias slot and function
5183 *
5184 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
5185 * It should be called early, preferably as PCI fixup header quirk.
5186 */
5187void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5188{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005189 if (!dev->dma_alias_mask)
5190 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5191 sizeof(long), GFP_KERNEL);
5192 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005193 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005194 return;
5195 }
5196
5197 set_bit(devfn, dev->dma_alias_mask);
Frederick Lawler7506dc72018-01-18 12:55:24 -06005198 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005199 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005200}
5201
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005202bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5203{
5204 return (dev1->dma_alias_mask &&
5205 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5206 (dev2->dma_alias_mask &&
5207 test_bit(dev1->devfn, dev2->dma_alias_mask));
5208}
5209
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005210bool pci_device_is_present(struct pci_dev *pdev)
5211{
5212 u32 v;
5213
Keith Buschfe2bd752017-03-29 22:49:17 -05005214 if (pci_dev_is_disconnected(pdev))
5215 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005216 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5217}
5218EXPORT_SYMBOL_GPL(pci_device_is_present);
5219
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005220void pci_ignore_hotplug(struct pci_dev *dev)
5221{
5222 struct pci_dev *bridge = dev->bus->self;
5223
5224 dev->ignore_hotplug = 1;
5225 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5226 if (bridge)
5227 bridge->ignore_hotplug = 1;
5228}
5229EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5230
Yongji Xie0a701aa2017-04-10 19:58:12 +08005231resource_size_t __weak pcibios_default_alignment(void)
5232{
5233 return 0;
5234}
5235
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005236#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5237static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005238static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005239
5240/**
5241 * pci_specified_resource_alignment - get resource alignment specified by user.
5242 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08005243 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005244 *
5245 * RETURNS: Resource alignment if it is specified.
5246 * Zero if it is not specified.
5247 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005248static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5249 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005250{
5251 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005252 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005253 resource_size_t align = pcibios_default_alignment();
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005254 char *p;
5255
5256 spin_lock(&resource_alignment_lock);
5257 p = resource_alignment_param;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005258 if (!*p && !align)
Yongji Xief0b99f72016-09-13 17:00:31 +08005259 goto out;
5260 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08005261 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08005262 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5263 goto out;
5264 }
5265
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005266 while (*p) {
5267 count = 0;
5268 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5269 p[count] == '@') {
5270 p += count + 1;
5271 } else {
5272 align_order = -1;
5273 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005274 if (strncmp(p, "pci:", 4) == 0) {
5275 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5276 p += 4;
5277 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5278 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5279 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5280 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5281 p);
5282 break;
5283 }
5284 subsystem_vendor = subsystem_device = 0;
5285 }
5286 p += count;
5287 if ((!vendor || (vendor == dev->vendor)) &&
5288 (!device || (device == dev->device)) &&
5289 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5290 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005291 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005292 if (align_order == -1)
5293 align = PAGE_SIZE;
5294 else
5295 align = 1 << align_order;
5296 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005297 break;
5298 }
5299 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005300 else {
5301 if (sscanf(p, "%x:%x:%x.%x%n",
5302 &seg, &bus, &slot, &func, &count) != 4) {
5303 seg = 0;
5304 if (sscanf(p, "%x:%x.%x%n",
5305 &bus, &slot, &func, &count) != 3) {
5306 /* Invalid format */
5307 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5308 p);
5309 break;
5310 }
5311 }
5312 p += count;
5313 if (seg == pci_domain_nr(dev->bus) &&
5314 bus == dev->bus->number &&
5315 slot == PCI_SLOT(dev->devfn) &&
5316 func == PCI_FUNC(dev->devfn)) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005317 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005318 if (align_order == -1)
5319 align = PAGE_SIZE;
5320 else
5321 align = 1 << align_order;
5322 /* Found */
5323 break;
5324 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005325 }
5326 if (*p != ';' && *p != ',') {
5327 /* End of param or invalid format */
5328 break;
5329 }
5330 p++;
5331 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005332out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005333 spin_unlock(&resource_alignment_lock);
5334 return align;
5335}
5336
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005337static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08005338 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005339{
5340 struct resource *r = &dev->resource[bar];
5341 resource_size_t size;
5342
5343 if (!(r->flags & IORESOURCE_MEM))
5344 return;
5345
5346 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005347 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005348 bar, r, (unsigned long long)align);
5349 return;
5350 }
5351
5352 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005353 if (size >= align)
5354 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005355
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005356 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08005357 * Increase the alignment of the resource. There are two ways we
5358 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005359 *
Yongji Xiee3adec72017-04-10 19:58:14 +08005360 * 1) Increase the size of the resource. BARs are aligned on their
5361 * size, so when we reallocate space for this resource, we'll
5362 * allocate it with the larger alignment. This also prevents
5363 * assignment of any other BARs inside the alignment region, so
5364 * if we're requesting page alignment, this means no other BARs
5365 * will share the page.
5366 *
5367 * The disadvantage is that this makes the resource larger than
5368 * the hardware BAR, which may break drivers that compute things
5369 * based on the resource size, e.g., to find registers at a
5370 * fixed offset before the end of the BAR.
5371 *
5372 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5373 * set r->start to the desired alignment. By itself this
5374 * doesn't prevent other BARs being put inside the alignment
5375 * region, but if we realign *every* resource of every device in
5376 * the system, none of them will share an alignment region.
5377 *
5378 * When the user has requested alignment for only some devices via
5379 * the "pci=resource_alignment" argument, "resize" is true and we
5380 * use the first method. Otherwise we assume we're aligning all
5381 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005382 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005383
Frederick Lawler7506dc72018-01-18 12:55:24 -06005384 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005385 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005386
Yongji Xiee3adec72017-04-10 19:58:14 +08005387 if (resize) {
5388 r->start = 0;
5389 r->end = align - 1;
5390 } else {
5391 r->flags &= ~IORESOURCE_SIZEALIGN;
5392 r->flags |= IORESOURCE_STARTALIGN;
5393 r->start = align;
5394 r->end = r->start + size - 1;
5395 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005396 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005397}
5398
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005399/*
5400 * This function disables memory decoding and releases memory resources
5401 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5402 * It also rounds up size to specified alignment.
5403 * Later on, the kernel will assign page-aligned memory resource back
5404 * to the device.
5405 */
5406void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5407{
5408 int i;
5409 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005410 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005411 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08005412 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005413
Yongji Xie62d9a782016-09-13 17:00:32 +08005414 /*
5415 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5416 * 3.4.1.11. Their resources are allocated from the space
5417 * described by the VF BARx register in the PF's SR-IOV capability.
5418 * We can't influence their alignment here.
5419 */
5420 if (dev->is_virtfn)
5421 return;
5422
Yinghai Lu10c463a2012-03-18 22:46:26 -07005423 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08005424 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07005425 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005426 return;
5427
5428 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5429 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005430 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005431 return;
5432 }
5433
Frederick Lawler7506dc72018-01-18 12:55:24 -06005434 pci_info(dev, "Disabling memory decoding and releasing memory resources\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005435 pci_read_config_word(dev, PCI_COMMAND, &command);
5436 command &= ~PCI_COMMAND_MEMORY;
5437 pci_write_config_word(dev, PCI_COMMAND, command);
5438
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005439 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08005440 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08005441
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005442 /*
5443 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005444 * to enable the kernel to reassign new resource
5445 * window later on.
5446 */
5447 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5448 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5449 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5450 r = &dev->resource[i];
5451 if (!(r->flags & IORESOURCE_MEM))
5452 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005453 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005454 r->end = resource_size(r) - 1;
5455 r->start = 0;
5456 }
5457 pci_disable_bridge_window(dev);
5458 }
5459}
5460
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005461static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005462{
5463 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5464 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5465 spin_lock(&resource_alignment_lock);
5466 strncpy(resource_alignment_param, buf, count);
5467 resource_alignment_param[count] = '\0';
5468 spin_unlock(&resource_alignment_lock);
5469 return count;
5470}
5471
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005472static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005473{
5474 size_t count;
5475 spin_lock(&resource_alignment_lock);
5476 count = snprintf(buf, size, "%s", resource_alignment_param);
5477 spin_unlock(&resource_alignment_lock);
5478 return count;
5479}
5480
5481static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5482{
5483 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5484}
5485
5486static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5487 const char *buf, size_t count)
5488{
5489 return pci_set_resource_alignment_param(buf, count);
5490}
5491
Ben Dooks21751a92016-06-09 11:42:13 +01005492static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005493 pci_resource_alignment_store);
5494
5495static int __init pci_resource_alignment_sysfs_init(void)
5496{
5497 return bus_create_file(&pci_bus_type,
5498 &bus_attr_resource_alignment);
5499}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005500late_initcall(pci_resource_alignment_sysfs_init);
5501
Bill Pemberton15856ad2012-11-21 15:35:00 -05005502static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005503{
5504#ifdef CONFIG_PCI_DOMAINS
5505 pci_domains_supported = 0;
5506#endif
5507}
5508
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005509#ifdef CONFIG_PCI_DOMAINS
5510static atomic_t __domain_nr = ATOMIC_INIT(-1);
5511
5512int pci_get_new_domain_nr(void)
5513{
5514 return atomic_inc_return(&__domain_nr);
5515}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005516
5517#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005518static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005519{
5520 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005521 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005522
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005523 if (parent)
5524 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005525 /*
5526 * Check DT domain and use_dt_domains values.
5527 *
5528 * If DT domain property is valid (domain >= 0) and
5529 * use_dt_domains != 0, the DT assignment is valid since this means
5530 * we have not previously allocated a domain number by using
5531 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5532 * 1, to indicate that we have just assigned a domain number from
5533 * DT.
5534 *
5535 * If DT domain property value is not valid (ie domain < 0), and we
5536 * have not previously assigned a domain number from DT
5537 * (use_dt_domains != 1) we should assign a domain number by
5538 * using the:
5539 *
5540 * pci_get_new_domain_nr()
5541 *
5542 * API and update the use_dt_domains value to keep track of method we
5543 * are using to assign domain numbers (use_dt_domains = 0).
5544 *
5545 * All other combinations imply we have a platform that is trying
5546 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5547 * which is a recipe for domain mishandling and it is prevented by
5548 * invalidating the domain value (domain = -1) and printing a
5549 * corresponding error.
5550 */
5551 if (domain >= 0 && use_dt_domains) {
5552 use_dt_domains = 1;
5553 } else if (domain < 0 && use_dt_domains != 1) {
5554 use_dt_domains = 0;
5555 domain = pci_get_new_domain_nr();
5556 } else {
Rob Herringb63773a2017-07-18 16:43:21 -05005557 dev_err(parent, "Node %pOF has inconsistent \"linux,pci-domain\" property in DT\n",
5558 parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005559 domain = -1;
5560 }
5561
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005562 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005563}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005564
5565int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5566{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005567 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5568 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005569}
5570#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005571#endif
5572
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005573/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005574 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005575 *
5576 * Returns 1 if we can access PCI extended config space (offsets
5577 * greater than 0xff). This is the default implementation. Architecture
5578 * implementations can override this.
5579 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005580int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005581{
5582 return 1;
5583}
5584
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005585void __weak pci_fixup_cardbus(struct pci_bus *bus)
5586{
5587}
5588EXPORT_SYMBOL(pci_fixup_cardbus);
5589
Al Viroad04d312008-11-22 17:37:14 +00005590static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591{
5592 while (str) {
5593 char *k = strchr(str, ',');
5594 if (k)
5595 *k++ = 0;
5596 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005597 if (!strcmp(str, "nomsi")) {
5598 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005599 } else if (!strcmp(str, "noaer")) {
5600 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005601 } else if (!strncmp(str, "realloc=", 8)) {
5602 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005603 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005604 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005605 } else if (!strcmp(str, "nodomains")) {
5606 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005607 } else if (!strncmp(str, "noari", 5)) {
5608 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005609 } else if (!strncmp(str, "cbiosize=", 9)) {
5610 pci_cardbus_io_size = memparse(str + 9, &str);
5611 } else if (!strncmp(str, "cbmemsize=", 10)) {
5612 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005613 } else if (!strncmp(str, "resource_alignment=", 19)) {
5614 pci_set_resource_alignment_param(str + 19,
5615 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005616 } else if (!strncmp(str, "ecrc=", 5)) {
5617 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005618 } else if (!strncmp(str, "hpiosize=", 9)) {
5619 pci_hotplug_io_size = memparse(str + 9, &str);
5620 } else if (!strncmp(str, "hpmemsize=", 10)) {
5621 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005622 } else if (!strncmp(str, "hpbussize=", 10)) {
5623 pci_hotplug_bus_size =
5624 simple_strtoul(str + 10, &str, 0);
5625 if (pci_hotplug_bus_size > 0xff)
5626 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005627 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5628 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005629 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5630 pcie_bus_config = PCIE_BUS_SAFE;
5631 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5632 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005633 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5634 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005635 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5636 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005637 } else {
5638 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5639 str);
5640 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641 }
5642 str = k;
5643 }
Andi Kleen0637a702006-09-26 10:52:41 +02005644 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005645}
Andi Kleen0637a702006-09-26 10:52:41 +02005646early_param("pci", pci_setup);