blob: 0848e7143311b1c63a37f697edfe26e1ce3cc7ad [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090033
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020034#include "nvme.h"
35
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070038
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070039#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040
Jens Axboe943e9422018-06-21 09:49:37 -060041/*
42 * These can be higher, but we need to ensure that any command doesn't
43 * require an sg allocation that needs more than a page of data.
44 */
45#define NVME_MAX_KB_SZ 4096
46#define NVME_MAX_SEGS 127
47
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050048static int use_threaded_interrupts;
49module_param(use_threaded_interrupts, int, 0);
50
Jon Derrick8ffaadf2015-07-20 10:14:09 -060051static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060052module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060053MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
54
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020055static unsigned int max_host_mem_size_mb = 128;
56module_param(max_host_mem_size_mb, uint, 0444);
57MODULE_PARM_DESC(max_host_mem_size_mb,
58 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050059
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070060static unsigned int sgl_threshold = SZ_32K;
61module_param(sgl_threshold, uint, 0644);
62MODULE_PARM_DESC(sgl_threshold,
63 "Use SGLs when average request segment size is larger or equal to "
64 "this size. Use 0 to disable SGLs.");
65
weiping zhangb27c1e62017-07-10 16:46:59 +080066static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
67static const struct kernel_param_ops io_queue_depth_ops = {
68 .set = io_queue_depth_set,
69 .get = param_get_int,
70};
71
72static int io_queue_depth = 1024;
73module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
74MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
75
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010076struct nvme_dev;
77struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070078
Keith Buscha5cdb682016-01-12 14:41:18 -070079static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070080
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050081/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010082 * Represents an NVM Express device. Each nvme_dev is a PCI function.
83 */
84struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020085 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 struct blk_mq_tag_set tagset;
87 struct blk_mq_tag_set admin_tagset;
88 u32 __iomem *dbs;
89 struct device *dev;
90 struct dma_pool *prp_page_pool;
91 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 unsigned online_queues;
93 unsigned max_qid;
Keith Busch22b55602018-04-12 09:16:10 -060094 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 int q_depth;
96 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080098 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010099 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100100 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100101 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +0200103 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 u64 cmb_size;
105 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600106 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100107 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700108 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200109
Jens Axboe943e9422018-06-21 09:49:37 -0600110 mempool_t *iod_mempool;
111
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200112 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300113 u32 *dbbuf_dbs;
114 dma_addr_t dbbuf_dbs_dma_addr;
115 u32 *dbbuf_eis;
116 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200117
118 /* host memory buffer support: */
119 u64 host_mem_size;
120 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200121 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200122 struct nvme_host_mem_buf_desc *host_mem_descs;
123 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500124};
125
weiping zhangb27c1e62017-07-10 16:46:59 +0800126static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
127{
128 int n = 0, ret;
129
130 ret = kstrtoint(val, 10, &n);
131 if (ret != 0 || n < 2)
132 return -EINVAL;
133
134 return param_set_int(val, kp);
135}
136
Helen Koikef9f38e32017-04-10 12:51:07 -0300137static inline unsigned int sq_idx(unsigned int qid, u32 stride)
138{
139 return qid * 2 * stride;
140}
141
142static inline unsigned int cq_idx(unsigned int qid, u32 stride)
143{
144 return (qid * 2 + 1) * stride;
145}
146
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100147static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
148{
149 return container_of(ctrl, struct nvme_dev, ctrl);
150}
151
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500153 * An NVM Express queue. Each device has at least two (one for admin
154 * commands and one for I/O commands).
155 */
156struct nvme_queue {
157 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500158 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200159 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600161 struct nvme_command __iomem *sq_cmds_io;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200162 spinlock_t cq_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500163 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600164 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500165 dma_addr_t sq_dma_addr;
166 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500167 u32 __iomem *q_db;
168 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700169 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500170 u16 sq_tail;
171 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600172 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700173 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400174 u8 cq_phase;
Helen Koikef9f38e32017-04-10 12:51:07 -0300175 u32 *dbbuf_sq_db;
176 u32 *dbbuf_cq_db;
177 u32 *dbbuf_sq_ei;
178 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500179};
180
181/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 * The nvme_iod describes the data in an I/O, including the list of PRP
183 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100184 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200185 * allocated to store the PRP list.
186 */
187struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800188 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100189 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700190 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100191 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200192 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200193 int nents; /* Used in scatterlist */
194 int length; /* Of data, in bytes */
195 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900196 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100197 struct scatterlist *sg;
198 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500199};
200
201/*
202 * Check we didin't inadvertently grow the command struct
203 */
204static inline void _nvme_check_size(void)
205{
206 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
207 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
208 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
209 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
210 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400211 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700212 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500213 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200214 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
215 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500216 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600217 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300218 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
219}
220
221static inline unsigned int nvme_dbbuf_size(u32 stride)
222{
223 return ((num_possible_cpus() + 1) * 8 * stride);
224}
225
226static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
227{
228 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
229
230 if (dev->dbbuf_dbs)
231 return 0;
232
233 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
234 &dev->dbbuf_dbs_dma_addr,
235 GFP_KERNEL);
236 if (!dev->dbbuf_dbs)
237 return -ENOMEM;
238 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
239 &dev->dbbuf_eis_dma_addr,
240 GFP_KERNEL);
241 if (!dev->dbbuf_eis) {
242 dma_free_coherent(dev->dev, mem_size,
243 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
244 dev->dbbuf_dbs = NULL;
245 return -ENOMEM;
246 }
247
248 return 0;
249}
250
251static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
252{
253 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
254
255 if (dev->dbbuf_dbs) {
256 dma_free_coherent(dev->dev, mem_size,
257 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
258 dev->dbbuf_dbs = NULL;
259 }
260 if (dev->dbbuf_eis) {
261 dma_free_coherent(dev->dev, mem_size,
262 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
263 dev->dbbuf_eis = NULL;
264 }
265}
266
267static void nvme_dbbuf_init(struct nvme_dev *dev,
268 struct nvme_queue *nvmeq, int qid)
269{
270 if (!dev->dbbuf_dbs || !qid)
271 return;
272
273 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
274 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
275 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
276 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
277}
278
279static void nvme_dbbuf_set(struct nvme_dev *dev)
280{
281 struct nvme_command c;
282
283 if (!dev->dbbuf_dbs)
284 return;
285
286 memset(&c, 0, sizeof(c));
287 c.dbbuf.opcode = nvme_admin_dbbuf;
288 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
289 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
290
291 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200292 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300293 /* Free memory and continue on */
294 nvme_dbbuf_dma_free(dev);
295 }
296}
297
298static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
299{
300 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
301}
302
303/* Update dbbuf and return true if an MMIO is required */
304static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
305 volatile u32 *dbbuf_ei)
306{
307 if (dbbuf_db) {
308 u16 old_value;
309
310 /*
311 * Ensure that the queue is written before updating
312 * the doorbell in memory
313 */
314 wmb();
315
316 old_value = *dbbuf_db;
317 *dbbuf_db = value;
318
319 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
320 return false;
321 }
322
323 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500324}
325
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700326/*
327 * Max size of iod being embedded in the request payload
328 */
329#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100330#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700331
332/*
333 * Will slightly overestimate the number of pages needed. This is OK
334 * as it only leads to a small amount of wasted memory for the lifetime of
335 * the I/O.
336 */
337static int nvme_npages(unsigned size, struct nvme_dev *dev)
338{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100339 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
340 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700341 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
342}
343
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700344/*
345 * Calculates the number of pages needed for the SGL segments. For example a 4k
346 * page can accommodate 256 SGL descriptors.
347 */
348static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100349{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700350 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100351}
352
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700353static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
354 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700355{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700356 size_t alloc_size;
357
358 if (use_sgl)
359 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
360 else
361 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
362
363 return alloc_size + sizeof(struct scatterlist) * nseg;
364}
365
366static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
367{
368 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
369 NVME_INT_BYTES(dev), NVME_INT_PAGES,
370 use_sgl);
371
372 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700373}
374
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700375static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
376 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500377{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700378 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200379 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700380
Keith Busch42483222015-06-01 09:29:54 -0600381 WARN_ON(hctx_idx != 0);
382 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
383 WARN_ON(nvmeq->tags);
384
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700385 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600386 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700387 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500388}
389
Keith Busch4af0e212015-06-08 10:08:13 -0600390static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
391{
392 struct nvme_queue *nvmeq = hctx->driver_data;
393
394 nvmeq->tags = NULL;
395}
396
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700397static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
398 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500399{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700400 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200401 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500402
Keith Busch42483222015-06-01 09:29:54 -0600403 if (!nvmeq->tags)
404 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500405
Keith Busch42483222015-06-01 09:29:54 -0600406 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700407 hctx->driver_data = nvmeq;
408 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500409}
410
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600411static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
412 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500413{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600414 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100415 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200416 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200417 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700418
419 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100420 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600421
422 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700423 return 0;
424}
425
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200426static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
427{
428 struct nvme_dev *dev = set->driver_data;
429
Keith Busch22b55602018-04-12 09:16:10 -0600430 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev),
431 dev->num_vecs > 1 ? 1 /* admin queue */ : 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200432}
433
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500434/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200435 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500436 * @nvmeq: The queue to use
437 * @cmd: The command to send
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500438 */
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200439static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500440{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200441 spin_lock(&nvmeq->sq_lock);
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600442 if (nvmeq->sq_cmds_io)
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200443 memcpy_toio(&nvmeq->sq_cmds_io[nvmeq->sq_tail], cmd,
444 sizeof(*cmd));
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600445 else
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200446 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600447
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200448 if (++nvmeq->sq_tail == nvmeq->q_depth)
449 nvmeq->sq_tail = 0;
450 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
451 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
452 writel(nvmeq->sq_tail, nvmeq->q_db);
453 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500454}
455
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700456static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700457{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100458 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700459 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700460}
461
Minwoo Im955b1b52017-12-20 16:30:50 +0900462static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
463{
464 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100465 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900466 unsigned int avg_seg_size;
467
Keith Busch20469a32018-01-17 22:04:37 +0100468 if (nseg == 0)
469 return false;
470
471 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900472
473 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
474 return false;
475 if (!iod->nvmeq->qid)
476 return false;
477 if (!sgl_threshold || avg_seg_size < sgl_threshold)
478 return false;
479 return true;
480}
481
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200482static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500483{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100484 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700485 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100486 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500487
Minwoo Im955b1b52017-12-20 16:30:50 +0900488 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
489
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100490 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Jens Axboe943e9422018-06-21 09:49:37 -0600491 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100492 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200493 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100494 } else {
495 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700496 }
497
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100498 iod->aborted = 0;
499 iod->npages = -1;
500 iod->nents = 0;
501 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700502
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200503 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700504}
505
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100506static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500507{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100508 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700509 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
510 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
511
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500512 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500513
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500514 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700515 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
516 dma_addr);
517
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500518 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700519 void *addr = nvme_pci_iod_list(req)[i];
520
521 if (iod->use_sgl) {
522 struct nvme_sgl_desc *sg_list = addr;
523
524 next_dma_addr =
525 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
526 } else {
527 __le64 *prp_list = addr;
528
529 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
530 }
531
532 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
533 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500534 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700535
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100536 if (iod->sg != iod->inline_sg)
Jens Axboe943e9422018-06-21 09:49:37 -0600537 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600538}
539
Keith Buschd0877472017-09-15 13:05:38 -0400540static void nvme_print_sgl(struct scatterlist *sgl, int nents)
541{
542 int i;
543 struct scatterlist *sg;
544
545 for_each_sg(sgl, sg, nents, i) {
546 dma_addr_t phys = sg_phys(sg);
547 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
548 "dma_address:%pad dma_length:%d\n",
549 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
550 sg_dma_len(sg));
551 }
552}
553
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700554static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
555 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500556{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100557 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500558 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100559 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500560 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500561 int dma_len = sg_dma_len(sg);
562 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100563 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500564 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500565 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700566 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500567 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500568 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500569
Keith Busch1d090622014-06-23 11:34:01 -0600570 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200571 if (length <= 0) {
572 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700573 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200574 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500575
Keith Busch1d090622014-06-23 11:34:01 -0600576 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500577 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600578 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500579 } else {
580 sg = sg_next(sg);
581 dma_addr = sg_dma_address(sg);
582 dma_len = sg_dma_len(sg);
583 }
584
Keith Busch1d090622014-06-23 11:34:01 -0600585 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600586 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700587 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500588 }
589
Keith Busch1d090622014-06-23 11:34:01 -0600590 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500591 if (nprps <= (256 / 8)) {
592 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500593 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500594 } else {
595 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500596 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500597 }
598
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200599 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400600 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600601 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500602 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400603 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400604 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500605 list[0] = prp_list;
606 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500607 i = 0;
608 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600609 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500610 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200611 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500612 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400613 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500614 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400615 prp_list[0] = old_prp_list[i - 1];
616 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
617 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500618 }
619 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600620 dma_len -= page_size;
621 dma_addr += page_size;
622 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500623 if (length <= 0)
624 break;
625 if (dma_len > 0)
626 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400627 if (unlikely(dma_len < 0))
628 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500629 sg = sg_next(sg);
630 dma_addr = sg_dma_address(sg);
631 dma_len = sg_dma_len(sg);
632 }
633
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700634done:
635 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
636 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
637
Keith Busch86eea282017-07-12 15:59:07 -0400638 return BLK_STS_OK;
639
640 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400641 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
642 "Invalid SGL for payload:%d nents:%d\n",
643 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400644 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500645}
646
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700647static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
648 struct scatterlist *sg)
649{
650 sge->addr = cpu_to_le64(sg_dma_address(sg));
651 sge->length = cpu_to_le32(sg_dma_len(sg));
652 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
653}
654
655static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
656 dma_addr_t dma_addr, int entries)
657{
658 sge->addr = cpu_to_le64(dma_addr);
659 if (entries < SGES_PER_PAGE) {
660 sge->length = cpu_to_le32(entries * sizeof(*sge));
661 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
662 } else {
663 sge->length = cpu_to_le32(PAGE_SIZE);
664 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
665 }
666}
667
668static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100669 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700670{
671 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700672 struct dma_pool *pool;
673 struct nvme_sgl_desc *sg_list;
674 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700675 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100676 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700677
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700678 /* setting the transfer type as SGL */
679 cmd->flags = NVME_CMD_SGL_METABUF;
680
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100681 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700682 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
683 return BLK_STS_OK;
684 }
685
686 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
687 pool = dev->prp_small_pool;
688 iod->npages = 0;
689 } else {
690 pool = dev->prp_page_pool;
691 iod->npages = 1;
692 }
693
694 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
695 if (!sg_list) {
696 iod->npages = -1;
697 return BLK_STS_RESOURCE;
698 }
699
700 nvme_pci_iod_list(req)[0] = sg_list;
701 iod->first_dma = sgl_dma;
702
703 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
704
705 do {
706 if (i == SGES_PER_PAGE) {
707 struct nvme_sgl_desc *old_sg_desc = sg_list;
708 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
709
710 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
711 if (!sg_list)
712 return BLK_STS_RESOURCE;
713
714 i = 0;
715 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
716 sg_list[i++] = *link;
717 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
718 }
719
720 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700721 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100722 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700723
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700724 return BLK_STS_OK;
725}
726
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200727static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100728 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200729{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100730 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200731 struct request_queue *q = req->q;
732 enum dma_data_direction dma_dir = rq_data_dir(req) ?
733 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200734 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100735 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200736
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700737 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200738 iod->nents = blk_rq_map_sg(q, req, iod->sg);
739 if (!iod->nents)
740 goto out;
741
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200742 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100743 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
744 DMA_ATTR_NO_WARN);
745 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200746 goto out;
747
Minwoo Im955b1b52017-12-20 16:30:50 +0900748 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100749 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700750 else
751 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
752
Keith Busch86eea282017-07-12 15:59:07 -0400753 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200754 goto out_unmap;
755
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200756 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200757 if (blk_integrity_rq(req)) {
758 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
759 goto out_unmap;
760
Christoph Hellwigbf684052015-10-26 17:12:51 +0900761 sg_init_table(&iod->meta_sg, 1);
762 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200763 goto out_unmap;
764
Christoph Hellwigbf684052015-10-26 17:12:51 +0900765 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200766 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200767 }
768
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200769 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900770 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200771 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200772
773out_unmap:
774 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
775out:
776 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200777}
778
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100779static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100780{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100781 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100782 enum dma_data_direction dma_dir = rq_data_dir(req) ?
783 DMA_TO_DEVICE : DMA_FROM_DEVICE;
784
785 if (iod->nents) {
786 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300787 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900788 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100789 }
790
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700791 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100792 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500793}
794
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700795/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200796 * NOTE: ns is NULL when called on the admin queue.
797 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200798static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700799 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600800{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700801 struct nvme_ns *ns = hctx->queue->queuedata;
802 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200803 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700804 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200805 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200806 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700807
Jens Axboed1f06f42018-05-17 18:31:49 +0200808 /*
809 * We should not need to do this, but we're still using this to
810 * ensure we can drain requests on a dying queue.
811 */
812 if (unlikely(nvmeq->cq_vector < 0))
813 return BLK_STS_IOERR;
814
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700815 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200816 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100817 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600818
Christoph Hellwigb131c612017-01-13 12:29:12 +0100819 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200820 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700821 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600822
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200823 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100824 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200825 if (ret)
826 goto out_cleanup_iod;
827 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700828
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100829 blk_mq_start_request(req);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200830 nvme_submit_cmd(nvmeq, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200831 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700832out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100833 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700834out_free_cmd:
835 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200836 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500837}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500838
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200839static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100840{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100841 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100842
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200843 nvme_unmap_data(iod->nvmeq->dev, req);
844 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500845}
846
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100847/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600848static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100849{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600850 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
851 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100852}
853
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300854static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500855{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300856 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500857
Keith Busch397c6992018-06-06 08:13:05 -0600858 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
859 nvmeq->dbbuf_cq_ei))
860 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300861}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500862
Jens Axboe5cb525c2018-05-17 18:31:50 +0200863static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300864{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200865 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300866 struct request *req;
867
868 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
869 dev_warn(nvmeq->dev->ctrl.device,
870 "invalid id %d completed on queue %d\n",
871 cqe->command_id, le16_to_cpu(cqe->sq_id));
872 return;
873 }
874
875 /*
876 * AEN requests are special as they don't time out and can
877 * survive any kind of queue freeze and often don't respond to
878 * aborts. We don't even bother to allocate a struct request
879 * for them but rather special case them here.
880 */
881 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700882 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300883 nvme_complete_async_event(&nvmeq->dev->ctrl,
884 cqe->status, &cqe->result);
885 return;
886 }
887
888 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
889 nvme_end_request(req, cqe->status, cqe->result);
890}
891
Jens Axboe5cb525c2018-05-17 18:31:50 +0200892static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500893{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200894 while (start != end) {
895 nvme_handle_cqe(nvmeq, start);
896 if (++start == nvmeq->q_depth)
897 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300898 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700899}
900
Jens Axboe5cb525c2018-05-17 18:31:50 +0200901static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700902{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200903 if (++nvmeq->cq_head == nvmeq->q_depth) {
904 nvmeq->cq_head = 0;
905 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500906 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200907}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500908
Jens Axboe5cb525c2018-05-17 18:31:50 +0200909static inline bool nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
910 u16 *end, int tag)
911{
912 bool found = false;
913
914 *start = nvmeq->cq_head;
915 while (!found && nvme_cqe_pending(nvmeq)) {
916 if (nvmeq->cqes[nvmeq->cq_head].command_id == tag)
917 found = true;
918 nvme_update_cq_head(nvmeq);
919 }
920 *end = nvmeq->cq_head;
921
922 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300923 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200924 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500925}
926
927static irqreturn_t nvme_irq(int irq, void *data)
928{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500929 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600930 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200931 u16 start, end;
932
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200933 spin_lock(&nvmeq->cq_lock);
Jens Axboe68fa9db2018-05-21 08:41:52 -0600934 if (nvmeq->cq_head != nvmeq->last_cq_head)
935 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200936 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -0600937 nvmeq->last_cq_head = nvmeq->cq_head;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200938 spin_unlock(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200939
Jens Axboe68fa9db2018-05-21 08:41:52 -0600940 if (start != end) {
941 nvme_complete_cqes(nvmeq, start, end);
942 return IRQ_HANDLED;
943 }
944
945 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500946}
947
948static irqreturn_t nvme_irq_check(int irq, void *data)
949{
950 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -0600951 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100952 return IRQ_WAKE_THREAD;
953 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500954}
955
Keith Busch7776db12017-02-24 17:59:28 -0500956static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700957{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200958 u16 start, end;
959 bool found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700960
Christoph Hellwig750dde42018-05-18 08:37:04 -0600961 if (!nvme_cqe_pending(nvmeq))
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300962 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700963
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200964 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200965 found = nvme_process_cq(nvmeq, &start, &end, tag);
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200966 spin_unlock_irq(&nvmeq->cq_lock);
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300967
Jens Axboe5cb525c2018-05-17 18:31:50 +0200968 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300969 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700970}
971
Keith Busch7776db12017-02-24 17:59:28 -0500972static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
973{
974 struct nvme_queue *nvmeq = hctx->driver_data;
975
976 return __nvme_poll(nvmeq, tag);
977}
978
Keith Buschad22c352017-11-07 15:13:12 -0700979static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500980{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200981 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200982 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700983 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700984
985 memset(&c, 0, sizeof(c));
986 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -0700987 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200988 nvme_submit_cmd(nvmeq, &c);
Keith Busch4d115422013-12-10 13:10:40 -0700989}
990
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500991static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
992{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500993 struct nvme_command c;
994
995 memset(&c, 0, sizeof(c));
996 c.delete_queue.opcode = opcode;
997 c.delete_queue.qid = cpu_to_le16(id);
998
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100999 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001000}
1001
1002static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001003 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001004{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001005 struct nvme_command c;
1006 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1007
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001008 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001009 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001010 * is attached to the request.
1011 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001012 memset(&c, 0, sizeof(c));
1013 c.create_cq.opcode = nvme_admin_create_cq;
1014 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1015 c.create_cq.cqid = cpu_to_le16(qid);
1016 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1017 c.create_cq.cq_flags = cpu_to_le16(flags);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001018 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001019
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001020 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001021}
1022
1023static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1024 struct nvme_queue *nvmeq)
1025{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001026 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001027 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001028 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001029
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001030 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001031 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1032 * set. Since URGENT priority is zeroes, it makes all queues
1033 * URGENT.
1034 */
1035 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1036 flags |= NVME_SQ_PRIO_MEDIUM;
1037
1038 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001039 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001040 * is attached to the request.
1041 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001042 memset(&c, 0, sizeof(c));
1043 c.create_sq.opcode = nvme_admin_create_sq;
1044 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1045 c.create_sq.sqid = cpu_to_le16(qid);
1046 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1047 c.create_sq.sq_flags = cpu_to_le16(flags);
1048 c.create_sq.cqid = cpu_to_le16(qid);
1049
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001050 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001051}
1052
1053static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1054{
1055 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1056}
1057
1058static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1059{
1060 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1061}
1062
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001063static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001064{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001065 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1066 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001067
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001068 dev_warn(nvmeq->dev->ctrl.device,
1069 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001070 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001071 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001072}
1073
Keith Buschb2a0eb12017-06-07 20:32:50 +02001074static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1075{
1076
1077 /* If true, indicates loss of adapter communication, possibly by a
1078 * NVMe Subsystem reset.
1079 */
1080 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1081
Jianchao Wangad700622018-01-22 22:03:16 +08001082 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1083 switch (dev->ctrl.state) {
1084 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001085 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001086 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001087 default:
1088 break;
1089 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001090
1091 /* We shouldn't reset unless the controller is on fatal error state
1092 * _or_ if we lost the communication with it.
1093 */
1094 if (!(csts & NVME_CSTS_CFS) && !nssro)
1095 return false;
1096
Keith Buschb2a0eb12017-06-07 20:32:50 +02001097 return true;
1098}
1099
1100static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1101{
1102 /* Read a config register to help see what died. */
1103 u16 pci_status;
1104 int result;
1105
1106 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1107 &pci_status);
1108 if (result == PCIBIOS_SUCCESSFUL)
1109 dev_warn(dev->ctrl.device,
1110 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1111 csts, pci_status);
1112 else
1113 dev_warn(dev->ctrl.device,
1114 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1115 csts, result);
1116}
1117
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001118static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001119{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001120 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1121 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001122 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001123 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001124 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001125 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1126
Wen Xiong651438b2018-02-15 14:05:10 -06001127 /* If PCI error recovery process is happening, we cannot reset or
1128 * the recovery mechanism will surely fail.
1129 */
1130 mb();
1131 if (pci_channel_offline(to_pci_dev(dev->dev)))
1132 return BLK_EH_RESET_TIMER;
1133
Keith Buschb2a0eb12017-06-07 20:32:50 +02001134 /*
1135 * Reset immediately if the controller is failed
1136 */
1137 if (nvme_should_reset(dev, csts)) {
1138 nvme_warn_reset(dev, csts);
1139 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001140 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001141 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001142 }
Keith Buschc30341d2013-12-10 13:10:38 -07001143
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001144 /*
Keith Busch7776db12017-02-24 17:59:28 -05001145 * Did we miss an interrupt?
1146 */
1147 if (__nvme_poll(nvmeq, req->tag)) {
1148 dev_warn(dev->ctrl.device,
1149 "I/O %d QID %d timeout, completion polled\n",
1150 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001151 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001152 }
1153
1154 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001155 * Shutdown immediately if controller times out while starting. The
1156 * reset work will see the pci device disabled when it gets the forced
1157 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001158 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001159 */
Keith Busch42441402018-02-08 08:55:34 -07001160 switch (dev->ctrl.state) {
1161 case NVME_CTRL_CONNECTING:
1162 case NVME_CTRL_RESETTING:
Keith Buschb9cac432018-05-24 14:34:55 -06001163 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001164 "I/O %d QID %d timeout, disable controller\n",
1165 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001166 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001167 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001168 return BLK_EH_DONE;
Keith Busch42441402018-02-08 08:55:34 -07001169 default:
1170 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001171 }
1172
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001173 /*
1174 * Shutdown the controller immediately and schedule a reset if the
1175 * command was already aborted once before and still hasn't been
1176 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001177 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001178 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001179 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001180 "I/O %d QID %d timeout, reset controller\n",
1181 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001182 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001183 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001184
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001185 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001186 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001187 }
Keith Buschc30341d2013-12-10 13:10:38 -07001188
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001189 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1190 atomic_inc(&dev->ctrl.abort_limit);
1191 return BLK_EH_RESET_TIMER;
1192 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001193 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001194
Keith Buschc30341d2013-12-10 13:10:38 -07001195 memset(&cmd, 0, sizeof(cmd));
1196 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001197 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001198 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001199
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001200 dev_warn(nvmeq->dev->ctrl.device,
1201 "I/O %d QID %d timeout, aborting\n",
1202 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001203
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001204 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001205 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001206 if (IS_ERR(abort_req)) {
1207 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001208 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001209 }
Keith Buschc30341d2013-12-10 13:10:38 -07001210
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001211 abort_req->timeout = ADMIN_TIMEOUT;
1212 abort_req->end_io_data = NULL;
1213 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001214
Keith Busch7a509a62015-01-07 18:55:53 -07001215 /*
1216 * The aborted req will be completed on receiving the abort req.
1217 * We enable the timer again. If hit twice, it'll cause a device reset,
1218 * as the device then is in a faulty state.
1219 */
Keith Busch07836e62015-02-19 10:34:48 -07001220 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001221}
1222
Keith Buschf435c282014-07-07 09:14:42 -06001223static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001224{
1225 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1226 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001227 if (nvmeq->sq_cmds)
1228 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001229 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001230}
1231
Keith Buscha1a5ef92013-12-16 13:50:00 -05001232static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001233{
1234 int i;
1235
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001236 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001237 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001238 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001239 }
Keith Busch22404272013-07-15 15:02:20 -06001240}
1241
Keith Busch4d115422013-12-10 13:10:40 -07001242/**
1243 * nvme_suspend_queue - put queue into suspended state
1244 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001245 */
1246static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001247{
Keith Busch2b25d982014-12-22 12:59:04 -07001248 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001249
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001250 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001251 if (nvmeq->cq_vector == -1) {
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001252 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001253 return 1;
1254 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001255 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001256 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001257 nvmeq->cq_vector = -1;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001258 spin_unlock_irq(&nvmeq->cq_lock);
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001259
Jens Axboed1f06f42018-05-17 18:31:49 +02001260 /*
1261 * Ensure that nvme_queue_rq() sees it ->cq_vector == -1 without
1262 * having to grab the lock.
1263 */
1264 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001265
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001266 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001267 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001268
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001269 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001270
Keith Busch4d115422013-12-10 13:10:40 -07001271 return 0;
1272}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001273
Keith Buscha5cdb682016-01-12 14:41:18 -07001274static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001275{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001276 struct nvme_queue *nvmeq = &dev->queues[0];
Jens Axboe5cb525c2018-05-17 18:31:50 +02001277 u16 start, end;
Keith Busch4d115422013-12-10 13:10:40 -07001278
Keith Buscha5cdb682016-01-12 14:41:18 -07001279 if (shutdown)
1280 nvme_shutdown_ctrl(&dev->ctrl);
1281 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001282 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001283
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001284 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001285 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001286 spin_unlock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001287
1288 nvme_complete_cqes(nvmeq, start, end);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001289}
1290
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001291static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1292 int entry_size)
1293{
1294 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001295 unsigned q_size_aligned = roundup(q_depth * entry_size,
1296 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001297
1298 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001299 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001300 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001301 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001302
1303 /*
1304 * Ensure the reduced q_depth is above some threshold where it
1305 * would be better to map queues in system memory with the
1306 * original depth
1307 */
1308 if (q_depth < 64)
1309 return -ENOMEM;
1310 }
1311
1312 return q_depth;
1313}
1314
1315static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1316 int qid, int depth)
1317{
Keith Busch815c6702018-02-13 05:44:44 -07001318 /* CMB SQEs will be mapped before creation */
1319 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1320 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001321
Keith Busch815c6702018-02-13 05:44:44 -07001322 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1323 &nvmeq->sq_dma_addr, GFP_KERNEL);
1324 if (!nvmeq->sq_cmds)
1325 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001326 return 0;
1327}
1328
Keith Buscha6ff7262018-04-12 09:16:09 -06001329static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001330{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001331 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001332
Keith Busch62314e42018-01-23 09:16:19 -07001333 if (dev->ctrl.queue_count > qid)
1334 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001335
Christoph Hellwige75ec752015-05-22 11:12:39 +02001336 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001337 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001338 if (!nvmeq->cqes)
1339 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001340
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001341 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001342 goto free_cqdma;
1343
Christoph Hellwige75ec752015-05-22 11:12:39 +02001344 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001345 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001346 spin_lock_init(&nvmeq->sq_lock);
1347 spin_lock_init(&nvmeq->cq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001348 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001349 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001350 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001351 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001352 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001353 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001354 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001355
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001356 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001357
1358 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001359 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001360 nvmeq->cq_dma_addr);
1361 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001362 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001363}
1364
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001365static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001366{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001367 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1368 int nr = nvmeq->dev->ctrl.instance;
1369
1370 if (use_threaded_interrupts) {
1371 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1372 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1373 } else {
1374 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1375 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1376 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001377}
1378
Keith Busch22404272013-07-15 15:02:20 -06001379static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001380{
Keith Busch22404272013-07-15 15:02:20 -06001381 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001382
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001383 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001384 nvmeq->sq_tail = 0;
1385 nvmeq->cq_head = 0;
1386 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001387 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001388 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001389 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001390 dev->online_queues++;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001391 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001392}
1393
1394static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1395{
1396 struct nvme_dev *dev = nvmeq->dev;
1397 int result;
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001398 s16 vector;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001399
Keith Busch815c6702018-02-13 05:44:44 -07001400 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1401 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1402 dev->ctrl.page_size);
1403 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1404 nvmeq->sq_cmds_io = dev->cmb + offset;
1405 }
1406
Keith Busch22b55602018-04-12 09:16:10 -06001407 /*
1408 * A queue's vector matches the queue identifier unless the controller
1409 * has only one vector available.
1410 */
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001411 vector = dev->num_vecs == 1 ? 0 : qid;
1412 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001413 if (result)
1414 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001415
1416 result = adapter_alloc_sq(dev, qid, nvmeq);
1417 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001418 return result;
1419 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001420 goto release_cq;
1421
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001422 /*
1423 * Set cq_vector after alloc cq/sq, otherwise nvme_suspend_queue will
1424 * invoke free_irq for it and cause a 'Trying to free already-free IRQ
1425 * xxx' warning if the create CQ/SQ command times out.
1426 */
1427 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001428 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001429 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001430 if (result < 0)
1431 goto release_sq;
1432
Keith Busch22404272013-07-15 15:02:20 -06001433 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001434
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001435release_sq:
1436 nvmeq->cq_vector = -1;
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001437 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001438 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001439release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001440 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001441 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001442}
1443
Eric Biggersf363b082017-03-30 13:39:16 -07001444static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001445 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001446 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001447 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001448 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001449 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001450 .timeout = nvme_timeout,
1451};
1452
Eric Biggersf363b082017-03-30 13:39:16 -07001453static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001454 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001455 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001456 .init_hctx = nvme_init_hctx,
1457 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001458 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001459 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001460 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001461};
1462
Keith Buschea191d22015-01-07 18:55:49 -07001463static void nvme_dev_remove_admin(struct nvme_dev *dev)
1464{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001465 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001466 /*
1467 * If the controller was reset during removal, it's possible
1468 * user requests may be waiting on a stopped queue. Start the
1469 * queue to flush these to completion.
1470 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001471 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001472 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001473 blk_mq_free_tag_set(&dev->admin_tagset);
1474 }
1475}
1476
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001477static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1478{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001479 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001480 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1481 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001482
Keith Busch38dabe22017-11-07 15:13:10 -07001483 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001484 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001485 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001486 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001487 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001488 dev->admin_tagset.driver_data = dev;
1489
1490 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1491 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001492 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001493
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001494 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1495 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001496 blk_mq_free_tag_set(&dev->admin_tagset);
1497 return -ENOMEM;
1498 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001499 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001500 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001501 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001502 return -ENODEV;
1503 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001504 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001505 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001506
1507 return 0;
1508}
1509
Xu Yu97f6ef62017-05-24 16:39:55 +08001510static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1511{
1512 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1513}
1514
1515static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1516{
1517 struct pci_dev *pdev = to_pci_dev(dev->dev);
1518
1519 if (size <= dev->bar_mapped_size)
1520 return 0;
1521 if (size > pci_resource_len(pdev, 0))
1522 return -ENOMEM;
1523 if (dev->bar)
1524 iounmap(dev->bar);
1525 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1526 if (!dev->bar) {
1527 dev->bar_mapped_size = 0;
1528 return -ENOMEM;
1529 }
1530 dev->bar_mapped_size = size;
1531 dev->dbs = dev->bar + NVME_REG_DBS;
1532
1533 return 0;
1534}
1535
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001536static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001537{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001538 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001539 u32 aqa;
1540 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001541
Xu Yu97f6ef62017-05-24 16:39:55 +08001542 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1543 if (result < 0)
1544 return result;
1545
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001546 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001547 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001548
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001549 if (dev->subsystem &&
1550 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1551 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001552
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001553 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001554 if (result < 0)
1555 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001556
Keith Buscha6ff7262018-04-12 09:16:09 -06001557 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001558 if (result)
1559 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001560
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001561 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001562 aqa = nvmeq->q_depth - 1;
1563 aqa |= aqa << 16;
1564
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001565 writel(aqa, dev->bar + NVME_REG_AQA);
1566 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1567 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001568
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001569 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001570 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001571 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001572
Keith Busch2b25d982014-12-22 12:59:04 -07001573 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001574 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001575 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001576 if (result) {
1577 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001578 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001579 }
Keith Busch025c5572013-05-01 13:07:51 -06001580
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001581 return result;
1582}
1583
Christoph Hellwig749941f2015-11-26 11:46:39 +01001584static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001585{
Keith Busch949928c2015-12-17 17:08:15 -07001586 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001587 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001588
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001589 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001590 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001591 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001592 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001593 }
1594 }
Keith Busch42f61422014-03-24 10:46:25 -06001595
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001596 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001597 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001598 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001599 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001600 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001601 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001602
1603 /*
1604 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001605 * than the desired amount of queues, and even a controller without
1606 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001607 * be useful to upgrade a buggy firmware for example.
1608 */
1609 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001610}
1611
Stephen Bates202021c2016-10-05 20:01:12 -06001612static ssize_t nvme_cmb_show(struct device *dev,
1613 struct device_attribute *attr,
1614 char *buf)
1615{
1616 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1617
Stephen Batesc9658092016-12-16 11:54:50 -07001618 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001619 ndev->cmbloc, ndev->cmbsz);
1620}
1621static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1622
Christoph Hellwig88de4592017-12-20 14:50:00 +01001623static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001624{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001625 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1626
1627 return 1ULL << (12 + 4 * szu);
1628}
1629
1630static u32 nvme_cmb_size(struct nvme_dev *dev)
1631{
1632 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1633}
1634
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001635static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001636{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001637 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001638 resource_size_t bar_size;
1639 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001640 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001641
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001642 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001643 if (!dev->cmbsz)
1644 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001645 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001646
Stephen Bates202021c2016-10-05 20:01:12 -06001647 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001648 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001649
Christoph Hellwig88de4592017-12-20 14:50:00 +01001650 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1651 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001652 bar = NVME_CMB_BIR(dev->cmbloc);
1653 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001654
1655 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001656 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001657
1658 /*
1659 * Controllers may support a CMB size larger than their BAR,
1660 * for example, due to being behind a bridge. Reduce the CMB to
1661 * the reported size of the BAR
1662 */
1663 if (size > bar_size - offset)
1664 size = bar_size - offset;
1665
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001666 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1667 if (!dev->cmb)
1668 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001669 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001670 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001671
1672 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1673 &dev_attr_cmb.attr, NULL))
1674 dev_warn(dev->ctrl.device,
1675 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001676}
1677
1678static inline void nvme_release_cmb(struct nvme_dev *dev)
1679{
1680 if (dev->cmb) {
1681 iounmap(dev->cmb);
1682 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001683 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1684 &dev_attr_cmb.attr, NULL);
1685 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001686 }
1687}
1688
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001689static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001690{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001691 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001692 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001693 int ret;
1694
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001695 memset(&c, 0, sizeof(c));
1696 c.features.opcode = nvme_admin_set_features;
1697 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1698 c.features.dword11 = cpu_to_le32(bits);
1699 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1700 ilog2(dev->ctrl.page_size));
1701 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1702 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1703 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1704
1705 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1706 if (ret) {
1707 dev_warn(dev->ctrl.device,
1708 "failed to set host mem (err %d, flags %#x).\n",
1709 ret, bits);
1710 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001711 return ret;
1712}
1713
1714static void nvme_free_host_mem(struct nvme_dev *dev)
1715{
1716 int i;
1717
1718 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1719 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1720 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1721
1722 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1723 le64_to_cpu(desc->addr));
1724 }
1725
1726 kfree(dev->host_mem_desc_bufs);
1727 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001728 dma_free_coherent(dev->dev,
1729 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1730 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001731 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001732 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001733}
1734
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001735static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1736 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001737{
1738 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001739 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001740 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001741 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001742 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001743 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001744
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001745 tmp = (preferred + chunk_size - 1);
1746 do_div(tmp, chunk_size);
1747 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001748
1749 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1750 max_entries = dev->ctrl.hmmaxd;
1751
Christoph Hellwig4033f352017-08-28 10:47:18 +02001752 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1753 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001754 if (!descs)
1755 goto out;
1756
1757 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1758 if (!bufs)
1759 goto out_free_descs;
1760
Minwoo Im244a8fe2017-11-17 01:34:24 +09001761 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001762 dma_addr_t dma_addr;
1763
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001764 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001765 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1766 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1767 if (!bufs[i])
1768 break;
1769
1770 descs[i].addr = cpu_to_le64(dma_addr);
1771 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1772 i++;
1773 }
1774
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001775 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001776 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001777
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001778 dev->nr_host_mem_descs = i;
1779 dev->host_mem_size = size;
1780 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001781 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001782 dev->host_mem_desc_bufs = bufs;
1783 return 0;
1784
1785out_free_bufs:
1786 while (--i >= 0) {
1787 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1788
1789 dma_free_coherent(dev->dev, size, bufs[i],
1790 le64_to_cpu(descs[i].addr));
1791 }
1792
1793 kfree(bufs);
1794out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001795 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1796 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001797out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001798 dev->host_mem_descs = NULL;
1799 return -ENOMEM;
1800}
1801
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001802static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1803{
1804 u32 chunk_size;
1805
1806 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001807 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001808 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001809 chunk_size /= 2) {
1810 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1811 if (!min || dev->host_mem_size >= min)
1812 return 0;
1813 nvme_free_host_mem(dev);
1814 }
1815 }
1816
1817 return -ENOMEM;
1818}
1819
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001820static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001821{
1822 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1823 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1824 u64 min = (u64)dev->ctrl.hmmin * 4096;
1825 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001826 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001827
1828 preferred = min(preferred, max);
1829 if (min > max) {
1830 dev_warn(dev->ctrl.device,
1831 "min host memory (%lld MiB) above limit (%d MiB).\n",
1832 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1833 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001834 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001835 }
1836
1837 /*
1838 * If we already have a buffer allocated check if we can reuse it.
1839 */
1840 if (dev->host_mem_descs) {
1841 if (dev->host_mem_size >= min)
1842 enable_bits |= NVME_HOST_MEM_RETURN;
1843 else
1844 nvme_free_host_mem(dev);
1845 }
1846
1847 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001848 if (nvme_alloc_host_mem(dev, min, preferred)) {
1849 dev_warn(dev->ctrl.device,
1850 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001851 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001852 }
1853
1854 dev_info(dev->ctrl.device,
1855 "allocated %lld MiB host memory buffer.\n",
1856 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001857 }
1858
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001859 ret = nvme_set_host_mem(dev, enable_bits);
1860 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001861 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001862 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001863}
1864
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001865static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001866{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001867 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001868 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001869 int result, nr_io_queues;
1870 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001871
Keith Busch22b55602018-04-12 09:16:10 -06001872 struct irq_affinity affd = {
1873 .pre_vectors = 1
1874 };
1875
Ming Lei16ccfff2018-02-06 20:17:42 +08001876 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001877 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1878 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001879 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001880
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001881 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001882 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001883
Christoph Hellwig88de4592017-12-20 14:50:00 +01001884 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001885 result = nvme_cmb_qdepth(dev, nr_io_queues,
1886 sizeof(struct nvme_command));
1887 if (result > 0)
1888 dev->q_depth = result;
1889 else
1890 nvme_release_cmb(dev);
1891 }
1892
Xu Yu97f6ef62017-05-24 16:39:55 +08001893 do {
1894 size = db_bar_size(dev, nr_io_queues);
1895 result = nvme_remap_bar(dev, size);
1896 if (!result)
1897 break;
1898 if (!--nr_io_queues)
1899 return -ENOMEM;
1900 } while (1);
1901 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001902
Keith Busch9d713c22013-07-15 15:02:24 -06001903 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001904 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001905
Jens Axboee32efbf2014-11-14 09:49:26 -07001906 /*
1907 * If we enable msix early due to not intx, disable it again before
1908 * setting up the full range we need.
1909 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001910 pci_free_irq_vectors(pdev);
Keith Busch22b55602018-04-12 09:16:10 -06001911 result = pci_alloc_irq_vectors_affinity(pdev, 1, nr_io_queues + 1,
1912 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
1913 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001914 return -EIO;
Keith Busch22b55602018-04-12 09:16:10 -06001915 dev->num_vecs = result;
1916 dev->max_qid = max(result - 1, 1);
Matthew Wilcox1b234842011-01-20 13:01:49 -05001917
Matthew Wilcox063a8092013-06-20 10:53:48 -04001918 /*
1919 * Should investigate if there's a performance win from allocating
1920 * more queues than interrupt vectors; it might allow the submission
1921 * path to scale better, even if the receive path is limited by the
1922 * number of interrupts.
1923 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001924
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001925 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001926 if (result) {
1927 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001928 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001929 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001930 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001931}
1932
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001933static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001934{
1935 struct nvme_queue *nvmeq = req->end_io_data;
1936
1937 blk_mq_free_request(req);
1938 complete(&nvmeq->dev->ioq_wait);
1939}
1940
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001941static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001942{
1943 struct nvme_queue *nvmeq = req->end_io_data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001944 u16 start, end;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001945
1946 if (!error) {
1947 unsigned long flags;
1948
Keith Busch0bc88192018-06-06 08:13:04 -06001949 spin_lock_irqsave(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001950 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001951 spin_unlock_irqrestore(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001952
1953 nvme_complete_cqes(nvmeq, start, end);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001954 }
1955
1956 nvme_del_queue_end(req, error);
1957}
1958
1959static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1960{
1961 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1962 struct request *req;
1963 struct nvme_command cmd;
1964
1965 memset(&cmd, 0, sizeof(cmd));
1966 cmd.delete_queue.opcode = opcode;
1967 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1968
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001969 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001970 if (IS_ERR(req))
1971 return PTR_ERR(req);
1972
1973 req->timeout = ADMIN_TIMEOUT;
1974 req->end_io_data = nvmeq;
1975
1976 blk_execute_rq_nowait(q, NULL, req, false,
1977 opcode == nvme_admin_delete_cq ?
1978 nvme_del_cq_end : nvme_del_queue_end);
1979 return 0;
1980}
1981
Keith Buschee9aebb2018-01-24 14:55:12 -07001982static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001983{
Keith Buschee9aebb2018-01-24 14:55:12 -07001984 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001985 unsigned long timeout;
1986 u8 opcode = nvme_admin_delete_sq;
1987
1988 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001989 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001990
1991 reinit_completion(&dev->ioq_wait);
1992 retry:
1993 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001994 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001995 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07001996 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06001997
Keith Buschdb3cbff2016-01-12 14:41:17 -07001998 while (sent--) {
1999 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2000 if (timeout == 0)
2001 return;
2002 if (i)
2003 goto retry;
2004 }
2005 opcode = nvme_admin_delete_cq;
2006 }
2007}
2008
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002009/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002010 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002011 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002012static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002013{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002014 int ret;
2015
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002016 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002017 dev->tagset.ops = &nvme_mq_ops;
2018 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2019 dev->tagset.timeout = NVME_IO_TIMEOUT;
2020 dev->tagset.numa_node = dev_to_node(dev->dev);
2021 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002022 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002023 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2024 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2025 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2026 nvme_pci_cmd_size(dev, true));
2027 }
Keith Buschffe77042015-06-08 10:08:15 -06002028 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2029 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002030
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002031 ret = blk_mq_alloc_tag_set(&dev->tagset);
2032 if (ret) {
2033 dev_warn(dev->ctrl.device,
2034 "IO queues tagset allocation failed %d\n", ret);
2035 return ret;
2036 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002037 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002038
2039 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002040 } else {
2041 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2042
2043 /* Free previously allocated queues that are no longer usable */
2044 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002045 }
Keith Busch949928c2015-12-17 17:08:15 -07002046
Keith Busche1e5e562015-02-19 13:39:03 -07002047 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002048}
2049
Keith Buschb00a7262016-02-24 09:15:52 -07002050static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002051{
Keith Buschb00a7262016-02-24 09:15:52 -07002052 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002053 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002054
2055 if (pci_enable_device_mem(pdev))
2056 return result;
2057
Keith Busch0877cb02013-07-15 15:02:19 -06002058 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002059
Christoph Hellwige75ec752015-05-22 11:12:39 +02002060 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2061 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002062 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002063
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002064 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002065 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002066 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002067 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002068
2069 /*
Keith Buscha5229052016-04-08 16:09:10 -06002070 * Some devices and/or platforms don't advertise or work with INTx
2071 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2072 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002073 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002074 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2075 if (result < 0)
2076 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002077
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002078 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002079
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002080 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002081 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002082 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002083 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002084
2085 /*
2086 * Temporary fix for the Apple controller found in the MacBook8,1 and
2087 * some MacBook7,1 to avoid controller resets and data loss.
2088 */
2089 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2090 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002091 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2092 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002093 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002094 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2095 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002096 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002097 dev->q_depth = 64;
2098 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2099 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002100 }
2101
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002102 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002103
Keith Buscha0a34082015-12-07 15:30:31 -07002104 pci_enable_pcie_error_reporting(pdev);
2105 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002106 return 0;
2107
2108 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002109 pci_disable_device(pdev);
2110 return result;
2111}
2112
2113static void nvme_dev_unmap(struct nvme_dev *dev)
2114{
Keith Buschb00a7262016-02-24 09:15:52 -07002115 if (dev->bar)
2116 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002117 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002118}
2119
2120static void nvme_pci_disable(struct nvme_dev *dev)
2121{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002122 struct pci_dev *pdev = to_pci_dev(dev->dev);
2123
Jon Derrickf63572d2017-05-05 14:52:06 -06002124 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002125 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002126
Keith Buscha0a34082015-12-07 15:30:31 -07002127 if (pci_is_enabled(pdev)) {
2128 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002129 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002130 }
Keith Busch4d115422013-12-10 13:10:40 -07002131}
2132
Keith Buscha5cdb682016-01-12 14:41:18 -07002133static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002134{
Keith Buschee9aebb2018-01-24 14:55:12 -07002135 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002136 bool dead = true;
2137 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002138
Keith Busch77bf25e2015-11-26 12:21:29 +01002139 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002140 if (pci_is_enabled(pdev)) {
2141 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2142
Keith Buschebef7362017-06-27 17:44:05 -06002143 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2144 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002145 nvme_start_freeze(&dev->ctrl);
2146 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2147 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002148 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002149
Keith Busch302ad8c2017-03-01 14:22:12 -05002150 /*
2151 * Give the controller a chance to complete all entered requests if
2152 * doing a safe shutdown.
2153 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002154 if (!dead) {
2155 if (shutdown)
2156 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002157 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002158
Jianchao Wang9a915a52018-02-12 20:57:24 +08002159 nvme_stop_queues(&dev->ctrl);
2160
Keith Busch64ee0ac2018-04-12 09:16:08 -06002161 if (!dead && dev->ctrl.queue_count > 0) {
Keith Buschee9aebb2018-01-24 14:55:12 -07002162 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002163 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002164 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002165 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2166 nvme_suspend_queue(&dev->queues[i]);
2167
Keith Buschb00a7262016-02-24 09:15:52 -07002168 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002169
Ming Line1958e62016-05-18 14:05:01 -07002170 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2171 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002172
2173 /*
2174 * The driver will not be starting up queues again if shutting down so
2175 * must flush all entered requests to their failed completion to avoid
2176 * deadlocking blk-mq hot-cpu notifier.
2177 */
2178 if (shutdown)
2179 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002180 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002181}
2182
Matthew Wilcox091b6092011-02-10 09:56:01 -05002183static int nvme_setup_prp_pools(struct nvme_dev *dev)
2184{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002185 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002186 PAGE_SIZE, PAGE_SIZE, 0);
2187 if (!dev->prp_page_pool)
2188 return -ENOMEM;
2189
Matthew Wilcox99802a72011-02-10 10:30:34 -05002190 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002191 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002192 256, 256, 0);
2193 if (!dev->prp_small_pool) {
2194 dma_pool_destroy(dev->prp_page_pool);
2195 return -ENOMEM;
2196 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002197 return 0;
2198}
2199
2200static void nvme_release_prp_pools(struct nvme_dev *dev)
2201{
2202 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002203 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002204}
2205
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002206static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002207{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002208 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002209
Helen Koikef9f38e32017-04-10 12:51:07 -03002210 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002211 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002212 if (dev->tagset.tags)
2213 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002214 if (dev->ctrl.admin_q)
2215 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002216 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002217 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002218 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002219 kfree(dev);
2220}
2221
Keith Buschf58944e2016-02-24 09:15:55 -07002222static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2223{
Linus Torvalds237045f2016-03-18 17:13:31 -07002224 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002225
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002226 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002227 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002228 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002229 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002230 nvme_put_ctrl(&dev->ctrl);
2231}
2232
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002233static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002234{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002235 struct nvme_dev *dev =
2236 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002237 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002238 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002239 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002240
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002241 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002242 goto out;
2243
2244 /*
2245 * If we're called to reset a live controller first shut it down before
2246 * moving on.
2247 */
Keith Buschb00a7262016-02-24 09:15:52 -07002248 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002249 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002250
Jianchao Wangad700622018-01-22 22:03:16 +08002251 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002252 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002253 * initializing procedure here.
2254 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002255 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002256 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002257 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002258 goto out;
2259 }
2260
Keith Buschb00a7262016-02-24 09:15:52 -07002261 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002262 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002263 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002264
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002265 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002266 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002267 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002268
Keith Busch0fb59cb2015-01-07 18:55:50 -07002269 result = nvme_alloc_admin_tags(dev);
2270 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002271 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002272
Jens Axboe943e9422018-06-21 09:49:37 -06002273 /*
2274 * Limit the max command size to prevent iod->sg allocations going
2275 * over a single page.
2276 */
2277 dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
2278 dev->ctrl.max_segments = NVME_MAX_SEGS;
2279
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002280 result = nvme_init_identify(&dev->ctrl);
2281 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002282 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002283
Scott Bauere286bcf2017-02-22 10:15:07 -07002284 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2285 if (!dev->ctrl.opal_dev)
2286 dev->ctrl.opal_dev =
2287 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2288 else if (was_suspend)
2289 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2290 } else {
2291 free_opal_dev(dev->ctrl.opal_dev);
2292 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002293 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002294
Helen Koikef9f38e32017-04-10 12:51:07 -03002295 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2296 result = nvme_dbbuf_dma_alloc(dev);
2297 if (result)
2298 dev_warn(dev->dev,
2299 "unable to allocate dma for dbbuf\n");
2300 }
2301
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002302 if (dev->ctrl.hmpre) {
2303 result = nvme_setup_host_mem(dev);
2304 if (result < 0)
2305 goto out;
2306 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002307
Keith Buschf0b50732013-07-15 15:02:21 -06002308 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002309 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002310 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002311
Keith Busch21f033f2016-04-12 11:13:11 -06002312 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002313 * Keep the controller around but remove all namespaces if we don't have
2314 * any working I/O queue.
2315 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002316 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002317 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002318 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002319 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002320 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002321 } else {
Keith Busch25646262016-01-04 09:10:57 -07002322 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002323 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002324 /* hit this only when allocate tagset fails */
2325 if (nvme_dev_add(dev))
2326 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002327 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002328 }
2329
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002330 /*
2331 * If only admin queue live, keep it to do further investigation or
2332 * recovery.
2333 */
2334 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2335 dev_warn(dev->ctrl.device,
2336 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002337 goto out;
2338 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002339
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002340 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002341 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002342
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002343 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002344 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002345}
2346
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002347static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002348{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002349 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002350 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002351
2352 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002353 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002354 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002355}
2356
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002357static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002358{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002359 *val = readl(to_nvme_dev(ctrl)->bar + off);
2360 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002361}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002362
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002363static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2364{
2365 writel(val, to_nvme_dev(ctrl)->bar + off);
2366 return 0;
2367}
2368
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002369static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2370{
2371 *val = readq(to_nvme_dev(ctrl)->bar + off);
2372 return 0;
2373}
2374
Keith Busch97c12222018-03-08 14:50:32 -07002375static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2376{
2377 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2378
2379 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2380}
2381
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002382static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002383 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002384 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002385 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002386 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002387 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002388 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002389 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002390 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002391 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002392};
Keith Busch4cc06522015-06-05 10:30:08 -06002393
Keith Buschb00a7262016-02-24 09:15:52 -07002394static int nvme_dev_map(struct nvme_dev *dev)
2395{
Keith Buschb00a7262016-02-24 09:15:52 -07002396 struct pci_dev *pdev = to_pci_dev(dev->dev);
2397
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002398 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002399 return -ENODEV;
2400
Xu Yu97f6ef62017-05-24 16:39:55 +08002401 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002402 goto release;
2403
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002404 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002405 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002406 pci_release_mem_regions(pdev);
2407 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002408}
2409
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002410static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002411{
2412 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2413 /*
2414 * Several Samsung devices seem to drop off the PCIe bus
2415 * randomly when APST is on and uses the deepest sleep state.
2416 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2417 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2418 * 950 PRO 256GB", but it seems to be restricted to two Dell
2419 * laptops.
2420 */
2421 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2422 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2423 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2424 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002425 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2426 /*
2427 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002428 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2429 * within few minutes after bootup on a Coffee Lake board -
2430 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002431 */
2432 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002433 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2434 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002435 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002436 }
2437
2438 return 0;
2439}
2440
Keith Busch181197752018-04-27 13:42:52 -06002441static void nvme_async_probe(void *data, async_cookie_t cookie)
2442{
2443 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002444
Keith Busch181197752018-04-27 13:42:52 -06002445 nvme_reset_ctrl_sync(&dev->ctrl);
2446 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002447 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002448}
2449
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002450static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002451{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002452 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002453 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002454 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002455 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002456
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002457 node = dev_to_node(&pdev->dev);
2458 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002459 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002460
2461 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002462 if (!dev)
2463 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002464
2465 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2466 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002467 if (!dev->queues)
2468 goto free;
2469
Christoph Hellwige75ec752015-05-22 11:12:39 +02002470 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002471 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002472
Keith Buschb00a7262016-02-24 09:15:52 -07002473 result = nvme_dev_map(dev);
2474 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002475 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002476
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002477 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002478 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002479 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002480 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002481
2482 result = nvme_setup_prp_pools(dev);
2483 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002484 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002485
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002486 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002487
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002488 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002489 quirks);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002490 if (result)
2491 goto release_pools;
2492
Jens Axboe943e9422018-06-21 09:49:37 -06002493 /*
2494 * Double check that our mempool alloc size will cover the biggest
2495 * command we support.
2496 */
2497 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2498 NVME_MAX_SEGS, true);
2499 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2500
2501 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2502 mempool_kfree,
2503 (void *) alloc_size,
2504 GFP_KERNEL, node);
2505 if (!dev->iod_mempool) {
2506 result = -ENOMEM;
2507 goto release_pools;
2508 }
2509
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002510 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2511
Keith Busch80f513b2018-05-07 08:30:24 -06002512 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002513 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002514
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002515 return 0;
2516
Keith Busch0877cb02013-07-15 15:02:19 -06002517 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002518 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002519 unmap:
2520 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002521 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002522 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002523 free:
2524 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002525 kfree(dev);
2526 return result;
2527}
2528
Christoph Hellwig775755e2017-06-01 13:10:38 +02002529static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002530{
Keith Buscha6739472014-06-23 16:03:21 -06002531 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002532 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002533}
Keith Buschf0d54a52014-05-02 10:40:43 -06002534
Christoph Hellwig775755e2017-06-01 13:10:38 +02002535static void nvme_reset_done(struct pci_dev *pdev)
2536{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002537 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002538 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002539}
2540
Keith Busch09ece142014-01-27 11:29:40 -05002541static void nvme_shutdown(struct pci_dev *pdev)
2542{
2543 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002544 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002545}
2546
Keith Buschf58944e2016-02-24 09:15:55 -07002547/*
2548 * The driver's remove may be called on a device in a partially initialized
2549 * state. This function must not have any dependencies on the device state in
2550 * order to proceed.
2551 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002552static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002553{
2554 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002555
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002556 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2557
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002558 cancel_work_sync(&dev->ctrl.reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002559 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002560
Keith Busch6db28ed2017-02-10 18:15:49 -05002561 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002562 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002563 nvme_dev_disable(dev, true);
Keith Busch6db28ed2017-02-10 18:15:49 -05002564 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002565
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002566 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002567 nvme_stop_ctrl(&dev->ctrl);
2568 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002569 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002570 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002571 nvme_dev_remove_admin(dev);
2572 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002573 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002574 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002575 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002576 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002577}
2578
Jingoo Han671a6012014-02-13 11:19:14 +09002579#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002580static int nvme_suspend(struct device *dev)
2581{
2582 struct pci_dev *pdev = to_pci_dev(dev);
2583 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2584
Keith Buscha5cdb682016-01-12 14:41:18 -07002585 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002586 return 0;
2587}
2588
2589static int nvme_resume(struct device *dev)
2590{
2591 struct pci_dev *pdev = to_pci_dev(dev);
2592 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002593
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002594 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002595 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002596}
Jingoo Han671a6012014-02-13 11:19:14 +09002597#endif
Keith Buschcd638942013-07-15 15:02:23 -06002598
2599static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002600
Keith Buscha0a34082015-12-07 15:30:31 -07002601static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2602 pci_channel_state_t state)
2603{
2604 struct nvme_dev *dev = pci_get_drvdata(pdev);
2605
2606 /*
2607 * A frozen channel requires a reset. When detected, this method will
2608 * shutdown the controller to quiesce. The controller will be restarted
2609 * after the slot reset through driver's slot_reset callback.
2610 */
Keith Buscha0a34082015-12-07 15:30:31 -07002611 switch (state) {
2612 case pci_channel_io_normal:
2613 return PCI_ERS_RESULT_CAN_RECOVER;
2614 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002615 dev_warn(dev->ctrl.device,
2616 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002617 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002618 return PCI_ERS_RESULT_NEED_RESET;
2619 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002620 dev_warn(dev->ctrl.device,
2621 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002622 return PCI_ERS_RESULT_DISCONNECT;
2623 }
2624 return PCI_ERS_RESULT_NEED_RESET;
2625}
2626
2627static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2628{
2629 struct nvme_dev *dev = pci_get_drvdata(pdev);
2630
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002631 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002632 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002633 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002634 return PCI_ERS_RESULT_RECOVERED;
2635}
2636
2637static void nvme_error_resume(struct pci_dev *pdev)
2638{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002639 struct nvme_dev *dev = pci_get_drvdata(pdev);
2640
2641 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002642 pci_cleanup_aer_uncorrect_error_status(pdev);
2643}
2644
Stephen Hemminger1d352032012-09-07 09:33:17 -07002645static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002646 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002647 .slot_reset = nvme_slot_reset,
2648 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002649 .reset_prepare = nvme_reset_prepare,
2650 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002651};
2652
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002653static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002654 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002655 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002656 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002657 { PCI_VDEVICE(INTEL, 0x0a53),
2658 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002659 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002660 { PCI_VDEVICE(INTEL, 0x0a54),
2661 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002662 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002663 { PCI_VDEVICE(INTEL, 0x0a55),
2664 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2665 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002666 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06002667 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2668 NVME_QUIRK_MEDIUM_PRIO_SQ },
Keith Busch540c8012015-10-22 15:45:06 -06002669 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2670 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002671 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2672 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002673 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2674 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002675 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2676 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002677 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2678 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002679 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2680 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2681 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2682 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002683 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2684 .driver_data = NVME_QUIRK_LIGHTNVM, },
2685 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2686 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002687 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2688 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002689 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002690 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002691 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002692 { 0, }
2693};
2694MODULE_DEVICE_TABLE(pci, nvme_id_table);
2695
2696static struct pci_driver nvme_driver = {
2697 .name = "nvme",
2698 .id_table = nvme_id_table,
2699 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002700 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002701 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002702 .driver = {
2703 .pm = &nvme_dev_pm_ops,
2704 },
Alexander Duyck74d986a2018-04-24 16:47:27 -05002705 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002706 .err_handler = &nvme_err_handler,
2707};
2708
2709static int __init nvme_init(void)
2710{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002711 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002712}
2713
2714static void __exit nvme_exit(void)
2715{
2716 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002717 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002718 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002719}
2720
2721MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2722MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002723MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002724module_init(nvme_init);
2725module_exit(nvme_exit);