blob: 4e023cd007e12d7668fa2978efd6d43d274969d7 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -060016#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020019#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070020#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050024#include <linux/mm.h>
25#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010026#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040027#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050028#include <linux/pci.h>
Keith Busche1e5e562015-02-19 13:39:03 -070029#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050030#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080031#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070032#include <linux/sed-opal.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090033
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020034#include "nvme.h"
35
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050036#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
37#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070038
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070039#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050040
Jens Axboe943e9422018-06-21 09:49:37 -060041/*
42 * These can be higher, but we need to ensure that any command doesn't
43 * require an sg allocation that needs more than a page of data.
44 */
45#define NVME_MAX_KB_SZ 4096
46#define NVME_MAX_SEGS 127
47
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050048static int use_threaded_interrupts;
49module_param(use_threaded_interrupts, int, 0);
50
Jon Derrick8ffaadf2015-07-20 10:14:09 -060051static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060052module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060053MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
54
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020055static unsigned int max_host_mem_size_mb = 128;
56module_param(max_host_mem_size_mb, uint, 0444);
57MODULE_PARM_DESC(max_host_mem_size_mb,
58 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050059
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070060static unsigned int sgl_threshold = SZ_32K;
61module_param(sgl_threshold, uint, 0644);
62MODULE_PARM_DESC(sgl_threshold,
63 "Use SGLs when average request segment size is larger or equal to "
64 "this size. Use 0 to disable SGLs.");
65
weiping zhangb27c1e62017-07-10 16:46:59 +080066static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
67static const struct kernel_param_ops io_queue_depth_ops = {
68 .set = io_queue_depth_set,
69 .get = param_get_int,
70};
71
72static int io_queue_depth = 1024;
73module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
74MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
75
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010076struct nvme_dev;
77struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070078
Keith Buscha5cdb682016-01-12 14:41:18 -070079static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070080
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050081/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010082 * Represents an NVM Express device. Each nvme_dev is a PCI function.
83 */
84struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020085 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010086 struct blk_mq_tag_set tagset;
87 struct blk_mq_tag_set admin_tagset;
88 u32 __iomem *dbs;
89 struct device *dev;
90 struct dma_pool *prp_page_pool;
91 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 unsigned online_queues;
93 unsigned max_qid;
Keith Busch22b55602018-04-12 09:16:10 -060094 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010095 int q_depth;
96 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010097 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +080098 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010099 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100100 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100101 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 void __iomem *cmb;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +0200103 pci_bus_addr_t cmb_bus_addr;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 u64 cmb_size;
105 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600106 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100107 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700108 struct completion ioq_wait;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200109
Jens Axboe943e9422018-06-21 09:49:37 -0600110 mempool_t *iod_mempool;
111
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200112 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300113 u32 *dbbuf_dbs;
114 dma_addr_t dbbuf_dbs_dma_addr;
115 u32 *dbbuf_eis;
116 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200117
118 /* host memory buffer support: */
119 u64 host_mem_size;
120 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200121 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200122 struct nvme_host_mem_buf_desc *host_mem_descs;
123 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500124};
125
weiping zhangb27c1e62017-07-10 16:46:59 +0800126static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
127{
128 int n = 0, ret;
129
130 ret = kstrtoint(val, 10, &n);
131 if (ret != 0 || n < 2)
132 return -EINVAL;
133
134 return param_set_int(val, kp);
135}
136
Helen Koikef9f38e32017-04-10 12:51:07 -0300137static inline unsigned int sq_idx(unsigned int qid, u32 stride)
138{
139 return qid * 2 * stride;
140}
141
142static inline unsigned int cq_idx(unsigned int qid, u32 stride)
143{
144 return (qid * 2 + 1) * stride;
145}
146
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100147static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
148{
149 return container_of(ctrl, struct nvme_dev, ctrl);
150}
151
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500153 * An NVM Express queue. Each device has at least two (one for admin
154 * commands and one for I/O commands).
155 */
156struct nvme_queue {
157 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500158 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200159 spinlock_t sq_lock;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600161 struct nvme_command __iomem *sq_cmds_io;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200162 spinlock_t cq_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500163 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600164 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500165 dma_addr_t sq_dma_addr;
166 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500167 u32 __iomem *q_db;
168 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700169 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500170 u16 sq_tail;
171 u16 cq_head;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600172 u16 last_cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700173 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400174 u8 cq_phase;
Helen Koikef9f38e32017-04-10 12:51:07 -0300175 u32 *dbbuf_sq_db;
176 u32 *dbbuf_cq_db;
177 u32 *dbbuf_sq_ei;
178 u32 *dbbuf_cq_ei;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500179};
180
181/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200182 * The nvme_iod describes the data in an I/O, including the list of PRP
183 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100184 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200185 * allocated to store the PRP list.
186 */
187struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800188 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100189 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700190 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100191 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200192 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200193 int nents; /* Used in scatterlist */
194 int length; /* Of data, in bytes */
195 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900196 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100197 struct scatterlist *sg;
198 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500199};
200
201/*
202 * Check we didin't inadvertently grow the command struct
203 */
204static inline void _nvme_check_size(void)
205{
206 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
207 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
208 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
209 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
210 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400211 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700212 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500213 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
Johannes Thumshirn0add5e82017-06-07 11:45:29 +0200214 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
215 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500216 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600217 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Helen Koikef9f38e32017-04-10 12:51:07 -0300218 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
219}
220
221static inline unsigned int nvme_dbbuf_size(u32 stride)
222{
223 return ((num_possible_cpus() + 1) * 8 * stride);
224}
225
226static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
227{
228 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
229
230 if (dev->dbbuf_dbs)
231 return 0;
232
233 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
234 &dev->dbbuf_dbs_dma_addr,
235 GFP_KERNEL);
236 if (!dev->dbbuf_dbs)
237 return -ENOMEM;
238 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
239 &dev->dbbuf_eis_dma_addr,
240 GFP_KERNEL);
241 if (!dev->dbbuf_eis) {
242 dma_free_coherent(dev->dev, mem_size,
243 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
244 dev->dbbuf_dbs = NULL;
245 return -ENOMEM;
246 }
247
248 return 0;
249}
250
251static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
252{
253 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
254
255 if (dev->dbbuf_dbs) {
256 dma_free_coherent(dev->dev, mem_size,
257 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
258 dev->dbbuf_dbs = NULL;
259 }
260 if (dev->dbbuf_eis) {
261 dma_free_coherent(dev->dev, mem_size,
262 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
263 dev->dbbuf_eis = NULL;
264 }
265}
266
267static void nvme_dbbuf_init(struct nvme_dev *dev,
268 struct nvme_queue *nvmeq, int qid)
269{
270 if (!dev->dbbuf_dbs || !qid)
271 return;
272
273 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
274 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
275 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
276 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
277}
278
279static void nvme_dbbuf_set(struct nvme_dev *dev)
280{
281 struct nvme_command c;
282
283 if (!dev->dbbuf_dbs)
284 return;
285
286 memset(&c, 0, sizeof(c));
287 c.dbbuf.opcode = nvme_admin_dbbuf;
288 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
289 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
290
291 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200292 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300293 /* Free memory and continue on */
294 nvme_dbbuf_dma_free(dev);
295 }
296}
297
298static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
299{
300 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
301}
302
303/* Update dbbuf and return true if an MMIO is required */
304static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
305 volatile u32 *dbbuf_ei)
306{
307 if (dbbuf_db) {
308 u16 old_value;
309
310 /*
311 * Ensure that the queue is written before updating
312 * the doorbell in memory
313 */
314 wmb();
315
316 old_value = *dbbuf_db;
317 *dbbuf_db = value;
318
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700319 /*
320 * Ensure that the doorbell is updated before reading the event
321 * index from memory. The controller needs to provide similar
322 * ordering to ensure the envent index is updated before reading
323 * the doorbell.
324 */
325 mb();
326
Helen Koikef9f38e32017-04-10 12:51:07 -0300327 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
328 return false;
329 }
330
331 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500332}
333
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700334/*
335 * Max size of iod being embedded in the request payload
336 */
337#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100338#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700339
340/*
341 * Will slightly overestimate the number of pages needed. This is OK
342 * as it only leads to a small amount of wasted memory for the lifetime of
343 * the I/O.
344 */
345static int nvme_npages(unsigned size, struct nvme_dev *dev)
346{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100347 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
348 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700349 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
350}
351
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700352/*
353 * Calculates the number of pages needed for the SGL segments. For example a 4k
354 * page can accommodate 256 SGL descriptors.
355 */
356static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100357{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700358 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100359}
360
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700361static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
362 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700363{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700364 size_t alloc_size;
365
366 if (use_sgl)
367 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
368 else
369 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
370
371 return alloc_size + sizeof(struct scatterlist) * nseg;
372}
373
374static unsigned int nvme_pci_cmd_size(struct nvme_dev *dev, bool use_sgl)
375{
376 unsigned int alloc_size = nvme_pci_iod_alloc_size(dev,
377 NVME_INT_BYTES(dev), NVME_INT_PAGES,
378 use_sgl);
379
380 return sizeof(struct nvme_iod) + alloc_size;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700381}
382
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700383static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
384 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500385{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200387 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700388
Keith Busch42483222015-06-01 09:29:54 -0600389 WARN_ON(hctx_idx != 0);
390 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
391 WARN_ON(nvmeq->tags);
392
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700393 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600394 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700395 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500396}
397
Keith Busch4af0e212015-06-08 10:08:13 -0600398static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
399{
400 struct nvme_queue *nvmeq = hctx->driver_data;
401
402 nvmeq->tags = NULL;
403}
404
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700405static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
406 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500407{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700408 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200409 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500410
Keith Busch42483222015-06-01 09:29:54 -0600411 if (!nvmeq->tags)
412 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500413
Keith Busch42483222015-06-01 09:29:54 -0600414 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700415 hctx->driver_data = nvmeq;
416 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500417}
418
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600419static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
420 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500421{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600422 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100423 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200424 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200425 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700426
427 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100428 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600429
430 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700431 return 0;
432}
433
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200434static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
435{
436 struct nvme_dev *dev = set->driver_data;
437
Keith Busch22b55602018-04-12 09:16:10 -0600438 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev),
439 dev->num_vecs > 1 ? 1 /* admin queue */ : 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200440}
441
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500442/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200443 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500444 * @nvmeq: The queue to use
445 * @cmd: The command to send
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500446 */
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200447static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500448{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200449 spin_lock(&nvmeq->sq_lock);
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600450 if (nvmeq->sq_cmds_io)
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200451 memcpy_toio(&nvmeq->sq_cmds_io[nvmeq->sq_tail], cmd,
452 sizeof(*cmd));
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600453 else
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200454 memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600455
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200456 if (++nvmeq->sq_tail == nvmeq->q_depth)
457 nvmeq->sq_tail = 0;
458 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
459 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
460 writel(nvmeq->sq_tail, nvmeq->q_db);
461 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500462}
463
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700464static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700465{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100466 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700467 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700468}
469
Minwoo Im955b1b52017-12-20 16:30:50 +0900470static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
471{
472 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100473 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900474 unsigned int avg_seg_size;
475
Keith Busch20469a32018-01-17 22:04:37 +0100476 if (nseg == 0)
477 return false;
478
479 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900480
481 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
482 return false;
483 if (!iod->nvmeq->qid)
484 return false;
485 if (!sgl_threshold || avg_seg_size < sgl_threshold)
486 return false;
487 return true;
488}
489
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200490static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500491{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100492 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700493 int nseg = blk_rq_nr_phys_segments(rq);
Christoph Hellwigb131c612017-01-13 12:29:12 +0100494 unsigned int size = blk_rq_payload_bytes(rq);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500495
Minwoo Im955b1b52017-12-20 16:30:50 +0900496 iod->use_sgl = nvme_pci_use_sgls(dev, rq);
497
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100498 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
Jens Axboe943e9422018-06-21 09:49:37 -0600499 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100500 if (!iod->sg)
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200501 return BLK_STS_RESOURCE;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100502 } else {
503 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700504 }
505
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100506 iod->aborted = 0;
507 iod->npages = -1;
508 iod->nents = 0;
509 iod->length = size;
Keith Buschf80ec962016-07-12 16:20:31 -0700510
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200511 return BLK_STS_OK;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700512}
513
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100514static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500515{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100516 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700517 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
518 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
519
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500520 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500521
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500522 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700523 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
524 dma_addr);
525
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500526 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700527 void *addr = nvme_pci_iod_list(req)[i];
528
529 if (iod->use_sgl) {
530 struct nvme_sgl_desc *sg_list = addr;
531
532 next_dma_addr =
533 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
534 } else {
535 __le64 *prp_list = addr;
536
537 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
538 }
539
540 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
541 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500542 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700543
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100544 if (iod->sg != iod->inline_sg)
Jens Axboe943e9422018-06-21 09:49:37 -0600545 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600546}
547
Keith Buschd0877472017-09-15 13:05:38 -0400548static void nvme_print_sgl(struct scatterlist *sgl, int nents)
549{
550 int i;
551 struct scatterlist *sg;
552
553 for_each_sg(sgl, sg, nents, i) {
554 dma_addr_t phys = sg_phys(sg);
555 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
556 "dma_address:%pad dma_length:%d\n",
557 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
558 sg_dma_len(sg));
559 }
560}
561
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700562static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
563 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500564{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100565 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500566 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100567 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500568 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500569 int dma_len = sg_dma_len(sg);
570 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100571 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500572 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500573 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700574 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500575 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500576 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500577
Keith Busch1d090622014-06-23 11:34:01 -0600578 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200579 if (length <= 0) {
580 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700581 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200582 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500583
Keith Busch1d090622014-06-23 11:34:01 -0600584 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500585 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600586 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500587 } else {
588 sg = sg_next(sg);
589 dma_addr = sg_dma_address(sg);
590 dma_len = sg_dma_len(sg);
591 }
592
Keith Busch1d090622014-06-23 11:34:01 -0600593 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600594 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700595 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500596 }
597
Keith Busch1d090622014-06-23 11:34:01 -0600598 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500599 if (nprps <= (256 / 8)) {
600 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500601 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500602 } else {
603 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500604 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500605 }
606
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200607 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400608 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600609 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500610 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400611 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400612 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500613 list[0] = prp_list;
614 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500615 i = 0;
616 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600617 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500618 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200619 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500620 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400621 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500622 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400623 prp_list[0] = old_prp_list[i - 1];
624 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
625 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500626 }
627 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600628 dma_len -= page_size;
629 dma_addr += page_size;
630 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500631 if (length <= 0)
632 break;
633 if (dma_len > 0)
634 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400635 if (unlikely(dma_len < 0))
636 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500637 sg = sg_next(sg);
638 dma_addr = sg_dma_address(sg);
639 dma_len = sg_dma_len(sg);
640 }
641
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700642done:
643 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
644 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
645
Keith Busch86eea282017-07-12 15:59:07 -0400646 return BLK_STS_OK;
647
648 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400649 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
650 "Invalid SGL for payload:%d nents:%d\n",
651 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400652 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500653}
654
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700655static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
656 struct scatterlist *sg)
657{
658 sge->addr = cpu_to_le64(sg_dma_address(sg));
659 sge->length = cpu_to_le32(sg_dma_len(sg));
660 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
661}
662
663static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
664 dma_addr_t dma_addr, int entries)
665{
666 sge->addr = cpu_to_le64(dma_addr);
667 if (entries < SGES_PER_PAGE) {
668 sge->length = cpu_to_le32(entries * sizeof(*sge));
669 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
670 } else {
671 sge->length = cpu_to_le32(PAGE_SIZE);
672 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
673 }
674}
675
676static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100677 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700678{
679 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700680 struct dma_pool *pool;
681 struct nvme_sgl_desc *sg_list;
682 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700683 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100684 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700685
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700686 /* setting the transfer type as SGL */
687 cmd->flags = NVME_CMD_SGL_METABUF;
688
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100689 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700690 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
691 return BLK_STS_OK;
692 }
693
694 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
695 pool = dev->prp_small_pool;
696 iod->npages = 0;
697 } else {
698 pool = dev->prp_page_pool;
699 iod->npages = 1;
700 }
701
702 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
703 if (!sg_list) {
704 iod->npages = -1;
705 return BLK_STS_RESOURCE;
706 }
707
708 nvme_pci_iod_list(req)[0] = sg_list;
709 iod->first_dma = sgl_dma;
710
711 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
712
713 do {
714 if (i == SGES_PER_PAGE) {
715 struct nvme_sgl_desc *old_sg_desc = sg_list;
716 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
717
718 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
719 if (!sg_list)
720 return BLK_STS_RESOURCE;
721
722 i = 0;
723 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
724 sg_list[i++] = *link;
725 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
726 }
727
728 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700729 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100730 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700731
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700732 return BLK_STS_OK;
733}
734
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200735static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100736 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200737{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100738 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200739 struct request_queue *q = req->q;
740 enum dma_data_direction dma_dir = rq_data_dir(req) ?
741 DMA_TO_DEVICE : DMA_FROM_DEVICE;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200742 blk_status_t ret = BLK_STS_IOERR;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100743 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200744
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700745 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200746 iod->nents = blk_rq_map_sg(q, req, iod->sg);
747 if (!iod->nents)
748 goto out;
749
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200750 ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100751 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
752 DMA_ATTR_NO_WARN);
753 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200754 goto out;
755
Minwoo Im955b1b52017-12-20 16:30:50 +0900756 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100757 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700758 else
759 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
760
Keith Busch86eea282017-07-12 15:59:07 -0400761 if (ret != BLK_STS_OK)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200762 goto out_unmap;
763
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200764 ret = BLK_STS_IOERR;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200765 if (blk_integrity_rq(req)) {
766 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
767 goto out_unmap;
768
Christoph Hellwigbf684052015-10-26 17:12:51 +0900769 sg_init_table(&iod->meta_sg, 1);
770 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200771 goto out_unmap;
772
Christoph Hellwigbf684052015-10-26 17:12:51 +0900773 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200774 goto out_unmap;
Chaitanya Kulkarni3045c0d2018-10-17 11:34:15 -0700775
776 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200777 }
778
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200779 return BLK_STS_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200780
781out_unmap:
782 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
783out:
784 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200785}
786
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100787static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100788{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100789 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100790 enum dma_data_direction dma_dir = rq_data_dir(req) ?
791 DMA_TO_DEVICE : DMA_FROM_DEVICE;
792
793 if (iod->nents) {
794 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300795 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900796 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100797 }
798
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700799 nvme_cleanup_cmd(req);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100800 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500801}
802
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700803/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200804 * NOTE: ns is NULL when called on the admin queue.
805 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200806static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700807 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600808{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700809 struct nvme_ns *ns = hctx->queue->queuedata;
810 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200811 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700812 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200813 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200814 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700815
Jens Axboed1f06f42018-05-17 18:31:49 +0200816 /*
817 * We should not need to do this, but we're still using this to
818 * ensure we can drain requests on a dying queue.
819 */
820 if (unlikely(nvmeq->cq_vector < 0))
821 return BLK_STS_IOERR;
822
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700823 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200824 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100825 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600826
Christoph Hellwigb131c612017-01-13 12:29:12 +0100827 ret = nvme_init_iod(req, dev);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200828 if (ret)
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700829 goto out_free_cmd;
Keith Buschedd10d32014-04-03 16:45:23 -0600830
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200831 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100832 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200833 if (ret)
834 goto out_cleanup_iod;
835 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700836
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100837 blk_mq_start_request(req);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200838 nvme_submit_cmd(nvmeq, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200839 return BLK_STS_OK;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700840out_cleanup_iod:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100841 nvme_free_iod(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700842out_free_cmd:
843 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200844 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500845}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500846
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200847static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100848{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100849 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100850
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200851 nvme_unmap_data(iod->nvmeq->dev, req);
852 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500853}
854
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100855/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600856static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100857{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600858 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
859 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100860}
861
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300862static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500863{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300864 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500865
Keith Busch397c6992018-06-06 08:13:05 -0600866 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
867 nvmeq->dbbuf_cq_ei))
868 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300869}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500870
Jens Axboe5cb525c2018-05-17 18:31:50 +0200871static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300872{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200873 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300874 struct request *req;
875
876 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
877 dev_warn(nvmeq->dev->ctrl.device,
878 "invalid id %d completed on queue %d\n",
879 cqe->command_id, le16_to_cpu(cqe->sq_id));
880 return;
881 }
882
883 /*
884 * AEN requests are special as they don't time out and can
885 * survive any kind of queue freeze and often don't respond to
886 * aborts. We don't even bother to allocate a struct request
887 * for them but rather special case them here.
888 */
889 if (unlikely(nvmeq->qid == 0 &&
Keith Busch38dabe22017-11-07 15:13:10 -0700890 cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300891 nvme_complete_async_event(&nvmeq->dev->ctrl,
892 cqe->status, &cqe->result);
893 return;
894 }
895
896 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
897 nvme_end_request(req, cqe->status, cqe->result);
898}
899
Jens Axboe5cb525c2018-05-17 18:31:50 +0200900static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500901{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200902 while (start != end) {
903 nvme_handle_cqe(nvmeq, start);
904 if (++start == nvmeq->q_depth)
905 start = 0;
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300906 }
Jens Axboea0fa9642015-11-03 20:37:26 -0700907}
908
Jens Axboe5cb525c2018-05-17 18:31:50 +0200909static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700910{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200911 if (++nvmeq->cq_head == nvmeq->q_depth) {
912 nvmeq->cq_head = 0;
913 nvmeq->cq_phase = !nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500914 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200915}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500916
Jens Axboe5cb525c2018-05-17 18:31:50 +0200917static inline bool nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
918 u16 *end, int tag)
919{
920 bool found = false;
921
922 *start = nvmeq->cq_head;
923 while (!found && nvme_cqe_pending(nvmeq)) {
924 if (nvmeq->cqes[nvmeq->cq_head].command_id == tag)
925 found = true;
926 nvme_update_cq_head(nvmeq);
927 }
928 *end = nvmeq->cq_head;
929
930 if (*start != *end)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300931 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200932 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500933}
934
935static irqreturn_t nvme_irq(int irq, void *data)
936{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500937 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -0600938 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200939 u16 start, end;
940
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200941 spin_lock(&nvmeq->cq_lock);
Jens Axboe68fa9db2018-05-21 08:41:52 -0600942 if (nvmeq->cq_head != nvmeq->last_cq_head)
943 ret = IRQ_HANDLED;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200944 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe68fa9db2018-05-21 08:41:52 -0600945 nvmeq->last_cq_head = nvmeq->cq_head;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200946 spin_unlock(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200947
Jens Axboe68fa9db2018-05-21 08:41:52 -0600948 if (start != end) {
949 nvme_complete_cqes(nvmeq, start, end);
950 return IRQ_HANDLED;
951 }
952
953 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500954}
955
956static irqreturn_t nvme_irq_check(int irq, void *data)
957{
958 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -0600959 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100960 return IRQ_WAKE_THREAD;
961 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500962}
963
Keith Busch7776db12017-02-24 17:59:28 -0500964static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
Jens Axboea0fa9642015-11-03 20:37:26 -0700965{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200966 u16 start, end;
967 bool found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700968
Christoph Hellwig750dde42018-05-18 08:37:04 -0600969 if (!nvme_cqe_pending(nvmeq))
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300970 return 0;
Jens Axboea0fa9642015-11-03 20:37:26 -0700971
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200972 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200973 found = nvme_process_cq(nvmeq, &start, &end, tag);
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200974 spin_unlock_irq(&nvmeq->cq_lock);
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300975
Jens Axboe5cb525c2018-05-17 18:31:50 +0200976 nvme_complete_cqes(nvmeq, start, end);
Sagi Grimberg442e19b2017-06-18 17:28:10 +0300977 return found;
Jens Axboea0fa9642015-11-03 20:37:26 -0700978}
979
Keith Busch7776db12017-02-24 17:59:28 -0500980static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
981{
982 struct nvme_queue *nvmeq = hctx->driver_data;
983
984 return __nvme_poll(nvmeq, tag);
985}
986
Keith Buschad22c352017-11-07 15:13:12 -0700987static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500988{
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200989 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200990 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700991 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700992
993 memset(&c, 0, sizeof(c));
994 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -0700995 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200996 nvme_submit_cmd(nvmeq, &c);
Keith Busch4d115422013-12-10 13:10:40 -0700997}
998
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500999static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1000{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001001 struct nvme_command c;
1002
1003 memset(&c, 0, sizeof(c));
1004 c.delete_queue.opcode = opcode;
1005 c.delete_queue.qid = cpu_to_le16(id);
1006
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001007 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001008}
1009
1010static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001011 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001012{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001013 struct nvme_command c;
1014 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1015
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001016 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001017 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001018 * is attached to the request.
1019 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001020 memset(&c, 0, sizeof(c));
1021 c.create_cq.opcode = nvme_admin_create_cq;
1022 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1023 c.create_cq.cqid = cpu_to_le16(qid);
1024 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1025 c.create_cq.cq_flags = cpu_to_le16(flags);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001026 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001027
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001028 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001029}
1030
1031static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1032 struct nvme_queue *nvmeq)
1033{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001034 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001035 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001036 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001037
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001038 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001039 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1040 * set. Since URGENT priority is zeroes, it makes all queues
1041 * URGENT.
1042 */
1043 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1044 flags |= NVME_SQ_PRIO_MEDIUM;
1045
1046 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001047 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001048 * is attached to the request.
1049 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001050 memset(&c, 0, sizeof(c));
1051 c.create_sq.opcode = nvme_admin_create_sq;
1052 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1053 c.create_sq.sqid = cpu_to_le16(qid);
1054 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1055 c.create_sq.sq_flags = cpu_to_le16(flags);
1056 c.create_sq.cqid = cpu_to_le16(qid);
1057
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001058 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001059}
1060
1061static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1062{
1063 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1064}
1065
1066static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1067{
1068 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1069}
1070
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001071static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001072{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001073 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1074 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001075
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001076 dev_warn(nvmeq->dev->ctrl.device,
1077 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001078 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001079 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001080}
1081
Keith Buschb2a0eb12017-06-07 20:32:50 +02001082static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1083{
1084
1085 /* If true, indicates loss of adapter communication, possibly by a
1086 * NVMe Subsystem reset.
1087 */
1088 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1089
Jianchao Wangad700622018-01-22 22:03:16 +08001090 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1091 switch (dev->ctrl.state) {
1092 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001093 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001094 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001095 default:
1096 break;
1097 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001098
1099 /* We shouldn't reset unless the controller is on fatal error state
1100 * _or_ if we lost the communication with it.
1101 */
1102 if (!(csts & NVME_CSTS_CFS) && !nssro)
1103 return false;
1104
Keith Buschb2a0eb12017-06-07 20:32:50 +02001105 return true;
1106}
1107
1108static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1109{
1110 /* Read a config register to help see what died. */
1111 u16 pci_status;
1112 int result;
1113
1114 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1115 &pci_status);
1116 if (result == PCIBIOS_SUCCESSFUL)
1117 dev_warn(dev->ctrl.device,
1118 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1119 csts, pci_status);
1120 else
1121 dev_warn(dev->ctrl.device,
1122 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1123 csts, result);
1124}
1125
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001126static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001127{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001128 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1129 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001130 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001131 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001132 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001133 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1134
Wen Xiong651438b2018-02-15 14:05:10 -06001135 /* If PCI error recovery process is happening, we cannot reset or
1136 * the recovery mechanism will surely fail.
1137 */
1138 mb();
1139 if (pci_channel_offline(to_pci_dev(dev->dev)))
1140 return BLK_EH_RESET_TIMER;
1141
Keith Buschb2a0eb12017-06-07 20:32:50 +02001142 /*
1143 * Reset immediately if the controller is failed
1144 */
1145 if (nvme_should_reset(dev, csts)) {
1146 nvme_warn_reset(dev, csts);
1147 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001148 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001149 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001150 }
Keith Buschc30341d2013-12-10 13:10:38 -07001151
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001152 /*
Keith Busch7776db12017-02-24 17:59:28 -05001153 * Did we miss an interrupt?
1154 */
1155 if (__nvme_poll(nvmeq, req->tag)) {
1156 dev_warn(dev->ctrl.device,
1157 "I/O %d QID %d timeout, completion polled\n",
1158 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001159 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001160 }
1161
1162 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001163 * Shutdown immediately if controller times out while starting. The
1164 * reset work will see the pci device disabled when it gets the forced
1165 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001166 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001167 */
Keith Busch42441402018-02-08 08:55:34 -07001168 switch (dev->ctrl.state) {
1169 case NVME_CTRL_CONNECTING:
1170 case NVME_CTRL_RESETTING:
Keith Buschb9cac432018-05-24 14:34:55 -06001171 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001172 "I/O %d QID %d timeout, disable controller\n",
1173 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001174 nvme_dev_disable(dev, false);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001175 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001176 return BLK_EH_DONE;
Keith Busch42441402018-02-08 08:55:34 -07001177 default:
1178 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001179 }
1180
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001181 /*
1182 * Shutdown the controller immediately and schedule a reset if the
1183 * command was already aborted once before and still hasn't been
1184 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001185 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001186 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001187 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001188 "I/O %d QID %d timeout, reset controller\n",
1189 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001190 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001191 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001192
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001193 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001194 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001195 }
Keith Buschc30341d2013-12-10 13:10:38 -07001196
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001197 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1198 atomic_inc(&dev->ctrl.abort_limit);
1199 return BLK_EH_RESET_TIMER;
1200 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001201 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001202
Keith Buschc30341d2013-12-10 13:10:38 -07001203 memset(&cmd, 0, sizeof(cmd));
1204 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001205 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001206 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001207
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001208 dev_warn(nvmeq->dev->ctrl.device,
1209 "I/O %d QID %d timeout, aborting\n",
1210 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001211
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001212 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001213 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001214 if (IS_ERR(abort_req)) {
1215 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001216 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001217 }
Keith Buschc30341d2013-12-10 13:10:38 -07001218
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001219 abort_req->timeout = ADMIN_TIMEOUT;
1220 abort_req->end_io_data = NULL;
1221 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001222
Keith Busch7a509a62015-01-07 18:55:53 -07001223 /*
1224 * The aborted req will be completed on receiving the abort req.
1225 * We enable the timer again. If hit twice, it'll cause a device reset,
1226 * as the device then is in a faulty state.
1227 */
Keith Busch07836e62015-02-19 10:34:48 -07001228 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001229}
1230
Keith Buschf435c282014-07-07 09:14:42 -06001231static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001232{
1233 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1234 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001235 if (nvmeq->sq_cmds)
1236 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001237 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Matthew Wilcox9e866772012-08-03 13:55:56 -04001238}
1239
Keith Buscha1a5ef92013-12-16 13:50:00 -05001240static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001241{
1242 int i;
1243
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001244 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001245 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001246 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001247 }
Keith Busch22404272013-07-15 15:02:20 -06001248}
1249
Keith Busch4d115422013-12-10 13:10:40 -07001250/**
1251 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001252 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001253 */
1254static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001255{
Keith Busch2b25d982014-12-22 12:59:04 -07001256 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001257
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001258 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001259 if (nvmeq->cq_vector == -1) {
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001260 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch2b25d982014-12-22 12:59:04 -07001261 return 1;
1262 }
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001263 vector = nvmeq->cq_vector;
Keith Busch42f61422014-03-24 10:46:25 -06001264 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001265 nvmeq->cq_vector = -1;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001266 spin_unlock_irq(&nvmeq->cq_lock);
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001267
Jens Axboed1f06f42018-05-17 18:31:49 +02001268 /*
1269 * Ensure that nvme_queue_rq() sees it ->cq_vector == -1 without
1270 * having to grab the lock.
1271 */
1272 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001273
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001274 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001275 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001276
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001277 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001278
Keith Busch4d115422013-12-10 13:10:40 -07001279 return 0;
1280}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001281
Keith Buscha5cdb682016-01-12 14:41:18 -07001282static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001283{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001284 struct nvme_queue *nvmeq = &dev->queues[0];
Jens Axboe5cb525c2018-05-17 18:31:50 +02001285 u16 start, end;
Keith Busch4d115422013-12-10 13:10:40 -07001286
Keith Buscha5cdb682016-01-12 14:41:18 -07001287 if (shutdown)
1288 nvme_shutdown_ctrl(&dev->ctrl);
1289 else
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001290 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch07836e62015-02-19 10:34:48 -07001291
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001292 spin_lock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001293 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001294 spin_unlock_irq(&nvmeq->cq_lock);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001295
1296 nvme_complete_cqes(nvmeq, start, end);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001297}
1298
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001299static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1300 int entry_size)
1301{
1302 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001303 unsigned q_size_aligned = roundup(q_depth * entry_size,
1304 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001305
1306 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001307 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001308 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001309 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001310
1311 /*
1312 * Ensure the reduced q_depth is above some threshold where it
1313 * would be better to map queues in system memory with the
1314 * original depth
1315 */
1316 if (q_depth < 64)
1317 return -ENOMEM;
1318 }
1319
1320 return q_depth;
1321}
1322
1323static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1324 int qid, int depth)
1325{
Keith Busch815c6702018-02-13 05:44:44 -07001326 /* CMB SQEs will be mapped before creation */
1327 if (qid && dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS))
1328 return 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001329
Keith Busch815c6702018-02-13 05:44:44 -07001330 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1331 &nvmeq->sq_dma_addr, GFP_KERNEL);
1332 if (!nvmeq->sq_cmds)
1333 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001334 return 0;
1335}
1336
Keith Buscha6ff7262018-04-12 09:16:09 -06001337static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001338{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001339 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001340
Keith Busch62314e42018-01-23 09:16:19 -07001341 if (dev->ctrl.queue_count > qid)
1342 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001343
Christoph Hellwige75ec752015-05-22 11:12:39 +02001344 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001345 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001346 if (!nvmeq->cqes)
1347 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001348
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001349 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001350 goto free_cqdma;
1351
Christoph Hellwige75ec752015-05-22 11:12:39 +02001352 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001353 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001354 spin_lock_init(&nvmeq->sq_lock);
1355 spin_lock_init(&nvmeq->cq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001356 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001357 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001358 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001359 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001360 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001361 nvmeq->cq_vector = -1;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001362 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001363
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001364 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001365
1366 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001367 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001368 nvmeq->cq_dma_addr);
1369 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001370 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001371}
1372
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001373static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001374{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001375 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1376 int nr = nvmeq->dev->ctrl.instance;
1377
1378 if (use_threaded_interrupts) {
1379 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1380 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1381 } else {
1382 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1383 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1384 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001385}
1386
Keith Busch22404272013-07-15 15:02:20 -06001387static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001388{
Keith Busch22404272013-07-15 15:02:20 -06001389 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001390
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001391 spin_lock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001392 nvmeq->sq_tail = 0;
1393 nvmeq->cq_head = 0;
1394 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001395 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001396 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Helen Koikef9f38e32017-04-10 12:51:07 -03001397 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001398 dev->online_queues++;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001399 spin_unlock_irq(&nvmeq->cq_lock);
Keith Busch22404272013-07-15 15:02:20 -06001400}
1401
1402static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1403{
1404 struct nvme_dev *dev = nvmeq->dev;
1405 int result;
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001406 s16 vector;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001407
Keith Busch815c6702018-02-13 05:44:44 -07001408 if (dev->cmb && use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
1409 unsigned offset = (qid - 1) * roundup(SQ_SIZE(nvmeq->q_depth),
1410 dev->ctrl.page_size);
1411 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
1412 nvmeq->sq_cmds_io = dev->cmb + offset;
1413 }
1414
Keith Busch22b55602018-04-12 09:16:10 -06001415 /*
1416 * A queue's vector matches the queue identifier unless the controller
1417 * has only one vector available.
1418 */
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001419 vector = dev->num_vecs == 1 ? 0 : qid;
1420 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001421 if (result)
1422 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001423
1424 result = adapter_alloc_sq(dev, qid, nvmeq);
1425 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001426 return result;
1427 else if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001428 goto release_cq;
1429
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001430 /*
1431 * Set cq_vector after alloc cq/sq, otherwise nvme_suspend_queue will
1432 * invoke free_irq for it and cause a 'Trying to free already-free IRQ
1433 * xxx' warning if the create CQ/SQ command times out.
1434 */
1435 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001436 nvme_init_queue(nvmeq, qid);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001437 result = queue_request_irq(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001438 if (result < 0)
1439 goto release_sq;
1440
Keith Busch22404272013-07-15 15:02:20 -06001441 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001442
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001443release_sq:
1444 nvmeq->cq_vector = -1;
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001445 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001446 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001447release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001448 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001449 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001450}
1451
Eric Biggersf363b082017-03-30 13:39:16 -07001452static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001453 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001454 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001455 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001456 .exit_hctx = nvme_admin_exit_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001457 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001458 .timeout = nvme_timeout,
1459};
1460
Eric Biggersf363b082017-03-30 13:39:16 -07001461static const struct blk_mq_ops nvme_mq_ops = {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001462 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001463 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001464 .init_hctx = nvme_init_hctx,
1465 .init_request = nvme_init_request,
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001466 .map_queues = nvme_pci_map_queues,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001467 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001468 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001469};
1470
Keith Buschea191d22015-01-07 18:55:49 -07001471static void nvme_dev_remove_admin(struct nvme_dev *dev)
1472{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001473 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001474 /*
1475 * If the controller was reset during removal, it's possible
1476 * user requests may be waiting on a stopped queue. Start the
1477 * queue to flush these to completion.
1478 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001479 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001480 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001481 blk_mq_free_tag_set(&dev->admin_tagset);
1482 }
1483}
1484
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001485static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1486{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001487 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001488 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1489 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001490
Keith Busch38dabe22017-11-07 15:13:10 -07001491 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001492 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001493 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07001494 dev->admin_tagset.cmd_size = nvme_pci_cmd_size(dev, false);
Jens Axboed3484992017-01-13 14:43:58 -07001495 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001496 dev->admin_tagset.driver_data = dev;
1497
1498 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1499 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001500 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001501
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001502 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1503 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001504 blk_mq_free_tag_set(&dev->admin_tagset);
1505 return -ENOMEM;
1506 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001507 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001508 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001509 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001510 return -ENODEV;
1511 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001512 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001513 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001514
1515 return 0;
1516}
1517
Xu Yu97f6ef62017-05-24 16:39:55 +08001518static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1519{
1520 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1521}
1522
1523static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1524{
1525 struct pci_dev *pdev = to_pci_dev(dev->dev);
1526
1527 if (size <= dev->bar_mapped_size)
1528 return 0;
1529 if (size > pci_resource_len(pdev, 0))
1530 return -ENOMEM;
1531 if (dev->bar)
1532 iounmap(dev->bar);
1533 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1534 if (!dev->bar) {
1535 dev->bar_mapped_size = 0;
1536 return -ENOMEM;
1537 }
1538 dev->bar_mapped_size = size;
1539 dev->dbs = dev->bar + NVME_REG_DBS;
1540
1541 return 0;
1542}
1543
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001544static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001545{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001546 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001547 u32 aqa;
1548 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001549
Xu Yu97f6ef62017-05-24 16:39:55 +08001550 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1551 if (result < 0)
1552 return result;
1553
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001554 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001555 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001556
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001557 if (dev->subsystem &&
1558 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1559 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001560
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001561 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001562 if (result < 0)
1563 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001564
Keith Buscha6ff7262018-04-12 09:16:09 -06001565 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001566 if (result)
1567 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001568
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001569 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001570 aqa = nvmeq->q_depth - 1;
1571 aqa |= aqa << 16;
1572
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001573 writel(aqa, dev->bar + NVME_REG_AQA);
1574 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1575 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001576
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001577 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
Keith Busch025c5572013-05-01 13:07:51 -06001578 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001579 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001580
Keith Busch2b25d982014-12-22 12:59:04 -07001581 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001582 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001583 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001584 if (result) {
1585 nvmeq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001586 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001587 }
Keith Busch025c5572013-05-01 13:07:51 -06001588
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001589 return result;
1590}
1591
Christoph Hellwig749941f2015-11-26 11:46:39 +01001592static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001593{
Keith Busch949928c2015-12-17 17:08:15 -07001594 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001595 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001596
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001597 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001598 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001599 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001600 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001601 }
1602 }
Keith Busch42f61422014-03-24 10:46:25 -06001603
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001604 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Keith Busch949928c2015-12-17 17:08:15 -07001605 for (i = dev->online_queues; i <= max; i++) {
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001606 ret = nvme_create_queue(&dev->queues[i], i);
Keith Buschd4875622016-11-15 15:56:26 -05001607 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001608 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001609 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001610
1611 /*
1612 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001613 * than the desired amount of queues, and even a controller without
1614 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001615 * be useful to upgrade a buggy firmware for example.
1616 */
1617 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001618}
1619
Stephen Bates202021c2016-10-05 20:01:12 -06001620static ssize_t nvme_cmb_show(struct device *dev,
1621 struct device_attribute *attr,
1622 char *buf)
1623{
1624 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1625
Stephen Batesc9658092016-12-16 11:54:50 -07001626 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001627 ndev->cmbloc, ndev->cmbsz);
1628}
1629static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1630
Christoph Hellwig88de4592017-12-20 14:50:00 +01001631static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001632{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001633 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1634
1635 return 1ULL << (12 + 4 * szu);
1636}
1637
1638static u32 nvme_cmb_size(struct nvme_dev *dev)
1639{
1640 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1641}
1642
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001643static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001644{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001645 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001646 resource_size_t bar_size;
1647 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001648 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001649
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001650 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001651 if (!dev->cmbsz)
1652 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001653 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001654
Stephen Bates202021c2016-10-05 20:01:12 -06001655 if (!use_cmb_sqes)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001656 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001657
Christoph Hellwig88de4592017-12-20 14:50:00 +01001658 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1659 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001660 bar = NVME_CMB_BIR(dev->cmbloc);
1661 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001662
1663 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001664 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001665
1666 /*
1667 * Controllers may support a CMB size larger than their BAR,
1668 * for example, due to being behind a bridge. Reduce the CMB to
1669 * the reported size of the BAR
1670 */
1671 if (size > bar_size - offset)
1672 size = bar_size - offset;
1673
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001674 dev->cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
1675 if (!dev->cmb)
1676 return;
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001677 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001678 dev->cmb_size = size;
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001679
1680 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1681 &dev_attr_cmb.attr, NULL))
1682 dev_warn(dev->ctrl.device,
1683 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001684}
1685
1686static inline void nvme_release_cmb(struct nvme_dev *dev)
1687{
1688 if (dev->cmb) {
1689 iounmap(dev->cmb);
1690 dev->cmb = NULL;
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001691 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1692 &dev_attr_cmb.attr, NULL);
1693 dev->cmbsz = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001694 }
1695}
1696
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001697static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001698{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001699 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001700 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001701 int ret;
1702
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001703 memset(&c, 0, sizeof(c));
1704 c.features.opcode = nvme_admin_set_features;
1705 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1706 c.features.dword11 = cpu_to_le32(bits);
1707 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1708 ilog2(dev->ctrl.page_size));
1709 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1710 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1711 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1712
1713 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1714 if (ret) {
1715 dev_warn(dev->ctrl.device,
1716 "failed to set host mem (err %d, flags %#x).\n",
1717 ret, bits);
1718 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001719 return ret;
1720}
1721
1722static void nvme_free_host_mem(struct nvme_dev *dev)
1723{
1724 int i;
1725
1726 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1727 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1728 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1729
1730 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1731 le64_to_cpu(desc->addr));
1732 }
1733
1734 kfree(dev->host_mem_desc_bufs);
1735 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001736 dma_free_coherent(dev->dev,
1737 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1738 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001739 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001740 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001741}
1742
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001743static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1744 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001745{
1746 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001747 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001748 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001749 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001750 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001751 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001752
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001753 tmp = (preferred + chunk_size - 1);
1754 do_div(tmp, chunk_size);
1755 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001756
1757 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1758 max_entries = dev->ctrl.hmmaxd;
1759
Christoph Hellwig4033f352017-08-28 10:47:18 +02001760 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1761 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001762 if (!descs)
1763 goto out;
1764
1765 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1766 if (!bufs)
1767 goto out_free_descs;
1768
Minwoo Im244a8fe2017-11-17 01:34:24 +09001769 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001770 dma_addr_t dma_addr;
1771
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001772 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001773 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1774 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1775 if (!bufs[i])
1776 break;
1777
1778 descs[i].addr = cpu_to_le64(dma_addr);
1779 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1780 i++;
1781 }
1782
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001783 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001784 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001785
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001786 dev->nr_host_mem_descs = i;
1787 dev->host_mem_size = size;
1788 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001789 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001790 dev->host_mem_desc_bufs = bufs;
1791 return 0;
1792
1793out_free_bufs:
1794 while (--i >= 0) {
1795 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1796
1797 dma_free_coherent(dev->dev, size, bufs[i],
1798 le64_to_cpu(descs[i].addr));
1799 }
1800
1801 kfree(bufs);
1802out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001803 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1804 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001805out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001806 dev->host_mem_descs = NULL;
1807 return -ENOMEM;
1808}
1809
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001810static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1811{
1812 u32 chunk_size;
1813
1814 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001815 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001816 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001817 chunk_size /= 2) {
1818 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1819 if (!min || dev->host_mem_size >= min)
1820 return 0;
1821 nvme_free_host_mem(dev);
1822 }
1823 }
1824
1825 return -ENOMEM;
1826}
1827
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001828static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001829{
1830 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1831 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1832 u64 min = (u64)dev->ctrl.hmmin * 4096;
1833 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001834 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001835
1836 preferred = min(preferred, max);
1837 if (min > max) {
1838 dev_warn(dev->ctrl.device,
1839 "min host memory (%lld MiB) above limit (%d MiB).\n",
1840 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1841 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001842 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001843 }
1844
1845 /*
1846 * If we already have a buffer allocated check if we can reuse it.
1847 */
1848 if (dev->host_mem_descs) {
1849 if (dev->host_mem_size >= min)
1850 enable_bits |= NVME_HOST_MEM_RETURN;
1851 else
1852 nvme_free_host_mem(dev);
1853 }
1854
1855 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001856 if (nvme_alloc_host_mem(dev, min, preferred)) {
1857 dev_warn(dev->ctrl.device,
1858 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001859 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001860 }
1861
1862 dev_info(dev->ctrl.device,
1863 "allocated %lld MiB host memory buffer.\n",
1864 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001865 }
1866
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001867 ret = nvme_set_host_mem(dev, enable_bits);
1868 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001869 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001870 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001871}
1872
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001873static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001874{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001875 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001876 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08001877 int result, nr_io_queues;
1878 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001879
Keith Busch22b55602018-04-12 09:16:10 -06001880 struct irq_affinity affd = {
1881 .pre_vectors = 1
1882 };
1883
Ming Lei16ccfff2018-02-06 20:17:42 +08001884 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001885 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1886 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001887 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001888
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02001889 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06001890 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001891
Christoph Hellwig88de4592017-12-20 14:50:00 +01001892 if (dev->cmb && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001893 result = nvme_cmb_qdepth(dev, nr_io_queues,
1894 sizeof(struct nvme_command));
1895 if (result > 0)
1896 dev->q_depth = result;
1897 else
1898 nvme_release_cmb(dev);
1899 }
1900
Xu Yu97f6ef62017-05-24 16:39:55 +08001901 do {
1902 size = db_bar_size(dev, nr_io_queues);
1903 result = nvme_remap_bar(dev, size);
1904 if (!result)
1905 break;
1906 if (!--nr_io_queues)
1907 return -ENOMEM;
1908 } while (1);
1909 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001910
Keith Busch9d713c22013-07-15 15:02:24 -06001911 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001912 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001913
Jens Axboee32efbf2014-11-14 09:49:26 -07001914 /*
1915 * If we enable msix early due to not intx, disable it again before
1916 * setting up the full range we need.
1917 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001918 pci_free_irq_vectors(pdev);
Keith Busch22b55602018-04-12 09:16:10 -06001919 result = pci_alloc_irq_vectors_affinity(pdev, 1, nr_io_queues + 1,
1920 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
1921 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001922 return -EIO;
Keith Busch22b55602018-04-12 09:16:10 -06001923 dev->num_vecs = result;
1924 dev->max_qid = max(result - 1, 1);
Matthew Wilcox1b234842011-01-20 13:01:49 -05001925
Matthew Wilcox063a8092013-06-20 10:53:48 -04001926 /*
1927 * Should investigate if there's a performance win from allocating
1928 * more queues than interrupt vectors; it might allow the submission
1929 * path to scale better, even if the receive path is limited by the
1930 * number of interrupts.
1931 */
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001932
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001933 result = queue_request_irq(adminq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001934 if (result) {
1935 adminq->cq_vector = -1;
Keith Buschd4875622016-11-15 15:56:26 -05001936 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001937 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001938 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001939}
1940
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001941static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001942{
1943 struct nvme_queue *nvmeq = req->end_io_data;
1944
1945 blk_mq_free_request(req);
1946 complete(&nvmeq->dev->ioq_wait);
1947}
1948
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001949static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001950{
1951 struct nvme_queue *nvmeq = req->end_io_data;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001952 u16 start, end;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001953
1954 if (!error) {
1955 unsigned long flags;
1956
Keith Busch0bc88192018-06-06 08:13:04 -06001957 spin_lock_irqsave(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001958 nvme_process_cq(nvmeq, &start, &end, -1);
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001959 spin_unlock_irqrestore(&nvmeq->cq_lock, flags);
Jens Axboe5cb525c2018-05-17 18:31:50 +02001960
1961 nvme_complete_cqes(nvmeq, start, end);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001962 }
1963
1964 nvme_del_queue_end(req, error);
1965}
1966
1967static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1968{
1969 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1970 struct request *req;
1971 struct nvme_command cmd;
1972
1973 memset(&cmd, 0, sizeof(cmd));
1974 cmd.delete_queue.opcode = opcode;
1975 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1976
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001977 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001978 if (IS_ERR(req))
1979 return PTR_ERR(req);
1980
1981 req->timeout = ADMIN_TIMEOUT;
1982 req->end_io_data = nvmeq;
1983
1984 blk_execute_rq_nowait(q, NULL, req, false,
1985 opcode == nvme_admin_delete_cq ?
1986 nvme_del_cq_end : nvme_del_queue_end);
1987 return 0;
1988}
1989
Keith Buschee9aebb2018-01-24 14:55:12 -07001990static void nvme_disable_io_queues(struct nvme_dev *dev)
Keith Buschdb3cbff2016-01-12 14:41:17 -07001991{
Keith Buschee9aebb2018-01-24 14:55:12 -07001992 int pass, queues = dev->online_queues - 1;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001993 unsigned long timeout;
1994 u8 opcode = nvme_admin_delete_sq;
1995
1996 for (pass = 0; pass < 2; pass++) {
Keith Busch014a0d62016-05-06 11:50:52 -06001997 int sent = 0, i = queues;
Keith Buschdb3cbff2016-01-12 14:41:17 -07001998
1999 reinit_completion(&dev->ioq_wait);
2000 retry:
2001 timeout = ADMIN_TIMEOUT;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002002 for (; i > 0; i--, sent++)
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002003 if (nvme_delete_queue(&dev->queues[i], opcode))
Keith Buschdb3cbff2016-01-12 14:41:17 -07002004 break;
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002005
Keith Buschdb3cbff2016-01-12 14:41:17 -07002006 while (sent--) {
2007 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
2008 if (timeout == 0)
2009 return;
2010 if (i)
2011 goto retry;
2012 }
2013 opcode = nvme_admin_delete_cq;
2014 }
2015}
2016
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002017/*
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002018 * return error value only when tagset allocation failed
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04002019 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002020static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002021{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002022 int ret;
2023
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002024 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06002025 dev->tagset.ops = &nvme_mq_ops;
2026 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2027 dev->tagset.timeout = NVME_IO_TIMEOUT;
2028 dev->tagset.numa_node = dev_to_node(dev->dev);
2029 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002030 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -07002031 dev->tagset.cmd_size = nvme_pci_cmd_size(dev, false);
2032 if ((dev->ctrl.sgls & ((1 << 0) | (1 << 1))) && sgl_threshold) {
2033 dev->tagset.cmd_size = max(dev->tagset.cmd_size,
2034 nvme_pci_cmd_size(dev, true));
2035 }
Keith Buschffe77042015-06-08 10:08:15 -06002036 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2037 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002038
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002039 ret = blk_mq_alloc_tag_set(&dev->tagset);
2040 if (ret) {
2041 dev_warn(dev->ctrl.device,
2042 "IO queues tagset allocation failed %d\n", ret);
2043 return ret;
2044 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002045 dev->ctrl.tagset = &dev->tagset;
Helen Koikef9f38e32017-04-10 12:51:07 -03002046
2047 nvme_dbbuf_set(dev);
Keith Busch949928c2015-12-17 17:08:15 -07002048 } else {
2049 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2050
2051 /* Free previously allocated queues that are no longer usable */
2052 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002053 }
Keith Busch949928c2015-12-17 17:08:15 -07002054
Keith Busche1e5e562015-02-19 13:39:03 -07002055 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002056}
2057
Keith Buschb00a7262016-02-24 09:15:52 -07002058static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002059{
Keith Buschb00a7262016-02-24 09:15:52 -07002060 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002061 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002062
2063 if (pci_enable_device_mem(pdev))
2064 return result;
2065
Keith Busch0877cb02013-07-15 15:02:19 -06002066 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002067
Christoph Hellwige75ec752015-05-22 11:12:39 +02002068 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2069 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01002070 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002071
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002072 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002073 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002074 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002075 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002076
2077 /*
Keith Buscha5229052016-04-08 16:09:10 -06002078 * Some devices and/or platforms don't advertise or work with INTx
2079 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2080 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002081 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002082 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2083 if (result < 0)
2084 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002085
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002086 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002087
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002088 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002089 io_queue_depth);
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002090 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002091 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002092
2093 /*
2094 * Temporary fix for the Apple controller found in the MacBook8,1 and
2095 * some MacBook7,1 to avoid controller resets and data loss.
2096 */
2097 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2098 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002099 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2100 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002101 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002102 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2103 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002104 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002105 dev->q_depth = 64;
2106 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2107 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002108 }
2109
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002110 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002111
Keith Buscha0a34082015-12-07 15:30:31 -07002112 pci_enable_pcie_error_reporting(pdev);
2113 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002114 return 0;
2115
2116 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002117 pci_disable_device(pdev);
2118 return result;
2119}
2120
2121static void nvme_dev_unmap(struct nvme_dev *dev)
2122{
Keith Buschb00a7262016-02-24 09:15:52 -07002123 if (dev->bar)
2124 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002125 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002126}
2127
2128static void nvme_pci_disable(struct nvme_dev *dev)
2129{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002130 struct pci_dev *pdev = to_pci_dev(dev->dev);
2131
Jon Derrickf63572d2017-05-05 14:52:06 -06002132 nvme_release_cmb(dev);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002133 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002134
Keith Buscha0a34082015-12-07 15:30:31 -07002135 if (pci_is_enabled(pdev)) {
2136 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002137 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002138 }
Keith Busch4d115422013-12-10 13:10:40 -07002139}
2140
Keith Buscha5cdb682016-01-12 14:41:18 -07002141static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002142{
Keith Buschee9aebb2018-01-24 14:55:12 -07002143 int i;
Keith Busch302ad8c2017-03-01 14:22:12 -05002144 bool dead = true;
2145 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002146
Keith Busch77bf25e2015-11-26 12:21:29 +01002147 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002148 if (pci_is_enabled(pdev)) {
2149 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2150
Keith Buschebef7362017-06-27 17:44:05 -06002151 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2152 dev->ctrl.state == NVME_CTRL_RESETTING)
Keith Busch302ad8c2017-03-01 14:22:12 -05002153 nvme_start_freeze(&dev->ctrl);
2154 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2155 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002156 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002157
Keith Busch302ad8c2017-03-01 14:22:12 -05002158 /*
2159 * Give the controller a chance to complete all entered requests if
2160 * doing a safe shutdown.
2161 */
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002162 if (!dead) {
2163 if (shutdown)
2164 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Jianchao Wang9a915a52018-02-12 20:57:24 +08002165 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002166
Jianchao Wang9a915a52018-02-12 20:57:24 +08002167 nvme_stop_queues(&dev->ctrl);
2168
Keith Busch64ee0ac2018-04-12 09:16:08 -06002169 if (!dead && dev->ctrl.queue_count > 0) {
Keith Buschee9aebb2018-01-24 14:55:12 -07002170 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002171 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002172 }
Keith Buschee9aebb2018-01-24 14:55:12 -07002173 for (i = dev->ctrl.queue_count - 1; i >= 0; i--)
2174 nvme_suspend_queue(&dev->queues[i]);
2175
Keith Buschb00a7262016-02-24 09:15:52 -07002176 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002177
Ming Line1958e62016-05-18 14:05:01 -07002178 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2179 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002180
2181 /*
2182 * The driver will not be starting up queues again if shutting down so
2183 * must flush all entered requests to their failed completion to avoid
2184 * deadlocking blk-mq hot-cpu notifier.
2185 */
2186 if (shutdown)
2187 nvme_start_queues(&dev->ctrl);
Keith Busch77bf25e2015-11-26 12:21:29 +01002188 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002189}
2190
Matthew Wilcox091b6092011-02-10 09:56:01 -05002191static int nvme_setup_prp_pools(struct nvme_dev *dev)
2192{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002193 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002194 PAGE_SIZE, PAGE_SIZE, 0);
2195 if (!dev->prp_page_pool)
2196 return -ENOMEM;
2197
Matthew Wilcox99802a72011-02-10 10:30:34 -05002198 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002199 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002200 256, 256, 0);
2201 if (!dev->prp_small_pool) {
2202 dma_pool_destroy(dev->prp_page_pool);
2203 return -ENOMEM;
2204 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002205 return 0;
2206}
2207
2208static void nvme_release_prp_pools(struct nvme_dev *dev)
2209{
2210 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002211 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002212}
2213
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002214static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002215{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002216 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002217
Helen Koikef9f38e32017-04-10 12:51:07 -03002218 nvme_dbbuf_dma_free(dev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002219 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06002220 if (dev->tagset.tags)
2221 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002222 if (dev->ctrl.admin_q)
2223 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07002224 kfree(dev->queues);
Scott Bauere286bcf2017-02-22 10:15:07 -07002225 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002226 mempool_destroy(dev->iod_mempool);
Keith Busch5e82e952013-02-19 10:17:58 -07002227 kfree(dev);
2228}
2229
Keith Buschf58944e2016-02-24 09:15:55 -07002230static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2231{
Linus Torvalds237045f2016-03-18 17:13:31 -07002232 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07002233
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002234 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002235 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002236 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002237 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002238 nvme_put_ctrl(&dev->ctrl);
2239}
2240
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002241static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002242{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002243 struct nvme_dev *dev =
2244 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002245 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Keith Buschf58944e2016-02-24 09:15:55 -07002246 int result = -ENODEV;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002247 enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
Keith Buschf0b50732013-07-15 15:02:21 -06002248
Rakesh Pandit82b057c2017-06-05 14:43:11 +03002249 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002250 goto out;
2251
2252 /*
2253 * If we're called to reset a live controller first shut it down before
2254 * moving on.
2255 */
Keith Buschb00a7262016-02-24 09:15:52 -07002256 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002257 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002258
Jianchao Wangad700622018-01-22 22:03:16 +08002259 /*
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002260 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
Jianchao Wangad700622018-01-22 22:03:16 +08002261 * initializing procedure here.
2262 */
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002263 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
Jianchao Wangad700622018-01-22 22:03:16 +08002264 dev_warn(dev->ctrl.device,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02002265 "failed to mark controller CONNECTING\n");
Jianchao Wangad700622018-01-22 22:03:16 +08002266 goto out;
2267 }
2268
Keith Buschb00a7262016-02-24 09:15:52 -07002269 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002270 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002271 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002272
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002273 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002274 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002275 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002276
Keith Busch0fb59cb2015-01-07 18:55:50 -07002277 result = nvme_alloc_admin_tags(dev);
2278 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002279 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06002280
Jens Axboe943e9422018-06-21 09:49:37 -06002281 /*
2282 * Limit the max command size to prevent iod->sg allocations going
2283 * over a single page.
2284 */
2285 dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
2286 dev->ctrl.max_segments = NVME_MAX_SEGS;
2287
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002288 result = nvme_init_identify(&dev->ctrl);
2289 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002290 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002291
Scott Bauere286bcf2017-02-22 10:15:07 -07002292 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2293 if (!dev->ctrl.opal_dev)
2294 dev->ctrl.opal_dev =
2295 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2296 else if (was_suspend)
2297 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2298 } else {
2299 free_opal_dev(dev->ctrl.opal_dev);
2300 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002301 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002302
Helen Koikef9f38e32017-04-10 12:51:07 -03002303 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2304 result = nvme_dbbuf_dma_alloc(dev);
2305 if (result)
2306 dev_warn(dev->dev,
2307 "unable to allocate dma for dbbuf\n");
2308 }
2309
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002310 if (dev->ctrl.hmpre) {
2311 result = nvme_setup_host_mem(dev);
2312 if (result < 0)
2313 goto out;
2314 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002315
Keith Buschf0b50732013-07-15 15:02:21 -06002316 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002317 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002318 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002319
Keith Busch21f033f2016-04-12 11:13:11 -06002320 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002321 * Keep the controller around but remove all namespaces if we don't have
2322 * any working I/O queue.
2323 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002324 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002325 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002326 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002327 nvme_remove_namespaces(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002328 new_state = NVME_CTRL_ADMIN_ONLY;
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002329 } else {
Keith Busch25646262016-01-04 09:10:57 -07002330 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002331 nvme_wait_freeze(&dev->ctrl);
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002332 /* hit this only when allocate tagset fails */
2333 if (nvme_dev_add(dev))
2334 new_state = NVME_CTRL_ADMIN_ONLY;
Keith Busch302ad8c2017-03-01 14:22:12 -05002335 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002336 }
2337
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002338 /*
2339 * If only admin queue live, keep it to do further investigation or
2340 * recovery.
2341 */
2342 if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
2343 dev_warn(dev->ctrl.device,
2344 "failed to mark controller state %d\n", new_state);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002345 goto out;
2346 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002347
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002348 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002349 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002350
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002351 out:
Keith Buschf58944e2016-02-24 09:15:55 -07002352 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06002353}
2354
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002355static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002356{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002357 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002358 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002359
2360 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002361 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002362 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002363}
2364
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002365static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002366{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002367 *val = readl(to_nvme_dev(ctrl)->bar + off);
2368 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002369}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002370
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002371static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2372{
2373 writel(val, to_nvme_dev(ctrl)->bar + off);
2374 return 0;
2375}
2376
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002377static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2378{
2379 *val = readq(to_nvme_dev(ctrl)->bar + off);
2380 return 0;
2381}
2382
Keith Busch97c12222018-03-08 14:50:32 -07002383static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2384{
2385 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2386
2387 return snprintf(buf, size, "%s", dev_name(&pdev->dev));
2388}
2389
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002390static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002391 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002392 .module = THIS_MODULE,
Christoph Hellwigc81bfba2017-05-20 15:14:45 +02002393 .flags = NVME_F_METADATA_SUPPORTED,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002394 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002395 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002396 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002397 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002398 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002399 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002400};
Keith Busch4cc06522015-06-05 10:30:08 -06002401
Keith Buschb00a7262016-02-24 09:15:52 -07002402static int nvme_dev_map(struct nvme_dev *dev)
2403{
Keith Buschb00a7262016-02-24 09:15:52 -07002404 struct pci_dev *pdev = to_pci_dev(dev->dev);
2405
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002406 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002407 return -ENODEV;
2408
Xu Yu97f6ef62017-05-24 16:39:55 +08002409 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002410 goto release;
2411
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002412 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002413 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002414 pci_release_mem_regions(pdev);
2415 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002416}
2417
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002418static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002419{
2420 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2421 /*
2422 * Several Samsung devices seem to drop off the PCIe bus
2423 * randomly when APST is on and uses the deepest sleep state.
2424 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2425 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2426 * 950 PRO 256GB", but it seems to be restricted to two Dell
2427 * laptops.
2428 */
2429 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2430 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2431 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2432 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002433 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2434 /*
2435 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002436 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2437 * within few minutes after bootup on a Coffee Lake board -
2438 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002439 */
2440 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002441 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2442 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002443 return NVME_QUIRK_NO_APST;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002444 }
2445
2446 return 0;
2447}
2448
Keith Busch181197752018-04-27 13:42:52 -06002449static void nvme_async_probe(void *data, async_cookie_t cookie)
2450{
2451 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002452
Keith Busch181197752018-04-27 13:42:52 -06002453 nvme_reset_ctrl_sync(&dev->ctrl);
2454 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002455 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002456}
2457
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002458static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002459{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002460 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002461 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002462 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002463 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002464
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002465 node = dev_to_node(&pdev->dev);
2466 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002467 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002468
2469 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002470 if (!dev)
2471 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002472
2473 dev->queues = kcalloc_node(num_possible_cpus() + 1,
2474 sizeof(struct nvme_queue), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002475 if (!dev->queues)
2476 goto free;
2477
Christoph Hellwige75ec752015-05-22 11:12:39 +02002478 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002479 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002480
Keith Buschb00a7262016-02-24 09:15:52 -07002481 result = nvme_dev_map(dev);
2482 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002483 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002484
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002485 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002486 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002487 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002488 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002489
2490 result = nvme_setup_prp_pools(dev);
2491 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002492 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002493
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002494 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002495
Jens Axboe943e9422018-06-21 09:49:37 -06002496 /*
2497 * Double check that our mempool alloc size will cover the biggest
2498 * command we support.
2499 */
2500 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2501 NVME_MAX_SEGS, true);
2502 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2503
2504 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2505 mempool_kfree,
2506 (void *) alloc_size,
2507 GFP_KERNEL, node);
2508 if (!dev->iod_mempool) {
2509 result = -ENOMEM;
2510 goto release_pools;
2511 }
2512
Keith Buschb6e44b42018-07-11 16:44:44 -06002513 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2514 quirks);
2515 if (result)
2516 goto release_mempool;
2517
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002518 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2519
Keith Busch80f513b2018-05-07 08:30:24 -06002520 nvme_get_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002521 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002522
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002523 return 0;
2524
Keith Buschb6e44b42018-07-11 16:44:44 -06002525 release_mempool:
2526 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002527 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002528 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002529 unmap:
2530 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002531 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002532 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002533 free:
2534 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002535 kfree(dev);
2536 return result;
2537}
2538
Christoph Hellwig775755e2017-06-01 13:10:38 +02002539static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002540{
Keith Buscha6739472014-06-23 16:03:21 -06002541 struct nvme_dev *dev = pci_get_drvdata(pdev);
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002542 nvme_dev_disable(dev, false);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002543}
Keith Buschf0d54a52014-05-02 10:40:43 -06002544
Christoph Hellwig775755e2017-06-01 13:10:38 +02002545static void nvme_reset_done(struct pci_dev *pdev)
2546{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002547 struct nvme_dev *dev = pci_get_drvdata(pdev);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +02002548 nvme_reset_ctrl_sync(&dev->ctrl);
Keith Buschf0d54a52014-05-02 10:40:43 -06002549}
2550
Keith Busch09ece142014-01-27 11:29:40 -05002551static void nvme_shutdown(struct pci_dev *pdev)
2552{
2553 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002554 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002555}
2556
Keith Buschf58944e2016-02-24 09:15:55 -07002557/*
2558 * The driver's remove may be called on a device in a partially initialized
2559 * state. This function must not have any dependencies on the device state in
2560 * order to proceed.
2561 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002562static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002563{
2564 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002565
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002566 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002567 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002568
Keith Busch6db28ed2017-02-10 18:15:49 -05002569 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002570 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002571 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002572 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002573 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002574
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002575 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002576 nvme_stop_ctrl(&dev->ctrl);
2577 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002578 nvme_dev_disable(dev, true);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002579 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002580 nvme_dev_remove_admin(dev);
2581 nvme_free_queues(dev, 0);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002582 nvme_uninit_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002583 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002584 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002585 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002586}
2587
Jingoo Han671a6012014-02-13 11:19:14 +09002588#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002589static int nvme_suspend(struct device *dev)
2590{
2591 struct pci_dev *pdev = to_pci_dev(dev);
2592 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2593
Keith Buscha5cdb682016-01-12 14:41:18 -07002594 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002595 return 0;
2596}
2597
2598static int nvme_resume(struct device *dev)
2599{
2600 struct pci_dev *pdev = to_pci_dev(dev);
2601 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002602
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002603 nvme_reset_ctrl(&ndev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002604 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002605}
Jingoo Han671a6012014-02-13 11:19:14 +09002606#endif
Keith Buschcd638942013-07-15 15:02:23 -06002607
2608static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002609
Keith Buscha0a34082015-12-07 15:30:31 -07002610static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2611 pci_channel_state_t state)
2612{
2613 struct nvme_dev *dev = pci_get_drvdata(pdev);
2614
2615 /*
2616 * A frozen channel requires a reset. When detected, this method will
2617 * shutdown the controller to quiesce. The controller will be restarted
2618 * after the slot reset through driver's slot_reset callback.
2619 */
Keith Buscha0a34082015-12-07 15:30:31 -07002620 switch (state) {
2621 case pci_channel_io_normal:
2622 return PCI_ERS_RESULT_CAN_RECOVER;
2623 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06002624 dev_warn(dev->ctrl.device,
2625 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07002626 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002627 return PCI_ERS_RESULT_NEED_RESET;
2628 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06002629 dev_warn(dev->ctrl.device,
2630 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002631 return PCI_ERS_RESULT_DISCONNECT;
2632 }
2633 return PCI_ERS_RESULT_NEED_RESET;
2634}
2635
2636static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2637{
2638 struct nvme_dev *dev = pci_get_drvdata(pdev);
2639
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002640 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002641 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002642 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07002643 return PCI_ERS_RESULT_RECOVERED;
2644}
2645
2646static void nvme_error_resume(struct pci_dev *pdev)
2647{
Keith Busch72cd4cc2018-05-24 16:16:04 -06002648 struct nvme_dev *dev = pci_get_drvdata(pdev);
2649
2650 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07002651 pci_cleanup_aer_uncorrect_error_status(pdev);
2652}
2653
Stephen Hemminger1d352032012-09-07 09:33:17 -07002654static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002655 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002656 .slot_reset = nvme_slot_reset,
2657 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02002658 .reset_prepare = nvme_reset_prepare,
2659 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002660};
2661
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002662static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002663 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002664 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002665 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002666 { PCI_VDEVICE(INTEL, 0x0a53),
2667 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002668 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06002669 { PCI_VDEVICE(INTEL, 0x0a54),
2670 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02002671 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06002672 { PCI_VDEVICE(INTEL, 0x0a55),
2673 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2674 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07002675 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06002676 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
2677 NVME_QUIRK_MEDIUM_PRIO_SQ },
Keith Busch540c8012015-10-22 15:45:06 -06002678 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2679 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Micah Parrish0302ae62018-04-12 13:25:25 -06002680 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
2681 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03002682 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2683 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06002684 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
2685 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04002686 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2687 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002688 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2689 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2690 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2691 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02002692 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2693 .driver_data = NVME_QUIRK_LIGHTNVM, },
2694 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2695 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06002696 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
2697 .driver_data = NVME_QUIRK_LIGHTNVM, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002698 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002699 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Daniel Roschka124298b2017-02-22 15:17:29 -07002700 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002701 { 0, }
2702};
2703MODULE_DEVICE_TABLE(pci, nvme_id_table);
2704
2705static struct pci_driver nvme_driver = {
2706 .name = "nvme",
2707 .id_table = nvme_id_table,
2708 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002709 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002710 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002711 .driver = {
2712 .pm = &nvme_dev_pm_ops,
2713 },
Alexander Duyck74d986a2018-04-24 16:47:27 -05002714 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002715 .err_handler = &nvme_err_handler,
2716};
2717
2718static int __init nvme_init(void)
2719{
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02002720 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002721}
2722
2723static void __exit nvme_exit(void)
2724{
2725 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002726 flush_workqueue(nvme_wq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002727 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002728}
2729
2730MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2731MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002732MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002733module_init(nvme_init);
2734module_exit(nvme_exit);