blob: 270e837f16e0534f0b92eefabbc387492dc28b0c [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi8897a762016-09-22 10:56:08 +0300236 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300237 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200238 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239 u32 reg;
240
Felipe Balbi0933df12016-05-23 14:02:33 +0300241 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300242 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300243 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300245 /*
246 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
247 * we're issuing an endpoint command, we must check if
248 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
249 *
250 * We will also set SUSPHY bit to what it was before returning as stated
251 * by the same section on Synopsys databook.
252 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300253 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
254 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
255 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
256 susphy = true;
257 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
258 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
259 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300260 }
261
Felipe Balbi59999142016-09-22 12:25:28 +0300262 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300263 int needs_wakeup;
264
265 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
266 dwc->link_state == DWC3_LINK_STATE_U2 ||
267 dwc->link_state == DWC3_LINK_STATE_U3);
268
269 if (unlikely(needs_wakeup)) {
270 ret = __dwc3_gadget_wakeup(dwc);
271 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
272 ret);
273 }
274 }
275
Felipe Balbi2eb88012016-04-12 16:53:39 +0300276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi8897a762016-09-22 10:56:08 +0300280 /*
281 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
282 * not relying on XferNotReady, we can make use of a special "No
283 * Response Update Transfer" command where we should clear both CmdAct
284 * and CmdIOC bits.
285 *
286 * With this, we don't need to wait for command completion and can
287 * straight away issue further commands to the endpoint.
288 *
289 * NOTICE: We're making an assumption that control endpoints will never
290 * make use of Update Transfer command. This is a safe assumption
291 * because we can never have more than one request at a time with
292 * Control Endpoints. If anybody changes that assumption, this chunk
293 * needs to be updated accordingly.
294 */
295 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
296 !usb_endpoint_xfer_isoc(desc))
297 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
298 else
299 cmd |= DWC3_DEPCMD_CMDACT;
300
301 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300303 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300305 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000306
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307 switch (cmd_status) {
308 case 0:
309 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 ret = -EINVAL;
313 break;
314 case DEPEVT_TRANSFER_BUS_EXPIRY:
315 /*
316 * SW issues START TRANSFER command to
317 * isochronous ep with future frame interval. If
318 * future interval time has already passed when
319 * core receives the command, it will respond
320 * with an error status of 'Bus Expiry'.
321 *
322 * Instead of always returning -EINVAL, let's
323 * give a hint to the gadget driver that this is
324 * the case by returning -EAGAIN.
325 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000326 ret = -EAGAIN;
327 break;
328 default:
329 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
330 }
331
Felipe Balbic0ca3242016-04-04 09:11:51 +0300332 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300335
Felipe Balbif6bb2252016-05-23 13:53:34 +0300336 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300338 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300339 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300340
Felipe Balbi0933df12016-05-23 14:02:33 +0300341 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
342
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300343 if (unlikely(susphy)) {
344 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
345 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
346 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
347 }
348
Felipe Balbic0ca3242016-04-04 09:11:51 +0300349 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300350}
351
John Youn50c763f2016-05-31 17:49:56 -0700352static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
353{
354 struct dwc3 *dwc = dep->dwc;
355 struct dwc3_gadget_ep_cmd_params params;
356 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
357
358 /*
359 * As of core revision 2.60a the recommended programming model
360 * is to set the ClearPendIN bit when issuing a Clear Stall EP
361 * command for IN endpoints. This is to prevent an issue where
362 * some (non-compliant) hosts may not send ACK TPs for pending
363 * IN transfers due to a mishandled error condition. Synopsys
364 * STAR 9000614252.
365 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800366 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
367 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700368 cmd |= DWC3_DEPCMD_CLEARPENDIN;
369
370 memset(&params, 0, sizeof(params));
371
Felipe Balbi2cd47182016-04-12 16:42:43 +0300372 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700373}
374
Felipe Balbi72246da2011-08-19 18:10:58 +0300375static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200376 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300377{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300378 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
380 return dep->trb_pool_dma + offset;
381}
382
383static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
384{
385 struct dwc3 *dwc = dep->dwc;
386
387 if (dep->trb_pool)
388 return 0;
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390 dep->trb_pool = dma_alloc_coherent(dwc->dev,
391 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
392 &dep->trb_pool_dma, GFP_KERNEL);
393 if (!dep->trb_pool) {
394 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
395 dep->name);
396 return -ENOMEM;
397 }
398
399 return 0;
400}
401
402static void dwc3_free_trb_pool(struct dwc3_ep *dep)
403{
404 struct dwc3 *dwc = dep->dwc;
405
406 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 dep->trb_pool, dep->trb_pool_dma);
408
409 dep->trb_pool = NULL;
410 dep->trb_pool_dma = 0;
411}
412
John Younc4509602016-02-16 20:10:53 -0800413static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
414
415/**
416 * dwc3_gadget_start_config - Configure EP resources
417 * @dwc: pointer to our controller context structure
418 * @dep: endpoint that is being enabled
419 *
420 * The assignment of transfer resources cannot perfectly follow the
421 * data book due to the fact that the controller driver does not have
422 * all knowledge of the configuration in advance. It is given this
423 * information piecemeal by the composite gadget framework after every
424 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
425 * programming model in this scenario can cause errors. For two
426 * reasons:
427 *
428 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
429 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
430 * multiple interfaces.
431 *
432 * 2) The databook does not mention doing more DEPXFERCFG for new
433 * endpoint on alt setting (8.1.6).
434 *
435 * The following simplified method is used instead:
436 *
437 * All hardware endpoints can be assigned a transfer resource and this
438 * setting will stay persistent until either a core reset or
439 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
440 * do DEPXFERCFG for every hardware endpoint as well. We are
441 * guaranteed that there are as many transfer resources as endpoints.
442 *
443 * This function is called for each endpoint when it is being enabled
444 * but is triggered only when called for EP0-out, which always happens
445 * first, and which should only happen in one of the above conditions.
446 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300447static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
448{
449 struct dwc3_gadget_ep_cmd_params params;
450 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800451 int i;
452 int ret;
453
454 if (dep->number)
455 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300456
457 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800458 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
Felipe Balbi2cd47182016-04-12 16:42:43 +0300460 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800461 if (ret)
462 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300463
John Younc4509602016-02-16 20:10:53 -0800464 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
465 struct dwc3_ep *dep = dwc->eps[i];
466
467 if (!dep)
468 continue;
469
470 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
471 if (ret)
472 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 }
474
475 return 0;
476}
477
478static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200479 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300481 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300482{
483 struct dwc3_gadget_ep_cmd_params params;
484
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300485 if (dev_WARN_ONCE(dwc->dev, modify && restore,
486 "Can't modify and restore\n"))
487 return -EINVAL;
488
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 memset(&params, 0x00, sizeof(params));
490
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300491 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900492 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
493
494 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800495 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300496 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300497 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900498 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (modify) {
501 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
502 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600503 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
504 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300505 } else {
506 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600507 }
508
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300509 if (usb_endpoint_xfer_control(desc))
510 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300511
512 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
513 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200515 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300516 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
517 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300518 dep->stream_capable = true;
519 }
520
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500521 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300522 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300523
524 /*
525 * We are doing 1:1 mapping for endpoints, meaning
526 * Physical Endpoints 2 maps to Logical Endpoint 2 and
527 * so on. We consider the direction bit as part of the physical
528 * endpoint number. So USB endpoint 0x81 is 0x03.
529 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
532 /*
533 * We must use the lower 16 TX FIFOs even though
534 * HW might have more
535 */
536 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300540 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300541 dep->interval = 1 << (desc->bInterval - 1);
542 }
543
Felipe Balbi2cd47182016-04-12 16:42:43 +0300544 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300545}
546
547static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
548{
549 struct dwc3_gadget_ep_cmd_params params;
550
551 memset(&params, 0x00, sizeof(params));
552
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300553 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300554
Felipe Balbi2cd47182016-04-12 16:42:43 +0300555 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
556 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300557}
558
559/**
560 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
561 * @dep: endpoint to be initialized
562 * @desc: USB Endpoint Descriptor
563 *
564 * Caller should take care of locking
565 */
566static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200567 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300568 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300569 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300570{
571 struct dwc3 *dwc = dep->dwc;
572 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300573 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300574
Felipe Balbi73815282015-01-27 13:48:14 -0600575 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300576
Felipe Balbi72246da2011-08-19 18:10:58 +0300577 if (!(dep->flags & DWC3_EP_ENABLED)) {
578 ret = dwc3_gadget_start_config(dwc, dep);
579 if (ret)
580 return ret;
581 }
582
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300583 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600584 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 if (ret)
586 return ret;
587
588 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200589 struct dwc3_trb *trb_st_hw;
590 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300591
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200592 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200593 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 dep->type = usb_endpoint_type(desc);
595 dep->flags |= DWC3_EP_ENABLED;
596
597 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
598 reg |= DWC3_DALEPENA_EP(dep->number);
599 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
600
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300601 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300602 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
John Youn0d257442016-05-19 17:26:08 -0700604 /* Initialize the TRB ring */
605 dep->trb_dequeue = 0;
606 dep->trb_enqueue = 0;
607 memset(dep->trb_pool, 0,
608 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
609
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300610 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 trb_st_hw = &dep->trb_pool[0];
612
Felipe Balbif6bafc62012-02-06 11:04:53 +0200613 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200614 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
615 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
616 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
617 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
619
Felipe Balbia97ea992016-09-29 16:28:56 +0300620 /*
621 * Issue StartTransfer here with no-op TRB so we can always rely on No
622 * Response Update Transfer command.
623 */
624 if (usb_endpoint_xfer_bulk(desc)) {
625 struct dwc3_gadget_ep_cmd_params params;
626 struct dwc3_trb *trb;
627 dma_addr_t trb_dma;
628 u32 cmd;
629
630 memset(&params, 0, sizeof(params));
631 trb = &dep->trb_pool[0];
632 trb_dma = dwc3_trb_dma_offset(dep, trb);
633
634 params.param0 = upper_32_bits(trb_dma);
635 params.param1 = lower_32_bits(trb_dma);
636
637 cmd = DWC3_DEPCMD_STARTTRANSFER;
638
639 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
640 if (ret < 0)
641 return ret;
642
643 dep->flags |= DWC3_EP_BUSY;
644
645 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
646 WARN_ON_ONCE(!dep->resource_index);
647 }
648
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 return 0;
650}
651
Paul Zimmermanb992e682012-04-27 14:17:35 +0300652static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200653static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300654{
655 struct dwc3_request *req;
656
Felipe Balbi0e146022016-06-21 10:32:02 +0300657 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300658
Felipe Balbi0e146022016-06-21 10:32:02 +0300659 /* - giveback all requests to gadget driver */
660 while (!list_empty(&dep->started_list)) {
661 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200662
Felipe Balbi0e146022016-06-21 10:32:02 +0300663 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200664 }
665
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200666 while (!list_empty(&dep->pending_list)) {
667 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300668
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200669 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300670 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300671}
672
673/**
674 * __dwc3_gadget_ep_disable - Disables a HW endpoint
675 * @dep: the endpoint to disable
676 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200677 * This function also removes requests which are currently processed ny the
678 * hardware and those which are not yet scheduled.
679 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300680 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300681static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
682{
683 struct dwc3 *dwc = dep->dwc;
684 u32 reg;
685
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500686 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
687
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200688 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300689
Felipe Balbi687ef982014-04-16 10:30:33 -0500690 /* make sure HW endpoint isn't stalled */
691 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500692 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500693
Felipe Balbi72246da2011-08-19 18:10:58 +0300694 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
695 reg &= ~DWC3_DALEPENA_EP(dep->number);
696 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
697
Felipe Balbi879631a2011-09-30 10:58:47 +0300698 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200699 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200700 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300701 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300702 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300703
704 return 0;
705}
706
707/* -------------------------------------------------------------------------- */
708
709static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
710 const struct usb_endpoint_descriptor *desc)
711{
712 return -EINVAL;
713}
714
715static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
716{
717 return -EINVAL;
718}
719
720/* -------------------------------------------------------------------------- */
721
722static int dwc3_gadget_ep_enable(struct usb_ep *ep,
723 const struct usb_endpoint_descriptor *desc)
724{
725 struct dwc3_ep *dep;
726 struct dwc3 *dwc;
727 unsigned long flags;
728 int ret;
729
730 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
731 pr_debug("dwc3: invalid parameters\n");
732 return -EINVAL;
733 }
734
735 if (!desc->wMaxPacketSize) {
736 pr_debug("dwc3: missing wMaxPacketSize\n");
737 return -EINVAL;
738 }
739
740 dep = to_dwc3_ep(ep);
741 dwc = dep->dwc;
742
Felipe Balbi95ca9612015-12-10 13:08:20 -0600743 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
744 "%s is already enabled\n",
745 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300746 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300747
Felipe Balbi72246da2011-08-19 18:10:58 +0300748 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600749 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300750 spin_unlock_irqrestore(&dwc->lock, flags);
751
752 return ret;
753}
754
755static int dwc3_gadget_ep_disable(struct usb_ep *ep)
756{
757 struct dwc3_ep *dep;
758 struct dwc3 *dwc;
759 unsigned long flags;
760 int ret;
761
762 if (!ep) {
763 pr_debug("dwc3: invalid parameters\n");
764 return -EINVAL;
765 }
766
767 dep = to_dwc3_ep(ep);
768 dwc = dep->dwc;
769
Felipe Balbi95ca9612015-12-10 13:08:20 -0600770 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
771 "%s is already disabled\n",
772 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300773 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 spin_lock_irqsave(&dwc->lock, flags);
776 ret = __dwc3_gadget_ep_disable(dep);
777 spin_unlock_irqrestore(&dwc->lock, flags);
778
779 return ret;
780}
781
782static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
783 gfp_t gfp_flags)
784{
785 struct dwc3_request *req;
786 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300787
788 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900789 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300790 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300791
792 req->epnum = dep->number;
793 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300794
Felipe Balbi68d34c82016-05-30 13:34:58 +0300795 dep->allocated_requests++;
796
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500797 trace_dwc3_alloc_request(req);
798
Felipe Balbi72246da2011-08-19 18:10:58 +0300799 return &req->request;
800}
801
802static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
803 struct usb_request *request)
804{
805 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300806 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300807
Felipe Balbi68d34c82016-05-30 13:34:58 +0300808 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500809 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300810 kfree(req);
811}
812
Felipe Balbi2c78c022016-08-12 13:13:10 +0300813static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
814
Felipe Balbic71fc372011-11-22 11:37:34 +0200815/**
816 * dwc3_prepare_one_trb - setup one TRB from one request
817 * @dep: endpoint for which this request is prepared
818 * @req: dwc3_request pointer
819 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200820static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200821 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300822 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200823{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200824 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300825 struct dwc3 *dwc = dep->dwc;
826 struct usb_gadget *gadget = &dwc->gadget;
827 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200828
Felipe Balbi4faf7552016-04-05 13:14:31 +0300829 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200830
Felipe Balbieeb720f2011-11-28 12:46:59 +0200831 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200832 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200833 req->trb = trb;
834 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300835 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200836 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200837
Felipe Balbief966b92016-04-05 13:09:51 +0300838 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530839
Felipe Balbif6bafc62012-02-06 11:04:53 +0200840 trb->size = DWC3_TRB_SIZE_LENGTH(length);
841 trb->bpl = lower_32_bits(dma);
842 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200843
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200844 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200845 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200846 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200847 break;
848
849 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300850 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530851 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300852
853 if (speed == USB_SPEED_HIGH) {
854 struct usb_ep *ep = &dep->endpoint;
855 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
856 }
857 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530858 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300859 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200860
861 /* always enable Interrupt on Missed ISOC */
862 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200863 break;
864
865 case USB_ENDPOINT_XFER_BULK:
866 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200867 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200868 break;
869 default:
870 /*
871 * This is only possible with faulty memory because we
872 * checked it already :)
873 */
874 BUG();
875 }
876
Felipe Balbica4d44e2016-03-10 13:53:27 +0200877 /* always enable Continue on Short Packet */
Felipe Balbi58f29032016-10-06 17:10:39 +0300878 if (usb_endpoint_dir_out(dep->endpoint.desc))
879 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600880
Felipe Balbi2c78c022016-08-12 13:13:10 +0300881 if ((!req->request.no_interrupt && !chain) ||
882 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200883 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
884
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530885 if (chain)
886 trb->ctrl |= DWC3_TRB_CTRL_CHN;
887
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200888 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200889 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
890
891 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500892
893 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200894}
895
John Youn361572b2016-05-19 17:26:17 -0700896/**
897 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
898 * @dep: The endpoint with the TRB ring
899 * @index: The index of the current TRB in the ring
900 *
901 * Returns the TRB prior to the one pointed to by the index. If the
902 * index is 0, we will wrap backwards, skip the link TRB, and return
903 * the one just before that.
904 */
905static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
906{
Felipe Balbi45438a02016-08-11 12:26:59 +0300907 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700908
Felipe Balbi45438a02016-08-11 12:26:59 +0300909 if (!tmp)
910 tmp = DWC3_TRB_NUM - 1;
911
912 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700913}
914
Felipe Balbic4233572016-05-12 14:08:34 +0300915static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
916{
917 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700918 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300919
920 /*
921 * If enqueue & dequeue are equal than it is either full or empty.
922 *
923 * One way to know for sure is if the TRB right before us has HWO bit
924 * set or not. If it has, then we're definitely full and can't fit any
925 * more transfers in our ring.
926 */
927 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700928 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
929 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
930 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300931
932 return DWC3_TRB_NUM - 1;
933 }
934
John Youn9d7aba72016-08-26 18:43:01 -0700935 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700936 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700937
John Youn9d7aba72016-08-26 18:43:01 -0700938 if (dep->trb_dequeue < dep->trb_enqueue)
939 trbs_left--;
940
John Youn32db3d92016-05-19 17:26:12 -0700941 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300942}
943
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300944static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300945 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300946{
Felipe Balbi1f512112016-08-12 13:17:27 +0300947 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300948 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300949 unsigned int length;
950 dma_addr_t dma;
951 int i;
952
Felipe Balbi1f512112016-08-12 13:17:27 +0300953 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300954 unsigned chain = true;
955
956 length = sg_dma_len(s);
957 dma = sg_dma_address(s);
958
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300959 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300960 chain = false;
961
962 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300963 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300964
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300965 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300966 break;
967 }
968}
969
970static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300971 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300972{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300973 unsigned int length;
974 dma_addr_t dma;
975
976 dma = req->request.dma;
977 length = req->request.length;
978
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300979 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300980 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300981}
982
Felipe Balbi72246da2011-08-19 18:10:58 +0300983/*
984 * dwc3_prepare_trbs - setup TRBs from requests
985 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300986 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800987 * The function goes through the requests list and sets up TRBs for the
988 * transfers. The function returns once there are no more TRBs available or
989 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300990 */
Felipe Balbic4233572016-05-12 14:08:34 +0300991static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300992{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200993 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300994
995 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
996
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300997 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700998 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300999
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001000 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001001 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001002 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001003 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001004 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001005
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001006 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001007 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001008 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001009}
1010
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001011static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001012{
1013 struct dwc3_gadget_ep_cmd_params params;
1014 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001015 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001016 int ret;
1017 u32 cmd;
1018
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001019 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001020
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001021 dwc3_prepare_trbs(dep);
1022 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001023 if (!req) {
1024 dep->flags |= DWC3_EP_PENDING_REQUEST;
1025 return 0;
1026 }
1027
1028 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001029
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001030 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301031 params.param0 = upper_32_bits(req->trb_dma);
1032 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001033 cmd = DWC3_DEPCMD_STARTTRANSFER |
1034 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301035 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001036 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1037 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301038 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001039
Felipe Balbi2cd47182016-04-12 16:42:43 +03001040 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001041 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001042 /*
1043 * FIXME we need to iterate over the list of requests
1044 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001045 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001046 */
Felipe Balbi15b8d9332016-09-22 10:59:12 +03001047 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001048 return ret;
1049 }
1050
1051 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001052
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001053 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001054 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001055 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001056 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001057
Felipe Balbi72246da2011-08-19 18:10:58 +03001058 return 0;
1059}
1060
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301061static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1062 struct dwc3_ep *dep, u32 cur_uf)
1063{
1064 u32 uf;
1065
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001066 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001067 dwc3_trace(trace_dwc3_gadget,
1068 "ISOC ep %s run out for requests",
1069 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301070 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301071 return;
1072 }
1073
1074 /* 4 micro frames in the future */
1075 uf = cur_uf + dep->interval * 4;
1076
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001077 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301078}
1079
1080static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1081 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1082{
1083 u32 cur_uf, mask;
1084
1085 mask = ~(dep->interval - 1);
1086 cur_uf = event->parameters & mask;
1087
1088 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1089}
1090
Felipe Balbi72246da2011-08-19 18:10:58 +03001091static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1092{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001093 struct dwc3 *dwc = dep->dwc;
1094 int ret;
1095
Felipe Balbibb423982015-11-16 15:31:21 -06001096 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001097 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001098 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001099 &req->request, dep->endpoint.name);
1100 return -ESHUTDOWN;
1101 }
1102
1103 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1104 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001105 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001106 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001107 return -EINVAL;
1108 }
1109
Felipe Balbifc8bb912016-05-16 13:14:48 +03001110 pm_runtime_get(dwc->dev);
1111
Felipe Balbi72246da2011-08-19 18:10:58 +03001112 req->request.actual = 0;
1113 req->request.status = -EINPROGRESS;
1114 req->direction = dep->direction;
1115 req->epnum = dep->number;
1116
Felipe Balbife84f522015-09-01 09:01:38 -05001117 trace_dwc3_ep_queue(req);
1118
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001119 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1120 dep->direction);
1121 if (ret)
1122 return ret;
1123
Felipe Balbi1f512112016-08-12 13:17:27 +03001124 req->sg = req->request.sg;
1125 req->num_pending_sgs = req->request.num_mapped_sgs;
1126
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001127 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001128
Felipe Balbid889c232016-09-29 15:44:29 +03001129 /*
1130 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1131 * wait for a XferNotReady event so we will know what's the current
1132 * (micro-)frame number.
1133 *
1134 * Without this trick, we are very, very likely gonna get Bus Expiry
1135 * errors which will force us issue EndTransfer command.
1136 */
1137 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1138 if ((dep->flags & DWC3_EP_PENDING_REQUEST) &&
1139 list_empty(&dep->started_list)) {
Felipe Balbi08a36b52016-08-11 14:27:52 +03001140 dwc3_stop_active_transfer(dwc, dep->number, true);
1141 dep->flags = DWC3_EP_ENABLED;
1142 }
1143 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001144 }
1145
Felipe Balbi594e1212016-08-24 14:38:10 +03001146 if (!dwc3_calc_trbs_left(dep))
1147 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001148
Felipe Balbi08a36b52016-08-11 14:27:52 +03001149 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001150 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001151 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001152 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001153 dep->name);
1154 if (ret == -EBUSY)
1155 ret = 0;
1156
1157 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001158}
1159
Felipe Balbi04c03d12015-12-02 10:06:45 -06001160static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1161 struct usb_request *request)
1162{
1163 dwc3_gadget_ep_free_request(ep, request);
1164}
1165
1166static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1167{
1168 struct dwc3_request *req;
1169 struct usb_request *request;
1170 struct usb_ep *ep = &dep->endpoint;
1171
Felipe Balbi60cfb372016-05-24 13:45:17 +03001172 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001173 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1174 if (!request)
1175 return -ENOMEM;
1176
1177 request->length = 0;
1178 request->buf = dwc->zlp_buf;
1179 request->complete = __dwc3_gadget_ep_zlp_complete;
1180
1181 req = to_dwc3_request(request);
1182
1183 return __dwc3_gadget_ep_queue(dep, req);
1184}
1185
Felipe Balbi72246da2011-08-19 18:10:58 +03001186static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1187 gfp_t gfp_flags)
1188{
1189 struct dwc3_request *req = to_dwc3_request(request);
1190 struct dwc3_ep *dep = to_dwc3_ep(ep);
1191 struct dwc3 *dwc = dep->dwc;
1192
1193 unsigned long flags;
1194
1195 int ret;
1196
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001197 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001198 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001199
1200 /*
1201 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1202 * setting request->zero, instead of doing magic, we will just queue an
1203 * extra usb_request ourselves so that it gets handled the same way as
1204 * any other request.
1205 */
John Yound92618982015-12-22 12:23:20 -08001206 if (ret == 0 && request->zero && request->length &&
1207 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001208 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1209
Felipe Balbi72246da2011-08-19 18:10:58 +03001210 spin_unlock_irqrestore(&dwc->lock, flags);
1211
1212 return ret;
1213}
1214
1215static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1216 struct usb_request *request)
1217{
1218 struct dwc3_request *req = to_dwc3_request(request);
1219 struct dwc3_request *r = NULL;
1220
1221 struct dwc3_ep *dep = to_dwc3_ep(ep);
1222 struct dwc3 *dwc = dep->dwc;
1223
1224 unsigned long flags;
1225 int ret = 0;
1226
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001227 trace_dwc3_ep_dequeue(req);
1228
Felipe Balbi72246da2011-08-19 18:10:58 +03001229 spin_lock_irqsave(&dwc->lock, flags);
1230
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001231 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001232 if (r == req)
1233 break;
1234 }
1235
1236 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001237 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001238 if (r == req)
1239 break;
1240 }
1241 if (r == req) {
1242 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001243 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301244 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 }
1246 dev_err(dwc->dev, "request %p was not queued to %s\n",
1247 request, ep->name);
1248 ret = -EINVAL;
1249 goto out0;
1250 }
1251
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301252out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001253 /* giveback the request */
1254 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1255
1256out0:
1257 spin_unlock_irqrestore(&dwc->lock, flags);
1258
1259 return ret;
1260}
1261
Felipe Balbi7a608552014-09-24 14:19:52 -05001262int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001263{
1264 struct dwc3_gadget_ep_cmd_params params;
1265 struct dwc3 *dwc = dep->dwc;
1266 int ret;
1267
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001268 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1269 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1270 return -EINVAL;
1271 }
1272
Felipe Balbi72246da2011-08-19 18:10:58 +03001273 memset(&params, 0x00, sizeof(params));
1274
1275 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001276 struct dwc3_trb *trb;
1277
1278 unsigned transfer_in_flight;
1279 unsigned started;
1280
1281 if (dep->number > 1)
1282 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1283 else
1284 trb = &dwc->ep0_trb[dep->trb_enqueue];
1285
1286 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1287 started = !list_empty(&dep->started_list);
1288
1289 if (!protocol && ((dep->direction && transfer_in_flight) ||
1290 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001291 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001292 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001293 dep->name);
1294 return -EAGAIN;
1295 }
1296
Felipe Balbi2cd47182016-04-12 16:42:43 +03001297 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1298 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001299 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001300 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001301 dep->name);
1302 else
1303 dep->flags |= DWC3_EP_STALL;
1304 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001305
John Youn50c763f2016-05-31 17:49:56 -07001306 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001307 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001308 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001309 dep->name);
1310 else
Alan Sterna535d812013-11-01 12:05:12 -04001311 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001312 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001313
Felipe Balbi72246da2011-08-19 18:10:58 +03001314 return ret;
1315}
1316
1317static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1318{
1319 struct dwc3_ep *dep = to_dwc3_ep(ep);
1320 struct dwc3 *dwc = dep->dwc;
1321
1322 unsigned long flags;
1323
1324 int ret;
1325
1326 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001327 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001328 spin_unlock_irqrestore(&dwc->lock, flags);
1329
1330 return ret;
1331}
1332
1333static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1334{
1335 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001336 struct dwc3 *dwc = dep->dwc;
1337 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001338 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001339
Paul Zimmerman249a4562012-02-24 17:32:16 -08001340 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001341 dep->flags |= DWC3_EP_WEDGE;
1342
Pratyush Anand08f0d962012-06-25 22:40:43 +05301343 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001344 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301345 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001346 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001347 spin_unlock_irqrestore(&dwc->lock, flags);
1348
1349 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001350}
1351
1352/* -------------------------------------------------------------------------- */
1353
1354static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1355 .bLength = USB_DT_ENDPOINT_SIZE,
1356 .bDescriptorType = USB_DT_ENDPOINT,
1357 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1358};
1359
1360static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1361 .enable = dwc3_gadget_ep0_enable,
1362 .disable = dwc3_gadget_ep0_disable,
1363 .alloc_request = dwc3_gadget_ep_alloc_request,
1364 .free_request = dwc3_gadget_ep_free_request,
1365 .queue = dwc3_gadget_ep0_queue,
1366 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301367 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001368 .set_wedge = dwc3_gadget_ep_set_wedge,
1369};
1370
1371static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1372 .enable = dwc3_gadget_ep_enable,
1373 .disable = dwc3_gadget_ep_disable,
1374 .alloc_request = dwc3_gadget_ep_alloc_request,
1375 .free_request = dwc3_gadget_ep_free_request,
1376 .queue = dwc3_gadget_ep_queue,
1377 .dequeue = dwc3_gadget_ep_dequeue,
1378 .set_halt = dwc3_gadget_ep_set_halt,
1379 .set_wedge = dwc3_gadget_ep_set_wedge,
1380};
1381
1382/* -------------------------------------------------------------------------- */
1383
1384static int dwc3_gadget_get_frame(struct usb_gadget *g)
1385{
1386 struct dwc3 *dwc = gadget_to_dwc(g);
1387 u32 reg;
1388
1389 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1390 return DWC3_DSTS_SOFFN(reg);
1391}
1392
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001393static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001394{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001395 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001396
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001397 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001398 u32 reg;
1399
Felipe Balbi72246da2011-08-19 18:10:58 +03001400 u8 link_state;
1401 u8 speed;
1402
Felipe Balbi72246da2011-08-19 18:10:58 +03001403 /*
1404 * According to the Databook Remote wakeup request should
1405 * be issued only when the device is in early suspend state.
1406 *
1407 * We can check that via USB Link State bits in DSTS register.
1408 */
1409 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1410
1411 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001412 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1413 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001414 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001415 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001416 }
1417
1418 link_state = DWC3_DSTS_USBLNKST(reg);
1419
1420 switch (link_state) {
1421 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1422 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1423 break;
1424 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001425 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001426 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001427 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001428 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001429 }
1430
Felipe Balbi8598bde2012-01-02 18:55:57 +02001431 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1432 if (ret < 0) {
1433 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001434 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001435 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001436
Paul Zimmerman802fde92012-04-27 13:10:52 +03001437 /* Recent versions do this automatically */
1438 if (dwc->revision < DWC3_REVISION_194A) {
1439 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001440 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001441 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1442 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1443 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001444
Paul Zimmerman1d046792012-02-15 18:56:56 -08001445 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001446 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001447
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001448 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001449 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1450
1451 /* in HS, means ON */
1452 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1453 break;
1454 }
1455
1456 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1457 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001458 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001459 }
1460
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001461 return 0;
1462}
1463
1464static int dwc3_gadget_wakeup(struct usb_gadget *g)
1465{
1466 struct dwc3 *dwc = gadget_to_dwc(g);
1467 unsigned long flags;
1468 int ret;
1469
1470 spin_lock_irqsave(&dwc->lock, flags);
1471 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001472 spin_unlock_irqrestore(&dwc->lock, flags);
1473
1474 return ret;
1475}
1476
1477static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1478 int is_selfpowered)
1479{
1480 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001481 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001482
Paul Zimmerman249a4562012-02-24 17:32:16 -08001483 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001484 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001485 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001486
1487 return 0;
1488}
1489
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001490static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001491{
1492 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001493 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001494
Felipe Balbifc8bb912016-05-16 13:14:48 +03001495 if (pm_runtime_suspended(dwc->dev))
1496 return 0;
1497
Felipe Balbi72246da2011-08-19 18:10:58 +03001498 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001499 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001500 if (dwc->revision <= DWC3_REVISION_187A) {
1501 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1502 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1503 }
1504
1505 if (dwc->revision >= DWC3_REVISION_194A)
1506 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1507 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001508
1509 if (dwc->has_hibernation)
1510 reg |= DWC3_DCTL_KEEP_CONNECT;
1511
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001512 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001513 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001514 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001515
1516 if (dwc->has_hibernation && !suspend)
1517 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1518
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001519 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001520 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001521
1522 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1523
1524 do {
1525 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001526 reg &= DWC3_DSTS_DEVCTRLHLT;
1527 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001528
1529 if (!timeout)
1530 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001531
Felipe Balbi73815282015-01-27 13:48:14 -06001532 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001533 dwc->gadget_driver
1534 ? dwc->gadget_driver->function : "no-function",
1535 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301536
1537 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001538}
1539
1540static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1541{
1542 struct dwc3 *dwc = gadget_to_dwc(g);
1543 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301544 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001545
1546 is_on = !!is_on;
1547
1548 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001549 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001550 spin_unlock_irqrestore(&dwc->lock, flags);
1551
Pratyush Anand6f17f742012-07-02 10:21:55 +05301552 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001553}
1554
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001555static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1556{
1557 u32 reg;
1558
1559 /* Enable all but Start and End of Frame IRQs */
1560 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1561 DWC3_DEVTEN_EVNTOVERFLOWEN |
1562 DWC3_DEVTEN_CMDCMPLTEN |
1563 DWC3_DEVTEN_ERRTICERREN |
1564 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001565 DWC3_DEVTEN_CONNECTDONEEN |
1566 DWC3_DEVTEN_USBRSTEN |
1567 DWC3_DEVTEN_DISCONNEVTEN);
1568
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001569 if (dwc->revision < DWC3_REVISION_250A)
1570 reg |= DWC3_DEVTEN_ULSTCNGEN;
1571
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001572 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1573}
1574
1575static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1576{
1577 /* mask all interrupts */
1578 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1579}
1580
1581static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001582static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001583
Felipe Balbi4e994722016-05-13 14:09:59 +03001584/**
1585 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1586 * dwc: pointer to our context structure
1587 *
1588 * The following looks like complex but it's actually very simple. In order to
1589 * calculate the number of packets we can burst at once on OUT transfers, we're
1590 * gonna use RxFIFO size.
1591 *
1592 * To calculate RxFIFO size we need two numbers:
1593 * MDWIDTH = size, in bits, of the internal memory bus
1594 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1595 *
1596 * Given these two numbers, the formula is simple:
1597 *
1598 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1599 *
1600 * 24 bytes is for 3x SETUP packets
1601 * 16 bytes is a clock domain crossing tolerance
1602 *
1603 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1604 */
1605static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1606{
1607 u32 ram2_depth;
1608 u32 mdwidth;
1609 u32 nump;
1610 u32 reg;
1611
1612 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1613 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1614
1615 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1616 nump = min_t(u32, nump, 16);
1617
1618 /* update NumP */
1619 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1620 reg &= ~DWC3_DCFG_NUMP_MASK;
1621 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1622 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1623}
1624
Felipe Balbid7be2952016-05-04 15:49:37 +03001625static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001626{
Felipe Balbi72246da2011-08-19 18:10:58 +03001627 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001628 int ret = 0;
1629 u32 reg;
1630
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1632 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001633
1634 /**
1635 * WORKAROUND: DWC3 revision < 2.20a have an issue
1636 * which would cause metastability state on Run/Stop
1637 * bit if we try to force the IP to USB2-only mode.
1638 *
1639 * Because of that, we cannot configure the IP to any
1640 * speed other than the SuperSpeed
1641 *
1642 * Refers to:
1643 *
1644 * STAR#9000525659: Clock Domain Crossing on DCTL in
1645 * USB 2.0 Mode
1646 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001647 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001648 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001649 } else {
1650 switch (dwc->maximum_speed) {
1651 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001652 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001653 break;
1654 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001655 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001656 break;
1657 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001658 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001659 break;
John Youn75808622016-02-05 17:09:13 -08001660 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001661 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001662 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001663 default:
John Youn77966eb2016-02-19 17:31:01 -08001664 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1665 dwc->maximum_speed);
1666 /* fall through */
1667 case USB_SPEED_SUPER:
1668 reg |= DWC3_DCFG_SUPERSPEED;
1669 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001670 }
1671 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001672 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1673
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001674 /*
1675 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1676 * field instead of letting dwc3 itself calculate that automatically.
1677 *
1678 * This way, we maximize the chances that we'll be able to get several
1679 * bursts of data without going through any sort of endpoint throttling.
1680 */
1681 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1682 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1683 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1684
Felipe Balbi4e994722016-05-13 14:09:59 +03001685 dwc3_gadget_setup_nump(dwc);
1686
Felipe Balbi72246da2011-08-19 18:10:58 +03001687 /* Start with SuperSpeed Default */
1688 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1689
1690 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001691 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1692 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001693 if (ret) {
1694 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001695 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001696 }
1697
1698 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001699 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1700 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001701 if (ret) {
1702 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001703 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001704 }
1705
1706 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001707 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001708 dwc3_ep0_out_start(dwc);
1709
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001710 dwc3_gadget_enable_irq(dwc);
1711
Felipe Balbid7be2952016-05-04 15:49:37 +03001712 return 0;
1713
1714err1:
1715 __dwc3_gadget_ep_disable(dwc->eps[0]);
1716
1717err0:
1718 return ret;
1719}
1720
1721static int dwc3_gadget_start(struct usb_gadget *g,
1722 struct usb_gadget_driver *driver)
1723{
1724 struct dwc3 *dwc = gadget_to_dwc(g);
1725 unsigned long flags;
1726 int ret = 0;
1727 int irq;
1728
Roger Quadros9522def2016-06-10 14:48:38 +03001729 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001730 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1731 IRQF_SHARED, "dwc3", dwc->ev_buf);
1732 if (ret) {
1733 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1734 irq, ret);
1735 goto err0;
1736 }
1737
1738 spin_lock_irqsave(&dwc->lock, flags);
1739 if (dwc->gadget_driver) {
1740 dev_err(dwc->dev, "%s is already bound to %s\n",
1741 dwc->gadget.name,
1742 dwc->gadget_driver->driver.name);
1743 ret = -EBUSY;
1744 goto err1;
1745 }
1746
1747 dwc->gadget_driver = driver;
1748
Felipe Balbifc8bb912016-05-16 13:14:48 +03001749 if (pm_runtime_active(dwc->dev))
1750 __dwc3_gadget_start(dwc);
1751
Felipe Balbi72246da2011-08-19 18:10:58 +03001752 spin_unlock_irqrestore(&dwc->lock, flags);
1753
1754 return 0;
1755
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001756err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001758 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001759
1760err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001761 return ret;
1762}
1763
Felipe Balbid7be2952016-05-04 15:49:37 +03001764static void __dwc3_gadget_stop(struct dwc3 *dwc)
1765{
Baolin Wangda1410b2016-06-20 16:19:48 +08001766 if (pm_runtime_suspended(dwc->dev))
1767 return;
1768
Felipe Balbid7be2952016-05-04 15:49:37 +03001769 dwc3_gadget_disable_irq(dwc);
1770 __dwc3_gadget_ep_disable(dwc->eps[0]);
1771 __dwc3_gadget_ep_disable(dwc->eps[1]);
1772}
1773
Felipe Balbi22835b82014-10-17 12:05:12 -05001774static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001775{
1776 struct dwc3 *dwc = gadget_to_dwc(g);
1777 unsigned long flags;
1778
1779 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001780 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001781 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001782 spin_unlock_irqrestore(&dwc->lock, flags);
1783
Felipe Balbi3f308d12016-05-16 14:17:06 +03001784 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001785
Felipe Balbi72246da2011-08-19 18:10:58 +03001786 return 0;
1787}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001788
Felipe Balbi72246da2011-08-19 18:10:58 +03001789static const struct usb_gadget_ops dwc3_gadget_ops = {
1790 .get_frame = dwc3_gadget_get_frame,
1791 .wakeup = dwc3_gadget_wakeup,
1792 .set_selfpowered = dwc3_gadget_set_selfpowered,
1793 .pullup = dwc3_gadget_pullup,
1794 .udc_start = dwc3_gadget_start,
1795 .udc_stop = dwc3_gadget_stop,
1796};
1797
1798/* -------------------------------------------------------------------------- */
1799
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001800static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1801 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001802{
1803 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001804 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001805
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001806 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001807 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001808
Felipe Balbi72246da2011-08-19 18:10:58 +03001809 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001810 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001811 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001812
1813 dep->dwc = dwc;
1814 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001815 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001816 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001817 dwc->eps[epnum] = dep;
1818
1819 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1820 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001821
Felipe Balbi72246da2011-08-19 18:10:58 +03001822 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001823 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001824
Felipe Balbi73815282015-01-27 13:48:14 -06001825 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001826
Felipe Balbi72246da2011-08-19 18:10:58 +03001827 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001828 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301829 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001830 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1831 if (!epnum)
1832 dwc->gadget.ep0 = &dep->endpoint;
1833 } else {
1834 int ret;
1835
Robert Baldygae117e742013-12-13 12:23:38 +01001836 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001837 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001838 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1839 list_add_tail(&dep->endpoint.ep_list,
1840 &dwc->gadget.ep_list);
1841
1842 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001843 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001844 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001845 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001846
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001847 if (epnum == 0 || epnum == 1) {
1848 dep->endpoint.caps.type_control = true;
1849 } else {
1850 dep->endpoint.caps.type_iso = true;
1851 dep->endpoint.caps.type_bulk = true;
1852 dep->endpoint.caps.type_int = true;
1853 }
1854
1855 dep->endpoint.caps.dir_in = !!direction;
1856 dep->endpoint.caps.dir_out = !direction;
1857
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001858 INIT_LIST_HEAD(&dep->pending_list);
1859 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001860 }
1861
1862 return 0;
1863}
1864
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001865static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1866{
1867 int ret;
1868
1869 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1870
1871 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1872 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001873 dwc3_trace(trace_dwc3_gadget,
1874 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001875 return ret;
1876 }
1877
1878 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1879 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001880 dwc3_trace(trace_dwc3_gadget,
1881 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001882 return ret;
1883 }
1884
1885 return 0;
1886}
1887
Felipe Balbi72246da2011-08-19 18:10:58 +03001888static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1889{
1890 struct dwc3_ep *dep;
1891 u8 epnum;
1892
1893 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1894 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001895 if (!dep)
1896 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301897 /*
1898 * Physical endpoints 0 and 1 are special; they form the
1899 * bi-directional USB endpoint 0.
1900 *
1901 * For those two physical endpoints, we don't allocate a TRB
1902 * pool nor do we add them the endpoints list. Due to that, we
1903 * shouldn't do these two operations otherwise we would end up
1904 * with all sorts of bugs when removing dwc3.ko.
1905 */
1906 if (epnum != 0 && epnum != 1) {
1907 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001908 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301909 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001910
1911 kfree(dep);
1912 }
1913}
1914
Felipe Balbi72246da2011-08-19 18:10:58 +03001915/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001916
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301917static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1918 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001919 const struct dwc3_event_depevt *event, int status,
1920 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301921{
1922 unsigned int count;
1923 unsigned int s_pkt = 0;
1924 unsigned int trb_status;
1925
Felipe Balbidc55c672016-08-12 13:20:32 +03001926 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001927
1928 if (req->trb == trb)
1929 dep->queued_requests--;
1930
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001931 trace_dwc3_complete_trb(dep, trb);
1932
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001933 /*
1934 * If we're in the middle of series of chained TRBs and we
1935 * receive a short transfer along the way, DWC3 will skip
1936 * through all TRBs including the last TRB in the chain (the
1937 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1938 * bit and SW has to do it manually.
1939 *
1940 * We're going to do that here to avoid problems of HW trying
1941 * to use bogus TRBs for transfers.
1942 */
1943 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1944 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1945
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301946 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001947 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001948
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301949 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001950 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301951
1952 if (dep->direction) {
1953 if (count) {
1954 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1955 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001956 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001957 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301958 dep->name);
1959 /*
1960 * If missed isoc occurred and there is
1961 * no request queued then issue END
1962 * TRANSFER, so that core generates
1963 * next xfernotready and we will issue
1964 * a fresh START TRANSFER.
1965 * If there are still queued request
1966 * then wait, do not issue either END
1967 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001968 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301969 * giveback.If any future queued request
1970 * is successfully transferred then we
1971 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001972 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301973 */
1974 dep->flags |= DWC3_EP_MISSED_ISOC;
1975 } else {
1976 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1977 dep->name);
1978 status = -ECONNRESET;
1979 }
1980 } else {
1981 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1982 }
1983 } else {
1984 if (count && (event->status & DEPEVT_STATUS_SHORT))
1985 s_pkt = 1;
1986 }
1987
Felipe Balbi7c705df2016-08-10 12:35:30 +03001988 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301989 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001990
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301991 if ((event->status & DEPEVT_STATUS_IOC) &&
1992 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1993 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001994
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301995 return 0;
1996}
1997
Felipe Balbi72246da2011-08-19 18:10:58 +03001998static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1999 const struct dwc3_event_depevt *event, int status)
2000{
Felipe Balbi31162af2016-08-11 14:38:37 +03002001 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002002 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002003 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302004 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002005
Felipe Balbi31162af2016-08-11 14:38:37 +03002006 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002007 unsigned length;
2008 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002009 int chain;
2010
Felipe Balbi1f512112016-08-12 13:17:27 +03002011 length = req->request.length;
2012 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002013 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002014 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002015 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002016 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002017 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002018
Felipe Balbi1f512112016-08-12 13:17:27 +03002019 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002020 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002021
Felipe Balbi1f512112016-08-12 13:17:27 +03002022 req->sg = sg_next(s);
2023 req->num_pending_sgs--;
2024
Felipe Balbi31162af2016-08-11 14:38:37 +03002025 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2026 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002027 if (ret)
2028 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002029 }
2030 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002031 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002032 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002033 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002034 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002035
Felipe Balbic7de5732016-07-29 03:17:58 +03002036 /*
2037 * We assume here we will always receive the entire data block
2038 * which we should receive. Meaning, if we program RX to
2039 * receive 4K but we receive only 2K, we assume that's all we
2040 * should receive and we simply bounce the request back to the
2041 * gadget driver for further processing.
2042 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002043 actual = length - req->request.actual;
2044 req->request.actual = actual;
2045
2046 if (ret && chain && (actual < length) && req->num_pending_sgs)
2047 return __dwc3_gadget_kick_transfer(dep, 0);
2048
Ville Syrjäläd115d702015-08-31 19:48:28 +03002049 dwc3_gadget_giveback(dep, req, status);
2050
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002051 if (ret) {
2052 if ((event->status & DEPEVT_STATUS_IOC) &&
2053 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2054 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002055 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002056 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002057 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002058
Felipe Balbi4cb42212016-05-18 12:37:21 +03002059 /*
2060 * Our endpoint might get disabled by another thread during
2061 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2062 * early on so DWC3_EP_BUSY flag gets cleared
2063 */
2064 if (!dep->endpoint.desc)
2065 return 1;
2066
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302067 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002068 list_empty(&dep->started_list)) {
2069 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302070 /*
2071 * If there is no entry in request list then do
2072 * not issue END TRANSFER now. Just set PENDING
2073 * flag, so that END TRANSFER is issued when an
2074 * entry is added into request list.
2075 */
2076 dep->flags = DWC3_EP_PENDING_REQUEST;
2077 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002078 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302079 dep->flags = DWC3_EP_ENABLED;
2080 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302081 return 1;
2082 }
2083
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002084 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2085 return 0;
2086
Felipe Balbi72246da2011-08-19 18:10:58 +03002087 return 1;
2088}
2089
2090static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002091 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002092{
2093 unsigned status = 0;
2094 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002095 u32 is_xfer_complete;
2096
2097 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002098
2099 if (event->status & DEPEVT_STATUS_BUSERR)
2100 status = -ECONNRESET;
2101
Paul Zimmerman1d046792012-02-15 18:56:56 -08002102 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002103 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002104 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002105 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002106
2107 /*
2108 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2109 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2110 */
2111 if (dwc->revision < DWC3_REVISION_183A) {
2112 u32 reg;
2113 int i;
2114
2115 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002116 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002117
2118 if (!(dep->flags & DWC3_EP_ENABLED))
2119 continue;
2120
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002121 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002122 return;
2123 }
2124
2125 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2126 reg |= dwc->u1u2;
2127 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2128
2129 dwc->u1u2 = 0;
2130 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002131
Felipe Balbi4cb42212016-05-18 12:37:21 +03002132 /*
2133 * Our endpoint might get disabled by another thread during
2134 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2135 * early on so DWC3_EP_BUSY flag gets cleared
2136 */
2137 if (!dep->endpoint.desc)
2138 return;
2139
Felipe Balbie6e709b2015-09-28 15:16:56 -05002140 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002141 int ret;
2142
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002143 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002144 if (!ret || ret == -EBUSY)
2145 return;
2146 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002147}
2148
Felipe Balbi72246da2011-08-19 18:10:58 +03002149static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2150 const struct dwc3_event_depevt *event)
2151{
2152 struct dwc3_ep *dep;
2153 u8 epnum = event->endpoint_number;
2154
2155 dep = dwc->eps[epnum];
2156
Felipe Balbi3336abb2012-06-06 09:19:35 +03002157 if (!(dep->flags & DWC3_EP_ENABLED))
2158 return;
2159
Felipe Balbi72246da2011-08-19 18:10:58 +03002160 if (epnum == 0 || epnum == 1) {
2161 dwc3_ep0_interrupt(dwc, event);
2162 return;
2163 }
2164
2165 switch (event->endpoint_event) {
2166 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002167 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002168
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002169 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002170 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002171 return;
2172 }
2173
Jingoo Han029d97f2014-07-04 15:00:51 +09002174 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002175 break;
2176 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002177 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002178 break;
2179 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002180 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002181 dwc3_gadget_start_isoc(dwc, dep, event);
2182 } else {
2183 int ret;
2184
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002185 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002186 if (!ret || ret == -EBUSY)
2187 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002188 }
2189
2190 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002191 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002192 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002193 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2194 dep->name);
2195 return;
2196 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002197 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002198 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002199 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002200 break;
2201 }
2202}
2203
2204static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2205{
2206 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2207 spin_unlock(&dwc->lock);
2208 dwc->gadget_driver->disconnect(&dwc->gadget);
2209 spin_lock(&dwc->lock);
2210 }
2211}
2212
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002213static void dwc3_suspend_gadget(struct dwc3 *dwc)
2214{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002215 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002216 spin_unlock(&dwc->lock);
2217 dwc->gadget_driver->suspend(&dwc->gadget);
2218 spin_lock(&dwc->lock);
2219 }
2220}
2221
2222static void dwc3_resume_gadget(struct dwc3 *dwc)
2223{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002224 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002225 spin_unlock(&dwc->lock);
2226 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002227 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002228 }
2229}
2230
2231static void dwc3_reset_gadget(struct dwc3 *dwc)
2232{
2233 if (!dwc->gadget_driver)
2234 return;
2235
2236 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2237 spin_unlock(&dwc->lock);
2238 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002239 spin_lock(&dwc->lock);
2240 }
2241}
2242
Paul Zimmermanb992e682012-04-27 14:17:35 +03002243static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002244{
2245 struct dwc3_ep *dep;
2246 struct dwc3_gadget_ep_cmd_params params;
2247 u32 cmd;
2248 int ret;
2249
2250 dep = dwc->eps[epnum];
2251
Felipe Balbib4996a82012-06-06 12:04:13 +03002252 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302253 return;
2254
Pratyush Anand57911502012-07-06 15:19:10 +05302255 /*
2256 * NOTICE: We are violating what the Databook says about the
2257 * EndTransfer command. Ideally we would _always_ wait for the
2258 * EndTransfer Command Completion IRQ, but that's causing too
2259 * much trouble synchronizing between us and gadget driver.
2260 *
2261 * We have discussed this with the IP Provider and it was
2262 * suggested to giveback all requests here, but give HW some
2263 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002264 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302265 *
2266 * Note also that a similar handling was tested by Synopsys
2267 * (thanks a lot Paul) and nothing bad has come out of it.
2268 * In short, what we're doing is:
2269 *
2270 * - Issue EndTransfer WITH CMDIOC bit set
2271 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002272 *
2273 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2274 * supports a mode to work around the above limitation. The
2275 * software can poll the CMDACT bit in the DEPCMD register
2276 * after issuing a EndTransfer command. This mode is enabled
2277 * by writing GUCTL2[14]. This polling is already done in the
2278 * dwc3_send_gadget_ep_cmd() function so if the mode is
2279 * enabled, the EndTransfer command will have completed upon
2280 * returning from this function and we don't need to delay for
2281 * 100us.
2282 *
2283 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302284 */
2285
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302286 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002287 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2288 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002289 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302290 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002291 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302292 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002293 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002294 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002295
2296 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2297 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002298}
2299
2300static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2301{
2302 u32 epnum;
2303
2304 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2305 struct dwc3_ep *dep;
2306
2307 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002308 if (!dep)
2309 continue;
2310
Felipe Balbi72246da2011-08-19 18:10:58 +03002311 if (!(dep->flags & DWC3_EP_ENABLED))
2312 continue;
2313
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002314 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002315 }
2316}
2317
2318static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2319{
2320 u32 epnum;
2321
2322 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2323 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002324 int ret;
2325
2326 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002327 if (!dep)
2328 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002329
2330 if (!(dep->flags & DWC3_EP_STALL))
2331 continue;
2332
2333 dep->flags &= ~DWC3_EP_STALL;
2334
John Youn50c763f2016-05-31 17:49:56 -07002335 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002336 WARN_ON_ONCE(ret);
2337 }
2338}
2339
2340static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2341{
Felipe Balbic4430a22012-05-24 10:30:01 +03002342 int reg;
2343
Felipe Balbi72246da2011-08-19 18:10:58 +03002344 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2345 reg &= ~DWC3_DCTL_INITU1ENA;
2346 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2347
2348 reg &= ~DWC3_DCTL_INITU2ENA;
2349 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002350
Felipe Balbi72246da2011-08-19 18:10:58 +03002351 dwc3_disconnect_gadget(dwc);
2352
2353 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002354 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002355 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002356
2357 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002358}
2359
Felipe Balbi72246da2011-08-19 18:10:58 +03002360static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2361{
2362 u32 reg;
2363
Felipe Balbifc8bb912016-05-16 13:14:48 +03002364 dwc->connected = true;
2365
Felipe Balbidf62df52011-10-14 15:11:49 +03002366 /*
2367 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2368 * would cause a missing Disconnect Event if there's a
2369 * pending Setup Packet in the FIFO.
2370 *
2371 * There's no suggested workaround on the official Bug
2372 * report, which states that "unless the driver/application
2373 * is doing any special handling of a disconnect event,
2374 * there is no functional issue".
2375 *
2376 * Unfortunately, it turns out that we _do_ some special
2377 * handling of a disconnect event, namely complete all
2378 * pending transfers, notify gadget driver of the
2379 * disconnection, and so on.
2380 *
2381 * Our suggested workaround is to follow the Disconnect
2382 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002383 * flag. Such flag gets set whenever we have a SETUP_PENDING
2384 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002385 * same endpoint.
2386 *
2387 * Refers to:
2388 *
2389 * STAR#9000466709: RTL: Device : Disconnect event not
2390 * generated if setup packet pending in FIFO
2391 */
2392 if (dwc->revision < DWC3_REVISION_188A) {
2393 if (dwc->setup_packet_pending)
2394 dwc3_gadget_disconnect_interrupt(dwc);
2395 }
2396
Felipe Balbi8e744752014-11-06 14:27:53 +08002397 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002398
2399 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2400 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2401 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002402 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002403
2404 dwc3_stop_active_transfers(dwc);
2405 dwc3_clear_stall_all_ep(dwc);
2406
2407 /* Reset device address to zero */
2408 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2409 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2410 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002411}
2412
2413static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2414{
2415 u32 reg;
2416 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2417
2418 /*
2419 * We change the clock only at SS but I dunno why I would want to do
2420 * this. Maybe it becomes part of the power saving plan.
2421 */
2422
John Younee5cd412016-02-05 17:08:45 -08002423 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2424 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002425 return;
2426
2427 /*
2428 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2429 * each time on Connect Done.
2430 */
2431 if (!usb30_clock)
2432 return;
2433
2434 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2435 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2436 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2437}
2438
Felipe Balbi72246da2011-08-19 18:10:58 +03002439static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2440{
Felipe Balbi72246da2011-08-19 18:10:58 +03002441 struct dwc3_ep *dep;
2442 int ret;
2443 u32 reg;
2444 u8 speed;
2445
Felipe Balbi72246da2011-08-19 18:10:58 +03002446 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2447 speed = reg & DWC3_DSTS_CONNECTSPD;
2448 dwc->speed = speed;
2449
2450 dwc3_update_ram_clk_sel(dwc, speed);
2451
2452 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002453 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002454 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2455 dwc->gadget.ep0->maxpacket = 512;
2456 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2457 break;
John Youn2da9ad72016-05-20 16:34:26 -07002458 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002459 /*
2460 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2461 * would cause a missing USB3 Reset event.
2462 *
2463 * In such situations, we should force a USB3 Reset
2464 * event by calling our dwc3_gadget_reset_interrupt()
2465 * routine.
2466 *
2467 * Refers to:
2468 *
2469 * STAR#9000483510: RTL: SS : USB3 reset event may
2470 * not be generated always when the link enters poll
2471 */
2472 if (dwc->revision < DWC3_REVISION_190A)
2473 dwc3_gadget_reset_interrupt(dwc);
2474
Felipe Balbi72246da2011-08-19 18:10:58 +03002475 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2476 dwc->gadget.ep0->maxpacket = 512;
2477 dwc->gadget.speed = USB_SPEED_SUPER;
2478 break;
John Youn2da9ad72016-05-20 16:34:26 -07002479 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002480 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2481 dwc->gadget.ep0->maxpacket = 64;
2482 dwc->gadget.speed = USB_SPEED_HIGH;
2483 break;
John Youn2da9ad72016-05-20 16:34:26 -07002484 case DWC3_DSTS_FULLSPEED2:
2485 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002486 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2487 dwc->gadget.ep0->maxpacket = 64;
2488 dwc->gadget.speed = USB_SPEED_FULL;
2489 break;
John Youn2da9ad72016-05-20 16:34:26 -07002490 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2492 dwc->gadget.ep0->maxpacket = 8;
2493 dwc->gadget.speed = USB_SPEED_LOW;
2494 break;
2495 }
2496
Pratyush Anand2b758352013-01-14 15:59:31 +05302497 /* Enable USB2 LPM Capability */
2498
John Younee5cd412016-02-05 17:08:45 -08002499 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002500 (speed != DWC3_DSTS_SUPERSPEED) &&
2501 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302502 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2503 reg |= DWC3_DCFG_LPM_CAP;
2504 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2505
2506 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2507 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2508
Huang Rui460d0982014-10-31 11:11:18 +08002509 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302510
Huang Rui80caf7d2014-10-28 19:54:26 +08002511 /*
2512 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2513 * DCFG.LPMCap is set, core responses with an ACK and the
2514 * BESL value in the LPM token is less than or equal to LPM
2515 * NYET threshold.
2516 */
2517 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2518 && dwc->has_lpm_erratum,
2519 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2520
2521 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2522 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2523
Pratyush Anand2b758352013-01-14 15:59:31 +05302524 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002525 } else {
2526 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2527 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2528 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302529 }
2530
Felipe Balbi72246da2011-08-19 18:10:58 +03002531 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002532 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2533 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002534 if (ret) {
2535 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2536 return;
2537 }
2538
2539 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002540 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2541 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002542 if (ret) {
2543 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2544 return;
2545 }
2546
2547 /*
2548 * Configure PHY via GUSB3PIPECTLn if required.
2549 *
2550 * Update GTXFIFOSIZn
2551 *
2552 * In both cases reset values should be sufficient.
2553 */
2554}
2555
2556static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2557{
Felipe Balbi72246da2011-08-19 18:10:58 +03002558 /*
2559 * TODO take core out of low power mode when that's
2560 * implemented.
2561 */
2562
Jiebing Liad14d4e2014-12-11 13:26:29 +08002563 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2564 spin_unlock(&dwc->lock);
2565 dwc->gadget_driver->resume(&dwc->gadget);
2566 spin_lock(&dwc->lock);
2567 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002568}
2569
2570static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2571 unsigned int evtinfo)
2572{
Felipe Balbifae2b902011-10-14 13:00:30 +03002573 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002574 unsigned int pwropt;
2575
2576 /*
2577 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2578 * Hibernation mode enabled which would show up when device detects
2579 * host-initiated U3 exit.
2580 *
2581 * In that case, device will generate a Link State Change Interrupt
2582 * from U3 to RESUME which is only necessary if Hibernation is
2583 * configured in.
2584 *
2585 * There are no functional changes due to such spurious event and we
2586 * just need to ignore it.
2587 *
2588 * Refers to:
2589 *
2590 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2591 * operational mode
2592 */
2593 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2594 if ((dwc->revision < DWC3_REVISION_250A) &&
2595 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2596 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2597 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002598 dwc3_trace(trace_dwc3_gadget,
2599 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002600 return;
2601 }
2602 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002603
2604 /*
2605 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2606 * on the link partner, the USB session might do multiple entry/exit
2607 * of low power states before a transfer takes place.
2608 *
2609 * Due to this problem, we might experience lower throughput. The
2610 * suggested workaround is to disable DCTL[12:9] bits if we're
2611 * transitioning from U1/U2 to U0 and enable those bits again
2612 * after a transfer completes and there are no pending transfers
2613 * on any of the enabled endpoints.
2614 *
2615 * This is the first half of that workaround.
2616 *
2617 * Refers to:
2618 *
2619 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2620 * core send LGO_Ux entering U0
2621 */
2622 if (dwc->revision < DWC3_REVISION_183A) {
2623 if (next == DWC3_LINK_STATE_U0) {
2624 u32 u1u2;
2625 u32 reg;
2626
2627 switch (dwc->link_state) {
2628 case DWC3_LINK_STATE_U1:
2629 case DWC3_LINK_STATE_U2:
2630 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2631 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2632 | DWC3_DCTL_ACCEPTU2ENA
2633 | DWC3_DCTL_INITU1ENA
2634 | DWC3_DCTL_ACCEPTU1ENA);
2635
2636 if (!dwc->u1u2)
2637 dwc->u1u2 = reg & u1u2;
2638
2639 reg &= ~u1u2;
2640
2641 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2642 break;
2643 default:
2644 /* do nothing */
2645 break;
2646 }
2647 }
2648 }
2649
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002650 switch (next) {
2651 case DWC3_LINK_STATE_U1:
2652 if (dwc->speed == USB_SPEED_SUPER)
2653 dwc3_suspend_gadget(dwc);
2654 break;
2655 case DWC3_LINK_STATE_U2:
2656 case DWC3_LINK_STATE_U3:
2657 dwc3_suspend_gadget(dwc);
2658 break;
2659 case DWC3_LINK_STATE_RESUME:
2660 dwc3_resume_gadget(dwc);
2661 break;
2662 default:
2663 /* do nothing */
2664 break;
2665 }
2666
Felipe Balbie57ebc12014-04-22 13:20:12 -05002667 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002668}
2669
Baolin Wang72704f82016-05-16 16:43:53 +08002670static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2671 unsigned int evtinfo)
2672{
2673 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2674
2675 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2676 dwc3_suspend_gadget(dwc);
2677
2678 dwc->link_state = next;
2679}
2680
Felipe Balbie1dadd32014-02-25 14:47:54 -06002681static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2682 unsigned int evtinfo)
2683{
2684 unsigned int is_ss = evtinfo & BIT(4);
2685
2686 /**
2687 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2688 * have a known issue which can cause USB CV TD.9.23 to fail
2689 * randomly.
2690 *
2691 * Because of this issue, core could generate bogus hibernation
2692 * events which SW needs to ignore.
2693 *
2694 * Refers to:
2695 *
2696 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2697 * Device Fallback from SuperSpeed
2698 */
2699 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2700 return;
2701
2702 /* enter hibernation here */
2703}
2704
Felipe Balbi72246da2011-08-19 18:10:58 +03002705static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2706 const struct dwc3_event_devt *event)
2707{
2708 switch (event->type) {
2709 case DWC3_DEVICE_EVENT_DISCONNECT:
2710 dwc3_gadget_disconnect_interrupt(dwc);
2711 break;
2712 case DWC3_DEVICE_EVENT_RESET:
2713 dwc3_gadget_reset_interrupt(dwc);
2714 break;
2715 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2716 dwc3_gadget_conndone_interrupt(dwc);
2717 break;
2718 case DWC3_DEVICE_EVENT_WAKEUP:
2719 dwc3_gadget_wakeup_interrupt(dwc);
2720 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002721 case DWC3_DEVICE_EVENT_HIBER_REQ:
2722 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2723 "unexpected hibernation event\n"))
2724 break;
2725
2726 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2727 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002728 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2729 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2730 break;
2731 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002732 /* It changed to be suspend event for version 2.30a and above */
2733 if (dwc->revision < DWC3_REVISION_230A) {
2734 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2735 } else {
2736 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2737
2738 /*
2739 * Ignore suspend event until the gadget enters into
2740 * USB_STATE_CONFIGURED state.
2741 */
2742 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2743 dwc3_gadget_suspend_interrupt(dwc,
2744 event->event_info);
2745 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002746 break;
2747 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002748 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002749 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002750 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002751 break;
2752 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002753 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002754 }
2755}
2756
2757static void dwc3_process_event_entry(struct dwc3 *dwc,
2758 const union dwc3_event *event)
2759{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002760 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002761
Felipe Balbi72246da2011-08-19 18:10:58 +03002762 /* Endpoint IRQ, handle it and return early */
2763 if (event->type.is_devspec == 0) {
2764 /* depevt */
2765 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2766 }
2767
2768 switch (event->type.type) {
2769 case DWC3_EVENT_TYPE_DEV:
2770 dwc3_gadget_interrupt(dwc, &event->devt);
2771 break;
2772 /* REVISIT what to do with Carkit and I2C events ? */
2773 default:
2774 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2775 }
2776}
2777
Felipe Balbidea520a2016-03-30 09:39:34 +03002778static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002779{
Felipe Balbidea520a2016-03-30 09:39:34 +03002780 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002781 irqreturn_t ret = IRQ_NONE;
2782 int left;
2783 u32 reg;
2784
Felipe Balbif42f2442013-06-12 21:25:08 +03002785 left = evt->count;
2786
2787 if (!(evt->flags & DWC3_EVENT_PENDING))
2788 return IRQ_NONE;
2789
2790 while (left > 0) {
2791 union dwc3_event event;
2792
2793 event.raw = *(u32 *) (evt->buf + evt->lpos);
2794
2795 dwc3_process_event_entry(dwc, &event);
2796
2797 /*
2798 * FIXME we wrap around correctly to the next entry as
2799 * almost all entries are 4 bytes in size. There is one
2800 * entry which has 12 bytes which is a regular entry
2801 * followed by 8 bytes data. ATM I don't know how
2802 * things are organized if we get next to the a
2803 * boundary so I worry about that once we try to handle
2804 * that.
2805 */
2806 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2807 left -= 4;
2808
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002809 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002810 }
2811
2812 evt->count = 0;
2813 evt->flags &= ~DWC3_EVENT_PENDING;
2814 ret = IRQ_HANDLED;
2815
2816 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002817 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002818 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002819 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002820
2821 return ret;
2822}
2823
Felipe Balbidea520a2016-03-30 09:39:34 +03002824static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002825{
Felipe Balbidea520a2016-03-30 09:39:34 +03002826 struct dwc3_event_buffer *evt = _evt;
2827 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002828 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002829 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002830
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002831 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002832 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002833 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002834
2835 return ret;
2836}
2837
Felipe Balbidea520a2016-03-30 09:39:34 +03002838static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002839{
Felipe Balbidea520a2016-03-30 09:39:34 +03002840 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002841 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002842 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002843
Felipe Balbifc8bb912016-05-16 13:14:48 +03002844 if (pm_runtime_suspended(dwc->dev)) {
2845 pm_runtime_get(dwc->dev);
2846 disable_irq_nosync(dwc->irq_gadget);
2847 dwc->pending_events = true;
2848 return IRQ_HANDLED;
2849 }
2850
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002851 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002852 count &= DWC3_GEVNTCOUNT_MASK;
2853 if (!count)
2854 return IRQ_NONE;
2855
Felipe Balbib15a7622011-06-30 16:57:15 +03002856 evt->count = count;
2857 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002858
Felipe Balbie8adfc32013-06-12 21:11:14 +03002859 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002860 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002861 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002862 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002863
Felipe Balbib15a7622011-06-30 16:57:15 +03002864 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002865}
2866
Felipe Balbidea520a2016-03-30 09:39:34 +03002867static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002868{
Felipe Balbidea520a2016-03-30 09:39:34 +03002869 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002870
Felipe Balbidea520a2016-03-30 09:39:34 +03002871 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002872}
2873
Felipe Balbi6db38122016-10-03 11:27:01 +03002874static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2875{
2876 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2877 int irq;
2878
2879 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2880 if (irq > 0)
2881 goto out;
2882
2883 if (irq == -EPROBE_DEFER)
2884 goto out;
2885
2886 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2887 if (irq > 0)
2888 goto out;
2889
2890 if (irq == -EPROBE_DEFER)
2891 goto out;
2892
2893 irq = platform_get_irq(dwc3_pdev, 0);
2894 if (irq > 0)
2895 goto out;
2896
2897 if (irq != -EPROBE_DEFER)
2898 dev_err(dwc->dev, "missing peripheral IRQ\n");
2899
2900 if (!irq)
2901 irq = -EINVAL;
2902
2903out:
2904 return irq;
2905}
2906
Felipe Balbi72246da2011-08-19 18:10:58 +03002907/**
2908 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002909 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002910 *
2911 * Returns 0 on success otherwise negative errno.
2912 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002913int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002914{
Felipe Balbi6db38122016-10-03 11:27:01 +03002915 int ret;
2916 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002917
Felipe Balbi6db38122016-10-03 11:27:01 +03002918 irq = dwc3_gadget_get_irq(dwc);
2919 if (irq < 0) {
2920 ret = irq;
2921 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002922 }
2923
2924 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002925
2926 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2927 &dwc->ctrl_req_addr, GFP_KERNEL);
2928 if (!dwc->ctrl_req) {
2929 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2930 ret = -ENOMEM;
2931 goto err0;
2932 }
2933
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302934 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002935 &dwc->ep0_trb_addr, GFP_KERNEL);
2936 if (!dwc->ep0_trb) {
2937 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2938 ret = -ENOMEM;
2939 goto err1;
2940 }
2941
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002942 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002943 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002944 ret = -ENOMEM;
2945 goto err2;
2946 }
2947
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002948 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002949 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2950 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002951 if (!dwc->ep0_bounce) {
2952 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2953 ret = -ENOMEM;
2954 goto err3;
2955 }
2956
Felipe Balbi04c03d12015-12-02 10:06:45 -06002957 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2958 if (!dwc->zlp_buf) {
2959 ret = -ENOMEM;
2960 goto err4;
2961 }
2962
Felipe Balbi72246da2011-08-19 18:10:58 +03002963 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002964 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002965 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002966 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002967 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002968
2969 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002970 * FIXME We might be setting max_speed to <SUPER, however versions
2971 * <2.20a of dwc3 have an issue with metastability (documented
2972 * elsewhere in this driver) which tells us we can't set max speed to
2973 * anything lower than SUPER.
2974 *
2975 * Because gadget.max_speed is only used by composite.c and function
2976 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2977 * to happen so we avoid sending SuperSpeed Capability descriptor
2978 * together with our BOS descriptor as that could confuse host into
2979 * thinking we can handle super speed.
2980 *
2981 * Note that, in fact, we won't even support GetBOS requests when speed
2982 * is less than super speed because we don't have means, yet, to tell
2983 * composite.c that we are USB 2.0 + LPM ECN.
2984 */
2985 if (dwc->revision < DWC3_REVISION_220A)
2986 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002987 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002988 dwc->revision);
2989
2990 dwc->gadget.max_speed = dwc->maximum_speed;
2991
2992 /*
David Cohena4b9d942013-12-09 15:55:38 -08002993 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2994 * on ep out.
2995 */
2996 dwc->gadget.quirk_ep_out_aligned_size = true;
2997
2998 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002999 * REVISIT: Here we should clear all pending IRQs to be
3000 * sure we're starting from a well known location.
3001 */
3002
3003 ret = dwc3_gadget_init_endpoints(dwc);
3004 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003005 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003006
Felipe Balbi72246da2011-08-19 18:10:58 +03003007 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3008 if (ret) {
3009 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003010 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003011 }
3012
3013 return 0;
3014
Felipe Balbi04c03d12015-12-02 10:06:45 -06003015err5:
3016 kfree(dwc->zlp_buf);
3017
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003018err4:
David Cohene1f80462013-09-11 17:42:47 -07003019 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003020 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3021 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003022
Felipe Balbi72246da2011-08-19 18:10:58 +03003023err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003024 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003025
3026err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003027 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003028 dwc->ep0_trb, dwc->ep0_trb_addr);
3029
3030err1:
3031 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3032 dwc->ctrl_req, dwc->ctrl_req_addr);
3033
3034err0:
3035 return ret;
3036}
3037
Felipe Balbi7415f172012-04-30 14:56:33 +03003038/* -------------------------------------------------------------------------- */
3039
Felipe Balbi72246da2011-08-19 18:10:58 +03003040void dwc3_gadget_exit(struct dwc3 *dwc)
3041{
Felipe Balbi72246da2011-08-19 18:10:58 +03003042 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003043
Felipe Balbi72246da2011-08-19 18:10:58 +03003044 dwc3_gadget_free_endpoints(dwc);
3045
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003046 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3047 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003048
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003049 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003050 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003051
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003052 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003053 dwc->ep0_trb, dwc->ep0_trb_addr);
3054
3055 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3056 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003057}
Felipe Balbi7415f172012-04-30 14:56:33 +03003058
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003059int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003060{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003061 int ret;
3062
Roger Quadros9772b472016-04-12 11:33:29 +03003063 if (!dwc->gadget_driver)
3064 return 0;
3065
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003066 ret = dwc3_gadget_run_stop(dwc, false, false);
3067 if (ret < 0)
3068 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003069
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003070 dwc3_disconnect_gadget(dwc);
3071 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003072
3073 return 0;
3074}
3075
3076int dwc3_gadget_resume(struct dwc3 *dwc)
3077{
Felipe Balbi7415f172012-04-30 14:56:33 +03003078 int ret;
3079
Roger Quadros9772b472016-04-12 11:33:29 +03003080 if (!dwc->gadget_driver)
3081 return 0;
3082
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003083 ret = __dwc3_gadget_start(dwc);
3084 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003085 goto err0;
3086
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003087 ret = dwc3_gadget_run_stop(dwc, true, false);
3088 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003089 goto err1;
3090
Felipe Balbi7415f172012-04-30 14:56:33 +03003091 return 0;
3092
3093err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003094 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003095
3096err0:
3097 return ret;
3098}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003099
3100void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3101{
3102 if (dwc->pending_events) {
3103 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3104 dwc->pending_events = false;
3105 enable_irq(dwc->irq_gadget);
3106 }
3107}