blob: eb820e4ab49d20f1a8526a48037c3ac78a365342 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530177 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300178
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200179 if (req->started) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530180 i = 0;
181 do {
Felipe Balbief966b92016-04-05 13:09:51 +0300182 dwc3_ep_inc_deq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530183 } while(++i < req->request.num_mapped_sgs);
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200184 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300185 }
186 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200187 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300188
189 if (req->request.status == -EINPROGRESS)
190 req->request.status = status;
191
Pratyush Anand0416e492012-08-10 13:42:16 +0530192 if (dwc->ep0_bounced && dep->number == 0)
193 dwc->ep0_bounced = false;
194 else
195 usb_gadget_unmap_request(&dwc->gadget, &req->request,
196 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300197
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500198 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199
200 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200201 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300202 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300203
204 if (dep->number > 1)
205 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300206}
207
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500208int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300209{
210 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300211 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300212 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300213 u32 reg;
214
215 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
216 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
217
218 do {
219 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
220 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300221 status = DWC3_DGCMD_STATUS(reg);
222 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -EINVAL;
224 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300225 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300226 } while (timeout--);
227
228 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300230 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300231 }
232
Felipe Balbi71f7e702016-05-23 14:16:19 +0300233 trace_dwc3_gadget_generic_cmd(cmd, param, status);
234
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300235 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300236}
237
Felipe Balbic36d8e92016-04-04 12:46:33 +0300238static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
239
Felipe Balbi2cd47182016-04-12 16:42:43 +0300240int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
241 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300242{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300243 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200244 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245 u32 reg;
246
Felipe Balbi0933df12016-05-23 14:02:33 +0300247 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300248 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300249 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300250
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300251 /*
252 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
253 * we're issuing an endpoint command, we must check if
254 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
255 *
256 * We will also set SUSPHY bit to what it was before returning as stated
257 * by the same section on Synopsys databook.
258 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300259 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
260 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
261 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
262 susphy = true;
263 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
264 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
265 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300266 }
267
Felipe Balbic36d8e92016-04-04 12:46:33 +0300268 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
269 int needs_wakeup;
270
271 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
272 dwc->link_state == DWC3_LINK_STATE_U2 ||
273 dwc->link_state == DWC3_LINK_STATE_U3);
274
275 if (unlikely(needs_wakeup)) {
276 ret = __dwc3_gadget_wakeup(dwc);
277 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
278 ret);
279 }
280 }
281
Felipe Balbi2eb88012016-04-12 16:53:39 +0300282 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
283 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
284 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300285
Felipe Balbi2eb88012016-04-12 16:53:39 +0300286 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300287 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300288 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300290 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000291
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000292 switch (cmd_status) {
293 case 0:
294 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300295 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000296 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000297 ret = -EINVAL;
298 break;
299 case DEPEVT_TRANSFER_BUS_EXPIRY:
300 /*
301 * SW issues START TRANSFER command to
302 * isochronous ep with future frame interval. If
303 * future interval time has already passed when
304 * core receives the command, it will respond
305 * with an error status of 'Bus Expiry'.
306 *
307 * Instead of always returning -EINVAL, let's
308 * give a hint to the gadget driver that this is
309 * the case by returning -EAGAIN.
310 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 ret = -EAGAIN;
312 break;
313 default:
314 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
315 }
316
Felipe Balbic0ca3242016-04-04 09:11:51 +0300317 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300318 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300319 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300320
Felipe Balbif6bb2252016-05-23 13:53:34 +0300321 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300322 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300323 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300324 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300325
Felipe Balbi0933df12016-05-23 14:02:33 +0300326 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
327
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300328 if (unlikely(susphy)) {
329 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
330 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
331 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
332 }
333
Felipe Balbic0ca3242016-04-04 09:11:51 +0300334 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300335}
336
John Youn50c763f2016-05-31 17:49:56 -0700337static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
338{
339 struct dwc3 *dwc = dep->dwc;
340 struct dwc3_gadget_ep_cmd_params params;
341 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
342
343 /*
344 * As of core revision 2.60a the recommended programming model
345 * is to set the ClearPendIN bit when issuing a Clear Stall EP
346 * command for IN endpoints. This is to prevent an issue where
347 * some (non-compliant) hosts may not send ACK TPs for pending
348 * IN transfers due to a mishandled error condition. Synopsys
349 * STAR 9000614252.
350 */
351 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
352 cmd |= DWC3_DEPCMD_CLEARPENDIN;
353
354 memset(&params, 0, sizeof(params));
355
Felipe Balbi2cd47182016-04-12 16:42:43 +0300356 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700357}
358
Felipe Balbi72246da2011-08-19 18:10:58 +0300359static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200360 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300361{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300362 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300363
364 return dep->trb_pool_dma + offset;
365}
366
367static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370
371 if (dep->trb_pool)
372 return 0;
373
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 dep->trb_pool = dma_alloc_coherent(dwc->dev,
375 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
376 &dep->trb_pool_dma, GFP_KERNEL);
377 if (!dep->trb_pool) {
378 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
379 dep->name);
380 return -ENOMEM;
381 }
382
383 return 0;
384}
385
386static void dwc3_free_trb_pool(struct dwc3_ep *dep)
387{
388 struct dwc3 *dwc = dep->dwc;
389
390 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
391 dep->trb_pool, dep->trb_pool_dma);
392
393 dep->trb_pool = NULL;
394 dep->trb_pool_dma = 0;
395}
396
John Younc4509602016-02-16 20:10:53 -0800397static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
398
399/**
400 * dwc3_gadget_start_config - Configure EP resources
401 * @dwc: pointer to our controller context structure
402 * @dep: endpoint that is being enabled
403 *
404 * The assignment of transfer resources cannot perfectly follow the
405 * data book due to the fact that the controller driver does not have
406 * all knowledge of the configuration in advance. It is given this
407 * information piecemeal by the composite gadget framework after every
408 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
409 * programming model in this scenario can cause errors. For two
410 * reasons:
411 *
412 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
413 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
414 * multiple interfaces.
415 *
416 * 2) The databook does not mention doing more DEPXFERCFG for new
417 * endpoint on alt setting (8.1.6).
418 *
419 * The following simplified method is used instead:
420 *
421 * All hardware endpoints can be assigned a transfer resource and this
422 * setting will stay persistent until either a core reset or
423 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
424 * do DEPXFERCFG for every hardware endpoint as well. We are
425 * guaranteed that there are as many transfer resources as endpoints.
426 *
427 * This function is called for each endpoint when it is being enabled
428 * but is triggered only when called for EP0-out, which always happens
429 * first, and which should only happen in one of the above conditions.
430 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300431static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
432{
433 struct dwc3_gadget_ep_cmd_params params;
434 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800435 int i;
436 int ret;
437
438 if (dep->number)
439 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
441 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800442 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300443
Felipe Balbi2cd47182016-04-12 16:42:43 +0300444 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800445 if (ret)
446 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300447
John Younc4509602016-02-16 20:10:53 -0800448 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
449 struct dwc3_ep *dep = dwc->eps[i];
450
451 if (!dep)
452 continue;
453
454 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
455 if (ret)
456 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300457 }
458
459 return 0;
460}
461
462static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200463 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300464 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300465 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300466{
467 struct dwc3_gadget_ep_cmd_params params;
468
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300469 if (dev_WARN_ONCE(dwc->dev, modify && restore,
470 "Can't modify and restore\n"))
471 return -EINVAL;
472
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 memset(&params, 0x00, sizeof(params));
474
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300475 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900476 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
477
478 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800479 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300480 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300481 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900482 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300483
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300484 if (modify) {
485 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
486 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600487 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
488 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300489 } else {
490 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600491 }
492
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300493 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
494
495 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
496 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300497
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200498 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300499 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
500 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300501 dep->stream_capable = true;
502 }
503
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500504 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300505 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300506
507 /*
508 * We are doing 1:1 mapping for endpoints, meaning
509 * Physical Endpoints 2 maps to Logical Endpoint 2 and
510 * so on. We consider the direction bit as part of the physical
511 * endpoint number. So USB endpoint 0x81 is 0x03.
512 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300513 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
515 /*
516 * We must use the lower 16 TX FIFOs even though
517 * HW might have more
518 */
519 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300520 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300521
522 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300523 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300524 dep->interval = 1 << (desc->bInterval - 1);
525 }
526
Felipe Balbi2cd47182016-04-12 16:42:43 +0300527 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300528}
529
530static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
531{
532 struct dwc3_gadget_ep_cmd_params params;
533
534 memset(&params, 0x00, sizeof(params));
535
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300536 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300537
Felipe Balbi2cd47182016-04-12 16:42:43 +0300538 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
539 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300540}
541
542/**
543 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
544 * @dep: endpoint to be initialized
545 * @desc: USB Endpoint Descriptor
546 *
547 * Caller should take care of locking
548 */
549static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200550 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300551 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300552 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300553{
554 struct dwc3 *dwc = dep->dwc;
555 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300556 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300557
Felipe Balbi73815282015-01-27 13:48:14 -0600558 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300559
Felipe Balbi72246da2011-08-19 18:10:58 +0300560 if (!(dep->flags & DWC3_EP_ENABLED)) {
561 ret = dwc3_gadget_start_config(dwc, dep);
562 if (ret)
563 return ret;
564 }
565
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300566 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600567 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300568 if (ret)
569 return ret;
570
571 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200572 struct dwc3_trb *trb_st_hw;
573 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300574
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200575 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200576 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300577 dep->type = usb_endpoint_type(desc);
578 dep->flags |= DWC3_EP_ENABLED;
579
580 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
581 reg |= DWC3_DALEPENA_EP(dep->number);
582 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
583
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300584 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300585 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300586
John Youn0d257442016-05-19 17:26:08 -0700587 /* Initialize the TRB ring */
588 dep->trb_dequeue = 0;
589 dep->trb_enqueue = 0;
590 memset(dep->trb_pool, 0,
591 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
592
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300593 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 trb_st_hw = &dep->trb_pool[0];
595
Felipe Balbif6bafc62012-02-06 11:04:53 +0200596 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200597 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
598 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
599 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
600 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300601 }
602
603 return 0;
604}
605
Paul Zimmermanb992e682012-04-27 14:17:35 +0300606static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200607static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300608{
609 struct dwc3_request *req;
610
Felipe Balbi0e146022016-06-21 10:32:02 +0300611 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300612
Felipe Balbi0e146022016-06-21 10:32:02 +0300613 /* - giveback all requests to gadget driver */
614 while (!list_empty(&dep->started_list)) {
615 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200616
Felipe Balbi0e146022016-06-21 10:32:02 +0300617 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200618 }
619
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200620 while (!list_empty(&dep->pending_list)) {
621 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300622
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200623 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300624 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300625}
626
627/**
628 * __dwc3_gadget_ep_disable - Disables a HW endpoint
629 * @dep: the endpoint to disable
630 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200631 * This function also removes requests which are currently processed ny the
632 * hardware and those which are not yet scheduled.
633 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300634 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300635static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
636{
637 struct dwc3 *dwc = dep->dwc;
638 u32 reg;
639
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500640 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
641
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200642 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300643
Felipe Balbi687ef982014-04-16 10:30:33 -0500644 /* make sure HW endpoint isn't stalled */
645 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500646 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500647
Felipe Balbi72246da2011-08-19 18:10:58 +0300648 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
649 reg &= ~DWC3_DALEPENA_EP(dep->number);
650 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
651
Felipe Balbi879631a2011-09-30 10:58:47 +0300652 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200653 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200654 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300655 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300656 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300657
658 return 0;
659}
660
661/* -------------------------------------------------------------------------- */
662
663static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
664 const struct usb_endpoint_descriptor *desc)
665{
666 return -EINVAL;
667}
668
669static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
670{
671 return -EINVAL;
672}
673
674/* -------------------------------------------------------------------------- */
675
676static int dwc3_gadget_ep_enable(struct usb_ep *ep,
677 const struct usb_endpoint_descriptor *desc)
678{
679 struct dwc3_ep *dep;
680 struct dwc3 *dwc;
681 unsigned long flags;
682 int ret;
683
684 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
685 pr_debug("dwc3: invalid parameters\n");
686 return -EINVAL;
687 }
688
689 if (!desc->wMaxPacketSize) {
690 pr_debug("dwc3: missing wMaxPacketSize\n");
691 return -EINVAL;
692 }
693
694 dep = to_dwc3_ep(ep);
695 dwc = dep->dwc;
696
Felipe Balbi95ca9612015-12-10 13:08:20 -0600697 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
698 "%s is already enabled\n",
699 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300700 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300701
Felipe Balbi72246da2011-08-19 18:10:58 +0300702 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600703 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300704 spin_unlock_irqrestore(&dwc->lock, flags);
705
706 return ret;
707}
708
709static int dwc3_gadget_ep_disable(struct usb_ep *ep)
710{
711 struct dwc3_ep *dep;
712 struct dwc3 *dwc;
713 unsigned long flags;
714 int ret;
715
716 if (!ep) {
717 pr_debug("dwc3: invalid parameters\n");
718 return -EINVAL;
719 }
720
721 dep = to_dwc3_ep(ep);
722 dwc = dep->dwc;
723
Felipe Balbi95ca9612015-12-10 13:08:20 -0600724 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
725 "%s is already disabled\n",
726 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300727 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300728
Felipe Balbi72246da2011-08-19 18:10:58 +0300729 spin_lock_irqsave(&dwc->lock, flags);
730 ret = __dwc3_gadget_ep_disable(dep);
731 spin_unlock_irqrestore(&dwc->lock, flags);
732
733 return ret;
734}
735
736static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
737 gfp_t gfp_flags)
738{
739 struct dwc3_request *req;
740 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300741
742 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900743 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300744 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300745
746 req->epnum = dep->number;
747 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300748
Felipe Balbi68d34c82016-05-30 13:34:58 +0300749 dep->allocated_requests++;
750
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500751 trace_dwc3_alloc_request(req);
752
Felipe Balbi72246da2011-08-19 18:10:58 +0300753 return &req->request;
754}
755
756static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
757 struct usb_request *request)
758{
759 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300760 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300761
Felipe Balbi68d34c82016-05-30 13:34:58 +0300762 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500763 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300764 kfree(req);
765}
766
Felipe Balbic71fc372011-11-22 11:37:34 +0200767/**
768 * dwc3_prepare_one_trb - setup one TRB from one request
769 * @dep: endpoint for which this request is prepared
770 * @req: dwc3_request pointer
771 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200772static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200773 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530774 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200775{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200776 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200777
Felipe Balbi73815282015-01-27 13:48:14 -0600778 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200779 dep->name, req, (unsigned long long) dma,
780 length, last ? " last" : "",
781 chain ? " chain" : "");
782
Pratyush Anand915e2022013-01-14 15:59:35 +0530783
Felipe Balbi4faf7552016-04-05 13:14:31 +0300784 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200785
Felipe Balbieeb720f2011-11-28 12:46:59 +0200786 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200787 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200788 req->trb = trb;
789 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300790 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200791 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200792
Felipe Balbief966b92016-04-05 13:09:51 +0300793 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530794
Felipe Balbif6bafc62012-02-06 11:04:53 +0200795 trb->size = DWC3_TRB_SIZE_LENGTH(length);
796 trb->bpl = lower_32_bits(dma);
797 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200798
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200799 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200800 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200801 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200802 break;
803
804 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530805 if (!node)
806 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
807 else
808 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200809
810 /* always enable Interrupt on Missed ISOC */
811 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200812 break;
813
814 case USB_ENDPOINT_XFER_BULK:
815 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200816 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200817 break;
818 default:
819 /*
820 * This is only possible with faulty memory because we
821 * checked it already :)
822 */
823 BUG();
824 }
825
Felipe Balbica4d44e2016-03-10 13:53:27 +0200826 /* always enable Continue on Short Packet */
827 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600828
Felipe Balbi8e7046b2016-04-06 10:01:14 +0300829 if (!req->request.no_interrupt && !chain)
Felipe Balbica4d44e2016-03-10 13:53:27 +0200830 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
831
832 if (last)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530833 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200834
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530835 if (chain)
836 trb->ctrl |= DWC3_TRB_CTRL_CHN;
837
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200838 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200839 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
840
841 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500842
Felipe Balbi68d34c82016-05-30 13:34:58 +0300843 dep->queued_requests++;
844
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500845 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200846}
847
John Youn361572b2016-05-19 17:26:17 -0700848/**
849 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
850 * @dep: The endpoint with the TRB ring
851 * @index: The index of the current TRB in the ring
852 *
853 * Returns the TRB prior to the one pointed to by the index. If the
854 * index is 0, we will wrap backwards, skip the link TRB, and return
855 * the one just before that.
856 */
857static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
858{
859 if (!index)
860 index = DWC3_TRB_NUM - 2;
861 else
862 index = dep->trb_enqueue - 1;
863
864 return &dep->trb_pool[index];
865}
866
Felipe Balbic4233572016-05-12 14:08:34 +0300867static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
868{
869 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700870 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300871
872 /*
873 * If enqueue & dequeue are equal than it is either full or empty.
874 *
875 * One way to know for sure is if the TRB right before us has HWO bit
876 * set or not. If it has, then we're definitely full and can't fit any
877 * more transfers in our ring.
878 */
879 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700880 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
881 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
882 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300883
884 return DWC3_TRB_NUM - 1;
885 }
886
John Youn32db3d92016-05-19 17:26:12 -0700887 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700888 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700889
John Youn7d0a0382016-05-19 17:26:15 -0700890 if (dep->trb_dequeue < dep->trb_enqueue)
891 trbs_left--;
892
John Youn32db3d92016-05-19 17:26:12 -0700893 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300894}
895
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300896static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi55a02372016-05-30 13:38:32 +0300897 struct dwc3_request *req, unsigned int trbs_left,
898 unsigned int more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300899{
900 struct usb_request *request = &req->request;
901 struct scatterlist *sg = request->sg;
902 struct scatterlist *s;
903 unsigned int last = false;
904 unsigned int length;
905 dma_addr_t dma;
906 int i;
907
908 for_each_sg(sg, s, request->num_mapped_sgs, i) {
909 unsigned chain = true;
910
911 length = sg_dma_len(s);
912 dma = sg_dma_address(s);
913
914 if (sg_is_last(s)) {
Felipe Balbi55a02372016-05-30 13:38:32 +0300915 if (usb_endpoint_xfer_int(dep->endpoint.desc) ||
916 !more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300917 last = true;
918
919 chain = false;
920 }
921
Felipe Balbid6dc2e72016-05-30 13:42:33 +0300922 if (!trbs_left--)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923 last = true;
924
925 if (last)
926 chain = false;
927
928 dwc3_prepare_one_trb(dep, req, dma, length,
929 last, chain, i);
930
931 if (last)
932 break;
933 }
934}
935
936static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi55a02372016-05-30 13:38:32 +0300937 struct dwc3_request *req, unsigned int trbs_left,
938 unsigned int more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300939{
940 unsigned int last = false;
941 unsigned int length;
942 dma_addr_t dma;
943
944 dma = req->request.dma;
945 length = req->request.length;
946
947 if (!trbs_left)
948 last = true;
949
950 /* Is this the last request? */
Felipe Balbi55a02372016-05-30 13:38:32 +0300951 if (usb_endpoint_xfer_int(dep->endpoint.desc) || !more_coming)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300952 last = true;
953
954 dwc3_prepare_one_trb(dep, req, dma, length,
955 last, false, 0);
956}
957
Felipe Balbi72246da2011-08-19 18:10:58 +0300958/*
959 * dwc3_prepare_trbs - setup TRBs from requests
960 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800962 * The function goes through the requests list and sets up TRBs for the
963 * transfers. The function returns once there are no more TRBs available or
964 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300965 */
Felipe Balbic4233572016-05-12 14:08:34 +0300966static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300967{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200968 struct dwc3_request *req, *n;
Felipe Balbi55a02372016-05-30 13:38:32 +0300969 unsigned int more_coming;
Felipe Balbi72246da2011-08-19 18:10:58 +0300970 u32 trbs_left;
971
972 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
973
Felipe Balbic4233572016-05-12 14:08:34 +0300974 trbs_left = dwc3_calc_trbs_left(dep);
John Youn89bc8562016-05-19 17:26:10 -0700975 if (!trbs_left)
976 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300977
Felipe Balbi55a02372016-05-30 13:38:32 +0300978 more_coming = dep->allocated_requests - dep->queued_requests;
979
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200980 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300981 if (req->request.num_mapped_sgs > 0)
Felipe Balbi55a02372016-05-30 13:38:32 +0300982 dwc3_prepare_one_trb_sg(dep, req, trbs_left--,
983 more_coming);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300984 else
Felipe Balbi55a02372016-05-30 13:38:32 +0300985 dwc3_prepare_one_trb_linear(dep, req, trbs_left--,
986 more_coming);
Felipe Balbi72246da2011-08-19 18:10:58 +0300987
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300988 if (!trbs_left)
989 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300990 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300991}
992
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300993static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300994{
995 struct dwc3_gadget_ep_cmd_params params;
996 struct dwc3_request *req;
997 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300998 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300999 int ret;
1000 u32 cmd;
1001
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001002 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001003
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001004 dwc3_prepare_trbs(dep);
1005 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001006 if (!req) {
1007 dep->flags |= DWC3_EP_PENDING_REQUEST;
1008 return 0;
1009 }
1010
1011 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001012
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001013 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301014 params.param0 = upper_32_bits(req->trb_dma);
1015 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001016 cmd = DWC3_DEPCMD_STARTTRANSFER |
1017 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301018 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001019 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1020 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301021 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001022
Felipe Balbi2cd47182016-04-12 16:42:43 +03001023 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001024 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001025 /*
1026 * FIXME we need to iterate over the list of requests
1027 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001028 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001029 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001030 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1031 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001032 list_del(&req->list);
1033 return ret;
1034 }
1035
1036 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001037
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001038 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001039 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001040 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001041 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001042
Felipe Balbi72246da2011-08-19 18:10:58 +03001043 return 0;
1044}
1045
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301046static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1047 struct dwc3_ep *dep, u32 cur_uf)
1048{
1049 u32 uf;
1050
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001051 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001052 dwc3_trace(trace_dwc3_gadget,
1053 "ISOC ep %s run out for requests",
1054 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301055 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301056 return;
1057 }
1058
1059 /* 4 micro frames in the future */
1060 uf = cur_uf + dep->interval * 4;
1061
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001062 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301063}
1064
1065static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1066 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1067{
1068 u32 cur_uf, mask;
1069
1070 mask = ~(dep->interval - 1);
1071 cur_uf = event->parameters & mask;
1072
1073 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1074}
1075
Felipe Balbi72246da2011-08-19 18:10:58 +03001076static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1077{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001078 struct dwc3 *dwc = dep->dwc;
1079 int ret;
1080
Felipe Balbibb423982015-11-16 15:31:21 -06001081 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001082 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001083 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001084 &req->request, dep->endpoint.name);
1085 return -ESHUTDOWN;
1086 }
1087
1088 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1089 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001090 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001091 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001092 return -EINVAL;
1093 }
1094
Felipe Balbifc8bb912016-05-16 13:14:48 +03001095 pm_runtime_get(dwc->dev);
1096
Felipe Balbi72246da2011-08-19 18:10:58 +03001097 req->request.actual = 0;
1098 req->request.status = -EINPROGRESS;
1099 req->direction = dep->direction;
1100 req->epnum = dep->number;
1101
Felipe Balbife84f522015-09-01 09:01:38 -05001102 trace_dwc3_ep_queue(req);
1103
Felipe Balbi72246da2011-08-19 18:10:58 +03001104 /*
1105 * We only add to our list of requests now and
1106 * start consuming the list once we get XferNotReady
1107 * IRQ.
1108 *
1109 * That way, we avoid doing anything that we don't need
1110 * to do now and defer it until the point we receive a
1111 * particular token from the Host side.
1112 *
1113 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001114 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001115 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001116 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1117 dep->direction);
1118 if (ret)
1119 return ret;
1120
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001121 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001122
1123 /*
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001124 * If there are no pending requests and the endpoint isn't already
1125 * busy, we will just start the request straight away.
1126 *
1127 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1128 * little bit faster.
1129 */
1130 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiba62c092016-05-30 13:41:22 +03001131 !usb_endpoint_xfer_int(dep->endpoint.desc)) {
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001132 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001133 goto out;
Felipe Balbi1d6a3912015-09-14 11:27:46 -05001134 }
1135
1136 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001137 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001138 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001139 * 1. XferNotReady with empty list of requests. We need to kick the
1140 * transfer here in that situation, otherwise we will be NAKing
1141 * forever. If we get XferNotReady before gadget driver has a
1142 * chance to queue a request, we will ACK the IRQ but won't be
1143 * able to receive the data until the next request is queued.
1144 * The following code is handling exactly that.
1145 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001146 */
1147 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301148 /*
1149 * If xfernotready is already elapsed and it is a case
1150 * of isoc transfer, then issue END TRANSFER, so that
1151 * you can receive xfernotready again and can have
1152 * notion of current microframe.
1153 */
1154 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001155 if (list_empty(&dep->started_list)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001156 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301157 dep->flags = DWC3_EP_ENABLED;
1158 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301159 return 0;
1160 }
1161
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001162 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi89185912015-09-15 09:49:14 -05001163 if (!ret)
1164 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1165
Felipe Balbia8f32812015-09-16 10:40:07 -05001166 goto out;
Felipe Balbia0925322012-05-22 10:24:11 +03001167 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001168
Felipe Balbib511e5e2012-06-06 12:00:50 +03001169 /*
1170 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1171 * kick the transfer here after queuing a request, otherwise the
1172 * core may not see the modified TRB(s).
1173 */
1174 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301175 (dep->flags & DWC3_EP_BUSY) &&
1176 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001177 WARN_ON_ONCE(!dep->resource_index);
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001178 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index);
Felipe Balbia8f32812015-09-16 10:40:07 -05001179 goto out;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001180 }
1181
Felipe Balbib997ada2012-07-26 13:26:50 +03001182 /*
1183 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1184 * right away, otherwise host will not know we have streams to be
1185 * handled.
1186 */
Felipe Balbia8f32812015-09-16 10:40:07 -05001187 if (dep->stream_capable)
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001188 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbib997ada2012-07-26 13:26:50 +03001189
Felipe Balbia8f32812015-09-16 10:40:07 -05001190out:
1191 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001192 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001193 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001194 dep->name);
1195 if (ret == -EBUSY)
1196 ret = 0;
1197
1198 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001199}
1200
Felipe Balbi04c03d12015-12-02 10:06:45 -06001201static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1202 struct usb_request *request)
1203{
1204 dwc3_gadget_ep_free_request(ep, request);
1205}
1206
1207static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1208{
1209 struct dwc3_request *req;
1210 struct usb_request *request;
1211 struct usb_ep *ep = &dep->endpoint;
1212
Felipe Balbi60cfb372016-05-24 13:45:17 +03001213 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001214 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1215 if (!request)
1216 return -ENOMEM;
1217
1218 request->length = 0;
1219 request->buf = dwc->zlp_buf;
1220 request->complete = __dwc3_gadget_ep_zlp_complete;
1221
1222 req = to_dwc3_request(request);
1223
1224 return __dwc3_gadget_ep_queue(dep, req);
1225}
1226
Felipe Balbi72246da2011-08-19 18:10:58 +03001227static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1228 gfp_t gfp_flags)
1229{
1230 struct dwc3_request *req = to_dwc3_request(request);
1231 struct dwc3_ep *dep = to_dwc3_ep(ep);
1232 struct dwc3 *dwc = dep->dwc;
1233
1234 unsigned long flags;
1235
1236 int ret;
1237
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001238 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001239 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001240
1241 /*
1242 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1243 * setting request->zero, instead of doing magic, we will just queue an
1244 * extra usb_request ourselves so that it gets handled the same way as
1245 * any other request.
1246 */
John Yound92618982015-12-22 12:23:20 -08001247 if (ret == 0 && request->zero && request->length &&
1248 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001249 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1250
Felipe Balbi72246da2011-08-19 18:10:58 +03001251 spin_unlock_irqrestore(&dwc->lock, flags);
1252
1253 return ret;
1254}
1255
1256static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1257 struct usb_request *request)
1258{
1259 struct dwc3_request *req = to_dwc3_request(request);
1260 struct dwc3_request *r = NULL;
1261
1262 struct dwc3_ep *dep = to_dwc3_ep(ep);
1263 struct dwc3 *dwc = dep->dwc;
1264
1265 unsigned long flags;
1266 int ret = 0;
1267
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001268 trace_dwc3_ep_dequeue(req);
1269
Felipe Balbi72246da2011-08-19 18:10:58 +03001270 spin_lock_irqsave(&dwc->lock, flags);
1271
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001272 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001273 if (r == req)
1274 break;
1275 }
1276
1277 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001278 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001279 if (r == req)
1280 break;
1281 }
1282 if (r == req) {
1283 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001284 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301285 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001286 }
1287 dev_err(dwc->dev, "request %p was not queued to %s\n",
1288 request, ep->name);
1289 ret = -EINVAL;
1290 goto out0;
1291 }
1292
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301293out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001294 /* giveback the request */
1295 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1296
1297out0:
1298 spin_unlock_irqrestore(&dwc->lock, flags);
1299
1300 return ret;
1301}
1302
Felipe Balbi7a608552014-09-24 14:19:52 -05001303int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001304{
1305 struct dwc3_gadget_ep_cmd_params params;
1306 struct dwc3 *dwc = dep->dwc;
1307 int ret;
1308
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001309 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1310 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1311 return -EINVAL;
1312 }
1313
Felipe Balbi72246da2011-08-19 18:10:58 +03001314 memset(&params, 0x00, sizeof(params));
1315
1316 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001317 struct dwc3_trb *trb;
1318
1319 unsigned transfer_in_flight;
1320 unsigned started;
1321
1322 if (dep->number > 1)
1323 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1324 else
1325 trb = &dwc->ep0_trb[dep->trb_enqueue];
1326
1327 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1328 started = !list_empty(&dep->started_list);
1329
1330 if (!protocol && ((dep->direction && transfer_in_flight) ||
1331 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001332 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001333 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001334 dep->name);
1335 return -EAGAIN;
1336 }
1337
Felipe Balbi2cd47182016-04-12 16:42:43 +03001338 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1339 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001340 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001341 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001342 dep->name);
1343 else
1344 dep->flags |= DWC3_EP_STALL;
1345 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001346
John Youn50c763f2016-05-31 17:49:56 -07001347 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001348 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001349 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001350 dep->name);
1351 else
Alan Sterna535d812013-11-01 12:05:12 -04001352 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001353 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001354
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 return ret;
1356}
1357
1358static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1359{
1360 struct dwc3_ep *dep = to_dwc3_ep(ep);
1361 struct dwc3 *dwc = dep->dwc;
1362
1363 unsigned long flags;
1364
1365 int ret;
1366
1367 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001368 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001369 spin_unlock_irqrestore(&dwc->lock, flags);
1370
1371 return ret;
1372}
1373
1374static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1375{
1376 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001377 struct dwc3 *dwc = dep->dwc;
1378 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001379 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001380
Paul Zimmerman249a4562012-02-24 17:32:16 -08001381 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001382 dep->flags |= DWC3_EP_WEDGE;
1383
Pratyush Anand08f0d962012-06-25 22:40:43 +05301384 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001385 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301386 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001387 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001388 spin_unlock_irqrestore(&dwc->lock, flags);
1389
1390 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001391}
1392
1393/* -------------------------------------------------------------------------- */
1394
1395static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1396 .bLength = USB_DT_ENDPOINT_SIZE,
1397 .bDescriptorType = USB_DT_ENDPOINT,
1398 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1399};
1400
1401static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1402 .enable = dwc3_gadget_ep0_enable,
1403 .disable = dwc3_gadget_ep0_disable,
1404 .alloc_request = dwc3_gadget_ep_alloc_request,
1405 .free_request = dwc3_gadget_ep_free_request,
1406 .queue = dwc3_gadget_ep0_queue,
1407 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301408 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001409 .set_wedge = dwc3_gadget_ep_set_wedge,
1410};
1411
1412static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1413 .enable = dwc3_gadget_ep_enable,
1414 .disable = dwc3_gadget_ep_disable,
1415 .alloc_request = dwc3_gadget_ep_alloc_request,
1416 .free_request = dwc3_gadget_ep_free_request,
1417 .queue = dwc3_gadget_ep_queue,
1418 .dequeue = dwc3_gadget_ep_dequeue,
1419 .set_halt = dwc3_gadget_ep_set_halt,
1420 .set_wedge = dwc3_gadget_ep_set_wedge,
1421};
1422
1423/* -------------------------------------------------------------------------- */
1424
1425static int dwc3_gadget_get_frame(struct usb_gadget *g)
1426{
1427 struct dwc3 *dwc = gadget_to_dwc(g);
1428 u32 reg;
1429
1430 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1431 return DWC3_DSTS_SOFFN(reg);
1432}
1433
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001434static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001435{
Felipe Balbi72246da2011-08-19 18:10:58 +03001436 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001437
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001438 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001439 u32 reg;
1440
Felipe Balbi72246da2011-08-19 18:10:58 +03001441 u8 link_state;
1442 u8 speed;
1443
Felipe Balbi72246da2011-08-19 18:10:58 +03001444 /*
1445 * According to the Databook Remote wakeup request should
1446 * be issued only when the device is in early suspend state.
1447 *
1448 * We can check that via USB Link State bits in DSTS register.
1449 */
1450 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1451
1452 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001453 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1454 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001455 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001456 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001457 }
1458
1459 link_state = DWC3_DSTS_USBLNKST(reg);
1460
1461 switch (link_state) {
1462 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1463 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1464 break;
1465 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001466 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001467 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001468 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001469 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001470 }
1471
Felipe Balbi8598bde2012-01-02 18:55:57 +02001472 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1473 if (ret < 0) {
1474 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001475 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001476 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001477
Paul Zimmerman802fde92012-04-27 13:10:52 +03001478 /* Recent versions do this automatically */
1479 if (dwc->revision < DWC3_REVISION_194A) {
1480 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001481 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001482 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1483 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1484 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001485
Paul Zimmerman1d046792012-02-15 18:56:56 -08001486 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001487 timeout = jiffies + msecs_to_jiffies(100);
1488
Paul Zimmerman1d046792012-02-15 18:56:56 -08001489 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001490 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1491
1492 /* in HS, means ON */
1493 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1494 break;
1495 }
1496
1497 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1498 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001499 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001500 }
1501
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001502 return 0;
1503}
1504
1505static int dwc3_gadget_wakeup(struct usb_gadget *g)
1506{
1507 struct dwc3 *dwc = gadget_to_dwc(g);
1508 unsigned long flags;
1509 int ret;
1510
1511 spin_lock_irqsave(&dwc->lock, flags);
1512 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001513 spin_unlock_irqrestore(&dwc->lock, flags);
1514
1515 return ret;
1516}
1517
1518static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1519 int is_selfpowered)
1520{
1521 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001522 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001523
Paul Zimmerman249a4562012-02-24 17:32:16 -08001524 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001525 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001526 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001527
1528 return 0;
1529}
1530
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001531static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001532{
1533 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001534 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001535
Felipe Balbifc8bb912016-05-16 13:14:48 +03001536 if (pm_runtime_suspended(dwc->dev))
1537 return 0;
1538
Felipe Balbi72246da2011-08-19 18:10:58 +03001539 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001540 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001541 if (dwc->revision <= DWC3_REVISION_187A) {
1542 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1543 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1544 }
1545
1546 if (dwc->revision >= DWC3_REVISION_194A)
1547 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1548 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001549
1550 if (dwc->has_hibernation)
1551 reg |= DWC3_DCTL_KEEP_CONNECT;
1552
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001553 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001554 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001555 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001556
1557 if (dwc->has_hibernation && !suspend)
1558 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1559
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001560 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001561 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001562
1563 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1564
1565 do {
1566 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001567 reg &= DWC3_DSTS_DEVCTRLHLT;
1568 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001569
1570 if (!timeout)
1571 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001572
Felipe Balbi73815282015-01-27 13:48:14 -06001573 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001574 dwc->gadget_driver
1575 ? dwc->gadget_driver->function : "no-function",
1576 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301577
1578 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001579}
1580
1581static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1582{
1583 struct dwc3 *dwc = gadget_to_dwc(g);
1584 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301585 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001586
1587 is_on = !!is_on;
1588
1589 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001590 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001591 spin_unlock_irqrestore(&dwc->lock, flags);
1592
Pratyush Anand6f17f742012-07-02 10:21:55 +05301593 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001594}
1595
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001596static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1597{
1598 u32 reg;
1599
1600 /* Enable all but Start and End of Frame IRQs */
1601 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1602 DWC3_DEVTEN_EVNTOVERFLOWEN |
1603 DWC3_DEVTEN_CMDCMPLTEN |
1604 DWC3_DEVTEN_ERRTICERREN |
1605 DWC3_DEVTEN_WKUPEVTEN |
1606 DWC3_DEVTEN_ULSTCNGEN |
1607 DWC3_DEVTEN_CONNECTDONEEN |
1608 DWC3_DEVTEN_USBRSTEN |
1609 DWC3_DEVTEN_DISCONNEVTEN);
1610
1611 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1612}
1613
1614static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1615{
1616 /* mask all interrupts */
1617 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1618}
1619
1620static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001621static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001622
Felipe Balbi4e994722016-05-13 14:09:59 +03001623/**
1624 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1625 * dwc: pointer to our context structure
1626 *
1627 * The following looks like complex but it's actually very simple. In order to
1628 * calculate the number of packets we can burst at once on OUT transfers, we're
1629 * gonna use RxFIFO size.
1630 *
1631 * To calculate RxFIFO size we need two numbers:
1632 * MDWIDTH = size, in bits, of the internal memory bus
1633 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1634 *
1635 * Given these two numbers, the formula is simple:
1636 *
1637 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1638 *
1639 * 24 bytes is for 3x SETUP packets
1640 * 16 bytes is a clock domain crossing tolerance
1641 *
1642 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1643 */
1644static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1645{
1646 u32 ram2_depth;
1647 u32 mdwidth;
1648 u32 nump;
1649 u32 reg;
1650
1651 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1652 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1653
1654 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1655 nump = min_t(u32, nump, 16);
1656
1657 /* update NumP */
1658 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1659 reg &= ~DWC3_DCFG_NUMP_MASK;
1660 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1661 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1662}
1663
Felipe Balbid7be2952016-05-04 15:49:37 +03001664static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001665{
Felipe Balbi72246da2011-08-19 18:10:58 +03001666 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001667 int ret = 0;
1668 u32 reg;
1669
Felipe Balbi72246da2011-08-19 18:10:58 +03001670 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1671 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001672
1673 /**
1674 * WORKAROUND: DWC3 revision < 2.20a have an issue
1675 * which would cause metastability state on Run/Stop
1676 * bit if we try to force the IP to USB2-only mode.
1677 *
1678 * Because of that, we cannot configure the IP to any
1679 * speed other than the SuperSpeed
1680 *
1681 * Refers to:
1682 *
1683 * STAR#9000525659: Clock Domain Crossing on DCTL in
1684 * USB 2.0 Mode
1685 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001686 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001687 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001688 } else {
1689 switch (dwc->maximum_speed) {
1690 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001691 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001692 break;
1693 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001694 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001695 break;
1696 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001697 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001698 break;
John Youn75808622016-02-05 17:09:13 -08001699 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001700 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001701 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001702 default:
John Youn77966eb2016-02-19 17:31:01 -08001703 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1704 dwc->maximum_speed);
1705 /* fall through */
1706 case USB_SPEED_SUPER:
1707 reg |= DWC3_DCFG_SUPERSPEED;
1708 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001709 }
1710 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001711 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1712
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001713 /*
1714 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1715 * field instead of letting dwc3 itself calculate that automatically.
1716 *
1717 * This way, we maximize the chances that we'll be able to get several
1718 * bursts of data without going through any sort of endpoint throttling.
1719 */
1720 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1721 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1722 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1723
Felipe Balbi4e994722016-05-13 14:09:59 +03001724 dwc3_gadget_setup_nump(dwc);
1725
Felipe Balbi72246da2011-08-19 18:10:58 +03001726 /* Start with SuperSpeed Default */
1727 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1728
1729 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001730 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1731 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001732 if (ret) {
1733 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001734 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001735 }
1736
1737 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001738 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1739 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001740 if (ret) {
1741 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001742 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001743 }
1744
1745 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001746 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001747 dwc3_ep0_out_start(dwc);
1748
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001749 dwc3_gadget_enable_irq(dwc);
1750
Felipe Balbid7be2952016-05-04 15:49:37 +03001751 return 0;
1752
1753err1:
1754 __dwc3_gadget_ep_disable(dwc->eps[0]);
1755
1756err0:
1757 return ret;
1758}
1759
1760static int dwc3_gadget_start(struct usb_gadget *g,
1761 struct usb_gadget_driver *driver)
1762{
1763 struct dwc3 *dwc = gadget_to_dwc(g);
1764 unsigned long flags;
1765 int ret = 0;
1766 int irq;
1767
Roger Quadros9522def2016-06-10 14:48:38 +03001768 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001769 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1770 IRQF_SHARED, "dwc3", dwc->ev_buf);
1771 if (ret) {
1772 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1773 irq, ret);
1774 goto err0;
1775 }
1776
1777 spin_lock_irqsave(&dwc->lock, flags);
1778 if (dwc->gadget_driver) {
1779 dev_err(dwc->dev, "%s is already bound to %s\n",
1780 dwc->gadget.name,
1781 dwc->gadget_driver->driver.name);
1782 ret = -EBUSY;
1783 goto err1;
1784 }
1785
1786 dwc->gadget_driver = driver;
1787
Felipe Balbifc8bb912016-05-16 13:14:48 +03001788 if (pm_runtime_active(dwc->dev))
1789 __dwc3_gadget_start(dwc);
1790
Felipe Balbi72246da2011-08-19 18:10:58 +03001791 spin_unlock_irqrestore(&dwc->lock, flags);
1792
1793 return 0;
1794
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001795err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001796 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001797 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001798
1799err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001800 return ret;
1801}
1802
Felipe Balbid7be2952016-05-04 15:49:37 +03001803static void __dwc3_gadget_stop(struct dwc3 *dwc)
1804{
Baolin Wangda1410b2016-06-20 16:19:48 +08001805 if (pm_runtime_suspended(dwc->dev))
1806 return;
1807
Felipe Balbid7be2952016-05-04 15:49:37 +03001808 dwc3_gadget_disable_irq(dwc);
1809 __dwc3_gadget_ep_disable(dwc->eps[0]);
1810 __dwc3_gadget_ep_disable(dwc->eps[1]);
1811}
1812
Felipe Balbi22835b82014-10-17 12:05:12 -05001813static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001814{
1815 struct dwc3 *dwc = gadget_to_dwc(g);
1816 unsigned long flags;
1817
1818 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001819 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001820 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001821 spin_unlock_irqrestore(&dwc->lock, flags);
1822
Felipe Balbi3f308d12016-05-16 14:17:06 +03001823 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001824
Felipe Balbi72246da2011-08-19 18:10:58 +03001825 return 0;
1826}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001827
Felipe Balbi72246da2011-08-19 18:10:58 +03001828static const struct usb_gadget_ops dwc3_gadget_ops = {
1829 .get_frame = dwc3_gadget_get_frame,
1830 .wakeup = dwc3_gadget_wakeup,
1831 .set_selfpowered = dwc3_gadget_set_selfpowered,
1832 .pullup = dwc3_gadget_pullup,
1833 .udc_start = dwc3_gadget_start,
1834 .udc_stop = dwc3_gadget_stop,
1835};
1836
1837/* -------------------------------------------------------------------------- */
1838
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001839static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1840 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001841{
1842 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001843 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001844
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001845 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001846 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001847
Felipe Balbi72246da2011-08-19 18:10:58 +03001848 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001849 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001850 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001851
1852 dep->dwc = dwc;
1853 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001854 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001855 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001856 dwc->eps[epnum] = dep;
1857
1858 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1859 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001860
Felipe Balbi72246da2011-08-19 18:10:58 +03001861 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001862 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001863
Felipe Balbi73815282015-01-27 13:48:14 -06001864 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001865
Felipe Balbi72246da2011-08-19 18:10:58 +03001866 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001867 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301868 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001869 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1870 if (!epnum)
1871 dwc->gadget.ep0 = &dep->endpoint;
1872 } else {
1873 int ret;
1874
Robert Baldygae117e742013-12-13 12:23:38 +01001875 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001876 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001877 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1878 list_add_tail(&dep->endpoint.ep_list,
1879 &dwc->gadget.ep_list);
1880
1881 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001882 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001883 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001884 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001885
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001886 if (epnum == 0 || epnum == 1) {
1887 dep->endpoint.caps.type_control = true;
1888 } else {
1889 dep->endpoint.caps.type_iso = true;
1890 dep->endpoint.caps.type_bulk = true;
1891 dep->endpoint.caps.type_int = true;
1892 }
1893
1894 dep->endpoint.caps.dir_in = !!direction;
1895 dep->endpoint.caps.dir_out = !direction;
1896
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001897 INIT_LIST_HEAD(&dep->pending_list);
1898 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001899 }
1900
1901 return 0;
1902}
1903
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001904static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1905{
1906 int ret;
1907
1908 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1909
1910 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1911 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001912 dwc3_trace(trace_dwc3_gadget,
1913 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001914 return ret;
1915 }
1916
1917 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1918 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001919 dwc3_trace(trace_dwc3_gadget,
1920 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001921 return ret;
1922 }
1923
1924 return 0;
1925}
1926
Felipe Balbi72246da2011-08-19 18:10:58 +03001927static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1928{
1929 struct dwc3_ep *dep;
1930 u8 epnum;
1931
1932 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1933 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001934 if (!dep)
1935 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301936 /*
1937 * Physical endpoints 0 and 1 are special; they form the
1938 * bi-directional USB endpoint 0.
1939 *
1940 * For those two physical endpoints, we don't allocate a TRB
1941 * pool nor do we add them the endpoints list. Due to that, we
1942 * shouldn't do these two operations otherwise we would end up
1943 * with all sorts of bugs when removing dwc3.ko.
1944 */
1945 if (epnum != 0 && epnum != 1) {
1946 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001947 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301948 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001949
1950 kfree(dep);
1951 }
1952}
1953
Felipe Balbi72246da2011-08-19 18:10:58 +03001954/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001955
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301956static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1957 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001958 const struct dwc3_event_depevt *event, int status,
1959 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301960{
1961 unsigned int count;
1962 unsigned int s_pkt = 0;
1963 unsigned int trb_status;
1964
Felipe Balbi68d34c82016-05-30 13:34:58 +03001965 dep->queued_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001966 trace_dwc3_complete_trb(dep, trb);
1967
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001968 /*
1969 * If we're in the middle of series of chained TRBs and we
1970 * receive a short transfer along the way, DWC3 will skip
1971 * through all TRBs including the last TRB in the chain (the
1972 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1973 * bit and SW has to do it manually.
1974 *
1975 * We're going to do that here to avoid problems of HW trying
1976 * to use bogus TRBs for transfers.
1977 */
1978 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1979 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1980
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301981 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1982 /*
1983 * We continue despite the error. There is not much we
1984 * can do. If we don't clean it up we loop forever. If
1985 * we skip the TRB then it gets overwritten after a
1986 * while since we use them in a ring buffer. A BUG()
1987 * would help. Lets hope that if this occurs, someone
1988 * fixes the root cause instead of looking away :)
1989 */
1990 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1991 dep->name, trb);
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001992
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301993 count = trb->size & DWC3_TRB_SIZE_MASK;
1994
1995 if (dep->direction) {
1996 if (count) {
1997 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1998 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001999 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002000 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302001 dep->name);
2002 /*
2003 * If missed isoc occurred and there is
2004 * no request queued then issue END
2005 * TRANSFER, so that core generates
2006 * next xfernotready and we will issue
2007 * a fresh START TRANSFER.
2008 * If there are still queued request
2009 * then wait, do not issue either END
2010 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002011 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302012 * giveback.If any future queued request
2013 * is successfully transferred then we
2014 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002015 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302016 */
2017 dep->flags |= DWC3_EP_MISSED_ISOC;
2018 } else {
2019 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2020 dep->name);
2021 status = -ECONNRESET;
2022 }
2023 } else {
2024 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2025 }
2026 } else {
2027 if (count && (event->status & DEPEVT_STATUS_SHORT))
2028 s_pkt = 1;
2029 }
2030
Felipe Balbi7c705df2016-08-10 12:35:30 +03002031 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302032 return 1;
2033 if ((event->status & DEPEVT_STATUS_LST) &&
2034 (trb->ctrl & (DWC3_TRB_CTRL_LST |
2035 DWC3_TRB_CTRL_HWO)))
2036 return 1;
2037 if ((event->status & DEPEVT_STATUS_IOC) &&
2038 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2039 return 1;
2040 return 0;
2041}
2042
Felipe Balbi72246da2011-08-19 18:10:58 +03002043static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2044 const struct dwc3_event_depevt *event, int status)
2045{
2046 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002047 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302048 unsigned int slot;
2049 unsigned int i;
Felipe Balbic7de5732016-07-29 03:17:58 +03002050 int count = 0;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302051 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002052
2053 do {
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002054 int chain;
2055
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002056 req = next_request(&dep->started_list);
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002057 if (WARN_ON_ONCE(!req))
Ville Syrjäläd115d702015-08-31 19:48:28 +03002058 return 1;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002059
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002060 chain = req->request.num_mapped_sgs > 0;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002061 i = 0;
2062 do {
Felipe Balbi53fd8812016-04-04 15:33:41 +03002063 slot = req->first_trb_index + i;
Felipe Balbi36b68aa2016-04-05 13:24:36 +03002064 if (slot == DWC3_TRB_NUM - 1)
Ville Syrjäläd115d702015-08-31 19:48:28 +03002065 slot++;
2066 slot %= DWC3_TRB_NUM;
2067 trb = &dep->trb_pool[slot];
Felipe Balbic7de5732016-07-29 03:17:58 +03002068 count += trb->size & DWC3_TRB_SIZE_MASK;
2069
Ville Syrjäläd115d702015-08-31 19:48:28 +03002070 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002071 event, status, chain);
Ville Syrjäläd115d702015-08-31 19:48:28 +03002072 if (ret)
2073 break;
2074 } while (++i < req->request.num_mapped_sgs);
2075
Felipe Balbic7de5732016-07-29 03:17:58 +03002076 /*
2077 * We assume here we will always receive the entire data block
2078 * which we should receive. Meaning, if we program RX to
2079 * receive 4K but we receive only 2K, we assume that's all we
2080 * should receive and we simply bounce the request back to the
2081 * gadget driver for further processing.
2082 */
2083 req->request.actual += req->request.length - count;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002084 dwc3_gadget_giveback(dep, req, status);
2085
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302086 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03002087 break;
Ville Syrjäläd115d702015-08-31 19:48:28 +03002088 } while (1);
Felipe Balbi72246da2011-08-19 18:10:58 +03002089
Felipe Balbi4cb42212016-05-18 12:37:21 +03002090 /*
2091 * Our endpoint might get disabled by another thread during
2092 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2093 * early on so DWC3_EP_BUSY flag gets cleared
2094 */
2095 if (!dep->endpoint.desc)
2096 return 1;
2097
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302098 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002099 list_empty(&dep->started_list)) {
2100 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302101 /*
2102 * If there is no entry in request list then do
2103 * not issue END TRANSFER now. Just set PENDING
2104 * flag, so that END TRANSFER is issued when an
2105 * entry is added into request list.
2106 */
2107 dep->flags = DWC3_EP_PENDING_REQUEST;
2108 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002109 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302110 dep->flags = DWC3_EP_ENABLED;
2111 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302112 return 1;
2113 }
2114
Konrad Leszczynski9cad39f2016-02-08 16:13:12 +01002115 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2116 if ((event->status & DEPEVT_STATUS_IOC) &&
2117 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2118 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002119 return 1;
2120}
2121
2122static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002123 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002124{
2125 unsigned status = 0;
2126 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002127 u32 is_xfer_complete;
2128
2129 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002130
2131 if (event->status & DEPEVT_STATUS_BUSERR)
2132 status = -ECONNRESET;
2133
Paul Zimmerman1d046792012-02-15 18:56:56 -08002134 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002135 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002136 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002137 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002138
2139 /*
2140 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2141 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2142 */
2143 if (dwc->revision < DWC3_REVISION_183A) {
2144 u32 reg;
2145 int i;
2146
2147 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002148 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002149
2150 if (!(dep->flags & DWC3_EP_ENABLED))
2151 continue;
2152
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002153 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002154 return;
2155 }
2156
2157 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2158 reg |= dwc->u1u2;
2159 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2160
2161 dwc->u1u2 = 0;
2162 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002163
Felipe Balbi4cb42212016-05-18 12:37:21 +03002164 /*
2165 * Our endpoint might get disabled by another thread during
2166 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2167 * early on so DWC3_EP_BUSY flag gets cleared
2168 */
2169 if (!dep->endpoint.desc)
2170 return;
2171
Felipe Balbie6e709b2015-09-28 15:16:56 -05002172 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002173 int ret;
2174
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002175 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002176 if (!ret || ret == -EBUSY)
2177 return;
2178 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002179}
2180
Felipe Balbi72246da2011-08-19 18:10:58 +03002181static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2182 const struct dwc3_event_depevt *event)
2183{
2184 struct dwc3_ep *dep;
2185 u8 epnum = event->endpoint_number;
2186
2187 dep = dwc->eps[epnum];
2188
Felipe Balbi3336abb2012-06-06 09:19:35 +03002189 if (!(dep->flags & DWC3_EP_ENABLED))
2190 return;
2191
Felipe Balbi72246da2011-08-19 18:10:58 +03002192 if (epnum == 0 || epnum == 1) {
2193 dwc3_ep0_interrupt(dwc, event);
2194 return;
2195 }
2196
2197 switch (event->endpoint_event) {
2198 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002199 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002200
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002201 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002202 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002203 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002204 dep->name);
2205 return;
2206 }
2207
Jingoo Han029d97f2014-07-04 15:00:51 +09002208 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002209 break;
2210 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002211 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002212 break;
2213 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002214 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002215 dwc3_gadget_start_isoc(dwc, dep, event);
2216 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002217 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002218 int ret;
2219
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002220 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2221
Felipe Balbi73815282015-01-27 13:48:14 -06002222 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002223 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002224 : "Transfer Not Active");
2225
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002226 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002227 if (!ret || ret == -EBUSY)
2228 return;
2229
Felipe Balbiec5e7952015-11-16 16:04:13 -06002230 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002231 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002232 dep->name);
2233 }
2234
2235 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002236 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002237 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002238 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2239 dep->name);
2240 return;
2241 }
2242
2243 switch (event->status) {
2244 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002245 dwc3_trace(trace_dwc3_gadget,
2246 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002247 event->parameters);
2248
2249 break;
2250 case DEPEVT_STREAMEVT_NOTFOUND:
2251 /* FALLTHROUGH */
2252 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002253 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002254 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002255 }
2256 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002257 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002258 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002259 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002260 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002261 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002262 break;
2263 }
2264}
2265
2266static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2267{
2268 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2269 spin_unlock(&dwc->lock);
2270 dwc->gadget_driver->disconnect(&dwc->gadget);
2271 spin_lock(&dwc->lock);
2272 }
2273}
2274
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002275static void dwc3_suspend_gadget(struct dwc3 *dwc)
2276{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002277 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002278 spin_unlock(&dwc->lock);
2279 dwc->gadget_driver->suspend(&dwc->gadget);
2280 spin_lock(&dwc->lock);
2281 }
2282}
2283
2284static void dwc3_resume_gadget(struct dwc3 *dwc)
2285{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002286 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002287 spin_unlock(&dwc->lock);
2288 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002289 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002290 }
2291}
2292
2293static void dwc3_reset_gadget(struct dwc3 *dwc)
2294{
2295 if (!dwc->gadget_driver)
2296 return;
2297
2298 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2299 spin_unlock(&dwc->lock);
2300 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002301 spin_lock(&dwc->lock);
2302 }
2303}
2304
Paul Zimmermanb992e682012-04-27 14:17:35 +03002305static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002306{
2307 struct dwc3_ep *dep;
2308 struct dwc3_gadget_ep_cmd_params params;
2309 u32 cmd;
2310 int ret;
2311
2312 dep = dwc->eps[epnum];
2313
Felipe Balbib4996a82012-06-06 12:04:13 +03002314 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302315 return;
2316
Pratyush Anand57911502012-07-06 15:19:10 +05302317 /*
2318 * NOTICE: We are violating what the Databook says about the
2319 * EndTransfer command. Ideally we would _always_ wait for the
2320 * EndTransfer Command Completion IRQ, but that's causing too
2321 * much trouble synchronizing between us and gadget driver.
2322 *
2323 * We have discussed this with the IP Provider and it was
2324 * suggested to giveback all requests here, but give HW some
2325 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002326 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302327 *
2328 * Note also that a similar handling was tested by Synopsys
2329 * (thanks a lot Paul) and nothing bad has come out of it.
2330 * In short, what we're doing is:
2331 *
2332 * - Issue EndTransfer WITH CMDIOC bit set
2333 * - Wait 100us
2334 */
2335
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302336 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002337 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2338 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002339 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302340 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002341 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302342 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002343 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002344 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302345 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002346}
2347
2348static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2349{
2350 u32 epnum;
2351
2352 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2353 struct dwc3_ep *dep;
2354
2355 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002356 if (!dep)
2357 continue;
2358
Felipe Balbi72246da2011-08-19 18:10:58 +03002359 if (!(dep->flags & DWC3_EP_ENABLED))
2360 continue;
2361
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002362 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002363 }
2364}
2365
2366static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2367{
2368 u32 epnum;
2369
2370 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2371 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002372 int ret;
2373
2374 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002375 if (!dep)
2376 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002377
2378 if (!(dep->flags & DWC3_EP_STALL))
2379 continue;
2380
2381 dep->flags &= ~DWC3_EP_STALL;
2382
John Youn50c763f2016-05-31 17:49:56 -07002383 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002384 WARN_ON_ONCE(ret);
2385 }
2386}
2387
2388static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2389{
Felipe Balbic4430a22012-05-24 10:30:01 +03002390 int reg;
2391
Felipe Balbi72246da2011-08-19 18:10:58 +03002392 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2393 reg &= ~DWC3_DCTL_INITU1ENA;
2394 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2395
2396 reg &= ~DWC3_DCTL_INITU2ENA;
2397 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002398
Felipe Balbi72246da2011-08-19 18:10:58 +03002399 dwc3_disconnect_gadget(dwc);
2400
2401 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002402 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002403 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002404
2405 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002406}
2407
Felipe Balbi72246da2011-08-19 18:10:58 +03002408static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2409{
2410 u32 reg;
2411
Felipe Balbifc8bb912016-05-16 13:14:48 +03002412 dwc->connected = true;
2413
Felipe Balbidf62df52011-10-14 15:11:49 +03002414 /*
2415 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2416 * would cause a missing Disconnect Event if there's a
2417 * pending Setup Packet in the FIFO.
2418 *
2419 * There's no suggested workaround on the official Bug
2420 * report, which states that "unless the driver/application
2421 * is doing any special handling of a disconnect event,
2422 * there is no functional issue".
2423 *
2424 * Unfortunately, it turns out that we _do_ some special
2425 * handling of a disconnect event, namely complete all
2426 * pending transfers, notify gadget driver of the
2427 * disconnection, and so on.
2428 *
2429 * Our suggested workaround is to follow the Disconnect
2430 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002431 * flag. Such flag gets set whenever we have a SETUP_PENDING
2432 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002433 * same endpoint.
2434 *
2435 * Refers to:
2436 *
2437 * STAR#9000466709: RTL: Device : Disconnect event not
2438 * generated if setup packet pending in FIFO
2439 */
2440 if (dwc->revision < DWC3_REVISION_188A) {
2441 if (dwc->setup_packet_pending)
2442 dwc3_gadget_disconnect_interrupt(dwc);
2443 }
2444
Felipe Balbi8e744752014-11-06 14:27:53 +08002445 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002446
2447 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2448 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2449 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002450 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002451
2452 dwc3_stop_active_transfers(dwc);
2453 dwc3_clear_stall_all_ep(dwc);
2454
2455 /* Reset device address to zero */
2456 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2457 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2458 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002459}
2460
2461static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2462{
2463 u32 reg;
2464 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2465
2466 /*
2467 * We change the clock only at SS but I dunno why I would want to do
2468 * this. Maybe it becomes part of the power saving plan.
2469 */
2470
John Younee5cd412016-02-05 17:08:45 -08002471 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2472 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002473 return;
2474
2475 /*
2476 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2477 * each time on Connect Done.
2478 */
2479 if (!usb30_clock)
2480 return;
2481
2482 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2483 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2484 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2485}
2486
Felipe Balbi72246da2011-08-19 18:10:58 +03002487static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2488{
Felipe Balbi72246da2011-08-19 18:10:58 +03002489 struct dwc3_ep *dep;
2490 int ret;
2491 u32 reg;
2492 u8 speed;
2493
Felipe Balbi72246da2011-08-19 18:10:58 +03002494 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2495 speed = reg & DWC3_DSTS_CONNECTSPD;
2496 dwc->speed = speed;
2497
2498 dwc3_update_ram_clk_sel(dwc, speed);
2499
2500 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002501 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002502 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2503 dwc->gadget.ep0->maxpacket = 512;
2504 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2505 break;
John Youn2da9ad72016-05-20 16:34:26 -07002506 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002507 /*
2508 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2509 * would cause a missing USB3 Reset event.
2510 *
2511 * In such situations, we should force a USB3 Reset
2512 * event by calling our dwc3_gadget_reset_interrupt()
2513 * routine.
2514 *
2515 * Refers to:
2516 *
2517 * STAR#9000483510: RTL: SS : USB3 reset event may
2518 * not be generated always when the link enters poll
2519 */
2520 if (dwc->revision < DWC3_REVISION_190A)
2521 dwc3_gadget_reset_interrupt(dwc);
2522
Felipe Balbi72246da2011-08-19 18:10:58 +03002523 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2524 dwc->gadget.ep0->maxpacket = 512;
2525 dwc->gadget.speed = USB_SPEED_SUPER;
2526 break;
John Youn2da9ad72016-05-20 16:34:26 -07002527 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002528 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2529 dwc->gadget.ep0->maxpacket = 64;
2530 dwc->gadget.speed = USB_SPEED_HIGH;
2531 break;
John Youn2da9ad72016-05-20 16:34:26 -07002532 case DWC3_DSTS_FULLSPEED2:
2533 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002534 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2535 dwc->gadget.ep0->maxpacket = 64;
2536 dwc->gadget.speed = USB_SPEED_FULL;
2537 break;
John Youn2da9ad72016-05-20 16:34:26 -07002538 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002539 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2540 dwc->gadget.ep0->maxpacket = 8;
2541 dwc->gadget.speed = USB_SPEED_LOW;
2542 break;
2543 }
2544
Pratyush Anand2b758352013-01-14 15:59:31 +05302545 /* Enable USB2 LPM Capability */
2546
John Younee5cd412016-02-05 17:08:45 -08002547 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002548 (speed != DWC3_DSTS_SUPERSPEED) &&
2549 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302550 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2551 reg |= DWC3_DCFG_LPM_CAP;
2552 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2553
2554 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2555 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2556
Huang Rui460d0982014-10-31 11:11:18 +08002557 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302558
Huang Rui80caf7d2014-10-28 19:54:26 +08002559 /*
2560 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2561 * DCFG.LPMCap is set, core responses with an ACK and the
2562 * BESL value in the LPM token is less than or equal to LPM
2563 * NYET threshold.
2564 */
2565 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2566 && dwc->has_lpm_erratum,
2567 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2568
2569 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2570 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2571
Pratyush Anand2b758352013-01-14 15:59:31 +05302572 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002573 } else {
2574 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2575 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2576 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302577 }
2578
Felipe Balbi72246da2011-08-19 18:10:58 +03002579 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002580 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2581 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002582 if (ret) {
2583 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2584 return;
2585 }
2586
2587 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002588 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2589 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002590 if (ret) {
2591 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2592 return;
2593 }
2594
2595 /*
2596 * Configure PHY via GUSB3PIPECTLn if required.
2597 *
2598 * Update GTXFIFOSIZn
2599 *
2600 * In both cases reset values should be sufficient.
2601 */
2602}
2603
2604static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2605{
Felipe Balbi72246da2011-08-19 18:10:58 +03002606 /*
2607 * TODO take core out of low power mode when that's
2608 * implemented.
2609 */
2610
Jiebing Liad14d4e2014-12-11 13:26:29 +08002611 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2612 spin_unlock(&dwc->lock);
2613 dwc->gadget_driver->resume(&dwc->gadget);
2614 spin_lock(&dwc->lock);
2615 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002616}
2617
2618static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2619 unsigned int evtinfo)
2620{
Felipe Balbifae2b902011-10-14 13:00:30 +03002621 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002622 unsigned int pwropt;
2623
2624 /*
2625 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2626 * Hibernation mode enabled which would show up when device detects
2627 * host-initiated U3 exit.
2628 *
2629 * In that case, device will generate a Link State Change Interrupt
2630 * from U3 to RESUME which is only necessary if Hibernation is
2631 * configured in.
2632 *
2633 * There are no functional changes due to such spurious event and we
2634 * just need to ignore it.
2635 *
2636 * Refers to:
2637 *
2638 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2639 * operational mode
2640 */
2641 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2642 if ((dwc->revision < DWC3_REVISION_250A) &&
2643 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2644 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2645 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002646 dwc3_trace(trace_dwc3_gadget,
2647 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002648 return;
2649 }
2650 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002651
2652 /*
2653 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2654 * on the link partner, the USB session might do multiple entry/exit
2655 * of low power states before a transfer takes place.
2656 *
2657 * Due to this problem, we might experience lower throughput. The
2658 * suggested workaround is to disable DCTL[12:9] bits if we're
2659 * transitioning from U1/U2 to U0 and enable those bits again
2660 * after a transfer completes and there are no pending transfers
2661 * on any of the enabled endpoints.
2662 *
2663 * This is the first half of that workaround.
2664 *
2665 * Refers to:
2666 *
2667 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2668 * core send LGO_Ux entering U0
2669 */
2670 if (dwc->revision < DWC3_REVISION_183A) {
2671 if (next == DWC3_LINK_STATE_U0) {
2672 u32 u1u2;
2673 u32 reg;
2674
2675 switch (dwc->link_state) {
2676 case DWC3_LINK_STATE_U1:
2677 case DWC3_LINK_STATE_U2:
2678 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2679 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2680 | DWC3_DCTL_ACCEPTU2ENA
2681 | DWC3_DCTL_INITU1ENA
2682 | DWC3_DCTL_ACCEPTU1ENA);
2683
2684 if (!dwc->u1u2)
2685 dwc->u1u2 = reg & u1u2;
2686
2687 reg &= ~u1u2;
2688
2689 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2690 break;
2691 default:
2692 /* do nothing */
2693 break;
2694 }
2695 }
2696 }
2697
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002698 switch (next) {
2699 case DWC3_LINK_STATE_U1:
2700 if (dwc->speed == USB_SPEED_SUPER)
2701 dwc3_suspend_gadget(dwc);
2702 break;
2703 case DWC3_LINK_STATE_U2:
2704 case DWC3_LINK_STATE_U3:
2705 dwc3_suspend_gadget(dwc);
2706 break;
2707 case DWC3_LINK_STATE_RESUME:
2708 dwc3_resume_gadget(dwc);
2709 break;
2710 default:
2711 /* do nothing */
2712 break;
2713 }
2714
Felipe Balbie57ebc12014-04-22 13:20:12 -05002715 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002716}
2717
Baolin Wang72704f82016-05-16 16:43:53 +08002718static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2719 unsigned int evtinfo)
2720{
2721 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2722
2723 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2724 dwc3_suspend_gadget(dwc);
2725
2726 dwc->link_state = next;
2727}
2728
Felipe Balbie1dadd32014-02-25 14:47:54 -06002729static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2730 unsigned int evtinfo)
2731{
2732 unsigned int is_ss = evtinfo & BIT(4);
2733
2734 /**
2735 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2736 * have a known issue which can cause USB CV TD.9.23 to fail
2737 * randomly.
2738 *
2739 * Because of this issue, core could generate bogus hibernation
2740 * events which SW needs to ignore.
2741 *
2742 * Refers to:
2743 *
2744 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2745 * Device Fallback from SuperSpeed
2746 */
2747 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2748 return;
2749
2750 /* enter hibernation here */
2751}
2752
Felipe Balbi72246da2011-08-19 18:10:58 +03002753static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2754 const struct dwc3_event_devt *event)
2755{
2756 switch (event->type) {
2757 case DWC3_DEVICE_EVENT_DISCONNECT:
2758 dwc3_gadget_disconnect_interrupt(dwc);
2759 break;
2760 case DWC3_DEVICE_EVENT_RESET:
2761 dwc3_gadget_reset_interrupt(dwc);
2762 break;
2763 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2764 dwc3_gadget_conndone_interrupt(dwc);
2765 break;
2766 case DWC3_DEVICE_EVENT_WAKEUP:
2767 dwc3_gadget_wakeup_interrupt(dwc);
2768 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002769 case DWC3_DEVICE_EVENT_HIBER_REQ:
2770 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2771 "unexpected hibernation event\n"))
2772 break;
2773
2774 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2775 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002776 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2777 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2778 break;
2779 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002780 /* It changed to be suspend event for version 2.30a and above */
2781 if (dwc->revision < DWC3_REVISION_230A) {
2782 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2783 } else {
2784 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2785
2786 /*
2787 * Ignore suspend event until the gadget enters into
2788 * USB_STATE_CONFIGURED state.
2789 */
2790 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2791 dwc3_gadget_suspend_interrupt(dwc,
2792 event->event_info);
2793 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002794 break;
2795 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002796 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002797 break;
2798 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002799 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002800 break;
2801 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002802 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002803 break;
2804 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002805 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002806 break;
2807 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002808 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002809 }
2810}
2811
2812static void dwc3_process_event_entry(struct dwc3 *dwc,
2813 const union dwc3_event *event)
2814{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002815 trace_dwc3_event(event->raw);
2816
Felipe Balbi72246da2011-08-19 18:10:58 +03002817 /* Endpoint IRQ, handle it and return early */
2818 if (event->type.is_devspec == 0) {
2819 /* depevt */
2820 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2821 }
2822
2823 switch (event->type.type) {
2824 case DWC3_EVENT_TYPE_DEV:
2825 dwc3_gadget_interrupt(dwc, &event->devt);
2826 break;
2827 /* REVISIT what to do with Carkit and I2C events ? */
2828 default:
2829 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2830 }
2831}
2832
Felipe Balbidea520a2016-03-30 09:39:34 +03002833static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002834{
Felipe Balbidea520a2016-03-30 09:39:34 +03002835 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002836 irqreturn_t ret = IRQ_NONE;
2837 int left;
2838 u32 reg;
2839
Felipe Balbif42f2442013-06-12 21:25:08 +03002840 left = evt->count;
2841
2842 if (!(evt->flags & DWC3_EVENT_PENDING))
2843 return IRQ_NONE;
2844
2845 while (left > 0) {
2846 union dwc3_event event;
2847
2848 event.raw = *(u32 *) (evt->buf + evt->lpos);
2849
2850 dwc3_process_event_entry(dwc, &event);
2851
2852 /*
2853 * FIXME we wrap around correctly to the next entry as
2854 * almost all entries are 4 bytes in size. There is one
2855 * entry which has 12 bytes which is a regular entry
2856 * followed by 8 bytes data. ATM I don't know how
2857 * things are organized if we get next to the a
2858 * boundary so I worry about that once we try to handle
2859 * that.
2860 */
2861 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2862 left -= 4;
2863
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002864 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002865 }
2866
2867 evt->count = 0;
2868 evt->flags &= ~DWC3_EVENT_PENDING;
2869 ret = IRQ_HANDLED;
2870
2871 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002872 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002873 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002874 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002875
2876 return ret;
2877}
2878
Felipe Balbidea520a2016-03-30 09:39:34 +03002879static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002880{
Felipe Balbidea520a2016-03-30 09:39:34 +03002881 struct dwc3_event_buffer *evt = _evt;
2882 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002883 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002884 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002885
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002886 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002887 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002888 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002889
2890 return ret;
2891}
2892
Felipe Balbidea520a2016-03-30 09:39:34 +03002893static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002894{
Felipe Balbidea520a2016-03-30 09:39:34 +03002895 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002896 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002897 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002898
Felipe Balbifc8bb912016-05-16 13:14:48 +03002899 if (pm_runtime_suspended(dwc->dev)) {
2900 pm_runtime_get(dwc->dev);
2901 disable_irq_nosync(dwc->irq_gadget);
2902 dwc->pending_events = true;
2903 return IRQ_HANDLED;
2904 }
2905
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002906 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002907 count &= DWC3_GEVNTCOUNT_MASK;
2908 if (!count)
2909 return IRQ_NONE;
2910
Felipe Balbib15a7622011-06-30 16:57:15 +03002911 evt->count = count;
2912 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002913
Felipe Balbie8adfc32013-06-12 21:11:14 +03002914 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002915 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002916 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002917 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002918
Felipe Balbib15a7622011-06-30 16:57:15 +03002919 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002920}
2921
Felipe Balbidea520a2016-03-30 09:39:34 +03002922static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002923{
Felipe Balbidea520a2016-03-30 09:39:34 +03002924 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002925
Felipe Balbidea520a2016-03-30 09:39:34 +03002926 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002927}
2928
2929/**
2930 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002931 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002932 *
2933 * Returns 0 on success otherwise negative errno.
2934 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002935int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002936{
Roger Quadros9522def2016-06-10 14:48:38 +03002937 int ret, irq;
2938 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2939
2940 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2941 if (irq == -EPROBE_DEFER)
2942 return irq;
2943
2944 if (irq <= 0) {
2945 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2946 if (irq == -EPROBE_DEFER)
2947 return irq;
2948
2949 if (irq <= 0) {
2950 irq = platform_get_irq(dwc3_pdev, 0);
2951 if (irq <= 0) {
2952 if (irq != -EPROBE_DEFER) {
2953 dev_err(dwc->dev,
2954 "missing peripheral IRQ\n");
2955 }
2956 if (!irq)
2957 irq = -EINVAL;
2958 return irq;
2959 }
2960 }
2961 }
2962
2963 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002964
2965 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2966 &dwc->ctrl_req_addr, GFP_KERNEL);
2967 if (!dwc->ctrl_req) {
2968 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2969 ret = -ENOMEM;
2970 goto err0;
2971 }
2972
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302973 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002974 &dwc->ep0_trb_addr, GFP_KERNEL);
2975 if (!dwc->ep0_trb) {
2976 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2977 ret = -ENOMEM;
2978 goto err1;
2979 }
2980
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002981 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002982 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002983 ret = -ENOMEM;
2984 goto err2;
2985 }
2986
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002987 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002988 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2989 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002990 if (!dwc->ep0_bounce) {
2991 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2992 ret = -ENOMEM;
2993 goto err3;
2994 }
2995
Felipe Balbi04c03d12015-12-02 10:06:45 -06002996 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2997 if (!dwc->zlp_buf) {
2998 ret = -ENOMEM;
2999 goto err4;
3000 }
3001
Felipe Balbi72246da2011-08-19 18:10:58 +03003002 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003003 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003004 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003005 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003006 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003007
3008 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003009 * FIXME We might be setting max_speed to <SUPER, however versions
3010 * <2.20a of dwc3 have an issue with metastability (documented
3011 * elsewhere in this driver) which tells us we can't set max speed to
3012 * anything lower than SUPER.
3013 *
3014 * Because gadget.max_speed is only used by composite.c and function
3015 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3016 * to happen so we avoid sending SuperSpeed Capability descriptor
3017 * together with our BOS descriptor as that could confuse host into
3018 * thinking we can handle super speed.
3019 *
3020 * Note that, in fact, we won't even support GetBOS requests when speed
3021 * is less than super speed because we don't have means, yet, to tell
3022 * composite.c that we are USB 2.0 + LPM ECN.
3023 */
3024 if (dwc->revision < DWC3_REVISION_220A)
3025 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03003026 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003027 dwc->revision);
3028
3029 dwc->gadget.max_speed = dwc->maximum_speed;
3030
3031 /*
David Cohena4b9d942013-12-09 15:55:38 -08003032 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3033 * on ep out.
3034 */
3035 dwc->gadget.quirk_ep_out_aligned_size = true;
3036
3037 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003038 * REVISIT: Here we should clear all pending IRQs to be
3039 * sure we're starting from a well known location.
3040 */
3041
3042 ret = dwc3_gadget_init_endpoints(dwc);
3043 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003044 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003045
Felipe Balbi72246da2011-08-19 18:10:58 +03003046 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3047 if (ret) {
3048 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003049 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003050 }
3051
3052 return 0;
3053
Felipe Balbi04c03d12015-12-02 10:06:45 -06003054err5:
3055 kfree(dwc->zlp_buf);
3056
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003057err4:
David Cohene1f80462013-09-11 17:42:47 -07003058 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003059 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3060 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003061
Felipe Balbi72246da2011-08-19 18:10:58 +03003062err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003063 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003064
3065err2:
3066 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3067 dwc->ep0_trb, dwc->ep0_trb_addr);
3068
3069err1:
3070 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3071 dwc->ctrl_req, dwc->ctrl_req_addr);
3072
3073err0:
3074 return ret;
3075}
3076
Felipe Balbi7415f172012-04-30 14:56:33 +03003077/* -------------------------------------------------------------------------- */
3078
Felipe Balbi72246da2011-08-19 18:10:58 +03003079void dwc3_gadget_exit(struct dwc3 *dwc)
3080{
Felipe Balbi72246da2011-08-19 18:10:58 +03003081 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003082
Felipe Balbi72246da2011-08-19 18:10:58 +03003083 dwc3_gadget_free_endpoints(dwc);
3084
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003085 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3086 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003087
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003088 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003089 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003090
3091 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3092 dwc->ep0_trb, dwc->ep0_trb_addr);
3093
3094 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3095 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003096}
Felipe Balbi7415f172012-04-30 14:56:33 +03003097
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003098int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003099{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003100 int ret;
3101
Roger Quadros9772b472016-04-12 11:33:29 +03003102 if (!dwc->gadget_driver)
3103 return 0;
3104
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003105 ret = dwc3_gadget_run_stop(dwc, false, false);
3106 if (ret < 0)
3107 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003108
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003109 dwc3_disconnect_gadget(dwc);
3110 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003111
3112 return 0;
3113}
3114
3115int dwc3_gadget_resume(struct dwc3 *dwc)
3116{
Felipe Balbi7415f172012-04-30 14:56:33 +03003117 int ret;
3118
Roger Quadros9772b472016-04-12 11:33:29 +03003119 if (!dwc->gadget_driver)
3120 return 0;
3121
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003122 ret = __dwc3_gadget_start(dwc);
3123 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003124 goto err0;
3125
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003126 ret = dwc3_gadget_run_stop(dwc, true, false);
3127 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003128 goto err1;
3129
Felipe Balbi7415f172012-04-30 14:56:33 +03003130 return 0;
3131
3132err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003133 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003134
3135err0:
3136 return ret;
3137}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003138
3139void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3140{
3141 if (dwc->pending_events) {
3142 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3143 dwc->pending_events = false;
3144 enable_irq(dwc->irq_gadget);
3145 }
3146}