blob: 150261d929b9e945bb4aa7b52f8b664dcbe20daa [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixnerb50854e2021-10-15 03:15:57 +020017#include <asm/fpu/xstate.h>
Thomas Gleixner10043e02017-12-04 15:07:49 +010018#include <asm/intel_ds.h>
Kan Liangd9977c42021-04-12 07:30:56 -070019#include <asm/cpu.h>
Thomas Gleixner10043e02017-12-04 15:07:49 +010020
Andi Kleenf1ad4482015-12-01 17:01:00 -080021/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020022
Kevin Winchesterde0428a2011-08-30 20:41:05 -030023/*
24 * | NHM/WSM | SNB |
25 * register -------------------------------
26 * | HT | no HT | HT | no HT |
27 *-----------------------------------------
28 * offcore | core | core | cpu | core |
29 * lbr_sel | core | core | cpu | core |
30 * ld_lat | cpu | core | cpu | core |
31 *-----------------------------------------
32 *
33 * Given that there is a small number of shared regs,
34 * we can pre-allocate their slot in the per-cpu
35 * per-core reg tables.
36 */
37enum extra_reg_type {
38 EXTRA_REG_NONE = -1, /* not used */
39
40 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
41 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010042 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010043 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070044 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030045
46 EXTRA_REG_MAX /* number of entries needed */
47};
48
49struct event_constraint {
50 union {
51 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
52 u64 idxmsk64;
53 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070054 u64 code;
55 u64 cmask;
56 int weight;
57 int overlap;
58 int flags;
59 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030060};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010061
Peter Zijlstra63b79f62019-04-02 12:45:04 -070062static inline bool constraint_match(struct event_constraint *c, u64 ecode)
63{
64 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
65}
66
Stephane Eranianf20093e2013-01-24 16:10:32 +010067/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020068 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010069 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020070#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
71#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
72#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010073#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
74#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
75#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
76#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
Rob Herring369461c2021-12-08 14:11:20 -060077
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010078#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
79#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
80#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030081#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060082#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080083#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kan Liang7b2c05a2020-07-23 10:11:11 -070084#define PERF_X86_EVENT_TOPDOWN 0x4000 /* Count Topdown slots/metrics events */
Kan Liang61b985e2021-01-28 14:40:10 -080085#define PERF_X86_EVENT_PEBS_STLAT 0x8000 /* st+stlat data address sampling */
Kan Liang7b2c05a2020-07-23 10:11:11 -070086
87static inline bool is_topdown_count(struct perf_event *event)
88{
89 return event->hw.flags & PERF_X86_EVENT_TOPDOWN;
90}
91
92static inline bool is_metric_event(struct perf_event *event)
93{
94 u64 config = event->attr.config;
95
96 return ((config & ARCH_PERFMON_EVENTSEL_EVENT) == 0) &&
97 ((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING) &&
98 ((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX);
99}
100
101static inline bool is_slots_event(struct perf_event *event)
102{
103 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS;
104}
105
106static inline bool is_topdown_event(struct perf_event *event)
107{
108 return is_metric_event(event) || is_slots_event(event);
109}
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300110
111struct amd_nb {
112 int nb_id; /* NorthBridge id */
113 int refcnt; /* reference count */
114 struct perf_event *owners[X86_PMC_IDX_MAX];
115 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
116};
117
Kan Liangfd583ad2017-04-04 15:14:06 -0400118#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +0300119#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
120#define PEBS_OUTPUT_OFFSET 61
121#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
122#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
123#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300124
125/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400126 * Flags PEBS can handle without an PMI.
127 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400128 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700129 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400130 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400131 */
Kan Liang174afc32018-03-12 10:45:37 -0400132#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400133 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400134 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
135 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700136 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100137 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
Stephane Eranian995f0882020-10-01 06:57:49 -0700138 PERF_SAMPLE_PERIOD | PERF_SAMPLE_CODE_PAGE_SIZE)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400139
Kan Liang9d5dcc92019-04-02 12:44:58 -0700140#define PEBS_GP_REGS \
141 ((1ULL << PERF_REG_X86_AX) | \
142 (1ULL << PERF_REG_X86_BX) | \
143 (1ULL << PERF_REG_X86_CX) | \
144 (1ULL << PERF_REG_X86_DX) | \
145 (1ULL << PERF_REG_X86_DI) | \
146 (1ULL << PERF_REG_X86_SI) | \
147 (1ULL << PERF_REG_X86_SP) | \
148 (1ULL << PERF_REG_X86_BP) | \
149 (1ULL << PERF_REG_X86_IP) | \
150 (1ULL << PERF_REG_X86_FLAGS) | \
151 (1ULL << PERF_REG_X86_R8) | \
152 (1ULL << PERF_REG_X86_R9) | \
153 (1ULL << PERF_REG_X86_R10) | \
154 (1ULL << PERF_REG_X86_R11) | \
155 (1ULL << PERF_REG_X86_R12) | \
156 (1ULL << PERF_REG_X86_R13) | \
157 (1ULL << PERF_REG_X86_R14) | \
158 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700159
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300160/*
161 * Per register state.
162 */
163struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100164 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300165 u64 config; /* extra MSR config */
166 u64 reg; /* extra MSR number */
167 atomic_t ref; /* reference count */
168};
169
170/*
171 * Per core/cpu state
172 *
173 * Used to coordinate shared registers between HT threads or
174 * among events on a single PMU.
175 */
176struct intel_shared_regs {
177 struct er_account regs[EXTRA_REG_MAX];
178 int refcnt; /* per-core: #HT threads */
179 unsigned core_id; /* per-core: core id */
180};
181
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100182enum intel_excl_state_type {
183 INTEL_EXCL_UNUSED = 0, /* counter is unused */
184 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
185 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
186};
187
188struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100189 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100190 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100191};
192
193struct intel_excl_cntrs {
194 raw_spinlock_t lock;
195
196 struct intel_excl_states states[2];
197
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200198 union {
199 u16 has_exclusive[2];
200 u32 exclusive_present;
201 };
202
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100203 int refcnt; /* per-core: #HT threads */
204 unsigned core_id; /* per-core: core id */
205};
206
Kan Liang8b077e4a2018-06-05 08:38:46 -0700207struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700208#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300209
Stephane Eranian90413462014-11-17 20:06:54 +0100210enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700211 LBR_FORMAT_32 = 0x00,
212 LBR_FORMAT_LIP = 0x01,
213 LBR_FORMAT_EIP = 0x02,
214 LBR_FORMAT_EIP_FLAGS = 0x03,
215 LBR_FORMAT_EIP_FLAGS2 = 0x04,
216 LBR_FORMAT_INFO = 0x05,
217 LBR_FORMAT_TIME = 0x06,
Peter Zijlstra (Intel)1ac7fd8152022-01-04 08:51:16 -0800218 LBR_FORMAT_INFO2 = 0x07,
219 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_INFO2,
Kan Liang9f354a72020-07-03 05:49:08 -0700220};
221
222enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100223 X86_PERF_KFREE_SHARED = 0,
224 X86_PERF_KFREE_EXCL = 1,
225 X86_PERF_KFREE_MAX
226};
227
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300228struct cpu_hw_events {
229 /*
230 * Generic x86 PMC bits
231 */
232 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
233 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Kan Liang5471eea52021-06-14 10:59:42 -0700234 unsigned long dirty[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300235 int enabled;
236
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100237 int n_events; /* the # of events in the below arrays */
238 int n_added; /* the # last events in the below arrays;
239 they've never been enabled yet */
240 int n_txn; /* the # last events in the below arrays;
241 added in the current transaction */
Peter Zijlstra871a93b2020-10-05 10:09:06 +0200242 int n_txn_pair;
Peter Zijlstra3dbde692020-10-05 10:10:24 +0200243 int n_txn_metric;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300244 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
245 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200246
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300247 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200248 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
249
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200250 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300251
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700252 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200253 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300254
255 /*
256 * Intel DebugStore bits
257 */
258 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100259 void *ds_pebs_vaddr;
260 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300261 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200262 int n_pebs;
263 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300264 int n_pebs_via_pt;
265 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300266
Kan Liangc22497f2019-04-02 12:45:02 -0700267 /* Current super set of events hardware configuration */
268 u64 pebs_data_cfg;
269 u64 active_pebs_data_cfg;
270 int pebs_record_size;
271
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300272 /*
273 * Intel LBR bits
274 */
275 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700276 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300277 struct perf_branch_stack lbr_stack;
278 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700279 union {
280 struct er_account *lbr_sel;
281 struct er_account *lbr_ctl;
282 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100283 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700284 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700285 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800286 int lbr_select;
Kan Liangc085fb82020-07-03 05:49:29 -0700287 void *lbr_xsave;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300288
289 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200290 * Intel host/guest exclude bits
291 */
292 u64 intel_ctrl_guest_mask;
293 u64 intel_ctrl_host_mask;
294 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
295
296 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200297 * Intel checkpoint mask
298 */
299 u64 intel_cp_status;
300
301 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300302 * manage shared (per-core, per-cpu) registers
303 * used on Intel NHM/WSM/SNB
304 */
305 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100306 /*
307 * manage exclusive counter access between hyperthread
308 */
309 struct event_constraint *constraint_list; /* in enable order */
310 struct intel_excl_cntrs *excl_cntrs;
311 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300312
313 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100314 * SKL TSX_FORCE_ABORT shadow
315 */
316 u64 tfa_shadow;
317
318 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700319 * Perf Metrics
320 */
321 /* number of accepted metrics events */
322 int n_metric;
323
324 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300325 * AMD specific bits
326 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100327 struct amd_nb *amd_nb;
328 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
329 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600330 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300331
Stephane Eranian90413462014-11-17 20:06:54 +0100332 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kan Liang61e76d52021-04-12 07:30:43 -0700333
334 struct pmu *pmu;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300335};
336
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700337#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300338 { .idxmsk64 = (n) }, \
339 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700340 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300341 .cmask = (m), \
342 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100343 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100344 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300345}
346
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700347#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
348 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
349
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300350#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100351 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100352
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700353/*
354 * The constraint_match() function only works for 'simple' event codes
355 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
356 */
357#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
358 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
359
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100360#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
361 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
362 0, PERF_X86_EVENT_EXCL)
363
Robert Richterbc1738f2011-11-18 12:35:22 +0100364/*
365 * The overlap flag marks event constraints with overlapping counter
366 * masks. This is the case if the counter mask of such an event is not
367 * a subset of any other counter mask of a constraint with an equal or
368 * higher weight, e.g.:
369 *
370 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
371 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
372 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
373 *
374 * The event scheduler may not select the correct counter in the first
375 * cycle because it needs to know which subsequent events will be
376 * scheduled. It may fail to schedule the events then. So we set the
377 * overlap flag for such constraints to give the scheduler a hint which
378 * events to select for counter rescheduling.
379 *
380 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800381 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100382 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
383 * and its counter masks must be kept at a minimum.
384 */
385#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100386 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300387
388/*
389 * Constraint on the Event code.
390 */
391#define INTEL_EVENT_CONSTRAINT(c, n) \
392 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
393
394/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700395 * Constraint on a range of Event codes
396 */
397#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
398 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
399
400/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300401 * Constraint on the Event code + UMask + fixed-mask
402 *
403 * filter mask to validate fixed counter events.
404 * the following filters disqualify for fixed counters:
405 * - inv
406 * - edge
407 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700408 * - in_tx
409 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300410 * The other filters are supported by fixed counters.
411 * The any-thread option is supported starting with v3.
412 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700413#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300414#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700415 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300416
417/*
Kan Liang59a854e2020-07-23 10:11:13 -0700418 * The special metric counters do not actually exist. They are calculated from
419 * the combination of the FxCtr3 + MSR_PERF_METRICS.
420 *
421 * The special metric counters are mapped to a dummy offset for the scheduler.
422 * The sharing between multiple users of the same metric without multiplexing
423 * is not allowed, even though the hardware supports that in principle.
424 */
425
426#define METRIC_EVENT_CONSTRAINT(c, n) \
427 EVENT_CONSTRAINT(c, (1ULL << (INTEL_PMC_IDX_METRIC_BASE + n)), \
428 INTEL_ARCH_EVENT_MASK)
429
430/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300431 * Constraint on the Event code + UMask
432 */
433#define INTEL_UEVENT_CONSTRAINT(c, n) \
434 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
435
Andi Kleenb7883a12015-11-16 16:21:07 -0800436/* Constraint on specific umask bit only + event */
437#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
438 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
439
Andi Kleen7550ddf2014-09-24 07:34:46 -0700440/* Like UEVENT_CONSTRAINT, but match flags too */
441#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
442 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
443
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100444#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
445 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
446 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
447
Stephane Eranianf20093e2013-01-24 16:10:32 +0100448#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200449 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100450 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
451
Kan Liang61b985e2021-01-28 14:40:10 -0800452#define INTEL_PSD_CONSTRAINT(c, n) \
453 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
454 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_STLAT)
455
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100456#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200457 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100458 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
459
Andi Kleen86a04462014-08-11 21:27:10 +0200460/* Event constraint, but match on all event flags too. */
461#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700462 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200463
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700464#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700465 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700466
Andi Kleen86a04462014-08-11 21:27:10 +0200467/* Check only flags, but allow all event/umask */
468#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
469 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
470
471/* Check flags and event code, and set the HSW store flag */
472#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
473 __EVENT_CONSTRAINT(code, n, \
474 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700475 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
476
Andi Kleen86a04462014-08-11 21:27:10 +0200477/* Check flags and event code, and set the HSW load flag */
478#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100479 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200480 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
481 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
482
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700483#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
484 __EVENT_CONSTRAINT_RANGE(code, end, n, \
485 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
486 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
487
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100488#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
489 __EVENT_CONSTRAINT(code, n, \
490 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
491 HWEIGHT(n), 0, \
492 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
493
Andi Kleen86a04462014-08-11 21:27:10 +0200494/* Check flags and event code/umask, and set the HSW store flag */
495#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
496 __EVENT_CONSTRAINT(code, n, \
497 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
498 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
499
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100500#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
501 __EVENT_CONSTRAINT(code, n, \
502 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
503 HWEIGHT(n), 0, \
504 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
505
Andi Kleen86a04462014-08-11 21:27:10 +0200506/* Check flags and event code/umask, and set the HSW load flag */
507#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
508 __EVENT_CONSTRAINT(code, n, \
509 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
510 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
511
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100512#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
513 __EVENT_CONSTRAINT(code, n, \
514 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
515 HWEIGHT(n), 0, \
516 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
517
Andi Kleen86a04462014-08-11 21:27:10 +0200518/* Check flags and event code/umask, and set the HSW N/A flag */
519#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
520 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100521 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200522 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
523
524
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200525/*
526 * We define the end marker as having a weight of -1
527 * to enable blacklisting of events using a counter bitmask
528 * of zero and thus a weight of zero.
529 * The end marker has a weight that cannot possibly be
530 * obtained from counting the bits in the bitmask.
531 */
532#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300533
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200534/*
535 * Check for end marker with weight == -1
536 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300537#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200538 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300539
540/*
541 * Extra registers for specific events.
542 *
543 * Some events need large masks and require external MSRs.
544 * Those extra MSRs end up being shared for all events on
545 * a PMU and sometimes between PMU of sibling HT threads.
546 * In either case, the kernel needs to handle conflicting
547 * accesses to those extra, shared, regs. The data structure
548 * to manage those registers is stored in cpu_hw_event.
549 */
550struct extra_reg {
551 unsigned int event;
552 unsigned int msr;
553 u64 config_mask;
554 u64 valid_mask;
555 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700556 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300557};
558
559#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700560 .event = (e), \
561 .msr = (ms), \
562 .config_mask = (m), \
563 .valid_mask = (vm), \
564 .idx = EXTRA_REG_##i, \
565 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300566 }
567
568#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
569 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
570
Stephane Eranianf20093e2013-01-24 16:10:32 +0100571#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
572 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
573 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
574
575#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
576 INTEL_UEVENT_EXTRA_REG(c, \
577 MSR_PEBS_LD_LAT_THRESHOLD, \
578 0xffff, \
579 LDLAT)
580
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300581#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
582
583union perf_capabilities {
584 struct {
585 u64 lbr_format:6;
586 u64 pebs_trap:1;
587 u64 pebs_arch_reg:1;
588 u64 pebs_format:4;
589 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700590 /*
591 * PMU supports separate counter range for writing
592 * values > 32bit.
593 */
594 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700595 u64 pebs_baseline:1;
Kan Liangbbdbde22020-07-23 10:11:08 -0700596 u64 perf_metrics:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300597 u64 pebs_output_pt_available:1;
Stephane Eraniancadbaa02020-10-28 12:42:47 -0700598 u64 anythread_deprecated:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300599 };
600 u64 capabilities;
601};
602
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100603struct x86_pmu_quirk {
604 struct x86_pmu_quirk *next;
605 void (*func)(void);
606};
607
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100608union x86_pmu_config {
609 struct {
610 u64 event:8,
611 umask:8,
612 usr:1,
613 os:1,
614 edge:1,
615 pc:1,
616 interrupt:1,
617 __reserved1:1,
618 en:1,
619 inv:1,
620 cmask:8,
621 event2:4,
622 __reserved2:4,
623 go:1,
624 ho:1;
625 } bits;
626 u64 value;
627};
628
629#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
630
Alexander Shishkin48070342015-01-14 14:18:20 +0200631enum {
632 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200633 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200634 x86_lbr_exclusive_pt,
635 x86_lbr_exclusive_max,
636};
637
Kan Liangd0946a82021-04-12 07:30:44 -0700638struct x86_hybrid_pmu {
639 struct pmu pmu;
Kan Liangd9977c42021-04-12 07:30:56 -0700640 const char *name;
641 u8 cpu_type;
642 cpumask_t supported_cpus;
Kan Liangd0946a82021-04-12 07:30:44 -0700643 union perf_capabilities intel_cap;
Kan Liangfc4b8fc2021-04-12 07:30:45 -0700644 u64 intel_ctrl;
Kan Liangd4b294b2021-04-12 07:30:46 -0700645 int max_pebs_events;
646 int num_counters;
647 int num_counters_fixed;
Kan Liangeaacf072021-04-12 07:30:47 -0700648 struct event_constraint unconstrained;
Kan Liang0d18f2d2021-04-12 07:30:48 -0700649
650 u64 hw_cache_event_ids
651 [PERF_COUNT_HW_CACHE_MAX]
652 [PERF_COUNT_HW_CACHE_OP_MAX]
653 [PERF_COUNT_HW_CACHE_RESULT_MAX];
654 u64 hw_cache_extra_regs
655 [PERF_COUNT_HW_CACHE_MAX]
656 [PERF_COUNT_HW_CACHE_OP_MAX]
657 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Kan Liang24ee38f2021-04-12 07:30:49 -0700658 struct event_constraint *event_constraints;
659 struct event_constraint *pebs_constraints;
Kan Liang183af732021-04-12 07:30:50 -0700660 struct extra_reg *extra_regs;
Kan Liangacade632021-08-03 06:25:28 -0700661
662 unsigned int late_ack :1,
663 mid_ack :1,
664 enabled_ack :1;
Kan Liangd0946a82021-04-12 07:30:44 -0700665};
666
667static __always_inline struct x86_hybrid_pmu *hybrid_pmu(struct pmu *pmu)
668{
669 return container_of(pmu, struct x86_hybrid_pmu, pmu);
670}
671
672extern struct static_key_false perf_is_hybrid;
673#define is_hybrid() static_branch_unlikely(&perf_is_hybrid)
674
675#define hybrid(_pmu, _field) \
676(*({ \
677 typeof(&x86_pmu._field) __Fp = &x86_pmu._field; \
678 \
679 if (is_hybrid() && (_pmu)) \
680 __Fp = &hybrid_pmu(_pmu)->_field; \
681 \
682 __Fp; \
683}))
684
Kan Liangeaacf072021-04-12 07:30:47 -0700685#define hybrid_var(_pmu, _var) \
686(*({ \
687 typeof(&_var) __Fp = &_var; \
688 \
689 if (is_hybrid() && (_pmu)) \
690 __Fp = &hybrid_pmu(_pmu)->_var; \
691 \
692 __Fp; \
693}))
694
Kan Liangacade632021-08-03 06:25:28 -0700695#define hybrid_bit(_pmu, _field) \
696({ \
697 bool __Fp = x86_pmu._field; \
698 \
699 if (is_hybrid() && (_pmu)) \
700 __Fp = hybrid_pmu(_pmu)->_field; \
701 \
702 __Fp; \
703})
704
Kan Liangd9977c42021-04-12 07:30:56 -0700705enum hybrid_pmu_type {
706 hybrid_big = 0x40,
707 hybrid_small = 0x20,
708
709 hybrid_big_small = hybrid_big | hybrid_small,
710};
711
Kan Liangf83d2f92021-04-12 07:31:00 -0700712#define X86_HYBRID_PMU_ATOM_IDX 0
713#define X86_HYBRID_PMU_CORE_IDX 1
714
715#define X86_HYBRID_NUM_PMUS 2
716
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300717/*
718 * struct x86_pmu - generic x86 pmu
719 */
720struct x86_pmu {
721 /*
722 * Generic x86 PMC bits
723 */
724 const char *name;
725 int version;
726 int (*handle_irq)(struct pt_regs *);
727 void (*disable_all)(void);
728 void (*enable_all)(int added);
729 void (*enable)(struct perf_event *);
730 void (*disable)(struct perf_event *);
Adrian Hunter8b8ff8c2021-09-07 19:39:01 +0300731 void (*assign)(struct perf_event *event, int idx);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200732 void (*add)(struct perf_event *);
733 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800734 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300735 int (*hw_config)(struct perf_event *event);
736 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
737 unsigned eventsel;
738 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600739 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600740 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300741 u64 (*event_map)(int);
742 int max_events;
743 int num_counters;
744 int num_counters_fixed;
745 int cntval_bits;
746 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200747 union {
748 unsigned long events_maskl;
749 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
750 };
751 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300752 int apic;
753 u64 max_period;
754 struct event_constraint *
755 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100756 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300757 struct perf_event *event);
758
759 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
760 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100761
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100762 void (*start_scheduling)(struct cpu_hw_events *cpuc);
763
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200764 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
765
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100766 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
767
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300768 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100769 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300770 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500771 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300772
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700773 /* PMI handler bits */
774 unsigned int late_ack :1,
Kan Liangacade632021-08-03 06:25:28 -0700775 mid_ack :1,
Peter Zijlstra3daa96d2020-11-10 16:37:51 +0100776 enabled_ack :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100777 /*
778 * sysfs attrs
779 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100780 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100781 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100782 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100783
Jiri Olsaa4747392012-10-10 14:53:11 +0200784 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200785 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200786
Kan Liang60893272017-05-12 07:51:13 -0700787 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700788
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100789 /*
790 * CPU Hotplug hooks
791 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300792 int (*cpu_prepare)(int cpu);
793 void (*cpu_starting)(int cpu);
794 void (*cpu_dying)(int cpu);
795 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200796
797 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500798 void (*sched_task)(struct perf_event_context *ctx,
799 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300800
801 /*
802 * Intel Arch Perfmon v2+
803 */
804 u64 intel_ctrl;
805 union perf_capabilities intel_cap;
806
807 /*
808 * Intel DebugStore bits
809 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800810 unsigned int bts :1,
811 bts_active :1,
812 pebs :1,
813 pebs_active :1,
814 pebs_broken :1,
815 pebs_prec_dist :1,
816 pebs_no_tlb :1,
Kan Liang61b985e2021-01-28 14:40:10 -0800817 pebs_no_isolation :1,
818 pebs_block :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300819 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100820 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700821 int max_pebs_events;
Peter Zijlstra9dfa9a52020-10-30 14:58:48 +0100822 void (*drain_pebs)(struct pt_regs *regs, struct perf_sample_data *data);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300823 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200824 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400825 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700826 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300827
828 /*
829 * Intel LBR
830 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800831 unsigned int lbr_tos, lbr_from, lbr_to,
Kan Liangfda1f992020-07-03 05:49:18 -0700832 lbr_info, lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700833 union {
834 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
835 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
836 };
837 union {
838 const int *lbr_sel_map; /* lbr_select mappings */
839 int *lbr_ctl_map; /* LBR_CTL mappings */
840 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700841 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800842 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300843
Peter Zijlstra (Intel)1ac7fd8152022-01-04 08:51:16 -0800844 unsigned int lbr_has_info:1;
845 unsigned int lbr_has_tsx:1;
846 unsigned int lbr_from_flags:1;
847 unsigned int lbr_to_cycles:1;
848
Kan Liangaf6cf122020-07-03 05:49:14 -0700849 /*
850 * Intel Architectural LBR CPUID Enumeration
851 */
852 unsigned int lbr_depth_mask:8;
853 unsigned int lbr_deep_c_reset:1;
854 unsigned int lbr_lip:1;
855 unsigned int lbr_cpl:1;
856 unsigned int lbr_filter:1;
857 unsigned int lbr_call_stack:1;
858 unsigned int lbr_mispred:1;
859 unsigned int lbr_timed_lbr:1;
860 unsigned int lbr_br_type:1;
861
Kan Liang9f354a72020-07-03 05:49:08 -0700862 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700863 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700864 void (*lbr_save)(void *ctx);
865 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700866
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300867 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200868 * Intel PT/LBR/BTS are exclusive
869 */
870 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
871
872 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700873 * Intel perf metrics
874 */
Kan Liang1ab5f232021-01-28 14:40:09 -0800875 int num_topdown_events;
Kan Liang7b2c05a2020-07-23 10:11:11 -0700876 u64 (*update_topdown_event)(struct perf_event *event);
877 int (*set_topdown_event_period)(struct perf_event *event);
878
879 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300880 * perf task context (i.e. struct perf_event_context::task_ctx_data)
881 * switch helper to bridge calls from perf/core to perf/x86.
882 * See struct pmu::swap_task_ctx() usage for examples;
883 */
884 void (*swap_task_ctx)(struct perf_event_context *prev,
885 struct perf_event_context *next);
886
887 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100888 * AMD bits
889 */
890 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600891 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100892
893 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300894 * Extra registers for events
895 */
896 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100897 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200898
899 /*
900 * Intel host/guest support (KVM)
901 */
902 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100903
904 /*
905 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
906 */
907 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300908
909 int (*aux_output_match) (struct perf_event *event);
Kan Liangd0946a82021-04-12 07:30:44 -0700910
Kan Liang3e9a8b22021-04-12 07:30:59 -0700911 int (*filter_match)(struct perf_event *event);
Kan Liangd0946a82021-04-12 07:30:44 -0700912 /*
913 * Hybrid support
914 *
915 * Most PMU capabilities are the same among different hybrid PMUs.
916 * The global x86_pmu saves the architecture capabilities, which
917 * are available for all PMUs. The hybrid_pmu only includes the
918 * unique capabilities.
919 */
Kan Liangd4b294b2021-04-12 07:30:46 -0700920 int num_hybrid_pmus;
Kan Liangd0946a82021-04-12 07:30:44 -0700921 struct x86_hybrid_pmu *hybrid_pmu;
Kan Liangd9977c42021-04-12 07:30:56 -0700922 u8 (*get_hybrid_cpu_type) (void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300923};
924
Kan Liang530bfff2020-07-03 05:49:11 -0700925struct x86_perf_task_context_opt {
926 int lbr_callstack_users;
927 int lbr_stack_state;
928 int log_id;
929};
930
Yan, Zhenge18bf522014-11-04 21:56:03 -0500931struct x86_perf_task_context {
Like Xue1ad1ac2020-06-13 16:09:50 +0800932 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700933 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700934 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700935 struct x86_perf_task_context_opt opt;
Kan Liang56249862020-07-03 05:49:16 -0700936 struct lbr_entry lbr[MAX_LBR_ENTRIES];
Yan, Zhenge18bf522014-11-04 21:56:03 -0500937};
938
Kan Liang47125db2020-07-03 05:49:20 -0700939struct x86_perf_task_context_arch_lbr {
940 struct x86_perf_task_context_opt opt;
941 struct lbr_entry entries[];
942};
943
Kan Liangce711ea2020-07-03 05:49:28 -0700944/*
945 * Add padding to guarantee the 64-byte alignment of the state buffer.
946 *
947 * The structure is dynamically allocated. The size of the LBR state may vary
948 * based on the number of LBR registers.
949 *
950 * Do not put anything after the LBR state.
951 */
952struct x86_perf_task_context_arch_lbr_xsave {
953 struct x86_perf_task_context_opt opt;
954
955 union {
956 struct xregs_state xsave;
957 struct {
958 struct fxregs_state i387;
959 struct xstate_header header;
960 struct arch_lbr_state lbr;
961 } __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
962 };
963};
964
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100965#define x86_add_quirk(func_) \
966do { \
967 static struct x86_pmu_quirk __quirk __initdata = { \
968 .func = func_, \
969 }; \
970 __quirk.next = x86_pmu.quirks; \
971 x86_pmu.quirks = &__quirk; \
972} while (0)
973
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100974/*
975 * x86_pmu flags
976 */
977#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
978#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100979#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100980#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800981#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100982#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600983#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kan Liang61b985e2021-01-28 14:40:10 -0800984#define PMU_FL_INSTR_LATENCY 0x80 /* Support Instruction Latency in PEBS Memory Info Record */
985#define PMU_FL_MEM_LOADS_AUX 0x100 /* Require an auxiliary event for the complete memory info */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300986
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100987#define EVENT_VAR(_id) event_attr_##_id
988#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
989
990#define EVENT_ATTR(_name, _id) \
991static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
992 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
993 .id = PERF_COUNT_HW_##_id, \
994 .event_str = NULL, \
995};
996
997#define EVENT_ATTR_STR(_name, v, str) \
998static struct perf_pmu_events_attr event_attr_##v = { \
999 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
1000 .id = 0, \
1001 .event_str = str, \
1002};
1003
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001004#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
1005static struct perf_pmu_events_ht_attr event_attr_##v = { \
1006 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
1007 .id = 0, \
1008 .event_str_noht = noht, \
1009 .event_str_ht = ht, \
1010}
1011
Kan Lianga9c81ccd2021-04-12 07:30:57 -07001012#define EVENT_ATTR_STR_HYBRID(_name, v, str, _pmu) \
1013static struct perf_pmu_events_hybrid_attr event_attr_##v = { \
1014 .attr = __ATTR(_name, 0444, events_hybrid_sysfs_show, NULL),\
1015 .id = 0, \
1016 .event_str = str, \
1017 .pmu_type = _pmu, \
1018}
1019
1020#define FORMAT_HYBRID_PTR(_id) (&format_attr_hybrid_##_id.attr.attr)
1021
1022#define FORMAT_ATTR_HYBRID(_name, _pmu) \
1023static struct perf_pmu_format_hybrid_attr format_attr_hybrid_##_name = {\
1024 .attr = __ATTR_RO(_name), \
1025 .pmu_type = _pmu, \
1026}
1027
Kan Liang61e76d52021-04-12 07:30:43 -07001028struct pmu *x86_get_pmu(unsigned int cpu);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001029extern struct x86_pmu x86_pmu __read_mostly;
1030
Kan Liangf42be862020-07-03 05:49:12 -07001031static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
1032{
Kan Liang47125db2020-07-03 05:49:20 -07001033 if (static_cpu_has(X86_FEATURE_ARCH_LBR))
1034 return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
1035
Kan Liangf42be862020-07-03 05:49:12 -07001036 return &((struct x86_perf_task_context *)ctx)->opt;
1037}
1038
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001039static inline bool x86_pmu_has_lbr_callstack(void)
1040{
1041 return x86_pmu.lbr_sel_map &&
1042 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
1043}
1044
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001045DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
1046
1047int x86_perf_event_set_period(struct perf_event *event);
1048
1049/*
1050 * Generalized hw caching related hw_event table, filled
1051 * in on a per model basis. A value of 0 means
1052 * 'not supported', -1 means 'hw_event makes no sense on
1053 * this CPU', any other value means the raw hw_event
1054 * ID.
1055 */
1056
1057#define C(x) PERF_COUNT_HW_CACHE_##x
1058
1059extern u64 __read_mostly hw_cache_event_ids
1060 [PERF_COUNT_HW_CACHE_MAX]
1061 [PERF_COUNT_HW_CACHE_OP_MAX]
1062 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1063extern u64 __read_mostly hw_cache_extra_regs
1064 [PERF_COUNT_HW_CACHE_MAX]
1065 [PERF_COUNT_HW_CACHE_OP_MAX]
1066 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1067
1068u64 x86_perf_event_update(struct perf_event *event);
1069
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001070static inline unsigned int x86_pmu_config_addr(int index)
1071{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001072 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
1073 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001074}
1075
1076static inline unsigned int x86_pmu_event_addr(int index)
1077{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001078 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
1079 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001080}
1081
Jacob Shin0fbdad02013-02-06 11:26:28 -06001082static inline int x86_pmu_rdpmc_index(int index)
1083{
1084 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
1085}
1086
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001087bool check_hw_exists(struct pmu *pmu, int num_counters,
1088 int num_counters_fixed);
1089
Alexander Shishkin48070342015-01-14 14:18:20 +02001090int x86_add_exclusive(unsigned int what);
1091
1092void x86_del_exclusive(unsigned int what);
1093
Alexander Shishkin6b099d92015-06-11 15:13:56 +03001094int x86_reserve_hardware(void);
1095
1096void x86_release_hardware(void);
1097
Andi Kleenb00233b2017-08-22 11:52:01 -07001098int x86_pmu_max_precise(void);
1099
Alexander Shishkin48070342015-01-14 14:18:20 +02001100void hw_perf_lbr_event_destroy(struct perf_event *event);
1101
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001102int x86_setup_perfctr(struct perf_event *event);
1103
1104int x86_pmu_hw_config(struct perf_event *event);
1105
1106void x86_pmu_disable_all(void);
1107
Kim Phillips57388912019-11-14 12:37:20 -06001108static inline bool is_counter_pair(struct hw_perf_event *hwc)
1109{
1110 return hwc->flags & PERF_X86_EVENT_PAIR;
1111}
1112
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001113static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
1114 u64 enable_mask)
1115{
Joerg Roedel1018faa2012-02-29 14:57:32 +01001116 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
1117
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001118 if (hwc->extra_reg.reg)
1119 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -06001120
1121 /*
1122 * Add enabled Merge event on next counter
1123 * if large increment event being enabled on this counter
1124 */
1125 if (is_counter_pair(hwc))
1126 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
1127
Joerg Roedel1018faa2012-02-29 14:57:32 +01001128 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001129}
1130
1131void x86_pmu_enable_all(int added);
1132
Peter Zijlstrab371b592015-05-21 10:57:13 +02001133int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001134 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001135int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
1136
1137void x86_pmu_stop(struct perf_event *event, int flags);
1138
1139static inline void x86_pmu_disable_event(struct perf_event *event)
1140{
Like Xudf51fe72021-08-02 15:08:50 +08001141 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001142 struct hw_perf_event *hwc = &event->hw;
1143
Like Xudf51fe72021-08-02 15:08:50 +08001144 wrmsrl(hwc->config_base, hwc->config & ~disable_mask);
Kim Phillips57388912019-11-14 12:37:20 -06001145
1146 if (is_counter_pair(hwc))
1147 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001148}
1149
1150void x86_pmu_enable_event(struct perf_event *event);
1151
1152int x86_pmu_handle_irq(struct pt_regs *regs);
1153
Kan Liange11c1a72021-04-12 07:30:55 -07001154void x86_pmu_show_pmu_cap(int num_counters, int num_counters_fixed,
1155 u64 intel_ctrl);
1156
Kan Liangd9977c42021-04-12 07:30:56 -07001157void x86_pmu_update_cpu_context(struct pmu *pmu, int cpu);
1158
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001159extern struct event_constraint emptyconstraint;
1160
1161extern struct event_constraint unconstrained;
1162
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001163static inline bool kernel_ip(unsigned long ip)
1164{
1165#ifdef CONFIG_X86_32
1166 return ip > PAGE_OFFSET;
1167#else
1168 return (long)ip < 0;
1169#endif
1170}
1171
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001172/*
1173 * Not all PMUs provide the right context information to place the reported IP
1174 * into full context. Specifically segment registers are typically not
1175 * supplied.
1176 *
1177 * Assuming the address is a linear address (it is for IBS), we fake the CS and
1178 * vm86 mode using the known zero-based code segment and 'fix up' the registers
1179 * to reflect this.
1180 *
1181 * Intel PEBS/LBR appear to typically provide the effective address, nothing
1182 * much we can do about that but pray and treat it like a linear address.
1183 */
1184static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
1185{
1186 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
1187 if (regs->flags & X86_VM_MASK)
1188 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
1189 regs->ip = ip;
1190}
1191
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001192ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +02001193ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +02001194
Huang Ruia49ac9f2016-03-25 11:18:25 +08001195ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1196 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001197ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1198 char *page);
Kan Lianga9c81ccd2021-04-12 07:30:57 -07001199ssize_t events_hybrid_sysfs_show(struct device *dev,
1200 struct device_attribute *attr,
1201 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +08001202
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001203static inline bool fixed_counter_disabled(int i, struct pmu *pmu)
Kan Liang32451612021-01-28 14:40:11 -08001204{
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001205 u64 intel_ctrl = hybrid(pmu, intel_ctrl);
1206
1207 return !(intel_ctrl >> (i + INTEL_PMC_IDX_FIXED));
Kan Liang32451612021-01-28 14:40:11 -08001208}
1209
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001210#ifdef CONFIG_CPU_SUP_AMD
1211
1212int amd_pmu_init(void);
1213
1214#else /* CONFIG_CPU_SUP_AMD */
1215
1216static inline int amd_pmu_init(void)
1217{
1218 return 0;
1219}
1220
1221#endif /* CONFIG_CPU_SUP_AMD */
1222
Alexander Shishkin42880f72019-08-06 11:46:01 +03001223static inline int is_pebs_pt(struct perf_event *event)
1224{
1225 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
1226}
1227
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001228#ifdef CONFIG_CPU_SUP_INTEL
1229
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001230static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001231{
Jiri Olsa67266c12018-11-21 11:16:11 +01001232 struct hw_perf_event *hwc = &event->hw;
1233 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001234
Jiri Olsa67266c12018-11-21 11:16:11 +01001235 if (event->attr.freq)
1236 return false;
1237
1238 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1239 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1240
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001241 return hw_event == bts_event && period == 1;
1242}
1243
1244static inline bool intel_pmu_has_bts(struct perf_event *event)
1245{
1246 struct hw_perf_event *hwc = &event->hw;
1247
1248 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001249}
1250
Song Liuc22ac2a2021-09-10 11:33:50 -07001251static __always_inline void __intel_pmu_pebs_disable_all(void)
1252{
1253 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
1254}
1255
1256static __always_inline void __intel_pmu_arch_lbr_disable(void)
1257{
1258 wrmsrl(MSR_ARCH_LBR_CTL, 0);
1259}
1260
1261static __always_inline void __intel_pmu_lbr_disable(void)
1262{
1263 u64 debugctl;
1264
1265 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
1266 debugctl &= ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_FREEZE_LBRS_ON_PMI);
1267 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
1268}
1269
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001270int intel_pmu_save_and_restart(struct perf_event *event);
1271
1272struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001273x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1274 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001275
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001276extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1277extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001278
1279int intel_pmu_init(void);
1280
1281void init_debug_store_on_cpu(int cpu);
1282
1283void fini_debug_store_on_cpu(int cpu);
1284
1285void release_ds_buffers(void);
1286
1287void reserve_ds_buffers(void);
1288
Kan Liangc085fb82020-07-03 05:49:29 -07001289void release_lbr_buffers(void);
1290
Like Xu488e13a2021-04-30 13:22:47 +08001291void reserve_lbr_buffers(void);
1292
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001293extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001294extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001295
1296void intel_pmu_enable_bts(u64 config);
1297
1298void intel_pmu_disable_bts(void);
1299
1300int intel_pmu_drain_bts_buffer(void);
1301
1302extern struct event_constraint intel_core2_pebs_event_constraints[];
1303
1304extern struct event_constraint intel_atom_pebs_event_constraints[];
1305
Yan, Zheng1fa64182013-07-18 17:02:24 +08001306extern struct event_constraint intel_slm_pebs_event_constraints[];
1307
Kan Liang8b92c3a2016-04-15 00:42:47 -07001308extern struct event_constraint intel_glm_pebs_event_constraints[];
1309
Kan Liangdd0b06b2017-07-12 09:44:23 -04001310extern struct event_constraint intel_glp_pebs_event_constraints[];
1311
Kan Liangf83d2f92021-04-12 07:31:00 -07001312extern struct event_constraint intel_grt_pebs_event_constraints[];
1313
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001314extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1315
1316extern struct event_constraint intel_westmere_pebs_event_constraints[];
1317
1318extern struct event_constraint intel_snb_pebs_event_constraints[];
1319
Stephane Eranian20a36e32012-09-11 01:07:01 +02001320extern struct event_constraint intel_ivb_pebs_event_constraints[];
1321
Andi Kleen30443182013-06-17 17:36:49 -07001322extern struct event_constraint intel_hsw_pebs_event_constraints[];
1323
Stephane Eranianb3e62462016-03-03 20:50:42 +01001324extern struct event_constraint intel_bdw_pebs_event_constraints[];
1325
Andi Kleen9a92e162015-05-10 12:22:44 -07001326extern struct event_constraint intel_skl_pebs_event_constraints[];
1327
Kan Liang60176082019-04-02 12:45:05 -07001328extern struct event_constraint intel_icl_pebs_event_constraints[];
1329
Kan Liang61b985e2021-01-28 14:40:10 -08001330extern struct event_constraint intel_spr_pebs_event_constraints[];
1331
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001332struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1333
Peter Zijlstra68f70822016-07-06 18:02:43 +02001334void intel_pmu_pebs_add(struct perf_event *event);
1335
1336void intel_pmu_pebs_del(struct perf_event *event);
1337
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001338void intel_pmu_pebs_enable(struct perf_event *event);
1339
1340void intel_pmu_pebs_disable(struct perf_event *event);
1341
1342void intel_pmu_pebs_enable_all(void);
1343
1344void intel_pmu_pebs_disable_all(void);
1345
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001346void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1347
Kan Liang5bee2cc2018-02-12 14:20:33 -08001348void intel_pmu_auto_reload_read(struct perf_event *event);
1349
Kan Liang56249862020-07-03 05:49:16 -07001350void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
Kan Liangc22497f2019-04-02 12:45:02 -07001351
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001352void intel_ds_init(void);
1353
Alexey Budankov421ca862019-10-23 10:12:54 +03001354void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1355 struct perf_event_context *next);
1356
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001357void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1358
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001359u64 lbr_from_signext_quirk_wr(u64 val);
1360
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001361void intel_pmu_lbr_reset(void);
1362
Kan Liang9f354a72020-07-03 05:49:08 -07001363void intel_pmu_lbr_reset_32(void);
1364
1365void intel_pmu_lbr_reset_64(void);
1366
Peter Zijlstra68f70822016-07-06 18:02:43 +02001367void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001368
Peter Zijlstra68f70822016-07-06 18:02:43 +02001369void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001370
Andi Kleen1a78d932015-03-20 10:11:23 -07001371void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001372
1373void intel_pmu_lbr_disable_all(void);
1374
1375void intel_pmu_lbr_read(void);
1376
Kan Liangc301b1d2020-07-03 05:49:09 -07001377void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1378
1379void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1380
Kan Liang799571b2020-07-03 05:49:10 -07001381void intel_pmu_lbr_save(void *ctx);
1382
1383void intel_pmu_lbr_restore(void *ctx);
1384
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001385void intel_pmu_lbr_init_core(void);
1386
1387void intel_pmu_lbr_init_nhm(void);
1388
1389void intel_pmu_lbr_init_atom(void);
1390
Kan Liangf21d5ad2016-04-15 00:53:45 -07001391void intel_pmu_lbr_init_slm(void);
1392
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001393void intel_pmu_lbr_init_snb(void);
1394
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001395void intel_pmu_lbr_init_hsw(void);
1396
Andi Kleen9a92e162015-05-10 12:22:44 -07001397void intel_pmu_lbr_init_skl(void);
1398
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001399void intel_pmu_lbr_init_knl(void);
1400
Peter Zijlstra (Intel)1ac7fd8152022-01-04 08:51:16 -08001401void intel_pmu_lbr_init(void);
1402
Kan Liang47125db2020-07-03 05:49:20 -07001403void intel_pmu_arch_lbr_init(void);
1404
Andi Kleene17dc652016-03-01 14:25:24 -08001405void intel_pmu_pebs_data_source_nhm(void);
1406
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001407void intel_pmu_pebs_data_source_skl(bool pmem);
1408
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001409int intel_pmu_setup_lbr_filter(struct perf_event *event);
1410
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001411void intel_pt_interrupt(void);
1412
Alexander Shishkin80623822015-01-30 12:40:35 +02001413int intel_bts_interrupt(void);
1414
1415void intel_bts_enable_local(void);
1416
1417void intel_bts_disable_local(void);
1418
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001419int p4_pmu_init(void);
1420
1421int p6_pmu_init(void);
1422
Vince Weavere717bf42012-09-26 14:12:52 -04001423int knc_pmu_init(void);
1424
Stephane Eranianb37609c2014-11-17 20:07:04 +01001425static inline int is_ht_workaround_enabled(void)
1426{
1427 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1428}
Andi Kleen47732d82015-06-29 14:22:13 -07001429
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001430#else /* CONFIG_CPU_SUP_INTEL */
1431
1432static inline void reserve_ds_buffers(void)
1433{
1434}
1435
1436static inline void release_ds_buffers(void)
1437{
1438}
1439
Kan Liangc085fb82020-07-03 05:49:29 -07001440static inline void release_lbr_buffers(void)
1441{
1442}
1443
Like Xu488e13a2021-04-30 13:22:47 +08001444static inline void reserve_lbr_buffers(void)
1445{
1446}
1447
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001448static inline int intel_pmu_init(void)
1449{
1450 return 0;
1451}
1452
Peter Zijlstraf764c582019-03-15 09:14:10 +01001453static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001454{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001455 return 0;
1456}
1457
Peter Zijlstraf764c582019-03-15 09:14:10 +01001458static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001459{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001460}
1461
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001462static inline int is_ht_workaround_enabled(void)
1463{
1464 return 0;
1465}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001466#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001467
1468#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1469int zhaoxin_pmu_init(void);
1470#else
1471static inline int zhaoxin_pmu_init(void)
1472{
1473 return 0;
1474}
1475#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/