blob: e3ac05c97b5e59b8546db80b8e464acbe3b91cd7 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
Kan Liangd9977c42021-04-12 07:30:56 -070018#include <asm/cpu.h>
Thomas Gleixner10043e02017-12-04 15:07:49 +010019
Andi Kleenf1ad4482015-12-01 17:01:00 -080020/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020021
Kevin Winchesterde0428a2011-08-30 20:41:05 -030022/*
23 * | NHM/WSM | SNB |
24 * register -------------------------------
25 * | HT | no HT | HT | no HT |
26 *-----------------------------------------
27 * offcore | core | core | cpu | core |
28 * lbr_sel | core | core | cpu | core |
29 * ld_lat | cpu | core | cpu | core |
30 *-----------------------------------------
31 *
32 * Given that there is a small number of shared regs,
33 * we can pre-allocate their slot in the per-cpu
34 * per-core reg tables.
35 */
36enum extra_reg_type {
37 EXTRA_REG_NONE = -1, /* not used */
38
39 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
40 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010041 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010042 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070043 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030044
45 EXTRA_REG_MAX /* number of entries needed */
46};
47
48struct event_constraint {
49 union {
50 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
51 u64 idxmsk64;
52 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070053 u64 code;
54 u64 cmask;
55 int weight;
56 int overlap;
57 int flags;
58 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030059};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010060
Peter Zijlstra63b79f62019-04-02 12:45:04 -070061static inline bool constraint_match(struct event_constraint *c, u64 ecode)
62{
63 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
64}
65
Stephane Eranianf20093e2013-01-24 16:10:32 +010066/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020067 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010068 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020069#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
70#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
71#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010072#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
73#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
74#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
75#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
76#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
77#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
78#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
79#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030080#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060081#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080082#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kan Liang7b2c05a2020-07-23 10:11:11 -070083#define PERF_X86_EVENT_TOPDOWN 0x4000 /* Count Topdown slots/metrics events */
Kan Liang61b985e2021-01-28 14:40:10 -080084#define PERF_X86_EVENT_PEBS_STLAT 0x8000 /* st+stlat data address sampling */
Kan Liang7b2c05a2020-07-23 10:11:11 -070085
86static inline bool is_topdown_count(struct perf_event *event)
87{
88 return event->hw.flags & PERF_X86_EVENT_TOPDOWN;
89}
90
91static inline bool is_metric_event(struct perf_event *event)
92{
93 u64 config = event->attr.config;
94
95 return ((config & ARCH_PERFMON_EVENTSEL_EVENT) == 0) &&
96 ((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING) &&
97 ((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX);
98}
99
100static inline bool is_slots_event(struct perf_event *event)
101{
102 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS;
103}
104
105static inline bool is_topdown_event(struct perf_event *event)
106{
107 return is_metric_event(event) || is_slots_event(event);
108}
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300109
110struct amd_nb {
111 int nb_id; /* NorthBridge id */
112 int refcnt; /* reference count */
113 struct perf_event *owners[X86_PMC_IDX_MAX];
114 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
115};
116
Kan Liangfd583ad2017-04-04 15:14:06 -0400117#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +0300118#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
119#define PEBS_OUTPUT_OFFSET 61
120#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
121#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
122#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300123
124/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400125 * Flags PEBS can handle without an PMI.
126 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400127 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700128 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400129 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400130 */
Kan Liang174afc32018-03-12 10:45:37 -0400131#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400132 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400133 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
134 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700135 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100136 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
Stephane Eranian995f0882020-10-01 06:57:49 -0700137 PERF_SAMPLE_PERIOD | PERF_SAMPLE_CODE_PAGE_SIZE)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400138
Kan Liang9d5dcc92019-04-02 12:44:58 -0700139#define PEBS_GP_REGS \
140 ((1ULL << PERF_REG_X86_AX) | \
141 (1ULL << PERF_REG_X86_BX) | \
142 (1ULL << PERF_REG_X86_CX) | \
143 (1ULL << PERF_REG_X86_DX) | \
144 (1ULL << PERF_REG_X86_DI) | \
145 (1ULL << PERF_REG_X86_SI) | \
146 (1ULL << PERF_REG_X86_SP) | \
147 (1ULL << PERF_REG_X86_BP) | \
148 (1ULL << PERF_REG_X86_IP) | \
149 (1ULL << PERF_REG_X86_FLAGS) | \
150 (1ULL << PERF_REG_X86_R8) | \
151 (1ULL << PERF_REG_X86_R9) | \
152 (1ULL << PERF_REG_X86_R10) | \
153 (1ULL << PERF_REG_X86_R11) | \
154 (1ULL << PERF_REG_X86_R12) | \
155 (1ULL << PERF_REG_X86_R13) | \
156 (1ULL << PERF_REG_X86_R14) | \
157 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700158
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300159/*
160 * Per register state.
161 */
162struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100163 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300164 u64 config; /* extra MSR config */
165 u64 reg; /* extra MSR number */
166 atomic_t ref; /* reference count */
167};
168
169/*
170 * Per core/cpu state
171 *
172 * Used to coordinate shared registers between HT threads or
173 * among events on a single PMU.
174 */
175struct intel_shared_regs {
176 struct er_account regs[EXTRA_REG_MAX];
177 int refcnt; /* per-core: #HT threads */
178 unsigned core_id; /* per-core: core id */
179};
180
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100181enum intel_excl_state_type {
182 INTEL_EXCL_UNUSED = 0, /* counter is unused */
183 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
184 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
185};
186
187struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100188 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100189 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100190};
191
192struct intel_excl_cntrs {
193 raw_spinlock_t lock;
194
195 struct intel_excl_states states[2];
196
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200197 union {
198 u16 has_exclusive[2];
199 u32 exclusive_present;
200 };
201
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100202 int refcnt; /* per-core: #HT threads */
203 unsigned core_id; /* per-core: core id */
204};
205
Kan Liang8b077e4a2018-06-05 08:38:46 -0700206struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700207#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300208
Stephane Eranian90413462014-11-17 20:06:54 +0100209enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700210 LBR_FORMAT_32 = 0x00,
211 LBR_FORMAT_LIP = 0x01,
212 LBR_FORMAT_EIP = 0x02,
213 LBR_FORMAT_EIP_FLAGS = 0x03,
214 LBR_FORMAT_EIP_FLAGS2 = 0x04,
215 LBR_FORMAT_INFO = 0x05,
216 LBR_FORMAT_TIME = 0x06,
217 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
218};
219
220enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100221 X86_PERF_KFREE_SHARED = 0,
222 X86_PERF_KFREE_EXCL = 1,
223 X86_PERF_KFREE_MAX
224};
225
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300226struct cpu_hw_events {
227 /*
228 * Generic x86 PMC bits
229 */
230 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
231 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Kan Liang5471eea52021-06-14 10:59:42 -0700232 unsigned long dirty[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300233 int enabled;
234
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100235 int n_events; /* the # of events in the below arrays */
236 int n_added; /* the # last events in the below arrays;
237 they've never been enabled yet */
238 int n_txn; /* the # last events in the below arrays;
239 added in the current transaction */
Peter Zijlstra871a93b2020-10-05 10:09:06 +0200240 int n_txn_pair;
Peter Zijlstra3dbde692020-10-05 10:10:24 +0200241 int n_txn_metric;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300242 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
243 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200244
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300245 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200246 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
247
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200248 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300249
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700250 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200251 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300252
253 /*
254 * Intel DebugStore bits
255 */
256 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100257 void *ds_pebs_vaddr;
258 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300259 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200260 int n_pebs;
261 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300262 int n_pebs_via_pt;
263 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300264
Kan Liangc22497f2019-04-02 12:45:02 -0700265 /* Current super set of events hardware configuration */
266 u64 pebs_data_cfg;
267 u64 active_pebs_data_cfg;
268 int pebs_record_size;
269
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300270 /*
271 * Intel LBR bits
272 */
273 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700274 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300275 struct perf_branch_stack lbr_stack;
276 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700277 union {
278 struct er_account *lbr_sel;
279 struct er_account *lbr_ctl;
280 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100281 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700282 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700283 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800284 int lbr_select;
Kan Liangc085fb82020-07-03 05:49:29 -0700285 void *lbr_xsave;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300286
287 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200288 * Intel host/guest exclude bits
289 */
290 u64 intel_ctrl_guest_mask;
291 u64 intel_ctrl_host_mask;
292 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
293
294 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200295 * Intel checkpoint mask
296 */
297 u64 intel_cp_status;
298
299 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300300 * manage shared (per-core, per-cpu) registers
301 * used on Intel NHM/WSM/SNB
302 */
303 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100304 /*
305 * manage exclusive counter access between hyperthread
306 */
307 struct event_constraint *constraint_list; /* in enable order */
308 struct intel_excl_cntrs *excl_cntrs;
309 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300310
311 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100312 * SKL TSX_FORCE_ABORT shadow
313 */
314 u64 tfa_shadow;
315
316 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700317 * Perf Metrics
318 */
319 /* number of accepted metrics events */
320 int n_metric;
321
322 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300323 * AMD specific bits
324 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100325 struct amd_nb *amd_nb;
326 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
327 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600328 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300329
Stephane Eranian90413462014-11-17 20:06:54 +0100330 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kan Liang61e76d52021-04-12 07:30:43 -0700331
332 struct pmu *pmu;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300333};
334
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700335#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300336 { .idxmsk64 = (n) }, \
337 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700338 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300339 .cmask = (m), \
340 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100341 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100342 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300343}
344
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700345#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
346 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
347
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300348#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100349 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100350
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700351/*
352 * The constraint_match() function only works for 'simple' event codes
353 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
354 */
355#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
356 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
357
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100358#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
359 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
360 0, PERF_X86_EVENT_EXCL)
361
Robert Richterbc1738f2011-11-18 12:35:22 +0100362/*
363 * The overlap flag marks event constraints with overlapping counter
364 * masks. This is the case if the counter mask of such an event is not
365 * a subset of any other counter mask of a constraint with an equal or
366 * higher weight, e.g.:
367 *
368 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
369 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
370 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
371 *
372 * The event scheduler may not select the correct counter in the first
373 * cycle because it needs to know which subsequent events will be
374 * scheduled. It may fail to schedule the events then. So we set the
375 * overlap flag for such constraints to give the scheduler a hint which
376 * events to select for counter rescheduling.
377 *
378 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800379 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100380 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
381 * and its counter masks must be kept at a minimum.
382 */
383#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100384 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300385
386/*
387 * Constraint on the Event code.
388 */
389#define INTEL_EVENT_CONSTRAINT(c, n) \
390 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
391
392/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700393 * Constraint on a range of Event codes
394 */
395#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
396 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
397
398/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300399 * Constraint on the Event code + UMask + fixed-mask
400 *
401 * filter mask to validate fixed counter events.
402 * the following filters disqualify for fixed counters:
403 * - inv
404 * - edge
405 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700406 * - in_tx
407 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300408 * The other filters are supported by fixed counters.
409 * The any-thread option is supported starting with v3.
410 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700411#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300412#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700413 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300414
415/*
Kan Liang59a854e2020-07-23 10:11:13 -0700416 * The special metric counters do not actually exist. They are calculated from
417 * the combination of the FxCtr3 + MSR_PERF_METRICS.
418 *
419 * The special metric counters are mapped to a dummy offset for the scheduler.
420 * The sharing between multiple users of the same metric without multiplexing
421 * is not allowed, even though the hardware supports that in principle.
422 */
423
424#define METRIC_EVENT_CONSTRAINT(c, n) \
425 EVENT_CONSTRAINT(c, (1ULL << (INTEL_PMC_IDX_METRIC_BASE + n)), \
426 INTEL_ARCH_EVENT_MASK)
427
428/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300429 * Constraint on the Event code + UMask
430 */
431#define INTEL_UEVENT_CONSTRAINT(c, n) \
432 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
433
Andi Kleenb7883a12015-11-16 16:21:07 -0800434/* Constraint on specific umask bit only + event */
435#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
436 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
437
Andi Kleen7550ddf2014-09-24 07:34:46 -0700438/* Like UEVENT_CONSTRAINT, but match flags too */
439#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
440 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
441
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100442#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
443 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
444 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
445
Stephane Eranianf20093e2013-01-24 16:10:32 +0100446#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200447 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100448 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
449
Kan Liang61b985e2021-01-28 14:40:10 -0800450#define INTEL_PSD_CONSTRAINT(c, n) \
451 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
452 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_STLAT)
453
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100454#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200455 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100456 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
457
Andi Kleen86a04462014-08-11 21:27:10 +0200458/* Event constraint, but match on all event flags too. */
459#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700460 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200461
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700462#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700463 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700464
Andi Kleen86a04462014-08-11 21:27:10 +0200465/* Check only flags, but allow all event/umask */
466#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
467 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
468
469/* Check flags and event code, and set the HSW store flag */
470#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
471 __EVENT_CONSTRAINT(code, n, \
472 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700473 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
474
Andi Kleen86a04462014-08-11 21:27:10 +0200475/* Check flags and event code, and set the HSW load flag */
476#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100477 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200478 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
479 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
480
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700481#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
482 __EVENT_CONSTRAINT_RANGE(code, end, n, \
483 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
484 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
485
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100486#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
487 __EVENT_CONSTRAINT(code, n, \
488 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
489 HWEIGHT(n), 0, \
490 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
491
Andi Kleen86a04462014-08-11 21:27:10 +0200492/* Check flags and event code/umask, and set the HSW store flag */
493#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
494 __EVENT_CONSTRAINT(code, n, \
495 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
496 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
497
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100498#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
499 __EVENT_CONSTRAINT(code, n, \
500 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
501 HWEIGHT(n), 0, \
502 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
503
Andi Kleen86a04462014-08-11 21:27:10 +0200504/* Check flags and event code/umask, and set the HSW load flag */
505#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
506 __EVENT_CONSTRAINT(code, n, \
507 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
508 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
509
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100510#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
511 __EVENT_CONSTRAINT(code, n, \
512 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
513 HWEIGHT(n), 0, \
514 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
515
Andi Kleen86a04462014-08-11 21:27:10 +0200516/* Check flags and event code/umask, and set the HSW N/A flag */
517#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
518 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100519 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200520 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
521
522
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200523/*
524 * We define the end marker as having a weight of -1
525 * to enable blacklisting of events using a counter bitmask
526 * of zero and thus a weight of zero.
527 * The end marker has a weight that cannot possibly be
528 * obtained from counting the bits in the bitmask.
529 */
530#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300531
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200532/*
533 * Check for end marker with weight == -1
534 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300535#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200536 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300537
538/*
539 * Extra registers for specific events.
540 *
541 * Some events need large masks and require external MSRs.
542 * Those extra MSRs end up being shared for all events on
543 * a PMU and sometimes between PMU of sibling HT threads.
544 * In either case, the kernel needs to handle conflicting
545 * accesses to those extra, shared, regs. The data structure
546 * to manage those registers is stored in cpu_hw_event.
547 */
548struct extra_reg {
549 unsigned int event;
550 unsigned int msr;
551 u64 config_mask;
552 u64 valid_mask;
553 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700554 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300555};
556
557#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700558 .event = (e), \
559 .msr = (ms), \
560 .config_mask = (m), \
561 .valid_mask = (vm), \
562 .idx = EXTRA_REG_##i, \
563 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300564 }
565
566#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
567 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
568
Stephane Eranianf20093e2013-01-24 16:10:32 +0100569#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
570 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
571 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
572
573#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
574 INTEL_UEVENT_EXTRA_REG(c, \
575 MSR_PEBS_LD_LAT_THRESHOLD, \
576 0xffff, \
577 LDLAT)
578
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300579#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
580
581union perf_capabilities {
582 struct {
583 u64 lbr_format:6;
584 u64 pebs_trap:1;
585 u64 pebs_arch_reg:1;
586 u64 pebs_format:4;
587 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700588 /*
589 * PMU supports separate counter range for writing
590 * values > 32bit.
591 */
592 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700593 u64 pebs_baseline:1;
Kan Liangbbdbde22020-07-23 10:11:08 -0700594 u64 perf_metrics:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300595 u64 pebs_output_pt_available:1;
Stephane Eraniancadbaa02020-10-28 12:42:47 -0700596 u64 anythread_deprecated:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300597 };
598 u64 capabilities;
599};
600
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100601struct x86_pmu_quirk {
602 struct x86_pmu_quirk *next;
603 void (*func)(void);
604};
605
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100606union x86_pmu_config {
607 struct {
608 u64 event:8,
609 umask:8,
610 usr:1,
611 os:1,
612 edge:1,
613 pc:1,
614 interrupt:1,
615 __reserved1:1,
616 en:1,
617 inv:1,
618 cmask:8,
619 event2:4,
620 __reserved2:4,
621 go:1,
622 ho:1;
623 } bits;
624 u64 value;
625};
626
627#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
628
Alexander Shishkin48070342015-01-14 14:18:20 +0200629enum {
630 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200631 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200632 x86_lbr_exclusive_pt,
633 x86_lbr_exclusive_max,
634};
635
Kan Liangd0946a82021-04-12 07:30:44 -0700636struct x86_hybrid_pmu {
637 struct pmu pmu;
Kan Liangd9977c42021-04-12 07:30:56 -0700638 const char *name;
639 u8 cpu_type;
640 cpumask_t supported_cpus;
Kan Liangd0946a82021-04-12 07:30:44 -0700641 union perf_capabilities intel_cap;
Kan Liangfc4b8fc2021-04-12 07:30:45 -0700642 u64 intel_ctrl;
Kan Liangd4b294b2021-04-12 07:30:46 -0700643 int max_pebs_events;
644 int num_counters;
645 int num_counters_fixed;
Kan Liangeaacf072021-04-12 07:30:47 -0700646 struct event_constraint unconstrained;
Kan Liang0d18f2d2021-04-12 07:30:48 -0700647
648 u64 hw_cache_event_ids
649 [PERF_COUNT_HW_CACHE_MAX]
650 [PERF_COUNT_HW_CACHE_OP_MAX]
651 [PERF_COUNT_HW_CACHE_RESULT_MAX];
652 u64 hw_cache_extra_regs
653 [PERF_COUNT_HW_CACHE_MAX]
654 [PERF_COUNT_HW_CACHE_OP_MAX]
655 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Kan Liang24ee38f2021-04-12 07:30:49 -0700656 struct event_constraint *event_constraints;
657 struct event_constraint *pebs_constraints;
Kan Liang183af732021-04-12 07:30:50 -0700658 struct extra_reg *extra_regs;
Kan Liangacade632021-08-03 06:25:28 -0700659
660 unsigned int late_ack :1,
661 mid_ack :1,
662 enabled_ack :1;
Kan Liangd0946a82021-04-12 07:30:44 -0700663};
664
665static __always_inline struct x86_hybrid_pmu *hybrid_pmu(struct pmu *pmu)
666{
667 return container_of(pmu, struct x86_hybrid_pmu, pmu);
668}
669
670extern struct static_key_false perf_is_hybrid;
671#define is_hybrid() static_branch_unlikely(&perf_is_hybrid)
672
673#define hybrid(_pmu, _field) \
674(*({ \
675 typeof(&x86_pmu._field) __Fp = &x86_pmu._field; \
676 \
677 if (is_hybrid() && (_pmu)) \
678 __Fp = &hybrid_pmu(_pmu)->_field; \
679 \
680 __Fp; \
681}))
682
Kan Liangeaacf072021-04-12 07:30:47 -0700683#define hybrid_var(_pmu, _var) \
684(*({ \
685 typeof(&_var) __Fp = &_var; \
686 \
687 if (is_hybrid() && (_pmu)) \
688 __Fp = &hybrid_pmu(_pmu)->_var; \
689 \
690 __Fp; \
691}))
692
Kan Liangacade632021-08-03 06:25:28 -0700693#define hybrid_bit(_pmu, _field) \
694({ \
695 bool __Fp = x86_pmu._field; \
696 \
697 if (is_hybrid() && (_pmu)) \
698 __Fp = hybrid_pmu(_pmu)->_field; \
699 \
700 __Fp; \
701})
702
Kan Liangd9977c42021-04-12 07:30:56 -0700703enum hybrid_pmu_type {
704 hybrid_big = 0x40,
705 hybrid_small = 0x20,
706
707 hybrid_big_small = hybrid_big | hybrid_small,
708};
709
Kan Liangf83d2f92021-04-12 07:31:00 -0700710#define X86_HYBRID_PMU_ATOM_IDX 0
711#define X86_HYBRID_PMU_CORE_IDX 1
712
713#define X86_HYBRID_NUM_PMUS 2
714
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300715/*
716 * struct x86_pmu - generic x86 pmu
717 */
718struct x86_pmu {
719 /*
720 * Generic x86 PMC bits
721 */
722 const char *name;
723 int version;
724 int (*handle_irq)(struct pt_regs *);
725 void (*disable_all)(void);
726 void (*enable_all)(int added);
727 void (*enable)(struct perf_event *);
728 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200729 void (*add)(struct perf_event *);
730 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800731 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300732 int (*hw_config)(struct perf_event *event);
733 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
734 unsigned eventsel;
735 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600736 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600737 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300738 u64 (*event_map)(int);
739 int max_events;
740 int num_counters;
741 int num_counters_fixed;
742 int cntval_bits;
743 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200744 union {
745 unsigned long events_maskl;
746 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
747 };
748 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300749 int apic;
750 u64 max_period;
751 struct event_constraint *
752 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100753 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300754 struct perf_event *event);
755
756 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
757 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100758
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100759 void (*start_scheduling)(struct cpu_hw_events *cpuc);
760
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200761 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
762
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100763 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
764
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300765 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100766 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300767 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500768 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300769
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700770 /* PMI handler bits */
771 unsigned int late_ack :1,
Kan Liangacade632021-08-03 06:25:28 -0700772 mid_ack :1,
Peter Zijlstra3daa96d2020-11-10 16:37:51 +0100773 enabled_ack :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100774 /*
775 * sysfs attrs
776 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100777 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100778 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100779 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100780
Jiri Olsaa4747392012-10-10 14:53:11 +0200781 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200782 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200783
Kan Liang60893272017-05-12 07:51:13 -0700784 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700785
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100786 /*
787 * CPU Hotplug hooks
788 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300789 int (*cpu_prepare)(int cpu);
790 void (*cpu_starting)(int cpu);
791 void (*cpu_dying)(int cpu);
792 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200793
794 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500795 void (*sched_task)(struct perf_event_context *ctx,
796 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300797
798 /*
799 * Intel Arch Perfmon v2+
800 */
801 u64 intel_ctrl;
802 union perf_capabilities intel_cap;
803
804 /*
805 * Intel DebugStore bits
806 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800807 unsigned int bts :1,
808 bts_active :1,
809 pebs :1,
810 pebs_active :1,
811 pebs_broken :1,
812 pebs_prec_dist :1,
813 pebs_no_tlb :1,
Kan Liang61b985e2021-01-28 14:40:10 -0800814 pebs_no_isolation :1,
815 pebs_block :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300816 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100817 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700818 int max_pebs_events;
Peter Zijlstra9dfa9a52020-10-30 14:58:48 +0100819 void (*drain_pebs)(struct pt_regs *regs, struct perf_sample_data *data);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300820 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200821 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400822 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700823 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300824
825 /*
826 * Intel LBR
827 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800828 unsigned int lbr_tos, lbr_from, lbr_to,
Kan Liangfda1f992020-07-03 05:49:18 -0700829 lbr_info, lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700830 union {
831 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
832 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
833 };
834 union {
835 const int *lbr_sel_map; /* lbr_select mappings */
836 int *lbr_ctl_map; /* LBR_CTL mappings */
837 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700838 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800839 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300840
Kan Liangaf6cf122020-07-03 05:49:14 -0700841 /*
842 * Intel Architectural LBR CPUID Enumeration
843 */
844 unsigned int lbr_depth_mask:8;
845 unsigned int lbr_deep_c_reset:1;
846 unsigned int lbr_lip:1;
847 unsigned int lbr_cpl:1;
848 unsigned int lbr_filter:1;
849 unsigned int lbr_call_stack:1;
850 unsigned int lbr_mispred:1;
851 unsigned int lbr_timed_lbr:1;
852 unsigned int lbr_br_type:1;
853
Kan Liang9f354a72020-07-03 05:49:08 -0700854 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700855 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700856 void (*lbr_save)(void *ctx);
857 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700858
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300859 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200860 * Intel PT/LBR/BTS are exclusive
861 */
862 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
863
864 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700865 * Intel perf metrics
866 */
Kan Liang1ab5f232021-01-28 14:40:09 -0800867 int num_topdown_events;
Kan Liang7b2c05a2020-07-23 10:11:11 -0700868 u64 (*update_topdown_event)(struct perf_event *event);
869 int (*set_topdown_event_period)(struct perf_event *event);
870
871 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300872 * perf task context (i.e. struct perf_event_context::task_ctx_data)
873 * switch helper to bridge calls from perf/core to perf/x86.
874 * See struct pmu::swap_task_ctx() usage for examples;
875 */
876 void (*swap_task_ctx)(struct perf_event_context *prev,
877 struct perf_event_context *next);
878
879 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100880 * AMD bits
881 */
882 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600883 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100884
885 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300886 * Extra registers for events
887 */
888 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100889 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200890
891 /*
892 * Intel host/guest support (KVM)
893 */
894 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100895
896 /*
897 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
898 */
899 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300900
901 int (*aux_output_match) (struct perf_event *event);
Kan Liangd0946a82021-04-12 07:30:44 -0700902
Kan Liang3e9a8b22021-04-12 07:30:59 -0700903 int (*filter_match)(struct perf_event *event);
Kan Liangd0946a82021-04-12 07:30:44 -0700904 /*
905 * Hybrid support
906 *
907 * Most PMU capabilities are the same among different hybrid PMUs.
908 * The global x86_pmu saves the architecture capabilities, which
909 * are available for all PMUs. The hybrid_pmu only includes the
910 * unique capabilities.
911 */
Kan Liangd4b294b2021-04-12 07:30:46 -0700912 int num_hybrid_pmus;
Kan Liangd0946a82021-04-12 07:30:44 -0700913 struct x86_hybrid_pmu *hybrid_pmu;
Kan Liangd9977c42021-04-12 07:30:56 -0700914 u8 (*get_hybrid_cpu_type) (void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300915};
916
Kan Liang530bfff2020-07-03 05:49:11 -0700917struct x86_perf_task_context_opt {
918 int lbr_callstack_users;
919 int lbr_stack_state;
920 int log_id;
921};
922
Yan, Zhenge18bf522014-11-04 21:56:03 -0500923struct x86_perf_task_context {
Like Xue1ad1ac2020-06-13 16:09:50 +0800924 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700925 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700926 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700927 struct x86_perf_task_context_opt opt;
Kan Liang56249862020-07-03 05:49:16 -0700928 struct lbr_entry lbr[MAX_LBR_ENTRIES];
Yan, Zhenge18bf522014-11-04 21:56:03 -0500929};
930
Kan Liang47125db2020-07-03 05:49:20 -0700931struct x86_perf_task_context_arch_lbr {
932 struct x86_perf_task_context_opt opt;
933 struct lbr_entry entries[];
934};
935
Kan Liangce711ea2020-07-03 05:49:28 -0700936/*
937 * Add padding to guarantee the 64-byte alignment of the state buffer.
938 *
939 * The structure is dynamically allocated. The size of the LBR state may vary
940 * based on the number of LBR registers.
941 *
942 * Do not put anything after the LBR state.
943 */
944struct x86_perf_task_context_arch_lbr_xsave {
945 struct x86_perf_task_context_opt opt;
946
947 union {
948 struct xregs_state xsave;
949 struct {
950 struct fxregs_state i387;
951 struct xstate_header header;
952 struct arch_lbr_state lbr;
953 } __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
954 };
955};
956
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100957#define x86_add_quirk(func_) \
958do { \
959 static struct x86_pmu_quirk __quirk __initdata = { \
960 .func = func_, \
961 }; \
962 __quirk.next = x86_pmu.quirks; \
963 x86_pmu.quirks = &__quirk; \
964} while (0)
965
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100966/*
967 * x86_pmu flags
968 */
969#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
970#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100971#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100972#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800973#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100974#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600975#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kan Liang61b985e2021-01-28 14:40:10 -0800976#define PMU_FL_INSTR_LATENCY 0x80 /* Support Instruction Latency in PEBS Memory Info Record */
977#define PMU_FL_MEM_LOADS_AUX 0x100 /* Require an auxiliary event for the complete memory info */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300978
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100979#define EVENT_VAR(_id) event_attr_##_id
980#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
981
982#define EVENT_ATTR(_name, _id) \
983static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
984 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
985 .id = PERF_COUNT_HW_##_id, \
986 .event_str = NULL, \
987};
988
989#define EVENT_ATTR_STR(_name, v, str) \
990static struct perf_pmu_events_attr event_attr_##v = { \
991 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
992 .id = 0, \
993 .event_str = str, \
994};
995
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700996#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
997static struct perf_pmu_events_ht_attr event_attr_##v = { \
998 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
999 .id = 0, \
1000 .event_str_noht = noht, \
1001 .event_str_ht = ht, \
1002}
1003
Kan Lianga9c81ccd2021-04-12 07:30:57 -07001004#define EVENT_ATTR_STR_HYBRID(_name, v, str, _pmu) \
1005static struct perf_pmu_events_hybrid_attr event_attr_##v = { \
1006 .attr = __ATTR(_name, 0444, events_hybrid_sysfs_show, NULL),\
1007 .id = 0, \
1008 .event_str = str, \
1009 .pmu_type = _pmu, \
1010}
1011
1012#define FORMAT_HYBRID_PTR(_id) (&format_attr_hybrid_##_id.attr.attr)
1013
1014#define FORMAT_ATTR_HYBRID(_name, _pmu) \
1015static struct perf_pmu_format_hybrid_attr format_attr_hybrid_##_name = {\
1016 .attr = __ATTR_RO(_name), \
1017 .pmu_type = _pmu, \
1018}
1019
Kan Liang61e76d52021-04-12 07:30:43 -07001020struct pmu *x86_get_pmu(unsigned int cpu);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001021extern struct x86_pmu x86_pmu __read_mostly;
1022
Kan Liangf42be862020-07-03 05:49:12 -07001023static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
1024{
Kan Liang47125db2020-07-03 05:49:20 -07001025 if (static_cpu_has(X86_FEATURE_ARCH_LBR))
1026 return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
1027
Kan Liangf42be862020-07-03 05:49:12 -07001028 return &((struct x86_perf_task_context *)ctx)->opt;
1029}
1030
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001031static inline bool x86_pmu_has_lbr_callstack(void)
1032{
1033 return x86_pmu.lbr_sel_map &&
1034 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
1035}
1036
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001037DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
1038
1039int x86_perf_event_set_period(struct perf_event *event);
1040
1041/*
1042 * Generalized hw caching related hw_event table, filled
1043 * in on a per model basis. A value of 0 means
1044 * 'not supported', -1 means 'hw_event makes no sense on
1045 * this CPU', any other value means the raw hw_event
1046 * ID.
1047 */
1048
1049#define C(x) PERF_COUNT_HW_CACHE_##x
1050
1051extern u64 __read_mostly hw_cache_event_ids
1052 [PERF_COUNT_HW_CACHE_MAX]
1053 [PERF_COUNT_HW_CACHE_OP_MAX]
1054 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1055extern u64 __read_mostly hw_cache_extra_regs
1056 [PERF_COUNT_HW_CACHE_MAX]
1057 [PERF_COUNT_HW_CACHE_OP_MAX]
1058 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1059
1060u64 x86_perf_event_update(struct perf_event *event);
1061
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001062static inline unsigned int x86_pmu_config_addr(int index)
1063{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001064 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
1065 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001066}
1067
1068static inline unsigned int x86_pmu_event_addr(int index)
1069{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001070 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
1071 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001072}
1073
Jacob Shin0fbdad02013-02-06 11:26:28 -06001074static inline int x86_pmu_rdpmc_index(int index)
1075{
1076 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
1077}
1078
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001079bool check_hw_exists(struct pmu *pmu, int num_counters,
1080 int num_counters_fixed);
1081
Alexander Shishkin48070342015-01-14 14:18:20 +02001082int x86_add_exclusive(unsigned int what);
1083
1084void x86_del_exclusive(unsigned int what);
1085
Alexander Shishkin6b099d92015-06-11 15:13:56 +03001086int x86_reserve_hardware(void);
1087
1088void x86_release_hardware(void);
1089
Andi Kleenb00233b2017-08-22 11:52:01 -07001090int x86_pmu_max_precise(void);
1091
Alexander Shishkin48070342015-01-14 14:18:20 +02001092void hw_perf_lbr_event_destroy(struct perf_event *event);
1093
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001094int x86_setup_perfctr(struct perf_event *event);
1095
1096int x86_pmu_hw_config(struct perf_event *event);
1097
1098void x86_pmu_disable_all(void);
1099
Kim Phillips57388912019-11-14 12:37:20 -06001100static inline bool is_counter_pair(struct hw_perf_event *hwc)
1101{
1102 return hwc->flags & PERF_X86_EVENT_PAIR;
1103}
1104
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001105static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
1106 u64 enable_mask)
1107{
Joerg Roedel1018faa2012-02-29 14:57:32 +01001108 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
1109
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001110 if (hwc->extra_reg.reg)
1111 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -06001112
1113 /*
1114 * Add enabled Merge event on next counter
1115 * if large increment event being enabled on this counter
1116 */
1117 if (is_counter_pair(hwc))
1118 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
1119
Joerg Roedel1018faa2012-02-29 14:57:32 +01001120 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001121}
1122
1123void x86_pmu_enable_all(int added);
1124
Peter Zijlstrab371b592015-05-21 10:57:13 +02001125int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001126 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001127int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
1128
1129void x86_pmu_stop(struct perf_event *event, int flags);
1130
1131static inline void x86_pmu_disable_event(struct perf_event *event)
1132{
Like Xudf51fe72021-08-02 15:08:50 +08001133 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001134 struct hw_perf_event *hwc = &event->hw;
1135
Like Xudf51fe72021-08-02 15:08:50 +08001136 wrmsrl(hwc->config_base, hwc->config & ~disable_mask);
Kim Phillips57388912019-11-14 12:37:20 -06001137
1138 if (is_counter_pair(hwc))
1139 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001140}
1141
1142void x86_pmu_enable_event(struct perf_event *event);
1143
1144int x86_pmu_handle_irq(struct pt_regs *regs);
1145
Kan Liange11c1a72021-04-12 07:30:55 -07001146void x86_pmu_show_pmu_cap(int num_counters, int num_counters_fixed,
1147 u64 intel_ctrl);
1148
Kan Liangd9977c42021-04-12 07:30:56 -07001149void x86_pmu_update_cpu_context(struct pmu *pmu, int cpu);
1150
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001151extern struct event_constraint emptyconstraint;
1152
1153extern struct event_constraint unconstrained;
1154
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001155static inline bool kernel_ip(unsigned long ip)
1156{
1157#ifdef CONFIG_X86_32
1158 return ip > PAGE_OFFSET;
1159#else
1160 return (long)ip < 0;
1161#endif
1162}
1163
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001164/*
1165 * Not all PMUs provide the right context information to place the reported IP
1166 * into full context. Specifically segment registers are typically not
1167 * supplied.
1168 *
1169 * Assuming the address is a linear address (it is for IBS), we fake the CS and
1170 * vm86 mode using the known zero-based code segment and 'fix up' the registers
1171 * to reflect this.
1172 *
1173 * Intel PEBS/LBR appear to typically provide the effective address, nothing
1174 * much we can do about that but pray and treat it like a linear address.
1175 */
1176static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
1177{
1178 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
1179 if (regs->flags & X86_VM_MASK)
1180 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
1181 regs->ip = ip;
1182}
1183
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001184ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +02001185ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +02001186
Huang Ruia49ac9f2016-03-25 11:18:25 +08001187ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1188 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001189ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1190 char *page);
Kan Lianga9c81ccd2021-04-12 07:30:57 -07001191ssize_t events_hybrid_sysfs_show(struct device *dev,
1192 struct device_attribute *attr,
1193 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +08001194
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001195static inline bool fixed_counter_disabled(int i, struct pmu *pmu)
Kan Liang32451612021-01-28 14:40:11 -08001196{
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001197 u64 intel_ctrl = hybrid(pmu, intel_ctrl);
1198
1199 return !(intel_ctrl >> (i + INTEL_PMC_IDX_FIXED));
Kan Liang32451612021-01-28 14:40:11 -08001200}
1201
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001202#ifdef CONFIG_CPU_SUP_AMD
1203
1204int amd_pmu_init(void);
1205
1206#else /* CONFIG_CPU_SUP_AMD */
1207
1208static inline int amd_pmu_init(void)
1209{
1210 return 0;
1211}
1212
1213#endif /* CONFIG_CPU_SUP_AMD */
1214
Alexander Shishkin42880f72019-08-06 11:46:01 +03001215static inline int is_pebs_pt(struct perf_event *event)
1216{
1217 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
1218}
1219
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001220#ifdef CONFIG_CPU_SUP_INTEL
1221
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001222static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001223{
Jiri Olsa67266c12018-11-21 11:16:11 +01001224 struct hw_perf_event *hwc = &event->hw;
1225 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001226
Jiri Olsa67266c12018-11-21 11:16:11 +01001227 if (event->attr.freq)
1228 return false;
1229
1230 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1231 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1232
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001233 return hw_event == bts_event && period == 1;
1234}
1235
1236static inline bool intel_pmu_has_bts(struct perf_event *event)
1237{
1238 struct hw_perf_event *hwc = &event->hw;
1239
1240 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001241}
1242
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001243int intel_pmu_save_and_restart(struct perf_event *event);
1244
1245struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001246x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1247 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001248
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001249extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1250extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001251
1252int intel_pmu_init(void);
1253
1254void init_debug_store_on_cpu(int cpu);
1255
1256void fini_debug_store_on_cpu(int cpu);
1257
1258void release_ds_buffers(void);
1259
1260void reserve_ds_buffers(void);
1261
Kan Liangc085fb82020-07-03 05:49:29 -07001262void release_lbr_buffers(void);
1263
Like Xu488e13a2021-04-30 13:22:47 +08001264void reserve_lbr_buffers(void);
1265
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001266extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001267extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001268
1269void intel_pmu_enable_bts(u64 config);
1270
1271void intel_pmu_disable_bts(void);
1272
1273int intel_pmu_drain_bts_buffer(void);
1274
1275extern struct event_constraint intel_core2_pebs_event_constraints[];
1276
1277extern struct event_constraint intel_atom_pebs_event_constraints[];
1278
Yan, Zheng1fa64182013-07-18 17:02:24 +08001279extern struct event_constraint intel_slm_pebs_event_constraints[];
1280
Kan Liang8b92c3a2016-04-15 00:42:47 -07001281extern struct event_constraint intel_glm_pebs_event_constraints[];
1282
Kan Liangdd0b06b2017-07-12 09:44:23 -04001283extern struct event_constraint intel_glp_pebs_event_constraints[];
1284
Kan Liangf83d2f92021-04-12 07:31:00 -07001285extern struct event_constraint intel_grt_pebs_event_constraints[];
1286
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001287extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1288
1289extern struct event_constraint intel_westmere_pebs_event_constraints[];
1290
1291extern struct event_constraint intel_snb_pebs_event_constraints[];
1292
Stephane Eranian20a36e32012-09-11 01:07:01 +02001293extern struct event_constraint intel_ivb_pebs_event_constraints[];
1294
Andi Kleen30443182013-06-17 17:36:49 -07001295extern struct event_constraint intel_hsw_pebs_event_constraints[];
1296
Stephane Eranianb3e62462016-03-03 20:50:42 +01001297extern struct event_constraint intel_bdw_pebs_event_constraints[];
1298
Andi Kleen9a92e162015-05-10 12:22:44 -07001299extern struct event_constraint intel_skl_pebs_event_constraints[];
1300
Kan Liang60176082019-04-02 12:45:05 -07001301extern struct event_constraint intel_icl_pebs_event_constraints[];
1302
Kan Liang61b985e2021-01-28 14:40:10 -08001303extern struct event_constraint intel_spr_pebs_event_constraints[];
1304
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001305struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1306
Peter Zijlstra68f70822016-07-06 18:02:43 +02001307void intel_pmu_pebs_add(struct perf_event *event);
1308
1309void intel_pmu_pebs_del(struct perf_event *event);
1310
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001311void intel_pmu_pebs_enable(struct perf_event *event);
1312
1313void intel_pmu_pebs_disable(struct perf_event *event);
1314
1315void intel_pmu_pebs_enable_all(void);
1316
1317void intel_pmu_pebs_disable_all(void);
1318
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001319void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1320
Kan Liang5bee2cc2018-02-12 14:20:33 -08001321void intel_pmu_auto_reload_read(struct perf_event *event);
1322
Kan Liang56249862020-07-03 05:49:16 -07001323void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
Kan Liangc22497f2019-04-02 12:45:02 -07001324
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001325void intel_ds_init(void);
1326
Alexey Budankov421ca862019-10-23 10:12:54 +03001327void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1328 struct perf_event_context *next);
1329
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001330void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1331
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001332u64 lbr_from_signext_quirk_wr(u64 val);
1333
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001334void intel_pmu_lbr_reset(void);
1335
Kan Liang9f354a72020-07-03 05:49:08 -07001336void intel_pmu_lbr_reset_32(void);
1337
1338void intel_pmu_lbr_reset_64(void);
1339
Peter Zijlstra68f70822016-07-06 18:02:43 +02001340void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001341
Peter Zijlstra68f70822016-07-06 18:02:43 +02001342void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001343
Andi Kleen1a78d932015-03-20 10:11:23 -07001344void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001345
1346void intel_pmu_lbr_disable_all(void);
1347
1348void intel_pmu_lbr_read(void);
1349
Kan Liangc301b1d2020-07-03 05:49:09 -07001350void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1351
1352void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1353
Kan Liang799571b2020-07-03 05:49:10 -07001354void intel_pmu_lbr_save(void *ctx);
1355
1356void intel_pmu_lbr_restore(void *ctx);
1357
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001358void intel_pmu_lbr_init_core(void);
1359
1360void intel_pmu_lbr_init_nhm(void);
1361
1362void intel_pmu_lbr_init_atom(void);
1363
Kan Liangf21d5ad2016-04-15 00:53:45 -07001364void intel_pmu_lbr_init_slm(void);
1365
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001366void intel_pmu_lbr_init_snb(void);
1367
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001368void intel_pmu_lbr_init_hsw(void);
1369
Andi Kleen9a92e162015-05-10 12:22:44 -07001370void intel_pmu_lbr_init_skl(void);
1371
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001372void intel_pmu_lbr_init_knl(void);
1373
Kan Liang47125db2020-07-03 05:49:20 -07001374void intel_pmu_arch_lbr_init(void);
1375
Andi Kleene17dc652016-03-01 14:25:24 -08001376void intel_pmu_pebs_data_source_nhm(void);
1377
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001378void intel_pmu_pebs_data_source_skl(bool pmem);
1379
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001380int intel_pmu_setup_lbr_filter(struct perf_event *event);
1381
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001382void intel_pt_interrupt(void);
1383
Alexander Shishkin80623822015-01-30 12:40:35 +02001384int intel_bts_interrupt(void);
1385
1386void intel_bts_enable_local(void);
1387
1388void intel_bts_disable_local(void);
1389
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001390int p4_pmu_init(void);
1391
1392int p6_pmu_init(void);
1393
Vince Weavere717bf42012-09-26 14:12:52 -04001394int knc_pmu_init(void);
1395
Stephane Eranianb37609c2014-11-17 20:07:04 +01001396static inline int is_ht_workaround_enabled(void)
1397{
1398 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1399}
Andi Kleen47732d82015-06-29 14:22:13 -07001400
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001401#else /* CONFIG_CPU_SUP_INTEL */
1402
1403static inline void reserve_ds_buffers(void)
1404{
1405}
1406
1407static inline void release_ds_buffers(void)
1408{
1409}
1410
Kan Liangc085fb82020-07-03 05:49:29 -07001411static inline void release_lbr_buffers(void)
1412{
1413}
1414
Like Xu488e13a2021-04-30 13:22:47 +08001415static inline void reserve_lbr_buffers(void)
1416{
1417}
1418
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001419static inline int intel_pmu_init(void)
1420{
1421 return 0;
1422}
1423
Peter Zijlstraf764c582019-03-15 09:14:10 +01001424static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001425{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001426 return 0;
1427}
1428
Peter Zijlstraf764c582019-03-15 09:14:10 +01001429static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001430{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001431}
1432
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001433static inline int is_ht_workaround_enabled(void)
1434{
1435 return 0;
1436}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001437#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001438
1439#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1440int zhaoxin_pmu_init(void);
1441#else
1442static inline int zhaoxin_pmu_init(void)
1443{
1444 return 0;
1445}
1446#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/