blob: ba89e563b2aa754a74fa2c6a4425810c7bcc8766 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070052 u64 code;
53 u64 cmask;
54 int weight;
55 int overlap;
56 int flags;
57 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030058};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010059
Peter Zijlstra63b79f62019-04-02 12:45:04 -070060static inline bool constraint_match(struct event_constraint *c, u64 ecode)
61{
62 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
63}
64
Stephane Eranianf20093e2013-01-24 16:10:32 +010065/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020066 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010067 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020068#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
69#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
70#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010071#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
72#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
73#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
74#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
75#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
76#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
77#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
78#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030079#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060080#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080081#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030082
83struct amd_nb {
84 int nb_id; /* NorthBridge id */
85 int refcnt; /* reference count */
86 struct perf_event *owners[X86_PMC_IDX_MAX];
87 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
88};
89
Kan Liangfd583ad2017-04-04 15:14:06 -040090#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +030091#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
92#define PEBS_OUTPUT_OFFSET 61
93#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
94#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
95#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -030096
97/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040098 * Flags PEBS can handle without an PMI.
99 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400100 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700101 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400102 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400103 */
Kan Liang174afc32018-03-12 10:45:37 -0400104#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400105 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400106 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
107 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700108 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100109 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
110 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400111
Kan Liang9d5dcc92019-04-02 12:44:58 -0700112#define PEBS_GP_REGS \
113 ((1ULL << PERF_REG_X86_AX) | \
114 (1ULL << PERF_REG_X86_BX) | \
115 (1ULL << PERF_REG_X86_CX) | \
116 (1ULL << PERF_REG_X86_DX) | \
117 (1ULL << PERF_REG_X86_DI) | \
118 (1ULL << PERF_REG_X86_SI) | \
119 (1ULL << PERF_REG_X86_SP) | \
120 (1ULL << PERF_REG_X86_BP) | \
121 (1ULL << PERF_REG_X86_IP) | \
122 (1ULL << PERF_REG_X86_FLAGS) | \
123 (1ULL << PERF_REG_X86_R8) | \
124 (1ULL << PERF_REG_X86_R9) | \
125 (1ULL << PERF_REG_X86_R10) | \
126 (1ULL << PERF_REG_X86_R11) | \
127 (1ULL << PERF_REG_X86_R12) | \
128 (1ULL << PERF_REG_X86_R13) | \
129 (1ULL << PERF_REG_X86_R14) | \
130 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700131
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300132/*
133 * Per register state.
134 */
135struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100136 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300137 u64 config; /* extra MSR config */
138 u64 reg; /* extra MSR number */
139 atomic_t ref; /* reference count */
140};
141
142/*
143 * Per core/cpu state
144 *
145 * Used to coordinate shared registers between HT threads or
146 * among events on a single PMU.
147 */
148struct intel_shared_regs {
149 struct er_account regs[EXTRA_REG_MAX];
150 int refcnt; /* per-core: #HT threads */
151 unsigned core_id; /* per-core: core id */
152};
153
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100154enum intel_excl_state_type {
155 INTEL_EXCL_UNUSED = 0, /* counter is unused */
156 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
157 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
158};
159
160struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100161 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100162 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100163};
164
165struct intel_excl_cntrs {
166 raw_spinlock_t lock;
167
168 struct intel_excl_states states[2];
169
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200170 union {
171 u16 has_exclusive[2];
172 u32 exclusive_present;
173 };
174
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100175 int refcnt; /* per-core: #HT threads */
176 unsigned core_id; /* per-core: core id */
177};
178
Kan Liang8b077e4a2018-06-05 08:38:46 -0700179struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700180#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300181
Stephane Eranian90413462014-11-17 20:06:54 +0100182enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700183 LBR_FORMAT_32 = 0x00,
184 LBR_FORMAT_LIP = 0x01,
185 LBR_FORMAT_EIP = 0x02,
186 LBR_FORMAT_EIP_FLAGS = 0x03,
187 LBR_FORMAT_EIP_FLAGS2 = 0x04,
188 LBR_FORMAT_INFO = 0x05,
189 LBR_FORMAT_TIME = 0x06,
190 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
191};
192
193enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100194 X86_PERF_KFREE_SHARED = 0,
195 X86_PERF_KFREE_EXCL = 1,
196 X86_PERF_KFREE_MAX
197};
198
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300199struct cpu_hw_events {
200 /*
201 * Generic x86 PMC bits
202 */
203 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
204 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
205 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
206 int enabled;
207
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100208 int n_events; /* the # of events in the below arrays */
209 int n_added; /* the # last events in the below arrays;
210 they've never been enabled yet */
211 int n_txn; /* the # last events in the below arrays;
212 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300213 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
214 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200215
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300216 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200217 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
218
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200219 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300220
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700221 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200222 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300223
224 /*
225 * Intel DebugStore bits
226 */
227 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100228 void *ds_pebs_vaddr;
229 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300230 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200231 int n_pebs;
232 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300233 int n_pebs_via_pt;
234 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300235
Kan Liangc22497f2019-04-02 12:45:02 -0700236 /* Current super set of events hardware configuration */
237 u64 pebs_data_cfg;
238 u64 active_pebs_data_cfg;
239 int pebs_record_size;
240
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300241 /*
242 * Intel LBR bits
243 */
244 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700245 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300246 struct perf_branch_stack lbr_stack;
247 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700248 union {
249 struct er_account *lbr_sel;
250 struct er_account *lbr_ctl;
251 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100252 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700253 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700254 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800255 int lbr_select;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300256
257 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200258 * Intel host/guest exclude bits
259 */
260 u64 intel_ctrl_guest_mask;
261 u64 intel_ctrl_host_mask;
262 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
263
264 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200265 * Intel checkpoint mask
266 */
267 u64 intel_cp_status;
268
269 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300270 * manage shared (per-core, per-cpu) registers
271 * used on Intel NHM/WSM/SNB
272 */
273 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100274 /*
275 * manage exclusive counter access between hyperthread
276 */
277 struct event_constraint *constraint_list; /* in enable order */
278 struct intel_excl_cntrs *excl_cntrs;
279 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300280
281 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100282 * SKL TSX_FORCE_ABORT shadow
283 */
284 u64 tfa_shadow;
285
286 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300287 * AMD specific bits
288 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100289 struct amd_nb *amd_nb;
290 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
291 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600292 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300293
Stephane Eranian90413462014-11-17 20:06:54 +0100294 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300295};
296
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700297#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300298 { .idxmsk64 = (n) }, \
299 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700300 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300301 .cmask = (m), \
302 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100303 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100304 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300305}
306
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700307#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
308 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
309
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300310#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100311 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100312
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700313/*
314 * The constraint_match() function only works for 'simple' event codes
315 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
316 */
317#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
318 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
319
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100320#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
321 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
322 0, PERF_X86_EVENT_EXCL)
323
Robert Richterbc1738f2011-11-18 12:35:22 +0100324/*
325 * The overlap flag marks event constraints with overlapping counter
326 * masks. This is the case if the counter mask of such an event is not
327 * a subset of any other counter mask of a constraint with an equal or
328 * higher weight, e.g.:
329 *
330 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
331 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
332 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
333 *
334 * The event scheduler may not select the correct counter in the first
335 * cycle because it needs to know which subsequent events will be
336 * scheduled. It may fail to schedule the events then. So we set the
337 * overlap flag for such constraints to give the scheduler a hint which
338 * events to select for counter rescheduling.
339 *
340 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800341 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100342 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
343 * and its counter masks must be kept at a minimum.
344 */
345#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100346 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300347
348/*
349 * Constraint on the Event code.
350 */
351#define INTEL_EVENT_CONSTRAINT(c, n) \
352 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
353
354/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700355 * Constraint on a range of Event codes
356 */
357#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
358 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
359
360/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300361 * Constraint on the Event code + UMask + fixed-mask
362 *
363 * filter mask to validate fixed counter events.
364 * the following filters disqualify for fixed counters:
365 * - inv
366 * - edge
367 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700368 * - in_tx
369 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300370 * The other filters are supported by fixed counters.
371 * The any-thread option is supported starting with v3.
372 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700373#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300374#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700375 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300376
377/*
378 * Constraint on the Event code + UMask
379 */
380#define INTEL_UEVENT_CONSTRAINT(c, n) \
381 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
382
Andi Kleenb7883a12015-11-16 16:21:07 -0800383/* Constraint on specific umask bit only + event */
384#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
385 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
386
Andi Kleen7550ddf2014-09-24 07:34:46 -0700387/* Like UEVENT_CONSTRAINT, but match flags too */
388#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
389 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
390
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100391#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
392 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
393 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
394
Stephane Eranianf20093e2013-01-24 16:10:32 +0100395#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200396 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100397 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
398
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100399#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200400 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100401 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
402
Andi Kleen86a04462014-08-11 21:27:10 +0200403/* Event constraint, but match on all event flags too. */
404#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700405 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200406
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700407#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700408 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700409
Andi Kleen86a04462014-08-11 21:27:10 +0200410/* Check only flags, but allow all event/umask */
411#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
412 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
413
414/* Check flags and event code, and set the HSW store flag */
415#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
416 __EVENT_CONSTRAINT(code, n, \
417 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700418 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
419
Andi Kleen86a04462014-08-11 21:27:10 +0200420/* Check flags and event code, and set the HSW load flag */
421#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100422 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200423 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
424 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
425
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700426#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
427 __EVENT_CONSTRAINT_RANGE(code, end, n, \
428 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
429 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
430
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100431#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
432 __EVENT_CONSTRAINT(code, n, \
433 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
434 HWEIGHT(n), 0, \
435 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
436
Andi Kleen86a04462014-08-11 21:27:10 +0200437/* Check flags and event code/umask, and set the HSW store flag */
438#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
439 __EVENT_CONSTRAINT(code, n, \
440 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
441 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
442
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100443#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
444 __EVENT_CONSTRAINT(code, n, \
445 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
446 HWEIGHT(n), 0, \
447 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
448
Andi Kleen86a04462014-08-11 21:27:10 +0200449/* Check flags and event code/umask, and set the HSW load flag */
450#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
451 __EVENT_CONSTRAINT(code, n, \
452 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
453 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
454
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100455#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
456 __EVENT_CONSTRAINT(code, n, \
457 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
458 HWEIGHT(n), 0, \
459 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
460
Andi Kleen86a04462014-08-11 21:27:10 +0200461/* Check flags and event code/umask, and set the HSW N/A flag */
462#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
463 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100464 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200465 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
466
467
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200468/*
469 * We define the end marker as having a weight of -1
470 * to enable blacklisting of events using a counter bitmask
471 * of zero and thus a weight of zero.
472 * The end marker has a weight that cannot possibly be
473 * obtained from counting the bits in the bitmask.
474 */
475#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300476
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200477/*
478 * Check for end marker with weight == -1
479 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300480#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200481 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300482
483/*
484 * Extra registers for specific events.
485 *
486 * Some events need large masks and require external MSRs.
487 * Those extra MSRs end up being shared for all events on
488 * a PMU and sometimes between PMU of sibling HT threads.
489 * In either case, the kernel needs to handle conflicting
490 * accesses to those extra, shared, regs. The data structure
491 * to manage those registers is stored in cpu_hw_event.
492 */
493struct extra_reg {
494 unsigned int event;
495 unsigned int msr;
496 u64 config_mask;
497 u64 valid_mask;
498 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700499 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300500};
501
502#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700503 .event = (e), \
504 .msr = (ms), \
505 .config_mask = (m), \
506 .valid_mask = (vm), \
507 .idx = EXTRA_REG_##i, \
508 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300509 }
510
511#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
512 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
513
Stephane Eranianf20093e2013-01-24 16:10:32 +0100514#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
515 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
516 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
517
518#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
519 INTEL_UEVENT_EXTRA_REG(c, \
520 MSR_PEBS_LD_LAT_THRESHOLD, \
521 0xffff, \
522 LDLAT)
523
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300524#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
525
526union perf_capabilities {
527 struct {
528 u64 lbr_format:6;
529 u64 pebs_trap:1;
530 u64 pebs_arch_reg:1;
531 u64 pebs_format:4;
532 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700533 /*
534 * PMU supports separate counter range for writing
535 * values > 32bit.
536 */
537 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700538 u64 pebs_baseline:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300539 u64 pebs_metrics_available:1;
540 u64 pebs_output_pt_available:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300541 };
542 u64 capabilities;
543};
544
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100545struct x86_pmu_quirk {
546 struct x86_pmu_quirk *next;
547 void (*func)(void);
548};
549
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100550union x86_pmu_config {
551 struct {
552 u64 event:8,
553 umask:8,
554 usr:1,
555 os:1,
556 edge:1,
557 pc:1,
558 interrupt:1,
559 __reserved1:1,
560 en:1,
561 inv:1,
562 cmask:8,
563 event2:4,
564 __reserved2:4,
565 go:1,
566 ho:1;
567 } bits;
568 u64 value;
569};
570
571#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
572
Alexander Shishkin48070342015-01-14 14:18:20 +0200573enum {
574 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200575 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200576 x86_lbr_exclusive_pt,
577 x86_lbr_exclusive_max,
578};
579
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300580/*
581 * struct x86_pmu - generic x86 pmu
582 */
583struct x86_pmu {
584 /*
585 * Generic x86 PMC bits
586 */
587 const char *name;
588 int version;
589 int (*handle_irq)(struct pt_regs *);
590 void (*disable_all)(void);
591 void (*enable_all)(int added);
592 void (*enable)(struct perf_event *);
593 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200594 void (*add)(struct perf_event *);
595 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800596 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300597 int (*hw_config)(struct perf_event *event);
598 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
599 unsigned eventsel;
600 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600601 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600602 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300603 u64 (*event_map)(int);
604 int max_events;
605 int num_counters;
606 int num_counters_fixed;
607 int cntval_bits;
608 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200609 union {
610 unsigned long events_maskl;
611 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
612 };
613 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300614 int apic;
615 u64 max_period;
616 struct event_constraint *
617 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100618 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300619 struct perf_event *event);
620
621 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
622 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100623
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100624 void (*start_scheduling)(struct cpu_hw_events *cpuc);
625
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200626 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
627
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100628 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
629
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300630 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100631 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300632 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500633 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300634
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700635 /* PMI handler bits */
636 unsigned int late_ack :1,
CodyYao-oc3a4ac122020-04-13 11:14:29 +0800637 enabled_ack :1,
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700638 counter_freezing :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100639 /*
640 * sysfs attrs
641 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100642 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100643 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100644 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100645
Jiri Olsaa4747392012-10-10 14:53:11 +0200646 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200647 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200648
Kan Liang60893272017-05-12 07:51:13 -0700649 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700650
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100651 /*
652 * CPU Hotplug hooks
653 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300654 int (*cpu_prepare)(int cpu);
655 void (*cpu_starting)(int cpu);
656 void (*cpu_dying)(int cpu);
657 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200658
659 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500660 void (*sched_task)(struct perf_event_context *ctx,
661 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300662
663 /*
664 * Intel Arch Perfmon v2+
665 */
666 u64 intel_ctrl;
667 union perf_capabilities intel_cap;
668
669 /*
670 * Intel DebugStore bits
671 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800672 unsigned int bts :1,
673 bts_active :1,
674 pebs :1,
675 pebs_active :1,
676 pebs_broken :1,
677 pebs_prec_dist :1,
678 pebs_no_tlb :1,
Kan Liangcd6b9842019-05-28 15:08:33 -0700679 pebs_no_isolation :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300680 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100681 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700682 int max_pebs_events;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300683 void (*drain_pebs)(struct pt_regs *regs);
684 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200685 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400686 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700687 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300688
689 /*
690 * Intel LBR
691 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800692 unsigned int lbr_tos, lbr_from, lbr_to,
693 lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700694 union {
695 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
696 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
697 };
698 union {
699 const int *lbr_sel_map; /* lbr_select mappings */
700 int *lbr_ctl_map; /* LBR_CTL mappings */
701 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700702 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800703 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300704
Kan Liangaf6cf122020-07-03 05:49:14 -0700705 /*
706 * Intel Architectural LBR CPUID Enumeration
707 */
708 unsigned int lbr_depth_mask:8;
709 unsigned int lbr_deep_c_reset:1;
710 unsigned int lbr_lip:1;
711 unsigned int lbr_cpl:1;
712 unsigned int lbr_filter:1;
713 unsigned int lbr_call_stack:1;
714 unsigned int lbr_mispred:1;
715 unsigned int lbr_timed_lbr:1;
716 unsigned int lbr_br_type:1;
717
Kan Liang9f354a72020-07-03 05:49:08 -0700718 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700719 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700720 void (*lbr_save)(void *ctx);
721 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700722
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300723 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200724 * Intel PT/LBR/BTS are exclusive
725 */
726 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
727
728 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300729 * perf task context (i.e. struct perf_event_context::task_ctx_data)
730 * switch helper to bridge calls from perf/core to perf/x86.
731 * See struct pmu::swap_task_ctx() usage for examples;
732 */
733 void (*swap_task_ctx)(struct perf_event_context *prev,
734 struct perf_event_context *next);
735
736 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100737 * AMD bits
738 */
739 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600740 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100741
742 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300743 * Extra registers for events
744 */
745 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100746 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200747
748 /*
749 * Intel host/guest support (KVM)
750 */
751 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100752
753 /*
754 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
755 */
756 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300757
758 int (*aux_output_match) (struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300759};
760
Kan Liang530bfff2020-07-03 05:49:11 -0700761struct x86_perf_task_context_opt {
762 int lbr_callstack_users;
763 int lbr_stack_state;
764 int log_id;
765};
766
Yan, Zhenge18bf522014-11-04 21:56:03 -0500767struct x86_perf_task_context {
768 u64 lbr_from[MAX_LBR_ENTRIES];
769 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700770 u64 lbr_info[MAX_LBR_ENTRIES];
Like Xue1ad1ac2020-06-13 16:09:50 +0800771 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700772 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700773 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700774 struct x86_perf_task_context_opt opt;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500775};
776
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100777#define x86_add_quirk(func_) \
778do { \
779 static struct x86_pmu_quirk __quirk __initdata = { \
780 .func = func_, \
781 }; \
782 __quirk.next = x86_pmu.quirks; \
783 x86_pmu.quirks = &__quirk; \
784} while (0)
785
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100786/*
787 * x86_pmu flags
788 */
789#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
790#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100791#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100792#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800793#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100794#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600795#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300796
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100797#define EVENT_VAR(_id) event_attr_##_id
798#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
799
800#define EVENT_ATTR(_name, _id) \
801static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
802 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
803 .id = PERF_COUNT_HW_##_id, \
804 .event_str = NULL, \
805};
806
807#define EVENT_ATTR_STR(_name, v, str) \
808static struct perf_pmu_events_attr event_attr_##v = { \
809 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
810 .id = 0, \
811 .event_str = str, \
812};
813
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700814#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
815static struct perf_pmu_events_ht_attr event_attr_##v = { \
816 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
817 .id = 0, \
818 .event_str_noht = noht, \
819 .event_str_ht = ht, \
820}
821
Stephane Eranianf447e4e2019-04-08 10:32:52 -0700822struct pmu *x86_get_pmu(void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300823extern struct x86_pmu x86_pmu __read_mostly;
824
Kan Liangf42be862020-07-03 05:49:12 -0700825static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
826{
827 return &((struct x86_perf_task_context *)ctx)->opt;
828}
829
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500830static inline bool x86_pmu_has_lbr_callstack(void)
831{
832 return x86_pmu.lbr_sel_map &&
833 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
834}
835
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300836DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
837
838int x86_perf_event_set_period(struct perf_event *event);
839
840/*
841 * Generalized hw caching related hw_event table, filled
842 * in on a per model basis. A value of 0 means
843 * 'not supported', -1 means 'hw_event makes no sense on
844 * this CPU', any other value means the raw hw_event
845 * ID.
846 */
847
848#define C(x) PERF_COUNT_HW_CACHE_##x
849
850extern u64 __read_mostly hw_cache_event_ids
851 [PERF_COUNT_HW_CACHE_MAX]
852 [PERF_COUNT_HW_CACHE_OP_MAX]
853 [PERF_COUNT_HW_CACHE_RESULT_MAX];
854extern u64 __read_mostly hw_cache_extra_regs
855 [PERF_COUNT_HW_CACHE_MAX]
856 [PERF_COUNT_HW_CACHE_OP_MAX]
857 [PERF_COUNT_HW_CACHE_RESULT_MAX];
858
859u64 x86_perf_event_update(struct perf_event *event);
860
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300861static inline unsigned int x86_pmu_config_addr(int index)
862{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600863 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
864 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300865}
866
867static inline unsigned int x86_pmu_event_addr(int index)
868{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600869 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
870 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300871}
872
Jacob Shin0fbdad02013-02-06 11:26:28 -0600873static inline int x86_pmu_rdpmc_index(int index)
874{
875 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
876}
877
Alexander Shishkin48070342015-01-14 14:18:20 +0200878int x86_add_exclusive(unsigned int what);
879
880void x86_del_exclusive(unsigned int what);
881
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300882int x86_reserve_hardware(void);
883
884void x86_release_hardware(void);
885
Andi Kleenb00233b2017-08-22 11:52:01 -0700886int x86_pmu_max_precise(void);
887
Alexander Shishkin48070342015-01-14 14:18:20 +0200888void hw_perf_lbr_event_destroy(struct perf_event *event);
889
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300890int x86_setup_perfctr(struct perf_event *event);
891
892int x86_pmu_hw_config(struct perf_event *event);
893
894void x86_pmu_disable_all(void);
895
Kim Phillips57388912019-11-14 12:37:20 -0600896static inline bool is_counter_pair(struct hw_perf_event *hwc)
897{
898 return hwc->flags & PERF_X86_EVENT_PAIR;
899}
900
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300901static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
902 u64 enable_mask)
903{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100904 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
905
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300906 if (hwc->extra_reg.reg)
907 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -0600908
909 /*
910 * Add enabled Merge event on next counter
911 * if large increment event being enabled on this counter
912 */
913 if (is_counter_pair(hwc))
914 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
915
Joerg Roedel1018faa2012-02-29 14:57:32 +0100916 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300917}
918
919void x86_pmu_enable_all(int added);
920
Peter Zijlstrab371b592015-05-21 10:57:13 +0200921int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200922 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300923int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
924
925void x86_pmu_stop(struct perf_event *event, int flags);
926
927static inline void x86_pmu_disable_event(struct perf_event *event)
928{
929 struct hw_perf_event *hwc = &event->hw;
930
931 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -0600932
933 if (is_counter_pair(hwc))
934 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300935}
936
937void x86_pmu_enable_event(struct perf_event *event);
938
939int x86_pmu_handle_irq(struct pt_regs *regs);
940
941extern struct event_constraint emptyconstraint;
942
943extern struct event_constraint unconstrained;
944
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100945static inline bool kernel_ip(unsigned long ip)
946{
947#ifdef CONFIG_X86_32
948 return ip > PAGE_OFFSET;
949#else
950 return (long)ip < 0;
951#endif
952}
953
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200954/*
955 * Not all PMUs provide the right context information to place the reported IP
956 * into full context. Specifically segment registers are typically not
957 * supplied.
958 *
959 * Assuming the address is a linear address (it is for IBS), we fake the CS and
960 * vm86 mode using the known zero-based code segment and 'fix up' the registers
961 * to reflect this.
962 *
963 * Intel PEBS/LBR appear to typically provide the effective address, nothing
964 * much we can do about that but pray and treat it like a linear address.
965 */
966static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
967{
968 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
969 if (regs->flags & X86_VM_MASK)
970 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
971 regs->ip = ip;
972}
973
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200974ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200975ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200976
Huang Ruia49ac9f2016-03-25 11:18:25 +0800977ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
978 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700979ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
980 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800981
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300982#ifdef CONFIG_CPU_SUP_AMD
983
984int amd_pmu_init(void);
985
986#else /* CONFIG_CPU_SUP_AMD */
987
988static inline int amd_pmu_init(void)
989{
990 return 0;
991}
992
993#endif /* CONFIG_CPU_SUP_AMD */
994
Alexander Shishkin42880f72019-08-06 11:46:01 +0300995static inline int is_pebs_pt(struct perf_event *event)
996{
997 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
998}
999
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001000#ifdef CONFIG_CPU_SUP_INTEL
1001
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001002static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001003{
Jiri Olsa67266c12018-11-21 11:16:11 +01001004 struct hw_perf_event *hwc = &event->hw;
1005 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001006
Jiri Olsa67266c12018-11-21 11:16:11 +01001007 if (event->attr.freq)
1008 return false;
1009
1010 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1011 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1012
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001013 return hw_event == bts_event && period == 1;
1014}
1015
1016static inline bool intel_pmu_has_bts(struct perf_event *event)
1017{
1018 struct hw_perf_event *hwc = &event->hw;
1019
1020 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001021}
1022
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001023int intel_pmu_save_and_restart(struct perf_event *event);
1024
1025struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001026x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1027 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001028
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001029extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1030extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001031
1032int intel_pmu_init(void);
1033
1034void init_debug_store_on_cpu(int cpu);
1035
1036void fini_debug_store_on_cpu(int cpu);
1037
1038void release_ds_buffers(void);
1039
1040void reserve_ds_buffers(void);
1041
1042extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001043extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001044
1045void intel_pmu_enable_bts(u64 config);
1046
1047void intel_pmu_disable_bts(void);
1048
1049int intel_pmu_drain_bts_buffer(void);
1050
1051extern struct event_constraint intel_core2_pebs_event_constraints[];
1052
1053extern struct event_constraint intel_atom_pebs_event_constraints[];
1054
Yan, Zheng1fa64182013-07-18 17:02:24 +08001055extern struct event_constraint intel_slm_pebs_event_constraints[];
1056
Kan Liang8b92c3a2016-04-15 00:42:47 -07001057extern struct event_constraint intel_glm_pebs_event_constraints[];
1058
Kan Liangdd0b06b2017-07-12 09:44:23 -04001059extern struct event_constraint intel_glp_pebs_event_constraints[];
1060
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001061extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1062
1063extern struct event_constraint intel_westmere_pebs_event_constraints[];
1064
1065extern struct event_constraint intel_snb_pebs_event_constraints[];
1066
Stephane Eranian20a36e32012-09-11 01:07:01 +02001067extern struct event_constraint intel_ivb_pebs_event_constraints[];
1068
Andi Kleen30443182013-06-17 17:36:49 -07001069extern struct event_constraint intel_hsw_pebs_event_constraints[];
1070
Stephane Eranianb3e62462016-03-03 20:50:42 +01001071extern struct event_constraint intel_bdw_pebs_event_constraints[];
1072
Andi Kleen9a92e162015-05-10 12:22:44 -07001073extern struct event_constraint intel_skl_pebs_event_constraints[];
1074
Kan Liang60176082019-04-02 12:45:05 -07001075extern struct event_constraint intel_icl_pebs_event_constraints[];
1076
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001077struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1078
Peter Zijlstra68f70822016-07-06 18:02:43 +02001079void intel_pmu_pebs_add(struct perf_event *event);
1080
1081void intel_pmu_pebs_del(struct perf_event *event);
1082
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001083void intel_pmu_pebs_enable(struct perf_event *event);
1084
1085void intel_pmu_pebs_disable(struct perf_event *event);
1086
1087void intel_pmu_pebs_enable_all(void);
1088
1089void intel_pmu_pebs_disable_all(void);
1090
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001091void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1092
Kan Liang5bee2cc2018-02-12 14:20:33 -08001093void intel_pmu_auto_reload_read(struct perf_event *event);
1094
Kan Liangc22497f2019-04-02 12:45:02 -07001095void intel_pmu_store_pebs_lbrs(struct pebs_lbr *lbr);
1096
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001097void intel_ds_init(void);
1098
Alexey Budankov421ca862019-10-23 10:12:54 +03001099void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1100 struct perf_event_context *next);
1101
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001102void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1103
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001104u64 lbr_from_signext_quirk_wr(u64 val);
1105
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001106void intel_pmu_lbr_reset(void);
1107
Kan Liang9f354a72020-07-03 05:49:08 -07001108void intel_pmu_lbr_reset_32(void);
1109
1110void intel_pmu_lbr_reset_64(void);
1111
Peter Zijlstra68f70822016-07-06 18:02:43 +02001112void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001113
Peter Zijlstra68f70822016-07-06 18:02:43 +02001114void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001115
Andi Kleen1a78d932015-03-20 10:11:23 -07001116void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001117
1118void intel_pmu_lbr_disable_all(void);
1119
1120void intel_pmu_lbr_read(void);
1121
Kan Liangc301b1d2020-07-03 05:49:09 -07001122void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1123
1124void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1125
Kan Liang799571b2020-07-03 05:49:10 -07001126void intel_pmu_lbr_save(void *ctx);
1127
1128void intel_pmu_lbr_restore(void *ctx);
1129
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001130void intel_pmu_lbr_init_core(void);
1131
1132void intel_pmu_lbr_init_nhm(void);
1133
1134void intel_pmu_lbr_init_atom(void);
1135
Kan Liangf21d5ad2016-04-15 00:53:45 -07001136void intel_pmu_lbr_init_slm(void);
1137
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001138void intel_pmu_lbr_init_snb(void);
1139
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001140void intel_pmu_lbr_init_hsw(void);
1141
Andi Kleen9a92e162015-05-10 12:22:44 -07001142void intel_pmu_lbr_init_skl(void);
1143
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001144void intel_pmu_lbr_init_knl(void);
1145
Andi Kleene17dc652016-03-01 14:25:24 -08001146void intel_pmu_pebs_data_source_nhm(void);
1147
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001148void intel_pmu_pebs_data_source_skl(bool pmem);
1149
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001150int intel_pmu_setup_lbr_filter(struct perf_event *event);
1151
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001152void intel_pt_interrupt(void);
1153
Alexander Shishkin80623822015-01-30 12:40:35 +02001154int intel_bts_interrupt(void);
1155
1156void intel_bts_enable_local(void);
1157
1158void intel_bts_disable_local(void);
1159
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001160int p4_pmu_init(void);
1161
1162int p6_pmu_init(void);
1163
Vince Weavere717bf42012-09-26 14:12:52 -04001164int knc_pmu_init(void);
1165
Stephane Eranianb37609c2014-11-17 20:07:04 +01001166static inline int is_ht_workaround_enabled(void)
1167{
1168 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1169}
Andi Kleen47732d82015-06-29 14:22:13 -07001170
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001171#else /* CONFIG_CPU_SUP_INTEL */
1172
1173static inline void reserve_ds_buffers(void)
1174{
1175}
1176
1177static inline void release_ds_buffers(void)
1178{
1179}
1180
1181static inline int intel_pmu_init(void)
1182{
1183 return 0;
1184}
1185
Peter Zijlstraf764c582019-03-15 09:14:10 +01001186static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001187{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001188 return 0;
1189}
1190
Peter Zijlstraf764c582019-03-15 09:14:10 +01001191static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001192{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001193}
1194
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001195static inline int is_ht_workaround_enabled(void)
1196{
1197 return 0;
1198}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001199#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001200
1201#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1202int zhaoxin_pmu_init(void);
1203#else
1204static inline int zhaoxin_pmu_init(void)
1205{
1206 return 0;
1207}
1208#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/