blob: 4282ce48c06303f33757d0e50a7d8c3a103da9f1 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
Kan Liangd9977c42021-04-12 07:30:56 -070018#include <asm/cpu.h>
Thomas Gleixner10043e02017-12-04 15:07:49 +010019
Andi Kleenf1ad4482015-12-01 17:01:00 -080020/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020021
Kevin Winchesterde0428a2011-08-30 20:41:05 -030022/*
23 * | NHM/WSM | SNB |
24 * register -------------------------------
25 * | HT | no HT | HT | no HT |
26 *-----------------------------------------
27 * offcore | core | core | cpu | core |
28 * lbr_sel | core | core | cpu | core |
29 * ld_lat | cpu | core | cpu | core |
30 *-----------------------------------------
31 *
32 * Given that there is a small number of shared regs,
33 * we can pre-allocate their slot in the per-cpu
34 * per-core reg tables.
35 */
36enum extra_reg_type {
37 EXTRA_REG_NONE = -1, /* not used */
38
39 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
40 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010041 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010042 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070043 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030044
45 EXTRA_REG_MAX /* number of entries needed */
46};
47
48struct event_constraint {
49 union {
50 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
51 u64 idxmsk64;
52 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070053 u64 code;
54 u64 cmask;
55 int weight;
56 int overlap;
57 int flags;
58 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030059};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010060
Peter Zijlstra63b79f62019-04-02 12:45:04 -070061static inline bool constraint_match(struct event_constraint *c, u64 ecode)
62{
63 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
64}
65
Stephane Eranianf20093e2013-01-24 16:10:32 +010066/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020067 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010068 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020069#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
70#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
71#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010072#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
73#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
74#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
75#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
76#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
77#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
78#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
79#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030080#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060081#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080082#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kan Liang7b2c05a2020-07-23 10:11:11 -070083#define PERF_X86_EVENT_TOPDOWN 0x4000 /* Count Topdown slots/metrics events */
Kan Liang61b985e2021-01-28 14:40:10 -080084#define PERF_X86_EVENT_PEBS_STLAT 0x8000 /* st+stlat data address sampling */
Kan Liang7b2c05a2020-07-23 10:11:11 -070085
86static inline bool is_topdown_count(struct perf_event *event)
87{
88 return event->hw.flags & PERF_X86_EVENT_TOPDOWN;
89}
90
91static inline bool is_metric_event(struct perf_event *event)
92{
93 u64 config = event->attr.config;
94
95 return ((config & ARCH_PERFMON_EVENTSEL_EVENT) == 0) &&
96 ((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING) &&
97 ((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX);
98}
99
100static inline bool is_slots_event(struct perf_event *event)
101{
102 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS;
103}
104
105static inline bool is_topdown_event(struct perf_event *event)
106{
107 return is_metric_event(event) || is_slots_event(event);
108}
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300109
110struct amd_nb {
111 int nb_id; /* NorthBridge id */
112 int refcnt; /* reference count */
113 struct perf_event *owners[X86_PMC_IDX_MAX];
114 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
115};
116
Kan Liangfd583ad2017-04-04 15:14:06 -0400117#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +0300118#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
119#define PEBS_OUTPUT_OFFSET 61
120#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
121#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
122#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300123
124/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400125 * Flags PEBS can handle without an PMI.
126 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400127 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700128 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400129 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400130 */
Kan Liang174afc32018-03-12 10:45:37 -0400131#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400132 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400133 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
134 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700135 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100136 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
Stephane Eranian995f0882020-10-01 06:57:49 -0700137 PERF_SAMPLE_PERIOD | PERF_SAMPLE_CODE_PAGE_SIZE)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400138
Kan Liang9d5dcc92019-04-02 12:44:58 -0700139#define PEBS_GP_REGS \
140 ((1ULL << PERF_REG_X86_AX) | \
141 (1ULL << PERF_REG_X86_BX) | \
142 (1ULL << PERF_REG_X86_CX) | \
143 (1ULL << PERF_REG_X86_DX) | \
144 (1ULL << PERF_REG_X86_DI) | \
145 (1ULL << PERF_REG_X86_SI) | \
146 (1ULL << PERF_REG_X86_SP) | \
147 (1ULL << PERF_REG_X86_BP) | \
148 (1ULL << PERF_REG_X86_IP) | \
149 (1ULL << PERF_REG_X86_FLAGS) | \
150 (1ULL << PERF_REG_X86_R8) | \
151 (1ULL << PERF_REG_X86_R9) | \
152 (1ULL << PERF_REG_X86_R10) | \
153 (1ULL << PERF_REG_X86_R11) | \
154 (1ULL << PERF_REG_X86_R12) | \
155 (1ULL << PERF_REG_X86_R13) | \
156 (1ULL << PERF_REG_X86_R14) | \
157 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700158
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300159/*
160 * Per register state.
161 */
162struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100163 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300164 u64 config; /* extra MSR config */
165 u64 reg; /* extra MSR number */
166 atomic_t ref; /* reference count */
167};
168
169/*
170 * Per core/cpu state
171 *
172 * Used to coordinate shared registers between HT threads or
173 * among events on a single PMU.
174 */
175struct intel_shared_regs {
176 struct er_account regs[EXTRA_REG_MAX];
177 int refcnt; /* per-core: #HT threads */
178 unsigned core_id; /* per-core: core id */
179};
180
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100181enum intel_excl_state_type {
182 INTEL_EXCL_UNUSED = 0, /* counter is unused */
183 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
184 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
185};
186
187struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100188 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100189 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100190};
191
192struct intel_excl_cntrs {
193 raw_spinlock_t lock;
194
195 struct intel_excl_states states[2];
196
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200197 union {
198 u16 has_exclusive[2];
199 u32 exclusive_present;
200 };
201
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100202 int refcnt; /* per-core: #HT threads */
203 unsigned core_id; /* per-core: core id */
204};
205
Kan Liang8b077e4a2018-06-05 08:38:46 -0700206struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700207#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300208
Stephane Eranian90413462014-11-17 20:06:54 +0100209enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700210 LBR_FORMAT_32 = 0x00,
211 LBR_FORMAT_LIP = 0x01,
212 LBR_FORMAT_EIP = 0x02,
213 LBR_FORMAT_EIP_FLAGS = 0x03,
214 LBR_FORMAT_EIP_FLAGS2 = 0x04,
215 LBR_FORMAT_INFO = 0x05,
216 LBR_FORMAT_TIME = 0x06,
217 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
218};
219
220enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100221 X86_PERF_KFREE_SHARED = 0,
222 X86_PERF_KFREE_EXCL = 1,
223 X86_PERF_KFREE_MAX
224};
225
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300226struct cpu_hw_events {
227 /*
228 * Generic x86 PMC bits
229 */
230 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
231 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300232 int enabled;
233
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100234 int n_events; /* the # of events in the below arrays */
235 int n_added; /* the # last events in the below arrays;
236 they've never been enabled yet */
237 int n_txn; /* the # last events in the below arrays;
238 added in the current transaction */
Peter Zijlstra871a93b2020-10-05 10:09:06 +0200239 int n_txn_pair;
Peter Zijlstra3dbde692020-10-05 10:10:24 +0200240 int n_txn_metric;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300241 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
242 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200243
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300244 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200245 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
246
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200247 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300248
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700249 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200250 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300251
252 /*
253 * Intel DebugStore bits
254 */
255 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100256 void *ds_pebs_vaddr;
257 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300258 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200259 int n_pebs;
260 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300261 int n_pebs_via_pt;
262 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300263
Kan Liangc22497f2019-04-02 12:45:02 -0700264 /* Current super set of events hardware configuration */
265 u64 pebs_data_cfg;
266 u64 active_pebs_data_cfg;
267 int pebs_record_size;
268
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300269 /*
270 * Intel LBR bits
271 */
272 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700273 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300274 struct perf_branch_stack lbr_stack;
275 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700276 union {
277 struct er_account *lbr_sel;
278 struct er_account *lbr_ctl;
279 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100280 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700281 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700282 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800283 int lbr_select;
Kan Liangc085fb82020-07-03 05:49:29 -0700284 void *lbr_xsave;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300285
286 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200287 * Intel host/guest exclude bits
288 */
289 u64 intel_ctrl_guest_mask;
290 u64 intel_ctrl_host_mask;
291 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
292
293 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200294 * Intel checkpoint mask
295 */
296 u64 intel_cp_status;
297
298 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300299 * manage shared (per-core, per-cpu) registers
300 * used on Intel NHM/WSM/SNB
301 */
302 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100303 /*
304 * manage exclusive counter access between hyperthread
305 */
306 struct event_constraint *constraint_list; /* in enable order */
307 struct intel_excl_cntrs *excl_cntrs;
308 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300309
310 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100311 * SKL TSX_FORCE_ABORT shadow
312 */
313 u64 tfa_shadow;
314
315 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700316 * Perf Metrics
317 */
318 /* number of accepted metrics events */
319 int n_metric;
320
321 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300322 * AMD specific bits
323 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100324 struct amd_nb *amd_nb;
325 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
326 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600327 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300328
Stephane Eranian90413462014-11-17 20:06:54 +0100329 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kan Liang61e76d52021-04-12 07:30:43 -0700330
331 struct pmu *pmu;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300332};
333
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700334#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300335 { .idxmsk64 = (n) }, \
336 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700337 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300338 .cmask = (m), \
339 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100340 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100341 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300342}
343
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700344#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
345 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
346
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300347#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100348 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100349
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700350/*
351 * The constraint_match() function only works for 'simple' event codes
352 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
353 */
354#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
355 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
356
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100357#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
358 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
359 0, PERF_X86_EVENT_EXCL)
360
Robert Richterbc1738f2011-11-18 12:35:22 +0100361/*
362 * The overlap flag marks event constraints with overlapping counter
363 * masks. This is the case if the counter mask of such an event is not
364 * a subset of any other counter mask of a constraint with an equal or
365 * higher weight, e.g.:
366 *
367 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
368 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
369 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
370 *
371 * The event scheduler may not select the correct counter in the first
372 * cycle because it needs to know which subsequent events will be
373 * scheduled. It may fail to schedule the events then. So we set the
374 * overlap flag for such constraints to give the scheduler a hint which
375 * events to select for counter rescheduling.
376 *
377 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800378 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100379 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
380 * and its counter masks must be kept at a minimum.
381 */
382#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100383 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300384
385/*
386 * Constraint on the Event code.
387 */
388#define INTEL_EVENT_CONSTRAINT(c, n) \
389 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
390
391/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700392 * Constraint on a range of Event codes
393 */
394#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
395 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
396
397/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300398 * Constraint on the Event code + UMask + fixed-mask
399 *
400 * filter mask to validate fixed counter events.
401 * the following filters disqualify for fixed counters:
402 * - inv
403 * - edge
404 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700405 * - in_tx
406 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300407 * The other filters are supported by fixed counters.
408 * The any-thread option is supported starting with v3.
409 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700410#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300411#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700412 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300413
414/*
Kan Liang59a854e2020-07-23 10:11:13 -0700415 * The special metric counters do not actually exist. They are calculated from
416 * the combination of the FxCtr3 + MSR_PERF_METRICS.
417 *
418 * The special metric counters are mapped to a dummy offset for the scheduler.
419 * The sharing between multiple users of the same metric without multiplexing
420 * is not allowed, even though the hardware supports that in principle.
421 */
422
423#define METRIC_EVENT_CONSTRAINT(c, n) \
424 EVENT_CONSTRAINT(c, (1ULL << (INTEL_PMC_IDX_METRIC_BASE + n)), \
425 INTEL_ARCH_EVENT_MASK)
426
427/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300428 * Constraint on the Event code + UMask
429 */
430#define INTEL_UEVENT_CONSTRAINT(c, n) \
431 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
432
Andi Kleenb7883a12015-11-16 16:21:07 -0800433/* Constraint on specific umask bit only + event */
434#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
435 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
436
Andi Kleen7550ddf2014-09-24 07:34:46 -0700437/* Like UEVENT_CONSTRAINT, but match flags too */
438#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
439 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
440
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100441#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
442 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
443 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
444
Stephane Eranianf20093e2013-01-24 16:10:32 +0100445#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200446 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100447 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
448
Kan Liang61b985e2021-01-28 14:40:10 -0800449#define INTEL_PSD_CONSTRAINT(c, n) \
450 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
451 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_STLAT)
452
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100453#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200454 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100455 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
456
Andi Kleen86a04462014-08-11 21:27:10 +0200457/* Event constraint, but match on all event flags too. */
458#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700459 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200460
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700461#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700462 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700463
Andi Kleen86a04462014-08-11 21:27:10 +0200464/* Check only flags, but allow all event/umask */
465#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
466 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
467
468/* Check flags and event code, and set the HSW store flag */
469#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
470 __EVENT_CONSTRAINT(code, n, \
471 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700472 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
473
Andi Kleen86a04462014-08-11 21:27:10 +0200474/* Check flags and event code, and set the HSW load flag */
475#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100476 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200477 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
478 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
479
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700480#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
481 __EVENT_CONSTRAINT_RANGE(code, end, n, \
482 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
483 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
484
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100485#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
486 __EVENT_CONSTRAINT(code, n, \
487 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
488 HWEIGHT(n), 0, \
489 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
490
Andi Kleen86a04462014-08-11 21:27:10 +0200491/* Check flags and event code/umask, and set the HSW store flag */
492#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
493 __EVENT_CONSTRAINT(code, n, \
494 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
495 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
496
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100497#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
498 __EVENT_CONSTRAINT(code, n, \
499 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
500 HWEIGHT(n), 0, \
501 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
502
Andi Kleen86a04462014-08-11 21:27:10 +0200503/* Check flags and event code/umask, and set the HSW load flag */
504#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
505 __EVENT_CONSTRAINT(code, n, \
506 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
507 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
508
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100509#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
510 __EVENT_CONSTRAINT(code, n, \
511 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
512 HWEIGHT(n), 0, \
513 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
514
Andi Kleen86a04462014-08-11 21:27:10 +0200515/* Check flags and event code/umask, and set the HSW N/A flag */
516#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
517 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100518 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200519 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
520
521
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200522/*
523 * We define the end marker as having a weight of -1
524 * to enable blacklisting of events using a counter bitmask
525 * of zero and thus a weight of zero.
526 * The end marker has a weight that cannot possibly be
527 * obtained from counting the bits in the bitmask.
528 */
529#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300530
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200531/*
532 * Check for end marker with weight == -1
533 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300534#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200535 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300536
537/*
538 * Extra registers for specific events.
539 *
540 * Some events need large masks and require external MSRs.
541 * Those extra MSRs end up being shared for all events on
542 * a PMU and sometimes between PMU of sibling HT threads.
543 * In either case, the kernel needs to handle conflicting
544 * accesses to those extra, shared, regs. The data structure
545 * to manage those registers is stored in cpu_hw_event.
546 */
547struct extra_reg {
548 unsigned int event;
549 unsigned int msr;
550 u64 config_mask;
551 u64 valid_mask;
552 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700553 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300554};
555
556#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700557 .event = (e), \
558 .msr = (ms), \
559 .config_mask = (m), \
560 .valid_mask = (vm), \
561 .idx = EXTRA_REG_##i, \
562 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300563 }
564
565#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
566 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
567
Stephane Eranianf20093e2013-01-24 16:10:32 +0100568#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
569 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
570 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
571
572#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
573 INTEL_UEVENT_EXTRA_REG(c, \
574 MSR_PEBS_LD_LAT_THRESHOLD, \
575 0xffff, \
576 LDLAT)
577
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300578#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
579
580union perf_capabilities {
581 struct {
582 u64 lbr_format:6;
583 u64 pebs_trap:1;
584 u64 pebs_arch_reg:1;
585 u64 pebs_format:4;
586 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700587 /*
588 * PMU supports separate counter range for writing
589 * values > 32bit.
590 */
591 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700592 u64 pebs_baseline:1;
Kan Liangbbdbde22020-07-23 10:11:08 -0700593 u64 perf_metrics:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300594 u64 pebs_output_pt_available:1;
Stephane Eraniancadbaa02020-10-28 12:42:47 -0700595 u64 anythread_deprecated:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300596 };
597 u64 capabilities;
598};
599
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100600struct x86_pmu_quirk {
601 struct x86_pmu_quirk *next;
602 void (*func)(void);
603};
604
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100605union x86_pmu_config {
606 struct {
607 u64 event:8,
608 umask:8,
609 usr:1,
610 os:1,
611 edge:1,
612 pc:1,
613 interrupt:1,
614 __reserved1:1,
615 en:1,
616 inv:1,
617 cmask:8,
618 event2:4,
619 __reserved2:4,
620 go:1,
621 ho:1;
622 } bits;
623 u64 value;
624};
625
626#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
627
Alexander Shishkin48070342015-01-14 14:18:20 +0200628enum {
629 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200630 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200631 x86_lbr_exclusive_pt,
632 x86_lbr_exclusive_max,
633};
634
Kan Liangd0946a82021-04-12 07:30:44 -0700635struct x86_hybrid_pmu {
636 struct pmu pmu;
Kan Liangd9977c42021-04-12 07:30:56 -0700637 const char *name;
638 u8 cpu_type;
639 cpumask_t supported_cpus;
Kan Liangd0946a82021-04-12 07:30:44 -0700640 union perf_capabilities intel_cap;
Kan Liangfc4b8fc2021-04-12 07:30:45 -0700641 u64 intel_ctrl;
Kan Liangd4b294b2021-04-12 07:30:46 -0700642 int max_pebs_events;
643 int num_counters;
644 int num_counters_fixed;
Kan Liangeaacf072021-04-12 07:30:47 -0700645 struct event_constraint unconstrained;
Kan Liang0d18f2d2021-04-12 07:30:48 -0700646
647 u64 hw_cache_event_ids
648 [PERF_COUNT_HW_CACHE_MAX]
649 [PERF_COUNT_HW_CACHE_OP_MAX]
650 [PERF_COUNT_HW_CACHE_RESULT_MAX];
651 u64 hw_cache_extra_regs
652 [PERF_COUNT_HW_CACHE_MAX]
653 [PERF_COUNT_HW_CACHE_OP_MAX]
654 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Kan Liang24ee38f2021-04-12 07:30:49 -0700655 struct event_constraint *event_constraints;
656 struct event_constraint *pebs_constraints;
Kan Liang183af732021-04-12 07:30:50 -0700657 struct extra_reg *extra_regs;
Kan Liangd0946a82021-04-12 07:30:44 -0700658};
659
660static __always_inline struct x86_hybrid_pmu *hybrid_pmu(struct pmu *pmu)
661{
662 return container_of(pmu, struct x86_hybrid_pmu, pmu);
663}
664
665extern struct static_key_false perf_is_hybrid;
666#define is_hybrid() static_branch_unlikely(&perf_is_hybrid)
667
668#define hybrid(_pmu, _field) \
669(*({ \
670 typeof(&x86_pmu._field) __Fp = &x86_pmu._field; \
671 \
672 if (is_hybrid() && (_pmu)) \
673 __Fp = &hybrid_pmu(_pmu)->_field; \
674 \
675 __Fp; \
676}))
677
Kan Liangeaacf072021-04-12 07:30:47 -0700678#define hybrid_var(_pmu, _var) \
679(*({ \
680 typeof(&_var) __Fp = &_var; \
681 \
682 if (is_hybrid() && (_pmu)) \
683 __Fp = &hybrid_pmu(_pmu)->_var; \
684 \
685 __Fp; \
686}))
687
Kan Liangd9977c42021-04-12 07:30:56 -0700688enum hybrid_pmu_type {
689 hybrid_big = 0x40,
690 hybrid_small = 0x20,
691
692 hybrid_big_small = hybrid_big | hybrid_small,
693};
694
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300695/*
696 * struct x86_pmu - generic x86 pmu
697 */
698struct x86_pmu {
699 /*
700 * Generic x86 PMC bits
701 */
702 const char *name;
703 int version;
704 int (*handle_irq)(struct pt_regs *);
705 void (*disable_all)(void);
706 void (*enable_all)(int added);
707 void (*enable)(struct perf_event *);
708 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200709 void (*add)(struct perf_event *);
710 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800711 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300712 int (*hw_config)(struct perf_event *event);
713 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
714 unsigned eventsel;
715 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600716 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600717 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300718 u64 (*event_map)(int);
719 int max_events;
720 int num_counters;
721 int num_counters_fixed;
722 int cntval_bits;
723 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200724 union {
725 unsigned long events_maskl;
726 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
727 };
728 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300729 int apic;
730 u64 max_period;
731 struct event_constraint *
732 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100733 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300734 struct perf_event *event);
735
736 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
737 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100738
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100739 void (*start_scheduling)(struct cpu_hw_events *cpuc);
740
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200741 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
742
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100743 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
744
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300745 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100746 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300747 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500748 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300749
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700750 /* PMI handler bits */
751 unsigned int late_ack :1,
Peter Zijlstra3daa96d2020-11-10 16:37:51 +0100752 enabled_ack :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100753 /*
754 * sysfs attrs
755 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100756 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100757 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100758 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100759
Jiri Olsaa4747392012-10-10 14:53:11 +0200760 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200761 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200762
Kan Liang60893272017-05-12 07:51:13 -0700763 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700764
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100765 /*
766 * CPU Hotplug hooks
767 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300768 int (*cpu_prepare)(int cpu);
769 void (*cpu_starting)(int cpu);
770 void (*cpu_dying)(int cpu);
771 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200772
773 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500774 void (*sched_task)(struct perf_event_context *ctx,
775 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300776
777 /*
778 * Intel Arch Perfmon v2+
779 */
780 u64 intel_ctrl;
781 union perf_capabilities intel_cap;
782
783 /*
784 * Intel DebugStore bits
785 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800786 unsigned int bts :1,
787 bts_active :1,
788 pebs :1,
789 pebs_active :1,
790 pebs_broken :1,
791 pebs_prec_dist :1,
792 pebs_no_tlb :1,
Kan Liang61b985e2021-01-28 14:40:10 -0800793 pebs_no_isolation :1,
794 pebs_block :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300795 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100796 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700797 int max_pebs_events;
Peter Zijlstra9dfa9a52020-10-30 14:58:48 +0100798 void (*drain_pebs)(struct pt_regs *regs, struct perf_sample_data *data);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300799 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200800 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400801 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700802 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300803
804 /*
805 * Intel LBR
806 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800807 unsigned int lbr_tos, lbr_from, lbr_to,
Kan Liangfda1f992020-07-03 05:49:18 -0700808 lbr_info, lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700809 union {
810 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
811 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
812 };
813 union {
814 const int *lbr_sel_map; /* lbr_select mappings */
815 int *lbr_ctl_map; /* LBR_CTL mappings */
816 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700817 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800818 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300819
Kan Liangaf6cf122020-07-03 05:49:14 -0700820 /*
821 * Intel Architectural LBR CPUID Enumeration
822 */
823 unsigned int lbr_depth_mask:8;
824 unsigned int lbr_deep_c_reset:1;
825 unsigned int lbr_lip:1;
826 unsigned int lbr_cpl:1;
827 unsigned int lbr_filter:1;
828 unsigned int lbr_call_stack:1;
829 unsigned int lbr_mispred:1;
830 unsigned int lbr_timed_lbr:1;
831 unsigned int lbr_br_type:1;
832
Kan Liang9f354a72020-07-03 05:49:08 -0700833 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700834 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700835 void (*lbr_save)(void *ctx);
836 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700837
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300838 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200839 * Intel PT/LBR/BTS are exclusive
840 */
841 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
842
843 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700844 * Intel perf metrics
845 */
Kan Liang1ab5f232021-01-28 14:40:09 -0800846 int num_topdown_events;
Kan Liang7b2c05a2020-07-23 10:11:11 -0700847 u64 (*update_topdown_event)(struct perf_event *event);
848 int (*set_topdown_event_period)(struct perf_event *event);
849
850 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300851 * perf task context (i.e. struct perf_event_context::task_ctx_data)
852 * switch helper to bridge calls from perf/core to perf/x86.
853 * See struct pmu::swap_task_ctx() usage for examples;
854 */
855 void (*swap_task_ctx)(struct perf_event_context *prev,
856 struct perf_event_context *next);
857
858 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100859 * AMD bits
860 */
861 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600862 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100863
864 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300865 * Extra registers for events
866 */
867 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100868 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200869
870 /*
871 * Intel host/guest support (KVM)
872 */
873 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100874
875 /*
876 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
877 */
878 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300879
880 int (*aux_output_match) (struct perf_event *event);
Kan Liangd0946a82021-04-12 07:30:44 -0700881
882 /*
883 * Hybrid support
884 *
885 * Most PMU capabilities are the same among different hybrid PMUs.
886 * The global x86_pmu saves the architecture capabilities, which
887 * are available for all PMUs. The hybrid_pmu only includes the
888 * unique capabilities.
889 */
Kan Liangd4b294b2021-04-12 07:30:46 -0700890 int num_hybrid_pmus;
Kan Liangd0946a82021-04-12 07:30:44 -0700891 struct x86_hybrid_pmu *hybrid_pmu;
Kan Liangd9977c42021-04-12 07:30:56 -0700892 u8 (*get_hybrid_cpu_type) (void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300893};
894
Kan Liang530bfff2020-07-03 05:49:11 -0700895struct x86_perf_task_context_opt {
896 int lbr_callstack_users;
897 int lbr_stack_state;
898 int log_id;
899};
900
Yan, Zhenge18bf522014-11-04 21:56:03 -0500901struct x86_perf_task_context {
Like Xue1ad1ac2020-06-13 16:09:50 +0800902 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700903 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700904 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700905 struct x86_perf_task_context_opt opt;
Kan Liang56249862020-07-03 05:49:16 -0700906 struct lbr_entry lbr[MAX_LBR_ENTRIES];
Yan, Zhenge18bf522014-11-04 21:56:03 -0500907};
908
Kan Liang47125db2020-07-03 05:49:20 -0700909struct x86_perf_task_context_arch_lbr {
910 struct x86_perf_task_context_opt opt;
911 struct lbr_entry entries[];
912};
913
Kan Liangce711ea2020-07-03 05:49:28 -0700914/*
915 * Add padding to guarantee the 64-byte alignment of the state buffer.
916 *
917 * The structure is dynamically allocated. The size of the LBR state may vary
918 * based on the number of LBR registers.
919 *
920 * Do not put anything after the LBR state.
921 */
922struct x86_perf_task_context_arch_lbr_xsave {
923 struct x86_perf_task_context_opt opt;
924
925 union {
926 struct xregs_state xsave;
927 struct {
928 struct fxregs_state i387;
929 struct xstate_header header;
930 struct arch_lbr_state lbr;
931 } __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
932 };
933};
934
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100935#define x86_add_quirk(func_) \
936do { \
937 static struct x86_pmu_quirk __quirk __initdata = { \
938 .func = func_, \
939 }; \
940 __quirk.next = x86_pmu.quirks; \
941 x86_pmu.quirks = &__quirk; \
942} while (0)
943
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100944/*
945 * x86_pmu flags
946 */
947#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
948#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100949#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100950#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800951#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100952#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600953#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kan Liang61b985e2021-01-28 14:40:10 -0800954#define PMU_FL_INSTR_LATENCY 0x80 /* Support Instruction Latency in PEBS Memory Info Record */
955#define PMU_FL_MEM_LOADS_AUX 0x100 /* Require an auxiliary event for the complete memory info */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300956
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100957#define EVENT_VAR(_id) event_attr_##_id
958#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
959
960#define EVENT_ATTR(_name, _id) \
961static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
962 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
963 .id = PERF_COUNT_HW_##_id, \
964 .event_str = NULL, \
965};
966
967#define EVENT_ATTR_STR(_name, v, str) \
968static struct perf_pmu_events_attr event_attr_##v = { \
969 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
970 .id = 0, \
971 .event_str = str, \
972};
973
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700974#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
975static struct perf_pmu_events_ht_attr event_attr_##v = { \
976 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
977 .id = 0, \
978 .event_str_noht = noht, \
979 .event_str_ht = ht, \
980}
981
Kan Liang61e76d52021-04-12 07:30:43 -0700982struct pmu *x86_get_pmu(unsigned int cpu);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300983extern struct x86_pmu x86_pmu __read_mostly;
984
Kan Liangf42be862020-07-03 05:49:12 -0700985static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
986{
Kan Liang47125db2020-07-03 05:49:20 -0700987 if (static_cpu_has(X86_FEATURE_ARCH_LBR))
988 return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
989
Kan Liangf42be862020-07-03 05:49:12 -0700990 return &((struct x86_perf_task_context *)ctx)->opt;
991}
992
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500993static inline bool x86_pmu_has_lbr_callstack(void)
994{
995 return x86_pmu.lbr_sel_map &&
996 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
997}
998
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300999DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
1000
1001int x86_perf_event_set_period(struct perf_event *event);
1002
1003/*
1004 * Generalized hw caching related hw_event table, filled
1005 * in on a per model basis. A value of 0 means
1006 * 'not supported', -1 means 'hw_event makes no sense on
1007 * this CPU', any other value means the raw hw_event
1008 * ID.
1009 */
1010
1011#define C(x) PERF_COUNT_HW_CACHE_##x
1012
1013extern u64 __read_mostly hw_cache_event_ids
1014 [PERF_COUNT_HW_CACHE_MAX]
1015 [PERF_COUNT_HW_CACHE_OP_MAX]
1016 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1017extern u64 __read_mostly hw_cache_extra_regs
1018 [PERF_COUNT_HW_CACHE_MAX]
1019 [PERF_COUNT_HW_CACHE_OP_MAX]
1020 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1021
1022u64 x86_perf_event_update(struct perf_event *event);
1023
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001024static inline unsigned int x86_pmu_config_addr(int index)
1025{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001026 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
1027 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001028}
1029
1030static inline unsigned int x86_pmu_event_addr(int index)
1031{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001032 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
1033 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001034}
1035
Jacob Shin0fbdad02013-02-06 11:26:28 -06001036static inline int x86_pmu_rdpmc_index(int index)
1037{
1038 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
1039}
1040
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001041bool check_hw_exists(struct pmu *pmu, int num_counters,
1042 int num_counters_fixed);
1043
Alexander Shishkin48070342015-01-14 14:18:20 +02001044int x86_add_exclusive(unsigned int what);
1045
1046void x86_del_exclusive(unsigned int what);
1047
Alexander Shishkin6b099d92015-06-11 15:13:56 +03001048int x86_reserve_hardware(void);
1049
1050void x86_release_hardware(void);
1051
Andi Kleenb00233b2017-08-22 11:52:01 -07001052int x86_pmu_max_precise(void);
1053
Alexander Shishkin48070342015-01-14 14:18:20 +02001054void hw_perf_lbr_event_destroy(struct perf_event *event);
1055
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001056int x86_setup_perfctr(struct perf_event *event);
1057
1058int x86_pmu_hw_config(struct perf_event *event);
1059
1060void x86_pmu_disable_all(void);
1061
Kim Phillips57388912019-11-14 12:37:20 -06001062static inline bool is_counter_pair(struct hw_perf_event *hwc)
1063{
1064 return hwc->flags & PERF_X86_EVENT_PAIR;
1065}
1066
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001067static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
1068 u64 enable_mask)
1069{
Joerg Roedel1018faa2012-02-29 14:57:32 +01001070 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
1071
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001072 if (hwc->extra_reg.reg)
1073 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -06001074
1075 /*
1076 * Add enabled Merge event on next counter
1077 * if large increment event being enabled on this counter
1078 */
1079 if (is_counter_pair(hwc))
1080 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
1081
Joerg Roedel1018faa2012-02-29 14:57:32 +01001082 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001083}
1084
1085void x86_pmu_enable_all(int added);
1086
Peter Zijlstrab371b592015-05-21 10:57:13 +02001087int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001088 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001089int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
1090
1091void x86_pmu_stop(struct perf_event *event, int flags);
1092
1093static inline void x86_pmu_disable_event(struct perf_event *event)
1094{
1095 struct hw_perf_event *hwc = &event->hw;
1096
1097 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -06001098
1099 if (is_counter_pair(hwc))
1100 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001101}
1102
1103void x86_pmu_enable_event(struct perf_event *event);
1104
1105int x86_pmu_handle_irq(struct pt_regs *regs);
1106
Kan Liange11c1a72021-04-12 07:30:55 -07001107void x86_pmu_show_pmu_cap(int num_counters, int num_counters_fixed,
1108 u64 intel_ctrl);
1109
Kan Liangd9977c42021-04-12 07:30:56 -07001110void x86_pmu_update_cpu_context(struct pmu *pmu, int cpu);
1111
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001112extern struct event_constraint emptyconstraint;
1113
1114extern struct event_constraint unconstrained;
1115
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001116static inline bool kernel_ip(unsigned long ip)
1117{
1118#ifdef CONFIG_X86_32
1119 return ip > PAGE_OFFSET;
1120#else
1121 return (long)ip < 0;
1122#endif
1123}
1124
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001125/*
1126 * Not all PMUs provide the right context information to place the reported IP
1127 * into full context. Specifically segment registers are typically not
1128 * supplied.
1129 *
1130 * Assuming the address is a linear address (it is for IBS), we fake the CS and
1131 * vm86 mode using the known zero-based code segment and 'fix up' the registers
1132 * to reflect this.
1133 *
1134 * Intel PEBS/LBR appear to typically provide the effective address, nothing
1135 * much we can do about that but pray and treat it like a linear address.
1136 */
1137static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
1138{
1139 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
1140 if (regs->flags & X86_VM_MASK)
1141 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
1142 regs->ip = ip;
1143}
1144
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001145ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +02001146ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +02001147
Huang Ruia49ac9f2016-03-25 11:18:25 +08001148ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1149 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001150ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1151 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +08001152
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001153static inline bool fixed_counter_disabled(int i, struct pmu *pmu)
Kan Liang32451612021-01-28 14:40:11 -08001154{
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001155 u64 intel_ctrl = hybrid(pmu, intel_ctrl);
1156
1157 return !(intel_ctrl >> (i + INTEL_PMC_IDX_FIXED));
Kan Liang32451612021-01-28 14:40:11 -08001158}
1159
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001160#ifdef CONFIG_CPU_SUP_AMD
1161
1162int amd_pmu_init(void);
1163
1164#else /* CONFIG_CPU_SUP_AMD */
1165
1166static inline int amd_pmu_init(void)
1167{
1168 return 0;
1169}
1170
1171#endif /* CONFIG_CPU_SUP_AMD */
1172
Alexander Shishkin42880f72019-08-06 11:46:01 +03001173static inline int is_pebs_pt(struct perf_event *event)
1174{
1175 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
1176}
1177
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001178#ifdef CONFIG_CPU_SUP_INTEL
1179
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001180static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001181{
Jiri Olsa67266c12018-11-21 11:16:11 +01001182 struct hw_perf_event *hwc = &event->hw;
1183 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001184
Jiri Olsa67266c12018-11-21 11:16:11 +01001185 if (event->attr.freq)
1186 return false;
1187
1188 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1189 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1190
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001191 return hw_event == bts_event && period == 1;
1192}
1193
1194static inline bool intel_pmu_has_bts(struct perf_event *event)
1195{
1196 struct hw_perf_event *hwc = &event->hw;
1197
1198 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001199}
1200
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001201int intel_pmu_save_and_restart(struct perf_event *event);
1202
1203struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001204x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1205 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001206
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001207extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1208extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001209
1210int intel_pmu_init(void);
1211
1212void init_debug_store_on_cpu(int cpu);
1213
1214void fini_debug_store_on_cpu(int cpu);
1215
1216void release_ds_buffers(void);
1217
1218void reserve_ds_buffers(void);
1219
Kan Liangc085fb82020-07-03 05:49:29 -07001220void release_lbr_buffers(void);
1221
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001222extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001223extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001224
1225void intel_pmu_enable_bts(u64 config);
1226
1227void intel_pmu_disable_bts(void);
1228
1229int intel_pmu_drain_bts_buffer(void);
1230
1231extern struct event_constraint intel_core2_pebs_event_constraints[];
1232
1233extern struct event_constraint intel_atom_pebs_event_constraints[];
1234
Yan, Zheng1fa64182013-07-18 17:02:24 +08001235extern struct event_constraint intel_slm_pebs_event_constraints[];
1236
Kan Liang8b92c3a2016-04-15 00:42:47 -07001237extern struct event_constraint intel_glm_pebs_event_constraints[];
1238
Kan Liangdd0b06b2017-07-12 09:44:23 -04001239extern struct event_constraint intel_glp_pebs_event_constraints[];
1240
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001241extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1242
1243extern struct event_constraint intel_westmere_pebs_event_constraints[];
1244
1245extern struct event_constraint intel_snb_pebs_event_constraints[];
1246
Stephane Eranian20a36e32012-09-11 01:07:01 +02001247extern struct event_constraint intel_ivb_pebs_event_constraints[];
1248
Andi Kleen30443182013-06-17 17:36:49 -07001249extern struct event_constraint intel_hsw_pebs_event_constraints[];
1250
Stephane Eranianb3e62462016-03-03 20:50:42 +01001251extern struct event_constraint intel_bdw_pebs_event_constraints[];
1252
Andi Kleen9a92e162015-05-10 12:22:44 -07001253extern struct event_constraint intel_skl_pebs_event_constraints[];
1254
Kan Liang60176082019-04-02 12:45:05 -07001255extern struct event_constraint intel_icl_pebs_event_constraints[];
1256
Kan Liang61b985e2021-01-28 14:40:10 -08001257extern struct event_constraint intel_spr_pebs_event_constraints[];
1258
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001259struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1260
Peter Zijlstra68f70822016-07-06 18:02:43 +02001261void intel_pmu_pebs_add(struct perf_event *event);
1262
1263void intel_pmu_pebs_del(struct perf_event *event);
1264
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001265void intel_pmu_pebs_enable(struct perf_event *event);
1266
1267void intel_pmu_pebs_disable(struct perf_event *event);
1268
1269void intel_pmu_pebs_enable_all(void);
1270
1271void intel_pmu_pebs_disable_all(void);
1272
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001273void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1274
Kan Liang5bee2cc2018-02-12 14:20:33 -08001275void intel_pmu_auto_reload_read(struct perf_event *event);
1276
Kan Liang56249862020-07-03 05:49:16 -07001277void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
Kan Liangc22497f2019-04-02 12:45:02 -07001278
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001279void intel_ds_init(void);
1280
Alexey Budankov421ca862019-10-23 10:12:54 +03001281void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1282 struct perf_event_context *next);
1283
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001284void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1285
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001286u64 lbr_from_signext_quirk_wr(u64 val);
1287
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001288void intel_pmu_lbr_reset(void);
1289
Kan Liang9f354a72020-07-03 05:49:08 -07001290void intel_pmu_lbr_reset_32(void);
1291
1292void intel_pmu_lbr_reset_64(void);
1293
Peter Zijlstra68f70822016-07-06 18:02:43 +02001294void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001295
Peter Zijlstra68f70822016-07-06 18:02:43 +02001296void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001297
Andi Kleen1a78d932015-03-20 10:11:23 -07001298void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001299
1300void intel_pmu_lbr_disable_all(void);
1301
1302void intel_pmu_lbr_read(void);
1303
Kan Liangc301b1d2020-07-03 05:49:09 -07001304void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1305
1306void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1307
Kan Liang799571b2020-07-03 05:49:10 -07001308void intel_pmu_lbr_save(void *ctx);
1309
1310void intel_pmu_lbr_restore(void *ctx);
1311
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001312void intel_pmu_lbr_init_core(void);
1313
1314void intel_pmu_lbr_init_nhm(void);
1315
1316void intel_pmu_lbr_init_atom(void);
1317
Kan Liangf21d5ad2016-04-15 00:53:45 -07001318void intel_pmu_lbr_init_slm(void);
1319
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001320void intel_pmu_lbr_init_snb(void);
1321
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001322void intel_pmu_lbr_init_hsw(void);
1323
Andi Kleen9a92e162015-05-10 12:22:44 -07001324void intel_pmu_lbr_init_skl(void);
1325
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001326void intel_pmu_lbr_init_knl(void);
1327
Kan Liang47125db2020-07-03 05:49:20 -07001328void intel_pmu_arch_lbr_init(void);
1329
Andi Kleene17dc652016-03-01 14:25:24 -08001330void intel_pmu_pebs_data_source_nhm(void);
1331
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001332void intel_pmu_pebs_data_source_skl(bool pmem);
1333
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001334int intel_pmu_setup_lbr_filter(struct perf_event *event);
1335
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001336void intel_pt_interrupt(void);
1337
Alexander Shishkin80623822015-01-30 12:40:35 +02001338int intel_bts_interrupt(void);
1339
1340void intel_bts_enable_local(void);
1341
1342void intel_bts_disable_local(void);
1343
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001344int p4_pmu_init(void);
1345
1346int p6_pmu_init(void);
1347
Vince Weavere717bf42012-09-26 14:12:52 -04001348int knc_pmu_init(void);
1349
Stephane Eranianb37609c2014-11-17 20:07:04 +01001350static inline int is_ht_workaround_enabled(void)
1351{
1352 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1353}
Andi Kleen47732d82015-06-29 14:22:13 -07001354
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001355#else /* CONFIG_CPU_SUP_INTEL */
1356
1357static inline void reserve_ds_buffers(void)
1358{
1359}
1360
1361static inline void release_ds_buffers(void)
1362{
1363}
1364
Kan Liangc085fb82020-07-03 05:49:29 -07001365static inline void release_lbr_buffers(void)
1366{
1367}
1368
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001369static inline int intel_pmu_init(void)
1370{
1371 return 0;
1372}
1373
Peter Zijlstraf764c582019-03-15 09:14:10 +01001374static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001375{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001376 return 0;
1377}
1378
Peter Zijlstraf764c582019-03-15 09:14:10 +01001379static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001380{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001381}
1382
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001383static inline int is_ht_workaround_enabled(void)
1384{
1385 return 0;
1386}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001387#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001388
1389#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1390int zhaoxin_pmu_init(void);
1391#else
1392static inline int zhaoxin_pmu_init(void)
1393{
1394 return 0;
1395}
1396#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/