blob: 8e4ea143ed96403d275bf6727801961db9a053d7 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
52 u64 code;
53 u64 cmask;
54 int weight;
Robert Richterbc1738f2011-11-18 12:35:22 +010055 int overlap;
Stephane Eranian9fac2cf2013-01-24 16:10:27 +010056 int flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030057};
Stephane Eranianf20093e2013-01-24 16:10:32 +010058/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020059 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010060 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020061#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
62#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
63#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
64#define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
65#define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
66#define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
67#define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
68#define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
69#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
Peter Zijlstracc1790c2015-05-21 10:57:17 +020070#define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
Yan, Zheng851559e2015-05-06 15:33:47 -040071#define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
Yan, Zheng3569c0d2015-05-06 15:33:50 -040072#define PERF_X86_EVENT_FREERUNNING 0x0800 /* use freerunning PEBS */
Andy Lutomirski7911d3f2014-10-24 15:58:12 -070073
Kevin Winchesterde0428a2011-08-30 20:41:05 -030074
75struct amd_nb {
76 int nb_id; /* NorthBridge id */
77 int refcnt; /* reference count */
78 struct perf_event *owners[X86_PMC_IDX_MAX];
79 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
80};
81
Kan Liangfd583ad2017-04-04 15:14:06 -040082#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Kevin Winchesterde0428a2011-08-30 20:41:05 -030083
84/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040085 * Flags PEBS can handle without an PMI.
86 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -040087 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -070088 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -040089 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -040090 */
91#define PEBS_FREERUNNING_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -040092 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -040093 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
94 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -070095 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
96 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER)
Yan, Zheng3569c0d2015-05-06 15:33:50 -040097
Andi Kleen2fe1bc12017-08-31 14:46:30 -070098#define PEBS_REGS \
99 (PERF_REG_X86_AX | \
100 PERF_REG_X86_BX | \
101 PERF_REG_X86_CX | \
102 PERF_REG_X86_DX | \
103 PERF_REG_X86_DI | \
104 PERF_REG_X86_SI | \
105 PERF_REG_X86_SP | \
106 PERF_REG_X86_BP | \
107 PERF_REG_X86_IP | \
108 PERF_REG_X86_FLAGS | \
109 PERF_REG_X86_R8 | \
110 PERF_REG_X86_R9 | \
111 PERF_REG_X86_R10 | \
112 PERF_REG_X86_R11 | \
113 PERF_REG_X86_R12 | \
114 PERF_REG_X86_R13 | \
115 PERF_REG_X86_R14 | \
116 PERF_REG_X86_R15)
117
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300118/*
119 * Per register state.
120 */
121struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100122 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300123 u64 config; /* extra MSR config */
124 u64 reg; /* extra MSR number */
125 atomic_t ref; /* reference count */
126};
127
128/*
129 * Per core/cpu state
130 *
131 * Used to coordinate shared registers between HT threads or
132 * among events on a single PMU.
133 */
134struct intel_shared_regs {
135 struct er_account regs[EXTRA_REG_MAX];
136 int refcnt; /* per-core: #HT threads */
137 unsigned core_id; /* per-core: core id */
138};
139
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100140enum intel_excl_state_type {
141 INTEL_EXCL_UNUSED = 0, /* counter is unused */
142 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
143 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
144};
145
146struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100147 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100148 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100149};
150
151struct intel_excl_cntrs {
152 raw_spinlock_t lock;
153
154 struct intel_excl_states states[2];
155
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200156 union {
157 u16 has_exclusive[2];
158 u32 exclusive_present;
159 };
160
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100161 int refcnt; /* per-core: #HT threads */
162 unsigned core_id; /* per-core: core id */
163};
164
Andi Kleen9a92e162015-05-10 12:22:44 -0700165#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300166
Stephane Eranian90413462014-11-17 20:06:54 +0100167enum {
168 X86_PERF_KFREE_SHARED = 0,
169 X86_PERF_KFREE_EXCL = 1,
170 X86_PERF_KFREE_MAX
171};
172
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300173struct cpu_hw_events {
174 /*
175 * Generic x86 PMC bits
176 */
177 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
178 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
179 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
180 int enabled;
181
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100182 int n_events; /* the # of events in the below arrays */
183 int n_added; /* the # last events in the below arrays;
184 they've never been enabled yet */
185 int n_txn; /* the # last events in the below arrays;
186 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300187 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
188 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200189
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300190 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200191 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
192
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200193 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300194
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700195 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200196 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300197
198 /*
199 * Intel DebugStore bits
200 */
201 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100202 void *ds_pebs_vaddr;
203 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300204 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200205 int n_pebs;
206 int n_large_pebs;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300207
208 /*
209 * Intel LBR bits
210 */
211 int lbr_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300212 struct perf_branch_stack lbr_stack;
213 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Stephane Eranianb36817e2012-02-09 23:20:53 +0100214 struct er_account *lbr_sel;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100215 u64 br_sel;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300216
217 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200218 * Intel host/guest exclude bits
219 */
220 u64 intel_ctrl_guest_mask;
221 u64 intel_ctrl_host_mask;
222 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
223
224 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200225 * Intel checkpoint mask
226 */
227 u64 intel_cp_status;
228
229 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300230 * manage shared (per-core, per-cpu) registers
231 * used on Intel NHM/WSM/SNB
232 */
233 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100234 /*
235 * manage exclusive counter access between hyperthread
236 */
237 struct event_constraint *constraint_list; /* in enable order */
238 struct intel_excl_cntrs *excl_cntrs;
239 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300240
241 /*
242 * AMD specific bits
243 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100244 struct amd_nb *amd_nb;
245 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
246 u64 perf_ctr_virt_mask;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300247
Stephane Eranian90413462014-11-17 20:06:54 +0100248 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300249};
250
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100251#define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300252 { .idxmsk64 = (n) }, \
253 .code = (c), \
254 .cmask = (m), \
255 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100256 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100257 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300258}
259
260#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100261 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100262
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100263#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
264 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
265 0, PERF_X86_EVENT_EXCL)
266
Robert Richterbc1738f2011-11-18 12:35:22 +0100267/*
268 * The overlap flag marks event constraints with overlapping counter
269 * masks. This is the case if the counter mask of such an event is not
270 * a subset of any other counter mask of a constraint with an equal or
271 * higher weight, e.g.:
272 *
273 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
274 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
275 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
276 *
277 * The event scheduler may not select the correct counter in the first
278 * cycle because it needs to know which subsequent events will be
279 * scheduled. It may fail to schedule the events then. So we set the
280 * overlap flag for such constraints to give the scheduler a hint which
281 * events to select for counter rescheduling.
282 *
283 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800284 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100285 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
286 * and its counter masks must be kept at a minimum.
287 */
288#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100289 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300290
291/*
292 * Constraint on the Event code.
293 */
294#define INTEL_EVENT_CONSTRAINT(c, n) \
295 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
296
297/*
298 * Constraint on the Event code + UMask + fixed-mask
299 *
300 * filter mask to validate fixed counter events.
301 * the following filters disqualify for fixed counters:
302 * - inv
303 * - edge
304 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700305 * - in_tx
306 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300307 * The other filters are supported by fixed counters.
308 * The any-thread option is supported starting with v3.
309 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700310#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300311#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700312 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300313
314/*
315 * Constraint on the Event code + UMask
316 */
317#define INTEL_UEVENT_CONSTRAINT(c, n) \
318 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
319
Andi Kleenb7883a12015-11-16 16:21:07 -0800320/* Constraint on specific umask bit only + event */
321#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
322 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
323
Andi Kleen7550ddf2014-09-24 07:34:46 -0700324/* Like UEVENT_CONSTRAINT, but match flags too */
325#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
326 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
327
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100328#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
329 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
330 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
331
Stephane Eranianf20093e2013-01-24 16:10:32 +0100332#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200333 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100334 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
335
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100336#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200337 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100338 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
339
Andi Kleen86a04462014-08-11 21:27:10 +0200340/* Event constraint, but match on all event flags too. */
341#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
342 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
343
344/* Check only flags, but allow all event/umask */
345#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
346 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
347
348/* Check flags and event code, and set the HSW store flag */
349#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
350 __EVENT_CONSTRAINT(code, n, \
351 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700352 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
353
Andi Kleen86a04462014-08-11 21:27:10 +0200354/* Check flags and event code, and set the HSW load flag */
355#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100356 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200357 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
358 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
359
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100360#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
361 __EVENT_CONSTRAINT(code, n, \
362 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
363 HWEIGHT(n), 0, \
364 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
365
Andi Kleen86a04462014-08-11 21:27:10 +0200366/* Check flags and event code/umask, and set the HSW store flag */
367#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
368 __EVENT_CONSTRAINT(code, n, \
369 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
370 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
371
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100372#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
373 __EVENT_CONSTRAINT(code, n, \
374 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
375 HWEIGHT(n), 0, \
376 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
377
Andi Kleen86a04462014-08-11 21:27:10 +0200378/* Check flags and event code/umask, and set the HSW load flag */
379#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
380 __EVENT_CONSTRAINT(code, n, \
381 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
382 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
383
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100384#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
385 __EVENT_CONSTRAINT(code, n, \
386 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
387 HWEIGHT(n), 0, \
388 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
389
Andi Kleen86a04462014-08-11 21:27:10 +0200390/* Check flags and event code/umask, and set the HSW N/A flag */
391#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
392 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100393 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200394 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
395
396
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200397/*
398 * We define the end marker as having a weight of -1
399 * to enable blacklisting of events using a counter bitmask
400 * of zero and thus a weight of zero.
401 * The end marker has a weight that cannot possibly be
402 * obtained from counting the bits in the bitmask.
403 */
404#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300405
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200406/*
407 * Check for end marker with weight == -1
408 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300409#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200410 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300411
412/*
413 * Extra registers for specific events.
414 *
415 * Some events need large masks and require external MSRs.
416 * Those extra MSRs end up being shared for all events on
417 * a PMU and sometimes between PMU of sibling HT threads.
418 * In either case, the kernel needs to handle conflicting
419 * accesses to those extra, shared, regs. The data structure
420 * to manage those registers is stored in cpu_hw_event.
421 */
422struct extra_reg {
423 unsigned int event;
424 unsigned int msr;
425 u64 config_mask;
426 u64 valid_mask;
427 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700428 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300429};
430
431#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700432 .event = (e), \
433 .msr = (ms), \
434 .config_mask = (m), \
435 .valid_mask = (vm), \
436 .idx = EXTRA_REG_##i, \
437 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300438 }
439
440#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
441 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
442
Stephane Eranianf20093e2013-01-24 16:10:32 +0100443#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
444 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
445 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
446
447#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
448 INTEL_UEVENT_EXTRA_REG(c, \
449 MSR_PEBS_LD_LAT_THRESHOLD, \
450 0xffff, \
451 LDLAT)
452
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300453#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
454
455union perf_capabilities {
456 struct {
457 u64 lbr_format:6;
458 u64 pebs_trap:1;
459 u64 pebs_arch_reg:1;
460 u64 pebs_format:4;
461 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700462 /*
463 * PMU supports separate counter range for writing
464 * values > 32bit.
465 */
466 u64 full_width_write:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300467 };
468 u64 capabilities;
469};
470
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100471struct x86_pmu_quirk {
472 struct x86_pmu_quirk *next;
473 void (*func)(void);
474};
475
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100476union x86_pmu_config {
477 struct {
478 u64 event:8,
479 umask:8,
480 usr:1,
481 os:1,
482 edge:1,
483 pc:1,
484 interrupt:1,
485 __reserved1:1,
486 en:1,
487 inv:1,
488 cmask:8,
489 event2:4,
490 __reserved2:4,
491 go:1,
492 ho:1;
493 } bits;
494 u64 value;
495};
496
497#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
498
Alexander Shishkin48070342015-01-14 14:18:20 +0200499enum {
500 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200501 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200502 x86_lbr_exclusive_pt,
503 x86_lbr_exclusive_max,
504};
505
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300506/*
507 * struct x86_pmu - generic x86 pmu
508 */
509struct x86_pmu {
510 /*
511 * Generic x86 PMC bits
512 */
513 const char *name;
514 int version;
515 int (*handle_irq)(struct pt_regs *);
516 void (*disable_all)(void);
517 void (*enable_all)(int added);
518 void (*enable)(struct perf_event *);
519 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200520 void (*add)(struct perf_event *);
521 void (*del)(struct perf_event *);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300522 int (*hw_config)(struct perf_event *event);
523 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
524 unsigned eventsel;
525 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600526 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600527 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300528 u64 (*event_map)(int);
529 int max_events;
530 int num_counters;
531 int num_counters_fixed;
532 int cntval_bits;
533 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200534 union {
535 unsigned long events_maskl;
536 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
537 };
538 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300539 int apic;
540 u64 max_period;
541 struct event_constraint *
542 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100543 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300544 struct perf_event *event);
545
546 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
547 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100548
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100549 void (*start_scheduling)(struct cpu_hw_events *cpuc);
550
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200551 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
552
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100553 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
554
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300555 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100556 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300557 int perfctr_second_write;
Andi Kleen72db5592013-06-17 17:36:50 -0700558 bool late_ack;
Andi Kleen294fe0f2015-02-17 18:18:06 -0800559 unsigned (*limit_period)(struct perf_event *event, unsigned l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300560
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100561 /*
562 * sysfs attrs
563 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100564 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100565 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100566 struct attribute **format_attrs;
Stephane Eranianf20093e2013-01-24 16:10:32 +0100567 struct attribute **event_attrs;
Andi Kleenb00233b2017-08-22 11:52:01 -0700568 struct attribute **caps_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100569
Jiri Olsaa4747392012-10-10 14:53:11 +0200570 ssize_t (*events_sysfs_show)(char *page, u64 config);
Andi Kleen1a6461b2013-01-24 16:10:25 +0100571 struct attribute **cpu_events;
Jiri Olsaa4747392012-10-10 14:53:11 +0200572
Kan Liang60893272017-05-12 07:51:13 -0700573 unsigned long attr_freeze_on_smi;
574 struct attribute **attrs;
575
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100576 /*
577 * CPU Hotplug hooks
578 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300579 int (*cpu_prepare)(int cpu);
580 void (*cpu_starting)(int cpu);
581 void (*cpu_dying)(int cpu);
582 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200583
584 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500585 void (*sched_task)(struct perf_event_context *ctx,
586 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300587
588 /*
589 * Intel Arch Perfmon v2+
590 */
591 u64 intel_ctrl;
592 union perf_capabilities intel_cap;
593
594 /*
595 * Intel DebugStore bits
596 */
Peter Zijlstra597ed952012-07-09 13:50:23 +0200597 unsigned int bts :1,
Peter Zijlstra3e0091e2012-06-26 23:38:39 +0200598 bts_active :1,
599 pebs :1,
600 pebs_active :1,
Andi Kleen72469762015-12-04 03:50:52 -0800601 pebs_broken :1,
Andi Kleen95298352017-08-16 15:21:53 -0700602 pebs_prec_dist :1,
603 pebs_no_tlb :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300604 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100605 int pebs_buffer_size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300606 void (*drain_pebs)(struct pt_regs *regs);
607 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200608 void (*pebs_aliases)(struct perf_event *event);
Andi Kleen70ab7002012-06-05 17:56:48 -0700609 int max_pebs_events;
Andi Kleena7b58d22015-05-27 21:13:14 -0700610 unsigned long free_running_flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300611
612 /*
613 * Intel LBR
614 */
615 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
616 int lbr_nr; /* hardware stack size */
Stephane Eranianb36817e2012-02-09 23:20:53 +0100617 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
618 const int *lbr_sel_map; /* lbr_select mappings */
Andi Kleenb7af41a2013-09-20 07:40:44 -0700619 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800620 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300621
622 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200623 * Intel PT/LBR/BTS are exclusive
624 */
625 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
626
627 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100628 * AMD bits
629 */
630 unsigned int amd_nb_constraints : 1;
631
632 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300633 * Extra registers for events
634 */
635 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100636 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200637
638 /*
639 * Intel host/guest support (KVM)
640 */
641 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300642};
643
Yan, Zhenge18bf522014-11-04 21:56:03 -0500644struct x86_perf_task_context {
645 u64 lbr_from[MAX_LBR_ENTRIES];
646 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700647 u64 lbr_info[MAX_LBR_ENTRIES];
Andi Kleenb28ae952015-10-20 11:46:33 -0700648 int tos;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500649 int lbr_callstack_users;
650 int lbr_stack_state;
651};
652
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100653#define x86_add_quirk(func_) \
654do { \
655 static struct x86_pmu_quirk __quirk __initdata = { \
656 .func = func_, \
657 }; \
658 __quirk.next = x86_pmu.quirks; \
659 x86_pmu.quirks = &__quirk; \
660} while (0)
661
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100662/*
663 * x86_pmu flags
664 */
665#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
666#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100667#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100668#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300669
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100670#define EVENT_VAR(_id) event_attr_##_id
671#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
672
673#define EVENT_ATTR(_name, _id) \
674static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
675 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
676 .id = PERF_COUNT_HW_##_id, \
677 .event_str = NULL, \
678};
679
680#define EVENT_ATTR_STR(_name, v, str) \
681static struct perf_pmu_events_attr event_attr_##v = { \
682 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
683 .id = 0, \
684 .event_str = str, \
685};
686
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700687#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
688static struct perf_pmu_events_ht_attr event_attr_##v = { \
689 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
690 .id = 0, \
691 .event_str_noht = noht, \
692 .event_str_ht = ht, \
693}
694
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300695extern struct x86_pmu x86_pmu __read_mostly;
696
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500697static inline bool x86_pmu_has_lbr_callstack(void)
698{
699 return x86_pmu.lbr_sel_map &&
700 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
701}
702
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300703DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
704
705int x86_perf_event_set_period(struct perf_event *event);
706
707/*
708 * Generalized hw caching related hw_event table, filled
709 * in on a per model basis. A value of 0 means
710 * 'not supported', -1 means 'hw_event makes no sense on
711 * this CPU', any other value means the raw hw_event
712 * ID.
713 */
714
715#define C(x) PERF_COUNT_HW_CACHE_##x
716
717extern u64 __read_mostly hw_cache_event_ids
718 [PERF_COUNT_HW_CACHE_MAX]
719 [PERF_COUNT_HW_CACHE_OP_MAX]
720 [PERF_COUNT_HW_CACHE_RESULT_MAX];
721extern u64 __read_mostly hw_cache_extra_regs
722 [PERF_COUNT_HW_CACHE_MAX]
723 [PERF_COUNT_HW_CACHE_OP_MAX]
724 [PERF_COUNT_HW_CACHE_RESULT_MAX];
725
726u64 x86_perf_event_update(struct perf_event *event);
727
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300728static inline unsigned int x86_pmu_config_addr(int index)
729{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600730 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
731 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300732}
733
734static inline unsigned int x86_pmu_event_addr(int index)
735{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600736 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
737 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300738}
739
Jacob Shin0fbdad02013-02-06 11:26:28 -0600740static inline int x86_pmu_rdpmc_index(int index)
741{
742 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
743}
744
Alexander Shishkin48070342015-01-14 14:18:20 +0200745int x86_add_exclusive(unsigned int what);
746
747void x86_del_exclusive(unsigned int what);
748
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300749int x86_reserve_hardware(void);
750
751void x86_release_hardware(void);
752
Andi Kleenb00233b2017-08-22 11:52:01 -0700753int x86_pmu_max_precise(void);
754
Alexander Shishkin48070342015-01-14 14:18:20 +0200755void hw_perf_lbr_event_destroy(struct perf_event *event);
756
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300757int x86_setup_perfctr(struct perf_event *event);
758
759int x86_pmu_hw_config(struct perf_event *event);
760
761void x86_pmu_disable_all(void);
762
763static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
764 u64 enable_mask)
765{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100766 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
767
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300768 if (hwc->extra_reg.reg)
769 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Joerg Roedel1018faa2012-02-29 14:57:32 +0100770 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300771}
772
773void x86_pmu_enable_all(int added);
774
Peter Zijlstrab371b592015-05-21 10:57:13 +0200775int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200776 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300777int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
778
779void x86_pmu_stop(struct perf_event *event, int flags);
780
781static inline void x86_pmu_disable_event(struct perf_event *event)
782{
783 struct hw_perf_event *hwc = &event->hw;
784
785 wrmsrl(hwc->config_base, hwc->config);
786}
787
788void x86_pmu_enable_event(struct perf_event *event);
789
790int x86_pmu_handle_irq(struct pt_regs *regs);
791
792extern struct event_constraint emptyconstraint;
793
794extern struct event_constraint unconstrained;
795
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100796static inline bool kernel_ip(unsigned long ip)
797{
798#ifdef CONFIG_X86_32
799 return ip > PAGE_OFFSET;
800#else
801 return (long)ip < 0;
802#endif
803}
804
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200805/*
806 * Not all PMUs provide the right context information to place the reported IP
807 * into full context. Specifically segment registers are typically not
808 * supplied.
809 *
810 * Assuming the address is a linear address (it is for IBS), we fake the CS and
811 * vm86 mode using the known zero-based code segment and 'fix up' the registers
812 * to reflect this.
813 *
814 * Intel PEBS/LBR appear to typically provide the effective address, nothing
815 * much we can do about that but pray and treat it like a linear address.
816 */
817static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
818{
819 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
820 if (regs->flags & X86_VM_MASK)
821 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
822 regs->ip = ip;
823}
824
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200825ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200826ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200827
Andi Kleen47732d82015-06-29 14:22:13 -0700828struct attribute **merge_attr(struct attribute **a, struct attribute **b);
829
Huang Ruia49ac9f2016-03-25 11:18:25 +0800830ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
831 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700832ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
833 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800834
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300835#ifdef CONFIG_CPU_SUP_AMD
836
837int amd_pmu_init(void);
838
839#else /* CONFIG_CPU_SUP_AMD */
840
841static inline int amd_pmu_init(void)
842{
843 return 0;
844}
845
846#endif /* CONFIG_CPU_SUP_AMD */
847
848#ifdef CONFIG_CPU_SUP_INTEL
849
Alexander Shishkin48070342015-01-14 14:18:20 +0200850static inline bool intel_pmu_has_bts(struct perf_event *event)
851{
852 if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
853 !event->attr.freq && event->hw.sample_period == 1)
854 return true;
855
856 return false;
857}
858
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300859int intel_pmu_save_and_restart(struct perf_event *event);
860
861struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +0100862x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
863 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300864
865struct intel_shared_regs *allocate_shared_regs(int cpu);
866
867int intel_pmu_init(void);
868
869void init_debug_store_on_cpu(int cpu);
870
871void fini_debug_store_on_cpu(int cpu);
872
873void release_ds_buffers(void);
874
875void reserve_ds_buffers(void);
876
877extern struct event_constraint bts_constraint;
878
879void intel_pmu_enable_bts(u64 config);
880
881void intel_pmu_disable_bts(void);
882
883int intel_pmu_drain_bts_buffer(void);
884
885extern struct event_constraint intel_core2_pebs_event_constraints[];
886
887extern struct event_constraint intel_atom_pebs_event_constraints[];
888
Yan, Zheng1fa64182013-07-18 17:02:24 +0800889extern struct event_constraint intel_slm_pebs_event_constraints[];
890
Kan Liang8b92c3a2016-04-15 00:42:47 -0700891extern struct event_constraint intel_glm_pebs_event_constraints[];
892
Kan Liangdd0b06b2017-07-12 09:44:23 -0400893extern struct event_constraint intel_glp_pebs_event_constraints[];
894
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300895extern struct event_constraint intel_nehalem_pebs_event_constraints[];
896
897extern struct event_constraint intel_westmere_pebs_event_constraints[];
898
899extern struct event_constraint intel_snb_pebs_event_constraints[];
900
Stephane Eranian20a36e32012-09-11 01:07:01 +0200901extern struct event_constraint intel_ivb_pebs_event_constraints[];
902
Andi Kleen30443182013-06-17 17:36:49 -0700903extern struct event_constraint intel_hsw_pebs_event_constraints[];
904
Stephane Eranianb3e62462016-03-03 20:50:42 +0100905extern struct event_constraint intel_bdw_pebs_event_constraints[];
906
Andi Kleen9a92e162015-05-10 12:22:44 -0700907extern struct event_constraint intel_skl_pebs_event_constraints[];
908
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300909struct event_constraint *intel_pebs_constraints(struct perf_event *event);
910
Peter Zijlstra68f70822016-07-06 18:02:43 +0200911void intel_pmu_pebs_add(struct perf_event *event);
912
913void intel_pmu_pebs_del(struct perf_event *event);
914
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300915void intel_pmu_pebs_enable(struct perf_event *event);
916
917void intel_pmu_pebs_disable(struct perf_event *event);
918
919void intel_pmu_pebs_enable_all(void);
920
921void intel_pmu_pebs_disable_all(void);
922
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400923void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
924
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300925void intel_ds_init(void);
926
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500927void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
928
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -0700929u64 lbr_from_signext_quirk_wr(u64 val);
930
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300931void intel_pmu_lbr_reset(void);
932
Peter Zijlstra68f70822016-07-06 18:02:43 +0200933void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300934
Peter Zijlstra68f70822016-07-06 18:02:43 +0200935void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300936
Andi Kleen1a78d932015-03-20 10:11:23 -0700937void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300938
939void intel_pmu_lbr_disable_all(void);
940
941void intel_pmu_lbr_read(void);
942
943void intel_pmu_lbr_init_core(void);
944
945void intel_pmu_lbr_init_nhm(void);
946
947void intel_pmu_lbr_init_atom(void);
948
Kan Liangf21d5ad2016-04-15 00:53:45 -0700949void intel_pmu_lbr_init_slm(void);
950
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100951void intel_pmu_lbr_init_snb(void);
952
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500953void intel_pmu_lbr_init_hsw(void);
954
Andi Kleen9a92e162015-05-10 12:22:44 -0700955void intel_pmu_lbr_init_skl(void);
956
Harish Chegondi1e7b9392015-12-07 14:28:18 -0800957void intel_pmu_lbr_init_knl(void);
958
Andi Kleene17dc652016-03-01 14:25:24 -0800959void intel_pmu_pebs_data_source_nhm(void);
960
Andi Kleen6ae5fa62017-08-16 15:21:54 -0700961void intel_pmu_pebs_data_source_skl(bool pmem);
962
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100963int intel_pmu_setup_lbr_filter(struct perf_event *event);
964
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200965void intel_pt_interrupt(void);
966
Alexander Shishkin80623822015-01-30 12:40:35 +0200967int intel_bts_interrupt(void);
968
969void intel_bts_enable_local(void);
970
971void intel_bts_disable_local(void);
972
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300973int p4_pmu_init(void);
974
975int p6_pmu_init(void);
976
Vince Weavere717bf42012-09-26 14:12:52 -0400977int knc_pmu_init(void);
978
Stephane Eranianb37609c2014-11-17 20:07:04 +0100979static inline int is_ht_workaround_enabled(void)
980{
981 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
982}
Andi Kleen47732d82015-06-29 14:22:13 -0700983
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300984#else /* CONFIG_CPU_SUP_INTEL */
985
986static inline void reserve_ds_buffers(void)
987{
988}
989
990static inline void release_ds_buffers(void)
991{
992}
993
994static inline int intel_pmu_init(void)
995{
996 return 0;
997}
998
999static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
1000{
1001 return NULL;
1002}
1003
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001004static inline int is_ht_workaround_enabled(void)
1005{
1006 return 0;
1007}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001008#endif /* CONFIG_CPU_SUP_INTEL */