blob: dea009ce0e4afd0d6c41432207151f70b6ac23f9 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070052 u64 code;
53 u64 cmask;
54 int weight;
55 int overlap;
56 int flags;
57 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030058};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010059
Peter Zijlstra63b79f62019-04-02 12:45:04 -070060static inline bool constraint_match(struct event_constraint *c, u64 ecode)
61{
62 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
63}
64
Stephane Eranianf20093e2013-01-24 16:10:32 +010065/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020066 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010067 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020068#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
69#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
70#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010071#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
72#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
73#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
74#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
75#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
76#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
77#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
78#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030079#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060080#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080081#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kan Liang7b2c05a2020-07-23 10:11:11 -070082#define PERF_X86_EVENT_TOPDOWN 0x4000 /* Count Topdown slots/metrics events */
83
84static inline bool is_topdown_count(struct perf_event *event)
85{
86 return event->hw.flags & PERF_X86_EVENT_TOPDOWN;
87}
88
89static inline bool is_metric_event(struct perf_event *event)
90{
91 u64 config = event->attr.config;
92
93 return ((config & ARCH_PERFMON_EVENTSEL_EVENT) == 0) &&
94 ((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING) &&
95 ((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX);
96}
97
98static inline bool is_slots_event(struct perf_event *event)
99{
100 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS;
101}
102
103static inline bool is_topdown_event(struct perf_event *event)
104{
105 return is_metric_event(event) || is_slots_event(event);
106}
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300107
108struct amd_nb {
109 int nb_id; /* NorthBridge id */
110 int refcnt; /* reference count */
111 struct perf_event *owners[X86_PMC_IDX_MAX];
112 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
113};
114
Kan Liangfd583ad2017-04-04 15:14:06 -0400115#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +0300116#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
117#define PEBS_OUTPUT_OFFSET 61
118#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
119#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
120#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300121
122/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400123 * Flags PEBS can handle without an PMI.
124 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400125 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700126 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400127 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400128 */
Kan Liang174afc32018-03-12 10:45:37 -0400129#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400130 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400131 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
132 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700133 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100134 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
135 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400136
Kan Liang9d5dcc92019-04-02 12:44:58 -0700137#define PEBS_GP_REGS \
138 ((1ULL << PERF_REG_X86_AX) | \
139 (1ULL << PERF_REG_X86_BX) | \
140 (1ULL << PERF_REG_X86_CX) | \
141 (1ULL << PERF_REG_X86_DX) | \
142 (1ULL << PERF_REG_X86_DI) | \
143 (1ULL << PERF_REG_X86_SI) | \
144 (1ULL << PERF_REG_X86_SP) | \
145 (1ULL << PERF_REG_X86_BP) | \
146 (1ULL << PERF_REG_X86_IP) | \
147 (1ULL << PERF_REG_X86_FLAGS) | \
148 (1ULL << PERF_REG_X86_R8) | \
149 (1ULL << PERF_REG_X86_R9) | \
150 (1ULL << PERF_REG_X86_R10) | \
151 (1ULL << PERF_REG_X86_R11) | \
152 (1ULL << PERF_REG_X86_R12) | \
153 (1ULL << PERF_REG_X86_R13) | \
154 (1ULL << PERF_REG_X86_R14) | \
155 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700156
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300157/*
158 * Per register state.
159 */
160struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100161 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300162 u64 config; /* extra MSR config */
163 u64 reg; /* extra MSR number */
164 atomic_t ref; /* reference count */
165};
166
167/*
168 * Per core/cpu state
169 *
170 * Used to coordinate shared registers between HT threads or
171 * among events on a single PMU.
172 */
173struct intel_shared_regs {
174 struct er_account regs[EXTRA_REG_MAX];
175 int refcnt; /* per-core: #HT threads */
176 unsigned core_id; /* per-core: core id */
177};
178
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100179enum intel_excl_state_type {
180 INTEL_EXCL_UNUSED = 0, /* counter is unused */
181 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
182 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
183};
184
185struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100186 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100187 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100188};
189
190struct intel_excl_cntrs {
191 raw_spinlock_t lock;
192
193 struct intel_excl_states states[2];
194
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200195 union {
196 u16 has_exclusive[2];
197 u32 exclusive_present;
198 };
199
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100200 int refcnt; /* per-core: #HT threads */
201 unsigned core_id; /* per-core: core id */
202};
203
Kan Liang8b077e4a2018-06-05 08:38:46 -0700204struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700205#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300206
Stephane Eranian90413462014-11-17 20:06:54 +0100207enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700208 LBR_FORMAT_32 = 0x00,
209 LBR_FORMAT_LIP = 0x01,
210 LBR_FORMAT_EIP = 0x02,
211 LBR_FORMAT_EIP_FLAGS = 0x03,
212 LBR_FORMAT_EIP_FLAGS2 = 0x04,
213 LBR_FORMAT_INFO = 0x05,
214 LBR_FORMAT_TIME = 0x06,
215 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
216};
217
218enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100219 X86_PERF_KFREE_SHARED = 0,
220 X86_PERF_KFREE_EXCL = 1,
221 X86_PERF_KFREE_MAX
222};
223
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300224struct cpu_hw_events {
225 /*
226 * Generic x86 PMC bits
227 */
228 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
229 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
230 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
231 int enabled;
232
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100233 int n_events; /* the # of events in the below arrays */
234 int n_added; /* the # last events in the below arrays;
235 they've never been enabled yet */
236 int n_txn; /* the # last events in the below arrays;
237 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300238 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
239 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200240
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300241 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200242 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
243
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200244 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300245
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700246 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200247 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300248
249 /*
250 * Intel DebugStore bits
251 */
252 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100253 void *ds_pebs_vaddr;
254 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300255 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200256 int n_pebs;
257 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300258 int n_pebs_via_pt;
259 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300260
Kan Liangc22497f2019-04-02 12:45:02 -0700261 /* Current super set of events hardware configuration */
262 u64 pebs_data_cfg;
263 u64 active_pebs_data_cfg;
264 int pebs_record_size;
265
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300266 /*
267 * Intel LBR bits
268 */
269 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700270 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300271 struct perf_branch_stack lbr_stack;
272 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700273 union {
274 struct er_account *lbr_sel;
275 struct er_account *lbr_ctl;
276 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100277 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700278 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700279 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800280 int lbr_select;
Kan Liangc085fb82020-07-03 05:49:29 -0700281 void *lbr_xsave;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300282
283 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200284 * Intel host/guest exclude bits
285 */
286 u64 intel_ctrl_guest_mask;
287 u64 intel_ctrl_host_mask;
288 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
289
290 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200291 * Intel checkpoint mask
292 */
293 u64 intel_cp_status;
294
295 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300296 * manage shared (per-core, per-cpu) registers
297 * used on Intel NHM/WSM/SNB
298 */
299 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100300 /*
301 * manage exclusive counter access between hyperthread
302 */
303 struct event_constraint *constraint_list; /* in enable order */
304 struct intel_excl_cntrs *excl_cntrs;
305 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300306
307 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100308 * SKL TSX_FORCE_ABORT shadow
309 */
310 u64 tfa_shadow;
311
312 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700313 * Perf Metrics
314 */
315 /* number of accepted metrics events */
316 int n_metric;
317
318 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300319 * AMD specific bits
320 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100321 struct amd_nb *amd_nb;
322 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
323 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600324 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300325
Stephane Eranian90413462014-11-17 20:06:54 +0100326 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300327};
328
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700329#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300330 { .idxmsk64 = (n) }, \
331 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700332 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300333 .cmask = (m), \
334 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100335 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100336 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300337}
338
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700339#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
340 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
341
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300342#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100343 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100344
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700345/*
346 * The constraint_match() function only works for 'simple' event codes
347 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
348 */
349#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
350 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
351
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100352#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
353 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
354 0, PERF_X86_EVENT_EXCL)
355
Robert Richterbc1738f2011-11-18 12:35:22 +0100356/*
357 * The overlap flag marks event constraints with overlapping counter
358 * masks. This is the case if the counter mask of such an event is not
359 * a subset of any other counter mask of a constraint with an equal or
360 * higher weight, e.g.:
361 *
362 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
363 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
364 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
365 *
366 * The event scheduler may not select the correct counter in the first
367 * cycle because it needs to know which subsequent events will be
368 * scheduled. It may fail to schedule the events then. So we set the
369 * overlap flag for such constraints to give the scheduler a hint which
370 * events to select for counter rescheduling.
371 *
372 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800373 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100374 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
375 * and its counter masks must be kept at a minimum.
376 */
377#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100378 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300379
380/*
381 * Constraint on the Event code.
382 */
383#define INTEL_EVENT_CONSTRAINT(c, n) \
384 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
385
386/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700387 * Constraint on a range of Event codes
388 */
389#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
390 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
391
392/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300393 * Constraint on the Event code + UMask + fixed-mask
394 *
395 * filter mask to validate fixed counter events.
396 * the following filters disqualify for fixed counters:
397 * - inv
398 * - edge
399 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700400 * - in_tx
401 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300402 * The other filters are supported by fixed counters.
403 * The any-thread option is supported starting with v3.
404 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700405#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300406#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700407 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300408
409/*
410 * Constraint on the Event code + UMask
411 */
412#define INTEL_UEVENT_CONSTRAINT(c, n) \
413 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
414
Andi Kleenb7883a12015-11-16 16:21:07 -0800415/* Constraint on specific umask bit only + event */
416#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
417 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
418
Andi Kleen7550ddf2014-09-24 07:34:46 -0700419/* Like UEVENT_CONSTRAINT, but match flags too */
420#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
421 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
422
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100423#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
424 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
425 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
426
Stephane Eranianf20093e2013-01-24 16:10:32 +0100427#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200428 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100429 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
430
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100431#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200432 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100433 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
434
Andi Kleen86a04462014-08-11 21:27:10 +0200435/* Event constraint, but match on all event flags too. */
436#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700437 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200438
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700439#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700440 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700441
Andi Kleen86a04462014-08-11 21:27:10 +0200442/* Check only flags, but allow all event/umask */
443#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
444 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
445
446/* Check flags and event code, and set the HSW store flag */
447#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
448 __EVENT_CONSTRAINT(code, n, \
449 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700450 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
451
Andi Kleen86a04462014-08-11 21:27:10 +0200452/* Check flags and event code, and set the HSW load flag */
453#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100454 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200455 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
456 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
457
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700458#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
459 __EVENT_CONSTRAINT_RANGE(code, end, n, \
460 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
461 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
462
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100463#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
464 __EVENT_CONSTRAINT(code, n, \
465 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
466 HWEIGHT(n), 0, \
467 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
468
Andi Kleen86a04462014-08-11 21:27:10 +0200469/* Check flags and event code/umask, and set the HSW store flag */
470#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
471 __EVENT_CONSTRAINT(code, n, \
472 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
473 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
474
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100475#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
476 __EVENT_CONSTRAINT(code, n, \
477 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
478 HWEIGHT(n), 0, \
479 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
480
Andi Kleen86a04462014-08-11 21:27:10 +0200481/* Check flags and event code/umask, and set the HSW load flag */
482#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
483 __EVENT_CONSTRAINT(code, n, \
484 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
485 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
486
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100487#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
488 __EVENT_CONSTRAINT(code, n, \
489 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
490 HWEIGHT(n), 0, \
491 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
492
Andi Kleen86a04462014-08-11 21:27:10 +0200493/* Check flags and event code/umask, and set the HSW N/A flag */
494#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
495 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100496 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200497 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
498
499
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200500/*
501 * We define the end marker as having a weight of -1
502 * to enable blacklisting of events using a counter bitmask
503 * of zero and thus a weight of zero.
504 * The end marker has a weight that cannot possibly be
505 * obtained from counting the bits in the bitmask.
506 */
507#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300508
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200509/*
510 * Check for end marker with weight == -1
511 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300512#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200513 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300514
515/*
516 * Extra registers for specific events.
517 *
518 * Some events need large masks and require external MSRs.
519 * Those extra MSRs end up being shared for all events on
520 * a PMU and sometimes between PMU of sibling HT threads.
521 * In either case, the kernel needs to handle conflicting
522 * accesses to those extra, shared, regs. The data structure
523 * to manage those registers is stored in cpu_hw_event.
524 */
525struct extra_reg {
526 unsigned int event;
527 unsigned int msr;
528 u64 config_mask;
529 u64 valid_mask;
530 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700531 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300532};
533
534#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700535 .event = (e), \
536 .msr = (ms), \
537 .config_mask = (m), \
538 .valid_mask = (vm), \
539 .idx = EXTRA_REG_##i, \
540 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300541 }
542
543#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
544 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
545
Stephane Eranianf20093e2013-01-24 16:10:32 +0100546#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
547 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
548 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
549
550#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
551 INTEL_UEVENT_EXTRA_REG(c, \
552 MSR_PEBS_LD_LAT_THRESHOLD, \
553 0xffff, \
554 LDLAT)
555
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300556#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
557
558union perf_capabilities {
559 struct {
560 u64 lbr_format:6;
561 u64 pebs_trap:1;
562 u64 pebs_arch_reg:1;
563 u64 pebs_format:4;
564 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700565 /*
566 * PMU supports separate counter range for writing
567 * values > 32bit.
568 */
569 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700570 u64 pebs_baseline:1;
Kan Liangbbdbde22020-07-23 10:11:08 -0700571 u64 perf_metrics:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300572 u64 pebs_output_pt_available:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300573 };
574 u64 capabilities;
575};
576
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100577struct x86_pmu_quirk {
578 struct x86_pmu_quirk *next;
579 void (*func)(void);
580};
581
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100582union x86_pmu_config {
583 struct {
584 u64 event:8,
585 umask:8,
586 usr:1,
587 os:1,
588 edge:1,
589 pc:1,
590 interrupt:1,
591 __reserved1:1,
592 en:1,
593 inv:1,
594 cmask:8,
595 event2:4,
596 __reserved2:4,
597 go:1,
598 ho:1;
599 } bits;
600 u64 value;
601};
602
603#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
604
Alexander Shishkin48070342015-01-14 14:18:20 +0200605enum {
606 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200607 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200608 x86_lbr_exclusive_pt,
609 x86_lbr_exclusive_max,
610};
611
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300612/*
613 * struct x86_pmu - generic x86 pmu
614 */
615struct x86_pmu {
616 /*
617 * Generic x86 PMC bits
618 */
619 const char *name;
620 int version;
621 int (*handle_irq)(struct pt_regs *);
622 void (*disable_all)(void);
623 void (*enable_all)(int added);
624 void (*enable)(struct perf_event *);
625 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200626 void (*add)(struct perf_event *);
627 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800628 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300629 int (*hw_config)(struct perf_event *event);
630 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
631 unsigned eventsel;
632 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600633 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600634 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300635 u64 (*event_map)(int);
636 int max_events;
637 int num_counters;
638 int num_counters_fixed;
639 int cntval_bits;
640 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200641 union {
642 unsigned long events_maskl;
643 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
644 };
645 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300646 int apic;
647 u64 max_period;
648 struct event_constraint *
649 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100650 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300651 struct perf_event *event);
652
653 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
654 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100655
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100656 void (*start_scheduling)(struct cpu_hw_events *cpuc);
657
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200658 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
659
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100660 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
661
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300662 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100663 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300664 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500665 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300666
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700667 /* PMI handler bits */
668 unsigned int late_ack :1,
CodyYao-oc3a4ac122020-04-13 11:14:29 +0800669 enabled_ack :1,
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700670 counter_freezing :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100671 /*
672 * sysfs attrs
673 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100674 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100675 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100676 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100677
Jiri Olsaa4747392012-10-10 14:53:11 +0200678 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200679 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200680
Kan Liang60893272017-05-12 07:51:13 -0700681 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700682
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100683 /*
684 * CPU Hotplug hooks
685 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300686 int (*cpu_prepare)(int cpu);
687 void (*cpu_starting)(int cpu);
688 void (*cpu_dying)(int cpu);
689 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200690
691 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500692 void (*sched_task)(struct perf_event_context *ctx,
693 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300694
695 /*
696 * Intel Arch Perfmon v2+
697 */
698 u64 intel_ctrl;
699 union perf_capabilities intel_cap;
700
701 /*
702 * Intel DebugStore bits
703 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800704 unsigned int bts :1,
705 bts_active :1,
706 pebs :1,
707 pebs_active :1,
708 pebs_broken :1,
709 pebs_prec_dist :1,
710 pebs_no_tlb :1,
Kan Liangcd6b9842019-05-28 15:08:33 -0700711 pebs_no_isolation :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300712 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100713 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700714 int max_pebs_events;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300715 void (*drain_pebs)(struct pt_regs *regs);
716 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200717 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400718 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700719 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300720
721 /*
722 * Intel LBR
723 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800724 unsigned int lbr_tos, lbr_from, lbr_to,
Kan Liangfda1f992020-07-03 05:49:18 -0700725 lbr_info, lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700726 union {
727 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
728 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
729 };
730 union {
731 const int *lbr_sel_map; /* lbr_select mappings */
732 int *lbr_ctl_map; /* LBR_CTL mappings */
733 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700734 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800735 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300736
Kan Liangaf6cf122020-07-03 05:49:14 -0700737 /*
738 * Intel Architectural LBR CPUID Enumeration
739 */
740 unsigned int lbr_depth_mask:8;
741 unsigned int lbr_deep_c_reset:1;
742 unsigned int lbr_lip:1;
743 unsigned int lbr_cpl:1;
744 unsigned int lbr_filter:1;
745 unsigned int lbr_call_stack:1;
746 unsigned int lbr_mispred:1;
747 unsigned int lbr_timed_lbr:1;
748 unsigned int lbr_br_type:1;
749
Kan Liang9f354a72020-07-03 05:49:08 -0700750 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700751 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700752 void (*lbr_save)(void *ctx);
753 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700754
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300755 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200756 * Intel PT/LBR/BTS are exclusive
757 */
758 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
759
760 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700761 * Intel perf metrics
762 */
763 u64 (*update_topdown_event)(struct perf_event *event);
764 int (*set_topdown_event_period)(struct perf_event *event);
765
766 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300767 * perf task context (i.e. struct perf_event_context::task_ctx_data)
768 * switch helper to bridge calls from perf/core to perf/x86.
769 * See struct pmu::swap_task_ctx() usage for examples;
770 */
771 void (*swap_task_ctx)(struct perf_event_context *prev,
772 struct perf_event_context *next);
773
774 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100775 * AMD bits
776 */
777 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600778 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100779
780 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300781 * Extra registers for events
782 */
783 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100784 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200785
786 /*
787 * Intel host/guest support (KVM)
788 */
789 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100790
791 /*
792 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
793 */
794 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300795
796 int (*aux_output_match) (struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300797};
798
Kan Liang530bfff2020-07-03 05:49:11 -0700799struct x86_perf_task_context_opt {
800 int lbr_callstack_users;
801 int lbr_stack_state;
802 int log_id;
803};
804
Yan, Zhenge18bf522014-11-04 21:56:03 -0500805struct x86_perf_task_context {
Like Xue1ad1ac2020-06-13 16:09:50 +0800806 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700807 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700808 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700809 struct x86_perf_task_context_opt opt;
Kan Liang56249862020-07-03 05:49:16 -0700810 struct lbr_entry lbr[MAX_LBR_ENTRIES];
Yan, Zhenge18bf522014-11-04 21:56:03 -0500811};
812
Kan Liang47125db2020-07-03 05:49:20 -0700813struct x86_perf_task_context_arch_lbr {
814 struct x86_perf_task_context_opt opt;
815 struct lbr_entry entries[];
816};
817
Kan Liangce711ea2020-07-03 05:49:28 -0700818/*
819 * Add padding to guarantee the 64-byte alignment of the state buffer.
820 *
821 * The structure is dynamically allocated. The size of the LBR state may vary
822 * based on the number of LBR registers.
823 *
824 * Do not put anything after the LBR state.
825 */
826struct x86_perf_task_context_arch_lbr_xsave {
827 struct x86_perf_task_context_opt opt;
828
829 union {
830 struct xregs_state xsave;
831 struct {
832 struct fxregs_state i387;
833 struct xstate_header header;
834 struct arch_lbr_state lbr;
835 } __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
836 };
837};
838
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100839#define x86_add_quirk(func_) \
840do { \
841 static struct x86_pmu_quirk __quirk __initdata = { \
842 .func = func_, \
843 }; \
844 __quirk.next = x86_pmu.quirks; \
845 x86_pmu.quirks = &__quirk; \
846} while (0)
847
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100848/*
849 * x86_pmu flags
850 */
851#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
852#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100853#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100854#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800855#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100856#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600857#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300858
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100859#define EVENT_VAR(_id) event_attr_##_id
860#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
861
862#define EVENT_ATTR(_name, _id) \
863static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
864 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
865 .id = PERF_COUNT_HW_##_id, \
866 .event_str = NULL, \
867};
868
869#define EVENT_ATTR_STR(_name, v, str) \
870static struct perf_pmu_events_attr event_attr_##v = { \
871 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
872 .id = 0, \
873 .event_str = str, \
874};
875
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700876#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
877static struct perf_pmu_events_ht_attr event_attr_##v = { \
878 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
879 .id = 0, \
880 .event_str_noht = noht, \
881 .event_str_ht = ht, \
882}
883
Stephane Eranianf447e4e2019-04-08 10:32:52 -0700884struct pmu *x86_get_pmu(void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300885extern struct x86_pmu x86_pmu __read_mostly;
886
Kan Liangf42be862020-07-03 05:49:12 -0700887static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
888{
Kan Liang47125db2020-07-03 05:49:20 -0700889 if (static_cpu_has(X86_FEATURE_ARCH_LBR))
890 return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
891
Kan Liangf42be862020-07-03 05:49:12 -0700892 return &((struct x86_perf_task_context *)ctx)->opt;
893}
894
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500895static inline bool x86_pmu_has_lbr_callstack(void)
896{
897 return x86_pmu.lbr_sel_map &&
898 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
899}
900
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300901DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
902
903int x86_perf_event_set_period(struct perf_event *event);
904
905/*
906 * Generalized hw caching related hw_event table, filled
907 * in on a per model basis. A value of 0 means
908 * 'not supported', -1 means 'hw_event makes no sense on
909 * this CPU', any other value means the raw hw_event
910 * ID.
911 */
912
913#define C(x) PERF_COUNT_HW_CACHE_##x
914
915extern u64 __read_mostly hw_cache_event_ids
916 [PERF_COUNT_HW_CACHE_MAX]
917 [PERF_COUNT_HW_CACHE_OP_MAX]
918 [PERF_COUNT_HW_CACHE_RESULT_MAX];
919extern u64 __read_mostly hw_cache_extra_regs
920 [PERF_COUNT_HW_CACHE_MAX]
921 [PERF_COUNT_HW_CACHE_OP_MAX]
922 [PERF_COUNT_HW_CACHE_RESULT_MAX];
923
924u64 x86_perf_event_update(struct perf_event *event);
925
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300926static inline unsigned int x86_pmu_config_addr(int index)
927{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600928 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
929 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300930}
931
932static inline unsigned int x86_pmu_event_addr(int index)
933{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600934 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
935 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300936}
937
Jacob Shin0fbdad02013-02-06 11:26:28 -0600938static inline int x86_pmu_rdpmc_index(int index)
939{
940 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
941}
942
Alexander Shishkin48070342015-01-14 14:18:20 +0200943int x86_add_exclusive(unsigned int what);
944
945void x86_del_exclusive(unsigned int what);
946
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300947int x86_reserve_hardware(void);
948
949void x86_release_hardware(void);
950
Andi Kleenb00233b2017-08-22 11:52:01 -0700951int x86_pmu_max_precise(void);
952
Alexander Shishkin48070342015-01-14 14:18:20 +0200953void hw_perf_lbr_event_destroy(struct perf_event *event);
954
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300955int x86_setup_perfctr(struct perf_event *event);
956
957int x86_pmu_hw_config(struct perf_event *event);
958
959void x86_pmu_disable_all(void);
960
Kim Phillips57388912019-11-14 12:37:20 -0600961static inline bool is_counter_pair(struct hw_perf_event *hwc)
962{
963 return hwc->flags & PERF_X86_EVENT_PAIR;
964}
965
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300966static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
967 u64 enable_mask)
968{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100969 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
970
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300971 if (hwc->extra_reg.reg)
972 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -0600973
974 /*
975 * Add enabled Merge event on next counter
976 * if large increment event being enabled on this counter
977 */
978 if (is_counter_pair(hwc))
979 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
980
Joerg Roedel1018faa2012-02-29 14:57:32 +0100981 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300982}
983
984void x86_pmu_enable_all(int added);
985
Peter Zijlstrab371b592015-05-21 10:57:13 +0200986int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200987 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300988int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
989
990void x86_pmu_stop(struct perf_event *event, int flags);
991
992static inline void x86_pmu_disable_event(struct perf_event *event)
993{
994 struct hw_perf_event *hwc = &event->hw;
995
996 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -0600997
998 if (is_counter_pair(hwc))
999 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001000}
1001
1002void x86_pmu_enable_event(struct perf_event *event);
1003
1004int x86_pmu_handle_irq(struct pt_regs *regs);
1005
1006extern struct event_constraint emptyconstraint;
1007
1008extern struct event_constraint unconstrained;
1009
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001010static inline bool kernel_ip(unsigned long ip)
1011{
1012#ifdef CONFIG_X86_32
1013 return ip > PAGE_OFFSET;
1014#else
1015 return (long)ip < 0;
1016#endif
1017}
1018
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001019/*
1020 * Not all PMUs provide the right context information to place the reported IP
1021 * into full context. Specifically segment registers are typically not
1022 * supplied.
1023 *
1024 * Assuming the address is a linear address (it is for IBS), we fake the CS and
1025 * vm86 mode using the known zero-based code segment and 'fix up' the registers
1026 * to reflect this.
1027 *
1028 * Intel PEBS/LBR appear to typically provide the effective address, nothing
1029 * much we can do about that but pray and treat it like a linear address.
1030 */
1031static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
1032{
1033 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
1034 if (regs->flags & X86_VM_MASK)
1035 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
1036 regs->ip = ip;
1037}
1038
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001039ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +02001040ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +02001041
Huang Ruia49ac9f2016-03-25 11:18:25 +08001042ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1043 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001044ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1045 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +08001046
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001047#ifdef CONFIG_CPU_SUP_AMD
1048
1049int amd_pmu_init(void);
1050
1051#else /* CONFIG_CPU_SUP_AMD */
1052
1053static inline int amd_pmu_init(void)
1054{
1055 return 0;
1056}
1057
1058#endif /* CONFIG_CPU_SUP_AMD */
1059
Alexander Shishkin42880f72019-08-06 11:46:01 +03001060static inline int is_pebs_pt(struct perf_event *event)
1061{
1062 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
1063}
1064
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001065#ifdef CONFIG_CPU_SUP_INTEL
1066
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001067static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001068{
Jiri Olsa67266c12018-11-21 11:16:11 +01001069 struct hw_perf_event *hwc = &event->hw;
1070 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001071
Jiri Olsa67266c12018-11-21 11:16:11 +01001072 if (event->attr.freq)
1073 return false;
1074
1075 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1076 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1077
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001078 return hw_event == bts_event && period == 1;
1079}
1080
1081static inline bool intel_pmu_has_bts(struct perf_event *event)
1082{
1083 struct hw_perf_event *hwc = &event->hw;
1084
1085 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001086}
1087
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001088int intel_pmu_save_and_restart(struct perf_event *event);
1089
1090struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001091x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1092 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001093
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001094extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1095extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001096
1097int intel_pmu_init(void);
1098
1099void init_debug_store_on_cpu(int cpu);
1100
1101void fini_debug_store_on_cpu(int cpu);
1102
1103void release_ds_buffers(void);
1104
1105void reserve_ds_buffers(void);
1106
Kan Liangc085fb82020-07-03 05:49:29 -07001107void release_lbr_buffers(void);
1108
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001109extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001110extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001111
1112void intel_pmu_enable_bts(u64 config);
1113
1114void intel_pmu_disable_bts(void);
1115
1116int intel_pmu_drain_bts_buffer(void);
1117
1118extern struct event_constraint intel_core2_pebs_event_constraints[];
1119
1120extern struct event_constraint intel_atom_pebs_event_constraints[];
1121
Yan, Zheng1fa64182013-07-18 17:02:24 +08001122extern struct event_constraint intel_slm_pebs_event_constraints[];
1123
Kan Liang8b92c3a2016-04-15 00:42:47 -07001124extern struct event_constraint intel_glm_pebs_event_constraints[];
1125
Kan Liangdd0b06b2017-07-12 09:44:23 -04001126extern struct event_constraint intel_glp_pebs_event_constraints[];
1127
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001128extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1129
1130extern struct event_constraint intel_westmere_pebs_event_constraints[];
1131
1132extern struct event_constraint intel_snb_pebs_event_constraints[];
1133
Stephane Eranian20a36e32012-09-11 01:07:01 +02001134extern struct event_constraint intel_ivb_pebs_event_constraints[];
1135
Andi Kleen30443182013-06-17 17:36:49 -07001136extern struct event_constraint intel_hsw_pebs_event_constraints[];
1137
Stephane Eranianb3e62462016-03-03 20:50:42 +01001138extern struct event_constraint intel_bdw_pebs_event_constraints[];
1139
Andi Kleen9a92e162015-05-10 12:22:44 -07001140extern struct event_constraint intel_skl_pebs_event_constraints[];
1141
Kan Liang60176082019-04-02 12:45:05 -07001142extern struct event_constraint intel_icl_pebs_event_constraints[];
1143
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001144struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1145
Peter Zijlstra68f70822016-07-06 18:02:43 +02001146void intel_pmu_pebs_add(struct perf_event *event);
1147
1148void intel_pmu_pebs_del(struct perf_event *event);
1149
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001150void intel_pmu_pebs_enable(struct perf_event *event);
1151
1152void intel_pmu_pebs_disable(struct perf_event *event);
1153
1154void intel_pmu_pebs_enable_all(void);
1155
1156void intel_pmu_pebs_disable_all(void);
1157
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001158void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1159
Kan Liang5bee2cc2018-02-12 14:20:33 -08001160void intel_pmu_auto_reload_read(struct perf_event *event);
1161
Kan Liang56249862020-07-03 05:49:16 -07001162void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
Kan Liangc22497f2019-04-02 12:45:02 -07001163
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001164void intel_ds_init(void);
1165
Alexey Budankov421ca862019-10-23 10:12:54 +03001166void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1167 struct perf_event_context *next);
1168
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001169void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1170
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001171u64 lbr_from_signext_quirk_wr(u64 val);
1172
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001173void intel_pmu_lbr_reset(void);
1174
Kan Liang9f354a72020-07-03 05:49:08 -07001175void intel_pmu_lbr_reset_32(void);
1176
1177void intel_pmu_lbr_reset_64(void);
1178
Peter Zijlstra68f70822016-07-06 18:02:43 +02001179void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001180
Peter Zijlstra68f70822016-07-06 18:02:43 +02001181void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001182
Andi Kleen1a78d932015-03-20 10:11:23 -07001183void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001184
1185void intel_pmu_lbr_disable_all(void);
1186
1187void intel_pmu_lbr_read(void);
1188
Kan Liangc301b1d2020-07-03 05:49:09 -07001189void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1190
1191void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1192
Kan Liang799571b2020-07-03 05:49:10 -07001193void intel_pmu_lbr_save(void *ctx);
1194
1195void intel_pmu_lbr_restore(void *ctx);
1196
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001197void intel_pmu_lbr_init_core(void);
1198
1199void intel_pmu_lbr_init_nhm(void);
1200
1201void intel_pmu_lbr_init_atom(void);
1202
Kan Liangf21d5ad2016-04-15 00:53:45 -07001203void intel_pmu_lbr_init_slm(void);
1204
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001205void intel_pmu_lbr_init_snb(void);
1206
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001207void intel_pmu_lbr_init_hsw(void);
1208
Andi Kleen9a92e162015-05-10 12:22:44 -07001209void intel_pmu_lbr_init_skl(void);
1210
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001211void intel_pmu_lbr_init_knl(void);
1212
Kan Liang47125db2020-07-03 05:49:20 -07001213void intel_pmu_arch_lbr_init(void);
1214
Andi Kleene17dc652016-03-01 14:25:24 -08001215void intel_pmu_pebs_data_source_nhm(void);
1216
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001217void intel_pmu_pebs_data_source_skl(bool pmem);
1218
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001219int intel_pmu_setup_lbr_filter(struct perf_event *event);
1220
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001221void intel_pt_interrupt(void);
1222
Alexander Shishkin80623822015-01-30 12:40:35 +02001223int intel_bts_interrupt(void);
1224
1225void intel_bts_enable_local(void);
1226
1227void intel_bts_disable_local(void);
1228
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001229int p4_pmu_init(void);
1230
1231int p6_pmu_init(void);
1232
Vince Weavere717bf42012-09-26 14:12:52 -04001233int knc_pmu_init(void);
1234
Stephane Eranianb37609c2014-11-17 20:07:04 +01001235static inline int is_ht_workaround_enabled(void)
1236{
1237 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1238}
Andi Kleen47732d82015-06-29 14:22:13 -07001239
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001240#else /* CONFIG_CPU_SUP_INTEL */
1241
1242static inline void reserve_ds_buffers(void)
1243{
1244}
1245
1246static inline void release_ds_buffers(void)
1247{
1248}
1249
Kan Liangc085fb82020-07-03 05:49:29 -07001250static inline void release_lbr_buffers(void)
1251{
1252}
1253
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001254static inline int intel_pmu_init(void)
1255{
1256 return 0;
1257}
1258
Peter Zijlstraf764c582019-03-15 09:14:10 +01001259static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001260{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001261 return 0;
1262}
1263
Peter Zijlstraf764c582019-03-15 09:14:10 +01001264static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001265{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001266}
1267
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001268static inline int is_ht_workaround_enabled(void)
1269{
1270 return 0;
1271}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001272#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001273
1274#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1275int zhaoxin_pmu_init(void);
1276#else
1277static inline int zhaoxin_pmu_init(void)
1278{
1279 return 0;
1280}
1281#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/