blob: f1cd1ca1a77b8cdaf02e53db1c2a655a3f4d7c4f [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070052 u64 code;
53 u64 cmask;
54 int weight;
55 int overlap;
56 int flags;
57 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030058};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010059
Peter Zijlstra63b79f62019-04-02 12:45:04 -070060static inline bool constraint_match(struct event_constraint *c, u64 ecode)
61{
62 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
63}
64
Stephane Eranianf20093e2013-01-24 16:10:32 +010065/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020066 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010067 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020068#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
69#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
70#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010071#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
72#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
73#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
74#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
75#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
76#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
77#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
78#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030079#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060080#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030081
82struct amd_nb {
83 int nb_id; /* NorthBridge id */
84 int refcnt; /* reference count */
85 struct perf_event *owners[X86_PMC_IDX_MAX];
86 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
87};
88
Kan Liangfd583ad2017-04-04 15:14:06 -040089#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +030090#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
91#define PEBS_OUTPUT_OFFSET 61
92#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
93#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
94#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -030095
96/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040097 * Flags PEBS can handle without an PMI.
98 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -040099 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700100 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400101 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400102 */
Kan Liang174afc32018-03-12 10:45:37 -0400103#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400104 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400105 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
106 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700107 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100108 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
109 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400110
Kan Liang9d5dcc92019-04-02 12:44:58 -0700111#define PEBS_GP_REGS \
112 ((1ULL << PERF_REG_X86_AX) | \
113 (1ULL << PERF_REG_X86_BX) | \
114 (1ULL << PERF_REG_X86_CX) | \
115 (1ULL << PERF_REG_X86_DX) | \
116 (1ULL << PERF_REG_X86_DI) | \
117 (1ULL << PERF_REG_X86_SI) | \
118 (1ULL << PERF_REG_X86_SP) | \
119 (1ULL << PERF_REG_X86_BP) | \
120 (1ULL << PERF_REG_X86_IP) | \
121 (1ULL << PERF_REG_X86_FLAGS) | \
122 (1ULL << PERF_REG_X86_R8) | \
123 (1ULL << PERF_REG_X86_R9) | \
124 (1ULL << PERF_REG_X86_R10) | \
125 (1ULL << PERF_REG_X86_R11) | \
126 (1ULL << PERF_REG_X86_R12) | \
127 (1ULL << PERF_REG_X86_R13) | \
128 (1ULL << PERF_REG_X86_R14) | \
129 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700130
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300131/*
132 * Per register state.
133 */
134struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100135 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300136 u64 config; /* extra MSR config */
137 u64 reg; /* extra MSR number */
138 atomic_t ref; /* reference count */
139};
140
141/*
142 * Per core/cpu state
143 *
144 * Used to coordinate shared registers between HT threads or
145 * among events on a single PMU.
146 */
147struct intel_shared_regs {
148 struct er_account regs[EXTRA_REG_MAX];
149 int refcnt; /* per-core: #HT threads */
150 unsigned core_id; /* per-core: core id */
151};
152
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100153enum intel_excl_state_type {
154 INTEL_EXCL_UNUSED = 0, /* counter is unused */
155 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
156 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
157};
158
159struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100160 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100161 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100162};
163
164struct intel_excl_cntrs {
165 raw_spinlock_t lock;
166
167 struct intel_excl_states states[2];
168
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200169 union {
170 u16 has_exclusive[2];
171 u32 exclusive_present;
172 };
173
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100174 int refcnt; /* per-core: #HT threads */
175 unsigned core_id; /* per-core: core id */
176};
177
Kan Liang8b077e4a2018-06-05 08:38:46 -0700178struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700179#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300180
Stephane Eranian90413462014-11-17 20:06:54 +0100181enum {
182 X86_PERF_KFREE_SHARED = 0,
183 X86_PERF_KFREE_EXCL = 1,
184 X86_PERF_KFREE_MAX
185};
186
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300187struct cpu_hw_events {
188 /*
189 * Generic x86 PMC bits
190 */
191 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
192 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
193 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
194 int enabled;
195
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100196 int n_events; /* the # of events in the below arrays */
197 int n_added; /* the # last events in the below arrays;
198 they've never been enabled yet */
199 int n_txn; /* the # last events in the below arrays;
200 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300201 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
202 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200203
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300204 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200205 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
206
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200207 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300208
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700209 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200210 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300211
212 /*
213 * Intel DebugStore bits
214 */
215 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100216 void *ds_pebs_vaddr;
217 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300218 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200219 int n_pebs;
220 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300221 int n_pebs_via_pt;
222 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300223
Kan Liangc22497f2019-04-02 12:45:02 -0700224 /* Current super set of events hardware configuration */
225 u64 pebs_data_cfg;
226 u64 active_pebs_data_cfg;
227 int pebs_record_size;
228
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300229 /*
230 * Intel LBR bits
231 */
232 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700233 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300234 struct perf_branch_stack lbr_stack;
235 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Stephane Eranianb36817e2012-02-09 23:20:53 +0100236 struct er_account *lbr_sel;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100237 u64 br_sel;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700238 struct x86_perf_task_context *last_task_ctx;
239 int last_log_id;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300240
241 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200242 * Intel host/guest exclude bits
243 */
244 u64 intel_ctrl_guest_mask;
245 u64 intel_ctrl_host_mask;
246 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
247
248 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200249 * Intel checkpoint mask
250 */
251 u64 intel_cp_status;
252
253 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300254 * manage shared (per-core, per-cpu) registers
255 * used on Intel NHM/WSM/SNB
256 */
257 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100258 /*
259 * manage exclusive counter access between hyperthread
260 */
261 struct event_constraint *constraint_list; /* in enable order */
262 struct intel_excl_cntrs *excl_cntrs;
263 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300264
265 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100266 * SKL TSX_FORCE_ABORT shadow
267 */
268 u64 tfa_shadow;
269
270 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300271 * AMD specific bits
272 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100273 struct amd_nb *amd_nb;
274 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
275 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600276 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300277
Stephane Eranian90413462014-11-17 20:06:54 +0100278 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300279};
280
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700281#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300282 { .idxmsk64 = (n) }, \
283 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700284 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300285 .cmask = (m), \
286 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100287 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100288 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300289}
290
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700291#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
292 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
293
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300294#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100295 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100296
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700297/*
298 * The constraint_match() function only works for 'simple' event codes
299 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
300 */
301#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
302 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
303
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100304#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
305 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
306 0, PERF_X86_EVENT_EXCL)
307
Robert Richterbc1738f2011-11-18 12:35:22 +0100308/*
309 * The overlap flag marks event constraints with overlapping counter
310 * masks. This is the case if the counter mask of such an event is not
311 * a subset of any other counter mask of a constraint with an equal or
312 * higher weight, e.g.:
313 *
314 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
315 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
316 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
317 *
318 * The event scheduler may not select the correct counter in the first
319 * cycle because it needs to know which subsequent events will be
320 * scheduled. It may fail to schedule the events then. So we set the
321 * overlap flag for such constraints to give the scheduler a hint which
322 * events to select for counter rescheduling.
323 *
324 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800325 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100326 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
327 * and its counter masks must be kept at a minimum.
328 */
329#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100330 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300331
332/*
333 * Constraint on the Event code.
334 */
335#define INTEL_EVENT_CONSTRAINT(c, n) \
336 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
337
338/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700339 * Constraint on a range of Event codes
340 */
341#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
342 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
343
344/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300345 * Constraint on the Event code + UMask + fixed-mask
346 *
347 * filter mask to validate fixed counter events.
348 * the following filters disqualify for fixed counters:
349 * - inv
350 * - edge
351 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700352 * - in_tx
353 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300354 * The other filters are supported by fixed counters.
355 * The any-thread option is supported starting with v3.
356 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700357#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300358#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700359 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300360
361/*
362 * Constraint on the Event code + UMask
363 */
364#define INTEL_UEVENT_CONSTRAINT(c, n) \
365 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
366
Andi Kleenb7883a12015-11-16 16:21:07 -0800367/* Constraint on specific umask bit only + event */
368#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
369 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
370
Andi Kleen7550ddf2014-09-24 07:34:46 -0700371/* Like UEVENT_CONSTRAINT, but match flags too */
372#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
373 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
374
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100375#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
376 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
377 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
378
Stephane Eranianf20093e2013-01-24 16:10:32 +0100379#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200380 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100381 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
382
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100383#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200384 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100385 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
386
Andi Kleen86a04462014-08-11 21:27:10 +0200387/* Event constraint, but match on all event flags too. */
388#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700389 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200390
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700391#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700392 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700393
Andi Kleen86a04462014-08-11 21:27:10 +0200394/* Check only flags, but allow all event/umask */
395#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
396 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
397
398/* Check flags and event code, and set the HSW store flag */
399#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
400 __EVENT_CONSTRAINT(code, n, \
401 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700402 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
403
Andi Kleen86a04462014-08-11 21:27:10 +0200404/* Check flags and event code, and set the HSW load flag */
405#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100406 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200407 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
408 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
409
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700410#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
411 __EVENT_CONSTRAINT_RANGE(code, end, n, \
412 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
413 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
414
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100415#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
416 __EVENT_CONSTRAINT(code, n, \
417 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
418 HWEIGHT(n), 0, \
419 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
420
Andi Kleen86a04462014-08-11 21:27:10 +0200421/* Check flags and event code/umask, and set the HSW store flag */
422#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
423 __EVENT_CONSTRAINT(code, n, \
424 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
425 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
426
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100427#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
428 __EVENT_CONSTRAINT(code, n, \
429 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
430 HWEIGHT(n), 0, \
431 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
432
Andi Kleen86a04462014-08-11 21:27:10 +0200433/* Check flags and event code/umask, and set the HSW load flag */
434#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
435 __EVENT_CONSTRAINT(code, n, \
436 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
437 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
438
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100439#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
440 __EVENT_CONSTRAINT(code, n, \
441 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
442 HWEIGHT(n), 0, \
443 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
444
Andi Kleen86a04462014-08-11 21:27:10 +0200445/* Check flags and event code/umask, and set the HSW N/A flag */
446#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
447 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100448 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200449 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
450
451
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200452/*
453 * We define the end marker as having a weight of -1
454 * to enable blacklisting of events using a counter bitmask
455 * of zero and thus a weight of zero.
456 * The end marker has a weight that cannot possibly be
457 * obtained from counting the bits in the bitmask.
458 */
459#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300460
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200461/*
462 * Check for end marker with weight == -1
463 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300464#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200465 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300466
467/*
468 * Extra registers for specific events.
469 *
470 * Some events need large masks and require external MSRs.
471 * Those extra MSRs end up being shared for all events on
472 * a PMU and sometimes between PMU of sibling HT threads.
473 * In either case, the kernel needs to handle conflicting
474 * accesses to those extra, shared, regs. The data structure
475 * to manage those registers is stored in cpu_hw_event.
476 */
477struct extra_reg {
478 unsigned int event;
479 unsigned int msr;
480 u64 config_mask;
481 u64 valid_mask;
482 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700483 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300484};
485
486#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700487 .event = (e), \
488 .msr = (ms), \
489 .config_mask = (m), \
490 .valid_mask = (vm), \
491 .idx = EXTRA_REG_##i, \
492 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300493 }
494
495#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
496 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
497
Stephane Eranianf20093e2013-01-24 16:10:32 +0100498#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
499 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
500 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
501
502#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
503 INTEL_UEVENT_EXTRA_REG(c, \
504 MSR_PEBS_LD_LAT_THRESHOLD, \
505 0xffff, \
506 LDLAT)
507
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300508#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
509
510union perf_capabilities {
511 struct {
512 u64 lbr_format:6;
513 u64 pebs_trap:1;
514 u64 pebs_arch_reg:1;
515 u64 pebs_format:4;
516 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700517 /*
518 * PMU supports separate counter range for writing
519 * values > 32bit.
520 */
521 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700522 u64 pebs_baseline:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300523 u64 pebs_metrics_available:1;
524 u64 pebs_output_pt_available:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300525 };
526 u64 capabilities;
527};
528
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100529struct x86_pmu_quirk {
530 struct x86_pmu_quirk *next;
531 void (*func)(void);
532};
533
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100534union x86_pmu_config {
535 struct {
536 u64 event:8,
537 umask:8,
538 usr:1,
539 os:1,
540 edge:1,
541 pc:1,
542 interrupt:1,
543 __reserved1:1,
544 en:1,
545 inv:1,
546 cmask:8,
547 event2:4,
548 __reserved2:4,
549 go:1,
550 ho:1;
551 } bits;
552 u64 value;
553};
554
555#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
556
Alexander Shishkin48070342015-01-14 14:18:20 +0200557enum {
558 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200559 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200560 x86_lbr_exclusive_pt,
561 x86_lbr_exclusive_max,
562};
563
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300564/*
565 * struct x86_pmu - generic x86 pmu
566 */
567struct x86_pmu {
568 /*
569 * Generic x86 PMC bits
570 */
571 const char *name;
572 int version;
573 int (*handle_irq)(struct pt_regs *);
574 void (*disable_all)(void);
575 void (*enable_all)(int added);
576 void (*enable)(struct perf_event *);
577 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200578 void (*add)(struct perf_event *);
579 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800580 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300581 int (*hw_config)(struct perf_event *event);
582 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
583 unsigned eventsel;
584 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600585 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600586 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300587 u64 (*event_map)(int);
588 int max_events;
589 int num_counters;
590 int num_counters_fixed;
591 int cntval_bits;
592 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200593 union {
594 unsigned long events_maskl;
595 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
596 };
597 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300598 int apic;
599 u64 max_period;
600 struct event_constraint *
601 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100602 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300603 struct perf_event *event);
604
605 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
606 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100607
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100608 void (*start_scheduling)(struct cpu_hw_events *cpuc);
609
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200610 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
611
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100612 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
613
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300614 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100615 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300616 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500617 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300618
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700619 /* PMI handler bits */
620 unsigned int late_ack :1,
621 counter_freezing :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100622 /*
623 * sysfs attrs
624 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100625 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100626 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100627 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100628
Jiri Olsaa4747392012-10-10 14:53:11 +0200629 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200630 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200631
Kan Liang60893272017-05-12 07:51:13 -0700632 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700633
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100634 /*
635 * CPU Hotplug hooks
636 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300637 int (*cpu_prepare)(int cpu);
638 void (*cpu_starting)(int cpu);
639 void (*cpu_dying)(int cpu);
640 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200641
642 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500643 void (*sched_task)(struct perf_event_context *ctx,
644 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300645
646 /*
647 * Intel Arch Perfmon v2+
648 */
649 u64 intel_ctrl;
650 union perf_capabilities intel_cap;
651
652 /*
653 * Intel DebugStore bits
654 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800655 unsigned int bts :1,
656 bts_active :1,
657 pebs :1,
658 pebs_active :1,
659 pebs_broken :1,
660 pebs_prec_dist :1,
661 pebs_no_tlb :1,
Kan Liangcd6b9842019-05-28 15:08:33 -0700662 pebs_no_isolation :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300663 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100664 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700665 int max_pebs_events;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300666 void (*drain_pebs)(struct pt_regs *regs);
667 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200668 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400669 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700670 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300671
672 /*
673 * Intel LBR
674 */
675 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
676 int lbr_nr; /* hardware stack size */
Stephane Eranianb36817e2012-02-09 23:20:53 +0100677 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
678 const int *lbr_sel_map; /* lbr_select mappings */
Andi Kleenb7af41a2013-09-20 07:40:44 -0700679 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800680 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300681
682 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200683 * Intel PT/LBR/BTS are exclusive
684 */
685 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
686
687 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300688 * perf task context (i.e. struct perf_event_context::task_ctx_data)
689 * switch helper to bridge calls from perf/core to perf/x86.
690 * See struct pmu::swap_task_ctx() usage for examples;
691 */
692 void (*swap_task_ctx)(struct perf_event_context *prev,
693 struct perf_event_context *next);
694
695 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100696 * AMD bits
697 */
698 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600699 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100700
701 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300702 * Extra registers for events
703 */
704 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100705 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200706
707 /*
708 * Intel host/guest support (KVM)
709 */
710 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100711
712 /*
713 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
714 */
715 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300716
717 int (*aux_output_match) (struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300718};
719
Yan, Zhenge18bf522014-11-04 21:56:03 -0500720struct x86_perf_task_context {
721 u64 lbr_from[MAX_LBR_ENTRIES];
722 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700723 u64 lbr_info[MAX_LBR_ENTRIES];
Andi Kleenb28ae952015-10-20 11:46:33 -0700724 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700725 int valid_lbrs;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500726 int lbr_callstack_users;
727 int lbr_stack_state;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700728 int log_id;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500729};
730
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100731#define x86_add_quirk(func_) \
732do { \
733 static struct x86_pmu_quirk __quirk __initdata = { \
734 .func = func_, \
735 }; \
736 __quirk.next = x86_pmu.quirks; \
737 x86_pmu.quirks = &__quirk; \
738} while (0)
739
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100740/*
741 * x86_pmu flags
742 */
743#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
744#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100745#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100746#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800747#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100748#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600749#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300750
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100751#define EVENT_VAR(_id) event_attr_##_id
752#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
753
754#define EVENT_ATTR(_name, _id) \
755static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
756 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
757 .id = PERF_COUNT_HW_##_id, \
758 .event_str = NULL, \
759};
760
761#define EVENT_ATTR_STR(_name, v, str) \
762static struct perf_pmu_events_attr event_attr_##v = { \
763 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
764 .id = 0, \
765 .event_str = str, \
766};
767
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700768#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
769static struct perf_pmu_events_ht_attr event_attr_##v = { \
770 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
771 .id = 0, \
772 .event_str_noht = noht, \
773 .event_str_ht = ht, \
774}
775
Stephane Eranianf447e4e2019-04-08 10:32:52 -0700776struct pmu *x86_get_pmu(void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300777extern struct x86_pmu x86_pmu __read_mostly;
778
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500779static inline bool x86_pmu_has_lbr_callstack(void)
780{
781 return x86_pmu.lbr_sel_map &&
782 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
783}
784
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300785DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
786
787int x86_perf_event_set_period(struct perf_event *event);
788
789/*
790 * Generalized hw caching related hw_event table, filled
791 * in on a per model basis. A value of 0 means
792 * 'not supported', -1 means 'hw_event makes no sense on
793 * this CPU', any other value means the raw hw_event
794 * ID.
795 */
796
797#define C(x) PERF_COUNT_HW_CACHE_##x
798
799extern u64 __read_mostly hw_cache_event_ids
800 [PERF_COUNT_HW_CACHE_MAX]
801 [PERF_COUNT_HW_CACHE_OP_MAX]
802 [PERF_COUNT_HW_CACHE_RESULT_MAX];
803extern u64 __read_mostly hw_cache_extra_regs
804 [PERF_COUNT_HW_CACHE_MAX]
805 [PERF_COUNT_HW_CACHE_OP_MAX]
806 [PERF_COUNT_HW_CACHE_RESULT_MAX];
807
808u64 x86_perf_event_update(struct perf_event *event);
809
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300810static inline unsigned int x86_pmu_config_addr(int index)
811{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600812 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
813 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300814}
815
816static inline unsigned int x86_pmu_event_addr(int index)
817{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600818 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
819 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300820}
821
Jacob Shin0fbdad02013-02-06 11:26:28 -0600822static inline int x86_pmu_rdpmc_index(int index)
823{
824 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
825}
826
Alexander Shishkin48070342015-01-14 14:18:20 +0200827int x86_add_exclusive(unsigned int what);
828
829void x86_del_exclusive(unsigned int what);
830
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300831int x86_reserve_hardware(void);
832
833void x86_release_hardware(void);
834
Andi Kleenb00233b2017-08-22 11:52:01 -0700835int x86_pmu_max_precise(void);
836
Alexander Shishkin48070342015-01-14 14:18:20 +0200837void hw_perf_lbr_event_destroy(struct perf_event *event);
838
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300839int x86_setup_perfctr(struct perf_event *event);
840
841int x86_pmu_hw_config(struct perf_event *event);
842
843void x86_pmu_disable_all(void);
844
Kim Phillips57388912019-11-14 12:37:20 -0600845static inline bool is_counter_pair(struct hw_perf_event *hwc)
846{
847 return hwc->flags & PERF_X86_EVENT_PAIR;
848}
849
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300850static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
851 u64 enable_mask)
852{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100853 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
854
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300855 if (hwc->extra_reg.reg)
856 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -0600857
858 /*
859 * Add enabled Merge event on next counter
860 * if large increment event being enabled on this counter
861 */
862 if (is_counter_pair(hwc))
863 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
864
Joerg Roedel1018faa2012-02-29 14:57:32 +0100865 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300866}
867
868void x86_pmu_enable_all(int added);
869
Peter Zijlstrab371b592015-05-21 10:57:13 +0200870int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200871 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300872int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
873
874void x86_pmu_stop(struct perf_event *event, int flags);
875
876static inline void x86_pmu_disable_event(struct perf_event *event)
877{
878 struct hw_perf_event *hwc = &event->hw;
879
880 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -0600881
882 if (is_counter_pair(hwc))
883 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300884}
885
886void x86_pmu_enable_event(struct perf_event *event);
887
888int x86_pmu_handle_irq(struct pt_regs *regs);
889
890extern struct event_constraint emptyconstraint;
891
892extern struct event_constraint unconstrained;
893
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100894static inline bool kernel_ip(unsigned long ip)
895{
896#ifdef CONFIG_X86_32
897 return ip > PAGE_OFFSET;
898#else
899 return (long)ip < 0;
900#endif
901}
902
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200903/*
904 * Not all PMUs provide the right context information to place the reported IP
905 * into full context. Specifically segment registers are typically not
906 * supplied.
907 *
908 * Assuming the address is a linear address (it is for IBS), we fake the CS and
909 * vm86 mode using the known zero-based code segment and 'fix up' the registers
910 * to reflect this.
911 *
912 * Intel PEBS/LBR appear to typically provide the effective address, nothing
913 * much we can do about that but pray and treat it like a linear address.
914 */
915static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
916{
917 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
918 if (regs->flags & X86_VM_MASK)
919 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
920 regs->ip = ip;
921}
922
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200923ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200924ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200925
Huang Ruia49ac9f2016-03-25 11:18:25 +0800926ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
927 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700928ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
929 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800930
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300931#ifdef CONFIG_CPU_SUP_AMD
932
933int amd_pmu_init(void);
934
935#else /* CONFIG_CPU_SUP_AMD */
936
937static inline int amd_pmu_init(void)
938{
939 return 0;
940}
941
942#endif /* CONFIG_CPU_SUP_AMD */
943
Alexander Shishkin42880f72019-08-06 11:46:01 +0300944static inline int is_pebs_pt(struct perf_event *event)
945{
946 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
947}
948
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300949#ifdef CONFIG_CPU_SUP_INTEL
950
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100951static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +0200952{
Jiri Olsa67266c12018-11-21 11:16:11 +0100953 struct hw_perf_event *hwc = &event->hw;
954 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +0200955
Jiri Olsa67266c12018-11-21 11:16:11 +0100956 if (event->attr.freq)
957 return false;
958
959 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
960 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
961
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100962 return hw_event == bts_event && period == 1;
963}
964
965static inline bool intel_pmu_has_bts(struct perf_event *event)
966{
967 struct hw_perf_event *hwc = &event->hw;
968
969 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +0200970}
971
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300972int intel_pmu_save_and_restart(struct perf_event *event);
973
974struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +0100975x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
976 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300977
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +0100978extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
979extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300980
981int intel_pmu_init(void);
982
983void init_debug_store_on_cpu(int cpu);
984
985void fini_debug_store_on_cpu(int cpu);
986
987void release_ds_buffers(void);
988
989void reserve_ds_buffers(void);
990
991extern struct event_constraint bts_constraint;
992
993void intel_pmu_enable_bts(u64 config);
994
995void intel_pmu_disable_bts(void);
996
997int intel_pmu_drain_bts_buffer(void);
998
999extern struct event_constraint intel_core2_pebs_event_constraints[];
1000
1001extern struct event_constraint intel_atom_pebs_event_constraints[];
1002
Yan, Zheng1fa64182013-07-18 17:02:24 +08001003extern struct event_constraint intel_slm_pebs_event_constraints[];
1004
Kan Liang8b92c3a2016-04-15 00:42:47 -07001005extern struct event_constraint intel_glm_pebs_event_constraints[];
1006
Kan Liangdd0b06b2017-07-12 09:44:23 -04001007extern struct event_constraint intel_glp_pebs_event_constraints[];
1008
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001009extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1010
1011extern struct event_constraint intel_westmere_pebs_event_constraints[];
1012
1013extern struct event_constraint intel_snb_pebs_event_constraints[];
1014
Stephane Eranian20a36e32012-09-11 01:07:01 +02001015extern struct event_constraint intel_ivb_pebs_event_constraints[];
1016
Andi Kleen30443182013-06-17 17:36:49 -07001017extern struct event_constraint intel_hsw_pebs_event_constraints[];
1018
Stephane Eranianb3e62462016-03-03 20:50:42 +01001019extern struct event_constraint intel_bdw_pebs_event_constraints[];
1020
Andi Kleen9a92e162015-05-10 12:22:44 -07001021extern struct event_constraint intel_skl_pebs_event_constraints[];
1022
Kan Liang60176082019-04-02 12:45:05 -07001023extern struct event_constraint intel_icl_pebs_event_constraints[];
1024
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001025struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1026
Peter Zijlstra68f70822016-07-06 18:02:43 +02001027void intel_pmu_pebs_add(struct perf_event *event);
1028
1029void intel_pmu_pebs_del(struct perf_event *event);
1030
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001031void intel_pmu_pebs_enable(struct perf_event *event);
1032
1033void intel_pmu_pebs_disable(struct perf_event *event);
1034
1035void intel_pmu_pebs_enable_all(void);
1036
1037void intel_pmu_pebs_disable_all(void);
1038
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001039void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1040
Kan Liang5bee2cc2018-02-12 14:20:33 -08001041void intel_pmu_auto_reload_read(struct perf_event *event);
1042
Kan Liangc22497f2019-04-02 12:45:02 -07001043void intel_pmu_store_pebs_lbrs(struct pebs_lbr *lbr);
1044
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001045void intel_ds_init(void);
1046
Alexey Budankov421ca862019-10-23 10:12:54 +03001047void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1048 struct perf_event_context *next);
1049
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001050void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1051
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001052u64 lbr_from_signext_quirk_wr(u64 val);
1053
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001054void intel_pmu_lbr_reset(void);
1055
Peter Zijlstra68f70822016-07-06 18:02:43 +02001056void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001057
Peter Zijlstra68f70822016-07-06 18:02:43 +02001058void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001059
Andi Kleen1a78d932015-03-20 10:11:23 -07001060void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001061
1062void intel_pmu_lbr_disable_all(void);
1063
1064void intel_pmu_lbr_read(void);
1065
1066void intel_pmu_lbr_init_core(void);
1067
1068void intel_pmu_lbr_init_nhm(void);
1069
1070void intel_pmu_lbr_init_atom(void);
1071
Kan Liangf21d5ad2016-04-15 00:53:45 -07001072void intel_pmu_lbr_init_slm(void);
1073
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001074void intel_pmu_lbr_init_snb(void);
1075
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001076void intel_pmu_lbr_init_hsw(void);
1077
Andi Kleen9a92e162015-05-10 12:22:44 -07001078void intel_pmu_lbr_init_skl(void);
1079
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001080void intel_pmu_lbr_init_knl(void);
1081
Andi Kleene17dc652016-03-01 14:25:24 -08001082void intel_pmu_pebs_data_source_nhm(void);
1083
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001084void intel_pmu_pebs_data_source_skl(bool pmem);
1085
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001086int intel_pmu_setup_lbr_filter(struct perf_event *event);
1087
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001088void intel_pt_interrupt(void);
1089
Alexander Shishkin80623822015-01-30 12:40:35 +02001090int intel_bts_interrupt(void);
1091
1092void intel_bts_enable_local(void);
1093
1094void intel_bts_disable_local(void);
1095
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001096int p4_pmu_init(void);
1097
1098int p6_pmu_init(void);
1099
Vince Weavere717bf42012-09-26 14:12:52 -04001100int knc_pmu_init(void);
1101
Stephane Eranianb37609c2014-11-17 20:07:04 +01001102static inline int is_ht_workaround_enabled(void)
1103{
1104 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1105}
Andi Kleen47732d82015-06-29 14:22:13 -07001106
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001107#else /* CONFIG_CPU_SUP_INTEL */
1108
1109static inline void reserve_ds_buffers(void)
1110{
1111}
1112
1113static inline void release_ds_buffers(void)
1114{
1115}
1116
1117static inline int intel_pmu_init(void)
1118{
1119 return 0;
1120}
1121
Peter Zijlstraf764c582019-03-15 09:14:10 +01001122static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001123{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001124 return 0;
1125}
1126
Peter Zijlstraf764c582019-03-15 09:14:10 +01001127static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001128{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001129}
1130
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001131static inline int is_ht_workaround_enabled(void)
1132{
1133 return 0;
1134}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001135#endif /* CONFIG_CPU_SUP_INTEL */