blob: ee2b9b9fc2a50e3e63c93bf8f4bd7d13acbf9c60 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070052 u64 code;
53 u64 cmask;
54 int weight;
55 int overlap;
56 int flags;
57 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030058};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010059
Peter Zijlstra63b79f62019-04-02 12:45:04 -070060static inline bool constraint_match(struct event_constraint *c, u64 ecode)
61{
62 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
63}
64
Stephane Eranianf20093e2013-01-24 16:10:32 +010065/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020066 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010067 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020068#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
69#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
70#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010071#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
72#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
73#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
74#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
75#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
76#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
77#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
78#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030079#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060080#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080081#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kan Liang7b2c05a2020-07-23 10:11:11 -070082#define PERF_X86_EVENT_TOPDOWN 0x4000 /* Count Topdown slots/metrics events */
83
84static inline bool is_topdown_count(struct perf_event *event)
85{
86 return event->hw.flags & PERF_X86_EVENT_TOPDOWN;
87}
88
89static inline bool is_metric_event(struct perf_event *event)
90{
91 u64 config = event->attr.config;
92
93 return ((config & ARCH_PERFMON_EVENTSEL_EVENT) == 0) &&
94 ((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING) &&
95 ((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX);
96}
97
98static inline bool is_slots_event(struct perf_event *event)
99{
100 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS;
101}
102
103static inline bool is_topdown_event(struct perf_event *event)
104{
105 return is_metric_event(event) || is_slots_event(event);
106}
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300107
108struct amd_nb {
109 int nb_id; /* NorthBridge id */
110 int refcnt; /* reference count */
111 struct perf_event *owners[X86_PMC_IDX_MAX];
112 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
113};
114
Kan Liangfd583ad2017-04-04 15:14:06 -0400115#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +0300116#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
117#define PEBS_OUTPUT_OFFSET 61
118#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
119#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
120#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300121
122/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400123 * Flags PEBS can handle without an PMI.
124 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400125 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700126 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400127 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400128 */
Kan Liang174afc32018-03-12 10:45:37 -0400129#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400130 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400131 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
132 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700133 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100134 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
135 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400136
Kan Liang9d5dcc92019-04-02 12:44:58 -0700137#define PEBS_GP_REGS \
138 ((1ULL << PERF_REG_X86_AX) | \
139 (1ULL << PERF_REG_X86_BX) | \
140 (1ULL << PERF_REG_X86_CX) | \
141 (1ULL << PERF_REG_X86_DX) | \
142 (1ULL << PERF_REG_X86_DI) | \
143 (1ULL << PERF_REG_X86_SI) | \
144 (1ULL << PERF_REG_X86_SP) | \
145 (1ULL << PERF_REG_X86_BP) | \
146 (1ULL << PERF_REG_X86_IP) | \
147 (1ULL << PERF_REG_X86_FLAGS) | \
148 (1ULL << PERF_REG_X86_R8) | \
149 (1ULL << PERF_REG_X86_R9) | \
150 (1ULL << PERF_REG_X86_R10) | \
151 (1ULL << PERF_REG_X86_R11) | \
152 (1ULL << PERF_REG_X86_R12) | \
153 (1ULL << PERF_REG_X86_R13) | \
154 (1ULL << PERF_REG_X86_R14) | \
155 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700156
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300157/*
158 * Per register state.
159 */
160struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100161 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300162 u64 config; /* extra MSR config */
163 u64 reg; /* extra MSR number */
164 atomic_t ref; /* reference count */
165};
166
167/*
168 * Per core/cpu state
169 *
170 * Used to coordinate shared registers between HT threads or
171 * among events on a single PMU.
172 */
173struct intel_shared_regs {
174 struct er_account regs[EXTRA_REG_MAX];
175 int refcnt; /* per-core: #HT threads */
176 unsigned core_id; /* per-core: core id */
177};
178
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100179enum intel_excl_state_type {
180 INTEL_EXCL_UNUSED = 0, /* counter is unused */
181 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
182 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
183};
184
185struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100186 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100187 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100188};
189
190struct intel_excl_cntrs {
191 raw_spinlock_t lock;
192
193 struct intel_excl_states states[2];
194
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200195 union {
196 u16 has_exclusive[2];
197 u32 exclusive_present;
198 };
199
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100200 int refcnt; /* per-core: #HT threads */
201 unsigned core_id; /* per-core: core id */
202};
203
Kan Liang8b077e4a2018-06-05 08:38:46 -0700204struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700205#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300206
Stephane Eranian90413462014-11-17 20:06:54 +0100207enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700208 LBR_FORMAT_32 = 0x00,
209 LBR_FORMAT_LIP = 0x01,
210 LBR_FORMAT_EIP = 0x02,
211 LBR_FORMAT_EIP_FLAGS = 0x03,
212 LBR_FORMAT_EIP_FLAGS2 = 0x04,
213 LBR_FORMAT_INFO = 0x05,
214 LBR_FORMAT_TIME = 0x06,
215 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
216};
217
218enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100219 X86_PERF_KFREE_SHARED = 0,
220 X86_PERF_KFREE_EXCL = 1,
221 X86_PERF_KFREE_MAX
222};
223
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300224struct cpu_hw_events {
225 /*
226 * Generic x86 PMC bits
227 */
228 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
229 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
230 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
231 int enabled;
232
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100233 int n_events; /* the # of events in the below arrays */
234 int n_added; /* the # last events in the below arrays;
235 they've never been enabled yet */
236 int n_txn; /* the # last events in the below arrays;
237 added in the current transaction */
Peter Zijlstra871a93b2020-10-05 10:09:06 +0200238 int n_txn_pair;
Peter Zijlstra3dbde692020-10-05 10:10:24 +0200239 int n_txn_metric;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300240 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
241 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200242
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300243 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200244 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
245
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200246 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300247
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700248 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200249 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300250
251 /*
252 * Intel DebugStore bits
253 */
254 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100255 void *ds_pebs_vaddr;
256 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300257 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200258 int n_pebs;
259 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300260 int n_pebs_via_pt;
261 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300262
Kan Liangc22497f2019-04-02 12:45:02 -0700263 /* Current super set of events hardware configuration */
264 u64 pebs_data_cfg;
265 u64 active_pebs_data_cfg;
266 int pebs_record_size;
267
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300268 /*
269 * Intel LBR bits
270 */
271 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700272 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300273 struct perf_branch_stack lbr_stack;
274 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700275 union {
276 struct er_account *lbr_sel;
277 struct er_account *lbr_ctl;
278 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100279 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700280 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700281 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800282 int lbr_select;
Kan Liangc085fb82020-07-03 05:49:29 -0700283 void *lbr_xsave;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300284
285 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200286 * Intel host/guest exclude bits
287 */
288 u64 intel_ctrl_guest_mask;
289 u64 intel_ctrl_host_mask;
290 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
291
292 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200293 * Intel checkpoint mask
294 */
295 u64 intel_cp_status;
296
297 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300298 * manage shared (per-core, per-cpu) registers
299 * used on Intel NHM/WSM/SNB
300 */
301 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100302 /*
303 * manage exclusive counter access between hyperthread
304 */
305 struct event_constraint *constraint_list; /* in enable order */
306 struct intel_excl_cntrs *excl_cntrs;
307 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300308
309 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100310 * SKL TSX_FORCE_ABORT shadow
311 */
312 u64 tfa_shadow;
313
314 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700315 * Perf Metrics
316 */
317 /* number of accepted metrics events */
318 int n_metric;
319
320 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300321 * AMD specific bits
322 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100323 struct amd_nb *amd_nb;
324 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
325 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600326 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300327
Stephane Eranian90413462014-11-17 20:06:54 +0100328 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300329};
330
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700331#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300332 { .idxmsk64 = (n) }, \
333 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700334 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300335 .cmask = (m), \
336 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100337 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100338 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300339}
340
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700341#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
342 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
343
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300344#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100345 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100346
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700347/*
348 * The constraint_match() function only works for 'simple' event codes
349 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
350 */
351#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
352 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
353
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100354#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
355 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
356 0, PERF_X86_EVENT_EXCL)
357
Robert Richterbc1738f2011-11-18 12:35:22 +0100358/*
359 * The overlap flag marks event constraints with overlapping counter
360 * masks. This is the case if the counter mask of such an event is not
361 * a subset of any other counter mask of a constraint with an equal or
362 * higher weight, e.g.:
363 *
364 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
365 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
366 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
367 *
368 * The event scheduler may not select the correct counter in the first
369 * cycle because it needs to know which subsequent events will be
370 * scheduled. It may fail to schedule the events then. So we set the
371 * overlap flag for such constraints to give the scheduler a hint which
372 * events to select for counter rescheduling.
373 *
374 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800375 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100376 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
377 * and its counter masks must be kept at a minimum.
378 */
379#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100380 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300381
382/*
383 * Constraint on the Event code.
384 */
385#define INTEL_EVENT_CONSTRAINT(c, n) \
386 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
387
388/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700389 * Constraint on a range of Event codes
390 */
391#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
392 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
393
394/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300395 * Constraint on the Event code + UMask + fixed-mask
396 *
397 * filter mask to validate fixed counter events.
398 * the following filters disqualify for fixed counters:
399 * - inv
400 * - edge
401 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700402 * - in_tx
403 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300404 * The other filters are supported by fixed counters.
405 * The any-thread option is supported starting with v3.
406 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700407#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300408#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700409 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300410
411/*
Kan Liang59a854e2020-07-23 10:11:13 -0700412 * The special metric counters do not actually exist. They are calculated from
413 * the combination of the FxCtr3 + MSR_PERF_METRICS.
414 *
415 * The special metric counters are mapped to a dummy offset for the scheduler.
416 * The sharing between multiple users of the same metric without multiplexing
417 * is not allowed, even though the hardware supports that in principle.
418 */
419
420#define METRIC_EVENT_CONSTRAINT(c, n) \
421 EVENT_CONSTRAINT(c, (1ULL << (INTEL_PMC_IDX_METRIC_BASE + n)), \
422 INTEL_ARCH_EVENT_MASK)
423
424/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300425 * Constraint on the Event code + UMask
426 */
427#define INTEL_UEVENT_CONSTRAINT(c, n) \
428 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
429
Andi Kleenb7883a12015-11-16 16:21:07 -0800430/* Constraint on specific umask bit only + event */
431#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
432 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
433
Andi Kleen7550ddf2014-09-24 07:34:46 -0700434/* Like UEVENT_CONSTRAINT, but match flags too */
435#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
436 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
437
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100438#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
439 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
440 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
441
Stephane Eranianf20093e2013-01-24 16:10:32 +0100442#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200443 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100444 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
445
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100446#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200447 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100448 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
449
Andi Kleen86a04462014-08-11 21:27:10 +0200450/* Event constraint, but match on all event flags too. */
451#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700452 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200453
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700454#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700455 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700456
Andi Kleen86a04462014-08-11 21:27:10 +0200457/* Check only flags, but allow all event/umask */
458#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
459 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
460
461/* Check flags and event code, and set the HSW store flag */
462#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
463 __EVENT_CONSTRAINT(code, n, \
464 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700465 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
466
Andi Kleen86a04462014-08-11 21:27:10 +0200467/* Check flags and event code, and set the HSW load flag */
468#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100469 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200470 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
471 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
472
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700473#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
474 __EVENT_CONSTRAINT_RANGE(code, end, n, \
475 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
476 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
477
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100478#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
479 __EVENT_CONSTRAINT(code, n, \
480 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
481 HWEIGHT(n), 0, \
482 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
483
Andi Kleen86a04462014-08-11 21:27:10 +0200484/* Check flags and event code/umask, and set the HSW store flag */
485#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
486 __EVENT_CONSTRAINT(code, n, \
487 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
488 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
489
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100490#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
491 __EVENT_CONSTRAINT(code, n, \
492 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
493 HWEIGHT(n), 0, \
494 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
495
Andi Kleen86a04462014-08-11 21:27:10 +0200496/* Check flags and event code/umask, and set the HSW load flag */
497#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
498 __EVENT_CONSTRAINT(code, n, \
499 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
500 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
501
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100502#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
503 __EVENT_CONSTRAINT(code, n, \
504 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
505 HWEIGHT(n), 0, \
506 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
507
Andi Kleen86a04462014-08-11 21:27:10 +0200508/* Check flags and event code/umask, and set the HSW N/A flag */
509#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
510 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100511 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200512 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
513
514
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200515/*
516 * We define the end marker as having a weight of -1
517 * to enable blacklisting of events using a counter bitmask
518 * of zero and thus a weight of zero.
519 * The end marker has a weight that cannot possibly be
520 * obtained from counting the bits in the bitmask.
521 */
522#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300523
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200524/*
525 * Check for end marker with weight == -1
526 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300527#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200528 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300529
530/*
531 * Extra registers for specific events.
532 *
533 * Some events need large masks and require external MSRs.
534 * Those extra MSRs end up being shared for all events on
535 * a PMU and sometimes between PMU of sibling HT threads.
536 * In either case, the kernel needs to handle conflicting
537 * accesses to those extra, shared, regs. The data structure
538 * to manage those registers is stored in cpu_hw_event.
539 */
540struct extra_reg {
541 unsigned int event;
542 unsigned int msr;
543 u64 config_mask;
544 u64 valid_mask;
545 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700546 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300547};
548
549#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700550 .event = (e), \
551 .msr = (ms), \
552 .config_mask = (m), \
553 .valid_mask = (vm), \
554 .idx = EXTRA_REG_##i, \
555 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300556 }
557
558#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
559 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
560
Stephane Eranianf20093e2013-01-24 16:10:32 +0100561#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
562 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
563 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
564
565#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
566 INTEL_UEVENT_EXTRA_REG(c, \
567 MSR_PEBS_LD_LAT_THRESHOLD, \
568 0xffff, \
569 LDLAT)
570
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300571#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
572
573union perf_capabilities {
574 struct {
575 u64 lbr_format:6;
576 u64 pebs_trap:1;
577 u64 pebs_arch_reg:1;
578 u64 pebs_format:4;
579 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700580 /*
581 * PMU supports separate counter range for writing
582 * values > 32bit.
583 */
584 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700585 u64 pebs_baseline:1;
Kan Liangbbdbde22020-07-23 10:11:08 -0700586 u64 perf_metrics:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300587 u64 pebs_output_pt_available:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300588 };
589 u64 capabilities;
590};
591
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100592struct x86_pmu_quirk {
593 struct x86_pmu_quirk *next;
594 void (*func)(void);
595};
596
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100597union x86_pmu_config {
598 struct {
599 u64 event:8,
600 umask:8,
601 usr:1,
602 os:1,
603 edge:1,
604 pc:1,
605 interrupt:1,
606 __reserved1:1,
607 en:1,
608 inv:1,
609 cmask:8,
610 event2:4,
611 __reserved2:4,
612 go:1,
613 ho:1;
614 } bits;
615 u64 value;
616};
617
618#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
619
Alexander Shishkin48070342015-01-14 14:18:20 +0200620enum {
621 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200622 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200623 x86_lbr_exclusive_pt,
624 x86_lbr_exclusive_max,
625};
626
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300627/*
628 * struct x86_pmu - generic x86 pmu
629 */
630struct x86_pmu {
631 /*
632 * Generic x86 PMC bits
633 */
634 const char *name;
635 int version;
636 int (*handle_irq)(struct pt_regs *);
637 void (*disable_all)(void);
638 void (*enable_all)(int added);
639 void (*enable)(struct perf_event *);
640 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200641 void (*add)(struct perf_event *);
642 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800643 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300644 int (*hw_config)(struct perf_event *event);
645 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
646 unsigned eventsel;
647 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600648 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600649 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300650 u64 (*event_map)(int);
651 int max_events;
652 int num_counters;
653 int num_counters_fixed;
654 int cntval_bits;
655 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200656 union {
657 unsigned long events_maskl;
658 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
659 };
660 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300661 int apic;
662 u64 max_period;
663 struct event_constraint *
664 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100665 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300666 struct perf_event *event);
667
668 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
669 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100670
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100671 void (*start_scheduling)(struct cpu_hw_events *cpuc);
672
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200673 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
674
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100675 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
676
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300677 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100678 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300679 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500680 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300681
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700682 /* PMI handler bits */
683 unsigned int late_ack :1,
CodyYao-oc3a4ac122020-04-13 11:14:29 +0800684 enabled_ack :1,
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700685 counter_freezing :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100686 /*
687 * sysfs attrs
688 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100689 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100690 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100691 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100692
Jiri Olsaa4747392012-10-10 14:53:11 +0200693 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200694 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200695
Kan Liang60893272017-05-12 07:51:13 -0700696 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700697
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100698 /*
699 * CPU Hotplug hooks
700 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300701 int (*cpu_prepare)(int cpu);
702 void (*cpu_starting)(int cpu);
703 void (*cpu_dying)(int cpu);
704 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200705
706 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500707 void (*sched_task)(struct perf_event_context *ctx,
708 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300709
710 /*
711 * Intel Arch Perfmon v2+
712 */
713 u64 intel_ctrl;
714 union perf_capabilities intel_cap;
715
716 /*
717 * Intel DebugStore bits
718 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800719 unsigned int bts :1,
720 bts_active :1,
721 pebs :1,
722 pebs_active :1,
723 pebs_broken :1,
724 pebs_prec_dist :1,
725 pebs_no_tlb :1,
Kan Liangcd6b9842019-05-28 15:08:33 -0700726 pebs_no_isolation :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300727 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100728 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700729 int max_pebs_events;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300730 void (*drain_pebs)(struct pt_regs *regs);
731 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200732 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400733 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700734 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300735
736 /*
737 * Intel LBR
738 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800739 unsigned int lbr_tos, lbr_from, lbr_to,
Kan Liangfda1f992020-07-03 05:49:18 -0700740 lbr_info, lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700741 union {
742 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
743 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
744 };
745 union {
746 const int *lbr_sel_map; /* lbr_select mappings */
747 int *lbr_ctl_map; /* LBR_CTL mappings */
748 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700749 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800750 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300751
Kan Liangaf6cf122020-07-03 05:49:14 -0700752 /*
753 * Intel Architectural LBR CPUID Enumeration
754 */
755 unsigned int lbr_depth_mask:8;
756 unsigned int lbr_deep_c_reset:1;
757 unsigned int lbr_lip:1;
758 unsigned int lbr_cpl:1;
759 unsigned int lbr_filter:1;
760 unsigned int lbr_call_stack:1;
761 unsigned int lbr_mispred:1;
762 unsigned int lbr_timed_lbr:1;
763 unsigned int lbr_br_type:1;
764
Kan Liang9f354a72020-07-03 05:49:08 -0700765 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700766 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700767 void (*lbr_save)(void *ctx);
768 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700769
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300770 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200771 * Intel PT/LBR/BTS are exclusive
772 */
773 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
774
775 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700776 * Intel perf metrics
777 */
778 u64 (*update_topdown_event)(struct perf_event *event);
779 int (*set_topdown_event_period)(struct perf_event *event);
780
781 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300782 * perf task context (i.e. struct perf_event_context::task_ctx_data)
783 * switch helper to bridge calls from perf/core to perf/x86.
784 * See struct pmu::swap_task_ctx() usage for examples;
785 */
786 void (*swap_task_ctx)(struct perf_event_context *prev,
787 struct perf_event_context *next);
788
789 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100790 * AMD bits
791 */
792 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600793 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100794
795 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300796 * Extra registers for events
797 */
798 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100799 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200800
801 /*
802 * Intel host/guest support (KVM)
803 */
804 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100805
806 /*
807 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
808 */
809 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300810
811 int (*aux_output_match) (struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300812};
813
Kan Liang530bfff2020-07-03 05:49:11 -0700814struct x86_perf_task_context_opt {
815 int lbr_callstack_users;
816 int lbr_stack_state;
817 int log_id;
818};
819
Yan, Zhenge18bf522014-11-04 21:56:03 -0500820struct x86_perf_task_context {
Like Xue1ad1ac2020-06-13 16:09:50 +0800821 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700822 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700823 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700824 struct x86_perf_task_context_opt opt;
Kan Liang56249862020-07-03 05:49:16 -0700825 struct lbr_entry lbr[MAX_LBR_ENTRIES];
Yan, Zhenge18bf522014-11-04 21:56:03 -0500826};
827
Kan Liang47125db2020-07-03 05:49:20 -0700828struct x86_perf_task_context_arch_lbr {
829 struct x86_perf_task_context_opt opt;
830 struct lbr_entry entries[];
831};
832
Kan Liangce711ea2020-07-03 05:49:28 -0700833/*
834 * Add padding to guarantee the 64-byte alignment of the state buffer.
835 *
836 * The structure is dynamically allocated. The size of the LBR state may vary
837 * based on the number of LBR registers.
838 *
839 * Do not put anything after the LBR state.
840 */
841struct x86_perf_task_context_arch_lbr_xsave {
842 struct x86_perf_task_context_opt opt;
843
844 union {
845 struct xregs_state xsave;
846 struct {
847 struct fxregs_state i387;
848 struct xstate_header header;
849 struct arch_lbr_state lbr;
850 } __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
851 };
852};
853
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100854#define x86_add_quirk(func_) \
855do { \
856 static struct x86_pmu_quirk __quirk __initdata = { \
857 .func = func_, \
858 }; \
859 __quirk.next = x86_pmu.quirks; \
860 x86_pmu.quirks = &__quirk; \
861} while (0)
862
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100863/*
864 * x86_pmu flags
865 */
866#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
867#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100868#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100869#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800870#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100871#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600872#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300873
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100874#define EVENT_VAR(_id) event_attr_##_id
875#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
876
877#define EVENT_ATTR(_name, _id) \
878static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
879 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
880 .id = PERF_COUNT_HW_##_id, \
881 .event_str = NULL, \
882};
883
884#define EVENT_ATTR_STR(_name, v, str) \
885static struct perf_pmu_events_attr event_attr_##v = { \
886 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
887 .id = 0, \
888 .event_str = str, \
889};
890
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700891#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
892static struct perf_pmu_events_ht_attr event_attr_##v = { \
893 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
894 .id = 0, \
895 .event_str_noht = noht, \
896 .event_str_ht = ht, \
897}
898
Stephane Eranianf447e4e2019-04-08 10:32:52 -0700899struct pmu *x86_get_pmu(void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300900extern struct x86_pmu x86_pmu __read_mostly;
901
Kan Liangf42be862020-07-03 05:49:12 -0700902static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
903{
Kan Liang47125db2020-07-03 05:49:20 -0700904 if (static_cpu_has(X86_FEATURE_ARCH_LBR))
905 return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
906
Kan Liangf42be862020-07-03 05:49:12 -0700907 return &((struct x86_perf_task_context *)ctx)->opt;
908}
909
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500910static inline bool x86_pmu_has_lbr_callstack(void)
911{
912 return x86_pmu.lbr_sel_map &&
913 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
914}
915
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300916DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
917
918int x86_perf_event_set_period(struct perf_event *event);
919
920/*
921 * Generalized hw caching related hw_event table, filled
922 * in on a per model basis. A value of 0 means
923 * 'not supported', -1 means 'hw_event makes no sense on
924 * this CPU', any other value means the raw hw_event
925 * ID.
926 */
927
928#define C(x) PERF_COUNT_HW_CACHE_##x
929
930extern u64 __read_mostly hw_cache_event_ids
931 [PERF_COUNT_HW_CACHE_MAX]
932 [PERF_COUNT_HW_CACHE_OP_MAX]
933 [PERF_COUNT_HW_CACHE_RESULT_MAX];
934extern u64 __read_mostly hw_cache_extra_regs
935 [PERF_COUNT_HW_CACHE_MAX]
936 [PERF_COUNT_HW_CACHE_OP_MAX]
937 [PERF_COUNT_HW_CACHE_RESULT_MAX];
938
939u64 x86_perf_event_update(struct perf_event *event);
940
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300941static inline unsigned int x86_pmu_config_addr(int index)
942{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600943 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
944 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300945}
946
947static inline unsigned int x86_pmu_event_addr(int index)
948{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600949 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
950 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300951}
952
Jacob Shin0fbdad02013-02-06 11:26:28 -0600953static inline int x86_pmu_rdpmc_index(int index)
954{
955 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
956}
957
Alexander Shishkin48070342015-01-14 14:18:20 +0200958int x86_add_exclusive(unsigned int what);
959
960void x86_del_exclusive(unsigned int what);
961
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300962int x86_reserve_hardware(void);
963
964void x86_release_hardware(void);
965
Andi Kleenb00233b2017-08-22 11:52:01 -0700966int x86_pmu_max_precise(void);
967
Alexander Shishkin48070342015-01-14 14:18:20 +0200968void hw_perf_lbr_event_destroy(struct perf_event *event);
969
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300970int x86_setup_perfctr(struct perf_event *event);
971
972int x86_pmu_hw_config(struct perf_event *event);
973
974void x86_pmu_disable_all(void);
975
Kim Phillips57388912019-11-14 12:37:20 -0600976static inline bool is_counter_pair(struct hw_perf_event *hwc)
977{
978 return hwc->flags & PERF_X86_EVENT_PAIR;
979}
980
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300981static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
982 u64 enable_mask)
983{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100984 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
985
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300986 if (hwc->extra_reg.reg)
987 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -0600988
989 /*
990 * Add enabled Merge event on next counter
991 * if large increment event being enabled on this counter
992 */
993 if (is_counter_pair(hwc))
994 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
995
Joerg Roedel1018faa2012-02-29 14:57:32 +0100996 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300997}
998
999void x86_pmu_enable_all(int added);
1000
Peter Zijlstrab371b592015-05-21 10:57:13 +02001001int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001002 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001003int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
1004
1005void x86_pmu_stop(struct perf_event *event, int flags);
1006
1007static inline void x86_pmu_disable_event(struct perf_event *event)
1008{
1009 struct hw_perf_event *hwc = &event->hw;
1010
1011 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -06001012
1013 if (is_counter_pair(hwc))
1014 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001015}
1016
1017void x86_pmu_enable_event(struct perf_event *event);
1018
1019int x86_pmu_handle_irq(struct pt_regs *regs);
1020
1021extern struct event_constraint emptyconstraint;
1022
1023extern struct event_constraint unconstrained;
1024
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001025static inline bool kernel_ip(unsigned long ip)
1026{
1027#ifdef CONFIG_X86_32
1028 return ip > PAGE_OFFSET;
1029#else
1030 return (long)ip < 0;
1031#endif
1032}
1033
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001034/*
1035 * Not all PMUs provide the right context information to place the reported IP
1036 * into full context. Specifically segment registers are typically not
1037 * supplied.
1038 *
1039 * Assuming the address is a linear address (it is for IBS), we fake the CS and
1040 * vm86 mode using the known zero-based code segment and 'fix up' the registers
1041 * to reflect this.
1042 *
1043 * Intel PEBS/LBR appear to typically provide the effective address, nothing
1044 * much we can do about that but pray and treat it like a linear address.
1045 */
1046static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
1047{
1048 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
1049 if (regs->flags & X86_VM_MASK)
1050 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
1051 regs->ip = ip;
1052}
1053
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001054ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +02001055ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +02001056
Huang Ruia49ac9f2016-03-25 11:18:25 +08001057ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1058 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001059ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1060 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +08001061
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001062#ifdef CONFIG_CPU_SUP_AMD
1063
1064int amd_pmu_init(void);
1065
1066#else /* CONFIG_CPU_SUP_AMD */
1067
1068static inline int amd_pmu_init(void)
1069{
1070 return 0;
1071}
1072
1073#endif /* CONFIG_CPU_SUP_AMD */
1074
Alexander Shishkin42880f72019-08-06 11:46:01 +03001075static inline int is_pebs_pt(struct perf_event *event)
1076{
1077 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
1078}
1079
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001080#ifdef CONFIG_CPU_SUP_INTEL
1081
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001082static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001083{
Jiri Olsa67266c12018-11-21 11:16:11 +01001084 struct hw_perf_event *hwc = &event->hw;
1085 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001086
Jiri Olsa67266c12018-11-21 11:16:11 +01001087 if (event->attr.freq)
1088 return false;
1089
1090 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1091 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1092
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001093 return hw_event == bts_event && period == 1;
1094}
1095
1096static inline bool intel_pmu_has_bts(struct perf_event *event)
1097{
1098 struct hw_perf_event *hwc = &event->hw;
1099
1100 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001101}
1102
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001103int intel_pmu_save_and_restart(struct perf_event *event);
1104
1105struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001106x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1107 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001108
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001109extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1110extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001111
1112int intel_pmu_init(void);
1113
1114void init_debug_store_on_cpu(int cpu);
1115
1116void fini_debug_store_on_cpu(int cpu);
1117
1118void release_ds_buffers(void);
1119
1120void reserve_ds_buffers(void);
1121
Kan Liangc085fb82020-07-03 05:49:29 -07001122void release_lbr_buffers(void);
1123
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001124extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001125extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001126
1127void intel_pmu_enable_bts(u64 config);
1128
1129void intel_pmu_disable_bts(void);
1130
1131int intel_pmu_drain_bts_buffer(void);
1132
1133extern struct event_constraint intel_core2_pebs_event_constraints[];
1134
1135extern struct event_constraint intel_atom_pebs_event_constraints[];
1136
Yan, Zheng1fa64182013-07-18 17:02:24 +08001137extern struct event_constraint intel_slm_pebs_event_constraints[];
1138
Kan Liang8b92c3a2016-04-15 00:42:47 -07001139extern struct event_constraint intel_glm_pebs_event_constraints[];
1140
Kan Liangdd0b06b2017-07-12 09:44:23 -04001141extern struct event_constraint intel_glp_pebs_event_constraints[];
1142
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001143extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1144
1145extern struct event_constraint intel_westmere_pebs_event_constraints[];
1146
1147extern struct event_constraint intel_snb_pebs_event_constraints[];
1148
Stephane Eranian20a36e32012-09-11 01:07:01 +02001149extern struct event_constraint intel_ivb_pebs_event_constraints[];
1150
Andi Kleen30443182013-06-17 17:36:49 -07001151extern struct event_constraint intel_hsw_pebs_event_constraints[];
1152
Stephane Eranianb3e62462016-03-03 20:50:42 +01001153extern struct event_constraint intel_bdw_pebs_event_constraints[];
1154
Andi Kleen9a92e162015-05-10 12:22:44 -07001155extern struct event_constraint intel_skl_pebs_event_constraints[];
1156
Kan Liang60176082019-04-02 12:45:05 -07001157extern struct event_constraint intel_icl_pebs_event_constraints[];
1158
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001159struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1160
Peter Zijlstra68f70822016-07-06 18:02:43 +02001161void intel_pmu_pebs_add(struct perf_event *event);
1162
1163void intel_pmu_pebs_del(struct perf_event *event);
1164
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001165void intel_pmu_pebs_enable(struct perf_event *event);
1166
1167void intel_pmu_pebs_disable(struct perf_event *event);
1168
1169void intel_pmu_pebs_enable_all(void);
1170
1171void intel_pmu_pebs_disable_all(void);
1172
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001173void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1174
Kan Liang5bee2cc2018-02-12 14:20:33 -08001175void intel_pmu_auto_reload_read(struct perf_event *event);
1176
Kan Liang56249862020-07-03 05:49:16 -07001177void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
Kan Liangc22497f2019-04-02 12:45:02 -07001178
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001179void intel_ds_init(void);
1180
Alexey Budankov421ca862019-10-23 10:12:54 +03001181void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1182 struct perf_event_context *next);
1183
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001184void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1185
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001186u64 lbr_from_signext_quirk_wr(u64 val);
1187
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001188void intel_pmu_lbr_reset(void);
1189
Kan Liang9f354a72020-07-03 05:49:08 -07001190void intel_pmu_lbr_reset_32(void);
1191
1192void intel_pmu_lbr_reset_64(void);
1193
Peter Zijlstra68f70822016-07-06 18:02:43 +02001194void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001195
Peter Zijlstra68f70822016-07-06 18:02:43 +02001196void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001197
Andi Kleen1a78d932015-03-20 10:11:23 -07001198void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001199
1200void intel_pmu_lbr_disable_all(void);
1201
1202void intel_pmu_lbr_read(void);
1203
Kan Liangc301b1d2020-07-03 05:49:09 -07001204void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1205
1206void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1207
Kan Liang799571b2020-07-03 05:49:10 -07001208void intel_pmu_lbr_save(void *ctx);
1209
1210void intel_pmu_lbr_restore(void *ctx);
1211
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001212void intel_pmu_lbr_init_core(void);
1213
1214void intel_pmu_lbr_init_nhm(void);
1215
1216void intel_pmu_lbr_init_atom(void);
1217
Kan Liangf21d5ad2016-04-15 00:53:45 -07001218void intel_pmu_lbr_init_slm(void);
1219
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001220void intel_pmu_lbr_init_snb(void);
1221
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001222void intel_pmu_lbr_init_hsw(void);
1223
Andi Kleen9a92e162015-05-10 12:22:44 -07001224void intel_pmu_lbr_init_skl(void);
1225
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001226void intel_pmu_lbr_init_knl(void);
1227
Kan Liang47125db2020-07-03 05:49:20 -07001228void intel_pmu_arch_lbr_init(void);
1229
Andi Kleene17dc652016-03-01 14:25:24 -08001230void intel_pmu_pebs_data_source_nhm(void);
1231
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001232void intel_pmu_pebs_data_source_skl(bool pmem);
1233
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001234int intel_pmu_setup_lbr_filter(struct perf_event *event);
1235
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001236void intel_pt_interrupt(void);
1237
Alexander Shishkin80623822015-01-30 12:40:35 +02001238int intel_bts_interrupt(void);
1239
1240void intel_bts_enable_local(void);
1241
1242void intel_bts_disable_local(void);
1243
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001244int p4_pmu_init(void);
1245
1246int p6_pmu_init(void);
1247
Vince Weavere717bf42012-09-26 14:12:52 -04001248int knc_pmu_init(void);
1249
Stephane Eranianb37609c2014-11-17 20:07:04 +01001250static inline int is_ht_workaround_enabled(void)
1251{
1252 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1253}
Andi Kleen47732d82015-06-29 14:22:13 -07001254
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001255#else /* CONFIG_CPU_SUP_INTEL */
1256
1257static inline void reserve_ds_buffers(void)
1258{
1259}
1260
1261static inline void release_ds_buffers(void)
1262{
1263}
1264
Kan Liangc085fb82020-07-03 05:49:29 -07001265static inline void release_lbr_buffers(void)
1266{
1267}
1268
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001269static inline int intel_pmu_init(void)
1270{
1271 return 0;
1272}
1273
Peter Zijlstraf764c582019-03-15 09:14:10 +01001274static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001275{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001276 return 0;
1277}
1278
Peter Zijlstraf764c582019-03-15 09:14:10 +01001279static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001280{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001281}
1282
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001283static inline int is_ht_workaround_enabled(void)
1284{
1285 return 0;
1286}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001287#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001288
1289#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1290int zhaoxin_pmu_init(void);
1291#else
1292static inline int zhaoxin_pmu_init(void)
1293{
1294 return 0;
1295}
1296#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/