blob: d8c448bc837f809073624576f6684f695fdc1895 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070052 u64 code;
53 u64 cmask;
54 int weight;
55 int overlap;
56 int flags;
57 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030058};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010059
Peter Zijlstra63b79f62019-04-02 12:45:04 -070060static inline bool constraint_match(struct event_constraint *c, u64 ecode)
61{
62 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
63}
64
Stephane Eranianf20093e2013-01-24 16:10:32 +010065/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020066 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010067 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020068#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
69#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
70#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010071#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
72#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
73#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
74#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
75#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
76#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
77#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
78#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030079#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060080#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080081#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kan Liang7b2c05a2020-07-23 10:11:11 -070082#define PERF_X86_EVENT_TOPDOWN 0x4000 /* Count Topdown slots/metrics events */
Kan Liang61b985e2021-01-28 14:40:10 -080083#define PERF_X86_EVENT_PEBS_STLAT 0x8000 /* st+stlat data address sampling */
Kan Liang7b2c05a2020-07-23 10:11:11 -070084
85static inline bool is_topdown_count(struct perf_event *event)
86{
87 return event->hw.flags & PERF_X86_EVENT_TOPDOWN;
88}
89
90static inline bool is_metric_event(struct perf_event *event)
91{
92 u64 config = event->attr.config;
93
94 return ((config & ARCH_PERFMON_EVENTSEL_EVENT) == 0) &&
95 ((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING) &&
96 ((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX);
97}
98
99static inline bool is_slots_event(struct perf_event *event)
100{
101 return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS;
102}
103
104static inline bool is_topdown_event(struct perf_event *event)
105{
106 return is_metric_event(event) || is_slots_event(event);
107}
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300108
109struct amd_nb {
110 int nb_id; /* NorthBridge id */
111 int refcnt; /* reference count */
112 struct perf_event *owners[X86_PMC_IDX_MAX];
113 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
114};
115
Kan Liangfd583ad2017-04-04 15:14:06 -0400116#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +0300117#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
118#define PEBS_OUTPUT_OFFSET 61
119#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
120#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
121#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300122
123/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400124 * Flags PEBS can handle without an PMI.
125 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400126 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700127 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400128 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400129 */
Kan Liang174afc32018-03-12 10:45:37 -0400130#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400131 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400132 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
133 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700134 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100135 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
Stephane Eranian995f0882020-10-01 06:57:49 -0700136 PERF_SAMPLE_PERIOD | PERF_SAMPLE_CODE_PAGE_SIZE)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400137
Kan Liang9d5dcc92019-04-02 12:44:58 -0700138#define PEBS_GP_REGS \
139 ((1ULL << PERF_REG_X86_AX) | \
140 (1ULL << PERF_REG_X86_BX) | \
141 (1ULL << PERF_REG_X86_CX) | \
142 (1ULL << PERF_REG_X86_DX) | \
143 (1ULL << PERF_REG_X86_DI) | \
144 (1ULL << PERF_REG_X86_SI) | \
145 (1ULL << PERF_REG_X86_SP) | \
146 (1ULL << PERF_REG_X86_BP) | \
147 (1ULL << PERF_REG_X86_IP) | \
148 (1ULL << PERF_REG_X86_FLAGS) | \
149 (1ULL << PERF_REG_X86_R8) | \
150 (1ULL << PERF_REG_X86_R9) | \
151 (1ULL << PERF_REG_X86_R10) | \
152 (1ULL << PERF_REG_X86_R11) | \
153 (1ULL << PERF_REG_X86_R12) | \
154 (1ULL << PERF_REG_X86_R13) | \
155 (1ULL << PERF_REG_X86_R14) | \
156 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700157
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300158/*
159 * Per register state.
160 */
161struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100162 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300163 u64 config; /* extra MSR config */
164 u64 reg; /* extra MSR number */
165 atomic_t ref; /* reference count */
166};
167
168/*
169 * Per core/cpu state
170 *
171 * Used to coordinate shared registers between HT threads or
172 * among events on a single PMU.
173 */
174struct intel_shared_regs {
175 struct er_account regs[EXTRA_REG_MAX];
176 int refcnt; /* per-core: #HT threads */
177 unsigned core_id; /* per-core: core id */
178};
179
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100180enum intel_excl_state_type {
181 INTEL_EXCL_UNUSED = 0, /* counter is unused */
182 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
183 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
184};
185
186struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100187 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100188 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100189};
190
191struct intel_excl_cntrs {
192 raw_spinlock_t lock;
193
194 struct intel_excl_states states[2];
195
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200196 union {
197 u16 has_exclusive[2];
198 u32 exclusive_present;
199 };
200
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100201 int refcnt; /* per-core: #HT threads */
202 unsigned core_id; /* per-core: core id */
203};
204
Kan Liang8b077e4a2018-06-05 08:38:46 -0700205struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700206#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300207
Stephane Eranian90413462014-11-17 20:06:54 +0100208enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700209 LBR_FORMAT_32 = 0x00,
210 LBR_FORMAT_LIP = 0x01,
211 LBR_FORMAT_EIP = 0x02,
212 LBR_FORMAT_EIP_FLAGS = 0x03,
213 LBR_FORMAT_EIP_FLAGS2 = 0x04,
214 LBR_FORMAT_INFO = 0x05,
215 LBR_FORMAT_TIME = 0x06,
216 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
217};
218
219enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100220 X86_PERF_KFREE_SHARED = 0,
221 X86_PERF_KFREE_EXCL = 1,
222 X86_PERF_KFREE_MAX
223};
224
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300225struct cpu_hw_events {
226 /*
227 * Generic x86 PMC bits
228 */
229 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
230 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300231 int enabled;
232
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100233 int n_events; /* the # of events in the below arrays */
234 int n_added; /* the # last events in the below arrays;
235 they've never been enabled yet */
236 int n_txn; /* the # last events in the below arrays;
237 added in the current transaction */
Peter Zijlstra871a93b2020-10-05 10:09:06 +0200238 int n_txn_pair;
Peter Zijlstra3dbde692020-10-05 10:10:24 +0200239 int n_txn_metric;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300240 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
241 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200242
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300243 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200244 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
245
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200246 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300247
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700248 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200249 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300250
251 /*
252 * Intel DebugStore bits
253 */
254 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100255 void *ds_pebs_vaddr;
256 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300257 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200258 int n_pebs;
259 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300260 int n_pebs_via_pt;
261 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300262
Kan Liangc22497f2019-04-02 12:45:02 -0700263 /* Current super set of events hardware configuration */
264 u64 pebs_data_cfg;
265 u64 active_pebs_data_cfg;
266 int pebs_record_size;
267
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300268 /*
269 * Intel LBR bits
270 */
271 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700272 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300273 struct perf_branch_stack lbr_stack;
274 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700275 union {
276 struct er_account *lbr_sel;
277 struct er_account *lbr_ctl;
278 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100279 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700280 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700281 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800282 int lbr_select;
Kan Liangc085fb82020-07-03 05:49:29 -0700283 void *lbr_xsave;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300284
285 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200286 * Intel host/guest exclude bits
287 */
288 u64 intel_ctrl_guest_mask;
289 u64 intel_ctrl_host_mask;
290 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
291
292 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200293 * Intel checkpoint mask
294 */
295 u64 intel_cp_status;
296
297 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300298 * manage shared (per-core, per-cpu) registers
299 * used on Intel NHM/WSM/SNB
300 */
301 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100302 /*
303 * manage exclusive counter access between hyperthread
304 */
305 struct event_constraint *constraint_list; /* in enable order */
306 struct intel_excl_cntrs *excl_cntrs;
307 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300308
309 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100310 * SKL TSX_FORCE_ABORT shadow
311 */
312 u64 tfa_shadow;
313
314 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700315 * Perf Metrics
316 */
317 /* number of accepted metrics events */
318 int n_metric;
319
320 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300321 * AMD specific bits
322 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100323 struct amd_nb *amd_nb;
324 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
325 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600326 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300327
Stephane Eranian90413462014-11-17 20:06:54 +0100328 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kan Liang61e76d52021-04-12 07:30:43 -0700329
330 struct pmu *pmu;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300331};
332
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700333#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300334 { .idxmsk64 = (n) }, \
335 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700336 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300337 .cmask = (m), \
338 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100339 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100340 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300341}
342
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700343#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
344 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
345
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300346#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100347 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100348
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700349/*
350 * The constraint_match() function only works for 'simple' event codes
351 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
352 */
353#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
354 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
355
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100356#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
357 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
358 0, PERF_X86_EVENT_EXCL)
359
Robert Richterbc1738f2011-11-18 12:35:22 +0100360/*
361 * The overlap flag marks event constraints with overlapping counter
362 * masks. This is the case if the counter mask of such an event is not
363 * a subset of any other counter mask of a constraint with an equal or
364 * higher weight, e.g.:
365 *
366 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
367 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
368 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
369 *
370 * The event scheduler may not select the correct counter in the first
371 * cycle because it needs to know which subsequent events will be
372 * scheduled. It may fail to schedule the events then. So we set the
373 * overlap flag for such constraints to give the scheduler a hint which
374 * events to select for counter rescheduling.
375 *
376 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800377 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100378 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
379 * and its counter masks must be kept at a minimum.
380 */
381#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100382 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300383
384/*
385 * Constraint on the Event code.
386 */
387#define INTEL_EVENT_CONSTRAINT(c, n) \
388 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
389
390/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700391 * Constraint on a range of Event codes
392 */
393#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
394 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
395
396/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300397 * Constraint on the Event code + UMask + fixed-mask
398 *
399 * filter mask to validate fixed counter events.
400 * the following filters disqualify for fixed counters:
401 * - inv
402 * - edge
403 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700404 * - in_tx
405 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300406 * The other filters are supported by fixed counters.
407 * The any-thread option is supported starting with v3.
408 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700409#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300410#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700411 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300412
413/*
Kan Liang59a854e2020-07-23 10:11:13 -0700414 * The special metric counters do not actually exist. They are calculated from
415 * the combination of the FxCtr3 + MSR_PERF_METRICS.
416 *
417 * The special metric counters are mapped to a dummy offset for the scheduler.
418 * The sharing between multiple users of the same metric without multiplexing
419 * is not allowed, even though the hardware supports that in principle.
420 */
421
422#define METRIC_EVENT_CONSTRAINT(c, n) \
423 EVENT_CONSTRAINT(c, (1ULL << (INTEL_PMC_IDX_METRIC_BASE + n)), \
424 INTEL_ARCH_EVENT_MASK)
425
426/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300427 * Constraint on the Event code + UMask
428 */
429#define INTEL_UEVENT_CONSTRAINT(c, n) \
430 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
431
Andi Kleenb7883a12015-11-16 16:21:07 -0800432/* Constraint on specific umask bit only + event */
433#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
434 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
435
Andi Kleen7550ddf2014-09-24 07:34:46 -0700436/* Like UEVENT_CONSTRAINT, but match flags too */
437#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
438 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
439
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100440#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
441 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
442 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
443
Stephane Eranianf20093e2013-01-24 16:10:32 +0100444#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200445 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100446 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
447
Kan Liang61b985e2021-01-28 14:40:10 -0800448#define INTEL_PSD_CONSTRAINT(c, n) \
449 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
450 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_STLAT)
451
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100452#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200453 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100454 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
455
Andi Kleen86a04462014-08-11 21:27:10 +0200456/* Event constraint, but match on all event flags too. */
457#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700458 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200459
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700460#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700461 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700462
Andi Kleen86a04462014-08-11 21:27:10 +0200463/* Check only flags, but allow all event/umask */
464#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
465 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
466
467/* Check flags and event code, and set the HSW store flag */
468#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
469 __EVENT_CONSTRAINT(code, n, \
470 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700471 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
472
Andi Kleen86a04462014-08-11 21:27:10 +0200473/* Check flags and event code, and set the HSW load flag */
474#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100475 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200476 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
477 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
478
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700479#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
480 __EVENT_CONSTRAINT_RANGE(code, end, n, \
481 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
482 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
483
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100484#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
485 __EVENT_CONSTRAINT(code, n, \
486 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
487 HWEIGHT(n), 0, \
488 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
489
Andi Kleen86a04462014-08-11 21:27:10 +0200490/* Check flags and event code/umask, and set the HSW store flag */
491#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
492 __EVENT_CONSTRAINT(code, n, \
493 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
494 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
495
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100496#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
497 __EVENT_CONSTRAINT(code, n, \
498 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
499 HWEIGHT(n), 0, \
500 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
501
Andi Kleen86a04462014-08-11 21:27:10 +0200502/* Check flags and event code/umask, and set the HSW load flag */
503#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
504 __EVENT_CONSTRAINT(code, n, \
505 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
506 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
507
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100508#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
509 __EVENT_CONSTRAINT(code, n, \
510 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
511 HWEIGHT(n), 0, \
512 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
513
Andi Kleen86a04462014-08-11 21:27:10 +0200514/* Check flags and event code/umask, and set the HSW N/A flag */
515#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
516 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100517 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200518 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
519
520
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200521/*
522 * We define the end marker as having a weight of -1
523 * to enable blacklisting of events using a counter bitmask
524 * of zero and thus a weight of zero.
525 * The end marker has a weight that cannot possibly be
526 * obtained from counting the bits in the bitmask.
527 */
528#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300529
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200530/*
531 * Check for end marker with weight == -1
532 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300533#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200534 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300535
536/*
537 * Extra registers for specific events.
538 *
539 * Some events need large masks and require external MSRs.
540 * Those extra MSRs end up being shared for all events on
541 * a PMU and sometimes between PMU of sibling HT threads.
542 * In either case, the kernel needs to handle conflicting
543 * accesses to those extra, shared, regs. The data structure
544 * to manage those registers is stored in cpu_hw_event.
545 */
546struct extra_reg {
547 unsigned int event;
548 unsigned int msr;
549 u64 config_mask;
550 u64 valid_mask;
551 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700552 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300553};
554
555#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700556 .event = (e), \
557 .msr = (ms), \
558 .config_mask = (m), \
559 .valid_mask = (vm), \
560 .idx = EXTRA_REG_##i, \
561 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300562 }
563
564#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
565 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
566
Stephane Eranianf20093e2013-01-24 16:10:32 +0100567#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
568 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
569 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
570
571#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
572 INTEL_UEVENT_EXTRA_REG(c, \
573 MSR_PEBS_LD_LAT_THRESHOLD, \
574 0xffff, \
575 LDLAT)
576
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300577#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
578
579union perf_capabilities {
580 struct {
581 u64 lbr_format:6;
582 u64 pebs_trap:1;
583 u64 pebs_arch_reg:1;
584 u64 pebs_format:4;
585 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700586 /*
587 * PMU supports separate counter range for writing
588 * values > 32bit.
589 */
590 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700591 u64 pebs_baseline:1;
Kan Liangbbdbde22020-07-23 10:11:08 -0700592 u64 perf_metrics:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300593 u64 pebs_output_pt_available:1;
Stephane Eraniancadbaa02020-10-28 12:42:47 -0700594 u64 anythread_deprecated:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300595 };
596 u64 capabilities;
597};
598
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100599struct x86_pmu_quirk {
600 struct x86_pmu_quirk *next;
601 void (*func)(void);
602};
603
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100604union x86_pmu_config {
605 struct {
606 u64 event:8,
607 umask:8,
608 usr:1,
609 os:1,
610 edge:1,
611 pc:1,
612 interrupt:1,
613 __reserved1:1,
614 en:1,
615 inv:1,
616 cmask:8,
617 event2:4,
618 __reserved2:4,
619 go:1,
620 ho:1;
621 } bits;
622 u64 value;
623};
624
625#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
626
Alexander Shishkin48070342015-01-14 14:18:20 +0200627enum {
628 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200629 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200630 x86_lbr_exclusive_pt,
631 x86_lbr_exclusive_max,
632};
633
Kan Liangd0946a82021-04-12 07:30:44 -0700634struct x86_hybrid_pmu {
635 struct pmu pmu;
636 union perf_capabilities intel_cap;
Kan Liangfc4b8fc2021-04-12 07:30:45 -0700637 u64 intel_ctrl;
Kan Liangd4b294b2021-04-12 07:30:46 -0700638 int max_pebs_events;
639 int num_counters;
640 int num_counters_fixed;
Kan Liangeaacf072021-04-12 07:30:47 -0700641 struct event_constraint unconstrained;
Kan Liang0d18f2d2021-04-12 07:30:48 -0700642
643 u64 hw_cache_event_ids
644 [PERF_COUNT_HW_CACHE_MAX]
645 [PERF_COUNT_HW_CACHE_OP_MAX]
646 [PERF_COUNT_HW_CACHE_RESULT_MAX];
647 u64 hw_cache_extra_regs
648 [PERF_COUNT_HW_CACHE_MAX]
649 [PERF_COUNT_HW_CACHE_OP_MAX]
650 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Kan Liang24ee38f2021-04-12 07:30:49 -0700651 struct event_constraint *event_constraints;
652 struct event_constraint *pebs_constraints;
Kan Liang183af732021-04-12 07:30:50 -0700653 struct extra_reg *extra_regs;
Kan Liangd0946a82021-04-12 07:30:44 -0700654};
655
656static __always_inline struct x86_hybrid_pmu *hybrid_pmu(struct pmu *pmu)
657{
658 return container_of(pmu, struct x86_hybrid_pmu, pmu);
659}
660
661extern struct static_key_false perf_is_hybrid;
662#define is_hybrid() static_branch_unlikely(&perf_is_hybrid)
663
664#define hybrid(_pmu, _field) \
665(*({ \
666 typeof(&x86_pmu._field) __Fp = &x86_pmu._field; \
667 \
668 if (is_hybrid() && (_pmu)) \
669 __Fp = &hybrid_pmu(_pmu)->_field; \
670 \
671 __Fp; \
672}))
673
Kan Liangeaacf072021-04-12 07:30:47 -0700674#define hybrid_var(_pmu, _var) \
675(*({ \
676 typeof(&_var) __Fp = &_var; \
677 \
678 if (is_hybrid() && (_pmu)) \
679 __Fp = &hybrid_pmu(_pmu)->_var; \
680 \
681 __Fp; \
682}))
683
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300684/*
685 * struct x86_pmu - generic x86 pmu
686 */
687struct x86_pmu {
688 /*
689 * Generic x86 PMC bits
690 */
691 const char *name;
692 int version;
693 int (*handle_irq)(struct pt_regs *);
694 void (*disable_all)(void);
695 void (*enable_all)(int added);
696 void (*enable)(struct perf_event *);
697 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200698 void (*add)(struct perf_event *);
699 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800700 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300701 int (*hw_config)(struct perf_event *event);
702 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
703 unsigned eventsel;
704 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600705 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600706 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300707 u64 (*event_map)(int);
708 int max_events;
709 int num_counters;
710 int num_counters_fixed;
711 int cntval_bits;
712 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200713 union {
714 unsigned long events_maskl;
715 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
716 };
717 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300718 int apic;
719 u64 max_period;
720 struct event_constraint *
721 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100722 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300723 struct perf_event *event);
724
725 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
726 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100727
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100728 void (*start_scheduling)(struct cpu_hw_events *cpuc);
729
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200730 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
731
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100732 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
733
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300734 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100735 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300736 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500737 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300738
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700739 /* PMI handler bits */
740 unsigned int late_ack :1,
Peter Zijlstra3daa96d2020-11-10 16:37:51 +0100741 enabled_ack :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100742 /*
743 * sysfs attrs
744 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100745 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100746 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100747 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100748
Jiri Olsaa4747392012-10-10 14:53:11 +0200749 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200750 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200751
Kan Liang60893272017-05-12 07:51:13 -0700752 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700753
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100754 /*
755 * CPU Hotplug hooks
756 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300757 int (*cpu_prepare)(int cpu);
758 void (*cpu_starting)(int cpu);
759 void (*cpu_dying)(int cpu);
760 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200761
762 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500763 void (*sched_task)(struct perf_event_context *ctx,
764 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300765
766 /*
767 * Intel Arch Perfmon v2+
768 */
769 u64 intel_ctrl;
770 union perf_capabilities intel_cap;
771
772 /*
773 * Intel DebugStore bits
774 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800775 unsigned int bts :1,
776 bts_active :1,
777 pebs :1,
778 pebs_active :1,
779 pebs_broken :1,
780 pebs_prec_dist :1,
781 pebs_no_tlb :1,
Kan Liang61b985e2021-01-28 14:40:10 -0800782 pebs_no_isolation :1,
783 pebs_block :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300784 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100785 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700786 int max_pebs_events;
Peter Zijlstra9dfa9a52020-10-30 14:58:48 +0100787 void (*drain_pebs)(struct pt_regs *regs, struct perf_sample_data *data);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300788 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200789 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400790 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700791 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300792
793 /*
794 * Intel LBR
795 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800796 unsigned int lbr_tos, lbr_from, lbr_to,
Kan Liangfda1f992020-07-03 05:49:18 -0700797 lbr_info, lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700798 union {
799 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
800 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
801 };
802 union {
803 const int *lbr_sel_map; /* lbr_select mappings */
804 int *lbr_ctl_map; /* LBR_CTL mappings */
805 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700806 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800807 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300808
Kan Liangaf6cf122020-07-03 05:49:14 -0700809 /*
810 * Intel Architectural LBR CPUID Enumeration
811 */
812 unsigned int lbr_depth_mask:8;
813 unsigned int lbr_deep_c_reset:1;
814 unsigned int lbr_lip:1;
815 unsigned int lbr_cpl:1;
816 unsigned int lbr_filter:1;
817 unsigned int lbr_call_stack:1;
818 unsigned int lbr_mispred:1;
819 unsigned int lbr_timed_lbr:1;
820 unsigned int lbr_br_type:1;
821
Kan Liang9f354a72020-07-03 05:49:08 -0700822 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700823 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700824 void (*lbr_save)(void *ctx);
825 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700826
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300827 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200828 * Intel PT/LBR/BTS are exclusive
829 */
830 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
831
832 /*
Kan Liang7b2c05a2020-07-23 10:11:11 -0700833 * Intel perf metrics
834 */
Kan Liang1ab5f232021-01-28 14:40:09 -0800835 int num_topdown_events;
Kan Liang7b2c05a2020-07-23 10:11:11 -0700836 u64 (*update_topdown_event)(struct perf_event *event);
837 int (*set_topdown_event_period)(struct perf_event *event);
838
839 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300840 * perf task context (i.e. struct perf_event_context::task_ctx_data)
841 * switch helper to bridge calls from perf/core to perf/x86.
842 * See struct pmu::swap_task_ctx() usage for examples;
843 */
844 void (*swap_task_ctx)(struct perf_event_context *prev,
845 struct perf_event_context *next);
846
847 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100848 * AMD bits
849 */
850 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600851 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100852
853 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300854 * Extra registers for events
855 */
856 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100857 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200858
859 /*
860 * Intel host/guest support (KVM)
861 */
862 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100863
864 /*
865 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
866 */
867 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300868
869 int (*aux_output_match) (struct perf_event *event);
Kan Liangd0946a82021-04-12 07:30:44 -0700870
871 /*
872 * Hybrid support
873 *
874 * Most PMU capabilities are the same among different hybrid PMUs.
875 * The global x86_pmu saves the architecture capabilities, which
876 * are available for all PMUs. The hybrid_pmu only includes the
877 * unique capabilities.
878 */
Kan Liangd4b294b2021-04-12 07:30:46 -0700879 int num_hybrid_pmus;
Kan Liangd0946a82021-04-12 07:30:44 -0700880 struct x86_hybrid_pmu *hybrid_pmu;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300881};
882
Kan Liang530bfff2020-07-03 05:49:11 -0700883struct x86_perf_task_context_opt {
884 int lbr_callstack_users;
885 int lbr_stack_state;
886 int log_id;
887};
888
Yan, Zhenge18bf522014-11-04 21:56:03 -0500889struct x86_perf_task_context {
Like Xue1ad1ac2020-06-13 16:09:50 +0800890 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700891 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700892 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700893 struct x86_perf_task_context_opt opt;
Kan Liang56249862020-07-03 05:49:16 -0700894 struct lbr_entry lbr[MAX_LBR_ENTRIES];
Yan, Zhenge18bf522014-11-04 21:56:03 -0500895};
896
Kan Liang47125db2020-07-03 05:49:20 -0700897struct x86_perf_task_context_arch_lbr {
898 struct x86_perf_task_context_opt opt;
899 struct lbr_entry entries[];
900};
901
Kan Liangce711ea2020-07-03 05:49:28 -0700902/*
903 * Add padding to guarantee the 64-byte alignment of the state buffer.
904 *
905 * The structure is dynamically allocated. The size of the LBR state may vary
906 * based on the number of LBR registers.
907 *
908 * Do not put anything after the LBR state.
909 */
910struct x86_perf_task_context_arch_lbr_xsave {
911 struct x86_perf_task_context_opt opt;
912
913 union {
914 struct xregs_state xsave;
915 struct {
916 struct fxregs_state i387;
917 struct xstate_header header;
918 struct arch_lbr_state lbr;
919 } __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
920 };
921};
922
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100923#define x86_add_quirk(func_) \
924do { \
925 static struct x86_pmu_quirk __quirk __initdata = { \
926 .func = func_, \
927 }; \
928 __quirk.next = x86_pmu.quirks; \
929 x86_pmu.quirks = &__quirk; \
930} while (0)
931
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100932/*
933 * x86_pmu flags
934 */
935#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
936#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100937#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100938#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800939#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100940#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600941#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kan Liang61b985e2021-01-28 14:40:10 -0800942#define PMU_FL_INSTR_LATENCY 0x80 /* Support Instruction Latency in PEBS Memory Info Record */
943#define PMU_FL_MEM_LOADS_AUX 0x100 /* Require an auxiliary event for the complete memory info */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300944
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100945#define EVENT_VAR(_id) event_attr_##_id
946#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
947
948#define EVENT_ATTR(_name, _id) \
949static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
950 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
951 .id = PERF_COUNT_HW_##_id, \
952 .event_str = NULL, \
953};
954
955#define EVENT_ATTR_STR(_name, v, str) \
956static struct perf_pmu_events_attr event_attr_##v = { \
957 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
958 .id = 0, \
959 .event_str = str, \
960};
961
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700962#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
963static struct perf_pmu_events_ht_attr event_attr_##v = { \
964 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
965 .id = 0, \
966 .event_str_noht = noht, \
967 .event_str_ht = ht, \
968}
969
Kan Liang61e76d52021-04-12 07:30:43 -0700970struct pmu *x86_get_pmu(unsigned int cpu);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300971extern struct x86_pmu x86_pmu __read_mostly;
972
Kan Liangf42be862020-07-03 05:49:12 -0700973static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
974{
Kan Liang47125db2020-07-03 05:49:20 -0700975 if (static_cpu_has(X86_FEATURE_ARCH_LBR))
976 return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
977
Kan Liangf42be862020-07-03 05:49:12 -0700978 return &((struct x86_perf_task_context *)ctx)->opt;
979}
980
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500981static inline bool x86_pmu_has_lbr_callstack(void)
982{
983 return x86_pmu.lbr_sel_map &&
984 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
985}
986
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300987DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
988
989int x86_perf_event_set_period(struct perf_event *event);
990
991/*
992 * Generalized hw caching related hw_event table, filled
993 * in on a per model basis. A value of 0 means
994 * 'not supported', -1 means 'hw_event makes no sense on
995 * this CPU', any other value means the raw hw_event
996 * ID.
997 */
998
999#define C(x) PERF_COUNT_HW_CACHE_##x
1000
1001extern u64 __read_mostly hw_cache_event_ids
1002 [PERF_COUNT_HW_CACHE_MAX]
1003 [PERF_COUNT_HW_CACHE_OP_MAX]
1004 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1005extern u64 __read_mostly hw_cache_extra_regs
1006 [PERF_COUNT_HW_CACHE_MAX]
1007 [PERF_COUNT_HW_CACHE_OP_MAX]
1008 [PERF_COUNT_HW_CACHE_RESULT_MAX];
1009
1010u64 x86_perf_event_update(struct perf_event *event);
1011
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001012static inline unsigned int x86_pmu_config_addr(int index)
1013{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001014 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
1015 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001016}
1017
1018static inline unsigned int x86_pmu_event_addr(int index)
1019{
Jacob Shin4c1fd172013-02-06 11:26:27 -06001020 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
1021 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001022}
1023
Jacob Shin0fbdad02013-02-06 11:26:28 -06001024static inline int x86_pmu_rdpmc_index(int index)
1025{
1026 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
1027}
1028
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001029bool check_hw_exists(struct pmu *pmu, int num_counters,
1030 int num_counters_fixed);
1031
Alexander Shishkin48070342015-01-14 14:18:20 +02001032int x86_add_exclusive(unsigned int what);
1033
1034void x86_del_exclusive(unsigned int what);
1035
Alexander Shishkin6b099d92015-06-11 15:13:56 +03001036int x86_reserve_hardware(void);
1037
1038void x86_release_hardware(void);
1039
Andi Kleenb00233b2017-08-22 11:52:01 -07001040int x86_pmu_max_precise(void);
1041
Alexander Shishkin48070342015-01-14 14:18:20 +02001042void hw_perf_lbr_event_destroy(struct perf_event *event);
1043
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001044int x86_setup_perfctr(struct perf_event *event);
1045
1046int x86_pmu_hw_config(struct perf_event *event);
1047
1048void x86_pmu_disable_all(void);
1049
Kim Phillips57388912019-11-14 12:37:20 -06001050static inline bool is_counter_pair(struct hw_perf_event *hwc)
1051{
1052 return hwc->flags & PERF_X86_EVENT_PAIR;
1053}
1054
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001055static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
1056 u64 enable_mask)
1057{
Joerg Roedel1018faa2012-02-29 14:57:32 +01001058 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
1059
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001060 if (hwc->extra_reg.reg)
1061 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -06001062
1063 /*
1064 * Add enabled Merge event on next counter
1065 * if large increment event being enabled on this counter
1066 */
1067 if (is_counter_pair(hwc))
1068 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
1069
Joerg Roedel1018faa2012-02-29 14:57:32 +01001070 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001071}
1072
1073void x86_pmu_enable_all(int added);
1074
Peter Zijlstrab371b592015-05-21 10:57:13 +02001075int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001076 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001077int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
1078
1079void x86_pmu_stop(struct perf_event *event, int flags);
1080
1081static inline void x86_pmu_disable_event(struct perf_event *event)
1082{
1083 struct hw_perf_event *hwc = &event->hw;
1084
1085 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -06001086
1087 if (is_counter_pair(hwc))
1088 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001089}
1090
1091void x86_pmu_enable_event(struct perf_event *event);
1092
1093int x86_pmu_handle_irq(struct pt_regs *regs);
1094
1095extern struct event_constraint emptyconstraint;
1096
1097extern struct event_constraint unconstrained;
1098
Stephane Eranian3e702ff2012-02-09 23:20:58 +01001099static inline bool kernel_ip(unsigned long ip)
1100{
1101#ifdef CONFIG_X86_32
1102 return ip > PAGE_OFFSET;
1103#else
1104 return (long)ip < 0;
1105#endif
1106}
1107
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001108/*
1109 * Not all PMUs provide the right context information to place the reported IP
1110 * into full context. Specifically segment registers are typically not
1111 * supplied.
1112 *
1113 * Assuming the address is a linear address (it is for IBS), we fake the CS and
1114 * vm86 mode using the known zero-based code segment and 'fix up' the registers
1115 * to reflect this.
1116 *
1117 * Intel PEBS/LBR appear to typically provide the effective address, nothing
1118 * much we can do about that but pray and treat it like a linear address.
1119 */
1120static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
1121{
1122 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
1123 if (regs->flags & X86_VM_MASK)
1124 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
1125 regs->ip = ip;
1126}
1127
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001128ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +02001129ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +02001130
Huang Ruia49ac9f2016-03-25 11:18:25 +08001131ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1132 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001133ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1134 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +08001135
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001136static inline bool fixed_counter_disabled(int i, struct pmu *pmu)
Kan Liang32451612021-01-28 14:40:11 -08001137{
Kan Liangfc4b8fc2021-04-12 07:30:45 -07001138 u64 intel_ctrl = hybrid(pmu, intel_ctrl);
1139
1140 return !(intel_ctrl >> (i + INTEL_PMC_IDX_FIXED));
Kan Liang32451612021-01-28 14:40:11 -08001141}
1142
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001143#ifdef CONFIG_CPU_SUP_AMD
1144
1145int amd_pmu_init(void);
1146
1147#else /* CONFIG_CPU_SUP_AMD */
1148
1149static inline int amd_pmu_init(void)
1150{
1151 return 0;
1152}
1153
1154#endif /* CONFIG_CPU_SUP_AMD */
1155
Alexander Shishkin42880f72019-08-06 11:46:01 +03001156static inline int is_pebs_pt(struct perf_event *event)
1157{
1158 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
1159}
1160
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001161#ifdef CONFIG_CPU_SUP_INTEL
1162
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001163static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001164{
Jiri Olsa67266c12018-11-21 11:16:11 +01001165 struct hw_perf_event *hwc = &event->hw;
1166 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001167
Jiri Olsa67266c12018-11-21 11:16:11 +01001168 if (event->attr.freq)
1169 return false;
1170
1171 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1172 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1173
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001174 return hw_event == bts_event && period == 1;
1175}
1176
1177static inline bool intel_pmu_has_bts(struct perf_event *event)
1178{
1179 struct hw_perf_event *hwc = &event->hw;
1180
1181 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001182}
1183
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001184int intel_pmu_save_and_restart(struct perf_event *event);
1185
1186struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001187x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1188 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001189
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001190extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1191extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001192
1193int intel_pmu_init(void);
1194
1195void init_debug_store_on_cpu(int cpu);
1196
1197void fini_debug_store_on_cpu(int cpu);
1198
1199void release_ds_buffers(void);
1200
1201void reserve_ds_buffers(void);
1202
Kan Liangc085fb82020-07-03 05:49:29 -07001203void release_lbr_buffers(void);
1204
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001205extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001206extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001207
1208void intel_pmu_enable_bts(u64 config);
1209
1210void intel_pmu_disable_bts(void);
1211
1212int intel_pmu_drain_bts_buffer(void);
1213
1214extern struct event_constraint intel_core2_pebs_event_constraints[];
1215
1216extern struct event_constraint intel_atom_pebs_event_constraints[];
1217
Yan, Zheng1fa64182013-07-18 17:02:24 +08001218extern struct event_constraint intel_slm_pebs_event_constraints[];
1219
Kan Liang8b92c3a2016-04-15 00:42:47 -07001220extern struct event_constraint intel_glm_pebs_event_constraints[];
1221
Kan Liangdd0b06b2017-07-12 09:44:23 -04001222extern struct event_constraint intel_glp_pebs_event_constraints[];
1223
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001224extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1225
1226extern struct event_constraint intel_westmere_pebs_event_constraints[];
1227
1228extern struct event_constraint intel_snb_pebs_event_constraints[];
1229
Stephane Eranian20a36e32012-09-11 01:07:01 +02001230extern struct event_constraint intel_ivb_pebs_event_constraints[];
1231
Andi Kleen30443182013-06-17 17:36:49 -07001232extern struct event_constraint intel_hsw_pebs_event_constraints[];
1233
Stephane Eranianb3e62462016-03-03 20:50:42 +01001234extern struct event_constraint intel_bdw_pebs_event_constraints[];
1235
Andi Kleen9a92e162015-05-10 12:22:44 -07001236extern struct event_constraint intel_skl_pebs_event_constraints[];
1237
Kan Liang60176082019-04-02 12:45:05 -07001238extern struct event_constraint intel_icl_pebs_event_constraints[];
1239
Kan Liang61b985e2021-01-28 14:40:10 -08001240extern struct event_constraint intel_spr_pebs_event_constraints[];
1241
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001242struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1243
Peter Zijlstra68f70822016-07-06 18:02:43 +02001244void intel_pmu_pebs_add(struct perf_event *event);
1245
1246void intel_pmu_pebs_del(struct perf_event *event);
1247
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001248void intel_pmu_pebs_enable(struct perf_event *event);
1249
1250void intel_pmu_pebs_disable(struct perf_event *event);
1251
1252void intel_pmu_pebs_enable_all(void);
1253
1254void intel_pmu_pebs_disable_all(void);
1255
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001256void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1257
Kan Liang5bee2cc2018-02-12 14:20:33 -08001258void intel_pmu_auto_reload_read(struct perf_event *event);
1259
Kan Liang56249862020-07-03 05:49:16 -07001260void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
Kan Liangc22497f2019-04-02 12:45:02 -07001261
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001262void intel_ds_init(void);
1263
Alexey Budankov421ca862019-10-23 10:12:54 +03001264void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1265 struct perf_event_context *next);
1266
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001267void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1268
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001269u64 lbr_from_signext_quirk_wr(u64 val);
1270
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001271void intel_pmu_lbr_reset(void);
1272
Kan Liang9f354a72020-07-03 05:49:08 -07001273void intel_pmu_lbr_reset_32(void);
1274
1275void intel_pmu_lbr_reset_64(void);
1276
Peter Zijlstra68f70822016-07-06 18:02:43 +02001277void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001278
Peter Zijlstra68f70822016-07-06 18:02:43 +02001279void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001280
Andi Kleen1a78d932015-03-20 10:11:23 -07001281void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001282
1283void intel_pmu_lbr_disable_all(void);
1284
1285void intel_pmu_lbr_read(void);
1286
Kan Liangc301b1d2020-07-03 05:49:09 -07001287void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1288
1289void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1290
Kan Liang799571b2020-07-03 05:49:10 -07001291void intel_pmu_lbr_save(void *ctx);
1292
1293void intel_pmu_lbr_restore(void *ctx);
1294
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001295void intel_pmu_lbr_init_core(void);
1296
1297void intel_pmu_lbr_init_nhm(void);
1298
1299void intel_pmu_lbr_init_atom(void);
1300
Kan Liangf21d5ad2016-04-15 00:53:45 -07001301void intel_pmu_lbr_init_slm(void);
1302
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001303void intel_pmu_lbr_init_snb(void);
1304
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001305void intel_pmu_lbr_init_hsw(void);
1306
Andi Kleen9a92e162015-05-10 12:22:44 -07001307void intel_pmu_lbr_init_skl(void);
1308
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001309void intel_pmu_lbr_init_knl(void);
1310
Kan Liang47125db2020-07-03 05:49:20 -07001311void intel_pmu_arch_lbr_init(void);
1312
Andi Kleene17dc652016-03-01 14:25:24 -08001313void intel_pmu_pebs_data_source_nhm(void);
1314
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001315void intel_pmu_pebs_data_source_skl(bool pmem);
1316
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001317int intel_pmu_setup_lbr_filter(struct perf_event *event);
1318
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001319void intel_pt_interrupt(void);
1320
Alexander Shishkin80623822015-01-30 12:40:35 +02001321int intel_bts_interrupt(void);
1322
1323void intel_bts_enable_local(void);
1324
1325void intel_bts_disable_local(void);
1326
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001327int p4_pmu_init(void);
1328
1329int p6_pmu_init(void);
1330
Vince Weavere717bf42012-09-26 14:12:52 -04001331int knc_pmu_init(void);
1332
Stephane Eranianb37609c2014-11-17 20:07:04 +01001333static inline int is_ht_workaround_enabled(void)
1334{
1335 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1336}
Andi Kleen47732d82015-06-29 14:22:13 -07001337
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001338#else /* CONFIG_CPU_SUP_INTEL */
1339
1340static inline void reserve_ds_buffers(void)
1341{
1342}
1343
1344static inline void release_ds_buffers(void)
1345{
1346}
1347
Kan Liangc085fb82020-07-03 05:49:29 -07001348static inline void release_lbr_buffers(void)
1349{
1350}
1351
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001352static inline int intel_pmu_init(void)
1353{
1354 return 0;
1355}
1356
Peter Zijlstraf764c582019-03-15 09:14:10 +01001357static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001358{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001359 return 0;
1360}
1361
Peter Zijlstraf764c582019-03-15 09:14:10 +01001362static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001363{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001364}
1365
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001366static inline int is_ht_workaround_enabled(void)
1367{
1368 return 0;
1369}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001370#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001371
1372#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1373int zhaoxin_pmu_init(void);
1374#else
1375static inline int zhaoxin_pmu_init(void)
1376{
1377 return 0;
1378}
1379#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/