blob: 312d27f269e6aae249559d7bdfed95c37902ae9b [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070052 u64 code;
53 u64 cmask;
54 int weight;
55 int overlap;
56 int flags;
57 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030058};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010059
Peter Zijlstra63b79f62019-04-02 12:45:04 -070060static inline bool constraint_match(struct event_constraint *c, u64 ecode)
61{
62 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
63}
64
Stephane Eranianf20093e2013-01-24 16:10:32 +010065/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020066 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010067 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020068#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
69#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
70#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010071#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
72#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
73#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
74#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
75#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
76#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
77#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
78#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030079#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060080#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080081#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030082
83struct amd_nb {
84 int nb_id; /* NorthBridge id */
85 int refcnt; /* reference count */
86 struct perf_event *owners[X86_PMC_IDX_MAX];
87 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
88};
89
Kan Liangfd583ad2017-04-04 15:14:06 -040090#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +030091#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
92#define PEBS_OUTPUT_OFFSET 61
93#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
94#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
95#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -030096
97/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040098 * Flags PEBS can handle without an PMI.
99 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400100 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700101 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400102 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400103 */
Kan Liang174afc32018-03-12 10:45:37 -0400104#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400105 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400106 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
107 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700108 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100109 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
110 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400111
Kan Liang9d5dcc92019-04-02 12:44:58 -0700112#define PEBS_GP_REGS \
113 ((1ULL << PERF_REG_X86_AX) | \
114 (1ULL << PERF_REG_X86_BX) | \
115 (1ULL << PERF_REG_X86_CX) | \
116 (1ULL << PERF_REG_X86_DX) | \
117 (1ULL << PERF_REG_X86_DI) | \
118 (1ULL << PERF_REG_X86_SI) | \
119 (1ULL << PERF_REG_X86_SP) | \
120 (1ULL << PERF_REG_X86_BP) | \
121 (1ULL << PERF_REG_X86_IP) | \
122 (1ULL << PERF_REG_X86_FLAGS) | \
123 (1ULL << PERF_REG_X86_R8) | \
124 (1ULL << PERF_REG_X86_R9) | \
125 (1ULL << PERF_REG_X86_R10) | \
126 (1ULL << PERF_REG_X86_R11) | \
127 (1ULL << PERF_REG_X86_R12) | \
128 (1ULL << PERF_REG_X86_R13) | \
129 (1ULL << PERF_REG_X86_R14) | \
130 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700131
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300132/*
133 * Per register state.
134 */
135struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100136 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300137 u64 config; /* extra MSR config */
138 u64 reg; /* extra MSR number */
139 atomic_t ref; /* reference count */
140};
141
142/*
143 * Per core/cpu state
144 *
145 * Used to coordinate shared registers between HT threads or
146 * among events on a single PMU.
147 */
148struct intel_shared_regs {
149 struct er_account regs[EXTRA_REG_MAX];
150 int refcnt; /* per-core: #HT threads */
151 unsigned core_id; /* per-core: core id */
152};
153
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100154enum intel_excl_state_type {
155 INTEL_EXCL_UNUSED = 0, /* counter is unused */
156 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
157 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
158};
159
160struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100161 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100162 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100163};
164
165struct intel_excl_cntrs {
166 raw_spinlock_t lock;
167
168 struct intel_excl_states states[2];
169
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200170 union {
171 u16 has_exclusive[2];
172 u32 exclusive_present;
173 };
174
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100175 int refcnt; /* per-core: #HT threads */
176 unsigned core_id; /* per-core: core id */
177};
178
Kan Liang8b077e4a2018-06-05 08:38:46 -0700179struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700180#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300181
Stephane Eranian90413462014-11-17 20:06:54 +0100182enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700183 LBR_FORMAT_32 = 0x00,
184 LBR_FORMAT_LIP = 0x01,
185 LBR_FORMAT_EIP = 0x02,
186 LBR_FORMAT_EIP_FLAGS = 0x03,
187 LBR_FORMAT_EIP_FLAGS2 = 0x04,
188 LBR_FORMAT_INFO = 0x05,
189 LBR_FORMAT_TIME = 0x06,
190 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
191};
192
193enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100194 X86_PERF_KFREE_SHARED = 0,
195 X86_PERF_KFREE_EXCL = 1,
196 X86_PERF_KFREE_MAX
197};
198
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300199struct cpu_hw_events {
200 /*
201 * Generic x86 PMC bits
202 */
203 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
204 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
205 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
206 int enabled;
207
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100208 int n_events; /* the # of events in the below arrays */
209 int n_added; /* the # last events in the below arrays;
210 they've never been enabled yet */
211 int n_txn; /* the # last events in the below arrays;
212 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300213 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
214 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200215
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300216 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200217 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
218
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200219 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300220
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700221 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200222 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300223
224 /*
225 * Intel DebugStore bits
226 */
227 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100228 void *ds_pebs_vaddr;
229 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300230 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200231 int n_pebs;
232 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300233 int n_pebs_via_pt;
234 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300235
Kan Liangc22497f2019-04-02 12:45:02 -0700236 /* Current super set of events hardware configuration */
237 u64 pebs_data_cfg;
238 u64 active_pebs_data_cfg;
239 int pebs_record_size;
240
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300241 /*
242 * Intel LBR bits
243 */
244 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700245 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300246 struct perf_branch_stack lbr_stack;
247 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Stephane Eranianb36817e2012-02-09 23:20:53 +0100248 struct er_account *lbr_sel;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100249 u64 br_sel;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700250 struct x86_perf_task_context *last_task_ctx;
251 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800252 int lbr_select;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300253
254 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200255 * Intel host/guest exclude bits
256 */
257 u64 intel_ctrl_guest_mask;
258 u64 intel_ctrl_host_mask;
259 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
260
261 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200262 * Intel checkpoint mask
263 */
264 u64 intel_cp_status;
265
266 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300267 * manage shared (per-core, per-cpu) registers
268 * used on Intel NHM/WSM/SNB
269 */
270 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100271 /*
272 * manage exclusive counter access between hyperthread
273 */
274 struct event_constraint *constraint_list; /* in enable order */
275 struct intel_excl_cntrs *excl_cntrs;
276 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300277
278 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100279 * SKL TSX_FORCE_ABORT shadow
280 */
281 u64 tfa_shadow;
282
283 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300284 * AMD specific bits
285 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100286 struct amd_nb *amd_nb;
287 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
288 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600289 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300290
Stephane Eranian90413462014-11-17 20:06:54 +0100291 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300292};
293
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700294#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300295 { .idxmsk64 = (n) }, \
296 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700297 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300298 .cmask = (m), \
299 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100300 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100301 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300302}
303
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700304#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
305 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
306
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300307#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100308 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100309
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700310/*
311 * The constraint_match() function only works for 'simple' event codes
312 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
313 */
314#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
315 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
316
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100317#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
318 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
319 0, PERF_X86_EVENT_EXCL)
320
Robert Richterbc1738f2011-11-18 12:35:22 +0100321/*
322 * The overlap flag marks event constraints with overlapping counter
323 * masks. This is the case if the counter mask of such an event is not
324 * a subset of any other counter mask of a constraint with an equal or
325 * higher weight, e.g.:
326 *
327 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
328 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
329 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
330 *
331 * The event scheduler may not select the correct counter in the first
332 * cycle because it needs to know which subsequent events will be
333 * scheduled. It may fail to schedule the events then. So we set the
334 * overlap flag for such constraints to give the scheduler a hint which
335 * events to select for counter rescheduling.
336 *
337 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800338 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100339 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
340 * and its counter masks must be kept at a minimum.
341 */
342#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100343 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300344
345/*
346 * Constraint on the Event code.
347 */
348#define INTEL_EVENT_CONSTRAINT(c, n) \
349 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
350
351/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700352 * Constraint on a range of Event codes
353 */
354#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
355 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
356
357/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300358 * Constraint on the Event code + UMask + fixed-mask
359 *
360 * filter mask to validate fixed counter events.
361 * the following filters disqualify for fixed counters:
362 * - inv
363 * - edge
364 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700365 * - in_tx
366 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300367 * The other filters are supported by fixed counters.
368 * The any-thread option is supported starting with v3.
369 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700370#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300371#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700372 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300373
374/*
375 * Constraint on the Event code + UMask
376 */
377#define INTEL_UEVENT_CONSTRAINT(c, n) \
378 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
379
Andi Kleenb7883a12015-11-16 16:21:07 -0800380/* Constraint on specific umask bit only + event */
381#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
382 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
383
Andi Kleen7550ddf2014-09-24 07:34:46 -0700384/* Like UEVENT_CONSTRAINT, but match flags too */
385#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
386 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
387
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100388#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
389 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
390 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
391
Stephane Eranianf20093e2013-01-24 16:10:32 +0100392#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200393 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100394 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
395
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100396#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200397 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100398 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
399
Andi Kleen86a04462014-08-11 21:27:10 +0200400/* Event constraint, but match on all event flags too. */
401#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700402 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200403
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700404#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700405 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700406
Andi Kleen86a04462014-08-11 21:27:10 +0200407/* Check only flags, but allow all event/umask */
408#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
409 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
410
411/* Check flags and event code, and set the HSW store flag */
412#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
413 __EVENT_CONSTRAINT(code, n, \
414 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700415 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
416
Andi Kleen86a04462014-08-11 21:27:10 +0200417/* Check flags and event code, and set the HSW load flag */
418#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100419 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200420 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
421 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
422
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700423#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
424 __EVENT_CONSTRAINT_RANGE(code, end, n, \
425 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
426 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
427
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100428#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
429 __EVENT_CONSTRAINT(code, n, \
430 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
431 HWEIGHT(n), 0, \
432 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
433
Andi Kleen86a04462014-08-11 21:27:10 +0200434/* Check flags and event code/umask, and set the HSW store flag */
435#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
436 __EVENT_CONSTRAINT(code, n, \
437 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
438 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
439
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100440#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
441 __EVENT_CONSTRAINT(code, n, \
442 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
443 HWEIGHT(n), 0, \
444 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
445
Andi Kleen86a04462014-08-11 21:27:10 +0200446/* Check flags and event code/umask, and set the HSW load flag */
447#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
448 __EVENT_CONSTRAINT(code, n, \
449 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
450 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
451
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100452#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
453 __EVENT_CONSTRAINT(code, n, \
454 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
455 HWEIGHT(n), 0, \
456 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
457
Andi Kleen86a04462014-08-11 21:27:10 +0200458/* Check flags and event code/umask, and set the HSW N/A flag */
459#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
460 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100461 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200462 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
463
464
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200465/*
466 * We define the end marker as having a weight of -1
467 * to enable blacklisting of events using a counter bitmask
468 * of zero and thus a weight of zero.
469 * The end marker has a weight that cannot possibly be
470 * obtained from counting the bits in the bitmask.
471 */
472#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300473
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200474/*
475 * Check for end marker with weight == -1
476 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300477#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200478 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300479
480/*
481 * Extra registers for specific events.
482 *
483 * Some events need large masks and require external MSRs.
484 * Those extra MSRs end up being shared for all events on
485 * a PMU and sometimes between PMU of sibling HT threads.
486 * In either case, the kernel needs to handle conflicting
487 * accesses to those extra, shared, regs. The data structure
488 * to manage those registers is stored in cpu_hw_event.
489 */
490struct extra_reg {
491 unsigned int event;
492 unsigned int msr;
493 u64 config_mask;
494 u64 valid_mask;
495 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700496 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300497};
498
499#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700500 .event = (e), \
501 .msr = (ms), \
502 .config_mask = (m), \
503 .valid_mask = (vm), \
504 .idx = EXTRA_REG_##i, \
505 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300506 }
507
508#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
509 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
510
Stephane Eranianf20093e2013-01-24 16:10:32 +0100511#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
512 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
513 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
514
515#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
516 INTEL_UEVENT_EXTRA_REG(c, \
517 MSR_PEBS_LD_LAT_THRESHOLD, \
518 0xffff, \
519 LDLAT)
520
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300521#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
522
523union perf_capabilities {
524 struct {
525 u64 lbr_format:6;
526 u64 pebs_trap:1;
527 u64 pebs_arch_reg:1;
528 u64 pebs_format:4;
529 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700530 /*
531 * PMU supports separate counter range for writing
532 * values > 32bit.
533 */
534 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700535 u64 pebs_baseline:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300536 u64 pebs_metrics_available:1;
537 u64 pebs_output_pt_available:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300538 };
539 u64 capabilities;
540};
541
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100542struct x86_pmu_quirk {
543 struct x86_pmu_quirk *next;
544 void (*func)(void);
545};
546
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100547union x86_pmu_config {
548 struct {
549 u64 event:8,
550 umask:8,
551 usr:1,
552 os:1,
553 edge:1,
554 pc:1,
555 interrupt:1,
556 __reserved1:1,
557 en:1,
558 inv:1,
559 cmask:8,
560 event2:4,
561 __reserved2:4,
562 go:1,
563 ho:1;
564 } bits;
565 u64 value;
566};
567
568#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
569
Alexander Shishkin48070342015-01-14 14:18:20 +0200570enum {
571 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200572 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200573 x86_lbr_exclusive_pt,
574 x86_lbr_exclusive_max,
575};
576
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300577/*
578 * struct x86_pmu - generic x86 pmu
579 */
580struct x86_pmu {
581 /*
582 * Generic x86 PMC bits
583 */
584 const char *name;
585 int version;
586 int (*handle_irq)(struct pt_regs *);
587 void (*disable_all)(void);
588 void (*enable_all)(int added);
589 void (*enable)(struct perf_event *);
590 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200591 void (*add)(struct perf_event *);
592 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800593 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300594 int (*hw_config)(struct perf_event *event);
595 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
596 unsigned eventsel;
597 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600598 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600599 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300600 u64 (*event_map)(int);
601 int max_events;
602 int num_counters;
603 int num_counters_fixed;
604 int cntval_bits;
605 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200606 union {
607 unsigned long events_maskl;
608 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
609 };
610 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300611 int apic;
612 u64 max_period;
613 struct event_constraint *
614 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100615 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300616 struct perf_event *event);
617
618 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
619 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100620
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100621 void (*start_scheduling)(struct cpu_hw_events *cpuc);
622
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200623 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
624
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100625 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
626
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300627 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100628 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300629 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500630 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300631
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700632 /* PMI handler bits */
633 unsigned int late_ack :1,
CodyYao-oc3a4ac122020-04-13 11:14:29 +0800634 enabled_ack :1,
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700635 counter_freezing :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100636 /*
637 * sysfs attrs
638 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100639 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100640 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100641 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100642
Jiri Olsaa4747392012-10-10 14:53:11 +0200643 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200644 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200645
Kan Liang60893272017-05-12 07:51:13 -0700646 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700647
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100648 /*
649 * CPU Hotplug hooks
650 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300651 int (*cpu_prepare)(int cpu);
652 void (*cpu_starting)(int cpu);
653 void (*cpu_dying)(int cpu);
654 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200655
656 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500657 void (*sched_task)(struct perf_event_context *ctx,
658 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300659
660 /*
661 * Intel Arch Perfmon v2+
662 */
663 u64 intel_ctrl;
664 union perf_capabilities intel_cap;
665
666 /*
667 * Intel DebugStore bits
668 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800669 unsigned int bts :1,
670 bts_active :1,
671 pebs :1,
672 pebs_active :1,
673 pebs_broken :1,
674 pebs_prec_dist :1,
675 pebs_no_tlb :1,
Kan Liangcd6b9842019-05-28 15:08:33 -0700676 pebs_no_isolation :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300677 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100678 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700679 int max_pebs_events;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300680 void (*drain_pebs)(struct pt_regs *regs);
681 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200682 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400683 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700684 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300685
686 /*
687 * Intel LBR
688 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800689 unsigned int lbr_tos, lbr_from, lbr_to,
690 lbr_nr; /* LBR base regs and size */
Stephane Eranianb36817e2012-02-09 23:20:53 +0100691 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
692 const int *lbr_sel_map; /* lbr_select mappings */
Andi Kleenb7af41a2013-09-20 07:40:44 -0700693 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800694 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300695
Kan Liang9f354a72020-07-03 05:49:08 -0700696 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700697 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang9f354a72020-07-03 05:49:08 -0700698
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300699 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200700 * Intel PT/LBR/BTS are exclusive
701 */
702 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
703
704 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300705 * perf task context (i.e. struct perf_event_context::task_ctx_data)
706 * switch helper to bridge calls from perf/core to perf/x86.
707 * See struct pmu::swap_task_ctx() usage for examples;
708 */
709 void (*swap_task_ctx)(struct perf_event_context *prev,
710 struct perf_event_context *next);
711
712 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100713 * AMD bits
714 */
715 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600716 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100717
718 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300719 * Extra registers for events
720 */
721 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100722 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200723
724 /*
725 * Intel host/guest support (KVM)
726 */
727 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100728
729 /*
730 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
731 */
732 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300733
734 int (*aux_output_match) (struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300735};
736
Yan, Zhenge18bf522014-11-04 21:56:03 -0500737struct x86_perf_task_context {
738 u64 lbr_from[MAX_LBR_ENTRIES];
739 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700740 u64 lbr_info[MAX_LBR_ENTRIES];
Like Xue1ad1ac2020-06-13 16:09:50 +0800741 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700742 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700743 int valid_lbrs;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500744 int lbr_callstack_users;
745 int lbr_stack_state;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700746 int log_id;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500747};
748
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100749#define x86_add_quirk(func_) \
750do { \
751 static struct x86_pmu_quirk __quirk __initdata = { \
752 .func = func_, \
753 }; \
754 __quirk.next = x86_pmu.quirks; \
755 x86_pmu.quirks = &__quirk; \
756} while (0)
757
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100758/*
759 * x86_pmu flags
760 */
761#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
762#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100763#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100764#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800765#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100766#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600767#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300768
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100769#define EVENT_VAR(_id) event_attr_##_id
770#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
771
772#define EVENT_ATTR(_name, _id) \
773static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
774 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
775 .id = PERF_COUNT_HW_##_id, \
776 .event_str = NULL, \
777};
778
779#define EVENT_ATTR_STR(_name, v, str) \
780static struct perf_pmu_events_attr event_attr_##v = { \
781 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
782 .id = 0, \
783 .event_str = str, \
784};
785
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700786#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
787static struct perf_pmu_events_ht_attr event_attr_##v = { \
788 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
789 .id = 0, \
790 .event_str_noht = noht, \
791 .event_str_ht = ht, \
792}
793
Stephane Eranianf447e4e2019-04-08 10:32:52 -0700794struct pmu *x86_get_pmu(void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300795extern struct x86_pmu x86_pmu __read_mostly;
796
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500797static inline bool x86_pmu_has_lbr_callstack(void)
798{
799 return x86_pmu.lbr_sel_map &&
800 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
801}
802
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300803DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
804
805int x86_perf_event_set_period(struct perf_event *event);
806
807/*
808 * Generalized hw caching related hw_event table, filled
809 * in on a per model basis. A value of 0 means
810 * 'not supported', -1 means 'hw_event makes no sense on
811 * this CPU', any other value means the raw hw_event
812 * ID.
813 */
814
815#define C(x) PERF_COUNT_HW_CACHE_##x
816
817extern u64 __read_mostly hw_cache_event_ids
818 [PERF_COUNT_HW_CACHE_MAX]
819 [PERF_COUNT_HW_CACHE_OP_MAX]
820 [PERF_COUNT_HW_CACHE_RESULT_MAX];
821extern u64 __read_mostly hw_cache_extra_regs
822 [PERF_COUNT_HW_CACHE_MAX]
823 [PERF_COUNT_HW_CACHE_OP_MAX]
824 [PERF_COUNT_HW_CACHE_RESULT_MAX];
825
826u64 x86_perf_event_update(struct perf_event *event);
827
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300828static inline unsigned int x86_pmu_config_addr(int index)
829{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600830 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
831 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300832}
833
834static inline unsigned int x86_pmu_event_addr(int index)
835{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600836 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
837 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300838}
839
Jacob Shin0fbdad02013-02-06 11:26:28 -0600840static inline int x86_pmu_rdpmc_index(int index)
841{
842 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
843}
844
Alexander Shishkin48070342015-01-14 14:18:20 +0200845int x86_add_exclusive(unsigned int what);
846
847void x86_del_exclusive(unsigned int what);
848
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300849int x86_reserve_hardware(void);
850
851void x86_release_hardware(void);
852
Andi Kleenb00233b2017-08-22 11:52:01 -0700853int x86_pmu_max_precise(void);
854
Alexander Shishkin48070342015-01-14 14:18:20 +0200855void hw_perf_lbr_event_destroy(struct perf_event *event);
856
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300857int x86_setup_perfctr(struct perf_event *event);
858
859int x86_pmu_hw_config(struct perf_event *event);
860
861void x86_pmu_disable_all(void);
862
Kim Phillips57388912019-11-14 12:37:20 -0600863static inline bool is_counter_pair(struct hw_perf_event *hwc)
864{
865 return hwc->flags & PERF_X86_EVENT_PAIR;
866}
867
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300868static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
869 u64 enable_mask)
870{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100871 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
872
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300873 if (hwc->extra_reg.reg)
874 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -0600875
876 /*
877 * Add enabled Merge event on next counter
878 * if large increment event being enabled on this counter
879 */
880 if (is_counter_pair(hwc))
881 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
882
Joerg Roedel1018faa2012-02-29 14:57:32 +0100883 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300884}
885
886void x86_pmu_enable_all(int added);
887
Peter Zijlstrab371b592015-05-21 10:57:13 +0200888int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200889 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300890int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
891
892void x86_pmu_stop(struct perf_event *event, int flags);
893
894static inline void x86_pmu_disable_event(struct perf_event *event)
895{
896 struct hw_perf_event *hwc = &event->hw;
897
898 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -0600899
900 if (is_counter_pair(hwc))
901 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300902}
903
904void x86_pmu_enable_event(struct perf_event *event);
905
906int x86_pmu_handle_irq(struct pt_regs *regs);
907
908extern struct event_constraint emptyconstraint;
909
910extern struct event_constraint unconstrained;
911
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100912static inline bool kernel_ip(unsigned long ip)
913{
914#ifdef CONFIG_X86_32
915 return ip > PAGE_OFFSET;
916#else
917 return (long)ip < 0;
918#endif
919}
920
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200921/*
922 * Not all PMUs provide the right context information to place the reported IP
923 * into full context. Specifically segment registers are typically not
924 * supplied.
925 *
926 * Assuming the address is a linear address (it is for IBS), we fake the CS and
927 * vm86 mode using the known zero-based code segment and 'fix up' the registers
928 * to reflect this.
929 *
930 * Intel PEBS/LBR appear to typically provide the effective address, nothing
931 * much we can do about that but pray and treat it like a linear address.
932 */
933static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
934{
935 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
936 if (regs->flags & X86_VM_MASK)
937 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
938 regs->ip = ip;
939}
940
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200941ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200942ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200943
Huang Ruia49ac9f2016-03-25 11:18:25 +0800944ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
945 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700946ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
947 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800948
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300949#ifdef CONFIG_CPU_SUP_AMD
950
951int amd_pmu_init(void);
952
953#else /* CONFIG_CPU_SUP_AMD */
954
955static inline int amd_pmu_init(void)
956{
957 return 0;
958}
959
960#endif /* CONFIG_CPU_SUP_AMD */
961
Alexander Shishkin42880f72019-08-06 11:46:01 +0300962static inline int is_pebs_pt(struct perf_event *event)
963{
964 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
965}
966
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300967#ifdef CONFIG_CPU_SUP_INTEL
968
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100969static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +0200970{
Jiri Olsa67266c12018-11-21 11:16:11 +0100971 struct hw_perf_event *hwc = &event->hw;
972 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +0200973
Jiri Olsa67266c12018-11-21 11:16:11 +0100974 if (event->attr.freq)
975 return false;
976
977 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
978 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
979
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100980 return hw_event == bts_event && period == 1;
981}
982
983static inline bool intel_pmu_has_bts(struct perf_event *event)
984{
985 struct hw_perf_event *hwc = &event->hw;
986
987 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +0200988}
989
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300990int intel_pmu_save_and_restart(struct perf_event *event);
991
992struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +0100993x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
994 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300995
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +0100996extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
997extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300998
999int intel_pmu_init(void);
1000
1001void init_debug_store_on_cpu(int cpu);
1002
1003void fini_debug_store_on_cpu(int cpu);
1004
1005void release_ds_buffers(void);
1006
1007void reserve_ds_buffers(void);
1008
1009extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001010extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001011
1012void intel_pmu_enable_bts(u64 config);
1013
1014void intel_pmu_disable_bts(void);
1015
1016int intel_pmu_drain_bts_buffer(void);
1017
1018extern struct event_constraint intel_core2_pebs_event_constraints[];
1019
1020extern struct event_constraint intel_atom_pebs_event_constraints[];
1021
Yan, Zheng1fa64182013-07-18 17:02:24 +08001022extern struct event_constraint intel_slm_pebs_event_constraints[];
1023
Kan Liang8b92c3a2016-04-15 00:42:47 -07001024extern struct event_constraint intel_glm_pebs_event_constraints[];
1025
Kan Liangdd0b06b2017-07-12 09:44:23 -04001026extern struct event_constraint intel_glp_pebs_event_constraints[];
1027
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001028extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1029
1030extern struct event_constraint intel_westmere_pebs_event_constraints[];
1031
1032extern struct event_constraint intel_snb_pebs_event_constraints[];
1033
Stephane Eranian20a36e32012-09-11 01:07:01 +02001034extern struct event_constraint intel_ivb_pebs_event_constraints[];
1035
Andi Kleen30443182013-06-17 17:36:49 -07001036extern struct event_constraint intel_hsw_pebs_event_constraints[];
1037
Stephane Eranianb3e62462016-03-03 20:50:42 +01001038extern struct event_constraint intel_bdw_pebs_event_constraints[];
1039
Andi Kleen9a92e162015-05-10 12:22:44 -07001040extern struct event_constraint intel_skl_pebs_event_constraints[];
1041
Kan Liang60176082019-04-02 12:45:05 -07001042extern struct event_constraint intel_icl_pebs_event_constraints[];
1043
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001044struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1045
Peter Zijlstra68f70822016-07-06 18:02:43 +02001046void intel_pmu_pebs_add(struct perf_event *event);
1047
1048void intel_pmu_pebs_del(struct perf_event *event);
1049
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001050void intel_pmu_pebs_enable(struct perf_event *event);
1051
1052void intel_pmu_pebs_disable(struct perf_event *event);
1053
1054void intel_pmu_pebs_enable_all(void);
1055
1056void intel_pmu_pebs_disable_all(void);
1057
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001058void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1059
Kan Liang5bee2cc2018-02-12 14:20:33 -08001060void intel_pmu_auto_reload_read(struct perf_event *event);
1061
Kan Liangc22497f2019-04-02 12:45:02 -07001062void intel_pmu_store_pebs_lbrs(struct pebs_lbr *lbr);
1063
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001064void intel_ds_init(void);
1065
Alexey Budankov421ca862019-10-23 10:12:54 +03001066void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1067 struct perf_event_context *next);
1068
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001069void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1070
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001071u64 lbr_from_signext_quirk_wr(u64 val);
1072
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001073void intel_pmu_lbr_reset(void);
1074
Kan Liang9f354a72020-07-03 05:49:08 -07001075void intel_pmu_lbr_reset_32(void);
1076
1077void intel_pmu_lbr_reset_64(void);
1078
Peter Zijlstra68f70822016-07-06 18:02:43 +02001079void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001080
Peter Zijlstra68f70822016-07-06 18:02:43 +02001081void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001082
Andi Kleen1a78d932015-03-20 10:11:23 -07001083void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001084
1085void intel_pmu_lbr_disable_all(void);
1086
1087void intel_pmu_lbr_read(void);
1088
Kan Liangc301b1d2020-07-03 05:49:09 -07001089void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1090
1091void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1092
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001093void intel_pmu_lbr_init_core(void);
1094
1095void intel_pmu_lbr_init_nhm(void);
1096
1097void intel_pmu_lbr_init_atom(void);
1098
Kan Liangf21d5ad2016-04-15 00:53:45 -07001099void intel_pmu_lbr_init_slm(void);
1100
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001101void intel_pmu_lbr_init_snb(void);
1102
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001103void intel_pmu_lbr_init_hsw(void);
1104
Andi Kleen9a92e162015-05-10 12:22:44 -07001105void intel_pmu_lbr_init_skl(void);
1106
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001107void intel_pmu_lbr_init_knl(void);
1108
Andi Kleene17dc652016-03-01 14:25:24 -08001109void intel_pmu_pebs_data_source_nhm(void);
1110
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001111void intel_pmu_pebs_data_source_skl(bool pmem);
1112
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001113int intel_pmu_setup_lbr_filter(struct perf_event *event);
1114
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001115void intel_pt_interrupt(void);
1116
Alexander Shishkin80623822015-01-30 12:40:35 +02001117int intel_bts_interrupt(void);
1118
1119void intel_bts_enable_local(void);
1120
1121void intel_bts_disable_local(void);
1122
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001123int p4_pmu_init(void);
1124
1125int p6_pmu_init(void);
1126
Vince Weavere717bf42012-09-26 14:12:52 -04001127int knc_pmu_init(void);
1128
Stephane Eranianb37609c2014-11-17 20:07:04 +01001129static inline int is_ht_workaround_enabled(void)
1130{
1131 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1132}
Andi Kleen47732d82015-06-29 14:22:13 -07001133
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001134#else /* CONFIG_CPU_SUP_INTEL */
1135
1136static inline void reserve_ds_buffers(void)
1137{
1138}
1139
1140static inline void release_ds_buffers(void)
1141{
1142}
1143
1144static inline int intel_pmu_init(void)
1145{
1146 return 0;
1147}
1148
Peter Zijlstraf764c582019-03-15 09:14:10 +01001149static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001150{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001151 return 0;
1152}
1153
Peter Zijlstraf764c582019-03-15 09:14:10 +01001154static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001155{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001156}
1157
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001158static inline int is_ht_workaround_enabled(void)
1159{
1160 return 0;
1161}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001162#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001163
1164#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1165int zhaoxin_pmu_init(void);
1166#else
1167static inline int zhaoxin_pmu_init(void)
1168{
1169 return 0;
1170}
1171#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/