blob: 73990295d627e11a5b5254de4e78055b3bb74b35 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
38 * ''''''
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
82 * ''''''
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
100 * ''''''''
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
156
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Jani Nikula739f3ab2019-01-16 11:15:19 +0200189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300245
Jani Nikulaa7c01492018-10-31 13:04:53 +0200246/*
247 * Device info offset array based helpers for groups of registers with unevenly
248 * spaced base offsets.
249 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200250#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
251 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200252 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200253#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
254 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200255 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200256#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
257 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200258 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200259
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100260#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000261#define _MASKED_FIELD(mask, value) ({ \
262 if (__builtin_constant_p(mask)) \
263 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
264 if (__builtin_constant_p(value)) \
265 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
266 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
267 BUILD_BUG_ON_MSG((value) & ~(mask), \
268 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100269 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000270#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
271#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
272
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000273/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000274
Chris Wilson8a68d462019-03-05 18:03:30 +0000275#define RCS0_HW 0
276#define VCS0_HW 1
277#define BCS0_HW 2
278#define VECS0_HW 3
279#define VCS1_HW 4
280#define VCS2_HW 6
281#define VCS3_HW 7
282#define VECS1_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200283
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700284/* Engine class */
285
286#define RENDER_CLASS 0
287#define VIDEO_DECODE_CLASS 1
288#define VIDEO_ENHANCEMENT_CLASS 2
289#define COPY_ENGINE_CLASS 3
290#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000291#define MAX_ENGINE_CLASS 4
292
Oscar Mateo54c52a82019-05-27 18:36:08 +0000293#define OTHER_GUC_INSTANCE 0
Oscar Mateod02b98b2018-04-05 17:00:50 +0300294#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200295#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700296
Jesse Barnes585fb112008-07-29 11:54:06 -0700297/* PCI config space */
298
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300299#define MCHBAR_I915 0x44
300#define MCHBAR_I965 0x48
301#define MCHBAR_SIZE (4 * 4096)
302
303#define DEVEN 0x54
304#define DEVEN_MCHBAR_EN (1 << 28)
305
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300306/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300307
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300308#define HPLLCC 0xc0 /* 85x only */
309#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700310#define GC_CLOCK_133_200 (0 << 0)
311#define GC_CLOCK_100_200 (1 << 0)
312#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300313#define GC_CLOCK_133_266 (3 << 0)
314#define GC_CLOCK_133_200_2 (4 << 0)
315#define GC_CLOCK_133_266_2 (5 << 0)
316#define GC_CLOCK_166_266 (6 << 0)
317#define GC_CLOCK_166_250 (7 << 0)
318
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300319#define I915_GDRST 0xc0 /* PCI config register */
320#define GRDOM_FULL (0 << 2)
321#define GRDOM_RENDER (1 << 2)
322#define GRDOM_MEDIA (3 << 2)
323#define GRDOM_MASK (3 << 2)
324#define GRDOM_RESET_STATUS (1 << 1)
325#define GRDOM_RESET_ENABLE (1 << 0)
326
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200327/* BSpec only has register offset, PCI device and bit found empirically */
328#define I830_CLOCK_GATE 0xc8 /* device 0 */
329#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
330
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300331#define GCDGMBUS 0xcc
332
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700334#define GCFGC 0xf0 /* 915+ only */
335#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
336#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100337#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200338#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
339#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
340#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
341#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
342#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
343#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700344#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700345#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
346#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
347#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
348#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
349#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
350#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
351#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
352#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
353#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
354#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
355#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
356#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
357#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
358#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
359#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
360#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
361#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
362#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
363#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100364
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300365#define ASLE 0xe4
366#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700367
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300368#define SWSCI 0xe8
369#define SWSCI_SCISEL (1 << 15)
370#define SWSCI_GSSCIE (1 << 0)
371
372#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
373
Jesse Barnes585fb112008-07-29 11:54:06 -0700374
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200375#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700376#define ILK_GRDOM_FULL (0 << 1)
377#define ILK_GRDOM_RENDER (1 << 1)
378#define ILK_GRDOM_MEDIA (3 << 1)
379#define ILK_GRDOM_MASK (3 << 1)
380#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300381
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200382#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700383#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700384#define GEN6_MBC_SNPCR_MASK (3 << 21)
385#define GEN6_MBC_SNPCR_MAX (0 << 21)
386#define GEN6_MBC_SNPCR_MED (1 << 21)
387#define GEN6_MBC_SNPCR_LOW (2 << 21)
388#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200390#define VLV_G3DCTL _MMIO(0x9024)
391#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300392
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200393#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100394#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
395#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
396#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
397#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
398#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200400#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800401#define GEN6_GRDOM_FULL (1 << 0)
402#define GEN6_GRDOM_RENDER (1 << 1)
403#define GEN6_GRDOM_MEDIA (1 << 2)
404#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200405#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100406#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200407#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300408/* GEN11 changed all bit defs except for FULL & RENDER */
409#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
410#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
411#define GEN11_GRDOM_BLT (1 << 2)
412#define GEN11_GRDOM_GUC (1 << 3)
413#define GEN11_GRDOM_MEDIA (1 << 5)
414#define GEN11_GRDOM_MEDIA2 (1 << 6)
415#define GEN11_GRDOM_MEDIA3 (1 << 7)
416#define GEN11_GRDOM_MEDIA4 (1 << 8)
417#define GEN11_GRDOM_VECS (1 << 13)
418#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000419#define GEN11_GRDOM_SFC0 (1 << 17)
420#define GEN11_GRDOM_SFC1 (1 << 18)
421
422#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
423#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
424
425#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
426#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
427#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
428#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
429#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
430
431#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
432#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
433#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
434#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
435#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
436#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800437
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700438#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
439#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
440#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100441#define PP_DIR_DCLV_2G 0xffffffff
442
Chris Wilson6d425722019-04-05 13:38:31 +0100443#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
444#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200446#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600447#define GEN8_RPCS_ENABLE (1 << 31)
448#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
449#define GEN8_RPCS_S_CNT_SHIFT 15
450#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100451#define GEN11_RPCS_S_CNT_SHIFT 12
452#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600453#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
454#define GEN8_RPCS_SS_CNT_SHIFT 8
455#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
456#define GEN8_RPCS_EU_MAX_SHIFT 4
457#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
458#define GEN8_RPCS_EU_MIN_SHIFT 0
459#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
460
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100461#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
462/* HSW only */
463#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
464#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
465#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
466#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
467/* HSW+ */
468#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
469#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
470#define HSW_RCS_INHIBIT (1 << 8)
471/* Gen8 */
472#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
473#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
474#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
475#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
476#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
477#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
478#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
479#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
480#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
481#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200483#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700484#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
485#define ECOCHK_SNB_BIT (1 << 10)
486#define ECOCHK_DIS_TLB (1 << 8)
487#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
488#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
489#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
490#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
491#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
492#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
493#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
494#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100495
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200496#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700497#define ECOBITS_SNB_BIT (1 << 13)
498#define ECOBITS_PPGTT_CACHE64B (3 << 8)
499#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200500
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700502#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200503
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200504#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300505#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
506#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
507#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
508#define GEN6_STOLEN_RESERVED_1M (0 << 4)
509#define GEN6_STOLEN_RESERVED_512K (1 << 4)
510#define GEN6_STOLEN_RESERVED_256K (2 << 4)
511#define GEN6_STOLEN_RESERVED_128K (3 << 4)
512#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
513#define GEN7_STOLEN_RESERVED_1M (0 << 5)
514#define GEN7_STOLEN_RESERVED_256K (1 << 5)
515#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
516#define GEN8_STOLEN_RESERVED_1M (0 << 7)
517#define GEN8_STOLEN_RESERVED_2M (1 << 7)
518#define GEN8_STOLEN_RESERVED_4M (2 << 7)
519#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200520#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700521#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200522
Jesse Barnes585fb112008-07-29 11:54:06 -0700523/* VGA stuff */
524
525#define VGA_ST01_MDA 0x3ba
526#define VGA_ST01_CGA 0x3da
527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700529#define VGA_MSR_WRITE 0x3c2
530#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700531#define VGA_MSR_MEM_EN (1 << 1)
532#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700533
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300534#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100535#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300536#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700537
538#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700539#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700540#define VGA_AR_DATA_WRITE 0x3c0
541#define VGA_AR_DATA_READ 0x3c1
542
543#define VGA_GR_INDEX 0x3ce
544#define VGA_GR_DATA 0x3cf
545/* GR05 */
546#define VGA_GR_MEM_READ_MODE_SHIFT 3
547#define VGA_GR_MEM_READ_MODE_PLANE 1
548/* GR06 */
549#define VGA_GR_MEM_MODE_MASK 0xc
550#define VGA_GR_MEM_MODE_SHIFT 2
551#define VGA_GR_MEM_A0000_AFFFF 0
552#define VGA_GR_MEM_A0000_BFFFF 1
553#define VGA_GR_MEM_B0000_B7FFF 2
554#define VGA_GR_MEM_B0000_BFFFF 3
555
556#define VGA_DACMASK 0x3c6
557#define VGA_DACRX 0x3c7
558#define VGA_DACWX 0x3c8
559#define VGA_DACDATA 0x3c9
560
561#define VGA_CR_INDEX_MDA 0x3b4
562#define VGA_CR_DATA_MDA 0x3b5
563#define VGA_CR_INDEX_CGA 0x3d4
564#define VGA_CR_DATA_CGA 0x3d5
565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200566#define MI_PREDICATE_SRC0 _MMIO(0x2400)
567#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
568#define MI_PREDICATE_SRC1 _MMIO(0x2408)
569#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200571#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700572#define LOWER_SLICE_ENABLED (1 << 0)
573#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300574
Jesse Barnes585fb112008-07-29 11:54:06 -0700575/*
Brad Volkin5947de92014-02-18 10:15:50 -0800576 * Registers used only by the command parser
577 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200578#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200580#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
581#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
582#define HS_INVOCATION_COUNT _MMIO(0x2300)
583#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
584#define DS_INVOCATION_COUNT _MMIO(0x2308)
585#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
586#define IA_VERTICES_COUNT _MMIO(0x2310)
587#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
588#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
589#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
590#define VS_INVOCATION_COUNT _MMIO(0x2320)
591#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
592#define GS_INVOCATION_COUNT _MMIO(0x2328)
593#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
594#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
595#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
596#define CL_INVOCATION_COUNT _MMIO(0x2338)
597#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
598#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
599#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
600#define PS_INVOCATION_COUNT _MMIO(0x2348)
601#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
602#define PS_DEPTH_COUNT _MMIO(0x2350)
603#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800604
605/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200606#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
607#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200609#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
610#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200612#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
613#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
614#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
615#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
616#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
617#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200619#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
620#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
621#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700622
Jordan Justen1b850662016-03-06 23:30:29 -0800623/* There are the 16 64-bit CS General Purpose Registers */
624#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
625#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
626
Robert Bragga9417952016-11-07 19:49:48 +0000627#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000628#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
629#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
630#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700631#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
632#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
633#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
634#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
635#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
636#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
637#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
638#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
639#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000640#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700641#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
642#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000643
644#define GEN8_OACTXID _MMIO(0x2364)
645
Robert Bragg19f81df2017-06-13 12:23:03 +0100646#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700647#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
648#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
649#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
650#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100651
Robert Braggd7965152016-11-07 19:49:52 +0000652#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700653#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
654#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
655#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
656#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000657#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700658#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
659#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000660
661#define GEN8_OACTXCONTROL _MMIO(0x2360)
662#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
663#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700664#define GEN8_OA_TIMER_ENABLE (1 << 1)
665#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000666
667#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700668#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
669#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
670#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
671#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000672
Robert Bragg19f81df2017-06-13 12:23:03 +0100673#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000674#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100675#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000676
677#define GEN7_OASTATUS1 _MMIO(0x2364)
678#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700679#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
680#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
681#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000682
683#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100684#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
685#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000686
687#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700688#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
689#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
690#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
691#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000692
693#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100694#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000695#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100696#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000697
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700698#define OABUFFER_SIZE_128K (0 << 3)
699#define OABUFFER_SIZE_256K (1 << 3)
700#define OABUFFER_SIZE_512K (2 << 3)
701#define OABUFFER_SIZE_1M (3 << 3)
702#define OABUFFER_SIZE_2M (4 << 3)
703#define OABUFFER_SIZE_4M (5 << 3)
704#define OABUFFER_SIZE_8M (6 << 3)
705#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000706
Robert Bragg19f81df2017-06-13 12:23:03 +0100707/*
708 * Flexible, Aggregate EU Counter Registers.
709 * Note: these aren't contiguous
710 */
Robert Braggd7965152016-11-07 19:49:52 +0000711#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100712#define EU_PERF_CNTL1 _MMIO(0xe558)
713#define EU_PERF_CNTL2 _MMIO(0xe658)
714#define EU_PERF_CNTL3 _MMIO(0xe758)
715#define EU_PERF_CNTL4 _MMIO(0xe45c)
716#define EU_PERF_CNTL5 _MMIO(0xe55c)
717#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000718
Robert Braggd7965152016-11-07 19:49:52 +0000719/*
720 * OA Boolean state
721 */
722
Robert Braggd7965152016-11-07 19:49:52 +0000723#define OASTARTTRIG1 _MMIO(0x2710)
724#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
725#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
726
727#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700728#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
729#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
730#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
731#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
732#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
733#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
734#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
735#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
736#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
737#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
738#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
739#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
740#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
741#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
742#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
743#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
744#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
745#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
746#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
747#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
748#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
749#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
750#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
751#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
752#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
753#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
754#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
755#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
756#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000757
758#define OASTARTTRIG3 _MMIO(0x2718)
759#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
760#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
761#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
762#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
763#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
764#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
765#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
766#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
767#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
768
769#define OASTARTTRIG4 _MMIO(0x271c)
770#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
771#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
772#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
773#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
774#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
775#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
776#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
777#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
778#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
779
780#define OASTARTTRIG5 _MMIO(0x2720)
781#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
782#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
783
784#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700785#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
786#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
787#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
788#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
789#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
790#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
791#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
792#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
793#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
794#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
795#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
796#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
797#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
798#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
799#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
800#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
801#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
802#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
803#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
804#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
805#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
806#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
807#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
808#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
809#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
810#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
811#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
812#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
813#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000814
815#define OASTARTTRIG7 _MMIO(0x2728)
816#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
817#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
818#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
819#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
820#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
821#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
822#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
823#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
824#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
825
826#define OASTARTTRIG8 _MMIO(0x272c)
827#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
828#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
829#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
830#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
831#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
832#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
833#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
834#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
835#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
836
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100837#define OAREPORTTRIG1 _MMIO(0x2740)
838#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
839#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
840
841#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700842#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
843#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
844#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
845#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
846#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
847#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
848#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
849#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
850#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
851#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
852#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
853#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
854#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
855#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
856#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
857#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
858#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
859#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
860#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
861#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
862#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
863#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
864#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
865#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
866#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100867
868#define OAREPORTTRIG3 _MMIO(0x2748)
869#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
870#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
871#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
872#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
873#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
874#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
875#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
876#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
877#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
878
879#define OAREPORTTRIG4 _MMIO(0x274c)
880#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
881#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
882#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
883#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
884#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
885#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
886#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
887#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
888#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
889
890#define OAREPORTTRIG5 _MMIO(0x2750)
891#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
892#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
893
894#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700895#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
896#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
897#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
898#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
899#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
900#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
901#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
902#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
903#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
904#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
905#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
906#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
907#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
908#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
909#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
910#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
911#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
912#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
913#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
914#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
915#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
916#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
917#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
918#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
919#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100920
921#define OAREPORTTRIG7 _MMIO(0x2758)
922#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
923#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
924#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
925#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
926#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
927#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
928#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
929#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
930#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
931
932#define OAREPORTTRIG8 _MMIO(0x275c)
933#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
934#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
935#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
936#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
937#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
938#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
939#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
940#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
941#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
942
Robert Braggd7965152016-11-07 19:49:52 +0000943/* CECX_0 */
944#define OACEC_COMPARE_LESS_OR_EQUAL 6
945#define OACEC_COMPARE_NOT_EQUAL 5
946#define OACEC_COMPARE_LESS_THAN 4
947#define OACEC_COMPARE_GREATER_OR_EQUAL 3
948#define OACEC_COMPARE_EQUAL 2
949#define OACEC_COMPARE_GREATER_THAN 1
950#define OACEC_COMPARE_ANY_EQUAL 0
951
952#define OACEC_COMPARE_VALUE_MASK 0xffff
953#define OACEC_COMPARE_VALUE_SHIFT 3
954
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700955#define OACEC_SELECT_NOA (0 << 19)
956#define OACEC_SELECT_PREV (1 << 19)
957#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000958
959/* CECX_1 */
960#define OACEC_MASK_MASK 0xffff
961#define OACEC_CONSIDERATIONS_MASK 0xffff
962#define OACEC_CONSIDERATIONS_SHIFT 16
963
964#define OACEC0_0 _MMIO(0x2770)
965#define OACEC0_1 _MMIO(0x2774)
966#define OACEC1_0 _MMIO(0x2778)
967#define OACEC1_1 _MMIO(0x277c)
968#define OACEC2_0 _MMIO(0x2780)
969#define OACEC2_1 _MMIO(0x2784)
970#define OACEC3_0 _MMIO(0x2788)
971#define OACEC3_1 _MMIO(0x278c)
972#define OACEC4_0 _MMIO(0x2790)
973#define OACEC4_1 _MMIO(0x2794)
974#define OACEC5_0 _MMIO(0x2798)
975#define OACEC5_1 _MMIO(0x279c)
976#define OACEC6_0 _MMIO(0x27a0)
977#define OACEC6_1 _MMIO(0x27a4)
978#define OACEC7_0 _MMIO(0x27a8)
979#define OACEC7_1 _MMIO(0x27ac)
980
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100981/* OA perf counters */
982#define OA_PERFCNT1_LO _MMIO(0x91B8)
983#define OA_PERFCNT1_HI _MMIO(0x91BC)
984#define OA_PERFCNT2_LO _MMIO(0x91C0)
985#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000986#define OA_PERFCNT3_LO _MMIO(0x91C8)
987#define OA_PERFCNT3_HI _MMIO(0x91CC)
988#define OA_PERFCNT4_LO _MMIO(0x91D8)
989#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100990
991#define OA_PERFMATRIX_LO _MMIO(0x91C8)
992#define OA_PERFMATRIX_HI _MMIO(0x91CC)
993
994/* RPM unit config (Gen8+) */
995#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000996#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
997#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
998#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
999#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -02001000#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1001#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1002#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1003#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1004#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1005#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +00001006#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1007#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1008
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001009#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001010#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001011
Lionel Landwerlindab91782017-11-10 19:08:44 +00001012/* GPM unit config (Gen9+) */
1013#define CTC_MODE _MMIO(0xA26C)
1014#define CTC_SOURCE_PARAMETER_MASK 1
1015#define CTC_SOURCE_CRYSTAL_CLOCK 0
1016#define CTC_SOURCE_DIVIDE_LOGIC 1
1017#define CTC_SHIFT_PARAMETER_SHIFT 1
1018#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1019
Lionel Landwerlin58885762017-11-10 19:08:42 +00001020/* RCP unit config (Gen8+) */
1021#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001022
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001023/* NOA (HSW) */
1024#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1025#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1026#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1027#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1028#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1029#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1030#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1031#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1032#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1033#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1034
1035#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1036
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001037/* NOA (Gen8+) */
1038#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1039
1040#define MICRO_BP0_0 _MMIO(0x9800)
1041#define MICRO_BP0_2 _MMIO(0x9804)
1042#define MICRO_BP0_1 _MMIO(0x9808)
1043
1044#define MICRO_BP1_0 _MMIO(0x980C)
1045#define MICRO_BP1_2 _MMIO(0x9810)
1046#define MICRO_BP1_1 _MMIO(0x9814)
1047
1048#define MICRO_BP2_0 _MMIO(0x9818)
1049#define MICRO_BP2_2 _MMIO(0x981C)
1050#define MICRO_BP2_1 _MMIO(0x9820)
1051
1052#define MICRO_BP3_0 _MMIO(0x9824)
1053#define MICRO_BP3_2 _MMIO(0x9828)
1054#define MICRO_BP3_1 _MMIO(0x982C)
1055
1056#define MICRO_BP_TRIGGER _MMIO(0x9830)
1057#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1058#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1059#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1060
1061#define GDT_CHICKEN_BITS _MMIO(0x9840)
1062#define GT_NOA_ENABLE 0x00000080
1063
1064#define NOA_DATA _MMIO(0x986C)
1065#define NOA_WRITE _MMIO(0x9888)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001066
Brad Volkin220375a2014-02-18 10:15:51 -08001067#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1068#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001069#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001070
Brad Volkin5947de92014-02-18 10:15:50 -08001071/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001072 * Reset registers
1073 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001074#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001075#define DEBUG_RESET_FULL (1 << 7)
1076#define DEBUG_RESET_RENDER (1 << 8)
1077#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001078
Jesse Barnes57f350b2012-03-28 13:39:25 -07001079/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001080 * IOSF sideband
1081 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001082#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001083#define IOSF_DEVFN_SHIFT 24
1084#define IOSF_OPCODE_SHIFT 16
1085#define IOSF_PORT_SHIFT 8
1086#define IOSF_BYTE_ENABLES_SHIFT 4
1087#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001088#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001089#define IOSF_PORT_BUNIT 0x03
1090#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001091#define IOSF_PORT_NC 0x11
1092#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001093#define IOSF_PORT_GPIO_NC 0x13
1094#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001095#define IOSF_PORT_DPIO_2 0x1a
1096#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001097#define IOSF_PORT_GPIO_SC 0x48
1098#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001099#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001100#define CHV_IOSF_PORT_GPIO_N 0x13
1101#define CHV_IOSF_PORT_GPIO_SE 0x48
1102#define CHV_IOSF_PORT_GPIO_E 0xa8
1103#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001104#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1105#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001106
Jesse Barnes30a970c2013-11-04 13:48:12 -08001107/* See configdb bunit SB addr map */
1108#define BUNIT_REG_BISOC 0x11
1109
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001110/* PUNIT_REG_*SSPM0 */
1111#define _SSPM0_SSC(val) ((val) << 0)
1112#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1113#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1114#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1115#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1116#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1117#define _SSPM0_SSS(val) ((val) << 24)
1118#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1119#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1120#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1121#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1122#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1123
1124/* PUNIT_REG_*SSPM1 */
1125#define SSPM1_FREQSTAT_SHIFT 24
1126#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1127#define SSPM1_FREQGUAR_SHIFT 8
1128#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1129#define SSPM1_FREQ_SHIFT 0
1130#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1131
1132#define PUNIT_REG_VEDSSPM0 0x32
1133#define PUNIT_REG_VEDSSPM1 0x33
1134
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001135#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001136#define DSPFREQSTAT_SHIFT_CHV 24
1137#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1138#define DSPFREQGUAR_SHIFT_CHV 8
1139#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001140#define DSPFREQSTAT_SHIFT 30
1141#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1142#define DSPFREQGUAR_SHIFT 14
1143#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001144#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1145#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1146#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001147#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1148#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1149#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1150#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1151#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1152#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1153#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1154#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1155#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1156#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1157#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1158#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001159
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001160#define PUNIT_REG_ISPSSPM0 0x39
1161#define PUNIT_REG_ISPSSPM1 0x3a
1162
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001163/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001164 * i915_power_well_id:
1165 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001166 * IDs used to look up power wells. Power wells accessed directly bypassing
1167 * the power domains framework must be assigned a unique ID. The rest of power
1168 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001169 */
1170enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001171 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001172
Imre Deak2183b492018-08-06 12:58:41 +03001173 VLV_DISP_PW_DISP2D,
1174 BXT_DISP_PW_DPIO_CMN_A,
1175 VLV_DISP_PW_DPIO_CMN_BC,
1176 GLK_DISP_PW_DPIO_CMN_C,
1177 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001178 HSW_DISP_PW_GLOBAL,
1179 SKL_DISP_PW_MISC_IO,
1180 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001181 SKL_DISP_PW_2,
1182};
1183
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001184#define PUNIT_REG_PWRGT_CTRL 0x60
1185#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001186#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1187#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1188#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1189#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1190#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1191
1192#define PUNIT_PWGT_IDX_RENDER 0
1193#define PUNIT_PWGT_IDX_MEDIA 1
1194#define PUNIT_PWGT_IDX_DISP2D 3
1195#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1196#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1197#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1198#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1199#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1200#define PUNIT_PWGT_IDX_DPIO_RX0 10
1201#define PUNIT_PWGT_IDX_DPIO_RX1 11
1202#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001203
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001204#define PUNIT_REG_GPU_LFM 0xd3
1205#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1206#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001207#define GPLLENABLE (1 << 4)
1208#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001209#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001210#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001211
1212#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1213#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1214
Deepak S095acd52015-01-17 11:05:59 +05301215#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1216#define FB_GFX_FREQ_FUSE_MASK 0xff
1217#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1218#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1219#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1220
1221#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1222#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1223
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001224#define PUNIT_REG_DDR_SETUP2 0x139
1225#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1226#define FORCE_DDR_LOW_FREQ (1 << 1)
1227#define FORCE_DDR_HIGH_FREQ (1 << 0)
1228
Deepak S2b6b3a02014-05-27 15:59:30 +05301229#define PUNIT_GPU_STATUS_REG 0xdb
1230#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1231#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1232#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1233#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1234
1235#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1236#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1237#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1238
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001239#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1240#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1241#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1242#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1243#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1244#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1245#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1246#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1247#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1248#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1249
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001250#define VLV_TURBO_SOC_OVERRIDE 0x04
1251#define VLV_OVERRIDE_EN 1
1252#define VLV_SOC_TDP_EN (1 << 1)
1253#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1254#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301255
ymohanmabe4fc042013-08-27 23:40:56 +03001256/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001257#define CCK_FUSE_REG 0x8
1258#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001259#define CCK_REG_DSI_PLL_FUSE 0x44
1260#define CCK_REG_DSI_PLL_CONTROL 0x48
1261#define DSI_PLL_VCO_EN (1 << 31)
1262#define DSI_PLL_LDO_GATE (1 << 30)
1263#define DSI_PLL_P1_POST_DIV_SHIFT 17
1264#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1265#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1266#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1267#define DSI_PLL_MUX_MASK (3 << 9)
1268#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1269#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1270#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1271#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1272#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1273#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1274#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1275#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1276#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1277#define DSI_PLL_LOCK (1 << 0)
1278#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1279#define DSI_PLL_LFSR (1 << 31)
1280#define DSI_PLL_FRACTION_EN (1 << 30)
1281#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1282#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1283#define DSI_PLL_USYNC_CNT_SHIFT 18
1284#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1285#define DSI_PLL_N1_DIV_SHIFT 16
1286#define DSI_PLL_N1_DIV_MASK (3 << 16)
1287#define DSI_PLL_M1_DIV_SHIFT 0
1288#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001289#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001290#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001291#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001292#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001293#define CCK_TRUNK_FORCE_ON (1 << 17)
1294#define CCK_TRUNK_FORCE_OFF (1 << 16)
1295#define CCK_FREQUENCY_STATUS (0x1f << 8)
1296#define CCK_FREQUENCY_STATUS_SHIFT 8
1297#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001298
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001299/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001300#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001302#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001303#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1304#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1305#define DPIO_SFR_BYPASS (1 << 1)
1306#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001307
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001308#define DPIO_PHY(pipe) ((pipe) >> 1)
1309#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1310
Daniel Vetter598fac62013-04-18 22:01:46 +02001311/*
1312 * Per pipe/PLL DPIO regs
1313 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001314#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001315#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001316#define DPIO_POST_DIV_DAC 0
1317#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1318#define DPIO_POST_DIV_LVDS1 2
1319#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001320#define DPIO_K_SHIFT (24) /* 4 bits */
1321#define DPIO_P1_SHIFT (21) /* 3 bits */
1322#define DPIO_P2_SHIFT (16) /* 5 bits */
1323#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001324#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001325#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1326#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001327#define _VLV_PLL_DW3_CH1 0x802c
1328#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001329
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001330#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001331#define DPIO_REFSEL_OVERRIDE 27
1332#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1333#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1334#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301335#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001336#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1337#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001338#define _VLV_PLL_DW5_CH1 0x8034
1339#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001340
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001341#define _VLV_PLL_DW7_CH0 0x801c
1342#define _VLV_PLL_DW7_CH1 0x803c
1343#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001344
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001345#define _VLV_PLL_DW8_CH0 0x8040
1346#define _VLV_PLL_DW8_CH1 0x8060
1347#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001348
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001349#define VLV_PLL_DW9_BCAST 0xc044
1350#define _VLV_PLL_DW9_CH0 0x8044
1351#define _VLV_PLL_DW9_CH1 0x8064
1352#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001353
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001354#define _VLV_PLL_DW10_CH0 0x8048
1355#define _VLV_PLL_DW10_CH1 0x8068
1356#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001357
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001358#define _VLV_PLL_DW11_CH0 0x804c
1359#define _VLV_PLL_DW11_CH1 0x806c
1360#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001361
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001362/* Spec for ref block start counts at DW10 */
1363#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001364
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001365#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001366
Daniel Vetter598fac62013-04-18 22:01:46 +02001367/*
1368 * Per DDI channel DPIO regs
1369 */
1370
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001371#define _VLV_PCS_DW0_CH0 0x8200
1372#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001373#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1374#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1375#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1376#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001377#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001378
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001379#define _VLV_PCS01_DW0_CH0 0x200
1380#define _VLV_PCS23_DW0_CH0 0x400
1381#define _VLV_PCS01_DW0_CH1 0x2600
1382#define _VLV_PCS23_DW0_CH1 0x2800
1383#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1384#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1385
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001386#define _VLV_PCS_DW1_CH0 0x8204
1387#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001388#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1389#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1390#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001391#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001392#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001393#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001394
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001395#define _VLV_PCS01_DW1_CH0 0x204
1396#define _VLV_PCS23_DW1_CH0 0x404
1397#define _VLV_PCS01_DW1_CH1 0x2604
1398#define _VLV_PCS23_DW1_CH1 0x2804
1399#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1400#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1401
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001402#define _VLV_PCS_DW8_CH0 0x8220
1403#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001404#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1405#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001406#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001407
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001408#define _VLV_PCS01_DW8_CH0 0x0220
1409#define _VLV_PCS23_DW8_CH0 0x0420
1410#define _VLV_PCS01_DW8_CH1 0x2620
1411#define _VLV_PCS23_DW8_CH1 0x2820
1412#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1413#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001414
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001415#define _VLV_PCS_DW9_CH0 0x8224
1416#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001417#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1418#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1419#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1420#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1421#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1422#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001423#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001425#define _VLV_PCS01_DW9_CH0 0x224
1426#define _VLV_PCS23_DW9_CH0 0x424
1427#define _VLV_PCS01_DW9_CH1 0x2624
1428#define _VLV_PCS23_DW9_CH1 0x2824
1429#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1430#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1431
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001432#define _CHV_PCS_DW10_CH0 0x8228
1433#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001434#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1435#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1436#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1437#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1438#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1439#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1440#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1441#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001442#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1443
Ville Syrjälä1966e592014-04-09 13:29:04 +03001444#define _VLV_PCS01_DW10_CH0 0x0228
1445#define _VLV_PCS23_DW10_CH0 0x0428
1446#define _VLV_PCS01_DW10_CH1 0x2628
1447#define _VLV_PCS23_DW10_CH1 0x2828
1448#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1449#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1450
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001451#define _VLV_PCS_DW11_CH0 0x822c
1452#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001453#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1454#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1455#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1456#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001457#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001458
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001459#define _VLV_PCS01_DW11_CH0 0x022c
1460#define _VLV_PCS23_DW11_CH0 0x042c
1461#define _VLV_PCS01_DW11_CH1 0x262c
1462#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001463#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1464#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001465
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001466#define _VLV_PCS01_DW12_CH0 0x0230
1467#define _VLV_PCS23_DW12_CH0 0x0430
1468#define _VLV_PCS01_DW12_CH1 0x2630
1469#define _VLV_PCS23_DW12_CH1 0x2830
1470#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1471#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1472
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001473#define _VLV_PCS_DW12_CH0 0x8230
1474#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001475#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1476#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1477#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1478#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1479#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001480#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001481
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001482#define _VLV_PCS_DW14_CH0 0x8238
1483#define _VLV_PCS_DW14_CH1 0x8438
1484#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001485
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001486#define _VLV_PCS_DW23_CH0 0x825c
1487#define _VLV_PCS_DW23_CH1 0x845c
1488#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001489
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001490#define _VLV_TX_DW2_CH0 0x8288
1491#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001492#define DPIO_SWING_MARGIN000_SHIFT 16
1493#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001495#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001496
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001497#define _VLV_TX_DW3_CH0 0x828c
1498#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001499/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001500#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001501#define DPIO_SWING_MARGIN101_SHIFT 16
1502#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001503#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1504
1505#define _VLV_TX_DW4_CH0 0x8290
1506#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001507#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1508#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001509#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1510#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001511#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1512
1513#define _VLV_TX3_DW4_CH0 0x690
1514#define _VLV_TX3_DW4_CH1 0x2a90
1515#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1516
1517#define _VLV_TX_DW5_CH0 0x8294
1518#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001519#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001520#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001521
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001522#define _VLV_TX_DW11_CH0 0x82ac
1523#define _VLV_TX_DW11_CH1 0x84ac
1524#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001525
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001526#define _VLV_TX_DW14_CH0 0x82b8
1527#define _VLV_TX_DW14_CH1 0x84b8
1528#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301529
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001530/* CHV dpPhy registers */
1531#define _CHV_PLL_DW0_CH0 0x8000
1532#define _CHV_PLL_DW0_CH1 0x8180
1533#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1534
1535#define _CHV_PLL_DW1_CH0 0x8004
1536#define _CHV_PLL_DW1_CH1 0x8184
1537#define DPIO_CHV_N_DIV_SHIFT 8
1538#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1539#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1540
1541#define _CHV_PLL_DW2_CH0 0x8008
1542#define _CHV_PLL_DW2_CH1 0x8188
1543#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1544
1545#define _CHV_PLL_DW3_CH0 0x800c
1546#define _CHV_PLL_DW3_CH1 0x818c
1547#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1548#define DPIO_CHV_FIRST_MOD (0 << 8)
1549#define DPIO_CHV_SECOND_MOD (1 << 8)
1550#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301551#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001552#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1553
1554#define _CHV_PLL_DW6_CH0 0x8018
1555#define _CHV_PLL_DW6_CH1 0x8198
1556#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1557#define DPIO_CHV_INT_COEFF_SHIFT 8
1558#define DPIO_CHV_PROP_COEFF_SHIFT 0
1559#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1560
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301561#define _CHV_PLL_DW8_CH0 0x8020
1562#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301563#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1564#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301565#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1566
1567#define _CHV_PLL_DW9_CH0 0x8024
1568#define _CHV_PLL_DW9_CH1 0x81A4
1569#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301570#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301571#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1572#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1573
Ville Syrjälä6669e392015-07-08 23:46:00 +03001574#define _CHV_CMN_DW0_CH0 0x8100
1575#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1576#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1577#define DPIO_ALLDL_POWERDOWN (1 << 1)
1578#define DPIO_ANYDL_POWERDOWN (1 << 0)
1579
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001580#define _CHV_CMN_DW5_CH0 0x8114
1581#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1582#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1583#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1584#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1585#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1586#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1587#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1588#define CHV_BUFLEFTENA1_MASK (3 << 22)
1589
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001590#define _CHV_CMN_DW13_CH0 0x8134
1591#define _CHV_CMN_DW0_CH1 0x8080
1592#define DPIO_CHV_S1_DIV_SHIFT 21
1593#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1594#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1595#define DPIO_CHV_K_DIV_SHIFT 4
1596#define DPIO_PLL_FREQLOCK (1 << 1)
1597#define DPIO_PLL_LOCK (1 << 0)
1598#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1599
1600#define _CHV_CMN_DW14_CH0 0x8138
1601#define _CHV_CMN_DW1_CH1 0x8084
1602#define DPIO_AFC_RECAL (1 << 14)
1603#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001604#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1605#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1606#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1607#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1608#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1609#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1610#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1611#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001612#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1613
Ville Syrjälä9197c882014-04-09 13:29:05 +03001614#define _CHV_CMN_DW19_CH0 0x814c
1615#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001616#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1617#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001618#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001619#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001620
Ville Syrjälä9197c882014-04-09 13:29:05 +03001621#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1622
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001623#define CHV_CMN_DW28 0x8170
1624#define DPIO_CL1POWERDOWNEN (1 << 23)
1625#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001626#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1627#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1628#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1629#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001630
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001632#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633#define DPIO_LRC_BYPASS (1 << 3)
1634
1635#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1636 (lane) * 0x200 + (offset))
1637
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001638#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1639#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1640#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1641#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1642#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1643#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1644#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1645#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1646#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1647#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1648#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1650#define DPIO_FRC_LATENCY_SHFIT 8
1651#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1652#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301653
1654/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001655#define _BXT_PHY0_BASE 0x6C000
1656#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001657#define _BXT_PHY2_BASE 0x163000
1658#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1659 _BXT_PHY1_BASE, \
1660 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001661
1662#define _BXT_PHY(phy, reg) \
1663 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1664
1665#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1666 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1667 (reg_ch1) - _BXT_PHY0_BASE))
1668#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1669 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001671#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301672#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301673
Imre Deake93da0a2016-06-13 16:44:37 +03001674#define _BXT_PHY_CTL_DDI_A 0x64C00
1675#define _BXT_PHY_CTL_DDI_B 0x64C10
1676#define _BXT_PHY_CTL_DDI_C 0x64C20
1677#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1678#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1679#define BXT_PHY_LANE_ENABLED (1 << 8)
1680#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1681 _BXT_PHY_CTL_DDI_B)
1682
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301683#define _PHY_CTL_FAMILY_EDP 0x64C80
1684#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001685#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301686#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001687#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1688 _PHY_CTL_FAMILY_EDP, \
1689 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301690
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301691/* BXT PHY PLL registers */
1692#define _PORT_PLL_A 0x46074
1693#define _PORT_PLL_B 0x46078
1694#define _PORT_PLL_C 0x4607c
1695#define PORT_PLL_ENABLE (1 << 31)
1696#define PORT_PLL_LOCK (1 << 30)
1697#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001698#define PORT_PLL_POWER_ENABLE (1 << 26)
1699#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001700#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301701
1702#define _PORT_PLL_EBB_0_A 0x162034
1703#define _PORT_PLL_EBB_0_B 0x6C034
1704#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001705#define PORT_PLL_P1_SHIFT 13
1706#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1707#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1708#define PORT_PLL_P2_SHIFT 8
1709#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1710#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001711#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1712 _PORT_PLL_EBB_0_B, \
1713 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301714
1715#define _PORT_PLL_EBB_4_A 0x162038
1716#define _PORT_PLL_EBB_4_B 0x6C038
1717#define _PORT_PLL_EBB_4_C 0x6C344
1718#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1719#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001720#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1721 _PORT_PLL_EBB_4_B, \
1722 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301723
1724#define _PORT_PLL_0_A 0x162100
1725#define _PORT_PLL_0_B 0x6C100
1726#define _PORT_PLL_0_C 0x6C380
1727/* PORT_PLL_0_A */
1728#define PORT_PLL_M2_MASK 0xFF
1729/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001730#define PORT_PLL_N_SHIFT 8
1731#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1732#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301733/* PORT_PLL_2_A */
1734#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1735/* PORT_PLL_3_A */
1736#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1737/* PORT_PLL_6_A */
1738#define PORT_PLL_PROP_COEFF_MASK 0xF
1739#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1740#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1741#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1742#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1743/* PORT_PLL_8_A */
1744#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301745/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001746#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1747#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301748/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001749#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301750#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301751#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001752#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001753#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1754 _PORT_PLL_0_B, \
1755 _PORT_PLL_0_C)
1756#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1757 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301758
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301759/* BXT PHY common lane registers */
1760#define _PORT_CL1CM_DW0_A 0x162000
1761#define _PORT_CL1CM_DW0_BC 0x6C000
1762#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301763#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001764#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301765
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001766#define _PORT_CL1CM_DW9_A 0x162024
1767#define _PORT_CL1CM_DW9_BC 0x6C024
1768#define IREF0RC_OFFSET_SHIFT 8
1769#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1770#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001771
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001772#define _PORT_CL1CM_DW10_A 0x162028
1773#define _PORT_CL1CM_DW10_BC 0x6C028
1774#define IREF1RC_OFFSET_SHIFT 8
1775#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1776#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1777
1778#define _PORT_CL1CM_DW28_A 0x162070
1779#define _PORT_CL1CM_DW28_BC 0x6C070
1780#define OCL1_POWER_DOWN_EN (1 << 23)
1781#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1782#define SUS_CLK_CONFIG 0x3
1783#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1784
1785#define _PORT_CL1CM_DW30_A 0x162078
1786#define _PORT_CL1CM_DW30_BC 0x6C078
1787#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1788#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1789
1790/*
1791 * CNL/ICL Port/COMBO-PHY Registers
1792 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001793#define _ICL_COMBOPHY_A 0x162000
1794#define _ICL_COMBOPHY_B 0x6C000
1795#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1796 _ICL_COMBOPHY_B)
1797
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001798/* CNL/ICL Port CL_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001799#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1800 4 * (dw))
1801
1802#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1803#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001804#define CL_POWER_DOWN_ENABLE (1 << 4)
1805#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001806
Lucas De Marchi4e538402018-10-15 19:35:17 -07001807#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301808#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1809#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1810#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1811#define PWR_UP_ALL_LANES (0x0 << 4)
1812#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1813#define PWR_DOWN_LN_3_2 (0xc << 4)
1814#define PWR_DOWN_LN_3 (0x8 << 4)
1815#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1816#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301817#define PWR_DOWN_LN_3_1 (0xa << 4)
1818#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1819#define PWR_DOWN_LN_MASK (0xf << 4)
1820#define PWR_DOWN_LN_SHIFT 4
1821
Lucas De Marchi4e538402018-10-15 19:35:17 -07001822#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
Imre Deak67ca07e2018-06-26 17:22:32 +03001823#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001824
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001825/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001826#define _ICL_PORT_COMP 0x100
1827#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1828 _ICL_PORT_COMP + 4 * (dw))
1829
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001830#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001831#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001832#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301833
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001834#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001835#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1836
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001837#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001838#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001839#define PROCESS_INFO_DOT_0 (0 << 26)
1840#define PROCESS_INFO_DOT_1 (1 << 26)
1841#define PROCESS_INFO_DOT_4 (2 << 26)
1842#define PROCESS_INFO_MASK (7 << 26)
1843#define PROCESS_INFO_SHIFT 26
1844#define VOLTAGE_INFO_0_85V (0 << 24)
1845#define VOLTAGE_INFO_0_95V (1 << 24)
1846#define VOLTAGE_INFO_1_05V (2 << 24)
1847#define VOLTAGE_INFO_MASK (3 << 24)
1848#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301849
Imre Deak4361cca2019-05-24 20:35:32 +03001850#define ICL_PORT_COMP_DW8(port) _MMIO(_ICL_PORT_COMP_DW(8, port))
1851#define IREFGEN (1 << 24)
1852
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001853#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001854#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001855
1856#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001857#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001858
1859/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001860#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1861#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1862#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1863#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1864#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1865#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1866#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1867#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1868#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1869#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301870#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001871 _CNL_PORT_PCS_DW1_GRP_AE, \
1872 _CNL_PORT_PCS_DW1_GRP_B, \
1873 _CNL_PORT_PCS_DW1_GRP_C, \
1874 _CNL_PORT_PCS_DW1_GRP_D, \
1875 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301876 _CNL_PORT_PCS_DW1_GRP_F))
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301877#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001878 _CNL_PORT_PCS_DW1_LN0_AE, \
1879 _CNL_PORT_PCS_DW1_LN0_B, \
1880 _CNL_PORT_PCS_DW1_LN0_C, \
1881 _CNL_PORT_PCS_DW1_LN0_D, \
1882 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301883 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301884
Lucas De Marchi4e538402018-10-15 19:35:17 -07001885#define _ICL_PORT_PCS_AUX 0x300
1886#define _ICL_PORT_PCS_GRP 0x600
1887#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1888#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1889 _ICL_PORT_PCS_AUX + 4 * (dw))
1890#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1891 _ICL_PORT_PCS_GRP + 4 * (dw))
1892#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1893 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1894#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1895#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1896#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001897#define COMMON_KEEPER_EN (1 << 26)
1898
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001899/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301900#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1901#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1902#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1903#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1904#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1905#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1906#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1907#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1908#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1909#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001910#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301911 _CNL_PORT_TX_AE_GRP_OFFSET, \
1912 _CNL_PORT_TX_B_GRP_OFFSET, \
1913 _CNL_PORT_TX_B_GRP_OFFSET, \
1914 _CNL_PORT_TX_D_GRP_OFFSET, \
1915 _CNL_PORT_TX_AE_GRP_OFFSET, \
1916 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001917 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001918#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301919 _CNL_PORT_TX_AE_LN0_OFFSET, \
1920 _CNL_PORT_TX_B_LN0_OFFSET, \
1921 _CNL_PORT_TX_B_LN0_OFFSET, \
1922 _CNL_PORT_TX_D_LN0_OFFSET, \
1923 _CNL_PORT_TX_AE_LN0_OFFSET, \
1924 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001925 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301926
Lucas De Marchi4e538402018-10-15 19:35:17 -07001927#define _ICL_PORT_TX_AUX 0x380
1928#define _ICL_PORT_TX_GRP 0x680
1929#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1930
1931#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1932 _ICL_PORT_TX_AUX + 4 * (dw))
1933#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1934 _ICL_PORT_TX_GRP + 4 * (dw))
1935#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1936 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1937
1938#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1939#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1940#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1941#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1942#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
Paulo Zanoni74875082018-03-23 12:58:53 -07001943#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001944#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001945#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001946#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301947#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1948#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001949#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001950#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001951
Rodrigo Vivi04416102017-06-09 15:26:06 -07001952#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1953#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001954#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1955#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08001956#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001957 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301958 _CNL_PORT_TX_DW4_LN0_AE)))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001959#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1960#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1961#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
Aditya Swarup9194e422019-01-28 14:00:11 -08001962#define ICL_PORT_TX_DW4_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001963#define LOADGEN_SELECT (1 << 31)
1964#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001965#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001966#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001967#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001968#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001969#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001970
Lucas De Marchi4e538402018-10-15 19:35:17 -07001971#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1972#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1973#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1974#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1975#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001976#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001977#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001978#define TAP3_DISABLE (1 << 29)
1979#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001980#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001981#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001982#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001983
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001984#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1985#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Clint Taylorb265a2a2018-12-17 14:13:47 -08001986#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1987#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1988#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
Aditya Swarup9194e422019-01-28 14:00:11 -08001989#define ICL_PORT_TX_DW7_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001990#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001991#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001992
Aditya Swarup58106b72019-01-28 14:00:12 -08001993#define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07001994 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1995
Manasi Navarea38bb302018-07-13 12:43:13 -07001996#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1997#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1998#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1999#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2000#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2001#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2002#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2003#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
Aditya Swarup58106b72019-01-28 14:00:12 -08002004#define MG_TX1_LINK_PARAMS(ln, port) \
2005 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002006 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2007 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002008
Manasi Navarea38bb302018-07-13 12:43:13 -07002009#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2010#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2011#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2012#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2013#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2014#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2015#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2016#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
Aditya Swarup58106b72019-01-28 14:00:12 -08002017#define MG_TX2_LINK_PARAMS(ln, port) \
2018 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002019 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2020 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2021#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002022
Manasi Navarea38bb302018-07-13 12:43:13 -07002023#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2024#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2025#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2026#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2027#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2028#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2029#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2030#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
Aditya Swarup58106b72019-01-28 14:00:12 -08002031#define MG_TX1_PISO_READLOAD(ln, port) \
2032 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002033 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2034 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002035
Manasi Navarea38bb302018-07-13 12:43:13 -07002036#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2037#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2038#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2039#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2040#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2041#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2042#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2043#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
Aditya Swarup58106b72019-01-28 14:00:12 -08002044#define MG_TX2_PISO_READLOAD(ln, port) \
2045 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002046 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2047 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2048#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002049
Manasi Navarea38bb302018-07-13 12:43:13 -07002050#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2051#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2052#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2053#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2054#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2055#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2056#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2057#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
Aditya Swarup58106b72019-01-28 14:00:12 -08002058#define MG_TX1_SWINGCTRL(ln, port) \
2059 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002060 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2061 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002062
Manasi Navarea38bb302018-07-13 12:43:13 -07002063#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2064#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2065#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2066#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2067#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2068#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2069#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2070#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
Aditya Swarup58106b72019-01-28 14:00:12 -08002071#define MG_TX2_SWINGCTRL(ln, port) \
2072 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002073 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2074 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2075#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2076#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002077
Manasi Navarea38bb302018-07-13 12:43:13 -07002078#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2079#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2080#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2081#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2082#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2083#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2084#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2085#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
Aditya Swarup58106b72019-01-28 14:00:12 -08002086#define MG_TX1_DRVCTRL(ln, port) \
2087 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002088 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2089 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002090
Manasi Navarea38bb302018-07-13 12:43:13 -07002091#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2092#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2093#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2094#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2095#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2096#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2097#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2098#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
Aditya Swarup58106b72019-01-28 14:00:12 -08002099#define MG_TX2_DRVCTRL(ln, port) \
2100 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002101 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2102 MG_TX_DRVCTRL_TX2LN1_PORT1)
2103#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2104#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2105#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2106#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2107#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2108#define CRI_LOADGEN_SEL(x) ((x) << 12)
2109#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2110
2111#define MG_CLKHUB_LN0_PORT1 0x16839C
2112#define MG_CLKHUB_LN1_PORT1 0x16879C
2113#define MG_CLKHUB_LN0_PORT2 0x16939C
2114#define MG_CLKHUB_LN1_PORT2 0x16979C
2115#define MG_CLKHUB_LN0_PORT3 0x16A39C
2116#define MG_CLKHUB_LN1_PORT3 0x16A79C
2117#define MG_CLKHUB_LN0_PORT4 0x16B39C
2118#define MG_CLKHUB_LN1_PORT4 0x16B79C
Aditya Swarup58106b72019-01-28 14:00:12 -08002119#define MG_CLKHUB(ln, port) \
2120 MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002121 MG_CLKHUB_LN0_PORT2, \
2122 MG_CLKHUB_LN1_PORT1)
2123#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2124
2125#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2126#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2127#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2128#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2129#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2130#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2131#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2132#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
Aditya Swarup58106b72019-01-28 14:00:12 -08002133#define MG_TX1_DCC(ln, port) \
2134 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002135 MG_TX_DCC_TX1LN0_PORT2, \
2136 MG_TX_DCC_TX1LN1_PORT1)
2137#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2138#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2139#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2140#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2141#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2142#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2143#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2144#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
Aditya Swarup58106b72019-01-28 14:00:12 -08002145#define MG_TX2_DCC(ln, port) \
2146 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002147 MG_TX_DCC_TX2LN0_PORT2, \
2148 MG_TX_DCC_TX2LN1_PORT1)
2149#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2150#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2151#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002152
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002153#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2154#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2155#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2156#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2157#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2158#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2159#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2160#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
Aditya Swarup58106b72019-01-28 14:00:12 -08002161#define MG_DP_MODE(ln, port) \
2162 MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002163 MG_DP_MODE_LN0_ACU_PORT2, \
2164 MG_DP_MODE_LN1_ACU_PORT1)
2165#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2166#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002167#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2168#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2169#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2170#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2171#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2172
2173#define MG_MISC_SUS0_PORT1 0x168814
2174#define MG_MISC_SUS0_PORT2 0x169814
2175#define MG_MISC_SUS0_PORT3 0x16A814
2176#define MG_MISC_SUS0_PORT4 0x16B814
2177#define MG_MISC_SUS0(tc_port) \
2178 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2179#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2180#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2181#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2182#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2183#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2184#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2185#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2186#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002187
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002188/* The spec defines this only for BXT PHY0, but lets assume that this
2189 * would exist for PHY1 too if it had a second channel.
2190 */
2191#define _PORT_CL2CM_DW6_A 0x162358
2192#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002193#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302194#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2195
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002196#define FIA1_BASE 0x163000
2197
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002198/* ICL PHY DFLEX registers */
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002199#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002200#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2201#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2202#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2203#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2204#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2205#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002206
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302207/* BXT PHY Ref registers */
2208#define _PORT_REF_DW3_A 0x16218C
2209#define _PORT_REF_DW3_BC 0x6C18C
2210#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002211#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302212
2213#define _PORT_REF_DW6_A 0x162198
2214#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002215#define GRC_CODE_SHIFT 24
2216#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302217#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002218#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302219#define GRC_CODE_SLOW_SHIFT 8
2220#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2221#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002222#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302223
2224#define _PORT_REF_DW8_A 0x1621A0
2225#define _PORT_REF_DW8_BC 0x6C1A0
2226#define GRC_DIS (1 << 15)
2227#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002228#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302229
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302230/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302231#define _PORT_PCS_DW10_LN01_A 0x162428
2232#define _PORT_PCS_DW10_LN01_B 0x6C428
2233#define _PORT_PCS_DW10_LN01_C 0x6C828
2234#define _PORT_PCS_DW10_GRP_A 0x162C28
2235#define _PORT_PCS_DW10_GRP_B 0x6CC28
2236#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002237#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2238 _PORT_PCS_DW10_LN01_B, \
2239 _PORT_PCS_DW10_LN01_C)
2240#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2241 _PORT_PCS_DW10_GRP_B, \
2242 _PORT_PCS_DW10_GRP_C)
2243
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302244#define TX2_SWING_CALC_INIT (1 << 31)
2245#define TX1_SWING_CALC_INIT (1 << 30)
2246
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302247#define _PORT_PCS_DW12_LN01_A 0x162430
2248#define _PORT_PCS_DW12_LN01_B 0x6C430
2249#define _PORT_PCS_DW12_LN01_C 0x6C830
2250#define _PORT_PCS_DW12_LN23_A 0x162630
2251#define _PORT_PCS_DW12_LN23_B 0x6C630
2252#define _PORT_PCS_DW12_LN23_C 0x6CA30
2253#define _PORT_PCS_DW12_GRP_A 0x162c30
2254#define _PORT_PCS_DW12_GRP_B 0x6CC30
2255#define _PORT_PCS_DW12_GRP_C 0x6CE30
2256#define LANESTAGGER_STRAP_OVRD (1 << 6)
2257#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002258#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2259 _PORT_PCS_DW12_LN01_B, \
2260 _PORT_PCS_DW12_LN01_C)
2261#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2262 _PORT_PCS_DW12_LN23_B, \
2263 _PORT_PCS_DW12_LN23_C)
2264#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2265 _PORT_PCS_DW12_GRP_B, \
2266 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302267
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302268/* BXT PHY TX registers */
2269#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2270 ((lane) & 1) * 0x80)
2271
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302272#define _PORT_TX_DW2_LN0_A 0x162508
2273#define _PORT_TX_DW2_LN0_B 0x6C508
2274#define _PORT_TX_DW2_LN0_C 0x6C908
2275#define _PORT_TX_DW2_GRP_A 0x162D08
2276#define _PORT_TX_DW2_GRP_B 0x6CD08
2277#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002278#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2279 _PORT_TX_DW2_LN0_B, \
2280 _PORT_TX_DW2_LN0_C)
2281#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2282 _PORT_TX_DW2_GRP_B, \
2283 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302284#define MARGIN_000_SHIFT 16
2285#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2286#define UNIQ_TRANS_SCALE_SHIFT 8
2287#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2288
2289#define _PORT_TX_DW3_LN0_A 0x16250C
2290#define _PORT_TX_DW3_LN0_B 0x6C50C
2291#define _PORT_TX_DW3_LN0_C 0x6C90C
2292#define _PORT_TX_DW3_GRP_A 0x162D0C
2293#define _PORT_TX_DW3_GRP_B 0x6CD0C
2294#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002295#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2296 _PORT_TX_DW3_LN0_B, \
2297 _PORT_TX_DW3_LN0_C)
2298#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2299 _PORT_TX_DW3_GRP_B, \
2300 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302301#define SCALE_DCOMP_METHOD (1 << 26)
2302#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302303
2304#define _PORT_TX_DW4_LN0_A 0x162510
2305#define _PORT_TX_DW4_LN0_B 0x6C510
2306#define _PORT_TX_DW4_LN0_C 0x6C910
2307#define _PORT_TX_DW4_GRP_A 0x162D10
2308#define _PORT_TX_DW4_GRP_B 0x6CD10
2309#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002310#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2311 _PORT_TX_DW4_LN0_B, \
2312 _PORT_TX_DW4_LN0_C)
2313#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2314 _PORT_TX_DW4_GRP_B, \
2315 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302316#define DEEMPH_SHIFT 24
2317#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2318
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002319#define _PORT_TX_DW5_LN0_A 0x162514
2320#define _PORT_TX_DW5_LN0_B 0x6C514
2321#define _PORT_TX_DW5_LN0_C 0x6C914
2322#define _PORT_TX_DW5_GRP_A 0x162D14
2323#define _PORT_TX_DW5_GRP_B 0x6CD14
2324#define _PORT_TX_DW5_GRP_C 0x6CF14
2325#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2326 _PORT_TX_DW5_LN0_B, \
2327 _PORT_TX_DW5_LN0_C)
2328#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2329 _PORT_TX_DW5_GRP_B, \
2330 _PORT_TX_DW5_GRP_C)
2331#define DCC_DELAY_RANGE_1 (1 << 9)
2332#define DCC_DELAY_RANGE_2 (1 << 8)
2333
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302334#define _PORT_TX_DW14_LN0_A 0x162538
2335#define _PORT_TX_DW14_LN0_B 0x6C538
2336#define _PORT_TX_DW14_LN0_C 0x6C938
2337#define LATENCY_OPTIM_SHIFT 30
2338#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002339#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2340 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2341 _PORT_TX_DW14_LN0_C) + \
2342 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302343
David Weinehallf8896f52015-06-25 11:11:03 +03002344/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002345#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002346/* SKL VccIO mask */
2347#define SKL_VCCIO_MASK 0x1
2348/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002349#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002350/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002351#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2352#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002353/* Balance leg disable bits */
2354#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002355#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002356
Jesse Barnes585fb112008-07-29 11:54:06 -07002357/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002359 * [0-7] @ 0x2000 gen2,gen3
2360 * [8-15] @ 0x3000 945,g33,pnv
2361 *
2362 * [0-15] @ 0x3000 gen4,gen5
2363 *
2364 * [0-15] @ 0x100000 gen6,vlv,chv
2365 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002366 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002367#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002368#define I830_FENCE_START_MASK 0x07f80000
2369#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002370#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002371#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002372#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002373#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002374#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002375#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002376
2377#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002378#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002379
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002380#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2381#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002382#define I965_FENCE_PITCH_SHIFT 2
2383#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002384#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002385#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002387#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2388#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002389#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002390#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002391
Deepak S2b6b3a02014-05-27 15:59:30 +05302392
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002393/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002394#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002395#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002396#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002397#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2398#define TILECTL_BACKSNOOP_DIS (1 << 3)
2399
Jesse Barnesde151cf2008-11-12 10:03:55 -08002400/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002401 * Instruction and interrupt control regs
2402 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002403#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002404#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2405#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002406#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002407#define PRB0_BASE (0x2030 - 0x30)
2408#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2409#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2410#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2411#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2412#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2413#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002414#define RENDER_RING_BASE 0x02000
2415#define BSD_RING_BASE 0x04000
2416#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002417#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002418#define GEN11_BSD_RING_BASE 0x1c0000
2419#define GEN11_BSD2_RING_BASE 0x1c4000
2420#define GEN11_BSD3_RING_BASE 0x1d0000
2421#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002422#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002423#define GEN11_VEBOX_RING_BASE 0x1c8000
2424#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002425#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002426#define RING_TAIL(base) _MMIO((base) + 0x30)
2427#define RING_HEAD(base) _MMIO((base) + 0x34)
2428#define RING_START(base) _MMIO((base) + 0x38)
2429#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002430#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002431#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2432#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2433#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002434#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2435#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2436#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2437#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2438#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2439#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2440#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2441#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2442#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2443#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2444#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2445#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002446#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002447#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2448#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2449#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2450#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2451#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002452#define RESET_CTL_CAT_ERROR REG_BIT(2)
2453#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2454#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2455
Mika Kuoppala39e78232018-06-07 20:24:44 +03002456#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002458#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002459#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002460#define GEN7_WR_WATERMARK _MMIO(0x4028)
2461#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2462#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002463#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2464#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002465#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2466#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002467/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002468#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002469#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002470#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2471#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002473#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002474#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2475#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002476#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002477#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002478#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2479#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002480#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002481#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2482#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002483#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002484#define DONE_REG _MMIO(0x40b0)
2485#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2486#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002487#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002488#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2489#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2490#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002491#define RING_ACTHD(base) _MMIO((base) + 0x74)
2492#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2493#define RING_NOPID(base) _MMIO((base) + 0x94)
2494#define RING_IMR(base) _MMIO((base) + 0xa8)
2495#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2496#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2497#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002498#define TAIL_ADDR 0x001FFFF8
2499#define HEAD_WRAP_COUNT 0xFFE00000
2500#define HEAD_WRAP_ONE 0x00200000
2501#define HEAD_ADDR 0x001FFFFC
2502#define RING_NR_PAGES 0x001FF000
2503#define RING_REPORT_MASK 0x00000006
2504#define RING_REPORT_64K 0x00000002
2505#define RING_REPORT_128K 0x00000004
2506#define RING_NO_REPORT 0x00000000
2507#define RING_VALID_MASK 0x00000001
2508#define RING_VALID 0x00000001
2509#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002510#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2511#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2512#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002513
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002514#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
Arun Siluvery33136b02016-01-21 21:43:47 +00002515#define RING_MAX_NONPRIV_SLOTS 12
2516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002517#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002518
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002519#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002520#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002521
Matthew Auld9a6330c2017-10-06 23:18:22 +01002522#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2523#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002524#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002525
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002526#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002527#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2528#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2529#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002530
Chris Wilson8168bd42010-11-11 17:54:52 +00002531#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002532#define PRB0_TAIL _MMIO(0x2030)
2533#define PRB0_HEAD _MMIO(0x2034)
2534#define PRB0_START _MMIO(0x2038)
2535#define PRB0_CTL _MMIO(0x203c)
2536#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2537#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2538#define PRB1_START _MMIO(0x2048) /* 915+ only */
2539#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002540#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002541#define IPEIR_I965 _MMIO(0x2064)
2542#define IPEHR_I965 _MMIO(0x2068)
2543#define GEN7_SC_INSTDONE _MMIO(0x7100)
2544#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2545#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002546#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2547#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2548#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2549#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2550#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002551#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2552#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2553#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2554#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002555#define RING_IPEIR(base) _MMIO((base) + 0x64)
2556#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002557/*
2558 * On GEN4, only the render ring INSTDONE exists and has a different
2559 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002560 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002561 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002562#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2563#define RING_INSTPS(base) _MMIO((base) + 0x70)
2564#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2565#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2566#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2567#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002568#define INSTPS _MMIO(0x2070) /* 965+ only */
2569#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2570#define ACTHD_I965 _MMIO(0x2074)
2571#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002572#define HWS_ADDRESS_MASK 0xfffff000
2573#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002574#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002575#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002576#define IPEIR(base) _MMIO((base) + 0x88)
2577#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002578#define GEN2_INSTDONE _MMIO(0x2090)
2579#define NOPID _MMIO(0x2094)
2580#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002581#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002582#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002583#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002584#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2585#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2586#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2587#define RING_BBADDR(base) _MMIO((base) + 0x140)
2588#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2589#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2590#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2591#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2592#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002594#define ERROR_GEN6 _MMIO(0x40a0)
2595#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002596#define ERR_INT_POISON (1 << 31)
2597#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2598#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2599#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2600#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2601#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2602#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2603#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2604#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2605#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002606
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002607#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2608#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002609#define FAULT_VA_HIGH_BITS (0xf << 0)
2610#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002612#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002613#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002614
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002615#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2616#define CLAIM_ER_CLR (1 << 31)
2617#define CLAIM_ER_OVERFLOW (1 << 16)
2618#define CLAIM_ER_CTR_MASK 0xffff
2619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002620#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002621/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002622#define DERRMR_PIPEA_SCANLINE (1 << 0)
2623#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2624#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2625#define DERRMR_PIPEA_VBLANK (1 << 3)
2626#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002627#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002628#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2629#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2630#define DERRMR_PIPEB_VBLANK (1 << 11)
2631#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002632/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002633#define DERRMR_PIPEC_SCANLINE (1 << 14)
2634#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2635#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2636#define DERRMR_PIPEC_VBLANK (1 << 21)
2637#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002638
Chris Wilson0f3b6842013-01-15 12:05:55 +00002639
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002640/* GM45+ chicken bits -- debug workaround bits that may be required
2641 * for various sorts of correct behavior. The top 16 bits of each are
2642 * the enables for writing to the corresponding low bit.
2643 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002644#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002645#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002646#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002647
2648#define FF_SLICE_CHICKEN _MMIO(0x2088)
2649#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2650
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002651/* Disables pipelining of read flushes past the SF-WIZ interface.
2652 * Required on all Ironlake steppings according to the B-Spec, but the
2653 * particular danger of not doing so is not specified.
2654 */
2655# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002656#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002657#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002658#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002659#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002660#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002661#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002662#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002664#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002665# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002666# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002667# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302668# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002669# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002671#define GEN6_GT_MODE _MMIO(0x20d0)
2672#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002673#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2674#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2675#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2676#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002677#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002678#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002679#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2680#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002681
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002682/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2683#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2684#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002685#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002686
Tim Goreb1e429f2016-03-21 14:37:29 +00002687/* WaClearTdlStateAckDirtyBits */
2688#define GEN8_STATE_ACK _MMIO(0x20F0)
2689#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2690#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2691#define GEN9_STATE_ACK_TDL0 (1 << 12)
2692#define GEN9_STATE_ACK_TDL1 (1 << 13)
2693#define GEN9_STATE_ACK_TDL2 (1 << 14)
2694#define GEN9_STATE_ACK_TDL3 (1 << 15)
2695#define GEN9_SUBSLICE_TDL_ACK_BITS \
2696 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2697 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002699#define GFX_MODE _MMIO(0x2520)
2700#define GFX_MODE_GEN7 _MMIO(0x229c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002701#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2702#define GFX_RUN_LIST_ENABLE (1 << 15)
2703#define GFX_INTERRUPT_STEERING (1 << 14)
2704#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2705#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2706#define GFX_REPLAY_MODE (1 << 11)
2707#define GFX_PSMI_GRANULARITY (1 << 10)
2708#define GFX_PPGTT_ENABLE (1 << 9)
2709#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002710
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002711#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2712#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2713#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2714#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002715
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002716#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002718#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2719#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2720#define SCPD0 _MMIO(0x209c) /* 915+ only */
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002721#define GEN2_IER _MMIO(0x20a0)
2722#define GEN2_IIR _MMIO(0x20a4)
2723#define GEN2_IMR _MMIO(0x20a8)
2724#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002725#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002726#define GINT_DIS (1 << 22)
2727#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002728#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2729#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2730#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2731#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2732#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2733#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2734#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302735#define VLV_PCBR_ADDR_SHIFT 12
2736
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002737#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002738#define EIR _MMIO(0x20b0)
2739#define EMR _MMIO(0x20b4)
2740#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002741#define GM45_ERROR_PAGE_TABLE (1 << 5)
2742#define GM45_ERROR_MEM_PRIV (1 << 4)
2743#define I915_ERROR_PAGE_TABLE (1 << 4)
2744#define GM45_ERROR_CP_PRIV (1 << 3)
2745#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2746#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002747#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002748#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2749#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002750 will not assert AGPBUSY# and will only
2751 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002752#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2753#define INSTPM_TLB_INVALIDATE (1 << 9)
2754#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002755#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002756#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002757#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2758#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2759#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002760#define FW_BLC _MMIO(0x20d8)
2761#define FW_BLC2 _MMIO(0x20dc)
2762#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002763#define FW_BLC_SELF_EN_MASK (1 << 31)
2764#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2765#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002766#define MM_BURST_LENGTH 0x00700000
2767#define MM_FIFO_WATERMARK 0x0001F000
2768#define LM_BURST_LENGTH 0x00000700
2769#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002770#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002771
Mahesh Kumar78005492018-01-30 11:49:14 -02002772#define MBUS_ABOX_CTL _MMIO(0x45038)
2773#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2774#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2775#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2776#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2777#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2778#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2779#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2780#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2781
2782#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2783#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2784#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2785 _PIPEB_MBUS_DBOX_CTL)
2786#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2787#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2788#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2789#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2790#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2791#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2792
2793#define MBUS_UBOX_CTL _MMIO(0x4503C)
2794#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2795#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2796
Keith Packard45503de2010-07-19 21:12:35 -07002797/* Make render/texture TLB fetches lower priorty than associated data
2798 * fetches. This is not turned on by default
2799 */
2800#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2801
2802/* Isoch request wait on GTT enable (Display A/B/C streams).
2803 * Make isoch requests stall on the TLB update. May cause
2804 * display underruns (test mode only)
2805 */
2806#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2807
2808/* Block grant count for isoch requests when block count is
2809 * set to a finite value.
2810 */
2811#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2812#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2813#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2814#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2815#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2816
2817/* Enable render writes to complete in C2/C3/C4 power states.
2818 * If this isn't enabled, render writes are prevented in low
2819 * power states. That seems bad to me.
2820 */
2821#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2822
2823/* This acknowledges an async flip immediately instead
2824 * of waiting for 2TLB fetches.
2825 */
2826#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2827
2828/* Enables non-sequential data reads through arbiter
2829 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002830#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002831
2832/* Disable FSB snooping of cacheable write cycles from binner/render
2833 * command stream
2834 */
2835#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2836
2837/* Arbiter time slice for non-isoch streams */
2838#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2839#define MI_ARB_TIME_SLICE_1 (0 << 5)
2840#define MI_ARB_TIME_SLICE_2 (1 << 5)
2841#define MI_ARB_TIME_SLICE_4 (2 << 5)
2842#define MI_ARB_TIME_SLICE_6 (3 << 5)
2843#define MI_ARB_TIME_SLICE_8 (4 << 5)
2844#define MI_ARB_TIME_SLICE_10 (5 << 5)
2845#define MI_ARB_TIME_SLICE_14 (6 << 5)
2846#define MI_ARB_TIME_SLICE_16 (7 << 5)
2847
2848/* Low priority grace period page size */
2849#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2850#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2851
2852/* Disable display A/B trickle feed */
2853#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2854
2855/* Set display plane priority */
2856#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2857#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2858
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002859#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002860#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2861#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002863#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002864#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2865#define CM0_IZ_OPT_DISABLE (1 << 6)
2866#define CM0_ZR_OPT_DISABLE (1 << 5)
2867#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2868#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2869#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2870#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2871#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002872#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2873#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002874#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002875#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01002876#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002877#define ECO_GATING_CX_ONLY (1 << 3)
2878#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002880#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002881#define RC_OP_FLUSH_ENABLE (1 << 0)
2882#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002883#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002884#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2885#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2886#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002887
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002888#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002889#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002890#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002891
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002892#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002893#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002894#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002895#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002896
Robert Bragg19f81df2017-06-13 12:23:03 +01002897#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2898#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2899
Talha Nassar0b904c82019-01-31 17:08:44 -08002900#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2901#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2902
Deepak S693d11c2015-01-16 20:42:16 +05302903/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002904#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2905#define HSW_F1_EU_DIS_SHIFT 16
2906#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2907#define HSW_F1_EU_DIS_10EUS 0
2908#define HSW_F1_EU_DIS_8EUS 1
2909#define HSW_F1_EU_DIS_6EUS 2
2910
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002911#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002912#define CHV_FGT_DISABLE_SS0 (1 << 10)
2913#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302914#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2915#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2916#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2917#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2918#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2919#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2920#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2921#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2922
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002923#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002924#define GEN8_F2_SS_DIS_SHIFT 21
2925#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002926#define GEN8_F2_S_ENA_SHIFT 25
2927#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2928
2929#define GEN9_F2_SS_DIS_SHIFT 20
2930#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2931
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002932#define GEN10_F2_S_ENA_SHIFT 22
2933#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2934#define GEN10_F2_SS_DIS_SHIFT 18
2935#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2936
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002937#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2938#define GEN10_L3BANK_PAIR_COUNT 4
2939#define GEN10_L3BANK_MASK 0x0F
2940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002941#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002942#define GEN8_EU_DIS0_S0_MASK 0xffffff
2943#define GEN8_EU_DIS0_S1_SHIFT 24
2944#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002946#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002947#define GEN8_EU_DIS1_S1_MASK 0xffff
2948#define GEN8_EU_DIS1_S2_SHIFT 16
2949#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2950
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002951#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002952#define GEN8_EU_DIS2_S2_MASK 0xff
2953
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002954#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002955
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002956#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2957#define GEN10_EU_DIS_SS_MASK 0xff
2958
Oscar Mateo26376a72018-03-16 14:14:49 +02002959#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2960#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2961#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07002962#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02002963
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002964#define GEN11_EU_DISABLE _MMIO(0x9134)
2965#define GEN11_EU_DIS_MASK 0xFF
2966
2967#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2968#define GEN11_GT_S_ENA_MASK 0xFF
2969
2970#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002972#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002973#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2974#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2975#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2976#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002977
Ben Widawskycc609d52013-05-28 19:22:29 -07002978/* On modern GEN architectures interrupt control consists of two sets
2979 * of registers. The first set pertains to the ring generating the
2980 * interrupt. The second control is for the functional block generating the
2981 * interrupt. These are PM, GT, DE, etc.
2982 *
2983 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2984 * GT interrupt bits, so we don't need to duplicate the defines.
2985 *
2986 * These defines should cover us well from SNB->HSW with minor exceptions
2987 * it can also work on ILK.
2988 */
2989#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2990#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2991#define GT_BLT_USER_INTERRUPT (1 << 22)
2992#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2993#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002994#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002995#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002996#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2997#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2998#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2999#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3000#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3001#define GT_RENDER_USER_INTERRUPT (1 << 0)
3002
Ben Widawsky12638c52013-05-28 19:22:31 -07003003#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3004#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3005
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003006#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003007 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003008 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003009
Ben Widawskycc609d52013-05-28 19:22:29 -07003010/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003011#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003012
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003013#define I915_PM_INTERRUPT (1 << 31)
3014#define I915_ISP_INTERRUPT (1 << 22)
3015#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3016#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3017#define I915_MIPIC_INTERRUPT (1 << 19)
3018#define I915_MIPIA_INTERRUPT (1 << 18)
3019#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3020#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3021#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3022#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003023#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3024#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3025#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3026#define I915_HWB_OOM_INTERRUPT (1 << 13)
3027#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3028#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3029#define I915_MISC_INTERRUPT (1 << 11)
3030#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3031#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3032#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3033#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3034#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3035#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3036#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3037#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3038#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3039#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3040#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3041#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3042#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3043#define I915_DEBUG_INTERRUPT (1 << 2)
3044#define I915_WINVALID_INTERRUPT (1 << 1)
3045#define I915_USER_INTERRUPT (1 << 1)
3046#define I915_ASLE_INTERRUPT (1 << 0)
3047#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003048
Jerome Anandeef57322017-01-25 04:27:49 +05303049#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3050#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3051
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003052/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003053#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3054#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3055
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003056#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3057#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3058#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3059#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3060 _VLV_AUD_PORT_EN_B_DBG, \
3061 _VLV_AUD_PORT_EN_C_DBG, \
3062 _VLV_AUD_PORT_EN_D_DBG)
3063#define VLV_AMP_MUTE (1 << 1)
3064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003065#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003067#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003068#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003069#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003070#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3071#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3072#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3073#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003074#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003075#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3076#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3077#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3078#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3079#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3080#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3081#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3082#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003083
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003084/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003085 * Framebuffer compression (915+ only)
3086 */
3087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003088#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3089#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3090#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003091#define FBC_CTL_EN (1 << 31)
3092#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003093#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003094#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3095#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003096#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003097#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003098#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003099#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003100#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003101#define FBC_STAT_COMPRESSING (1 << 31)
3102#define FBC_STAT_COMPRESSED (1 << 30)
3103#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003104#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003105#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003106#define FBC_CTL_FENCE_DBL (0 << 4)
3107#define FBC_CTL_IDLE_IMM (0 << 2)
3108#define FBC_CTL_IDLE_FULL (1 << 2)
3109#define FBC_CTL_IDLE_LINE (2 << 2)
3110#define FBC_CTL_IDLE_DEBUG (3 << 2)
3111#define FBC_CTL_CPU_FENCE (1 << 1)
3112#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003113#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3114#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003115
3116#define FBC_LL_SIZE (1536)
3117
Mika Kuoppala44fff992016-06-07 17:19:09 +03003118#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003119#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003120
Jesse Barnes74dff282009-09-14 15:39:40 -07003121/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003122#define DPFC_CB_BASE _MMIO(0x3200)
3123#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003124#define DPFC_CTL_EN (1 << 31)
3125#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3126#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3127#define DPFC_CTL_FENCE_EN (1 << 29)
3128#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3129#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3130#define DPFC_SR_EN (1 << 10)
3131#define DPFC_CTL_LIMIT_1X (0 << 6)
3132#define DPFC_CTL_LIMIT_2X (1 << 6)
3133#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003134#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003135#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003136#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3137#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3138#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3139#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003140#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003141#define DPFC_INVAL_SEG_SHIFT (16)
3142#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3143#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003144#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003145#define DPFC_STATUS2 _MMIO(0x3214)
3146#define DPFC_FENCE_YOFF _MMIO(0x3218)
3147#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003148#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003149
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003150/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003151#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3152#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003153#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003154/* The bit 28-8 is reserved */
3155#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003156#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3157#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003158#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3159#define IVB_FBC_STATUS2 _MMIO(0x43214)
3160#define IVB_FBC_COMP_SEG_MASK 0x7ff
3161#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003162#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3163#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003164#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3165#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003166#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003167#define ILK_FBC_RT_VALID (1 << 0)
3168#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003170#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003171#define ILK_FBCQ_DIS (1 << 22)
3172#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003173
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003174
Jesse Barnes585fb112008-07-29 11:54:06 -07003175/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003176 * Framebuffer compression for Sandybridge
3177 *
3178 * The following two registers are of type GTTMMADR
3179 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003180#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003181#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003182#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003183
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003184/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003185#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003187#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003188#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003190#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003191#define FBC_REND_NUKE (1 << 2)
3192#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003193
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003194/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003195 * GPIO regs
3196 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003197#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3198 4 * (gpio))
3199
Jesse Barnes585fb112008-07-29 11:54:06 -07003200# define GPIO_CLOCK_DIR_MASK (1 << 0)
3201# define GPIO_CLOCK_DIR_IN (0 << 1)
3202# define GPIO_CLOCK_DIR_OUT (1 << 1)
3203# define GPIO_CLOCK_VAL_MASK (1 << 2)
3204# define GPIO_CLOCK_VAL_OUT (1 << 3)
3205# define GPIO_CLOCK_VAL_IN (1 << 4)
3206# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3207# define GPIO_DATA_DIR_MASK (1 << 8)
3208# define GPIO_DATA_DIR_IN (0 << 9)
3209# define GPIO_DATA_DIR_OUT (1 << 9)
3210# define GPIO_DATA_VAL_MASK (1 << 10)
3211# define GPIO_DATA_VAL_OUT (1 << 11)
3212# define GPIO_DATA_VAL_IN (1 << 12)
3213# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003215#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003216#define GMBUS_AKSV_SELECT (1 << 11)
3217#define GMBUS_RATE_100KHZ (0 << 8)
3218#define GMBUS_RATE_50KHZ (1 << 8)
3219#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3220#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3221#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303222#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003223#define GMBUS_PIN_DISABLED 0
3224#define GMBUS_PIN_SSC 1
3225#define GMBUS_PIN_VGADDC 2
3226#define GMBUS_PIN_PANEL 3
3227#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3228#define GMBUS_PIN_DPC 4 /* HDMIC */
3229#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3230#define GMBUS_PIN_DPD 6 /* HDMID */
3231#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003232#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003233#define GMBUS_PIN_2_BXT 2
3234#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003235#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003236#define GMBUS_PIN_9_TC1_ICP 9
3237#define GMBUS_PIN_10_TC2_ICP 10
3238#define GMBUS_PIN_11_TC3_ICP 11
3239#define GMBUS_PIN_12_TC4_ICP 12
3240
3241#define GMBUS_NUM_PINS 13 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003242#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003243#define GMBUS_SW_CLR_INT (1 << 31)
3244#define GMBUS_SW_RDY (1 << 30)
3245#define GMBUS_ENT (1 << 29) /* enable timeout */
3246#define GMBUS_CYCLE_NONE (0 << 25)
3247#define GMBUS_CYCLE_WAIT (1 << 25)
3248#define GMBUS_CYCLE_INDEX (2 << 25)
3249#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003250#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003251#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303252#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003253#define GMBUS_SLAVE_INDEX_SHIFT 8
3254#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003255#define GMBUS_SLAVE_READ (1 << 0)
3256#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003257#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003258#define GMBUS_INUSE (1 << 15)
3259#define GMBUS_HW_WAIT_PHASE (1 << 14)
3260#define GMBUS_STALL_TIMEOUT (1 << 13)
3261#define GMBUS_INT (1 << 12)
3262#define GMBUS_HW_RDY (1 << 11)
3263#define GMBUS_SATOER (1 << 10)
3264#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003265#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3266#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003267#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3268#define GMBUS_NAK_EN (1 << 3)
3269#define GMBUS_IDLE_EN (1 << 2)
3270#define GMBUS_HW_WAIT_EN (1 << 1)
3271#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003272#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003273#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003274
Jesse Barnes585fb112008-07-29 11:54:06 -07003275/*
3276 * Clock control & power management
3277 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003278#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3279#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3280#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003281#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003282
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003283#define VGA0 _MMIO(0x6000)
3284#define VGA1 _MMIO(0x6004)
3285#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003286#define VGA0_PD_P2_DIV_4 (1 << 7)
3287#define VGA0_PD_P1_DIV_2 (1 << 5)
3288#define VGA0_PD_P1_SHIFT 0
3289#define VGA0_PD_P1_MASK (0x1f << 0)
3290#define VGA1_PD_P2_DIV_4 (1 << 15)
3291#define VGA1_PD_P1_DIV_2 (1 << 13)
3292#define VGA1_PD_P1_SHIFT 8
3293#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003294#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003295#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3296#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003297#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003298#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003299#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003300#define DPLL_VGA_MODE_DIS (1 << 28)
3301#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3302#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3303#define DPLL_MODE_MASK (3 << 26)
3304#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3305#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3306#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3307#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3308#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3309#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003310#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003311#define DPLL_LOCK_VLV (1 << 15)
3312#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3313#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3314#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003315#define DPLL_PORTC_READY_MASK (0xf << 4)
3316#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003317
Jesse Barnes585fb112008-07-29 11:54:06 -07003318#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003319
3320/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003321#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003322#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003323#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003324#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003325#define PHY_LDO_DELAY_0NS 0x0
3326#define PHY_LDO_DELAY_200NS 0x1
3327#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003328#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3329#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003330#define PHY_CH_SU_PSR 0x1
3331#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003332#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003333#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003334#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003335#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3336#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3337#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003338
Jesse Barnes585fb112008-07-29 11:54:06 -07003339/*
3340 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3341 * this field (only one bit may be set).
3342 */
3343#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3344#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003345#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003346/* i830, required in DVO non-gang */
3347#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3348#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3349#define PLL_REF_INPUT_DREFCLK (0 << 13)
3350#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3351#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3352#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3353#define PLL_REF_INPUT_MASK (3 << 13)
3354#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003355/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003356# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3357# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003358# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003359# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3360# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3361
Jesse Barnes585fb112008-07-29 11:54:06 -07003362/*
3363 * Parallel to Serial Load Pulse phase selection.
3364 * Selects the phase for the 10X DPLL clock for the PCIe
3365 * digital display port. The range is 4 to 13; 10 or more
3366 * is just a flip delay. The default is 6
3367 */
3368#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3369#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3370/*
3371 * SDVO multiplier for 945G/GM. Not used on 965.
3372 */
3373#define SDVO_MULTIPLIER_MASK 0x000000ff
3374#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3375#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003376
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003377#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3378#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3379#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003380#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003381
Jesse Barnes585fb112008-07-29 11:54:06 -07003382/*
3383 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3384 *
3385 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3386 */
3387#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3388#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3389/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3390#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3391#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3392/*
3393 * SDVO/UDI pixel multiplier.
3394 *
3395 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3396 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3397 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3398 * dummy bytes in the datastream at an increased clock rate, with both sides of
3399 * the link knowing how many bytes are fill.
3400 *
3401 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3402 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3403 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3404 * through an SDVO command.
3405 *
3406 * This register field has values of multiplication factor minus 1, with
3407 * a maximum multiplier of 5 for SDVO.
3408 */
3409#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3410#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3411/*
3412 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3413 * This best be set to the default value (3) or the CRT won't work. No,
3414 * I don't entirely understand what this does...
3415 */
3416#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3417#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003418
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003419#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003421#define _FPA0 0x6040
3422#define _FPA1 0x6044
3423#define _FPB0 0x6048
3424#define _FPB1 0x604c
3425#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3426#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003427#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003428#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003429#define FP_N_DIV_SHIFT 16
3430#define FP_M1_DIV_MASK 0x00003f00
3431#define FP_M1_DIV_SHIFT 8
3432#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003433#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003434#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003435#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003436#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3437#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3438#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3439#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3440#define DPLLB_TEST_N_BYPASS (1 << 19)
3441#define DPLLB_TEST_M_BYPASS (1 << 18)
3442#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3443#define DPLLA_TEST_N_BYPASS (1 << 3)
3444#define DPLLA_TEST_M_BYPASS (1 << 2)
3445#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003446#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003447#define DSTATE_GFX_RESET_I830 (1 << 6)
3448#define DSTATE_PLL_D3_OFF (1 << 3)
3449#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3450#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003451#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003452# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3453# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3454# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3455# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3456# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3457# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3458# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003459# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003460# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3461# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3462# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3463# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3464# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3465# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3466# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3467# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3468# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3469# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3470# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3471# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3472# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3473# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3474# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3475# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3476# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3477# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3478# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3479# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3480# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003481/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003482 * This bit must be set on the 830 to prevent hangs when turning off the
3483 * overlay scaler.
3484 */
3485# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3486# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3487# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3488# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3489# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003491#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003492# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3493# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3494# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3495# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3496# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3497# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3498# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3499# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3500# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003501/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003502# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3503# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3504# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3505# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003506/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003507# define SV_CLOCK_GATE_DISABLE (1 << 0)
3508# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3509# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3510# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3511# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3512# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3513# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3514# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3515# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3516# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3517# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3518# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3519# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3520# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3521# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3522# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3523# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3524# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3525
3526# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003527/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003528# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3529# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3530# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3531# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3532# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3533# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003534/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003535# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3536# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3537# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3538# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3539# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3540# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3541# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3542# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3543# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3544# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3545# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3546# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3547# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3548# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3549# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3550# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3551# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3552# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3553# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003555#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003556#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3557#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3558#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003559
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003560#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003561#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003563#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3564#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003566#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003567#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003569#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003570
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003571#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003572#define CDCLK_FREQ_SHIFT 4
3573#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3574#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003576#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003577#define PFI_CREDIT_63 (9 << 28) /* chv only */
3578#define PFI_CREDIT_31 (8 << 28) /* chv only */
3579#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3580#define PFI_CREDIT_RESEND (1 << 27)
3581#define VGA_FAST_MODE_DISABLE (1 << 14)
3582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003583#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003584
Jesse Barnes585fb112008-07-29 11:54:06 -07003585/*
3586 * Palette regs
3587 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003588#define _PALETTE_A 0xa000
3589#define _PALETTE_B 0xa800
3590#define _CHV_PALETTE_C 0xc000
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003591#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003592 _PICK((pipe), _PALETTE_A, \
3593 _PALETTE_B, _CHV_PALETTE_C) + \
3594 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003595
Eric Anholt673a3942008-07-30 12:06:12 -07003596/* MCH MMIO space */
3597
3598/*
3599 * MCHBAR mirror.
3600 *
3601 * This mirrors the MCHBAR MMIO space whose location is determined by
3602 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3603 * every way. It is not accessible from the CP register read instructions.
3604 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003605 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3606 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003607 */
3608#define MCHBAR_MIRROR_BASE 0x10000
3609
Yuanhan Liu13982612010-12-15 15:42:31 +08003610#define MCHBAR_MIRROR_BASE_SNB 0x140000
3611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003612#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3613#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003614#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3615#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003616#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003617
Chris Wilson3ebecd02013-04-12 19:10:13 +01003618/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003619#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003620
Ville Syrjälä646b4262014-04-25 20:14:30 +03003621/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003622#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003623#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3624#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3625#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3626#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3627#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003628#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003629#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003630#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003631
Ville Syrjälä646b4262014-04-25 20:14:30 +03003632/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003634#define CSHRDDR3CTL_DDR3 (1 << 2)
3635
Ville Syrjälä646b4262014-04-25 20:14:30 +03003636/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003637#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3638#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003639
Ville Syrjälä646b4262014-04-25 20:14:30 +03003640/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003641#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3642#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3643#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003644#define MAD_DIMM_ECC_MASK (0x3 << 24)
3645#define MAD_DIMM_ECC_OFF (0x0 << 24)
3646#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3647#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3648#define MAD_DIMM_ECC_ON (0x3 << 24)
3649#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3650#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3651#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3652#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3653#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3654#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3655#define MAD_DIMM_A_SELECT (0x1 << 16)
3656/* DIMM sizes are in multiples of 256mb. */
3657#define MAD_DIMM_B_SIZE_SHIFT 8
3658#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3659#define MAD_DIMM_A_SIZE_SHIFT 0
3660#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3661
Ville Syrjälä646b4262014-04-25 20:14:30 +03003662/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003663#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003664#define MCH_SSKPD_WM0_MASK 0x3f
3665#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003667#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003668
Keith Packardb11248d2009-06-11 22:28:56 -07003669/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003670#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003671#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003672#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3673#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3674#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3675#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003676#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003677#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003678/*
3679 * Note that on at least on ELK the below value is reported for both
3680 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3681 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3682 */
3683#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003684#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003685#define CLKCFG_MEM_533 (1 << 4)
3686#define CLKCFG_MEM_667 (2 << 4)
3687#define CLKCFG_MEM_800 (3 << 4)
3688#define CLKCFG_MEM_MASK (7 << 4)
3689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003690#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3691#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003692
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003693#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003694#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003695#define TR1 _MMIO(0x11006)
3696#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003697#define TSFS_SLOPE_MASK 0x0000ff00
3698#define TSFS_SLOPE_SHIFT 8
3699#define TSFS_INTR_MASK 0x000000ff
3700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003701#define CRSTANDVID _MMIO(0x11100)
3702#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003703#define PXVFREQ_PX_MASK 0x7f000000
3704#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003705#define VIDFREQ_BASE _MMIO(0x11110)
3706#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3707#define VIDFREQ2 _MMIO(0x11114)
3708#define VIDFREQ3 _MMIO(0x11118)
3709#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003710#define VIDFREQ_P0_MASK 0x1f000000
3711#define VIDFREQ_P0_SHIFT 24
3712#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3713#define VIDFREQ_P0_CSCLK_SHIFT 20
3714#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3715#define VIDFREQ_P0_CRCLK_SHIFT 16
3716#define VIDFREQ_P1_MASK 0x00001f00
3717#define VIDFREQ_P1_SHIFT 8
3718#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3719#define VIDFREQ_P1_CSCLK_SHIFT 4
3720#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003721#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3722#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003723#define INTTOEXT_MAP3_SHIFT 24
3724#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3725#define INTTOEXT_MAP2_SHIFT 16
3726#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3727#define INTTOEXT_MAP1_SHIFT 8
3728#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3729#define INTTOEXT_MAP0_SHIFT 0
3730#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003731#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003732#define MEMCTL_CMD_MASK 0xe000
3733#define MEMCTL_CMD_SHIFT 13
3734#define MEMCTL_CMD_RCLK_OFF 0
3735#define MEMCTL_CMD_RCLK_ON 1
3736#define MEMCTL_CMD_CHFREQ 2
3737#define MEMCTL_CMD_CHVID 3
3738#define MEMCTL_CMD_VMMOFF 4
3739#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003740#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003741 when command complete */
3742#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3743#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003744#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003745#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003746#define MEMIHYST _MMIO(0x1117c)
3747#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003748#define MEMINT_RSEXIT_EN (1 << 8)
3749#define MEMINT_CX_SUPR_EN (1 << 7)
3750#define MEMINT_CONT_BUSY_EN (1 << 6)
3751#define MEMINT_AVG_BUSY_EN (1 << 5)
3752#define MEMINT_EVAL_CHG_EN (1 << 4)
3753#define MEMINT_MON_IDLE_EN (1 << 3)
3754#define MEMINT_UP_EVAL_EN (1 << 2)
3755#define MEMINT_DOWN_EVAL_EN (1 << 1)
3756#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003757#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003758#define MEM_RSEXIT_MASK 0xc000
3759#define MEM_RSEXIT_SHIFT 14
3760#define MEM_CONT_BUSY_MASK 0x3000
3761#define MEM_CONT_BUSY_SHIFT 12
3762#define MEM_AVG_BUSY_MASK 0x0c00
3763#define MEM_AVG_BUSY_SHIFT 10
3764#define MEM_EVAL_CHG_MASK 0x0300
3765#define MEM_EVAL_BUSY_SHIFT 8
3766#define MEM_MON_IDLE_MASK 0x00c0
3767#define MEM_MON_IDLE_SHIFT 6
3768#define MEM_UP_EVAL_MASK 0x0030
3769#define MEM_UP_EVAL_SHIFT 4
3770#define MEM_DOWN_EVAL_MASK 0x000c
3771#define MEM_DOWN_EVAL_SHIFT 2
3772#define MEM_SW_CMD_MASK 0x0003
3773#define MEM_INT_STEER_GFX 0
3774#define MEM_INT_STEER_CMR 1
3775#define MEM_INT_STEER_SMI 2
3776#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003777#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003778#define MEMINT_RSEXIT (1 << 7)
3779#define MEMINT_CONT_BUSY (1 << 6)
3780#define MEMINT_AVG_BUSY (1 << 5)
3781#define MEMINT_EVAL_CHG (1 << 4)
3782#define MEMINT_MON_IDLE (1 << 3)
3783#define MEMINT_UP_EVAL (1 << 2)
3784#define MEMINT_DOWN_EVAL (1 << 1)
3785#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003787#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003788#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3789#define MEMMODE_BOOST_FREQ_SHIFT 24
3790#define MEMMODE_IDLE_MODE_MASK 0x00030000
3791#define MEMMODE_IDLE_MODE_SHIFT 16
3792#define MEMMODE_IDLE_MODE_EVAL 0
3793#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003794#define MEMMODE_HWIDLE_EN (1 << 15)
3795#define MEMMODE_SWMODE_EN (1 << 14)
3796#define MEMMODE_RCLK_GATE (1 << 13)
3797#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003798#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3799#define MEMMODE_FSTART_SHIFT 8
3800#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3801#define MEMMODE_FMAX_SHIFT 4
3802#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003803#define RCBMAXAVG _MMIO(0x1119c)
3804#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003805#define SWMEMCMD_RENDER_OFF (0 << 13)
3806#define SWMEMCMD_RENDER_ON (1 << 13)
3807#define SWMEMCMD_SWFREQ (2 << 13)
3808#define SWMEMCMD_TARVID (3 << 13)
3809#define SWMEMCMD_VRM_OFF (4 << 13)
3810#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003811#define CMDSTS (1 << 12)
3812#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003813#define SWFREQ_MASK 0x0380 /* P0-7 */
3814#define SWFREQ_SHIFT 7
3815#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816#define MEMSTAT_CTG _MMIO(0x111a0)
3817#define RCBMINAVG _MMIO(0x111a0)
3818#define RCUPEI _MMIO(0x111b0)
3819#define RCDNEI _MMIO(0x111b4)
3820#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003821#define RS1EN (1 << 31)
3822#define RS2EN (1 << 30)
3823#define RS3EN (1 << 29)
3824#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3825#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3826#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3827#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3828#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3829#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3830#define RSX_STATUS_MASK (7 << 20)
3831#define RSX_STATUS_ON (0 << 20)
3832#define RSX_STATUS_RC1 (1 << 20)
3833#define RSX_STATUS_RC1E (2 << 20)
3834#define RSX_STATUS_RS1 (3 << 20)
3835#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3836#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3837#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3838#define RSX_STATUS_RSVD2 (7 << 20)
3839#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3840#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3841#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3842#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3843#define RS1CONTSAV_MASK (3 << 14)
3844#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3845#define RS1CONTSAV_RSVD (1 << 14)
3846#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3847#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3848#define NORMSLEXLAT_MASK (3 << 12)
3849#define SLOW_RS123 (0 << 12)
3850#define SLOW_RS23 (1 << 12)
3851#define SLOW_RS3 (2 << 12)
3852#define NORMAL_RS123 (3 << 12)
3853#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3854#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3855#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3856#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3857#define RS_CSTATE_MASK (3 << 4)
3858#define RS_CSTATE_C367_RS1 (0 << 4)
3859#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3860#define RS_CSTATE_RSVD (2 << 4)
3861#define RS_CSTATE_C367_RS2 (3 << 4)
3862#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3863#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003864#define VIDCTL _MMIO(0x111c0)
3865#define VIDSTS _MMIO(0x111c8)
3866#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3867#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003868#define MEMSTAT_VID_MASK 0x7f00
3869#define MEMSTAT_VID_SHIFT 8
3870#define MEMSTAT_PSTATE_MASK 0x00f8
3871#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003872#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003873#define MEMSTAT_SRC_CTL_MASK 0x0003
3874#define MEMSTAT_SRC_CTL_CORE 0
3875#define MEMSTAT_SRC_CTL_TRB 1
3876#define MEMSTAT_SRC_CTL_THM 2
3877#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003878#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3879#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3880#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003881#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003882#define SDEW _MMIO(0x1124c)
3883#define CSIEW0 _MMIO(0x11250)
3884#define CSIEW1 _MMIO(0x11254)
3885#define CSIEW2 _MMIO(0x11258)
3886#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3887#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3888#define MCHAFE _MMIO(0x112c0)
3889#define CSIEC _MMIO(0x112e0)
3890#define DMIEC _MMIO(0x112e4)
3891#define DDREC _MMIO(0x112e8)
3892#define PEG0EC _MMIO(0x112ec)
3893#define PEG1EC _MMIO(0x112f0)
3894#define GFXEC _MMIO(0x112f4)
3895#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3896#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3897#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003898#define ECR_GPFE (1 << 31)
3899#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003900#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003901#define OGW0 _MMIO(0x11608)
3902#define OGW1 _MMIO(0x1160c)
3903#define EG0 _MMIO(0x11610)
3904#define EG1 _MMIO(0x11614)
3905#define EG2 _MMIO(0x11618)
3906#define EG3 _MMIO(0x1161c)
3907#define EG4 _MMIO(0x11620)
3908#define EG5 _MMIO(0x11624)
3909#define EG6 _MMIO(0x11628)
3910#define EG7 _MMIO(0x1162c)
3911#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3912#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3913#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003914#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003915#define CSIPLL0 _MMIO(0x12c10)
3916#define DDRMPLL1 _MMIO(0X12c20)
3917#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003919#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003920#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003922#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3923#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3924#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3925#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3926#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003927
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003928/*
3929 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3930 * 8300) freezing up around GPU hangs. Looks as if even
3931 * scheduling/timer interrupts start misbehaving if the RPS
3932 * EI/thresholds are "bad", leading to a very sluggish or even
3933 * frozen machine.
3934 */
3935#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303936#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303937#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003938#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003939 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303940 INTERVAL_0_833_US(us) : \
3941 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303942 INTERVAL_1_28_US(us))
3943
Akash Goel52530cb2016-04-23 00:05:44 +05303944#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3945#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3946#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003947#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003948 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303949 INTERVAL_0_833_TO_US(interval) : \
3950 INTERVAL_1_33_TO_US(interval)) : \
3951 INTERVAL_1_28_TO_US(interval))
3952
Jesse Barnes585fb112008-07-29 11:54:06 -07003953/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003954 * Logical Context regs
3955 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07003956#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00003957#define CCID_EN BIT(0)
3958#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3959#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003960/*
3961 * Notes on SNB/IVB/VLV context size:
3962 * - Power context is saved elsewhere (LLC or stolen)
3963 * - Ring/execlist context is saved on SNB, not on IVB
3964 * - Extended context size already includes render context size
3965 * - We always need to follow the extended context size.
3966 * SNB BSpec has comments indicating that we should use the
3967 * render context size instead if execlists are disabled, but
3968 * based on empirical testing that's just nonsense.
3969 * - Pipelined/VF state is saved on SNB/IVB respectively
3970 * - GT1 size just indicates how much of render context
3971 * doesn't need saving on GT1
3972 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003973#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003974#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3975#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3976#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3977#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3978#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003979#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003980 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3981 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003982#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003983#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3984#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3985#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3986#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3987#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3988#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003989#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003990 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003991
Zhi Wangc01fc532016-06-16 08:07:02 -04003992enum {
3993 INTEL_ADVANCED_CONTEXT = 0,
3994 INTEL_LEGACY_32B_CONTEXT,
3995 INTEL_ADVANCED_AD_CONTEXT,
3996 INTEL_LEGACY_64B_CONTEXT
3997};
3998
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003999enum {
4000 FAULT_AND_HANG = 0,
4001 FAULT_AND_HALT, /* Debug only */
4002 FAULT_AND_STREAM,
4003 FAULT_AND_CONTINUE /* Unsupported */
4004};
4005
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004006#define GEN8_CTX_VALID (1 << 0)
4007#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4008#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4009#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4010#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04004011#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04004012
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004013#define GEN8_CTX_ID_SHIFT 32
4014#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02004015#define GEN11_SW_CTX_ID_SHIFT 37
4016#define GEN11_SW_CTX_ID_WIDTH 11
4017#define GEN11_ENGINE_CLASS_SHIFT 61
4018#define GEN11_ENGINE_CLASS_WIDTH 3
4019#define GEN11_ENGINE_INSTANCE_SHIFT 48
4020#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004021
4022#define CHV_CLK_CTL1 _MMIO(0x101100)
4023#define VLV_CLK_CTL2 _MMIO(0x101104)
4024#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4025
4026/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004027 * Overlay regs
4028 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02004029
4030#define OVADD _MMIO(0x30000)
4031#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004032#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004033#define OGAMC5 _MMIO(0x30010)
4034#define OGAMC4 _MMIO(0x30014)
4035#define OGAMC3 _MMIO(0x30018)
4036#define OGAMC2 _MMIO(0x3001c)
4037#define OGAMC1 _MMIO(0x30020)
4038#define OGAMC0 _MMIO(0x30024)
4039
4040/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004041 * GEN9 clock gating regs
4042 */
4043#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004044#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004045#define PWM2_GATING_DIS (1 << 14)
4046#define PWM1_GATING_DIS (1 << 13)
4047
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004048#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4049#define BXT_GMBUS_GATING_DIS (1 << 14)
4050
Imre Deaked69cd42017-10-02 10:55:57 +03004051#define _CLKGATE_DIS_PSL_A 0x46520
4052#define _CLKGATE_DIS_PSL_B 0x46524
4053#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304054#define DUPS1_GATING_DIS (1 << 15)
4055#define DUPS2_GATING_DIS (1 << 19)
4056#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004057#define DPF_GATING_DIS (1 << 10)
4058#define DPF_RAM_GATING_DIS (1 << 9)
4059#define DPFR_GATING_DIS (1 << 8)
4060
4061#define CLKGATE_DIS_PSL(pipe) \
4062 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4063
Imre Deakd965e7ac2015-12-01 10:23:52 +02004064/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004065 * GEN10 clock gating regs
4066 */
4067#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4068#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004069#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004070#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004071
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004072#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4073#define GWUNIT_CLKGATE_DIS (1 << 16)
4074
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004075#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4076#define VFUNIT_CLKGATE_DIS (1 << 20)
4077
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004078#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4079#define CGPSF_CLKGATE_DIS (1 << 3)
4080
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004081/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004082 * Display engine regs
4083 */
4084
Shuang He8bf1e9f2013-10-15 18:55:27 +01004085/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004086#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004087#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004088/* skl+ source selection */
4089#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4090#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4091#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4092#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4093#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4094#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4095#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4096#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004097/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004098#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4099#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4100#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004101/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004102#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4103#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4104#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4105/* embedded DP port on the north display block, reserved on ivb */
4106#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4107#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004108/* vlv source selection */
4109#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4110#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4111#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4112/* with DP port the pipe source is invalid */
4113#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4114#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4115#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4116/* gen3+ source selection */
4117#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4118#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4119#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4120/* with DP/TV port the pipe source is invalid */
4121#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4122#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4123#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4124#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4125#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4126/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004127#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004128
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004129#define _PIPE_CRC_RES_1_A_IVB 0x60064
4130#define _PIPE_CRC_RES_2_A_IVB 0x60068
4131#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4132#define _PIPE_CRC_RES_4_A_IVB 0x60070
4133#define _PIPE_CRC_RES_5_A_IVB 0x60074
4134
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004135#define _PIPE_CRC_RES_RED_A 0x60060
4136#define _PIPE_CRC_RES_GREEN_A 0x60064
4137#define _PIPE_CRC_RES_BLUE_A 0x60068
4138#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4139#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004140
4141/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004142#define _PIPE_CRC_RES_1_B_IVB 0x61064
4143#define _PIPE_CRC_RES_2_B_IVB 0x61068
4144#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4145#define _PIPE_CRC_RES_4_B_IVB 0x61070
4146#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004148#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4149#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4150#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4151#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4152#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4153#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004155#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4156#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4157#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4158#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4159#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004160
Jesse Barnes585fb112008-07-29 11:54:06 -07004161/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004162#define _HTOTAL_A 0x60000
4163#define _HBLANK_A 0x60004
4164#define _HSYNC_A 0x60008
4165#define _VTOTAL_A 0x6000c
4166#define _VBLANK_A 0x60010
4167#define _VSYNC_A 0x60014
4168#define _PIPEASRC 0x6001c
4169#define _BCLRPAT_A 0x60020
4170#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004171#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004172
4173/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004174#define _HTOTAL_B 0x61000
4175#define _HBLANK_B 0x61004
4176#define _HSYNC_B 0x61008
4177#define _VTOTAL_B 0x6100c
4178#define _VBLANK_B 0x61010
4179#define _VSYNC_B 0x61014
4180#define _PIPEBSRC 0x6101c
4181#define _BCLRPAT_B 0x61020
4182#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004183#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004184
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004185/* DSI 0 timing regs */
4186#define _HTOTAL_DSI0 0x6b000
4187#define _HSYNC_DSI0 0x6b008
4188#define _VTOTAL_DSI0 0x6b00c
4189#define _VSYNC_DSI0 0x6b014
4190#define _VSYNCSHIFT_DSI0 0x6b028
4191
4192/* DSI 1 timing regs */
4193#define _HTOTAL_DSI1 0x6b800
4194#define _HSYNC_DSI1 0x6b808
4195#define _VTOTAL_DSI1 0x6b80c
4196#define _VSYNC_DSI1 0x6b814
4197#define _VSYNCSHIFT_DSI1 0x6b828
4198
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004199#define TRANSCODER_A_OFFSET 0x60000
4200#define TRANSCODER_B_OFFSET 0x61000
4201#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004202#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004203#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004204#define TRANSCODER_DSI0_OFFSET 0x6b000
4205#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004207#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4208#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4209#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4210#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4211#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4212#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4213#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4214#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4215#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4216#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004217
Ben Widawskyed8546a2013-11-04 22:45:05 -08004218/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004219#define HSW_EDP_PSR_BASE 0x64800
4220#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004221#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004222#define EDP_PSR_ENABLE (1 << 31)
4223#define BDW_PSR_SINGLE_FRAME (1 << 30)
4224#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4225#define EDP_PSR_LINK_STANDBY (1 << 27)
4226#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4227#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4228#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4229#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4230#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004231#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004232#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4233#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4234#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004235#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004236#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4237#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4238#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4239#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004240#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004241#define EDP_PSR_TP1_TIME_500us (0 << 4)
4242#define EDP_PSR_TP1_TIME_100us (1 << 4)
4243#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4244#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004245#define EDP_PSR_IDLE_FRAME_SHIFT 0
4246
Daniel Vetterfc340442018-04-05 15:00:23 -07004247/* Bspec claims those aren't shifted but stay at 0x64800 */
4248#define EDP_PSR_IMR _MMIO(0x64834)
4249#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004250#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4251#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4252#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4253#define EDP_PSR_TRANSCODER_C_SHIFT 24
4254#define EDP_PSR_TRANSCODER_B_SHIFT 16
4255#define EDP_PSR_TRANSCODER_A_SHIFT 8
4256#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004258#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004259#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4260#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4261#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4262#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4263#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004265#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004266
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004267#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004268#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304269#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004270#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4271#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4272#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4273#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4274#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4275#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4276#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4277#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4278#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4279#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4280#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004281#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4282#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4283#define EDP_PSR_STATUS_COUNT_SHIFT 16
4284#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004285#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4286#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4287#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4288#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4289#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004290#define EDP_PSR_STATUS_IDLE_MASK 0xf
4291
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004292#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004293#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004294
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004295#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004296#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4297#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4298#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4299#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004300#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004301#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004303#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004304#define EDP_PSR2_ENABLE (1 << 31)
4305#define EDP_SU_TRACK_ENABLE (1 << 30)
4306#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4307#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4308#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4309#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4310#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4311#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4312#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4313#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4314#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304315#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004316#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4317#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004318#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4319#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304320
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004321#define _PSR_EVENT_TRANS_A 0x60848
4322#define _PSR_EVENT_TRANS_B 0x61848
4323#define _PSR_EVENT_TRANS_C 0x62848
4324#define _PSR_EVENT_TRANS_D 0x63848
4325#define _PSR_EVENT_TRANS_EDP 0x6F848
4326#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4327#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4328#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4329#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4330#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4331#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4332#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4333#define PSR_EVENT_MEMORY_UP (1 << 10)
4334#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4335#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4336#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004337#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004338#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4339#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4340#define PSR_EVENT_VBI_ENABLE (1 << 2)
4341#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4342#define PSR_EVENT_PSR_DISABLE (1 << 0)
4343
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004344#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004345#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304346#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004347
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004348#define _PSR2_SU_STATUS_0 0x6F914
4349#define _PSR2_SU_STATUS_1 0x6F918
4350#define _PSR2_SU_STATUS_2 0x6F91C
4351#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4352#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4353#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4354#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4355#define PSR2_SU_STATUS_FRAMES 8
4356
Jesse Barnes585fb112008-07-29 11:54:06 -07004357/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004358#define ADPA _MMIO(0x61100)
4359#define PCH_ADPA _MMIO(0xe1100)
4360#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004361
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004362#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004363#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004364#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004365#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004366#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4367#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004368#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004369#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004370#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004371#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4372#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4373#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4374#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4375#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4376#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4377#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4378#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4379#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4380#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4381#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4382#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4383#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4384#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4385#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4386#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4387#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4388#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4389#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004390#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004391#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004392#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004393#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004394#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004395#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004396#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004397#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004398#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004399#define ADPA_DPMS_MASK (~(3 << 10))
4400#define ADPA_DPMS_ON (0 << 10)
4401#define ADPA_DPMS_SUSPEND (1 << 10)
4402#define ADPA_DPMS_STANDBY (2 << 10)
4403#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004404
Chris Wilson939fe4d2010-10-09 10:33:26 +01004405
Jesse Barnes585fb112008-07-29 11:54:06 -07004406/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004407#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004408#define PORTB_HOTPLUG_INT_EN (1 << 29)
4409#define PORTC_HOTPLUG_INT_EN (1 << 28)
4410#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004411#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4412#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4413#define TV_HOTPLUG_INT_EN (1 << 18)
4414#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004415#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4416 PORTC_HOTPLUG_INT_EN | \
4417 PORTD_HOTPLUG_INT_EN | \
4418 SDVOC_HOTPLUG_INT_EN | \
4419 SDVOB_HOTPLUG_INT_EN | \
4420 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004421#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004422#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4423/* must use period 64 on GM45 according to docs */
4424#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4425#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4426#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4427#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4428#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4429#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4430#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4431#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4432#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4433#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4434#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4435#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004436
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004437#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004438/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004439 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004440 *
4441 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4442 * Please check the detailed lore in the commit message for for experimental
4443 * evidence.
4444 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004445/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4446#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4447#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4448#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4449/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4450#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004451#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004452#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004453#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004454#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4455#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004456#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004457#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4458#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004459#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004460#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4461#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004462/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004463#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4464#define TV_HOTPLUG_INT_STATUS (1 << 10)
4465#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4466#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4467#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4468#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004469#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4470#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4471#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004472#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4473
Chris Wilson084b6122012-05-11 18:01:33 +01004474/* SDVO is different across gen3/4 */
4475#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4476#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004477/*
4478 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4479 * since reality corrobates that they're the same as on gen3. But keep these
4480 * bits here (and the comment!) to help any other lost wanderers back onto the
4481 * right tracks.
4482 */
Chris Wilson084b6122012-05-11 18:01:33 +01004483#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4484#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4485#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4486#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004487#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4488 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4489 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4490 PORTB_HOTPLUG_INT_STATUS | \
4491 PORTC_HOTPLUG_INT_STATUS | \
4492 PORTD_HOTPLUG_INT_STATUS)
4493
Egbert Eiche5868a32013-02-28 04:17:12 -05004494#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4495 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4496 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4497 PORTB_HOTPLUG_INT_STATUS | \
4498 PORTC_HOTPLUG_INT_STATUS | \
4499 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004500
Paulo Zanonic20cd312013-02-19 16:21:45 -03004501/* SDVO and HDMI port control.
4502 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004503#define _GEN3_SDVOB 0x61140
4504#define _GEN3_SDVOC 0x61160
4505#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4506#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004507#define GEN4_HDMIB GEN3_SDVOB
4508#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004509#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4510#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4511#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4512#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004513#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004514#define PCH_HDMIC _MMIO(0xe1150)
4515#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004517#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004518#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004519#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004520#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004521#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4522#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004523#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4524#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4525
Paulo Zanonic20cd312013-02-19 16:21:45 -03004526/* Gen 3 SDVO bits: */
4527#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004528#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004529#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004530#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004531#define SDVO_STALL_SELECT (1 << 29)
4532#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004533/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004534 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004535 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004536 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4537 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004538#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004539#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004540#define SDVO_PHASE_SELECT_MASK (15 << 19)
4541#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4542#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4543#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4544#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4545#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4546#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004547/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004548#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4549 SDVO_INTERRUPT_ENABLE)
4550#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4551
4552/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004553#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004554#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004555#define SDVO_ENCODING_SDVO (0 << 10)
4556#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004557#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4558#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004559#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004560#define SDVO_AUDIO_ENABLE (1 << 6)
4561/* VSYNC/HSYNC bits new with 965, default is to be set */
4562#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4563#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4564
4565/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004566#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004567#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4568
4569/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004570#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004571#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004572#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004573
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004574/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004575#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004576#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004577#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004578
Jesse Barnes585fb112008-07-29 11:54:06 -07004579
4580/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004581#define _DVOA 0x61120
4582#define DVOA _MMIO(_DVOA)
4583#define _DVOB 0x61140
4584#define DVOB _MMIO(_DVOB)
4585#define _DVOC 0x61160
4586#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004587#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004588#define DVO_PIPE_SEL_SHIFT 30
4589#define DVO_PIPE_SEL_MASK (1 << 30)
4590#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004591#define DVO_PIPE_STALL_UNUSED (0 << 28)
4592#define DVO_PIPE_STALL (1 << 28)
4593#define DVO_PIPE_STALL_TV (2 << 28)
4594#define DVO_PIPE_STALL_MASK (3 << 28)
4595#define DVO_USE_VGA_SYNC (1 << 15)
4596#define DVO_DATA_ORDER_I740 (0 << 14)
4597#define DVO_DATA_ORDER_FP (1 << 14)
4598#define DVO_VSYNC_DISABLE (1 << 11)
4599#define DVO_HSYNC_DISABLE (1 << 10)
4600#define DVO_VSYNC_TRISTATE (1 << 9)
4601#define DVO_HSYNC_TRISTATE (1 << 8)
4602#define DVO_BORDER_ENABLE (1 << 7)
4603#define DVO_DATA_ORDER_GBRG (1 << 6)
4604#define DVO_DATA_ORDER_RGGB (0 << 6)
4605#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4606#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4607#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4608#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4609#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4610#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4611#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004612#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004613#define DVOA_SRCDIM _MMIO(0x61124)
4614#define DVOB_SRCDIM _MMIO(0x61144)
4615#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004616#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4617#define DVO_SRCDIM_VERTICAL_SHIFT 0
4618
4619/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004620#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004621/*
4622 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4623 * the DPLL semantics change when the LVDS is assigned to that pipe.
4624 */
4625#define LVDS_PORT_EN (1 << 31)
4626/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004627#define LVDS_PIPE_SEL_SHIFT 30
4628#define LVDS_PIPE_SEL_MASK (1 << 30)
4629#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4630#define LVDS_PIPE_SEL_SHIFT_CPT 29
4631#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4632#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004633/* LVDS dithering flag on 965/g4x platform */
4634#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004635/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4636#define LVDS_VSYNC_POLARITY (1 << 21)
4637#define LVDS_HSYNC_POLARITY (1 << 20)
4638
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004639/* Enable border for unscaled (or aspect-scaled) display */
4640#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004641/*
4642 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4643 * pixel.
4644 */
4645#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4646#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4647#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4648/*
4649 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4650 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4651 * on.
4652 */
4653#define LVDS_A3_POWER_MASK (3 << 6)
4654#define LVDS_A3_POWER_DOWN (0 << 6)
4655#define LVDS_A3_POWER_UP (3 << 6)
4656/*
4657 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4658 * is set.
4659 */
4660#define LVDS_CLKB_POWER_MASK (3 << 4)
4661#define LVDS_CLKB_POWER_DOWN (0 << 4)
4662#define LVDS_CLKB_POWER_UP (3 << 4)
4663/*
4664 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4665 * setting for whether we are in dual-channel mode. The B3 pair will
4666 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4667 */
4668#define LVDS_B0B3_POWER_MASK (3 << 2)
4669#define LVDS_B0B3_POWER_DOWN (0 << 2)
4670#define LVDS_B0B3_POWER_UP (3 << 2)
4671
David Härdeman3c17fe42010-09-24 21:44:32 +02004672/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004673#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004674/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004675 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4676 * of the infoframe structure specified by CEA-861. */
4677#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004678#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004679#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004680#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004681/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004682#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004683#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004684#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004685#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004686#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4687#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004688#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004689#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4690#define VIDEO_DIP_SELECT_AVI (0 << 19)
4691#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004692#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004693#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004694#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004695#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4696#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4697#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004698#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004699/* HSW and later: */
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004700#define DRM_DIP_ENABLE (1 << 28)
4701#define PSR_VSC_BIT_7_SET (1 << 27)
4702#define VSC_SELECT_MASK (0x3 << 25)
4703#define VSC_SELECT_SHIFT 25
4704#define VSC_DIP_HW_HEA_DATA (0 << 25)
4705#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4706#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4707#define VSC_DIP_SW_HEA_DATA (3 << 25)
4708#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004709#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4710#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004711#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004712#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4713#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004714#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004715
Jesse Barnes585fb112008-07-29 11:54:06 -07004716/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004717#define PPS_BASE 0x61200
4718#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4719#define PCH_PPS_BASE 0xC7200
4720
4721#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4722 PPS_BASE + (reg) + \
4723 (pps_idx) * 0x100)
4724
4725#define _PP_STATUS 0x61200
4726#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004727#define PP_ON REG_BIT(31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004728
4729#define _PP_CONTROL_1 0xc7204
4730#define _PP_CONTROL_2 0xc7304
4731#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4732 _PP_CONTROL_2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004733#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004734#define VDD_OVERRIDE_FORCE REG_BIT(3)
4735#define BACKLIGHT_ENABLE REG_BIT(2)
4736#define PWR_DOWN_ON_RESET REG_BIT(1)
4737#define PWR_STATE_TARGET REG_BIT(0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004738/*
4739 * Indicates that all dependencies of the panel are on:
4740 *
4741 * - PLL enabled
4742 * - pipe enabled
4743 * - LVDS/DVOB/DVOC on
4744 */
Jani Nikula09b434d2019-03-15 15:56:18 +02004745#define PP_READY REG_BIT(30)
4746#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004747#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4748#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4749#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004750#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4751#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004752#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4753#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4754#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4755#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4756#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4757#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4758#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4759#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4760#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03004761
4762#define _PP_CONTROL 0x61204
4763#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02004764#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004765#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02004766#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004767#define EDP_FORCE_VDD REG_BIT(3)
4768#define EDP_BLC_ENABLE REG_BIT(2)
4769#define PANEL_POWER_RESET REG_BIT(1)
4770#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03004771
4772#define _PP_ON_DELAYS 0x61208
4773#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004774#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004775#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4776#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4777#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4778#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4779#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02004780#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004781#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004782
4783#define _PP_OFF_DELAYS 0x6120C
4784#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004785#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004786#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004787
4788#define _PP_DIVISOR 0x61210
4789#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02004790#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02004791#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004792
4793/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004794#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004795#define PFIT_ENABLE (1 << 31)
4796#define PFIT_PIPE_MASK (3 << 29)
4797#define PFIT_PIPE_SHIFT 29
4798#define VERT_INTERP_DISABLE (0 << 10)
4799#define VERT_INTERP_BILINEAR (1 << 10)
4800#define VERT_INTERP_MASK (3 << 10)
4801#define VERT_AUTO_SCALE (1 << 9)
4802#define HORIZ_INTERP_DISABLE (0 << 6)
4803#define HORIZ_INTERP_BILINEAR (1 << 6)
4804#define HORIZ_INTERP_MASK (3 << 6)
4805#define HORIZ_AUTO_SCALE (1 << 5)
4806#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004807#define PFIT_FILTER_FUZZY (0 << 24)
4808#define PFIT_SCALING_AUTO (0 << 26)
4809#define PFIT_SCALING_PROGRAMMED (1 << 26)
4810#define PFIT_SCALING_PILLAR (2 << 26)
4811#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004812#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004813/* Pre-965 */
4814#define PFIT_VERT_SCALE_SHIFT 20
4815#define PFIT_VERT_SCALE_MASK 0xfff00000
4816#define PFIT_HORIZ_SCALE_SHIFT 4
4817#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4818/* 965+ */
4819#define PFIT_VERT_SCALE_SHIFT_965 16
4820#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4821#define PFIT_HORIZ_SCALE_SHIFT_965 0
4822#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4823
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004824#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004825
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004826#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4827#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004828#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4829 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004830
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004831#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4832#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004833#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4834 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004835
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004836#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4837#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004838#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4839 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004840
Jesse Barnes585fb112008-07-29 11:54:06 -07004841/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004842#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004843#define BLM_PWM_ENABLE (1 << 31)
4844#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4845#define BLM_PIPE_SELECT (1 << 29)
4846#define BLM_PIPE_SELECT_IVB (3 << 29)
4847#define BLM_PIPE_A (0 << 29)
4848#define BLM_PIPE_B (1 << 29)
4849#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004850#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4851#define BLM_TRANSCODER_B BLM_PIPE_B
4852#define BLM_TRANSCODER_C BLM_PIPE_C
4853#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004854#define BLM_PIPE(pipe) ((pipe) << 29)
4855#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4856#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4857#define BLM_PHASE_IN_ENABLE (1 << 25)
4858#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4859#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4860#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4861#define BLM_PHASE_IN_COUNT_SHIFT (8)
4862#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4863#define BLM_PHASE_IN_INCR_SHIFT (0)
4864#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004865#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004866/*
4867 * This is the most significant 15 bits of the number of backlight cycles in a
4868 * complete cycle of the modulated backlight control.
4869 *
4870 * The actual value is this field multiplied by two.
4871 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004872#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4873#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4874#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004875/*
4876 * This is the number of cycles out of the backlight modulation cycle for which
4877 * the backlight is on.
4878 *
4879 * This field must be no greater than the number of cycles in the complete
4880 * backlight modulation cycle.
4881 */
4882#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4883#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004884#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4885#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004886
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004887#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004888#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004889
Daniel Vetter7cf41602012-06-05 10:07:09 +02004890/* New registers for PCH-split platforms. Safe where new bits show up, the
4891 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004892#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4893#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004894
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004895#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004896
Daniel Vetter7cf41602012-06-05 10:07:09 +02004897/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4898 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004899#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004900#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004901#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4902#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004903#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004904
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004905#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004906#define UTIL_PIN_ENABLE (1 << 31)
4907
Sunil Kamath022e4e52015-09-30 22:34:57 +05304908#define UTIL_PIN_PIPE(x) ((x) << 29)
4909#define UTIL_PIN_PIPE_MASK (3 << 29)
4910#define UTIL_PIN_MODE_PWM (1 << 24)
4911#define UTIL_PIN_MODE_MASK (0xf << 24)
4912#define UTIL_PIN_POLARITY (1 << 22)
4913
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304914/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304915#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304916#define BXT_BLC_PWM_ENABLE (1 << 31)
4917#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304918#define _BXT_BLC_PWM_FREQ1 0xC8254
4919#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304920
Sunil Kamath022e4e52015-09-30 22:34:57 +05304921#define _BXT_BLC_PWM_CTL2 0xC8350
4922#define _BXT_BLC_PWM_FREQ2 0xC8354
4923#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304924
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004925#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304926 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004927#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304928 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004929#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304930 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004932#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004933#define PCH_GTC_ENABLE (1 << 31)
4934
Jesse Barnes585fb112008-07-29 11:54:06 -07004935/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004936#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004937/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004938# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004939/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004940# define TV_ENC_PIPE_SEL_SHIFT 30
4941# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4942# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004943/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004944# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004945/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004946# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004947/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004948# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004949/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004950# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4951# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004952/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004953# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004954/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004955# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004956/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004957# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004958/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004959# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004960/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004961# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004962# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004963/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004964# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004965/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004966# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004967/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004968# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004969/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004970# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004971/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004972 * Enables a fix for the 915GM only.
4973 *
4974 * Not sure what it does.
4975 */
4976# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004977/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004978# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004979# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004980/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004981# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004982/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004983# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004985# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004986/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004987# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004988/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004989# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004990/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004991# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004992/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004993# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004994/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004995# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004996/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004997# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004998/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004999 * This test mode forces the DACs to 50% of full output.
5000 *
5001 * This is used for load detection in combination with TVDAC_SENSE_MASK
5002 */
5003# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5004# define TV_TEST_MODE_MASK (7 << 0)
5005
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005006#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005007# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005008/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005009 * Reports that DAC state change logic has reported change (RO).
5010 *
5011 * This gets cleared when TV_DAC_STATE_EN is cleared
5012*/
5013# define TVDAC_STATE_CHG (1 << 31)
5014# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005015/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005016# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005017/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005018# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005019/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005020# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005021/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005022 * Enables DAC state detection logic, for load-based TV detection.
5023 *
5024 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5025 * to off, for load detection to work.
5026 */
5027# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005028/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005029# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005030/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005031# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005032/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005033# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005034/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005035# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005036/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005037# define ENC_TVDAC_SLEW_FAST (1 << 6)
5038# define DAC_A_1_3_V (0 << 4)
5039# define DAC_A_1_1_V (1 << 4)
5040# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005041# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005042# define DAC_B_1_3_V (0 << 2)
5043# define DAC_B_1_1_V (1 << 2)
5044# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005045# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005046# define DAC_C_1_3_V (0 << 0)
5047# define DAC_C_1_1_V (1 << 0)
5048# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005049# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005050
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005052 * CSC coefficients are stored in a floating point format with 9 bits of
5053 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5054 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5055 * -1 (0x3) being the only legal negative value.
5056 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005057#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005058# define TV_RY_MASK 0x07ff0000
5059# define TV_RY_SHIFT 16
5060# define TV_GY_MASK 0x00000fff
5061# define TV_GY_SHIFT 0
5062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005063#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005064# define TV_BY_MASK 0x07ff0000
5065# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005066/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005067 * Y attenuation for component video.
5068 *
5069 * Stored in 1.9 fixed point.
5070 */
5071# define TV_AY_MASK 0x000003ff
5072# define TV_AY_SHIFT 0
5073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005074#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005075# define TV_RU_MASK 0x07ff0000
5076# define TV_RU_SHIFT 16
5077# define TV_GU_MASK 0x000007ff
5078# define TV_GU_SHIFT 0
5079
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005080#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005081# define TV_BU_MASK 0x07ff0000
5082# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005083/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005084 * U attenuation for component video.
5085 *
5086 * Stored in 1.9 fixed point.
5087 */
5088# define TV_AU_MASK 0x000003ff
5089# define TV_AU_SHIFT 0
5090
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005091#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005092# define TV_RV_MASK 0x0fff0000
5093# define TV_RV_SHIFT 16
5094# define TV_GV_MASK 0x000007ff
5095# define TV_GV_SHIFT 0
5096
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005097#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005098# define TV_BV_MASK 0x07ff0000
5099# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005100/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005101 * V attenuation for component video.
5102 *
5103 * Stored in 1.9 fixed point.
5104 */
5105# define TV_AV_MASK 0x000007ff
5106# define TV_AV_SHIFT 0
5107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005108#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005109/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005110# define TV_BRIGHTNESS_MASK 0xff000000
5111# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005112/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005113# define TV_CONTRAST_MASK 0x00ff0000
5114# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005115/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005116# define TV_SATURATION_MASK 0x0000ff00
5117# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005118/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005119# define TV_HUE_MASK 0x000000ff
5120# define TV_HUE_SHIFT 0
5121
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005122#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005123/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005124# define TV_BLACK_LEVEL_MASK 0x01ff0000
5125# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005126/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005127# define TV_BLANK_LEVEL_MASK 0x000001ff
5128# define TV_BLANK_LEVEL_SHIFT 0
5129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005130#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005131/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005132# define TV_HSYNC_END_MASK 0x1fff0000
5133# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005134/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005135# define TV_HTOTAL_MASK 0x00001fff
5136# define TV_HTOTAL_SHIFT 0
5137
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005138#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005139/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005140# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005141/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005142# define TV_HBURST_START_SHIFT 16
5143# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005144/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005145# define TV_HBURST_LEN_SHIFT 0
5146# define TV_HBURST_LEN_MASK 0x0001fff
5147
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005148#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005149/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005150# define TV_HBLANK_END_SHIFT 16
5151# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005152/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005153# define TV_HBLANK_START_SHIFT 0
5154# define TV_HBLANK_START_MASK 0x0001fff
5155
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005156#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005157/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005158# define TV_NBR_END_SHIFT 16
5159# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005160/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005161# define TV_VI_END_F1_SHIFT 8
5162# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005163/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005164# define TV_VI_END_F2_SHIFT 0
5165# define TV_VI_END_F2_MASK 0x0000003f
5166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005167#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005168/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005169# define TV_VSYNC_LEN_MASK 0x07ff0000
5170# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005171/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005172 * number of half lines.
5173 */
5174# define TV_VSYNC_START_F1_MASK 0x00007f00
5175# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005176/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005177 * Offset of the start of vsync in field 2, measured in one less than the
5178 * number of half lines.
5179 */
5180# define TV_VSYNC_START_F2_MASK 0x0000007f
5181# define TV_VSYNC_START_F2_SHIFT 0
5182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005183#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005184/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005185# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005186/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005187# define TV_VEQ_LEN_MASK 0x007f0000
5188# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005189/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005190 * the number of half lines.
5191 */
5192# define TV_VEQ_START_F1_MASK 0x0007f00
5193# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005194/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005195 * Offset of the start of equalization in field 2, measured in one less than
5196 * the number of half lines.
5197 */
5198# define TV_VEQ_START_F2_MASK 0x000007f
5199# define TV_VEQ_START_F2_SHIFT 0
5200
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005201#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005202/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005203 * Offset to start of vertical colorburst, measured in one less than the
5204 * number of lines from vertical start.
5205 */
5206# define TV_VBURST_START_F1_MASK 0x003f0000
5207# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005208/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005209 * Offset to the end of vertical colorburst, measured in one less than the
5210 * number of lines from the start of NBR.
5211 */
5212# define TV_VBURST_END_F1_MASK 0x000000ff
5213# define TV_VBURST_END_F1_SHIFT 0
5214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005215#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005216/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005217 * Offset to start of vertical colorburst, measured in one less than the
5218 * number of lines from vertical start.
5219 */
5220# define TV_VBURST_START_F2_MASK 0x003f0000
5221# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005222/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005223 * Offset to the end of vertical colorburst, measured in one less than the
5224 * number of lines from the start of NBR.
5225 */
5226# define TV_VBURST_END_F2_MASK 0x000000ff
5227# define TV_VBURST_END_F2_SHIFT 0
5228
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005229#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005230/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005231 * Offset to start of vertical colorburst, measured in one less than the
5232 * number of lines from vertical start.
5233 */
5234# define TV_VBURST_START_F3_MASK 0x003f0000
5235# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005236/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005237 * Offset to the end of vertical colorburst, measured in one less than the
5238 * number of lines from the start of NBR.
5239 */
5240# define TV_VBURST_END_F3_MASK 0x000000ff
5241# define TV_VBURST_END_F3_SHIFT 0
5242
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005243#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005244/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005245 * Offset to start of vertical colorburst, measured in one less than the
5246 * number of lines from vertical start.
5247 */
5248# define TV_VBURST_START_F4_MASK 0x003f0000
5249# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005250/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005251 * Offset to the end of vertical colorburst, measured in one less than the
5252 * number of lines from the start of NBR.
5253 */
5254# define TV_VBURST_END_F4_MASK 0x000000ff
5255# define TV_VBURST_END_F4_SHIFT 0
5256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005257#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005258/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005259# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005260/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005261# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005262/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005263# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005264/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005265# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005266/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005267# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005268/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005269# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005270/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005271# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005272/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005273# define TV_BURST_LEVEL_MASK 0x00ff0000
5274# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005275/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005276# define TV_SCDDA1_INC_MASK 0x00000fff
5277# define TV_SCDDA1_INC_SHIFT 0
5278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005279#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005280/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005281# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5282# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005283/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005284# define TV_SCDDA2_INC_MASK 0x00007fff
5285# define TV_SCDDA2_INC_SHIFT 0
5286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005287#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005288/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005289# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5290# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005291/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005292# define TV_SCDDA3_INC_MASK 0x00007fff
5293# define TV_SCDDA3_INC_SHIFT 0
5294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005295#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005296/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005297# define TV_XPOS_MASK 0x1fff0000
5298# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005299/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005300# define TV_YPOS_MASK 0x00000fff
5301# define TV_YPOS_SHIFT 0
5302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005303#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005304/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005305# define TV_XSIZE_MASK 0x1fff0000
5306# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005307/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005308 * Vertical size of the display window, measured in pixels.
5309 *
5310 * Must be even for interlaced modes.
5311 */
5312# define TV_YSIZE_MASK 0x00000fff
5313# define TV_YSIZE_SHIFT 0
5314
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005315#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005316/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005317 * Enables automatic scaling calculation.
5318 *
5319 * If set, the rest of the registers are ignored, and the calculated values can
5320 * be read back from the register.
5321 */
5322# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005323/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005324 * Disables the vertical filter.
5325 *
5326 * This is required on modes more than 1024 pixels wide */
5327# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005328/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005329# define TV_VADAPT (1 << 28)
5330# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005331/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005332# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005333/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005334# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005335/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005336# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005337/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005338 * Sets the horizontal scaling factor.
5339 *
5340 * This should be the fractional part of the horizontal scaling factor divided
5341 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5342 *
5343 * (src width - 1) / ((oversample * dest width) - 1)
5344 */
5345# define TV_HSCALE_FRAC_MASK 0x00003fff
5346# define TV_HSCALE_FRAC_SHIFT 0
5347
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005348#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005349/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005350 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5351 *
5352 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5353 */
5354# define TV_VSCALE_INT_MASK 0x00038000
5355# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005356/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005357 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5358 *
5359 * \sa TV_VSCALE_INT_MASK
5360 */
5361# define TV_VSCALE_FRAC_MASK 0x00007fff
5362# define TV_VSCALE_FRAC_SHIFT 0
5363
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005364#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005365/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005366 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5367 *
5368 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5369 *
5370 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5371 */
5372# define TV_VSCALE_IP_INT_MASK 0x00038000
5373# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005374/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005375 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5376 *
5377 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5378 *
5379 * \sa TV_VSCALE_IP_INT_MASK
5380 */
5381# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5382# define TV_VSCALE_IP_FRAC_SHIFT 0
5383
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005384#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005385# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005386/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005387 * Specifies which field to send the CC data in.
5388 *
5389 * CC data is usually sent in field 0.
5390 */
5391# define TV_CC_FID_MASK (1 << 27)
5392# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005393/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005394# define TV_CC_HOFF_MASK 0x03ff0000
5395# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005396/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005397# define TV_CC_LINE_MASK 0x0000003f
5398# define TV_CC_LINE_SHIFT 0
5399
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005400#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005401# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005402/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005403# define TV_CC_DATA_2_MASK 0x007f0000
5404# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005405/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005406# define TV_CC_DATA_1_MASK 0x0000007f
5407# define TV_CC_DATA_1_SHIFT 0
5408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005409#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5410#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5411#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5412#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005413
Keith Packard040d87f2009-05-30 20:42:33 -07005414/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005415#define DP_A _MMIO(0x64000) /* eDP */
5416#define DP_B _MMIO(0x64100)
5417#define DP_C _MMIO(0x64200)
5418#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005420#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5421#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5422#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005423
Keith Packard040d87f2009-05-30 20:42:33 -07005424#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005425#define DP_PIPE_SEL_SHIFT 30
5426#define DP_PIPE_SEL_MASK (1 << 30)
5427#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5428#define DP_PIPE_SEL_SHIFT_IVB 29
5429#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5430#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5431#define DP_PIPE_SEL_SHIFT_CHV 16
5432#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5433#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005434
Keith Packard040d87f2009-05-30 20:42:33 -07005435/* Link training mode - select a suitable mode for each stage */
5436#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5437#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5438#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5439#define DP_LINK_TRAIN_OFF (3 << 28)
5440#define DP_LINK_TRAIN_MASK (3 << 28)
5441#define DP_LINK_TRAIN_SHIFT 28
5442
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005443/* CPT Link training mode */
5444#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5445#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5446#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5447#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5448#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5449#define DP_LINK_TRAIN_SHIFT_CPT 8
5450
Keith Packard040d87f2009-05-30 20:42:33 -07005451/* Signal voltages. These are mostly controlled by the other end */
5452#define DP_VOLTAGE_0_4 (0 << 25)
5453#define DP_VOLTAGE_0_6 (1 << 25)
5454#define DP_VOLTAGE_0_8 (2 << 25)
5455#define DP_VOLTAGE_1_2 (3 << 25)
5456#define DP_VOLTAGE_MASK (7 << 25)
5457#define DP_VOLTAGE_SHIFT 25
5458
5459/* Signal pre-emphasis levels, like voltages, the other end tells us what
5460 * they want
5461 */
5462#define DP_PRE_EMPHASIS_0 (0 << 22)
5463#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5464#define DP_PRE_EMPHASIS_6 (2 << 22)
5465#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5466#define DP_PRE_EMPHASIS_MASK (7 << 22)
5467#define DP_PRE_EMPHASIS_SHIFT 22
5468
5469/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005470#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005471#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005472#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005473
5474/* Mystic DPCD version 1.1 special mode */
5475#define DP_ENHANCED_FRAMING (1 << 18)
5476
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005477/* eDP */
5478#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005479#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005480#define DP_PLL_FREQ_MASK (3 << 16)
5481
Ville Syrjälä646b4262014-04-25 20:14:30 +03005482/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005483#define DP_PORT_REVERSAL (1 << 15)
5484
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005485/* eDP */
5486#define DP_PLL_ENABLE (1 << 14)
5487
Ville Syrjälä646b4262014-04-25 20:14:30 +03005488/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005489#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5490
5491#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005492#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005493
Ville Syrjälä646b4262014-04-25 20:14:30 +03005494/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005495#define DP_COLOR_RANGE_16_235 (1 << 8)
5496
Ville Syrjälä646b4262014-04-25 20:14:30 +03005497/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005498#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5499
Ville Syrjälä646b4262014-04-25 20:14:30 +03005500/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005501#define DP_SYNC_VS_HIGH (1 << 4)
5502#define DP_SYNC_HS_HIGH (1 << 3)
5503
Ville Syrjälä646b4262014-04-25 20:14:30 +03005504/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005505#define DP_DETECTED (1 << 2)
5506
Ville Syrjälä646b4262014-04-25 20:14:30 +03005507/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005508 * signal sink for DDC etc. Max packet size supported
5509 * is 20 bytes in each direction, hence the 5 fixed
5510 * data registers
5511 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005512#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5513#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5514#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5515#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5516#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5517#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005518
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005519#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5520#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5521#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5522#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5523#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5524#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005525
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005526#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5527#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5528#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5529#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5530#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5531#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005532
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005533#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5534#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5535#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5536#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5537#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5538#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005539
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005540#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5541#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5542#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5543#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5544#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5545#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005546
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005547#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5548#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5549#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5550#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5551#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5552#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005553
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005554#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5555#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005556
5557#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5558#define DP_AUX_CH_CTL_DONE (1 << 30)
5559#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5560#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5561#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5562#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5563#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005564#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005565#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5566#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5567#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5568#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5569#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5570#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5571#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5572#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5573#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5574#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5575#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5576#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5577#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305578#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5579#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5580#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005581#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005582#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305583#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005584#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005585
5586/*
5587 * Computing GMCH M and N values for the Display Port link
5588 *
5589 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5590 *
5591 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5592 *
5593 * The GMCH value is used internally
5594 *
5595 * bytes_per_pixel is the number of bytes coming out of the plane,
5596 * which is after the LUTs, so we want the bytes for our color format.
5597 * For our current usage, this is always 3, one byte for R, G and B.
5598 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005599#define _PIPEA_DATA_M_G4X 0x70050
5600#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005601
5602/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005603#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005604#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005605#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005606
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005607#define DATA_LINK_M_N_MASK (0xffffff)
5608#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005609
Daniel Vettere3b95f12013-05-03 11:49:49 +02005610#define _PIPEA_DATA_N_G4X 0x70054
5611#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005612#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5613
5614/*
5615 * Computing Link M and N values for the Display Port link
5616 *
5617 * Link M / N = pixel_clock / ls_clk
5618 *
5619 * (the DP spec calls pixel_clock the 'strm_clk')
5620 *
5621 * The Link value is transmitted in the Main Stream
5622 * Attributes and VB-ID.
5623 */
5624
Daniel Vettere3b95f12013-05-03 11:49:49 +02005625#define _PIPEA_LINK_M_G4X 0x70060
5626#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005627#define PIPEA_DP_LINK_M_MASK (0xffffff)
5628
Daniel Vettere3b95f12013-05-03 11:49:49 +02005629#define _PIPEA_LINK_N_G4X 0x70064
5630#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005631#define PIPEA_DP_LINK_N_MASK (0xffffff)
5632
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005633#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5634#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5635#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5636#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005637
Jesse Barnes585fb112008-07-29 11:54:06 -07005638/* Display & cursor control */
5639
5640/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005641#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005642#define DSL_LINEMASK_GEN2 0x00000fff
5643#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005644#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005645#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005646#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005647#define PIPECONF_DOUBLE_WIDE (1 << 30)
5648#define I965_PIPECONF_ACTIVE (1 << 30)
5649#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5650#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005651#define PIPECONF_SINGLE_WIDE 0
5652#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005653#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005654#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005655#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5656#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5657#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5658#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5659#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5660#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5661#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5662#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005663#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005664#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005665/* Note that pre-gen3 does not support interlaced display directly. Panel
5666 * fitting must be disabled on pre-ilk for interlaced. */
5667#define PIPECONF_PROGRESSIVE (0 << 21)
5668#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5669#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5670#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5671#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5672/* Ironlake and later have a complete new set of values for interlaced. PFIT
5673 * means panel fitter required, PF means progressive fetch, DBL means power
5674 * saving pixel doubling. */
5675#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5676#define PIPECONF_INTERLACED_ILK (3 << 21)
5677#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5678#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005679#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305680#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005681#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305682#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005683#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005684#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005685#define PIPECONF_8BPC (0 << 5)
5686#define PIPECONF_10BPC (1 << 5)
5687#define PIPECONF_6BPC (2 << 5)
5688#define PIPECONF_12BPC (3 << 5)
5689#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005690#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005691#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5692#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5693#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5694#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005695#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005696#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5697#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5698#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5699#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5700#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5701#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5702#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5703#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5704#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5705#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5706#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5707#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5708#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5709#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5710#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5711#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5712#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5713#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5714#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5715#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5716#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5717#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5718#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5719#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5720#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5721#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5722#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5723#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5724#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5725#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5726#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5727#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5728#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5729#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5730#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5731#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5732#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5733#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5734#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5735#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5736#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5737#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5738#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5739#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5740#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5741#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005742
Imre Deak755e9012014-02-10 18:42:47 +02005743#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5744#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5745
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005746#define PIPE_A_OFFSET 0x70000
5747#define PIPE_B_OFFSET 0x71000
5748#define PIPE_C_OFFSET 0x72000
5749#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005750/*
5751 * There's actually no pipe EDP. Some pipe registers have
5752 * simply shifted from the pipe to the transcoder, while
5753 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5754 * to access such registers in transcoder EDP.
5755 */
5756#define PIPE_EDP_OFFSET 0x7f000
5757
Madhav Chauhan372610f2018-10-15 17:28:04 +03005758/* ICL DSI 0 and 1 */
5759#define PIPE_DSI0_OFFSET 0x7b000
5760#define PIPE_DSI1_OFFSET 0x7b800
5761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005762#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5763#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5764#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5765#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5766#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005767
Ville Syrjäläe2625682019-04-01 23:02:29 +03005768#define _PIPEAGCMAX 0x70010
5769#define _PIPEBGCMAX 0x71010
5770#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5771
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005772#define _PIPE_MISC_A 0x70030
5773#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005774#define PIPEMISC_YUV420_ENABLE (1 << 27)
5775#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
Ville Syrjälä09b25812019-04-12 21:30:09 +03005776#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005777#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5778#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5779#define PIPEMISC_DITHER_8_BPC (0 << 5)
5780#define PIPEMISC_DITHER_10_BPC (1 << 5)
5781#define PIPEMISC_DITHER_6_BPC (2 << 5)
5782#define PIPEMISC_DITHER_12_BPC (3 << 5)
5783#define PIPEMISC_DITHER_ENABLE (1 << 4)
5784#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5785#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005786#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005787
Matt Roperc0550302019-01-30 10:51:20 -08005788/* Skylake+ pipe bottom (background) color */
5789#define _SKL_BOTTOM_COLOR_A 0x70034
5790#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5791#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5792#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5793
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005794#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005795#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5796#define PIPEB_HLINE_INT_EN (1 << 28)
5797#define PIPEB_VBLANK_INT_EN (1 << 27)
5798#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5799#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5800#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5801#define PIPE_PSR_INT_EN (1 << 22)
5802#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5803#define PIPEA_HLINE_INT_EN (1 << 20)
5804#define PIPEA_VBLANK_INT_EN (1 << 19)
5805#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5806#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5807#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5808#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5809#define PIPEC_HLINE_INT_EN (1 << 12)
5810#define PIPEC_VBLANK_INT_EN (1 << 11)
5811#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5812#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5813#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005814
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005815#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005816#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5817#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5818#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5819#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5820#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5821#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5822#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5823#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5824#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5825#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5826#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5827#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005828#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005829#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005830#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5831#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5832#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5833#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5834#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5835#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5836#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5837#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5838#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5839#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5840#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5841#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005842#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005843#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005844
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005845#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005846#define DSPARB_CSTART_MASK (0x7f << 7)
5847#define DSPARB_CSTART_SHIFT 7
5848#define DSPARB_BSTART_MASK (0x7f)
5849#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005850#define DSPARB_BEND_SHIFT 9 /* on 855 */
5851#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005852#define DSPARB_SPRITEA_SHIFT_VLV 0
5853#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5854#define DSPARB_SPRITEB_SHIFT_VLV 8
5855#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5856#define DSPARB_SPRITEC_SHIFT_VLV 16
5857#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5858#define DSPARB_SPRITED_SHIFT_VLV 24
5859#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005860#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005861#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5862#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5863#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5864#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5865#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5866#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5867#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5868#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5869#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5870#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5871#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5872#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005873#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005874#define DSPARB_SPRITEE_SHIFT_VLV 0
5875#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5876#define DSPARB_SPRITEF_SHIFT_VLV 8
5877#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005878
Ville Syrjälä0a560672014-06-11 16:51:18 +03005879/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005880#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005881#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005882#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005883#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005884#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005885#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005886#define DSPFW_PLANEB_MASK (0x7f << 8)
5887#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005888#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005889#define DSPFW_PLANEA_MASK (0x7f << 0)
5890#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005891#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005892#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005893#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005894#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005895#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005896#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005897#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005898#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5899#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005900#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005901#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005902#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005903#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005904#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005905#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5906#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005907#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005908#define DSPFW_HPLL_SR_EN (1 << 31)
5909#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005910#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005911#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005912#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005913#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005914#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005915#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005916
5917/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005918#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005919#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005920#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005921#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005922#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005923#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005924#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005925#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005926#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005927#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005928#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005929#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005930#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005931#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005932#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005933#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005934#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005935#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005936#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005937#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5938#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005939#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005940#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005941#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005942#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005943#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005944#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005945#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005946#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005947#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005948#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005949#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005950#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005951#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005952#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005953#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005954#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005955#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005956#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005957#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005958#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005959#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005960#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005961#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005962#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005963#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005964#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005965
5966/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005967#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005968#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005969#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005970#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005971#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005972#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005973#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005974#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005975#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005976#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005977#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005978#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005979#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005980#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005981#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005982#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005983#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005984#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005985#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005986#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005987#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005988#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005989#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005990#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005991#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005992#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005993#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005994#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005995#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005996#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005997#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005998#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005999#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006000#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006001#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006002#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006003#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006004#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006005#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006006#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006007#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006008#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006009
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006010/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006011#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006012#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006013#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006014#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006015#define DDL_PRECISION_HIGH (1 << 7)
6016#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306017#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006019#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006020#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6021#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006022
Ville Syrjäläc2317752016-03-15 16:39:56 +02006023#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006024#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006025
Shaohua Li7662c8b2009-06-26 11:23:55 +08006026/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006027#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006028#define I915_FIFO_LINE_SIZE 64
6029#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006030
Jesse Barnesceb04242012-03-28 13:39:22 -07006031#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006032#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006033#define I965_FIFO_SIZE 512
6034#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006035#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006036#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006037#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006038
Jesse Barnesceb04242012-03-28 13:39:22 -07006039#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006040#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006041#define I915_MAX_WM 0x3f
6042
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006043#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6044#define PINEVIEW_FIFO_LINE_SIZE 64
6045#define PINEVIEW_MAX_WM 0x1ff
6046#define PINEVIEW_DFT_WM 0x3f
6047#define PINEVIEW_DFT_HPLLOFF_WM 0
6048#define PINEVIEW_GUARD_WM 10
6049#define PINEVIEW_CURSOR_FIFO 64
6050#define PINEVIEW_CURSOR_MAX_WM 0x3f
6051#define PINEVIEW_CURSOR_DFT_WM 0
6052#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006053
Jesse Barnesceb04242012-03-28 13:39:22 -07006054#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006055#define I965_CURSOR_FIFO 64
6056#define I965_CURSOR_MAX_WM 32
6057#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006058
Pradeep Bhatfae12672014-11-04 17:06:39 +00006059/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006060#define _CUR_WM_A_0 0x70140
6061#define _CUR_WM_B_0 0x71140
6062#define _PLANE_WM_1_A_0 0x70240
6063#define _PLANE_WM_1_B_0 0x71240
6064#define _PLANE_WM_2_A_0 0x70340
6065#define _PLANE_WM_2_B_0 0x71340
6066#define _PLANE_WM_TRANS_1_A_0 0x70268
6067#define _PLANE_WM_TRANS_1_B_0 0x71268
6068#define _PLANE_WM_TRANS_2_A_0 0x70368
6069#define _PLANE_WM_TRANS_2_B_0 0x71368
6070#define _CUR_WM_TRANS_A_0 0x70168
6071#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006072#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006073#define PLANE_WM_IGNORE_LINES (1 << 30)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006074#define PLANE_WM_LINES_SHIFT 14
6075#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006076#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006077
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006078#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006079#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6080#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006081
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006082#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6083#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006084#define _PLANE_WM_BASE(pipe, plane) \
6085 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6086#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006087 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006088#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006089 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006090#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006091 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006092#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006093 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006094
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006095/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006096#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006097#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006098#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006099#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006100#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006101#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006103#define WM0_PIPEB_ILK _MMIO(0x45104)
6104#define WM0_PIPEC_IVB _MMIO(0x45200)
6105#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006106#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006107#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006108#define WM1_LP_LATENCY_MASK (0x7f << 24)
6109#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006110#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006111#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006112#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006113#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006114#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006115#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006116#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006117#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006118#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006119#define WM1S_LP_ILK _MMIO(0x45120)
6120#define WM2S_LP_IVB _MMIO(0x45124)
6121#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006122#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006123
Paulo Zanonicca32e92013-05-31 11:45:06 -03006124#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6125 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6126 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6127
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006128/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006129#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006130#define MLTR_WM1_SHIFT 0
6131#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006132/* the unit of memory self-refresh latency time is 0.5us */
6133#define ILK_SRLT_MASK 0x3f
6134
Yuanhan Liu13982612010-12-15 15:42:31 +08006135
6136/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006137#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006138#define SSKPD_WM_MASK 0x3f
6139#define SSKPD_WM0_SHIFT 0
6140#define SSKPD_WM1_SHIFT 8
6141#define SSKPD_WM2_SHIFT 16
6142#define SSKPD_WM3_SHIFT 24
6143
Jesse Barnes585fb112008-07-29 11:54:06 -07006144/*
6145 * The two pipe frame counter registers are not synchronized, so
6146 * reading a stable value is somewhat tricky. The following code
6147 * should work:
6148 *
6149 * do {
6150 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6151 * PIPE_FRAME_HIGH_SHIFT;
6152 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6153 * PIPE_FRAME_LOW_SHIFT);
6154 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6155 * PIPE_FRAME_HIGH_SHIFT);
6156 * } while (high1 != high2);
6157 * frame = (high1 << 8) | low1;
6158 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006159#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006160#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6161#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006162#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006163#define PIPE_FRAME_LOW_MASK 0xff000000
6164#define PIPE_FRAME_LOW_SHIFT 24
6165#define PIPE_PIXEL_MASK 0x00ffffff
6166#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006167/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006168#define _PIPEA_FRMCOUNT_G4X 0x70040
6169#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006170#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6171#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006172
6173/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006174#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006175/* Old style CUR*CNTR flags (desktop 8xx) */
6176#define CURSOR_ENABLE 0x80000000
6177#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006178#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006179#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006180#define CURSOR_FORMAT_SHIFT 24
6181#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6182#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6183#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6184#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6185#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6186#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6187/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006188#define MCURSOR_MODE 0x27
6189#define MCURSOR_MODE_DISABLE 0x00
6190#define MCURSOR_MODE_128_32B_AX 0x02
6191#define MCURSOR_MODE_256_32B_AX 0x03
6192#define MCURSOR_MODE_64_32B_AX 0x07
6193#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6194#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6195#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006196#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6197#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006198#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006199#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006200#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006201#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006202#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006203#define _CURABASE 0x70084
6204#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006205#define CURSOR_POS_MASK 0x007FF
6206#define CURSOR_POS_SIGN 0x8000
6207#define CURSOR_X_SHIFT 0
6208#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006209#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6210#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6211#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006212#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006213#define _CURBCNTR 0x700c0
6214#define _CURBBASE 0x700c4
6215#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006216
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006217#define _CURBCNTR_IVB 0x71080
6218#define _CURBBASE_IVB 0x71084
6219#define _CURBPOS_IVB 0x71088
6220
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006221#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6222#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6223#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006224#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006225#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006226
6227#define CURSOR_A_OFFSET 0x70080
6228#define CURSOR_B_OFFSET 0x700c0
6229#define CHV_CURSOR_C_OFFSET 0x700e0
6230#define IVB_CURSOR_B_OFFSET 0x71080
6231#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006232
Jesse Barnes585fb112008-07-29 11:54:06 -07006233/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006234#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006235#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006236#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006237#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006238#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006239#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6240#define DISPPLANE_YUV422 (0x0 << 26)
6241#define DISPPLANE_8BPP (0x2 << 26)
6242#define DISPPLANE_BGRA555 (0x3 << 26)
6243#define DISPPLANE_BGRX555 (0x4 << 26)
6244#define DISPPLANE_BGRX565 (0x5 << 26)
6245#define DISPPLANE_BGRX888 (0x6 << 26)
6246#define DISPPLANE_BGRA888 (0x7 << 26)
6247#define DISPPLANE_RGBX101010 (0x8 << 26)
6248#define DISPPLANE_RGBA101010 (0x9 << 26)
6249#define DISPPLANE_BGRX101010 (0xa << 26)
6250#define DISPPLANE_RGBX161616 (0xc << 26)
6251#define DISPPLANE_RGBX888 (0xe << 26)
6252#define DISPPLANE_RGBA888 (0xf << 26)
6253#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006254#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006255#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006256#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006257#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6258#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6259#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006260#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006261#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006262#define DISPPLANE_NO_LINE_DOUBLE 0
6263#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006264#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6265#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6266#define DISPPLANE_ROTATE_180 (1 << 15)
6267#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6268#define DISPPLANE_TILED (1 << 10)
6269#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006270#define _DSPAADDR 0x70184
6271#define _DSPASTRIDE 0x70188
6272#define _DSPAPOS 0x7018C /* reserved */
6273#define _DSPASIZE 0x70190
6274#define _DSPASURF 0x7019C /* 965+ only */
6275#define _DSPATILEOFF 0x701A4 /* 965+ only */
6276#define _DSPAOFFSET 0x701A4 /* HSW */
6277#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07006278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006279#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6280#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6281#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6282#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6283#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6284#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6285#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6286#define DSPLINOFF(plane) DSPADDR(plane)
6287#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6288#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01006289
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006290/* CHV pipe B blender and primary plane */
6291#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006292#define CHV_BLEND_LEGACY (0 << 30)
6293#define CHV_BLEND_ANDROID (1 << 30)
6294#define CHV_BLEND_MPO (2 << 30)
6295#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006296#define _CHV_CANVAS_A 0x60a04
6297#define _PRIMPOS_A 0x60a08
6298#define _PRIMSIZE_A 0x60a0c
6299#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006300#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006302#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6303#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6304#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6305#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6306#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006307
Armin Reese446f2542012-03-30 16:20:16 -07006308/* Display/Sprite base address macros */
6309#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006310#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6311#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006312
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006313/*
6314 * VBIOS flags
6315 * gen2:
6316 * [00:06] alm,mgm
6317 * [10:16] all
6318 * [30:32] alm,mgm
6319 * gen3+:
6320 * [00:0f] all
6321 * [10:1f] all
6322 * [30:32] all
6323 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006324#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6325#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6326#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006327#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006328
6329/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006330#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6331#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6332#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006333#define _PIPEBFRAMEHIGH 0x71040
6334#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006335#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6336#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006337
Jesse Barnes585fb112008-07-29 11:54:06 -07006338
6339/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006340#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006341#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006342#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6343#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6344#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006345#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6346#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6347#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6348#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6349#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6350#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6351#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6352#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006353
Madhav Chauhan372610f2018-10-15 17:28:04 +03006354/* ICL DSI 0 and 1 */
6355#define _PIPEDSI0CONF 0x7b008
6356#define _PIPEDSI1CONF 0x7b808
6357
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006358/* Sprite A control */
6359#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006360#define DVS_ENABLE (1 << 31)
6361#define DVS_GAMMA_ENABLE (1 << 30)
6362#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6363#define DVS_PIXFORMAT_MASK (3 << 25)
6364#define DVS_FORMAT_YUV422 (0 << 25)
6365#define DVS_FORMAT_RGBX101010 (1 << 25)
6366#define DVS_FORMAT_RGBX888 (2 << 25)
6367#define DVS_FORMAT_RGBX161616 (3 << 25)
6368#define DVS_PIPE_CSC_ENABLE (1 << 24)
6369#define DVS_SOURCE_KEY (1 << 22)
6370#define DVS_RGB_ORDER_XBGR (1 << 20)
6371#define DVS_YUV_FORMAT_BT709 (1 << 18)
6372#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6373#define DVS_YUV_ORDER_YUYV (0 << 16)
6374#define DVS_YUV_ORDER_UYVY (1 << 16)
6375#define DVS_YUV_ORDER_YVYU (2 << 16)
6376#define DVS_YUV_ORDER_VYUY (3 << 16)
6377#define DVS_ROTATE_180 (1 << 15)
6378#define DVS_DEST_KEY (1 << 2)
6379#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6380#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006381#define _DVSALINOFF 0x72184
6382#define _DVSASTRIDE 0x72188
6383#define _DVSAPOS 0x7218c
6384#define _DVSASIZE 0x72190
6385#define _DVSAKEYVAL 0x72194
6386#define _DVSAKEYMSK 0x72198
6387#define _DVSASURF 0x7219c
6388#define _DVSAKEYMAXVAL 0x721a0
6389#define _DVSATILEOFF 0x721a4
6390#define _DVSASURFLIVE 0x721ac
6391#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006392#define DVS_SCALE_ENABLE (1 << 31)
6393#define DVS_FILTER_MASK (3 << 29)
6394#define DVS_FILTER_MEDIUM (0 << 29)
6395#define DVS_FILTER_ENHANCING (1 << 29)
6396#define DVS_FILTER_SOFTENING (2 << 29)
6397#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6398#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006399#define _DVSAGAMC 0x72300
6400
6401#define _DVSBCNTR 0x73180
6402#define _DVSBLINOFF 0x73184
6403#define _DVSBSTRIDE 0x73188
6404#define _DVSBPOS 0x7318c
6405#define _DVSBSIZE 0x73190
6406#define _DVSBKEYVAL 0x73194
6407#define _DVSBKEYMSK 0x73198
6408#define _DVSBSURF 0x7319c
6409#define _DVSBKEYMAXVAL 0x731a0
6410#define _DVSBTILEOFF 0x731a4
6411#define _DVSBSURFLIVE 0x731ac
6412#define _DVSBSCALE 0x73204
6413#define _DVSBGAMC 0x73300
6414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006415#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6416#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6417#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6418#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6419#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6420#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6421#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6422#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6423#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6424#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6425#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6426#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006427
6428#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006429#define SPRITE_ENABLE (1 << 31)
6430#define SPRITE_GAMMA_ENABLE (1 << 30)
6431#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6432#define SPRITE_PIXFORMAT_MASK (7 << 25)
6433#define SPRITE_FORMAT_YUV422 (0 << 25)
6434#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6435#define SPRITE_FORMAT_RGBX888 (2 << 25)
6436#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6437#define SPRITE_FORMAT_YUV444 (4 << 25)
6438#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6439#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6440#define SPRITE_SOURCE_KEY (1 << 22)
6441#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6442#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6443#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6444#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6445#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6446#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6447#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6448#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6449#define SPRITE_ROTATE_180 (1 << 15)
6450#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6451#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6452#define SPRITE_TILED (1 << 10)
6453#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006454#define _SPRA_LINOFF 0x70284
6455#define _SPRA_STRIDE 0x70288
6456#define _SPRA_POS 0x7028c
6457#define _SPRA_SIZE 0x70290
6458#define _SPRA_KEYVAL 0x70294
6459#define _SPRA_KEYMSK 0x70298
6460#define _SPRA_SURF 0x7029c
6461#define _SPRA_KEYMAX 0x702a0
6462#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006463#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006464#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006465#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006466#define SPRITE_SCALE_ENABLE (1 << 31)
6467#define SPRITE_FILTER_MASK (3 << 29)
6468#define SPRITE_FILTER_MEDIUM (0 << 29)
6469#define SPRITE_FILTER_ENHANCING (1 << 29)
6470#define SPRITE_FILTER_SOFTENING (2 << 29)
6471#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6472#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006473#define _SPRA_GAMC 0x70400
6474
6475#define _SPRB_CTL 0x71280
6476#define _SPRB_LINOFF 0x71284
6477#define _SPRB_STRIDE 0x71288
6478#define _SPRB_POS 0x7128c
6479#define _SPRB_SIZE 0x71290
6480#define _SPRB_KEYVAL 0x71294
6481#define _SPRB_KEYMSK 0x71298
6482#define _SPRB_SURF 0x7129c
6483#define _SPRB_KEYMAX 0x712a0
6484#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006485#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006486#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006487#define _SPRB_SCALE 0x71304
6488#define _SPRB_GAMC 0x71400
6489
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006490#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6491#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6492#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6493#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6494#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6495#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6496#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6497#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6498#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6499#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6500#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6501#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6502#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6503#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006504
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006505#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006506#define SP_ENABLE (1 << 31)
6507#define SP_GAMMA_ENABLE (1 << 30)
6508#define SP_PIXFORMAT_MASK (0xf << 26)
6509#define SP_FORMAT_YUV422 (0 << 26)
6510#define SP_FORMAT_BGR565 (5 << 26)
6511#define SP_FORMAT_BGRX8888 (6 << 26)
6512#define SP_FORMAT_BGRA8888 (7 << 26)
6513#define SP_FORMAT_RGBX1010102 (8 << 26)
6514#define SP_FORMAT_RGBA1010102 (9 << 26)
6515#define SP_FORMAT_RGBX8888 (0xe << 26)
6516#define SP_FORMAT_RGBA8888 (0xf << 26)
6517#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6518#define SP_SOURCE_KEY (1 << 22)
6519#define SP_YUV_FORMAT_BT709 (1 << 18)
6520#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6521#define SP_YUV_ORDER_YUYV (0 << 16)
6522#define SP_YUV_ORDER_UYVY (1 << 16)
6523#define SP_YUV_ORDER_YVYU (2 << 16)
6524#define SP_YUV_ORDER_VYUY (3 << 16)
6525#define SP_ROTATE_180 (1 << 15)
6526#define SP_TILED (1 << 10)
6527#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006528#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6529#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6530#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6531#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6532#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6533#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6534#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6535#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6536#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6537#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006538#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006539#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6540#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6541#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6542#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6543#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6544#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006545#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006546
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006547#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6548#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6549#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6550#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6551#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6552#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6553#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6554#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6555#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6556#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6557#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006558#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6559#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006560#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006561
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006562#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6563 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6564
6565#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6566#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6567#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6568#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6569#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6570#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6571#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6572#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6573#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6574#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6575#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006576#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6577#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006578#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006579
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006580/*
6581 * CHV pipe B sprite CSC
6582 *
6583 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6584 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6585 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6586 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006587#define _MMIO_CHV_SPCSC(plane_id, reg) \
6588 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6589
6590#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6591#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6592#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006593#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6594#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6595
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006596#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6597#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6598#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6599#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6600#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006601#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6602#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6603
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006604#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6605#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6606#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006607#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6608#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6609
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006610#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6611#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6612#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006613#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6614#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6615
Damien Lespiau70d21f02013-07-03 21:06:04 +01006616/* Skylake plane registers */
6617
6618#define _PLANE_CTL_1_A 0x70180
6619#define _PLANE_CTL_2_A 0x70280
6620#define _PLANE_CTL_3_A 0x70380
6621#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006622#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006623#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006624/*
6625 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6626 * expanded to include bit 23 as well. However, the shift-24 based values
6627 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6628 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006629#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006630#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6631#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6632#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306633#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006634#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306635#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006636#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306637#define PLANE_CTL_FORMAT_P016 (7 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006638#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6639#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6640#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006641#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006642#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05306643#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6644#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6645#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6646#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6647#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6648#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006649#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006650#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6651#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006652#define PLANE_CTL_ORDER_BGRX (0 << 20)
6653#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006654#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006655#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006656#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006657#define PLANE_CTL_YUV422_YUYV (0 << 16)
6658#define PLANE_CTL_YUV422_UYVY (1 << 16)
6659#define PLANE_CTL_YUV422_YVYU (2 << 16)
6660#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006661#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006662#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006663#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006664#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006665#define PLANE_CTL_TILED_LINEAR (0 << 10)
6666#define PLANE_CTL_TILED_X (1 << 10)
6667#define PLANE_CTL_TILED_Y (4 << 10)
6668#define PLANE_CTL_TILED_YF (5 << 10)
6669#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006670#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006671#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6672#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6673#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006674#define PLANE_CTL_ROTATE_MASK 0x3
6675#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306676#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006677#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306678#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006679#define _PLANE_STRIDE_1_A 0x70188
6680#define _PLANE_STRIDE_2_A 0x70288
6681#define _PLANE_STRIDE_3_A 0x70388
6682#define _PLANE_POS_1_A 0x7018c
6683#define _PLANE_POS_2_A 0x7028c
6684#define _PLANE_POS_3_A 0x7038c
6685#define _PLANE_SIZE_1_A 0x70190
6686#define _PLANE_SIZE_2_A 0x70290
6687#define _PLANE_SIZE_3_A 0x70390
6688#define _PLANE_SURF_1_A 0x7019c
6689#define _PLANE_SURF_2_A 0x7029c
6690#define _PLANE_SURF_3_A 0x7039c
6691#define _PLANE_OFFSET_1_A 0x701a4
6692#define _PLANE_OFFSET_2_A 0x702a4
6693#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006694#define _PLANE_KEYVAL_1_A 0x70194
6695#define _PLANE_KEYVAL_2_A 0x70294
6696#define _PLANE_KEYMSK_1_A 0x70198
6697#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006698#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006699#define _PLANE_KEYMAX_1_A 0x701a0
6700#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006701#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006702#define _PLANE_AUX_DIST_1_A 0x701c0
6703#define _PLANE_AUX_DIST_2_A 0x702c0
6704#define _PLANE_AUX_OFFSET_1_A 0x701c4
6705#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006706#define _PLANE_CUS_CTL_1_A 0x701c8
6707#define _PLANE_CUS_CTL_2_A 0x702c8
6708#define PLANE_CUS_ENABLE (1 << 31)
6709#define PLANE_CUS_PLANE_6 (0 << 30)
6710#define PLANE_CUS_PLANE_7 (1 << 30)
6711#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6712#define PLANE_CUS_HPHASE_0 (0 << 16)
6713#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6714#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6715#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6716#define PLANE_CUS_VPHASE_0 (0 << 12)
6717#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6718#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006719#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6720#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6721#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006722#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006723#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306724#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006725#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006726#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6727#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6728#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6729#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6730#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006731#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006732#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6733#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6734#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6735#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006736#define _PLANE_BUF_CFG_1_A 0x7027c
6737#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006738#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6739#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006740
Uma Shankar6a255da2018-11-02 00:40:19 +05306741/* Input CSC Register Definitions */
6742#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6743#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6744
6745#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6746#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6747
6748#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6749 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6750 _PLANE_INPUT_CSC_RY_GY_1_B)
6751#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6752 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6753 _PLANE_INPUT_CSC_RY_GY_2_B)
6754
6755#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6756 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6757 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6758
6759#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6760#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6761
6762#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6763#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6764
6765#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6766 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6767 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6768#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6769 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6770 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6771#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6772 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6773 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6774
6775#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6776#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6777
6778#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6779#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6780
6781#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6782 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6783 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6784#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6785 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6786 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6787#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6788 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6789 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006790
Damien Lespiau70d21f02013-07-03 21:06:04 +01006791#define _PLANE_CTL_1_B 0x71180
6792#define _PLANE_CTL_2_B 0x71280
6793#define _PLANE_CTL_3_B 0x71380
6794#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6795#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6796#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6797#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006798 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006799
6800#define _PLANE_STRIDE_1_B 0x71188
6801#define _PLANE_STRIDE_2_B 0x71288
6802#define _PLANE_STRIDE_3_B 0x71388
6803#define _PLANE_STRIDE_1(pipe) \
6804 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6805#define _PLANE_STRIDE_2(pipe) \
6806 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6807#define _PLANE_STRIDE_3(pipe) \
6808 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6809#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006810 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006811
6812#define _PLANE_POS_1_B 0x7118c
6813#define _PLANE_POS_2_B 0x7128c
6814#define _PLANE_POS_3_B 0x7138c
6815#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6816#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6817#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6818#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006819 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006820
6821#define _PLANE_SIZE_1_B 0x71190
6822#define _PLANE_SIZE_2_B 0x71290
6823#define _PLANE_SIZE_3_B 0x71390
6824#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6825#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6826#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6827#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006828 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006829
6830#define _PLANE_SURF_1_B 0x7119c
6831#define _PLANE_SURF_2_B 0x7129c
6832#define _PLANE_SURF_3_B 0x7139c
6833#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6834#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6835#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6836#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006837 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006838
6839#define _PLANE_OFFSET_1_B 0x711a4
6840#define _PLANE_OFFSET_2_B 0x712a4
6841#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6842#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6843#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006844 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006845
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006846#define _PLANE_KEYVAL_1_B 0x71194
6847#define _PLANE_KEYVAL_2_B 0x71294
6848#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6849#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6850#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006851 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006852
6853#define _PLANE_KEYMSK_1_B 0x71198
6854#define _PLANE_KEYMSK_2_B 0x71298
6855#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6856#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6857#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006858 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006859
6860#define _PLANE_KEYMAX_1_B 0x711a0
6861#define _PLANE_KEYMAX_2_B 0x712a0
6862#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6863#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6864#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006865 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006866
Damien Lespiau8211bd52014-11-04 17:06:44 +00006867#define _PLANE_BUF_CFG_1_B 0x7127c
6868#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006869#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306870#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006871#define _PLANE_BUF_CFG_1(pipe) \
6872 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6873#define _PLANE_BUF_CFG_2(pipe) \
6874 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6875#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006876 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006877
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006878#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6879#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6880#define _PLANE_NV12_BUF_CFG_1(pipe) \
6881 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6882#define _PLANE_NV12_BUF_CFG_2(pipe) \
6883 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6884#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006885 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006886
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006887#define _PLANE_AUX_DIST_1_B 0x711c0
6888#define _PLANE_AUX_DIST_2_B 0x712c0
6889#define _PLANE_AUX_DIST_1(pipe) \
6890 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6891#define _PLANE_AUX_DIST_2(pipe) \
6892 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6893#define PLANE_AUX_DIST(pipe, plane) \
6894 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6895
6896#define _PLANE_AUX_OFFSET_1_B 0x711c4
6897#define _PLANE_AUX_OFFSET_2_B 0x712c4
6898#define _PLANE_AUX_OFFSET_1(pipe) \
6899 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6900#define _PLANE_AUX_OFFSET_2(pipe) \
6901 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6902#define PLANE_AUX_OFFSET(pipe, plane) \
6903 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6904
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006905#define _PLANE_CUS_CTL_1_B 0x711c8
6906#define _PLANE_CUS_CTL_2_B 0x712c8
6907#define _PLANE_CUS_CTL_1(pipe) \
6908 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6909#define _PLANE_CUS_CTL_2(pipe) \
6910 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6911#define PLANE_CUS_CTL(pipe, plane) \
6912 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6913
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006914#define _PLANE_COLOR_CTL_1_B 0x711CC
6915#define _PLANE_COLOR_CTL_2_B 0x712CC
6916#define _PLANE_COLOR_CTL_3_B 0x713CC
6917#define _PLANE_COLOR_CTL_1(pipe) \
6918 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6919#define _PLANE_COLOR_CTL_2(pipe) \
6920 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6921#define PLANE_COLOR_CTL(pipe, plane) \
6922 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6923
6924#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006925#define _CUR_BUF_CFG_A 0x7017c
6926#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006927#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006928
Jesse Barnes585fb112008-07-29 11:54:06 -07006929/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006930#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006931# define VGA_DISP_DISABLE (1 << 31)
6932# define VGA_2X_MODE (1 << 30)
6933# define VGA_PIPE_B_SELECT (1 << 29)
6934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006935#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006936
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006937/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006939#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006941#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006942#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6943#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6944#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6945#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6946#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6947#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6948#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6949#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6950#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6951#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006952
6953/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006954#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006955#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6956#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006958#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006959#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006960#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6961#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6962#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6963#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6964#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006966#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006967# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6968# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006970#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006971# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006973#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006974#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006975#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6976#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6977
6978
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006979#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006980#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006981#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006982#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006983
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006984#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006985#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006986#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006987#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006988
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006989#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006990#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006991#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006992#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006993
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006994#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006995#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006996#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006997#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006998
6999/* PIPEB timing regs are same start from 0x61000 */
7000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007001#define _PIPEB_DATA_M1 0x61030
7002#define _PIPEB_DATA_N1 0x61034
7003#define _PIPEB_DATA_M2 0x61038
7004#define _PIPEB_DATA_N2 0x6103c
7005#define _PIPEB_LINK_M1 0x61040
7006#define _PIPEB_LINK_N1 0x61044
7007#define _PIPEB_LINK_M2 0x61048
7008#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007009
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007010#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7011#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7012#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7013#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7014#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7015#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7016#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7017#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007018
7019/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007020/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7021#define _PFA_CTL_1 0x68080
7022#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007023#define PF_ENABLE (1 << 31)
7024#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7025#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7026#define PF_FILTER_MASK (3 << 23)
7027#define PF_FILTER_PROGRAMMED (0 << 23)
7028#define PF_FILTER_MED_3x3 (1 << 23)
7029#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7030#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007031#define _PFA_WIN_SZ 0x68074
7032#define _PFB_WIN_SZ 0x68874
7033#define _PFA_WIN_POS 0x68070
7034#define _PFB_WIN_POS 0x68870
7035#define _PFA_VSCALE 0x68084
7036#define _PFB_VSCALE 0x68884
7037#define _PFA_HSCALE 0x68090
7038#define _PFB_HSCALE 0x68890
7039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007040#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7041#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7042#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7043#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7044#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007045
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007046#define _PSA_CTL 0x68180
7047#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007048#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007049#define _PSA_WIN_SZ 0x68174
7050#define _PSB_WIN_SZ 0x68974
7051#define _PSA_WIN_POS 0x68170
7052#define _PSB_WIN_POS 0x68970
7053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007054#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7055#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7056#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007057
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007058/*
7059 * Skylake scalers
7060 */
7061#define _PS_1A_CTRL 0x68180
7062#define _PS_2A_CTRL 0x68280
7063#define _PS_1B_CTRL 0x68980
7064#define _PS_2B_CTRL 0x68A80
7065#define _PS_1C_CTRL 0x69180
7066#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007067#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7068#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7069#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307070#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7071#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007072#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007073#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007074#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007075#define PS_FILTER_MASK (3 << 23)
7076#define PS_FILTER_MEDIUM (0 << 23)
7077#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7078#define PS_FILTER_BILINEAR (3 << 23)
7079#define PS_VERT3TAP (1 << 21)
7080#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7081#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7082#define PS_PWRUP_PROGRESS (1 << 17)
7083#define PS_V_FILTER_BYPASS (1 << 8)
7084#define PS_VADAPT_EN (1 << 7)
7085#define PS_VADAPT_MODE_MASK (3 << 5)
7086#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7087#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7088#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007089#define PS_PLANE_Y_SEL_MASK (7 << 5)
7090#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007091
7092#define _PS_PWR_GATE_1A 0x68160
7093#define _PS_PWR_GATE_2A 0x68260
7094#define _PS_PWR_GATE_1B 0x68960
7095#define _PS_PWR_GATE_2B 0x68A60
7096#define _PS_PWR_GATE_1C 0x69160
7097#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7098#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7099#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7100#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7101#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7102#define PS_PWR_GATE_SLPEN_8 0
7103#define PS_PWR_GATE_SLPEN_16 1
7104#define PS_PWR_GATE_SLPEN_24 2
7105#define PS_PWR_GATE_SLPEN_32 3
7106
7107#define _PS_WIN_POS_1A 0x68170
7108#define _PS_WIN_POS_2A 0x68270
7109#define _PS_WIN_POS_1B 0x68970
7110#define _PS_WIN_POS_2B 0x68A70
7111#define _PS_WIN_POS_1C 0x69170
7112
7113#define _PS_WIN_SZ_1A 0x68174
7114#define _PS_WIN_SZ_2A 0x68274
7115#define _PS_WIN_SZ_1B 0x68974
7116#define _PS_WIN_SZ_2B 0x68A74
7117#define _PS_WIN_SZ_1C 0x69174
7118
7119#define _PS_VSCALE_1A 0x68184
7120#define _PS_VSCALE_2A 0x68284
7121#define _PS_VSCALE_1B 0x68984
7122#define _PS_VSCALE_2B 0x68A84
7123#define _PS_VSCALE_1C 0x69184
7124
7125#define _PS_HSCALE_1A 0x68190
7126#define _PS_HSCALE_2A 0x68290
7127#define _PS_HSCALE_1B 0x68990
7128#define _PS_HSCALE_2B 0x68A90
7129#define _PS_HSCALE_1C 0x69190
7130
7131#define _PS_VPHASE_1A 0x68188
7132#define _PS_VPHASE_2A 0x68288
7133#define _PS_VPHASE_1B 0x68988
7134#define _PS_VPHASE_2B 0x68A88
7135#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007136#define PS_Y_PHASE(x) ((x) << 16)
7137#define PS_UV_RGB_PHASE(x) ((x) << 0)
7138#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7139#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007140
7141#define _PS_HPHASE_1A 0x68194
7142#define _PS_HPHASE_2A 0x68294
7143#define _PS_HPHASE_1B 0x68994
7144#define _PS_HPHASE_2B 0x68A94
7145#define _PS_HPHASE_1C 0x69194
7146
7147#define _PS_ECC_STAT_1A 0x681D0
7148#define _PS_ECC_STAT_2A 0x682D0
7149#define _PS_ECC_STAT_1B 0x689D0
7150#define _PS_ECC_STAT_2B 0x68AD0
7151#define _PS_ECC_STAT_1C 0x691D0
7152
Jani Nikulae67005e2018-06-29 13:20:39 +03007153#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007154#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007155 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7156 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007157#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007158 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7159 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007160#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007161 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7162 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007163#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007164 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7165 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007166#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007167 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7168 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007169#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007170 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7171 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007172#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007173 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7174 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007175#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007176 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7177 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007178#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007179 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007180 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007181
Zhenyu Wangb9055052009-06-05 15:38:38 +08007182/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007183#define _LGC_PALETTE_A 0x4a000
7184#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007185#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007186
Ville Syrjälä514462c2019-04-01 23:02:28 +03007187/* ilk/snb precision palette */
7188#define _PREC_PALETTE_A 0x4b000
7189#define _PREC_PALETTE_B 0x4c000
7190#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7191
7192#define _PREC_PIPEAGCMAX 0x4d000
7193#define _PREC_PIPEBGCMAX 0x4d010
7194#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7195
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007196#define _GAMMA_MODE_A 0x4a480
7197#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007198#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307199#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7200#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007201#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307202#define GAMMA_MODE_MODE_8BIT (0 << 0)
7203#define GAMMA_MODE_MODE_10BIT (1 << 0)
7204#define GAMMA_MODE_MODE_12BIT (2 << 0)
7205#define GAMMA_MODE_MODE_SPLIT (3 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007206
Damien Lespiau83372062015-10-30 17:53:32 +02007207/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007208#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007209#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7210#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007211#define CSR_SSP_BASE _MMIO(0x8F074)
7212#define CSR_HTP_SKL _MMIO(0x8F004)
7213#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007214#define CSR_LAST_WRITE_VALUE 0xc003b400
7215/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7216#define CSR_MMIO_START_RANGE 0x80000
7217#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007218#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7219#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7220#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007221
Zhenyu Wangb9055052009-06-05 15:38:38 +08007222/* interrupts */
7223#define DE_MASTER_IRQ_CONTROL (1 << 31)
7224#define DE_SPRITEB_FLIP_DONE (1 << 29)
7225#define DE_SPRITEA_FLIP_DONE (1 << 28)
7226#define DE_PLANEB_FLIP_DONE (1 << 27)
7227#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007228#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007229#define DE_PCU_EVENT (1 << 25)
7230#define DE_GTT_FAULT (1 << 24)
7231#define DE_POISON (1 << 23)
7232#define DE_PERFORM_COUNTER (1 << 22)
7233#define DE_PCH_EVENT (1 << 21)
7234#define DE_AUX_CHANNEL_A (1 << 20)
7235#define DE_DP_A_HOTPLUG (1 << 19)
7236#define DE_GSE (1 << 18)
7237#define DE_PIPEB_VBLANK (1 << 15)
7238#define DE_PIPEB_EVEN_FIELD (1 << 14)
7239#define DE_PIPEB_ODD_FIELD (1 << 13)
7240#define DE_PIPEB_LINE_COMPARE (1 << 12)
7241#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007242#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007243#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7244#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007245#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007246#define DE_PIPEA_EVEN_FIELD (1 << 6)
7247#define DE_PIPEA_ODD_FIELD (1 << 5)
7248#define DE_PIPEA_LINE_COMPARE (1 << 4)
7249#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007250#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007251#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007252#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007253#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007254
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007255/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007256#define DE_ERR_INT_IVB (1 << 30)
7257#define DE_GSE_IVB (1 << 29)
7258#define DE_PCH_EVENT_IVB (1 << 28)
7259#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7260#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7261#define DE_EDP_PSR_INT_HSW (1 << 19)
7262#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7263#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7264#define DE_PIPEC_VBLANK_IVB (1 << 10)
7265#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7266#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7267#define DE_PIPEB_VBLANK_IVB (1 << 5)
7268#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7269#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7270#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7271#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007272#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007273
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007274#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007275#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007276
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007277#define DEISR _MMIO(0x44000)
7278#define DEIMR _MMIO(0x44004)
7279#define DEIIR _MMIO(0x44008)
7280#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007281
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007282#define GTISR _MMIO(0x44010)
7283#define GTIMR _MMIO(0x44014)
7284#define GTIIR _MMIO(0x44018)
7285#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007286
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007287#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007288#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7289#define GEN8_PCU_IRQ (1 << 30)
7290#define GEN8_DE_PCH_IRQ (1 << 23)
7291#define GEN8_DE_MISC_IRQ (1 << 22)
7292#define GEN8_DE_PORT_IRQ (1 << 20)
7293#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7294#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7295#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7296#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7297#define GEN8_GT_VECS_IRQ (1 << 6)
7298#define GEN8_GT_GUC_IRQ (1 << 5)
7299#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007300#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7301#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007302#define GEN8_GT_BCS_IRQ (1 << 1)
7303#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007304
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007305#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7306#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7307#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7308#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007309
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007310#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7311#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7312#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7313#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7314#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7315#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7316#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7317#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7318#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307319
Ben Widawskyabd58f02013-11-02 21:07:09 -07007320#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007321#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007322#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7323#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007324#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007325#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007327#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7328#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7329#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7330#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007331#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007332#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7333#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7334#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7335#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7336#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7337#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007338#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007339#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7340#define GEN8_PIPE_VSYNC (1 << 1)
7341#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007342#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007343#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007344#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7345#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7346#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007347#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007348#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7349#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7350#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007351#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007352#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7353 (GEN8_PIPE_CURSOR_FAULT | \
7354 GEN8_PIPE_SPRITE_FAULT | \
7355 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007356#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7357 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007358 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007359 GEN9_PIPE_PLANE3_FAULT | \
7360 GEN9_PIPE_PLANE2_FAULT | \
7361 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007363#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7364#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7365#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7366#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007367#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007368#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007369#define GEN9_AUX_CHANNEL_D (1 << 27)
7370#define GEN9_AUX_CHANNEL_C (1 << 26)
7371#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007372#define BXT_DE_PORT_HP_DDIC (1 << 5)
7373#define BXT_DE_PORT_HP_DDIB (1 << 4)
7374#define BXT_DE_PORT_HP_DDIA (1 << 3)
7375#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7376 BXT_DE_PORT_HP_DDIB | \
7377 BXT_DE_PORT_HP_DDIC)
7378#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307379#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007380#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007381
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007382#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7383#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7384#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7385#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007386#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007387#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007388
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007389#define GEN8_PCU_ISR _MMIO(0x444e0)
7390#define GEN8_PCU_IMR _MMIO(0x444e4)
7391#define GEN8_PCU_IIR _MMIO(0x444e8)
7392#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007393
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007394#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7395#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7396#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7397#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7398#define GEN11_GU_MISC_GSE (1 << 27)
7399
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007400#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7401#define GEN11_MASTER_IRQ (1 << 31)
7402#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007403#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007404#define GEN11_DISPLAY_IRQ (1 << 16)
7405#define GEN11_GT_DW_IRQ(x) (1 << (x))
7406#define GEN11_GT_DW1_IRQ (1 << 1)
7407#define GEN11_GT_DW0_IRQ (1 << 0)
7408
7409#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7410#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7411#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7412#define GEN11_DE_PCH_IRQ (1 << 23)
7413#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007414#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007415#define GEN11_DE_PORT_IRQ (1 << 20)
7416#define GEN11_DE_PIPE_C (1 << 18)
7417#define GEN11_DE_PIPE_B (1 << 17)
7418#define GEN11_DE_PIPE_A (1 << 16)
7419
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007420#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7421#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7422#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7423#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7424#define GEN11_TC4_HOTPLUG (1 << 19)
7425#define GEN11_TC3_HOTPLUG (1 << 18)
7426#define GEN11_TC2_HOTPLUG (1 << 17)
7427#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007428#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007429#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7430 GEN11_TC3_HOTPLUG | \
7431 GEN11_TC2_HOTPLUG | \
7432 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007433#define GEN11_TBT4_HOTPLUG (1 << 3)
7434#define GEN11_TBT3_HOTPLUG (1 << 2)
7435#define GEN11_TBT2_HOTPLUG (1 << 1)
7436#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007437#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007438#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7439 GEN11_TBT3_HOTPLUG | \
7440 GEN11_TBT2_HOTPLUG | \
7441 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007442
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007443#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007444#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7445#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7446#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7447#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7448#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7449
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007450#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7451#define GEN11_CSME (31)
7452#define GEN11_GUNIT (28)
7453#define GEN11_GUC (25)
7454#define GEN11_WDPERF (20)
7455#define GEN11_KCR (19)
7456#define GEN11_GTPM (16)
7457#define GEN11_BCS (15)
7458#define GEN11_RCS0 (0)
7459
7460#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7461#define GEN11_VECS(x) (31 - (x))
7462#define GEN11_VCS(x) (x)
7463
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007464#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007465
7466#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7467#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7468#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007469#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7470#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7471#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007472
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007473#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007474
7475#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7476#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7477
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007478#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007479
7480#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7481#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7482#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7483#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7484#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7485#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7486
7487#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7488#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7489#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7490#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7491#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7492#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7493#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7494#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7495#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7496
Oscar Mateo54c52a82019-05-27 18:36:08 +00007497#define ENGINE1_MASK REG_GENMASK(31, 16)
7498#define ENGINE0_MASK REG_GENMASK(15, 0)
7499
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007500#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007501/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7502#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007503#define ILK_DPARB_GATE (1 << 22)
7504#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007505#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007506#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7507#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7508#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007509#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007510#define ILK_HDCP_DISABLE (1 << 25)
7511#define ILK_eDP_A_DISABLE (1 << 24)
7512#define HSW_CDCLK_LIMIT (1 << 24)
7513#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08007514
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007515#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007516#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7517#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7518#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7519#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7520#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007522#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007523# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7524# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007526#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007527#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007528#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007529#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007530#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007531
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007532#define CHICKEN_PAR2_1 _MMIO(0x42090)
7533#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7534
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007535#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007536#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007537#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007538#define GLK_CL1_PWR_DOWN (1 << 11)
7539#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007540
Praveen Paneri5654a162017-08-11 00:00:33 +05307541#define CHICKEN_MISC_4 _MMIO(0x4208c)
7542#define FBC_STRIDE_OVERRIDE (1 << 13)
7543#define FBC_STRIDE_MASK 0x1FFF
7544
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007545#define _CHICKEN_PIPESL_1_A 0x420b0
7546#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007547#define HSW_FBCQ_DIS (1 << 22)
7548#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007549#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007550
Imre Deak8f19b402018-11-19 20:00:21 +02007551#define CHICKEN_TRANS_A _MMIO(0x420c0)
7552#define CHICKEN_TRANS_B _MMIO(0x420c4)
7553#define CHICKEN_TRANS_C _MMIO(0x420c8)
7554#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007555#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7556#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7557#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7558#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7559#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7560#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7561#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307562
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007563#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007564#define DISP_FBC_MEMORY_WAKE (1 << 31)
7565#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7566#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007567#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007568#define DISP_DATA_PARTITION_5_6 (1 << 6)
7569#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007570#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007571#define DBUF_CTL_S1 _MMIO(0x45008)
7572#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007573#define DBUF_POWER_REQUEST (1 << 31)
7574#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007575#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007576#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7577#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007578#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007579#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007580
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007581#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007582#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7583#define MASK_WAKEMEM (1 << 13)
7584#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007586#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007587#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7588#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7589#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7590#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7591#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007592#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7593#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7594#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007595
Paulo Zanoni186a2772018-02-06 17:33:46 -02007596#define SKL_DSSM _MMIO(0x51004)
7597#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7598#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7599#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7600#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7601#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007602
Arun Siluverya78536e2016-01-21 21:43:53 +00007603#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007604#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007606#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007607#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7608#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007609
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007610#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007611#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007612#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007613#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007614#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7615#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7616#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7617#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7618#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007619
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007620/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007621#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007622 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7623 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7624
7625#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7626 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7627 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7628 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7629 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7630
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01007631#define GEN8_L3CNTLREG _MMIO(0x7034)
7632 #define GEN8_ERRDETBCTRL (1 << 9)
7633
Oscar Mateob1f88822018-05-25 15:05:31 -07007634#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7635 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007637#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007638# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7639# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007641#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007642#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007643
Kenneth Graunkeab062632018-01-05 00:59:05 -08007644#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007645#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007646
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007647#define GEN7_SARCHKMD _MMIO(0xB000)
7648#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007649#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007650
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007651#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007652#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007654#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007655/*
7656 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7657 * Using the formula in BSpec leads to a hang, while the formula here works
7658 * fine and matches the formulas for all other platforms. A BSpec change
7659 * request has been filed to clarify this.
7660 */
Imre Deak36579cb2016-05-03 15:54:20 +03007661#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7662#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007663#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007664
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007665#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007666#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007667#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007668#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7669#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007671#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007672#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7673#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7674#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007675
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007676#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007677#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007678
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007679#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007680#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7681#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7682#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007683
Ben Widawsky63801f22013-12-12 17:26:03 -08007684/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007685#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007686#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007687#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007688#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7689#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7690#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7691#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7692#define HDC_FORCE_NON_COHERENT (1 << 4)
7693#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007694
Arun Siluvery3669ab62016-01-21 21:43:49 +00007695#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7696
Ben Widawsky38a39a72015-03-11 10:54:53 +02007697/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007698#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007699#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7700
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007701#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7702#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7703
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007704/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007705#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007706#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007707
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007708#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007709#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007710
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007711#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007712#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007713
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307714/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08007715#define _PIPEA_CHICKEN 0x70038
7716#define _PIPEB_CHICKEN 0x71038
7717#define _PIPEC_CHICKEN 0x72038
7718#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7719 _PIPEB_CHICKEN)
7720#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7721#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307722
Zhenyu Wangb9055052009-06-05 15:38:38 +08007723/* PCH */
7724
Lucas De Marchidce88872018-07-27 12:36:47 -07007725#define PCH_DISPLAY_BASE 0xc0000u
7726
Adam Jackson23e81d62012-06-06 15:45:44 -04007727/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007728#define SDE_AUDIO_POWER_D (1 << 27)
7729#define SDE_AUDIO_POWER_C (1 << 26)
7730#define SDE_AUDIO_POWER_B (1 << 25)
7731#define SDE_AUDIO_POWER_SHIFT (25)
7732#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7733#define SDE_GMBUS (1 << 24)
7734#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7735#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7736#define SDE_AUDIO_HDCP_MASK (3 << 22)
7737#define SDE_AUDIO_TRANSB (1 << 21)
7738#define SDE_AUDIO_TRANSA (1 << 20)
7739#define SDE_AUDIO_TRANS_MASK (3 << 20)
7740#define SDE_POISON (1 << 19)
7741/* 18 reserved */
7742#define SDE_FDI_RXB (1 << 17)
7743#define SDE_FDI_RXA (1 << 16)
7744#define SDE_FDI_MASK (3 << 16)
7745#define SDE_AUXD (1 << 15)
7746#define SDE_AUXC (1 << 14)
7747#define SDE_AUXB (1 << 13)
7748#define SDE_AUX_MASK (7 << 13)
7749/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007750#define SDE_CRT_HOTPLUG (1 << 11)
7751#define SDE_PORTD_HOTPLUG (1 << 10)
7752#define SDE_PORTC_HOTPLUG (1 << 9)
7753#define SDE_PORTB_HOTPLUG (1 << 8)
7754#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007755#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7756 SDE_SDVOB_HOTPLUG | \
7757 SDE_PORTB_HOTPLUG | \
7758 SDE_PORTC_HOTPLUG | \
7759 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007760#define SDE_TRANSB_CRC_DONE (1 << 5)
7761#define SDE_TRANSB_CRC_ERR (1 << 4)
7762#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7763#define SDE_TRANSA_CRC_DONE (1 << 2)
7764#define SDE_TRANSA_CRC_ERR (1 << 1)
7765#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7766#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007767
Anusha Srivatsa31604222018-06-26 13:52:23 -07007768/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007769#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7770#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7771#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7772#define SDE_AUDIO_POWER_SHIFT_CPT 29
7773#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7774#define SDE_AUXD_CPT (1 << 27)
7775#define SDE_AUXC_CPT (1 << 26)
7776#define SDE_AUXB_CPT (1 << 25)
7777#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007778#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007779#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007780#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7781#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7782#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007783#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007784#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007785#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007786 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007787 SDE_PORTD_HOTPLUG_CPT | \
7788 SDE_PORTC_HOTPLUG_CPT | \
7789 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007790#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7791 SDE_PORTD_HOTPLUG_CPT | \
7792 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007793 SDE_PORTB_HOTPLUG_CPT | \
7794 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007795#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007796#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007797#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7798#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7799#define SDE_FDI_RXC_CPT (1 << 8)
7800#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7801#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7802#define SDE_FDI_RXB_CPT (1 << 4)
7803#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7804#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7805#define SDE_FDI_RXA_CPT (1 << 0)
7806#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7807 SDE_AUDIO_CP_REQ_B_CPT | \
7808 SDE_AUDIO_CP_REQ_A_CPT)
7809#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7810 SDE_AUDIO_CP_CHG_B_CPT | \
7811 SDE_AUDIO_CP_CHG_A_CPT)
7812#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7813 SDE_FDI_RXB_CPT | \
7814 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007815
Anusha Srivatsa31604222018-06-26 13:52:23 -07007816/* south display engine interrupt: ICP */
7817#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7818#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7819#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7820#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7821#define SDE_GMBUS_ICP (1 << 23)
7822#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7823#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007824#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7825#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007826#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7827 SDE_DDIA_HOTPLUG_ICP)
7828#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7829 SDE_TC3_HOTPLUG_ICP | \
7830 SDE_TC2_HOTPLUG_ICP | \
7831 SDE_TC1_HOTPLUG_ICP)
7832
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007833#define SDEISR _MMIO(0xc4000)
7834#define SDEIMR _MMIO(0xc4004)
7835#define SDEIIR _MMIO(0xc4008)
7836#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007838#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007839#define SERR_INT_POISON (1 << 31)
7840#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007841
Zhenyu Wangb9055052009-06-05 15:38:38 +08007842/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007843#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007844#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307845#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007846#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7847#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7848#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7849#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007850#define PORTD_HOTPLUG_ENABLE (1 << 20)
7851#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7852#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7853#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7854#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7855#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7856#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007857#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7858#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7859#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007860#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307861#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007862#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7863#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7864#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7865#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7866#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7867#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007868#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7869#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7870#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007871#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307872#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007873#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7874#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7875#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7876#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7877#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7878#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007879#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7880#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7881#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307882#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7883 BXT_DDIB_HPD_INVERT | \
7884 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007885
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007886#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007887#define PORTE_HOTPLUG_ENABLE (1 << 4)
7888#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007889#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7890#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7891#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7892
Anusha Srivatsa31604222018-06-26 13:52:23 -07007893/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7894 * functionality covered in PCH_PORT_HOTPLUG is split into
7895 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7896 */
7897
7898#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7899#define ICP_DDIB_HPD_ENABLE (1 << 7)
7900#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7901#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7902#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7903#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7904#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7905#define ICP_DDIA_HPD_ENABLE (1 << 3)
Madhav Chauhan05f2f032018-11-29 16:12:29 +02007906#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007907#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7908#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7909#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7910#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7911#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7912
7913#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7914#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007915/* Icelake DSC Rate Control Range Parameter Registers */
7916#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7917#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7918#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7919#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7920#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7921#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7922#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7923#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7924#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7925#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7926#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7927#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7928#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7929 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7930 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7931#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7932 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7933 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7934#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7935 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7936 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7937#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7938 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7939 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7940#define RC_BPG_OFFSET_SHIFT 10
7941#define RC_MAX_QP_SHIFT 5
7942#define RC_MIN_QP_SHIFT 0
7943
7944#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7945#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7946#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7947#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7948#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7949#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7950#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7951#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7952#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7953#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7954#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7955#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7956#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7957 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7958 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7959#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7960 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7961 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7962#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7963 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7964 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7965#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7966 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7967 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7968
7969#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7970#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7971#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7972#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7973#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7974#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7975#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7976#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7977#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7978#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7979#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7980#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7981#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7982 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7983 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7984#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7985 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7986 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7987#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7988 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7989 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7990#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7991 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7992 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7993
7994#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7995#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7996#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7997#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7998#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7999#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8000#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8001#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8002#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8003#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8004#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8005#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8006#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8007 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8008 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8009#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8010 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8011 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8012#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8013 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8014 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8015#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8016 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8017 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8018
Anusha Srivatsa31604222018-06-26 13:52:23 -07008019#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8020#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8021
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008022#define _PCH_DPLL_A 0xc6014
8023#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008024#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008025
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008026#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008027#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008028#define _PCH_FPA1 0xc6044
8029#define _PCH_FPB0 0xc6048
8030#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008031#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8032#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008033
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008034#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008036#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008037#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008038#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8039#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8040#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8041#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8042#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8043#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8044#define DREF_SSC_SOURCE_MASK (3 << 11)
8045#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8046#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8047#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8048#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8049#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8050#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8051#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8052#define DREF_SSC4_DOWNSPREAD (0 << 6)
8053#define DREF_SSC4_CENTERSPREAD (1 << 6)
8054#define DREF_SSC1_DISABLE (0 << 1)
8055#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008056#define DREF_SSC4_DISABLE (0)
8057#define DREF_SSC4_ENABLE (1)
8058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008059#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008060#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008061#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008062#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008063#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008064#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008065#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8066#define CNP_RAWCLK_DIV(div) ((div) << 16)
8067#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008068#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008069#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008071#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008073#define PCH_SSC4_PARMS _MMIO(0xc6210)
8074#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008076#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008077#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008078#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008079#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008080
Zhenyu Wangb9055052009-06-05 15:38:38 +08008081/* transcoder */
8082
Daniel Vetter275f01b22013-05-03 11:49:47 +02008083#define _PCH_TRANS_HTOTAL_A 0xe0000
8084#define TRANS_HTOTAL_SHIFT 16
8085#define TRANS_HACTIVE_SHIFT 0
8086#define _PCH_TRANS_HBLANK_A 0xe0004
8087#define TRANS_HBLANK_END_SHIFT 16
8088#define TRANS_HBLANK_START_SHIFT 0
8089#define _PCH_TRANS_HSYNC_A 0xe0008
8090#define TRANS_HSYNC_END_SHIFT 16
8091#define TRANS_HSYNC_START_SHIFT 0
8092#define _PCH_TRANS_VTOTAL_A 0xe000c
8093#define TRANS_VTOTAL_SHIFT 16
8094#define TRANS_VACTIVE_SHIFT 0
8095#define _PCH_TRANS_VBLANK_A 0xe0010
8096#define TRANS_VBLANK_END_SHIFT 16
8097#define TRANS_VBLANK_START_SHIFT 0
8098#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008099#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008100#define TRANS_VSYNC_START_SHIFT 0
8101#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008102
Daniel Vettere3b95f12013-05-03 11:49:49 +02008103#define _PCH_TRANSA_DATA_M1 0xe0030
8104#define _PCH_TRANSA_DATA_N1 0xe0034
8105#define _PCH_TRANSA_DATA_M2 0xe0038
8106#define _PCH_TRANSA_DATA_N2 0xe003c
8107#define _PCH_TRANSA_LINK_M1 0xe0040
8108#define _PCH_TRANSA_LINK_N1 0xe0044
8109#define _PCH_TRANSA_LINK_M2 0xe0048
8110#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008111
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008112/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008113#define _VIDEO_DIP_CTL_A 0xe0200
8114#define _VIDEO_DIP_DATA_A 0xe0208
8115#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008116#define GCP_COLOR_INDICATION (1 << 2)
8117#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8118#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008119
8120#define _VIDEO_DIP_CTL_B 0xe1200
8121#define _VIDEO_DIP_DATA_B 0xe1208
8122#define _VIDEO_DIP_GCP_B 0xe1210
8123
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008124#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8125#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8126#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008127
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008128/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008129#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8130#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8131#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008132
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008133#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8134#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8135#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008136
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008137#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8138#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8139#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008140
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008141#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008142 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008143 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008144#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008145 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008146 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008147#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008148 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008149 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008150
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008151/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008152
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008153#define _HSW_VIDEO_DIP_CTL_A 0x60200
8154#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8155#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8156#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8157#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8158#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8159#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8160#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8161#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8162#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8163#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8164#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008165
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008166#define _HSW_VIDEO_DIP_CTL_B 0x61200
8167#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8168#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8169#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8170#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8171#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8172#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8173#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8174#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8175#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8176#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8177#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008178
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008179/* Icelake PPS_DATA and _ECC DIP Registers.
8180 * These are available for transcoders B,C and eDP.
8181 * Adding the _A so as to reuse the _MMIO_TRANS2
8182 * definition, with which it offsets to the right location.
8183 */
8184
8185#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8186#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8187#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8188#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008190#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008191#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008192#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8193#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8194#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008195#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008196#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008197#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8198#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008199
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008200#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008201#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008202#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008204#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008205
Daniel Vetter275f01b22013-05-03 11:49:47 +02008206#define _PCH_TRANS_HTOTAL_B 0xe1000
8207#define _PCH_TRANS_HBLANK_B 0xe1004
8208#define _PCH_TRANS_HSYNC_B 0xe1008
8209#define _PCH_TRANS_VTOTAL_B 0xe100c
8210#define _PCH_TRANS_VBLANK_B 0xe1010
8211#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008212#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008214#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8215#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8216#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8217#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8218#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8219#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8220#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008221
Daniel Vettere3b95f12013-05-03 11:49:49 +02008222#define _PCH_TRANSB_DATA_M1 0xe1030
8223#define _PCH_TRANSB_DATA_N1 0xe1034
8224#define _PCH_TRANSB_DATA_M2 0xe1038
8225#define _PCH_TRANSB_DATA_N2 0xe103c
8226#define _PCH_TRANSB_LINK_M1 0xe1040
8227#define _PCH_TRANSB_LINK_N1 0xe1044
8228#define _PCH_TRANSB_LINK_M2 0xe1048
8229#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008231#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8232#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8233#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8234#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8235#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8236#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8237#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8238#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008239
Daniel Vetterab9412b2013-05-03 11:49:46 +02008240#define _PCH_TRANSACONF 0xf0008
8241#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008242#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8243#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008244#define TRANS_DISABLE (0 << 31)
8245#define TRANS_ENABLE (1 << 31)
8246#define TRANS_STATE_MASK (1 << 30)
8247#define TRANS_STATE_DISABLE (0 << 30)
8248#define TRANS_STATE_ENABLE (1 << 30)
8249#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8250#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8251#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8252#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8253#define TRANS_INTERLACE_MASK (7 << 21)
8254#define TRANS_PROGRESSIVE (0 << 21)
8255#define TRANS_INTERLACED (3 << 21)
8256#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8257#define TRANS_8BPC (0 << 5)
8258#define TRANS_10BPC (1 << 5)
8259#define TRANS_6BPC (2 << 5)
8260#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008261
Daniel Vetterce401412012-10-31 22:52:30 +01008262#define _TRANSA_CHICKEN1 0xf0060
8263#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008264#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008265#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8266#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008267#define _TRANSA_CHICKEN2 0xf0064
8268#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008269#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008270#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8271#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8272#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8273#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8274#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008276#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008277#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8278#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008279#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8280#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008281#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008282#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8283#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008284#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008285#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008286#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8287#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8288#define LPT_PWM_GRANULARITY (1 << 5)
8289#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008290
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008291#define _FDI_RXA_CHICKEN 0xc200c
8292#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008293#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8294#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008295#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008296
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008297#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008298#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8299#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8300#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8301#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8302#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8303#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008304
Zhenyu Wangb9055052009-06-05 15:38:38 +08008305/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008306#define _FDI_TXA_CTL 0x60100
8307#define _FDI_TXB_CTL 0x61100
8308#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008309#define FDI_TX_DISABLE (0 << 31)
8310#define FDI_TX_ENABLE (1 << 31)
8311#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8312#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8313#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8314#define FDI_LINK_TRAIN_NONE (3 << 28)
8315#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8316#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8317#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8318#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8319#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8320#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8321#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8322#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008323/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8324 SNB has different settings. */
8325/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008326#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8327#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8328#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8329#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008330/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008331#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8332#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8333#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8334#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8335#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008336#define FDI_DP_PORT_WIDTH_SHIFT 19
8337#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8338#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008339#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008340/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008341#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008342
8343/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008344#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8345#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8346#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8347#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008348
Zhenyu Wangb9055052009-06-05 15:38:38 +08008349/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008350#define FDI_COMPOSITE_SYNC (1 << 11)
8351#define FDI_LINK_TRAIN_AUTO (1 << 10)
8352#define FDI_SCRAMBLING_ENABLE (0 << 7)
8353#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008354
8355/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008356#define _FDI_RXA_CTL 0xf000c
8357#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008358#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008359#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008360/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008361#define FDI_FS_ERRC_ENABLE (1 << 27)
8362#define FDI_FE_ERRC_ENABLE (1 << 26)
8363#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8364#define FDI_8BPC (0 << 16)
8365#define FDI_10BPC (1 << 16)
8366#define FDI_6BPC (2 << 16)
8367#define FDI_12BPC (3 << 16)
8368#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8369#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8370#define FDI_RX_PLL_ENABLE (1 << 13)
8371#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8372#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8373#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8374#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8375#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8376#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008377/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008378#define FDI_AUTO_TRAINING (1 << 10)
8379#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8380#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8381#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8382#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8383#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008384
Paulo Zanoni04945642012-11-01 21:00:59 -02008385#define _FDI_RXA_MISC 0xf0010
8386#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008387#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8388#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8389#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8390#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8391#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8392#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8393#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008394#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008395
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008396#define _FDI_RXA_TUSIZE1 0xf0030
8397#define _FDI_RXA_TUSIZE2 0xf0038
8398#define _FDI_RXB_TUSIZE1 0xf1030
8399#define _FDI_RXB_TUSIZE2 0xf1038
8400#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8401#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008402
8403/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008404#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8405#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8406#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8407#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8408#define FDI_RX_FS_CODE_ERR (1 << 6)
8409#define FDI_RX_FE_CODE_ERR (1 << 5)
8410#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8411#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8412#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8413#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8414#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008415
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008416#define _FDI_RXA_IIR 0xf0014
8417#define _FDI_RXA_IMR 0xf0018
8418#define _FDI_RXB_IIR 0xf1014
8419#define _FDI_RXB_IMR 0xf1018
8420#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8421#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008422
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008423#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8424#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008425
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008426#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008427#define LVDS_DETECTED (1 << 1)
8428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008429#define _PCH_DP_B 0xe4100
8430#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008431#define _PCH_DPB_AUX_CH_CTL 0xe4110
8432#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8433#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8434#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8435#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8436#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008438#define _PCH_DP_C 0xe4200
8439#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008440#define _PCH_DPC_AUX_CH_CTL 0xe4210
8441#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8442#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8443#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8444#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8445#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008447#define _PCH_DP_D 0xe4300
8448#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008449#define _PCH_DPD_AUX_CH_CTL 0xe4310
8450#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8451#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8452#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8453#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8454#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8455
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008456#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8457#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008458
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008459/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008460#define _TRANS_DP_CTL_A 0xe0300
8461#define _TRANS_DP_CTL_B 0xe1300
8462#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008463#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008464#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008465#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8466#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8467#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008468#define TRANS_DP_AUDIO_ONLY (1 << 26)
8469#define TRANS_DP_ENH_FRAMING (1 << 18)
8470#define TRANS_DP_8BPC (0 << 9)
8471#define TRANS_DP_10BPC (1 << 9)
8472#define TRANS_DP_6BPC (2 << 9)
8473#define TRANS_DP_12BPC (3 << 9)
8474#define TRANS_DP_BPC_MASK (3 << 9)
8475#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008476#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008477#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008478#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008479#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008480
8481/* SNB eDP training params */
8482/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008483#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8484#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8485#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8486#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008487/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008488#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8489#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8490#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8491#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8492#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8493#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008494
Keith Packard1a2eb462011-11-16 16:26:07 -08008495/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008496#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8497#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8498#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8499#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8500#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8501#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8502#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008503
8504/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008505#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8506#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8507#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8508#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8509#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008510
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008511#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008512
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008513#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008514
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308515#define RC6_LOCATION _MMIO(0xD40)
8516#define RC6_CTX_IN_DRAM (1 << 0)
8517#define RC6_CTX_BASE _MMIO(0xD48)
8518#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8519#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8520#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8521#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8522#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8523#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8524#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008525#define FORCEWAKE _MMIO(0xA18C)
8526#define FORCEWAKE_VLV _MMIO(0x1300b0)
8527#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8528#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8529#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8530#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8531#define FORCEWAKE_ACK _MMIO(0x130090)
8532#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008533#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8534#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8535#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8536
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008537#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008538#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8539#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8540#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8541#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008542#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8543#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008544#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8545#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008546#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8547#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8548#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008549#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8550#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008551#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8552#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008553#define FORCEWAKE_KERNEL BIT(0)
8554#define FORCEWAKE_USER BIT(1)
8555#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008556#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8557#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008558#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008559#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308560#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8561#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8562#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008564#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008565#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8566#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008567#define GT_FIFO_SBDROPERR (1 << 6)
8568#define GT_FIFO_BLOBDROPERR (1 << 5)
8569#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8570#define GT_FIFO_DROPERR (1 << 3)
8571#define GT_FIFO_OVFERR (1 << 2)
8572#define GT_FIFO_IAWRERR (1 << 1)
8573#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008575#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008576#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008577#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308578#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8579#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008581#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008582#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008583#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008584#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008585#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8586#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8587#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008588
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008589#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008590# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008591# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008592# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008593# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008595#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008596# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008597# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008598# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008599# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008600# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008601# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008603#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008604# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008606#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008607#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8608#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008610#define GEN6_RCGCTL1 _MMIO(0x9410)
8611#define GEN6_RCGCTL2 _MMIO(0x9414)
8612#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008614#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008615#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8616#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8617#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008619#define GEN6_GFXPAUSE _MMIO(0xA000)
8620#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008621#define GEN6_TURBO_DISABLE (1 << 31)
8622#define GEN6_FREQUENCY(x) ((x) << 25)
8623#define HSW_FREQUENCY(x) ((x) << 24)
8624#define GEN9_FREQUENCY(x) ((x) << 23)
8625#define GEN6_OFFSET(x) ((x) << 19)
8626#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008627#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8628#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008629#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8630#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8631#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8632#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8633#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8634#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8635#define GEN7_RC_CTL_TO_MODE (1 << 28)
8636#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8637#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008638#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8639#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8640#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008641#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008642#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308643#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008644#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008645#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308646#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008647#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008648#define GEN6_RP_MEDIA_TURBO (1 << 11)
8649#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8650#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8651#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8652#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8653#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8654#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8655#define GEN6_RP_ENABLE (1 << 7)
8656#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8657#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8658#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8659#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8660#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008661#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8662#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8663#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008664#define GEN6_RP_EI_MASK 0xffffff
8665#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008666#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008667#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008668#define GEN6_RP_PREV_UP _MMIO(0xA058)
8669#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008670#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008671#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8672#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8673#define GEN6_RP_UP_EI _MMIO(0xA068)
8674#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8675#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8676#define GEN6_RPDEUHWTC _MMIO(0xA080)
8677#define GEN6_RPDEUC _MMIO(0xA084)
8678#define GEN6_RPDEUCSW _MMIO(0xA088)
8679#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008680#define RC_SW_TARGET_STATE_SHIFT 16
8681#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008682#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8683#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8684#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008685#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008686#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8687#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8688#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8689#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8690#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8691#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8692#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8693#define VLV_RCEDATA _MMIO(0xA0BC)
8694#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8695#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008696#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8697#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008698#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008699#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8700#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8701#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8702#define GEN9_PG_ENABLE _MMIO(0xA210)
Mika Kuoppala2ea74142019-04-10 13:59:19 +03008703#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8704#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8705#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
Imre Deakfc619842016-06-29 19:13:55 +03008706#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8707#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8708#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008710#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308711#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8712#define PIXEL_OVERLAP_CNT_SHIFT 30
8713
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008714#define GEN6_PMISR _MMIO(0x44020)
8715#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8716#define GEN6_PMIIR _MMIO(0x44028)
8717#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008718#define GEN6_PM_MBOX_EVENT (1 << 25)
8719#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03008720
8721/*
8722 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8723 * registers. Shifting is handled on accessing the imr and ier.
8724 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008725#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8726#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8727#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8728#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8729#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008730#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8731 GEN6_PM_RP_UP_THRESHOLD | \
8732 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8733 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008734 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008736#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008737#define GEN7_GT_SCRATCH_REG_NUM 8
8738
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008739#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008740#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8741#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308742
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008743#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8744#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008745#define VLV_COUNT_RANGE_HIGH (1 << 15)
8746#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8747#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8748#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8749#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008750#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8751#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8752#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008753
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008754#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8755#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8756#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8757#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008758
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008759#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008760#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008761#define GEN6_PCODE_ERROR_MASK 0xFF
8762#define GEN6_PCODE_SUCCESS 0x0
8763#define GEN6_PCODE_ILLEGAL_CMD 0x1
8764#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8765#define GEN6_PCODE_TIMEOUT 0x3
8766#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8767#define GEN7_PCODE_TIMEOUT 0x2
8768#define GEN7_PCODE_ILLEGAL_DATA 0x3
8769#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008770#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8771#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008772#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8773#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008774#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008775#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8776#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8777#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8778#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8779#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008780#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008781#define SKL_PCODE_CDCLK_CONTROL 0x7
8782#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8783#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008784#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8785#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8786#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03008787#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8788#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8789#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Paulo Zanoni515b2392013-09-10 19:36:37 -03008790#define GEN6_PCODE_READ_D_COMP 0x10
8791#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308792#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008793#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008794 /* See also IPS_CTL */
8795#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008796#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008797#define GEN9_PCODE_SAGV_CONTROL 0x21
8798#define GEN9_SAGV_DISABLE 0x0
8799#define GEN9_SAGV_IS_DISABLED 0x1
8800#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008801#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008802#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008803#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008804#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008805
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008806#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008807#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008808#define GEN6_RCn_MASK 7
8809#define GEN6_RC0 0
8810#define GEN6_RC3 2
8811#define GEN6_RC6 3
8812#define GEN6_RC7 4
8813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008814#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008815#define GEN8_LSLICESTAT_MASK 0x7
8816
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008817#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8818#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008819#define CHV_SS_PG_ENABLE (1 << 1)
8820#define CHV_EU08_PG_ENABLE (1 << 9)
8821#define CHV_EU19_PG_ENABLE (1 << 17)
8822#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008823
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008824#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8825#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008826#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008827
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008828#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008829#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8830 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008831#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008832#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008833#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008834
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008835#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008836#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8837 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008838#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008839#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8840 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008841#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8842#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8843#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8844#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8845#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8846#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8847#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8848#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8849
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008850#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008851#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8852#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8853#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8854#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008855
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008856#define GEN8_GARBCNTL _MMIO(0xB004)
8857#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8858#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008859#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8860#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8861
8862#define GEN11_GLBLINVL _MMIO(0xB404)
8863#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8864#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008865
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008866#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8867#define DFR_DISABLE (1 << 9)
8868
Oscar Mateof4a35712018-05-08 14:29:27 -07008869#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8870#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8871#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8872#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8873
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008874#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8875#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8876#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8877
Oscar Mateof57f9372018-10-30 01:45:04 -07008878#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Dongwon Kim397049a2019-04-25 06:50:05 +01008879#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07008880
Ben Widawskye3689192012-05-25 16:56:22 -07008881/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008882#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008883#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8884#define GEN7_PARITY_ERROR_VALID (1 << 13)
8885#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8886#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008887#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008888 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008889#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008890 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008891#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008892 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008893#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008894
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008895#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008896#define GEN7_L3LOG_SIZE 0x80
8897
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008898#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8899#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008900#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8901#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8902#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8903#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008904
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008905#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008906#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8907#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008908
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008909#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008910#define FLOW_CONTROL_ENABLE (1 << 15)
8911#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8912#define STALL_DOP_GATING_DISABLE (1 << 5)
8913#define THROTTLE_12_5 (7 << 2)
8914#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008915
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008916#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8917#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008918#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8919#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8920#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008922#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008923#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8924
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008925#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008926#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008927
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008928#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008929#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8930#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8931#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8932#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8933#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008935#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008936#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8937#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8938#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008939
Jani Nikulac46f1112014-10-27 16:26:52 +02008940/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02008941#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008942#define INTEL_AUDIO_DEVCL 0x808629FB
8943#define INTEL_AUDIO_DEVBLC 0x80862801
8944#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008946#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008947#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8948#define G4X_ELDV_DEVCTG (1 << 14)
8949#define G4X_ELD_ADDR_MASK (0xf << 5)
8950#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008951#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08008952
Jani Nikulac46f1112014-10-27 16:26:52 +02008953#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8954#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008955#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8956 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008957#define _IBX_AUD_CNTL_ST_A 0xE20B4
8958#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008959#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8960 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008961#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8962#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8963#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008964#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02008965#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8966#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08008967
Jani Nikulac46f1112014-10-27 16:26:52 +02008968#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8969#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008970#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008971#define _CPT_AUD_CNTL_ST_A 0xE50B4
8972#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008973#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8974#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08008975
Jani Nikulac46f1112014-10-27 16:26:52 +02008976#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8977#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008978#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008979#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8980#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008981#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8982#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008983
Eric Anholtae662d32012-01-03 09:23:29 -08008984/* These are the 4 32-bit write offset registers for each stream
8985 * output buffer. It determines the offset from the
8986 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8987 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008988#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08008989
Jani Nikulac46f1112014-10-27 16:26:52 +02008990#define _IBX_AUD_CONFIG_A 0xe2000
8991#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008992#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008993#define _CPT_AUD_CONFIG_A 0xe5000
8994#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008995#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02008996#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8997#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008998#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008999
Wu Fengguangb6daa022012-01-06 14:41:31 -06009000#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9001#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9002#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009003#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009004#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009005#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009006#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9007#define AUD_CONFIG_N(n) \
9008 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9009 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009010#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009011#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9012#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9013#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9014#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9015#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9016#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9017#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9018#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9019#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9020#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9021#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009022#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9023
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009024/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009025#define _HSW_AUD_CONFIG_A 0x65000
9026#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009027#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009028
Jani Nikulac46f1112014-10-27 16:26:52 +02009029#define _HSW_AUD_MISC_CTRL_A 0x65010
9030#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009031#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009032
Libin Yang6014ac12016-10-25 17:54:18 +03009033#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9034#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009035#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009036#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9037#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9038#define AUD_CONFIG_M_MASK 0xfffff
9039
Jani Nikulac46f1112014-10-27 16:26:52 +02009040#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9041#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009042#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009043
9044/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009045#define _HSW_AUD_DIG_CNVT_1 0x65080
9046#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009047#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009048#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009049
Jani Nikulac46f1112014-10-27 16:26:52 +02009050#define _HSW_AUD_EDID_DATA_A 0x65050
9051#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009052#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009054#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9055#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009056#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9057#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9058#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9059#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009061#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009062#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9063
Imre Deak9c3a16c2017-08-14 18:15:30 +03009064/*
Imre Deak75e39682018-08-06 12:58:39 +03009065 * HSW - ICL power wells
9066 *
9067 * Platforms have up to 3 power well control register sets, each set
9068 * controlling up to 16 power wells via a request/status HW flag tuple:
9069 * - main (HSW_PWR_WELL_CTL[1-4])
9070 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9071 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9072 * Each control register set consists of up to 4 registers used by different
9073 * sources that can request a power well to be enabled:
9074 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9075 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9076 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9077 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009078 */
Imre Deak75e39682018-08-06 12:58:39 +03009079#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9080#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9081#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9082#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9083#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9084#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009085
Imre Deak75e39682018-08-06 12:58:39 +03009086/* HSW/BDW power well */
9087#define HSW_PW_CTL_IDX_GLOBAL 15
9088
9089/* SKL/BXT/GLK/CNL power wells */
9090#define SKL_PW_CTL_IDX_PW_2 15
9091#define SKL_PW_CTL_IDX_PW_1 14
9092#define CNL_PW_CTL_IDX_AUX_F 12
9093#define CNL_PW_CTL_IDX_AUX_D 11
9094#define GLK_PW_CTL_IDX_AUX_C 10
9095#define GLK_PW_CTL_IDX_AUX_B 9
9096#define GLK_PW_CTL_IDX_AUX_A 8
9097#define CNL_PW_CTL_IDX_DDI_F 6
9098#define SKL_PW_CTL_IDX_DDI_D 4
9099#define SKL_PW_CTL_IDX_DDI_C 3
9100#define SKL_PW_CTL_IDX_DDI_B 2
9101#define SKL_PW_CTL_IDX_DDI_A_E 1
9102#define GLK_PW_CTL_IDX_DDI_A 1
9103#define SKL_PW_CTL_IDX_MISC_IO 0
9104
9105/* ICL - power wells */
9106#define ICL_PW_CTL_IDX_PW_4 3
9107#define ICL_PW_CTL_IDX_PW_3 2
9108#define ICL_PW_CTL_IDX_PW_2 1
9109#define ICL_PW_CTL_IDX_PW_1 0
9110
9111#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9112#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9113#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9114#define ICL_PW_CTL_IDX_AUX_TBT4 11
9115#define ICL_PW_CTL_IDX_AUX_TBT3 10
9116#define ICL_PW_CTL_IDX_AUX_TBT2 9
9117#define ICL_PW_CTL_IDX_AUX_TBT1 8
9118#define ICL_PW_CTL_IDX_AUX_F 5
9119#define ICL_PW_CTL_IDX_AUX_E 4
9120#define ICL_PW_CTL_IDX_AUX_D 3
9121#define ICL_PW_CTL_IDX_AUX_C 2
9122#define ICL_PW_CTL_IDX_AUX_B 1
9123#define ICL_PW_CTL_IDX_AUX_A 0
9124
9125#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9126#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9127#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9128#define ICL_PW_CTL_IDX_DDI_F 5
9129#define ICL_PW_CTL_IDX_DDI_E 4
9130#define ICL_PW_CTL_IDX_DDI_D 3
9131#define ICL_PW_CTL_IDX_DDI_C 2
9132#define ICL_PW_CTL_IDX_DDI_B 1
9133#define ICL_PW_CTL_IDX_DDI_A 0
9134
9135/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009136#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009137#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9138#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9139#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009140#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009141
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009142/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009143enum skl_power_gate {
9144 SKL_PG0,
9145 SKL_PG1,
9146 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009147 ICL_PG3,
9148 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009149};
9150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009151#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009152#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009153/*
9154 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9155 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9156 */
9157#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9158 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9159/*
9160 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9161 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9162 */
9163#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9164 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009165#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009166
Imre Deak75e39682018-08-06 12:58:39 +03009167#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009168#define _CNL_AUX_ANAOVRD1_B 0x162250
9169#define _CNL_AUX_ANAOVRD1_C 0x162210
9170#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009171#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009172#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009173 _CNL_AUX_ANAOVRD1_B, \
9174 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009175 _CNL_AUX_ANAOVRD1_D, \
9176 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009177#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9178#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009179
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009180#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9181#define _ICL_AUX_ANAOVRD1_A 0x162398
9182#define _ICL_AUX_ANAOVRD1_B 0x6C398
9183#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9184 _ICL_AUX_ANAOVRD1_A, \
9185 _ICL_AUX_ANAOVRD1_B))
9186#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9187#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9188
Sean Paulee5e5e72018-01-08 14:55:39 -05009189/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309190#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009191#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9192#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309193#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309194#define HDCP_KEY_STATUS _MMIO(0x66c04)
9195#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009196#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309197#define HDCP_FUSE_DONE BIT(5)
9198#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009199#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309200#define HDCP_AKSV_LO _MMIO(0x66c10)
9201#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009202
9203/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309204#define HDCP_REP_CTL _MMIO(0x66d00)
9205#define HDCP_DDIB_REP_PRESENT BIT(30)
9206#define HDCP_DDIA_REP_PRESENT BIT(29)
9207#define HDCP_DDIC_REP_PRESENT BIT(28)
9208#define HDCP_DDID_REP_PRESENT BIT(27)
9209#define HDCP_DDIF_REP_PRESENT BIT(26)
9210#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009211#define HDCP_DDIB_SHA1_M0 (1 << 20)
9212#define HDCP_DDIA_SHA1_M0 (2 << 20)
9213#define HDCP_DDIC_SHA1_M0 (3 << 20)
9214#define HDCP_DDID_SHA1_M0 (4 << 20)
9215#define HDCP_DDIF_SHA1_M0 (5 << 20)
9216#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309217#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009218#define HDCP_SHA1_READY BIT(17)
9219#define HDCP_SHA1_COMPLETE BIT(18)
9220#define HDCP_SHA1_V_MATCH BIT(19)
9221#define HDCP_SHA1_TEXT_32 (1 << 1)
9222#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9223#define HDCP_SHA1_TEXT_24 (4 << 1)
9224#define HDCP_SHA1_TEXT_16 (5 << 1)
9225#define HDCP_SHA1_TEXT_8 (6 << 1)
9226#define HDCP_SHA1_TEXT_0 (7 << 1)
9227#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9228#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9229#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9230#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9231#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009232#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309233#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009234
9235/* HDCP Auth Registers */
9236#define _PORTA_HDCP_AUTHENC 0x66800
9237#define _PORTB_HDCP_AUTHENC 0x66500
9238#define _PORTC_HDCP_AUTHENC 0x66600
9239#define _PORTD_HDCP_AUTHENC 0x66700
9240#define _PORTE_HDCP_AUTHENC 0x66A00
9241#define _PORTF_HDCP_AUTHENC 0x66900
9242#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9243 _PORTA_HDCP_AUTHENC, \
9244 _PORTB_HDCP_AUTHENC, \
9245 _PORTC_HDCP_AUTHENC, \
9246 _PORTD_HDCP_AUTHENC, \
9247 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009248 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309249#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9250#define HDCP_CONF_CAPTURE_AN BIT(0)
9251#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9252#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9253#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9254#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9255#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9256#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9257#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9258#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009259#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9260#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9261#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9262#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9263#define HDCP_STATUS_AUTH BIT(21)
9264#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309265#define HDCP_STATUS_RI_MATCH BIT(19)
9266#define HDCP_STATUS_R0_READY BIT(18)
9267#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009268#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009269#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009270
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309271/* HDCP2.2 Registers */
9272#define _PORTA_HDCP2_BASE 0x66800
9273#define _PORTB_HDCP2_BASE 0x66500
9274#define _PORTC_HDCP2_BASE 0x66600
9275#define _PORTD_HDCP2_BASE 0x66700
9276#define _PORTE_HDCP2_BASE 0x66A00
9277#define _PORTF_HDCP2_BASE 0x66900
9278#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9279 _PORTA_HDCP2_BASE, \
9280 _PORTB_HDCP2_BASE, \
9281 _PORTC_HDCP2_BASE, \
9282 _PORTD_HDCP2_BASE, \
9283 _PORTE_HDCP2_BASE, \
9284 _PORTF_HDCP2_BASE) + (x))
9285
9286#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9287#define AUTH_LINK_AUTHENTICATED BIT(31)
9288#define AUTH_LINK_TYPE BIT(30)
9289#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9290#define AUTH_CLR_KEYS BIT(18)
9291
9292#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9293#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9294
9295#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9296#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9297#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9298#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9299#define LINK_TYPE_STATUS BIT(22)
9300#define LINK_AUTH_STATUS BIT(21)
9301#define LINK_ENCRYPTION_STATUS BIT(20)
9302
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009303/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009304#define _TRANS_DDI_FUNC_CTL_A 0x60400
9305#define _TRANS_DDI_FUNC_CTL_B 0x61400
9306#define _TRANS_DDI_FUNC_CTL_C 0x62400
9307#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009308#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9309#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009310#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009311
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009312#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009313/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009314#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009315#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009316#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9317#define TRANS_DDI_PORT_NONE (0 << 28)
9318#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9319#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9320#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9321#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9322#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9323#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9324#define TRANS_DDI_BPC_MASK (7 << 20)
9325#define TRANS_DDI_BPC_8 (0 << 20)
9326#define TRANS_DDI_BPC_10 (1 << 20)
9327#define TRANS_DDI_BPC_6 (2 << 20)
9328#define TRANS_DDI_BPC_12 (3 << 20)
9329#define TRANS_DDI_PVSYNC (1 << 17)
9330#define TRANS_DDI_PHSYNC (1 << 16)
9331#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9332#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9333#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9334#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9335#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9336#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9337#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9338#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9339#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9340#define TRANS_DDI_BFI_ENABLE (1 << 4)
9341#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9342#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309343#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9344 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9345 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009346
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009347#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9348#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9349#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9350#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9351#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9352#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9353#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9354 _TRANS_DDI_FUNC_CTL2_A)
9355#define PORT_SYNC_MODE_ENABLE (1 << 4)
Manasi Navare7264aeb2019-03-19 15:18:47 -07009356#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009357#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9358#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9359
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009360/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009361#define _DP_TP_CTL_A 0x64040
9362#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009363#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009364#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009365#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009366#define DP_TP_CTL_MODE_SST (0 << 27)
9367#define DP_TP_CTL_MODE_MST (1 << 27)
9368#define DP_TP_CTL_FORCE_ACT (1 << 25)
9369#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9370#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9371#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9372#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9373#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9374#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9375#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9376#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9377#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9378#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009379
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009380/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009381#define _DP_TP_STATUS_A 0x64044
9382#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009383#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009384#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009385#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9386#define DP_TP_STATUS_ACT_SENT (1 << 24)
9387#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9388#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009389#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9390#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9391#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009392
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009393/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009394#define _DDI_BUF_CTL_A 0x64000
9395#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009396#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009397#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309398#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009399#define DDI_BUF_EMP_MASK (0xf << 24)
9400#define DDI_BUF_PORT_REVERSAL (1 << 16)
9401#define DDI_BUF_IS_IDLE (1 << 7)
9402#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009403#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009404#define DDI_PORT_WIDTH_MASK (7 << 1)
9405#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009406#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009407
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009408/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009409#define _DDI_BUF_TRANS_A 0x64E00
9410#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009411#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009412#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009413#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009414
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009415/* Sideband Interface (SBI) is programmed indirectly, via
9416 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9417 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009418#define SBI_ADDR _MMIO(0xC6000)
9419#define SBI_DATA _MMIO(0xC6004)
9420#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009421#define SBI_CTL_DEST_ICLK (0x0 << 16)
9422#define SBI_CTL_DEST_MPHY (0x1 << 16)
9423#define SBI_CTL_OP_IORD (0x2 << 8)
9424#define SBI_CTL_OP_IOWR (0x3 << 8)
9425#define SBI_CTL_OP_CRRD (0x6 << 8)
9426#define SBI_CTL_OP_CRWR (0x7 << 8)
9427#define SBI_RESPONSE_FAIL (0x1 << 1)
9428#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9429#define SBI_BUSY (0x1 << 0)
9430#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009431
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009432/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009433#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009434#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009435#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009436#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9437#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009438#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009439#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9440#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9441#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9442#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009443#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009444#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009445#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009446#define SBI_SSCCTL_PATHALT (1 << 3)
9447#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009448#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009449#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009450#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9451#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009452#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009453#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009454#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009455
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009456/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009457#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009458#define PIXCLK_GATE_UNGATE (1 << 0)
9459#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009460
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009461/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009462#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009463#define SPLL_PLL_ENABLE (1 << 31)
9464#define SPLL_PLL_SSC (1 << 28)
9465#define SPLL_PLL_NON_SSC (2 << 28)
9466#define SPLL_PLL_LCPLL (3 << 28)
9467#define SPLL_PLL_REF_MASK (3 << 28)
9468#define SPLL_PLL_FREQ_810MHz (0 << 26)
9469#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9470#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9471#define SPLL_PLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009472
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009473/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009474#define _WRPLL_CTL1 0x46040
9475#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009476#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009477#define WRPLL_PLL_ENABLE (1 << 31)
9478#define WRPLL_PLL_SSC (1 << 28)
9479#define WRPLL_PLL_NON_SSC (2 << 28)
9480#define WRPLL_PLL_LCPLL (3 << 28)
9481#define WRPLL_PLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009482/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009483#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009484#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009485#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9486#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009487#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009488#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009489#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009490#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009491
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009492/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009493#define _PORT_CLK_SEL_A 0x46100
9494#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009495#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009496#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9497#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9498#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9499#define PORT_CLK_SEL_SPLL (3 << 29)
9500#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9501#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9502#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9503#define PORT_CLK_SEL_NONE (7 << 29)
9504#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009505
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009506/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9507#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9508#define DDI_CLK_SEL_NONE (0x0 << 28)
9509#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009510#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9511#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9512#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9513#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009514#define DDI_CLK_SEL_MASK (0xF << 28)
9515
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009516/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009517#define _TRANS_CLK_SEL_A 0x46140
9518#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009519#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009520/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009521#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9522#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009523
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009524#define CDCLK_FREQ _MMIO(0x46200)
9525
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009526#define _TRANSA_MSA_MISC 0x60410
9527#define _TRANSB_MSA_MISC 0x61410
9528#define _TRANSC_MSA_MISC 0x62410
9529#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009530#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009531
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009532#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309533#define TRANS_MSA_SAMPLING_444 (2 << 1)
9534#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009535#define TRANS_MSA_6_BPC (0 << 5)
9536#define TRANS_MSA_8_BPC (1 << 5)
9537#define TRANS_MSA_10_BPC (2 << 5)
9538#define TRANS_MSA_12_BPC (3 << 5)
9539#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009540#define TRANS_MSA_CEA_RANGE (1 << 3)
Gwan-gyeong Munec4401d2019-05-21 15:17:19 +03009541#define TRANS_MSA_USE_VSC_SDP (1 << 14)
Paulo Zanonidae84792012-10-15 15:51:30 -03009542
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009543/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009544#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009545#define LCPLL_PLL_DISABLE (1 << 31)
9546#define LCPLL_PLL_LOCK (1 << 30)
9547#define LCPLL_CLK_FREQ_MASK (3 << 26)
9548#define LCPLL_CLK_FREQ_450 (0 << 26)
9549#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9550#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9551#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9552#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9553#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9554#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9555#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9556#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9557#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009558
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009559/*
9560 * SKL Clocks
9561 */
9562
9563/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009564#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009565#define CDCLK_FREQ_SEL_MASK (3 << 26)
9566#define CDCLK_FREQ_450_432 (0 << 26)
9567#define CDCLK_FREQ_540 (1 << 26)
9568#define CDCLK_FREQ_337_308 (2 << 26)
9569#define CDCLK_FREQ_675_617 (3 << 26)
9570#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9571#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9572#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9573#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9574#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9575#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9576#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009577#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009578#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9579#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009580#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309581
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009582/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009583#define LCPLL1_CTL _MMIO(0x46010)
9584#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009585#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009586
9587/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009588#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009589#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9590#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9591#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9592#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9593#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9594#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009595#define DPLL_CTRL1_LINK_RATE_2700 0
9596#define DPLL_CTRL1_LINK_RATE_1350 1
9597#define DPLL_CTRL1_LINK_RATE_810 2
9598#define DPLL_CTRL1_LINK_RATE_1620 3
9599#define DPLL_CTRL1_LINK_RATE_1080 4
9600#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009601
9602/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009603#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009604#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9605#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9606#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9607#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9608#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009609
9610/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009611#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009612#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009613
9614/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009615#define _DPLL1_CFGCR1 0x6C040
9616#define _DPLL2_CFGCR1 0x6C048
9617#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009618#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9619#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9620#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009621#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9622
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009623#define _DPLL1_CFGCR2 0x6C044
9624#define _DPLL2_CFGCR2 0x6C04C
9625#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009626#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9627#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9628#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9629#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9630#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9631#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9632#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9633#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9634#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9635#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9636#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9637#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9638#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9639#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9640#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009641#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9642
Lyudeda3b8912016-02-04 10:43:21 -05009643#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009644#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009645
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009646/*
9647 * CNL Clocks
9648 */
9649#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009650#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009651#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009652 (port) + 10))
Mahesh Kumarbb1c7ed2018-10-15 19:37:52 -07009653#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9654#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9655 21 : (tc_port) + 12))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009656#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009657 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009658#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9659#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009660
Rodrigo Vivia927c922017-06-09 15:26:04 -07009661/* CNL PLL */
9662#define DPLL0_ENABLE 0x46010
9663#define DPLL1_ENABLE 0x46014
9664#define PLL_ENABLE (1 << 31)
9665#define PLL_LOCK (1 << 30)
9666#define PLL_POWER_ENABLE (1 << 27)
9667#define PLL_POWER_STATE (1 << 26)
9668#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9669
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009670#define TBT_PLL_ENABLE _MMIO(0x46020)
9671
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009672#define _MG_PLL1_ENABLE 0x46030
9673#define _MG_PLL2_ENABLE 0x46034
9674#define _MG_PLL3_ENABLE 0x46038
9675#define _MG_PLL4_ENABLE 0x4603C
9676/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -08009677#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009678 _MG_PLL2_ENABLE)
9679
9680#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9681#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9682#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9683#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9684#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009685#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009686#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9687 _MG_REFCLKIN_CTL_PORT1, \
9688 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009689
9690#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9691#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9692#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9693#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9694#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009695#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009696#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009697#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009698#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9699 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9700 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009701
9702#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9703#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9704#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9705#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9706#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009707#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009708#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009709#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009710#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009711#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9712#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9713#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9714#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009715#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009716#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009717#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009718#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9719 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9720 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009721
9722#define _MG_PLL_DIV0_PORT1 0x168A00
9723#define _MG_PLL_DIV0_PORT2 0x169A00
9724#define _MG_PLL_DIV0_PORT3 0x16AA00
9725#define _MG_PLL_DIV0_PORT4 0x16BA00
9726#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009727#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9728#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009729#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009730#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009731#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009732#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9733 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009734
9735#define _MG_PLL_DIV1_PORT1 0x168A04
9736#define _MG_PLL_DIV1_PORT2 0x169A04
9737#define _MG_PLL_DIV1_PORT3 0x16AA04
9738#define _MG_PLL_DIV1_PORT4 0x16BA04
9739#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9740#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9741#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9742#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9743#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9744#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009745#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009746#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009747#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9748 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009749
9750#define _MG_PLL_LF_PORT1 0x168A08
9751#define _MG_PLL_LF_PORT2 0x169A08
9752#define _MG_PLL_LF_PORT3 0x16AA08
9753#define _MG_PLL_LF_PORT4 0x16BA08
9754#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9755#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9756#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9757#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9758#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9759#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009760#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9761 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009762
9763#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9764#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9765#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9766#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9767#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9768#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9769#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9770#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9771#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9772#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009773#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9774 _MG_PLL_FRAC_LOCK_PORT1, \
9775 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009776
9777#define _MG_PLL_SSC_PORT1 0x168A10
9778#define _MG_PLL_SSC_PORT2 0x169A10
9779#define _MG_PLL_SSC_PORT3 0x16AA10
9780#define _MG_PLL_SSC_PORT4 0x16BA10
9781#define MG_PLL_SSC_EN (1 << 28)
9782#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9783#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9784#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9785#define MG_PLL_SSC_FLLEN (1 << 9)
9786#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009787#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9788 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009789
9790#define _MG_PLL_BIAS_PORT1 0x168A14
9791#define _MG_PLL_BIAS_PORT2 0x169A14
9792#define _MG_PLL_BIAS_PORT3 0x16AA14
9793#define _MG_PLL_BIAS_PORT4 0x16BA14
9794#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009795#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009796#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009797#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009798#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009799#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009800#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9801#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009802#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009803#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009804#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009805#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009806#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009807#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9808 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009809
9810#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9811#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9812#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9813#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9814#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9815#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9816#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9817#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9818#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009819#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9820 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9821 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009822
Rodrigo Vivia927c922017-06-09 15:26:04 -07009823#define _CNL_DPLL0_CFGCR0 0x6C000
9824#define _CNL_DPLL1_CFGCR0 0x6C080
9825#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9826#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009827#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009828#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9829#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9830#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9831#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9832#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9833#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9834#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9835#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9836#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9837#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009838#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009839#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9840#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9841#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9842
9843#define _CNL_DPLL0_CFGCR1 0x6C004
9844#define _CNL_DPLL1_CFGCR1 0x6C084
9845#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009846#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009847#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009848#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009849#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9850#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009851#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009852#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9853#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9854#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +02009855#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009856#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009857#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009858#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9859#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9860#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9861#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9862#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9863#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009864#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009865#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9866
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009867#define _ICL_DPLL0_CFGCR0 0x164000
9868#define _ICL_DPLL1_CFGCR0 0x164080
9869#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9870 _ICL_DPLL1_CFGCR0)
9871
9872#define _ICL_DPLL0_CFGCR1 0x164004
9873#define _ICL_DPLL1_CFGCR1 0x164084
9874#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9875 _ICL_DPLL1_CFGCR1)
9876
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309877/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009878#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309879#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9880#define BXT_DE_PLL_RATIO_MASK 0xff
9881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009882#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309883#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9884#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009885#define CNL_CDCLK_PLL_RATIO(x) (x)
9886#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309887
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309888/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009889#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009890#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009891#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9892#define DC_STATE_EN_DC9 (1 << 3)
9893#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309894#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009896#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009897#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9898#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309899
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309900#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9901#define BXT_REQ_DATA_MASK 0x3F
9902#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9903#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9904#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9905
9906#define BXT_D_CR_DRP0_DUNIT8 0x1000
9907#define BXT_D_CR_DRP0_DUNIT9 0x1200
9908#define BXT_D_CR_DRP0_DUNIT_START 8
9909#define BXT_D_CR_DRP0_DUNIT_END 11
9910#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9911 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9912 BXT_D_CR_DRP0_DUNIT9))
9913#define BXT_DRAM_RANK_MASK 0x3
9914#define BXT_DRAM_RANK_SINGLE 0x1
9915#define BXT_DRAM_RANK_DUAL 0x3
9916#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9917#define BXT_DRAM_WIDTH_SHIFT 4
9918#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9919#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9920#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9921#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9922#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9923#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +02009924#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
9925#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
9926#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
9927#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
9928#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +02009929#define BXT_DRAM_TYPE_MASK (0x7 << 22)
9930#define BXT_DRAM_TYPE_SHIFT 22
9931#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
9932#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
9933#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
9934#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309935
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309936#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9937#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9938#define SKL_REQ_DATA_MASK (0xF << 0)
9939
Ville Syrjäläb185a352019-03-06 22:35:51 +02009940#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
9941#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
9942#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
9943#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
9944#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
9945#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
9946
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309947#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9948#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9949#define SKL_DRAM_S_SHIFT 16
9950#define SKL_DRAM_SIZE_MASK 0x3F
9951#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9952#define SKL_DRAM_WIDTH_SHIFT 8
9953#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9954#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9955#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9956#define SKL_DRAM_RANK_MASK (0x1 << 10)
9957#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +02009958#define SKL_DRAM_RANK_1 (0x0 << 10)
9959#define SKL_DRAM_RANK_2 (0x1 << 10)
9960#define SKL_DRAM_RANK_MASK (0x1 << 10)
9961#define CNL_DRAM_SIZE_MASK 0x7F
9962#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
9963#define CNL_DRAM_WIDTH_SHIFT 7
9964#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
9965#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
9966#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
9967#define CNL_DRAM_RANK_MASK (0x3 << 9)
9968#define CNL_DRAM_RANK_SHIFT 9
9969#define CNL_DRAM_RANK_1 (0x0 << 9)
9970#define CNL_DRAM_RANK_2 (0x1 << 9)
9971#define CNL_DRAM_RANK_3 (0x2 << 9)
9972#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +05309973
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009974/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9975 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009976#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9977#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009978#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9979#define D_COMP_COMP_FORCE (1 << 8)
9980#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009981
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03009982/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009983#define _PIPE_WM_LINETIME_A 0x45270
9984#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009985#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009986#define PIPE_WM_LINETIME_MASK (0x1ff)
9987#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009988#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9989#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03009990
9991/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009992#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009993#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9994#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9995#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9996#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9997#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9998#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9999#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10000#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010001
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010002#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030010003#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10004
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010005#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010006#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10007#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10008#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030010009
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010010/* pipe CSC */
10011#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10012#define _PIPE_A_CSC_COEFF_BY 0x49014
10013#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10014#define _PIPE_A_CSC_COEFF_BU 0x4901c
10015#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10016#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053010017
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010018#define _PIPE_A_CSC_MODE 0x49028
Uma Shankar255fcfb2019-02-11 19:20:23 +053010019#define ICL_CSC_ENABLE (1 << 31)
Uma Shankara91de582019-02-11 19:20:24 +053010020#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
Uma Shankar255fcfb2019-02-11 19:20:23 +053010021#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
10022#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
10023#define CSC_MODE_YUV_TO_RGB (1 << 0)
10024
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010025#define _PIPE_A_CSC_PREOFF_HI 0x49030
10026#define _PIPE_A_CSC_PREOFF_ME 0x49034
10027#define _PIPE_A_CSC_PREOFF_LO 0x49038
10028#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10029#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10030#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10031
10032#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10033#define _PIPE_B_CSC_COEFF_BY 0x49114
10034#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10035#define _PIPE_B_CSC_COEFF_BU 0x4911c
10036#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10037#define _PIPE_B_CSC_COEFF_BV 0x49124
10038#define _PIPE_B_CSC_MODE 0x49128
10039#define _PIPE_B_CSC_PREOFF_HI 0x49130
10040#define _PIPE_B_CSC_PREOFF_ME 0x49134
10041#define _PIPE_B_CSC_PREOFF_LO 0x49138
10042#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10043#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10044#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010046#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10047#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10048#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10049#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10050#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10051#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10052#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10053#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10054#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10055#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10056#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10057#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10058#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010059
Uma Shankara91de582019-02-11 19:20:24 +053010060/* Pipe Output CSC */
10061#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10062#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10063#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10064#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10065#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10066#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10067#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10068#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10069#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10070#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10071#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10072#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10073
10074#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10075#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10076#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10077#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10078#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10079#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10080#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10081#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10082#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10083#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10084#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10085#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10086
10087#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10088 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10089 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10090#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10091 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10092 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10093#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10094 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10095 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10096#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10097 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10098 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10099#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10100 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10101 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10102#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10103 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10104 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10105#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10106 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10107 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10108#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10109 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10110 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10111#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10112 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10113 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10114#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10115 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10116 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10117#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10118 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10119 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10120#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10121 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10122 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10123
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010124/* pipe degamma/gamma LUTs on IVB+ */
10125#define _PAL_PREC_INDEX_A 0x4A400
10126#define _PAL_PREC_INDEX_B 0x4AC00
10127#define _PAL_PREC_INDEX_C 0x4B400
10128#define PAL_PREC_10_12_BIT (0 << 31)
10129#define PAL_PREC_SPLIT_MODE (1 << 31)
10130#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010131#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030010132#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010133#define _PAL_PREC_DATA_A 0x4A404
10134#define _PAL_PREC_DATA_B 0x4AC04
10135#define _PAL_PREC_DATA_C 0x4B404
10136#define _PAL_PREC_GC_MAX_A 0x4A410
10137#define _PAL_PREC_GC_MAX_B 0x4AC10
10138#define _PAL_PREC_GC_MAX_C 0x4B410
10139#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10140#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10141#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010142#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10143#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10144#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010145
10146#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10147#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10148#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10149#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053010150#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010151
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010152#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10153#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10154#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10155#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10156#define _PRE_CSC_GAMC_DATA_A 0x4A488
10157#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10158#define _PRE_CSC_GAMC_DATA_C 0x4B488
10159
10160#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10161#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10162
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010163/* pipe CSC & degamma/gamma LUTs on CHV */
10164#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10165#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10166#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10167#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10168#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10169#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10170#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10171#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10172#define CGM_PIPE_MODE_GAMMA (1 << 2)
10173#define CGM_PIPE_MODE_CSC (1 << 1)
10174#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10175
10176#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10177#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10178#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10179#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10180#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10181#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10182#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10183#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10184
10185#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10186#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10187#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10188#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10189#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10190#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10191#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10192#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10193
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010194/* MIPI DSI registers */
10195
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010196#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010197#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010198
Madhav Chauhan292272e2018-10-15 17:27:57 +030010199/* Gen11 DSI */
10200#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10201 dsi0, dsi1)
10202
Deepak Mbcc65702017-02-17 18:13:34 +053010203#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10204#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10205#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10206#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10207
Madhav Chauhan27efd252018-07-05 18:31:48 +053010208#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10209#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10210#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10211 _ICL_DSI_ESC_CLK_DIV0, \
10212 _ICL_DSI_ESC_CLK_DIV1)
10213#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10214#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10215#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10216 _ICL_DPHY_ESC_CLK_DIV0, \
10217 _ICL_DPHY_ESC_CLK_DIV1)
10218#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10219#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10220#define ICL_ESC_CLK_DIV_MASK 0x1ff
10221#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010222#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010223
Uma Shankaraec02462017-09-25 19:26:01 +053010224/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10225#define GEN4_TIMESTAMP _MMIO(0x2358)
10226#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10227#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10228
Lionel Landwerlindab91782017-11-10 19:08:44 +000010229#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10230#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10231#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10232#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10233#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10234
Uma Shankaraec02462017-09-25 19:26:01 +053010235#define _PIPE_FRMTMSTMP_A 0x70048
10236#define PIPE_FRMTMSTMP(pipe) \
10237 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10238
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010239/* BXT MIPI clock controls */
10240#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010242#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010243#define BXT_MIPI1_DIV_SHIFT 26
10244#define BXT_MIPI2_DIV_SHIFT 10
10245#define BXT_MIPI_DIV_SHIFT(port) \
10246 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10247 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010248
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010249/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010250#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10251#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010252#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10253 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10254 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010255#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10256#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010257#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10258 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010259 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10260#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010261 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010262/* RX upper control divider to select actual RX clock output from 8x */
10263#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10264#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10265#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10266 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10267 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10268#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10269#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10270#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10271 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10272 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10273#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010274 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010275/* 8/3X divider to select the actual 8/3X clock output from 8x */
10276#define BXT_MIPI1_8X_BY3_SHIFT 19
10277#define BXT_MIPI2_8X_BY3_SHIFT 3
10278#define BXT_MIPI_8X_BY3_SHIFT(port) \
10279 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10280 BXT_MIPI2_8X_BY3_SHIFT)
10281#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10282#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10283#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10284 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10285 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10286#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010287 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010288/* RX lower control divider to select actual RX clock output from 8x */
10289#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10290#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10291#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10292 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10293 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10294#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10295#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10296#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10297 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10298 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10299#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010300 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010301
10302#define RX_DIVIDER_BIT_1_2 0x3
10303#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010304
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010305/* BXT MIPI mode configure */
10306#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10307#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010308#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010309 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10310
10311#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10312#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010313#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010314 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10315
10316#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10317#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010318#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010319 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010321#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010322#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10323#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10324#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010325#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010326#define BXT_DSIC_16X_BY2 (1 << 10)
10327#define BXT_DSIC_16X_BY3 (2 << 10)
10328#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010329#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010330#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010331#define BXT_DSIA_16X_BY2 (1 << 8)
10332#define BXT_DSIA_16X_BY3 (2 << 8)
10333#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010334#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010335#define BXT_DSI_FREQ_SEL_SHIFT 8
10336#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10337
10338#define BXT_DSI_PLL_RATIO_MAX 0x7D
10339#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010340#define GLK_DSI_PLL_RATIO_MAX 0x6F
10341#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010342#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010343#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010345#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010346#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10347#define BXT_DSI_PLL_LOCKED (1 << 30)
10348
Jani Nikula3230bf12013-08-27 15:12:16 +030010349#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010350#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010351#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010352
10353 /* BXT port control */
10354#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10355#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010356#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010357
Madhav Chauhan21652f32018-07-05 19:19:34 +053010358/* ICL DSI MODE control */
10359#define _ICL_DSI_IO_MODECTL_0 0x6B094
10360#define _ICL_DSI_IO_MODECTL_1 0x6B894
10361#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10362 _ICL_DSI_IO_MODECTL_0, \
10363 _ICL_DSI_IO_MODECTL_1)
10364#define COMBO_PHY_MODE_DSI (1 << 0)
10365
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010366/* Display Stream Splitter Control */
10367#define DSS_CTL1 _MMIO(0x67400)
10368#define SPLITTER_ENABLE (1 << 31)
10369#define JOINER_ENABLE (1 << 30)
10370#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10371#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10372#define OVERLAP_PIXELS_MASK (0xf << 16)
10373#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10374#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10375#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010376#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010377
10378#define DSS_CTL2 _MMIO(0x67404)
10379#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10380#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10381#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10382#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10383
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010384#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10385#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10386#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10387 _ICL_PIPE_DSS_CTL1_PB, \
10388 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010389#define BIG_JOINER_ENABLE (1 << 29)
10390#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10391#define VGA_CENTERING_ENABLE (1 << 27)
10392
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010393#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10394#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10395#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10396 _ICL_PIPE_DSS_CTL2_PB, \
10397 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010398
Uma Shankar1881a422017-01-25 19:43:23 +053010399#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10400#define STAP_SELECT (1 << 0)
10401
10402#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10403#define HS_IO_CTRL_SELECT (1 << 0)
10404
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010405#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010406#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10407#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010408#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010409#define DUAL_LINK_MODE_MASK (1 << 26)
10410#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10411#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010412#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010413#define FLOPPED_HSTX (1 << 23)
10414#define DE_INVERT (1 << 19) /* XXX */
10415#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10416#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10417#define AFE_LATCHOUT (1 << 17)
10418#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010419#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10420#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10421#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10422#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010423#define CSB_SHIFT 9
10424#define CSB_MASK (3 << 9)
10425#define CSB_20MHZ (0 << 9)
10426#define CSB_10MHZ (1 << 9)
10427#define CSB_40MHZ (2 << 9)
10428#define BANDGAP_MASK (1 << 8)
10429#define BANDGAP_PNW_CIRCUIT (0 << 8)
10430#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010431#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10432#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10433#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10434#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010435#define TEARING_EFFECT_MASK (3 << 2)
10436#define TEARING_EFFECT_OFF (0 << 2)
10437#define TEARING_EFFECT_DSI (1 << 2)
10438#define TEARING_EFFECT_GPIO (2 << 2)
10439#define LANE_CONFIGURATION_SHIFT 0
10440#define LANE_CONFIGURATION_MASK (3 << 0)
10441#define LANE_CONFIGURATION_4LANE (0 << 0)
10442#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10443#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10444
10445#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010446#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010447#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010448#define TEARING_EFFECT_DELAY_SHIFT 0
10449#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10450
10451/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010452#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010453
10454/* MIPI DSI Controller and D-PHY registers */
10455
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010456#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010457#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010458#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010459#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10460#define ULPS_STATE_MASK (3 << 1)
10461#define ULPS_STATE_ENTER (2 << 1)
10462#define ULPS_STATE_EXIT (1 << 1)
10463#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10464#define DEVICE_READY (1 << 0)
10465
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010466#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010467#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010468#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010469#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010470#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010471#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010472#define TEARING_EFFECT (1 << 31)
10473#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10474#define GEN_READ_DATA_AVAIL (1 << 29)
10475#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10476#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10477#define RX_PROT_VIOLATION (1 << 26)
10478#define RX_INVALID_TX_LENGTH (1 << 25)
10479#define ACK_WITH_NO_ERROR (1 << 24)
10480#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10481#define LP_RX_TIMEOUT (1 << 22)
10482#define HS_TX_TIMEOUT (1 << 21)
10483#define DPI_FIFO_UNDERRUN (1 << 20)
10484#define LOW_CONTENTION (1 << 19)
10485#define HIGH_CONTENTION (1 << 18)
10486#define TXDSI_VC_ID_INVALID (1 << 17)
10487#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10488#define TXCHECKSUM_ERROR (1 << 15)
10489#define TXECC_MULTIBIT_ERROR (1 << 14)
10490#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10491#define TXFALSE_CONTROL_ERROR (1 << 12)
10492#define RXDSI_VC_ID_INVALID (1 << 11)
10493#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10494#define RXCHECKSUM_ERROR (1 << 9)
10495#define RXECC_MULTIBIT_ERROR (1 << 8)
10496#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10497#define RXFALSE_CONTROL_ERROR (1 << 6)
10498#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10499#define RX_LP_TX_SYNC_ERROR (1 << 4)
10500#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10501#define RXEOT_SYNC_ERROR (1 << 2)
10502#define RXSOT_SYNC_ERROR (1 << 1)
10503#define RXSOT_ERROR (1 << 0)
10504
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010505#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010506#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010507#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010508#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10509#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10510#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10511#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10512#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10513#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10514#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10515#define VID_MODE_FORMAT_MASK (0xf << 7)
10516#define VID_MODE_NOT_SUPPORTED (0 << 7)
10517#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010518#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10519#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010520#define VID_MODE_FORMAT_RGB888 (4 << 7)
10521#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10522#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10523#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10524#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10525#define DATA_LANES_PRG_REG_SHIFT 0
10526#define DATA_LANES_PRG_REG_MASK (7 << 0)
10527
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010528#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010529#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010530#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010531#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10532
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010533#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010534#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010535#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010536#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10537
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010538#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010539#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010540#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010541#define TURN_AROUND_TIMEOUT_MASK 0x3f
10542
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010543#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010544#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010545#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010546#define DEVICE_RESET_TIMER_MASK 0xffff
10547
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010548#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010549#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010550#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010551#define VERTICAL_ADDRESS_SHIFT 16
10552#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10553#define HORIZONTAL_ADDRESS_SHIFT 0
10554#define HORIZONTAL_ADDRESS_MASK 0xffff
10555
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010556#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010557#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010558#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010559#define DBI_FIFO_EMPTY_HALF (0 << 0)
10560#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10561#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10562
10563/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010564#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010565#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010566#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010567
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010568#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010569#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010570#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010571
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010572#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010573#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010574#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010575
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010576#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010577#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010578#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010579
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010580#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010581#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010582#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010583
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010584#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010585#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010586#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010587
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010588#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010589#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010590#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010591
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010592#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010593#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010594#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010595
Jani Nikula3230bf12013-08-27 15:12:16 +030010596/* regs above are bits 15:0 */
10597
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010598#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010599#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010600#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010601#define DPI_LP_MODE (1 << 6)
10602#define BACKLIGHT_OFF (1 << 5)
10603#define BACKLIGHT_ON (1 << 4)
10604#define COLOR_MODE_OFF (1 << 3)
10605#define COLOR_MODE_ON (1 << 2)
10606#define TURN_ON (1 << 1)
10607#define SHUTDOWN (1 << 0)
10608
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010609#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010610#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010611#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010612#define COMMAND_BYTE_SHIFT 0
10613#define COMMAND_BYTE_MASK (0x3f << 0)
10614
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010615#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010616#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010617#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010618#define MASTER_INIT_TIMER_SHIFT 0
10619#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10620
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010621#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010622#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010623#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010624 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010625#define MAX_RETURN_PKT_SIZE_SHIFT 0
10626#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10627
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010628#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010629#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010630#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010631#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10632#define DISABLE_VIDEO_BTA (1 << 3)
10633#define IP_TG_CONFIG (1 << 2)
10634#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10635#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10636#define VIDEO_MODE_BURST (3 << 0)
10637
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010638#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010639#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010640#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010641#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10642#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010643#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10644#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10645#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10646#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10647#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10648#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10649#define CLOCKSTOP (1 << 1)
10650#define EOT_DISABLE (1 << 0)
10651
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010652#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010653#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010654#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010655#define LP_BYTECLK_SHIFT 0
10656#define LP_BYTECLK_MASK (0xffff << 0)
10657
Deepak Mb426f982017-02-17 18:13:30 +053010658#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10659#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10660#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10661
10662#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10663#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10664#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10665
Jani Nikula3230bf12013-08-27 15:12:16 +030010666/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010667#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010668#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010669#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010670
10671/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010672#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010673#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010674#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010675
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010676#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010677#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010678#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010679#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010680#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010681#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010682#define LONG_PACKET_WORD_COUNT_SHIFT 8
10683#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10684#define SHORT_PACKET_PARAM_SHIFT 8
10685#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10686#define VIRTUAL_CHANNEL_SHIFT 6
10687#define VIRTUAL_CHANNEL_MASK (3 << 6)
10688#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010689#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010690/* data type values, see include/video/mipi_display.h */
10691
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010692#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010693#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010694#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010695#define DPI_FIFO_EMPTY (1 << 28)
10696#define DBI_FIFO_EMPTY (1 << 27)
10697#define LP_CTRL_FIFO_EMPTY (1 << 26)
10698#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10699#define LP_CTRL_FIFO_FULL (1 << 24)
10700#define HS_CTRL_FIFO_EMPTY (1 << 18)
10701#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10702#define HS_CTRL_FIFO_FULL (1 << 16)
10703#define LP_DATA_FIFO_EMPTY (1 << 10)
10704#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10705#define LP_DATA_FIFO_FULL (1 << 8)
10706#define HS_DATA_FIFO_EMPTY (1 << 2)
10707#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10708#define HS_DATA_FIFO_FULL (1 << 0)
10709
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010710#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010711#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010712#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010713#define DBI_HS_LP_MODE_MASK (1 << 0)
10714#define DBI_LP_MODE (1 << 0)
10715#define DBI_HS_MODE (0 << 0)
10716
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010717#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010718#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010719#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010720#define EXIT_ZERO_COUNT_SHIFT 24
10721#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10722#define TRAIL_COUNT_SHIFT 16
10723#define TRAIL_COUNT_MASK (0x1f << 16)
10724#define CLK_ZERO_COUNT_SHIFT 8
10725#define CLK_ZERO_COUNT_MASK (0xff << 8)
10726#define PREPARE_COUNT_SHIFT 0
10727#define PREPARE_COUNT_MASK (0x3f << 0)
10728
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010729#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10730#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10731#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10732 _ICL_DSI_T_INIT_MASTER_0,\
10733 _ICL_DSI_T_INIT_MASTER_1)
10734
Madhav Chauhan33868a92018-09-16 16:23:28 +053010735#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10736#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10737#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10738 _DPHY_CLK_TIMING_PARAM_0,\
10739 _DPHY_CLK_TIMING_PARAM_1)
10740#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10741#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10742#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10743 _DSI_CLK_TIMING_PARAM_0,\
10744 _DSI_CLK_TIMING_PARAM_1)
10745#define CLK_PREPARE_OVERRIDE (1 << 31)
10746#define CLK_PREPARE(x) ((x) << 28)
10747#define CLK_PREPARE_MASK (0x7 << 28)
10748#define CLK_PREPARE_SHIFT 28
10749#define CLK_ZERO_OVERRIDE (1 << 27)
10750#define CLK_ZERO(x) ((x) << 20)
10751#define CLK_ZERO_MASK (0xf << 20)
10752#define CLK_ZERO_SHIFT 20
10753#define CLK_PRE_OVERRIDE (1 << 19)
10754#define CLK_PRE(x) ((x) << 16)
10755#define CLK_PRE_MASK (0x3 << 16)
10756#define CLK_PRE_SHIFT 16
10757#define CLK_POST_OVERRIDE (1 << 15)
10758#define CLK_POST(x) ((x) << 8)
10759#define CLK_POST_MASK (0x7 << 8)
10760#define CLK_POST_SHIFT 8
10761#define CLK_TRAIL_OVERRIDE (1 << 7)
10762#define CLK_TRAIL(x) ((x) << 0)
10763#define CLK_TRAIL_MASK (0xf << 0)
10764#define CLK_TRAIL_SHIFT 0
10765
10766#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10767#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10768#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10769 _DPHY_DATA_TIMING_PARAM_0,\
10770 _DPHY_DATA_TIMING_PARAM_1)
10771#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10772#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10773#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10774 _DSI_DATA_TIMING_PARAM_0,\
10775 _DSI_DATA_TIMING_PARAM_1)
10776#define HS_PREPARE_OVERRIDE (1 << 31)
10777#define HS_PREPARE(x) ((x) << 24)
10778#define HS_PREPARE_MASK (0x7 << 24)
10779#define HS_PREPARE_SHIFT 24
10780#define HS_ZERO_OVERRIDE (1 << 23)
10781#define HS_ZERO(x) ((x) << 16)
10782#define HS_ZERO_MASK (0xf << 16)
10783#define HS_ZERO_SHIFT 16
10784#define HS_TRAIL_OVERRIDE (1 << 15)
10785#define HS_TRAIL(x) ((x) << 8)
10786#define HS_TRAIL_MASK (0x7 << 8)
10787#define HS_TRAIL_SHIFT 8
10788#define HS_EXIT_OVERRIDE (1 << 7)
10789#define HS_EXIT(x) ((x) << 0)
10790#define HS_EXIT_MASK (0x7 << 0)
10791#define HS_EXIT_SHIFT 0
10792
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010793#define _DPHY_TA_TIMING_PARAM_0 0x162188
10794#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10795#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10796 _DPHY_TA_TIMING_PARAM_0,\
10797 _DPHY_TA_TIMING_PARAM_1)
10798#define _DSI_TA_TIMING_PARAM_0 0x6b098
10799#define _DSI_TA_TIMING_PARAM_1 0x6b898
10800#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10801 _DSI_TA_TIMING_PARAM_0,\
10802 _DSI_TA_TIMING_PARAM_1)
10803#define TA_SURE_OVERRIDE (1 << 31)
10804#define TA_SURE(x) ((x) << 16)
10805#define TA_SURE_MASK (0x1f << 16)
10806#define TA_SURE_SHIFT 16
10807#define TA_GO_OVERRIDE (1 << 15)
10808#define TA_GO(x) ((x) << 8)
10809#define TA_GO_MASK (0xf << 8)
10810#define TA_GO_SHIFT 8
10811#define TA_GET_OVERRIDE (1 << 7)
10812#define TA_GET(x) ((x) << 0)
10813#define TA_GET_MASK (0xf << 0)
10814#define TA_GET_SHIFT 0
10815
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010816/* DSI transcoder configuration */
10817#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10818#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10819#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10820 _DSI_TRANS_FUNC_CONF_0,\
10821 _DSI_TRANS_FUNC_CONF_1)
10822#define OP_MODE_MASK (0x3 << 28)
10823#define OP_MODE_SHIFT 28
10824#define CMD_MODE_NO_GATE (0x0 << 28)
10825#define CMD_MODE_TE_GATE (0x1 << 28)
10826#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10827#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10828#define LINK_READY (1 << 20)
10829#define PIX_FMT_MASK (0x3 << 16)
10830#define PIX_FMT_SHIFT 16
10831#define PIX_FMT_RGB565 (0x0 << 16)
10832#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10833#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10834#define PIX_FMT_RGB888 (0x3 << 16)
10835#define PIX_FMT_RGB101010 (0x4 << 16)
10836#define PIX_FMT_RGB121212 (0x5 << 16)
10837#define PIX_FMT_COMPRESSED (0x6 << 16)
10838#define BGR_TRANSMISSION (1 << 15)
10839#define PIX_VIRT_CHAN(x) ((x) << 12)
10840#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10841#define PIX_VIRT_CHAN_SHIFT 12
10842#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10843#define PIX_BUF_THRESHOLD_SHIFT 10
10844#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10845#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10846#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10847#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10848#define CONTINUOUS_CLK_MASK (0x3 << 8)
10849#define CONTINUOUS_CLK_SHIFT 8
10850#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10851#define CLK_HS_OR_LP (0x2 << 8)
10852#define CLK_HS_CONTINUOUS (0x3 << 8)
10853#define LINK_CALIBRATION_MASK (0x3 << 4)
10854#define LINK_CALIBRATION_SHIFT 4
10855#define CALIBRATION_DISABLED (0x0 << 4)
10856#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10857#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10858#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10859#define EOTP_DISABLED (1 << 0)
10860
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010861#define _DSI_CMD_RXCTL_0 0x6b0d4
10862#define _DSI_CMD_RXCTL_1 0x6b8d4
10863#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10864 _DSI_CMD_RXCTL_0,\
10865 _DSI_CMD_RXCTL_1)
10866#define READ_UNLOADS_DW (1 << 16)
10867#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10868#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10869#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10870#define RECEIVED_RESET_TRIGGER (1 << 12)
10871#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10872#define RECEIVED_CRC_WAS_LOST (1 << 10)
10873#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10874#define NUMBER_RX_PLOAD_DW_SHIFT 0
10875
10876#define _DSI_CMD_TXCTL_0 0x6b0d0
10877#define _DSI_CMD_TXCTL_1 0x6b8d0
10878#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10879 _DSI_CMD_TXCTL_0,\
10880 _DSI_CMD_TXCTL_1)
10881#define KEEP_LINK_IN_HS (1 << 24)
10882#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10883#define FREE_HEADER_CREDIT_SHIFT 0x8
10884#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10885#define FREE_PLOAD_CREDIT_SHIFT 0
10886#define MAX_HEADER_CREDIT 0x10
10887#define MAX_PLOAD_CREDIT 0x40
10888
Madhav Chauhan808517e2018-10-30 13:56:26 +020010889#define _DSI_CMD_TXHDR_0 0x6b100
10890#define _DSI_CMD_TXHDR_1 0x6b900
10891#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10892 _DSI_CMD_TXHDR_0,\
10893 _DSI_CMD_TXHDR_1)
10894#define PAYLOAD_PRESENT (1 << 31)
10895#define LP_DATA_TRANSFER (1 << 30)
10896#define VBLANK_FENCE (1 << 29)
10897#define PARAM_WC_MASK (0xffff << 8)
10898#define PARAM_WC_LOWER_SHIFT 8
10899#define PARAM_WC_UPPER_SHIFT 16
10900#define VC_MASK (0x3 << 6)
10901#define VC_SHIFT 6
10902#define DT_MASK (0x3f << 0)
10903#define DT_SHIFT 0
10904
10905#define _DSI_CMD_TXPYLD_0 0x6b104
10906#define _DSI_CMD_TXPYLD_1 0x6b904
10907#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10908 _DSI_CMD_TXPYLD_0,\
10909 _DSI_CMD_TXPYLD_1)
10910
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010911#define _DSI_LP_MSG_0 0x6b0d8
10912#define _DSI_LP_MSG_1 0x6b8d8
10913#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10914 _DSI_LP_MSG_0,\
10915 _DSI_LP_MSG_1)
10916#define LPTX_IN_PROGRESS (1 << 17)
10917#define LINK_IN_ULPS (1 << 16)
10918#define LINK_ULPS_TYPE_LP11 (1 << 8)
10919#define LINK_ENTER_ULPS (1 << 0)
10920
Madhav Chauhan8bffd202018-10-30 13:56:21 +020010921/* DSI timeout registers */
10922#define _DSI_HSTX_TO_0 0x6b044
10923#define _DSI_HSTX_TO_1 0x6b844
10924#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10925 _DSI_HSTX_TO_0,\
10926 _DSI_HSTX_TO_1)
10927#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10928#define HSTX_TIMEOUT_VALUE_SHIFT 16
10929#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10930#define HSTX_TIMED_OUT (1 << 0)
10931
10932#define _DSI_LPRX_HOST_TO_0 0x6b048
10933#define _DSI_LPRX_HOST_TO_1 0x6b848
10934#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10935 _DSI_LPRX_HOST_TO_0,\
10936 _DSI_LPRX_HOST_TO_1)
10937#define LPRX_TIMED_OUT (1 << 16)
10938#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10939#define LPRX_TIMEOUT_VALUE_SHIFT 0
10940#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10941
10942#define _DSI_PWAIT_TO_0 0x6b040
10943#define _DSI_PWAIT_TO_1 0x6b840
10944#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10945 _DSI_PWAIT_TO_0,\
10946 _DSI_PWAIT_TO_1)
10947#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10948#define PRESET_TIMEOUT_VALUE_SHIFT 16
10949#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10950#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10951#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10952#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10953
10954#define _DSI_TA_TO_0 0x6b04c
10955#define _DSI_TA_TO_1 0x6b84c
10956#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10957 _DSI_TA_TO_0,\
10958 _DSI_TA_TO_1)
10959#define TA_TIMED_OUT (1 << 16)
10960#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10961#define TA_TIMEOUT_VALUE_SHIFT 0
10962#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10963
Jani Nikula3230bf12013-08-27 15:12:16 +030010964/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010965#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010966#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010967#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010968
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010969#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10970#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10971#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010972#define LP_HS_SSW_CNT_SHIFT 16
10973#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10974#define HS_LP_PWR_SW_CNT_SHIFT 0
10975#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10976
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010977#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010978#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010979#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010980#define STOP_STATE_STALL_COUNTER_SHIFT 0
10981#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10982
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010983#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010984#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010985#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010986#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010987#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010988#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030010989#define RX_CONTENTION_DETECTED (1 << 0)
10990
10991/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010992#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030010993#define DBI_TYPEC_ENABLE (1 << 31)
10994#define DBI_TYPEC_WIP (1 << 30)
10995#define DBI_TYPEC_OPTION_SHIFT 28
10996#define DBI_TYPEC_OPTION_MASK (3 << 28)
10997#define DBI_TYPEC_FREQ_SHIFT 24
10998#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10999#define DBI_TYPEC_OVERRIDE (1 << 8)
11000#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11001#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11002
11003
11004/* MIPI adapter registers */
11005
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011006#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011007#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011008#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011009#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11010#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11011#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11012#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11013#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11014#define READ_REQUEST_PRIORITY_SHIFT 3
11015#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11016#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11017#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11018#define RGB_FLIP_TO_BGR (1 << 2)
11019
Jani Nikula6b93e9c2016-03-15 21:51:12 +020011020#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011021#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053011022#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053011023#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11024#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11025#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11026#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11027#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11028#define GLK_LP_WAKE (1 << 22)
11029#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11030#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11031#define GLK_FIREWALL_ENABLE (1 << 16)
11032#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11033#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11034#define BXT_DSC_ENABLE (1 << 3)
11035#define BXT_RGB_FLIP (1 << 2)
11036#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11037#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011038
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011039#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011040#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011041#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011042#define DATA_MEM_ADDRESS_SHIFT 5
11043#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11044#define DATA_VALID (1 << 0)
11045
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011046#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011047#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011048#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011049#define DATA_LENGTH_SHIFT 0
11050#define DATA_LENGTH_MASK (0xfffff << 0)
11051
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011052#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011053#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011054#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011055#define COMMAND_MEM_ADDRESS_SHIFT 5
11056#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11057#define AUTO_PWG_ENABLE (1 << 2)
11058#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11059#define COMMAND_VALID (1 << 0)
11060
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011061#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011062#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011063#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011064#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11065#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11066
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011067#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011068#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011069#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030011070
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011071#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011072#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011073#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030011074#define READ_DATA_VALID(n) (1 << (n))
11075
Peter Antoine3bbaba02015-07-10 20:13:11 +030011076/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011077#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030011078
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011079#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11080#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11081#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11082#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11083#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070011084/* Media decoder 2 MOCS registers */
11085#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030011086
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070011087#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11088#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11089#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11090#define PMFLUSHDONE_LNEBLK (1 << 22)
11091
Tim Gored5165eb2016-02-04 11:49:34 +000011092/* gamt regs */
11093#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11094#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11095#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11096#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11097#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11098
Ville Syrjälä93564042017-08-24 22:10:51 +030011099#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11100#define MMCD_PCLA (1 << 31)
11101#define MMCD_HOTSPOT_EN (1 << 27)
11102
Paulo Zanoniad186f32018-02-05 13:40:43 -020011103#define _ICL_PHY_MISC_A 0x64C00
11104#define _ICL_PHY_MISC_B 0x64C04
11105#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11106 _ICL_PHY_MISC_B)
11107#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11108
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011109/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011110#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11111#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011112#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11113#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11114#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11115#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11116#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11117 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11118 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11119#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11120 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11121 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11122#define DSC_VBR_ENABLE (1 << 19)
11123#define DSC_422_ENABLE (1 << 18)
11124#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11125#define DSC_BLOCK_PREDICTION (1 << 16)
11126#define DSC_LINE_BUF_DEPTH_SHIFT 12
11127#define DSC_BPC_SHIFT 8
11128#define DSC_VER_MIN_SHIFT 4
11129#define DSC_VER_MAJ (0x1 << 0)
11130
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011131#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11132#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011133#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11134#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11135#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11136#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11137#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11138 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11139 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11140#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11141 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11142 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11143#define DSC_BPP(bpp) ((bpp) << 0)
11144
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011145#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11146#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011147#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11148#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11149#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11150#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11151#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11152 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11153 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11154#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11155 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11156 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11157#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11158#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11159
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011160#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11161#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011162#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11163#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11164#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11165#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11166#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11167 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11168 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11169#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11170 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11171 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11172#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11173#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11174
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011175#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11176#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011177#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11178#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11179#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11180#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11181#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11182 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11183 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11184#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011185 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011186 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11187#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11188#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11189
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011190#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11191#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011192#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11193#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11194#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11195#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11196#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11197 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11198 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11199#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011200 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011201 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011202#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011203#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11204
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011205#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11206#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011207#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11208#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11209#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11210#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11211#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11212 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11213 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11214#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11215 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11216 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011217#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11218#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011219#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11220#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11221
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011222#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11223#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011224#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11225#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11226#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11227#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11228#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11229 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11230 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11231#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11232 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11233 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11234#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11235#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11236
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011237#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11238#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011239#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11240#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11241#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11242#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11243#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11244 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11245 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11246#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11247 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11248 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11249#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11250#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11251
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011252#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11253#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011254#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11255#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11256#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11257#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11258#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11259 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11260 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11261#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11262 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11263 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11264#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11265#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11266
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011267#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11268#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011269#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11270#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11271#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11272#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11273#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11274 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11275 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11276#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11277 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11278 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11279#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11280#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11281#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11282#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11283
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011284#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11285#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011286#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11287#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11288#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11289#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11290#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11291 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11292 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11293#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11294 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11295 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11296
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011297#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11298#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011299#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11300#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11301#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11302#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11303#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11304 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11305 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11306#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11307 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11308 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11309
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011310#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11311#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011312#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11313#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11314#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11315#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11316#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11317 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11318 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11319#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11320 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11321 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11322
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011323#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11324#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011325#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11326#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11327#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11328#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11329#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11330 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11331 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11332#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11333 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11334 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11335
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011336#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11337#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011338#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11339#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11340#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11341#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11342#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11343 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11344 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11345#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11346 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11347 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11348
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011349#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11350#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011351#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11352#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11353#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11354#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11355#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11356 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11357 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11358#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11359 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11360 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011361#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011362#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011363#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011364
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011365/* Icelake Rate Control Buffer Threshold Registers */
11366#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11367#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11368#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11369#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11370#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11371#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11372#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11373#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11374#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11375#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11376#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11377#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11378#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11379 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11380 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11381#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11382 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11383 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11384#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11385 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11386 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11387#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11388 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11389 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11390
11391#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11392#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11393#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11394#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11395#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11396#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11397#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11398#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11399#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11400#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11401#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11402#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11403#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11404 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11405 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11406#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11407 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11408 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11409#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11410 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11411 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11412#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11413 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11414 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11415
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011416#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011417#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11418#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011419#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11420#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11421#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011422
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011423#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011424#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11425
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011426#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011427#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11428
Jesse Barnes585fb112008-07-29 11:54:06 -070011429#endif /* _I915_REG_H_ */