blob: d36a9755ad910f29870e252bb7d6a18a800101d3 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Oscar Mateo59b449d2018-04-10 09:12:47 -070038#include "intel_workarounds.h"
Matthew Auld465c4032017-10-06 23:18:14 +010039#include "i915_gemfs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000040#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000041#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010042#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070043#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000045#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070046#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020048#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010050static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010051
Chris Wilson2c225692013-08-09 12:26:45 +010052static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
53{
Chris Wilsone27ab732017-06-15 13:38:49 +010054 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053055 return false;
56
Chris Wilsonb8f55be2017-08-11 12:11:16 +010057 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010058 return true;
59
Chris Wilsonbd3d2252017-10-13 21:26:14 +010060 return obj->pin_global; /* currently in use by HW, keep flushed */
Chris Wilson2c225692013-08-09 12:26:45 +010061}
62
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010064insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065 struct drm_mm_node *node, u32 size)
66{
67 memset(node, 0, sizeof(*node));
Chris Wilson82ad6442018-06-05 16:37:58 +010068 return drm_mm_insert_node_in_range(&ggtt->vm.mm, node,
Chris Wilson4e64e552017-02-02 21:04:38 +000069 size, 0, I915_COLOR_UNEVICTABLE,
70 0, ggtt->mappable_end,
71 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053072}
73
74static void
75remove_mappable_node(struct drm_mm_node *node)
76{
77 drm_mm_remove_node(node);
78}
79
Chris Wilson73aa8082010-09-30 11:46:12 +010080/* some bookkeeping */
81static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010082 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010083{
Daniel Vetterc20e8352013-07-24 22:40:23 +020084 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010085 dev_priv->mm.object_count++;
86 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088}
89
90static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010091 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010092{
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094 dev_priv->mm.object_count--;
95 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097}
98
Chris Wilson21dd3732011-01-26 15:55:56 +000099static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100100i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102 int ret;
103
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100104 might_sleep();
105
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 /*
107 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
108 * userspace. If it takes that long something really bad is going on and
109 * we should simply try to bail out and fail as gracefully as possible.
110 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100111 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000112 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100113 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200114 if (ret == 0) {
115 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
116 return -EIO;
117 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 } else {
120 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122}
123
Chris Wilson54cf91d2010-11-25 18:00:26 +0000124int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100126 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 int ret;
128
Daniel Vetter33196de2012-11-14 17:14:05 +0100129 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 if (ret)
131 return ret;
132
133 ret = mutex_lock_interruptible(&dev->struct_mutex);
134 if (ret)
135 return ret;
136
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 return 0;
138}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100139
Chris Wilsone4d20062018-04-06 16:51:44 +0100140static u32 __i915_gem_park(struct drm_i915_private *i915)
141{
Chris Wilson4dfacb02018-05-31 09:22:43 +0100142 GEM_TRACE("\n");
143
Chris Wilsone4d20062018-04-06 16:51:44 +0100144 lockdep_assert_held(&i915->drm.struct_mutex);
145 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson643b4502018-04-30 14:15:03 +0100146 GEM_BUG_ON(!list_empty(&i915->gt.active_rings));
Chris Wilsone4d20062018-04-06 16:51:44 +0100147
148 if (!i915->gt.awake)
149 return I915_EPOCH_INVALID;
150
151 GEM_BUG_ON(i915->gt.epoch == I915_EPOCH_INVALID);
152
153 /*
154 * Be paranoid and flush a concurrent interrupt to make sure
155 * we don't reactivate any irq tasklets after parking.
156 *
157 * FIXME: Note that even though we have waited for execlists to be idle,
158 * there may still be an in-flight interrupt even though the CSB
159 * is now empty. synchronize_irq() makes sure that a residual interrupt
160 * is completed before we continue, but it doesn't prevent the HW from
161 * raising a spurious interrupt later. To complete the shield we should
162 * coordinate disabling the CS irq with flushing the interrupts.
163 */
164 synchronize_irq(i915->drm.irq);
165
166 intel_engines_park(i915);
Chris Wilsona89d1f92018-05-02 17:38:39 +0100167 i915_timelines_park(i915);
Chris Wilsone4d20062018-04-06 16:51:44 +0100168
169 i915_pmu_gt_parked(i915);
Chris Wilson3365e222018-05-03 20:51:14 +0100170 i915_vma_parked(i915);
Chris Wilsone4d20062018-04-06 16:51:44 +0100171
172 i915->gt.awake = false;
173
174 if (INTEL_GEN(i915) >= 6)
175 gen6_rps_idle(i915);
176
177 intel_display_power_put(i915, POWER_DOMAIN_GT_IRQ);
178
179 intel_runtime_pm_put(i915);
180
181 return i915->gt.epoch;
182}
183
184void i915_gem_park(struct drm_i915_private *i915)
185{
Chris Wilson4dfacb02018-05-31 09:22:43 +0100186 GEM_TRACE("\n");
187
Chris Wilsone4d20062018-04-06 16:51:44 +0100188 lockdep_assert_held(&i915->drm.struct_mutex);
189 GEM_BUG_ON(i915->gt.active_requests);
190
191 if (!i915->gt.awake)
192 return;
193
194 /* Defer the actual call to __i915_gem_park() to prevent ping-pongs */
195 mod_delayed_work(i915->wq, &i915->gt.idle_work, msecs_to_jiffies(100));
196}
197
198void i915_gem_unpark(struct drm_i915_private *i915)
199{
Chris Wilson4dfacb02018-05-31 09:22:43 +0100200 GEM_TRACE("\n");
201
Chris Wilsone4d20062018-04-06 16:51:44 +0100202 lockdep_assert_held(&i915->drm.struct_mutex);
203 GEM_BUG_ON(!i915->gt.active_requests);
204
205 if (i915->gt.awake)
206 return;
207
208 intel_runtime_pm_get_noresume(i915);
209
210 /*
211 * It seems that the DMC likes to transition between the DC states a lot
212 * when there are no connected displays (no active power domains) during
213 * command submission.
214 *
215 * This activity has negative impact on the performance of the chip with
216 * huge latencies observed in the interrupt handler and elsewhere.
217 *
218 * Work around it by grabbing a GT IRQ power domain whilst there is any
219 * GT activity, preventing any DC state transitions.
220 */
221 intel_display_power_get(i915, POWER_DOMAIN_GT_IRQ);
222
223 i915->gt.awake = true;
224 if (unlikely(++i915->gt.epoch == 0)) /* keep 0 as invalid */
225 i915->gt.epoch = 1;
226
227 intel_enable_gt_powersave(i915);
228 i915_update_gfx_val(i915);
229 if (INTEL_GEN(i915) >= 6)
230 gen6_rps_busy(i915);
231 i915_pmu_gt_unparked(i915);
232
233 intel_engines_unpark(i915);
234
235 i915_queue_hangcheck(i915);
236
237 queue_delayed_work(i915->wq,
238 &i915->gt.retire_work,
239 round_jiffies_up_relative(HZ));
240}
241
Eric Anholt673a3942008-07-30 12:06:12 -0700242int
Eric Anholt5a125c32008-10-22 21:40:13 -0700243i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000244 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700245{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300246 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200247 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300248 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100249 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800250 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700251
Chris Wilson82ad6442018-06-05 16:37:58 +0100252 pinned = ggtt->vm.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100253 mutex_lock(&dev->struct_mutex);
Chris Wilson82ad6442018-06-05 16:37:58 +0100254 list_for_each_entry(vma, &ggtt->vm.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100255 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100256 pinned += vma->node.size;
Chris Wilson82ad6442018-06-05 16:37:58 +0100257 list_for_each_entry(vma, &ggtt->vm.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100258 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100259 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100260 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700261
Chris Wilson82ad6442018-06-05 16:37:58 +0100262 args->aper_size = ggtt->vm.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000264
Eric Anholt5a125c32008-10-22 21:40:13 -0700265 return 0;
266}
267
Matthew Auldb91b09e2017-10-06 23:18:17 +0100268static int i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100269{
Al Viro93c76a32015-12-04 23:45:44 -0500270 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000271 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272 struct sg_table *st;
273 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000274 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275 int i;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100276 int err;
Chris Wilson00731152014-05-21 12:42:56 +0100277
Chris Wilson6a2c4232014-11-04 04:51:40 -0800278 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Matthew Auldb91b09e2017-10-06 23:18:17 +0100279 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100280
Chris Wilsondbb43512016-12-07 13:34:11 +0000281 /* Always aligning to the object size, allows a single allocation
282 * to handle all possible callers, and given typical object sizes,
283 * the alignment of the buddy allocation will naturally match.
284 */
285 phys = drm_pci_alloc(obj->base.dev,
Ville Syrjälä750fae22017-09-07 17:32:03 +0300286 roundup_pow_of_two(obj->base.size),
Chris Wilsondbb43512016-12-07 13:34:11 +0000287 roundup_pow_of_two(obj->base.size));
288 if (!phys)
Matthew Auldb91b09e2017-10-06 23:18:17 +0100289 return -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000290
291 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
293 struct page *page;
294 char *src;
295
296 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297 if (IS_ERR(page)) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100298 err = PTR_ERR(page);
Chris Wilsondbb43512016-12-07 13:34:11 +0000299 goto err_phys;
300 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800301
302 src = kmap_atomic(page);
303 memcpy(vaddr, src, PAGE_SIZE);
304 drm_clflush_virt_range(vaddr, PAGE_SIZE);
305 kunmap_atomic(src);
306
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300307 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800308 vaddr += PAGE_SIZE;
309 }
310
Chris Wilsonc0336662016-05-06 15:40:21 +0100311 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800312
313 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000314 if (!st) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100315 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000316 goto err_phys;
317 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800318
319 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
320 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100321 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000322 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800323 }
324
325 sg = st->sgl;
326 sg->offset = 0;
327 sg->length = obj->base.size;
328
Chris Wilsondbb43512016-12-07 13:34:11 +0000329 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800330 sg_dma_len(sg) = obj->base.size;
331
Chris Wilsondbb43512016-12-07 13:34:11 +0000332 obj->phys_handle = phys;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100333
Matthew Aulda5c081662017-10-06 23:18:18 +0100334 __i915_gem_object_set_pages(obj, st, sg->length);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100335
336 return 0;
Chris Wilsondbb43512016-12-07 13:34:11 +0000337
338err_phys:
339 drm_pci_free(obj->base.dev, phys);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100340
341 return err;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800342}
343
Chris Wilsone27ab732017-06-15 13:38:49 +0100344static void __start_cpu_write(struct drm_i915_gem_object *obj)
345{
Christian Königc0a51fd2018-02-16 13:43:38 +0100346 obj->read_domains = I915_GEM_DOMAIN_CPU;
347 obj->write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilsone27ab732017-06-15 13:38:49 +0100348 if (cpu_write_needs_clflush(obj))
349 obj->cache_dirty = true;
350}
351
Chris Wilson6a2c4232014-11-04 04:51:40 -0800352static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000353__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000354 struct sg_table *pages,
355 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800356{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100357 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800358
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100359 if (obj->mm.madv == I915_MADV_DONTNEED)
360 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800361
Chris Wilsone5facdf2016-12-23 14:57:57 +0000362 if (needs_clflush &&
Christian Königc0a51fd2018-02-16 13:43:38 +0100363 (obj->read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100364 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000365 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100366
Chris Wilsone27ab732017-06-15 13:38:49 +0100367 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100368}
369
370static void
371i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
372 struct sg_table *pages)
373{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000374 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100375
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100376 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500377 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800378 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100379 int i;
380
381 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800382 struct page *page;
383 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100384
Chris Wilson6a2c4232014-11-04 04:51:40 -0800385 page = shmem_read_mapping_page(mapping, i);
386 if (IS_ERR(page))
387 continue;
388
389 dst = kmap_atomic(page);
390 drm_clflush_virt_range(vaddr, PAGE_SIZE);
391 memcpy(dst, vaddr, PAGE_SIZE);
392 kunmap_atomic(dst);
393
394 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100395 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100396 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300397 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100398 vaddr += PAGE_SIZE;
399 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100400 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100401 }
402
Chris Wilson03ac84f2016-10-28 13:58:36 +0100403 sg_free_table(pages);
404 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000405
406 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800407}
408
409static void
410i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
411{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100412 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800413}
414
415static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
416 .get_pages = i915_gem_object_get_pages_phys,
417 .put_pages = i915_gem_object_put_pages_phys,
418 .release = i915_gem_object_release_phys,
419};
420
Chris Wilson581ab1f2017-02-15 16:39:00 +0000421static const struct drm_i915_gem_object_ops i915_gem_object_ops;
422
Chris Wilson35a96112016-08-14 18:44:40 +0100423int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100424{
425 struct i915_vma *vma;
426 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100427 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100428
Chris Wilson02bef8f2016-08-14 18:44:41 +0100429 lockdep_assert_held(&obj->base.dev->struct_mutex);
430
431 /* Closed vma are removed from the obj->vma_list - but they may
432 * still have an active binding on the object. To remove those we
433 * must wait for all rendering to complete to the object (as unbinding
434 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100435 */
Chris Wilson5888fc92017-12-04 13:25:13 +0000436 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100437 if (ret)
438 return ret;
439
Chris Wilsonaa653a62016-08-04 07:52:27 +0100440 while ((vma = list_first_entry_or_null(&obj->vma_list,
441 struct i915_vma,
442 obj_link))) {
443 list_move_tail(&vma->obj_link, &still_in_list);
444 ret = i915_vma_unbind(vma);
445 if (ret)
446 break;
447 }
448 list_splice(&still_in_list, &obj->vma_list);
449
450 return ret;
451}
452
Chris Wilsone95433c2016-10-28 13:58:27 +0100453static long
454i915_gem_object_wait_fence(struct dma_fence *fence,
455 unsigned int flags,
456 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100457 struct intel_rps_client *rps_client)
Chris Wilsone95433c2016-10-28 13:58:27 +0100458{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000459 struct i915_request *rq;
Chris Wilsone95433c2016-10-28 13:58:27 +0100460
461 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
462
463 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
464 return timeout;
465
466 if (!dma_fence_is_i915(fence))
467 return dma_fence_wait_timeout(fence,
468 flags & I915_WAIT_INTERRUPTIBLE,
469 timeout);
470
471 rq = to_request(fence);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000472 if (i915_request_completed(rq))
Chris Wilsone95433c2016-10-28 13:58:27 +0100473 goto out;
474
Chris Wilsone9af4ea2018-01-18 13:16:09 +0000475 /*
476 * This client is about to stall waiting for the GPU. In many cases
Chris Wilsone95433c2016-10-28 13:58:27 +0100477 * this is undesirable and limits the throughput of the system, as
478 * many clients cannot continue processing user input/output whilst
479 * blocked. RPS autotuning may take tens of milliseconds to respond
480 * to the GPU load and thus incurs additional latency for the client.
481 * We can circumvent that by promoting the GPU frequency to maximum
482 * before we wait. This makes the GPU throttle up much more quickly
483 * (good for benchmarks and user experience, e.g. window animations),
484 * but at a cost of spending more power processing the workload
485 * (bad for battery). Not all clients even want their results
486 * immediately and for them we should just let the GPU select its own
487 * frequency to maximise efficiency. To prevent a single client from
488 * forcing the clocks too high for the whole system, we only allow
489 * each client to waitboost once in a busy period.
490 */
Chris Wilsone61e0f52018-02-21 09:56:36 +0000491 if (rps_client && !i915_request_started(rq)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100492 if (INTEL_GEN(rq->i915) >= 6)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100493 gen6_rps_boost(rq, rps_client);
Chris Wilsone95433c2016-10-28 13:58:27 +0100494 }
495
Chris Wilsone61e0f52018-02-21 09:56:36 +0000496 timeout = i915_request_wait(rq, flags, timeout);
Chris Wilsone95433c2016-10-28 13:58:27 +0100497
498out:
Chris Wilsone61e0f52018-02-21 09:56:36 +0000499 if (flags & I915_WAIT_LOCKED && i915_request_completed(rq))
500 i915_request_retire_upto(rq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100501
Chris Wilsone95433c2016-10-28 13:58:27 +0100502 return timeout;
503}
504
505static long
506i915_gem_object_wait_reservation(struct reservation_object *resv,
507 unsigned int flags,
508 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100509 struct intel_rps_client *rps_client)
Chris Wilsone95433c2016-10-28 13:58:27 +0100510{
Chris Wilsone54ca972017-02-17 15:13:04 +0000511 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100512 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000513 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100514
515 if (flags & I915_WAIT_ALL) {
516 struct dma_fence **shared;
517 unsigned int count, i;
518 int ret;
519
520 ret = reservation_object_get_fences_rcu(resv,
521 &excl, &count, &shared);
522 if (ret)
523 return ret;
524
525 for (i = 0; i < count; i++) {
526 timeout = i915_gem_object_wait_fence(shared[i],
527 flags, timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100528 rps_client);
Chris Wilsond892e932017-02-12 21:53:43 +0000529 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100530 break;
531
532 dma_fence_put(shared[i]);
533 }
534
535 for (; i < count; i++)
536 dma_fence_put(shared[i]);
537 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000538
Chris Wilsonfa730552018-03-07 17:13:03 +0000539 /*
540 * If both shared fences and an exclusive fence exist,
541 * then by construction the shared fences must be later
542 * than the exclusive fence. If we successfully wait for
543 * all the shared fences, we know that the exclusive fence
544 * must all be signaled. If all the shared fences are
545 * signaled, we can prune the array and recover the
546 * floating references on the fences/requests.
547 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000548 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100549 } else {
550 excl = reservation_object_get_excl_rcu(resv);
551 }
552
Chris Wilsonfa730552018-03-07 17:13:03 +0000553 if (excl && timeout >= 0)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100554 timeout = i915_gem_object_wait_fence(excl, flags, timeout,
555 rps_client);
Chris Wilsone95433c2016-10-28 13:58:27 +0100556
557 dma_fence_put(excl);
558
Chris Wilsonfa730552018-03-07 17:13:03 +0000559 /*
560 * Opportunistically prune the fences iff we know they have *all* been
Chris Wilson03d1cac2017-03-08 13:26:28 +0000561 * signaled and that the reservation object has not been changed (i.e.
562 * no new fences have been added).
563 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000564 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000565 if (reservation_object_trylock(resv)) {
566 if (!__read_seqcount_retry(&resv->seq, seq))
567 reservation_object_add_excl_fence(resv, NULL);
568 reservation_object_unlock(resv);
569 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000570 }
571
Chris Wilsone95433c2016-10-28 13:58:27 +0100572 return timeout;
573}
574
Chris Wilsonb7268c52018-04-18 19:40:52 +0100575static void __fence_set_priority(struct dma_fence *fence,
576 const struct i915_sched_attr *attr)
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000577{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000578 struct i915_request *rq;
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000579 struct intel_engine_cs *engine;
580
Chris Wilsonc218ee02018-01-06 10:56:18 +0000581 if (dma_fence_is_signaled(fence) || !dma_fence_is_i915(fence))
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000582 return;
583
584 rq = to_request(fence);
585 engine = rq->engine;
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000586
Chris Wilson4f6d8fc2018-05-07 14:57:25 +0100587 local_bh_disable();
588 rcu_read_lock(); /* RCU serialisation for set-wedged protection */
Chris Wilson47650db2018-03-07 13:42:25 +0000589 if (engine->schedule)
Chris Wilsonb7268c52018-04-18 19:40:52 +0100590 engine->schedule(rq, attr);
Chris Wilson47650db2018-03-07 13:42:25 +0000591 rcu_read_unlock();
Chris Wilson4f6d8fc2018-05-07 14:57:25 +0100592 local_bh_enable(); /* kick the tasklets if queues were reprioritised */
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000593}
594
Chris Wilsonb7268c52018-04-18 19:40:52 +0100595static void fence_set_priority(struct dma_fence *fence,
596 const struct i915_sched_attr *attr)
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000597{
598 /* Recurse once into a fence-array */
599 if (dma_fence_is_array(fence)) {
600 struct dma_fence_array *array = to_dma_fence_array(fence);
601 int i;
602
603 for (i = 0; i < array->num_fences; i++)
Chris Wilsonb7268c52018-04-18 19:40:52 +0100604 __fence_set_priority(array->fences[i], attr);
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000605 } else {
Chris Wilsonb7268c52018-04-18 19:40:52 +0100606 __fence_set_priority(fence, attr);
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000607 }
608}
609
610int
611i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
612 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +0100613 const struct i915_sched_attr *attr)
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000614{
615 struct dma_fence *excl;
616
617 if (flags & I915_WAIT_ALL) {
618 struct dma_fence **shared;
619 unsigned int count, i;
620 int ret;
621
622 ret = reservation_object_get_fences_rcu(obj->resv,
623 &excl, &count, &shared);
624 if (ret)
625 return ret;
626
627 for (i = 0; i < count; i++) {
Chris Wilsonb7268c52018-04-18 19:40:52 +0100628 fence_set_priority(shared[i], attr);
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000629 dma_fence_put(shared[i]);
630 }
631
632 kfree(shared);
633 } else {
634 excl = reservation_object_get_excl_rcu(obj->resv);
635 }
636
637 if (excl) {
Chris Wilsonb7268c52018-04-18 19:40:52 +0100638 fence_set_priority(excl, attr);
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000639 dma_fence_put(excl);
640 }
641 return 0;
642}
643
Chris Wilson00e60f22016-08-04 16:32:40 +0100644/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100645 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100646 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100647 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
648 * @timeout: how long to wait
Chris Wilsona0a8b1c2017-11-09 14:06:44 +0000649 * @rps_client: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100650 */
651int
Chris Wilsone95433c2016-10-28 13:58:27 +0100652i915_gem_object_wait(struct drm_i915_gem_object *obj,
653 unsigned int flags,
654 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100655 struct intel_rps_client *rps_client)
Chris Wilson00e60f22016-08-04 16:32:40 +0100656{
Chris Wilsone95433c2016-10-28 13:58:27 +0100657 might_sleep();
658#if IS_ENABLED(CONFIG_LOCKDEP)
659 GEM_BUG_ON(debug_locks &&
660 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
661 !!(flags & I915_WAIT_LOCKED));
662#endif
663 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100664
Chris Wilsond07f0e52016-10-28 13:58:44 +0100665 timeout = i915_gem_object_wait_reservation(obj->resv,
666 flags, timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100667 rps_client);
Chris Wilsone95433c2016-10-28 13:58:27 +0100668 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100669}
670
671static struct intel_rps_client *to_rps_client(struct drm_file *file)
672{
673 struct drm_i915_file_private *fpriv = file->driver_priv;
674
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100675 return &fpriv->rps_client;
Chris Wilson00e60f22016-08-04 16:32:40 +0100676}
677
Chris Wilson00731152014-05-21 12:42:56 +0100678static int
679i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
680 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100681 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100682{
Chris Wilson00731152014-05-21 12:42:56 +0100683 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300684 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800685
686 /* We manually control the domain here and pretend that it
687 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
688 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700689 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000690 if (copy_from_user(vaddr, user_data, args->size))
691 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100692
Chris Wilson6a2c4232014-11-04 04:51:40 -0800693 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000694 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200695
Chris Wilsond59b21e2017-02-22 11:40:49 +0000696 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000697 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100698}
699
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000700void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000701{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100702 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000703}
704
705void i915_gem_object_free(struct drm_i915_gem_object *obj)
706{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100707 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100708 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000709}
710
Dave Airlieff72145b2011-02-07 12:16:14 +1000711static int
712i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000713 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000714 uint64_t size,
715 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700716{
Chris Wilson05394f32010-11-08 19:18:58 +0000717 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300718 int ret;
719 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Dave Airlieff72145b2011-02-07 12:16:14 +1000721 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200722 if (size == 0)
723 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700724
725 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000726 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100727 if (IS_ERR(obj))
728 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700729
Chris Wilson05394f32010-11-08 19:18:58 +0000730 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100731 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100732 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200733 if (ret)
734 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100735
Dave Airlieff72145b2011-02-07 12:16:14 +1000736 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700737 return 0;
738}
739
Dave Airlieff72145b2011-02-07 12:16:14 +1000740int
741i915_gem_dumb_create(struct drm_file *file,
742 struct drm_device *dev,
743 struct drm_mode_create_dumb *args)
744{
745 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300746 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000747 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000748 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000749 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000750}
751
Chris Wilsone27ab732017-06-15 13:38:49 +0100752static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
753{
754 return !(obj->cache_level == I915_CACHE_NONE ||
755 obj->cache_level == I915_CACHE_WT);
756}
757
Dave Airlieff72145b2011-02-07 12:16:14 +1000758/**
759 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100760 * @dev: drm device pointer
761 * @data: ioctl data blob
762 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000763 */
764int
765i915_gem_create_ioctl(struct drm_device *dev, void *data,
766 struct drm_file *file)
767{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000768 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000769 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200770
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000771 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100772
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000773 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000774 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000775}
776
Chris Wilsonef749212017-04-12 12:01:10 +0100777static inline enum fb_op_origin
778fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
779{
780 return (domain == I915_GEM_DOMAIN_GTT ?
781 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
782}
783
Chris Wilson7125397b2017-12-06 12:49:14 +0000784void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv)
Chris Wilsonef749212017-04-12 12:01:10 +0100785{
Chris Wilson7125397b2017-12-06 12:49:14 +0000786 /*
787 * No actual flushing is required for the GTT write domain for reads
788 * from the GTT domain. Writes to it "immediately" go to main memory
789 * as far as we know, so there's no chipset flush. It also doesn't
790 * land in the GPU render cache.
Chris Wilsonef749212017-04-12 12:01:10 +0100791 *
792 * However, we do have to enforce the order so that all writes through
793 * the GTT land before any writes to the device, such as updates to
794 * the GATT itself.
795 *
796 * We also have to wait a bit for the writes to land from the GTT.
797 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
798 * timing. This issue has only been observed when switching quickly
799 * between GTT writes and CPU reads from inside the kernel on recent hw,
800 * and it appears to only affect discrete GTT blocks (i.e. on LLC
Chris Wilson7125397b2017-12-06 12:49:14 +0000801 * system agents we cannot reproduce this behaviour, until Cannonlake
802 * that was!).
Chris Wilsonef749212017-04-12 12:01:10 +0100803 */
Chris Wilson7125397b2017-12-06 12:49:14 +0000804
Chris Wilson900ccf32018-07-20 11:19:10 +0100805 wmb();
806
807 if (INTEL_INFO(dev_priv)->has_coherent_ggtt)
808 return;
809
Chris Wilsona8bd3b82018-07-17 10:26:55 +0100810 i915_gem_chipset_flush(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100811
Chris Wilson7125397b2017-12-06 12:49:14 +0000812 intel_runtime_pm_get(dev_priv);
813 spin_lock_irq(&dev_priv->uncore.lock);
814
815 POSTING_READ_FW(RING_HEAD(RENDER_RING_BASE));
816
817 spin_unlock_irq(&dev_priv->uncore.lock);
818 intel_runtime_pm_put(dev_priv);
819}
820
821static void
822flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
823{
824 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
825 struct i915_vma *vma;
826
Christian Königc0a51fd2018-02-16 13:43:38 +0100827 if (!(obj->write_domain & flush_domains))
Chris Wilson7125397b2017-12-06 12:49:14 +0000828 return;
829
Christian Königc0a51fd2018-02-16 13:43:38 +0100830 switch (obj->write_domain) {
Chris Wilsonef749212017-04-12 12:01:10 +0100831 case I915_GEM_DOMAIN_GTT:
Chris Wilson7125397b2017-12-06 12:49:14 +0000832 i915_gem_flush_ggtt_writes(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100833
834 intel_fb_obj_flush(obj,
835 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
Chris Wilson7125397b2017-12-06 12:49:14 +0000836
Chris Wilsone2189dd2017-12-07 21:14:07 +0000837 for_each_ggtt_vma(vma, obj) {
Chris Wilson7125397b2017-12-06 12:49:14 +0000838 if (vma->iomap)
839 continue;
840
841 i915_vma_unset_ggtt_write(vma);
842 }
Chris Wilsonef749212017-04-12 12:01:10 +0100843 break;
844
Chris Wilsonadd00e62018-07-06 12:54:02 +0100845 case I915_GEM_DOMAIN_WC:
846 wmb();
847 break;
848
Chris Wilsonef749212017-04-12 12:01:10 +0100849 case I915_GEM_DOMAIN_CPU:
850 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
851 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100852
853 case I915_GEM_DOMAIN_RENDER:
854 if (gpu_write_needs_clflush(obj))
855 obj->cache_dirty = true;
856 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100857 }
858
Christian Königc0a51fd2018-02-16 13:43:38 +0100859 obj->write_domain = 0;
Chris Wilsonef749212017-04-12 12:01:10 +0100860}
861
Daniel Vetter8c599672011-12-14 13:57:31 +0100862static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100863__copy_to_user_swizzled(char __user *cpu_vaddr,
864 const char *gpu_vaddr, int gpu_offset,
865 int length)
866{
867 int ret, cpu_offset = 0;
868
869 while (length > 0) {
870 int cacheline_end = ALIGN(gpu_offset + 1, 64);
871 int this_length = min(cacheline_end - gpu_offset, length);
872 int swizzled_gpu_offset = gpu_offset ^ 64;
873
874 ret = __copy_to_user(cpu_vaddr + cpu_offset,
875 gpu_vaddr + swizzled_gpu_offset,
876 this_length);
877 if (ret)
878 return ret + length;
879
880 cpu_offset += this_length;
881 gpu_offset += this_length;
882 length -= this_length;
883 }
884
885 return 0;
886}
887
888static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700889__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
890 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100891 int length)
892{
893 int ret, cpu_offset = 0;
894
895 while (length > 0) {
896 int cacheline_end = ALIGN(gpu_offset + 1, 64);
897 int this_length = min(cacheline_end - gpu_offset, length);
898 int swizzled_gpu_offset = gpu_offset ^ 64;
899
900 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
901 cpu_vaddr + cpu_offset,
902 this_length);
903 if (ret)
904 return ret + length;
905
906 cpu_offset += this_length;
907 gpu_offset += this_length;
908 length -= this_length;
909 }
910
911 return 0;
912}
913
Brad Volkin4c914c02014-02-18 10:15:45 -0800914/*
915 * Pins the specified object's pages and synchronizes the object with
916 * GPU accesses. Sets needs_clflush to non-zero if the caller should
917 * flush the object from the CPU cache.
918 */
919int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100920 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800921{
922 int ret;
923
Chris Wilsone95433c2016-10-28 13:58:27 +0100924 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800925
Chris Wilsone95433c2016-10-28 13:58:27 +0100926 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100927 if (!i915_gem_object_has_struct_page(obj))
928 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800929
Chris Wilsone95433c2016-10-28 13:58:27 +0100930 ret = i915_gem_object_wait(obj,
931 I915_WAIT_INTERRUPTIBLE |
932 I915_WAIT_LOCKED,
933 MAX_SCHEDULE_TIMEOUT,
934 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100935 if (ret)
936 return ret;
937
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100938 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100939 if (ret)
940 return ret;
941
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100942 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
943 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000944 ret = i915_gem_object_set_to_cpu_domain(obj, false);
945 if (ret)
946 goto err_unpin;
947 else
948 goto out;
949 }
950
Chris Wilsonef749212017-04-12 12:01:10 +0100951 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100952
Chris Wilson43394c72016-08-18 17:16:47 +0100953 /* If we're not in the cpu read domain, set ourself into the gtt
954 * read domain and manually flush cachelines (if required). This
955 * optimizes for the case when the gpu will dirty the data
956 * anyway again before the next pread happens.
957 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100958 if (!obj->cache_dirty &&
Christian Königc0a51fd2018-02-16 13:43:38 +0100959 !(obj->read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000960 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800961
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000962out:
Chris Wilson97649512016-08-18 17:16:50 +0100963 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100964 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100965
966err_unpin:
967 i915_gem_object_unpin_pages(obj);
968 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100969}
970
971int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
972 unsigned int *needs_clflush)
973{
974 int ret;
975
Chris Wilsone95433c2016-10-28 13:58:27 +0100976 lockdep_assert_held(&obj->base.dev->struct_mutex);
977
Chris Wilson43394c72016-08-18 17:16:47 +0100978 *needs_clflush = 0;
979 if (!i915_gem_object_has_struct_page(obj))
980 return -ENODEV;
981
Chris Wilsone95433c2016-10-28 13:58:27 +0100982 ret = i915_gem_object_wait(obj,
983 I915_WAIT_INTERRUPTIBLE |
984 I915_WAIT_LOCKED |
985 I915_WAIT_ALL,
986 MAX_SCHEDULE_TIMEOUT,
987 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100988 if (ret)
989 return ret;
990
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100991 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100992 if (ret)
993 return ret;
994
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100995 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
996 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000997 ret = i915_gem_object_set_to_cpu_domain(obj, true);
998 if (ret)
999 goto err_unpin;
1000 else
1001 goto out;
1002 }
1003
Chris Wilsonef749212017-04-12 12:01:10 +01001004 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +01001005
Chris Wilson43394c72016-08-18 17:16:47 +01001006 /* If we're not in the cpu write domain, set ourself into the
1007 * gtt write domain and manually flush cachelines (as required).
1008 * This optimizes for the case when the gpu will use the data
1009 * right away and we therefore have to clflush anyway.
1010 */
Chris Wilsone27ab732017-06-15 13:38:49 +01001011 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +00001012 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +01001013
Chris Wilsone27ab732017-06-15 13:38:49 +01001014 /*
1015 * Same trick applies to invalidate partially written
1016 * cachelines read before writing.
1017 */
Christian Königc0a51fd2018-02-16 13:43:38 +01001018 if (!(obj->read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilsone27ab732017-06-15 13:38:49 +01001019 *needs_clflush |= CLFLUSH_BEFORE;
1020 }
Chris Wilson43394c72016-08-18 17:16:47 +01001021
Chris Wilson7f5f95d2017-03-10 00:09:42 +00001022out:
Chris Wilson43394c72016-08-18 17:16:47 +01001023 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001024 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +01001025 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +01001026 return 0;
Chris Wilson97649512016-08-18 17:16:50 +01001027
1028err_unpin:
1029 i915_gem_object_unpin_pages(obj);
1030 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -08001031}
1032
Daniel Vetter23c18c72012-03-25 19:47:42 +02001033static void
1034shmem_clflush_swizzled_range(char *addr, unsigned long length,
1035 bool swizzled)
1036{
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001037 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +02001038 unsigned long start = (unsigned long) addr;
1039 unsigned long end = (unsigned long) addr + length;
1040
1041 /* For swizzling simply ensure that we always flush both
1042 * channels. Lame, but simple and it works. Swizzled
1043 * pwrite/pread is far from a hotpath - current userspace
1044 * doesn't use it at all. */
1045 start = round_down(start, 128);
1046 end = round_up(end, 128);
1047
1048 drm_clflush_virt_range((void *)start, end - start);
1049 } else {
1050 drm_clflush_virt_range(addr, length);
1051 }
1052
1053}
1054
Daniel Vetterd174bd62012-03-25 19:47:40 +02001055/* Only difference to the fast-path function is that this can handle bit17
1056 * and uses non-atomic copy and kmap functions. */
1057static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001058shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001059 char __user *user_data,
1060 bool page_do_bit17_swizzling, bool needs_clflush)
1061{
1062 char *vaddr;
1063 int ret;
1064
1065 vaddr = kmap(page);
1066 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001067 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001068 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001069
1070 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001071 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001073 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001074 kunmap(page);
1075
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001076 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +02001077}
1078
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001079static int
1080shmem_pread(struct page *page, int offset, int length, char __user *user_data,
1081 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301082{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001083 int ret;
1084
1085 ret = -ENODEV;
1086 if (!page_do_bit17_swizzling) {
1087 char *vaddr = kmap_atomic(page);
1088
1089 if (needs_clflush)
1090 drm_clflush_virt_range(vaddr + offset, length);
1091 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1092 kunmap_atomic(vaddr);
1093 }
1094 if (ret == 0)
1095 return 0;
1096
1097 return shmem_pread_slow(page, offset, length, user_data,
1098 page_do_bit17_swizzling, needs_clflush);
1099}
1100
1101static int
1102i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
1103 struct drm_i915_gem_pread *args)
1104{
1105 char __user *user_data;
1106 u64 remain;
1107 unsigned int obj_do_bit17_swizzling;
1108 unsigned int needs_clflush;
1109 unsigned int idx, offset;
1110 int ret;
1111
1112 obj_do_bit17_swizzling = 0;
1113 if (i915_gem_object_needs_bit17_swizzle(obj))
1114 obj_do_bit17_swizzling = BIT(17);
1115
1116 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
1117 if (ret)
1118 return ret;
1119
1120 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
1121 mutex_unlock(&obj->base.dev->struct_mutex);
1122 if (ret)
1123 return ret;
1124
1125 remain = args->size;
1126 user_data = u64_to_user_ptr(args->data_ptr);
1127 offset = offset_in_page(args->offset);
1128 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1129 struct page *page = i915_gem_object_get_page(obj, idx);
Chris Wilsona5e856a52018-10-12 15:02:28 +01001130 unsigned int length = min_t(u64, remain, PAGE_SIZE - offset);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001131
1132 ret = shmem_pread(page, offset, length, user_data,
1133 page_to_phys(page) & obj_do_bit17_swizzling,
1134 needs_clflush);
1135 if (ret)
1136 break;
1137
1138 remain -= length;
1139 user_data += length;
1140 offset = 0;
1141 }
1142
1143 i915_gem_obj_finish_shmem_access(obj);
1144 return ret;
1145}
1146
1147static inline bool
1148gtt_user_read(struct io_mapping *mapping,
1149 loff_t base, int offset,
1150 char __user *user_data, int length)
1151{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001152 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001153 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301154
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301155 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001156 vaddr = io_mapping_map_atomic_wc(mapping, base);
1157 unwritten = __copy_to_user_inatomic(user_data,
1158 (void __force *)vaddr + offset,
1159 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001160 io_mapping_unmap_atomic(vaddr);
1161 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001162 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1163 unwritten = copy_to_user(user_data,
1164 (void __force *)vaddr + offset,
1165 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001166 io_mapping_unmap(vaddr);
1167 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301168 return unwritten;
1169}
1170
1171static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001172i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1173 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301174{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001175 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1176 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301177 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178 struct i915_vma *vma;
1179 void __user *user_data;
1180 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301181 int ret;
1182
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001183 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1184 if (ret)
1185 return ret;
1186
1187 intel_runtime_pm_get(i915);
1188 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001189 PIN_MAPPABLE |
1190 PIN_NONFAULT |
1191 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001192 if (!IS_ERR(vma)) {
1193 node.start = i915_ggtt_offset(vma);
1194 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001195 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001196 if (ret) {
1197 i915_vma_unpin(vma);
1198 vma = ERR_PTR(ret);
1199 }
1200 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001201 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001202 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301203 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001204 goto out_unlock;
1205 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301206 }
1207
1208 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1209 if (ret)
1210 goto out_unpin;
1211
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001212 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301213
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001214 user_data = u64_to_user_ptr(args->data_ptr);
1215 remain = args->size;
1216 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301217
1218 while (remain > 0) {
1219 /* Operation in this page
1220 *
1221 * page_base = page offset within aperture
1222 * page_offset = offset within page
1223 * page_length = bytes to copy for this page
1224 */
1225 u32 page_base = node.start;
1226 unsigned page_offset = offset_in_page(offset);
1227 unsigned page_length = PAGE_SIZE - page_offset;
1228 page_length = remain < page_length ? remain : page_length;
1229 if (node.allocated) {
1230 wmb();
Chris Wilson82ad6442018-06-05 16:37:58 +01001231 ggtt->vm.insert_page(&ggtt->vm,
1232 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1233 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301234 wmb();
1235 } else {
1236 page_base += offset & PAGE_MASK;
1237 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001238
Matthew Auld73ebd502017-12-11 15:18:20 +00001239 if (gtt_user_read(&ggtt->iomap, page_base, page_offset,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001240 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301241 ret = -EFAULT;
1242 break;
1243 }
1244
1245 remain -= page_length;
1246 user_data += page_length;
1247 offset += page_length;
1248 }
1249
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001250 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301251out_unpin:
1252 if (node.allocated) {
1253 wmb();
Chris Wilson82ad6442018-06-05 16:37:58 +01001254 ggtt->vm.clear_range(&ggtt->vm, node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301255 remove_mappable_node(&node);
1256 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001257 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301258 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001259out_unlock:
1260 intel_runtime_pm_put(i915);
1261 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001262
Eric Anholteb014592009-03-10 11:44:52 -07001263 return ret;
1264}
1265
Eric Anholt673a3942008-07-30 12:06:12 -07001266/**
1267 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001268 * @dev: drm device pointer
1269 * @data: ioctl data blob
1270 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001271 *
1272 * On error, the contents of *data are undefined.
1273 */
1274int
1275i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001277{
1278 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001279 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001280 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001281
Chris Wilson51311d02010-11-17 09:10:42 +00001282 if (args->size == 0)
1283 return 0;
1284
1285 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001286 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001287 args->size))
1288 return -EFAULT;
1289
Chris Wilson03ac0642016-07-20 13:31:51 +01001290 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001291 if (!obj)
1292 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001293
Chris Wilson7dcd2492010-09-26 20:21:44 +01001294 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001295 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001296 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001297 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001298 }
1299
Chris Wilsondb53a302011-02-03 11:57:46 +00001300 trace_i915_gem_object_pread(obj, args->offset, args->size);
1301
Chris Wilsone95433c2016-10-28 13:58:27 +01001302 ret = i915_gem_object_wait(obj,
1303 I915_WAIT_INTERRUPTIBLE,
1304 MAX_SCHEDULE_TIMEOUT,
1305 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001306 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001307 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001308
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001309 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001310 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001311 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001312
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001313 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001314 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001315 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301316
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001317 i915_gem_object_unpin_pages(obj);
1318out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001319 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001320 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001321}
1322
Keith Packard0839ccb2008-10-30 19:38:48 -07001323/* This is the fast write path which cannot handle
1324 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001325 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001326
Chris Wilsonfe115622016-10-28 13:58:40 +01001327static inline bool
1328ggtt_write(struct io_mapping *mapping,
1329 loff_t base, int offset,
1330 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001331{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001332 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001333 unsigned long unwritten;
1334
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001335 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001336 vaddr = io_mapping_map_atomic_wc(mapping, base);
1337 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001338 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001339 io_mapping_unmap_atomic(vaddr);
1340 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001341 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1342 unwritten = copy_from_user((void __force *)vaddr + offset,
1343 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001344 io_mapping_unmap(vaddr);
1345 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001346
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001347 return unwritten;
1348}
1349
Eric Anholt3de09aa2009-03-09 09:42:23 -07001350/**
1351 * This is the fast pwrite path, where we copy the data directly from the
1352 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001353 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001354 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001355 */
Eric Anholt673a3942008-07-30 12:06:12 -07001356static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001357i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1358 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001359{
Chris Wilsonfe115622016-10-28 13:58:40 +01001360 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301361 struct i915_ggtt *ggtt = &i915->ggtt;
1362 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001363 struct i915_vma *vma;
1364 u64 remain, offset;
1365 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301366 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301367
Chris Wilsonfe115622016-10-28 13:58:40 +01001368 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1369 if (ret)
1370 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001371
Chris Wilson8bd818152017-10-19 07:37:33 +01001372 if (i915_gem_object_has_struct_page(obj)) {
1373 /*
1374 * Avoid waking the device up if we can fallback, as
1375 * waking/resuming is very slow (worst-case 10-100 ms
1376 * depending on PCI sleeps and our own resume time).
1377 * This easily dwarfs any performance advantage from
1378 * using the cache bypass of indirect GGTT access.
1379 */
1380 if (!intel_runtime_pm_get_if_in_use(i915)) {
1381 ret = -EFAULT;
1382 goto out_unlock;
1383 }
1384 } else {
1385 /* No backing pages, no fallback, we must force GGTT access */
1386 intel_runtime_pm_get(i915);
1387 }
1388
Chris Wilson058d88c2016-08-15 10:49:06 +01001389 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001390 PIN_MAPPABLE |
1391 PIN_NONFAULT |
1392 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001393 if (!IS_ERR(vma)) {
1394 node.start = i915_ggtt_offset(vma);
1395 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001396 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001397 if (ret) {
1398 i915_vma_unpin(vma);
1399 vma = ERR_PTR(ret);
1400 }
1401 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001402 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001403 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301404 if (ret)
Chris Wilson8bd818152017-10-19 07:37:33 +01001405 goto out_rpm;
Chris Wilsonfe115622016-10-28 13:58:40 +01001406 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301407 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001408
1409 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1410 if (ret)
1411 goto out_unpin;
1412
Chris Wilsonfe115622016-10-28 13:58:40 +01001413 mutex_unlock(&i915->drm.struct_mutex);
1414
Chris Wilsonb19482d2016-08-18 17:16:43 +01001415 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001416
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301417 user_data = u64_to_user_ptr(args->data_ptr);
1418 offset = args->offset;
1419 remain = args->size;
1420 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001421 /* Operation in this page
1422 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001423 * page_base = page offset within aperture
1424 * page_offset = offset within page
1425 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001426 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301427 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001428 unsigned int page_offset = offset_in_page(offset);
1429 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301430 page_length = remain < page_length ? remain : page_length;
1431 if (node.allocated) {
1432 wmb(); /* flush the write before we modify the GGTT */
Chris Wilson82ad6442018-06-05 16:37:58 +01001433 ggtt->vm.insert_page(&ggtt->vm,
1434 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1435 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301436 wmb(); /* flush modifications to the GGTT (insert_page) */
1437 } else {
1438 page_base += offset & PAGE_MASK;
1439 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001440 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001441 * source page isn't available. Return the error and we'll
1442 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301443 * If the object is non-shmem backed, we retry again with the
1444 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001445 */
Matthew Auld73ebd502017-12-11 15:18:20 +00001446 if (ggtt_write(&ggtt->iomap, page_base, page_offset,
Chris Wilsonfe115622016-10-28 13:58:40 +01001447 user_data, page_length)) {
1448 ret = -EFAULT;
1449 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001450 }
Eric Anholt673a3942008-07-30 12:06:12 -07001451
Keith Packard0839ccb2008-10-30 19:38:48 -07001452 remain -= page_length;
1453 user_data += page_length;
1454 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001455 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001456 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001457
1458 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001459out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301460 if (node.allocated) {
1461 wmb();
Chris Wilson82ad6442018-06-05 16:37:58 +01001462 ggtt->vm.clear_range(&ggtt->vm, node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301463 remove_mappable_node(&node);
1464 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001465 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301466 }
Chris Wilson8bd818152017-10-19 07:37:33 +01001467out_rpm:
Chris Wilson9c870d02016-10-24 13:42:15 +01001468 intel_runtime_pm_put(i915);
Chris Wilson8bd818152017-10-19 07:37:33 +01001469out_unlock:
Chris Wilsonfe115622016-10-28 13:58:40 +01001470 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001471 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001472}
1473
Eric Anholt673a3942008-07-30 12:06:12 -07001474static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001475shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001476 char __user *user_data,
1477 bool page_do_bit17_swizzling,
1478 bool needs_clflush_before,
1479 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001480{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001481 char *vaddr;
1482 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001483
Daniel Vetterd174bd62012-03-25 19:47:40 +02001484 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001485 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001486 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001487 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001488 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001489 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1490 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001491 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001492 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001493 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001494 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001495 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001496 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001497
Chris Wilson755d2212012-09-04 21:02:55 +01001498 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001499}
1500
Chris Wilsonfe115622016-10-28 13:58:40 +01001501/* Per-page copy function for the shmem pwrite fastpath.
1502 * Flushes invalid cachelines before writing to the target if
1503 * needs_clflush_before is set and flushes out any written cachelines after
1504 * writing if needs_clflush is set.
1505 */
Eric Anholt40123c12009-03-09 13:42:30 -07001506static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001507shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1508 bool page_do_bit17_swizzling,
1509 bool needs_clflush_before,
1510 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001511{
Chris Wilsonfe115622016-10-28 13:58:40 +01001512 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001513
Chris Wilsonfe115622016-10-28 13:58:40 +01001514 ret = -ENODEV;
1515 if (!page_do_bit17_swizzling) {
1516 char *vaddr = kmap_atomic(page);
1517
1518 if (needs_clflush_before)
1519 drm_clflush_virt_range(vaddr + offset, len);
1520 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1521 if (needs_clflush_after)
1522 drm_clflush_virt_range(vaddr + offset, len);
1523
1524 kunmap_atomic(vaddr);
1525 }
1526 if (ret == 0)
1527 return ret;
1528
1529 return shmem_pwrite_slow(page, offset, len, user_data,
1530 page_do_bit17_swizzling,
1531 needs_clflush_before,
1532 needs_clflush_after);
1533}
1534
1535static int
1536i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1537 const struct drm_i915_gem_pwrite *args)
1538{
1539 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1540 void __user *user_data;
1541 u64 remain;
1542 unsigned int obj_do_bit17_swizzling;
1543 unsigned int partial_cacheline_write;
1544 unsigned int needs_clflush;
1545 unsigned int offset, idx;
1546 int ret;
1547
1548 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001549 if (ret)
1550 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001551
Chris Wilsonfe115622016-10-28 13:58:40 +01001552 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1553 mutex_unlock(&i915->drm.struct_mutex);
1554 if (ret)
1555 return ret;
1556
1557 obj_do_bit17_swizzling = 0;
1558 if (i915_gem_object_needs_bit17_swizzle(obj))
1559 obj_do_bit17_swizzling = BIT(17);
1560
1561 /* If we don't overwrite a cacheline completely we need to be
1562 * careful to have up-to-date data by first clflushing. Don't
1563 * overcomplicate things and flush the entire patch.
1564 */
1565 partial_cacheline_write = 0;
1566 if (needs_clflush & CLFLUSH_BEFORE)
1567 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1568
Chris Wilson43394c72016-08-18 17:16:47 +01001569 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001570 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001571 offset = offset_in_page(args->offset);
1572 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1573 struct page *page = i915_gem_object_get_page(obj, idx);
Chris Wilsona5e856a52018-10-12 15:02:28 +01001574 unsigned int length = min_t(u64, remain, PAGE_SIZE - offset);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001575
Chris Wilsonfe115622016-10-28 13:58:40 +01001576 ret = shmem_pwrite(page, offset, length, user_data,
1577 page_to_phys(page) & obj_do_bit17_swizzling,
1578 (offset | length) & partial_cacheline_write,
1579 needs_clflush & CLFLUSH_AFTER);
1580 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001581 break;
1582
Chris Wilsonfe115622016-10-28 13:58:40 +01001583 remain -= length;
1584 user_data += length;
1585 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001586 }
1587
Chris Wilsond59b21e2017-02-22 11:40:49 +00001588 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001589 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001590 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001591}
1592
1593/**
1594 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001595 * @dev: drm device
1596 * @data: ioctl data blob
1597 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001598 *
1599 * On error, the contents of the buffer that were to be modified are undefined.
1600 */
1601int
1602i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001603 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001604{
1605 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001606 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001607 int ret;
1608
1609 if (args->size == 0)
1610 return 0;
1611
1612 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001613 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001614 args->size))
1615 return -EFAULT;
1616
Chris Wilson03ac0642016-07-20 13:31:51 +01001617 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001618 if (!obj)
1619 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001620
Chris Wilson7dcd2492010-09-26 20:21:44 +01001621 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001622 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001623 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001624 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001625 }
1626
Chris Wilsonf8c1cce2018-07-12 19:53:14 +01001627 /* Writes not allowed into this read-only object */
1628 if (i915_gem_object_is_readonly(obj)) {
1629 ret = -EINVAL;
1630 goto err;
1631 }
1632
Chris Wilsondb53a302011-02-03 11:57:46 +00001633 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1634
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001635 ret = -ENODEV;
1636 if (obj->ops->pwrite)
1637 ret = obj->ops->pwrite(obj, args);
1638 if (ret != -ENODEV)
1639 goto err;
1640
Chris Wilsone95433c2016-10-28 13:58:27 +01001641 ret = i915_gem_object_wait(obj,
1642 I915_WAIT_INTERRUPTIBLE |
1643 I915_WAIT_ALL,
1644 MAX_SCHEDULE_TIMEOUT,
1645 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001646 if (ret)
1647 goto err;
1648
Chris Wilsonfe115622016-10-28 13:58:40 +01001649 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001650 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001651 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001652
Daniel Vetter935aaa62012-03-25 19:47:35 +02001653 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001654 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1655 * it would end up going through the fenced access, and we'll get
1656 * different detiling behavior between reading and writing.
1657 * pread/pwrite currently are reading and writing from the CPU
1658 * perspective, requiring manual detiling by the client.
1659 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001660 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001661 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001662 /* Note that the gtt paths might fail with non-page-backed user
1663 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001664 * textures). Fallback to the shmem path in that case.
1665 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001666 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001667
Chris Wilsond1054ee2016-07-16 18:42:36 +01001668 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001669 if (obj->phys_handle)
1670 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301671 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001672 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001673 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001674
Chris Wilsonfe115622016-10-28 13:58:40 +01001675 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001676err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001677 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001678 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001679}
1680
Chris Wilson40e62d52016-10-28 13:58:41 +01001681static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1682{
1683 struct drm_i915_private *i915;
1684 struct list_head *list;
1685 struct i915_vma *vma;
1686
Chris Wilsonf2123812017-10-16 12:40:37 +01001687 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
1688
Chris Wilsone2189dd2017-12-07 21:14:07 +00001689 for_each_ggtt_vma(vma, obj) {
Chris Wilson40e62d52016-10-28 13:58:41 +01001690 if (i915_vma_is_active(vma))
1691 continue;
1692
1693 if (!drm_mm_node_allocated(&vma->node))
1694 continue;
1695
1696 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1697 }
1698
1699 i915 = to_i915(obj->base.dev);
Chris Wilsonf2123812017-10-16 12:40:37 +01001700 spin_lock(&i915->mm.obj_lock);
Chris Wilson40e62d52016-10-28 13:58:41 +01001701 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Chris Wilsonf2123812017-10-16 12:40:37 +01001702 list_move_tail(&obj->mm.link, list);
1703 spin_unlock(&i915->mm.obj_lock);
Chris Wilson40e62d52016-10-28 13:58:41 +01001704}
1705
Eric Anholt673a3942008-07-30 12:06:12 -07001706/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001707 * Called when user space prepares to use an object with the CPU, either
1708 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001709 * @dev: drm device
1710 * @data: ioctl data blob
1711 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001712 */
1713int
1714i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001715 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001716{
1717 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001718 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001719 uint32_t read_domains = args->read_domains;
1720 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001721 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001722
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001723 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001724 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001725 return -EINVAL;
1726
1727 /* Having something in the write domain implies it's in the read
1728 * domain, and only that read domain. Enforce that in the request.
1729 */
1730 if (write_domain != 0 && read_domains != write_domain)
1731 return -EINVAL;
1732
Chris Wilson03ac0642016-07-20 13:31:51 +01001733 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001734 if (!obj)
1735 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001736
Chris Wilson3236f572012-08-24 09:35:09 +01001737 /* Try to flush the object off the GPU without holding the lock.
1738 * We will repeat the flush holding the lock in the normal manner
1739 * to catch cases where we are gazumped.
1740 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001741 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001742 I915_WAIT_INTERRUPTIBLE |
Chris Wilsone9eaf822018-10-01 15:47:55 +01001743 I915_WAIT_PRIORITY |
Chris Wilsone95433c2016-10-28 13:58:27 +01001744 (write_domain ? I915_WAIT_ALL : 0),
1745 MAX_SCHEDULE_TIMEOUT,
1746 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001747 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001748 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001749
Tina Zhanga03f3952017-11-14 10:25:13 +00001750 /*
1751 * Proxy objects do not control access to the backing storage, ergo
1752 * they cannot be used as a means to manipulate the cache domain
1753 * tracking for that backing storage. The proxy object is always
1754 * considered to be outside of any cache domain.
1755 */
1756 if (i915_gem_object_is_proxy(obj)) {
1757 err = -ENXIO;
1758 goto out;
1759 }
1760
1761 /*
1762 * Flush and acquire obj->pages so that we are coherent through
Chris Wilson40e62d52016-10-28 13:58:41 +01001763 * direct access in memory with previous cached writes through
1764 * shmemfs and that our cache domain tracking remains valid.
1765 * For example, if the obj->filp was moved to swap without us
1766 * being notified and releasing the pages, we would mistakenly
1767 * continue to assume that the obj remained out of the CPU cached
1768 * domain.
1769 */
1770 err = i915_gem_object_pin_pages(obj);
1771 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001772 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001773
1774 err = i915_mutex_lock_interruptible(dev);
1775 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001776 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001777
Chris Wilsone22d8e32017-04-12 12:01:11 +01001778 if (read_domains & I915_GEM_DOMAIN_WC)
1779 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1780 else if (read_domains & I915_GEM_DOMAIN_GTT)
1781 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301782 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001783 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001784
1785 /* And bump the LRU for this access */
1786 i915_gem_object_bump_inactive_ggtt(obj);
1787
1788 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001789
Daniel Vetter031b6982015-06-26 19:35:16 +02001790 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001791 intel_fb_obj_invalidate(obj,
1792 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001793
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001794out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001795 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001796out:
1797 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001798 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001799}
1800
1801/**
1802 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001803 * @dev: drm device
1804 * @data: ioctl data blob
1805 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001806 */
1807int
1808i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001809 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001810{
1811 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001812 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001813
Chris Wilson03ac0642016-07-20 13:31:51 +01001814 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001815 if (!obj)
1816 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001817
Tina Zhanga03f3952017-11-14 10:25:13 +00001818 /*
1819 * Proxy objects are barred from CPU access, so there is no
1820 * need to ban sw_finish as it is a nop.
1821 */
1822
Eric Anholt673a3942008-07-30 12:06:12 -07001823 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001824 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001825 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001826
1827 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001828}
1829
1830/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001831 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1832 * it is mapped to.
1833 * @dev: drm device
1834 * @data: ioctl data blob
1835 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001836 *
1837 * While the mapping holds a reference on the contents of the object, it doesn't
1838 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001839 *
1840 * IMPORTANT:
1841 *
1842 * DRM driver writers who look a this function as an example for how to do GEM
1843 * mmap support, please don't implement mmap support like here. The modern way
1844 * to implement DRM mmap support is with an mmap offset ioctl (like
1845 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1846 * That way debug tooling like valgrind will understand what's going on, hiding
1847 * the mmap call in a driver private ioctl will break that. The i915 driver only
1848 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001849 */
1850int
1851i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001852 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001853{
1854 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001855 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001856 unsigned long addr;
1857
Akash Goel1816f922015-01-02 16:29:30 +05301858 if (args->flags & ~(I915_MMAP_WC))
1859 return -EINVAL;
1860
Borislav Petkov568a58e2016-03-29 17:42:01 +02001861 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301862 return -ENODEV;
1863
Chris Wilson03ac0642016-07-20 13:31:51 +01001864 obj = i915_gem_object_lookup(file, args->handle);
1865 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001866 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001867
Daniel Vetter1286ff72012-05-10 15:25:09 +02001868 /* prime objects have no backing filp to GEM mmap
1869 * pages from.
1870 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001871 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001872 i915_gem_object_put(obj);
Tina Zhang274b2462017-11-14 10:25:12 +00001873 return -ENXIO;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001874 }
1875
Chris Wilson03ac0642016-07-20 13:31:51 +01001876 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001877 PROT_READ | PROT_WRITE, MAP_SHARED,
1878 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301879 if (args->flags & I915_MMAP_WC) {
1880 struct mm_struct *mm = current->mm;
1881 struct vm_area_struct *vma;
1882
Michal Hocko80a89a52016-05-23 16:26:11 -07001883 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001884 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001885 return -EINTR;
1886 }
Akash Goel1816f922015-01-02 16:29:30 +05301887 vma = find_vma(mm, addr);
1888 if (vma)
1889 vma->vm_page_prot =
1890 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1891 else
1892 addr = -ENOMEM;
1893 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001894
1895 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001896 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301897 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001898 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001899 if (IS_ERR((void *)addr))
1900 return addr;
1901
1902 args->addr_ptr = (uint64_t) addr;
1903
1904 return 0;
1905}
1906
Chris Wilsond899ace2018-07-25 16:54:47 +01001907static unsigned int tile_row_pages(const struct drm_i915_gem_object *obj)
Chris Wilson03af84f2016-08-18 17:17:01 +01001908{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001909 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001910}
1911
Jesse Barnesde151cf2008-11-12 10:03:55 -08001912/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001913 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1914 *
1915 * A history of the GTT mmap interface:
1916 *
1917 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1918 * aligned and suitable for fencing, and still fit into the available
1919 * mappable space left by the pinned display objects. A classic problem
1920 * we called the page-fault-of-doom where we would ping-pong between
1921 * two objects that could not fit inside the GTT and so the memcpy
1922 * would page one object in at the expense of the other between every
1923 * single byte.
1924 *
1925 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1926 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1927 * object is too large for the available space (or simply too large
1928 * for the mappable aperture!), a view is created instead and faulted
1929 * into userspace. (This view is aligned and sized appropriately for
1930 * fenced access.)
1931 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001932 * 2 - Recognise WC as a separate cache domain so that we can flush the
1933 * delayed writes via GTT before performing direct access via WC.
1934 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001935 * Restrictions:
1936 *
1937 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1938 * hangs on some architectures, corruption on others. An attempt to service
1939 * a GTT page fault from a snoopable object will generate a SIGBUS.
1940 *
1941 * * the object must be able to fit into RAM (physical memory, though no
1942 * limited to the mappable aperture).
1943 *
1944 *
1945 * Caveats:
1946 *
1947 * * a new GTT page fault will synchronize rendering from the GPU and flush
1948 * all data to system memory. Subsequent access will not be synchronized.
1949 *
1950 * * all mappings are revoked on runtime device suspend.
1951 *
1952 * * there are only 8, 16 or 32 fence registers to share between all users
1953 * (older machines require fence register for display and blitter access
1954 * as well). Contention of the fence registers will cause the previous users
1955 * to be unmapped and any new access will generate new page faults.
1956 *
1957 * * running out of memory while servicing a fault may generate a SIGBUS,
1958 * rather than the expected SIGSEGV.
1959 */
1960int i915_gem_mmap_gtt_version(void)
1961{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001962 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001963}
1964
Chris Wilson2d4281b2017-01-10 09:56:32 +00001965static inline struct i915_ggtt_view
Chris Wilsond899ace2018-07-25 16:54:47 +01001966compute_partial_view(const struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001967 pgoff_t page_offset,
1968 unsigned int chunk)
1969{
1970 struct i915_ggtt_view view;
1971
1972 if (i915_gem_object_is_tiled(obj))
1973 chunk = roundup(chunk, tile_row_pages(obj));
1974
Chris Wilson2d4281b2017-01-10 09:56:32 +00001975 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001976 view.partial.offset = rounddown(page_offset, chunk);
1977 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001978 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001979 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001980
1981 /* If the partial covers the entire object, just create a normal VMA. */
1982 if (chunk >= obj->base.size >> PAGE_SHIFT)
1983 view.type = I915_GGTT_VIEW_NORMAL;
1984
1985 return view;
1986}
1987
Chris Wilson4cc69072016-08-25 19:05:19 +01001988/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001989 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001990 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001991 *
1992 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1993 * from userspace. The fault handler takes care of binding the object to
1994 * the GTT (if needed), allocating and programming a fence register (again,
1995 * only if needed based on whether the old reg is still valid or the object
1996 * is tiled) and inserting a new PTE into the faulting process.
1997 *
1998 * Note that the faulting process may involve evicting existing objects
1999 * from the GTT and/or fence registers to make room. So performance may
2000 * suffer if the GTT working set is large or there are few fence registers
2001 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01002002 *
2003 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
2004 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005 */
Chris Wilson52137012018-06-06 22:45:20 +01002006vm_fault_t i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002007{
Chris Wilson420980c2018-06-05 14:57:46 +01002008#define MIN_CHUNK_PAGES (SZ_1M >> PAGE_SHIFT)
Dave Jiang11bac802017-02-24 14:56:41 -08002009 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01002010 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00002011 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002012 struct drm_i915_private *dev_priv = to_i915(dev);
2013 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonaae7c062018-09-03 09:33:34 +01002014 bool write = area->vm_flags & VM_WRITE;
Chris Wilson058d88c2016-08-15 10:49:06 +01002015 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002016 pgoff_t page_offset;
Chris Wilsonb8f90962016-08-05 10:14:07 +01002017 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02002018
Chris Wilson3e977ac2018-07-12 19:53:13 +01002019 /* Sanity check that we allow writing into this object */
2020 if (i915_gem_object_is_readonly(obj) && write)
2021 return VM_FAULT_SIGBUS;
2022
Jesse Barnesde151cf2008-11-12 10:03:55 -08002023 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08002024 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025
Chris Wilsondb53a302011-02-03 11:57:46 +00002026 trace_i915_gem_object_fault(obj, page_offset, true, write);
2027
Chris Wilson6e4930f2014-02-07 18:37:06 -02002028 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01002029 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02002030 * repeat the flush holding the lock in the normal manner to catch cases
2031 * where we are gazumped.
2032 */
Chris Wilsone95433c2016-10-28 13:58:27 +01002033 ret = i915_gem_object_wait(obj,
2034 I915_WAIT_INTERRUPTIBLE,
2035 MAX_SCHEDULE_TIMEOUT,
2036 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02002037 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01002038 goto err;
2039
Chris Wilson40e62d52016-10-28 13:58:41 +01002040 ret = i915_gem_object_pin_pages(obj);
2041 if (ret)
2042 goto err;
2043
Chris Wilsonb8f90962016-08-05 10:14:07 +01002044 intel_runtime_pm_get(dev_priv);
2045
2046 ret = i915_mutex_lock_interruptible(dev);
2047 if (ret)
2048 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02002049
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002050 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002051 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01002052 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01002053 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002054 }
2055
Chris Wilson82118872016-08-18 17:17:05 +01002056
Chris Wilsona61007a2016-08-18 17:17:02 +01002057 /* Now pin it into the GTT as needed */
Chris Wilson7e7367d2018-06-30 10:05:09 +01002058 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
2059 PIN_MAPPABLE |
2060 PIN_NONBLOCK |
2061 PIN_NONFAULT);
Chris Wilsona61007a2016-08-18 17:17:02 +01002062 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01002063 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00002064 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00002065 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilson7e7367d2018-06-30 10:05:09 +01002066 unsigned int flags;
Chris Wilsonaa136d92016-08-18 17:17:03 +01002067
Chris Wilson7e7367d2018-06-30 10:05:09 +01002068 flags = PIN_MAPPABLE;
2069 if (view.type == I915_GGTT_VIEW_NORMAL)
2070 flags |= PIN_NONBLOCK; /* avoid warnings for pinned */
2071
2072 /*
2073 * Userspace is now writing through an untracked VMA, abandon
Chris Wilson50349242016-08-18 17:17:04 +01002074 * all hope that the hardware is able to track future writes.
2075 */
2076 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
2077
Chris Wilson7e7367d2018-06-30 10:05:09 +01002078 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, flags);
2079 if (IS_ERR(vma) && !view.type) {
2080 flags = PIN_MAPPABLE;
2081 view.type = I915_GGTT_VIEW_PARTIAL;
2082 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, flags);
2083 }
Chris Wilsona61007a2016-08-18 17:17:02 +01002084 }
Chris Wilson058d88c2016-08-15 10:49:06 +01002085 if (IS_ERR(vma)) {
2086 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01002087 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01002088 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002089
Chris Wilsonc9839302012-11-20 10:45:17 +00002090 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2091 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01002092 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00002093
Chris Wilson3bd40732017-10-09 09:43:56 +01002094 ret = i915_vma_pin_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00002095 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01002096 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01002097
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002098 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01002099 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00002100 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Matthew Auld73ebd502017-12-11 15:18:20 +00002101 (ggtt->gmadr.start + vma->node.start) >> PAGE_SHIFT,
Chris Wilsonc58305a2016-08-19 16:54:28 +01002102 min_t(u64, vma->size, area->vm_end - area->vm_start),
Matthew Auld73ebd502017-12-11 15:18:20 +00002103 &ggtt->iomap);
Chris Wilsona65adaf2017-10-09 09:43:57 +01002104 if (ret)
2105 goto err_fence;
Chris Wilsona61007a2016-08-18 17:17:02 +01002106
Chris Wilsona65adaf2017-10-09 09:43:57 +01002107 /* Mark as being mmapped into userspace for later revocation */
2108 assert_rpm_wakelock_held(dev_priv);
2109 if (!i915_vma_set_userfault(vma) && !obj->userfault_count++)
2110 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
2111 GEM_BUG_ON(!obj->userfault_count);
2112
Chris Wilson7125397b2017-12-06 12:49:14 +00002113 i915_vma_set_ggtt_write(vma);
2114
Chris Wilsona65adaf2017-10-09 09:43:57 +01002115err_fence:
Chris Wilson3bd40732017-10-09 09:43:56 +01002116 i915_vma_unpin_fence(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01002117err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01002118 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01002119err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002120 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01002121err_rpm:
2122 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01002123 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01002124err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002125 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002126 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02002127 /*
2128 * We eat errors when the gpu is terminally wedged to avoid
2129 * userspace unduly crashing (gl has no provisions for mmaps to
2130 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2131 * and so needs to be reported.
2132 */
Chris Wilson52137012018-06-06 22:45:20 +01002133 if (!i915_terminally_wedged(&dev_priv->gpu_error))
2134 return VM_FAULT_SIGBUS;
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05002135 /* else: fall through */
Chris Wilson045e7692010-11-07 09:18:22 +00002136 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002137 /*
2138 * EAGAIN means the gpu is hung and we'll wait for the error
2139 * handler to reset everything when re-faulting in
2140 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002141 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002142 case 0:
2143 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002144 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002145 case -EBUSY:
2146 /*
2147 * EBUSY is ok: this just means that another thread
2148 * already did the job.
2149 */
Chris Wilson52137012018-06-06 22:45:20 +01002150 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002151 case -ENOMEM:
Chris Wilson52137012018-06-06 22:45:20 +01002152 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002153 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002154 case -EFAULT:
Chris Wilson52137012018-06-06 22:45:20 +01002155 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002156 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002157 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilson52137012018-06-06 22:45:20 +01002158 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002159 }
2160}
2161
Chris Wilsona65adaf2017-10-09 09:43:57 +01002162static void __i915_gem_object_release_mmap(struct drm_i915_gem_object *obj)
2163{
2164 struct i915_vma *vma;
2165
2166 GEM_BUG_ON(!obj->userfault_count);
2167
2168 obj->userfault_count = 0;
2169 list_del(&obj->userfault_link);
2170 drm_vma_node_unmap(&obj->base.vma_node,
2171 obj->base.dev->anon_inode->i_mapping);
2172
Chris Wilsone2189dd2017-12-07 21:14:07 +00002173 for_each_ggtt_vma(vma, obj)
Chris Wilsona65adaf2017-10-09 09:43:57 +01002174 i915_vma_unset_userfault(vma);
Chris Wilsona65adaf2017-10-09 09:43:57 +01002175}
2176
Jesse Barnesde151cf2008-11-12 10:03:55 -08002177/**
Chris Wilson901782b2009-07-10 08:18:50 +01002178 * i915_gem_release_mmap - remove physical page mappings
2179 * @obj: obj in question
2180 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002181 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002182 * relinquish ownership of the pages back to the system.
2183 *
2184 * It is vital that we remove the page mapping if we have mapped a tiled
2185 * object through the GTT and then lose the fence register due to
2186 * resource pressure. Similarly if the object has been moved out of the
2187 * aperture, than pages mapped into userspace must be revoked. Removing the
2188 * mapping will then trigger a page fault on the next user access, allowing
2189 * fixup by i915_gem_fault().
2190 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002191void
Chris Wilson05394f32010-11-08 19:18:58 +00002192i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002193{
Chris Wilson275f0392016-10-24 13:42:14 +01002194 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01002195
Chris Wilson349f2cc2016-04-13 17:35:12 +01002196 /* Serialisation between user GTT access and our code depends upon
2197 * revoking the CPU's PTE whilst the mutex is held. The next user
2198 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01002199 *
2200 * Note that RPM complicates somewhat by adding an additional
2201 * requirement that operations to the GGTT be made holding the RPM
2202 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002203 */
Chris Wilson275f0392016-10-24 13:42:14 +01002204 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002205 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002206
Chris Wilsona65adaf2017-10-09 09:43:57 +01002207 if (!obj->userfault_count)
Chris Wilson9c870d02016-10-24 13:42:15 +01002208 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002209
Chris Wilsona65adaf2017-10-09 09:43:57 +01002210 __i915_gem_object_release_mmap(obj);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002211
2212 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2213 * memory transactions from userspace before we return. The TLB
2214 * flushing implied above by changing the PTE above *should* be
2215 * sufficient, an extra barrier here just provides us with a bit
2216 * of paranoid documentation about our requirement to serialise
2217 * memory writes before touching registers / GSM.
2218 */
2219 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002220
2221out:
2222 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002223}
2224
Chris Wilson7c108fd2016-10-24 13:42:18 +01002225void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002226{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002227 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002228 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002229
Chris Wilson3594a3e2016-10-24 13:42:16 +01002230 /*
2231 * Only called during RPM suspend. All users of the userfault_list
2232 * must be holding an RPM wakeref to ensure that this can not
2233 * run concurrently with themselves (and use the struct_mutex for
2234 * protection between themselves).
2235 */
2236
2237 list_for_each_entry_safe(obj, on,
Chris Wilsona65adaf2017-10-09 09:43:57 +01002238 &dev_priv->mm.userfault_list, userfault_link)
2239 __i915_gem_object_release_mmap(obj);
Chris Wilson7c108fd2016-10-24 13:42:18 +01002240
2241 /* The fence will be lost when the device powers down. If any were
2242 * in use by hardware (i.e. they are pinned), we should not be powering
2243 * down! All other fences will be reacquired by the user upon waking.
2244 */
2245 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2246 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2247
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002248 /* Ideally we want to assert that the fence register is not
2249 * live at this point (i.e. that no piece of code will be
2250 * trying to write through fence + GTT, as that both violates
2251 * our tracking of activity and associated locking/barriers,
2252 * but also is illegal given that the hw is powered down).
2253 *
2254 * Previously we used reg->pin_count as a "liveness" indicator.
2255 * That is not sufficient, and we need a more fine-grained
2256 * tool if we want to have a sanity check here.
2257 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002258
2259 if (!reg->vma)
2260 continue;
2261
Chris Wilsona65adaf2017-10-09 09:43:57 +01002262 GEM_BUG_ON(i915_vma_has_userfault(reg->vma));
Chris Wilson7c108fd2016-10-24 13:42:18 +01002263 reg->dirty = true;
2264 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002265}
2266
Chris Wilsond8cb5082012-08-11 15:41:03 +01002267static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2268{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002269 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002270 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002271
Chris Wilsonf3f61842016-08-05 10:14:14 +01002272 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002273 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002274 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002275
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002276 /* Attempt to reap some mmap space from dead objects */
2277 do {
Chris Wilsonec625fb2018-07-09 13:20:42 +01002278 err = i915_gem_wait_for_idle(dev_priv,
2279 I915_WAIT_INTERRUPTIBLE,
2280 MAX_SCHEDULE_TIMEOUT);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002281 if (err)
2282 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002283
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002284 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002285 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002286 if (!err)
2287 break;
2288
2289 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002290
Chris Wilsonf3f61842016-08-05 10:14:14 +01002291 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002292}
2293
2294static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2295{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002296 drm_gem_free_mmap_offset(&obj->base);
2297}
2298
Dave Airlieda6b51d2014-12-24 13:11:17 +10002299int
Dave Airlieff72145b2011-02-07 12:16:14 +10002300i915_gem_mmap_gtt(struct drm_file *file,
2301 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002302 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002303 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002304{
Chris Wilson05394f32010-11-08 19:18:58 +00002305 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002306 int ret;
2307
Chris Wilson03ac0642016-07-20 13:31:51 +01002308 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002309 if (!obj)
2310 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002311
Chris Wilsond8cb5082012-08-11 15:41:03 +01002312 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002313 if (ret == 0)
2314 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002315
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002316 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002317 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002318}
2319
Dave Airlieff72145b2011-02-07 12:16:14 +10002320/**
2321 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2322 * @dev: DRM device
2323 * @data: GTT mapping ioctl data
2324 * @file: GEM object info
2325 *
2326 * Simply returns the fake offset to userspace so it can mmap it.
2327 * The mmap call will end up in drm_gem_mmap(), which will set things
2328 * up so we can get faults in the handler above.
2329 *
2330 * The fault handler will take care of binding the object into the GTT
2331 * (since it may have been evicted to make room for something), allocating
2332 * a fence register, and mapping the appropriate aperture address into
2333 * userspace.
2334 */
2335int
2336i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2337 struct drm_file *file)
2338{
2339 struct drm_i915_gem_mmap_gtt *args = data;
2340
Dave Airlieda6b51d2014-12-24 13:11:17 +10002341 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002342}
2343
Daniel Vetter225067e2012-08-20 10:23:20 +02002344/* Immediately discard the backing storage */
2345static void
2346i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002347{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002348 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002349
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002350 if (obj->base.filp == NULL)
2351 return;
2352
Daniel Vetter225067e2012-08-20 10:23:20 +02002353 /* Our goal here is to return as much of the memory as
2354 * is possible back to the system as we are called from OOM.
2355 * To do this we must instruct the shmfs to drop all of its
2356 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002357 */
Chris Wilson55372522014-03-25 13:23:06 +00002358 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002359 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002360 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002361}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002362
Chris Wilson55372522014-03-25 13:23:06 +00002363/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002364void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002365{
Chris Wilson55372522014-03-25 13:23:06 +00002366 struct address_space *mapping;
2367
Chris Wilson1233e2d2016-10-28 13:58:37 +01002368 lockdep_assert_held(&obj->mm.lock);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002369 GEM_BUG_ON(i915_gem_object_has_pages(obj));
Chris Wilson1233e2d2016-10-28 13:58:37 +01002370
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002371 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002372 case I915_MADV_DONTNEED:
2373 i915_gem_object_truncate(obj);
2374 case __I915_MADV_PURGED:
2375 return;
2376 }
2377
2378 if (obj->base.filp == NULL)
2379 return;
2380
Al Viro93c76a32015-12-04 23:45:44 -05002381 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002382 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002383}
2384
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002385/*
2386 * Move pages to appropriate lru and release the pagevec, decrementing the
2387 * ref count of those pages.
2388 */
2389static void check_release_pagevec(struct pagevec *pvec)
2390{
2391 check_move_unevictable_pages(pvec);
2392 __pagevec_release(pvec);
2393 cond_resched();
2394}
2395
Chris Wilson5cdf5882010-09-27 15:51:07 +01002396static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002397i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2398 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002399{
Dave Gordon85d12252016-05-20 11:54:06 +01002400 struct sgt_iter sgt_iter;
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002401 struct pagevec pvec;
Dave Gordon85d12252016-05-20 11:54:06 +01002402 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002403
Chris Wilsone5facdf2016-12-23 14:57:57 +00002404 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002405
Chris Wilson03ac84f2016-10-28 13:58:36 +01002406 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002407
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002408 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002409 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002410
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002411 mapping_clear_unevictable(file_inode(obj->base.filp)->i_mapping);
2412
2413 pagevec_init(&pvec);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002414 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002415 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002416 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002417
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002418 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002419 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002420
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002421 if (!pagevec_add(&pvec, page))
2422 check_release_pagevec(&pvec);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002423 }
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002424 if (pagevec_count(&pvec))
2425 check_release_pagevec(&pvec);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002426 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002427
Chris Wilson03ac84f2016-10-28 13:58:36 +01002428 sg_free_table(pages);
2429 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002430}
2431
Chris Wilson96d77632016-10-28 13:58:33 +01002432static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2433{
2434 struct radix_tree_iter iter;
Ville Syrjäläc23aa712017-09-01 20:12:51 +03002435 void __rcu **slot;
Chris Wilson96d77632016-10-28 13:58:33 +01002436
Chris Wilsonbea6e982017-10-26 14:00:31 +01002437 rcu_read_lock();
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002438 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2439 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilsonbea6e982017-10-26 14:00:31 +01002440 rcu_read_unlock();
Chris Wilson96d77632016-10-28 13:58:33 +01002441}
2442
Chris Wilsonacd1c1e2018-06-11 08:55:32 +01002443static struct sg_table *
2444__i915_gem_object_unset_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002445{
Chris Wilsonf2123812017-10-16 12:40:37 +01002446 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002447 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002448
Chris Wilson03ac84f2016-10-28 13:58:36 +01002449 pages = fetch_and_zero(&obj->mm.pages);
Chris Wilsonacd1c1e2018-06-11 08:55:32 +01002450 if (!pages)
2451 return NULL;
Chris Wilsona2165e32012-12-03 11:49:00 +00002452
Chris Wilsonf2123812017-10-16 12:40:37 +01002453 spin_lock(&i915->mm.obj_lock);
2454 list_del(&obj->mm.link);
2455 spin_unlock(&i915->mm.obj_lock);
2456
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002457 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002458 void *ptr;
2459
Chris Wilson0ce81782017-05-17 13:09:59 +01002460 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002461 if (is_vmalloc_addr(ptr))
2462 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002463 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002464 kunmap(kmap_to_page(ptr));
2465
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002466 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002467 }
2468
Chris Wilson96d77632016-10-28 13:58:33 +01002469 __i915_gem_object_reset_page_iter(obj);
Chris Wilsonacd1c1e2018-06-11 08:55:32 +01002470 obj->mm.page_sizes.phys = obj->mm.page_sizes.sg = 0;
Chris Wilson96d77632016-10-28 13:58:33 +01002471
Chris Wilsonacd1c1e2018-06-11 08:55:32 +01002472 return pages;
2473}
2474
2475void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2476 enum i915_mm_subclass subclass)
2477{
2478 struct sg_table *pages;
2479
2480 if (i915_gem_object_has_pinned_pages(obj))
2481 return;
2482
2483 GEM_BUG_ON(obj->bind_count);
2484 if (!i915_gem_object_has_pages(obj))
2485 return;
2486
2487 /* May be called by shrinker from within get_pages() (on another bo) */
2488 mutex_lock_nested(&obj->mm.lock, subclass);
2489 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2490 goto unlock;
2491
2492 /*
2493 * ->put_pages might need to allocate memory for the bit17 swizzle
2494 * array, hence protect them from being reaped by removing them from gtt
2495 * lists early.
2496 */
2497 pages = __i915_gem_object_unset_pages(obj);
Chris Wilson4e5462e2017-03-07 13:20:31 +00002498 if (!IS_ERR(pages))
2499 obj->ops->put_pages(obj, pages);
2500
Chris Wilson1233e2d2016-10-28 13:58:37 +01002501unlock:
2502 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002503}
2504
Tvrtko Ursulinf8e57862018-09-26 09:03:53 +01002505bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002506{
2507 struct sg_table new_st;
2508 struct scatterlist *sg, *new_sg;
2509 unsigned int i;
2510
2511 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002512 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002513
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002514 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002515 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002516
2517 new_sg = new_st.sgl;
2518 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2519 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
Matthew Auldc6d22ab2018-09-20 15:27:06 +01002520 sg_dma_address(new_sg) = sg_dma_address(sg);
2521 sg_dma_len(new_sg) = sg_dma_len(sg);
2522
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002523 new_sg = sg_next(new_sg);
2524 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002525 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002526
2527 sg_free_table(orig_st);
2528
2529 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002530 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002531}
2532
Matthew Auldb91b09e2017-10-06 23:18:17 +01002533static int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002534{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002535 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002536 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2537 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002538 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002539 struct sg_table *st;
2540 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002541 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002542 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002543 unsigned long last_pfn = 0; /* suppress gcc warning */
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002544 unsigned int max_segment = i915_sg_segment_size();
Matthew Auld84e89782017-10-09 12:00:24 +01002545 unsigned int sg_page_sizes;
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002546 struct pagevec pvec;
Chris Wilson4846bf02017-06-09 12:03:46 +01002547 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002548 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002549
Chris Wilsone0ff7a72018-09-03 09:33:36 +01002550 /*
2551 * Assert that the object is not currently in any GPU domain. As it
Chris Wilson6c085a72012-08-20 11:40:46 +02002552 * wasn't in the GTT, there shouldn't be any way it could have been in
2553 * a GPU cache
2554 */
Christian Königc0a51fd2018-02-16 13:43:38 +01002555 GEM_BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2556 GEM_BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002557
Chris Wilsone0ff7a72018-09-03 09:33:36 +01002558 /*
2559 * If there's no chance of allocating enough pages for the whole
2560 * object, bail early.
2561 */
2562 if (page_count > totalram_pages)
2563 return -ENOMEM;
2564
Chris Wilson9da3da62012-06-01 15:20:22 +01002565 st = kmalloc(sizeof(*st), GFP_KERNEL);
2566 if (st == NULL)
Matthew Auldb91b09e2017-10-06 23:18:17 +01002567 return -ENOMEM;
Eric Anholt673a3942008-07-30 12:06:12 -07002568
Chris Wilsond766ef52016-12-19 12:43:45 +00002569rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002570 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002571 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002572 return -ENOMEM;
Chris Wilson9da3da62012-06-01 15:20:22 +01002573 }
2574
Chris Wilsone0ff7a72018-09-03 09:33:36 +01002575 /*
2576 * Get the list of pages out of our struct file. They'll be pinned
Chris Wilson9da3da62012-06-01 15:20:22 +01002577 * at this point until we release them.
2578 *
2579 * Fail silently without starting the shrinker
2580 */
Al Viro93c76a32015-12-04 23:45:44 -05002581 mapping = obj->base.filp->f_mapping;
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002582 mapping_set_unevictable(mapping);
Chris Wilson0f6ab552017-06-09 12:03:48 +01002583 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002584 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2585
Imre Deak90797e62013-02-18 19:28:03 +02002586 sg = st->sgl;
2587 st->nents = 0;
Matthew Auld84e89782017-10-09 12:00:24 +01002588 sg_page_sizes = 0;
Imre Deak90797e62013-02-18 19:28:03 +02002589 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002590 const unsigned int shrink[] = {
2591 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2592 0,
2593 }, *s = shrink;
2594 gfp_t gfp = noreclaim;
2595
2596 do {
Chris Wilsone6db7f42018-11-05 17:06:40 +00002597 cond_resched();
Chris Wilson6c085a72012-08-20 11:40:46 +02002598 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002599 if (likely(!IS_ERR(page)))
2600 break;
2601
2602 if (!*s) {
2603 ret = PTR_ERR(page);
2604 goto err_sg;
2605 }
2606
Chris Wilson912d5722017-09-06 16:19:30 -07002607 i915_gem_shrink(dev_priv, 2 * page_count, NULL, *s++);
Chris Wilson24f8e002017-03-22 11:05:21 +00002608
Chris Wilsone0ff7a72018-09-03 09:33:36 +01002609 /*
2610 * We've tried hard to allocate the memory by reaping
Chris Wilson6c085a72012-08-20 11:40:46 +02002611 * our own buffer, now let the real VM do its job and
2612 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002613 *
2614 * However, since graphics tend to be disposable,
2615 * defer the oom here by reporting the ENOMEM back
2616 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002617 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002618 if (!*s) {
2619 /* reclaim and warn, but no oom */
2620 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002621
Chris Wilsone0ff7a72018-09-03 09:33:36 +01002622 /*
2623 * Our bo are always dirty and so we require
Chris Wilsoneaf41802017-06-09 12:03:47 +01002624 * kswapd to reclaim our pages (direct reclaim
2625 * does not effectively begin pageout of our
2626 * buffers on its own). However, direct reclaim
2627 * only waits for kswapd when under allocation
2628 * congestion. So as a result __GFP_RECLAIM is
2629 * unreliable and fails to actually reclaim our
2630 * dirty pages -- unless you try over and over
2631 * again with !__GFP_NORETRY. However, we still
2632 * want to fail this allocation rather than
2633 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002634 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002635 */
Michal Hockodbb32952017-07-12 14:36:55 -07002636 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002637 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002638 } while (1);
2639
Chris Wilson871dfbd2016-10-11 09:20:21 +01002640 if (!i ||
2641 sg->length >= max_segment ||
2642 page_to_pfn(page) != last_pfn + 1) {
Matthew Aulda5c081662017-10-06 23:18:18 +01002643 if (i) {
Matthew Auld84e89782017-10-09 12:00:24 +01002644 sg_page_sizes |= sg->length;
Imre Deak90797e62013-02-18 19:28:03 +02002645 sg = sg_next(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002646 }
Imre Deak90797e62013-02-18 19:28:03 +02002647 st->nents++;
2648 sg_set_page(sg, page, PAGE_SIZE, 0);
2649 } else {
2650 sg->length += PAGE_SIZE;
2651 }
2652 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002653
2654 /* Check that the i965g/gm workaround works. */
2655 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002656 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002657 if (sg) { /* loop terminated early; short sg table */
Matthew Auld84e89782017-10-09 12:00:24 +01002658 sg_page_sizes |= sg->length;
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002659 sg_mark_end(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002660 }
Chris Wilson74ce6b62012-10-19 15:51:06 +01002661
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002662 /* Trim unused sg entries to avoid wasting memory. */
2663 i915_sg_trim(st);
2664
Chris Wilson03ac84f2016-10-28 13:58:36 +01002665 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002666 if (ret) {
Chris Wilsone0ff7a72018-09-03 09:33:36 +01002667 /*
2668 * DMA remapping failed? One possible cause is that
Chris Wilsond766ef52016-12-19 12:43:45 +00002669 * it could not reserve enough large entries, asking
2670 * for PAGE_SIZE chunks instead may be helpful.
2671 */
2672 if (max_segment > PAGE_SIZE) {
2673 for_each_sgt_page(page, sgt_iter, st)
2674 put_page(page);
2675 sg_free_table(st);
2676
2677 max_segment = PAGE_SIZE;
2678 goto rebuild_st;
2679 } else {
2680 dev_warn(&dev_priv->drm.pdev->dev,
2681 "Failed to DMA remap %lu pages\n",
2682 page_count);
2683 goto err_pages;
2684 }
2685 }
Imre Deake2273302015-07-09 12:59:05 +03002686
Eric Anholt673a3942008-07-30 12:06:12 -07002687 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002688 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002689
Matthew Auld84e89782017-10-09 12:00:24 +01002690 __i915_gem_object_set_pages(obj, st, sg_page_sizes);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002691
2692 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002693
Chris Wilsonb17993b2016-11-14 11:29:30 +00002694err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002695 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002696err_pages:
Kuo-Hsin Yang64e3d122018-11-06 13:23:24 +00002697 mapping_clear_unevictable(mapping);
2698 pagevec_init(&pvec);
2699 for_each_sgt_page(page, sgt_iter, st) {
2700 if (!pagevec_add(&pvec, page))
2701 check_release_pagevec(&pvec);
2702 }
2703 if (pagevec_count(&pvec))
2704 check_release_pagevec(&pvec);
Chris Wilson9da3da62012-06-01 15:20:22 +01002705 sg_free_table(st);
2706 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002707
Chris Wilsone0ff7a72018-09-03 09:33:36 +01002708 /*
2709 * shmemfs first checks if there is enough memory to allocate the page
Chris Wilson0820baf2014-03-25 13:23:03 +00002710 * and reports ENOSPC should there be insufficient, along with the usual
2711 * ENOMEM for a genuine allocation failure.
2712 *
2713 * We use ENOSPC in our driver to mean that we have run out of aperture
2714 * space and so want to translate the error from shmemfs back to our
2715 * usual understanding of ENOMEM.
2716 */
Imre Deake2273302015-07-09 12:59:05 +03002717 if (ret == -ENOSPC)
2718 ret = -ENOMEM;
2719
Matthew Auldb91b09e2017-10-06 23:18:17 +01002720 return ret;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002721}
2722
2723void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002724 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002725 unsigned int sg_page_sizes)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002726{
Matthew Aulda5c081662017-10-06 23:18:18 +01002727 struct drm_i915_private *i915 = to_i915(obj->base.dev);
2728 unsigned long supported = INTEL_INFO(i915)->page_sizes;
2729 int i;
2730
Chris Wilson1233e2d2016-10-28 13:58:37 +01002731 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002732
2733 obj->mm.get_page.sg_pos = pages->sgl;
2734 obj->mm.get_page.sg_idx = 0;
2735
2736 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002737
2738 if (i915_gem_object_is_tiled(obj) &&
Chris Wilsonf2123812017-10-16 12:40:37 +01002739 i915->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002740 GEM_BUG_ON(obj->mm.quirked);
2741 __i915_gem_object_pin_pages(obj);
2742 obj->mm.quirked = true;
2743 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002744
Matthew Auld84e89782017-10-09 12:00:24 +01002745 GEM_BUG_ON(!sg_page_sizes);
2746 obj->mm.page_sizes.phys = sg_page_sizes;
Matthew Aulda5c081662017-10-06 23:18:18 +01002747
2748 /*
Matthew Auld84e89782017-10-09 12:00:24 +01002749 * Calculate the supported page-sizes which fit into the given
2750 * sg_page_sizes. This will give us the page-sizes which we may be able
2751 * to use opportunistically when later inserting into the GTT. For
2752 * example if phys=2G, then in theory we should be able to use 1G, 2M,
2753 * 64K or 4K pages, although in practice this will depend on a number of
2754 * other factors.
Matthew Aulda5c081662017-10-06 23:18:18 +01002755 */
2756 obj->mm.page_sizes.sg = 0;
2757 for_each_set_bit(i, &supported, ilog2(I915_GTT_MAX_PAGE_SIZE) + 1) {
2758 if (obj->mm.page_sizes.phys & ~0u << i)
2759 obj->mm.page_sizes.sg |= BIT(i);
2760 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002761 GEM_BUG_ON(!HAS_PAGE_SIZES(i915, obj->mm.page_sizes.sg));
Chris Wilsonf2123812017-10-16 12:40:37 +01002762
2763 spin_lock(&i915->mm.obj_lock);
2764 list_add(&obj->mm.link, &i915->mm.unbound_list);
2765 spin_unlock(&i915->mm.obj_lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002766}
2767
2768static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2769{
Matthew Auldb91b09e2017-10-06 23:18:17 +01002770 int err;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002771
2772 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2773 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2774 return -EFAULT;
2775 }
2776
Matthew Auldb91b09e2017-10-06 23:18:17 +01002777 err = obj->ops->get_pages(obj);
Matthew Auldb65a9b92017-12-18 10:38:55 +00002778 GEM_BUG_ON(!err && !i915_gem_object_has_pages(obj));
Chris Wilson03ac84f2016-10-28 13:58:36 +01002779
Matthew Auldb91b09e2017-10-06 23:18:17 +01002780 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002781}
2782
Chris Wilson37e680a2012-06-07 15:38:42 +01002783/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002784 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002785 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002786 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002787 * either as a result of memory pressure (reaping pages under the shrinker)
2788 * or as the object is itself released.
2789 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002790int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002791{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002792 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002793
Chris Wilson1233e2d2016-10-28 13:58:37 +01002794 err = mutex_lock_interruptible(&obj->mm.lock);
2795 if (err)
2796 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002797
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002798 if (unlikely(!i915_gem_object_has_pages(obj))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002799 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2800
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002801 err = ____i915_gem_object_get_pages(obj);
2802 if (err)
2803 goto unlock;
2804
2805 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002806 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002807 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002808
Chris Wilson1233e2d2016-10-28 13:58:37 +01002809unlock:
2810 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002811 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002812}
2813
Dave Gordondd6034c2016-05-20 11:54:04 +01002814/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002815static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2816 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002817{
2818 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002819 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002820 struct sgt_iter sgt_iter;
2821 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002822 struct page *stack_pages[32];
2823 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002824 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002825 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002826 void *addr;
2827
2828 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002829 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002830 return kmap(sg_page(sgt->sgl));
2831
Dave Gordonb338fa42016-05-20 11:54:05 +01002832 if (n_pages > ARRAY_SIZE(stack_pages)) {
2833 /* Too big for stack -- allocate temporary array instead */
Michal Hocko0ee931c2017-09-13 16:28:29 -07002834 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_KERNEL);
Dave Gordonb338fa42016-05-20 11:54:05 +01002835 if (!pages)
2836 return NULL;
2837 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002838
Dave Gordon85d12252016-05-20 11:54:06 +01002839 for_each_sgt_page(page, sgt_iter, sgt)
2840 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002841
2842 /* Check that we have the expected number of pages */
2843 GEM_BUG_ON(i != n_pages);
2844
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002845 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002846 default:
2847 MISSING_CASE(type);
2848 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002849 case I915_MAP_WB:
2850 pgprot = PAGE_KERNEL;
2851 break;
2852 case I915_MAP_WC:
2853 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2854 break;
2855 }
2856 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002857
Dave Gordonb338fa42016-05-20 11:54:05 +01002858 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002859 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002860
2861 return addr;
2862}
2863
2864/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002865void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2866 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002867{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002868 enum i915_map_type has_type;
2869 bool pinned;
2870 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002871 int ret;
2872
Tina Zhanga03f3952017-11-14 10:25:13 +00002873 if (unlikely(!i915_gem_object_has_struct_page(obj)))
2874 return ERR_PTR(-ENXIO);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002875
Chris Wilson1233e2d2016-10-28 13:58:37 +01002876 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002877 if (ret)
2878 return ERR_PTR(ret);
2879
Chris Wilsona575c672017-08-28 11:46:31 +01002880 pinned = !(type & I915_MAP_OVERRIDE);
2881 type &= ~I915_MAP_OVERRIDE;
2882
Chris Wilson1233e2d2016-10-28 13:58:37 +01002883 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002884 if (unlikely(!i915_gem_object_has_pages(obj))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002885 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2886
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002887 ret = ____i915_gem_object_get_pages(obj);
2888 if (ret)
2889 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002890
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002891 smp_mb__before_atomic();
2892 }
2893 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002894 pinned = false;
2895 }
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002896 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002897
Chris Wilson0ce81782017-05-17 13:09:59 +01002898 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002899 if (ptr && has_type != type) {
2900 if (pinned) {
2901 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002902 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002903 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002904
2905 if (is_vmalloc_addr(ptr))
2906 vunmap(ptr);
2907 else
2908 kunmap(kmap_to_page(ptr));
2909
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002910 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002911 }
2912
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002913 if (!ptr) {
2914 ptr = i915_gem_object_map(obj, type);
2915 if (!ptr) {
2916 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002917 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002918 }
2919
Chris Wilson0ce81782017-05-17 13:09:59 +01002920 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002921 }
2922
Chris Wilson1233e2d2016-10-28 13:58:37 +01002923out_unlock:
2924 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002925 return ptr;
2926
Chris Wilson1233e2d2016-10-28 13:58:37 +01002927err_unpin:
2928 atomic_dec(&obj->mm.pages_pin_count);
2929err_unlock:
2930 ptr = ERR_PTR(ret);
2931 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002932}
2933
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002934static int
2935i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2936 const struct drm_i915_gem_pwrite *arg)
2937{
2938 struct address_space *mapping = obj->base.filp->f_mapping;
2939 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2940 u64 remain, offset;
2941 unsigned int pg;
2942
2943 /* Before we instantiate/pin the backing store for our use, we
2944 * can prepopulate the shmemfs filp efficiently using a write into
2945 * the pagecache. We avoid the penalty of instantiating all the
2946 * pages, important if the user is just writing to a few and never
2947 * uses the object on the GPU, and using a direct write into shmemfs
2948 * allows it to avoid the cost of retrieving a page (either swapin
2949 * or clearing-before-use) before it is overwritten.
2950 */
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002951 if (i915_gem_object_has_pages(obj))
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002952 return -ENODEV;
2953
Chris Wilsona6d65e42017-10-16 21:27:32 +01002954 if (obj->mm.madv != I915_MADV_WILLNEED)
2955 return -EFAULT;
2956
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002957 /* Before the pages are instantiated the object is treated as being
2958 * in the CPU domain. The pages will be clflushed as required before
2959 * use, and we can freely write into the pages directly. If userspace
2960 * races pwrite with any other operation; corruption will ensue -
2961 * that is userspace's prerogative!
2962 */
2963
2964 remain = arg->size;
2965 offset = arg->offset;
2966 pg = offset_in_page(offset);
2967
2968 do {
2969 unsigned int len, unwritten;
2970 struct page *page;
2971 void *data, *vaddr;
2972 int err;
2973
2974 len = PAGE_SIZE - pg;
2975 if (len > remain)
2976 len = remain;
2977
2978 err = pagecache_write_begin(obj->base.filp, mapping,
2979 offset, len, 0,
2980 &page, &data);
2981 if (err < 0)
2982 return err;
2983
2984 vaddr = kmap(page);
2985 unwritten = copy_from_user(vaddr + pg, user_data, len);
2986 kunmap(page);
2987
2988 err = pagecache_write_end(obj->base.filp, mapping,
2989 offset, len, len - unwritten,
2990 page, data);
2991 if (err < 0)
2992 return err;
2993
2994 if (unwritten)
2995 return -EFAULT;
2996
2997 remain -= len;
2998 user_data += len;
2999 offset += len;
3000 pg = 0;
3001 } while (remain);
3002
3003 return 0;
3004}
3005
Mika Kuoppala14921f32018-06-15 13:44:29 +03003006static void i915_gem_client_mark_guilty(struct drm_i915_file_private *file_priv,
3007 const struct i915_gem_context *ctx)
3008{
3009 unsigned int score;
3010 unsigned long prev_hang;
3011
3012 if (i915_gem_context_is_banned(ctx))
3013 score = I915_CLIENT_SCORE_CONTEXT_BAN;
3014 else
3015 score = 0;
3016
3017 prev_hang = xchg(&file_priv->hang_timestamp, jiffies);
3018 if (time_before(jiffies, prev_hang + I915_CLIENT_FAST_HANG_JIFFIES))
3019 score += I915_CLIENT_SCORE_HANG_FAST;
3020
3021 if (score) {
3022 atomic_add(score, &file_priv->ban_score);
3023
3024 DRM_DEBUG_DRIVER("client %s: gained %u ban score, now %u\n",
3025 ctx->name, score,
3026 atomic_read(&file_priv->ban_score));
3027 }
3028}
3029
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02003030static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003031{
Mika Kuoppala14921f32018-06-15 13:44:29 +03003032 unsigned int score;
3033 bool banned, bannable;
Mika Kuoppalab083a082016-11-18 15:10:47 +02003034
Chris Wilson77b25a92017-07-21 13:32:30 +01003035 atomic_inc(&ctx->guilty_count);
3036
Mika Kuoppala14921f32018-06-15 13:44:29 +03003037 bannable = i915_gem_context_is_bannable(ctx);
3038 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
3039 banned = score >= CONTEXT_SCORE_BAN_THRESHOLD;
Chris Wilson24eae082018-02-05 09:22:01 +00003040
Mika Kuoppala14921f32018-06-15 13:44:29 +03003041 /* Cool contexts don't accumulate client ban score */
3042 if (!bannable)
Mika Kuoppalab083a082016-11-18 15:10:47 +02003043 return;
3044
Chris Wilsonbcc26612018-06-18 08:31:35 +01003045 if (banned) {
3046 DRM_DEBUG_DRIVER("context %s: guilty %d, score %u, banned\n",
3047 ctx->name, atomic_read(&ctx->guilty_count),
3048 score);
Mika Kuoppala14921f32018-06-15 13:44:29 +03003049 i915_gem_context_set_banned(ctx);
Chris Wilsonbcc26612018-06-18 08:31:35 +01003050 }
Mika Kuoppala14921f32018-06-15 13:44:29 +03003051
3052 if (!IS_ERR_OR_NULL(ctx->file_priv))
3053 i915_gem_client_mark_guilty(ctx->file_priv, ctx);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02003054}
3055
3056static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
3057{
Chris Wilson77b25a92017-07-21 13:32:30 +01003058 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003059}
3060
Chris Wilsone61e0f52018-02-21 09:56:36 +00003061struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003062i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01003063{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003064 struct i915_request *request, *active = NULL;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003065 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003066
Chris Wilsoncc7cc532018-05-29 14:29:18 +01003067 /*
3068 * We are called by the error capture, reset and to dump engine
3069 * state at random points in time. In particular, note that neither is
3070 * crucially ordered with an interrupt. After a hang, the GPU is dead
3071 * and we assume that no more writes can happen (we waited long enough
3072 * for all writes that were in transaction to be flushed) - adding an
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003073 * extra delay for a recent interrupt is pointless. Hence, we do
3074 * not need an engine->irq_seqno_barrier() before the seqno reads.
Chris Wilsoncc7cc532018-05-29 14:29:18 +01003075 * At all other times, we must assume the GPU is still running, but
3076 * we only care about the snapshot of this moment.
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003077 */
Chris Wilsona89d1f92018-05-02 17:38:39 +01003078 spin_lock_irqsave(&engine->timeline.lock, flags);
3079 list_for_each_entry(request, &engine->timeline.requests, link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00003080 if (__i915_request_completed(request, request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00003081 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003082
Chris Wilson754c9fd2017-02-23 07:44:14 +00003083 active = request;
3084 break;
3085 }
Chris Wilsona89d1f92018-05-02 17:38:39 +01003086 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003087
3088 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003089}
3090
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003091/*
3092 * Ensure irq handler finishes, and not run again.
3093 * Also return the active request so that we only search for it once.
3094 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003095struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003096i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
3097{
Chris Wilson5adfb772018-05-16 19:33:51 +01003098 struct i915_request *request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003099
Chris Wilson1749d902017-10-09 12:02:59 +01003100 /*
3101 * During the reset sequence, we must prevent the engine from
3102 * entering RC6. As the context state is undefined until we restart
3103 * the engine, if it does enter RC6 during the reset, the state
3104 * written to the powercontext is undefined and so we may lose
3105 * GPU state upon resume, i.e. fail to restart after a reset.
3106 */
3107 intel_uncore_forcewake_get(engine->i915, FORCEWAKE_ALL);
3108
Chris Wilson5adfb772018-05-16 19:33:51 +01003109 request = engine->reset.prepare(engine);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003110 if (request && request->fence.error == -EIO)
3111 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003112
3113 return request;
3114}
3115
Chris Wilson0e178ae2017-01-17 17:59:06 +02003116int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02003117{
3118 struct intel_engine_cs *engine;
Chris Wilsone61e0f52018-02-21 09:56:36 +00003119 struct i915_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02003120 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02003121 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02003122
Chris Wilson0e178ae2017-01-17 17:59:06 +02003123 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003124 request = i915_gem_reset_prepare_engine(engine);
3125 if (IS_ERR(request)) {
3126 err = PTR_ERR(request);
3127 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02003128 }
Michel Thierryc64992e2017-06-20 10:57:44 +01003129
3130 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02003131 }
3132
Chris Wilson4c965542017-01-17 17:59:01 +02003133 i915_gem_revoke_fences(dev_priv);
Michal Wajdeczkoc37d5722018-03-12 13:03:07 +00003134 intel_uc_sanitize(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003135
3136 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02003137}
3138
Chris Wilsone61e0f52018-02-21 09:56:36 +00003139static void engine_skip_context(struct i915_request *request)
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003140{
3141 struct intel_engine_cs *engine = request->engine;
Chris Wilson4e0d64d2018-05-17 22:26:30 +01003142 struct i915_gem_context *hung_ctx = request->gem_context;
Chris Wilsona89d1f92018-05-02 17:38:39 +01003143 struct i915_timeline *timeline = request->timeline;
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003144 unsigned long flags;
3145
Chris Wilsona89d1f92018-05-02 17:38:39 +01003146 GEM_BUG_ON(timeline == &engine->timeline);
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003147
Chris Wilsona89d1f92018-05-02 17:38:39 +01003148 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilson890fd182018-07-06 22:07:10 +01003149 spin_lock(&timeline->lock);
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003150
Chris Wilsona89d1f92018-05-02 17:38:39 +01003151 list_for_each_entry_continue(request, &engine->timeline.requests, link)
Chris Wilson4e0d64d2018-05-17 22:26:30 +01003152 if (request->gem_context == hung_ctx)
Chris Wilson6dd75262018-07-06 11:39:43 +01003153 i915_request_skip(request, -EIO);
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003154
3155 list_for_each_entry(request, &timeline->requests, link)
Chris Wilson6dd75262018-07-06 11:39:43 +01003156 i915_request_skip(request, -EIO);
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003157
3158 spin_unlock(&timeline->lock);
Chris Wilsona89d1f92018-05-02 17:38:39 +01003159 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Mika Kuoppala36193ac2017-01-17 17:59:02 +02003160}
3161
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003162/* Returns the request if it was guilty of the hang */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003163static struct i915_request *
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003164i915_gem_reset_request(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003165 struct i915_request *request,
3166 bool stalled)
Mika Kuoppala61da5362017-01-17 17:59:05 +02003167{
Mika Kuoppala71895a02017-01-17 17:59:07 +02003168 /* The guilty request will get skipped on a hung engine.
3169 *
3170 * Users of client default contexts do not rely on logical
3171 * state preserved between batches so it is safe to execute
3172 * queued requests following the hang. Non default contexts
3173 * rely on preserved state, so skipping a batch loses the
3174 * evolution of the state and it needs to be considered corrupted.
3175 * Executing more queued batches on top of corrupted state is
3176 * risky. But we take the risk by trying to advance through
3177 * the queued requests in order to make the client behaviour
3178 * more predictable around resets, by not throwing away random
3179 * amount of batches it has prepared for execution. Sophisticated
3180 * clients can use gem_reset_stats_ioctl and dma fence status
3181 * (exported via sync_file info ioctl on explicit fences) to observe
3182 * when it loses the context state and should rebuild accordingly.
3183 *
3184 * The context ban, and ultimately the client ban, mechanism are safety
3185 * valves if client submission ends up resulting in nothing more than
3186 * subsequent hangs.
3187 */
3188
Chris Wilsonbba08692018-04-06 23:03:53 +01003189 if (i915_request_completed(request)) {
3190 GEM_TRACE("%s pardoned global=%d (fence %llx:%d), current %d\n",
3191 engine->name, request->global_seqno,
3192 request->fence.context, request->fence.seqno,
3193 intel_engine_get_seqno(engine));
3194 stalled = false;
3195 }
3196
3197 if (stalled) {
Chris Wilson4e0d64d2018-05-17 22:26:30 +01003198 i915_gem_context_mark_guilty(request->gem_context);
Chris Wilson6dd75262018-07-06 11:39:43 +01003199 i915_request_skip(request, -EIO);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003200
3201 /* If this context is now banned, skip all pending requests. */
Chris Wilson4e0d64d2018-05-17 22:26:30 +01003202 if (i915_gem_context_is_banned(request->gem_context))
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003203 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02003204 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003205 /*
3206 * Since this is not the hung engine, it may have advanced
3207 * since the hang declaration. Double check by refinding
3208 * the active request at the time of the reset.
3209 */
3210 request = i915_gem_find_active_request(engine);
3211 if (request) {
Chris Wilson042ed2d2018-06-15 10:31:36 +01003212 unsigned long flags;
3213
Chris Wilson4e0d64d2018-05-17 22:26:30 +01003214 i915_gem_context_mark_innocent(request->gem_context);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003215 dma_fence_set_error(&request->fence, -EAGAIN);
3216
3217 /* Rewind the engine to replay the incomplete rq */
Chris Wilson042ed2d2018-06-15 10:31:36 +01003218 spin_lock_irqsave(&engine->timeline.lock, flags);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003219 request = list_prev_entry(request, link);
Chris Wilsona89d1f92018-05-02 17:38:39 +01003220 if (&request->link == &engine->timeline.requests)
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003221 request = NULL;
Chris Wilson042ed2d2018-06-15 10:31:36 +01003222 spin_unlock_irqrestore(&engine->timeline.lock, flags);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003223 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02003224 }
3225
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003226 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02003227}
3228
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003229void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003230 struct i915_request *request,
3231 bool stalled)
Chris Wilson4db080f2013-12-04 11:37:09 +00003232{
Chris Wilsonfcb1de52017-12-19 09:01:10 +00003233 /*
3234 * Make sure this write is visible before we re-enable the interrupt
3235 * handlers on another CPU, as tasklet_enable() resolves to just
3236 * a compiler barrier which is insufficient for our purpose here.
3237 */
3238 smp_store_mb(engine->irq_posted, 0);
Chris Wilsoned454f22017-07-21 13:32:29 +01003239
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003240 if (request)
Chris Wilsonbba08692018-04-06 23:03:53 +01003241 request = i915_gem_reset_request(engine, request, stalled);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003242
Chris Wilson821ed7d2016-09-09 14:11:53 +01003243 /* Setup the CS to resume from the breadcrumb of the hung request */
Chris Wilson5adfb772018-05-16 19:33:51 +01003244 engine->reset.reset(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003245}
3246
Chris Wilsond0667e92018-04-06 23:03:54 +01003247void i915_gem_reset(struct drm_i915_private *dev_priv,
3248 unsigned int stalled_mask)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003249{
3250 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303251 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01003252
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003253 lockdep_assert_held(&dev_priv->drm.struct_mutex);
3254
Chris Wilsone61e0f52018-02-21 09:56:36 +00003255 i915_retire_requests(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003256
Chris Wilson2ae55732017-02-12 17:20:02 +00003257 for_each_engine(engine, dev_priv, id) {
Chris Wilson1fc44d92018-05-17 22:26:32 +01003258 struct intel_context *ce;
Chris Wilson2ae55732017-02-12 17:20:02 +00003259
Chris Wilsonbba08692018-04-06 23:03:53 +01003260 i915_gem_reset_engine(engine,
3261 engine->hangcheck.active_request,
Chris Wilsond0667e92018-04-06 23:03:54 +01003262 stalled_mask & ENGINE_MASK(id));
Chris Wilson1fc44d92018-05-17 22:26:32 +01003263 ce = fetch_and_zero(&engine->last_retired_context);
3264 if (ce)
3265 intel_context_unpin(ce);
Chris Wilson7b6da812017-12-16 00:03:34 +00003266
3267 /*
3268 * Ostensibily, we always want a context loaded for powersaving,
3269 * so if the engine is idle after the reset, send a request
3270 * to load our scratch kernel_context.
3271 *
3272 * More mysteriously, if we leave the engine idle after a reset,
3273 * the next userspace batch may hang, with what appears to be
3274 * an incoherent read by the CS (presumably stale TLB). An
3275 * empty request appears sufficient to paper over the glitch.
3276 */
Chris Wilson01b8fdc2018-02-05 15:24:31 +00003277 if (intel_engine_is_idle(engine)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00003278 struct i915_request *rq;
Chris Wilson7b6da812017-12-16 00:03:34 +00003279
Chris Wilsone61e0f52018-02-21 09:56:36 +00003280 rq = i915_request_alloc(engine,
3281 dev_priv->kernel_context);
Chris Wilson7b6da812017-12-16 00:03:34 +00003282 if (!IS_ERR(rq))
Chris Wilson697b9a82018-06-12 11:51:35 +01003283 i915_request_add(rq);
Chris Wilson7b6da812017-12-16 00:03:34 +00003284 }
Chris Wilson2ae55732017-02-12 17:20:02 +00003285 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003286
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003287 i915_gem_restore_fences(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003288}
3289
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003290void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
3291{
Chris Wilson5adfb772018-05-16 19:33:51 +01003292 engine->reset.finish(engine);
3293
Chris Wilson1749d902017-10-09 12:02:59 +01003294 intel_uncore_forcewake_put(engine->i915, FORCEWAKE_ALL);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003295}
3296
Chris Wilsond8027092017-02-08 14:30:32 +00003297void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3298{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003299 struct intel_engine_cs *engine;
3300 enum intel_engine_id id;
3301
Chris Wilsond8027092017-02-08 14:30:32 +00003302 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003303
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003304 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003305 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003306 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003307 }
Chris Wilsond8027092017-02-08 14:30:32 +00003308}
3309
Chris Wilsone61e0f52018-02-21 09:56:36 +00003310static void nop_submit_request(struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003311{
Chris Wilson8d550822017-10-06 12:56:17 +01003312 unsigned long flags;
3313
Chris Wilsond9b13c42018-03-15 13:14:50 +00003314 GEM_TRACE("%s fence %llx:%d -> -EIO\n",
3315 request->engine->name,
3316 request->fence.context, request->fence.seqno);
Chris Wilson3cd94422017-01-10 17:22:45 +00003317 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson8d550822017-10-06 12:56:17 +01003318
Chris Wilsona89d1f92018-05-02 17:38:39 +01003319 spin_lock_irqsave(&request->engine->timeline.lock, flags);
Chris Wilsone61e0f52018-02-21 09:56:36 +00003320 __i915_request_submit(request);
Chris Wilson3dcf93f72016-11-22 14:41:20 +00003321 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilsona89d1f92018-05-02 17:38:39 +01003322 spin_unlock_irqrestore(&request->engine->timeline.lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003323}
3324
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003325void i915_gem_set_wedged(struct drm_i915_private *i915)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003326{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003327 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303328 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003329
Chris Wilsond9b13c42018-03-15 13:14:50 +00003330 GEM_TRACE("start\n");
3331
Chris Wilson7f961d72018-04-26 11:32:19 +01003332 if (GEM_SHOW_DEBUG()) {
Chris Wilson559e0402018-02-05 09:21:59 +00003333 struct drm_printer p = drm_debug_printer(__func__);
3334
3335 for_each_engine(engine, i915, id)
3336 intel_engine_dump(engine, &p, "%s\n", engine->name);
3337 }
3338
Chris Wilson3970c652018-07-23 15:53:35 +01003339 if (test_and_set_bit(I915_WEDGED, &i915->gpu_error.flags))
3340 goto out;
Chris Wilson0d73e7a2018-02-07 15:13:50 +00003341
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003342 /*
3343 * First, stop submission to hw, but do not yet complete requests by
3344 * rolling the global seqno forward (since this would complete requests
3345 * for which we haven't set the fence error to EIO yet).
3346 */
Chris Wilson38009602018-12-03 11:36:55 +00003347 for_each_engine(engine, i915, id)
Chris Wilson963ddd62018-03-02 11:33:24 +00003348 i915_gem_reset_prepare_engine(engine);
Chris Wilson47650db2018-03-07 13:42:25 +00003349
Chris Wilsonac697ae2018-03-15 15:10:15 +00003350 /* Even if the GPU reset fails, it should still stop the engines */
Chris Wilsonec5b65a2018-07-26 09:50:33 +01003351 if (INTEL_GEN(i915) >= 5)
3352 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilsonac697ae2018-03-15 15:10:15 +00003353
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003354 for_each_engine(engine, i915, id) {
Chris Wilson38009602018-12-03 11:36:55 +00003355 engine->submit_request = nop_submit_request;
3356 engine->schedule = NULL;
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003357 }
Chris Wilson38009602018-12-03 11:36:55 +00003358 i915->caps.scheduler = 0;
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003359
3360 /*
3361 * Make sure no request can slip through without getting completed by
3362 * either this call here to intel_engine_init_global_seqno, or the one
Chris Wilson38009602018-12-03 11:36:55 +00003363 * in nop_submit_request.
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003364 */
3365 synchronize_rcu();
3366
Chris Wilson38009602018-12-03 11:36:55 +00003367 /* Mark all executing requests as skipped */
3368 for_each_engine(engine, i915, id)
3369 engine->cancel_requests(engine);
3370
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003371 for_each_engine(engine, i915, id) {
Chris Wilson963ddd62018-03-02 11:33:24 +00003372 i915_gem_reset_finish_engine(engine);
Chris Wilson38009602018-12-03 11:36:55 +00003373 intel_engine_wakeup(engine);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003374 }
Chris Wilson20e49332016-11-22 14:41:21 +00003375
Chris Wilson3970c652018-07-23 15:53:35 +01003376out:
Chris Wilsond9b13c42018-03-15 13:14:50 +00003377 GEM_TRACE("end\n");
3378
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003379 wake_up_all(&i915->gpu_error.reset_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07003380}
3381
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003382bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3383{
Chris Wilsona89d1f92018-05-02 17:38:39 +01003384 struct i915_timeline *tl;
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003385
3386 lockdep_assert_held(&i915->drm.struct_mutex);
3387 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3388 return true;
3389
Chris Wilsond9b13c42018-03-15 13:14:50 +00003390 GEM_TRACE("start\n");
3391
Chris Wilson2d4ecac2018-03-07 13:42:21 +00003392 /*
3393 * Before unwedging, make sure that all pending operations
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003394 * are flushed and errored out - we may have requests waiting upon
3395 * third party fences. We marked all inflight requests as EIO, and
3396 * every execbuf since returned EIO, for consistency we want all
3397 * the currently pending requests to also be marked as EIO, which
3398 * is done inside our nop_submit_request - and so we must wait.
3399 *
3400 * No more can be submitted until we reset the wedged bit.
3401 */
3402 list_for_each_entry(tl, &i915->gt.timelines, link) {
Chris Wilsona89d1f92018-05-02 17:38:39 +01003403 struct i915_request *rq;
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003404
Chris Wilsona89d1f92018-05-02 17:38:39 +01003405 rq = i915_gem_active_peek(&tl->last_request,
3406 &i915->drm.struct_mutex);
3407 if (!rq)
3408 continue;
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003409
Chris Wilsona89d1f92018-05-02 17:38:39 +01003410 /*
3411 * We can't use our normal waiter as we want to
3412 * avoid recursively trying to handle the current
3413 * reset. The basic dma_fence_default_wait() installs
3414 * a callback for dma_fence_signal(), which is
3415 * triggered by our nop handler (indirectly, the
3416 * callback enables the signaler thread which is
3417 * woken by the nop_submit_request() advancing the seqno
3418 * and when the seqno passes the fence, the signaler
3419 * then signals the fence waking us up).
3420 */
3421 if (dma_fence_default_wait(&rq->fence, true,
3422 MAX_SCHEDULE_TIMEOUT) < 0)
3423 return false;
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003424 }
Chris Wilson2d4ecac2018-03-07 13:42:21 +00003425 i915_retire_requests(i915);
3426 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003427
Chris Wilson8db601f2018-09-14 09:00:17 +01003428 if (!intel_gpu_reset(i915, ALL_ENGINES))
3429 intel_engines_sanitize(i915);
3430
Chris Wilson2d4ecac2018-03-07 13:42:21 +00003431 /*
3432 * Undo nop_submit_request. We prevent all new i915 requests from
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003433 * being queued (by disallowing execbuf whilst wedged) so having
3434 * waited for all active requests above, we know the system is idle
3435 * and do not have to worry about a thread being inside
3436 * engine->submit_request() as we swap over. So unlike installing
3437 * the nop_submit_request on reset, we can do this from normal
3438 * context and do not require stop_machine().
3439 */
3440 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003441 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003442
Chris Wilsond9b13c42018-03-15 13:14:50 +00003443 GEM_TRACE("end\n");
3444
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003445 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3446 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3447
3448 return true;
3449}
3450
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003451static void
Eric Anholt673a3942008-07-30 12:06:12 -07003452i915_gem_retire_work_handler(struct work_struct *work)
3453{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003454 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003455 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003456 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003457
Chris Wilson891b48c2010-09-29 12:26:37 +01003458 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003459 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00003460 i915_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003461 mutex_unlock(&dev->struct_mutex);
3462 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003463
Chris Wilson88923042018-01-29 14:41:04 +00003464 /*
3465 * Keep the retire handler running until we are finally idle.
Chris Wilson67d97da2016-07-04 08:08:31 +01003466 * We do not need to do this test under locking as in the worst-case
3467 * we queue the retire worker once too often.
3468 */
Chris Wilson88923042018-01-29 14:41:04 +00003469 if (READ_ONCE(dev_priv->gt.awake))
Chris Wilson67d97da2016-07-04 08:08:31 +01003470 queue_delayed_work(dev_priv->wq,
3471 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003472 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003473}
Chris Wilson891b48c2010-09-29 12:26:37 +01003474
Chris Wilson84a10742018-01-24 11:36:08 +00003475static void shrink_caches(struct drm_i915_private *i915)
3476{
3477 /*
3478 * kmem_cache_shrink() discards empty slabs and reorders partially
3479 * filled slabs to prioritise allocating from the mostly full slabs,
3480 * with the aim of reducing fragmentation.
3481 */
3482 kmem_cache_shrink(i915->priorities);
3483 kmem_cache_shrink(i915->dependencies);
3484 kmem_cache_shrink(i915->requests);
3485 kmem_cache_shrink(i915->luts);
3486 kmem_cache_shrink(i915->vmas);
3487 kmem_cache_shrink(i915->objects);
3488}
3489
3490struct sleep_rcu_work {
3491 union {
3492 struct rcu_head rcu;
3493 struct work_struct work;
3494 };
3495 struct drm_i915_private *i915;
3496 unsigned int epoch;
3497};
3498
3499static inline bool
3500same_epoch(struct drm_i915_private *i915, unsigned int epoch)
3501{
3502 /*
3503 * There is a small chance that the epoch wrapped since we started
3504 * sleeping. If we assume that epoch is at least a u32, then it will
3505 * take at least 2^32 * 100ms for it to wrap, or about 326 years.
3506 */
3507 return epoch == READ_ONCE(i915->gt.epoch);
3508}
3509
3510static void __sleep_work(struct work_struct *work)
3511{
3512 struct sleep_rcu_work *s = container_of(work, typeof(*s), work);
3513 struct drm_i915_private *i915 = s->i915;
3514 unsigned int epoch = s->epoch;
3515
3516 kfree(s);
3517 if (same_epoch(i915, epoch))
3518 shrink_caches(i915);
3519}
3520
3521static void __sleep_rcu(struct rcu_head *rcu)
3522{
3523 struct sleep_rcu_work *s = container_of(rcu, typeof(*s), rcu);
3524 struct drm_i915_private *i915 = s->i915;
3525
Chris Wilsona1db9c52018-11-08 09:21:01 +00003526 destroy_rcu_head(&s->rcu);
3527
Chris Wilson84a10742018-01-24 11:36:08 +00003528 if (same_epoch(i915, s->epoch)) {
3529 INIT_WORK(&s->work, __sleep_work);
3530 queue_work(i915->wq, &s->work);
3531 } else {
3532 kfree(s);
3533 }
3534}
3535
Chris Wilson5427f202017-10-23 22:32:34 +01003536static inline bool
3537new_requests_since_last_retire(const struct drm_i915_private *i915)
3538{
3539 return (READ_ONCE(i915->gt.active_requests) ||
3540 work_pending(&i915->gt.idle_work.work));
3541}
3542
Chris Wilson1934f5de2018-05-31 23:40:57 +01003543static void assert_kernel_context_is_current(struct drm_i915_private *i915)
3544{
3545 struct intel_engine_cs *engine;
3546 enum intel_engine_id id;
3547
3548 if (i915_terminally_wedged(&i915->gpu_error))
3549 return;
3550
3551 GEM_BUG_ON(i915->gt.active_requests);
3552 for_each_engine(engine, i915, id) {
3553 GEM_BUG_ON(__i915_gem_active_peek(&engine->timeline.last_request));
3554 GEM_BUG_ON(engine->last_retired_context !=
3555 to_intel_context(i915->kernel_context, engine));
3556 }
3557}
3558
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003559static void
3560i915_gem_idle_work_handler(struct work_struct *work)
3561{
3562 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003563 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson84a10742018-01-24 11:36:08 +00003564 unsigned int epoch = I915_EPOCH_INVALID;
Chris Wilson67d97da2016-07-04 08:08:31 +01003565 bool rearm_hangcheck;
3566
3567 if (!READ_ONCE(dev_priv->gt.awake))
3568 return;
3569
Chris Wilson4dfacb02018-05-31 09:22:43 +01003570 if (READ_ONCE(dev_priv->gt.active_requests))
3571 return;
3572
3573 /*
3574 * Flush out the last user context, leaving only the pinned
3575 * kernel context resident. When we are idling on the kernel_context,
3576 * no more new requests (with a context switch) are emitted and we
3577 * can finally rest. A consequence is that the idle work handler is
3578 * always called at least twice before idling (and if the system is
3579 * idle that implies a round trip through the retire worker).
3580 */
3581 mutex_lock(&dev_priv->drm.struct_mutex);
3582 i915_gem_switch_to_kernel_context(dev_priv);
3583 mutex_unlock(&dev_priv->drm.struct_mutex);
3584
3585 GEM_TRACE("active_requests=%d (after switch-to-kernel-context)\n",
3586 READ_ONCE(dev_priv->gt.active_requests));
3587
Imre Deak0cb56702016-11-07 11:20:04 +02003588 /*
3589 * Wait for last execlists context complete, but bail out in case a
Chris Wilsonffed7bd2018-03-01 10:33:38 +00003590 * new request is submitted. As we don't trust the hardware, we
3591 * continue on if the wait times out. This is necessary to allow
3592 * the machine to suspend even if the hardware dies, and we will
3593 * try to recover in resume (after depriving the hardware of power,
3594 * it may be in a better mmod).
Imre Deak0cb56702016-11-07 11:20:04 +02003595 */
Chris Wilsonffed7bd2018-03-01 10:33:38 +00003596 __wait_for(if (new_requests_since_last_retire(dev_priv)) return,
3597 intel_engines_are_idle(dev_priv),
3598 I915_IDLE_ENGINES_TIMEOUT * 1000,
3599 10, 500);
Chris Wilson67d97da2016-07-04 08:08:31 +01003600
3601 rearm_hangcheck =
3602 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3603
Chris Wilson5427f202017-10-23 22:32:34 +01003604 if (!mutex_trylock(&dev_priv->drm.struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003605 /* Currently busy, come back later */
3606 mod_delayed_work(dev_priv->wq,
3607 &dev_priv->gt.idle_work,
3608 msecs_to_jiffies(50));
3609 goto out_rearm;
3610 }
3611
Imre Deak93c97dc2016-11-07 11:20:03 +02003612 /*
3613 * New request retired after this work handler started, extend active
3614 * period until next instance of the work.
3615 */
Chris Wilson5427f202017-10-23 22:32:34 +01003616 if (new_requests_since_last_retire(dev_priv))
Imre Deak93c97dc2016-11-07 11:20:03 +02003617 goto out_unlock;
3618
Chris Wilsone4d20062018-04-06 16:51:44 +01003619 epoch = __i915_gem_park(dev_priv);
Chris Wilsonff320d62017-10-23 22:32:35 +01003620
Chris Wilson1934f5de2018-05-31 23:40:57 +01003621 assert_kernel_context_is_current(dev_priv);
3622
Chris Wilson67d97da2016-07-04 08:08:31 +01003623 rearm_hangcheck = false;
Chris Wilson67d97da2016-07-04 08:08:31 +01003624out_unlock:
Chris Wilson5427f202017-10-23 22:32:34 +01003625 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003626
Chris Wilson67d97da2016-07-04 08:08:31 +01003627out_rearm:
3628 if (rearm_hangcheck) {
3629 GEM_BUG_ON(!dev_priv->gt.awake);
3630 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003631 }
Chris Wilson84a10742018-01-24 11:36:08 +00003632
3633 /*
3634 * When we are idle, it is an opportune time to reap our caches.
3635 * However, we have many objects that utilise RCU and the ordered
3636 * i915->wq that this work is executing on. To try and flush any
3637 * pending frees now we are idle, we first wait for an RCU grace
3638 * period, and then queue a task (that will run last on the wq) to
3639 * shrink and re-optimize the caches.
3640 */
3641 if (same_epoch(dev_priv, epoch)) {
3642 struct sleep_rcu_work *s = kmalloc(sizeof(*s), GFP_KERNEL);
3643 if (s) {
Chris Wilsona1db9c52018-11-08 09:21:01 +00003644 init_rcu_head(&s->rcu);
Chris Wilson84a10742018-01-24 11:36:08 +00003645 s->i915 = dev_priv;
3646 s->epoch = epoch;
3647 call_rcu(&s->rcu, __sleep_rcu);
3648 }
3649 }
Eric Anholt673a3942008-07-30 12:06:12 -07003650}
3651
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003652void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3653{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003654 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003655 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3656 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003657 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003658
Chris Wilsond1b48c12017-08-16 09:52:08 +01003659 mutex_lock(&i915->drm.struct_mutex);
3660
3661 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3662 struct i915_gem_context *ctx = lut->ctx;
3663 struct i915_vma *vma;
3664
Chris Wilson432295d2017-08-22 12:05:15 +01003665 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003666 if (ctx->file_priv != fpriv)
3667 continue;
3668
3669 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003670 GEM_BUG_ON(vma->obj != obj);
3671
3672 /* We allow the process to have multiple handles to the same
3673 * vma, in the same fd namespace, by virtue of flink/open.
3674 */
3675 GEM_BUG_ON(!vma->open_count);
3676 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003677 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003678
Chris Wilsond1b48c12017-08-16 09:52:08 +01003679 list_del(&lut->obj_link);
3680 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003681
Chris Wilsond1b48c12017-08-16 09:52:08 +01003682 kmem_cache_free(i915->luts, lut);
3683 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003684 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003685
3686 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003687}
3688
Chris Wilsone95433c2016-10-28 13:58:27 +01003689static unsigned long to_wait_timeout(s64 timeout_ns)
3690{
3691 if (timeout_ns < 0)
3692 return MAX_SCHEDULE_TIMEOUT;
3693
3694 if (timeout_ns == 0)
3695 return 0;
3696
3697 return nsecs_to_jiffies_timeout(timeout_ns);
3698}
3699
Ben Widawsky5816d642012-04-11 11:18:19 -07003700/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003701 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003702 * @dev: drm device pointer
3703 * @data: ioctl data blob
3704 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003705 *
3706 * Returns 0 if successful, else an error is returned with the remaining time in
3707 * the timeout parameter.
3708 * -ETIME: object is still busy after timeout
3709 * -ERESTARTSYS: signal interrupted the wait
3710 * -ENONENT: object doesn't exist
3711 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003712 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003713 * -ENOMEM: damn
3714 * -ENODEV: Internal IRQ fail
3715 * -E?: The add request failed
3716 *
3717 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3718 * non-zero timeout parameter the wait ioctl will wait for the given number of
3719 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3720 * without holding struct_mutex the object may become re-busied before this
3721 * function completes. A similar but shorter * race condition exists in the busy
3722 * ioctl
3723 */
3724int
3725i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3726{
3727 struct drm_i915_gem_wait *args = data;
3728 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003729 ktime_t start;
3730 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003731
Daniel Vetter11b5d512014-09-29 15:31:26 +02003732 if (args->flags != 0)
3733 return -EINVAL;
3734
Chris Wilson03ac0642016-07-20 13:31:51 +01003735 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003736 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003737 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003738
Chris Wilsone95433c2016-10-28 13:58:27 +01003739 start = ktime_get();
3740
3741 ret = i915_gem_object_wait(obj,
Chris Wilsone9eaf822018-10-01 15:47:55 +01003742 I915_WAIT_INTERRUPTIBLE |
3743 I915_WAIT_PRIORITY |
3744 I915_WAIT_ALL,
Chris Wilsone95433c2016-10-28 13:58:27 +01003745 to_wait_timeout(args->timeout_ns),
3746 to_rps_client(file));
3747
3748 if (args->timeout_ns > 0) {
3749 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3750 if (args->timeout_ns < 0)
3751 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003752
3753 /*
3754 * Apparently ktime isn't accurate enough and occasionally has a
3755 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3756 * things up to make the test happy. We allow up to 1 jiffy.
3757 *
3758 * This is a regression from the timespec->ktime conversion.
3759 */
3760 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3761 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003762
3763 /* Asked to wait beyond the jiffie/scheduler precision? */
3764 if (ret == -ETIME && args->timeout_ns)
3765 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003766 }
3767
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003768 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003769 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003770}
3771
Chris Wilsonec625fb2018-07-09 13:20:42 +01003772static long wait_for_timeline(struct i915_timeline *tl,
3773 unsigned int flags, long timeout)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003774{
Chris Wilson06060352018-05-31 09:22:44 +01003775 struct i915_request *rq;
Chris Wilson06060352018-05-31 09:22:44 +01003776
3777 rq = i915_gem_active_get_unlocked(&tl->last_request);
3778 if (!rq)
Chris Wilsonec625fb2018-07-09 13:20:42 +01003779 return timeout;
Chris Wilson06060352018-05-31 09:22:44 +01003780
3781 /*
3782 * "Race-to-idle".
3783 *
3784 * Switching to the kernel context is often used a synchronous
3785 * step prior to idling, e.g. in suspend for flushing all
3786 * current operations to memory before sleeping. These we
3787 * want to complete as quickly as possible to avoid prolonged
3788 * stalls, so allow the gpu to boost to maximum clocks.
3789 */
3790 if (flags & I915_WAIT_FOR_IDLE_BOOST)
3791 gen6_rps_boost(rq, NULL);
3792
Chris Wilsonec625fb2018-07-09 13:20:42 +01003793 timeout = i915_request_wait(rq, flags, timeout);
Chris Wilson06060352018-05-31 09:22:44 +01003794 i915_request_put(rq);
3795
Chris Wilsonec625fb2018-07-09 13:20:42 +01003796 return timeout;
Chris Wilson73cb9702016-10-28 13:58:46 +01003797}
3798
Chris Wilson25112b62017-03-30 15:50:39 +01003799static int wait_for_engines(struct drm_i915_private *i915)
3800{
Chris Wilsonee42c002017-12-11 19:41:34 +00003801 if (wait_for(intel_engines_are_idle(i915), I915_IDLE_ENGINES_TIMEOUT)) {
Chris Wilson59e4b192017-12-11 19:41:35 +00003802 dev_err(i915->drm.dev,
3803 "Failed to idle engines, declaring wedged!\n");
Chris Wilson629820f2018-03-09 10:11:14 +00003804 GEM_TRACE_DUMP();
Chris Wilsoncad99462017-08-26 12:09:33 +01003805 i915_gem_set_wedged(i915);
3806 return -EIO;
Chris Wilson25112b62017-03-30 15:50:39 +01003807 }
3808
3809 return 0;
3810}
3811
Chris Wilsonec625fb2018-07-09 13:20:42 +01003812int i915_gem_wait_for_idle(struct drm_i915_private *i915,
3813 unsigned int flags, long timeout)
Chris Wilson73cb9702016-10-28 13:58:46 +01003814{
Chris Wilsonec625fb2018-07-09 13:20:42 +01003815 GEM_TRACE("flags=%x (%s), timeout=%ld%s\n",
3816 flags, flags & I915_WAIT_LOCKED ? "locked" : "unlocked",
3817 timeout, timeout == MAX_SCHEDULE_TIMEOUT ? " (forever)" : "");
Chris Wilson09a4c022018-05-24 09:11:35 +01003818
Chris Wilson863e9fd2017-05-30 13:13:32 +01003819 /* If the device is asleep, we have no requests outstanding */
3820 if (!READ_ONCE(i915->gt.awake))
3821 return 0;
3822
Chris Wilson9caa34a2016-11-11 14:58:08 +00003823 if (flags & I915_WAIT_LOCKED) {
Chris Wilsona89d1f92018-05-02 17:38:39 +01003824 struct i915_timeline *tl;
3825 int err;
Chris Wilson9caa34a2016-11-11 14:58:08 +00003826
3827 lockdep_assert_held(&i915->drm.struct_mutex);
3828
3829 list_for_each_entry(tl, &i915->gt.timelines, link) {
Chris Wilsonec625fb2018-07-09 13:20:42 +01003830 timeout = wait_for_timeline(tl, flags, timeout);
3831 if (timeout < 0)
3832 return timeout;
Chris Wilson9caa34a2016-11-11 14:58:08 +00003833 }
Chris Wilsonc1e63f62018-08-08 11:50:59 +01003834 if (GEM_SHOW_DEBUG() && !timeout) {
3835 /* Presume that timeout was non-zero to begin with! */
3836 dev_warn(&i915->drm.pdev->dev,
3837 "Missed idle-completion interrupt!\n");
3838 GEM_TRACE_DUMP();
3839 }
Chris Wilsona61b47f2018-06-27 12:53:34 +01003840
3841 err = wait_for_engines(i915);
3842 if (err)
3843 return err;
3844
Chris Wilsone61e0f52018-02-21 09:56:36 +00003845 i915_retire_requests(i915);
Chris Wilson09a4c022018-05-24 09:11:35 +01003846 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003847 } else {
Chris Wilsona89d1f92018-05-02 17:38:39 +01003848 struct intel_engine_cs *engine;
3849 enum intel_engine_id id;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003850
Chris Wilsona89d1f92018-05-02 17:38:39 +01003851 for_each_engine(engine, i915, id) {
Chris Wilsonec625fb2018-07-09 13:20:42 +01003852 struct i915_timeline *tl = &engine->timeline;
3853
3854 timeout = wait_for_timeline(tl, flags, timeout);
3855 if (timeout < 0)
3856 return timeout;
Chris Wilsona89d1f92018-05-02 17:38:39 +01003857 }
Chris Wilsona89d1f92018-05-02 17:38:39 +01003858 }
Chris Wilsona61b47f2018-06-27 12:53:34 +01003859
3860 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003861}
3862
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003863static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3864{
Chris Wilsone27ab732017-06-15 13:38:49 +01003865 /*
3866 * We manually flush the CPU domain so that we can override and
3867 * force the flush for the display, and perform it asyncrhonously.
3868 */
3869 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3870 if (obj->cache_dirty)
3871 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Christian Königc0a51fd2018-02-16 13:43:38 +01003872 obj->write_domain = 0;
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003873}
3874
3875void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3876{
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003877 if (!READ_ONCE(obj->pin_global))
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003878 return;
3879
3880 mutex_lock(&obj->base.dev->struct_mutex);
3881 __i915_gem_object_flush_for_display(obj);
3882 mutex_unlock(&obj->base.dev->struct_mutex);
3883}
3884
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003885/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003886 * Moves a single object to the WC read, and possibly write domain.
3887 * @obj: object to act on
3888 * @write: ask for write access or read only
3889 *
3890 * This function returns when the move is complete, including waiting on
3891 * flushes to occur.
3892 */
3893int
3894i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3895{
3896 int ret;
3897
3898 lockdep_assert_held(&obj->base.dev->struct_mutex);
3899
3900 ret = i915_gem_object_wait(obj,
3901 I915_WAIT_INTERRUPTIBLE |
3902 I915_WAIT_LOCKED |
3903 (write ? I915_WAIT_ALL : 0),
3904 MAX_SCHEDULE_TIMEOUT,
3905 NULL);
3906 if (ret)
3907 return ret;
3908
Christian Königc0a51fd2018-02-16 13:43:38 +01003909 if (obj->write_domain == I915_GEM_DOMAIN_WC)
Chris Wilsone22d8e32017-04-12 12:01:11 +01003910 return 0;
3911
3912 /* Flush and acquire obj->pages so that we are coherent through
3913 * direct access in memory with previous cached writes through
3914 * shmemfs and that our cache domain tracking remains valid.
3915 * For example, if the obj->filp was moved to swap without us
3916 * being notified and releasing the pages, we would mistakenly
3917 * continue to assume that the obj remained out of the CPU cached
3918 * domain.
3919 */
3920 ret = i915_gem_object_pin_pages(obj);
3921 if (ret)
3922 return ret;
3923
3924 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3925
3926 /* Serialise direct access to this object with the barriers for
3927 * coherent writes from the GPU, by effectively invalidating the
3928 * WC domain upon first access.
3929 */
Christian Königc0a51fd2018-02-16 13:43:38 +01003930 if ((obj->read_domains & I915_GEM_DOMAIN_WC) == 0)
Chris Wilsone22d8e32017-04-12 12:01:11 +01003931 mb();
3932
3933 /* It should now be out of any other write domains, and we can update
3934 * the domain values for our changes.
3935 */
Christian Königc0a51fd2018-02-16 13:43:38 +01003936 GEM_BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3937 obj->read_domains |= I915_GEM_DOMAIN_WC;
Chris Wilsone22d8e32017-04-12 12:01:11 +01003938 if (write) {
Christian Königc0a51fd2018-02-16 13:43:38 +01003939 obj->read_domains = I915_GEM_DOMAIN_WC;
3940 obj->write_domain = I915_GEM_DOMAIN_WC;
Chris Wilsone22d8e32017-04-12 12:01:11 +01003941 obj->mm.dirty = true;
3942 }
3943
3944 i915_gem_object_unpin_pages(obj);
3945 return 0;
3946}
3947
3948/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003949 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003950 * @obj: object to act on
3951 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003952 *
3953 * This function returns when the move is complete, including waiting on
3954 * flushes to occur.
3955 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003956int
Chris Wilson20217462010-11-23 15:26:33 +00003957i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003958{
Eric Anholte47c68e2008-11-14 13:35:19 -08003959 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003960
Chris Wilsone95433c2016-10-28 13:58:27 +01003961 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003962
Chris Wilsone95433c2016-10-28 13:58:27 +01003963 ret = i915_gem_object_wait(obj,
3964 I915_WAIT_INTERRUPTIBLE |
3965 I915_WAIT_LOCKED |
3966 (write ? I915_WAIT_ALL : 0),
3967 MAX_SCHEDULE_TIMEOUT,
3968 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003969 if (ret)
3970 return ret;
3971
Christian Königc0a51fd2018-02-16 13:43:38 +01003972 if (obj->write_domain == I915_GEM_DOMAIN_GTT)
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003973 return 0;
3974
Chris Wilson43566de2015-01-02 16:29:29 +05303975 /* Flush and acquire obj->pages so that we are coherent through
3976 * direct access in memory with previous cached writes through
3977 * shmemfs and that our cache domain tracking remains valid.
3978 * For example, if the obj->filp was moved to swap without us
3979 * being notified and releasing the pages, we would mistakenly
3980 * continue to assume that the obj remained out of the CPU cached
3981 * domain.
3982 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003983 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303984 if (ret)
3985 return ret;
3986
Chris Wilsonef749212017-04-12 12:01:10 +01003987 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003988
Chris Wilsond0a57782012-10-09 19:24:37 +01003989 /* Serialise direct access to this object with the barriers for
3990 * coherent writes from the GPU, by effectively invalidating the
3991 * GTT domain upon first access.
3992 */
Christian Königc0a51fd2018-02-16 13:43:38 +01003993 if ((obj->read_domains & I915_GEM_DOMAIN_GTT) == 0)
Chris Wilsond0a57782012-10-09 19:24:37 +01003994 mb();
3995
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003996 /* It should now be out of any other write domains, and we can update
3997 * the domain values for our changes.
3998 */
Christian Königc0a51fd2018-02-16 13:43:38 +01003999 GEM_BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4000 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004001 if (write) {
Christian Königc0a51fd2018-02-16 13:43:38 +01004002 obj->read_domains = I915_GEM_DOMAIN_GTT;
4003 obj->write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004004 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08004005 }
4006
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004007 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004008 return 0;
4009}
4010
Chris Wilsonef55f922015-10-09 14:11:27 +01004011/**
4012 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004013 * @obj: object to act on
4014 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01004015 *
4016 * After this function returns, the object will be in the new cache-level
4017 * across all GTT and the contents of the backing storage will be coherent,
4018 * with respect to the new cache-level. In order to keep the backing storage
4019 * coherent for all users, we only allow a single cache level to be set
4020 * globally on the object and prevent it from being changed whilst the
4021 * hardware is reading from the object. That is if the object is currently
4022 * on the scanout it will be set to uncached (or equivalent display
4023 * cache coherency) and all non-MOCS GPU access will also be uncached so
4024 * that all direct access to the scanout remains coherent.
4025 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004026int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4027 enum i915_cache_level cache_level)
4028{
Chris Wilsonaa653a62016-08-04 07:52:27 +01004029 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00004030 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004031
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004032 lockdep_assert_held(&obj->base.dev->struct_mutex);
4033
Chris Wilsone4ffd172011-04-04 09:44:39 +01004034 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00004035 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004036
Chris Wilsonef55f922015-10-09 14:11:27 +01004037 /* Inspect the list of currently bound VMA and unbind any that would
4038 * be invalid given the new cache-level. This is principally to
4039 * catch the issue of the CS prefetch crossing page boundaries and
4040 * reading an invalid PTE on older architectures.
4041 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01004042restart:
4043 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004044 if (!drm_mm_node_allocated(&vma->node))
4045 continue;
4046
Chris Wilson20dfbde2016-08-04 16:32:30 +01004047 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004048 DRM_DEBUG("can not change the cache level of pinned objects\n");
4049 return -EBUSY;
4050 }
4051
Chris Wilson010e3e62017-12-06 12:49:13 +00004052 if (!i915_vma_is_closed(vma) &&
4053 i915_gem_valid_gtt_space(vma, cache_level))
Chris Wilsonaa653a62016-08-04 07:52:27 +01004054 continue;
4055
4056 ret = i915_vma_unbind(vma);
4057 if (ret)
4058 return ret;
4059
4060 /* As unbinding may affect other elements in the
4061 * obj->vma_list (due to side-effects from retiring
4062 * an active vma), play safe and restart the iterator.
4063 */
4064 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01004065 }
4066
Chris Wilsonef55f922015-10-09 14:11:27 +01004067 /* We can reuse the existing drm_mm nodes but need to change the
4068 * cache-level on the PTE. We could simply unbind them all and
4069 * rebind with the correct cache-level on next use. However since
4070 * we already have a valid slot, dma mapping, pages etc, we may as
4071 * rewrite the PTE in the belief that doing so tramples upon less
4072 * state and so involves less work.
4073 */
Chris Wilson15717de2016-08-04 07:52:26 +01004074 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004075 /* Before we change the PTE, the GPU must not be accessing it.
4076 * If we wait upon the object, we know that all the bound
4077 * VMA are no longer active.
4078 */
Chris Wilsone95433c2016-10-28 13:58:27 +01004079 ret = i915_gem_object_wait(obj,
4080 I915_WAIT_INTERRUPTIBLE |
4081 I915_WAIT_LOCKED |
4082 I915_WAIT_ALL,
4083 MAX_SCHEDULE_TIMEOUT,
4084 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004085 if (ret)
4086 return ret;
4087
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004088 if (!HAS_LLC(to_i915(obj->base.dev)) &&
4089 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004090 /* Access to snoopable pages through the GTT is
4091 * incoherent and on some machines causes a hard
4092 * lockup. Relinquish the CPU mmaping to force
4093 * userspace to refault in the pages and we can
4094 * then double check if the GTT mapping is still
4095 * valid for that pointer access.
4096 */
4097 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004098
Chris Wilsonef55f922015-10-09 14:11:27 +01004099 /* As we no longer need a fence for GTT access,
4100 * we can relinquish it now (and so prevent having
4101 * to steal a fence from someone else on the next
4102 * fence request). Note GPU activity would have
4103 * dropped the fence as all snoopable access is
4104 * supposed to be linear.
4105 */
Chris Wilsone2189dd2017-12-07 21:14:07 +00004106 for_each_ggtt_vma(vma, obj) {
Chris Wilson49ef5292016-08-18 17:17:00 +01004107 ret = i915_vma_put_fence(vma);
4108 if (ret)
4109 return ret;
4110 }
Chris Wilsonef55f922015-10-09 14:11:27 +01004111 } else {
4112 /* We either have incoherent backing store and
4113 * so no GTT access or the architecture is fully
4114 * coherent. In such cases, existing GTT mmaps
4115 * ignore the cache bit in the PTE and we can
4116 * rewrite it without confusing the GPU or having
4117 * to force userspace to fault back in its mmaps.
4118 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004119 }
4120
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004121 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004122 if (!drm_mm_node_allocated(&vma->node))
4123 continue;
4124
4125 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4126 if (ret)
4127 return ret;
4128 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004129 }
4130
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004131 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01004132 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004133 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004134 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01004135
Chris Wilsone4ffd172011-04-04 09:44:39 +01004136 return 0;
4137}
4138
Ben Widawsky199adf42012-09-21 17:01:20 -07004139int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4140 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004141{
Ben Widawsky199adf42012-09-21 17:01:20 -07004142 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004143 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004144 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004145
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004146 rcu_read_lock();
4147 obj = i915_gem_object_lookup_rcu(file, args->handle);
4148 if (!obj) {
4149 err = -ENOENT;
4150 goto out;
4151 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004152
Chris Wilson651d7942013-08-08 14:41:10 +01004153 switch (obj->cache_level) {
4154 case I915_CACHE_LLC:
4155 case I915_CACHE_L3_LLC:
4156 args->caching = I915_CACHING_CACHED;
4157 break;
4158
Chris Wilson4257d3b2013-08-08 14:41:11 +01004159 case I915_CACHE_WT:
4160 args->caching = I915_CACHING_DISPLAY;
4161 break;
4162
Chris Wilson651d7942013-08-08 14:41:10 +01004163 default:
4164 args->caching = I915_CACHING_NONE;
4165 break;
4166 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004167out:
4168 rcu_read_unlock();
4169 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004170}
4171
Ben Widawsky199adf42012-09-21 17:01:20 -07004172int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4173 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004174{
Chris Wilson9c870d02016-10-24 13:42:15 +01004175 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07004176 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004177 struct drm_i915_gem_object *obj;
4178 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00004179 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004180
Ben Widawsky199adf42012-09-21 17:01:20 -07004181 switch (args->caching) {
4182 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004183 level = I915_CACHE_NONE;
4184 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004185 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03004186 /*
4187 * Due to a HW issue on BXT A stepping, GPU stores via a
4188 * snooped mapping may leave stale data in a corresponding CPU
4189 * cacheline, whereas normally such cachelines would get
4190 * invalidated.
4191 */
Chris Wilson9c870d02016-10-24 13:42:15 +01004192 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03004193 return -ENODEV;
4194
Chris Wilsone6994ae2012-07-10 10:27:08 +01004195 level = I915_CACHE_LLC;
4196 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004197 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01004198 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004199 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004200 default:
4201 return -EINVAL;
4202 }
4203
Chris Wilsond65415d2017-01-19 08:22:10 +00004204 obj = i915_gem_object_lookup(file, args->handle);
4205 if (!obj)
4206 return -ENOENT;
4207
Tina Zhanga03f3952017-11-14 10:25:13 +00004208 /*
4209 * The caching mode of proxy object is handled by its generator, and
4210 * not allowed to be changed by userspace.
4211 */
4212 if (i915_gem_object_is_proxy(obj)) {
4213 ret = -ENXIO;
4214 goto out;
4215 }
4216
Chris Wilsond65415d2017-01-19 08:22:10 +00004217 if (obj->cache_level == level)
4218 goto out;
4219
4220 ret = i915_gem_object_wait(obj,
4221 I915_WAIT_INTERRUPTIBLE,
4222 MAX_SCHEDULE_TIMEOUT,
4223 to_rps_client(file));
4224 if (ret)
4225 goto out;
4226
Ben Widawsky3bc29132012-09-26 16:15:20 -07004227 ret = i915_mutex_lock_interruptible(dev);
4228 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00004229 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004230
4231 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01004232 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00004233
4234out:
4235 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01004236 return ret;
4237}
4238
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004239/*
Dhinakaran Pandiyan07bcd992018-03-06 19:34:18 -08004240 * Prepare buffer for display plane (scanout, cursors, etc). Can be called from
4241 * an uninterruptible phase (modesetting) and allows any flushes to be pipelined
4242 * (for pageflips). We only flush the caches while preparing the buffer for
4243 * display, the callers are responsible for frontbuffer flush.
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004244 */
Chris Wilson058d88c2016-08-15 10:49:06 +01004245struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004246i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4247 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00004248 const struct i915_ggtt_view *view,
4249 unsigned int flags)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004250{
Chris Wilson058d88c2016-08-15 10:49:06 +01004251 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004252 int ret;
4253
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004254 lockdep_assert_held(&obj->base.dev->struct_mutex);
4255
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004256 /* Mark the global pin early so that we account for the
Chris Wilsoncc98b412013-08-09 12:25:09 +01004257 * display coherency whilst setting up the cache domains.
4258 */
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004259 obj->pin_global++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004260
Eric Anholta7ef0642011-03-29 16:59:54 -07004261 /* The display engine is not coherent with the LLC cache on gen6. As
4262 * a result, we make sure that the pinning that is about to occur is
4263 * done with uncached PTEs. This is lowest common denominator for all
4264 * chipsets.
4265 *
4266 * However for gen6+, we could do better by using the GFDT bit instead
4267 * of uncaching, which would allow us to flush all the LLC-cached data
4268 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4269 */
Chris Wilson651d7942013-08-08 14:41:10 +01004270 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004271 HAS_WT(to_i915(obj->base.dev)) ?
4272 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01004273 if (ret) {
4274 vma = ERR_PTR(ret);
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004275 goto err_unpin_global;
Chris Wilson058d88c2016-08-15 10:49:06 +01004276 }
Eric Anholta7ef0642011-03-29 16:59:54 -07004277
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004278 /* As the user may map the buffer once pinned in the display plane
4279 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01004280 * always use map_and_fenceable for all scanout buffers. However,
4281 * it may simply be too big to fit into mappable, in which case
4282 * put it anyway and hope that userspace can cope (but always first
4283 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004284 */
Chris Wilson2efb8132016-08-18 17:17:06 +01004285 vma = ERR_PTR(-ENOSPC);
Chris Wilson59354852018-02-20 13:42:06 +00004286 if ((flags & PIN_MAPPABLE) == 0 &&
4287 (!view || view->type == I915_GGTT_VIEW_NORMAL))
Chris Wilson2efb8132016-08-18 17:17:06 +01004288 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Chris Wilson59354852018-02-20 13:42:06 +00004289 flags |
4290 PIN_MAPPABLE |
4291 PIN_NONBLOCK);
4292 if (IS_ERR(vma))
Chris Wilson767a2222016-11-07 11:01:28 +00004293 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01004294 if (IS_ERR(vma))
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004295 goto err_unpin_global;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004296
Chris Wilsond8923dc2016-08-18 17:17:07 +01004297 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
4298
Chris Wilson5a97bcc2017-02-22 11:40:46 +00004299 __i915_gem_object_flush_for_display(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004300
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004301 /* It should now be out of any other write domains, and we can update
4302 * the domain values for our changes.
4303 */
Christian Königc0a51fd2018-02-16 13:43:38 +01004304 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004305
Chris Wilson058d88c2016-08-15 10:49:06 +01004306 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004307
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004308err_unpin_global:
4309 obj->pin_global--;
Chris Wilson058d88c2016-08-15 10:49:06 +01004310 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004311}
4312
4313void
Chris Wilson058d88c2016-08-15 10:49:06 +01004314i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004315{
Chris Wilson49d73912016-11-29 09:50:08 +00004316 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004317
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004318 if (WARN_ON(vma->obj->pin_global == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004319 return;
4320
Chris Wilsonbd3d2252017-10-13 21:26:14 +01004321 if (--vma->obj->pin_global == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00004322 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004323
Chris Wilson383d5822016-08-18 17:17:08 +01004324 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00004325 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01004326
Chris Wilson058d88c2016-08-15 10:49:06 +01004327 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004328}
4329
Eric Anholte47c68e2008-11-14 13:35:19 -08004330/**
4331 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004332 * @obj: object to act on
4333 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004334 *
4335 * This function returns when the move is complete, including waiting on
4336 * flushes to occur.
4337 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004338int
Chris Wilson919926a2010-11-12 13:42:53 +00004339i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004340{
Eric Anholte47c68e2008-11-14 13:35:19 -08004341 int ret;
4342
Chris Wilsone95433c2016-10-28 13:58:27 +01004343 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004344
Chris Wilsone95433c2016-10-28 13:58:27 +01004345 ret = i915_gem_object_wait(obj,
4346 I915_WAIT_INTERRUPTIBLE |
4347 I915_WAIT_LOCKED |
4348 (write ? I915_WAIT_ALL : 0),
4349 MAX_SCHEDULE_TIMEOUT,
4350 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00004351 if (ret)
4352 return ret;
4353
Chris Wilsonef749212017-04-12 12:01:10 +01004354 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08004355
Eric Anholte47c68e2008-11-14 13:35:19 -08004356 /* Flush the CPU cache if it's still invalid. */
Christian Königc0a51fd2018-02-16 13:43:38 +01004357 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00004358 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Christian Königc0a51fd2018-02-16 13:43:38 +01004359 obj->read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004360 }
4361
4362 /* It should now be out of any other write domains, and we can update
4363 * the domain values for our changes.
4364 */
Christian Königc0a51fd2018-02-16 13:43:38 +01004365 GEM_BUG_ON(obj->write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08004366
4367 /* If we're writing through the CPU, then the GPU read domains will
4368 * need to be invalidated at next use.
4369 */
Chris Wilsone27ab732017-06-15 13:38:49 +01004370 if (write)
4371 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004372
4373 return 0;
4374}
4375
Eric Anholt673a3942008-07-30 12:06:12 -07004376/* Throttle our rendering by waiting until the ring has completed our requests
4377 * emitted over 20 msec ago.
4378 *
Eric Anholtb9624422009-06-03 07:27:35 +00004379 * Note that if we were to use the current jiffies each time around the loop,
4380 * we wouldn't escape the function with any frames outstanding if the time to
4381 * render a frame was over 20ms.
4382 *
Eric Anholt673a3942008-07-30 12:06:12 -07004383 * This should get us reasonable parallelism between CPU and GPU but also
4384 * relatively low latency when blocking on a particular request to finish.
4385 */
4386static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004387i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004388{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004389 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004390 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004391 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
Chris Wilsone61e0f52018-02-21 09:56:36 +00004392 struct i915_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01004393 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004394
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004395 /* ABI: return -EIO if already wedged */
4396 if (i915_terminally_wedged(&dev_priv->gpu_error))
4397 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004398
Chris Wilson1c255952010-09-26 11:03:27 +01004399 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004400 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00004401 if (time_after_eq(request->emitted_jiffies, recent_enough))
4402 break;
4403
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004404 if (target) {
4405 list_del(&target->client_link);
4406 target->file_priv = NULL;
4407 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01004408
John Harrison54fb2412014-11-24 18:49:27 +00004409 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004410 }
John Harrisonff865882014-11-24 18:49:28 +00004411 if (target)
Chris Wilsone61e0f52018-02-21 09:56:36 +00004412 i915_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004413 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004414
John Harrison54fb2412014-11-24 18:49:27 +00004415 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004416 return 0;
4417
Chris Wilsone61e0f52018-02-21 09:56:36 +00004418 ret = i915_request_wait(target,
Chris Wilsone95433c2016-10-28 13:58:27 +01004419 I915_WAIT_INTERRUPTIBLE,
4420 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone61e0f52018-02-21 09:56:36 +00004421 i915_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00004422
Chris Wilsone95433c2016-10-28 13:58:27 +01004423 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004424}
4425
Chris Wilson058d88c2016-08-15 10:49:06 +01004426struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004427i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4428 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01004429 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01004430 u64 alignment,
4431 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004432{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004433 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson82ad6442018-06-05 16:37:58 +01004434 struct i915_address_space *vm = &dev_priv->ggtt.vm;
Chris Wilson59bfa122016-08-04 16:32:31 +01004435 struct i915_vma *vma;
4436 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004437
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004438 lockdep_assert_held(&obj->base.dev->struct_mutex);
4439
Chris Wilsonac87a6fd2018-02-20 13:42:05 +00004440 if (flags & PIN_MAPPABLE &&
4441 (!view || view->type == I915_GGTT_VIEW_NORMAL)) {
Chris Wilson43ae70d92017-10-09 09:44:01 +01004442 /* If the required space is larger than the available
4443 * aperture, we will not able to find a slot for the
4444 * object and unbinding the object now will be in
4445 * vain. Worse, doing so may cause us to ping-pong
4446 * the object in and out of the Global GTT and
4447 * waste a lot of cycles under the mutex.
4448 */
4449 if (obj->base.size > dev_priv->ggtt.mappable_end)
4450 return ERR_PTR(-E2BIG);
4451
4452 /* If NONBLOCK is set the caller is optimistically
4453 * trying to cache the full object within the mappable
4454 * aperture, and *must* have a fallback in place for
4455 * situations where we cannot bind the object. We
4456 * can be a little more lax here and use the fallback
4457 * more often to avoid costly migrations of ourselves
4458 * and other objects within the aperture.
4459 *
4460 * Half-the-aperture is used as a simple heuristic.
4461 * More interesting would to do search for a free
4462 * block prior to making the commitment to unbind.
4463 * That caters for the self-harm case, and with a
4464 * little more heuristics (e.g. NOFAULT, NOEVICT)
4465 * we could try to minimise harm to others.
4466 */
4467 if (flags & PIN_NONBLOCK &&
4468 obj->base.size > dev_priv->ggtt.mappable_end / 2)
4469 return ERR_PTR(-ENOSPC);
4470 }
4471
Chris Wilson718659a2017-01-16 15:21:28 +00004472 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004473 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004474 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004475
4476 if (i915_vma_misplaced(vma, size, alignment, flags)) {
Chris Wilson43ae70d92017-10-09 09:44:01 +01004477 if (flags & PIN_NONBLOCK) {
4478 if (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))
4479 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004480
Chris Wilson43ae70d92017-10-09 09:44:01 +01004481 if (flags & PIN_MAPPABLE &&
Chris Wilson944397f2017-01-09 16:16:11 +00004482 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004483 return ERR_PTR(-ENOSPC);
4484 }
4485
Chris Wilson59bfa122016-08-04 16:32:31 +01004486 WARN(i915_vma_is_pinned(vma),
4487 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004488 " offset=%08x, req.alignment=%llx,"
4489 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4490 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004491 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004492 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004493 ret = i915_vma_unbind(vma);
4494 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004495 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004496 }
4497
Chris Wilson058d88c2016-08-15 10:49:06 +01004498 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4499 if (ret)
4500 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004501
Chris Wilson058d88c2016-08-15 10:49:06 +01004502 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004503}
4504
Chris Wilsonedf6b762016-08-09 09:23:33 +01004505static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004506{
4507 /* Note that we could alias engines in the execbuf API, but
4508 * that would be very unwise as it prevents userspace from
4509 * fine control over engine selection. Ahem.
4510 *
4511 * This should be something like EXEC_MAX_ENGINE instead of
4512 * I915_NUM_ENGINES.
4513 */
4514 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4515 return 0x10000 << id;
4516}
4517
4518static __always_inline unsigned int __busy_write_id(unsigned int id)
4519{
Chris Wilson70cb4722016-08-09 18:08:25 +01004520 /* The uABI guarantees an active writer is also amongst the read
4521 * engines. This would be true if we accessed the activity tracking
4522 * under the lock, but as we perform the lookup of the object and
4523 * its activity locklessly we can not guarantee that the last_write
4524 * being active implies that we have set the same engine flag from
4525 * last_read - hence we always set both read and write busy for
4526 * last_write.
4527 */
4528 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004529}
4530
Chris Wilsonedf6b762016-08-09 09:23:33 +01004531static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004532__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004533 unsigned int (*flag)(unsigned int id))
4534{
Chris Wilsone61e0f52018-02-21 09:56:36 +00004535 struct i915_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004536
Chris Wilsond07f0e52016-10-28 13:58:44 +01004537 /* We have to check the current hw status of the fence as the uABI
4538 * guarantees forward progress. We could rely on the idle worker
4539 * to eventually flush us, but to minimise latency just ask the
4540 * hardware.
4541 *
4542 * Note we only report on the status of native fences.
4543 */
4544 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004545 return 0;
4546
Chris Wilsond07f0e52016-10-28 13:58:44 +01004547 /* opencode to_request() in order to avoid const warnings */
Chris Wilsone61e0f52018-02-21 09:56:36 +00004548 rq = container_of(fence, struct i915_request, fence);
4549 if (i915_request_completed(rq))
Chris Wilsond07f0e52016-10-28 13:58:44 +01004550 return 0;
4551
Chris Wilson1d39f282017-04-11 13:43:06 +01004552 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004553}
4554
Chris Wilsonedf6b762016-08-09 09:23:33 +01004555static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004556busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004557{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004558 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004559}
4560
Chris Wilsonedf6b762016-08-09 09:23:33 +01004561static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004562busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004563{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004564 if (!fence)
4565 return 0;
4566
4567 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004568}
4569
Eric Anholt673a3942008-07-30 12:06:12 -07004570int
Eric Anholt673a3942008-07-30 12:06:12 -07004571i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004573{
4574 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004575 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004576 struct reservation_object_list *list;
4577 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004578 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004579
Chris Wilsond07f0e52016-10-28 13:58:44 +01004580 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004581 rcu_read_lock();
4582 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004583 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004584 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004585
4586 /* A discrepancy here is that we do not report the status of
4587 * non-i915 fences, i.e. even though we may report the object as idle,
4588 * a call to set-domain may still stall waiting for foreign rendering.
4589 * This also means that wait-ioctl may report an object as busy,
4590 * where busy-ioctl considers it idle.
4591 *
4592 * We trade the ability to warn of foreign fences to report on which
4593 * i915 engines are active for the object.
4594 *
4595 * Alternatively, we can trade that extra information on read/write
4596 * activity with
4597 * args->busy =
4598 * !reservation_object_test_signaled_rcu(obj->resv, true);
4599 * to report the overall busyness. This is what the wait-ioctl does.
4600 *
4601 */
4602retry:
4603 seq = raw_read_seqcount(&obj->resv->seq);
4604
4605 /* Translate the exclusive fence to the READ *and* WRITE engine */
4606 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4607
4608 /* Translate shared fences to READ set of engines */
4609 list = rcu_dereference(obj->resv->fence);
4610 if (list) {
4611 unsigned int shared_count = list->shared_count, i;
4612
4613 for (i = 0; i < shared_count; ++i) {
4614 struct dma_fence *fence =
4615 rcu_dereference(list->shared[i]);
4616
4617 args->busy |= busy_check_reader(fence);
4618 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004619 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004620
Chris Wilsond07f0e52016-10-28 13:58:44 +01004621 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4622 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004623
Chris Wilsond07f0e52016-10-28 13:58:44 +01004624 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004625out:
4626 rcu_read_unlock();
4627 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004628}
4629
4630int
4631i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4632 struct drm_file *file_priv)
4633{
Akshay Joshi0206e352011-08-16 15:34:10 -04004634 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004635}
4636
Chris Wilson3ef94da2009-09-14 16:50:29 +01004637int
4638i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4639 struct drm_file *file_priv)
4640{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004641 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004642 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004643 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004644 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004645
4646 switch (args->madv) {
4647 case I915_MADV_DONTNEED:
4648 case I915_MADV_WILLNEED:
4649 break;
4650 default:
4651 return -EINVAL;
4652 }
4653
Chris Wilson03ac0642016-07-20 13:31:51 +01004654 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004655 if (!obj)
4656 return -ENOENT;
4657
4658 err = mutex_lock_interruptible(&obj->mm.lock);
4659 if (err)
4660 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004661
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004662 if (i915_gem_object_has_pages(obj) &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004663 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004664 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004665 if (obj->mm.madv == I915_MADV_WILLNEED) {
4666 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004667 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004668 obj->mm.quirked = false;
4669 }
4670 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004671 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004672 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004673 obj->mm.quirked = true;
4674 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004675 }
4676
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004677 if (obj->mm.madv != __I915_MADV_PURGED)
4678 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004679
Chris Wilson6c085a72012-08-20 11:40:46 +02004680 /* if the object is no longer attached, discard its backing storage */
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004681 if (obj->mm.madv == I915_MADV_DONTNEED &&
4682 !i915_gem_object_has_pages(obj))
Chris Wilson2d7ef392009-09-20 23:13:10 +01004683 i915_gem_object_truncate(obj);
4684
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004685 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004686 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004687
Chris Wilson1233e2d2016-10-28 13:58:37 +01004688out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004689 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004690 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004691}
4692
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004693static void
Chris Wilsone61e0f52018-02-21 09:56:36 +00004694frontbuffer_retire(struct i915_gem_active *active, struct i915_request *request)
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004695{
4696 struct drm_i915_gem_object *obj =
4697 container_of(active, typeof(*obj), frontbuffer_write);
4698
Chris Wilsond59b21e2017-02-22 11:40:49 +00004699 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004700}
4701
Chris Wilson37e680a2012-06-07 15:38:42 +01004702void i915_gem_object_init(struct drm_i915_gem_object *obj,
4703 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004704{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004705 mutex_init(&obj->mm.lock);
4706
Ben Widawsky2f633152013-07-17 12:19:03 -07004707 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004708 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004709 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004710
Chris Wilson8811d612018-11-09 09:03:11 +00004711 init_rcu_head(&obj->rcu);
4712
Chris Wilson37e680a2012-06-07 15:38:42 +01004713 obj->ops = ops;
4714
Chris Wilsond07f0e52016-10-28 13:58:44 +01004715 reservation_object_init(&obj->__builtin_resv);
4716 obj->resv = &obj->__builtin_resv;
4717
Chris Wilson50349242016-08-18 17:17:04 +01004718 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004719 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004720
4721 obj->mm.madv = I915_MADV_WILLNEED;
4722 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4723 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004724
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004725 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004726}
4727
Chris Wilson37e680a2012-06-07 15:38:42 +01004728static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004729 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4730 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004731
Chris Wilson37e680a2012-06-07 15:38:42 +01004732 .get_pages = i915_gem_object_get_pages_gtt,
4733 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004734
4735 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004736};
4737
Matthew Auld465c4032017-10-06 23:18:14 +01004738static int i915_gem_object_create_shmem(struct drm_device *dev,
4739 struct drm_gem_object *obj,
4740 size_t size)
4741{
4742 struct drm_i915_private *i915 = to_i915(dev);
4743 unsigned long flags = VM_NORESERVE;
4744 struct file *filp;
4745
4746 drm_gem_private_object_init(dev, obj, size);
4747
4748 if (i915->mm.gemfs)
4749 filp = shmem_file_setup_with_mnt(i915->mm.gemfs, "i915", size,
4750 flags);
4751 else
4752 filp = shmem_file_setup("i915", size, flags);
4753
4754 if (IS_ERR(filp))
4755 return PTR_ERR(filp);
4756
4757 obj->filp = filp;
4758
4759 return 0;
4760}
4761
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004762struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004763i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004764{
Daniel Vetterc397b902010-04-09 19:05:07 +00004765 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004766 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004767 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004768 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004769 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004770
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004771 /* There is a prevalence of the assumption that we fit the object's
4772 * page count inside a 32bit _signed_ variable. Let's document this and
4773 * catch if we ever need to fix it. In the meantime, if you do spot
4774 * such a local variable, please consider fixing!
4775 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004776 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004777 return ERR_PTR(-E2BIG);
4778
4779 if (overflows_type(size, obj->base.size))
4780 return ERR_PTR(-E2BIG);
4781
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004782 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004783 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004784 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004785
Matthew Auld465c4032017-10-06 23:18:14 +01004786 ret = i915_gem_object_create_shmem(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004787 if (ret)
4788 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004789
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004790 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004791 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004792 /* 965gm cannot relocate objects above 4GiB. */
4793 mask &= ~__GFP_HIGHMEM;
4794 mask |= __GFP_DMA32;
4795 }
4796
Al Viro93c76a32015-12-04 23:45:44 -05004797 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004798 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004799 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004800
Chris Wilson37e680a2012-06-07 15:38:42 +01004801 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004802
Christian Königc0a51fd2018-02-16 13:43:38 +01004803 obj->write_domain = I915_GEM_DOMAIN_CPU;
4804 obj->read_domains = I915_GEM_DOMAIN_CPU;
Daniel Vetterc397b902010-04-09 19:05:07 +00004805
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004806 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004807 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004808 * cache) for about a 10% performance improvement
4809 * compared to uncached. Graphics requests other than
4810 * display scanout are coherent with the CPU in
4811 * accessing this cache. This means in this mode we
4812 * don't need to clflush on the CPU side, and on the
4813 * GPU side we only need to flush internal caches to
4814 * get data visible to the CPU.
4815 *
4816 * However, we maintain the display planes as UC, and so
4817 * need to rebind when first used as such.
4818 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004819 cache_level = I915_CACHE_LLC;
4820 else
4821 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004822
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004823 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004824
Daniel Vetterd861e332013-07-24 23:25:03 +02004825 trace_i915_gem_object_create(obj);
4826
Chris Wilson05394f32010-11-08 19:18:58 +00004827 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004828
4829fail:
4830 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004831 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004832}
4833
Chris Wilson340fbd82014-05-22 09:16:52 +01004834static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4835{
4836 /* If we are the last user of the backing storage (be it shmemfs
4837 * pages or stolen etc), we know that the pages are going to be
4838 * immediately released. In this case, we can then skip copying
4839 * back the contents from the GPU.
4840 */
4841
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004842 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004843 return false;
4844
4845 if (obj->base.filp == NULL)
4846 return true;
4847
4848 /* At first glance, this looks racy, but then again so would be
4849 * userspace racing mmap against close. However, the first external
4850 * reference to the filp can only be obtained through the
4851 * i915_gem_mmap_ioctl() which safeguards us against the user
4852 * acquiring such a reference whilst we are in the middle of
4853 * freeing the object.
4854 */
4855 return atomic_long_read(&obj->base.filp->f_count) == 1;
4856}
4857
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004858static void __i915_gem_free_objects(struct drm_i915_private *i915,
4859 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004860{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004861 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004862
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004863 intel_runtime_pm_get(i915);
Chris Wilsoncc731f52017-10-13 21:26:21 +01004864 llist_for_each_entry_safe(obj, on, freed, freed) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004865 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004866
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004867 trace_i915_gem_object_destroy(obj);
4868
Chris Wilsoncc731f52017-10-13 21:26:21 +01004869 mutex_lock(&i915->drm.struct_mutex);
4870
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004871 GEM_BUG_ON(i915_gem_object_is_active(obj));
4872 list_for_each_entry_safe(vma, vn,
4873 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004874 GEM_BUG_ON(i915_vma_is_active(vma));
4875 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilson3365e222018-05-03 20:51:14 +01004876 i915_vma_destroy(vma);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004877 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004878 GEM_BUG_ON(!list_empty(&obj->vma_list));
4879 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004880
Chris Wilsonf2123812017-10-16 12:40:37 +01004881 /* This serializes freeing with the shrinker. Since the free
4882 * is delayed, first by RCU then by the workqueue, we want the
4883 * shrinker to be able to free pages of unreferenced objects,
4884 * or else we may oom whilst there are plenty of deferred
4885 * freed objects.
4886 */
4887 if (i915_gem_object_has_pages(obj)) {
4888 spin_lock(&i915->mm.obj_lock);
4889 list_del_init(&obj->mm.link);
4890 spin_unlock(&i915->mm.obj_lock);
4891 }
4892
Chris Wilsoncc731f52017-10-13 21:26:21 +01004893 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004894
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004895 GEM_BUG_ON(obj->bind_count);
Chris Wilsona65adaf2017-10-09 09:43:57 +01004896 GEM_BUG_ON(obj->userfault_count);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004897 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004898 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004899
4900 if (obj->ops->release)
4901 obj->ops->release(obj);
4902
4903 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4904 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004905 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004906 GEM_BUG_ON(i915_gem_object_has_pages(obj));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004907
4908 if (obj->base.import_attach)
4909 drm_prime_gem_destroy(&obj->base, NULL);
4910
Chris Wilsond07f0e52016-10-28 13:58:44 +01004911 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004912 drm_gem_object_release(&obj->base);
4913 i915_gem_info_remove_obj(i915, obj->base.size);
4914
4915 kfree(obj->bit_17);
4916 i915_gem_object_free(obj);
Chris Wilsoncc731f52017-10-13 21:26:21 +01004917
Chris Wilsonc9c704712018-02-19 22:06:31 +00004918 GEM_BUG_ON(!atomic_read(&i915->mm.free_count));
4919 atomic_dec(&i915->mm.free_count);
4920
Chris Wilsoncc731f52017-10-13 21:26:21 +01004921 if (on)
4922 cond_resched();
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004923 }
Chris Wilsoncc731f52017-10-13 21:26:21 +01004924 intel_runtime_pm_put(i915);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004925}
4926
4927static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4928{
4929 struct llist_node *freed;
4930
Chris Wilson87701b42017-10-13 21:26:20 +01004931 /* Free the oldest, most stale object to keep the free_list short */
4932 freed = NULL;
4933 if (!llist_empty(&i915->mm.free_list)) { /* quick test for hotpath */
4934 /* Only one consumer of llist_del_first() allowed */
4935 spin_lock(&i915->mm.free_lock);
4936 freed = llist_del_first(&i915->mm.free_list);
4937 spin_unlock(&i915->mm.free_lock);
4938 }
4939 if (unlikely(freed)) {
4940 freed->next = NULL;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004941 __i915_gem_free_objects(i915, freed);
Chris Wilson87701b42017-10-13 21:26:20 +01004942 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004943}
4944
4945static void __i915_gem_free_work(struct work_struct *work)
4946{
4947 struct drm_i915_private *i915 =
4948 container_of(work, struct drm_i915_private, mm.free_work);
4949 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004950
Chris Wilson2ef1e722018-01-15 20:57:59 +00004951 /*
4952 * All file-owned VMA should have been released by this point through
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004953 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4954 * However, the object may also be bound into the global GTT (e.g.
4955 * older GPUs without per-process support, or for direct access through
4956 * the GTT either for the user or for scanout). Those VMA still need to
4957 * unbound now.
4958 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004959
Chris Wilsonf991c492017-11-06 11:15:08 +00004960 spin_lock(&i915->mm.free_lock);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004961 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonf991c492017-11-06 11:15:08 +00004962 spin_unlock(&i915->mm.free_lock);
4963
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004964 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004965 if (need_resched())
Chris Wilsonf991c492017-11-06 11:15:08 +00004966 return;
4967
4968 spin_lock(&i915->mm.free_lock);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004969 }
Chris Wilsonf991c492017-11-06 11:15:08 +00004970 spin_unlock(&i915->mm.free_lock);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004971}
4972
4973static void __i915_gem_free_object_rcu(struct rcu_head *head)
4974{
4975 struct drm_i915_gem_object *obj =
4976 container_of(head, typeof(*obj), rcu);
4977 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4978
Chris Wilson2ef1e722018-01-15 20:57:59 +00004979 /*
Chris Wilson8811d612018-11-09 09:03:11 +00004980 * We reuse obj->rcu for the freed list, so we had better not treat
4981 * it like a rcu_head from this point forwards. And we expect all
4982 * objects to be freed via this path.
4983 */
4984 destroy_rcu_head(&obj->rcu);
4985
4986 /*
Chris Wilson2ef1e722018-01-15 20:57:59 +00004987 * Since we require blocking on struct_mutex to unbind the freed
4988 * object from the GPU before releasing resources back to the
4989 * system, we can not do that directly from the RCU callback (which may
4990 * be a softirq context), but must instead then defer that work onto a
4991 * kthread. We use the RCU callback rather than move the freed object
4992 * directly onto the work queue so that we can mix between using the
4993 * worker and performing frees directly from subsequent allocations for
4994 * crude but effective memory throttling.
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004995 */
4996 if (llist_add(&obj->freed, &i915->mm.free_list))
Chris Wilsonbeacbd12018-01-15 12:28:45 +00004997 queue_work(i915->wq, &i915->mm.free_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004998}
4999
5000void i915_gem_free_object(struct drm_gem_object *gem_obj)
5001{
5002 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
5003
Chris Wilsonbc0629a2016-11-01 10:03:17 +00005004 if (obj->mm.quirked)
5005 __i915_gem_object_unpin_pages(obj);
5006
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01005007 if (discard_backing_storage(obj))
5008 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02005009
Chris Wilson2ef1e722018-01-15 20:57:59 +00005010 /*
5011 * Before we free the object, make sure any pure RCU-only
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01005012 * read-side critical sections are complete, e.g.
5013 * i915_gem_busy_ioctl(). For the corresponding synchronized
5014 * lookup see i915_gem_object_lookup_rcu().
5015 */
Chris Wilsonc9c704712018-02-19 22:06:31 +00005016 atomic_inc(&to_i915(obj->base.dev)->mm.free_count);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01005017 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01005018}
5019
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01005020void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
5021{
5022 lockdep_assert_held(&obj->base.dev->struct_mutex);
5023
Chris Wilsond1b48c12017-08-16 09:52:08 +01005024 if (!i915_gem_object_has_active_reference(obj) &&
5025 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01005026 i915_gem_object_set_active_reference(obj);
5027 else
5028 i915_gem_object_put(obj);
5029}
5030
Chris Wilson24145512017-01-24 11:01:35 +00005031void i915_gem_sanitize(struct drm_i915_private *i915)
5032{
Chris Wilson4fdd5b42018-06-16 21:25:34 +01005033 int err;
Chris Wilsonc3160da2018-05-31 09:22:45 +01005034
5035 GEM_TRACE("\n");
5036
Chris Wilson4dfacb02018-05-31 09:22:43 +01005037 mutex_lock(&i915->drm.struct_mutex);
Chris Wilsonc3160da2018-05-31 09:22:45 +01005038
5039 intel_runtime_pm_get(i915);
5040 intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
5041
5042 /*
5043 * As we have just resumed the machine and woken the device up from
5044 * deep PCI sleep (presumably D3_cold), assume the HW has been reset
5045 * back to defaults, recovering from whatever wedged state we left it
5046 * in and so worth trying to use the device once more.
5047 */
Chris Wilson4dfacb02018-05-31 09:22:43 +01005048 if (i915_terminally_wedged(&i915->gpu_error))
Chris Wilsonf36325f2017-08-26 12:09:34 +01005049 i915_gem_unset_wedged(i915);
Chris Wilsonf36325f2017-08-26 12:09:34 +01005050
Chris Wilson24145512017-01-24 11:01:35 +00005051 /*
5052 * If we inherit context state from the BIOS or earlier occupants
5053 * of the GPU, the GPU may be in an inconsistent state when we
5054 * try to take over. The only way to remove the earlier state
5055 * is by resetting. However, resetting on earlier gen is tricky as
5056 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03005057 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00005058 */
Chris Wilson4fdd5b42018-06-16 21:25:34 +01005059 err = -ENODEV;
Daniele Ceraolo Spurioce1599a2018-02-07 13:24:40 -08005060 if (INTEL_GEN(i915) >= 5 && intel_has_gpu_reset(i915))
Chris Wilson4fdd5b42018-06-16 21:25:34 +01005061 err = WARN_ON(intel_gpu_reset(i915, ALL_ENGINES));
5062 if (!err)
5063 intel_engines_sanitize(i915);
Chris Wilsonc3160da2018-05-31 09:22:45 +01005064
5065 intel_uncore_forcewake_put(i915, FORCEWAKE_ALL);
5066 intel_runtime_pm_put(i915);
5067
Chris Wilson4dfacb02018-05-31 09:22:43 +01005068 i915_gem_contexts_lost(i915);
5069 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilson24145512017-01-24 11:01:35 +00005070}
5071
Chris Wilsonbf061122018-07-09 14:02:04 +01005072int i915_gem_suspend(struct drm_i915_private *i915)
Eric Anholt673a3942008-07-30 12:06:12 -07005073{
Chris Wilsondcff85c2016-08-05 10:14:11 +01005074 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07005075
Chris Wilson09a4c022018-05-24 09:11:35 +01005076 GEM_TRACE("\n");
5077
Chris Wilsonbf061122018-07-09 14:02:04 +01005078 intel_runtime_pm_get(i915);
5079 intel_suspend_gt_powersave(i915);
Chris Wilson54b4f682016-07-21 21:16:19 +01005080
Chris Wilsonbf061122018-07-09 14:02:04 +01005081 mutex_lock(&i915->drm.struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01005082
Chris Wilsonbf061122018-07-09 14:02:04 +01005083 /*
5084 * We have to flush all the executing contexts to main memory so
Chris Wilson5ab57c72016-07-15 14:56:20 +01005085 * that they can saved in the hibernation image. To ensure the last
5086 * context image is coherent, we have to switch away from it. That
Chris Wilsonbf061122018-07-09 14:02:04 +01005087 * leaves the i915->kernel_context still active when
Chris Wilson5ab57c72016-07-15 14:56:20 +01005088 * we actually suspend, and its image in memory may not match the GPU
5089 * state. Fortunately, the kernel_context is disposable and we do
5090 * not rely on its state.
5091 */
Chris Wilsonbf061122018-07-09 14:02:04 +01005092 if (!i915_terminally_wedged(&i915->gpu_error)) {
5093 ret = i915_gem_switch_to_kernel_context(i915);
Chris Wilsonecf73eb2017-11-30 10:29:51 +00005094 if (ret)
5095 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01005096
Chris Wilsonbf061122018-07-09 14:02:04 +01005097 ret = i915_gem_wait_for_idle(i915,
Chris Wilsonecf73eb2017-11-30 10:29:51 +00005098 I915_WAIT_INTERRUPTIBLE |
Chris Wilson06060352018-05-31 09:22:44 +01005099 I915_WAIT_LOCKED |
Chris Wilsonec625fb2018-07-09 13:20:42 +01005100 I915_WAIT_FOR_IDLE_BOOST,
5101 MAX_SCHEDULE_TIMEOUT);
Chris Wilsonecf73eb2017-11-30 10:29:51 +00005102 if (ret && ret != -EIO)
5103 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01005104
Chris Wilsonbf061122018-07-09 14:02:04 +01005105 assert_kernel_context_is_current(i915);
Chris Wilsonecf73eb2017-11-30 10:29:51 +00005106 }
Chris Wilson01f8f332018-07-17 09:41:21 +01005107 i915_retire_requests(i915); /* ensure we flush after wedging */
5108
Chris Wilsonbf061122018-07-09 14:02:04 +01005109 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilson45c5f202013-10-16 11:50:01 +01005110
Chris Wilsonbf061122018-07-09 14:02:04 +01005111 intel_uc_suspend(i915);
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05305112
Chris Wilsonbf061122018-07-09 14:02:04 +01005113 cancel_delayed_work_sync(&i915->gpu_error.hangcheck_work);
5114 cancel_delayed_work_sync(&i915->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00005115
Chris Wilsonbf061122018-07-09 14:02:04 +01005116 /*
5117 * As the idle_work is rearming if it detects a race, play safe and
Chris Wilsonbdeb9782016-12-23 14:57:56 +00005118 * repeat the flush until it is definitely idle.
5119 */
Chris Wilsonbf061122018-07-09 14:02:04 +01005120 drain_delayed_work(&i915->gt.idle_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00005121
Chris Wilsonbf061122018-07-09 14:02:04 +01005122 /*
5123 * Assert that we successfully flushed all the work and
Chris Wilsonbdcf1202014-11-25 11:56:33 +00005124 * reset the GPU back to its idle, low power state.
5125 */
Chris Wilsonbf061122018-07-09 14:02:04 +01005126 WARN_ON(i915->gt.awake);
5127 if (WARN_ON(!intel_engines_are_idle(i915)))
5128 i915_gem_set_wedged(i915); /* no hope, discard everything */
Chris Wilsonbdcf1202014-11-25 11:56:33 +00005129
Chris Wilsonbf061122018-07-09 14:02:04 +01005130 intel_runtime_pm_put(i915);
Chris Wilsonec92ad02018-05-31 09:22:46 +01005131 return 0;
5132
5133err_unlock:
Chris Wilsonbf061122018-07-09 14:02:04 +01005134 mutex_unlock(&i915->drm.struct_mutex);
5135 intel_runtime_pm_put(i915);
Chris Wilsonec92ad02018-05-31 09:22:46 +01005136 return ret;
5137}
5138
5139void i915_gem_suspend_late(struct drm_i915_private *i915)
5140{
Chris Wilson9776f472018-06-01 15:41:24 +01005141 struct drm_i915_gem_object *obj;
5142 struct list_head *phases[] = {
5143 &i915->mm.unbound_list,
5144 &i915->mm.bound_list,
5145 NULL
5146 }, **phase;
5147
Imre Deak1c777c52016-10-12 17:46:37 +03005148 /*
5149 * Neither the BIOS, ourselves or any other kernel
5150 * expects the system to be in execlists mode on startup,
5151 * so we need to reset the GPU back to legacy mode. And the only
5152 * known way to disable logical contexts is through a GPU reset.
5153 *
5154 * So in order to leave the system in a known default configuration,
5155 * always reset the GPU upon unload and suspend. Afterwards we then
5156 * clean up the GEM state tracking, flushing off the requests and
5157 * leaving the system in a known idle state.
5158 *
5159 * Note that is of the upmost importance that the GPU is idle and
5160 * all stray writes are flushed *before* we dismantle the backing
5161 * storage for the pinned objects.
5162 *
5163 * However, since we are uncertain that resetting the GPU on older
5164 * machines is a good idea, we don't - just in case it leaves the
5165 * machine in an unusable condition.
5166 */
Chris Wilsoncad99462017-08-26 12:09:33 +01005167
Chris Wilson9776f472018-06-01 15:41:24 +01005168 mutex_lock(&i915->drm.struct_mutex);
5169 for (phase = phases; *phase; phase++) {
5170 list_for_each_entry(obj, *phase, mm.link)
5171 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
5172 }
5173 mutex_unlock(&i915->drm.struct_mutex);
5174
Chris Wilsonec92ad02018-05-31 09:22:46 +01005175 intel_uc_sanitize(i915);
5176 i915_gem_sanitize(i915);
Eric Anholt673a3942008-07-30 12:06:12 -07005177}
5178
Chris Wilson37cd3302017-11-12 11:27:38 +00005179void i915_gem_resume(struct drm_i915_private *i915)
Chris Wilson5ab57c72016-07-15 14:56:20 +01005180{
Chris Wilson4dfacb02018-05-31 09:22:43 +01005181 GEM_TRACE("\n");
5182
Chris Wilson37cd3302017-11-12 11:27:38 +00005183 WARN_ON(i915->gt.awake);
Chris Wilson5ab57c72016-07-15 14:56:20 +01005184
Chris Wilson37cd3302017-11-12 11:27:38 +00005185 mutex_lock(&i915->drm.struct_mutex);
5186 intel_uncore_forcewake_get(i915, FORCEWAKE_ALL);
Imre Deak31ab49a2016-11-07 11:20:05 +02005187
Chris Wilson37cd3302017-11-12 11:27:38 +00005188 i915_gem_restore_gtt_mappings(i915);
5189 i915_gem_restore_fences(i915);
Chris Wilson5ab57c72016-07-15 14:56:20 +01005190
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005191 /*
5192 * As we didn't flush the kernel context before suspend, we cannot
Chris Wilson5ab57c72016-07-15 14:56:20 +01005193 * guarantee that the context image is complete. So let's just reset
5194 * it and start again.
5195 */
Chris Wilson37cd3302017-11-12 11:27:38 +00005196 i915->gt.resume(i915);
Chris Wilson5ab57c72016-07-15 14:56:20 +01005197
Chris Wilson37cd3302017-11-12 11:27:38 +00005198 if (i915_gem_init_hw(i915))
5199 goto err_wedged;
5200
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00005201 intel_uc_resume(i915);
Chris Wilson7469c622017-11-14 13:03:00 +00005202
Chris Wilson37cd3302017-11-12 11:27:38 +00005203 /* Always reload a context for powersaving. */
5204 if (i915_gem_switch_to_kernel_context(i915))
5205 goto err_wedged;
5206
5207out_unlock:
5208 intel_uncore_forcewake_put(i915, FORCEWAKE_ALL);
5209 mutex_unlock(&i915->drm.struct_mutex);
5210 return;
5211
5212err_wedged:
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005213 if (!i915_terminally_wedged(&i915->gpu_error)) {
5214 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
5215 i915_gem_set_wedged(i915);
5216 }
Chris Wilson37cd3302017-11-12 11:27:38 +00005217 goto out_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01005218}
5219
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00005220void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005221{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00005222 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005223 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
5224 return;
5225
5226 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
5227 DISP_TILE_SURFACE_SWIZZLING);
5228
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005229 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01005230 return;
5231
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005232 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005233 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005234 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005235 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005236 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005237 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07005238 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08005239 else
5240 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005241}
Daniel Vettere21af882012-02-09 20:53:27 +01005242
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005243static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005244{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005245 I915_WRITE(RING_CTL(base), 0);
5246 I915_WRITE(RING_HEAD(base), 0);
5247 I915_WRITE(RING_TAIL(base), 0);
5248 I915_WRITE(RING_START(base), 0);
5249}
5250
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005251static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005252{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005253 if (IS_I830(dev_priv)) {
5254 init_unused_ring(dev_priv, PRB1_BASE);
5255 init_unused_ring(dev_priv, SRB0_BASE);
5256 init_unused_ring(dev_priv, SRB1_BASE);
5257 init_unused_ring(dev_priv, SRB2_BASE);
5258 init_unused_ring(dev_priv, SRB3_BASE);
5259 } else if (IS_GEN2(dev_priv)) {
5260 init_unused_ring(dev_priv, SRB0_BASE);
5261 init_unused_ring(dev_priv, SRB1_BASE);
5262 } else if (IS_GEN3(dev_priv)) {
5263 init_unused_ring(dev_priv, PRB1_BASE);
5264 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005265 }
5266}
5267
Chris Wilson20a8a742017-02-08 14:30:31 +00005268static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005269{
Chris Wilson20a8a742017-02-08 14:30:31 +00005270 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005271 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305272 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00005273 int err;
5274
5275 for_each_engine(engine, i915, id) {
5276 err = engine->init_hw(engine);
Chris Wilson8177e112018-02-07 11:15:45 +00005277 if (err) {
5278 DRM_ERROR("Failed to restart %s (%d)\n",
5279 engine->name, err);
Chris Wilson20a8a742017-02-08 14:30:31 +00005280 return err;
Chris Wilson8177e112018-02-07 11:15:45 +00005281 }
Chris Wilson20a8a742017-02-08 14:30:31 +00005282 }
5283
5284 return 0;
5285}
5286
5287int i915_gem_init_hw(struct drm_i915_private *dev_priv)
5288{
Chris Wilsond200cda2016-04-28 09:56:44 +01005289 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005290
Chris Wilsonde867c22016-10-25 13:16:02 +01005291 dev_priv->gt.last_init_time = ktime_get();
5292
Chris Wilson5e4f5182015-02-13 14:35:59 +00005293 /* Double layer security blanket, see i915_gem_init() */
5294 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5295
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00005296 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005297 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005298
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005299 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005300 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005301 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005302
Tvrtko Ursulin094304b2018-12-03 12:50:10 +00005303 /* Apply the GT workarounds... */
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00005304 intel_gt_apply_workarounds(dev_priv);
Tvrtko Ursulin094304b2018-12-03 12:50:10 +00005305 /* ...and determine whether they are sticking. */
5306 intel_gt_verify_workarounds(dev_priv, "init");
Oscar Mateo59b449d2018-04-10 09:12:47 -07005307
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00005308 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005309
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005310 /*
5311 * At least 830 can leave some of the unused rings
5312 * "active" (ie. head != tail) after resume which
5313 * will prevent c3 entry. Makes sure all unused rings
5314 * are totally idle.
5315 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005316 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005317
Dave Gordoned54c1a2016-01-19 19:02:54 +00005318 BUG_ON(!dev_priv->kernel_context);
Chris Wilson6f74b362017-10-15 15:37:25 +01005319 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
5320 ret = -EIO;
5321 goto out;
5322 }
John Harrison90638cc2015-05-29 17:43:37 +01005323
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00005324 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01005325 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00005326 DRM_ERROR("Enabling PPGTT failed (%d)\n", ret);
John Harrison4ad2fd82015-06-18 13:11:20 +01005327 goto out;
5328 }
5329
Jackie Lif08e2032018-03-13 17:32:53 -07005330 ret = intel_wopcm_init_hw(&dev_priv->wopcm);
5331 if (ret) {
5332 DRM_ERROR("Enabling WOPCM failed (%d)\n", ret);
5333 goto out;
5334 }
5335
Michał Winiarski9bdc3572017-10-25 18:25:19 +01005336 /* We can't enable contexts until all firmware is loaded */
5337 ret = intel_uc_init_hw(dev_priv);
Chris Wilson8177e112018-02-07 11:15:45 +00005338 if (ret) {
5339 DRM_ERROR("Enabling uc failed (%d)\n", ret);
Michał Winiarski9bdc3572017-10-25 18:25:19 +01005340 goto out;
Chris Wilson8177e112018-02-07 11:15:45 +00005341 }
Michał Winiarski9bdc3572017-10-25 18:25:19 +01005342
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00005343 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005344
Chris Wilson136109c2017-11-02 13:14:30 +00005345 /* Only when the HW is re-initialised, can we replay the requests */
5346 ret = __i915_gem_restart_engines(dev_priv);
Michal Wajdeczkob96f6eb2018-06-05 12:24:43 +00005347 if (ret)
5348 goto cleanup_uc;
Michał Winiarski60c0a662018-07-12 14:48:10 +02005349
Chris Wilson5e4f5182015-02-13 14:35:59 +00005350 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Michał Winiarski60c0a662018-07-12 14:48:10 +02005351
5352 return 0;
Michal Wajdeczkob96f6eb2018-06-05 12:24:43 +00005353
5354cleanup_uc:
5355 intel_uc_fini_hw(dev_priv);
Michał Winiarski60c0a662018-07-12 14:48:10 +02005356out:
5357 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5358
5359 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005360}
5361
Chris Wilsond2b4b972017-11-10 14:26:33 +00005362static int __intel_engines_record_defaults(struct drm_i915_private *i915)
5363{
5364 struct i915_gem_context *ctx;
5365 struct intel_engine_cs *engine;
5366 enum intel_engine_id id;
5367 int err;
5368
5369 /*
5370 * As we reset the gpu during very early sanitisation, the current
5371 * register state on the GPU should reflect its defaults values.
5372 * We load a context onto the hw (with restore-inhibit), then switch
5373 * over to a second context to save that default register state. We
5374 * can then prime every new context with that state so they all start
5375 * from the same default HW values.
5376 */
5377
5378 ctx = i915_gem_context_create_kernel(i915, 0);
5379 if (IS_ERR(ctx))
5380 return PTR_ERR(ctx);
5381
5382 for_each_engine(engine, i915, id) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00005383 struct i915_request *rq;
Chris Wilsond2b4b972017-11-10 14:26:33 +00005384
Chris Wilsone61e0f52018-02-21 09:56:36 +00005385 rq = i915_request_alloc(engine, ctx);
Chris Wilsond2b4b972017-11-10 14:26:33 +00005386 if (IS_ERR(rq)) {
5387 err = PTR_ERR(rq);
5388 goto out_ctx;
5389 }
5390
Chris Wilson3fef5cd2017-11-20 10:20:02 +00005391 err = 0;
Chris Wilsond2b4b972017-11-10 14:26:33 +00005392 if (engine->init_context)
5393 err = engine->init_context(rq);
5394
Chris Wilson697b9a82018-06-12 11:51:35 +01005395 i915_request_add(rq);
Chris Wilsond2b4b972017-11-10 14:26:33 +00005396 if (err)
5397 goto err_active;
5398 }
5399
5400 err = i915_gem_switch_to_kernel_context(i915);
5401 if (err)
5402 goto err_active;
5403
Chris Wilson2621cef2018-07-09 13:20:43 +01005404 if (i915_gem_wait_for_idle(i915, I915_WAIT_LOCKED, HZ / 5)) {
5405 i915_gem_set_wedged(i915);
5406 err = -EIO; /* Caller will declare us wedged */
Chris Wilsond2b4b972017-11-10 14:26:33 +00005407 goto err_active;
Chris Wilson2621cef2018-07-09 13:20:43 +01005408 }
Chris Wilsond2b4b972017-11-10 14:26:33 +00005409
5410 assert_kernel_context_is_current(i915);
5411
Chris Wilson8e1cb322018-09-20 17:13:43 +01005412 /*
5413 * Immediately park the GPU so that we enable powersaving and
5414 * treat it as idle. The next time we issue a request, we will
5415 * unpark and start using the engine->pinned_default_state, otherwise
5416 * it is in limbo and an early reset may fail.
5417 */
5418 __i915_gem_park(i915);
5419
Chris Wilsond2b4b972017-11-10 14:26:33 +00005420 for_each_engine(engine, i915, id) {
5421 struct i915_vma *state;
Chris Wilson37d7c9c2018-09-14 13:35:03 +01005422 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00005423
Chris Wilson666424a2018-09-14 13:35:04 +01005424 GEM_BUG_ON(to_intel_context(ctx, engine)->pin_count);
5425
Chris Wilsonab82a062018-04-30 14:15:01 +01005426 state = to_intel_context(ctx, engine)->state;
Chris Wilsond2b4b972017-11-10 14:26:33 +00005427 if (!state)
5428 continue;
5429
5430 /*
5431 * As we will hold a reference to the logical state, it will
5432 * not be torn down with the context, and importantly the
5433 * object will hold onto its vma (making it possible for a
5434 * stray GTT write to corrupt our defaults). Unmap the vma
5435 * from the GTT to prevent such accidents and reclaim the
5436 * space.
5437 */
5438 err = i915_vma_unbind(state);
5439 if (err)
5440 goto err_active;
5441
5442 err = i915_gem_object_set_to_cpu_domain(state->obj, false);
5443 if (err)
5444 goto err_active;
5445
5446 engine->default_state = i915_gem_object_get(state->obj);
Chris Wilson37d7c9c2018-09-14 13:35:03 +01005447
5448 /* Check we can acquire the image of the context state */
5449 vaddr = i915_gem_object_pin_map(engine->default_state,
Chris Wilson666424a2018-09-14 13:35:04 +01005450 I915_MAP_FORCE_WB);
Chris Wilson37d7c9c2018-09-14 13:35:03 +01005451 if (IS_ERR(vaddr)) {
5452 err = PTR_ERR(vaddr);
5453 goto err_active;
5454 }
5455
5456 i915_gem_object_unpin_map(engine->default_state);
Chris Wilsond2b4b972017-11-10 14:26:33 +00005457 }
5458
5459 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) {
5460 unsigned int found = intel_engines_has_context_isolation(i915);
5461
5462 /*
5463 * Make sure that classes with multiple engine instances all
5464 * share the same basic configuration.
5465 */
5466 for_each_engine(engine, i915, id) {
5467 unsigned int bit = BIT(engine->uabi_class);
5468 unsigned int expected = engine->default_state ? bit : 0;
5469
5470 if ((found & bit) != expected) {
5471 DRM_ERROR("mismatching default context state for class %d on engine %s\n",
5472 engine->uabi_class, engine->name);
5473 }
5474 }
5475 }
5476
5477out_ctx:
5478 i915_gem_context_set_closed(ctx);
5479 i915_gem_context_put(ctx);
5480 return err;
5481
5482err_active:
5483 /*
5484 * If we have to abandon now, we expect the engines to be idle
5485 * and ready to be torn-down. First try to flush any remaining
5486 * request, ensure we are pointing at the kernel context and
5487 * then remove it.
5488 */
5489 if (WARN_ON(i915_gem_switch_to_kernel_context(i915)))
5490 goto out_ctx;
5491
Chris Wilsonec625fb2018-07-09 13:20:42 +01005492 if (WARN_ON(i915_gem_wait_for_idle(i915,
5493 I915_WAIT_LOCKED,
5494 MAX_SCHEDULE_TIMEOUT)))
Chris Wilsond2b4b972017-11-10 14:26:33 +00005495 goto out_ctx;
5496
5497 i915_gem_contexts_lost(i915);
5498 goto out_ctx;
5499}
5500
Chris Wilson51797492018-12-04 14:15:16 +00005501static int
5502i915_gem_init_scratch(struct drm_i915_private *i915, unsigned int size)
5503{
5504 struct drm_i915_gem_object *obj;
5505 struct i915_vma *vma;
5506 int ret;
5507
5508 obj = i915_gem_object_create_stolen(i915, size);
5509 if (!obj)
5510 obj = i915_gem_object_create_internal(i915, size);
5511 if (IS_ERR(obj)) {
5512 DRM_ERROR("Failed to allocate scratch page\n");
5513 return PTR_ERR(obj);
5514 }
5515
5516 vma = i915_vma_instance(obj, &i915->ggtt.vm, NULL);
5517 if (IS_ERR(vma)) {
5518 ret = PTR_ERR(vma);
5519 goto err_unref;
5520 }
5521
5522 ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
5523 if (ret)
5524 goto err_unref;
5525
5526 i915->gt.scratch = vma;
5527 return 0;
5528
5529err_unref:
5530 i915_gem_object_put(obj);
5531 return ret;
5532}
5533
5534static void i915_gem_fini_scratch(struct drm_i915_private *i915)
5535{
5536 i915_vma_unpin_and_release(&i915->gt.scratch, 0);
5537}
5538
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00005539int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01005540{
Chris Wilson1070a422012-04-24 15:47:41 +01005541 int ret;
5542
Changbin Du52b24162018-05-08 17:07:05 +08005543 /* We need to fallback to 4K pages if host doesn't support huge gtt. */
5544 if (intel_vgpu_active(dev_priv) && !intel_vgpu_has_huge_gtt(dev_priv))
Matthew Auldda9fe3f32017-10-06 23:18:31 +01005545 mkwrite_device_info(dev_priv)->page_sizes =
5546 I915_GTT_PAGE_SIZE_4K;
5547
Chris Wilson94312822017-05-03 10:39:18 +01005548 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00005549
Chris Wilsonfb5c5512017-11-20 20:55:00 +00005550 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01005551 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005552 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Chris Wilsonfb5c5512017-11-20 20:55:00 +00005553 } else {
5554 dev_priv->gt.resume = intel_legacy_submission_resume;
5555 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005556 }
5557
Chris Wilsonee487002017-11-22 17:26:21 +00005558 ret = i915_gem_init_userptr(dev_priv);
5559 if (ret)
5560 return ret;
5561
Sagar Arun Kamble70deead2018-01-24 21:16:58 +05305562 ret = intel_uc_init_misc(dev_priv);
Michał Winiarski3176ff42017-12-13 23:13:47 +01005563 if (ret)
5564 return ret;
5565
Michal Wajdeczkof7dc0152018-06-28 14:15:21 +00005566 ret = intel_wopcm_init(&dev_priv->wopcm);
5567 if (ret)
5568 goto err_uc_misc;
5569
Chris Wilson5e4f5182015-02-13 14:35:59 +00005570 /* This is just a security blanket to placate dragons.
5571 * On some systems, we very sporadically observe that the first TLBs
5572 * used by the CS may be stale, despite us poking the TLB reset. If
5573 * we hold the forcewake during initialisation these problems
5574 * just magically go away.
5575 */
Chris Wilsonee487002017-11-22 17:26:21 +00005576 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson5e4f5182015-02-13 14:35:59 +00005577 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5578
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01005579 ret = i915_gem_init_ggtt(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005580 if (ret) {
5581 GEM_BUG_ON(ret == -EIO);
5582 goto err_unlock;
5583 }
Jesse Barnesd62b4892013-03-08 10:45:53 -08005584
Chris Wilson51797492018-12-04 14:15:16 +00005585 ret = i915_gem_init_scratch(dev_priv,
5586 IS_GEN2(dev_priv) ? SZ_256K : PAGE_SIZE);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005587 if (ret) {
5588 GEM_BUG_ON(ret == -EIO);
5589 goto err_ggtt;
5590 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005591
Chris Wilson51797492018-12-04 14:15:16 +00005592 ret = i915_gem_contexts_init(dev_priv);
5593 if (ret) {
5594 GEM_BUG_ON(ret == -EIO);
5595 goto err_scratch;
5596 }
5597
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00005598 ret = intel_engines_init(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005599 if (ret) {
5600 GEM_BUG_ON(ret == -EIO);
5601 goto err_context;
5602 }
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005603
Chris Wilsonf58d13d2017-11-10 14:26:29 +00005604 intel_init_gt_powersave(dev_priv);
5605
Michał Winiarski61b5c152017-12-13 23:13:48 +01005606 ret = intel_uc_init(dev_priv);
Chris Wilsoncc6a8182017-11-10 14:26:30 +00005607 if (ret)
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005608 goto err_pm;
Chris Wilsoncc6a8182017-11-10 14:26:30 +00005609
Michał Winiarski61b5c152017-12-13 23:13:48 +01005610 ret = i915_gem_init_hw(dev_priv);
5611 if (ret)
5612 goto err_uc_init;
5613
Chris Wilsoncc6a8182017-11-10 14:26:30 +00005614 /*
5615 * Despite its name intel_init_clock_gating applies both display
5616 * clock gating workarounds; GT mmio workarounds and the occasional
5617 * GT power context workaround. Worse, sometimes it includes a context
5618 * register workaround which we need to apply before we record the
5619 * default HW state for all contexts.
5620 *
5621 * FIXME: break up the workarounds and apply them at the right time!
5622 */
5623 intel_init_clock_gating(dev_priv);
5624
Chris Wilsond2b4b972017-11-10 14:26:33 +00005625 ret = __intel_engines_record_defaults(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005626 if (ret)
5627 goto err_init_hw;
5628
5629 if (i915_inject_load_failure()) {
5630 ret = -ENODEV;
5631 goto err_init_hw;
5632 }
5633
5634 if (i915_inject_load_failure()) {
5635 ret = -EIO;
5636 goto err_init_hw;
5637 }
5638
5639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5640 mutex_unlock(&dev_priv->drm.struct_mutex);
5641
5642 return 0;
5643
5644 /*
5645 * Unwinding is complicated by that we want to handle -EIO to mean
5646 * disable GPU submission but keep KMS alive. We want to mark the
5647 * HW as irrevisibly wedged, but keep enough state around that the
5648 * driver doesn't explode during runtime.
5649 */
5650err_init_hw:
Chris Wilson8571a052018-06-06 15:54:41 +01005651 mutex_unlock(&dev_priv->drm.struct_mutex);
5652
5653 WARN_ON(i915_gem_suspend(dev_priv));
5654 i915_gem_suspend_late(dev_priv);
5655
Chris Wilson8bcf9f72018-07-10 10:44:20 +01005656 i915_gem_drain_workqueue(dev_priv);
5657
Chris Wilson8571a052018-06-06 15:54:41 +01005658 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005659 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +01005660err_uc_init:
5661 intel_uc_fini(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005662err_pm:
5663 if (ret != -EIO) {
5664 intel_cleanup_gt_powersave(dev_priv);
5665 i915_gem_cleanup_engines(dev_priv);
5666 }
5667err_context:
5668 if (ret != -EIO)
5669 i915_gem_contexts_fini(dev_priv);
Chris Wilson51797492018-12-04 14:15:16 +00005670err_scratch:
5671 i915_gem_fini_scratch(dev_priv);
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005672err_ggtt:
5673err_unlock:
5674 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5675 mutex_unlock(&dev_priv->drm.struct_mutex);
5676
Michal Wajdeczkof7dc0152018-06-28 14:15:21 +00005677err_uc_misc:
Sagar Arun Kamble70deead2018-01-24 21:16:58 +05305678 intel_uc_fini_misc(dev_priv);
Sagar Arun Kambleda943b52018-01-10 18:24:16 +05305679
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005680 if (ret != -EIO)
5681 i915_gem_cleanup_userptr(dev_priv);
5682
Chris Wilson60990322014-04-09 09:19:42 +01005683 if (ret == -EIO) {
Chris Wilson7ed43df2018-07-26 09:50:32 +01005684 mutex_lock(&dev_priv->drm.struct_mutex);
5685
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005686 /*
5687 * Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01005688 * wedged. But we only want to do this where the GPU is angry,
5689 * for all other failure, such as an allocation failure, bail.
5690 */
Chris Wilson6f74b362017-10-15 15:37:25 +01005691 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Chris Wilson51c18bf2018-06-09 12:10:58 +01005692 i915_load_error(dev_priv,
5693 "Failed to initialize GPU, declaring it wedged!\n");
Chris Wilson6f74b362017-10-15 15:37:25 +01005694 i915_gem_set_wedged(dev_priv);
5695 }
Chris Wilson7ed43df2018-07-26 09:50:32 +01005696
5697 /* Minimal basic recovery for KMS */
5698 ret = i915_ggtt_enable_hw(dev_priv);
5699 i915_gem_restore_gtt_mappings(dev_priv);
5700 i915_gem_restore_fences(dev_priv);
5701 intel_init_clock_gating(dev_priv);
5702
5703 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005704 }
5705
Chris Wilson6ca9a2b2017-12-13 13:43:47 +00005706 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01005707 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005708}
5709
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00005710void i915_gem_fini(struct drm_i915_private *dev_priv)
5711{
5712 i915_gem_suspend_late(dev_priv);
Chris Wilson30b710842018-08-12 23:36:29 +01005713 intel_disable_gt_powersave(dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00005714
5715 /* Flush any outstanding unpin_work. */
5716 i915_gem_drain_workqueue(dev_priv);
5717
5718 mutex_lock(&dev_priv->drm.struct_mutex);
5719 intel_uc_fini_hw(dev_priv);
5720 intel_uc_fini(dev_priv);
5721 i915_gem_cleanup_engines(dev_priv);
5722 i915_gem_contexts_fini(dev_priv);
Chris Wilson51797492018-12-04 14:15:16 +00005723 i915_gem_fini_scratch(dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00005724 mutex_unlock(&dev_priv->drm.struct_mutex);
5725
Tvrtko Ursulin25d140f2018-12-03 13:33:19 +00005726 intel_wa_list_free(&dev_priv->gt_wa_list);
5727
Chris Wilson30b710842018-08-12 23:36:29 +01005728 intel_cleanup_gt_powersave(dev_priv);
5729
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00005730 intel_uc_fini_misc(dev_priv);
5731 i915_gem_cleanup_userptr(dev_priv);
5732
5733 i915_gem_drain_freed_objects(dev_priv);
5734
5735 WARN_ON(!list_empty(&dev_priv->contexts.list));
5736}
5737
Chris Wilson24145512017-01-24 11:01:35 +00005738void i915_gem_init_mmio(struct drm_i915_private *i915)
5739{
5740 i915_gem_sanitize(i915);
5741}
5742
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005743void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005744i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005745{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005746 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305747 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005748
Akash Goel3b3f1652016-10-13 22:44:48 +05305749 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005750 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005751}
5752
Eric Anholt673a3942008-07-30 12:06:12 -07005753void
Imre Deak40ae4e12016-03-16 14:54:03 +02005754i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5755{
Chris Wilson49ef5292016-08-18 17:17:00 +01005756 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02005757
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00005758 if (INTEL_GEN(dev_priv) >= 7 && !IS_VALLEYVIEW(dev_priv) &&
Imre Deak40ae4e12016-03-16 14:54:03 +02005759 !IS_CHERRYVIEW(dev_priv))
5760 dev_priv->num_fence_regs = 32;
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00005761 else if (INTEL_GEN(dev_priv) >= 4 ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02005762 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
5763 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005764 dev_priv->num_fence_regs = 16;
5765 else
5766 dev_priv->num_fence_regs = 8;
5767
Chris Wilsonc0336662016-05-06 15:40:21 +01005768 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005769 dev_priv->num_fence_regs =
5770 I915_READ(vgtif_reg(avail_rs.fence_num));
5771
5772 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01005773 for (i = 0; i < dev_priv->num_fence_regs; i++) {
5774 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
5775
5776 fence->i915 = dev_priv;
5777 fence->id = i;
5778 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
5779 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00005780 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02005781
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00005782 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02005783}
5784
Chris Wilson9c52d1c2017-11-10 23:24:47 +00005785static void i915_gem_init__mm(struct drm_i915_private *i915)
5786{
5787 spin_lock_init(&i915->mm.object_stat_lock);
5788 spin_lock_init(&i915->mm.obj_lock);
5789 spin_lock_init(&i915->mm.free_lock);
5790
5791 init_llist_head(&i915->mm.free_list);
5792
5793 INIT_LIST_HEAD(&i915->mm.unbound_list);
5794 INIT_LIST_HEAD(&i915->mm.bound_list);
5795 INIT_LIST_HEAD(&i915->mm.fence_list);
5796 INIT_LIST_HEAD(&i915->mm.userfault_list);
5797
5798 INIT_WORK(&i915->mm.free_work, __i915_gem_free_work);
5799}
5800
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00005801int i915_gem_init_early(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07005802{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005803 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005804
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005805 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
5806 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01005807 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01005808
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005809 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
5810 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01005811 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01005812
Chris Wilsond1b48c12017-08-16 09:52:08 +01005813 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
5814 if (!dev_priv->luts)
5815 goto err_vmas;
5816
Chris Wilsone61e0f52018-02-21 09:56:36 +00005817 dev_priv->requests = KMEM_CACHE(i915_request,
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005818 SLAB_HWCACHE_ALIGN |
5819 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08005820 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005821 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01005822 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01005823
Chris Wilson52e54202016-11-14 20:41:02 +00005824 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
5825 SLAB_HWCACHE_ALIGN |
5826 SLAB_RECLAIM_ACCOUNT);
5827 if (!dev_priv->dependencies)
5828 goto err_requests;
5829
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005830 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
5831 if (!dev_priv->priorities)
5832 goto err_dependencies;
5833
Chris Wilson73cb9702016-10-28 13:58:46 +01005834 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilson643b4502018-04-30 14:15:03 +01005835 INIT_LIST_HEAD(&dev_priv->gt.active_rings);
Chris Wilson3365e222018-05-03 20:51:14 +01005836 INIT_LIST_HEAD(&dev_priv->gt.closed_vma);
Chris Wilson643b4502018-04-30 14:15:03 +01005837
Chris Wilson9c52d1c2017-11-10 23:24:47 +00005838 i915_gem_init__mm(dev_priv);
Chris Wilsonf2123812017-10-16 12:40:37 +01005839
Chris Wilson67d97da2016-07-04 08:08:31 +01005840 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07005841 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01005842 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005843 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01005844 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005845 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005846
Joonas Lahtinen6f633402016-09-01 14:58:21 +03005847 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
5848
Chris Wilsonb5add952016-08-04 16:32:36 +01005849 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01005850
Matthew Auld465c4032017-10-06 23:18:14 +01005851 err = i915_gemfs_init(dev_priv);
5852 if (err)
5853 DRM_NOTE("Unable to create a private tmpfs mount, hugepage support will be disabled(%d).\n", err);
5854
Chris Wilson73cb9702016-10-28 13:58:46 +01005855 return 0;
5856
Chris Wilson52e54202016-11-14 20:41:02 +00005857err_dependencies:
5858 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01005859err_requests:
5860 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005861err_luts:
5862 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01005863err_vmas:
5864 kmem_cache_destroy(dev_priv->vmas);
5865err_objects:
5866 kmem_cache_destroy(dev_priv->objects);
5867err_out:
5868 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07005869}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005870
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00005871void i915_gem_cleanup_early(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02005872{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005873 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonc9c704712018-02-19 22:06:31 +00005874 GEM_BUG_ON(!llist_empty(&dev_priv->mm.free_list));
5875 GEM_BUG_ON(atomic_read(&dev_priv->mm.free_count));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005876 WARN_ON(dev_priv->mm.object_count);
Matthew Auldea84aa72016-11-17 21:04:11 +00005877 WARN_ON(!list_empty(&dev_priv->gt.timelines));
Matthew Auldea84aa72016-11-17 21:04:11 +00005878
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005879 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005880 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02005881 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005882 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02005883 kmem_cache_destroy(dev_priv->vmas);
5884 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01005885
5886 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
5887 rcu_barrier();
Matthew Auld465c4032017-10-06 23:18:14 +01005888
5889 i915_gemfs_fini(dev_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02005890}
5891
Chris Wilson6a800ea2016-09-21 14:51:07 +01005892int i915_gem_freeze(struct drm_i915_private *dev_priv)
5893{
Chris Wilsond0aa3012017-04-07 11:25:49 +01005894 /* Discard all purgeable objects, let userspace recover those as
5895 * required after resuming.
5896 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01005897 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01005898
Chris Wilson6a800ea2016-09-21 14:51:07 +01005899 return 0;
5900}
5901
Chris Wilson95c778d2018-06-01 15:41:25 +01005902int i915_gem_freeze_late(struct drm_i915_private *i915)
Chris Wilson461fb992016-05-14 07:26:33 +01005903{
5904 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005905 struct list_head *phases[] = {
Chris Wilson95c778d2018-06-01 15:41:25 +01005906 &i915->mm.unbound_list,
5907 &i915->mm.bound_list,
Chris Wilson7aab2d52016-09-09 20:02:18 +01005908 NULL
Chris Wilson95c778d2018-06-01 15:41:25 +01005909 }, **phase;
Chris Wilson461fb992016-05-14 07:26:33 +01005910
Chris Wilson95c778d2018-06-01 15:41:25 +01005911 /*
5912 * Called just before we write the hibernation image.
Chris Wilson461fb992016-05-14 07:26:33 +01005913 *
5914 * We need to update the domain tracking to reflect that the CPU
5915 * will be accessing all the pages to create and restore from the
5916 * hibernation, and so upon restoration those pages will be in the
5917 * CPU domain.
5918 *
5919 * To make sure the hibernation image contains the latest state,
5920 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005921 *
5922 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005923 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005924 */
5925
Chris Wilson95c778d2018-06-01 15:41:25 +01005926 i915_gem_shrink(i915, -1UL, NULL, I915_SHRINK_UNBOUND);
5927 i915_gem_drain_freed_objects(i915);
Chris Wilson461fb992016-05-14 07:26:33 +01005928
Chris Wilson95c778d2018-06-01 15:41:25 +01005929 mutex_lock(&i915->drm.struct_mutex);
5930 for (phase = phases; *phase; phase++) {
5931 list_for_each_entry(obj, *phase, mm.link)
5932 WARN_ON(i915_gem_object_set_to_cpu_domain(obj, true));
Chris Wilson461fb992016-05-14 07:26:33 +01005933 }
Chris Wilson95c778d2018-06-01 15:41:25 +01005934 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005935
5936 return 0;
5937}
5938
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005939void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005940{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005941 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone61e0f52018-02-21 09:56:36 +00005942 struct i915_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005943
5944 /* Clean up our request list when the client is going away, so that
5945 * later retire_requests won't dereference our soon-to-be-gone
5946 * file_priv.
5947 */
Chris Wilson1c255952010-09-26 11:03:27 +01005948 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005949 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005950 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005951 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005952}
5953
Chris Wilson829a0af2017-06-20 12:05:45 +01005954int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005955{
5956 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005957 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005958
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005959 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005960
5961 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5962 if (!file_priv)
5963 return -ENOMEM;
5964
5965 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005966 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005967 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005968
5969 spin_lock_init(&file_priv->mm.lock);
5970 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005971
Chris Wilsonc80ff162016-07-27 09:07:27 +01005972 file_priv->bsd_engine = -1;
Mika Kuoppala14921f32018-06-15 13:44:29 +03005973 file_priv->hang_timestamp = jiffies;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005974
Chris Wilson829a0af2017-06-20 12:05:45 +01005975 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005976 if (ret)
5977 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005978
Ben Widawskye422b882013-12-06 14:10:58 -08005979 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005980}
5981
Daniel Vetterb680c372014-09-19 18:27:27 +02005982/**
5983 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005984 * @old: current GEM buffer for the frontbuffer slots
5985 * @new: new GEM buffer for the frontbuffer slots
5986 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005987 *
5988 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5989 * from @old and setting them in @new. Both @old and @new can be NULL.
5990 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005991void i915_gem_track_fb(struct drm_i915_gem_object *old,
5992 struct drm_i915_gem_object *new,
5993 unsigned frontbuffer_bits)
5994{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005995 /* Control of individual bits within the mask are guarded by
5996 * the owning plane->mutex, i.e. we can never see concurrent
5997 * manipulation of individual bits. But since the bitfield as a whole
5998 * is updated using RMW, we need to use atomics in order to update
5999 * the bits.
6000 */
6001 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
Chris Wilson74f6e182018-09-26 11:47:07 +01006002 BITS_PER_TYPE(atomic_t));
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01006003
Daniel Vettera071fa02014-06-18 23:28:09 +02006004 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01006005 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
6006 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02006007 }
6008
6009 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01006010 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
6011 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02006012 }
6013}
6014
Dave Gordonea702992015-07-09 19:29:02 +01006015/* Allocate a new GEM object and fill it with the supplied data */
6016struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00006017i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01006018 const void *data, size_t size)
6019{
6020 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00006021 struct file *file;
6022 size_t offset;
6023 int err;
Dave Gordonea702992015-07-09 19:29:02 +01006024
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00006025 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01006026 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01006027 return obj;
6028
Christian Königc0a51fd2018-02-16 13:43:38 +01006029 GEM_BUG_ON(obj->write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01006030
Chris Wilsonbe062fa2017-03-17 19:46:48 +00006031 file = obj->base.filp;
6032 offset = 0;
6033 do {
6034 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
6035 struct page *page;
6036 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01006037
Chris Wilsonbe062fa2017-03-17 19:46:48 +00006038 err = pagecache_write_begin(file, file->f_mapping,
6039 offset, len, 0,
6040 &page, &pgdata);
6041 if (err < 0)
6042 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01006043
Chris Wilsonbe062fa2017-03-17 19:46:48 +00006044 vaddr = kmap(page);
6045 memcpy(vaddr, data, len);
6046 kunmap(page);
6047
6048 err = pagecache_write_end(file, file->f_mapping,
6049 offset, len, len,
6050 page, pgdata);
6051 if (err < 0)
6052 goto fail;
6053
6054 size -= len;
6055 data += len;
6056 offset += len;
6057 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01006058
6059 return obj;
6060
6061fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01006062 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00006063 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01006064}
Chris Wilson96d77632016-10-28 13:58:33 +01006065
6066struct scatterlist *
6067i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
6068 unsigned int n,
6069 unsigned int *offset)
6070{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01006071 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01006072 struct scatterlist *sg;
6073 unsigned int idx, count;
6074
6075 might_sleep();
6076 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01006077 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01006078
6079 /* As we iterate forward through the sg, we record each entry in a
6080 * radixtree for quick repeated (backwards) lookups. If we have seen
6081 * this index previously, we will have an entry for it.
6082 *
6083 * Initial lookup is O(N), but this is amortized to O(1) for
6084 * sequential page access (where each new request is consecutive
6085 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
6086 * i.e. O(1) with a large constant!
6087 */
6088 if (n < READ_ONCE(iter->sg_idx))
6089 goto lookup;
6090
6091 mutex_lock(&iter->lock);
6092
6093 /* We prefer to reuse the last sg so that repeated lookup of this
6094 * (or the subsequent) sg are fast - comparing against the last
6095 * sg is faster than going through the radixtree.
6096 */
6097
6098 sg = iter->sg_pos;
6099 idx = iter->sg_idx;
6100 count = __sg_page_count(sg);
6101
6102 while (idx + count <= n) {
Matthew Wilcox3159f942017-11-03 13:30:42 -04006103 void *entry;
6104 unsigned long i;
Chris Wilson96d77632016-10-28 13:58:33 +01006105 int ret;
6106
6107 /* If we cannot allocate and insert this entry, or the
6108 * individual pages from this range, cancel updating the
6109 * sg_idx so that on this lookup we are forced to linearly
6110 * scan onwards, but on future lookups we will try the
6111 * insertion again (in which case we need to be careful of
6112 * the error return reporting that we have already inserted
6113 * this index).
6114 */
6115 ret = radix_tree_insert(&iter->radix, idx, sg);
6116 if (ret && ret != -EEXIST)
6117 goto scan;
6118
Matthew Wilcox3159f942017-11-03 13:30:42 -04006119 entry = xa_mk_value(idx);
Chris Wilson96d77632016-10-28 13:58:33 +01006120 for (i = 1; i < count; i++) {
Matthew Wilcox3159f942017-11-03 13:30:42 -04006121 ret = radix_tree_insert(&iter->radix, idx + i, entry);
Chris Wilson96d77632016-10-28 13:58:33 +01006122 if (ret && ret != -EEXIST)
6123 goto scan;
6124 }
6125
6126 idx += count;
6127 sg = ____sg_next(sg);
6128 count = __sg_page_count(sg);
6129 }
6130
6131scan:
6132 iter->sg_pos = sg;
6133 iter->sg_idx = idx;
6134
6135 mutex_unlock(&iter->lock);
6136
6137 if (unlikely(n < idx)) /* insertion completed by another thread */
6138 goto lookup;
6139
6140 /* In case we failed to insert the entry into the radixtree, we need
6141 * to look beyond the current sg.
6142 */
6143 while (idx + count <= n) {
6144 idx += count;
6145 sg = ____sg_next(sg);
6146 count = __sg_page_count(sg);
6147 }
6148
6149 *offset = n - idx;
6150 return sg;
6151
6152lookup:
6153 rcu_read_lock();
6154
6155 sg = radix_tree_lookup(&iter->radix, n);
6156 GEM_BUG_ON(!sg);
6157
6158 /* If this index is in the middle of multi-page sg entry,
Matthew Wilcox3159f942017-11-03 13:30:42 -04006159 * the radix tree will contain a value entry that points
Chris Wilson96d77632016-10-28 13:58:33 +01006160 * to the start of that range. We will return the pointer to
6161 * the base page and the offset of this page within the
6162 * sg entry's range.
6163 */
6164 *offset = 0;
Matthew Wilcox3159f942017-11-03 13:30:42 -04006165 if (unlikely(xa_is_value(sg))) {
6166 unsigned long base = xa_to_value(sg);
Chris Wilson96d77632016-10-28 13:58:33 +01006167
6168 sg = radix_tree_lookup(&iter->radix, base);
6169 GEM_BUG_ON(!sg);
6170
6171 *offset = n - base;
6172 }
6173
6174 rcu_read_unlock();
6175
6176 return sg;
6177}
6178
6179struct page *
6180i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
6181{
6182 struct scatterlist *sg;
6183 unsigned int offset;
6184
6185 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
6186
6187 sg = i915_gem_object_get_sg(obj, n, &offset);
6188 return nth_page(sg_page(sg), offset);
6189}
6190
6191/* Like i915_gem_object_get_page(), but mark the returned page dirty */
6192struct page *
6193i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
6194 unsigned int n)
6195{
6196 struct page *page;
6197
6198 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01006199 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01006200 set_page_dirty(page);
6201
6202 return page;
6203}
6204
6205dma_addr_t
6206i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
6207 unsigned long n)
6208{
6209 struct scatterlist *sg;
6210 unsigned int offset;
6211
6212 sg = i915_gem_object_get_sg(obj, n, &offset);
6213 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
6214}
Chris Wilson935a2f72017-02-13 17:15:13 +00006215
Chris Wilson8eeb7902017-07-26 19:16:01 +01006216int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
6217{
6218 struct sg_table *pages;
6219 int err;
6220
6221 if (align > obj->base.size)
6222 return -EINVAL;
6223
6224 if (obj->ops == &i915_gem_phys_ops)
6225 return 0;
6226
6227 if (obj->ops != &i915_gem_object_ops)
6228 return -EINVAL;
6229
6230 err = i915_gem_object_unbind(obj);
6231 if (err)
6232 return err;
6233
6234 mutex_lock(&obj->mm.lock);
6235
6236 if (obj->mm.madv != I915_MADV_WILLNEED) {
6237 err = -EFAULT;
6238 goto err_unlock;
6239 }
6240
6241 if (obj->mm.quirked) {
6242 err = -EFAULT;
6243 goto err_unlock;
6244 }
6245
6246 if (obj->mm.mapping) {
6247 err = -EBUSY;
6248 goto err_unlock;
6249 }
6250
Chris Wilsonacd1c1e2018-06-11 08:55:32 +01006251 pages = __i915_gem_object_unset_pages(obj);
Chris Wilsonf2123812017-10-16 12:40:37 +01006252
Chris Wilson8eeb7902017-07-26 19:16:01 +01006253 obj->ops = &i915_gem_phys_ops;
6254
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01006255 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01006256 if (err)
6257 goto err_xfer;
6258
6259 /* Perma-pin (until release) the physical set of pages */
6260 __i915_gem_object_pin_pages(obj);
6261
6262 if (!IS_ERR_OR_NULL(pages))
6263 i915_gem_object_ops.put_pages(obj, pages);
6264 mutex_unlock(&obj->mm.lock);
6265 return 0;
6266
6267err_xfer:
6268 obj->ops = &i915_gem_object_ops;
Chris Wilsonacd1c1e2018-06-11 08:55:32 +01006269 if (!IS_ERR_OR_NULL(pages)) {
6270 unsigned int sg_page_sizes = i915_sg_page_sizes(pages->sgl);
6271
6272 __i915_gem_object_set_pages(obj, pages, sg_page_sizes);
6273 }
Chris Wilson8eeb7902017-07-26 19:16:01 +01006274err_unlock:
6275 mutex_unlock(&obj->mm.lock);
6276 return err;
6277}
6278
Chris Wilson935a2f72017-02-13 17:15:13 +00006279#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
6280#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00006281#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00006282#include "selftests/huge_gem_object.c"
Matthew Auld40498662017-10-06 23:18:29 +01006283#include "selftests/huge_pages.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00006284#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00006285#include "selftests/i915_gem_coherency.c"
Chris Wilson3f51b7e12018-08-30 14:48:06 +01006286#include "selftests/i915_gem.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00006287#endif