blob: 1fa3813976e584c48ffe62fab00a06e34a1864bc [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010045static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010047static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000052 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010053}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010067insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053068 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010071 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
72 size, 0, -1,
73 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053074 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010086 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010087{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010095 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010096{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100108 might_sleep();
109
Chris Wilsond98c52c2016-04-13 17:35:05 +0100110 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return 0;
112
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 /*
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
117 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100120 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 if (ret == 0) {
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
123 return -EIO;
124 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100126 } else {
127 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100129}
130
Chris Wilson54cf91d2010-11-25 18:00:26 +0000131int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 int ret;
135
Daniel Vetter33196de2012-11-14 17:14:05 +0100136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 if (ret)
138 return ret;
139
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
141 if (ret)
142 return ret;
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144 return 0;
145}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
Eric Anholt5a125c32008-10-22 21:40:13 -0700148i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700150{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300151 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200152 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100154 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000155 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700156
Chris Wilson6299f992010-11-24 12:23:44 +0000157 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100158 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000162 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100163 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100164 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100165 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700166
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300167 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000169
Eric Anholt5a125c32008-10-22 21:40:13 -0700170 return 0;
171}
172
Chris Wilson03ac84f2016-10-28 13:58:36 +0100173static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100175{
Al Viro93c76a32015-12-04 23:45:44 -0500176 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 char *vaddr = obj->phys_handle->vaddr;
178 struct sg_table *st;
179 struct scatterlist *sg;
180 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100183 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100184
Chris Wilson6a2c4232014-11-04 04:51:40 -0800185 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
186 struct page *page;
187 char *src;
188
189 page = shmem_read_mapping_page(mapping, i);
190 if (IS_ERR(page))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100191 return ERR_CAST(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800192
193 src = kmap_atomic(page);
194 memcpy(vaddr, src, PAGE_SIZE);
195 drm_clflush_virt_range(vaddr, PAGE_SIZE);
196 kunmap_atomic(src);
197
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300198 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 vaddr += PAGE_SIZE;
200 }
201
Chris Wilsonc0336662016-05-06 15:40:21 +0100202 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203
204 st = kmalloc(sizeof(*st), GFP_KERNEL);
205 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +0100206 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800207
208 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
209 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100210 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800211 }
212
213 sg = st->sgl;
214 sg->offset = 0;
215 sg->length = obj->base.size;
216
217 sg_dma_address(sg) = obj->phys_handle->busaddr;
218 sg_dma_len(sg) = obj->base.size;
219
Chris Wilson03ac84f2016-10-28 13:58:36 +0100220 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800221}
222
223static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000224__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
225 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100227 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800228
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100229 if (obj->mm.madv == I915_MADV_DONTNEED)
230 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231
Chris Wilson03ac84f2016-10-28 13:58:36 +0100232 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
Chris Wilson2b3c8312016-11-11 14:58:09 +0000233 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100234
235 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
236 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
237}
238
239static void
240i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
241 struct sg_table *pages)
242{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000243 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100244
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100245 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500246 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100248 int i;
249
250 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800251 struct page *page;
252 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100253
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254 page = shmem_read_mapping_page(mapping, i);
255 if (IS_ERR(page))
256 continue;
257
258 dst = kmap_atomic(page);
259 drm_clflush_virt_range(vaddr, PAGE_SIZE);
260 memcpy(dst, vaddr, PAGE_SIZE);
261 kunmap_atomic(dst);
262
263 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100264 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100265 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300266 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100267 vaddr += PAGE_SIZE;
268 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100269 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100270 }
271
Chris Wilson03ac84f2016-10-28 13:58:36 +0100272 sg_free_table(pages);
273 kfree(pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274}
275
276static void
277i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
278{
279 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100280 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800281}
282
283static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
284 .get_pages = i915_gem_object_get_pages_phys,
285 .put_pages = i915_gem_object_put_pages_phys,
286 .release = i915_gem_object_release_phys,
287};
288
Chris Wilson35a96112016-08-14 18:44:40 +0100289int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100290{
291 struct i915_vma *vma;
292 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100293 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 lockdep_assert_held(&obj->base.dev->struct_mutex);
296
297 /* Closed vma are removed from the obj->vma_list - but they may
298 * still have an active binding on the object. To remove those we
299 * must wait for all rendering to complete to the object (as unbinding
300 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100302 ret = i915_gem_object_wait(obj,
303 I915_WAIT_INTERRUPTIBLE |
304 I915_WAIT_LOCKED |
305 I915_WAIT_ALL,
306 MAX_SCHEDULE_TIMEOUT,
307 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100308 if (ret)
309 return ret;
310
311 i915_gem_retire_requests(to_i915(obj->base.dev));
312
Chris Wilsonaa653a62016-08-04 07:52:27 +0100313 while ((vma = list_first_entry_or_null(&obj->vma_list,
314 struct i915_vma,
315 obj_link))) {
316 list_move_tail(&vma->obj_link, &still_in_list);
317 ret = i915_vma_unbind(vma);
318 if (ret)
319 break;
320 }
321 list_splice(&still_in_list, &obj->vma_list);
322
323 return ret;
324}
325
Chris Wilsone95433c2016-10-28 13:58:27 +0100326static long
327i915_gem_object_wait_fence(struct dma_fence *fence,
328 unsigned int flags,
329 long timeout,
330 struct intel_rps_client *rps)
331{
332 struct drm_i915_gem_request *rq;
333
334 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
335
336 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
337 return timeout;
338
339 if (!dma_fence_is_i915(fence))
340 return dma_fence_wait_timeout(fence,
341 flags & I915_WAIT_INTERRUPTIBLE,
342 timeout);
343
344 rq = to_request(fence);
345 if (i915_gem_request_completed(rq))
346 goto out;
347
348 /* This client is about to stall waiting for the GPU. In many cases
349 * this is undesirable and limits the throughput of the system, as
350 * many clients cannot continue processing user input/output whilst
351 * blocked. RPS autotuning may take tens of milliseconds to respond
352 * to the GPU load and thus incurs additional latency for the client.
353 * We can circumvent that by promoting the GPU frequency to maximum
354 * before we wait. This makes the GPU throttle up much more quickly
355 * (good for benchmarks and user experience, e.g. window animations),
356 * but at a cost of spending more power processing the workload
357 * (bad for battery). Not all clients even want their results
358 * immediately and for them we should just let the GPU select its own
359 * frequency to maximise efficiency. To prevent a single client from
360 * forcing the clocks too high for the whole system, we only allow
361 * each client to waitboost once in a busy period.
362 */
363 if (rps) {
364 if (INTEL_GEN(rq->i915) >= 6)
365 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
366 else
367 rps = NULL;
368 }
369
370 timeout = i915_wait_request(rq, flags, timeout);
371
372out:
373 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
374 i915_gem_request_retire_upto(rq);
375
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000376 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100377 /* The GPU is now idle and this client has stalled.
378 * Since no other client has submitted a request in the
379 * meantime, assume that this client is the only one
380 * supplying work to the GPU but is unable to keep that
381 * work supplied because it is waiting. Since the GPU is
382 * then never kept fully busy, RPS autoclocking will
383 * keep the clocks relatively low, causing further delays.
384 * Compensate by giving the synchronous client credit for
385 * a waitboost next time.
386 */
387 spin_lock(&rq->i915->rps.client_lock);
388 list_del_init(&rps->link);
389 spin_unlock(&rq->i915->rps.client_lock);
390 }
391
392 return timeout;
393}
394
395static long
396i915_gem_object_wait_reservation(struct reservation_object *resv,
397 unsigned int flags,
398 long timeout,
399 struct intel_rps_client *rps)
400{
401 struct dma_fence *excl;
402
403 if (flags & I915_WAIT_ALL) {
404 struct dma_fence **shared;
405 unsigned int count, i;
406 int ret;
407
408 ret = reservation_object_get_fences_rcu(resv,
409 &excl, &count, &shared);
410 if (ret)
411 return ret;
412
413 for (i = 0; i < count; i++) {
414 timeout = i915_gem_object_wait_fence(shared[i],
415 flags, timeout,
416 rps);
417 if (timeout <= 0)
418 break;
419
420 dma_fence_put(shared[i]);
421 }
422
423 for (; i < count; i++)
424 dma_fence_put(shared[i]);
425 kfree(shared);
426 } else {
427 excl = reservation_object_get_excl_rcu(resv);
428 }
429
430 if (excl && timeout > 0)
431 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
432
433 dma_fence_put(excl);
434
435 return timeout;
436}
437
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000438static void __fence_set_priority(struct dma_fence *fence, int prio)
439{
440 struct drm_i915_gem_request *rq;
441 struct intel_engine_cs *engine;
442
443 if (!dma_fence_is_i915(fence))
444 return;
445
446 rq = to_request(fence);
447 engine = rq->engine;
448 if (!engine->schedule)
449 return;
450
451 engine->schedule(rq, prio);
452}
453
454static void fence_set_priority(struct dma_fence *fence, int prio)
455{
456 /* Recurse once into a fence-array */
457 if (dma_fence_is_array(fence)) {
458 struct dma_fence_array *array = to_dma_fence_array(fence);
459 int i;
460
461 for (i = 0; i < array->num_fences; i++)
462 __fence_set_priority(array->fences[i], prio);
463 } else {
464 __fence_set_priority(fence, prio);
465 }
466}
467
468int
469i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
470 unsigned int flags,
471 int prio)
472{
473 struct dma_fence *excl;
474
475 if (flags & I915_WAIT_ALL) {
476 struct dma_fence **shared;
477 unsigned int count, i;
478 int ret;
479
480 ret = reservation_object_get_fences_rcu(obj->resv,
481 &excl, &count, &shared);
482 if (ret)
483 return ret;
484
485 for (i = 0; i < count; i++) {
486 fence_set_priority(shared[i], prio);
487 dma_fence_put(shared[i]);
488 }
489
490 kfree(shared);
491 } else {
492 excl = reservation_object_get_excl_rcu(obj->resv);
493 }
494
495 if (excl) {
496 fence_set_priority(excl, prio);
497 dma_fence_put(excl);
498 }
499 return 0;
500}
501
Chris Wilson00e60f22016-08-04 16:32:40 +0100502/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100503 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100504 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100505 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
506 * @timeout: how long to wait
507 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100508 */
509int
Chris Wilsone95433c2016-10-28 13:58:27 +0100510i915_gem_object_wait(struct drm_i915_gem_object *obj,
511 unsigned int flags,
512 long timeout,
513 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100514{
Chris Wilsone95433c2016-10-28 13:58:27 +0100515 might_sleep();
516#if IS_ENABLED(CONFIG_LOCKDEP)
517 GEM_BUG_ON(debug_locks &&
518 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
519 !!(flags & I915_WAIT_LOCKED));
520#endif
521 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100522
Chris Wilsond07f0e52016-10-28 13:58:44 +0100523 timeout = i915_gem_object_wait_reservation(obj->resv,
524 flags, timeout,
525 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100526 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100527}
528
529static struct intel_rps_client *to_rps_client(struct drm_file *file)
530{
531 struct drm_i915_file_private *fpriv = file->driver_priv;
532
533 return &fpriv->rps;
534}
535
Chris Wilson00731152014-05-21 12:42:56 +0100536int
537i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
538 int align)
539{
540 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800541 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100542
543 if (obj->phys_handle) {
544 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
545 return -EBUSY;
546
547 return 0;
548 }
549
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100550 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100551 return -EFAULT;
552
553 if (obj->base.filp == NULL)
554 return -EINVAL;
555
Chris Wilson4717ca92016-08-04 07:52:28 +0100556 ret = i915_gem_object_unbind(obj);
557 if (ret)
558 return ret;
559
Chris Wilson548625e2016-11-01 12:11:34 +0000560 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100561 if (obj->mm.pages)
562 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800563
Chris Wilson00731152014-05-21 12:42:56 +0100564 /* create a new object */
565 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
566 if (!phys)
567 return -ENOMEM;
568
Chris Wilson00731152014-05-21 12:42:56 +0100569 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800570 obj->ops = &i915_gem_phys_ops;
571
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100572 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100573}
574
575static int
576i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
577 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100578 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100579{
580 struct drm_device *dev = obj->base.dev;
581 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300582 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100583 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800584
585 /* We manually control the domain here and pretend that it
586 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
587 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100588 lockdep_assert_held(&obj->base.dev->struct_mutex);
589 ret = i915_gem_object_wait(obj,
590 I915_WAIT_INTERRUPTIBLE |
591 I915_WAIT_LOCKED |
592 I915_WAIT_ALL,
593 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100594 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800595 if (ret)
596 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100597
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700598 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100599 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
600 unsigned long unwritten;
601
602 /* The physical object once assigned is fixed for the lifetime
603 * of the obj, so we can safely drop the lock and continue
604 * to access vaddr.
605 */
606 mutex_unlock(&dev->struct_mutex);
607 unwritten = copy_from_user(vaddr, user_data, args->size);
608 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200609 if (unwritten) {
610 ret = -EFAULT;
611 goto out;
612 }
Chris Wilson00731152014-05-21 12:42:56 +0100613 }
614
Chris Wilson6a2c4232014-11-04 04:51:40 -0800615 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100616 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200617
618out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700619 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200620 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100621}
622
Chris Wilson42dcedd2012-11-15 11:32:30 +0000623void *i915_gem_object_alloc(struct drm_device *dev)
624{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100625 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100626 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000627}
628
629void i915_gem_object_free(struct drm_i915_gem_object *obj)
630{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100631 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100632 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000633}
634
Dave Airlieff72145b2011-02-07 12:16:14 +1000635static int
636i915_gem_create(struct drm_file *file,
637 struct drm_device *dev,
638 uint64_t size,
639 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700640{
Chris Wilson05394f32010-11-08 19:18:58 +0000641 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300642 int ret;
643 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700644
Dave Airlieff72145b2011-02-07 12:16:14 +1000645 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200646 if (size == 0)
647 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700648
649 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100650 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100651 if (IS_ERR(obj))
652 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700653
Chris Wilson05394f32010-11-08 19:18:58 +0000654 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100655 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100656 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200657 if (ret)
658 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100659
Dave Airlieff72145b2011-02-07 12:16:14 +1000660 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700661 return 0;
662}
663
Dave Airlieff72145b2011-02-07 12:16:14 +1000664int
665i915_gem_dumb_create(struct drm_file *file,
666 struct drm_device *dev,
667 struct drm_mode_create_dumb *args)
668{
669 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300670 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000671 args->size = args->pitch * args->height;
672 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000673 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000674}
675
Dave Airlieff72145b2011-02-07 12:16:14 +1000676/**
677 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100678 * @dev: drm device pointer
679 * @data: ioctl data blob
680 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000681 */
682int
683i915_gem_create_ioctl(struct drm_device *dev, void *data,
684 struct drm_file *file)
685{
686 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200687
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100688 i915_gem_flush_free_objects(to_i915(dev));
689
Dave Airlieff72145b2011-02-07 12:16:14 +1000690 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000691 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000692}
693
Daniel Vetter8c599672011-12-14 13:57:31 +0100694static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100695__copy_to_user_swizzled(char __user *cpu_vaddr,
696 const char *gpu_vaddr, int gpu_offset,
697 int length)
698{
699 int ret, cpu_offset = 0;
700
701 while (length > 0) {
702 int cacheline_end = ALIGN(gpu_offset + 1, 64);
703 int this_length = min(cacheline_end - gpu_offset, length);
704 int swizzled_gpu_offset = gpu_offset ^ 64;
705
706 ret = __copy_to_user(cpu_vaddr + cpu_offset,
707 gpu_vaddr + swizzled_gpu_offset,
708 this_length);
709 if (ret)
710 return ret + length;
711
712 cpu_offset += this_length;
713 gpu_offset += this_length;
714 length -= this_length;
715 }
716
717 return 0;
718}
719
720static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700721__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
722 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100723 int length)
724{
725 int ret, cpu_offset = 0;
726
727 while (length > 0) {
728 int cacheline_end = ALIGN(gpu_offset + 1, 64);
729 int this_length = min(cacheline_end - gpu_offset, length);
730 int swizzled_gpu_offset = gpu_offset ^ 64;
731
732 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
733 cpu_vaddr + cpu_offset,
734 this_length);
735 if (ret)
736 return ret + length;
737
738 cpu_offset += this_length;
739 gpu_offset += this_length;
740 length -= this_length;
741 }
742
743 return 0;
744}
745
Brad Volkin4c914c02014-02-18 10:15:45 -0800746/*
747 * Pins the specified object's pages and synchronizes the object with
748 * GPU accesses. Sets needs_clflush to non-zero if the caller should
749 * flush the object from the CPU cache.
750 */
751int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100752 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800753{
754 int ret;
755
Chris Wilsone95433c2016-10-28 13:58:27 +0100756 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800757
Chris Wilsone95433c2016-10-28 13:58:27 +0100758 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100759 if (!i915_gem_object_has_struct_page(obj))
760 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800761
Chris Wilsone95433c2016-10-28 13:58:27 +0100762 ret = i915_gem_object_wait(obj,
763 I915_WAIT_INTERRUPTIBLE |
764 I915_WAIT_LOCKED,
765 MAX_SCHEDULE_TIMEOUT,
766 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100767 if (ret)
768 return ret;
769
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100770 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100771 if (ret)
772 return ret;
773
Chris Wilsona314d5c2016-08-18 17:16:48 +0100774 i915_gem_object_flush_gtt_write_domain(obj);
775
Chris Wilson43394c72016-08-18 17:16:47 +0100776 /* If we're not in the cpu read domain, set ourself into the gtt
777 * read domain and manually flush cachelines (if required). This
778 * optimizes for the case when the gpu will dirty the data
779 * anyway again before the next pread happens.
780 */
781 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800782 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
783 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800784
Chris Wilson43394c72016-08-18 17:16:47 +0100785 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
786 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100787 if (ret)
788 goto err_unpin;
789
Chris Wilson43394c72016-08-18 17:16:47 +0100790 *needs_clflush = 0;
791 }
792
Chris Wilson97649512016-08-18 17:16:50 +0100793 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100794 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100795
796err_unpin:
797 i915_gem_object_unpin_pages(obj);
798 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100799}
800
801int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
802 unsigned int *needs_clflush)
803{
804 int ret;
805
Chris Wilsone95433c2016-10-28 13:58:27 +0100806 lockdep_assert_held(&obj->base.dev->struct_mutex);
807
Chris Wilson43394c72016-08-18 17:16:47 +0100808 *needs_clflush = 0;
809 if (!i915_gem_object_has_struct_page(obj))
810 return -ENODEV;
811
Chris Wilsone95433c2016-10-28 13:58:27 +0100812 ret = i915_gem_object_wait(obj,
813 I915_WAIT_INTERRUPTIBLE |
814 I915_WAIT_LOCKED |
815 I915_WAIT_ALL,
816 MAX_SCHEDULE_TIMEOUT,
817 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100818 if (ret)
819 return ret;
820
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100821 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100822 if (ret)
823 return ret;
824
Chris Wilsona314d5c2016-08-18 17:16:48 +0100825 i915_gem_object_flush_gtt_write_domain(obj);
826
Chris Wilson43394c72016-08-18 17:16:47 +0100827 /* If we're not in the cpu write domain, set ourself into the
828 * gtt write domain and manually flush cachelines (as required).
829 * This optimizes for the case when the gpu will use the data
830 * right away and we therefore have to clflush anyway.
831 */
832 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
833 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
834
835 /* Same trick applies to invalidate partially written cachelines read
836 * before writing.
837 */
838 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
839 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
840 obj->cache_level);
841
Chris Wilson43394c72016-08-18 17:16:47 +0100842 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
843 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100844 if (ret)
845 goto err_unpin;
846
Chris Wilson43394c72016-08-18 17:16:47 +0100847 *needs_clflush = 0;
848 }
849
850 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
851 obj->cache_dirty = true;
852
853 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100854 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100855 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100856 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100857
858err_unpin:
859 i915_gem_object_unpin_pages(obj);
860 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800861}
862
Daniel Vetter23c18c72012-03-25 19:47:42 +0200863static void
864shmem_clflush_swizzled_range(char *addr, unsigned long length,
865 bool swizzled)
866{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200867 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200868 unsigned long start = (unsigned long) addr;
869 unsigned long end = (unsigned long) addr + length;
870
871 /* For swizzling simply ensure that we always flush both
872 * channels. Lame, but simple and it works. Swizzled
873 * pwrite/pread is far from a hotpath - current userspace
874 * doesn't use it at all. */
875 start = round_down(start, 128);
876 end = round_up(end, 128);
877
878 drm_clflush_virt_range((void *)start, end - start);
879 } else {
880 drm_clflush_virt_range(addr, length);
881 }
882
883}
884
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885/* Only difference to the fast-path function is that this can handle bit17
886 * and uses non-atomic copy and kmap functions. */
887static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100888shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 char __user *user_data,
890 bool page_do_bit17_swizzling, bool needs_clflush)
891{
892 char *vaddr;
893 int ret;
894
895 vaddr = kmap(page);
896 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100897 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200898 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200899
900 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100901 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200902 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100903 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200904 kunmap(page);
905
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100906 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907}
908
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100909static int
910shmem_pread(struct page *page, int offset, int length, char __user *user_data,
911 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530912{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100913 int ret;
914
915 ret = -ENODEV;
916 if (!page_do_bit17_swizzling) {
917 char *vaddr = kmap_atomic(page);
918
919 if (needs_clflush)
920 drm_clflush_virt_range(vaddr + offset, length);
921 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
922 kunmap_atomic(vaddr);
923 }
924 if (ret == 0)
925 return 0;
926
927 return shmem_pread_slow(page, offset, length, user_data,
928 page_do_bit17_swizzling, needs_clflush);
929}
930
931static int
932i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
933 struct drm_i915_gem_pread *args)
934{
935 char __user *user_data;
936 u64 remain;
937 unsigned int obj_do_bit17_swizzling;
938 unsigned int needs_clflush;
939 unsigned int idx, offset;
940 int ret;
941
942 obj_do_bit17_swizzling = 0;
943 if (i915_gem_object_needs_bit17_swizzle(obj))
944 obj_do_bit17_swizzling = BIT(17);
945
946 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
947 if (ret)
948 return ret;
949
950 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
951 mutex_unlock(&obj->base.dev->struct_mutex);
952 if (ret)
953 return ret;
954
955 remain = args->size;
956 user_data = u64_to_user_ptr(args->data_ptr);
957 offset = offset_in_page(args->offset);
958 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
959 struct page *page = i915_gem_object_get_page(obj, idx);
960 int length;
961
962 length = remain;
963 if (offset + length > PAGE_SIZE)
964 length = PAGE_SIZE - offset;
965
966 ret = shmem_pread(page, offset, length, user_data,
967 page_to_phys(page) & obj_do_bit17_swizzling,
968 needs_clflush);
969 if (ret)
970 break;
971
972 remain -= length;
973 user_data += length;
974 offset = 0;
975 }
976
977 i915_gem_obj_finish_shmem_access(obj);
978 return ret;
979}
980
981static inline bool
982gtt_user_read(struct io_mapping *mapping,
983 loff_t base, int offset,
984 char __user *user_data, int length)
985{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530986 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100987 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530988
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530989 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100990 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
991 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
992 io_mapping_unmap_atomic(vaddr);
993 if (unwritten) {
994 vaddr = (void __force *)
995 io_mapping_map_wc(mapping, base, PAGE_SIZE);
996 unwritten = copy_to_user(user_data, vaddr + offset, length);
997 io_mapping_unmap(vaddr);
998 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530999 return unwritten;
1000}
1001
1002static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001003i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1004 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301005{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001006 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1007 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301008 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001009 struct i915_vma *vma;
1010 void __user *user_data;
1011 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301012 int ret;
1013
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001014 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1015 if (ret)
1016 return ret;
1017
1018 intel_runtime_pm_get(i915);
1019 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1020 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001021 if (!IS_ERR(vma)) {
1022 node.start = i915_ggtt_offset(vma);
1023 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001024 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001025 if (ret) {
1026 i915_vma_unpin(vma);
1027 vma = ERR_PTR(ret);
1028 }
1029 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001030 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001031 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301032 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001033 goto out_unlock;
1034 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301035 }
1036
1037 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1038 if (ret)
1039 goto out_unpin;
1040
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001041 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301042
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001043 user_data = u64_to_user_ptr(args->data_ptr);
1044 remain = args->size;
1045 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301046
1047 while (remain > 0) {
1048 /* Operation in this page
1049 *
1050 * page_base = page offset within aperture
1051 * page_offset = offset within page
1052 * page_length = bytes to copy for this page
1053 */
1054 u32 page_base = node.start;
1055 unsigned page_offset = offset_in_page(offset);
1056 unsigned page_length = PAGE_SIZE - page_offset;
1057 page_length = remain < page_length ? remain : page_length;
1058 if (node.allocated) {
1059 wmb();
1060 ggtt->base.insert_page(&ggtt->base,
1061 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001062 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301063 wmb();
1064 } else {
1065 page_base += offset & PAGE_MASK;
1066 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001067
1068 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1069 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301070 ret = -EFAULT;
1071 break;
1072 }
1073
1074 remain -= page_length;
1075 user_data += page_length;
1076 offset += page_length;
1077 }
1078
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001079 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301080out_unpin:
1081 if (node.allocated) {
1082 wmb();
1083 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001084 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301085 remove_mappable_node(&node);
1086 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001087 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301088 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001089out_unlock:
1090 intel_runtime_pm_put(i915);
1091 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001092
Eric Anholteb014592009-03-10 11:44:52 -07001093 return ret;
1094}
1095
Eric Anholt673a3942008-07-30 12:06:12 -07001096/**
1097 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001098 * @dev: drm device pointer
1099 * @data: ioctl data blob
1100 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001101 *
1102 * On error, the contents of *data are undefined.
1103 */
1104int
1105i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001106 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001107{
1108 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001109 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001110 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001111
Chris Wilson51311d02010-11-17 09:10:42 +00001112 if (args->size == 0)
1113 return 0;
1114
1115 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001116 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001117 args->size))
1118 return -EFAULT;
1119
Chris Wilson03ac0642016-07-20 13:31:51 +01001120 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001121 if (!obj)
1122 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001123
Chris Wilson7dcd2492010-09-26 20:21:44 +01001124 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001125 if (args->offset > obj->base.size ||
1126 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001127 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001128 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001129 }
1130
Chris Wilsondb53a302011-02-03 11:57:46 +00001131 trace_i915_gem_object_pread(obj, args->offset, args->size);
1132
Chris Wilsone95433c2016-10-28 13:58:27 +01001133 ret = i915_gem_object_wait(obj,
1134 I915_WAIT_INTERRUPTIBLE,
1135 MAX_SCHEDULE_TIMEOUT,
1136 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001137 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001138 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001139
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001140 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001141 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001142 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001143
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001144 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001145 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001146 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301147
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001148 i915_gem_object_unpin_pages(obj);
1149out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001150 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001151 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001152}
1153
Keith Packard0839ccb2008-10-30 19:38:48 -07001154/* This is the fast write path which cannot handle
1155 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001156 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001157
Chris Wilsonfe115622016-10-28 13:58:40 +01001158static inline bool
1159ggtt_write(struct io_mapping *mapping,
1160 loff_t base, int offset,
1161 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001162{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001163 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001164 unsigned long unwritten;
1165
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001166 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001167 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1168 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001169 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001170 io_mapping_unmap_atomic(vaddr);
1171 if (unwritten) {
1172 vaddr = (void __force *)
1173 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1174 unwritten = copy_from_user(vaddr + offset, user_data, length);
1175 io_mapping_unmap(vaddr);
1176 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001177
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178 return unwritten;
1179}
1180
Eric Anholt3de09aa2009-03-09 09:42:23 -07001181/**
1182 * This is the fast pwrite path, where we copy the data directly from the
1183 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001184 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001185 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001186 */
Eric Anholt673a3942008-07-30 12:06:12 -07001187static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001188i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1189 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001190{
Chris Wilsonfe115622016-10-28 13:58:40 +01001191 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301192 struct i915_ggtt *ggtt = &i915->ggtt;
1193 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001194 struct i915_vma *vma;
1195 u64 remain, offset;
1196 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301197 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301198
Chris Wilsonfe115622016-10-28 13:58:40 +01001199 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1200 if (ret)
1201 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001202
Chris Wilson9c870d02016-10-24 13:42:15 +01001203 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001204 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001205 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001206 if (!IS_ERR(vma)) {
1207 node.start = i915_ggtt_offset(vma);
1208 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001209 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001210 if (ret) {
1211 i915_vma_unpin(vma);
1212 vma = ERR_PTR(ret);
1213 }
1214 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001215 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001216 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301217 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001218 goto out_unlock;
1219 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301220 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001221
1222 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1223 if (ret)
1224 goto out_unpin;
1225
Chris Wilsonfe115622016-10-28 13:58:40 +01001226 mutex_unlock(&i915->drm.struct_mutex);
1227
Chris Wilsonb19482d2016-08-18 17:16:43 +01001228 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001229
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301230 user_data = u64_to_user_ptr(args->data_ptr);
1231 offset = args->offset;
1232 remain = args->size;
1233 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001234 /* Operation in this page
1235 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001236 * page_base = page offset within aperture
1237 * page_offset = offset within page
1238 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001239 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301240 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001241 unsigned int page_offset = offset_in_page(offset);
1242 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301243 page_length = remain < page_length ? remain : page_length;
1244 if (node.allocated) {
1245 wmb(); /* flush the write before we modify the GGTT */
1246 ggtt->base.insert_page(&ggtt->base,
1247 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1248 node.start, I915_CACHE_NONE, 0);
1249 wmb(); /* flush modifications to the GGTT (insert_page) */
1250 } else {
1251 page_base += offset & PAGE_MASK;
1252 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001253 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254 * source page isn't available. Return the error and we'll
1255 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301256 * If the object is non-shmem backed, we retry again with the
1257 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001258 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001259 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1260 user_data, page_length)) {
1261 ret = -EFAULT;
1262 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001263 }
Eric Anholt673a3942008-07-30 12:06:12 -07001264
Keith Packard0839ccb2008-10-30 19:38:48 -07001265 remain -= page_length;
1266 user_data += page_length;
1267 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001268 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001269 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001270
1271 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001272out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301273 if (node.allocated) {
1274 wmb();
1275 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001276 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301277 remove_mappable_node(&node);
1278 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001279 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301280 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001281out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001282 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001283 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001284 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001285}
1286
Eric Anholt673a3942008-07-30 12:06:12 -07001287static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001288shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001289 char __user *user_data,
1290 bool page_do_bit17_swizzling,
1291 bool needs_clflush_before,
1292 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001293{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001294 char *vaddr;
1295 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001296
Daniel Vetterd174bd62012-03-25 19:47:40 +02001297 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001298 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001299 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001300 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001301 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001302 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1303 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001304 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001305 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001306 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001307 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001308 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001309 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001310
Chris Wilson755d2212012-09-04 21:02:55 +01001311 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001312}
1313
Chris Wilsonfe115622016-10-28 13:58:40 +01001314/* Per-page copy function for the shmem pwrite fastpath.
1315 * Flushes invalid cachelines before writing to the target if
1316 * needs_clflush_before is set and flushes out any written cachelines after
1317 * writing if needs_clflush is set.
1318 */
Eric Anholt40123c12009-03-09 13:42:30 -07001319static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001320shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1321 bool page_do_bit17_swizzling,
1322 bool needs_clflush_before,
1323 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001324{
Chris Wilsonfe115622016-10-28 13:58:40 +01001325 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001326
Chris Wilsonfe115622016-10-28 13:58:40 +01001327 ret = -ENODEV;
1328 if (!page_do_bit17_swizzling) {
1329 char *vaddr = kmap_atomic(page);
1330
1331 if (needs_clflush_before)
1332 drm_clflush_virt_range(vaddr + offset, len);
1333 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1334 if (needs_clflush_after)
1335 drm_clflush_virt_range(vaddr + offset, len);
1336
1337 kunmap_atomic(vaddr);
1338 }
1339 if (ret == 0)
1340 return ret;
1341
1342 return shmem_pwrite_slow(page, offset, len, user_data,
1343 page_do_bit17_swizzling,
1344 needs_clflush_before,
1345 needs_clflush_after);
1346}
1347
1348static int
1349i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1350 const struct drm_i915_gem_pwrite *args)
1351{
1352 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1353 void __user *user_data;
1354 u64 remain;
1355 unsigned int obj_do_bit17_swizzling;
1356 unsigned int partial_cacheline_write;
1357 unsigned int needs_clflush;
1358 unsigned int offset, idx;
1359 int ret;
1360
1361 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001362 if (ret)
1363 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001364
Chris Wilsonfe115622016-10-28 13:58:40 +01001365 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1366 mutex_unlock(&i915->drm.struct_mutex);
1367 if (ret)
1368 return ret;
1369
1370 obj_do_bit17_swizzling = 0;
1371 if (i915_gem_object_needs_bit17_swizzle(obj))
1372 obj_do_bit17_swizzling = BIT(17);
1373
1374 /* If we don't overwrite a cacheline completely we need to be
1375 * careful to have up-to-date data by first clflushing. Don't
1376 * overcomplicate things and flush the entire patch.
1377 */
1378 partial_cacheline_write = 0;
1379 if (needs_clflush & CLFLUSH_BEFORE)
1380 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1381
Chris Wilson43394c72016-08-18 17:16:47 +01001382 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001383 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001384 offset = offset_in_page(args->offset);
1385 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1386 struct page *page = i915_gem_object_get_page(obj, idx);
1387 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001388
Chris Wilsonfe115622016-10-28 13:58:40 +01001389 length = remain;
1390 if (offset + length > PAGE_SIZE)
1391 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001392
Chris Wilsonfe115622016-10-28 13:58:40 +01001393 ret = shmem_pwrite(page, offset, length, user_data,
1394 page_to_phys(page) & obj_do_bit17_swizzling,
1395 (offset | length) & partial_cacheline_write,
1396 needs_clflush & CLFLUSH_AFTER);
1397 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001398 break;
1399
Chris Wilsonfe115622016-10-28 13:58:40 +01001400 remain -= length;
1401 user_data += length;
1402 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001403 }
1404
Rodrigo Vivide152b62015-07-07 16:28:51 -07001405 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001406 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001407 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001408}
1409
1410/**
1411 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001412 * @dev: drm device
1413 * @data: ioctl data blob
1414 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001415 *
1416 * On error, the contents of the buffer that were to be modified are undefined.
1417 */
1418int
1419i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001420 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001421{
1422 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001423 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001424 int ret;
1425
1426 if (args->size == 0)
1427 return 0;
1428
1429 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001430 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001431 args->size))
1432 return -EFAULT;
1433
Chris Wilson03ac0642016-07-20 13:31:51 +01001434 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001435 if (!obj)
1436 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001437
Chris Wilson7dcd2492010-09-26 20:21:44 +01001438 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001439 if (args->offset > obj->base.size ||
1440 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001441 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001442 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001443 }
1444
Chris Wilsondb53a302011-02-03 11:57:46 +00001445 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1446
Chris Wilsone95433c2016-10-28 13:58:27 +01001447 ret = i915_gem_object_wait(obj,
1448 I915_WAIT_INTERRUPTIBLE |
1449 I915_WAIT_ALL,
1450 MAX_SCHEDULE_TIMEOUT,
1451 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001452 if (ret)
1453 goto err;
1454
Chris Wilsonfe115622016-10-28 13:58:40 +01001455 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001456 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001457 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001458
Daniel Vetter935aaa62012-03-25 19:47:35 +02001459 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001460 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1461 * it would end up going through the fenced access, and we'll get
1462 * different detiling behavior between reading and writing.
1463 * pread/pwrite currently are reading and writing from the CPU
1464 * perspective, requiring manual detiling by the client.
1465 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001466 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001467 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001468 /* Note that the gtt paths might fail with non-page-backed user
1469 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001470 * textures). Fallback to the shmem path in that case.
1471 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001472 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001473
Chris Wilsond1054ee2016-07-16 18:42:36 +01001474 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001475 if (obj->phys_handle)
1476 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301477 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001478 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001479 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001480
Chris Wilsonfe115622016-10-28 13:58:40 +01001481 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001482err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001483 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001484 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001485}
1486
Chris Wilsond243ad82016-08-18 17:16:44 +01001487static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001488write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1489{
Chris Wilson50349242016-08-18 17:17:04 +01001490 return (domain == I915_GEM_DOMAIN_GTT ?
1491 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001492}
1493
Chris Wilson40e62d52016-10-28 13:58:41 +01001494static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1495{
1496 struct drm_i915_private *i915;
1497 struct list_head *list;
1498 struct i915_vma *vma;
1499
1500 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1501 if (!i915_vma_is_ggtt(vma))
1502 continue;
1503
1504 if (i915_vma_is_active(vma))
1505 continue;
1506
1507 if (!drm_mm_node_allocated(&vma->node))
1508 continue;
1509
1510 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1511 }
1512
1513 i915 = to_i915(obj->base.dev);
1514 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001515 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001516}
1517
Eric Anholt673a3942008-07-30 12:06:12 -07001518/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001519 * Called when user space prepares to use an object with the CPU, either
1520 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001521 * @dev: drm device
1522 * @data: ioctl data blob
1523 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001524 */
1525int
1526i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001527 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001528{
1529 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001530 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001531 uint32_t read_domains = args->read_domains;
1532 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001533 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001534
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001535 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001536 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001537 return -EINVAL;
1538
1539 /* Having something in the write domain implies it's in the read
1540 * domain, and only that read domain. Enforce that in the request.
1541 */
1542 if (write_domain != 0 && read_domains != write_domain)
1543 return -EINVAL;
1544
Chris Wilson03ac0642016-07-20 13:31:51 +01001545 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001546 if (!obj)
1547 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001548
Chris Wilson3236f572012-08-24 09:35:09 +01001549 /* Try to flush the object off the GPU without holding the lock.
1550 * We will repeat the flush holding the lock in the normal manner
1551 * to catch cases where we are gazumped.
1552 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001553 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001554 I915_WAIT_INTERRUPTIBLE |
1555 (write_domain ? I915_WAIT_ALL : 0),
1556 MAX_SCHEDULE_TIMEOUT,
1557 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001558 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001559 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001560
Chris Wilson40e62d52016-10-28 13:58:41 +01001561 /* Flush and acquire obj->pages so that we are coherent through
1562 * direct access in memory with previous cached writes through
1563 * shmemfs and that our cache domain tracking remains valid.
1564 * For example, if the obj->filp was moved to swap without us
1565 * being notified and releasing the pages, we would mistakenly
1566 * continue to assume that the obj remained out of the CPU cached
1567 * domain.
1568 */
1569 err = i915_gem_object_pin_pages(obj);
1570 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001571 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001572
1573 err = i915_mutex_lock_interruptible(dev);
1574 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001575 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001576
Chris Wilson43566de2015-01-02 16:29:29 +05301577 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001578 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301579 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001580 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1581
1582 /* And bump the LRU for this access */
1583 i915_gem_object_bump_inactive_ggtt(obj);
1584
1585 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001586
Daniel Vetter031b6982015-06-26 19:35:16 +02001587 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001588 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001589
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001590out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001591 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001592out:
1593 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001594 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001595}
1596
1597/**
1598 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001599 * @dev: drm device
1600 * @data: ioctl data blob
1601 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001602 */
1603int
1604i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001605 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001606{
1607 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001608 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001609 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001610
Chris Wilson03ac0642016-07-20 13:31:51 +01001611 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001612 if (!obj)
1613 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001614
Eric Anholt673a3942008-07-30 12:06:12 -07001615 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001616 if (READ_ONCE(obj->pin_display)) {
1617 err = i915_mutex_lock_interruptible(dev);
1618 if (!err) {
1619 i915_gem_object_flush_cpu_write_domain(obj);
1620 mutex_unlock(&dev->struct_mutex);
1621 }
1622 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001623
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001624 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001625 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001626}
1627
1628/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001629 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1630 * it is mapped to.
1631 * @dev: drm device
1632 * @data: ioctl data blob
1633 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001634 *
1635 * While the mapping holds a reference on the contents of the object, it doesn't
1636 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001637 *
1638 * IMPORTANT:
1639 *
1640 * DRM driver writers who look a this function as an example for how to do GEM
1641 * mmap support, please don't implement mmap support like here. The modern way
1642 * to implement DRM mmap support is with an mmap offset ioctl (like
1643 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1644 * That way debug tooling like valgrind will understand what's going on, hiding
1645 * the mmap call in a driver private ioctl will break that. The i915 driver only
1646 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001647 */
1648int
1649i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001650 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001651{
1652 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001653 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001654 unsigned long addr;
1655
Akash Goel1816f922015-01-02 16:29:30 +05301656 if (args->flags & ~(I915_MMAP_WC))
1657 return -EINVAL;
1658
Borislav Petkov568a58e2016-03-29 17:42:01 +02001659 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301660 return -ENODEV;
1661
Chris Wilson03ac0642016-07-20 13:31:51 +01001662 obj = i915_gem_object_lookup(file, args->handle);
1663 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001664 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001665
Daniel Vetter1286ff72012-05-10 15:25:09 +02001666 /* prime objects have no backing filp to GEM mmap
1667 * pages from.
1668 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001669 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001670 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001671 return -EINVAL;
1672 }
1673
Chris Wilson03ac0642016-07-20 13:31:51 +01001674 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001675 PROT_READ | PROT_WRITE, MAP_SHARED,
1676 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301677 if (args->flags & I915_MMAP_WC) {
1678 struct mm_struct *mm = current->mm;
1679 struct vm_area_struct *vma;
1680
Michal Hocko80a89a52016-05-23 16:26:11 -07001681 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001682 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001683 return -EINTR;
1684 }
Akash Goel1816f922015-01-02 16:29:30 +05301685 vma = find_vma(mm, addr);
1686 if (vma)
1687 vma->vm_page_prot =
1688 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1689 else
1690 addr = -ENOMEM;
1691 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001692
1693 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001694 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301695 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001696 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001697 if (IS_ERR((void *)addr))
1698 return addr;
1699
1700 args->addr_ptr = (uint64_t) addr;
1701
1702 return 0;
1703}
1704
Chris Wilson03af84f2016-08-18 17:17:01 +01001705static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1706{
1707 u64 size;
1708
1709 size = i915_gem_object_get_stride(obj);
1710 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1711
1712 return size >> PAGE_SHIFT;
1713}
1714
Jesse Barnesde151cf2008-11-12 10:03:55 -08001715/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001716 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1717 *
1718 * A history of the GTT mmap interface:
1719 *
1720 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1721 * aligned and suitable for fencing, and still fit into the available
1722 * mappable space left by the pinned display objects. A classic problem
1723 * we called the page-fault-of-doom where we would ping-pong between
1724 * two objects that could not fit inside the GTT and so the memcpy
1725 * would page one object in at the expense of the other between every
1726 * single byte.
1727 *
1728 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1729 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1730 * object is too large for the available space (or simply too large
1731 * for the mappable aperture!), a view is created instead and faulted
1732 * into userspace. (This view is aligned and sized appropriately for
1733 * fenced access.)
1734 *
1735 * Restrictions:
1736 *
1737 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1738 * hangs on some architectures, corruption on others. An attempt to service
1739 * a GTT page fault from a snoopable object will generate a SIGBUS.
1740 *
1741 * * the object must be able to fit into RAM (physical memory, though no
1742 * limited to the mappable aperture).
1743 *
1744 *
1745 * Caveats:
1746 *
1747 * * a new GTT page fault will synchronize rendering from the GPU and flush
1748 * all data to system memory. Subsequent access will not be synchronized.
1749 *
1750 * * all mappings are revoked on runtime device suspend.
1751 *
1752 * * there are only 8, 16 or 32 fence registers to share between all users
1753 * (older machines require fence register for display and blitter access
1754 * as well). Contention of the fence registers will cause the previous users
1755 * to be unmapped and any new access will generate new page faults.
1756 *
1757 * * running out of memory while servicing a fault may generate a SIGBUS,
1758 * rather than the expected SIGSEGV.
1759 */
1760int i915_gem_mmap_gtt_version(void)
1761{
1762 return 1;
1763}
1764
1765/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001766 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001767 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001768 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001769 *
1770 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1771 * from userspace. The fault handler takes care of binding the object to
1772 * the GTT (if needed), allocating and programming a fence register (again,
1773 * only if needed based on whether the old reg is still valid or the object
1774 * is tiled) and inserting a new PTE into the faulting process.
1775 *
1776 * Note that the faulting process may involve evicting existing objects
1777 * from the GTT and/or fence registers to make room. So performance may
1778 * suffer if the GTT working set is large or there are few fence registers
1779 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001780 *
1781 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1782 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001783 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001784int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785{
Chris Wilson03af84f2016-08-18 17:17:01 +01001786#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001787 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001788 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001789 struct drm_i915_private *dev_priv = to_i915(dev);
1790 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001791 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001792 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001793 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001794 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001795 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001796
Jesse Barnesde151cf2008-11-12 10:03:55 -08001797 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001798 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799 PAGE_SHIFT;
1800
Chris Wilsondb53a302011-02-03 11:57:46 +00001801 trace_i915_gem_object_fault(obj, page_offset, true, write);
1802
Chris Wilson6e4930f2014-02-07 18:37:06 -02001803 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001804 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001805 * repeat the flush holding the lock in the normal manner to catch cases
1806 * where we are gazumped.
1807 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001808 ret = i915_gem_object_wait(obj,
1809 I915_WAIT_INTERRUPTIBLE,
1810 MAX_SCHEDULE_TIMEOUT,
1811 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001812 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001813 goto err;
1814
Chris Wilson40e62d52016-10-28 13:58:41 +01001815 ret = i915_gem_object_pin_pages(obj);
1816 if (ret)
1817 goto err;
1818
Chris Wilsonb8f90962016-08-05 10:14:07 +01001819 intel_runtime_pm_get(dev_priv);
1820
1821 ret = i915_mutex_lock_interruptible(dev);
1822 if (ret)
1823 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001824
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001825 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001826 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001827 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001828 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001829 }
1830
Chris Wilson82118872016-08-18 17:17:05 +01001831 /* If the object is smaller than a couple of partial vma, it is
1832 * not worth only creating a single partial vma - we may as well
1833 * clear enough space for the full object.
1834 */
1835 flags = PIN_MAPPABLE;
1836 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1837 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1838
Chris Wilsona61007a2016-08-18 17:17:02 +01001839 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001840 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001841 if (IS_ERR(vma)) {
1842 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001843 unsigned int chunk_size;
1844
Chris Wilsona61007a2016-08-18 17:17:02 +01001845 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001846 chunk_size = MIN_CHUNK_PAGES;
1847 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001848 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001849
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001850 memset(&view, 0, sizeof(view));
1851 view.type = I915_GGTT_VIEW_PARTIAL;
1852 view.params.partial.offset = rounddown(page_offset, chunk_size);
1853 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001854 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001855 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001856
Chris Wilsonaa136d92016-08-18 17:17:03 +01001857 /* If the partial covers the entire object, just create a
1858 * normal VMA.
1859 */
1860 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1861 view.type = I915_GGTT_VIEW_NORMAL;
1862
Chris Wilson50349242016-08-18 17:17:04 +01001863 /* Userspace is now writing through an untracked VMA, abandon
1864 * all hope that the hardware is able to track future writes.
1865 */
1866 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1867
Chris Wilsona61007a2016-08-18 17:17:02 +01001868 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1869 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001870 if (IS_ERR(vma)) {
1871 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001872 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001873 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001874
Chris Wilsonc9839302012-11-20 10:45:17 +00001875 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1876 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001877 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001878
Chris Wilson49ef5292016-08-18 17:17:00 +01001879 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001880 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001881 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001882
Chris Wilson275f0392016-10-24 13:42:14 +01001883 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001884 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001885 if (list_empty(&obj->userfault_link))
1886 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001887
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001888 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001889 ret = remap_io_mapping(area,
1890 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1891 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1892 min_t(u64, vma->size, area->vm_end - area->vm_start),
1893 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001894
Chris Wilsonb8f90962016-08-05 10:14:07 +01001895err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001896 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001897err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001899err_rpm:
1900 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001901 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001902err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001904 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001905 /*
1906 * We eat errors when the gpu is terminally wedged to avoid
1907 * userspace unduly crashing (gl has no provisions for mmaps to
1908 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1909 * and so needs to be reported.
1910 */
1911 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001912 ret = VM_FAULT_SIGBUS;
1913 break;
1914 }
Chris Wilson045e7692010-11-07 09:18:22 +00001915 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001916 /*
1917 * EAGAIN means the gpu is hung and we'll wait for the error
1918 * handler to reset everything when re-faulting in
1919 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001920 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001921 case 0:
1922 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001923 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001924 case -EBUSY:
1925 /*
1926 * EBUSY is ok: this just means that another thread
1927 * already did the job.
1928 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001929 ret = VM_FAULT_NOPAGE;
1930 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001931 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001932 ret = VM_FAULT_OOM;
1933 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001934 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001935 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001936 ret = VM_FAULT_SIGBUS;
1937 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001938 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001939 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001940 ret = VM_FAULT_SIGBUS;
1941 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001942 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001943 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944}
1945
1946/**
Chris Wilson901782b2009-07-10 08:18:50 +01001947 * i915_gem_release_mmap - remove physical page mappings
1948 * @obj: obj in question
1949 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001950 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001951 * relinquish ownership of the pages back to the system.
1952 *
1953 * It is vital that we remove the page mapping if we have mapped a tiled
1954 * object through the GTT and then lose the fence register due to
1955 * resource pressure. Similarly if the object has been moved out of the
1956 * aperture, than pages mapped into userspace must be revoked. Removing the
1957 * mapping will then trigger a page fault on the next user access, allowing
1958 * fixup by i915_gem_fault().
1959 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001960void
Chris Wilson05394f32010-11-08 19:18:58 +00001961i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001962{
Chris Wilson275f0392016-10-24 13:42:14 +01001963 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001964
Chris Wilson349f2cc2016-04-13 17:35:12 +01001965 /* Serialisation between user GTT access and our code depends upon
1966 * revoking the CPU's PTE whilst the mutex is held. The next user
1967 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001968 *
1969 * Note that RPM complicates somewhat by adding an additional
1970 * requirement that operations to the GGTT be made holding the RPM
1971 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001972 */
Chris Wilson275f0392016-10-24 13:42:14 +01001973 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001974 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001975
Chris Wilson3594a3e2016-10-24 13:42:16 +01001976 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001977 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001978
Chris Wilson3594a3e2016-10-24 13:42:16 +01001979 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001980 drm_vma_node_unmap(&obj->base.vma_node,
1981 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001982
1983 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1984 * memory transactions from userspace before we return. The TLB
1985 * flushing implied above by changing the PTE above *should* be
1986 * sufficient, an extra barrier here just provides us with a bit
1987 * of paranoid documentation about our requirement to serialise
1988 * memory writes before touching registers / GSM.
1989 */
1990 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001991
1992out:
1993 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001994}
1995
Chris Wilson7c108fd2016-10-24 13:42:18 +01001996void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001997{
Chris Wilson3594a3e2016-10-24 13:42:16 +01001998 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01001999 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002000
Chris Wilson3594a3e2016-10-24 13:42:16 +01002001 /*
2002 * Only called during RPM suspend. All users of the userfault_list
2003 * must be holding an RPM wakeref to ensure that this can not
2004 * run concurrently with themselves (and use the struct_mutex for
2005 * protection between themselves).
2006 */
2007
2008 list_for_each_entry_safe(obj, on,
2009 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002010 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002011 drm_vma_node_unmap(&obj->base.vma_node,
2012 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002013 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002014
2015 /* The fence will be lost when the device powers down. If any were
2016 * in use by hardware (i.e. they are pinned), we should not be powering
2017 * down! All other fences will be reacquired by the user upon waking.
2018 */
2019 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2020 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2021
2022 if (WARN_ON(reg->pin_count))
2023 continue;
2024
2025 if (!reg->vma)
2026 continue;
2027
2028 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2029 reg->dirty = true;
2030 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002031}
2032
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002033/**
2034 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002035 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002036 * @size: object size
2037 * @tiling_mode: tiling mode
2038 *
2039 * Return the required global GTT size for an object, taking into account
2040 * potential fence register mapping.
2041 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002042u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2043 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002044{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002045 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002046
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002047 GEM_BUG_ON(size == 0);
2048
Chris Wilsona9f14812016-08-04 16:32:28 +01002049 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002050 tiling_mode == I915_TILING_NONE)
2051 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002052
2053 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002054 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002055 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002056 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002057 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002058
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002059 while (ggtt_size < size)
2060 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002061
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002062 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002063}
2064
Jesse Barnesde151cf2008-11-12 10:03:55 -08002065/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002066 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002067 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002068 * @size: object size
2069 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002070 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002071 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002072 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002073 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002075u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002076 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002077{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002078 GEM_BUG_ON(size == 0);
2079
Jesse Barnesde151cf2008-11-12 10:03:55 -08002080 /*
2081 * Minimum alignment is 4k (GTT page size), but might be greater
2082 * if a fence register is needed for the object.
2083 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002084 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002085 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086 return 4096;
2087
2088 /*
2089 * Previous chips need to be aligned to the size of the smallest
2090 * fence register that can contain the object.
2091 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002092 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002093}
2094
Chris Wilsond8cb5082012-08-11 15:41:03 +01002095static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2096{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002097 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002098 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002099
Chris Wilsonf3f61842016-08-05 10:14:14 +01002100 err = drm_gem_create_mmap_offset(&obj->base);
2101 if (!err)
2102 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002103
Chris Wilsonf3f61842016-08-05 10:14:14 +01002104 /* We can idle the GPU locklessly to flush stale objects, but in order
2105 * to claim that space for ourselves, we need to take the big
2106 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002107 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002108 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002109 if (err)
2110 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002111
Chris Wilsonf3f61842016-08-05 10:14:14 +01002112 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2113 if (!err) {
2114 i915_gem_retire_requests(dev_priv);
2115 err = drm_gem_create_mmap_offset(&obj->base);
2116 mutex_unlock(&dev_priv->drm.struct_mutex);
2117 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002118
Chris Wilsonf3f61842016-08-05 10:14:14 +01002119 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002120}
2121
2122static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2123{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002124 drm_gem_free_mmap_offset(&obj->base);
2125}
2126
Dave Airlieda6b51d2014-12-24 13:11:17 +10002127int
Dave Airlieff72145b2011-02-07 12:16:14 +10002128i915_gem_mmap_gtt(struct drm_file *file,
2129 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002130 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002131 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002132{
Chris Wilson05394f32010-11-08 19:18:58 +00002133 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002134 int ret;
2135
Chris Wilson03ac0642016-07-20 13:31:51 +01002136 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002137 if (!obj)
2138 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002139
Chris Wilsond8cb5082012-08-11 15:41:03 +01002140 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002141 if (ret == 0)
2142 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002143
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002144 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002145 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002146}
2147
Dave Airlieff72145b2011-02-07 12:16:14 +10002148/**
2149 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2150 * @dev: DRM device
2151 * @data: GTT mapping ioctl data
2152 * @file: GEM object info
2153 *
2154 * Simply returns the fake offset to userspace so it can mmap it.
2155 * The mmap call will end up in drm_gem_mmap(), which will set things
2156 * up so we can get faults in the handler above.
2157 *
2158 * The fault handler will take care of binding the object into the GTT
2159 * (since it may have been evicted to make room for something), allocating
2160 * a fence register, and mapping the appropriate aperture address into
2161 * userspace.
2162 */
2163int
2164i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2165 struct drm_file *file)
2166{
2167 struct drm_i915_gem_mmap_gtt *args = data;
2168
Dave Airlieda6b51d2014-12-24 13:11:17 +10002169 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002170}
2171
Daniel Vetter225067e2012-08-20 10:23:20 +02002172/* Immediately discard the backing storage */
2173static void
2174i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002175{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002176 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002177
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002178 if (obj->base.filp == NULL)
2179 return;
2180
Daniel Vetter225067e2012-08-20 10:23:20 +02002181 /* Our goal here is to return as much of the memory as
2182 * is possible back to the system as we are called from OOM.
2183 * To do this we must instruct the shmfs to drop all of its
2184 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002185 */
Chris Wilson55372522014-03-25 13:23:06 +00002186 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002187 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002188}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002189
Chris Wilson55372522014-03-25 13:23:06 +00002190/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002191void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002192{
Chris Wilson55372522014-03-25 13:23:06 +00002193 struct address_space *mapping;
2194
Chris Wilson1233e2d2016-10-28 13:58:37 +01002195 lockdep_assert_held(&obj->mm.lock);
2196 GEM_BUG_ON(obj->mm.pages);
2197
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002198 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002199 case I915_MADV_DONTNEED:
2200 i915_gem_object_truncate(obj);
2201 case __I915_MADV_PURGED:
2202 return;
2203 }
2204
2205 if (obj->base.filp == NULL)
2206 return;
2207
Al Viro93c76a32015-12-04 23:45:44 -05002208 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002209 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002210}
2211
Chris Wilson5cdf5882010-09-27 15:51:07 +01002212static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002213i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2214 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002215{
Dave Gordon85d12252016-05-20 11:54:06 +01002216 struct sgt_iter sgt_iter;
2217 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002218
Chris Wilson2b3c8312016-11-11 14:58:09 +00002219 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002220
Chris Wilson03ac84f2016-10-28 13:58:36 +01002221 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002222
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002223 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002224 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002225
Chris Wilson03ac84f2016-10-28 13:58:36 +01002226 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002227 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002228 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002229
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002230 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002231 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002232
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002233 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002234 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002235 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002236
Chris Wilson03ac84f2016-10-28 13:58:36 +01002237 sg_free_table(pages);
2238 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002239}
2240
Chris Wilson96d77632016-10-28 13:58:33 +01002241static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2242{
2243 struct radix_tree_iter iter;
2244 void **slot;
2245
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002246 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2247 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002248}
2249
Chris Wilson548625e2016-11-01 12:11:34 +00002250void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2251 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002252{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002253 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002254
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002255 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002256 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002257
Chris Wilson15717de2016-08-04 07:52:26 +01002258 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002259 if (!READ_ONCE(obj->mm.pages))
2260 return;
2261
2262 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002263 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002264 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2265 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002266
Chris Wilsona2165e32012-12-03 11:49:00 +00002267 /* ->put_pages might need to allocate memory for the bit17 swizzle
2268 * array, hence protect them from being reaped by removing them from gtt
2269 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002270 pages = fetch_and_zero(&obj->mm.pages);
2271 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002272
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002273 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002274 void *ptr;
2275
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002276 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002277 if (is_vmalloc_addr(ptr))
2278 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002279 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002280 kunmap(kmap_to_page(ptr));
2281
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002282 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002283 }
2284
Chris Wilson96d77632016-10-28 13:58:33 +01002285 __i915_gem_object_reset_page_iter(obj);
2286
Chris Wilson03ac84f2016-10-28 13:58:36 +01002287 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002288unlock:
2289 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002290}
2291
Chris Wilson4ff340f02016-10-18 13:02:50 +01002292static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002293{
2294#if IS_ENABLED(CONFIG_SWIOTLB)
2295 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2296#else
2297 return 0;
2298#endif
2299}
2300
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002301static void i915_sg_trim(struct sg_table *orig_st)
2302{
2303 struct sg_table new_st;
2304 struct scatterlist *sg, *new_sg;
2305 unsigned int i;
2306
2307 if (orig_st->nents == orig_st->orig_nents)
2308 return;
2309
2310 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2311 return;
2312
2313 new_sg = new_st.sgl;
2314 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2315 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2316 /* called before being DMA mapped, no need to copy sg->dma_* */
2317 new_sg = sg_next(new_sg);
2318 }
2319
2320 sg_free_table(orig_st);
2321
2322 *orig_st = new_st;
2323}
2324
Chris Wilson03ac84f2016-10-28 13:58:36 +01002325static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002326i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002327{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002328 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002329 int page_count, i;
2330 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002331 struct sg_table *st;
2332 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002333 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002334 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002335 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002336 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002337 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002338 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002339
Chris Wilson6c085a72012-08-20 11:40:46 +02002340 /* Assert that the object is not currently in any GPU domain. As it
2341 * wasn't in the GTT, there shouldn't be any way it could have been in
2342 * a GPU cache
2343 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002344 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2345 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002346
Chris Wilson871dfbd2016-10-11 09:20:21 +01002347 max_segment = swiotlb_max_size();
2348 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002349 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002350
Chris Wilson9da3da62012-06-01 15:20:22 +01002351 st = kmalloc(sizeof(*st), GFP_KERNEL);
2352 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002353 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002354
Chris Wilson9da3da62012-06-01 15:20:22 +01002355 page_count = obj->base.size / PAGE_SIZE;
2356 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002357 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002358 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002359 }
2360
2361 /* Get the list of pages out of our struct file. They'll be pinned
2362 * at this point until we release them.
2363 *
2364 * Fail silently without starting the shrinker
2365 */
Al Viro93c76a32015-12-04 23:45:44 -05002366 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002367 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002368 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002369 sg = st->sgl;
2370 st->nents = 0;
2371 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002372 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2373 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002374 i915_gem_shrink(dev_priv,
2375 page_count,
2376 I915_SHRINK_BOUND |
2377 I915_SHRINK_UNBOUND |
2378 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002379 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2380 }
2381 if (IS_ERR(page)) {
2382 /* We've tried hard to allocate the memory by reaping
2383 * our own buffer, now let the real VM do its job and
2384 * go down in flames if truly OOM.
2385 */
David Herrmannf461d1be22014-05-25 14:34:10 +02002386 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002387 if (IS_ERR(page)) {
2388 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002389 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002390 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002391 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002392 if (!i ||
2393 sg->length >= max_segment ||
2394 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002395 if (i)
2396 sg = sg_next(sg);
2397 st->nents++;
2398 sg_set_page(sg, page, PAGE_SIZE, 0);
2399 } else {
2400 sg->length += PAGE_SIZE;
2401 }
2402 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002403
2404 /* Check that the i965g/gm workaround works. */
2405 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002406 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002407 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002408 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002409
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002410 /* Trim unused sg entries to avoid wasting memory. */
2411 i915_sg_trim(st);
2412
Chris Wilson03ac84f2016-10-28 13:58:36 +01002413 ret = i915_gem_gtt_prepare_pages(obj, st);
Imre Deake2273302015-07-09 12:59:05 +03002414 if (ret)
2415 goto err_pages;
2416
Eric Anholt673a3942008-07-30 12:06:12 -07002417 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002418 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002419
Chris Wilson03ac84f2016-10-28 13:58:36 +01002420 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002421
2422err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002423 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002424 for_each_sgt_page(page, sgt_iter, st)
2425 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002426 sg_free_table(st);
2427 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002428
2429 /* shmemfs first checks if there is enough memory to allocate the page
2430 * and reports ENOSPC should there be insufficient, along with the usual
2431 * ENOMEM for a genuine allocation failure.
2432 *
2433 * We use ENOSPC in our driver to mean that we have run out of aperture
2434 * space and so want to translate the error from shmemfs back to our
2435 * usual understanding of ENOMEM.
2436 */
Imre Deake2273302015-07-09 12:59:05 +03002437 if (ret == -ENOSPC)
2438 ret = -ENOMEM;
2439
Chris Wilson03ac84f2016-10-28 13:58:36 +01002440 return ERR_PTR(ret);
2441}
2442
2443void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2444 struct sg_table *pages)
2445{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002446 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002447
2448 obj->mm.get_page.sg_pos = pages->sgl;
2449 obj->mm.get_page.sg_idx = 0;
2450
2451 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002452
2453 if (i915_gem_object_is_tiled(obj) &&
2454 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2455 GEM_BUG_ON(obj->mm.quirked);
2456 __i915_gem_object_pin_pages(obj);
2457 obj->mm.quirked = true;
2458 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002459}
2460
2461static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2462{
2463 struct sg_table *pages;
2464
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002465 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2466
Chris Wilson03ac84f2016-10-28 13:58:36 +01002467 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2468 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2469 return -EFAULT;
2470 }
2471
2472 pages = obj->ops->get_pages(obj);
2473 if (unlikely(IS_ERR(pages)))
2474 return PTR_ERR(pages);
2475
2476 __i915_gem_object_set_pages(obj, pages);
2477 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002478}
2479
Chris Wilson37e680a2012-06-07 15:38:42 +01002480/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002481 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002482 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002483 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002484 * either as a result of memory pressure (reaping pages under the shrinker)
2485 * or as the object is itself released.
2486 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002487int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002488{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002489 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002490
Chris Wilson1233e2d2016-10-28 13:58:37 +01002491 err = mutex_lock_interruptible(&obj->mm.lock);
2492 if (err)
2493 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002494
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002495 if (unlikely(!obj->mm.pages)) {
2496 err = ____i915_gem_object_get_pages(obj);
2497 if (err)
2498 goto unlock;
2499
2500 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002501 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002502 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002503
Chris Wilson1233e2d2016-10-28 13:58:37 +01002504unlock:
2505 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002506 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002507}
2508
Dave Gordondd6034c2016-05-20 11:54:04 +01002509/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002510static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2511 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002512{
2513 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002514 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002515 struct sgt_iter sgt_iter;
2516 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002517 struct page *stack_pages[32];
2518 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002519 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002520 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002521 void *addr;
2522
2523 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002524 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002525 return kmap(sg_page(sgt->sgl));
2526
Dave Gordonb338fa42016-05-20 11:54:05 +01002527 if (n_pages > ARRAY_SIZE(stack_pages)) {
2528 /* Too big for stack -- allocate temporary array instead */
2529 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2530 if (!pages)
2531 return NULL;
2532 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002533
Dave Gordon85d12252016-05-20 11:54:06 +01002534 for_each_sgt_page(page, sgt_iter, sgt)
2535 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002536
2537 /* Check that we have the expected number of pages */
2538 GEM_BUG_ON(i != n_pages);
2539
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002540 switch (type) {
2541 case I915_MAP_WB:
2542 pgprot = PAGE_KERNEL;
2543 break;
2544 case I915_MAP_WC:
2545 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2546 break;
2547 }
2548 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002549
Dave Gordonb338fa42016-05-20 11:54:05 +01002550 if (pages != stack_pages)
2551 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002552
2553 return addr;
2554}
2555
2556/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002557void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2558 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002559{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002560 enum i915_map_type has_type;
2561 bool pinned;
2562 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002563 int ret;
2564
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002565 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002566
Chris Wilson1233e2d2016-10-28 13:58:37 +01002567 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002568 if (ret)
2569 return ERR_PTR(ret);
2570
Chris Wilson1233e2d2016-10-28 13:58:37 +01002571 pinned = true;
2572 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002573 if (unlikely(!obj->mm.pages)) {
2574 ret = ____i915_gem_object_get_pages(obj);
2575 if (ret)
2576 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002577
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002578 smp_mb__before_atomic();
2579 }
2580 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002581 pinned = false;
2582 }
2583 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002584
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002585 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002586 if (ptr && has_type != type) {
2587 if (pinned) {
2588 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002589 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002590 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002591
2592 if (is_vmalloc_addr(ptr))
2593 vunmap(ptr);
2594 else
2595 kunmap(kmap_to_page(ptr));
2596
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002597 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002598 }
2599
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002600 if (!ptr) {
2601 ptr = i915_gem_object_map(obj, type);
2602 if (!ptr) {
2603 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002604 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002605 }
2606
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002607 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002608 }
2609
Chris Wilson1233e2d2016-10-28 13:58:37 +01002610out_unlock:
2611 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002612 return ptr;
2613
Chris Wilson1233e2d2016-10-28 13:58:37 +01002614err_unpin:
2615 atomic_dec(&obj->mm.pages_pin_count);
2616err_unlock:
2617 ptr = ERR_PTR(ret);
2618 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002619}
2620
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002621static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002622{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002623 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002624
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002625 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002626 return true;
2627
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002628 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002629 if (ctx->hang_stats.ban_period_seconds &&
2630 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002631 DRM_DEBUG("context hanging too fast, banning!\n");
2632 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002633 }
2634
2635 return false;
2636}
2637
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002638static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002639 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002640{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002641 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002642
2643 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002644 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002645 hs->batch_active++;
2646 hs->guilty_ts = get_seconds();
2647 } else {
2648 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002649 }
2650}
2651
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002652struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002653i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002654{
Chris Wilson4db080f2013-12-04 11:37:09 +00002655 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002656
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002657 /* We are called by the error capture and reset at a random
2658 * point in time. In particular, note that neither is crucially
2659 * ordered with an interrupt. After a hang, the GPU is dead and we
2660 * assume that no more writes can happen (we waited long enough for
2661 * all writes that were in transaction to be flushed) - adding an
2662 * extra delay for a recent interrupt is pointless. Hence, we do
2663 * not need an engine->irq_seqno_barrier() before the seqno reads.
2664 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002665 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002666 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002667 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002668
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002669 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002670 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002671
2672 return NULL;
2673}
2674
Chris Wilson821ed7d2016-09-09 14:11:53 +01002675static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002676{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002677 void *vaddr = request->ring->vaddr;
2678 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002679
Chris Wilson821ed7d2016-09-09 14:11:53 +01002680 /* As this request likely depends on state from the lost
2681 * context, clear out all the user operations leaving the
2682 * breadcrumb at the end (so we get the fence notifications).
2683 */
2684 head = request->head;
2685 if (request->postfix < head) {
2686 memset(vaddr + head, 0, request->ring->size - head);
2687 head = 0;
2688 }
2689 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002690}
2691
Chris Wilson821ed7d2016-09-09 14:11:53 +01002692static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002693{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002694 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002695 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002696 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002697 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002698
Chris Wilson821ed7d2016-09-09 14:11:53 +01002699 if (engine->irq_seqno_barrier)
2700 engine->irq_seqno_barrier(engine);
2701
2702 request = i915_gem_find_active_request(engine);
2703 if (!request)
2704 return;
2705
2706 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002707 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2708 ring_hung = false;
2709
Chris Wilson821ed7d2016-09-09 14:11:53 +01002710 i915_set_reset_status(request->ctx, ring_hung);
2711 if (!ring_hung)
2712 return;
2713
2714 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002715 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002716
2717 /* Setup the CS to resume from the breadcrumb of the hung request */
2718 engine->reset_hw(engine, request);
2719
2720 /* Users of the default context do not rely on logical state
2721 * preserved between batches. They have to emit full state on
2722 * every batch and so it is safe to execute queued requests following
2723 * the hang.
2724 *
2725 * Other contexts preserve state, now corrupt. We want to skip all
2726 * queued requests that reference the corrupt context.
2727 */
2728 incomplete_ctx = request->ctx;
2729 if (i915_gem_context_is_default(incomplete_ctx))
2730 return;
2731
Chris Wilson73cb9702016-10-28 13:58:46 +01002732 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002733 if (request->ctx == incomplete_ctx)
2734 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002735
2736 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2737 list_for_each_entry(request, &timeline->requests, link)
2738 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002739}
2740
2741void i915_gem_reset(struct drm_i915_private *dev_priv)
2742{
2743 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302744 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002745
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002746 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2747
Chris Wilson821ed7d2016-09-09 14:11:53 +01002748 i915_gem_retire_requests(dev_priv);
2749
Akash Goel3b3f1652016-10-13 22:44:48 +05302750 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002751 i915_gem_reset_engine(engine);
2752
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002753 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002754
2755 if (dev_priv->gt.awake) {
2756 intel_sanitize_gt_powersave(dev_priv);
2757 intel_enable_gt_powersave(dev_priv);
2758 if (INTEL_GEN(dev_priv) >= 6)
2759 gen6_rps_busy(dev_priv);
2760 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002761}
2762
2763static void nop_submit_request(struct drm_i915_gem_request *request)
2764{
2765}
2766
2767static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2768{
2769 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002770
Chris Wilsonc4b09302016-07-20 09:21:10 +01002771 /* Mark all pending requests as complete so that any concurrent
2772 * (lockless) lookup doesn't try and wait upon the request as we
2773 * reset it.
2774 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002775 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002776 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002777
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002778 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002779 * Clear the execlists queue up before freeing the requests, as those
2780 * are the ones that keep the context and ringbuffer backing objects
2781 * pinned in place.
2782 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002783
Tomas Elf7de1691a2015-10-19 16:32:32 +01002784 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002785 unsigned long flags;
2786
2787 spin_lock_irqsave(&engine->timeline->lock, flags);
2788
Chris Wilson70c2a242016-09-09 14:11:46 +01002789 i915_gem_request_put(engine->execlist_port[0].request);
2790 i915_gem_request_put(engine->execlist_port[1].request);
2791 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002792 engine->execlist_queue = RB_ROOT;
2793 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002794
2795 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002796 }
Eric Anholt673a3942008-07-30 12:06:12 -07002797}
2798
Chris Wilson821ed7d2016-09-09 14:11:53 +01002799void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002800{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002801 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302802 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002803
Chris Wilson821ed7d2016-09-09 14:11:53 +01002804 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2805 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002806
Chris Wilson821ed7d2016-09-09 14:11:53 +01002807 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302808 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002809 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002810 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002811
Chris Wilson821ed7d2016-09-09 14:11:53 +01002812 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002813}
2814
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002815static void
Eric Anholt673a3942008-07-30 12:06:12 -07002816i915_gem_retire_work_handler(struct work_struct *work)
2817{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002818 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002819 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002820 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002821
Chris Wilson891b48c2010-09-29 12:26:37 +01002822 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002823 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002824 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002825 mutex_unlock(&dev->struct_mutex);
2826 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002827
2828 /* Keep the retire handler running until we are finally idle.
2829 * We do not need to do this test under locking as in the worst-case
2830 * we queue the retire worker once too often.
2831 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002832 if (READ_ONCE(dev_priv->gt.awake)) {
2833 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002834 queue_delayed_work(dev_priv->wq,
2835 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002836 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002837 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002838}
Chris Wilson891b48c2010-09-29 12:26:37 +01002839
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002840static void
2841i915_gem_idle_work_handler(struct work_struct *work)
2842{
2843 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002844 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002845 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002846 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302847 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002848 bool rearm_hangcheck;
2849
2850 if (!READ_ONCE(dev_priv->gt.awake))
2851 return;
2852
Imre Deak0cb56702016-11-07 11:20:04 +02002853 /*
2854 * Wait for last execlists context complete, but bail out in case a
2855 * new request is submitted.
2856 */
2857 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2858 intel_execlists_idle(dev_priv), 10);
2859
Chris Wilson28176ef2016-10-28 13:58:56 +01002860 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002861 return;
2862
2863 rearm_hangcheck =
2864 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2865
2866 if (!mutex_trylock(&dev->struct_mutex)) {
2867 /* Currently busy, come back later */
2868 mod_delayed_work(dev_priv->wq,
2869 &dev_priv->gt.idle_work,
2870 msecs_to_jiffies(50));
2871 goto out_rearm;
2872 }
2873
Imre Deak93c97dc2016-11-07 11:20:03 +02002874 /*
2875 * New request retired after this work handler started, extend active
2876 * period until next instance of the work.
2877 */
2878 if (work_pending(work))
2879 goto out_unlock;
2880
Chris Wilson28176ef2016-10-28 13:58:56 +01002881 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002882 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002883
Imre Deak0cb56702016-11-07 11:20:04 +02002884 if (wait_for(intel_execlists_idle(dev_priv), 10))
2885 DRM_ERROR("Timeout waiting for engines to idle\n");
2886
Akash Goel3b3f1652016-10-13 22:44:48 +05302887 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002888 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002889
Chris Wilson67d97da2016-07-04 08:08:31 +01002890 GEM_BUG_ON(!dev_priv->gt.awake);
2891 dev_priv->gt.awake = false;
2892 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002893
Chris Wilson67d97da2016-07-04 08:08:31 +01002894 if (INTEL_GEN(dev_priv) >= 6)
2895 gen6_rps_idle(dev_priv);
2896 intel_runtime_pm_put(dev_priv);
2897out_unlock:
2898 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002899
Chris Wilson67d97da2016-07-04 08:08:31 +01002900out_rearm:
2901 if (rearm_hangcheck) {
2902 GEM_BUG_ON(!dev_priv->gt.awake);
2903 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002904 }
Eric Anholt673a3942008-07-30 12:06:12 -07002905}
2906
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002907void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2908{
2909 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2910 struct drm_i915_file_private *fpriv = file->driver_priv;
2911 struct i915_vma *vma, *vn;
2912
2913 mutex_lock(&obj->base.dev->struct_mutex);
2914 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2915 if (vma->vm->file == fpriv)
2916 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002917
2918 if (i915_gem_object_is_active(obj) &&
2919 !i915_gem_object_has_active_reference(obj)) {
2920 i915_gem_object_set_active_reference(obj);
2921 i915_gem_object_get(obj);
2922 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002923 mutex_unlock(&obj->base.dev->struct_mutex);
2924}
2925
Chris Wilsone95433c2016-10-28 13:58:27 +01002926static unsigned long to_wait_timeout(s64 timeout_ns)
2927{
2928 if (timeout_ns < 0)
2929 return MAX_SCHEDULE_TIMEOUT;
2930
2931 if (timeout_ns == 0)
2932 return 0;
2933
2934 return nsecs_to_jiffies_timeout(timeout_ns);
2935}
2936
Ben Widawsky5816d642012-04-11 11:18:19 -07002937/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002938 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002939 * @dev: drm device pointer
2940 * @data: ioctl data blob
2941 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002942 *
2943 * Returns 0 if successful, else an error is returned with the remaining time in
2944 * the timeout parameter.
2945 * -ETIME: object is still busy after timeout
2946 * -ERESTARTSYS: signal interrupted the wait
2947 * -ENONENT: object doesn't exist
2948 * Also possible, but rare:
2949 * -EAGAIN: GPU wedged
2950 * -ENOMEM: damn
2951 * -ENODEV: Internal IRQ fail
2952 * -E?: The add request failed
2953 *
2954 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2955 * non-zero timeout parameter the wait ioctl will wait for the given number of
2956 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2957 * without holding struct_mutex the object may become re-busied before this
2958 * function completes. A similar but shorter * race condition exists in the busy
2959 * ioctl
2960 */
2961int
2962i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2963{
2964 struct drm_i915_gem_wait *args = data;
2965 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01002966 ktime_t start;
2967 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002968
Daniel Vetter11b5d512014-09-29 15:31:26 +02002969 if (args->flags != 0)
2970 return -EINVAL;
2971
Chris Wilson03ac0642016-07-20 13:31:51 +01002972 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002973 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002974 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002975
Chris Wilsone95433c2016-10-28 13:58:27 +01002976 start = ktime_get();
2977
2978 ret = i915_gem_object_wait(obj,
2979 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
2980 to_wait_timeout(args->timeout_ns),
2981 to_rps_client(file));
2982
2983 if (args->timeout_ns > 0) {
2984 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
2985 if (args->timeout_ns < 0)
2986 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002987 }
2988
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002989 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00002990 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002991}
2992
Chris Wilson73cb9702016-10-28 13:58:46 +01002993static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002994{
Chris Wilson73cb9702016-10-28 13:58:46 +01002995 int ret, i;
2996
2997 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
2998 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
2999 if (ret)
3000 return ret;
3001 }
3002
3003 return 0;
3004}
3005
3006int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3007{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003008 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003009
Chris Wilson9caa34a2016-11-11 14:58:08 +00003010 if (flags & I915_WAIT_LOCKED) {
3011 struct i915_gem_timeline *tl;
3012
3013 lockdep_assert_held(&i915->drm.struct_mutex);
3014
3015 list_for_each_entry(tl, &i915->gt.timelines, link) {
3016 ret = wait_for_timeline(tl, flags);
3017 if (ret)
3018 return ret;
3019 }
3020 } else {
3021 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003022 if (ret)
3023 return ret;
3024 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003025
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003026 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003027}
3028
Chris Wilsond0da48c2016-11-06 12:59:59 +00003029void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3030 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003031{
Eric Anholt673a3942008-07-30 12:06:12 -07003032 /* If we don't have a page list set up, then we're not pinned
3033 * to GPU, and we can ignore the cache flush because it'll happen
3034 * again at bind time.
3035 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003036 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003037 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003038
Imre Deak769ce462013-02-13 21:56:05 +02003039 /*
3040 * Stolen memory is always coherent with the GPU as it is explicitly
3041 * marked as wc by the system, or the system is cache-coherent.
3042 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003043 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003044 return;
Imre Deak769ce462013-02-13 21:56:05 +02003045
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003046 /* If the GPU is snooping the contents of the CPU cache,
3047 * we do not need to manually clear the CPU cache lines. However,
3048 * the caches are only snooped when the render cache is
3049 * flushed/invalidated. As we always have to emit invalidations
3050 * and flushes when moving into and out of the RENDER domain, correct
3051 * snooping behaviour occurs naturally as the result of our domain
3052 * tracking.
3053 */
Chris Wilson0f719792015-01-13 13:32:52 +00003054 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3055 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003056 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003057 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003058
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003059 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003060 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003061 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003062}
3063
3064/** Flushes the GTT write domain for the object if it's dirty. */
3065static void
Chris Wilson05394f32010-11-08 19:18:58 +00003066i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003067{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003068 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003069
Chris Wilson05394f32010-11-08 19:18:58 +00003070 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003071 return;
3072
Chris Wilson63256ec2011-01-04 18:42:07 +00003073 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003074 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003075 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003076 *
3077 * However, we do have to enforce the order so that all writes through
3078 * the GTT land before any writes to the device, such as updates to
3079 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003080 *
3081 * We also have to wait a bit for the writes to land from the GTT.
3082 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3083 * timing. This issue has only been observed when switching quickly
3084 * between GTT writes and CPU reads from inside the kernel on recent hw,
3085 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3086 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003087 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003088 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003089 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303090 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003091
Chris Wilsond243ad82016-08-18 17:16:44 +01003092 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003093
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003094 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003095 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003096 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003097 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003098}
3099
3100/** Flushes the CPU write domain for the object if it's dirty. */
3101static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003102i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003103{
Chris Wilson05394f32010-11-08 19:18:58 +00003104 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003105 return;
3106
Chris Wilsond0da48c2016-11-06 12:59:59 +00003107 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003108 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003109
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003110 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003111 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003112 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003113 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003114}
3115
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003116/**
3117 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003118 * @obj: object to act on
3119 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003120 *
3121 * This function returns when the move is complete, including waiting on
3122 * flushes to occur.
3123 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003124int
Chris Wilson20217462010-11-23 15:26:33 +00003125i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003126{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003127 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003128 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003129
Chris Wilsone95433c2016-10-28 13:58:27 +01003130 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003131
Chris Wilsone95433c2016-10-28 13:58:27 +01003132 ret = i915_gem_object_wait(obj,
3133 I915_WAIT_INTERRUPTIBLE |
3134 I915_WAIT_LOCKED |
3135 (write ? I915_WAIT_ALL : 0),
3136 MAX_SCHEDULE_TIMEOUT,
3137 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003138 if (ret)
3139 return ret;
3140
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003141 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3142 return 0;
3143
Chris Wilson43566de2015-01-02 16:29:29 +05303144 /* Flush and acquire obj->pages so that we are coherent through
3145 * direct access in memory with previous cached writes through
3146 * shmemfs and that our cache domain tracking remains valid.
3147 * For example, if the obj->filp was moved to swap without us
3148 * being notified and releasing the pages, we would mistakenly
3149 * continue to assume that the obj remained out of the CPU cached
3150 * domain.
3151 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003152 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303153 if (ret)
3154 return ret;
3155
Daniel Vettere62b59e2015-01-21 14:53:48 +01003156 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003157
Chris Wilsond0a57782012-10-09 19:24:37 +01003158 /* Serialise direct access to this object with the barriers for
3159 * coherent writes from the GPU, by effectively invalidating the
3160 * GTT domain upon first access.
3161 */
3162 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3163 mb();
3164
Chris Wilson05394f32010-11-08 19:18:58 +00003165 old_write_domain = obj->base.write_domain;
3166 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003167
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003168 /* It should now be out of any other write domains, and we can update
3169 * the domain values for our changes.
3170 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003171 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003172 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003173 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003174 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3175 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003176 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003177 }
3178
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003179 trace_i915_gem_object_change_domain(obj,
3180 old_read_domains,
3181 old_write_domain);
3182
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003183 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 return 0;
3185}
3186
Chris Wilsonef55f922015-10-09 14:11:27 +01003187/**
3188 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003189 * @obj: object to act on
3190 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003191 *
3192 * After this function returns, the object will be in the new cache-level
3193 * across all GTT and the contents of the backing storage will be coherent,
3194 * with respect to the new cache-level. In order to keep the backing storage
3195 * coherent for all users, we only allow a single cache level to be set
3196 * globally on the object and prevent it from being changed whilst the
3197 * hardware is reading from the object. That is if the object is currently
3198 * on the scanout it will be set to uncached (or equivalent display
3199 * cache coherency) and all non-MOCS GPU access will also be uncached so
3200 * that all direct access to the scanout remains coherent.
3201 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003202int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3203 enum i915_cache_level cache_level)
3204{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003205 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003206 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003207
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003208 lockdep_assert_held(&obj->base.dev->struct_mutex);
3209
Chris Wilsone4ffd172011-04-04 09:44:39 +01003210 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003211 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003212
Chris Wilsonef55f922015-10-09 14:11:27 +01003213 /* Inspect the list of currently bound VMA and unbind any that would
3214 * be invalid given the new cache-level. This is principally to
3215 * catch the issue of the CS prefetch crossing page boundaries and
3216 * reading an invalid PTE on older architectures.
3217 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003218restart:
3219 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003220 if (!drm_mm_node_allocated(&vma->node))
3221 continue;
3222
Chris Wilson20dfbde2016-08-04 16:32:30 +01003223 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003224 DRM_DEBUG("can not change the cache level of pinned objects\n");
3225 return -EBUSY;
3226 }
3227
Chris Wilsonaa653a62016-08-04 07:52:27 +01003228 if (i915_gem_valid_gtt_space(vma, cache_level))
3229 continue;
3230
3231 ret = i915_vma_unbind(vma);
3232 if (ret)
3233 return ret;
3234
3235 /* As unbinding may affect other elements in the
3236 * obj->vma_list (due to side-effects from retiring
3237 * an active vma), play safe and restart the iterator.
3238 */
3239 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003240 }
3241
Chris Wilsonef55f922015-10-09 14:11:27 +01003242 /* We can reuse the existing drm_mm nodes but need to change the
3243 * cache-level on the PTE. We could simply unbind them all and
3244 * rebind with the correct cache-level on next use. However since
3245 * we already have a valid slot, dma mapping, pages etc, we may as
3246 * rewrite the PTE in the belief that doing so tramples upon less
3247 * state and so involves less work.
3248 */
Chris Wilson15717de2016-08-04 07:52:26 +01003249 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003250 /* Before we change the PTE, the GPU must not be accessing it.
3251 * If we wait upon the object, we know that all the bound
3252 * VMA are no longer active.
3253 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003254 ret = i915_gem_object_wait(obj,
3255 I915_WAIT_INTERRUPTIBLE |
3256 I915_WAIT_LOCKED |
3257 I915_WAIT_ALL,
3258 MAX_SCHEDULE_TIMEOUT,
3259 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003260 if (ret)
3261 return ret;
3262
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003263 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3264 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003265 /* Access to snoopable pages through the GTT is
3266 * incoherent and on some machines causes a hard
3267 * lockup. Relinquish the CPU mmaping to force
3268 * userspace to refault in the pages and we can
3269 * then double check if the GTT mapping is still
3270 * valid for that pointer access.
3271 */
3272 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003273
Chris Wilsonef55f922015-10-09 14:11:27 +01003274 /* As we no longer need a fence for GTT access,
3275 * we can relinquish it now (and so prevent having
3276 * to steal a fence from someone else on the next
3277 * fence request). Note GPU activity would have
3278 * dropped the fence as all snoopable access is
3279 * supposed to be linear.
3280 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003281 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3282 ret = i915_vma_put_fence(vma);
3283 if (ret)
3284 return ret;
3285 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003286 } else {
3287 /* We either have incoherent backing store and
3288 * so no GTT access or the architecture is fully
3289 * coherent. In such cases, existing GTT mmaps
3290 * ignore the cache bit in the PTE and we can
3291 * rewrite it without confusing the GPU or having
3292 * to force userspace to fault back in its mmaps.
3293 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003294 }
3295
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003296 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003297 if (!drm_mm_node_allocated(&vma->node))
3298 continue;
3299
3300 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3301 if (ret)
3302 return ret;
3303 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003304 }
3305
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003306 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003307 vma->node.color = cache_level;
3308 obj->cache_level = cache_level;
3309
Ville Syrjäläed75a552015-08-11 19:47:10 +03003310out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003311 /* Flush the dirty CPU caches to the backing storage so that the
3312 * object is now coherent at its new cache level (with respect
3313 * to the access domain).
3314 */
Chris Wilsond0da48c2016-11-06 12:59:59 +00003315 if (obj->cache_dirty && cpu_write_needs_clflush(obj))
3316 i915_gem_clflush_object(obj, true);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003317
Chris Wilsone4ffd172011-04-04 09:44:39 +01003318 return 0;
3319}
3320
Ben Widawsky199adf42012-09-21 17:01:20 -07003321int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3322 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003323{
Ben Widawsky199adf42012-09-21 17:01:20 -07003324 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003325 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003326 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003327
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003328 rcu_read_lock();
3329 obj = i915_gem_object_lookup_rcu(file, args->handle);
3330 if (!obj) {
3331 err = -ENOENT;
3332 goto out;
3333 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003334
Chris Wilson651d7942013-08-08 14:41:10 +01003335 switch (obj->cache_level) {
3336 case I915_CACHE_LLC:
3337 case I915_CACHE_L3_LLC:
3338 args->caching = I915_CACHING_CACHED;
3339 break;
3340
Chris Wilson4257d3b2013-08-08 14:41:11 +01003341 case I915_CACHE_WT:
3342 args->caching = I915_CACHING_DISPLAY;
3343 break;
3344
Chris Wilson651d7942013-08-08 14:41:10 +01003345 default:
3346 args->caching = I915_CACHING_NONE;
3347 break;
3348 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003349out:
3350 rcu_read_unlock();
3351 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003352}
3353
Ben Widawsky199adf42012-09-21 17:01:20 -07003354int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3355 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003356{
Chris Wilson9c870d02016-10-24 13:42:15 +01003357 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003358 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003359 struct drm_i915_gem_object *obj;
3360 enum i915_cache_level level;
3361 int ret;
3362
Ben Widawsky199adf42012-09-21 17:01:20 -07003363 switch (args->caching) {
3364 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003365 level = I915_CACHE_NONE;
3366 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003367 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003368 /*
3369 * Due to a HW issue on BXT A stepping, GPU stores via a
3370 * snooped mapping may leave stale data in a corresponding CPU
3371 * cacheline, whereas normally such cachelines would get
3372 * invalidated.
3373 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003374 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003375 return -ENODEV;
3376
Chris Wilsone6994ae2012-07-10 10:27:08 +01003377 level = I915_CACHE_LLC;
3378 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003379 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003380 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003381 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003382 default:
3383 return -EINVAL;
3384 }
3385
Ben Widawsky3bc29132012-09-26 16:15:20 -07003386 ret = i915_mutex_lock_interruptible(dev);
3387 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003388 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003389
Chris Wilson03ac0642016-07-20 13:31:51 +01003390 obj = i915_gem_object_lookup(file, args->handle);
3391 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003392 ret = -ENOENT;
3393 goto unlock;
3394 }
3395
3396 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003397 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003398unlock:
3399 mutex_unlock(&dev->struct_mutex);
3400 return ret;
3401}
3402
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003403/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003404 * Prepare buffer for display plane (scanout, cursors, etc).
3405 * Can be called from an uninterruptible phase (modesetting) and allows
3406 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003407 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003408struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003409i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3410 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003411 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003412{
Chris Wilson058d88c2016-08-15 10:49:06 +01003413 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003414 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003415 int ret;
3416
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003417 lockdep_assert_held(&obj->base.dev->struct_mutex);
3418
Chris Wilsoncc98b412013-08-09 12:25:09 +01003419 /* Mark the pin_display early so that we account for the
3420 * display coherency whilst setting up the cache domains.
3421 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003422 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003423
Eric Anholta7ef0642011-03-29 16:59:54 -07003424 /* The display engine is not coherent with the LLC cache on gen6. As
3425 * a result, we make sure that the pinning that is about to occur is
3426 * done with uncached PTEs. This is lowest common denominator for all
3427 * chipsets.
3428 *
3429 * However for gen6+, we could do better by using the GFDT bit instead
3430 * of uncaching, which would allow us to flush all the LLC-cached data
3431 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3432 */
Chris Wilson651d7942013-08-08 14:41:10 +01003433 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003434 HAS_WT(to_i915(obj->base.dev)) ?
3435 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003436 if (ret) {
3437 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003438 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003439 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003440
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003441 /* As the user may map the buffer once pinned in the display plane
3442 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003443 * always use map_and_fenceable for all scanout buffers. However,
3444 * it may simply be too big to fit into mappable, in which case
3445 * put it anyway and hope that userspace can cope (but always first
3446 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003447 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003448 vma = ERR_PTR(-ENOSPC);
3449 if (view->type == I915_GGTT_VIEW_NORMAL)
3450 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3451 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003452 if (IS_ERR(vma)) {
3453 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3454 unsigned int flags;
3455
3456 /* Valleyview is definitely limited to scanning out the first
3457 * 512MiB. Lets presume this behaviour was inherited from the
3458 * g4x display engine and that all earlier gen are similarly
3459 * limited. Testing suggests that it is a little more
3460 * complicated than this. For example, Cherryview appears quite
3461 * happy to scanout from anywhere within its global aperture.
3462 */
3463 flags = 0;
3464 if (HAS_GMCH_DISPLAY(i915))
3465 flags = PIN_MAPPABLE;
3466 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3467 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003468 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003469 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003470
Chris Wilsond8923dc2016-08-18 17:17:07 +01003471 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3472
Daniel Vettere62b59e2015-01-21 14:53:48 +01003473 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003474
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003475 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003476 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003477
3478 /* It should now be out of any other write domains, and we can update
3479 * the domain values for our changes.
3480 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003481 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003482 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003483
3484 trace_i915_gem_object_change_domain(obj,
3485 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003486 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003487
Chris Wilson058d88c2016-08-15 10:49:06 +01003488 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003489
3490err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003491 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003492 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003493}
3494
3495void
Chris Wilson058d88c2016-08-15 10:49:06 +01003496i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003497{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003498 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3499
Chris Wilson058d88c2016-08-15 10:49:06 +01003500 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003501 return;
3502
Chris Wilsond8923dc2016-08-18 17:17:07 +01003503 if (--vma->obj->pin_display == 0)
3504 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003505
Chris Wilson383d5822016-08-18 17:17:08 +01003506 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3507 if (!i915_vma_is_active(vma))
3508 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3509
Chris Wilson058d88c2016-08-15 10:49:06 +01003510 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003511}
3512
Eric Anholte47c68e2008-11-14 13:35:19 -08003513/**
3514 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003515 * @obj: object to act on
3516 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003517 *
3518 * This function returns when the move is complete, including waiting on
3519 * flushes to occur.
3520 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003521int
Chris Wilson919926a2010-11-12 13:42:53 +00003522i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003523{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003524 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003525 int ret;
3526
Chris Wilsone95433c2016-10-28 13:58:27 +01003527 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003528
Chris Wilsone95433c2016-10-28 13:58:27 +01003529 ret = i915_gem_object_wait(obj,
3530 I915_WAIT_INTERRUPTIBLE |
3531 I915_WAIT_LOCKED |
3532 (write ? I915_WAIT_ALL : 0),
3533 MAX_SCHEDULE_TIMEOUT,
3534 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003535 if (ret)
3536 return ret;
3537
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003538 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3539 return 0;
3540
Eric Anholte47c68e2008-11-14 13:35:19 -08003541 i915_gem_object_flush_gtt_write_domain(obj);
3542
Chris Wilson05394f32010-11-08 19:18:58 +00003543 old_write_domain = obj->base.write_domain;
3544 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003545
Eric Anholte47c68e2008-11-14 13:35:19 -08003546 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003547 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003548 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003549
Chris Wilson05394f32010-11-08 19:18:58 +00003550 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003551 }
3552
3553 /* It should now be out of any other write domains, and we can update
3554 * the domain values for our changes.
3555 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003556 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003557
3558 /* If we're writing through the CPU, then the GPU read domains will
3559 * need to be invalidated at next use.
3560 */
3561 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003562 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3563 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003565
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003566 trace_i915_gem_object_change_domain(obj,
3567 old_read_domains,
3568 old_write_domain);
3569
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003570 return 0;
3571}
3572
Eric Anholt673a3942008-07-30 12:06:12 -07003573/* Throttle our rendering by waiting until the ring has completed our requests
3574 * emitted over 20 msec ago.
3575 *
Eric Anholtb9624422009-06-03 07:27:35 +00003576 * Note that if we were to use the current jiffies each time around the loop,
3577 * we wouldn't escape the function with any frames outstanding if the time to
3578 * render a frame was over 20ms.
3579 *
Eric Anholt673a3942008-07-30 12:06:12 -07003580 * This should get us reasonable parallelism between CPU and GPU but also
3581 * relatively low latency when blocking on a particular request to finish.
3582 */
3583static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003584i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003585{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003586 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003587 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003588 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003589 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003590 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003591
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003592 /* ABI: return -EIO if already wedged */
3593 if (i915_terminally_wedged(&dev_priv->gpu_error))
3594 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003595
Chris Wilson1c255952010-09-26 11:03:27 +01003596 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003597 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003598 if (time_after_eq(request->emitted_jiffies, recent_enough))
3599 break;
3600
John Harrisonfcfa423c2015-05-29 17:44:12 +01003601 /*
3602 * Note that the request might not have been submitted yet.
3603 * In which case emitted_jiffies will be zero.
3604 */
3605 if (!request->emitted_jiffies)
3606 continue;
3607
John Harrison54fb2412014-11-24 18:49:27 +00003608 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003609 }
John Harrisonff865882014-11-24 18:49:28 +00003610 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003611 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003612 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003613
John Harrison54fb2412014-11-24 18:49:27 +00003614 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003615 return 0;
3616
Chris Wilsone95433c2016-10-28 13:58:27 +01003617 ret = i915_wait_request(target,
3618 I915_WAIT_INTERRUPTIBLE,
3619 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003620 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003621
Chris Wilsone95433c2016-10-28 13:58:27 +01003622 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003623}
3624
Chris Wilson058d88c2016-08-15 10:49:06 +01003625struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003626i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3627 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003628 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003629 u64 alignment,
3630 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003631{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003632 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3633 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003634 struct i915_vma *vma;
3635 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003636
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003637 lockdep_assert_held(&obj->base.dev->struct_mutex);
3638
Chris Wilson058d88c2016-08-15 10:49:06 +01003639 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003640 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003641 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003642
3643 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3644 if (flags & PIN_NONBLOCK &&
3645 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003646 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003647
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003648 if (flags & PIN_MAPPABLE) {
3649 u32 fence_size;
3650
3651 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3652 i915_gem_object_get_tiling(obj));
3653 /* If the required space is larger than the available
3654 * aperture, we will not able to find a slot for the
3655 * object and unbinding the object now will be in
3656 * vain. Worse, doing so may cause us to ping-pong
3657 * the object in and out of the Global GTT and
3658 * waste a lot of cycles under the mutex.
3659 */
3660 if (fence_size > dev_priv->ggtt.mappable_end)
3661 return ERR_PTR(-E2BIG);
3662
3663 /* If NONBLOCK is set the caller is optimistically
3664 * trying to cache the full object within the mappable
3665 * aperture, and *must* have a fallback in place for
3666 * situations where we cannot bind the object. We
3667 * can be a little more lax here and use the fallback
3668 * more often to avoid costly migrations of ourselves
3669 * and other objects within the aperture.
3670 *
3671 * Half-the-aperture is used as a simple heuristic.
3672 * More interesting would to do search for a free
3673 * block prior to making the commitment to unbind.
3674 * That caters for the self-harm case, and with a
3675 * little more heuristics (e.g. NOFAULT, NOEVICT)
3676 * we could try to minimise harm to others.
3677 */
3678 if (flags & PIN_NONBLOCK &&
3679 fence_size > dev_priv->ggtt.mappable_end / 2)
3680 return ERR_PTR(-ENOSPC);
3681 }
3682
Chris Wilson59bfa122016-08-04 16:32:31 +01003683 WARN(i915_vma_is_pinned(vma),
3684 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003685 " offset=%08x, req.alignment=%llx,"
3686 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3687 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003688 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003689 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003690 ret = i915_vma_unbind(vma);
3691 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003692 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003693 }
3694
Chris Wilson058d88c2016-08-15 10:49:06 +01003695 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3696 if (ret)
3697 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003698
Chris Wilson058d88c2016-08-15 10:49:06 +01003699 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003700}
3701
Chris Wilsonedf6b762016-08-09 09:23:33 +01003702static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003703{
3704 /* Note that we could alias engines in the execbuf API, but
3705 * that would be very unwise as it prevents userspace from
3706 * fine control over engine selection. Ahem.
3707 *
3708 * This should be something like EXEC_MAX_ENGINE instead of
3709 * I915_NUM_ENGINES.
3710 */
3711 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3712 return 0x10000 << id;
3713}
3714
3715static __always_inline unsigned int __busy_write_id(unsigned int id)
3716{
Chris Wilson70cb4722016-08-09 18:08:25 +01003717 /* The uABI guarantees an active writer is also amongst the read
3718 * engines. This would be true if we accessed the activity tracking
3719 * under the lock, but as we perform the lookup of the object and
3720 * its activity locklessly we can not guarantee that the last_write
3721 * being active implies that we have set the same engine flag from
3722 * last_read - hence we always set both read and write busy for
3723 * last_write.
3724 */
3725 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003726}
3727
Chris Wilsonedf6b762016-08-09 09:23:33 +01003728static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003729__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003730 unsigned int (*flag)(unsigned int id))
3731{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003732 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003733
Chris Wilsond07f0e52016-10-28 13:58:44 +01003734 /* We have to check the current hw status of the fence as the uABI
3735 * guarantees forward progress. We could rely on the idle worker
3736 * to eventually flush us, but to minimise latency just ask the
3737 * hardware.
3738 *
3739 * Note we only report on the status of native fences.
3740 */
3741 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003742 return 0;
3743
Chris Wilsond07f0e52016-10-28 13:58:44 +01003744 /* opencode to_request() in order to avoid const warnings */
3745 rq = container_of(fence, struct drm_i915_gem_request, fence);
3746 if (i915_gem_request_completed(rq))
3747 return 0;
3748
3749 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003750}
3751
Chris Wilsonedf6b762016-08-09 09:23:33 +01003752static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003753busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003754{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003755 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003756}
3757
Chris Wilsonedf6b762016-08-09 09:23:33 +01003758static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003759busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003760{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003761 if (!fence)
3762 return 0;
3763
3764 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003765}
3766
Eric Anholt673a3942008-07-30 12:06:12 -07003767int
Eric Anholt673a3942008-07-30 12:06:12 -07003768i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003769 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003770{
3771 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003772 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003773 struct reservation_object_list *list;
3774 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003775 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003776
Chris Wilsond07f0e52016-10-28 13:58:44 +01003777 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003778 rcu_read_lock();
3779 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003780 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003781 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003782
3783 /* A discrepancy here is that we do not report the status of
3784 * non-i915 fences, i.e. even though we may report the object as idle,
3785 * a call to set-domain may still stall waiting for foreign rendering.
3786 * This also means that wait-ioctl may report an object as busy,
3787 * where busy-ioctl considers it idle.
3788 *
3789 * We trade the ability to warn of foreign fences to report on which
3790 * i915 engines are active for the object.
3791 *
3792 * Alternatively, we can trade that extra information on read/write
3793 * activity with
3794 * args->busy =
3795 * !reservation_object_test_signaled_rcu(obj->resv, true);
3796 * to report the overall busyness. This is what the wait-ioctl does.
3797 *
3798 */
3799retry:
3800 seq = raw_read_seqcount(&obj->resv->seq);
3801
3802 /* Translate the exclusive fence to the READ *and* WRITE engine */
3803 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3804
3805 /* Translate shared fences to READ set of engines */
3806 list = rcu_dereference(obj->resv->fence);
3807 if (list) {
3808 unsigned int shared_count = list->shared_count, i;
3809
3810 for (i = 0; i < shared_count; ++i) {
3811 struct dma_fence *fence =
3812 rcu_dereference(list->shared[i]);
3813
3814 args->busy |= busy_check_reader(fence);
3815 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003816 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003817
Chris Wilsond07f0e52016-10-28 13:58:44 +01003818 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3819 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003820
Chris Wilsond07f0e52016-10-28 13:58:44 +01003821 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003822out:
3823 rcu_read_unlock();
3824 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003825}
3826
3827int
3828i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3829 struct drm_file *file_priv)
3830{
Akshay Joshi0206e352011-08-16 15:34:10 -04003831 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003832}
3833
Chris Wilson3ef94da2009-09-14 16:50:29 +01003834int
3835i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3836 struct drm_file *file_priv)
3837{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003838 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003839 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003840 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003841 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003842
3843 switch (args->madv) {
3844 case I915_MADV_DONTNEED:
3845 case I915_MADV_WILLNEED:
3846 break;
3847 default:
3848 return -EINVAL;
3849 }
3850
Chris Wilson03ac0642016-07-20 13:31:51 +01003851 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003852 if (!obj)
3853 return -ENOENT;
3854
3855 err = mutex_lock_interruptible(&obj->mm.lock);
3856 if (err)
3857 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003858
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003859 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003860 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003861 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003862 if (obj->mm.madv == I915_MADV_WILLNEED) {
3863 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003864 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003865 obj->mm.quirked = false;
3866 }
3867 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003868 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003869 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003870 obj->mm.quirked = true;
3871 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003872 }
3873
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003874 if (obj->mm.madv != __I915_MADV_PURGED)
3875 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003876
Chris Wilson6c085a72012-08-20 11:40:46 +02003877 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003878 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003879 i915_gem_object_truncate(obj);
3880
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003881 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003882 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003883
Chris Wilson1233e2d2016-10-28 13:58:37 +01003884out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003885 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003886 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003887}
3888
Chris Wilson37e680a2012-06-07 15:38:42 +01003889void i915_gem_object_init(struct drm_i915_gem_object *obj,
3890 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003891{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003892 mutex_init(&obj->mm.lock);
3893
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003894 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003895 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003896 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003897 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003898 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003899
Chris Wilson37e680a2012-06-07 15:38:42 +01003900 obj->ops = ops;
3901
Chris Wilsond07f0e52016-10-28 13:58:44 +01003902 reservation_object_init(&obj->__builtin_resv);
3903 obj->resv = &obj->__builtin_resv;
3904
Chris Wilson50349242016-08-18 17:17:04 +01003905 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003906
3907 obj->mm.madv = I915_MADV_WILLNEED;
3908 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3909 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003910
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003911 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003912}
3913
Chris Wilson37e680a2012-06-07 15:38:42 +01003914static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003915 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3916 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003917 .get_pages = i915_gem_object_get_pages_gtt,
3918 .put_pages = i915_gem_object_put_pages_gtt,
3919};
3920
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003921/* Note we don't consider signbits :| */
3922#define overflows_type(x, T) \
3923 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3924
3925struct drm_i915_gem_object *
3926i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003927{
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003928 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003929 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003930 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003931 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003932 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003933
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003934 /* There is a prevalence of the assumption that we fit the object's
3935 * page count inside a 32bit _signed_ variable. Let's document this and
3936 * catch if we ever need to fix it. In the meantime, if you do spot
3937 * such a local variable, please consider fixing!
3938 */
3939 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3940 return ERR_PTR(-E2BIG);
3941
3942 if (overflows_type(size, obj->base.size))
3943 return ERR_PTR(-E2BIG);
3944
Chris Wilson42dcedd2012-11-15 11:32:30 +00003945 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003946 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003947 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003948
Chris Wilsonfe3db792016-04-25 13:32:13 +01003949 ret = drm_gem_object_init(dev, &obj->base, size);
3950 if (ret)
3951 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003952
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003953 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003954 if (IS_CRESTLINE(dev_priv) || IS_BROADWATER(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003955 /* 965gm cannot relocate objects above 4GiB. */
3956 mask &= ~__GFP_HIGHMEM;
3957 mask |= __GFP_DMA32;
3958 }
3959
Al Viro93c76a32015-12-04 23:45:44 -05003960 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003961 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003962
Chris Wilson37e680a2012-06-07 15:38:42 +01003963 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003964
Daniel Vetterc397b902010-04-09 19:05:07 +00003965 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3966 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3967
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003968 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003969 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003970 * cache) for about a 10% performance improvement
3971 * compared to uncached. Graphics requests other than
3972 * display scanout are coherent with the CPU in
3973 * accessing this cache. This means in this mode we
3974 * don't need to clflush on the CPU side, and on the
3975 * GPU side we only need to flush internal caches to
3976 * get data visible to the CPU.
3977 *
3978 * However, we maintain the display planes as UC, and so
3979 * need to rebind when first used as such.
3980 */
3981 obj->cache_level = I915_CACHE_LLC;
3982 } else
3983 obj->cache_level = I915_CACHE_NONE;
3984
Daniel Vetterd861e332013-07-24 23:25:03 +02003985 trace_i915_gem_object_create(obj);
3986
Chris Wilson05394f32010-11-08 19:18:58 +00003987 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003988
3989fail:
3990 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01003991 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00003992}
3993
Chris Wilson340fbd82014-05-22 09:16:52 +01003994static bool discard_backing_storage(struct drm_i915_gem_object *obj)
3995{
3996 /* If we are the last user of the backing storage (be it shmemfs
3997 * pages or stolen etc), we know that the pages are going to be
3998 * immediately released. In this case, we can then skip copying
3999 * back the contents from the GPU.
4000 */
4001
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004002 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004003 return false;
4004
4005 if (obj->base.filp == NULL)
4006 return true;
4007
4008 /* At first glance, this looks racy, but then again so would be
4009 * userspace racing mmap against close. However, the first external
4010 * reference to the filp can only be obtained through the
4011 * i915_gem_mmap_ioctl() which safeguards us against the user
4012 * acquiring such a reference whilst we are in the middle of
4013 * freeing the object.
4014 */
4015 return atomic_long_read(&obj->base.filp->f_count) == 1;
4016}
4017
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004018static void __i915_gem_free_objects(struct drm_i915_private *i915,
4019 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004020{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004021 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004022
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004023 mutex_lock(&i915->drm.struct_mutex);
4024 intel_runtime_pm_get(i915);
4025 llist_for_each_entry(obj, freed, freed) {
4026 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004027
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004028 trace_i915_gem_object_destroy(obj);
4029
4030 GEM_BUG_ON(i915_gem_object_is_active(obj));
4031 list_for_each_entry_safe(vma, vn,
4032 &obj->vma_list, obj_link) {
4033 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4034 GEM_BUG_ON(i915_vma_is_active(vma));
4035 vma->flags &= ~I915_VMA_PIN_MASK;
4036 i915_vma_close(vma);
4037 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004038 GEM_BUG_ON(!list_empty(&obj->vma_list));
4039 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004040
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004041 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004042 }
4043 intel_runtime_pm_put(i915);
4044 mutex_unlock(&i915->drm.struct_mutex);
4045
4046 llist_for_each_entry_safe(obj, on, freed, freed) {
4047 GEM_BUG_ON(obj->bind_count);
4048 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4049
4050 if (obj->ops->release)
4051 obj->ops->release(obj);
4052
4053 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4054 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004055 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004056 GEM_BUG_ON(obj->mm.pages);
4057
4058 if (obj->base.import_attach)
4059 drm_prime_gem_destroy(&obj->base, NULL);
4060
Chris Wilsond07f0e52016-10-28 13:58:44 +01004061 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004062 drm_gem_object_release(&obj->base);
4063 i915_gem_info_remove_obj(i915, obj->base.size);
4064
4065 kfree(obj->bit_17);
4066 i915_gem_object_free(obj);
4067 }
4068}
4069
4070static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4071{
4072 struct llist_node *freed;
4073
4074 freed = llist_del_all(&i915->mm.free_list);
4075 if (unlikely(freed))
4076 __i915_gem_free_objects(i915, freed);
4077}
4078
4079static void __i915_gem_free_work(struct work_struct *work)
4080{
4081 struct drm_i915_private *i915 =
4082 container_of(work, struct drm_i915_private, mm.free_work);
4083 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004084
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004085 /* All file-owned VMA should have been released by this point through
4086 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4087 * However, the object may also be bound into the global GTT (e.g.
4088 * older GPUs without per-process support, or for direct access through
4089 * the GTT either for the user or for scanout). Those VMA still need to
4090 * unbound now.
4091 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004092
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004093 while ((freed = llist_del_all(&i915->mm.free_list)))
4094 __i915_gem_free_objects(i915, freed);
4095}
4096
4097static void __i915_gem_free_object_rcu(struct rcu_head *head)
4098{
4099 struct drm_i915_gem_object *obj =
4100 container_of(head, typeof(*obj), rcu);
4101 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4102
4103 /* We can't simply use call_rcu() from i915_gem_free_object()
4104 * as we need to block whilst unbinding, and the call_rcu
4105 * task may be called from softirq context. So we take a
4106 * detour through a worker.
4107 */
4108 if (llist_add(&obj->freed, &i915->mm.free_list))
4109 schedule_work(&i915->mm.free_work);
4110}
4111
4112void i915_gem_free_object(struct drm_gem_object *gem_obj)
4113{
4114 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4115
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004116 if (obj->mm.quirked)
4117 __i915_gem_object_unpin_pages(obj);
4118
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004119 if (discard_backing_storage(obj))
4120 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004121
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004122 /* Before we free the object, make sure any pure RCU-only
4123 * read-side critical sections are complete, e.g.
4124 * i915_gem_busy_ioctl(). For the corresponding synchronized
4125 * lookup see i915_gem_object_lookup_rcu().
4126 */
4127 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004128}
4129
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004130void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4131{
4132 lockdep_assert_held(&obj->base.dev->struct_mutex);
4133
4134 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4135 if (i915_gem_object_is_active(obj))
4136 i915_gem_object_set_active_reference(obj);
4137 else
4138 i915_gem_object_put(obj);
4139}
4140
Chris Wilson3033aca2016-10-28 13:58:47 +01004141static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4142{
4143 struct intel_engine_cs *engine;
4144 enum intel_engine_id id;
4145
4146 for_each_engine(engine, dev_priv, id)
4147 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4148}
4149
Chris Wilsondcff85c2016-08-05 10:14:11 +01004150int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004151{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004152 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004153 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004154
Chris Wilson54b4f682016-07-21 21:16:19 +01004155 intel_suspend_gt_powersave(dev_priv);
4156
Chris Wilson45c5f202013-10-16 11:50:01 +01004157 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004158
4159 /* We have to flush all the executing contexts to main memory so
4160 * that they can saved in the hibernation image. To ensure the last
4161 * context image is coherent, we have to switch away from it. That
4162 * leaves the dev_priv->kernel_context still active when
4163 * we actually suspend, and its image in memory may not match the GPU
4164 * state. Fortunately, the kernel_context is disposable and we do
4165 * not rely on its state.
4166 */
4167 ret = i915_gem_switch_to_kernel_context(dev_priv);
4168 if (ret)
4169 goto err;
4170
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004171 ret = i915_gem_wait_for_idle(dev_priv,
4172 I915_WAIT_INTERRUPTIBLE |
4173 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004174 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004175 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004176
Chris Wilsonc0336662016-05-06 15:40:21 +01004177 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004178 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004179
Chris Wilson3033aca2016-10-28 13:58:47 +01004180 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004181 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004182 mutex_unlock(&dev->struct_mutex);
4183
Chris Wilson737b1502015-01-26 18:03:03 +02004184 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004185 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4186 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004187 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004188
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004189 /* Assert that we sucessfully flushed all the work and
4190 * reset the GPU back to its idle, low power state.
4191 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004192 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004193 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004194
Imre Deak1c777c52016-10-12 17:46:37 +03004195 /*
4196 * Neither the BIOS, ourselves or any other kernel
4197 * expects the system to be in execlists mode on startup,
4198 * so we need to reset the GPU back to legacy mode. And the only
4199 * known way to disable logical contexts is through a GPU reset.
4200 *
4201 * So in order to leave the system in a known default configuration,
4202 * always reset the GPU upon unload and suspend. Afterwards we then
4203 * clean up the GEM state tracking, flushing off the requests and
4204 * leaving the system in a known idle state.
4205 *
4206 * Note that is of the upmost importance that the GPU is idle and
4207 * all stray writes are flushed *before* we dismantle the backing
4208 * storage for the pinned objects.
4209 *
4210 * However, since we are uncertain that resetting the GPU on older
4211 * machines is a good idea, we don't - just in case it leaves the
4212 * machine in an unusable condition.
4213 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004214 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004215 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4216 WARN_ON(reset && reset != -ENODEV);
4217 }
4218
Eric Anholt673a3942008-07-30 12:06:12 -07004219 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004220
4221err:
4222 mutex_unlock(&dev->struct_mutex);
4223 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004224}
4225
Chris Wilson5ab57c72016-07-15 14:56:20 +01004226void i915_gem_resume(struct drm_device *dev)
4227{
4228 struct drm_i915_private *dev_priv = to_i915(dev);
4229
Imre Deak31ab49a2016-11-07 11:20:05 +02004230 WARN_ON(dev_priv->gt.awake);
4231
Chris Wilson5ab57c72016-07-15 14:56:20 +01004232 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004233 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004234
4235 /* As we didn't flush the kernel context before suspend, we cannot
4236 * guarantee that the context image is complete. So let's just reset
4237 * it and start again.
4238 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004239 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004240
4241 mutex_unlock(&dev->struct_mutex);
4242}
4243
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004244void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004245{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004246 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004247 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4248 return;
4249
4250 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4251 DISP_TILE_SURFACE_SWIZZLING);
4252
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004253 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004254 return;
4255
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004256 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004257 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004258 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004259 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004260 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004261 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004262 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004263 else
4264 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004265}
Daniel Vettere21af882012-02-09 20:53:27 +01004266
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004267static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004268{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004269 I915_WRITE(RING_CTL(base), 0);
4270 I915_WRITE(RING_HEAD(base), 0);
4271 I915_WRITE(RING_TAIL(base), 0);
4272 I915_WRITE(RING_START(base), 0);
4273}
4274
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004275static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004276{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004277 if (IS_I830(dev_priv)) {
4278 init_unused_ring(dev_priv, PRB1_BASE);
4279 init_unused_ring(dev_priv, SRB0_BASE);
4280 init_unused_ring(dev_priv, SRB1_BASE);
4281 init_unused_ring(dev_priv, SRB2_BASE);
4282 init_unused_ring(dev_priv, SRB3_BASE);
4283 } else if (IS_GEN2(dev_priv)) {
4284 init_unused_ring(dev_priv, SRB0_BASE);
4285 init_unused_ring(dev_priv, SRB1_BASE);
4286 } else if (IS_GEN3(dev_priv)) {
4287 init_unused_ring(dev_priv, PRB1_BASE);
4288 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004289 }
4290}
4291
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004292int
4293i915_gem_init_hw(struct drm_device *dev)
4294{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004295 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004296 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304297 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004298 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004299
Chris Wilsonde867c22016-10-25 13:16:02 +01004300 dev_priv->gt.last_init_time = ktime_get();
4301
Chris Wilson5e4f5182015-02-13 14:35:59 +00004302 /* Double layer security blanket, see i915_gem_init() */
4303 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4304
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004305 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004306 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004307
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004308 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004309 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004310 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004311
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004312 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004313 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004314 u32 temp = I915_READ(GEN7_MSG_CTL);
4315 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4316 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004317 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004318 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4319 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4320 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4321 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004322 }
4323
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004324 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004325
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004326 /*
4327 * At least 830 can leave some of the unused rings
4328 * "active" (ie. head != tail) after resume which
4329 * will prevent c3 entry. Makes sure all unused rings
4330 * are totally idle.
4331 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004332 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004333
Dave Gordoned54c1a2016-01-19 19:02:54 +00004334 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004335
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004336 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004337 if (ret) {
4338 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4339 goto out;
4340 }
4341
4342 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304343 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004344 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004345 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004346 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004347 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004348
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004349 intel_mocs_init_l3cc_table(dev);
4350
Alex Dai33a732f2015-08-12 15:43:36 +01004351 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004352 ret = intel_guc_setup(dev);
4353 if (ret)
4354 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004355
Chris Wilson5e4f5182015-02-13 14:35:59 +00004356out:
4357 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004358 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004359}
4360
Chris Wilson39df9192016-07-20 13:31:57 +01004361bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4362{
4363 if (INTEL_INFO(dev_priv)->gen < 6)
4364 return false;
4365
4366 /* TODO: make semaphores and Execlists play nicely together */
4367 if (i915.enable_execlists)
4368 return false;
4369
4370 if (value >= 0)
4371 return value;
4372
4373#ifdef CONFIG_INTEL_IOMMU
4374 /* Enable semaphores on SNB when IO remapping is off */
4375 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4376 return false;
4377#endif
4378
4379 return true;
4380}
4381
Chris Wilson1070a422012-04-24 15:47:41 +01004382int i915_gem_init(struct drm_device *dev)
4383{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004384 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004385 int ret;
4386
Chris Wilson1070a422012-04-24 15:47:41 +01004387 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004388
Oscar Mateoa83014d2014-07-24 17:04:21 +01004389 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004390 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004391 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004392 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004393 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004394 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004395 }
4396
Chris Wilson5e4f5182015-02-13 14:35:59 +00004397 /* This is just a security blanket to placate dragons.
4398 * On some systems, we very sporadically observe that the first TLBs
4399 * used by the CS may be stale, despite us poking the TLB reset. If
4400 * we hold the forcewake during initialisation these problems
4401 * just magically go away.
4402 */
4403 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4404
Chris Wilson72778cb2016-05-19 16:17:16 +01004405 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004406
4407 ret = i915_gem_init_ggtt(dev_priv);
4408 if (ret)
4409 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004410
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004411 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004412 if (ret)
4413 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004414
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004415 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004416 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004417 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004418
4419 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004420 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004421 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004422 * wedged. But we only want to do this where the GPU is angry,
4423 * for all other failure, such as an allocation failure, bail.
4424 */
4425 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004426 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004427 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004428 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004429
4430out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004431 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004432 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004433
Chris Wilson60990322014-04-09 09:19:42 +01004434 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004435}
4436
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004437void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004438i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004439{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004440 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004441 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304442 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004443
Akash Goel3b3f1652016-10-13 22:44:48 +05304444 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004445 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004446}
4447
Eric Anholt673a3942008-07-30 12:06:12 -07004448void
Imre Deak40ae4e12016-03-16 14:54:03 +02004449i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4450{
Chris Wilson49ef5292016-08-18 17:17:00 +01004451 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004452
4453 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4454 !IS_CHERRYVIEW(dev_priv))
4455 dev_priv->num_fence_regs = 32;
4456 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4457 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4458 dev_priv->num_fence_regs = 16;
4459 else
4460 dev_priv->num_fence_regs = 8;
4461
Chris Wilsonc0336662016-05-06 15:40:21 +01004462 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004463 dev_priv->num_fence_regs =
4464 I915_READ(vgtif_reg(avail_rs.fence_num));
4465
4466 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004467 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4468 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4469
4470 fence->i915 = dev_priv;
4471 fence->id = i;
4472 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4473 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004474 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004475
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004476 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004477}
4478
Chris Wilson73cb9702016-10-28 13:58:46 +01004479int
Imre Deakd64aa092016-01-19 15:26:29 +02004480i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004481{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004482 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004483 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004484
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004485 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4486 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004487 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004488
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004489 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4490 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004491 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004492
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004493 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4494 SLAB_HWCACHE_ALIGN |
4495 SLAB_RECLAIM_ACCOUNT |
4496 SLAB_DESTROY_BY_RCU);
4497 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004498 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004499
Chris Wilson52e54202016-11-14 20:41:02 +00004500 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4501 SLAB_HWCACHE_ALIGN |
4502 SLAB_RECLAIM_ACCOUNT);
4503 if (!dev_priv->dependencies)
4504 goto err_requests;
4505
Chris Wilson73cb9702016-10-28 13:58:46 +01004506 mutex_lock(&dev_priv->drm.struct_mutex);
4507 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004508 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004509 mutex_unlock(&dev_priv->drm.struct_mutex);
4510 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004511 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004512
Ben Widawskya33afea2013-09-17 21:12:45 -07004513 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004514 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4515 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004516 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4517 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004518 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004519 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004520 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004521 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004522 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004523 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004524 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004525 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004526
Chris Wilson72bfa192010-12-19 11:42:05 +00004527 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4528
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004529 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004530
Chris Wilsonce453d82011-02-21 14:43:56 +00004531 dev_priv->mm.interruptible = true;
4532
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004533 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4534
Chris Wilsonb5add952016-08-04 16:32:36 +01004535 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004536
4537 return 0;
4538
Chris Wilson52e54202016-11-14 20:41:02 +00004539err_dependencies:
4540 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004541err_requests:
4542 kmem_cache_destroy(dev_priv->requests);
4543err_vmas:
4544 kmem_cache_destroy(dev_priv->vmas);
4545err_objects:
4546 kmem_cache_destroy(dev_priv->objects);
4547err_out:
4548 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004549}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004550
Imre Deakd64aa092016-01-19 15:26:29 +02004551void i915_gem_load_cleanup(struct drm_device *dev)
4552{
4553 struct drm_i915_private *dev_priv = to_i915(dev);
4554
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004555 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4556
Chris Wilson52e54202016-11-14 20:41:02 +00004557 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004558 kmem_cache_destroy(dev_priv->requests);
4559 kmem_cache_destroy(dev_priv->vmas);
4560 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004561
4562 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4563 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004564}
4565
Chris Wilson6a800ea2016-09-21 14:51:07 +01004566int i915_gem_freeze(struct drm_i915_private *dev_priv)
4567{
4568 intel_runtime_pm_get(dev_priv);
4569
4570 mutex_lock(&dev_priv->drm.struct_mutex);
4571 i915_gem_shrink_all(dev_priv);
4572 mutex_unlock(&dev_priv->drm.struct_mutex);
4573
4574 intel_runtime_pm_put(dev_priv);
4575
4576 return 0;
4577}
4578
Chris Wilson461fb992016-05-14 07:26:33 +01004579int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4580{
4581 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004582 struct list_head *phases[] = {
4583 &dev_priv->mm.unbound_list,
4584 &dev_priv->mm.bound_list,
4585 NULL
4586 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004587
4588 /* Called just before we write the hibernation image.
4589 *
4590 * We need to update the domain tracking to reflect that the CPU
4591 * will be accessing all the pages to create and restore from the
4592 * hibernation, and so upon restoration those pages will be in the
4593 * CPU domain.
4594 *
4595 * To make sure the hibernation image contains the latest state,
4596 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004597 *
4598 * To try and reduce the hibernation image, we manually shrink
4599 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004600 */
4601
Chris Wilson6a800ea2016-09-21 14:51:07 +01004602 mutex_lock(&dev_priv->drm.struct_mutex);
4603 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004604
Chris Wilson7aab2d52016-09-09 20:02:18 +01004605 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004606 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004607 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4608 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4609 }
Chris Wilson461fb992016-05-14 07:26:33 +01004610 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004611 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004612
4613 return 0;
4614}
4615
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004616void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004617{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004618 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004619 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004620
4621 /* Clean up our request list when the client is going away, so that
4622 * later retire_requests won't dereference our soon-to-be-gone
4623 * file_priv.
4624 */
Chris Wilson1c255952010-09-26 11:03:27 +01004625 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004626 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004627 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004628 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004629
Chris Wilson2e1b8732015-04-27 13:41:22 +01004630 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004631 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004632 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004633 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004634 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004635}
4636
4637int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4638{
4639 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004640 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004641
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004642 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004643
4644 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4645 if (!file_priv)
4646 return -ENOMEM;
4647
4648 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004649 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004650 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004651 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004652
4653 spin_lock_init(&file_priv->mm.lock);
4654 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004655
Chris Wilsonc80ff162016-07-27 09:07:27 +01004656 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004657
Ben Widawskye422b882013-12-06 14:10:58 -08004658 ret = i915_gem_context_open(dev, file);
4659 if (ret)
4660 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004661
Ben Widawskye422b882013-12-06 14:10:58 -08004662 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004663}
4664
Daniel Vetterb680c372014-09-19 18:27:27 +02004665/**
4666 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004667 * @old: current GEM buffer for the frontbuffer slots
4668 * @new: new GEM buffer for the frontbuffer slots
4669 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004670 *
4671 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4672 * from @old and setting them in @new. Both @old and @new can be NULL.
4673 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004674void i915_gem_track_fb(struct drm_i915_gem_object *old,
4675 struct drm_i915_gem_object *new,
4676 unsigned frontbuffer_bits)
4677{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004678 /* Control of individual bits within the mask are guarded by
4679 * the owning plane->mutex, i.e. we can never see concurrent
4680 * manipulation of individual bits. But since the bitfield as a whole
4681 * is updated using RMW, we need to use atomics in order to update
4682 * the bits.
4683 */
4684 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4685 sizeof(atomic_t) * BITS_PER_BYTE);
4686
Daniel Vettera071fa02014-06-18 23:28:09 +02004687 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004688 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4689 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004690 }
4691
4692 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004693 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4694 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004695 }
4696}
4697
Dave Gordonea702992015-07-09 19:29:02 +01004698/* Allocate a new GEM object and fill it with the supplied data */
4699struct drm_i915_gem_object *
4700i915_gem_object_create_from_data(struct drm_device *dev,
4701 const void *data, size_t size)
4702{
4703 struct drm_i915_gem_object *obj;
4704 struct sg_table *sg;
4705 size_t bytes;
4706 int ret;
4707
Dave Gordond37cd8a2016-04-22 19:14:32 +01004708 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004709 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004710 return obj;
4711
4712 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4713 if (ret)
4714 goto fail;
4715
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004716 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004717 if (ret)
4718 goto fail;
4719
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004720 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004721 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004722 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004723 i915_gem_object_unpin_pages(obj);
4724
4725 if (WARN_ON(bytes != size)) {
4726 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4727 ret = -EFAULT;
4728 goto fail;
4729 }
4730
4731 return obj;
4732
4733fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004734 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004735 return ERR_PTR(ret);
4736}
Chris Wilson96d77632016-10-28 13:58:33 +01004737
4738struct scatterlist *
4739i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4740 unsigned int n,
4741 unsigned int *offset)
4742{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004743 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004744 struct scatterlist *sg;
4745 unsigned int idx, count;
4746
4747 might_sleep();
4748 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004749 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004750
4751 /* As we iterate forward through the sg, we record each entry in a
4752 * radixtree for quick repeated (backwards) lookups. If we have seen
4753 * this index previously, we will have an entry for it.
4754 *
4755 * Initial lookup is O(N), but this is amortized to O(1) for
4756 * sequential page access (where each new request is consecutive
4757 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4758 * i.e. O(1) with a large constant!
4759 */
4760 if (n < READ_ONCE(iter->sg_idx))
4761 goto lookup;
4762
4763 mutex_lock(&iter->lock);
4764
4765 /* We prefer to reuse the last sg so that repeated lookup of this
4766 * (or the subsequent) sg are fast - comparing against the last
4767 * sg is faster than going through the radixtree.
4768 */
4769
4770 sg = iter->sg_pos;
4771 idx = iter->sg_idx;
4772 count = __sg_page_count(sg);
4773
4774 while (idx + count <= n) {
4775 unsigned long exception, i;
4776 int ret;
4777
4778 /* If we cannot allocate and insert this entry, or the
4779 * individual pages from this range, cancel updating the
4780 * sg_idx so that on this lookup we are forced to linearly
4781 * scan onwards, but on future lookups we will try the
4782 * insertion again (in which case we need to be careful of
4783 * the error return reporting that we have already inserted
4784 * this index).
4785 */
4786 ret = radix_tree_insert(&iter->radix, idx, sg);
4787 if (ret && ret != -EEXIST)
4788 goto scan;
4789
4790 exception =
4791 RADIX_TREE_EXCEPTIONAL_ENTRY |
4792 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4793 for (i = 1; i < count; i++) {
4794 ret = radix_tree_insert(&iter->radix, idx + i,
4795 (void *)exception);
4796 if (ret && ret != -EEXIST)
4797 goto scan;
4798 }
4799
4800 idx += count;
4801 sg = ____sg_next(sg);
4802 count = __sg_page_count(sg);
4803 }
4804
4805scan:
4806 iter->sg_pos = sg;
4807 iter->sg_idx = idx;
4808
4809 mutex_unlock(&iter->lock);
4810
4811 if (unlikely(n < idx)) /* insertion completed by another thread */
4812 goto lookup;
4813
4814 /* In case we failed to insert the entry into the radixtree, we need
4815 * to look beyond the current sg.
4816 */
4817 while (idx + count <= n) {
4818 idx += count;
4819 sg = ____sg_next(sg);
4820 count = __sg_page_count(sg);
4821 }
4822
4823 *offset = n - idx;
4824 return sg;
4825
4826lookup:
4827 rcu_read_lock();
4828
4829 sg = radix_tree_lookup(&iter->radix, n);
4830 GEM_BUG_ON(!sg);
4831
4832 /* If this index is in the middle of multi-page sg entry,
4833 * the radixtree will contain an exceptional entry that points
4834 * to the start of that range. We will return the pointer to
4835 * the base page and the offset of this page within the
4836 * sg entry's range.
4837 */
4838 *offset = 0;
4839 if (unlikely(radix_tree_exception(sg))) {
4840 unsigned long base =
4841 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4842
4843 sg = radix_tree_lookup(&iter->radix, base);
4844 GEM_BUG_ON(!sg);
4845
4846 *offset = n - base;
4847 }
4848
4849 rcu_read_unlock();
4850
4851 return sg;
4852}
4853
4854struct page *
4855i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4856{
4857 struct scatterlist *sg;
4858 unsigned int offset;
4859
4860 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4861
4862 sg = i915_gem_object_get_sg(obj, n, &offset);
4863 return nth_page(sg_page(sg), offset);
4864}
4865
4866/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4867struct page *
4868i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4869 unsigned int n)
4870{
4871 struct page *page;
4872
4873 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004874 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004875 set_page_dirty(page);
4876
4877 return page;
4878}
4879
4880dma_addr_t
4881i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4882 unsigned long n)
4883{
4884 struct scatterlist *sg;
4885 unsigned int offset;
4886
4887 sg = i915_gem_object_get_sg(obj, n, &offset);
4888 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4889}