blob: c2213016fd86f0cd8f07963861a5a9f54fca3b2f [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilson2c225692013-08-09 12:26:45 +010050static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51{
Chris Wilsone27ab732017-06-15 13:38:49 +010052 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053053 return false;
54
Chris Wilson7fc92e92017-06-16 11:54:55 +010055 if (!obj->cache_coherent)
Chris Wilson2c225692013-08-09 12:26:45 +010056 return true;
57
58 return obj->pin_display;
59}
60
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053061static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010062insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063 struct drm_mm_node *node, u32 size)
64{
65 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000066 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070}
71
72static void
73remove_mappable_node(struct drm_mm_node *node)
74{
75 drm_mm_remove_node(node);
76}
77
Chris Wilson73aa8082010-09-30 11:46:12 +010078/* some bookkeeping */
79static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010080 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010081{
Daniel Vetterc20e8352013-07-24 22:40:23 +020082 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010083 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086}
87
88static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010089 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095}
96
Chris Wilson21dd3732011-01-26 15:55:56 +000097static int
Daniel Vetter33196de2012-11-14 17:14:05 +010098i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010099{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100 int ret;
101
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100102 might_sleep();
103
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100109 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000110 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100111 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 } else {
118 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120}
121
Chris Wilson54cf91d2010-11-25 18:00:26 +0000122int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100123{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100124 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125 int ret;
126
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
Eric Anholt5a125c32008-10-22 21:40:13 -0700139i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700141{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300142 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800146 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700147
Weinan Liff8f7972017-05-31 10:35:52 +0800148 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100149 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100151 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100154 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300158 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000160
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 return 0;
162}
163
Chris Wilson03ac84f2016-10-28 13:58:36 +0100164static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800165i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300203 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204 vaddr += PAGE_SIZE;
205 }
206
Chris Wilsonc0336662016-05-06 15:40:21 +0100207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
Chris Wilsondbb43512016-12-07 13:34:11 +0000225 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 sg_dma_len(sg) = obj->base.size;
227
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 obj->phys_handle = phys;
229 return st;
230
231err_phys:
232 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100233 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234}
235
Chris Wilsone27ab732017-06-15 13:38:49 +0100236static void __start_cpu_write(struct drm_i915_gem_object *obj)
237{
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240 if (cpu_write_needs_clflush(obj))
241 obj->cache_dirty = true;
242}
243
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000246 struct sg_table *pages,
247 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsone5facdf2016-12-23 14:57:57 +0000254 if (needs_clflush &&
255 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson7fc92e92017-06-16 11:54:55 +0100256 !obj->cache_coherent)
Chris Wilson2b3c8312016-11-11 14:58:09 +0000257 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100258
Chris Wilsone27ab732017-06-15 13:38:49 +0100259 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000266 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson581ab1f2017-02-15 16:39:00 +0000313static const struct drm_i915_gem_object_ops i915_gem_object_ops;
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
391 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilson754c9fd2017-02-23 07:44:14 +0000402 if (rps && i915_gem_request_global_seqno(rq) == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100403 /* The GPU is now idle and this client has stalled.
404 * Since no other client has submitted a request in the
405 * meantime, assume that this client is the only one
406 * supplying work to the GPU but is unable to keep that
407 * work supplied because it is waiting. Since the GPU is
408 * then never kept fully busy, RPS autoclocking will
409 * keep the clocks relatively low, causing further delays.
410 * Compensate by giving the synchronous client credit for
411 * a waitboost next time.
412 */
413 spin_lock(&rq->i915->rps.client_lock);
414 list_del_init(&rps->link);
415 spin_unlock(&rq->i915->rps.client_lock);
416 }
417
418 return timeout;
419}
420
421static long
422i915_gem_object_wait_reservation(struct reservation_object *resv,
423 unsigned int flags,
424 long timeout,
425 struct intel_rps_client *rps)
426{
Chris Wilsone54ca972017-02-17 15:13:04 +0000427 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100428 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000429 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100430
431 if (flags & I915_WAIT_ALL) {
432 struct dma_fence **shared;
433 unsigned int count, i;
434 int ret;
435
436 ret = reservation_object_get_fences_rcu(resv,
437 &excl, &count, &shared);
438 if (ret)
439 return ret;
440
441 for (i = 0; i < count; i++) {
442 timeout = i915_gem_object_wait_fence(shared[i],
443 flags, timeout,
444 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000445 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100446 break;
447
448 dma_fence_put(shared[i]);
449 }
450
451 for (; i < count; i++)
452 dma_fence_put(shared[i]);
453 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000454
455 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100456 } else {
457 excl = reservation_object_get_excl_rcu(resv);
458 }
459
Chris Wilsone54ca972017-02-17 15:13:04 +0000460 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100461 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000462 prune_fences = timeout >= 0;
463 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100464
465 dma_fence_put(excl);
466
Chris Wilson03d1cac2017-03-08 13:26:28 +0000467 /* Oportunistically prune the fences iff we know they have *all* been
468 * signaled and that the reservation object has not been changed (i.e.
469 * no new fences have been added).
470 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000471 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000472 if (reservation_object_trylock(resv)) {
473 if (!__read_seqcount_retry(&resv->seq, seq))
474 reservation_object_add_excl_fence(resv, NULL);
475 reservation_object_unlock(resv);
476 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000477 }
478
Chris Wilsone95433c2016-10-28 13:58:27 +0100479 return timeout;
480}
481
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000482static void __fence_set_priority(struct dma_fence *fence, int prio)
483{
484 struct drm_i915_gem_request *rq;
485 struct intel_engine_cs *engine;
486
487 if (!dma_fence_is_i915(fence))
488 return;
489
490 rq = to_request(fence);
491 engine = rq->engine;
492 if (!engine->schedule)
493 return;
494
495 engine->schedule(rq, prio);
496}
497
498static void fence_set_priority(struct dma_fence *fence, int prio)
499{
500 /* Recurse once into a fence-array */
501 if (dma_fence_is_array(fence)) {
502 struct dma_fence_array *array = to_dma_fence_array(fence);
503 int i;
504
505 for (i = 0; i < array->num_fences; i++)
506 __fence_set_priority(array->fences[i], prio);
507 } else {
508 __fence_set_priority(fence, prio);
509 }
510}
511
512int
513i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
514 unsigned int flags,
515 int prio)
516{
517 struct dma_fence *excl;
518
519 if (flags & I915_WAIT_ALL) {
520 struct dma_fence **shared;
521 unsigned int count, i;
522 int ret;
523
524 ret = reservation_object_get_fences_rcu(obj->resv,
525 &excl, &count, &shared);
526 if (ret)
527 return ret;
528
529 for (i = 0; i < count; i++) {
530 fence_set_priority(shared[i], prio);
531 dma_fence_put(shared[i]);
532 }
533
534 kfree(shared);
535 } else {
536 excl = reservation_object_get_excl_rcu(obj->resv);
537 }
538
539 if (excl) {
540 fence_set_priority(excl, prio);
541 dma_fence_put(excl);
542 }
543 return 0;
544}
545
Chris Wilson00e60f22016-08-04 16:32:40 +0100546/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100547 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100548 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100549 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
550 * @timeout: how long to wait
551 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100552 */
553int
Chris Wilsone95433c2016-10-28 13:58:27 +0100554i915_gem_object_wait(struct drm_i915_gem_object *obj,
555 unsigned int flags,
556 long timeout,
557 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100558{
Chris Wilsone95433c2016-10-28 13:58:27 +0100559 might_sleep();
560#if IS_ENABLED(CONFIG_LOCKDEP)
561 GEM_BUG_ON(debug_locks &&
562 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
563 !!(flags & I915_WAIT_LOCKED));
564#endif
565 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100566
Chris Wilsond07f0e52016-10-28 13:58:44 +0100567 timeout = i915_gem_object_wait_reservation(obj->resv,
568 flags, timeout,
569 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100570 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100571}
572
573static struct intel_rps_client *to_rps_client(struct drm_file *file)
574{
575 struct drm_i915_file_private *fpriv = file->driver_priv;
576
577 return &fpriv->rps;
578}
579
Chris Wilson00731152014-05-21 12:42:56 +0100580int
581i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
582 int align)
583{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800584 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100585
Chris Wilsondbb43512016-12-07 13:34:11 +0000586 if (align > obj->base.size)
587 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100588
Chris Wilsondbb43512016-12-07 13:34:11 +0000589 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100590 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100591
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100592 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100593 return -EFAULT;
594
595 if (obj->base.filp == NULL)
596 return -EINVAL;
597
Chris Wilson4717ca92016-08-04 07:52:28 +0100598 ret = i915_gem_object_unbind(obj);
599 if (ret)
600 return ret;
601
Chris Wilson548625e2016-11-01 12:11:34 +0000602 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100603 if (obj->mm.pages)
604 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800605
Chris Wilson581ab1f2017-02-15 16:39:00 +0000606 GEM_BUG_ON(obj->ops != &i915_gem_object_ops);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800607 obj->ops = &i915_gem_phys_ops;
608
Chris Wilson581ab1f2017-02-15 16:39:00 +0000609 ret = i915_gem_object_pin_pages(obj);
610 if (ret)
611 goto err_xfer;
612
613 return 0;
614
615err_xfer:
616 obj->ops = &i915_gem_object_ops;
617 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100618}
619
620static int
621i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
622 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100623 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100624{
Chris Wilson00731152014-05-21 12:42:56 +0100625 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300626 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800627
628 /* We manually control the domain here and pretend that it
629 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
630 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700631 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000632 if (copy_from_user(vaddr, user_data, args->size))
633 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100634
Chris Wilson6a2c4232014-11-04 04:51:40 -0800635 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000636 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200637
Chris Wilsond59b21e2017-02-22 11:40:49 +0000638 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000639 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100640}
641
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000642void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000643{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100644 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000645}
646
647void i915_gem_object_free(struct drm_i915_gem_object *obj)
648{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100649 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100650 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000651}
652
Dave Airlieff72145b2011-02-07 12:16:14 +1000653static int
654i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000655 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000656 uint64_t size,
657 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300660 int ret;
661 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700662
Dave Airlieff72145b2011-02-07 12:16:14 +1000663 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200664 if (size == 0)
665 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700666
667 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000668 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100669 if (IS_ERR(obj))
670 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700671
Chris Wilson05394f32010-11-08 19:18:58 +0000672 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100673 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100674 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200675 if (ret)
676 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100677
Dave Airlieff72145b2011-02-07 12:16:14 +1000678 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700679 return 0;
680}
681
Dave Airlieff72145b2011-02-07 12:16:14 +1000682int
683i915_gem_dumb_create(struct drm_file *file,
684 struct drm_device *dev,
685 struct drm_mode_create_dumb *args)
686{
687 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300688 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000689 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000690 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000691 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000692}
693
Chris Wilsone27ab732017-06-15 13:38:49 +0100694static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
695{
696 return !(obj->cache_level == I915_CACHE_NONE ||
697 obj->cache_level == I915_CACHE_WT);
698}
699
Dave Airlieff72145b2011-02-07 12:16:14 +1000700/**
701 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100702 * @dev: drm device pointer
703 * @data: ioctl data blob
704 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000705 */
706int
707i915_gem_create_ioctl(struct drm_device *dev, void *data,
708 struct drm_file *file)
709{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000710 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000711 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200712
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000713 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100714
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000715 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000716 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000717}
718
Chris Wilsonef749212017-04-12 12:01:10 +0100719static inline enum fb_op_origin
720fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
721{
722 return (domain == I915_GEM_DOMAIN_GTT ?
723 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
724}
725
726static void
727flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
728{
729 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
730
731 if (!(obj->base.write_domain & flush_domains))
732 return;
733
734 /* No actual flushing is required for the GTT write domain. Writes
735 * to it "immediately" go to main memory as far as we know, so there's
736 * no chipset flush. It also doesn't land in render cache.
737 *
738 * However, we do have to enforce the order so that all writes through
739 * the GTT land before any writes to the device, such as updates to
740 * the GATT itself.
741 *
742 * We also have to wait a bit for the writes to land from the GTT.
743 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
744 * timing. This issue has only been observed when switching quickly
745 * between GTT writes and CPU reads from inside the kernel on recent hw,
746 * and it appears to only affect discrete GTT blocks (i.e. on LLC
747 * system agents we cannot reproduce this behaviour).
748 */
749 wmb();
750
751 switch (obj->base.write_domain) {
752 case I915_GEM_DOMAIN_GTT:
753 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
754 if (intel_runtime_pm_get_if_in_use(dev_priv)) {
755 spin_lock_irq(&dev_priv->uncore.lock);
756 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
757 spin_unlock_irq(&dev_priv->uncore.lock);
758 intel_runtime_pm_put(dev_priv);
759 }
760 }
761
762 intel_fb_obj_flush(obj,
763 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
764 break;
765
766 case I915_GEM_DOMAIN_CPU:
767 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
768 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100769
770 case I915_GEM_DOMAIN_RENDER:
771 if (gpu_write_needs_clflush(obj))
772 obj->cache_dirty = true;
773 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100774 }
775
776 obj->base.write_domain = 0;
777}
778
Daniel Vetter8c599672011-12-14 13:57:31 +0100779static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100780__copy_to_user_swizzled(char __user *cpu_vaddr,
781 const char *gpu_vaddr, int gpu_offset,
782 int length)
783{
784 int ret, cpu_offset = 0;
785
786 while (length > 0) {
787 int cacheline_end = ALIGN(gpu_offset + 1, 64);
788 int this_length = min(cacheline_end - gpu_offset, length);
789 int swizzled_gpu_offset = gpu_offset ^ 64;
790
791 ret = __copy_to_user(cpu_vaddr + cpu_offset,
792 gpu_vaddr + swizzled_gpu_offset,
793 this_length);
794 if (ret)
795 return ret + length;
796
797 cpu_offset += this_length;
798 gpu_offset += this_length;
799 length -= this_length;
800 }
801
802 return 0;
803}
804
805static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700806__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
807 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 int length)
809{
810 int ret, cpu_offset = 0;
811
812 while (length > 0) {
813 int cacheline_end = ALIGN(gpu_offset + 1, 64);
814 int this_length = min(cacheline_end - gpu_offset, length);
815 int swizzled_gpu_offset = gpu_offset ^ 64;
816
817 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
818 cpu_vaddr + cpu_offset,
819 this_length);
820 if (ret)
821 return ret + length;
822
823 cpu_offset += this_length;
824 gpu_offset += this_length;
825 length -= this_length;
826 }
827
828 return 0;
829}
830
Brad Volkin4c914c02014-02-18 10:15:45 -0800831/*
832 * Pins the specified object's pages and synchronizes the object with
833 * GPU accesses. Sets needs_clflush to non-zero if the caller should
834 * flush the object from the CPU cache.
835 */
836int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100837 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800838{
839 int ret;
840
Chris Wilsone95433c2016-10-28 13:58:27 +0100841 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800842
Chris Wilsone95433c2016-10-28 13:58:27 +0100843 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100844 if (!i915_gem_object_has_struct_page(obj))
845 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800846
Chris Wilsone95433c2016-10-28 13:58:27 +0100847 ret = i915_gem_object_wait(obj,
848 I915_WAIT_INTERRUPTIBLE |
849 I915_WAIT_LOCKED,
850 MAX_SCHEDULE_TIMEOUT,
851 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100852 if (ret)
853 return ret;
854
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100855 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100856 if (ret)
857 return ret;
858
Chris Wilson7fc92e92017-06-16 11:54:55 +0100859 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000860 ret = i915_gem_object_set_to_cpu_domain(obj, false);
861 if (ret)
862 goto err_unpin;
863 else
864 goto out;
865 }
866
Chris Wilsonef749212017-04-12 12:01:10 +0100867 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100868
Chris Wilson43394c72016-08-18 17:16:47 +0100869 /* If we're not in the cpu read domain, set ourself into the gtt
870 * read domain and manually flush cachelines (if required). This
871 * optimizes for the case when the gpu will dirty the data
872 * anyway again before the next pread happens.
873 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100874 if (!obj->cache_dirty &&
875 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000876 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800877
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000878out:
Chris Wilson97649512016-08-18 17:16:50 +0100879 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100880 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100881
882err_unpin:
883 i915_gem_object_unpin_pages(obj);
884 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100885}
886
887int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
888 unsigned int *needs_clflush)
889{
890 int ret;
891
Chris Wilsone95433c2016-10-28 13:58:27 +0100892 lockdep_assert_held(&obj->base.dev->struct_mutex);
893
Chris Wilson43394c72016-08-18 17:16:47 +0100894 *needs_clflush = 0;
895 if (!i915_gem_object_has_struct_page(obj))
896 return -ENODEV;
897
Chris Wilsone95433c2016-10-28 13:58:27 +0100898 ret = i915_gem_object_wait(obj,
899 I915_WAIT_INTERRUPTIBLE |
900 I915_WAIT_LOCKED |
901 I915_WAIT_ALL,
902 MAX_SCHEDULE_TIMEOUT,
903 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100904 if (ret)
905 return ret;
906
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100907 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100908 if (ret)
909 return ret;
910
Chris Wilson7fc92e92017-06-16 11:54:55 +0100911 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000912 ret = i915_gem_object_set_to_cpu_domain(obj, true);
913 if (ret)
914 goto err_unpin;
915 else
916 goto out;
917 }
918
Chris Wilsonef749212017-04-12 12:01:10 +0100919 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100920
Chris Wilson43394c72016-08-18 17:16:47 +0100921 /* If we're not in the cpu write domain, set ourself into the
922 * gtt write domain and manually flush cachelines (as required).
923 * This optimizes for the case when the gpu will use the data
924 * right away and we therefore have to clflush anyway.
925 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100926 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000927 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100928
Chris Wilsone27ab732017-06-15 13:38:49 +0100929 /*
930 * Same trick applies to invalidate partially written
931 * cachelines read before writing.
932 */
933 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
934 *needs_clflush |= CLFLUSH_BEFORE;
935 }
Chris Wilson43394c72016-08-18 17:16:47 +0100936
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000937out:
Chris Wilson43394c72016-08-18 17:16:47 +0100938 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100939 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100940 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100941 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100942
943err_unpin:
944 i915_gem_object_unpin_pages(obj);
945 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800946}
947
Daniel Vetter23c18c72012-03-25 19:47:42 +0200948static void
949shmem_clflush_swizzled_range(char *addr, unsigned long length,
950 bool swizzled)
951{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200952 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200953 unsigned long start = (unsigned long) addr;
954 unsigned long end = (unsigned long) addr + length;
955
956 /* For swizzling simply ensure that we always flush both
957 * channels. Lame, but simple and it works. Swizzled
958 * pwrite/pread is far from a hotpath - current userspace
959 * doesn't use it at all. */
960 start = round_down(start, 128);
961 end = round_up(end, 128);
962
963 drm_clflush_virt_range((void *)start, end - start);
964 } else {
965 drm_clflush_virt_range(addr, length);
966 }
967
968}
969
Daniel Vetterd174bd62012-03-25 19:47:40 +0200970/* Only difference to the fast-path function is that this can handle bit17
971 * and uses non-atomic copy and kmap functions. */
972static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100973shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200974 char __user *user_data,
975 bool page_do_bit17_swizzling, bool needs_clflush)
976{
977 char *vaddr;
978 int ret;
979
980 vaddr = kmap(page);
981 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100982 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200983 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200984
985 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100986 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100988 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200989 kunmap(page);
990
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100991 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200992}
993
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100994static int
995shmem_pread(struct page *page, int offset, int length, char __user *user_data,
996 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530997{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100998 int ret;
999
1000 ret = -ENODEV;
1001 if (!page_do_bit17_swizzling) {
1002 char *vaddr = kmap_atomic(page);
1003
1004 if (needs_clflush)
1005 drm_clflush_virt_range(vaddr + offset, length);
1006 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1007 kunmap_atomic(vaddr);
1008 }
1009 if (ret == 0)
1010 return 0;
1011
1012 return shmem_pread_slow(page, offset, length, user_data,
1013 page_do_bit17_swizzling, needs_clflush);
1014}
1015
1016static int
1017i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
1018 struct drm_i915_gem_pread *args)
1019{
1020 char __user *user_data;
1021 u64 remain;
1022 unsigned int obj_do_bit17_swizzling;
1023 unsigned int needs_clflush;
1024 unsigned int idx, offset;
1025 int ret;
1026
1027 obj_do_bit17_swizzling = 0;
1028 if (i915_gem_object_needs_bit17_swizzle(obj))
1029 obj_do_bit17_swizzling = BIT(17);
1030
1031 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
1032 if (ret)
1033 return ret;
1034
1035 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
1036 mutex_unlock(&obj->base.dev->struct_mutex);
1037 if (ret)
1038 return ret;
1039
1040 remain = args->size;
1041 user_data = u64_to_user_ptr(args->data_ptr);
1042 offset = offset_in_page(args->offset);
1043 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1044 struct page *page = i915_gem_object_get_page(obj, idx);
1045 int length;
1046
1047 length = remain;
1048 if (offset + length > PAGE_SIZE)
1049 length = PAGE_SIZE - offset;
1050
1051 ret = shmem_pread(page, offset, length, user_data,
1052 page_to_phys(page) & obj_do_bit17_swizzling,
1053 needs_clflush);
1054 if (ret)
1055 break;
1056
1057 remain -= length;
1058 user_data += length;
1059 offset = 0;
1060 }
1061
1062 i915_gem_obj_finish_shmem_access(obj);
1063 return ret;
1064}
1065
1066static inline bool
1067gtt_user_read(struct io_mapping *mapping,
1068 loff_t base, int offset,
1069 char __user *user_data, int length)
1070{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301071 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001072 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301073
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301074 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001075 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1076 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1077 io_mapping_unmap_atomic(vaddr);
1078 if (unwritten) {
1079 vaddr = (void __force *)
1080 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1081 unwritten = copy_to_user(user_data, vaddr + offset, length);
1082 io_mapping_unmap(vaddr);
1083 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301084 return unwritten;
1085}
1086
1087static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001088i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1089 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301090{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001091 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1092 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301093 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001094 struct i915_vma *vma;
1095 void __user *user_data;
1096 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301097 int ret;
1098
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001099 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1100 if (ret)
1101 return ret;
1102
1103 intel_runtime_pm_get(i915);
1104 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1105 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001106 if (!IS_ERR(vma)) {
1107 node.start = i915_ggtt_offset(vma);
1108 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001109 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001110 if (ret) {
1111 i915_vma_unpin(vma);
1112 vma = ERR_PTR(ret);
1113 }
1114 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001115 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001116 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301117 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001118 goto out_unlock;
1119 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301120 }
1121
1122 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1123 if (ret)
1124 goto out_unpin;
1125
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001126 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301127
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001128 user_data = u64_to_user_ptr(args->data_ptr);
1129 remain = args->size;
1130 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301131
1132 while (remain > 0) {
1133 /* Operation in this page
1134 *
1135 * page_base = page offset within aperture
1136 * page_offset = offset within page
1137 * page_length = bytes to copy for this page
1138 */
1139 u32 page_base = node.start;
1140 unsigned page_offset = offset_in_page(offset);
1141 unsigned page_length = PAGE_SIZE - page_offset;
1142 page_length = remain < page_length ? remain : page_length;
1143 if (node.allocated) {
1144 wmb();
1145 ggtt->base.insert_page(&ggtt->base,
1146 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001147 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301148 wmb();
1149 } else {
1150 page_base += offset & PAGE_MASK;
1151 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001152
1153 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1154 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301155 ret = -EFAULT;
1156 break;
1157 }
1158
1159 remain -= page_length;
1160 user_data += page_length;
1161 offset += page_length;
1162 }
1163
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001164 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301165out_unpin:
1166 if (node.allocated) {
1167 wmb();
1168 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001169 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301170 remove_mappable_node(&node);
1171 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001172 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301173 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001174out_unlock:
1175 intel_runtime_pm_put(i915);
1176 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001177
Eric Anholteb014592009-03-10 11:44:52 -07001178 return ret;
1179}
1180
Eric Anholt673a3942008-07-30 12:06:12 -07001181/**
1182 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001183 * @dev: drm device pointer
1184 * @data: ioctl data blob
1185 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001186 *
1187 * On error, the contents of *data are undefined.
1188 */
1189int
1190i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001191 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001192{
1193 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001194 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001195 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001196
Chris Wilson51311d02010-11-17 09:10:42 +00001197 if (args->size == 0)
1198 return 0;
1199
1200 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001201 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001202 args->size))
1203 return -EFAULT;
1204
Chris Wilson03ac0642016-07-20 13:31:51 +01001205 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001206 if (!obj)
1207 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001208
Chris Wilson7dcd2492010-09-26 20:21:44 +01001209 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001210 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001211 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001212 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001213 }
1214
Chris Wilsondb53a302011-02-03 11:57:46 +00001215 trace_i915_gem_object_pread(obj, args->offset, args->size);
1216
Chris Wilsone95433c2016-10-28 13:58:27 +01001217 ret = i915_gem_object_wait(obj,
1218 I915_WAIT_INTERRUPTIBLE,
1219 MAX_SCHEDULE_TIMEOUT,
1220 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001221 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001222 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001223
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001224 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001225 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001226 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001227
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001228 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001229 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001230 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301231
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001232 i915_gem_object_unpin_pages(obj);
1233out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001234 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001235 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001236}
1237
Keith Packard0839ccb2008-10-30 19:38:48 -07001238/* This is the fast write path which cannot handle
1239 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001240 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001241
Chris Wilsonfe115622016-10-28 13:58:40 +01001242static inline bool
1243ggtt_write(struct io_mapping *mapping,
1244 loff_t base, int offset,
1245 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001246{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001247 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001248 unsigned long unwritten;
1249
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001250 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001251 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1252 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001253 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001254 io_mapping_unmap_atomic(vaddr);
1255 if (unwritten) {
1256 vaddr = (void __force *)
1257 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1258 unwritten = copy_from_user(vaddr + offset, user_data, length);
1259 io_mapping_unmap(vaddr);
1260 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001261
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001262 return unwritten;
1263}
1264
Eric Anholt3de09aa2009-03-09 09:42:23 -07001265/**
1266 * This is the fast pwrite path, where we copy the data directly from the
1267 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001268 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001269 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001270 */
Eric Anholt673a3942008-07-30 12:06:12 -07001271static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001272i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1273 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001274{
Chris Wilsonfe115622016-10-28 13:58:40 +01001275 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301276 struct i915_ggtt *ggtt = &i915->ggtt;
1277 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001278 struct i915_vma *vma;
1279 u64 remain, offset;
1280 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301281 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301282
Chris Wilsonfe115622016-10-28 13:58:40 +01001283 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1284 if (ret)
1285 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001286
Chris Wilson9c870d02016-10-24 13:42:15 +01001287 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001288 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001289 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001290 if (!IS_ERR(vma)) {
1291 node.start = i915_ggtt_offset(vma);
1292 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001293 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001294 if (ret) {
1295 i915_vma_unpin(vma);
1296 vma = ERR_PTR(ret);
1297 }
1298 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001299 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001300 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301301 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001302 goto out_unlock;
1303 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301304 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001305
1306 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1307 if (ret)
1308 goto out_unpin;
1309
Chris Wilsonfe115622016-10-28 13:58:40 +01001310 mutex_unlock(&i915->drm.struct_mutex);
1311
Chris Wilsonb19482d2016-08-18 17:16:43 +01001312 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001313
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301314 user_data = u64_to_user_ptr(args->data_ptr);
1315 offset = args->offset;
1316 remain = args->size;
1317 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001318 /* Operation in this page
1319 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001320 * page_base = page offset within aperture
1321 * page_offset = offset within page
1322 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001323 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301324 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001325 unsigned int page_offset = offset_in_page(offset);
1326 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301327 page_length = remain < page_length ? remain : page_length;
1328 if (node.allocated) {
1329 wmb(); /* flush the write before we modify the GGTT */
1330 ggtt->base.insert_page(&ggtt->base,
1331 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1332 node.start, I915_CACHE_NONE, 0);
1333 wmb(); /* flush modifications to the GGTT (insert_page) */
1334 } else {
1335 page_base += offset & PAGE_MASK;
1336 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001337 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001338 * source page isn't available. Return the error and we'll
1339 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301340 * If the object is non-shmem backed, we retry again with the
1341 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001342 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001343 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1344 user_data, page_length)) {
1345 ret = -EFAULT;
1346 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001347 }
Eric Anholt673a3942008-07-30 12:06:12 -07001348
Keith Packard0839ccb2008-10-30 19:38:48 -07001349 remain -= page_length;
1350 user_data += page_length;
1351 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001352 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001353 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001354
1355 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001356out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301357 if (node.allocated) {
1358 wmb();
1359 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001360 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301361 remove_mappable_node(&node);
1362 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001363 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301364 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001365out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001366 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001367 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001368 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001369}
1370
Eric Anholt673a3942008-07-30 12:06:12 -07001371static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001372shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001373 char __user *user_data,
1374 bool page_do_bit17_swizzling,
1375 bool needs_clflush_before,
1376 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001377{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001378 char *vaddr;
1379 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001380
Daniel Vetterd174bd62012-03-25 19:47:40 +02001381 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001382 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001383 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001384 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001385 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001386 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1387 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001388 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001389 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001390 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001391 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001392 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001393 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001394
Chris Wilson755d2212012-09-04 21:02:55 +01001395 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001396}
1397
Chris Wilsonfe115622016-10-28 13:58:40 +01001398/* Per-page copy function for the shmem pwrite fastpath.
1399 * Flushes invalid cachelines before writing to the target if
1400 * needs_clflush_before is set and flushes out any written cachelines after
1401 * writing if needs_clflush is set.
1402 */
Eric Anholt40123c12009-03-09 13:42:30 -07001403static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001404shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1405 bool page_do_bit17_swizzling,
1406 bool needs_clflush_before,
1407 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001408{
Chris Wilsonfe115622016-10-28 13:58:40 +01001409 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001410
Chris Wilsonfe115622016-10-28 13:58:40 +01001411 ret = -ENODEV;
1412 if (!page_do_bit17_swizzling) {
1413 char *vaddr = kmap_atomic(page);
1414
1415 if (needs_clflush_before)
1416 drm_clflush_virt_range(vaddr + offset, len);
1417 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1418 if (needs_clflush_after)
1419 drm_clflush_virt_range(vaddr + offset, len);
1420
1421 kunmap_atomic(vaddr);
1422 }
1423 if (ret == 0)
1424 return ret;
1425
1426 return shmem_pwrite_slow(page, offset, len, user_data,
1427 page_do_bit17_swizzling,
1428 needs_clflush_before,
1429 needs_clflush_after);
1430}
1431
1432static int
1433i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1434 const struct drm_i915_gem_pwrite *args)
1435{
1436 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1437 void __user *user_data;
1438 u64 remain;
1439 unsigned int obj_do_bit17_swizzling;
1440 unsigned int partial_cacheline_write;
1441 unsigned int needs_clflush;
1442 unsigned int offset, idx;
1443 int ret;
1444
1445 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001446 if (ret)
1447 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001448
Chris Wilsonfe115622016-10-28 13:58:40 +01001449 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1450 mutex_unlock(&i915->drm.struct_mutex);
1451 if (ret)
1452 return ret;
1453
1454 obj_do_bit17_swizzling = 0;
1455 if (i915_gem_object_needs_bit17_swizzle(obj))
1456 obj_do_bit17_swizzling = BIT(17);
1457
1458 /* If we don't overwrite a cacheline completely we need to be
1459 * careful to have up-to-date data by first clflushing. Don't
1460 * overcomplicate things and flush the entire patch.
1461 */
1462 partial_cacheline_write = 0;
1463 if (needs_clflush & CLFLUSH_BEFORE)
1464 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1465
Chris Wilson43394c72016-08-18 17:16:47 +01001466 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001467 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001468 offset = offset_in_page(args->offset);
1469 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1470 struct page *page = i915_gem_object_get_page(obj, idx);
1471 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001472
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 length = remain;
1474 if (offset + length > PAGE_SIZE)
1475 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001476
Chris Wilsonfe115622016-10-28 13:58:40 +01001477 ret = shmem_pwrite(page, offset, length, user_data,
1478 page_to_phys(page) & obj_do_bit17_swizzling,
1479 (offset | length) & partial_cacheline_write,
1480 needs_clflush & CLFLUSH_AFTER);
1481 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001482 break;
1483
Chris Wilsonfe115622016-10-28 13:58:40 +01001484 remain -= length;
1485 user_data += length;
1486 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001487 }
1488
Chris Wilsond59b21e2017-02-22 11:40:49 +00001489 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001490 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001491 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001492}
1493
1494/**
1495 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001496 * @dev: drm device
1497 * @data: ioctl data blob
1498 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001499 *
1500 * On error, the contents of the buffer that were to be modified are undefined.
1501 */
1502int
1503i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001504 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001505{
1506 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001508 int ret;
1509
1510 if (args->size == 0)
1511 return 0;
1512
1513 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001514 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001515 args->size))
1516 return -EFAULT;
1517
Chris Wilson03ac0642016-07-20 13:31:51 +01001518 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001519 if (!obj)
1520 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001521
Chris Wilson7dcd2492010-09-26 20:21:44 +01001522 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001523 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001524 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001525 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001526 }
1527
Chris Wilsondb53a302011-02-03 11:57:46 +00001528 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1529
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001530 ret = -ENODEV;
1531 if (obj->ops->pwrite)
1532 ret = obj->ops->pwrite(obj, args);
1533 if (ret != -ENODEV)
1534 goto err;
1535
Chris Wilsone95433c2016-10-28 13:58:27 +01001536 ret = i915_gem_object_wait(obj,
1537 I915_WAIT_INTERRUPTIBLE |
1538 I915_WAIT_ALL,
1539 MAX_SCHEDULE_TIMEOUT,
1540 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001541 if (ret)
1542 goto err;
1543
Chris Wilsonfe115622016-10-28 13:58:40 +01001544 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001545 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001546 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001547
Daniel Vetter935aaa62012-03-25 19:47:35 +02001548 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001549 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1550 * it would end up going through the fenced access, and we'll get
1551 * different detiling behavior between reading and writing.
1552 * pread/pwrite currently are reading and writing from the CPU
1553 * perspective, requiring manual detiling by the client.
1554 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001555 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001556 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001557 /* Note that the gtt paths might fail with non-page-backed user
1558 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001559 * textures). Fallback to the shmem path in that case.
1560 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001561 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001562
Chris Wilsond1054ee2016-07-16 18:42:36 +01001563 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001564 if (obj->phys_handle)
1565 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301566 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001567 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001568 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001569
Chris Wilsonfe115622016-10-28 13:58:40 +01001570 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001571err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001572 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001573 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001574}
1575
Chris Wilson40e62d52016-10-28 13:58:41 +01001576static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1577{
1578 struct drm_i915_private *i915;
1579 struct list_head *list;
1580 struct i915_vma *vma;
1581
1582 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1583 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001584 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001585
1586 if (i915_vma_is_active(vma))
1587 continue;
1588
1589 if (!drm_mm_node_allocated(&vma->node))
1590 continue;
1591
1592 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1593 }
1594
1595 i915 = to_i915(obj->base.dev);
1596 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001597 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001598}
1599
Eric Anholt673a3942008-07-30 12:06:12 -07001600/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001601 * Called when user space prepares to use an object with the CPU, either
1602 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001603 * @dev: drm device
1604 * @data: ioctl data blob
1605 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001606 */
1607int
1608i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001609 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001610{
1611 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001612 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001613 uint32_t read_domains = args->read_domains;
1614 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001615 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001616
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001617 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001618 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001619 return -EINVAL;
1620
1621 /* Having something in the write domain implies it's in the read
1622 * domain, and only that read domain. Enforce that in the request.
1623 */
1624 if (write_domain != 0 && read_domains != write_domain)
1625 return -EINVAL;
1626
Chris Wilson03ac0642016-07-20 13:31:51 +01001627 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001628 if (!obj)
1629 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001630
Chris Wilson3236f572012-08-24 09:35:09 +01001631 /* Try to flush the object off the GPU without holding the lock.
1632 * We will repeat the flush holding the lock in the normal manner
1633 * to catch cases where we are gazumped.
1634 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001635 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001636 I915_WAIT_INTERRUPTIBLE |
1637 (write_domain ? I915_WAIT_ALL : 0),
1638 MAX_SCHEDULE_TIMEOUT,
1639 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001640 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001641 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001642
Chris Wilson40e62d52016-10-28 13:58:41 +01001643 /* Flush and acquire obj->pages so that we are coherent through
1644 * direct access in memory with previous cached writes through
1645 * shmemfs and that our cache domain tracking remains valid.
1646 * For example, if the obj->filp was moved to swap without us
1647 * being notified and releasing the pages, we would mistakenly
1648 * continue to assume that the obj remained out of the CPU cached
1649 * domain.
1650 */
1651 err = i915_gem_object_pin_pages(obj);
1652 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001653 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001654
1655 err = i915_mutex_lock_interruptible(dev);
1656 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001657 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001658
Chris Wilsone22d8e32017-04-12 12:01:11 +01001659 if (read_domains & I915_GEM_DOMAIN_WC)
1660 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1661 else if (read_domains & I915_GEM_DOMAIN_GTT)
1662 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301663 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001664 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001665
1666 /* And bump the LRU for this access */
1667 i915_gem_object_bump_inactive_ggtt(obj);
1668
1669 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001670
Daniel Vetter031b6982015-06-26 19:35:16 +02001671 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001672 intel_fb_obj_invalidate(obj,
1673 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001674
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001675out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001676 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001677out:
1678 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001679 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001680}
1681
1682/**
1683 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001684 * @dev: drm device
1685 * @data: ioctl data blob
1686 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001687 */
1688int
1689i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001690 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001691{
1692 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001693 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001694
Chris Wilson03ac0642016-07-20 13:31:51 +01001695 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001696 if (!obj)
1697 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001698
Eric Anholt673a3942008-07-30 12:06:12 -07001699 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001700 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001701 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001702
1703 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001704}
1705
1706/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001707 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1708 * it is mapped to.
1709 * @dev: drm device
1710 * @data: ioctl data blob
1711 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001712 *
1713 * While the mapping holds a reference on the contents of the object, it doesn't
1714 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001715 *
1716 * IMPORTANT:
1717 *
1718 * DRM driver writers who look a this function as an example for how to do GEM
1719 * mmap support, please don't implement mmap support like here. The modern way
1720 * to implement DRM mmap support is with an mmap offset ioctl (like
1721 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1722 * That way debug tooling like valgrind will understand what's going on, hiding
1723 * the mmap call in a driver private ioctl will break that. The i915 driver only
1724 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001725 */
1726int
1727i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001728 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001729{
1730 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001731 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001732 unsigned long addr;
1733
Akash Goel1816f922015-01-02 16:29:30 +05301734 if (args->flags & ~(I915_MMAP_WC))
1735 return -EINVAL;
1736
Borislav Petkov568a58e2016-03-29 17:42:01 +02001737 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301738 return -ENODEV;
1739
Chris Wilson03ac0642016-07-20 13:31:51 +01001740 obj = i915_gem_object_lookup(file, args->handle);
1741 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001742 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001743
Daniel Vetter1286ff72012-05-10 15:25:09 +02001744 /* prime objects have no backing filp to GEM mmap
1745 * pages from.
1746 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001747 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001748 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001749 return -EINVAL;
1750 }
1751
Chris Wilson03ac0642016-07-20 13:31:51 +01001752 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001753 PROT_READ | PROT_WRITE, MAP_SHARED,
1754 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301755 if (args->flags & I915_MMAP_WC) {
1756 struct mm_struct *mm = current->mm;
1757 struct vm_area_struct *vma;
1758
Michal Hocko80a89a52016-05-23 16:26:11 -07001759 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001760 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001761 return -EINTR;
1762 }
Akash Goel1816f922015-01-02 16:29:30 +05301763 vma = find_vma(mm, addr);
1764 if (vma)
1765 vma->vm_page_prot =
1766 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1767 else
1768 addr = -ENOMEM;
1769 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001770
1771 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001772 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301773 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001774 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001775 if (IS_ERR((void *)addr))
1776 return addr;
1777
1778 args->addr_ptr = (uint64_t) addr;
1779
1780 return 0;
1781}
1782
Chris Wilson03af84f2016-08-18 17:17:01 +01001783static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1784{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001785 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001786}
1787
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001789 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1790 *
1791 * A history of the GTT mmap interface:
1792 *
1793 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1794 * aligned and suitable for fencing, and still fit into the available
1795 * mappable space left by the pinned display objects. A classic problem
1796 * we called the page-fault-of-doom where we would ping-pong between
1797 * two objects that could not fit inside the GTT and so the memcpy
1798 * would page one object in at the expense of the other between every
1799 * single byte.
1800 *
1801 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1802 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1803 * object is too large for the available space (or simply too large
1804 * for the mappable aperture!), a view is created instead and faulted
1805 * into userspace. (This view is aligned and sized appropriately for
1806 * fenced access.)
1807 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001808 * 2 - Recognise WC as a separate cache domain so that we can flush the
1809 * delayed writes via GTT before performing direct access via WC.
1810 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001811 * Restrictions:
1812 *
1813 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1814 * hangs on some architectures, corruption on others. An attempt to service
1815 * a GTT page fault from a snoopable object will generate a SIGBUS.
1816 *
1817 * * the object must be able to fit into RAM (physical memory, though no
1818 * limited to the mappable aperture).
1819 *
1820 *
1821 * Caveats:
1822 *
1823 * * a new GTT page fault will synchronize rendering from the GPU and flush
1824 * all data to system memory. Subsequent access will not be synchronized.
1825 *
1826 * * all mappings are revoked on runtime device suspend.
1827 *
1828 * * there are only 8, 16 or 32 fence registers to share between all users
1829 * (older machines require fence register for display and blitter access
1830 * as well). Contention of the fence registers will cause the previous users
1831 * to be unmapped and any new access will generate new page faults.
1832 *
1833 * * running out of memory while servicing a fault may generate a SIGBUS,
1834 * rather than the expected SIGSEGV.
1835 */
1836int i915_gem_mmap_gtt_version(void)
1837{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001838 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001839}
1840
Chris Wilson2d4281b2017-01-10 09:56:32 +00001841static inline struct i915_ggtt_view
1842compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001843 pgoff_t page_offset,
1844 unsigned int chunk)
1845{
1846 struct i915_ggtt_view view;
1847
1848 if (i915_gem_object_is_tiled(obj))
1849 chunk = roundup(chunk, tile_row_pages(obj));
1850
Chris Wilson2d4281b2017-01-10 09:56:32 +00001851 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001852 view.partial.offset = rounddown(page_offset, chunk);
1853 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001854 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001855 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001856
1857 /* If the partial covers the entire object, just create a normal VMA. */
1858 if (chunk >= obj->base.size >> PAGE_SHIFT)
1859 view.type = I915_GGTT_VIEW_NORMAL;
1860
1861 return view;
1862}
1863
Chris Wilson4cc69072016-08-25 19:05:19 +01001864/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001865 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001866 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001867 *
1868 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1869 * from userspace. The fault handler takes care of binding the object to
1870 * the GTT (if needed), allocating and programming a fence register (again,
1871 * only if needed based on whether the old reg is still valid or the object
1872 * is tiled) and inserting a new PTE into the faulting process.
1873 *
1874 * Note that the faulting process may involve evicting existing objects
1875 * from the GTT and/or fence registers to make room. So performance may
1876 * suffer if the GTT working set is large or there are few fence registers
1877 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001878 *
1879 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1880 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881 */
Dave Jiang11bac802017-02-24 14:56:41 -08001882int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883{
Chris Wilson03af84f2016-08-18 17:17:01 +01001884#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001885 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001886 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001887 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001888 struct drm_i915_private *dev_priv = to_i915(dev);
1889 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001890 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001891 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001893 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001894 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001895
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001897 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898
Chris Wilsondb53a302011-02-03 11:57:46 +00001899 trace_i915_gem_object_fault(obj, page_offset, true, write);
1900
Chris Wilson6e4930f2014-02-07 18:37:06 -02001901 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001902 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001903 * repeat the flush holding the lock in the normal manner to catch cases
1904 * where we are gazumped.
1905 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001906 ret = i915_gem_object_wait(obj,
1907 I915_WAIT_INTERRUPTIBLE,
1908 MAX_SCHEDULE_TIMEOUT,
1909 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001910 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001911 goto err;
1912
Chris Wilson40e62d52016-10-28 13:58:41 +01001913 ret = i915_gem_object_pin_pages(obj);
1914 if (ret)
1915 goto err;
1916
Chris Wilsonb8f90962016-08-05 10:14:07 +01001917 intel_runtime_pm_get(dev_priv);
1918
1919 ret = i915_mutex_lock_interruptible(dev);
1920 if (ret)
1921 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001922
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001923 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001924 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001925 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001926 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001927 }
1928
Chris Wilson82118872016-08-18 17:17:05 +01001929 /* If the object is smaller than a couple of partial vma, it is
1930 * not worth only creating a single partial vma - we may as well
1931 * clear enough space for the full object.
1932 */
1933 flags = PIN_MAPPABLE;
1934 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1935 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1936
Chris Wilsona61007a2016-08-18 17:17:02 +01001937 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001938 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001939 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001940 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001941 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001942 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001943
Chris Wilson50349242016-08-18 17:17:04 +01001944 /* Userspace is now writing through an untracked VMA, abandon
1945 * all hope that the hardware is able to track future writes.
1946 */
1947 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1948
Chris Wilsona61007a2016-08-18 17:17:02 +01001949 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1950 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001951 if (IS_ERR(vma)) {
1952 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001953 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001954 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955
Chris Wilsonc9839302012-11-20 10:45:17 +00001956 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1957 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001958 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001959
Chris Wilson49ef5292016-08-18 17:17:00 +01001960 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001961 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001962 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001963
Chris Wilson275f0392016-10-24 13:42:14 +01001964 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001965 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001966 if (list_empty(&obj->userfault_link))
1967 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001968
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001969 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001970 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001971 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001972 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1973 min_t(u64, vma->size, area->vm_end - area->vm_start),
1974 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001975
Chris Wilsonb8f90962016-08-05 10:14:07 +01001976err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001977 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001978err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001979 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001980err_rpm:
1981 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001982 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001983err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001984 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001985 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001986 /*
1987 * We eat errors when the gpu is terminally wedged to avoid
1988 * userspace unduly crashing (gl has no provisions for mmaps to
1989 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1990 * and so needs to be reported.
1991 */
1992 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001993 ret = VM_FAULT_SIGBUS;
1994 break;
1995 }
Chris Wilson045e7692010-11-07 09:18:22 +00001996 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001997 /*
1998 * EAGAIN means the gpu is hung and we'll wait for the error
1999 * handler to reset everything when re-faulting in
2000 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002001 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002002 case 0:
2003 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002004 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002005 case -EBUSY:
2006 /*
2007 * EBUSY is ok: this just means that another thread
2008 * already did the job.
2009 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002010 ret = VM_FAULT_NOPAGE;
2011 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002012 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002013 ret = VM_FAULT_OOM;
2014 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002015 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002016 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002017 ret = VM_FAULT_SIGBUS;
2018 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002019 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002020 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002021 ret = VM_FAULT_SIGBUS;
2022 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002023 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002024 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025}
2026
2027/**
Chris Wilson901782b2009-07-10 08:18:50 +01002028 * i915_gem_release_mmap - remove physical page mappings
2029 * @obj: obj in question
2030 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002031 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002032 * relinquish ownership of the pages back to the system.
2033 *
2034 * It is vital that we remove the page mapping if we have mapped a tiled
2035 * object through the GTT and then lose the fence register due to
2036 * resource pressure. Similarly if the object has been moved out of the
2037 * aperture, than pages mapped into userspace must be revoked. Removing the
2038 * mapping will then trigger a page fault on the next user access, allowing
2039 * fixup by i915_gem_fault().
2040 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002041void
Chris Wilson05394f32010-11-08 19:18:58 +00002042i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002043{
Chris Wilson275f0392016-10-24 13:42:14 +01002044 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01002045
Chris Wilson349f2cc2016-04-13 17:35:12 +01002046 /* Serialisation between user GTT access and our code depends upon
2047 * revoking the CPU's PTE whilst the mutex is held. The next user
2048 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01002049 *
2050 * Note that RPM complicates somewhat by adding an additional
2051 * requirement that operations to the GGTT be made holding the RPM
2052 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002053 */
Chris Wilson275f0392016-10-24 13:42:14 +01002054 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002055 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002056
Chris Wilson3594a3e2016-10-24 13:42:16 +01002057 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002058 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002059
Chris Wilson3594a3e2016-10-24 13:42:16 +01002060 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002061 drm_vma_node_unmap(&obj->base.vma_node,
2062 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002063
2064 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2065 * memory transactions from userspace before we return. The TLB
2066 * flushing implied above by changing the PTE above *should* be
2067 * sufficient, an extra barrier here just provides us with a bit
2068 * of paranoid documentation about our requirement to serialise
2069 * memory writes before touching registers / GSM.
2070 */
2071 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002072
2073out:
2074 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002075}
2076
Chris Wilson7c108fd2016-10-24 13:42:18 +01002077void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002078{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002079 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002080 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002081
Chris Wilson3594a3e2016-10-24 13:42:16 +01002082 /*
2083 * Only called during RPM suspend. All users of the userfault_list
2084 * must be holding an RPM wakeref to ensure that this can not
2085 * run concurrently with themselves (and use the struct_mutex for
2086 * protection between themselves).
2087 */
2088
2089 list_for_each_entry_safe(obj, on,
2090 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002091 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002092 drm_vma_node_unmap(&obj->base.vma_node,
2093 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002094 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002095
2096 /* The fence will be lost when the device powers down. If any were
2097 * in use by hardware (i.e. they are pinned), we should not be powering
2098 * down! All other fences will be reacquired by the user upon waking.
2099 */
2100 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2101 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2102
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002103 /* Ideally we want to assert that the fence register is not
2104 * live at this point (i.e. that no piece of code will be
2105 * trying to write through fence + GTT, as that both violates
2106 * our tracking of activity and associated locking/barriers,
2107 * but also is illegal given that the hw is powered down).
2108 *
2109 * Previously we used reg->pin_count as a "liveness" indicator.
2110 * That is not sufficient, and we need a more fine-grained
2111 * tool if we want to have a sanity check here.
2112 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002113
2114 if (!reg->vma)
2115 continue;
2116
2117 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2118 reg->dirty = true;
2119 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002120}
2121
Chris Wilsond8cb5082012-08-11 15:41:03 +01002122static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2123{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002124 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002125 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002126
Chris Wilsonf3f61842016-08-05 10:14:14 +01002127 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002128 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002129 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002130
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002131 /* Attempt to reap some mmap space from dead objects */
2132 do {
2133 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2134 if (err)
2135 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002136
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002137 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002138 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002139 if (!err)
2140 break;
2141
2142 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002143
Chris Wilsonf3f61842016-08-05 10:14:14 +01002144 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002145}
2146
2147static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2148{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002149 drm_gem_free_mmap_offset(&obj->base);
2150}
2151
Dave Airlieda6b51d2014-12-24 13:11:17 +10002152int
Dave Airlieff72145b2011-02-07 12:16:14 +10002153i915_gem_mmap_gtt(struct drm_file *file,
2154 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002155 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002156 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002157{
Chris Wilson05394f32010-11-08 19:18:58 +00002158 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002159 int ret;
2160
Chris Wilson03ac0642016-07-20 13:31:51 +01002161 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002162 if (!obj)
2163 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002164
Chris Wilsond8cb5082012-08-11 15:41:03 +01002165 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002166 if (ret == 0)
2167 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002168
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002169 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002170 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002171}
2172
Dave Airlieff72145b2011-02-07 12:16:14 +10002173/**
2174 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2175 * @dev: DRM device
2176 * @data: GTT mapping ioctl data
2177 * @file: GEM object info
2178 *
2179 * Simply returns the fake offset to userspace so it can mmap it.
2180 * The mmap call will end up in drm_gem_mmap(), which will set things
2181 * up so we can get faults in the handler above.
2182 *
2183 * The fault handler will take care of binding the object into the GTT
2184 * (since it may have been evicted to make room for something), allocating
2185 * a fence register, and mapping the appropriate aperture address into
2186 * userspace.
2187 */
2188int
2189i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file)
2191{
2192 struct drm_i915_gem_mmap_gtt *args = data;
2193
Dave Airlieda6b51d2014-12-24 13:11:17 +10002194 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002195}
2196
Daniel Vetter225067e2012-08-20 10:23:20 +02002197/* Immediately discard the backing storage */
2198static void
2199i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002200{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002201 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002202
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002203 if (obj->base.filp == NULL)
2204 return;
2205
Daniel Vetter225067e2012-08-20 10:23:20 +02002206 /* Our goal here is to return as much of the memory as
2207 * is possible back to the system as we are called from OOM.
2208 * To do this we must instruct the shmfs to drop all of its
2209 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002210 */
Chris Wilson55372522014-03-25 13:23:06 +00002211 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002212 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002213 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002214}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002215
Chris Wilson55372522014-03-25 13:23:06 +00002216/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002217void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002218{
Chris Wilson55372522014-03-25 13:23:06 +00002219 struct address_space *mapping;
2220
Chris Wilson1233e2d2016-10-28 13:58:37 +01002221 lockdep_assert_held(&obj->mm.lock);
2222 GEM_BUG_ON(obj->mm.pages);
2223
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002224 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002225 case I915_MADV_DONTNEED:
2226 i915_gem_object_truncate(obj);
2227 case __I915_MADV_PURGED:
2228 return;
2229 }
2230
2231 if (obj->base.filp == NULL)
2232 return;
2233
Al Viro93c76a32015-12-04 23:45:44 -05002234 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002235 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002236}
2237
Chris Wilson5cdf5882010-09-27 15:51:07 +01002238static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002239i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2240 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002241{
Dave Gordon85d12252016-05-20 11:54:06 +01002242 struct sgt_iter sgt_iter;
2243 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002244
Chris Wilsone5facdf2016-12-23 14:57:57 +00002245 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002246
Chris Wilson03ac84f2016-10-28 13:58:36 +01002247 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002248
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002249 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002250 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002251
Chris Wilson03ac84f2016-10-28 13:58:36 +01002252 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002253 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002254 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002255
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002256 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002257 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002258
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002259 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002260 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002261 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002262
Chris Wilson03ac84f2016-10-28 13:58:36 +01002263 sg_free_table(pages);
2264 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002265}
2266
Chris Wilson96d77632016-10-28 13:58:33 +01002267static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2268{
2269 struct radix_tree_iter iter;
2270 void **slot;
2271
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002272 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2273 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002274}
2275
Chris Wilson548625e2016-11-01 12:11:34 +00002276void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2277 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002278{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002279 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002280
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002281 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002282 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002283
Chris Wilson15717de2016-08-04 07:52:26 +01002284 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002285 if (!READ_ONCE(obj->mm.pages))
2286 return;
2287
2288 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002289 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002290 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2291 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002292
Chris Wilsona2165e32012-12-03 11:49:00 +00002293 /* ->put_pages might need to allocate memory for the bit17 swizzle
2294 * array, hence protect them from being reaped by removing them from gtt
2295 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002296 pages = fetch_and_zero(&obj->mm.pages);
2297 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002298
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002299 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002300 void *ptr;
2301
Chris Wilson0ce81782017-05-17 13:09:59 +01002302 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002303 if (is_vmalloc_addr(ptr))
2304 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002305 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002306 kunmap(kmap_to_page(ptr));
2307
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002308 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002309 }
2310
Chris Wilson96d77632016-10-28 13:58:33 +01002311 __i915_gem_object_reset_page_iter(obj);
2312
Chris Wilson4e5462e2017-03-07 13:20:31 +00002313 if (!IS_ERR(pages))
2314 obj->ops->put_pages(obj, pages);
2315
Chris Wilson1233e2d2016-10-28 13:58:37 +01002316unlock:
2317 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002318}
2319
Chris Wilson935a2f72017-02-13 17:15:13 +00002320static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002321{
2322 struct sg_table new_st;
2323 struct scatterlist *sg, *new_sg;
2324 unsigned int i;
2325
2326 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002327 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002328
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002329 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002330 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002331
2332 new_sg = new_st.sgl;
2333 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2334 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2335 /* called before being DMA mapped, no need to copy sg->dma_* */
2336 new_sg = sg_next(new_sg);
2337 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002338 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002339
2340 sg_free_table(orig_st);
2341
2342 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002343 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002344}
2345
Chris Wilson03ac84f2016-10-28 13:58:36 +01002346static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002347i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002348{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002349 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002350 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2351 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002352 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002353 struct sg_table *st;
2354 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002355 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002356 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002357 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002358 unsigned int max_segment;
Chris Wilson4846bf02017-06-09 12:03:46 +01002359 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002360 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002361
Chris Wilson6c085a72012-08-20 11:40:46 +02002362 /* Assert that the object is not currently in any GPU domain. As it
2363 * wasn't in the GTT, there shouldn't be any way it could have been in
2364 * a GPU cache
2365 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002366 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2367 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002368
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002369 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002370 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002371 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002372
Chris Wilson9da3da62012-06-01 15:20:22 +01002373 st = kmalloc(sizeof(*st), GFP_KERNEL);
2374 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002375 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002376
Chris Wilsond766ef52016-12-19 12:43:45 +00002377rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002378 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002379 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002380 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002381 }
2382
2383 /* Get the list of pages out of our struct file. They'll be pinned
2384 * at this point until we release them.
2385 *
2386 * Fail silently without starting the shrinker
2387 */
Al Viro93c76a32015-12-04 23:45:44 -05002388 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002389 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002390 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2391
Imre Deak90797e62013-02-18 19:28:03 +02002392 sg = st->sgl;
2393 st->nents = 0;
2394 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002395 const unsigned int shrink[] = {
2396 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2397 0,
2398 }, *s = shrink;
2399 gfp_t gfp = noreclaim;
2400
2401 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002402 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002403 if (likely(!IS_ERR(page)))
2404 break;
2405
2406 if (!*s) {
2407 ret = PTR_ERR(page);
2408 goto err_sg;
2409 }
2410
2411 i915_gem_shrink(dev_priv, 2 * page_count, *s++);
2412 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002413
Chris Wilson6c085a72012-08-20 11:40:46 +02002414 /* We've tried hard to allocate the memory by reaping
2415 * our own buffer, now let the real VM do its job and
2416 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002417 *
2418 * However, since graphics tend to be disposable,
2419 * defer the oom here by reporting the ENOMEM back
2420 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002421 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002422 if (!*s) {
2423 /* reclaim and warn, but no oom */
2424 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002425
2426 /* Our bo are always dirty and so we require
2427 * kswapd to reclaim our pages (direct reclaim
2428 * does not effectively begin pageout of our
2429 * buffers on its own). However, direct reclaim
2430 * only waits for kswapd when under allocation
2431 * congestion. So as a result __GFP_RECLAIM is
2432 * unreliable and fails to actually reclaim our
2433 * dirty pages -- unless you try over and over
2434 * again with !__GFP_NORETRY. However, we still
2435 * want to fail this allocation rather than
2436 * trigger the out-of-memory killer and for
2437 * this we want the future __GFP_MAYFAIL.
2438 */
Imre Deake2273302015-07-09 12:59:05 +03002439 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002440 } while (1);
2441
Chris Wilson871dfbd2016-10-11 09:20:21 +01002442 if (!i ||
2443 sg->length >= max_segment ||
2444 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002445 if (i)
2446 sg = sg_next(sg);
2447 st->nents++;
2448 sg_set_page(sg, page, PAGE_SIZE, 0);
2449 } else {
2450 sg->length += PAGE_SIZE;
2451 }
2452 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002453
2454 /* Check that the i965g/gm workaround works. */
2455 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002456 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002457 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002458 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002459
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002460 /* Trim unused sg entries to avoid wasting memory. */
2461 i915_sg_trim(st);
2462
Chris Wilson03ac84f2016-10-28 13:58:36 +01002463 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002464 if (ret) {
2465 /* DMA remapping failed? One possible cause is that
2466 * it could not reserve enough large entries, asking
2467 * for PAGE_SIZE chunks instead may be helpful.
2468 */
2469 if (max_segment > PAGE_SIZE) {
2470 for_each_sgt_page(page, sgt_iter, st)
2471 put_page(page);
2472 sg_free_table(st);
2473
2474 max_segment = PAGE_SIZE;
2475 goto rebuild_st;
2476 } else {
2477 dev_warn(&dev_priv->drm.pdev->dev,
2478 "Failed to DMA remap %lu pages\n",
2479 page_count);
2480 goto err_pages;
2481 }
2482 }
Imre Deake2273302015-07-09 12:59:05 +03002483
Eric Anholt673a3942008-07-30 12:06:12 -07002484 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002485 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002486
Chris Wilson03ac84f2016-10-28 13:58:36 +01002487 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002488
Chris Wilsonb17993b2016-11-14 11:29:30 +00002489err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002490 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002491err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002492 for_each_sgt_page(page, sgt_iter, st)
2493 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002494 sg_free_table(st);
2495 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002496
2497 /* shmemfs first checks if there is enough memory to allocate the page
2498 * and reports ENOSPC should there be insufficient, along with the usual
2499 * ENOMEM for a genuine allocation failure.
2500 *
2501 * We use ENOSPC in our driver to mean that we have run out of aperture
2502 * space and so want to translate the error from shmemfs back to our
2503 * usual understanding of ENOMEM.
2504 */
Imre Deake2273302015-07-09 12:59:05 +03002505 if (ret == -ENOSPC)
2506 ret = -ENOMEM;
2507
Chris Wilson03ac84f2016-10-28 13:58:36 +01002508 return ERR_PTR(ret);
2509}
2510
2511void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2512 struct sg_table *pages)
2513{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002514 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002515
2516 obj->mm.get_page.sg_pos = pages->sgl;
2517 obj->mm.get_page.sg_idx = 0;
2518
2519 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002520
2521 if (i915_gem_object_is_tiled(obj) &&
2522 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2523 GEM_BUG_ON(obj->mm.quirked);
2524 __i915_gem_object_pin_pages(obj);
2525 obj->mm.quirked = true;
2526 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002527}
2528
2529static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2530{
2531 struct sg_table *pages;
2532
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002533 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2534
Chris Wilson03ac84f2016-10-28 13:58:36 +01002535 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2536 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2537 return -EFAULT;
2538 }
2539
2540 pages = obj->ops->get_pages(obj);
2541 if (unlikely(IS_ERR(pages)))
2542 return PTR_ERR(pages);
2543
2544 __i915_gem_object_set_pages(obj, pages);
2545 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002546}
2547
Chris Wilson37e680a2012-06-07 15:38:42 +01002548/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002549 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002550 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002551 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002552 * either as a result of memory pressure (reaping pages under the shrinker)
2553 * or as the object is itself released.
2554 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002555int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002556{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002557 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002558
Chris Wilson1233e2d2016-10-28 13:58:37 +01002559 err = mutex_lock_interruptible(&obj->mm.lock);
2560 if (err)
2561 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002562
Chris Wilson4e5462e2017-03-07 13:20:31 +00002563 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002564 err = ____i915_gem_object_get_pages(obj);
2565 if (err)
2566 goto unlock;
2567
2568 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002569 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002570 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002571
Chris Wilson1233e2d2016-10-28 13:58:37 +01002572unlock:
2573 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002574 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002575}
2576
Dave Gordondd6034c2016-05-20 11:54:04 +01002577/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002578static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2579 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002580{
2581 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002582 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002583 struct sgt_iter sgt_iter;
2584 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002585 struct page *stack_pages[32];
2586 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002587 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002588 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002589 void *addr;
2590
2591 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002592 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002593 return kmap(sg_page(sgt->sgl));
2594
Dave Gordonb338fa42016-05-20 11:54:05 +01002595 if (n_pages > ARRAY_SIZE(stack_pages)) {
2596 /* Too big for stack -- allocate temporary array instead */
Michal Hocko20981052017-05-17 14:23:12 +02002597 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY);
Dave Gordonb338fa42016-05-20 11:54:05 +01002598 if (!pages)
2599 return NULL;
2600 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002601
Dave Gordon85d12252016-05-20 11:54:06 +01002602 for_each_sgt_page(page, sgt_iter, sgt)
2603 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002604
2605 /* Check that we have the expected number of pages */
2606 GEM_BUG_ON(i != n_pages);
2607
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002608 switch (type) {
2609 case I915_MAP_WB:
2610 pgprot = PAGE_KERNEL;
2611 break;
2612 case I915_MAP_WC:
2613 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2614 break;
2615 }
2616 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002617
Dave Gordonb338fa42016-05-20 11:54:05 +01002618 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002619 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002620
2621 return addr;
2622}
2623
2624/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002625void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2626 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002627{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002628 enum i915_map_type has_type;
2629 bool pinned;
2630 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002631 int ret;
2632
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002633 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002634
Chris Wilson1233e2d2016-10-28 13:58:37 +01002635 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002636 if (ret)
2637 return ERR_PTR(ret);
2638
Chris Wilson1233e2d2016-10-28 13:58:37 +01002639 pinned = true;
2640 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002641 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002642 ret = ____i915_gem_object_get_pages(obj);
2643 if (ret)
2644 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002645
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002646 smp_mb__before_atomic();
2647 }
2648 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002649 pinned = false;
2650 }
2651 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002652
Chris Wilson0ce81782017-05-17 13:09:59 +01002653 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002654 if (ptr && has_type != type) {
2655 if (pinned) {
2656 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002657 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002658 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002659
2660 if (is_vmalloc_addr(ptr))
2661 vunmap(ptr);
2662 else
2663 kunmap(kmap_to_page(ptr));
2664
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002665 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002666 }
2667
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002668 if (!ptr) {
2669 ptr = i915_gem_object_map(obj, type);
2670 if (!ptr) {
2671 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002672 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002673 }
2674
Chris Wilson0ce81782017-05-17 13:09:59 +01002675 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002676 }
2677
Chris Wilson1233e2d2016-10-28 13:58:37 +01002678out_unlock:
2679 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002680 return ptr;
2681
Chris Wilson1233e2d2016-10-28 13:58:37 +01002682err_unpin:
2683 atomic_dec(&obj->mm.pages_pin_count);
2684err_unlock:
2685 ptr = ERR_PTR(ret);
2686 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002687}
2688
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002689static int
2690i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2691 const struct drm_i915_gem_pwrite *arg)
2692{
2693 struct address_space *mapping = obj->base.filp->f_mapping;
2694 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2695 u64 remain, offset;
2696 unsigned int pg;
2697
2698 /* Before we instantiate/pin the backing store for our use, we
2699 * can prepopulate the shmemfs filp efficiently using a write into
2700 * the pagecache. We avoid the penalty of instantiating all the
2701 * pages, important if the user is just writing to a few and never
2702 * uses the object on the GPU, and using a direct write into shmemfs
2703 * allows it to avoid the cost of retrieving a page (either swapin
2704 * or clearing-before-use) before it is overwritten.
2705 */
2706 if (READ_ONCE(obj->mm.pages))
2707 return -ENODEV;
2708
2709 /* Before the pages are instantiated the object is treated as being
2710 * in the CPU domain. The pages will be clflushed as required before
2711 * use, and we can freely write into the pages directly. If userspace
2712 * races pwrite with any other operation; corruption will ensue -
2713 * that is userspace's prerogative!
2714 */
2715
2716 remain = arg->size;
2717 offset = arg->offset;
2718 pg = offset_in_page(offset);
2719
2720 do {
2721 unsigned int len, unwritten;
2722 struct page *page;
2723 void *data, *vaddr;
2724 int err;
2725
2726 len = PAGE_SIZE - pg;
2727 if (len > remain)
2728 len = remain;
2729
2730 err = pagecache_write_begin(obj->base.filp, mapping,
2731 offset, len, 0,
2732 &page, &data);
2733 if (err < 0)
2734 return err;
2735
2736 vaddr = kmap(page);
2737 unwritten = copy_from_user(vaddr + pg, user_data, len);
2738 kunmap(page);
2739
2740 err = pagecache_write_end(obj->base.filp, mapping,
2741 offset, len, len - unwritten,
2742 page, data);
2743 if (err < 0)
2744 return err;
2745
2746 if (unwritten)
2747 return -EFAULT;
2748
2749 remain -= len;
2750 user_data += len;
2751 offset += len;
2752 pg = 0;
2753 } while (remain);
2754
2755 return 0;
2756}
2757
Chris Wilson60958682016-12-31 11:20:11 +00002758static bool ban_context(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002759{
Chris Wilson60958682016-12-31 11:20:11 +00002760 return (i915_gem_context_is_bannable(ctx) &&
2761 ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002762}
2763
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002764static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002765{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002766 ctx->guilty_count++;
Chris Wilson60958682016-12-31 11:20:11 +00002767 ctx->ban_score += CONTEXT_SCORE_GUILTY;
2768 if (ban_context(ctx))
2769 i915_gem_context_set_banned(ctx);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002770
2771 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002772 ctx->name, ctx->ban_score,
Chris Wilson60958682016-12-31 11:20:11 +00002773 yesno(i915_gem_context_is_banned(ctx)));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002774
Chris Wilson60958682016-12-31 11:20:11 +00002775 if (!i915_gem_context_is_banned(ctx) || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002776 return;
2777
Chris Wilsond9e9da62016-11-22 14:41:18 +00002778 ctx->file_priv->context_bans++;
2779 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2780 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002781}
2782
2783static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2784{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002785 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002786}
2787
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002788struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002789i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002790{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002791 struct drm_i915_gem_request *request, *active = NULL;
2792 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002793
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002794 /* We are called by the error capture and reset at a random
2795 * point in time. In particular, note that neither is crucially
2796 * ordered with an interrupt. After a hang, the GPU is dead and we
2797 * assume that no more writes can happen (we waited long enough for
2798 * all writes that were in transaction to be flushed) - adding an
2799 * extra delay for a recent interrupt is pointless. Hence, we do
2800 * not need an engine->irq_seqno_barrier() before the seqno reads.
2801 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002802 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002803 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002804 if (__i915_gem_request_completed(request,
2805 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002806 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002807
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002808 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002809 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2810 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002811
Chris Wilson754c9fd2017-02-23 07:44:14 +00002812 active = request;
2813 break;
2814 }
2815 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2816
2817 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002818}
2819
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002820static bool engine_stalled(struct intel_engine_cs *engine)
2821{
2822 if (!engine->hangcheck.stalled)
2823 return false;
2824
2825 /* Check for possible seqno movement after hang declaration */
2826 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2827 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2828 return false;
2829 }
2830
2831 return true;
2832}
2833
Chris Wilson0e178ae2017-01-17 17:59:06 +02002834int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002835{
2836 struct intel_engine_cs *engine;
2837 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002838 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002839
2840 /* Ensure irq handler finishes, and not run again. */
Chris Wilson0e178ae2017-01-17 17:59:06 +02002841 for_each_engine(engine, dev_priv, id) {
2842 struct drm_i915_gem_request *request;
2843
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002844 /* Prevent the signaler thread from updating the request
2845 * state (by calling dma_fence_signal) as we are processing
2846 * the reset. The write from the GPU of the seqno is
2847 * asynchronous and the signaler thread may see a different
2848 * value to us and declare the request complete, even though
2849 * the reset routine have picked that request as the active
2850 * (incomplete) request. This conflict is not handled
2851 * gracefully!
2852 */
2853 kthread_park(engine->breadcrumbs.signaler);
2854
Chris Wilson1f7b8472017-02-08 14:30:33 +00002855 /* Prevent request submission to the hardware until we have
2856 * completed the reset in i915_gem_reset_finish(). If a request
2857 * is completed by one engine, it may then queue a request
2858 * to a second via its engine->irq_tasklet *just* as we are
2859 * calling engine->init_hw() and also writing the ELSP.
2860 * Turning off the engine->irq_tasklet until the reset is over
2861 * prevents the race.
2862 */
Chris Wilson4c965542017-01-17 17:59:01 +02002863 tasklet_kill(&engine->irq_tasklet);
Chris Wilson1d309632017-02-12 17:20:00 +00002864 tasklet_disable(&engine->irq_tasklet);
Chris Wilson4c965542017-01-17 17:59:01 +02002865
Chris Wilson8c12d122017-02-10 18:52:14 +00002866 if (engine->irq_seqno_barrier)
2867 engine->irq_seqno_barrier(engine);
2868
Chris Wilson0e178ae2017-01-17 17:59:06 +02002869 if (engine_stalled(engine)) {
2870 request = i915_gem_find_active_request(engine);
2871 if (request && request->fence.error == -EIO)
2872 err = -EIO; /* Previous reset failed! */
2873 }
2874 }
2875
Chris Wilson4c965542017-01-17 17:59:01 +02002876 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002877
2878 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002879}
2880
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002881static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002882{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002883 void *vaddr = request->ring->vaddr;
2884 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002885
Chris Wilson821ed7d2016-09-09 14:11:53 +01002886 /* As this request likely depends on state from the lost
2887 * context, clear out all the user operations leaving the
2888 * breadcrumb at the end (so we get the fence notifications).
2889 */
2890 head = request->head;
2891 if (request->postfix < head) {
2892 memset(vaddr + head, 0, request->ring->size - head);
2893 head = 0;
2894 }
2895 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002896
2897 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002898}
2899
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002900static void engine_skip_context(struct drm_i915_gem_request *request)
2901{
2902 struct intel_engine_cs *engine = request->engine;
2903 struct i915_gem_context *hung_ctx = request->ctx;
2904 struct intel_timeline *timeline;
2905 unsigned long flags;
2906
2907 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2908
2909 spin_lock_irqsave(&engine->timeline->lock, flags);
2910 spin_lock(&timeline->lock);
2911
2912 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2913 if (request->ctx == hung_ctx)
2914 skip_request(request);
2915
2916 list_for_each_entry(request, &timeline->requests, link)
2917 skip_request(request);
2918
2919 spin_unlock(&timeline->lock);
2920 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2921}
2922
Mika Kuoppala61da5362017-01-17 17:59:05 +02002923/* Returns true if the request was guilty of hang */
2924static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2925{
2926 /* Read once and return the resolution */
2927 const bool guilty = engine_stalled(request->engine);
2928
Mika Kuoppala71895a02017-01-17 17:59:07 +02002929 /* The guilty request will get skipped on a hung engine.
2930 *
2931 * Users of client default contexts do not rely on logical
2932 * state preserved between batches so it is safe to execute
2933 * queued requests following the hang. Non default contexts
2934 * rely on preserved state, so skipping a batch loses the
2935 * evolution of the state and it needs to be considered corrupted.
2936 * Executing more queued batches on top of corrupted state is
2937 * risky. But we take the risk by trying to advance through
2938 * the queued requests in order to make the client behaviour
2939 * more predictable around resets, by not throwing away random
2940 * amount of batches it has prepared for execution. Sophisticated
2941 * clients can use gem_reset_stats_ioctl and dma fence status
2942 * (exported via sync_file info ioctl on explicit fences) to observe
2943 * when it loses the context state and should rebuild accordingly.
2944 *
2945 * The context ban, and ultimately the client ban, mechanism are safety
2946 * valves if client submission ends up resulting in nothing more than
2947 * subsequent hangs.
2948 */
2949
Mika Kuoppala61da5362017-01-17 17:59:05 +02002950 if (guilty) {
2951 i915_gem_context_mark_guilty(request->ctx);
2952 skip_request(request);
2953 } else {
2954 i915_gem_context_mark_innocent(request->ctx);
2955 dma_fence_set_error(&request->fence, -EAGAIN);
2956 }
2957
2958 return guilty;
2959}
2960
Chris Wilson821ed7d2016-09-09 14:11:53 +01002961static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002962{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002963 struct drm_i915_gem_request *request;
Chris Wilson608c1a52015-09-03 13:01:40 +01002964
Chris Wilson821ed7d2016-09-09 14:11:53 +01002965 request = i915_gem_find_active_request(engine);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002966 if (request && i915_gem_reset_request(request)) {
2967 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2968 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002969
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002970 /* If this context is now banned, skip all pending requests. */
2971 if (i915_gem_context_is_banned(request->ctx))
2972 engine_skip_context(request);
2973 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002974
2975 /* Setup the CS to resume from the breadcrumb of the hung request */
2976 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002977}
2978
Chris Wilsond8027092017-02-08 14:30:32 +00002979void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002980{
2981 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302982 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002983
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002984 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2985
Chris Wilson821ed7d2016-09-09 14:11:53 +01002986 i915_gem_retire_requests(dev_priv);
2987
Chris Wilson2ae55732017-02-12 17:20:02 +00002988 for_each_engine(engine, dev_priv, id) {
2989 struct i915_gem_context *ctx;
2990
Chris Wilson821ed7d2016-09-09 14:11:53 +01002991 i915_gem_reset_engine(engine);
Chris Wilson2ae55732017-02-12 17:20:02 +00002992 ctx = fetch_and_zero(&engine->last_retired_context);
2993 if (ctx)
2994 engine->context_unpin(engine, ctx);
2995 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002996
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002997 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002998
2999 if (dev_priv->gt.awake) {
3000 intel_sanitize_gt_powersave(dev_priv);
3001 intel_enable_gt_powersave(dev_priv);
3002 if (INTEL_GEN(dev_priv) >= 6)
3003 gen6_rps_busy(dev_priv);
3004 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003005}
3006
Chris Wilsond8027092017-02-08 14:30:32 +00003007void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3008{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003009 struct intel_engine_cs *engine;
3010 enum intel_engine_id id;
3011
Chris Wilsond8027092017-02-08 14:30:32 +00003012 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003013
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003014 for_each_engine(engine, dev_priv, id) {
Chris Wilson1f7b8472017-02-08 14:30:33 +00003015 tasklet_enable(&engine->irq_tasklet);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003016 kthread_unpark(engine->breadcrumbs.signaler);
3017 }
Chris Wilsond8027092017-02-08 14:30:32 +00003018}
3019
Chris Wilson821ed7d2016-09-09 14:11:53 +01003020static void nop_submit_request(struct drm_i915_gem_request *request)
3021{
Chris Wilson3cd94422017-01-10 17:22:45 +00003022 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f72016-11-22 14:41:20 +00003023 i915_gem_request_submit(request);
3024 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003025}
3026
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003027static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003028{
Chris Wilson3cd94422017-01-10 17:22:45 +00003029 struct drm_i915_gem_request *request;
3030 unsigned long flags;
3031
Chris Wilson20e49332016-11-22 14:41:21 +00003032 /* We need to be sure that no thread is running the old callback as
3033 * we install the nop handler (otherwise we would submit a request
3034 * to hardware that will never complete). In order to prevent this
3035 * race, we wait until the machine is idle before making the swap
3036 * (using stop_machine()).
3037 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003038 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003039
Chris Wilson3cd94422017-01-10 17:22:45 +00003040 /* Mark all executing requests as skipped */
3041 spin_lock_irqsave(&engine->timeline->lock, flags);
3042 list_for_each_entry(request, &engine->timeline->requests, link)
3043 dma_fence_set_error(&request->fence, -EIO);
3044 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3045
Chris Wilsonc4b09302016-07-20 09:21:10 +01003046 /* Mark all pending requests as complete so that any concurrent
3047 * (lockless) lookup doesn't try and wait upon the request as we
3048 * reset it.
3049 */
Chris Wilson73cb9702016-10-28 13:58:46 +01003050 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003051 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01003052
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003053 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003054 * Clear the execlists queue up before freeing the requests, as those
3055 * are the ones that keep the context and ringbuffer backing objects
3056 * pinned in place.
3057 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003058
Tomas Elf7de1691a2015-10-19 16:32:32 +01003059 if (i915.enable_execlists) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003060 struct execlist_port *port = engine->execlist_port;
Chris Wilson663f71e2016-11-14 20:41:00 +00003061 unsigned long flags;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003062 unsigned int n;
Chris Wilson663f71e2016-11-14 20:41:00 +00003063
3064 spin_lock_irqsave(&engine->timeline->lock, flags);
3065
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003066 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
3067 i915_gem_request_put(port_request(&port[n]));
Chris Wilson70c2a242016-09-09 14:11:46 +01003068 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00003069 engine->execlist_queue = RB_ROOT;
3070 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00003071
3072 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003073 }
Eric Anholt673a3942008-07-30 12:06:12 -07003074}
3075
Chris Wilson20e49332016-11-22 14:41:21 +00003076static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003077{
Chris Wilson20e49332016-11-22 14:41:21 +00003078 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003079 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303080 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003081
Chris Wilson20e49332016-11-22 14:41:21 +00003082 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003083 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003084
3085 return 0;
3086}
3087
3088void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3089{
Chris Wilson821ed7d2016-09-09 14:11:53 +01003090 lockdep_assert_held(&dev_priv->drm.struct_mutex);
3091 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00003092
Chris Wilson2c170af2017-03-30 15:50:36 +01003093 /* Retire completed requests first so the list of inflight/incomplete
3094 * requests is accurate and we don't try and mark successful requests
3095 * as in error during __i915_gem_set_wedged_BKL().
3096 */
3097 i915_gem_retire_requests(dev_priv);
3098
Chris Wilson20e49332016-11-22 14:41:21 +00003099 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01003100
Chris Wilson829a0af2017-06-20 12:05:45 +01003101 i915_gem_contexts_lost(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00003102
3103 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003104}
3105
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003106bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3107{
3108 struct i915_gem_timeline *tl;
3109 int i;
3110
3111 lockdep_assert_held(&i915->drm.struct_mutex);
3112 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3113 return true;
3114
3115 /* Before unwedging, make sure that all pending operations
3116 * are flushed and errored out - we may have requests waiting upon
3117 * third party fences. We marked all inflight requests as EIO, and
3118 * every execbuf since returned EIO, for consistency we want all
3119 * the currently pending requests to also be marked as EIO, which
3120 * is done inside our nop_submit_request - and so we must wait.
3121 *
3122 * No more can be submitted until we reset the wedged bit.
3123 */
3124 list_for_each_entry(tl, &i915->gt.timelines, link) {
3125 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3126 struct drm_i915_gem_request *rq;
3127
3128 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3129 &i915->drm.struct_mutex);
3130 if (!rq)
3131 continue;
3132
3133 /* We can't use our normal waiter as we want to
3134 * avoid recursively trying to handle the current
3135 * reset. The basic dma_fence_default_wait() installs
3136 * a callback for dma_fence_signal(), which is
3137 * triggered by our nop handler (indirectly, the
3138 * callback enables the signaler thread which is
3139 * woken by the nop_submit_request() advancing the seqno
3140 * and when the seqno passes the fence, the signaler
3141 * then signals the fence waking us up).
3142 */
3143 if (dma_fence_default_wait(&rq->fence, true,
3144 MAX_SCHEDULE_TIMEOUT) < 0)
3145 return false;
3146 }
3147 }
3148
3149 /* Undo nop_submit_request. We prevent all new i915 requests from
3150 * being queued (by disallowing execbuf whilst wedged) so having
3151 * waited for all active requests above, we know the system is idle
3152 * and do not have to worry about a thread being inside
3153 * engine->submit_request() as we swap over. So unlike installing
3154 * the nop_submit_request on reset, we can do this from normal
3155 * context and do not require stop_machine().
3156 */
3157 intel_engines_reset_default_submission(i915);
3158
3159 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3160 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3161
3162 return true;
3163}
3164
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003165static void
Eric Anholt673a3942008-07-30 12:06:12 -07003166i915_gem_retire_work_handler(struct work_struct *work)
3167{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003168 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003169 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003170 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003171
Chris Wilson891b48c2010-09-29 12:26:37 +01003172 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003173 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003174 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003175 mutex_unlock(&dev->struct_mutex);
3176 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003177
3178 /* Keep the retire handler running until we are finally idle.
3179 * We do not need to do this test under locking as in the worst-case
3180 * we queue the retire worker once too often.
3181 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003182 if (READ_ONCE(dev_priv->gt.awake)) {
3183 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003184 queue_delayed_work(dev_priv->wq,
3185 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003186 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003187 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003188}
Chris Wilson891b48c2010-09-29 12:26:37 +01003189
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003190static void
3191i915_gem_idle_work_handler(struct work_struct *work)
3192{
3193 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003194 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003195 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003196 bool rearm_hangcheck;
3197
3198 if (!READ_ONCE(dev_priv->gt.awake))
3199 return;
3200
Imre Deak0cb56702016-11-07 11:20:04 +02003201 /*
3202 * Wait for last execlists context complete, but bail out in case a
3203 * new request is submitted.
3204 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003205 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003206 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003207 return;
3208
3209 rearm_hangcheck =
3210 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3211
3212 if (!mutex_trylock(&dev->struct_mutex)) {
3213 /* Currently busy, come back later */
3214 mod_delayed_work(dev_priv->wq,
3215 &dev_priv->gt.idle_work,
3216 msecs_to_jiffies(50));
3217 goto out_rearm;
3218 }
3219
Imre Deak93c97dc2016-11-07 11:20:03 +02003220 /*
3221 * New request retired after this work handler started, extend active
3222 * period until next instance of the work.
3223 */
3224 if (work_pending(work))
3225 goto out_unlock;
3226
Chris Wilson28176ef2016-10-28 13:58:56 +01003227 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003228 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003229
Chris Wilson05425242017-03-03 12:19:47 +00003230 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003231 DRM_ERROR("Timeout waiting for engines to idle\n");
3232
Chris Wilson6c067572017-05-17 13:10:03 +01003233 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003234 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003235
Chris Wilson67d97da2016-07-04 08:08:31 +01003236 GEM_BUG_ON(!dev_priv->gt.awake);
3237 dev_priv->gt.awake = false;
3238 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003239
Chris Wilson67d97da2016-07-04 08:08:31 +01003240 if (INTEL_GEN(dev_priv) >= 6)
3241 gen6_rps_idle(dev_priv);
3242 intel_runtime_pm_put(dev_priv);
3243out_unlock:
3244 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003245
Chris Wilson67d97da2016-07-04 08:08:31 +01003246out_rearm:
3247 if (rearm_hangcheck) {
3248 GEM_BUG_ON(!dev_priv->gt.awake);
3249 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003250 }
Eric Anholt673a3942008-07-30 12:06:12 -07003251}
3252
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003253void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3254{
3255 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3256 struct drm_i915_file_private *fpriv = file->driver_priv;
3257 struct i915_vma *vma, *vn;
3258
3259 mutex_lock(&obj->base.dev->struct_mutex);
3260 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3261 if (vma->vm->file == fpriv)
3262 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003263
Chris Wilson4ff4b442017-06-16 15:05:16 +01003264 vma = obj->vma_hashed;
3265 if (vma && vma->ctx->file_priv == fpriv)
3266 i915_vma_unlink_ctx(vma);
3267
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003268 if (i915_gem_object_is_active(obj) &&
3269 !i915_gem_object_has_active_reference(obj)) {
3270 i915_gem_object_set_active_reference(obj);
3271 i915_gem_object_get(obj);
3272 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003273 mutex_unlock(&obj->base.dev->struct_mutex);
3274}
3275
Chris Wilsone95433c2016-10-28 13:58:27 +01003276static unsigned long to_wait_timeout(s64 timeout_ns)
3277{
3278 if (timeout_ns < 0)
3279 return MAX_SCHEDULE_TIMEOUT;
3280
3281 if (timeout_ns == 0)
3282 return 0;
3283
3284 return nsecs_to_jiffies_timeout(timeout_ns);
3285}
3286
Ben Widawsky5816d642012-04-11 11:18:19 -07003287/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003288 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003289 * @dev: drm device pointer
3290 * @data: ioctl data blob
3291 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003292 *
3293 * Returns 0 if successful, else an error is returned with the remaining time in
3294 * the timeout parameter.
3295 * -ETIME: object is still busy after timeout
3296 * -ERESTARTSYS: signal interrupted the wait
3297 * -ENONENT: object doesn't exist
3298 * Also possible, but rare:
3299 * -EAGAIN: GPU wedged
3300 * -ENOMEM: damn
3301 * -ENODEV: Internal IRQ fail
3302 * -E?: The add request failed
3303 *
3304 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3305 * non-zero timeout parameter the wait ioctl will wait for the given number of
3306 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3307 * without holding struct_mutex the object may become re-busied before this
3308 * function completes. A similar but shorter * race condition exists in the busy
3309 * ioctl
3310 */
3311int
3312i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3313{
3314 struct drm_i915_gem_wait *args = data;
3315 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003316 ktime_t start;
3317 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003318
Daniel Vetter11b5d512014-09-29 15:31:26 +02003319 if (args->flags != 0)
3320 return -EINVAL;
3321
Chris Wilson03ac0642016-07-20 13:31:51 +01003322 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003323 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003324 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003325
Chris Wilsone95433c2016-10-28 13:58:27 +01003326 start = ktime_get();
3327
3328 ret = i915_gem_object_wait(obj,
3329 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3330 to_wait_timeout(args->timeout_ns),
3331 to_rps_client(file));
3332
3333 if (args->timeout_ns > 0) {
3334 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3335 if (args->timeout_ns < 0)
3336 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003337
3338 /*
3339 * Apparently ktime isn't accurate enough and occasionally has a
3340 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3341 * things up to make the test happy. We allow up to 1 jiffy.
3342 *
3343 * This is a regression from the timespec->ktime conversion.
3344 */
3345 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3346 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003347 }
3348
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003349 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003350 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003351}
3352
Chris Wilson73cb9702016-10-28 13:58:46 +01003353static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003354{
Chris Wilson73cb9702016-10-28 13:58:46 +01003355 int ret, i;
3356
3357 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3358 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3359 if (ret)
3360 return ret;
3361 }
3362
3363 return 0;
3364}
3365
Chris Wilson25112b62017-03-30 15:50:39 +01003366static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms)
3367{
3368 return wait_for(intel_engine_is_idle(engine), timeout_ms);
3369}
3370
3371static int wait_for_engines(struct drm_i915_private *i915)
3372{
3373 struct intel_engine_cs *engine;
3374 enum intel_engine_id id;
3375
3376 for_each_engine(engine, i915, id) {
3377 if (GEM_WARN_ON(wait_for_engine(engine, 50))) {
3378 i915_gem_set_wedged(i915);
3379 return -EIO;
3380 }
3381
3382 GEM_BUG_ON(intel_engine_get_seqno(engine) !=
3383 intel_engine_last_submit(engine));
3384 }
3385
3386 return 0;
3387}
3388
Chris Wilson73cb9702016-10-28 13:58:46 +01003389int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3390{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003391 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003392
Chris Wilson863e9fd2017-05-30 13:13:32 +01003393 /* If the device is asleep, we have no requests outstanding */
3394 if (!READ_ONCE(i915->gt.awake))
3395 return 0;
3396
Chris Wilson9caa34a2016-11-11 14:58:08 +00003397 if (flags & I915_WAIT_LOCKED) {
3398 struct i915_gem_timeline *tl;
3399
3400 lockdep_assert_held(&i915->drm.struct_mutex);
3401
3402 list_for_each_entry(tl, &i915->gt.timelines, link) {
3403 ret = wait_for_timeline(tl, flags);
3404 if (ret)
3405 return ret;
3406 }
Chris Wilson72022a72017-03-30 15:50:38 +01003407
3408 i915_gem_retire_requests(i915);
3409 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003410
3411 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003412 } else {
3413 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003414 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003415
Chris Wilson25112b62017-03-30 15:50:39 +01003416 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003417}
3418
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003419static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3420{
Chris Wilsone27ab732017-06-15 13:38:49 +01003421 /*
3422 * We manually flush the CPU domain so that we can override and
3423 * force the flush for the display, and perform it asyncrhonously.
3424 */
3425 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3426 if (obj->cache_dirty)
3427 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003428 obj->base.write_domain = 0;
3429}
3430
3431void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3432{
3433 if (!READ_ONCE(obj->pin_display))
3434 return;
3435
3436 mutex_lock(&obj->base.dev->struct_mutex);
3437 __i915_gem_object_flush_for_display(obj);
3438 mutex_unlock(&obj->base.dev->struct_mutex);
3439}
3440
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003441/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003442 * Moves a single object to the WC read, and possibly write domain.
3443 * @obj: object to act on
3444 * @write: ask for write access or read only
3445 *
3446 * This function returns when the move is complete, including waiting on
3447 * flushes to occur.
3448 */
3449int
3450i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3451{
3452 int ret;
3453
3454 lockdep_assert_held(&obj->base.dev->struct_mutex);
3455
3456 ret = i915_gem_object_wait(obj,
3457 I915_WAIT_INTERRUPTIBLE |
3458 I915_WAIT_LOCKED |
3459 (write ? I915_WAIT_ALL : 0),
3460 MAX_SCHEDULE_TIMEOUT,
3461 NULL);
3462 if (ret)
3463 return ret;
3464
3465 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3466 return 0;
3467
3468 /* Flush and acquire obj->pages so that we are coherent through
3469 * direct access in memory with previous cached writes through
3470 * shmemfs and that our cache domain tracking remains valid.
3471 * For example, if the obj->filp was moved to swap without us
3472 * being notified and releasing the pages, we would mistakenly
3473 * continue to assume that the obj remained out of the CPU cached
3474 * domain.
3475 */
3476 ret = i915_gem_object_pin_pages(obj);
3477 if (ret)
3478 return ret;
3479
3480 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3481
3482 /* Serialise direct access to this object with the barriers for
3483 * coherent writes from the GPU, by effectively invalidating the
3484 * WC domain upon first access.
3485 */
3486 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3487 mb();
3488
3489 /* It should now be out of any other write domains, and we can update
3490 * the domain values for our changes.
3491 */
3492 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3493 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3494 if (write) {
3495 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3496 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3497 obj->mm.dirty = true;
3498 }
3499
3500 i915_gem_object_unpin_pages(obj);
3501 return 0;
3502}
3503
3504/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003505 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003506 * @obj: object to act on
3507 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003508 *
3509 * This function returns when the move is complete, including waiting on
3510 * flushes to occur.
3511 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003512int
Chris Wilson20217462010-11-23 15:26:33 +00003513i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003514{
Eric Anholte47c68e2008-11-14 13:35:19 -08003515 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003516
Chris Wilsone95433c2016-10-28 13:58:27 +01003517 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003518
Chris Wilsone95433c2016-10-28 13:58:27 +01003519 ret = i915_gem_object_wait(obj,
3520 I915_WAIT_INTERRUPTIBLE |
3521 I915_WAIT_LOCKED |
3522 (write ? I915_WAIT_ALL : 0),
3523 MAX_SCHEDULE_TIMEOUT,
3524 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003525 if (ret)
3526 return ret;
3527
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003528 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3529 return 0;
3530
Chris Wilson43566de2015-01-02 16:29:29 +05303531 /* Flush and acquire obj->pages so that we are coherent through
3532 * direct access in memory with previous cached writes through
3533 * shmemfs and that our cache domain tracking remains valid.
3534 * For example, if the obj->filp was moved to swap without us
3535 * being notified and releasing the pages, we would mistakenly
3536 * continue to assume that the obj remained out of the CPU cached
3537 * domain.
3538 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003539 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303540 if (ret)
3541 return ret;
3542
Chris Wilsonef749212017-04-12 12:01:10 +01003543 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003544
Chris Wilsond0a57782012-10-09 19:24:37 +01003545 /* Serialise direct access to this object with the barriers for
3546 * coherent writes from the GPU, by effectively invalidating the
3547 * GTT domain upon first access.
3548 */
3549 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3550 mb();
3551
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003552 /* It should now be out of any other write domains, and we can update
3553 * the domain values for our changes.
3554 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003555 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003556 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003557 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003558 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3559 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003560 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 }
3562
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003563 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 return 0;
3565}
3566
Chris Wilsonef55f922015-10-09 14:11:27 +01003567/**
3568 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003569 * @obj: object to act on
3570 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003571 *
3572 * After this function returns, the object will be in the new cache-level
3573 * across all GTT and the contents of the backing storage will be coherent,
3574 * with respect to the new cache-level. In order to keep the backing storage
3575 * coherent for all users, we only allow a single cache level to be set
3576 * globally on the object and prevent it from being changed whilst the
3577 * hardware is reading from the object. That is if the object is currently
3578 * on the scanout it will be set to uncached (or equivalent display
3579 * cache coherency) and all non-MOCS GPU access will also be uncached so
3580 * that all direct access to the scanout remains coherent.
3581 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003582int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3583 enum i915_cache_level cache_level)
3584{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003585 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003586 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003587
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003588 lockdep_assert_held(&obj->base.dev->struct_mutex);
3589
Chris Wilsone4ffd172011-04-04 09:44:39 +01003590 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003591 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003592
Chris Wilsonef55f922015-10-09 14:11:27 +01003593 /* Inspect the list of currently bound VMA and unbind any that would
3594 * be invalid given the new cache-level. This is principally to
3595 * catch the issue of the CS prefetch crossing page boundaries and
3596 * reading an invalid PTE on older architectures.
3597 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003598restart:
3599 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003600 if (!drm_mm_node_allocated(&vma->node))
3601 continue;
3602
Chris Wilson20dfbde2016-08-04 16:32:30 +01003603 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003604 DRM_DEBUG("can not change the cache level of pinned objects\n");
3605 return -EBUSY;
3606 }
3607
Chris Wilsonaa653a62016-08-04 07:52:27 +01003608 if (i915_gem_valid_gtt_space(vma, cache_level))
3609 continue;
3610
3611 ret = i915_vma_unbind(vma);
3612 if (ret)
3613 return ret;
3614
3615 /* As unbinding may affect other elements in the
3616 * obj->vma_list (due to side-effects from retiring
3617 * an active vma), play safe and restart the iterator.
3618 */
3619 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003620 }
3621
Chris Wilsonef55f922015-10-09 14:11:27 +01003622 /* We can reuse the existing drm_mm nodes but need to change the
3623 * cache-level on the PTE. We could simply unbind them all and
3624 * rebind with the correct cache-level on next use. However since
3625 * we already have a valid slot, dma mapping, pages etc, we may as
3626 * rewrite the PTE in the belief that doing so tramples upon less
3627 * state and so involves less work.
3628 */
Chris Wilson15717de2016-08-04 07:52:26 +01003629 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003630 /* Before we change the PTE, the GPU must not be accessing it.
3631 * If we wait upon the object, we know that all the bound
3632 * VMA are no longer active.
3633 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003634 ret = i915_gem_object_wait(obj,
3635 I915_WAIT_INTERRUPTIBLE |
3636 I915_WAIT_LOCKED |
3637 I915_WAIT_ALL,
3638 MAX_SCHEDULE_TIMEOUT,
3639 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003640 if (ret)
3641 return ret;
3642
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003643 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3644 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003645 /* Access to snoopable pages through the GTT is
3646 * incoherent and on some machines causes a hard
3647 * lockup. Relinquish the CPU mmaping to force
3648 * userspace to refault in the pages and we can
3649 * then double check if the GTT mapping is still
3650 * valid for that pointer access.
3651 */
3652 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003653
Chris Wilsonef55f922015-10-09 14:11:27 +01003654 /* As we no longer need a fence for GTT access,
3655 * we can relinquish it now (and so prevent having
3656 * to steal a fence from someone else on the next
3657 * fence request). Note GPU activity would have
3658 * dropped the fence as all snoopable access is
3659 * supposed to be linear.
3660 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003661 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3662 ret = i915_vma_put_fence(vma);
3663 if (ret)
3664 return ret;
3665 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003666 } else {
3667 /* We either have incoherent backing store and
3668 * so no GTT access or the architecture is fully
3669 * coherent. In such cases, existing GTT mmaps
3670 * ignore the cache bit in the PTE and we can
3671 * rewrite it without confusing the GPU or having
3672 * to force userspace to fault back in its mmaps.
3673 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003674 }
3675
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003676 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003677 if (!drm_mm_node_allocated(&vma->node))
3678 continue;
3679
3680 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3681 if (ret)
3682 return ret;
3683 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003684 }
3685
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003686 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003687 vma->node.color = cache_level;
3688 obj->cache_level = cache_level;
Chris Wilson7fc92e92017-06-16 11:54:55 +01003689 obj->cache_coherent = i915_gem_object_is_coherent(obj);
Chris Wilsone27ab732017-06-15 13:38:49 +01003690 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003691
Chris Wilsone4ffd172011-04-04 09:44:39 +01003692 return 0;
3693}
3694
Ben Widawsky199adf42012-09-21 17:01:20 -07003695int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3696 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003697{
Ben Widawsky199adf42012-09-21 17:01:20 -07003698 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003699 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003700 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003701
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003702 rcu_read_lock();
3703 obj = i915_gem_object_lookup_rcu(file, args->handle);
3704 if (!obj) {
3705 err = -ENOENT;
3706 goto out;
3707 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003708
Chris Wilson651d7942013-08-08 14:41:10 +01003709 switch (obj->cache_level) {
3710 case I915_CACHE_LLC:
3711 case I915_CACHE_L3_LLC:
3712 args->caching = I915_CACHING_CACHED;
3713 break;
3714
Chris Wilson4257d3b2013-08-08 14:41:11 +01003715 case I915_CACHE_WT:
3716 args->caching = I915_CACHING_DISPLAY;
3717 break;
3718
Chris Wilson651d7942013-08-08 14:41:10 +01003719 default:
3720 args->caching = I915_CACHING_NONE;
3721 break;
3722 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003723out:
3724 rcu_read_unlock();
3725 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003726}
3727
Ben Widawsky199adf42012-09-21 17:01:20 -07003728int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3729 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003730{
Chris Wilson9c870d02016-10-24 13:42:15 +01003731 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003732 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003733 struct drm_i915_gem_object *obj;
3734 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003735 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003736
Ben Widawsky199adf42012-09-21 17:01:20 -07003737 switch (args->caching) {
3738 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003739 level = I915_CACHE_NONE;
3740 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003741 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003742 /*
3743 * Due to a HW issue on BXT A stepping, GPU stores via a
3744 * snooped mapping may leave stale data in a corresponding CPU
3745 * cacheline, whereas normally such cachelines would get
3746 * invalidated.
3747 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003748 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003749 return -ENODEV;
3750
Chris Wilsone6994ae2012-07-10 10:27:08 +01003751 level = I915_CACHE_LLC;
3752 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003753 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003754 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003755 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003756 default:
3757 return -EINVAL;
3758 }
3759
Chris Wilsond65415d2017-01-19 08:22:10 +00003760 obj = i915_gem_object_lookup(file, args->handle);
3761 if (!obj)
3762 return -ENOENT;
3763
3764 if (obj->cache_level == level)
3765 goto out;
3766
3767 ret = i915_gem_object_wait(obj,
3768 I915_WAIT_INTERRUPTIBLE,
3769 MAX_SCHEDULE_TIMEOUT,
3770 to_rps_client(file));
3771 if (ret)
3772 goto out;
3773
Ben Widawsky3bc29132012-09-26 16:15:20 -07003774 ret = i915_mutex_lock_interruptible(dev);
3775 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003776 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003777
3778 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003779 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003780
3781out:
3782 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003783 return ret;
3784}
3785
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003786/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003787 * Prepare buffer for display plane (scanout, cursors, etc).
3788 * Can be called from an uninterruptible phase (modesetting) and allows
3789 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003790 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003791struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003792i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3793 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003794 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003795{
Chris Wilson058d88c2016-08-15 10:49:06 +01003796 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003797 int ret;
3798
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003799 lockdep_assert_held(&obj->base.dev->struct_mutex);
3800
Chris Wilsoncc98b412013-08-09 12:25:09 +01003801 /* Mark the pin_display early so that we account for the
3802 * display coherency whilst setting up the cache domains.
3803 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003804 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003805
Eric Anholta7ef0642011-03-29 16:59:54 -07003806 /* The display engine is not coherent with the LLC cache on gen6. As
3807 * a result, we make sure that the pinning that is about to occur is
3808 * done with uncached PTEs. This is lowest common denominator for all
3809 * chipsets.
3810 *
3811 * However for gen6+, we could do better by using the GFDT bit instead
3812 * of uncaching, which would allow us to flush all the LLC-cached data
3813 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3814 */
Chris Wilson651d7942013-08-08 14:41:10 +01003815 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003816 HAS_WT(to_i915(obj->base.dev)) ?
3817 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003818 if (ret) {
3819 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003820 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003821 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003822
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003823 /* As the user may map the buffer once pinned in the display plane
3824 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003825 * always use map_and_fenceable for all scanout buffers. However,
3826 * it may simply be too big to fit into mappable, in which case
3827 * put it anyway and hope that userspace can cope (but always first
3828 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003829 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003830 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003831 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003832 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3833 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003834 if (IS_ERR(vma)) {
3835 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3836 unsigned int flags;
3837
3838 /* Valleyview is definitely limited to scanning out the first
3839 * 512MiB. Lets presume this behaviour was inherited from the
3840 * g4x display engine and that all earlier gen are similarly
3841 * limited. Testing suggests that it is a little more
3842 * complicated than this. For example, Cherryview appears quite
3843 * happy to scanout from anywhere within its global aperture.
3844 */
3845 flags = 0;
3846 if (HAS_GMCH_DISPLAY(i915))
3847 flags = PIN_MAPPABLE;
3848 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3849 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003850 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003851 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003852
Chris Wilsond8923dc2016-08-18 17:17:07 +01003853 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3854
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003855 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003856 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003857 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003858
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003859 /* It should now be out of any other write domains, and we can update
3860 * the domain values for our changes.
3861 */
Chris Wilson05394f32010-11-08 19:18:58 +00003862 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003863
Chris Wilson058d88c2016-08-15 10:49:06 +01003864 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003865
3866err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003867 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003868 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003869}
3870
3871void
Chris Wilson058d88c2016-08-15 10:49:06 +01003872i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003873{
Chris Wilson49d73912016-11-29 09:50:08 +00003874 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003875
Chris Wilson058d88c2016-08-15 10:49:06 +01003876 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003877 return;
3878
Chris Wilsond8923dc2016-08-18 17:17:07 +01003879 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003880 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003881
Chris Wilson383d5822016-08-18 17:17:08 +01003882 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003883 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003884
Chris Wilson058d88c2016-08-15 10:49:06 +01003885 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003886}
3887
Eric Anholte47c68e2008-11-14 13:35:19 -08003888/**
3889 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003890 * @obj: object to act on
3891 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003892 *
3893 * This function returns when the move is complete, including waiting on
3894 * flushes to occur.
3895 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003896int
Chris Wilson919926a2010-11-12 13:42:53 +00003897i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003898{
Eric Anholte47c68e2008-11-14 13:35:19 -08003899 int ret;
3900
Chris Wilsone95433c2016-10-28 13:58:27 +01003901 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003902
Chris Wilsone95433c2016-10-28 13:58:27 +01003903 ret = i915_gem_object_wait(obj,
3904 I915_WAIT_INTERRUPTIBLE |
3905 I915_WAIT_LOCKED |
3906 (write ? I915_WAIT_ALL : 0),
3907 MAX_SCHEDULE_TIMEOUT,
3908 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003909 if (ret)
3910 return ret;
3911
Chris Wilsonef749212017-04-12 12:01:10 +01003912 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003913
Eric Anholte47c68e2008-11-14 13:35:19 -08003914 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003915 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003916 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003917 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003918 }
3919
3920 /* It should now be out of any other write domains, and we can update
3921 * the domain values for our changes.
3922 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003923 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003924
3925 /* If we're writing through the CPU, then the GPU read domains will
3926 * need to be invalidated at next use.
3927 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003928 if (write)
3929 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003930
3931 return 0;
3932}
3933
Eric Anholt673a3942008-07-30 12:06:12 -07003934/* Throttle our rendering by waiting until the ring has completed our requests
3935 * emitted over 20 msec ago.
3936 *
Eric Anholtb9624422009-06-03 07:27:35 +00003937 * Note that if we were to use the current jiffies each time around the loop,
3938 * we wouldn't escape the function with any frames outstanding if the time to
3939 * render a frame was over 20ms.
3940 *
Eric Anholt673a3942008-07-30 12:06:12 -07003941 * This should get us reasonable parallelism between CPU and GPU but also
3942 * relatively low latency when blocking on a particular request to finish.
3943 */
3944static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003945i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003946{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003947 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003948 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003949 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003950 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003951 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003952
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003953 /* ABI: return -EIO if already wedged */
3954 if (i915_terminally_wedged(&dev_priv->gpu_error))
3955 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003956
Chris Wilson1c255952010-09-26 11:03:27 +01003957 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003958 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003959 if (time_after_eq(request->emitted_jiffies, recent_enough))
3960 break;
3961
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003962 if (target) {
3963 list_del(&target->client_link);
3964 target->file_priv = NULL;
3965 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003966
John Harrison54fb2412014-11-24 18:49:27 +00003967 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003968 }
John Harrisonff865882014-11-24 18:49:28 +00003969 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003970 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003971 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003972
John Harrison54fb2412014-11-24 18:49:27 +00003973 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003974 return 0;
3975
Chris Wilsone95433c2016-10-28 13:58:27 +01003976 ret = i915_wait_request(target,
3977 I915_WAIT_INTERRUPTIBLE,
3978 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003979 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003980
Chris Wilsone95433c2016-10-28 13:58:27 +01003981 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003982}
3983
Chris Wilson058d88c2016-08-15 10:49:06 +01003984struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003985i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3986 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003987 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003988 u64 alignment,
3989 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003990{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003991 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3992 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003993 struct i915_vma *vma;
3994 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003995
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003996 lockdep_assert_held(&obj->base.dev->struct_mutex);
3997
Chris Wilson718659a2017-01-16 15:21:28 +00003998 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003999 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004000 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004001
4002 if (i915_vma_misplaced(vma, size, alignment, flags)) {
4003 if (flags & PIN_NONBLOCK &&
4004 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004005 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004006
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004007 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004008 /* If the required space is larger than the available
4009 * aperture, we will not able to find a slot for the
4010 * object and unbinding the object now will be in
4011 * vain. Worse, doing so may cause us to ping-pong
4012 * the object in and out of the Global GTT and
4013 * waste a lot of cycles under the mutex.
4014 */
Chris Wilson944397f2017-01-09 16:16:11 +00004015 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004016 return ERR_PTR(-E2BIG);
4017
4018 /* If NONBLOCK is set the caller is optimistically
4019 * trying to cache the full object within the mappable
4020 * aperture, and *must* have a fallback in place for
4021 * situations where we cannot bind the object. We
4022 * can be a little more lax here and use the fallback
4023 * more often to avoid costly migrations of ourselves
4024 * and other objects within the aperture.
4025 *
4026 * Half-the-aperture is used as a simple heuristic.
4027 * More interesting would to do search for a free
4028 * block prior to making the commitment to unbind.
4029 * That caters for the self-harm case, and with a
4030 * little more heuristics (e.g. NOFAULT, NOEVICT)
4031 * we could try to minimise harm to others.
4032 */
4033 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004034 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004035 return ERR_PTR(-ENOSPC);
4036 }
4037
Chris Wilson59bfa122016-08-04 16:32:31 +01004038 WARN(i915_vma_is_pinned(vma),
4039 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004040 " offset=%08x, req.alignment=%llx,"
4041 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4042 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004043 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004044 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004045 ret = i915_vma_unbind(vma);
4046 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004047 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004048 }
4049
Chris Wilson058d88c2016-08-15 10:49:06 +01004050 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4051 if (ret)
4052 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004053
Chris Wilson058d88c2016-08-15 10:49:06 +01004054 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004055}
4056
Chris Wilsonedf6b762016-08-09 09:23:33 +01004057static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004058{
4059 /* Note that we could alias engines in the execbuf API, but
4060 * that would be very unwise as it prevents userspace from
4061 * fine control over engine selection. Ahem.
4062 *
4063 * This should be something like EXEC_MAX_ENGINE instead of
4064 * I915_NUM_ENGINES.
4065 */
4066 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4067 return 0x10000 << id;
4068}
4069
4070static __always_inline unsigned int __busy_write_id(unsigned int id)
4071{
Chris Wilson70cb4722016-08-09 18:08:25 +01004072 /* The uABI guarantees an active writer is also amongst the read
4073 * engines. This would be true if we accessed the activity tracking
4074 * under the lock, but as we perform the lookup of the object and
4075 * its activity locklessly we can not guarantee that the last_write
4076 * being active implies that we have set the same engine flag from
4077 * last_read - hence we always set both read and write busy for
4078 * last_write.
4079 */
4080 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004081}
4082
Chris Wilsonedf6b762016-08-09 09:23:33 +01004083static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004084__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004085 unsigned int (*flag)(unsigned int id))
4086{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004087 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004088
Chris Wilsond07f0e52016-10-28 13:58:44 +01004089 /* We have to check the current hw status of the fence as the uABI
4090 * guarantees forward progress. We could rely on the idle worker
4091 * to eventually flush us, but to minimise latency just ask the
4092 * hardware.
4093 *
4094 * Note we only report on the status of native fences.
4095 */
4096 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004097 return 0;
4098
Chris Wilsond07f0e52016-10-28 13:58:44 +01004099 /* opencode to_request() in order to avoid const warnings */
4100 rq = container_of(fence, struct drm_i915_gem_request, fence);
4101 if (i915_gem_request_completed(rq))
4102 return 0;
4103
Chris Wilson1d39f282017-04-11 13:43:06 +01004104 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004105}
4106
Chris Wilsonedf6b762016-08-09 09:23:33 +01004107static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004108busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004109{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004110 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004111}
4112
Chris Wilsonedf6b762016-08-09 09:23:33 +01004113static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004114busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004115{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004116 if (!fence)
4117 return 0;
4118
4119 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004120}
4121
Eric Anholt673a3942008-07-30 12:06:12 -07004122int
Eric Anholt673a3942008-07-30 12:06:12 -07004123i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004124 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004125{
4126 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004127 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004128 struct reservation_object_list *list;
4129 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004130 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004131
Chris Wilsond07f0e52016-10-28 13:58:44 +01004132 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004133 rcu_read_lock();
4134 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004135 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004136 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004137
4138 /* A discrepancy here is that we do not report the status of
4139 * non-i915 fences, i.e. even though we may report the object as idle,
4140 * a call to set-domain may still stall waiting for foreign rendering.
4141 * This also means that wait-ioctl may report an object as busy,
4142 * where busy-ioctl considers it idle.
4143 *
4144 * We trade the ability to warn of foreign fences to report on which
4145 * i915 engines are active for the object.
4146 *
4147 * Alternatively, we can trade that extra information on read/write
4148 * activity with
4149 * args->busy =
4150 * !reservation_object_test_signaled_rcu(obj->resv, true);
4151 * to report the overall busyness. This is what the wait-ioctl does.
4152 *
4153 */
4154retry:
4155 seq = raw_read_seqcount(&obj->resv->seq);
4156
4157 /* Translate the exclusive fence to the READ *and* WRITE engine */
4158 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4159
4160 /* Translate shared fences to READ set of engines */
4161 list = rcu_dereference(obj->resv->fence);
4162 if (list) {
4163 unsigned int shared_count = list->shared_count, i;
4164
4165 for (i = 0; i < shared_count; ++i) {
4166 struct dma_fence *fence =
4167 rcu_dereference(list->shared[i]);
4168
4169 args->busy |= busy_check_reader(fence);
4170 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004171 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004172
Chris Wilsond07f0e52016-10-28 13:58:44 +01004173 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4174 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004175
Chris Wilsond07f0e52016-10-28 13:58:44 +01004176 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004177out:
4178 rcu_read_unlock();
4179 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004180}
4181
4182int
4183i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4184 struct drm_file *file_priv)
4185{
Akshay Joshi0206e352011-08-16 15:34:10 -04004186 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004187}
4188
Chris Wilson3ef94da2009-09-14 16:50:29 +01004189int
4190i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4191 struct drm_file *file_priv)
4192{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004193 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004194 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004195 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004196 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004197
4198 switch (args->madv) {
4199 case I915_MADV_DONTNEED:
4200 case I915_MADV_WILLNEED:
4201 break;
4202 default:
4203 return -EINVAL;
4204 }
4205
Chris Wilson03ac0642016-07-20 13:31:51 +01004206 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004207 if (!obj)
4208 return -ENOENT;
4209
4210 err = mutex_lock_interruptible(&obj->mm.lock);
4211 if (err)
4212 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004213
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004214 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004215 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004216 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004217 if (obj->mm.madv == I915_MADV_WILLNEED) {
4218 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004219 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004220 obj->mm.quirked = false;
4221 }
4222 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004223 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004224 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004225 obj->mm.quirked = true;
4226 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004227 }
4228
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004229 if (obj->mm.madv != __I915_MADV_PURGED)
4230 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004231
Chris Wilson6c085a72012-08-20 11:40:46 +02004232 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004233 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004234 i915_gem_object_truncate(obj);
4235
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004236 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004237 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004238
Chris Wilson1233e2d2016-10-28 13:58:37 +01004239out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004240 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004241 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004242}
4243
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004244static void
4245frontbuffer_retire(struct i915_gem_active *active,
4246 struct drm_i915_gem_request *request)
4247{
4248 struct drm_i915_gem_object *obj =
4249 container_of(active, typeof(*obj), frontbuffer_write);
4250
Chris Wilsond59b21e2017-02-22 11:40:49 +00004251 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004252}
4253
Chris Wilson37e680a2012-06-07 15:38:42 +01004254void i915_gem_object_init(struct drm_i915_gem_object *obj,
4255 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004256{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004257 mutex_init(&obj->mm.lock);
4258
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004259 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004260 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004261 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004262 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004263
Chris Wilson37e680a2012-06-07 15:38:42 +01004264 obj->ops = ops;
4265
Chris Wilsond07f0e52016-10-28 13:58:44 +01004266 reservation_object_init(&obj->__builtin_resv);
4267 obj->resv = &obj->__builtin_resv;
4268
Chris Wilson50349242016-08-18 17:17:04 +01004269 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004270 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004271
4272 obj->mm.madv = I915_MADV_WILLNEED;
4273 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4274 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004275
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004276 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004277}
4278
Chris Wilson37e680a2012-06-07 15:38:42 +01004279static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004280 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4281 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004282
Chris Wilson37e680a2012-06-07 15:38:42 +01004283 .get_pages = i915_gem_object_get_pages_gtt,
4284 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004285
4286 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004287};
4288
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004289struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004290i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004291{
Daniel Vetterc397b902010-04-09 19:05:07 +00004292 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004293 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004294 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004295 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004296
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004297 /* There is a prevalence of the assumption that we fit the object's
4298 * page count inside a 32bit _signed_ variable. Let's document this and
4299 * catch if we ever need to fix it. In the meantime, if you do spot
4300 * such a local variable, please consider fixing!
4301 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004302 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004303 return ERR_PTR(-E2BIG);
4304
4305 if (overflows_type(size, obj->base.size))
4306 return ERR_PTR(-E2BIG);
4307
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004308 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004309 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004310 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004311
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004312 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004313 if (ret)
4314 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004315
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004316 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004317 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004318 /* 965gm cannot relocate objects above 4GiB. */
4319 mask &= ~__GFP_HIGHMEM;
4320 mask |= __GFP_DMA32;
4321 }
4322
Al Viro93c76a32015-12-04 23:45:44 -05004323 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004324 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004325 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004326
Chris Wilson37e680a2012-06-07 15:38:42 +01004327 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004328
Daniel Vetterc397b902010-04-09 19:05:07 +00004329 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4330 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4331
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004332 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004333 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004334 * cache) for about a 10% performance improvement
4335 * compared to uncached. Graphics requests other than
4336 * display scanout are coherent with the CPU in
4337 * accessing this cache. This means in this mode we
4338 * don't need to clflush on the CPU side, and on the
4339 * GPU side we only need to flush internal caches to
4340 * get data visible to the CPU.
4341 *
4342 * However, we maintain the display planes as UC, and so
4343 * need to rebind when first used as such.
4344 */
4345 obj->cache_level = I915_CACHE_LLC;
4346 } else
4347 obj->cache_level = I915_CACHE_NONE;
4348
Chris Wilson7fc92e92017-06-16 11:54:55 +01004349 obj->cache_coherent = i915_gem_object_is_coherent(obj);
4350 obj->cache_dirty = !obj->cache_coherent;
Chris Wilsone27ab732017-06-15 13:38:49 +01004351
Daniel Vetterd861e332013-07-24 23:25:03 +02004352 trace_i915_gem_object_create(obj);
4353
Chris Wilson05394f32010-11-08 19:18:58 +00004354 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004355
4356fail:
4357 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004358 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004359}
4360
Chris Wilson340fbd82014-05-22 09:16:52 +01004361static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4362{
4363 /* If we are the last user of the backing storage (be it shmemfs
4364 * pages or stolen etc), we know that the pages are going to be
4365 * immediately released. In this case, we can then skip copying
4366 * back the contents from the GPU.
4367 */
4368
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004369 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004370 return false;
4371
4372 if (obj->base.filp == NULL)
4373 return true;
4374
4375 /* At first glance, this looks racy, but then again so would be
4376 * userspace racing mmap against close. However, the first external
4377 * reference to the filp can only be obtained through the
4378 * i915_gem_mmap_ioctl() which safeguards us against the user
4379 * acquiring such a reference whilst we are in the middle of
4380 * freeing the object.
4381 */
4382 return atomic_long_read(&obj->base.filp->f_count) == 1;
4383}
4384
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004385static void __i915_gem_free_objects(struct drm_i915_private *i915,
4386 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004387{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004388 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004389
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004390 mutex_lock(&i915->drm.struct_mutex);
4391 intel_runtime_pm_get(i915);
4392 llist_for_each_entry(obj, freed, freed) {
4393 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004394
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004395 trace_i915_gem_object_destroy(obj);
4396
4397 GEM_BUG_ON(i915_gem_object_is_active(obj));
4398 list_for_each_entry_safe(vma, vn,
4399 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004400 GEM_BUG_ON(i915_vma_is_active(vma));
4401 vma->flags &= ~I915_VMA_PIN_MASK;
4402 i915_vma_close(vma);
4403 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004404 GEM_BUG_ON(!list_empty(&obj->vma_list));
4405 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004406
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004407 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004408 }
4409 intel_runtime_pm_put(i915);
4410 mutex_unlock(&i915->drm.struct_mutex);
4411
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004412 cond_resched();
4413
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004414 llist_for_each_entry_safe(obj, on, freed, freed) {
4415 GEM_BUG_ON(obj->bind_count);
4416 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4417
4418 if (obj->ops->release)
4419 obj->ops->release(obj);
4420
4421 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4422 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004423 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004424 GEM_BUG_ON(obj->mm.pages);
4425
4426 if (obj->base.import_attach)
4427 drm_prime_gem_destroy(&obj->base, NULL);
4428
Chris Wilsond07f0e52016-10-28 13:58:44 +01004429 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004430 drm_gem_object_release(&obj->base);
4431 i915_gem_info_remove_obj(i915, obj->base.size);
4432
4433 kfree(obj->bit_17);
4434 i915_gem_object_free(obj);
4435 }
4436}
4437
4438static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4439{
4440 struct llist_node *freed;
4441
4442 freed = llist_del_all(&i915->mm.free_list);
4443 if (unlikely(freed))
4444 __i915_gem_free_objects(i915, freed);
4445}
4446
4447static void __i915_gem_free_work(struct work_struct *work)
4448{
4449 struct drm_i915_private *i915 =
4450 container_of(work, struct drm_i915_private, mm.free_work);
4451 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004452
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004453 /* All file-owned VMA should have been released by this point through
4454 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4455 * However, the object may also be bound into the global GTT (e.g.
4456 * older GPUs without per-process support, or for direct access through
4457 * the GTT either for the user or for scanout). Those VMA still need to
4458 * unbound now.
4459 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004460
Chris Wilson5ad08be2017-04-07 11:25:51 +01004461 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004462 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004463 if (need_resched())
4464 break;
4465 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004466}
4467
4468static void __i915_gem_free_object_rcu(struct rcu_head *head)
4469{
4470 struct drm_i915_gem_object *obj =
4471 container_of(head, typeof(*obj), rcu);
4472 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4473
4474 /* We can't simply use call_rcu() from i915_gem_free_object()
4475 * as we need to block whilst unbinding, and the call_rcu
4476 * task may be called from softirq context. So we take a
4477 * detour through a worker.
4478 */
4479 if (llist_add(&obj->freed, &i915->mm.free_list))
4480 schedule_work(&i915->mm.free_work);
4481}
4482
4483void i915_gem_free_object(struct drm_gem_object *gem_obj)
4484{
4485 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4486
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004487 if (obj->mm.quirked)
4488 __i915_gem_object_unpin_pages(obj);
4489
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004490 if (discard_backing_storage(obj))
4491 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004492
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004493 /* Before we free the object, make sure any pure RCU-only
4494 * read-side critical sections are complete, e.g.
4495 * i915_gem_busy_ioctl(). For the corresponding synchronized
4496 * lookup see i915_gem_object_lookup_rcu().
4497 */
4498 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004499}
4500
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004501void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4502{
4503 lockdep_assert_held(&obj->base.dev->struct_mutex);
4504
4505 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4506 if (i915_gem_object_is_active(obj))
4507 i915_gem_object_set_active_reference(obj);
4508 else
4509 i915_gem_object_put(obj);
4510}
4511
Chris Wilson3033aca2016-10-28 13:58:47 +01004512static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4513{
4514 struct intel_engine_cs *engine;
4515 enum intel_engine_id id;
4516
4517 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004518 GEM_BUG_ON(engine->last_retired_context &&
4519 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004520}
4521
Chris Wilson24145512017-01-24 11:01:35 +00004522void i915_gem_sanitize(struct drm_i915_private *i915)
4523{
4524 /*
4525 * If we inherit context state from the BIOS or earlier occupants
4526 * of the GPU, the GPU may be in an inconsistent state when we
4527 * try to take over. The only way to remove the earlier state
4528 * is by resetting. However, resetting on earlier gen is tricky as
4529 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004530 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004531 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004532 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004533 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4534 WARN_ON(reset && reset != -ENODEV);
4535 }
4536}
4537
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004538int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004539{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004540 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004541 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004542
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004543 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004544 intel_suspend_gt_powersave(dev_priv);
4545
Chris Wilson45c5f202013-10-16 11:50:01 +01004546 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004547
4548 /* We have to flush all the executing contexts to main memory so
4549 * that they can saved in the hibernation image. To ensure the last
4550 * context image is coherent, we have to switch away from it. That
4551 * leaves the dev_priv->kernel_context still active when
4552 * we actually suspend, and its image in memory may not match the GPU
4553 * state. Fortunately, the kernel_context is disposable and we do
4554 * not rely on its state.
4555 */
4556 ret = i915_gem_switch_to_kernel_context(dev_priv);
4557 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004558 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004559
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004560 ret = i915_gem_wait_for_idle(dev_priv,
4561 I915_WAIT_INTERRUPTIBLE |
4562 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004563 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004564 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004565
Chris Wilson3033aca2016-10-28 13:58:47 +01004566 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004567 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004568 mutex_unlock(&dev->struct_mutex);
4569
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304570 intel_guc_suspend(dev_priv);
4571
Chris Wilson737b1502015-01-26 18:03:03 +02004572 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004573 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004574
4575 /* As the idle_work is rearming if it detects a race, play safe and
4576 * repeat the flush until it is definitely idle.
4577 */
4578 while (flush_delayed_work(&dev_priv->gt.idle_work))
4579 ;
4580
4581 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson29105cc2010-01-07 10:39:13 +00004582
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004583 /* Assert that we sucessfully flushed all the work and
4584 * reset the GPU back to its idle, low power state.
4585 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004586 WARN_ON(dev_priv->gt.awake);
Chris Wilson05425242017-03-03 12:19:47 +00004587 WARN_ON(!intel_engines_are_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004588
Imre Deak1c777c52016-10-12 17:46:37 +03004589 /*
4590 * Neither the BIOS, ourselves or any other kernel
4591 * expects the system to be in execlists mode on startup,
4592 * so we need to reset the GPU back to legacy mode. And the only
4593 * known way to disable logical contexts is through a GPU reset.
4594 *
4595 * So in order to leave the system in a known default configuration,
4596 * always reset the GPU upon unload and suspend. Afterwards we then
4597 * clean up the GEM state tracking, flushing off the requests and
4598 * leaving the system in a known idle state.
4599 *
4600 * Note that is of the upmost importance that the GPU is idle and
4601 * all stray writes are flushed *before* we dismantle the backing
4602 * storage for the pinned objects.
4603 *
4604 * However, since we are uncertain that resetting the GPU on older
4605 * machines is a good idea, we don't - just in case it leaves the
4606 * machine in an unusable condition.
4607 */
Chris Wilson24145512017-01-24 11:01:35 +00004608 i915_gem_sanitize(dev_priv);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004609 goto out_rpm_put;
Imre Deak1c777c52016-10-12 17:46:37 +03004610
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004611err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004612 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004613out_rpm_put:
4614 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004615 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004616}
4617
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004618void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004619{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004620 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004621
Imre Deak31ab49a2016-11-07 11:20:05 +02004622 WARN_ON(dev_priv->gt.awake);
4623
Chris Wilson5ab57c72016-07-15 14:56:20 +01004624 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004625 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004626
4627 /* As we didn't flush the kernel context before suspend, we cannot
4628 * guarantee that the context image is complete. So let's just reset
4629 * it and start again.
4630 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004631 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004632
4633 mutex_unlock(&dev->struct_mutex);
4634}
4635
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004636void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004637{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004638 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004639 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4640 return;
4641
4642 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4643 DISP_TILE_SURFACE_SWIZZLING);
4644
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004645 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004646 return;
4647
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004648 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004649 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004650 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004651 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004652 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004653 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004654 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004655 else
4656 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004657}
Daniel Vettere21af882012-02-09 20:53:27 +01004658
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004659static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004660{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004661 I915_WRITE(RING_CTL(base), 0);
4662 I915_WRITE(RING_HEAD(base), 0);
4663 I915_WRITE(RING_TAIL(base), 0);
4664 I915_WRITE(RING_START(base), 0);
4665}
4666
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004667static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004668{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004669 if (IS_I830(dev_priv)) {
4670 init_unused_ring(dev_priv, PRB1_BASE);
4671 init_unused_ring(dev_priv, SRB0_BASE);
4672 init_unused_ring(dev_priv, SRB1_BASE);
4673 init_unused_ring(dev_priv, SRB2_BASE);
4674 init_unused_ring(dev_priv, SRB3_BASE);
4675 } else if (IS_GEN2(dev_priv)) {
4676 init_unused_ring(dev_priv, SRB0_BASE);
4677 init_unused_ring(dev_priv, SRB1_BASE);
4678 } else if (IS_GEN3(dev_priv)) {
4679 init_unused_ring(dev_priv, PRB1_BASE);
4680 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004681 }
4682}
4683
Chris Wilson20a8a742017-02-08 14:30:31 +00004684static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004685{
Chris Wilson20a8a742017-02-08 14:30:31 +00004686 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004687 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304688 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004689 int err;
4690
4691 for_each_engine(engine, i915, id) {
4692 err = engine->init_hw(engine);
4693 if (err)
4694 return err;
4695 }
4696
4697 return 0;
4698}
4699
4700int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4701{
Chris Wilsond200cda2016-04-28 09:56:44 +01004702 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004703
Chris Wilsonde867c22016-10-25 13:16:02 +01004704 dev_priv->gt.last_init_time = ktime_get();
4705
Chris Wilson5e4f5182015-02-13 14:35:59 +00004706 /* Double layer security blanket, see i915_gem_init() */
4707 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4708
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004709 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004710 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004711
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004712 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004713 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004714 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004715
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004716 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004717 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004718 u32 temp = I915_READ(GEN7_MSG_CTL);
4719 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4720 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004721 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004722 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4723 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4724 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4725 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004726 }
4727
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004728 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004729
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004730 /*
4731 * At least 830 can leave some of the unused rings
4732 * "active" (ie. head != tail) after resume which
4733 * will prevent c3 entry. Makes sure all unused rings
4734 * are totally idle.
4735 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004736 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004737
Dave Gordoned54c1a2016-01-19 19:02:54 +00004738 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004739
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004740 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004741 if (ret) {
4742 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4743 goto out;
4744 }
4745
4746 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004747 ret = __i915_gem_restart_engines(dev_priv);
4748 if (ret)
4749 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004750
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004751 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004752
Oscar Mateob8991402017-03-28 09:53:47 -07004753 /* We can't enable contexts until all firmware is loaded */
4754 ret = intel_uc_init_hw(dev_priv);
4755 if (ret)
4756 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004757
Chris Wilson5e4f5182015-02-13 14:35:59 +00004758out:
4759 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004760 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004761}
4762
Chris Wilson39df9192016-07-20 13:31:57 +01004763bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4764{
4765 if (INTEL_INFO(dev_priv)->gen < 6)
4766 return false;
4767
4768 /* TODO: make semaphores and Execlists play nicely together */
4769 if (i915.enable_execlists)
4770 return false;
4771
4772 if (value >= 0)
4773 return value;
4774
Chris Wilson39df9192016-07-20 13:31:57 +01004775 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004776 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004777 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004778
4779 return true;
4780}
4781
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004782int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004783{
Chris Wilson1070a422012-04-24 15:47:41 +01004784 int ret;
4785
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004786 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004787
Chris Wilson94312822017-05-03 10:39:18 +01004788 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004789
Oscar Mateoa83014d2014-07-24 17:04:21 +01004790 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004791 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004792 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004793 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004794 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004795 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004796 }
4797
Chris Wilson5e4f5182015-02-13 14:35:59 +00004798 /* This is just a security blanket to placate dragons.
4799 * On some systems, we very sporadically observe that the first TLBs
4800 * used by the CS may be stale, despite us poking the TLB reset. If
4801 * we hold the forcewake during initialisation these problems
4802 * just magically go away.
4803 */
4804 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4805
Chris Wilson8a2421b2017-06-16 15:05:22 +01004806 ret = i915_gem_init_userptr(dev_priv);
4807 if (ret)
4808 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004809
4810 ret = i915_gem_init_ggtt(dev_priv);
4811 if (ret)
4812 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004813
Chris Wilson829a0af2017-06-20 12:05:45 +01004814 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004815 if (ret)
4816 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004817
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004818 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004819 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004820 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004821
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004822 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004823 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004824 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004825 * wedged. But we only want to do this where the GPU is angry,
4826 * for all other failure, such as an allocation failure, bail.
4827 */
4828 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004829 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004830 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004831 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004832
4833out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004834 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004835 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004836
Chris Wilson60990322014-04-09 09:19:42 +01004837 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004838}
4839
Chris Wilson24145512017-01-24 11:01:35 +00004840void i915_gem_init_mmio(struct drm_i915_private *i915)
4841{
4842 i915_gem_sanitize(i915);
4843}
4844
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004845void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004846i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004847{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004848 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304849 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004850
Akash Goel3b3f1652016-10-13 22:44:48 +05304851 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004852 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004853}
4854
Eric Anholt673a3942008-07-30 12:06:12 -07004855void
Imre Deak40ae4e12016-03-16 14:54:03 +02004856i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4857{
Chris Wilson49ef5292016-08-18 17:17:00 +01004858 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004859
4860 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4861 !IS_CHERRYVIEW(dev_priv))
4862 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004863 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4864 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4865 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004866 dev_priv->num_fence_regs = 16;
4867 else
4868 dev_priv->num_fence_regs = 8;
4869
Chris Wilsonc0336662016-05-06 15:40:21 +01004870 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004871 dev_priv->num_fence_regs =
4872 I915_READ(vgtif_reg(avail_rs.fence_num));
4873
4874 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004875 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4876 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4877
4878 fence->i915 = dev_priv;
4879 fence->id = i;
4880 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4881 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004882 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004883
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004884 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004885}
4886
Chris Wilson73cb9702016-10-28 13:58:46 +01004887int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004888i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004889{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004890 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004891
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004892 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4893 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004894 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004895
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004896 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4897 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004898 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004899
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004900 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4901 SLAB_HWCACHE_ALIGN |
4902 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004903 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004904 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004905 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004906
Chris Wilson52e54202016-11-14 20:41:02 +00004907 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4908 SLAB_HWCACHE_ALIGN |
4909 SLAB_RECLAIM_ACCOUNT);
4910 if (!dev_priv->dependencies)
4911 goto err_requests;
4912
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004913 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4914 if (!dev_priv->priorities)
4915 goto err_dependencies;
4916
Chris Wilson73cb9702016-10-28 13:58:46 +01004917 mutex_lock(&dev_priv->drm.struct_mutex);
4918 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004919 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004920 mutex_unlock(&dev_priv->drm.struct_mutex);
4921 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004922 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004923
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004924 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4925 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004926 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4927 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004928 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004929 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004930 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004931 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004932 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004933 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004934 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004935 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004936
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004937 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004938
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004939 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4940
Chris Wilsonb5add952016-08-04 16:32:36 +01004941 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004942
4943 return 0;
4944
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004945err_priorities:
4946 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004947err_dependencies:
4948 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004949err_requests:
4950 kmem_cache_destroy(dev_priv->requests);
4951err_vmas:
4952 kmem_cache_destroy(dev_priv->vmas);
4953err_objects:
4954 kmem_cache_destroy(dev_priv->objects);
4955err_out:
4956 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004957}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004958
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004959void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004960{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004961 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004962 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004963 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004964
Matthew Auldea84aa72016-11-17 21:04:11 +00004965 mutex_lock(&dev_priv->drm.struct_mutex);
4966 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4967 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4968 mutex_unlock(&dev_priv->drm.struct_mutex);
4969
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004970 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004971 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004972 kmem_cache_destroy(dev_priv->requests);
4973 kmem_cache_destroy(dev_priv->vmas);
4974 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004975
4976 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4977 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004978}
4979
Chris Wilson6a800ea2016-09-21 14:51:07 +01004980int i915_gem_freeze(struct drm_i915_private *dev_priv)
4981{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004982 /* Discard all purgeable objects, let userspace recover those as
4983 * required after resuming.
4984 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01004985 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01004986
Chris Wilson6a800ea2016-09-21 14:51:07 +01004987 return 0;
4988}
4989
Chris Wilson461fb992016-05-14 07:26:33 +01004990int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4991{
4992 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004993 struct list_head *phases[] = {
4994 &dev_priv->mm.unbound_list,
4995 &dev_priv->mm.bound_list,
4996 NULL
4997 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004998
4999 /* Called just before we write the hibernation image.
5000 *
5001 * We need to update the domain tracking to reflect that the CPU
5002 * will be accessing all the pages to create and restore from the
5003 * hibernation, and so upon restoration those pages will be in the
5004 * CPU domain.
5005 *
5006 * To make sure the hibernation image contains the latest state,
5007 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005008 *
5009 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005010 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005011 */
5012
Chris Wilson6a800ea2016-09-21 14:51:07 +01005013 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005014 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005015
Chris Wilsond0aa3012017-04-07 11:25:49 +01005016 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005017 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005018 list_for_each_entry(obj, *p, global_link)
5019 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005020 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005021 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005022
5023 return 0;
5024}
5025
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005026void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005027{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005028 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005029 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005030
5031 /* Clean up our request list when the client is going away, so that
5032 * later retire_requests won't dereference our soon-to-be-gone
5033 * file_priv.
5034 */
Chris Wilson1c255952010-09-26 11:03:27 +01005035 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005036 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005037 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005038 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005039
Chris Wilson2e1b8732015-04-27 13:41:22 +01005040 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005041 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005042 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005043 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005044 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005045}
5046
Chris Wilson829a0af2017-06-20 12:05:45 +01005047int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005048{
5049 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005050 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005051
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005052 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005053
5054 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5055 if (!file_priv)
5056 return -ENOMEM;
5057
5058 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005059 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005060 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005061 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005062
5063 spin_lock_init(&file_priv->mm.lock);
5064 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005065
Chris Wilsonc80ff162016-07-27 09:07:27 +01005066 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005067
Chris Wilson829a0af2017-06-20 12:05:45 +01005068 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005069 if (ret)
5070 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005071
Ben Widawskye422b882013-12-06 14:10:58 -08005072 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005073}
5074
Daniel Vetterb680c372014-09-19 18:27:27 +02005075/**
5076 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005077 * @old: current GEM buffer for the frontbuffer slots
5078 * @new: new GEM buffer for the frontbuffer slots
5079 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005080 *
5081 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5082 * from @old and setting them in @new. Both @old and @new can be NULL.
5083 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005084void i915_gem_track_fb(struct drm_i915_gem_object *old,
5085 struct drm_i915_gem_object *new,
5086 unsigned frontbuffer_bits)
5087{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005088 /* Control of individual bits within the mask are guarded by
5089 * the owning plane->mutex, i.e. we can never see concurrent
5090 * manipulation of individual bits. But since the bitfield as a whole
5091 * is updated using RMW, we need to use atomics in order to update
5092 * the bits.
5093 */
5094 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5095 sizeof(atomic_t) * BITS_PER_BYTE);
5096
Daniel Vettera071fa02014-06-18 23:28:09 +02005097 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005098 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5099 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005100 }
5101
5102 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005103 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5104 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005105 }
5106}
5107
Dave Gordonea702992015-07-09 19:29:02 +01005108/* Allocate a new GEM object and fill it with the supplied data */
5109struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005110i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005111 const void *data, size_t size)
5112{
5113 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005114 struct file *file;
5115 size_t offset;
5116 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005117
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005118 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005119 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005120 return obj;
5121
Chris Wilsonce8ff092017-03-17 19:46:47 +00005122 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005123
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005124 file = obj->base.filp;
5125 offset = 0;
5126 do {
5127 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5128 struct page *page;
5129 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005130
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005131 err = pagecache_write_begin(file, file->f_mapping,
5132 offset, len, 0,
5133 &page, &pgdata);
5134 if (err < 0)
5135 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005136
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005137 vaddr = kmap(page);
5138 memcpy(vaddr, data, len);
5139 kunmap(page);
5140
5141 err = pagecache_write_end(file, file->f_mapping,
5142 offset, len, len,
5143 page, pgdata);
5144 if (err < 0)
5145 goto fail;
5146
5147 size -= len;
5148 data += len;
5149 offset += len;
5150 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005151
5152 return obj;
5153
5154fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005155 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005156 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005157}
Chris Wilson96d77632016-10-28 13:58:33 +01005158
5159struct scatterlist *
5160i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5161 unsigned int n,
5162 unsigned int *offset)
5163{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005164 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005165 struct scatterlist *sg;
5166 unsigned int idx, count;
5167
5168 might_sleep();
5169 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005170 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005171
5172 /* As we iterate forward through the sg, we record each entry in a
5173 * radixtree for quick repeated (backwards) lookups. If we have seen
5174 * this index previously, we will have an entry for it.
5175 *
5176 * Initial lookup is O(N), but this is amortized to O(1) for
5177 * sequential page access (where each new request is consecutive
5178 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5179 * i.e. O(1) with a large constant!
5180 */
5181 if (n < READ_ONCE(iter->sg_idx))
5182 goto lookup;
5183
5184 mutex_lock(&iter->lock);
5185
5186 /* We prefer to reuse the last sg so that repeated lookup of this
5187 * (or the subsequent) sg are fast - comparing against the last
5188 * sg is faster than going through the radixtree.
5189 */
5190
5191 sg = iter->sg_pos;
5192 idx = iter->sg_idx;
5193 count = __sg_page_count(sg);
5194
5195 while (idx + count <= n) {
5196 unsigned long exception, i;
5197 int ret;
5198
5199 /* If we cannot allocate and insert this entry, or the
5200 * individual pages from this range, cancel updating the
5201 * sg_idx so that on this lookup we are forced to linearly
5202 * scan onwards, but on future lookups we will try the
5203 * insertion again (in which case we need to be careful of
5204 * the error return reporting that we have already inserted
5205 * this index).
5206 */
5207 ret = radix_tree_insert(&iter->radix, idx, sg);
5208 if (ret && ret != -EEXIST)
5209 goto scan;
5210
5211 exception =
5212 RADIX_TREE_EXCEPTIONAL_ENTRY |
5213 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5214 for (i = 1; i < count; i++) {
5215 ret = radix_tree_insert(&iter->radix, idx + i,
5216 (void *)exception);
5217 if (ret && ret != -EEXIST)
5218 goto scan;
5219 }
5220
5221 idx += count;
5222 sg = ____sg_next(sg);
5223 count = __sg_page_count(sg);
5224 }
5225
5226scan:
5227 iter->sg_pos = sg;
5228 iter->sg_idx = idx;
5229
5230 mutex_unlock(&iter->lock);
5231
5232 if (unlikely(n < idx)) /* insertion completed by another thread */
5233 goto lookup;
5234
5235 /* In case we failed to insert the entry into the radixtree, we need
5236 * to look beyond the current sg.
5237 */
5238 while (idx + count <= n) {
5239 idx += count;
5240 sg = ____sg_next(sg);
5241 count = __sg_page_count(sg);
5242 }
5243
5244 *offset = n - idx;
5245 return sg;
5246
5247lookup:
5248 rcu_read_lock();
5249
5250 sg = radix_tree_lookup(&iter->radix, n);
5251 GEM_BUG_ON(!sg);
5252
5253 /* If this index is in the middle of multi-page sg entry,
5254 * the radixtree will contain an exceptional entry that points
5255 * to the start of that range. We will return the pointer to
5256 * the base page and the offset of this page within the
5257 * sg entry's range.
5258 */
5259 *offset = 0;
5260 if (unlikely(radix_tree_exception(sg))) {
5261 unsigned long base =
5262 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5263
5264 sg = radix_tree_lookup(&iter->radix, base);
5265 GEM_BUG_ON(!sg);
5266
5267 *offset = n - base;
5268 }
5269
5270 rcu_read_unlock();
5271
5272 return sg;
5273}
5274
5275struct page *
5276i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5277{
5278 struct scatterlist *sg;
5279 unsigned int offset;
5280
5281 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5282
5283 sg = i915_gem_object_get_sg(obj, n, &offset);
5284 return nth_page(sg_page(sg), offset);
5285}
5286
5287/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5288struct page *
5289i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5290 unsigned int n)
5291{
5292 struct page *page;
5293
5294 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005295 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005296 set_page_dirty(page);
5297
5298 return page;
5299}
5300
5301dma_addr_t
5302i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5303 unsigned long n)
5304{
5305 struct scatterlist *sg;
5306 unsigned int offset;
5307
5308 sg = i915_gem_object_get_sg(obj, n, &offset);
5309 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5310}
Chris Wilson935a2f72017-02-13 17:15:13 +00005311
5312#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5313#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005314#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005315#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005316#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005317#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005318#endif