blob: f27c340bb8eeea2385286121e8ab2b69a6ddc3f3 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
389 true, NULL, rps);
390 if (ret)
391 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100392 }
393
Chris Wilsonb8f90962016-08-05 10:14:07 +0100394 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100395}
396
397static struct intel_rps_client *to_rps_client(struct drm_file *file)
398{
399 struct drm_i915_file_private *fpriv = file->driver_priv;
400
401 return &fpriv->rps;
402}
403
Chris Wilson00731152014-05-21 12:42:56 +0100404int
405i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
406 int align)
407{
408 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800409 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100410
411 if (obj->phys_handle) {
412 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
413 return -EBUSY;
414
415 return 0;
416 }
417
418 if (obj->madv != I915_MADV_WILLNEED)
419 return -EFAULT;
420
421 if (obj->base.filp == NULL)
422 return -EINVAL;
423
Chris Wilson4717ca92016-08-04 07:52:28 +0100424 ret = i915_gem_object_unbind(obj);
425 if (ret)
426 return ret;
427
428 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 if (ret)
430 return ret;
431
Chris Wilson00731152014-05-21 12:42:56 +0100432 /* create a new object */
433 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
434 if (!phys)
435 return -ENOMEM;
436
Chris Wilson00731152014-05-21 12:42:56 +0100437 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800438 obj->ops = &i915_gem_phys_ops;
439
440 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100441}
442
443static int
444i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
445 struct drm_i915_gem_pwrite *args,
446 struct drm_file *file_priv)
447{
448 struct drm_device *dev = obj->base.dev;
449 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300450 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200451 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800452
453 /* We manually control the domain here and pretend that it
454 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
455 */
456 ret = i915_gem_object_wait_rendering(obj, false);
457 if (ret)
458 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100459
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700460 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100461 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
462 unsigned long unwritten;
463
464 /* The physical object once assigned is fixed for the lifetime
465 * of the obj, so we can safely drop the lock and continue
466 * to access vaddr.
467 */
468 mutex_unlock(&dev->struct_mutex);
469 unwritten = copy_from_user(vaddr, user_data, args->size);
470 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200471 if (unwritten) {
472 ret = -EFAULT;
473 goto out;
474 }
Chris Wilson00731152014-05-21 12:42:56 +0100475 }
476
Chris Wilson6a2c4232014-11-04 04:51:40 -0800477 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100478 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200479
480out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700481 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200482 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100483}
484
Chris Wilson42dcedd2012-11-15 11:32:30 +0000485void *i915_gem_object_alloc(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100488 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000489}
490
491void i915_gem_object_free(struct drm_i915_gem_object *obj)
492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100494 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000495}
496
Dave Airlieff72145b2011-02-07 12:16:14 +1000497static int
498i915_gem_create(struct drm_file *file,
499 struct drm_device *dev,
500 uint64_t size,
501 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700502{
Chris Wilson05394f32010-11-08 19:18:58 +0000503 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300504 int ret;
505 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Dave Airlieff72145b2011-02-07 12:16:14 +1000507 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200508 if (size == 0)
509 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
511 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100512 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100513 if (IS_ERR(obj))
514 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson05394f32010-11-08 19:18:58 +0000516 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100517 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100518 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200519 if (ret)
520 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100521
Dave Airlieff72145b2011-02-07 12:16:14 +1000522 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700523 return 0;
524}
525
Dave Airlieff72145b2011-02-07 12:16:14 +1000526int
527i915_gem_dumb_create(struct drm_file *file,
528 struct drm_device *dev,
529 struct drm_mode_create_dumb *args)
530{
531 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300532 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000533 args->size = args->pitch * args->height;
534 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000535 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000536}
537
Dave Airlieff72145b2011-02-07 12:16:14 +1000538/**
539 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100540 * @dev: drm device pointer
541 * @data: ioctl data blob
542 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000543 */
544int
545i915_gem_create_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file)
547{
548 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200549
Dave Airlieff72145b2011-02-07 12:16:14 +1000550 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000551 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000552}
553
Daniel Vetter8c599672011-12-14 13:57:31 +0100554static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100555__copy_to_user_swizzled(char __user *cpu_vaddr,
556 const char *gpu_vaddr, int gpu_offset,
557 int length)
558{
559 int ret, cpu_offset = 0;
560
561 while (length > 0) {
562 int cacheline_end = ALIGN(gpu_offset + 1, 64);
563 int this_length = min(cacheline_end - gpu_offset, length);
564 int swizzled_gpu_offset = gpu_offset ^ 64;
565
566 ret = __copy_to_user(cpu_vaddr + cpu_offset,
567 gpu_vaddr + swizzled_gpu_offset,
568 this_length);
569 if (ret)
570 return ret + length;
571
572 cpu_offset += this_length;
573 gpu_offset += this_length;
574 length -= this_length;
575 }
576
577 return 0;
578}
579
580static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
582 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100583 int length)
584{
585 int ret, cpu_offset = 0;
586
587 while (length > 0) {
588 int cacheline_end = ALIGN(gpu_offset + 1, 64);
589 int this_length = min(cacheline_end - gpu_offset, length);
590 int swizzled_gpu_offset = gpu_offset ^ 64;
591
592 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
593 cpu_vaddr + cpu_offset,
594 this_length);
595 if (ret)
596 return ret + length;
597
598 cpu_offset += this_length;
599 gpu_offset += this_length;
600 length -= this_length;
601 }
602
603 return 0;
604}
605
Brad Volkin4c914c02014-02-18 10:15:45 -0800606/*
607 * Pins the specified object's pages and synchronizes the object with
608 * GPU accesses. Sets needs_clflush to non-zero if the caller should
609 * flush the object from the CPU cache.
610 */
611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100612 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800613{
614 int ret;
615
616 *needs_clflush = 0;
617
Chris Wilson43394c72016-08-18 17:16:47 +0100618 if (!i915_gem_object_has_struct_page(obj))
619 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800620
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100621 ret = i915_gem_object_wait_rendering(obj, true);
622 if (ret)
623 return ret;
624
Chris Wilson43394c72016-08-18 17:16:47 +0100625 /* If we're not in the cpu read domain, set ourself into the gtt
626 * read domain and manually flush cachelines (if required). This
627 * optimizes for the case when the gpu will dirty the data
628 * anyway again before the next pread happens.
629 */
630 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800631 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
632 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800633
634 ret = i915_gem_object_get_pages(obj);
635 if (ret)
636 return ret;
637
638 i915_gem_object_pin_pages(obj);
639
Chris Wilson43394c72016-08-18 17:16:47 +0100640 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
641 ret = i915_gem_object_set_to_cpu_domain(obj, false);
642 if (ret) {
643 i915_gem_object_unpin_pages(obj);
644 return ret;
645 }
646 *needs_clflush = 0;
647 }
648
649 return 0;
650}
651
652int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
653 unsigned int *needs_clflush)
654{
655 int ret;
656
657 *needs_clflush = 0;
658 if (!i915_gem_object_has_struct_page(obj))
659 return -ENODEV;
660
661 ret = i915_gem_object_wait_rendering(obj, false);
662 if (ret)
663 return ret;
664
665 /* If we're not in the cpu write domain, set ourself into the
666 * gtt write domain and manually flush cachelines (as required).
667 * This optimizes for the case when the gpu will use the data
668 * right away and we therefore have to clflush anyway.
669 */
670 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
671 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
672
673 /* Same trick applies to invalidate partially written cachelines read
674 * before writing.
675 */
676 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
677 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
678 obj->cache_level);
679
680 ret = i915_gem_object_get_pages(obj);
681 if (ret)
682 return ret;
683
684 i915_gem_object_pin_pages(obj);
685
686 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
687 ret = i915_gem_object_set_to_cpu_domain(obj, true);
688 if (ret) {
689 i915_gem_object_unpin_pages(obj);
690 return ret;
691 }
692 *needs_clflush = 0;
693 }
694
695 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
696 obj->cache_dirty = true;
697
698 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
699 obj->dirty = 1;
700 return 0;
Brad Volkin4c914c02014-02-18 10:15:45 -0800701}
702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703/* Per-page copy function for the shmem pread fastpath.
704 * Flushes invalid cachelines before reading the target if
705 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700706static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200707shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
708 char __user *user_data,
709 bool page_do_bit17_swizzling, bool needs_clflush)
710{
711 char *vaddr;
712 int ret;
713
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200714 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715 return -EINVAL;
716
717 vaddr = kmap_atomic(page);
718 if (needs_clflush)
719 drm_clflush_virt_range(vaddr + shmem_page_offset,
720 page_length);
721 ret = __copy_to_user_inatomic(user_data,
722 vaddr + shmem_page_offset,
723 page_length);
724 kunmap_atomic(vaddr);
725
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100726 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727}
728
Daniel Vetter23c18c72012-03-25 19:47:42 +0200729static void
730shmem_clflush_swizzled_range(char *addr, unsigned long length,
731 bool swizzled)
732{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200733 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200734 unsigned long start = (unsigned long) addr;
735 unsigned long end = (unsigned long) addr + length;
736
737 /* For swizzling simply ensure that we always flush both
738 * channels. Lame, but simple and it works. Swizzled
739 * pwrite/pread is far from a hotpath - current userspace
740 * doesn't use it at all. */
741 start = round_down(start, 128);
742 end = round_up(end, 128);
743
744 drm_clflush_virt_range((void *)start, end - start);
745 } else {
746 drm_clflush_virt_range(addr, length);
747 }
748
749}
750
Daniel Vetterd174bd62012-03-25 19:47:40 +0200751/* Only difference to the fast-path function is that this can handle bit17
752 * and uses non-atomic copy and kmap functions. */
753static int
754shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
755 char __user *user_data,
756 bool page_do_bit17_swizzling, bool needs_clflush)
757{
758 char *vaddr;
759 int ret;
760
761 vaddr = kmap(page);
762 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200763 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
764 page_length,
765 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200766
767 if (page_do_bit17_swizzling)
768 ret = __copy_to_user_swizzled(user_data,
769 vaddr, shmem_page_offset,
770 page_length);
771 else
772 ret = __copy_to_user(user_data,
773 vaddr + shmem_page_offset,
774 page_length);
775 kunmap(page);
776
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100777 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200778}
779
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530780static inline unsigned long
781slow_user_access(struct io_mapping *mapping,
782 uint64_t page_base, int page_offset,
783 char __user *user_data,
784 unsigned long length, bool pwrite)
785{
786 void __iomem *ioaddr;
787 void *vaddr;
788 uint64_t unwritten;
789
790 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
791 /* We can use the cpu mem copy function because this is X86. */
792 vaddr = (void __force *)ioaddr + page_offset;
793 if (pwrite)
794 unwritten = __copy_from_user(vaddr, user_data, length);
795 else
796 unwritten = __copy_to_user(user_data, vaddr, length);
797
798 io_mapping_unmap(ioaddr);
799 return unwritten;
800}
801
802static int
803i915_gem_gtt_pread(struct drm_device *dev,
804 struct drm_i915_gem_object *obj, uint64_t size,
805 uint64_t data_offset, uint64_t data_ptr)
806{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100807 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530808 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100809 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530810 struct drm_mm_node node;
811 char __user *user_data;
812 uint64_t remain;
813 uint64_t offset;
814 int ret;
815
Chris Wilson058d88c2016-08-15 10:49:06 +0100816 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100817 if (!IS_ERR(vma)) {
818 node.start = i915_ggtt_offset(vma);
819 node.allocated = false;
820 ret = i915_gem_object_put_fence(obj);
821 if (ret) {
822 i915_vma_unpin(vma);
823 vma = ERR_PTR(ret);
824 }
825 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100826 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530827 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
828 if (ret)
829 goto out;
830
831 ret = i915_gem_object_get_pages(obj);
832 if (ret) {
833 remove_mappable_node(&node);
834 goto out;
835 }
836
837 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530838 }
839
840 ret = i915_gem_object_set_to_gtt_domain(obj, false);
841 if (ret)
842 goto out_unpin;
843
844 user_data = u64_to_user_ptr(data_ptr);
845 remain = size;
846 offset = data_offset;
847
848 mutex_unlock(&dev->struct_mutex);
849 if (likely(!i915.prefault_disable)) {
850 ret = fault_in_multipages_writeable(user_data, remain);
851 if (ret) {
852 mutex_lock(&dev->struct_mutex);
853 goto out_unpin;
854 }
855 }
856
857 while (remain > 0) {
858 /* Operation in this page
859 *
860 * page_base = page offset within aperture
861 * page_offset = offset within page
862 * page_length = bytes to copy for this page
863 */
864 u32 page_base = node.start;
865 unsigned page_offset = offset_in_page(offset);
866 unsigned page_length = PAGE_SIZE - page_offset;
867 page_length = remain < page_length ? remain : page_length;
868 if (node.allocated) {
869 wmb();
870 ggtt->base.insert_page(&ggtt->base,
871 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
872 node.start,
873 I915_CACHE_NONE, 0);
874 wmb();
875 } else {
876 page_base += offset & PAGE_MASK;
877 }
878 /* This is a slow read/write as it tries to read from
879 * and write to user memory which may result into page
880 * faults, and so we cannot perform this under struct_mutex.
881 */
882 if (slow_user_access(ggtt->mappable, page_base,
883 page_offset, user_data,
884 page_length, false)) {
885 ret = -EFAULT;
886 break;
887 }
888
889 remain -= page_length;
890 user_data += page_length;
891 offset += page_length;
892 }
893
894 mutex_lock(&dev->struct_mutex);
895 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
896 /* The user has modified the object whilst we tried
897 * reading from it, and we now have no idea what domain
898 * the pages should be in. As we have just been touching
899 * them directly, flush everything back to the GTT
900 * domain.
901 */
902 ret = i915_gem_object_set_to_gtt_domain(obj, false);
903 }
904
905out_unpin:
906 if (node.allocated) {
907 wmb();
908 ggtt->base.clear_range(&ggtt->base,
909 node.start, node.size,
910 true);
911 i915_gem_object_unpin_pages(obj);
912 remove_mappable_node(&node);
913 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100914 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530915 }
916out:
917 return ret;
918}
919
Eric Anholteb014592009-03-10 11:44:52 -0700920static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200921i915_gem_shmem_pread(struct drm_device *dev,
922 struct drm_i915_gem_object *obj,
923 struct drm_i915_gem_pread *args,
924 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700925{
Daniel Vetter8461d222011-12-14 13:57:32 +0100926 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700927 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100928 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100929 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100930 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200931 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200932 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200933 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700934
Brad Volkin4c914c02014-02-18 10:15:45 -0800935 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100936 if (ret)
937 return ret;
938
Chris Wilson43394c72016-08-18 17:16:47 +0100939 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
940 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700941 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100942 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100943
Imre Deak67d5a502013-02-18 19:28:02 +0200944 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
945 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200946 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100947
948 if (remain <= 0)
949 break;
950
Eric Anholteb014592009-03-10 11:44:52 -0700951 /* Operation in this page
952 *
Eric Anholteb014592009-03-10 11:44:52 -0700953 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700954 * page_length = bytes to copy for this page
955 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100956 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700957 page_length = remain;
958 if ((shmem_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700960
Daniel Vetter8461d222011-12-14 13:57:32 +0100961 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
962 (page_to_phys(page) & (1 << 17)) != 0;
963
Daniel Vetterd174bd62012-03-25 19:47:40 +0200964 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
965 user_data, page_do_bit17_swizzling,
966 needs_clflush);
967 if (ret == 0)
968 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700969
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200970 mutex_unlock(&dev->struct_mutex);
971
Jani Nikulad330a952014-01-21 11:24:25 +0200972 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200973 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200974 /* Userspace is tricking us, but we've already clobbered
975 * its pages with the prefault and promised to write the
976 * data up to the first fault. Hence ignore any errors
977 * and just continue. */
978 (void)ret;
979 prefaulted = 1;
980 }
981
Daniel Vetterd174bd62012-03-25 19:47:40 +0200982 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
983 user_data, page_do_bit17_swizzling,
984 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700985
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200986 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100987
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100988 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100989 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100990
Chris Wilson17793c92014-03-07 08:30:36 +0000991next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700992 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100993 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700994 offset += page_length;
995 }
996
Chris Wilson4f27b752010-10-14 15:26:45 +0100997out:
Chris Wilson43394c72016-08-18 17:16:47 +0100998 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100999
Eric Anholteb014592009-03-10 11:44:52 -07001000 return ret;
1001}
1002
Eric Anholt673a3942008-07-30 12:06:12 -07001003/**
1004 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001005 * @dev: drm device pointer
1006 * @data: ioctl data blob
1007 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001008 *
1009 * On error, the contents of *data are undefined.
1010 */
1011int
1012i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001013 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001014{
1015 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001016 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001017 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Chris Wilson51311d02010-11-17 09:10:42 +00001019 if (args->size == 0)
1020 return 0;
1021
1022 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001023 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001024 args->size))
1025 return -EFAULT;
1026
Chris Wilson03ac0642016-07-20 13:31:51 +01001027 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001028 if (!obj)
1029 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001030
Chris Wilson7dcd2492010-09-26 20:21:44 +01001031 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001032 if (args->offset > obj->base.size ||
1033 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001034 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001035 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001036 }
1037
Chris Wilsondb53a302011-02-03 11:57:46 +00001038 trace_i915_gem_object_pread(obj, args->offset, args->size);
1039
Chris Wilson258a5ed2016-08-05 10:14:16 +01001040 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1041 if (ret)
1042 goto err;
1043
1044 ret = i915_mutex_lock_interruptible(dev);
1045 if (ret)
1046 goto err;
1047
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001048 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301050 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001051 if (ret == -EFAULT || ret == -ENODEV) {
1052 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301053 ret = i915_gem_gtt_pread(dev, obj, args->size,
1054 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001055 intel_runtime_pm_put(to_i915(dev));
1056 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301057
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001058 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001059 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001060
1061 return ret;
1062
1063err:
1064 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001065 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001066}
1067
Keith Packard0839ccb2008-10-30 19:38:48 -07001068/* This is the fast write path which cannot handle
1069 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001070 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001071
Keith Packard0839ccb2008-10-30 19:38:48 -07001072static inline int
1073fast_user_write(struct io_mapping *mapping,
1074 loff_t page_base, int page_offset,
1075 char __user *user_data,
1076 int length)
1077{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001078 void __iomem *vaddr_atomic;
1079 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001080 unsigned long unwritten;
1081
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001082 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001083 /* We can use the cpu mem copy function because this is X86. */
1084 vaddr = (void __force*)vaddr_atomic + page_offset;
1085 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001086 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001087 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001088 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001089}
1090
Eric Anholt3de09aa2009-03-09 09:42:23 -07001091/**
1092 * This is the fast pwrite path, where we copy the data directly from the
1093 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001094 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001095 * @obj: i915 gem object
1096 * @args: pwrite arguments structure
1097 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001098 */
Eric Anholt673a3942008-07-30 12:06:12 -07001099static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301100i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001101 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001102 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001103 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001104{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301105 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301106 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001107 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301108 struct drm_mm_node node;
1109 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001110 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301111 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301112 bool hit_slow_path = false;
1113
Chris Wilson3e510a82016-08-05 10:14:23 +01001114 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301115 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001116
Chris Wilson058d88c2016-08-15 10:49:06 +01001117 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001118 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001119 if (!IS_ERR(vma)) {
1120 node.start = i915_ggtt_offset(vma);
1121 node.allocated = false;
1122 ret = i915_gem_object_put_fence(obj);
1123 if (ret) {
1124 i915_vma_unpin(vma);
1125 vma = ERR_PTR(ret);
1126 }
1127 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001128 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301129 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1130 if (ret)
1131 goto out;
1132
1133 ret = i915_gem_object_get_pages(obj);
1134 if (ret) {
1135 remove_mappable_node(&node);
1136 goto out;
1137 }
1138
1139 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301140 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001141
1142 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1143 if (ret)
1144 goto out_unpin;
1145
Chris Wilsonb19482d2016-08-18 17:16:43 +01001146 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301147 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001148
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301149 user_data = u64_to_user_ptr(args->data_ptr);
1150 offset = args->offset;
1151 remain = args->size;
1152 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001153 /* Operation in this page
1154 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001155 * page_base = page offset within aperture
1156 * page_offset = offset within page
1157 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001158 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301159 u32 page_base = node.start;
1160 unsigned page_offset = offset_in_page(offset);
1161 unsigned page_length = PAGE_SIZE - page_offset;
1162 page_length = remain < page_length ? remain : page_length;
1163 if (node.allocated) {
1164 wmb(); /* flush the write before we modify the GGTT */
1165 ggtt->base.insert_page(&ggtt->base,
1166 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1167 node.start, I915_CACHE_NONE, 0);
1168 wmb(); /* flush modifications to the GGTT (insert_page) */
1169 } else {
1170 page_base += offset & PAGE_MASK;
1171 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001172 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001173 * source page isn't available. Return the error and we'll
1174 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301175 * If the object is non-shmem backed, we retry again with the
1176 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001177 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001178 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001179 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301180 hit_slow_path = true;
1181 mutex_unlock(&dev->struct_mutex);
1182 if (slow_user_access(ggtt->mappable,
1183 page_base,
1184 page_offset, user_data,
1185 page_length, true)) {
1186 ret = -EFAULT;
1187 mutex_lock(&dev->struct_mutex);
1188 goto out_flush;
1189 }
1190
1191 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001192 }
Eric Anholt673a3942008-07-30 12:06:12 -07001193
Keith Packard0839ccb2008-10-30 19:38:48 -07001194 remain -= page_length;
1195 user_data += page_length;
1196 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001197 }
Eric Anholt673a3942008-07-30 12:06:12 -07001198
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001199out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301200 if (hit_slow_path) {
1201 if (ret == 0 &&
1202 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1203 /* The user has modified the object whilst we tried
1204 * reading from it, and we now have no idea what domain
1205 * the pages should be in. As we have just been touching
1206 * them directly, flush everything back to the GTT
1207 * domain.
1208 */
1209 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1210 }
1211 }
1212
Chris Wilsonb19482d2016-08-18 17:16:43 +01001213 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001214out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301215 if (node.allocated) {
1216 wmb();
1217 ggtt->base.clear_range(&ggtt->base,
1218 node.start, node.size,
1219 true);
1220 i915_gem_object_unpin_pages(obj);
1221 remove_mappable_node(&node);
1222 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001223 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301224 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001225out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001226 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001227}
1228
Daniel Vetterd174bd62012-03-25 19:47:40 +02001229/* Per-page copy function for the shmem pwrite fastpath.
1230 * Flushes invalid cachelines before writing to the target if
1231 * needs_clflush_before is set and flushes out any written cachelines after
1232 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001233static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001234shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1235 char __user *user_data,
1236 bool page_do_bit17_swizzling,
1237 bool needs_clflush_before,
1238 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001239{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001240 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001241 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001242
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001243 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001244 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001245
Daniel Vetterd174bd62012-03-25 19:47:40 +02001246 vaddr = kmap_atomic(page);
1247 if (needs_clflush_before)
1248 drm_clflush_virt_range(vaddr + shmem_page_offset,
1249 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001250 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1251 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001252 if (needs_clflush_after)
1253 drm_clflush_virt_range(vaddr + shmem_page_offset,
1254 page_length);
1255 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001256
Chris Wilson755d2212012-09-04 21:02:55 +01001257 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001258}
1259
Daniel Vetterd174bd62012-03-25 19:47:40 +02001260/* Only difference to the fast-path function is that this can handle bit17
1261 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001262static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001263shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1264 char __user *user_data,
1265 bool page_do_bit17_swizzling,
1266 bool needs_clflush_before,
1267 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001268{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001269 char *vaddr;
1270 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001271
Daniel Vetterd174bd62012-03-25 19:47:40 +02001272 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001273 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001274 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1275 page_length,
1276 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001277 if (page_do_bit17_swizzling)
1278 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001279 user_data,
1280 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001281 else
1282 ret = __copy_from_user(vaddr + shmem_page_offset,
1283 user_data,
1284 page_length);
1285 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001286 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1287 page_length,
1288 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001289 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001290
Chris Wilson755d2212012-09-04 21:02:55 +01001291 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001292}
1293
Eric Anholt40123c12009-03-09 13:42:30 -07001294static int
Daniel Vettere244a442012-03-25 19:47:28 +02001295i915_gem_shmem_pwrite(struct drm_device *dev,
1296 struct drm_i915_gem_object *obj,
1297 struct drm_i915_gem_pwrite *args,
1298 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001299{
Eric Anholt40123c12009-03-09 13:42:30 -07001300 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001301 loff_t offset;
1302 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001303 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001304 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001305 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001306 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001307 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001308
Chris Wilson43394c72016-08-18 17:16:47 +01001309 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1310 if (ret)
1311 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001312
Daniel Vetter8c599672011-12-14 13:57:31 +01001313 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001314 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001315 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001316 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001317
Imre Deak67d5a502013-02-18 19:28:02 +02001318 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1319 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001320 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001321 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001322
Chris Wilson9da3da62012-06-01 15:20:22 +01001323 if (remain <= 0)
1324 break;
1325
Eric Anholt40123c12009-03-09 13:42:30 -07001326 /* Operation in this page
1327 *
Eric Anholt40123c12009-03-09 13:42:30 -07001328 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001329 * page_length = bytes to copy for this page
1330 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001331 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001332
1333 page_length = remain;
1334 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1335 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001336
Daniel Vetter58642882012-03-25 19:47:37 +02001337 /* If we don't overwrite a cacheline completely we need to be
1338 * careful to have up-to-date data by first clflushing. Don't
1339 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001340 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001341 ((shmem_page_offset | page_length)
1342 & (boot_cpu_data.x86_clflush_size - 1));
1343
Daniel Vetter8c599672011-12-14 13:57:31 +01001344 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1345 (page_to_phys(page) & (1 << 17)) != 0;
1346
Daniel Vetterd174bd62012-03-25 19:47:40 +02001347 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1348 user_data, page_do_bit17_swizzling,
1349 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001350 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001351 if (ret == 0)
1352 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001353
Daniel Vettere244a442012-03-25 19:47:28 +02001354 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001355 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001356 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1357 user_data, page_do_bit17_swizzling,
1358 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001359 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001360
Daniel Vettere244a442012-03-25 19:47:28 +02001361 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001362
Chris Wilson755d2212012-09-04 21:02:55 +01001363 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001364 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001365
Chris Wilson17793c92014-03-07 08:30:36 +00001366next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001367 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001368 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001369 offset += page_length;
1370 }
1371
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001372out:
Chris Wilson43394c72016-08-18 17:16:47 +01001373 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001374
Daniel Vettere244a442012-03-25 19:47:28 +02001375 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001376 /*
1377 * Fixup: Flush cpu caches in case we didn't flush the dirty
1378 * cachelines in-line while writing and the object moved
1379 * out of the cpu write domain while we've dropped the lock.
1380 */
Chris Wilson43394c72016-08-18 17:16:47 +01001381 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001382 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001383 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001384 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001385 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001386 }
Eric Anholt40123c12009-03-09 13:42:30 -07001387
Chris Wilson43394c72016-08-18 17:16:47 +01001388 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001389 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001390
Rodrigo Vivide152b62015-07-07 16:28:51 -07001391 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001392 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001393}
1394
1395/**
1396 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001397 * @dev: drm device
1398 * @data: ioctl data blob
1399 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001400 *
1401 * On error, the contents of the buffer that were to be modified are undefined.
1402 */
1403int
1404i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001405 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001406{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001407 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001408 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001409 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001410 int ret;
1411
1412 if (args->size == 0)
1413 return 0;
1414
1415 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001416 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001417 args->size))
1418 return -EFAULT;
1419
Jani Nikulad330a952014-01-21 11:24:25 +02001420 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001421 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001422 args->size);
1423 if (ret)
1424 return -EFAULT;
1425 }
Eric Anholt673a3942008-07-30 12:06:12 -07001426
Chris Wilson03ac0642016-07-20 13:31:51 +01001427 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001428 if (!obj)
1429 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001430
Chris Wilson7dcd2492010-09-26 20:21:44 +01001431 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001432 if (args->offset > obj->base.size ||
1433 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001434 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001435 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001436 }
1437
Chris Wilsondb53a302011-02-03 11:57:46 +00001438 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1439
Chris Wilson258a5ed2016-08-05 10:14:16 +01001440 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1441 if (ret)
1442 goto err;
1443
1444 intel_runtime_pm_get(dev_priv);
1445
1446 ret = i915_mutex_lock_interruptible(dev);
1447 if (ret)
1448 goto err_rpm;
1449
Daniel Vetter935aaa62012-03-25 19:47:35 +02001450 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001451 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1452 * it would end up going through the fenced access, and we'll get
1453 * different detiling behavior between reading and writing.
1454 * pread/pwrite currently are reading and writing from the CPU
1455 * perspective, requiring manual detiling by the client.
1456 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001457 if (!i915_gem_object_has_struct_page(obj) ||
1458 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301459 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001460 /* Note that the gtt paths might fail with non-page-backed user
1461 * pointers (e.g. gtt mappings when moving data between
1462 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001463 }
Eric Anholt673a3942008-07-30 12:06:12 -07001464
Chris Wilsond1054ee2016-07-16 18:42:36 +01001465 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001466 if (obj->phys_handle)
1467 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301468 else
Chris Wilson43394c72016-08-18 17:16:47 +01001469 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001470 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001471
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001472 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001473 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001474 intel_runtime_pm_put(dev_priv);
1475
Eric Anholt673a3942008-07-30 12:06:12 -07001476 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001477
1478err_rpm:
1479 intel_runtime_pm_put(dev_priv);
1480err:
1481 i915_gem_object_put_unlocked(obj);
1482 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001483}
1484
Chris Wilsond243ad82016-08-18 17:16:44 +01001485static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001486write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1487{
1488 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1489 ORIGIN_GTT : ORIGIN_CPU;
1490}
1491
Eric Anholt673a3942008-07-30 12:06:12 -07001492/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001493 * Called when user space prepares to use an object with the CPU, either
1494 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001495 * @dev: drm device
1496 * @data: ioctl data blob
1497 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001498 */
1499int
1500i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001501 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001502{
1503 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001504 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001505 uint32_t read_domains = args->read_domains;
1506 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001507 int ret;
1508
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001509 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001510 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001511 return -EINVAL;
1512
1513 /* Having something in the write domain implies it's in the read
1514 * domain, and only that read domain. Enforce that in the request.
1515 */
1516 if (write_domain != 0 && read_domains != write_domain)
1517 return -EINVAL;
1518
Chris Wilson03ac0642016-07-20 13:31:51 +01001519 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001520 if (!obj)
1521 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001522
Chris Wilson3236f572012-08-24 09:35:09 +01001523 /* Try to flush the object off the GPU without holding the lock.
1524 * We will repeat the flush holding the lock in the normal manner
1525 * to catch cases where we are gazumped.
1526 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001527 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001528 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001529 goto err;
1530
1531 ret = i915_mutex_lock_interruptible(dev);
1532 if (ret)
1533 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001534
Chris Wilson43566de2015-01-02 16:29:29 +05301535 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001536 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301537 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001538 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001539
Daniel Vetter031b6982015-06-26 19:35:16 +02001540 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001541 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001542
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001543 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001544 mutex_unlock(&dev->struct_mutex);
1545 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001546
1547err:
1548 i915_gem_object_put_unlocked(obj);
1549 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001550}
1551
1552/**
1553 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001554 * @dev: drm device
1555 * @data: ioctl data blob
1556 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001557 */
1558int
1559i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001560 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001561{
1562 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001563 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001564 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565
Chris Wilson03ac0642016-07-20 13:31:51 +01001566 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001567 if (!obj)
1568 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001569
Eric Anholt673a3942008-07-30 12:06:12 -07001570 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001571 if (READ_ONCE(obj->pin_display)) {
1572 err = i915_mutex_lock_interruptible(dev);
1573 if (!err) {
1574 i915_gem_object_flush_cpu_write_domain(obj);
1575 mutex_unlock(&dev->struct_mutex);
1576 }
1577 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001578
Chris Wilsonc21724c2016-08-05 10:14:19 +01001579 i915_gem_object_put_unlocked(obj);
1580 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001581}
1582
1583/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001584 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1585 * it is mapped to.
1586 * @dev: drm device
1587 * @data: ioctl data blob
1588 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001589 *
1590 * While the mapping holds a reference on the contents of the object, it doesn't
1591 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001592 *
1593 * IMPORTANT:
1594 *
1595 * DRM driver writers who look a this function as an example for how to do GEM
1596 * mmap support, please don't implement mmap support like here. The modern way
1597 * to implement DRM mmap support is with an mmap offset ioctl (like
1598 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1599 * That way debug tooling like valgrind will understand what's going on, hiding
1600 * the mmap call in a driver private ioctl will break that. The i915 driver only
1601 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001602 */
1603int
1604i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001605 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001606{
1607 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001608 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001609 unsigned long addr;
1610
Akash Goel1816f922015-01-02 16:29:30 +05301611 if (args->flags & ~(I915_MMAP_WC))
1612 return -EINVAL;
1613
Borislav Petkov568a58e2016-03-29 17:42:01 +02001614 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301615 return -ENODEV;
1616
Chris Wilson03ac0642016-07-20 13:31:51 +01001617 obj = i915_gem_object_lookup(file, args->handle);
1618 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001619 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001620
Daniel Vetter1286ff72012-05-10 15:25:09 +02001621 /* prime objects have no backing filp to GEM mmap
1622 * pages from.
1623 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001624 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001625 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001626 return -EINVAL;
1627 }
1628
Chris Wilson03ac0642016-07-20 13:31:51 +01001629 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001630 PROT_READ | PROT_WRITE, MAP_SHARED,
1631 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301632 if (args->flags & I915_MMAP_WC) {
1633 struct mm_struct *mm = current->mm;
1634 struct vm_area_struct *vma;
1635
Michal Hocko80a89a52016-05-23 16:26:11 -07001636 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001637 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001638 return -EINTR;
1639 }
Akash Goel1816f922015-01-02 16:29:30 +05301640 vma = find_vma(mm, addr);
1641 if (vma)
1642 vma->vm_page_prot =
1643 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1644 else
1645 addr = -ENOMEM;
1646 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001647
1648 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001649 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301650 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001651 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001652 if (IS_ERR((void *)addr))
1653 return addr;
1654
1655 args->addr_ptr = (uint64_t) addr;
1656
1657 return 0;
1658}
1659
Jesse Barnesde151cf2008-11-12 10:03:55 -08001660/**
1661 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001662 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001663 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001664 *
1665 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1666 * from userspace. The fault handler takes care of binding the object to
1667 * the GTT (if needed), allocating and programming a fence register (again,
1668 * only if needed based on whether the old reg is still valid or the object
1669 * is tiled) and inserting a new PTE into the faulting process.
1670 *
1671 * Note that the faulting process may involve evicting existing objects
1672 * from the GTT and/or fence registers to make room. So performance may
1673 * suffer if the GTT working set is large or there are few fence registers
1674 * left.
1675 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001676int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001677{
Chris Wilson058d88c2016-08-15 10:49:06 +01001678 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001679 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001680 struct drm_i915_private *dev_priv = to_i915(dev);
1681 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001682 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001683 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001684 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001685 pgoff_t page_offset;
1686 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001687 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001688
Jesse Barnesde151cf2008-11-12 10:03:55 -08001689 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001690 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001691 PAGE_SHIFT;
1692
Chris Wilsondb53a302011-02-03 11:57:46 +00001693 trace_i915_gem_object_fault(obj, page_offset, true, write);
1694
Chris Wilson6e4930f2014-02-07 18:37:06 -02001695 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001696 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001697 * repeat the flush holding the lock in the normal manner to catch cases
1698 * where we are gazumped.
1699 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001700 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001701 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001702 goto err;
1703
1704 intel_runtime_pm_get(dev_priv);
1705
1706 ret = i915_mutex_lock_interruptible(dev);
1707 if (ret)
1708 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001709
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001710 /* Access to snoopable pages through the GTT is incoherent. */
1711 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001712 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001713 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001714 }
1715
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001716 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001717 if (obj->base.size >= ggtt->mappable_end &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001718 !i915_gem_object_is_tiled(obj)) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001719 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001720
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001721 memset(&view, 0, sizeof(view));
1722 view.type = I915_GGTT_VIEW_PARTIAL;
1723 view.params.partial.offset = rounddown(page_offset, chunk_size);
1724 view.params.partial.size =
1725 min_t(unsigned int,
1726 chunk_size,
Chris Wilson058d88c2016-08-15 10:49:06 +01001727 (area->vm_end - area->vm_start) / PAGE_SIZE -
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001728 view.params.partial.offset);
1729 }
1730
1731 /* Now pin it into the GTT if needed */
Chris Wilson058d88c2016-08-15 10:49:06 +01001732 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1733 if (IS_ERR(vma)) {
1734 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001735 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001736 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001737
Chris Wilsonc9839302012-11-20 10:45:17 +00001738 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1739 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001740 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001741
1742 ret = i915_gem_object_get_fence(obj);
1743 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001744 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001745
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001746 /* Finally, remap it using the new GTT offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001747 pfn = ggtt->mappable_base + i915_ggtt_offset(vma);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001748 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001749
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001750 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1751 /* Overriding existing pages in partial view does not cause
1752 * us any trouble as TLBs are still valid because the fault
1753 * is due to userspace losing part of the mapping or never
1754 * having accessed it before (at this partials' range).
1755 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001756 unsigned long base = area->vm_start +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001757 (view.params.partial.offset << PAGE_SHIFT);
1758 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001759
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001760 for (i = 0; i < view.params.partial.size; i++) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001761 ret = vm_insert_pfn(area,
1762 base + i * PAGE_SIZE,
1763 pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001764 if (ret)
1765 break;
1766 }
1767
1768 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001769 } else {
1770 if (!obj->fault_mappable) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001771 unsigned long size =
1772 min_t(unsigned long,
1773 area->vm_end - area->vm_start,
1774 obj->base.size) >> PAGE_SHIFT;
1775 unsigned long base = area->vm_start;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001776 int i;
1777
Chris Wilson058d88c2016-08-15 10:49:06 +01001778 for (i = 0; i < size; i++) {
1779 ret = vm_insert_pfn(area,
1780 base + i * PAGE_SIZE,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001781 pfn + i);
1782 if (ret)
1783 break;
1784 }
1785
1786 obj->fault_mappable = true;
1787 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01001788 ret = vm_insert_pfn(area,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001789 (unsigned long)vmf->virtual_address,
1790 pfn + page_offset);
1791 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001792err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001793 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001794err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001796err_rpm:
1797 intel_runtime_pm_put(dev_priv);
1798err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001800 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001801 /*
1802 * We eat errors when the gpu is terminally wedged to avoid
1803 * userspace unduly crashing (gl has no provisions for mmaps to
1804 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1805 * and so needs to be reported.
1806 */
1807 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001808 ret = VM_FAULT_SIGBUS;
1809 break;
1810 }
Chris Wilson045e7692010-11-07 09:18:22 +00001811 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001812 /*
1813 * EAGAIN means the gpu is hung and we'll wait for the error
1814 * handler to reset everything when re-faulting in
1815 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001816 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001817 case 0:
1818 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001819 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001820 case -EBUSY:
1821 /*
1822 * EBUSY is ok: this just means that another thread
1823 * already did the job.
1824 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001825 ret = VM_FAULT_NOPAGE;
1826 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001827 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001828 ret = VM_FAULT_OOM;
1829 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001830 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001831 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001832 ret = VM_FAULT_SIGBUS;
1833 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001834 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001835 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001836 ret = VM_FAULT_SIGBUS;
1837 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001838 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001839 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001840}
1841
1842/**
Chris Wilson901782b2009-07-10 08:18:50 +01001843 * i915_gem_release_mmap - remove physical page mappings
1844 * @obj: obj in question
1845 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001846 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001847 * relinquish ownership of the pages back to the system.
1848 *
1849 * It is vital that we remove the page mapping if we have mapped a tiled
1850 * object through the GTT and then lose the fence register due to
1851 * resource pressure. Similarly if the object has been moved out of the
1852 * aperture, than pages mapped into userspace must be revoked. Removing the
1853 * mapping will then trigger a page fault on the next user access, allowing
1854 * fixup by i915_gem_fault().
1855 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001856void
Chris Wilson05394f32010-11-08 19:18:58 +00001857i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001858{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001859 /* Serialisation between user GTT access and our code depends upon
1860 * revoking the CPU's PTE whilst the mutex is held. The next user
1861 * pagefault then has to wait until we release the mutex.
1862 */
1863 lockdep_assert_held(&obj->base.dev->struct_mutex);
1864
Chris Wilson6299f992010-11-24 12:23:44 +00001865 if (!obj->fault_mappable)
1866 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001867
David Herrmann6796cb12014-01-03 14:24:19 +01001868 drm_vma_node_unmap(&obj->base.vma_node,
1869 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001870
1871 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1872 * memory transactions from userspace before we return. The TLB
1873 * flushing implied above by changing the PTE above *should* be
1874 * sufficient, an extra barrier here just provides us with a bit
1875 * of paranoid documentation about our requirement to serialise
1876 * memory writes before touching registers / GSM.
1877 */
1878 wmb();
1879
Chris Wilson6299f992010-11-24 12:23:44 +00001880 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001881}
1882
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001883void
1884i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1885{
1886 struct drm_i915_gem_object *obj;
1887
1888 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1889 i915_gem_release_mmap(obj);
1890}
1891
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001892/**
1893 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001894 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001895 * @size: object size
1896 * @tiling_mode: tiling mode
1897 *
1898 * Return the required global GTT size for an object, taking into account
1899 * potential fence register mapping.
1900 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001901u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1902 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001903{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001904 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001905
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001906 GEM_BUG_ON(size == 0);
1907
Chris Wilsona9f14812016-08-04 16:32:28 +01001908 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001909 tiling_mode == I915_TILING_NONE)
1910 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001911
1912 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001913 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001914 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001915 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001916 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001917
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001918 while (ggtt_size < size)
1919 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001920
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001921 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001922}
1923
Jesse Barnesde151cf2008-11-12 10:03:55 -08001924/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001925 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001926 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001927 * @size: object size
1928 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001929 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001930 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001931 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001932 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001933 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001934u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001935 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001936{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001937 GEM_BUG_ON(size == 0);
1938
Jesse Barnesde151cf2008-11-12 10:03:55 -08001939 /*
1940 * Minimum alignment is 4k (GTT page size), but might be greater
1941 * if a fence register is needed for the object.
1942 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001943 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001944 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945 return 4096;
1946
1947 /*
1948 * Previous chips need to be aligned to the size of the smallest
1949 * fence register that can contain the object.
1950 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001951 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001952}
1953
Chris Wilsond8cb5082012-08-11 15:41:03 +01001954static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1955{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001956 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001957 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001958
Chris Wilsonf3f61842016-08-05 10:14:14 +01001959 err = drm_gem_create_mmap_offset(&obj->base);
1960 if (!err)
1961 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001962
Chris Wilsonf3f61842016-08-05 10:14:14 +01001963 /* We can idle the GPU locklessly to flush stale objects, but in order
1964 * to claim that space for ourselves, we need to take the big
1965 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001966 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001967 err = i915_gem_wait_for_idle(dev_priv, true);
1968 if (err)
1969 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001970
Chris Wilsonf3f61842016-08-05 10:14:14 +01001971 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1972 if (!err) {
1973 i915_gem_retire_requests(dev_priv);
1974 err = drm_gem_create_mmap_offset(&obj->base);
1975 mutex_unlock(&dev_priv->drm.struct_mutex);
1976 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001977
Chris Wilsonf3f61842016-08-05 10:14:14 +01001978 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001979}
1980
1981static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1982{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001983 drm_gem_free_mmap_offset(&obj->base);
1984}
1985
Dave Airlieda6b51d2014-12-24 13:11:17 +10001986int
Dave Airlieff72145b2011-02-07 12:16:14 +10001987i915_gem_mmap_gtt(struct drm_file *file,
1988 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001989 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001990 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001991{
Chris Wilson05394f32010-11-08 19:18:58 +00001992 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001993 int ret;
1994
Chris Wilson03ac0642016-07-20 13:31:51 +01001995 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001996 if (!obj)
1997 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01001998
Chris Wilsond8cb5082012-08-11 15:41:03 +01001999 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002000 if (ret == 0)
2001 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002002
Chris Wilsonf3f61842016-08-05 10:14:14 +01002003 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002004 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005}
2006
Dave Airlieff72145b2011-02-07 12:16:14 +10002007/**
2008 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2009 * @dev: DRM device
2010 * @data: GTT mapping ioctl data
2011 * @file: GEM object info
2012 *
2013 * Simply returns the fake offset to userspace so it can mmap it.
2014 * The mmap call will end up in drm_gem_mmap(), which will set things
2015 * up so we can get faults in the handler above.
2016 *
2017 * The fault handler will take care of binding the object into the GTT
2018 * (since it may have been evicted to make room for something), allocating
2019 * a fence register, and mapping the appropriate aperture address into
2020 * userspace.
2021 */
2022int
2023i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *file)
2025{
2026 struct drm_i915_gem_mmap_gtt *args = data;
2027
Dave Airlieda6b51d2014-12-24 13:11:17 +10002028 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002029}
2030
Daniel Vetter225067e2012-08-20 10:23:20 +02002031/* Immediately discard the backing storage */
2032static void
2033i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002034{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002035 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002036
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002037 if (obj->base.filp == NULL)
2038 return;
2039
Daniel Vetter225067e2012-08-20 10:23:20 +02002040 /* Our goal here is to return as much of the memory as
2041 * is possible back to the system as we are called from OOM.
2042 * To do this we must instruct the shmfs to drop all of its
2043 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002044 */
Chris Wilson55372522014-03-25 13:23:06 +00002045 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002046 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002047}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002048
Chris Wilson55372522014-03-25 13:23:06 +00002049/* Try to discard unwanted pages */
2050static void
2051i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002052{
Chris Wilson55372522014-03-25 13:23:06 +00002053 struct address_space *mapping;
2054
2055 switch (obj->madv) {
2056 case I915_MADV_DONTNEED:
2057 i915_gem_object_truncate(obj);
2058 case __I915_MADV_PURGED:
2059 return;
2060 }
2061
2062 if (obj->base.filp == NULL)
2063 return;
2064
Al Viro93c76a32015-12-04 23:45:44 -05002065 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002066 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002067}
2068
Chris Wilson5cdf5882010-09-27 15:51:07 +01002069static void
Chris Wilson05394f32010-11-08 19:18:58 +00002070i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002071{
Dave Gordon85d12252016-05-20 11:54:06 +01002072 struct sgt_iter sgt_iter;
2073 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002074 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002075
Chris Wilson05394f32010-11-08 19:18:58 +00002076 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002077
Chris Wilson6c085a72012-08-20 11:40:46 +02002078 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002079 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002080 /* In the event of a disaster, abandon all caches and
2081 * hope for the best.
2082 */
Chris Wilson2c225692013-08-09 12:26:45 +01002083 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002084 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2085 }
2086
Imre Deake2273302015-07-09 12:59:05 +03002087 i915_gem_gtt_finish_object(obj);
2088
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002089 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002090 i915_gem_object_save_bit_17_swizzle(obj);
2091
Chris Wilson05394f32010-11-08 19:18:58 +00002092 if (obj->madv == I915_MADV_DONTNEED)
2093 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002094
Dave Gordon85d12252016-05-20 11:54:06 +01002095 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002096 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002097 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002098
Chris Wilson05394f32010-11-08 19:18:58 +00002099 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002100 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002101
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002102 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002103 }
Chris Wilson05394f32010-11-08 19:18:58 +00002104 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002105
Chris Wilson9da3da62012-06-01 15:20:22 +01002106 sg_free_table(obj->pages);
2107 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002108}
2109
Chris Wilsondd624af2013-01-15 12:39:35 +00002110int
Chris Wilson37e680a2012-06-07 15:38:42 +01002111i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2112{
2113 const struct drm_i915_gem_object_ops *ops = obj->ops;
2114
Chris Wilson2f745ad2012-09-04 21:02:58 +01002115 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002116 return 0;
2117
Chris Wilsona5570172012-09-04 21:02:54 +01002118 if (obj->pages_pin_count)
2119 return -EBUSY;
2120
Chris Wilson15717de2016-08-04 07:52:26 +01002121 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002122
Chris Wilsona2165e32012-12-03 11:49:00 +00002123 /* ->put_pages might need to allocate memory for the bit17 swizzle
2124 * array, hence protect them from being reaped by removing them from gtt
2125 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002126 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002127
Chris Wilson0a798eb2016-04-08 12:11:11 +01002128 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002129 void *ptr;
2130
2131 ptr = ptr_mask_bits(obj->mapping);
2132 if (is_vmalloc_addr(ptr))
2133 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002134 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002135 kunmap(kmap_to_page(ptr));
2136
Chris Wilson0a798eb2016-04-08 12:11:11 +01002137 obj->mapping = NULL;
2138 }
2139
Chris Wilson37e680a2012-06-07 15:38:42 +01002140 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002141 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002142
Chris Wilson55372522014-03-25 13:23:06 +00002143 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002144
2145 return 0;
2146}
2147
Chris Wilson37e680a2012-06-07 15:38:42 +01002148static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002149i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002150{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002151 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002152 int page_count, i;
2153 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 struct sg_table *st;
2155 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002156 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002157 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002158 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002159 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002160 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002161
Chris Wilson6c085a72012-08-20 11:40:46 +02002162 /* Assert that the object is not currently in any GPU domain. As it
2163 * wasn't in the GTT, there shouldn't be any way it could have been in
2164 * a GPU cache
2165 */
2166 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2167 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2168
Chris Wilson9da3da62012-06-01 15:20:22 +01002169 st = kmalloc(sizeof(*st), GFP_KERNEL);
2170 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002171 return -ENOMEM;
2172
Chris Wilson9da3da62012-06-01 15:20:22 +01002173 page_count = obj->base.size / PAGE_SIZE;
2174 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002175 kfree(st);
2176 return -ENOMEM;
2177 }
2178
2179 /* Get the list of pages out of our struct file. They'll be pinned
2180 * at this point until we release them.
2181 *
2182 * Fail silently without starting the shrinker
2183 */
Al Viro93c76a32015-12-04 23:45:44 -05002184 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002185 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002186 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002187 sg = st->sgl;
2188 st->nents = 0;
2189 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002190 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2191 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002192 i915_gem_shrink(dev_priv,
2193 page_count,
2194 I915_SHRINK_BOUND |
2195 I915_SHRINK_UNBOUND |
2196 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002197 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2198 }
2199 if (IS_ERR(page)) {
2200 /* We've tried hard to allocate the memory by reaping
2201 * our own buffer, now let the real VM do its job and
2202 * go down in flames if truly OOM.
2203 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002204 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002205 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002206 if (IS_ERR(page)) {
2207 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002208 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002209 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002210 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002211#ifdef CONFIG_SWIOTLB
2212 if (swiotlb_nr_tbl()) {
2213 st->nents++;
2214 sg_set_page(sg, page, PAGE_SIZE, 0);
2215 sg = sg_next(sg);
2216 continue;
2217 }
2218#endif
Imre Deak90797e62013-02-18 19:28:03 +02002219 if (!i || page_to_pfn(page) != last_pfn + 1) {
2220 if (i)
2221 sg = sg_next(sg);
2222 st->nents++;
2223 sg_set_page(sg, page, PAGE_SIZE, 0);
2224 } else {
2225 sg->length += PAGE_SIZE;
2226 }
2227 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002228
2229 /* Check that the i965g/gm workaround works. */
2230 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002231 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002232#ifdef CONFIG_SWIOTLB
2233 if (!swiotlb_nr_tbl())
2234#endif
2235 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002236 obj->pages = st;
2237
Imre Deake2273302015-07-09 12:59:05 +03002238 ret = i915_gem_gtt_prepare_object(obj);
2239 if (ret)
2240 goto err_pages;
2241
Eric Anholt673a3942008-07-30 12:06:12 -07002242 if (i915_gem_object_needs_bit17_swizzle(obj))
2243 i915_gem_object_do_bit_17_swizzle(obj);
2244
Chris Wilson3e510a82016-08-05 10:14:23 +01002245 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002246 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2247 i915_gem_object_pin_pages(obj);
2248
Eric Anholt673a3942008-07-30 12:06:12 -07002249 return 0;
2250
2251err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002252 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002253 for_each_sgt_page(page, sgt_iter, st)
2254 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002255 sg_free_table(st);
2256 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002257
2258 /* shmemfs first checks if there is enough memory to allocate the page
2259 * and reports ENOSPC should there be insufficient, along with the usual
2260 * ENOMEM for a genuine allocation failure.
2261 *
2262 * We use ENOSPC in our driver to mean that we have run out of aperture
2263 * space and so want to translate the error from shmemfs back to our
2264 * usual understanding of ENOMEM.
2265 */
Imre Deake2273302015-07-09 12:59:05 +03002266 if (ret == -ENOSPC)
2267 ret = -ENOMEM;
2268
2269 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002270}
2271
Chris Wilson37e680a2012-06-07 15:38:42 +01002272/* Ensure that the associated pages are gathered from the backing storage
2273 * and pinned into our object. i915_gem_object_get_pages() may be called
2274 * multiple times before they are released by a single call to
2275 * i915_gem_object_put_pages() - once the pages are no longer referenced
2276 * either as a result of memory pressure (reaping pages under the shrinker)
2277 * or as the object is itself released.
2278 */
2279int
2280i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2281{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002282 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002283 const struct drm_i915_gem_object_ops *ops = obj->ops;
2284 int ret;
2285
Chris Wilson2f745ad2012-09-04 21:02:58 +01002286 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002287 return 0;
2288
Chris Wilson43e28f02013-01-08 10:53:09 +00002289 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002290 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002291 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002292 }
2293
Chris Wilsona5570172012-09-04 21:02:54 +01002294 BUG_ON(obj->pages_pin_count);
2295
Chris Wilson37e680a2012-06-07 15:38:42 +01002296 ret = ops->get_pages(obj);
2297 if (ret)
2298 return ret;
2299
Ben Widawsky35c20a62013-05-31 11:28:48 -07002300 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002301
2302 obj->get_page.sg = obj->pages->sgl;
2303 obj->get_page.last = 0;
2304
Chris Wilson37e680a2012-06-07 15:38:42 +01002305 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002306}
2307
Dave Gordondd6034c2016-05-20 11:54:04 +01002308/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002309static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2310 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002311{
2312 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2313 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002314 struct sgt_iter sgt_iter;
2315 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002316 struct page *stack_pages[32];
2317 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002318 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002319 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002320 void *addr;
2321
2322 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002323 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002324 return kmap(sg_page(sgt->sgl));
2325
Dave Gordonb338fa42016-05-20 11:54:05 +01002326 if (n_pages > ARRAY_SIZE(stack_pages)) {
2327 /* Too big for stack -- allocate temporary array instead */
2328 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2329 if (!pages)
2330 return NULL;
2331 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002332
Dave Gordon85d12252016-05-20 11:54:06 +01002333 for_each_sgt_page(page, sgt_iter, sgt)
2334 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002335
2336 /* Check that we have the expected number of pages */
2337 GEM_BUG_ON(i != n_pages);
2338
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002339 switch (type) {
2340 case I915_MAP_WB:
2341 pgprot = PAGE_KERNEL;
2342 break;
2343 case I915_MAP_WC:
2344 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2345 break;
2346 }
2347 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002348
Dave Gordonb338fa42016-05-20 11:54:05 +01002349 if (pages != stack_pages)
2350 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002351
2352 return addr;
2353}
2354
2355/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002356void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2357 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002358{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002359 enum i915_map_type has_type;
2360 bool pinned;
2361 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002362 int ret;
2363
2364 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002365 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002366
2367 ret = i915_gem_object_get_pages(obj);
2368 if (ret)
2369 return ERR_PTR(ret);
2370
2371 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002372 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002373
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002374 ptr = ptr_unpack_bits(obj->mapping, has_type);
2375 if (ptr && has_type != type) {
2376 if (pinned) {
2377 ret = -EBUSY;
2378 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002379 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002380
2381 if (is_vmalloc_addr(ptr))
2382 vunmap(ptr);
2383 else
2384 kunmap(kmap_to_page(ptr));
2385
2386 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002387 }
2388
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002389 if (!ptr) {
2390 ptr = i915_gem_object_map(obj, type);
2391 if (!ptr) {
2392 ret = -ENOMEM;
2393 goto err;
2394 }
2395
2396 obj->mapping = ptr_pack_bits(ptr, type);
2397 }
2398
2399 return ptr;
2400
2401err:
2402 i915_gem_object_unpin_pages(obj);
2403 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002404}
2405
Chris Wilsoncaea7472010-11-12 13:53:37 +00002406static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002407i915_gem_object_retire__write(struct i915_gem_active *active,
2408 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002409{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002410 struct drm_i915_gem_object *obj =
2411 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002412
Rodrigo Vivide152b62015-07-07 16:28:51 -07002413 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002414}
2415
2416static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002417i915_gem_object_retire__read(struct i915_gem_active *active,
2418 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002419{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002420 int idx = request->engine->id;
2421 struct drm_i915_gem_object *obj =
2422 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002423
Chris Wilson573adb32016-08-04 16:32:39 +01002424 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002425
Chris Wilson573adb32016-08-04 16:32:39 +01002426 i915_gem_object_clear_active(obj, idx);
2427 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002428 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002429
Chris Wilson6c246952015-07-27 10:26:26 +01002430 /* Bump our place on the bound list to keep it roughly in LRU order
2431 * so that we don't steal from recently used but inactive objects
2432 * (unless we are forced to ofc!)
2433 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002434 if (obj->bind_count)
2435 list_move_tail(&obj->global_list,
2436 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002437
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002438 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002439}
2440
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002441static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002442{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002443 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002444
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002445 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002446 return true;
2447
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002448 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002449 if (ctx->hang_stats.ban_period_seconds &&
2450 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002451 DRM_DEBUG("context hanging too fast, banning!\n");
2452 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002453 }
2454
2455 return false;
2456}
2457
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002458static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002459 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002460{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002461 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002462
2463 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002464 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002465 hs->batch_active++;
2466 hs->guilty_ts = get_seconds();
2467 } else {
2468 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002469 }
2470}
2471
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002472struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002473i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002474{
Chris Wilson4db080f2013-12-04 11:37:09 +00002475 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002476
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002477 /* We are called by the error capture and reset at a random
2478 * point in time. In particular, note that neither is crucially
2479 * ordered with an interrupt. After a hang, the GPU is dead and we
2480 * assume that no more writes can happen (we waited long enough for
2481 * all writes that were in transaction to be flushed) - adding an
2482 * extra delay for a recent interrupt is pointless. Hence, we do
2483 * not need an engine->irq_seqno_barrier() before the seqno reads.
2484 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002485 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002486 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002487 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002488
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002489 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002490 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002491
2492 return NULL;
2493}
2494
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002495static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002496{
2497 struct drm_i915_gem_request *request;
2498 bool ring_hung;
2499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002500 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002501 if (request == NULL)
2502 return;
2503
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002504 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002505
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002506 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002507 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002508 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002509}
2510
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002511static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002512{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002513 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002514 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002515
Chris Wilsonc4b09302016-07-20 09:21:10 +01002516 /* Mark all pending requests as complete so that any concurrent
2517 * (lockless) lookup doesn't try and wait upon the request as we
2518 * reset it.
2519 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002520 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002521
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002522 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002523 * Clear the execlists queue up before freeing the requests, as those
2524 * are the ones that keep the context and ringbuffer backing objects
2525 * pinned in place.
2526 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002527
Tomas Elf7de1691a2015-10-19 16:32:32 +01002528 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002529 /* Ensure irq handler finishes or is cancelled. */
2530 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002531
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002532 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002533 }
2534
2535 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002536 * We must free the requests after all the corresponding objects have
2537 * been moved off active lists. Which is the same order as the normal
2538 * retire_requests function does. This is important if object hold
2539 * implicit references on things like e.g. ppgtt address spaces through
2540 * the request.
2541 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002542 request = i915_gem_active_raw(&engine->last_request,
2543 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002544 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002545 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002546 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002547
2548 /* Having flushed all requests from all queues, we know that all
2549 * ringbuffers must now be empty. However, since we do not reclaim
2550 * all space when retiring the request (to prevent HEADs colliding
2551 * with rapid ringbuffer wraparound) the amount of available space
2552 * upon reset is less than when we start. Do one more pass over
2553 * all the ringbuffers to reset last_retired_head.
2554 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002555 list_for_each_entry(ring, &engine->buffers, link) {
2556 ring->last_retired_head = ring->tail;
2557 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002558 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002559
Chris Wilsonb913b332016-07-13 09:10:31 +01002560 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002561}
2562
Chris Wilson069efc12010-09-30 16:53:18 +01002563void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002565 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002566 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002567
Chris Wilson4db080f2013-12-04 11:37:09 +00002568 /*
2569 * Before we free the objects from the requests, we need to inspect
2570 * them for finding the guilty party. As the requests only borrow
2571 * their reference to the objects, the inspection must be done first.
2572 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002573 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002574 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002575
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002576 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002577 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002578 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002579
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002580 i915_gem_context_reset(dev);
2581
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002582 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002583}
2584
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002585static void
Eric Anholt673a3942008-07-30 12:06:12 -07002586i915_gem_retire_work_handler(struct work_struct *work)
2587{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002588 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002589 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002590 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002591
Chris Wilson891b48c2010-09-29 12:26:37 +01002592 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002593 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002594 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002595 mutex_unlock(&dev->struct_mutex);
2596 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002597
2598 /* Keep the retire handler running until we are finally idle.
2599 * We do not need to do this test under locking as in the worst-case
2600 * we queue the retire worker once too often.
2601 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002602 if (READ_ONCE(dev_priv->gt.awake)) {
2603 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002604 queue_delayed_work(dev_priv->wq,
2605 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002606 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002607 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002608}
Chris Wilson891b48c2010-09-29 12:26:37 +01002609
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002610static void
2611i915_gem_idle_work_handler(struct work_struct *work)
2612{
2613 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002614 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002615 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002616 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002617 bool rearm_hangcheck;
2618
2619 if (!READ_ONCE(dev_priv->gt.awake))
2620 return;
2621
2622 if (READ_ONCE(dev_priv->gt.active_engines))
2623 return;
2624
2625 rearm_hangcheck =
2626 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2627
2628 if (!mutex_trylock(&dev->struct_mutex)) {
2629 /* Currently busy, come back later */
2630 mod_delayed_work(dev_priv->wq,
2631 &dev_priv->gt.idle_work,
2632 msecs_to_jiffies(50));
2633 goto out_rearm;
2634 }
2635
2636 if (dev_priv->gt.active_engines)
2637 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002638
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002639 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002640 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002641
Chris Wilson67d97da2016-07-04 08:08:31 +01002642 GEM_BUG_ON(!dev_priv->gt.awake);
2643 dev_priv->gt.awake = false;
2644 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002645
Chris Wilson67d97da2016-07-04 08:08:31 +01002646 if (INTEL_GEN(dev_priv) >= 6)
2647 gen6_rps_idle(dev_priv);
2648 intel_runtime_pm_put(dev_priv);
2649out_unlock:
2650 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002651
Chris Wilson67d97da2016-07-04 08:08:31 +01002652out_rearm:
2653 if (rearm_hangcheck) {
2654 GEM_BUG_ON(!dev_priv->gt.awake);
2655 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002656 }
Eric Anholt673a3942008-07-30 12:06:12 -07002657}
2658
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002659void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2660{
2661 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2662 struct drm_i915_file_private *fpriv = file->driver_priv;
2663 struct i915_vma *vma, *vn;
2664
2665 mutex_lock(&obj->base.dev->struct_mutex);
2666 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2667 if (vma->vm->file == fpriv)
2668 i915_vma_close(vma);
2669 mutex_unlock(&obj->base.dev->struct_mutex);
2670}
2671
Ben Widawsky5816d642012-04-11 11:18:19 -07002672/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002673 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002674 * @dev: drm device pointer
2675 * @data: ioctl data blob
2676 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002677 *
2678 * Returns 0 if successful, else an error is returned with the remaining time in
2679 * the timeout parameter.
2680 * -ETIME: object is still busy after timeout
2681 * -ERESTARTSYS: signal interrupted the wait
2682 * -ENONENT: object doesn't exist
2683 * Also possible, but rare:
2684 * -EAGAIN: GPU wedged
2685 * -ENOMEM: damn
2686 * -ENODEV: Internal IRQ fail
2687 * -E?: The add request failed
2688 *
2689 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2690 * non-zero timeout parameter the wait ioctl will wait for the given number of
2691 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2692 * without holding struct_mutex the object may become re-busied before this
2693 * function completes. A similar but shorter * race condition exists in the busy
2694 * ioctl
2695 */
2696int
2697i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2698{
2699 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002700 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002701 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002702 unsigned long active;
2703 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002704
Daniel Vetter11b5d512014-09-29 15:31:26 +02002705 if (args->flags != 0)
2706 return -EINVAL;
2707
Chris Wilson03ac0642016-07-20 13:31:51 +01002708 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002709 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002710 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002711
2712 active = __I915_BO_ACTIVE(obj);
2713 for_each_active(active, idx) {
2714 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2715 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2716 timeout, rps);
2717 if (ret)
2718 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002719 }
2720
Chris Wilson033d5492016-08-05 10:14:17 +01002721 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002722 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002723}
2724
Chris Wilsonb4716182015-04-27 13:41:17 +01002725static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002726__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002727 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002728{
Chris Wilsonb4716182015-04-27 13:41:17 +01002729 int ret;
2730
Chris Wilson8e637172016-08-02 22:50:26 +01002731 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002732 return 0;
2733
Chris Wilson39df9192016-07-20 13:31:57 +01002734 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002735 ret = i915_wait_request(from,
2736 from->i915->mm.interruptible,
2737 NULL,
2738 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002739 if (ret)
2740 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002741 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002742 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002743 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002744 return 0;
2745
Chris Wilson8e637172016-08-02 22:50:26 +01002746 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002747 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002748 if (ret)
2749 return ret;
2750
Chris Wilsonddf07be2016-08-02 22:50:39 +01002751 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002752 }
2753
2754 return 0;
2755}
2756
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002757/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002758 * i915_gem_object_sync - sync an object to a ring.
2759 *
2760 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002761 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002762 *
2763 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002764 * Conceptually we serialise writes between engines inside the GPU.
2765 * We only allow one engine to write into a buffer at any time, but
2766 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002767 *
2768 * - If there is an outstanding write request to the object, the new
2769 * request must wait for it to complete (either CPU or in hw, requests
2770 * on the same ring will be naturally ordered).
2771 *
2772 * - If we are a write request (pending_write_domain is set), the new
2773 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002774 *
2775 * Returns 0 if successful, else propagates up the lower layer error.
2776 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002777int
2778i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002779 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002780{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002781 struct i915_gem_active *active;
2782 unsigned long active_mask;
2783 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002784
Chris Wilson8cac6f62016-08-04 07:52:32 +01002785 lockdep_assert_held(&obj->base.dev->struct_mutex);
2786
Chris Wilson573adb32016-08-04 16:32:39 +01002787 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002788 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002789 return 0;
2790
Chris Wilson8cac6f62016-08-04 07:52:32 +01002791 if (obj->base.pending_write_domain) {
2792 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002793 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002794 active_mask = 1;
2795 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002796 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002797
2798 for_each_active(active_mask, idx) {
2799 struct drm_i915_gem_request *request;
2800 int ret;
2801
2802 request = i915_gem_active_peek(&active[idx],
2803 &obj->base.dev->struct_mutex);
2804 if (!request)
2805 continue;
2806
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002807 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002808 if (ret)
2809 return ret;
2810 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002811
Chris Wilsonb4716182015-04-27 13:41:17 +01002812 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002813}
2814
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002815static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2816{
2817 u32 old_write_domain, old_read_domains;
2818
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002819 /* Force a pagefault for domain tracking on next user access */
2820 i915_gem_release_mmap(obj);
2821
Keith Packardb97c3d92011-06-24 21:02:59 -07002822 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2823 return;
2824
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002825 old_read_domains = obj->base.read_domains;
2826 old_write_domain = obj->base.write_domain;
2827
2828 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2829 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2830
2831 trace_i915_gem_object_change_domain(obj,
2832 old_read_domains,
2833 old_write_domain);
2834}
2835
Chris Wilson8ef85612016-04-28 09:56:39 +01002836static void __i915_vma_iounmap(struct i915_vma *vma)
2837{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002838 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002839
2840 if (vma->iomap == NULL)
2841 return;
2842
2843 io_mapping_unmap(vma->iomap);
2844 vma->iomap = NULL;
2845}
2846
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002847int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002848{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002849 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002850 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002851 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002852
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002853 /* First wait upon any activity as retiring the request may
2854 * have side-effects such as unpinning or even unbinding this vma.
2855 */
2856 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002857 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002858 int idx;
2859
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002860 /* When a closed VMA is retired, it is unbound - eek.
2861 * In order to prevent it from being recursively closed,
2862 * take a pin on the vma so that the second unbind is
2863 * aborted.
2864 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002865 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002866
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002867 for_each_active(active, idx) {
2868 ret = i915_gem_active_retire(&vma->last_read[idx],
2869 &vma->vm->dev->struct_mutex);
2870 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002871 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002872 }
2873
Chris Wilson20dfbde2016-08-04 16:32:30 +01002874 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002875 if (ret)
2876 return ret;
2877
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002878 GEM_BUG_ON(i915_vma_is_active(vma));
2879 }
2880
Chris Wilson20dfbde2016-08-04 16:32:30 +01002881 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002882 return -EBUSY;
2883
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002884 if (!drm_mm_node_allocated(&vma->node))
2885 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002886
Chris Wilson15717de2016-08-04 07:52:26 +01002887 GEM_BUG_ON(obj->bind_count == 0);
2888 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002889
Chris Wilson3272db52016-08-04 16:32:32 +01002890 if (i915_vma_is_ggtt(vma) &&
2891 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002892 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002893
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002894 /* release the fence reg _after_ flushing */
2895 ret = i915_gem_object_put_fence(obj);
2896 if (ret)
2897 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002898
2899 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002900 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002901
Chris Wilson50e046b2016-08-04 07:52:46 +01002902 if (likely(!vma->vm->closed)) {
2903 trace_i915_vma_unbind(vma);
2904 vma->vm->unbind_vma(vma);
2905 }
Chris Wilson3272db52016-08-04 16:32:32 +01002906 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002907
Chris Wilson50e046b2016-08-04 07:52:46 +01002908 drm_mm_remove_node(&vma->node);
2909 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2910
Chris Wilson3272db52016-08-04 16:32:32 +01002911 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002912 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2913 obj->map_and_fenceable = false;
Chris Wilson247177d2016-08-15 10:48:47 +01002914 } else if (vma->pages) {
2915 sg_free_table(vma->pages);
2916 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002917 }
2918 }
Chris Wilson247177d2016-08-15 10:48:47 +01002919 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002920
Ben Widawsky2f633152013-07-17 12:19:03 -07002921 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002922 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002923 if (--obj->bind_count == 0)
2924 list_move_tail(&obj->global_list,
2925 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002926
Chris Wilson70903c32013-12-04 09:59:09 +00002927 /* And finally now the object is completely decoupled from this vma,
2928 * we can drop its hold on the backing storage and allow it to be
2929 * reaped by the shrinker.
2930 */
2931 i915_gem_object_unpin_pages(obj);
2932
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002933destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002934 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002935 i915_vma_destroy(vma);
2936
Chris Wilson88241782011-01-07 17:09:48 +00002937 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002938}
2939
Chris Wilsondcff85c2016-08-05 10:14:11 +01002940int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2941 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002942{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002943 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002944 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002945
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002946 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002947 if (engine->last_context == NULL)
2948 continue;
2949
Chris Wilsondcff85c2016-08-05 10:14:11 +01002950 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002951 if (ret)
2952 return ret;
2953 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002954
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002955 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002956}
2957
Chris Wilson4144f9b2014-09-11 08:43:48 +01002958static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002959 unsigned long cache_level)
2960{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002961 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002962 struct drm_mm_node *other;
2963
Chris Wilson4144f9b2014-09-11 08:43:48 +01002964 /*
2965 * On some machines we have to be careful when putting differing types
2966 * of snoopable memory together to avoid the prefetcher crossing memory
2967 * domains and dying. During vm initialisation, we decide whether or not
2968 * these constraints apply and set the drm_mm.color_adjust
2969 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002970 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002971 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002972 return true;
2973
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002974 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002975 return true;
2976
2977 if (list_empty(&gtt_space->node_list))
2978 return true;
2979
2980 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2981 if (other->allocated && !other->hole_follows && other->color != cache_level)
2982 return false;
2983
2984 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2985 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2986 return false;
2987
2988 return true;
2989}
2990
Jesse Barnesde151cf2008-11-12 10:03:55 -08002991/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002992 * i915_vma_insert - finds a slot for the vma in its address space
2993 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002994 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002995 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002996 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002997 *
2998 * First we try to allocate some free space that meets the requirements for
2999 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
3000 * preferrably the oldest idle entry to make room for the new VMA.
3001 *
3002 * Returns:
3003 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003004 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003005static int
3006i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003007{
Chris Wilson59bfa122016-08-04 16:32:31 +01003008 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3009 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003010 u64 start, end;
3011 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01003012 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003013
Chris Wilson3272db52016-08-04 16:32:32 +01003014 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003015 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003016
Chris Wilsonde180032016-08-04 16:32:29 +01003017 size = max(size, vma->size);
3018 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003019 size = i915_gem_get_ggtt_size(dev_priv, size,
3020 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003021
Chris Wilsonde180032016-08-04 16:32:29 +01003022 min_alignment =
Chris Wilson3e510a82016-08-05 10:14:23 +01003023 i915_gem_get_ggtt_alignment(dev_priv, size,
3024 i915_gem_object_get_tiling(obj),
Chris Wilsonde180032016-08-04 16:32:29 +01003025 flags & PIN_MAPPABLE);
3026 if (alignment == 0)
3027 alignment = min_alignment;
3028 if (alignment & (min_alignment - 1)) {
3029 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
3030 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01003031 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003032 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003033
Michel Thierry101b5062015-10-01 13:33:57 +01003034 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003035
3036 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003037 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003038 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003039 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003040 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003041
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003042 /* If binding the object/GGTT view requires more space than the entire
3043 * aperture has, reject it early before evicting everything in a vain
3044 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003045 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003046 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003047 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003048 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003049 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003050 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003051 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003052 }
3053
Chris Wilson37e680a2012-06-07 15:38:42 +01003054 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003055 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003056 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003057
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003058 i915_gem_object_pin_pages(obj);
3059
Chris Wilson506a8e82015-12-08 11:55:07 +00003060 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003061 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003062 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003063 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003064 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003065 }
Chris Wilsonde180032016-08-04 16:32:29 +01003066
Chris Wilson506a8e82015-12-08 11:55:07 +00003067 vma->node.start = offset;
3068 vma->node.size = size;
3069 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003070 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003071 if (ret) {
3072 ret = i915_gem_evict_for_vma(vma);
3073 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003074 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3075 if (ret)
3076 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003077 }
Michel Thierry101b5062015-10-01 13:33:57 +01003078 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003079 u32 search_flag, alloc_flag;
3080
Chris Wilson506a8e82015-12-08 11:55:07 +00003081 if (flags & PIN_HIGH) {
3082 search_flag = DRM_MM_SEARCH_BELOW;
3083 alloc_flag = DRM_MM_CREATE_TOP;
3084 } else {
3085 search_flag = DRM_MM_SEARCH_DEFAULT;
3086 alloc_flag = DRM_MM_CREATE_DEFAULT;
3087 }
Michel Thierry101b5062015-10-01 13:33:57 +01003088
Chris Wilson954c4692016-08-04 16:32:26 +01003089 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3090 * so we know that we always have a minimum alignment of 4096.
3091 * The drm_mm range manager is optimised to return results
3092 * with zero alignment, so where possible use the optimal
3093 * path.
3094 */
3095 if (alignment <= 4096)
3096 alignment = 0;
3097
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003098search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003099 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3100 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003101 size, alignment,
3102 obj->cache_level,
3103 start, end,
3104 search_flag,
3105 alloc_flag);
3106 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003107 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003108 obj->cache_level,
3109 start, end,
3110 flags);
3111 if (ret == 0)
3112 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003113
Chris Wilsonde180032016-08-04 16:32:29 +01003114 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003115 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003116 }
Chris Wilson37508582016-08-04 16:32:24 +01003117 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003118
Ben Widawsky35c20a62013-05-31 11:28:48 -07003119 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003120 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003121 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003122
Chris Wilson59bfa122016-08-04 16:32:31 +01003123 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003124
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003125err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003126 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003127 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003128}
3129
Chris Wilson000433b2013-08-08 14:41:09 +01003130bool
Chris Wilson2c225692013-08-09 12:26:45 +01003131i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3132 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003133{
Eric Anholt673a3942008-07-30 12:06:12 -07003134 /* If we don't have a page list set up, then we're not pinned
3135 * to GPU, and we can ignore the cache flush because it'll happen
3136 * again at bind time.
3137 */
Chris Wilson05394f32010-11-08 19:18:58 +00003138 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003139 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003140
Imre Deak769ce462013-02-13 21:56:05 +02003141 /*
3142 * Stolen memory is always coherent with the GPU as it is explicitly
3143 * marked as wc by the system, or the system is cache-coherent.
3144 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003145 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003146 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003147
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003148 /* If the GPU is snooping the contents of the CPU cache,
3149 * we do not need to manually clear the CPU cache lines. However,
3150 * the caches are only snooped when the render cache is
3151 * flushed/invalidated. As we always have to emit invalidations
3152 * and flushes when moving into and out of the RENDER domain, correct
3153 * snooping behaviour occurs naturally as the result of our domain
3154 * tracking.
3155 */
Chris Wilson0f719792015-01-13 13:32:52 +00003156 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3157 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003158 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003159 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003160
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003161 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003162 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003163 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003164
3165 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003166}
3167
3168/** Flushes the GTT write domain for the object if it's dirty. */
3169static void
Chris Wilson05394f32010-11-08 19:18:58 +00003170i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003171{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003172 uint32_t old_write_domain;
3173
Chris Wilson05394f32010-11-08 19:18:58 +00003174 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003175 return;
3176
Chris Wilson63256ec2011-01-04 18:42:07 +00003177 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003178 * to it immediately go to main memory as far as we know, so there's
3179 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003180 *
3181 * However, we do have to enforce the order so that all writes through
3182 * the GTT land before any writes to the device, such as updates to
3183 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003185 wmb();
3186
Chris Wilson05394f32010-11-08 19:18:58 +00003187 old_write_domain = obj->base.write_domain;
3188 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003189
Chris Wilsond243ad82016-08-18 17:16:44 +01003190 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003191
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003192 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003193 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003194 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003195}
3196
3197/** Flushes the CPU write domain for the object if it's dirty. */
3198static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003199i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003200{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003201 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003202
Chris Wilson05394f32010-11-08 19:18:58 +00003203 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003204 return;
3205
Daniel Vettere62b59e2015-01-21 14:53:48 +01003206 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003208
Chris Wilson05394f32010-11-08 19:18:58 +00003209 old_write_domain = obj->base.write_domain;
3210 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003211
Rodrigo Vivide152b62015-07-07 16:28:51 -07003212 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003213
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003214 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003215 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003216 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003217}
3218
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003219/**
3220 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003221 * @obj: object to act on
3222 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003223 *
3224 * This function returns when the move is complete, including waiting on
3225 * flushes to occur.
3226 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003227int
Chris Wilson20217462010-11-23 15:26:33 +00003228i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003229{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003230 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303231 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003232 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003233
Chris Wilson0201f1e2012-07-20 12:41:01 +01003234 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003235 if (ret)
3236 return ret;
3237
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003238 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3239 return 0;
3240
Chris Wilson43566de2015-01-02 16:29:29 +05303241 /* Flush and acquire obj->pages so that we are coherent through
3242 * direct access in memory with previous cached writes through
3243 * shmemfs and that our cache domain tracking remains valid.
3244 * For example, if the obj->filp was moved to swap without us
3245 * being notified and releasing the pages, we would mistakenly
3246 * continue to assume that the obj remained out of the CPU cached
3247 * domain.
3248 */
3249 ret = i915_gem_object_get_pages(obj);
3250 if (ret)
3251 return ret;
3252
Daniel Vettere62b59e2015-01-21 14:53:48 +01003253 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003254
Chris Wilsond0a57782012-10-09 19:24:37 +01003255 /* Serialise direct access to this object with the barriers for
3256 * coherent writes from the GPU, by effectively invalidating the
3257 * GTT domain upon first access.
3258 */
3259 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3260 mb();
3261
Chris Wilson05394f32010-11-08 19:18:58 +00003262 old_write_domain = obj->base.write_domain;
3263 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003264
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003265 /* It should now be out of any other write domains, and we can update
3266 * the domain values for our changes.
3267 */
Chris Wilson05394f32010-11-08 19:18:58 +00003268 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3269 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003270 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003271 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3272 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3273 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003274 }
3275
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003276 trace_i915_gem_object_change_domain(obj,
3277 old_read_domains,
3278 old_write_domain);
3279
Chris Wilson8325a092012-04-24 15:52:35 +01003280 /* And bump the LRU for this access */
Chris Wilson058d88c2016-08-15 10:49:06 +01003281 vma = i915_gem_object_to_ggtt(obj, NULL);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003282 if (vma &&
3283 drm_mm_node_allocated(&vma->node) &&
3284 !i915_vma_is_active(vma))
3285 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003286
Eric Anholte47c68e2008-11-14 13:35:19 -08003287 return 0;
3288}
3289
Chris Wilsonef55f922015-10-09 14:11:27 +01003290/**
3291 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003292 * @obj: object to act on
3293 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003294 *
3295 * After this function returns, the object will be in the new cache-level
3296 * across all GTT and the contents of the backing storage will be coherent,
3297 * with respect to the new cache-level. In order to keep the backing storage
3298 * coherent for all users, we only allow a single cache level to be set
3299 * globally on the object and prevent it from being changed whilst the
3300 * hardware is reading from the object. That is if the object is currently
3301 * on the scanout it will be set to uncached (or equivalent display
3302 * cache coherency) and all non-MOCS GPU access will also be uncached so
3303 * that all direct access to the scanout remains coherent.
3304 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003305int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3306 enum i915_cache_level cache_level)
3307{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003308 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003309 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003310
3311 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003312 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003313
Chris Wilsonef55f922015-10-09 14:11:27 +01003314 /* Inspect the list of currently bound VMA and unbind any that would
3315 * be invalid given the new cache-level. This is principally to
3316 * catch the issue of the CS prefetch crossing page boundaries and
3317 * reading an invalid PTE on older architectures.
3318 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003319restart:
3320 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003321 if (!drm_mm_node_allocated(&vma->node))
3322 continue;
3323
Chris Wilson20dfbde2016-08-04 16:32:30 +01003324 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003325 DRM_DEBUG("can not change the cache level of pinned objects\n");
3326 return -EBUSY;
3327 }
3328
Chris Wilsonaa653a62016-08-04 07:52:27 +01003329 if (i915_gem_valid_gtt_space(vma, cache_level))
3330 continue;
3331
3332 ret = i915_vma_unbind(vma);
3333 if (ret)
3334 return ret;
3335
3336 /* As unbinding may affect other elements in the
3337 * obj->vma_list (due to side-effects from retiring
3338 * an active vma), play safe and restart the iterator.
3339 */
3340 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003341 }
3342
Chris Wilsonef55f922015-10-09 14:11:27 +01003343 /* We can reuse the existing drm_mm nodes but need to change the
3344 * cache-level on the PTE. We could simply unbind them all and
3345 * rebind with the correct cache-level on next use. However since
3346 * we already have a valid slot, dma mapping, pages etc, we may as
3347 * rewrite the PTE in the belief that doing so tramples upon less
3348 * state and so involves less work.
3349 */
Chris Wilson15717de2016-08-04 07:52:26 +01003350 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003351 /* Before we change the PTE, the GPU must not be accessing it.
3352 * If we wait upon the object, we know that all the bound
3353 * VMA are no longer active.
3354 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003355 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003356 if (ret)
3357 return ret;
3358
Chris Wilsonaa653a62016-08-04 07:52:27 +01003359 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003360 /* Access to snoopable pages through the GTT is
3361 * incoherent and on some machines causes a hard
3362 * lockup. Relinquish the CPU mmaping to force
3363 * userspace to refault in the pages and we can
3364 * then double check if the GTT mapping is still
3365 * valid for that pointer access.
3366 */
3367 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003368
Chris Wilsonef55f922015-10-09 14:11:27 +01003369 /* As we no longer need a fence for GTT access,
3370 * we can relinquish it now (and so prevent having
3371 * to steal a fence from someone else on the next
3372 * fence request). Note GPU activity would have
3373 * dropped the fence as all snoopable access is
3374 * supposed to be linear.
3375 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003376 ret = i915_gem_object_put_fence(obj);
3377 if (ret)
3378 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003379 } else {
3380 /* We either have incoherent backing store and
3381 * so no GTT access or the architecture is fully
3382 * coherent. In such cases, existing GTT mmaps
3383 * ignore the cache bit in the PTE and we can
3384 * rewrite it without confusing the GPU or having
3385 * to force userspace to fault back in its mmaps.
3386 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003387 }
3388
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003389 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003390 if (!drm_mm_node_allocated(&vma->node))
3391 continue;
3392
3393 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3394 if (ret)
3395 return ret;
3396 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003397 }
3398
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003399 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003400 vma->node.color = cache_level;
3401 obj->cache_level = cache_level;
3402
Ville Syrjäläed75a552015-08-11 19:47:10 +03003403out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003404 /* Flush the dirty CPU caches to the backing storage so that the
3405 * object is now coherent at its new cache level (with respect
3406 * to the access domain).
3407 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303408 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003409 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003410 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003411 }
3412
Chris Wilsone4ffd172011-04-04 09:44:39 +01003413 return 0;
3414}
3415
Ben Widawsky199adf42012-09-21 17:01:20 -07003416int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3417 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003418{
Ben Widawsky199adf42012-09-21 17:01:20 -07003419 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003420 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003421
Chris Wilson03ac0642016-07-20 13:31:51 +01003422 obj = i915_gem_object_lookup(file, args->handle);
3423 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003424 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003425
Chris Wilson651d7942013-08-08 14:41:10 +01003426 switch (obj->cache_level) {
3427 case I915_CACHE_LLC:
3428 case I915_CACHE_L3_LLC:
3429 args->caching = I915_CACHING_CACHED;
3430 break;
3431
Chris Wilson4257d3b2013-08-08 14:41:11 +01003432 case I915_CACHE_WT:
3433 args->caching = I915_CACHING_DISPLAY;
3434 break;
3435
Chris Wilson651d7942013-08-08 14:41:10 +01003436 default:
3437 args->caching = I915_CACHING_NONE;
3438 break;
3439 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003440
Chris Wilson34911fd2016-07-20 13:31:54 +01003441 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003442 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003443}
3444
Ben Widawsky199adf42012-09-21 17:01:20 -07003445int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3446 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003447{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003448 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003449 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003450 struct drm_i915_gem_object *obj;
3451 enum i915_cache_level level;
3452 int ret;
3453
Ben Widawsky199adf42012-09-21 17:01:20 -07003454 switch (args->caching) {
3455 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003456 level = I915_CACHE_NONE;
3457 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003458 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003459 /*
3460 * Due to a HW issue on BXT A stepping, GPU stores via a
3461 * snooped mapping may leave stale data in a corresponding CPU
3462 * cacheline, whereas normally such cachelines would get
3463 * invalidated.
3464 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003465 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003466 return -ENODEV;
3467
Chris Wilsone6994ae2012-07-10 10:27:08 +01003468 level = I915_CACHE_LLC;
3469 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003470 case I915_CACHING_DISPLAY:
3471 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3472 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003473 default:
3474 return -EINVAL;
3475 }
3476
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003477 intel_runtime_pm_get(dev_priv);
3478
Ben Widawsky3bc29132012-09-26 16:15:20 -07003479 ret = i915_mutex_lock_interruptible(dev);
3480 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003481 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003482
Chris Wilson03ac0642016-07-20 13:31:51 +01003483 obj = i915_gem_object_lookup(file, args->handle);
3484 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003485 ret = -ENOENT;
3486 goto unlock;
3487 }
3488
3489 ret = i915_gem_object_set_cache_level(obj, level);
3490
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003491 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003492unlock:
3493 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003494rpm_put:
3495 intel_runtime_pm_put(dev_priv);
3496
Chris Wilsone6994ae2012-07-10 10:27:08 +01003497 return ret;
3498}
3499
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003500/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003501 * Prepare buffer for display plane (scanout, cursors, etc).
3502 * Can be called from an uninterruptible phase (modesetting) and allows
3503 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003504 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003505struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003506i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3507 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003508 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003509{
Chris Wilson058d88c2016-08-15 10:49:06 +01003510 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003512 int ret;
3513
Chris Wilsoncc98b412013-08-09 12:25:09 +01003514 /* Mark the pin_display early so that we account for the
3515 * display coherency whilst setting up the cache domains.
3516 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003517 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003518
Eric Anholta7ef0642011-03-29 16:59:54 -07003519 /* The display engine is not coherent with the LLC cache on gen6. As
3520 * a result, we make sure that the pinning that is about to occur is
3521 * done with uncached PTEs. This is lowest common denominator for all
3522 * chipsets.
3523 *
3524 * However for gen6+, we could do better by using the GFDT bit instead
3525 * of uncaching, which would allow us to flush all the LLC-cached data
3526 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3527 */
Chris Wilson651d7942013-08-08 14:41:10 +01003528 ret = i915_gem_object_set_cache_level(obj,
3529 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003530 if (ret) {
3531 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003532 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003533 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003534
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003535 /* As the user may map the buffer once pinned in the display plane
3536 * (e.g. libkms for the bootup splash), we have to ensure that we
3537 * always use map_and_fenceable for all scanout buffers.
3538 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003539 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003540 view->type == I915_GGTT_VIEW_NORMAL ?
3541 PIN_MAPPABLE : 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003542 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003543 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003544
Chris Wilson058d88c2016-08-15 10:49:06 +01003545 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3546
Daniel Vettere62b59e2015-01-21 14:53:48 +01003547 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003548
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003549 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003550 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003551
3552 /* It should now be out of any other write domains, and we can update
3553 * the domain values for our changes.
3554 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003555 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003556 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003557
3558 trace_i915_gem_object_change_domain(obj,
3559 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003560 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003561
Chris Wilson058d88c2016-08-15 10:49:06 +01003562 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003563
3564err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003565 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003566 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003567}
3568
3569void
Chris Wilson058d88c2016-08-15 10:49:06 +01003570i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003571{
Chris Wilson058d88c2016-08-15 10:49:06 +01003572 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003573 return;
3574
Chris Wilson058d88c2016-08-15 10:49:06 +01003575 vma->obj->pin_display--;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003576
Chris Wilson058d88c2016-08-15 10:49:06 +01003577 i915_vma_unpin(vma);
3578 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003579}
3580
Eric Anholte47c68e2008-11-14 13:35:19 -08003581/**
3582 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003583 * @obj: object to act on
3584 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003585 *
3586 * This function returns when the move is complete, including waiting on
3587 * flushes to occur.
3588 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003589int
Chris Wilson919926a2010-11-12 13:42:53 +00003590i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003591{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003592 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003593 int ret;
3594
Chris Wilson0201f1e2012-07-20 12:41:01 +01003595 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003596 if (ret)
3597 return ret;
3598
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003599 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3600 return 0;
3601
Eric Anholte47c68e2008-11-14 13:35:19 -08003602 i915_gem_object_flush_gtt_write_domain(obj);
3603
Chris Wilson05394f32010-11-08 19:18:58 +00003604 old_write_domain = obj->base.write_domain;
3605 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003606
Eric Anholte47c68e2008-11-14 13:35:19 -08003607 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003608 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003609 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003610
Chris Wilson05394f32010-11-08 19:18:58 +00003611 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003612 }
3613
3614 /* It should now be out of any other write domains, and we can update
3615 * the domain values for our changes.
3616 */
Chris Wilson05394f32010-11-08 19:18:58 +00003617 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003618
3619 /* If we're writing through the CPU, then the GPU read domains will
3620 * need to be invalidated at next use.
3621 */
3622 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003623 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3624 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003625 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003626
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003627 trace_i915_gem_object_change_domain(obj,
3628 old_read_domains,
3629 old_write_domain);
3630
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003631 return 0;
3632}
3633
Eric Anholt673a3942008-07-30 12:06:12 -07003634/* Throttle our rendering by waiting until the ring has completed our requests
3635 * emitted over 20 msec ago.
3636 *
Eric Anholtb9624422009-06-03 07:27:35 +00003637 * Note that if we were to use the current jiffies each time around the loop,
3638 * we wouldn't escape the function with any frames outstanding if the time to
3639 * render a frame was over 20ms.
3640 *
Eric Anholt673a3942008-07-30 12:06:12 -07003641 * This should get us reasonable parallelism between CPU and GPU but also
3642 * relatively low latency when blocking on a particular request to finish.
3643 */
3644static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003645i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003646{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003647 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003648 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003649 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003650 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003651 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003652
Daniel Vetter308887a2012-11-14 17:14:06 +01003653 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3654 if (ret)
3655 return ret;
3656
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003657 /* ABI: return -EIO if already wedged */
3658 if (i915_terminally_wedged(&dev_priv->gpu_error))
3659 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003660
Chris Wilson1c255952010-09-26 11:03:27 +01003661 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003662 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003663 if (time_after_eq(request->emitted_jiffies, recent_enough))
3664 break;
3665
John Harrisonfcfa423c2015-05-29 17:44:12 +01003666 /*
3667 * Note that the request might not have been submitted yet.
3668 * In which case emitted_jiffies will be zero.
3669 */
3670 if (!request->emitted_jiffies)
3671 continue;
3672
John Harrison54fb2412014-11-24 18:49:27 +00003673 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003674 }
John Harrisonff865882014-11-24 18:49:28 +00003675 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003676 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003677 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003678
John Harrison54fb2412014-11-24 18:49:27 +00003679 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003680 return 0;
3681
Chris Wilson776f3232016-08-04 07:52:40 +01003682 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003683 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003684
Eric Anholt673a3942008-07-30 12:06:12 -07003685 return ret;
3686}
3687
Chris Wilsond23db882014-05-23 08:48:08 +02003688static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003689i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003690{
3691 struct drm_i915_gem_object *obj = vma->obj;
3692
Chris Wilson59bfa122016-08-04 16:32:31 +01003693 if (!drm_mm_node_allocated(&vma->node))
3694 return false;
3695
Chris Wilson91b2db62016-08-04 16:32:23 +01003696 if (vma->node.size < size)
3697 return true;
3698
3699 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003700 return true;
3701
3702 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3703 return true;
3704
3705 if (flags & PIN_OFFSET_BIAS &&
3706 vma->node.start < (flags & PIN_OFFSET_MASK))
3707 return true;
3708
Chris Wilson506a8e82015-12-08 11:55:07 +00003709 if (flags & PIN_OFFSET_FIXED &&
3710 vma->node.start != (flags & PIN_OFFSET_MASK))
3711 return true;
3712
Chris Wilsond23db882014-05-23 08:48:08 +02003713 return false;
3714}
3715
Chris Wilsond0710ab2015-11-20 14:16:39 +00003716void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3717{
3718 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003719 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003720 bool mappable, fenceable;
3721 u32 fence_size, fence_alignment;
3722
Chris Wilsona9f14812016-08-04 16:32:28 +01003723 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003724 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003725 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003726 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003727 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003728 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003729 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003730
3731 fenceable = (vma->node.size == fence_size &&
3732 (vma->node.start & (fence_alignment - 1)) == 0);
3733
3734 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003735 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003736
3737 obj->map_and_fenceable = mappable && fenceable;
3738}
3739
Chris Wilson305bc232016-08-04 16:32:33 +01003740int __i915_vma_do_pin(struct i915_vma *vma,
3741 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003742{
Chris Wilson305bc232016-08-04 16:32:33 +01003743 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003744 int ret;
3745
Chris Wilson59bfa122016-08-04 16:32:31 +01003746 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003747 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003748
Chris Wilson305bc232016-08-04 16:32:33 +01003749 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3750 ret = -EBUSY;
3751 goto err;
3752 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003753
Chris Wilsonde895082016-08-04 16:32:34 +01003754 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003755 ret = i915_vma_insert(vma, size, alignment, flags);
3756 if (ret)
3757 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003758 }
3759
Chris Wilson59bfa122016-08-04 16:32:31 +01003760 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003761 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003762 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003763
Chris Wilson3272db52016-08-04 16:32:32 +01003764 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003765 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003766
Chris Wilson3b165252016-08-04 16:32:25 +01003767 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003768 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003769
Chris Wilson59bfa122016-08-04 16:32:31 +01003770err:
3771 __i915_vma_unpin(vma);
3772 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003773}
3774
Chris Wilson058d88c2016-08-15 10:49:06 +01003775struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003776i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3777 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003778 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003779 u64 alignment,
3780 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003781{
Chris Wilson058d88c2016-08-15 10:49:06 +01003782 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003783 struct i915_vma *vma;
3784 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003785
Chris Wilson058d88c2016-08-15 10:49:06 +01003786 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003787 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003788 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003789
3790 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3791 if (flags & PIN_NONBLOCK &&
3792 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003793 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003794
3795 WARN(i915_vma_is_pinned(vma),
3796 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003797 " offset=%08x, req.alignment=%llx, req.map_and_fenceable=%d,"
Chris Wilson59bfa122016-08-04 16:32:31 +01003798 " obj->map_and_fenceable=%d\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003799 i915_ggtt_offset(vma),
Chris Wilson59bfa122016-08-04 16:32:31 +01003800 alignment,
3801 !!(flags & PIN_MAPPABLE),
3802 obj->map_and_fenceable);
3803 ret = i915_vma_unbind(vma);
3804 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003805 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003806 }
3807
Chris Wilson058d88c2016-08-15 10:49:06 +01003808 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3809 if (ret)
3810 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003811
Chris Wilson058d88c2016-08-15 10:49:06 +01003812 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003813}
3814
Chris Wilsonedf6b762016-08-09 09:23:33 +01003815static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003816{
3817 /* Note that we could alias engines in the execbuf API, but
3818 * that would be very unwise as it prevents userspace from
3819 * fine control over engine selection. Ahem.
3820 *
3821 * This should be something like EXEC_MAX_ENGINE instead of
3822 * I915_NUM_ENGINES.
3823 */
3824 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3825 return 0x10000 << id;
3826}
3827
3828static __always_inline unsigned int __busy_write_id(unsigned int id)
3829{
Chris Wilson70cb4722016-08-09 18:08:25 +01003830 /* The uABI guarantees an active writer is also amongst the read
3831 * engines. This would be true if we accessed the activity tracking
3832 * under the lock, but as we perform the lookup of the object and
3833 * its activity locklessly we can not guarantee that the last_write
3834 * being active implies that we have set the same engine flag from
3835 * last_read - hence we always set both read and write busy for
3836 * last_write.
3837 */
3838 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003839}
3840
Chris Wilsonedf6b762016-08-09 09:23:33 +01003841static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003842__busy_set_if_active(const struct i915_gem_active *active,
3843 unsigned int (*flag)(unsigned int id))
3844{
Chris Wilson12555012016-08-16 09:50:40 +01003845 struct drm_i915_gem_request *request;
3846
3847 request = rcu_dereference(active->request);
3848 if (!request || i915_gem_request_completed(request))
3849 return 0;
3850
3851 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3852 * discussion of how to handle the race correctly, but for reporting
3853 * the busy state we err on the side of potentially reporting the
3854 * wrong engine as being busy (but we guarantee that the result
3855 * is at least self-consistent).
3856 *
3857 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3858 * whilst we are inspecting it, even under the RCU read lock as we are.
3859 * This means that there is a small window for the engine and/or the
3860 * seqno to have been overwritten. The seqno will always be in the
3861 * future compared to the intended, and so we know that if that
3862 * seqno is idle (on whatever engine) our request is idle and the
3863 * return 0 above is correct.
3864 *
3865 * The issue is that if the engine is switched, it is just as likely
3866 * to report that it is busy (but since the switch happened, we know
3867 * the request should be idle). So there is a small chance that a busy
3868 * result is actually the wrong engine.
3869 *
3870 * So why don't we care?
3871 *
3872 * For starters, the busy ioctl is a heuristic that is by definition
3873 * racy. Even with perfect serialisation in the driver, the hardware
3874 * state is constantly advancing - the state we report to the user
3875 * is stale.
3876 *
3877 * The critical information for the busy-ioctl is whether the object
3878 * is idle as userspace relies on that to detect whether its next
3879 * access will stall, or if it has missed submitting commands to
3880 * the hardware allowing the GPU to stall. We never generate a
3881 * false-positive for idleness, thus busy-ioctl is reliable at the
3882 * most fundamental level, and we maintain the guarantee that a
3883 * busy object left to itself will eventually become idle (and stay
3884 * idle!).
3885 *
3886 * We allow ourselves the leeway of potentially misreporting the busy
3887 * state because that is an optimisation heuristic that is constantly
3888 * in flux. Being quickly able to detect the busy/idle state is much
3889 * more important than accurate logging of exactly which engines were
3890 * busy.
3891 *
3892 * For accuracy in reporting the engine, we could use
3893 *
3894 * result = 0;
3895 * request = __i915_gem_active_get_rcu(active);
3896 * if (request) {
3897 * if (!i915_gem_request_completed(request))
3898 * result = flag(request->engine->exec_id);
3899 * i915_gem_request_put(request);
3900 * }
3901 *
3902 * but that still remains susceptible to both hardware and userspace
3903 * races. So we accept making the result of that race slightly worse,
3904 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003905 */
Chris Wilson12555012016-08-16 09:50:40 +01003906 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003907}
3908
Chris Wilsonedf6b762016-08-09 09:23:33 +01003909static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003910busy_check_reader(const struct i915_gem_active *active)
3911{
3912 return __busy_set_if_active(active, __busy_read_flag);
3913}
3914
Chris Wilsonedf6b762016-08-09 09:23:33 +01003915static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003916busy_check_writer(const struct i915_gem_active *active)
3917{
3918 return __busy_set_if_active(active, __busy_write_id);
3919}
3920
Eric Anholt673a3942008-07-30 12:06:12 -07003921int
Eric Anholt673a3942008-07-30 12:06:12 -07003922i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003923 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003924{
3925 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003926 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003927 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003928
Chris Wilson03ac0642016-07-20 13:31:51 +01003929 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003930 if (!obj)
3931 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003932
Chris Wilson426960b2016-01-15 16:51:46 +00003933 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003934 active = __I915_BO_ACTIVE(obj);
3935 if (active) {
3936 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003937
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003938 /* Yes, the lookups are intentionally racy.
3939 *
3940 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3941 * to regard the value as stale and as our ABI guarantees
3942 * forward progress, we confirm the status of each active
3943 * request with the hardware.
3944 *
3945 * Even though we guard the pointer lookup by RCU, that only
3946 * guarantees that the pointer and its contents remain
3947 * dereferencable and does *not* mean that the request we
3948 * have is the same as the one being tracked by the object.
3949 *
3950 * Consider that we lookup the request just as it is being
3951 * retired and freed. We take a local copy of the pointer,
3952 * but before we add its engine into the busy set, the other
3953 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01003954 * engine with a fresh and incomplete seqno. Guarding against
3955 * that requires careful serialisation and reference counting,
3956 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
3957 * instead we expect that if the result is busy, which engines
3958 * are busy is not completely reliable - we only guarantee
3959 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003960 */
3961 rcu_read_lock();
3962
3963 for_each_active(active, idx)
3964 args->busy |= busy_check_reader(&obj->last_read[idx]);
3965
3966 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003967 * the set of read engines. This should be ensured by the
3968 * ordering of setting last_read/last_write in
3969 * i915_vma_move_to_active(), and then in reverse in retire.
3970 * However, for good measure, we always report the last_write
3971 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003972 *
3973 * We don't care that the set of active read/write engines
3974 * may change during construction of the result, as it is
3975 * equally liable to change before userspace can inspect
3976 * the result.
3977 */
3978 args->busy |= busy_check_writer(&obj->last_write);
3979
3980 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003981 }
Eric Anholt673a3942008-07-30 12:06:12 -07003982
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003983 i915_gem_object_put_unlocked(obj);
3984 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003985}
3986
3987int
3988i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3989 struct drm_file *file_priv)
3990{
Akshay Joshi0206e352011-08-16 15:34:10 -04003991 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003992}
3993
Chris Wilson3ef94da2009-09-14 16:50:29 +01003994int
3995i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3996 struct drm_file *file_priv)
3997{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003998 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003999 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004000 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004001 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004002
4003 switch (args->madv) {
4004 case I915_MADV_DONTNEED:
4005 case I915_MADV_WILLNEED:
4006 break;
4007 default:
4008 return -EINVAL;
4009 }
4010
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004011 ret = i915_mutex_lock_interruptible(dev);
4012 if (ret)
4013 return ret;
4014
Chris Wilson03ac0642016-07-20 13:31:51 +01004015 obj = i915_gem_object_lookup(file_priv, args->handle);
4016 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004017 ret = -ENOENT;
4018 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004019 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004020
Daniel Vetter656bfa32014-11-20 09:26:30 +01004021 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004022 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004023 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4024 if (obj->madv == I915_MADV_WILLNEED)
4025 i915_gem_object_unpin_pages(obj);
4026 if (args->madv == I915_MADV_WILLNEED)
4027 i915_gem_object_pin_pages(obj);
4028 }
4029
Chris Wilson05394f32010-11-08 19:18:58 +00004030 if (obj->madv != __I915_MADV_PURGED)
4031 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004032
Chris Wilson6c085a72012-08-20 11:40:46 +02004033 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004034 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004035 i915_gem_object_truncate(obj);
4036
Chris Wilson05394f32010-11-08 19:18:58 +00004037 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004038
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004039 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004040unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004041 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004042 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004043}
4044
Chris Wilson37e680a2012-06-07 15:38:42 +01004045void i915_gem_object_init(struct drm_i915_gem_object *obj,
4046 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004047{
Chris Wilsonb4716182015-04-27 13:41:17 +01004048 int i;
4049
Ben Widawsky35c20a62013-05-31 11:28:48 -07004050 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004051 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004052 init_request_active(&obj->last_read[i],
4053 i915_gem_object_retire__read);
4054 init_request_active(&obj->last_write,
4055 i915_gem_object_retire__write);
4056 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004057 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004058 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004059 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004060
Chris Wilson37e680a2012-06-07 15:38:42 +01004061 obj->ops = ops;
4062
Chris Wilson0327d6b2012-08-11 15:41:06 +01004063 obj->fence_reg = I915_FENCE_REG_NONE;
4064 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004065
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004066 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004067}
4068
Chris Wilson37e680a2012-06-07 15:38:42 +01004069static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004070 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004071 .get_pages = i915_gem_object_get_pages_gtt,
4072 .put_pages = i915_gem_object_put_pages_gtt,
4073};
4074
Dave Gordond37cd8a2016-04-22 19:14:32 +01004075struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004076 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004077{
Daniel Vetterc397b902010-04-09 19:05:07 +00004078 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004079 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004080 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004081 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004082
Chris Wilson42dcedd2012-11-15 11:32:30 +00004083 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004084 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004085 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004086
Chris Wilsonfe3db792016-04-25 13:32:13 +01004087 ret = drm_gem_object_init(dev, &obj->base, size);
4088 if (ret)
4089 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004090
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004091 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4092 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4093 /* 965gm cannot relocate objects above 4GiB. */
4094 mask &= ~__GFP_HIGHMEM;
4095 mask |= __GFP_DMA32;
4096 }
4097
Al Viro93c76a32015-12-04 23:45:44 -05004098 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004099 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004100
Chris Wilson37e680a2012-06-07 15:38:42 +01004101 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004102
Daniel Vetterc397b902010-04-09 19:05:07 +00004103 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4104 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4105
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004106 if (HAS_LLC(dev)) {
4107 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004108 * cache) for about a 10% performance improvement
4109 * compared to uncached. Graphics requests other than
4110 * display scanout are coherent with the CPU in
4111 * accessing this cache. This means in this mode we
4112 * don't need to clflush on the CPU side, and on the
4113 * GPU side we only need to flush internal caches to
4114 * get data visible to the CPU.
4115 *
4116 * However, we maintain the display planes as UC, and so
4117 * need to rebind when first used as such.
4118 */
4119 obj->cache_level = I915_CACHE_LLC;
4120 } else
4121 obj->cache_level = I915_CACHE_NONE;
4122
Daniel Vetterd861e332013-07-24 23:25:03 +02004123 trace_i915_gem_object_create(obj);
4124
Chris Wilson05394f32010-11-08 19:18:58 +00004125 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004126
4127fail:
4128 i915_gem_object_free(obj);
4129
4130 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004131}
4132
Chris Wilson340fbd82014-05-22 09:16:52 +01004133static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4134{
4135 /* If we are the last user of the backing storage (be it shmemfs
4136 * pages or stolen etc), we know that the pages are going to be
4137 * immediately released. In this case, we can then skip copying
4138 * back the contents from the GPU.
4139 */
4140
4141 if (obj->madv != I915_MADV_WILLNEED)
4142 return false;
4143
4144 if (obj->base.filp == NULL)
4145 return true;
4146
4147 /* At first glance, this looks racy, but then again so would be
4148 * userspace racing mmap against close. However, the first external
4149 * reference to the filp can only be obtained through the
4150 * i915_gem_mmap_ioctl() which safeguards us against the user
4151 * acquiring such a reference whilst we are in the middle of
4152 * freeing the object.
4153 */
4154 return atomic_long_read(&obj->base.filp->f_count) == 1;
4155}
4156
Chris Wilson1488fc02012-04-24 15:47:31 +01004157void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004158{
Chris Wilson1488fc02012-04-24 15:47:31 +01004159 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004160 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004161 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004162 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004163
Paulo Zanonif65c9162013-11-27 18:20:34 -02004164 intel_runtime_pm_get(dev_priv);
4165
Chris Wilson26e12f82011-03-20 11:20:19 +00004166 trace_i915_gem_object_destroy(obj);
4167
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004168 /* All file-owned VMA should have been released by this point through
4169 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4170 * However, the object may also be bound into the global GTT (e.g.
4171 * older GPUs without per-process support, or for direct access through
4172 * the GTT either for the user or for scanout). Those VMA still need to
4173 * unbound now.
4174 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004175 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004176 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004177 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004178 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004179 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004180 }
Chris Wilson15717de2016-08-04 07:52:26 +01004181 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004182
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004183 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4184 * before progressing. */
4185 if (obj->stolen)
4186 i915_gem_object_unpin_pages(obj);
4187
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004188 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004189
Daniel Vetter656bfa32014-11-20 09:26:30 +01004190 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4191 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004192 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004193 i915_gem_object_unpin_pages(obj);
4194
Ben Widawsky401c29f2013-05-31 11:28:47 -07004195 if (WARN_ON(obj->pages_pin_count))
4196 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004197 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004198 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004199 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004200
Chris Wilson9da3da62012-06-01 15:20:22 +01004201 BUG_ON(obj->pages);
4202
Chris Wilson2f745ad2012-09-04 21:02:58 +01004203 if (obj->base.import_attach)
4204 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004205
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004206 if (obj->ops->release)
4207 obj->ops->release(obj);
4208
Chris Wilson05394f32010-11-08 19:18:58 +00004209 drm_gem_object_release(&obj->base);
4210 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004211
Chris Wilson05394f32010-11-08 19:18:58 +00004212 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004213 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004214
4215 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004216}
4217
Chris Wilsondcff85c2016-08-05 10:14:11 +01004218int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004219{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004220 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004221 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004222
Chris Wilson54b4f682016-07-21 21:16:19 +01004223 intel_suspend_gt_powersave(dev_priv);
4224
Chris Wilson45c5f202013-10-16 11:50:01 +01004225 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004226
4227 /* We have to flush all the executing contexts to main memory so
4228 * that they can saved in the hibernation image. To ensure the last
4229 * context image is coherent, we have to switch away from it. That
4230 * leaves the dev_priv->kernel_context still active when
4231 * we actually suspend, and its image in memory may not match the GPU
4232 * state. Fortunately, the kernel_context is disposable and we do
4233 * not rely on its state.
4234 */
4235 ret = i915_gem_switch_to_kernel_context(dev_priv);
4236 if (ret)
4237 goto err;
4238
Chris Wilsondcff85c2016-08-05 10:14:11 +01004239 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004240 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004241 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004242
Chris Wilsonc0336662016-05-06 15:40:21 +01004243 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004244
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004245 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004246 mutex_unlock(&dev->struct_mutex);
4247
Chris Wilson737b1502015-01-26 18:03:03 +02004248 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004249 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4250 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004251
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004252 /* Assert that we sucessfully flushed all the work and
4253 * reset the GPU back to its idle, low power state.
4254 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004255 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004256
Eric Anholt673a3942008-07-30 12:06:12 -07004257 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004258
4259err:
4260 mutex_unlock(&dev->struct_mutex);
4261 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004262}
4263
Chris Wilson5ab57c72016-07-15 14:56:20 +01004264void i915_gem_resume(struct drm_device *dev)
4265{
4266 struct drm_i915_private *dev_priv = to_i915(dev);
4267
4268 mutex_lock(&dev->struct_mutex);
4269 i915_gem_restore_gtt_mappings(dev);
4270
4271 /* As we didn't flush the kernel context before suspend, we cannot
4272 * guarantee that the context image is complete. So let's just reset
4273 * it and start again.
4274 */
4275 if (i915.enable_execlists)
4276 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4277
4278 mutex_unlock(&dev->struct_mutex);
4279}
4280
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004281void i915_gem_init_swizzling(struct drm_device *dev)
4282{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004283 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004284
Daniel Vetter11782b02012-01-31 16:47:55 +01004285 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004286 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4287 return;
4288
4289 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4290 DISP_TILE_SURFACE_SWIZZLING);
4291
Daniel Vetter11782b02012-01-31 16:47:55 +01004292 if (IS_GEN5(dev))
4293 return;
4294
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004295 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4296 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004297 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004298 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004299 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004300 else if (IS_GEN8(dev))
4301 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004302 else
4303 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004304}
Daniel Vettere21af882012-02-09 20:53:27 +01004305
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004306static void init_unused_ring(struct drm_device *dev, u32 base)
4307{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004308 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004309
4310 I915_WRITE(RING_CTL(base), 0);
4311 I915_WRITE(RING_HEAD(base), 0);
4312 I915_WRITE(RING_TAIL(base), 0);
4313 I915_WRITE(RING_START(base), 0);
4314}
4315
4316static void init_unused_rings(struct drm_device *dev)
4317{
4318 if (IS_I830(dev)) {
4319 init_unused_ring(dev, PRB1_BASE);
4320 init_unused_ring(dev, SRB0_BASE);
4321 init_unused_ring(dev, SRB1_BASE);
4322 init_unused_ring(dev, SRB2_BASE);
4323 init_unused_ring(dev, SRB3_BASE);
4324 } else if (IS_GEN2(dev)) {
4325 init_unused_ring(dev, SRB0_BASE);
4326 init_unused_ring(dev, SRB1_BASE);
4327 } else if (IS_GEN3(dev)) {
4328 init_unused_ring(dev, PRB1_BASE);
4329 init_unused_ring(dev, PRB2_BASE);
4330 }
4331}
4332
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004333int
4334i915_gem_init_hw(struct drm_device *dev)
4335{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004336 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004337 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004338 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004339
Chris Wilson5e4f5182015-02-13 14:35:59 +00004340 /* Double layer security blanket, see i915_gem_init() */
4341 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4342
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004343 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004344 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004345
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004346 if (IS_HASWELL(dev))
4347 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4348 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004349
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004350 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004351 if (IS_IVYBRIDGE(dev)) {
4352 u32 temp = I915_READ(GEN7_MSG_CTL);
4353 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4354 I915_WRITE(GEN7_MSG_CTL, temp);
4355 } else if (INTEL_INFO(dev)->gen >= 7) {
4356 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4357 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4358 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4359 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004360 }
4361
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004362 i915_gem_init_swizzling(dev);
4363
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004364 /*
4365 * At least 830 can leave some of the unused rings
4366 * "active" (ie. head != tail) after resume which
4367 * will prevent c3 entry. Makes sure all unused rings
4368 * are totally idle.
4369 */
4370 init_unused_rings(dev);
4371
Dave Gordoned54c1a2016-01-19 19:02:54 +00004372 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004373
John Harrison4ad2fd82015-06-18 13:11:20 +01004374 ret = i915_ppgtt_init_hw(dev);
4375 if (ret) {
4376 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4377 goto out;
4378 }
4379
4380 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004381 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004382 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004383 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004384 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004385 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004386
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004387 intel_mocs_init_l3cc_table(dev);
4388
Alex Dai33a732f2015-08-12 15:43:36 +01004389 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004390 ret = intel_guc_setup(dev);
4391 if (ret)
4392 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004393
Chris Wilson5e4f5182015-02-13 14:35:59 +00004394out:
4395 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004396 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004397}
4398
Chris Wilson39df9192016-07-20 13:31:57 +01004399bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4400{
4401 if (INTEL_INFO(dev_priv)->gen < 6)
4402 return false;
4403
4404 /* TODO: make semaphores and Execlists play nicely together */
4405 if (i915.enable_execlists)
4406 return false;
4407
4408 if (value >= 0)
4409 return value;
4410
4411#ifdef CONFIG_INTEL_IOMMU
4412 /* Enable semaphores on SNB when IO remapping is off */
4413 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4414 return false;
4415#endif
4416
4417 return true;
4418}
4419
Chris Wilson1070a422012-04-24 15:47:41 +01004420int i915_gem_init(struct drm_device *dev)
4421{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004422 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004423 int ret;
4424
Chris Wilson1070a422012-04-24 15:47:41 +01004425 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004426
Oscar Mateoa83014d2014-07-24 17:04:21 +01004427 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004428 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004429 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004430 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004431 }
4432
Chris Wilson5e4f5182015-02-13 14:35:59 +00004433 /* This is just a security blanket to placate dragons.
4434 * On some systems, we very sporadically observe that the first TLBs
4435 * used by the CS may be stale, despite us poking the TLB reset. If
4436 * we hold the forcewake during initialisation these problems
4437 * just magically go away.
4438 */
4439 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4440
Chris Wilson72778cb2016-05-19 16:17:16 +01004441 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004442
4443 ret = i915_gem_init_ggtt(dev_priv);
4444 if (ret)
4445 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004446
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004447 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004448 if (ret)
4449 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004450
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004451 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004452 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004453 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004454
4455 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004456 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004457 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004458 * wedged. But we only want to do this where the GPU is angry,
4459 * for all other failure, such as an allocation failure, bail.
4460 */
4461 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004462 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004463 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004464 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004465
4466out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004467 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004468 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004469
Chris Wilson60990322014-04-09 09:19:42 +01004470 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004471}
4472
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004473void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004474i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004475{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004476 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004477 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004478
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004479 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004480 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004481}
4482
Chris Wilson64193402010-10-24 12:38:05 +01004483static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004484init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004485{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004486 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004487}
4488
Eric Anholt673a3942008-07-30 12:06:12 -07004489void
Imre Deak40ae4e12016-03-16 14:54:03 +02004490i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4491{
Chris Wilson91c8a322016-07-05 10:40:23 +01004492 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004493
4494 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4495 !IS_CHERRYVIEW(dev_priv))
4496 dev_priv->num_fence_regs = 32;
4497 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4498 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4499 dev_priv->num_fence_regs = 16;
4500 else
4501 dev_priv->num_fence_regs = 8;
4502
Chris Wilsonc0336662016-05-06 15:40:21 +01004503 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004504 dev_priv->num_fence_regs =
4505 I915_READ(vgtif_reg(avail_rs.fence_num));
4506
4507 /* Initialize fence registers to zero */
4508 i915_gem_restore_fences(dev);
4509
4510 i915_gem_detect_bit_6_swizzle(dev);
4511}
4512
4513void
Imre Deakd64aa092016-01-19 15:26:29 +02004514i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004515{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004516 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004517 int i;
4518
Chris Wilsonefab6d82015-04-07 16:20:57 +01004519 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004520 kmem_cache_create("i915_gem_object",
4521 sizeof(struct drm_i915_gem_object), 0,
4522 SLAB_HWCACHE_ALIGN,
4523 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004524 dev_priv->vmas =
4525 kmem_cache_create("i915_gem_vma",
4526 sizeof(struct i915_vma), 0,
4527 SLAB_HWCACHE_ALIGN,
4528 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004529 dev_priv->requests =
4530 kmem_cache_create("i915_gem_request",
4531 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004532 SLAB_HWCACHE_ALIGN |
4533 SLAB_RECLAIM_ACCOUNT |
4534 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004535 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004536
Ben Widawskya33afea2013-09-17 21:12:45 -07004537 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004538 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4539 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004540 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004541 for (i = 0; i < I915_NUM_ENGINES; i++)
4542 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004543 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004544 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004545 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004546 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004547 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004548 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004549 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004550 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004551
Chris Wilson72bfa192010-12-19 11:42:05 +00004552 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4553
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004554 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004555
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004556 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004557
Chris Wilsonce453d82011-02-21 14:43:56 +00004558 dev_priv->mm.interruptible = true;
4559
Chris Wilsonb5add952016-08-04 16:32:36 +01004560 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004561}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004562
Imre Deakd64aa092016-01-19 15:26:29 +02004563void i915_gem_load_cleanup(struct drm_device *dev)
4564{
4565 struct drm_i915_private *dev_priv = to_i915(dev);
4566
4567 kmem_cache_destroy(dev_priv->requests);
4568 kmem_cache_destroy(dev_priv->vmas);
4569 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004570
4571 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4572 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004573}
4574
Chris Wilson461fb992016-05-14 07:26:33 +01004575int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4576{
4577 struct drm_i915_gem_object *obj;
4578
4579 /* Called just before we write the hibernation image.
4580 *
4581 * We need to update the domain tracking to reflect that the CPU
4582 * will be accessing all the pages to create and restore from the
4583 * hibernation, and so upon restoration those pages will be in the
4584 * CPU domain.
4585 *
4586 * To make sure the hibernation image contains the latest state,
4587 * we update that state just before writing out the image.
4588 */
4589
4590 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4591 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4592 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4593 }
4594
4595 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4596 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4597 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4598 }
4599
4600 return 0;
4601}
4602
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004603void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004604{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004605 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004606 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004607
4608 /* Clean up our request list when the client is going away, so that
4609 * later retire_requests won't dereference our soon-to-be-gone
4610 * file_priv.
4611 */
Chris Wilson1c255952010-09-26 11:03:27 +01004612 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004613 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004614 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004615 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004616
Chris Wilson2e1b8732015-04-27 13:41:22 +01004617 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004618 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004619 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004620 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004621 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004622}
4623
4624int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4625{
4626 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004627 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004628
4629 DRM_DEBUG_DRIVER("\n");
4630
4631 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4632 if (!file_priv)
4633 return -ENOMEM;
4634
4635 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004636 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004637 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004638 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004639
4640 spin_lock_init(&file_priv->mm.lock);
4641 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004642
Chris Wilsonc80ff162016-07-27 09:07:27 +01004643 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004644
Ben Widawskye422b882013-12-06 14:10:58 -08004645 ret = i915_gem_context_open(dev, file);
4646 if (ret)
4647 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004648
Ben Widawskye422b882013-12-06 14:10:58 -08004649 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004650}
4651
Daniel Vetterb680c372014-09-19 18:27:27 +02004652/**
4653 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004654 * @old: current GEM buffer for the frontbuffer slots
4655 * @new: new GEM buffer for the frontbuffer slots
4656 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004657 *
4658 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4659 * from @old and setting them in @new. Both @old and @new can be NULL.
4660 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004661void i915_gem_track_fb(struct drm_i915_gem_object *old,
4662 struct drm_i915_gem_object *new,
4663 unsigned frontbuffer_bits)
4664{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004665 /* Control of individual bits within the mask are guarded by
4666 * the owning plane->mutex, i.e. we can never see concurrent
4667 * manipulation of individual bits. But since the bitfield as a whole
4668 * is updated using RMW, we need to use atomics in order to update
4669 * the bits.
4670 */
4671 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4672 sizeof(atomic_t) * BITS_PER_BYTE);
4673
Daniel Vettera071fa02014-06-18 23:28:09 +02004674 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004675 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4676 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004677 }
4678
4679 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004680 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4681 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004682 }
4683}
4684
Dave Gordon033908a2015-12-10 18:51:23 +00004685/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4686struct page *
4687i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4688{
4689 struct page *page;
4690
4691 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004692 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004693 return NULL;
4694
4695 page = i915_gem_object_get_page(obj, n);
4696 set_page_dirty(page);
4697 return page;
4698}
4699
Dave Gordonea702992015-07-09 19:29:02 +01004700/* Allocate a new GEM object and fill it with the supplied data */
4701struct drm_i915_gem_object *
4702i915_gem_object_create_from_data(struct drm_device *dev,
4703 const void *data, size_t size)
4704{
4705 struct drm_i915_gem_object *obj;
4706 struct sg_table *sg;
4707 size_t bytes;
4708 int ret;
4709
Dave Gordond37cd8a2016-04-22 19:14:32 +01004710 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004711 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004712 return obj;
4713
4714 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4715 if (ret)
4716 goto fail;
4717
4718 ret = i915_gem_object_get_pages(obj);
4719 if (ret)
4720 goto fail;
4721
4722 i915_gem_object_pin_pages(obj);
4723 sg = obj->pages;
4724 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004725 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004726 i915_gem_object_unpin_pages(obj);
4727
4728 if (WARN_ON(bytes != size)) {
4729 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4730 ret = -EFAULT;
4731 goto fail;
4732 }
4733
4734 return obj;
4735
4736fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004737 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004738 return ERR_PTR(ret);
4739}