blob: ee2a30422020615f8b37cd6e375ac80411e1872d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Matthew Auld465c4032017-10-06 23:18:14 +010038#include "i915_gemfs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000039#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000040#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010041#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070042#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000044#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020047#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070048
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010049static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010050
Chris Wilson2c225692013-08-09 12:26:45 +010051static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
52{
Chris Wilsone27ab732017-06-15 13:38:49 +010053 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053054 return false;
55
Chris Wilsonb8f55be2017-08-11 12:11:16 +010056 if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE))
Chris Wilson2c225692013-08-09 12:26:45 +010057 return true;
58
Chris Wilsonbd3d2252017-10-13 21:26:14 +010059 return obj->pin_global; /* currently in use by HW, keep flushed */
Chris Wilson2c225692013-08-09 12:26:45 +010060}
61
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053062static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010063insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053064 struct drm_mm_node *node, u32 size)
65{
66 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000067 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
68 size, 0, I915_COLOR_UNEVICTABLE,
69 0, ggtt->mappable_end,
70 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053071}
72
73static void
74remove_mappable_node(struct drm_mm_node *node)
75{
76 drm_mm_remove_node(node);
77}
78
Chris Wilson73aa8082010-09-30 11:46:12 +010079/* some bookkeeping */
80static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010081 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010082{
Daniel Vetterc20e8352013-07-24 22:40:23 +020083 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010084 dev_priv->mm.object_count++;
85 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020086 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010087}
88
89static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010090 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010091{
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093 dev_priv->mm.object_count--;
94 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096}
97
Chris Wilson21dd3732011-01-26 15:55:56 +000098static int
Daniel Vetter33196de2012-11-14 17:14:05 +010099i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101 int ret;
102
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100103 might_sleep();
104
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200105 /*
106 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
107 * userspace. If it takes that long something really bad is going on and
108 * we should simply try to bail out and fail as gracefully as possible.
109 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100110 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000111 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100112 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 if (ret == 0) {
114 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
115 return -EIO;
116 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100118 } else {
119 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121}
122
Chris Wilson54cf91d2010-11-25 18:00:26 +0000123int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100125 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 int ret;
127
Daniel Vetter33196de2012-11-14 17:14:05 +0100128 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 if (ret)
130 return ret;
131
132 ret = mutex_lock_interruptible(&dev->struct_mutex);
133 if (ret)
134 return ret;
135
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 return 0;
137}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138
Eric Anholt673a3942008-07-30 12:06:12 -0700139int
Eric Anholt5a125c32008-10-22 21:40:13 -0700140i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000141 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700142{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300143 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200144 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300145 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100146 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800147 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Weinan Liff8f7972017-05-31 10:35:52 +0800149 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000151 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100152 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000154 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100155 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300159 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000161
Eric Anholt5a125c32008-10-22 21:40:13 -0700162 return 0;
163}
164
Matthew Auldb91b09e2017-10-06 23:18:17 +0100165static int i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100173 int err;
Chris Wilson00731152014-05-21 12:42:56 +0100174
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Matthew Auldb91b09e2017-10-06 23:18:17 +0100176 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100177
Chris Wilsondbb43512016-12-07 13:34:11 +0000178 /* Always aligning to the object size, allows a single allocation
179 * to handle all possible callers, and given typical object sizes,
180 * the alignment of the buddy allocation will naturally match.
181 */
182 phys = drm_pci_alloc(obj->base.dev,
Ville Syrjälä750fae22017-09-07 17:32:03 +0300183 roundup_pow_of_two(obj->base.size),
Chris Wilsondbb43512016-12-07 13:34:11 +0000184 roundup_pow_of_two(obj->base.size));
185 if (!phys)
Matthew Auldb91b09e2017-10-06 23:18:17 +0100186 return -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000187
188 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800189 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
190 struct page *page;
191 char *src;
192
193 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000194 if (IS_ERR(page)) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100195 err = PTR_ERR(page);
Chris Wilsondbb43512016-12-07 13:34:11 +0000196 goto err_phys;
197 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198
199 src = kmap_atomic(page);
200 memcpy(vaddr, src, PAGE_SIZE);
201 drm_clflush_virt_range(vaddr, PAGE_SIZE);
202 kunmap_atomic(src);
203
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300204 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800205 vaddr += PAGE_SIZE;
206 }
207
Chris Wilsonc0336662016-05-06 15:40:21 +0100208 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800209
210 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000211 if (!st) {
Matthew Auldb91b09e2017-10-06 23:18:17 +0100212 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000213 goto err_phys;
214 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215
216 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
217 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100218 err = -ENOMEM;
Chris Wilsondbb43512016-12-07 13:34:11 +0000219 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 }
221
222 sg = st->sgl;
223 sg->offset = 0;
224 sg->length = obj->base.size;
225
Chris Wilsondbb43512016-12-07 13:34:11 +0000226 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 sg_dma_len(sg) = obj->base.size;
228
Chris Wilsondbb43512016-12-07 13:34:11 +0000229 obj->phys_handle = phys;
Matthew Auldb91b09e2017-10-06 23:18:17 +0100230
Matthew Aulda5c081662017-10-06 23:18:18 +0100231 __i915_gem_object_set_pages(obj, st, sg->length);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100232
233 return 0;
Chris Wilsondbb43512016-12-07 13:34:11 +0000234
235err_phys:
236 drm_pci_free(obj->base.dev, phys);
Matthew Auldb91b09e2017-10-06 23:18:17 +0100237
238 return err;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800239}
240
Chris Wilsone27ab732017-06-15 13:38:49 +0100241static void __start_cpu_write(struct drm_i915_gem_object *obj)
242{
243 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
244 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
245 if (cpu_write_needs_clflush(obj))
246 obj->cache_dirty = true;
247}
248
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000250__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000251 struct sg_table *pages,
252 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100254 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100256 if (obj->mm.madv == I915_MADV_DONTNEED)
257 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800258
Chris Wilsone5facdf2016-12-23 14:57:57 +0000259 if (needs_clflush &&
260 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100261 !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000262 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100263
Chris Wilsone27ab732017-06-15 13:38:49 +0100264 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100265}
266
267static void
268i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
269 struct sg_table *pages)
270{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000271 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100272
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100273 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500274 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100276 int i;
277
278 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 struct page *page;
280 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 page = shmem_read_mapping_page(mapping, i);
283 if (IS_ERR(page))
284 continue;
285
286 dst = kmap_atomic(page);
287 drm_clflush_virt_range(vaddr, PAGE_SIZE);
288 memcpy(dst, vaddr, PAGE_SIZE);
289 kunmap_atomic(dst);
290
291 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100293 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300294 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100295 vaddr += PAGE_SIZE;
296 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100297 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100298 }
299
Chris Wilson03ac84f2016-10-28 13:58:36 +0100300 sg_free_table(pages);
301 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000302
303 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800304}
305
306static void
307i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
308{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100309 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310}
311
312static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
313 .get_pages = i915_gem_object_get_pages_phys,
314 .put_pages = i915_gem_object_put_pages_phys,
315 .release = i915_gem_object_release_phys,
316};
317
Chris Wilson581ab1f2017-02-15 16:39:00 +0000318static const struct drm_i915_gem_object_ops i915_gem_object_ops;
319
Chris Wilson35a96112016-08-14 18:44:40 +0100320int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100321{
322 struct i915_vma *vma;
323 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100324 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100325
Chris Wilson02bef8f2016-08-14 18:44:41 +0100326 lockdep_assert_held(&obj->base.dev->struct_mutex);
327
328 /* Closed vma are removed from the obj->vma_list - but they may
329 * still have an active binding on the object. To remove those we
330 * must wait for all rendering to complete to the object (as unbinding
331 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100332 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100333 ret = i915_gem_object_wait(obj,
334 I915_WAIT_INTERRUPTIBLE |
335 I915_WAIT_LOCKED |
336 I915_WAIT_ALL,
337 MAX_SCHEDULE_TIMEOUT,
338 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100339 if (ret)
340 return ret;
341
342 i915_gem_retire_requests(to_i915(obj->base.dev));
343
Chris Wilsonaa653a62016-08-04 07:52:27 +0100344 while ((vma = list_first_entry_or_null(&obj->vma_list,
345 struct i915_vma,
346 obj_link))) {
347 list_move_tail(&vma->obj_link, &still_in_list);
348 ret = i915_vma_unbind(vma);
349 if (ret)
350 break;
351 }
352 list_splice(&still_in_list, &obj->vma_list);
353
354 return ret;
355}
356
Chris Wilsone95433c2016-10-28 13:58:27 +0100357static long
358i915_gem_object_wait_fence(struct dma_fence *fence,
359 unsigned int flags,
360 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100361 struct intel_rps_client *rps_client)
Chris Wilsone95433c2016-10-28 13:58:27 +0100362{
363 struct drm_i915_gem_request *rq;
364
365 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
366
367 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
368 return timeout;
369
370 if (!dma_fence_is_i915(fence))
371 return dma_fence_wait_timeout(fence,
372 flags & I915_WAIT_INTERRUPTIBLE,
373 timeout);
374
375 rq = to_request(fence);
376 if (i915_gem_request_completed(rq))
377 goto out;
378
379 /* This client is about to stall waiting for the GPU. In many cases
380 * this is undesirable and limits the throughput of the system, as
381 * many clients cannot continue processing user input/output whilst
382 * blocked. RPS autotuning may take tens of milliseconds to respond
383 * to the GPU load and thus incurs additional latency for the client.
384 * We can circumvent that by promoting the GPU frequency to maximum
385 * before we wait. This makes the GPU throttle up much more quickly
386 * (good for benchmarks and user experience, e.g. window animations),
387 * but at a cost of spending more power processing the workload
388 * (bad for battery). Not all clients even want their results
389 * immediately and for them we should just let the GPU select its own
390 * frequency to maximise efficiency. To prevent a single client from
391 * forcing the clocks too high for the whole system, we only allow
392 * each client to waitboost once in a busy period.
393 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100394 if (rps_client) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100395 if (INTEL_GEN(rq->i915) >= 6)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100396 gen6_rps_boost(rq, rps_client);
Chris Wilsone95433c2016-10-28 13:58:27 +0100397 else
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100398 rps_client = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +0100399 }
400
401 timeout = i915_wait_request(rq, flags, timeout);
402
403out:
404 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
405 i915_gem_request_retire_upto(rq);
406
Chris Wilsone95433c2016-10-28 13:58:27 +0100407 return timeout;
408}
409
410static long
411i915_gem_object_wait_reservation(struct reservation_object *resv,
412 unsigned int flags,
413 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100414 struct intel_rps_client *rps_client)
Chris Wilsone95433c2016-10-28 13:58:27 +0100415{
Chris Wilsone54ca972017-02-17 15:13:04 +0000416 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100417 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000418 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100419
420 if (flags & I915_WAIT_ALL) {
421 struct dma_fence **shared;
422 unsigned int count, i;
423 int ret;
424
425 ret = reservation_object_get_fences_rcu(resv,
426 &excl, &count, &shared);
427 if (ret)
428 return ret;
429
430 for (i = 0; i < count; i++) {
431 timeout = i915_gem_object_wait_fence(shared[i],
432 flags, timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100433 rps_client);
Chris Wilsond892e932017-02-12 21:53:43 +0000434 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100435 break;
436
437 dma_fence_put(shared[i]);
438 }
439
440 for (; i < count; i++)
441 dma_fence_put(shared[i]);
442 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000443
444 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 } else {
446 excl = reservation_object_get_excl_rcu(resv);
447 }
448
Chris Wilsone54ca972017-02-17 15:13:04 +0000449 if (excl && timeout >= 0) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100450 timeout = i915_gem_object_wait_fence(excl, flags, timeout,
451 rps_client);
Chris Wilsone54ca972017-02-17 15:13:04 +0000452 prune_fences = timeout >= 0;
453 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100454
455 dma_fence_put(excl);
456
Chris Wilson03d1cac2017-03-08 13:26:28 +0000457 /* Oportunistically prune the fences iff we know they have *all* been
458 * signaled and that the reservation object has not been changed (i.e.
459 * no new fences have been added).
460 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000461 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000462 if (reservation_object_trylock(resv)) {
463 if (!__read_seqcount_retry(&resv->seq, seq))
464 reservation_object_add_excl_fence(resv, NULL);
465 reservation_object_unlock(resv);
466 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000467 }
468
Chris Wilsone95433c2016-10-28 13:58:27 +0100469 return timeout;
470}
471
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000472static void __fence_set_priority(struct dma_fence *fence, int prio)
473{
474 struct drm_i915_gem_request *rq;
475 struct intel_engine_cs *engine;
476
477 if (!dma_fence_is_i915(fence))
478 return;
479
480 rq = to_request(fence);
481 engine = rq->engine;
482 if (!engine->schedule)
483 return;
484
485 engine->schedule(rq, prio);
486}
487
488static void fence_set_priority(struct dma_fence *fence, int prio)
489{
490 /* Recurse once into a fence-array */
491 if (dma_fence_is_array(fence)) {
492 struct dma_fence_array *array = to_dma_fence_array(fence);
493 int i;
494
495 for (i = 0; i < array->num_fences; i++)
496 __fence_set_priority(array->fences[i], prio);
497 } else {
498 __fence_set_priority(fence, prio);
499 }
500}
501
502int
503i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
504 unsigned int flags,
505 int prio)
506{
507 struct dma_fence *excl;
508
509 if (flags & I915_WAIT_ALL) {
510 struct dma_fence **shared;
511 unsigned int count, i;
512 int ret;
513
514 ret = reservation_object_get_fences_rcu(obj->resv,
515 &excl, &count, &shared);
516 if (ret)
517 return ret;
518
519 for (i = 0; i < count; i++) {
520 fence_set_priority(shared[i], prio);
521 dma_fence_put(shared[i]);
522 }
523
524 kfree(shared);
525 } else {
526 excl = reservation_object_get_excl_rcu(obj->resv);
527 }
528
529 if (excl) {
530 fence_set_priority(excl, prio);
531 dma_fence_put(excl);
532 }
533 return 0;
534}
535
Chris Wilson00e60f22016-08-04 16:32:40 +0100536/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100537 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100538 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100539 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
540 * @timeout: how long to wait
541 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100542 */
543int
Chris Wilsone95433c2016-10-28 13:58:27 +0100544i915_gem_object_wait(struct drm_i915_gem_object *obj,
545 unsigned int flags,
546 long timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100547 struct intel_rps_client *rps_client)
Chris Wilson00e60f22016-08-04 16:32:40 +0100548{
Chris Wilsone95433c2016-10-28 13:58:27 +0100549 might_sleep();
550#if IS_ENABLED(CONFIG_LOCKDEP)
551 GEM_BUG_ON(debug_locks &&
552 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
553 !!(flags & I915_WAIT_LOCKED));
554#endif
555 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100556
Chris Wilsond07f0e52016-10-28 13:58:44 +0100557 timeout = i915_gem_object_wait_reservation(obj->resv,
558 flags, timeout,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100559 rps_client);
Chris Wilsone95433c2016-10-28 13:58:27 +0100560 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100561}
562
563static struct intel_rps_client *to_rps_client(struct drm_file *file)
564{
565 struct drm_i915_file_private *fpriv = file->driver_priv;
566
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100567 return &fpriv->rps_client;
Chris Wilson00e60f22016-08-04 16:32:40 +0100568}
569
Chris Wilson00731152014-05-21 12:42:56 +0100570static int
571i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
572 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100573 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100574{
Chris Wilson00731152014-05-21 12:42:56 +0100575 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300576 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800577
578 /* We manually control the domain here and pretend that it
579 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
580 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700581 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000582 if (copy_from_user(vaddr, user_data, args->size))
583 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100584
Chris Wilson6a2c4232014-11-04 04:51:40 -0800585 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000586 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200587
Chris Wilsond59b21e2017-02-22 11:40:49 +0000588 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000589 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100590}
591
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000592void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000593{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100594 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000595}
596
597void i915_gem_object_free(struct drm_i915_gem_object *obj)
598{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100599 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100600 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000601}
602
Dave Airlieff72145b2011-02-07 12:16:14 +1000603static int
604i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000605 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000606 uint64_t size,
607 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700608{
Chris Wilson05394f32010-11-08 19:18:58 +0000609 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300610 int ret;
611 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700612
Dave Airlieff72145b2011-02-07 12:16:14 +1000613 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200614 if (size == 0)
615 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700616
617 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000618 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100619 if (IS_ERR(obj))
620 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700621
Chris Wilson05394f32010-11-08 19:18:58 +0000622 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100623 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100624 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200625 if (ret)
626 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100627
Dave Airlieff72145b2011-02-07 12:16:14 +1000628 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700629 return 0;
630}
631
Dave Airlieff72145b2011-02-07 12:16:14 +1000632int
633i915_gem_dumb_create(struct drm_file *file,
634 struct drm_device *dev,
635 struct drm_mode_create_dumb *args)
636{
637 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300638 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000639 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000640 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000641 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000642}
643
Chris Wilsone27ab732017-06-15 13:38:49 +0100644static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
645{
646 return !(obj->cache_level == I915_CACHE_NONE ||
647 obj->cache_level == I915_CACHE_WT);
648}
649
Dave Airlieff72145b2011-02-07 12:16:14 +1000650/**
651 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100652 * @dev: drm device pointer
653 * @data: ioctl data blob
654 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000655 */
656int
657i915_gem_create_ioctl(struct drm_device *dev, void *data,
658 struct drm_file *file)
659{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000660 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000661 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200662
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000663 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100664
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000665 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000666 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000667}
668
Chris Wilsonef749212017-04-12 12:01:10 +0100669static inline enum fb_op_origin
670fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
671{
672 return (domain == I915_GEM_DOMAIN_GTT ?
673 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
674}
675
676static void
677flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
678{
679 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
680
681 if (!(obj->base.write_domain & flush_domains))
682 return;
683
684 /* No actual flushing is required for the GTT write domain. Writes
685 * to it "immediately" go to main memory as far as we know, so there's
686 * no chipset flush. It also doesn't land in render cache.
687 *
688 * However, we do have to enforce the order so that all writes through
689 * the GTT land before any writes to the device, such as updates to
690 * the GATT itself.
691 *
692 * We also have to wait a bit for the writes to land from the GTT.
693 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
694 * timing. This issue has only been observed when switching quickly
695 * between GTT writes and CPU reads from inside the kernel on recent hw,
696 * and it appears to only affect discrete GTT blocks (i.e. on LLC
697 * system agents we cannot reproduce this behaviour).
698 */
699 wmb();
700
701 switch (obj->base.write_domain) {
702 case I915_GEM_DOMAIN_GTT:
Chris Wilsonc5ba5b22017-09-07 19:45:20 +0100703 if (!HAS_LLC(dev_priv)) {
Chris Wilsonb69a7842017-08-29 20:25:46 +0100704 intel_runtime_pm_get(dev_priv);
705 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc5ba5b22017-09-07 19:45:20 +0100706 POSTING_READ_FW(RING_HEAD(dev_priv->engine[RCS]->mmio_base));
Chris Wilsonb69a7842017-08-29 20:25:46 +0100707 spin_unlock_irq(&dev_priv->uncore.lock);
708 intel_runtime_pm_put(dev_priv);
Chris Wilsonef749212017-04-12 12:01:10 +0100709 }
710
711 intel_fb_obj_flush(obj,
712 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
713 break;
714
715 case I915_GEM_DOMAIN_CPU:
716 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
717 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100718
719 case I915_GEM_DOMAIN_RENDER:
720 if (gpu_write_needs_clflush(obj))
721 obj->cache_dirty = true;
722 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100723 }
724
725 obj->base.write_domain = 0;
726}
727
Daniel Vetter8c599672011-12-14 13:57:31 +0100728static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100729__copy_to_user_swizzled(char __user *cpu_vaddr,
730 const char *gpu_vaddr, int gpu_offset,
731 int length)
732{
733 int ret, cpu_offset = 0;
734
735 while (length > 0) {
736 int cacheline_end = ALIGN(gpu_offset + 1, 64);
737 int this_length = min(cacheline_end - gpu_offset, length);
738 int swizzled_gpu_offset = gpu_offset ^ 64;
739
740 ret = __copy_to_user(cpu_vaddr + cpu_offset,
741 gpu_vaddr + swizzled_gpu_offset,
742 this_length);
743 if (ret)
744 return ret + length;
745
746 cpu_offset += this_length;
747 gpu_offset += this_length;
748 length -= this_length;
749 }
750
751 return 0;
752}
753
754static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700755__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
756 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100757 int length)
758{
759 int ret, cpu_offset = 0;
760
761 while (length > 0) {
762 int cacheline_end = ALIGN(gpu_offset + 1, 64);
763 int this_length = min(cacheline_end - gpu_offset, length);
764 int swizzled_gpu_offset = gpu_offset ^ 64;
765
766 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
767 cpu_vaddr + cpu_offset,
768 this_length);
769 if (ret)
770 return ret + length;
771
772 cpu_offset += this_length;
773 gpu_offset += this_length;
774 length -= this_length;
775 }
776
777 return 0;
778}
779
Brad Volkin4c914c02014-02-18 10:15:45 -0800780/*
781 * Pins the specified object's pages and synchronizes the object with
782 * GPU accesses. Sets needs_clflush to non-zero if the caller should
783 * flush the object from the CPU cache.
784 */
785int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100786 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800787{
788 int ret;
789
Chris Wilsone95433c2016-10-28 13:58:27 +0100790 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800791
Chris Wilsone95433c2016-10-28 13:58:27 +0100792 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100793 if (!i915_gem_object_has_struct_page(obj))
794 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800795
Chris Wilsone95433c2016-10-28 13:58:27 +0100796 ret = i915_gem_object_wait(obj,
797 I915_WAIT_INTERRUPTIBLE |
798 I915_WAIT_LOCKED,
799 MAX_SCHEDULE_TIMEOUT,
800 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100801 if (ret)
802 return ret;
803
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100804 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100805 if (ret)
806 return ret;
807
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100808 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ ||
809 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000810 ret = i915_gem_object_set_to_cpu_domain(obj, false);
811 if (ret)
812 goto err_unpin;
813 else
814 goto out;
815 }
816
Chris Wilsonef749212017-04-12 12:01:10 +0100817 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100818
Chris Wilson43394c72016-08-18 17:16:47 +0100819 /* If we're not in the cpu read domain, set ourself into the gtt
820 * read domain and manually flush cachelines (if required). This
821 * optimizes for the case when the gpu will dirty the data
822 * anyway again before the next pread happens.
823 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100824 if (!obj->cache_dirty &&
825 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000826 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800827
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000828out:
Chris Wilson97649512016-08-18 17:16:50 +0100829 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100830 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100831
832err_unpin:
833 i915_gem_object_unpin_pages(obj);
834 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100835}
836
837int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
838 unsigned int *needs_clflush)
839{
840 int ret;
841
Chris Wilsone95433c2016-10-28 13:58:27 +0100842 lockdep_assert_held(&obj->base.dev->struct_mutex);
843
Chris Wilson43394c72016-08-18 17:16:47 +0100844 *needs_clflush = 0;
845 if (!i915_gem_object_has_struct_page(obj))
846 return -ENODEV;
847
Chris Wilsone95433c2016-10-28 13:58:27 +0100848 ret = i915_gem_object_wait(obj,
849 I915_WAIT_INTERRUPTIBLE |
850 I915_WAIT_LOCKED |
851 I915_WAIT_ALL,
852 MAX_SCHEDULE_TIMEOUT,
853 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100854 if (ret)
855 return ret;
856
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100857 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100858 if (ret)
859 return ret;
860
Chris Wilsonb8f55be2017-08-11 12:11:16 +0100861 if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE ||
862 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000863 ret = i915_gem_object_set_to_cpu_domain(obj, true);
864 if (ret)
865 goto err_unpin;
866 else
867 goto out;
868 }
869
Chris Wilsonef749212017-04-12 12:01:10 +0100870 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100871
Chris Wilson43394c72016-08-18 17:16:47 +0100872 /* If we're not in the cpu write domain, set ourself into the
873 * gtt write domain and manually flush cachelines (as required).
874 * This optimizes for the case when the gpu will use the data
875 * right away and we therefore have to clflush anyway.
876 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100877 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000878 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100879
Chris Wilsone27ab732017-06-15 13:38:49 +0100880 /*
881 * Same trick applies to invalidate partially written
882 * cachelines read before writing.
883 */
884 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
885 *needs_clflush |= CLFLUSH_BEFORE;
886 }
Chris Wilson43394c72016-08-18 17:16:47 +0100887
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000888out:
Chris Wilson43394c72016-08-18 17:16:47 +0100889 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100890 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100891 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100892 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100893
894err_unpin:
895 i915_gem_object_unpin_pages(obj);
896 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800897}
898
Daniel Vetter23c18c72012-03-25 19:47:42 +0200899static void
900shmem_clflush_swizzled_range(char *addr, unsigned long length,
901 bool swizzled)
902{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200903 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200904 unsigned long start = (unsigned long) addr;
905 unsigned long end = (unsigned long) addr + length;
906
907 /* For swizzling simply ensure that we always flush both
908 * channels. Lame, but simple and it works. Swizzled
909 * pwrite/pread is far from a hotpath - current userspace
910 * doesn't use it at all. */
911 start = round_down(start, 128);
912 end = round_up(end, 128);
913
914 drm_clflush_virt_range((void *)start, end - start);
915 } else {
916 drm_clflush_virt_range(addr, length);
917 }
918
919}
920
Daniel Vetterd174bd62012-03-25 19:47:40 +0200921/* Only difference to the fast-path function is that this can handle bit17
922 * and uses non-atomic copy and kmap functions. */
923static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100924shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200925 char __user *user_data,
926 bool page_do_bit17_swizzling, bool needs_clflush)
927{
928 char *vaddr;
929 int ret;
930
931 vaddr = kmap(page);
932 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100933 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200934 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200935
936 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100937 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200938 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100939 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200940 kunmap(page);
941
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100942 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200943}
944
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100945static int
946shmem_pread(struct page *page, int offset, int length, char __user *user_data,
947 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530948{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100949 int ret;
950
951 ret = -ENODEV;
952 if (!page_do_bit17_swizzling) {
953 char *vaddr = kmap_atomic(page);
954
955 if (needs_clflush)
956 drm_clflush_virt_range(vaddr + offset, length);
957 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
958 kunmap_atomic(vaddr);
959 }
960 if (ret == 0)
961 return 0;
962
963 return shmem_pread_slow(page, offset, length, user_data,
964 page_do_bit17_swizzling, needs_clflush);
965}
966
967static int
968i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
969 struct drm_i915_gem_pread *args)
970{
971 char __user *user_data;
972 u64 remain;
973 unsigned int obj_do_bit17_swizzling;
974 unsigned int needs_clflush;
975 unsigned int idx, offset;
976 int ret;
977
978 obj_do_bit17_swizzling = 0;
979 if (i915_gem_object_needs_bit17_swizzle(obj))
980 obj_do_bit17_swizzling = BIT(17);
981
982 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
983 if (ret)
984 return ret;
985
986 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
987 mutex_unlock(&obj->base.dev->struct_mutex);
988 if (ret)
989 return ret;
990
991 remain = args->size;
992 user_data = u64_to_user_ptr(args->data_ptr);
993 offset = offset_in_page(args->offset);
994 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
995 struct page *page = i915_gem_object_get_page(obj, idx);
996 int length;
997
998 length = remain;
999 if (offset + length > PAGE_SIZE)
1000 length = PAGE_SIZE - offset;
1001
1002 ret = shmem_pread(page, offset, length, user_data,
1003 page_to_phys(page) & obj_do_bit17_swizzling,
1004 needs_clflush);
1005 if (ret)
1006 break;
1007
1008 remain -= length;
1009 user_data += length;
1010 offset = 0;
1011 }
1012
1013 i915_gem_obj_finish_shmem_access(obj);
1014 return ret;
1015}
1016
1017static inline bool
1018gtt_user_read(struct io_mapping *mapping,
1019 loff_t base, int offset,
1020 char __user *user_data, int length)
1021{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001022 void __iomem *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001023 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301024
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301025 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001026 vaddr = io_mapping_map_atomic_wc(mapping, base);
1027 unwritten = __copy_to_user_inatomic(user_data,
1028 (void __force *)vaddr + offset,
1029 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001030 io_mapping_unmap_atomic(vaddr);
1031 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001032 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1033 unwritten = copy_to_user(user_data,
1034 (void __force *)vaddr + offset,
1035 length);
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001036 io_mapping_unmap(vaddr);
1037 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301038 return unwritten;
1039}
1040
1041static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001042i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1043 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301044{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001045 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1046 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301047 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001048 struct i915_vma *vma;
1049 void __user *user_data;
1050 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301051 int ret;
1052
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001053 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1054 if (ret)
1055 return ret;
1056
1057 intel_runtime_pm_get(i915);
1058 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001059 PIN_MAPPABLE |
1060 PIN_NONFAULT |
1061 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001062 if (!IS_ERR(vma)) {
1063 node.start = i915_ggtt_offset(vma);
1064 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001065 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001066 if (ret) {
1067 i915_vma_unpin(vma);
1068 vma = ERR_PTR(ret);
1069 }
1070 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001071 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001072 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301073 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001074 goto out_unlock;
1075 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301076 }
1077
1078 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1079 if (ret)
1080 goto out_unpin;
1081
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001082 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301083
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001084 user_data = u64_to_user_ptr(args->data_ptr);
1085 remain = args->size;
1086 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301087
1088 while (remain > 0) {
1089 /* Operation in this page
1090 *
1091 * page_base = page offset within aperture
1092 * page_offset = offset within page
1093 * page_length = bytes to copy for this page
1094 */
1095 u32 page_base = node.start;
1096 unsigned page_offset = offset_in_page(offset);
1097 unsigned page_length = PAGE_SIZE - page_offset;
1098 page_length = remain < page_length ? remain : page_length;
1099 if (node.allocated) {
1100 wmb();
1101 ggtt->base.insert_page(&ggtt->base,
1102 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001103 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301104 wmb();
1105 } else {
1106 page_base += offset & PAGE_MASK;
1107 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001108
1109 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1110 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301111 ret = -EFAULT;
1112 break;
1113 }
1114
1115 remain -= page_length;
1116 user_data += page_length;
1117 offset += page_length;
1118 }
1119
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001120 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301121out_unpin:
1122 if (node.allocated) {
1123 wmb();
1124 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001125 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301126 remove_mappable_node(&node);
1127 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001128 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301129 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001130out_unlock:
1131 intel_runtime_pm_put(i915);
1132 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001133
Eric Anholteb014592009-03-10 11:44:52 -07001134 return ret;
1135}
1136
Eric Anholt673a3942008-07-30 12:06:12 -07001137/**
1138 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001139 * @dev: drm device pointer
1140 * @data: ioctl data blob
1141 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001142 *
1143 * On error, the contents of *data are undefined.
1144 */
1145int
1146i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001147 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001148{
1149 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001150 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001151 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001152
Chris Wilson51311d02010-11-17 09:10:42 +00001153 if (args->size == 0)
1154 return 0;
1155
1156 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001157 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001158 args->size))
1159 return -EFAULT;
1160
Chris Wilson03ac0642016-07-20 13:31:51 +01001161 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001162 if (!obj)
1163 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001164
Chris Wilson7dcd2492010-09-26 20:21:44 +01001165 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001166 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001167 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001168 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001169 }
1170
Chris Wilsondb53a302011-02-03 11:57:46 +00001171 trace_i915_gem_object_pread(obj, args->offset, args->size);
1172
Chris Wilsone95433c2016-10-28 13:58:27 +01001173 ret = i915_gem_object_wait(obj,
1174 I915_WAIT_INTERRUPTIBLE,
1175 MAX_SCHEDULE_TIMEOUT,
1176 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001177 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001178 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001179
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001180 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001181 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001182 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001183
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001184 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001185 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001186 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301187
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001188 i915_gem_object_unpin_pages(obj);
1189out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001190 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001191 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001192}
1193
Keith Packard0839ccb2008-10-30 19:38:48 -07001194/* This is the fast write path which cannot handle
1195 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001196 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001197
Chris Wilsonfe115622016-10-28 13:58:40 +01001198static inline bool
1199ggtt_write(struct io_mapping *mapping,
1200 loff_t base, int offset,
1201 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001202{
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001203 void __iomem *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001204 unsigned long unwritten;
1205
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001206 /* We can use the cpu mem copy function because this is X86. */
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001207 vaddr = io_mapping_map_atomic_wc(mapping, base);
1208 unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001209 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001210 io_mapping_unmap_atomic(vaddr);
1211 if (unwritten) {
Ville Syrjäläafe722b2017-09-01 20:12:52 +03001212 vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE);
1213 unwritten = copy_from_user((void __force *)vaddr + offset,
1214 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001215 io_mapping_unmap(vaddr);
1216 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001217
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001218 return unwritten;
1219}
1220
Eric Anholt3de09aa2009-03-09 09:42:23 -07001221/**
1222 * This is the fast pwrite path, where we copy the data directly from the
1223 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001224 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001225 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001226 */
Eric Anholt673a3942008-07-30 12:06:12 -07001227static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001228i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1229 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001230{
Chris Wilsonfe115622016-10-28 13:58:40 +01001231 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301232 struct i915_ggtt *ggtt = &i915->ggtt;
1233 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001234 struct i915_vma *vma;
1235 u64 remain, offset;
1236 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301237 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301238
Chris Wilsonfe115622016-10-28 13:58:40 +01001239 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1240 if (ret)
1241 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001242
Chris Wilson9c870d02016-10-24 13:42:15 +01001243 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001244 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsona3259ca2017-10-09 09:44:00 +01001245 PIN_MAPPABLE |
1246 PIN_NONFAULT |
1247 PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001248 if (!IS_ERR(vma)) {
1249 node.start = i915_ggtt_offset(vma);
1250 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001251 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001252 if (ret) {
1253 i915_vma_unpin(vma);
1254 vma = ERR_PTR(ret);
1255 }
1256 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001257 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001258 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301259 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001260 goto out_unlock;
1261 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301262 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001263
1264 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1265 if (ret)
1266 goto out_unpin;
1267
Chris Wilsonfe115622016-10-28 13:58:40 +01001268 mutex_unlock(&i915->drm.struct_mutex);
1269
Chris Wilsonb19482d2016-08-18 17:16:43 +01001270 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001271
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301272 user_data = u64_to_user_ptr(args->data_ptr);
1273 offset = args->offset;
1274 remain = args->size;
1275 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001276 /* Operation in this page
1277 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001278 * page_base = page offset within aperture
1279 * page_offset = offset within page
1280 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001281 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301282 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001283 unsigned int page_offset = offset_in_page(offset);
1284 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301285 page_length = remain < page_length ? remain : page_length;
1286 if (node.allocated) {
1287 wmb(); /* flush the write before we modify the GGTT */
1288 ggtt->base.insert_page(&ggtt->base,
1289 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1290 node.start, I915_CACHE_NONE, 0);
1291 wmb(); /* flush modifications to the GGTT (insert_page) */
1292 } else {
1293 page_base += offset & PAGE_MASK;
1294 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001295 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001296 * source page isn't available. Return the error and we'll
1297 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301298 * If the object is non-shmem backed, we retry again with the
1299 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001300 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001301 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1302 user_data, page_length)) {
1303 ret = -EFAULT;
1304 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001305 }
Eric Anholt673a3942008-07-30 12:06:12 -07001306
Keith Packard0839ccb2008-10-30 19:38:48 -07001307 remain -= page_length;
1308 user_data += page_length;
1309 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001310 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001311 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001312
1313 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001314out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301315 if (node.allocated) {
1316 wmb();
1317 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001318 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301319 remove_mappable_node(&node);
1320 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001321 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301322 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001323out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001324 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001325 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001326 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001327}
1328
Eric Anholt673a3942008-07-30 12:06:12 -07001329static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001330shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001331 char __user *user_data,
1332 bool page_do_bit17_swizzling,
1333 bool needs_clflush_before,
1334 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001335{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001336 char *vaddr;
1337 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001338
Daniel Vetterd174bd62012-03-25 19:47:40 +02001339 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001340 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001341 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001342 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001343 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001344 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1345 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001346 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001347 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001348 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001349 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001350 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001351 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001352
Chris Wilson755d2212012-09-04 21:02:55 +01001353 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001354}
1355
Chris Wilsonfe115622016-10-28 13:58:40 +01001356/* Per-page copy function for the shmem pwrite fastpath.
1357 * Flushes invalid cachelines before writing to the target if
1358 * needs_clflush_before is set and flushes out any written cachelines after
1359 * writing if needs_clflush is set.
1360 */
Eric Anholt40123c12009-03-09 13:42:30 -07001361static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001362shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1363 bool page_do_bit17_swizzling,
1364 bool needs_clflush_before,
1365 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001366{
Chris Wilsonfe115622016-10-28 13:58:40 +01001367 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001368
Chris Wilsonfe115622016-10-28 13:58:40 +01001369 ret = -ENODEV;
1370 if (!page_do_bit17_swizzling) {
1371 char *vaddr = kmap_atomic(page);
1372
1373 if (needs_clflush_before)
1374 drm_clflush_virt_range(vaddr + offset, len);
1375 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1376 if (needs_clflush_after)
1377 drm_clflush_virt_range(vaddr + offset, len);
1378
1379 kunmap_atomic(vaddr);
1380 }
1381 if (ret == 0)
1382 return ret;
1383
1384 return shmem_pwrite_slow(page, offset, len, user_data,
1385 page_do_bit17_swizzling,
1386 needs_clflush_before,
1387 needs_clflush_after);
1388}
1389
1390static int
1391i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1392 const struct drm_i915_gem_pwrite *args)
1393{
1394 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1395 void __user *user_data;
1396 u64 remain;
1397 unsigned int obj_do_bit17_swizzling;
1398 unsigned int partial_cacheline_write;
1399 unsigned int needs_clflush;
1400 unsigned int offset, idx;
1401 int ret;
1402
1403 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001404 if (ret)
1405 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001406
Chris Wilsonfe115622016-10-28 13:58:40 +01001407 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1408 mutex_unlock(&i915->drm.struct_mutex);
1409 if (ret)
1410 return ret;
1411
1412 obj_do_bit17_swizzling = 0;
1413 if (i915_gem_object_needs_bit17_swizzle(obj))
1414 obj_do_bit17_swizzling = BIT(17);
1415
1416 /* If we don't overwrite a cacheline completely we need to be
1417 * careful to have up-to-date data by first clflushing. Don't
1418 * overcomplicate things and flush the entire patch.
1419 */
1420 partial_cacheline_write = 0;
1421 if (needs_clflush & CLFLUSH_BEFORE)
1422 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1423
Chris Wilson43394c72016-08-18 17:16:47 +01001424 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001425 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001426 offset = offset_in_page(args->offset);
1427 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1428 struct page *page = i915_gem_object_get_page(obj, idx);
1429 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001430
Chris Wilsonfe115622016-10-28 13:58:40 +01001431 length = remain;
1432 if (offset + length > PAGE_SIZE)
1433 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001434
Chris Wilsonfe115622016-10-28 13:58:40 +01001435 ret = shmem_pwrite(page, offset, length, user_data,
1436 page_to_phys(page) & obj_do_bit17_swizzling,
1437 (offset | length) & partial_cacheline_write,
1438 needs_clflush & CLFLUSH_AFTER);
1439 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001440 break;
1441
Chris Wilsonfe115622016-10-28 13:58:40 +01001442 remain -= length;
1443 user_data += length;
1444 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001445 }
1446
Chris Wilsond59b21e2017-02-22 11:40:49 +00001447 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001448 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001449 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001450}
1451
1452/**
1453 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001454 * @dev: drm device
1455 * @data: ioctl data blob
1456 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001457 *
1458 * On error, the contents of the buffer that were to be modified are undefined.
1459 */
1460int
1461i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001462 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001463{
1464 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001465 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001466 int ret;
1467
1468 if (args->size == 0)
1469 return 0;
1470
1471 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001472 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001473 args->size))
1474 return -EFAULT;
1475
Chris Wilson03ac0642016-07-20 13:31:51 +01001476 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001477 if (!obj)
1478 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001479
Chris Wilson7dcd2492010-09-26 20:21:44 +01001480 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001481 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001482 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001483 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001484 }
1485
Chris Wilsondb53a302011-02-03 11:57:46 +00001486 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1487
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001488 ret = -ENODEV;
1489 if (obj->ops->pwrite)
1490 ret = obj->ops->pwrite(obj, args);
1491 if (ret != -ENODEV)
1492 goto err;
1493
Chris Wilsone95433c2016-10-28 13:58:27 +01001494 ret = i915_gem_object_wait(obj,
1495 I915_WAIT_INTERRUPTIBLE |
1496 I915_WAIT_ALL,
1497 MAX_SCHEDULE_TIMEOUT,
1498 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001499 if (ret)
1500 goto err;
1501
Chris Wilsonfe115622016-10-28 13:58:40 +01001502 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001503 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001504 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001505
Daniel Vetter935aaa62012-03-25 19:47:35 +02001506 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001507 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1508 * it would end up going through the fenced access, and we'll get
1509 * different detiling behavior between reading and writing.
1510 * pread/pwrite currently are reading and writing from the CPU
1511 * perspective, requiring manual detiling by the client.
1512 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001513 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001514 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001515 /* Note that the gtt paths might fail with non-page-backed user
1516 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001517 * textures). Fallback to the shmem path in that case.
1518 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001519 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001520
Chris Wilsond1054ee2016-07-16 18:42:36 +01001521 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001522 if (obj->phys_handle)
1523 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301524 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001525 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001526 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001527
Chris Wilsonfe115622016-10-28 13:58:40 +01001528 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001529err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001530 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001531 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001532}
1533
Chris Wilson40e62d52016-10-28 13:58:41 +01001534static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1535{
1536 struct drm_i915_private *i915;
1537 struct list_head *list;
1538 struct i915_vma *vma;
1539
Chris Wilsonf2123812017-10-16 12:40:37 +01001540 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
1541
Chris Wilson40e62d52016-10-28 13:58:41 +01001542 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1543 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001544 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001545
1546 if (i915_vma_is_active(vma))
1547 continue;
1548
1549 if (!drm_mm_node_allocated(&vma->node))
1550 continue;
1551
1552 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1553 }
1554
1555 i915 = to_i915(obj->base.dev);
Chris Wilsonf2123812017-10-16 12:40:37 +01001556 spin_lock(&i915->mm.obj_lock);
Chris Wilson40e62d52016-10-28 13:58:41 +01001557 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Chris Wilsonf2123812017-10-16 12:40:37 +01001558 list_move_tail(&obj->mm.link, list);
1559 spin_unlock(&i915->mm.obj_lock);
Chris Wilson40e62d52016-10-28 13:58:41 +01001560}
1561
Eric Anholt673a3942008-07-30 12:06:12 -07001562/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001563 * Called when user space prepares to use an object with the CPU, either
1564 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001565 * @dev: drm device
1566 * @data: ioctl data blob
1567 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001568 */
1569int
1570i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001572{
1573 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001574 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001575 uint32_t read_domains = args->read_domains;
1576 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001577 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001578
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001579 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001580 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001581 return -EINVAL;
1582
1583 /* Having something in the write domain implies it's in the read
1584 * domain, and only that read domain. Enforce that in the request.
1585 */
1586 if (write_domain != 0 && read_domains != write_domain)
1587 return -EINVAL;
1588
Chris Wilson03ac0642016-07-20 13:31:51 +01001589 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001590 if (!obj)
1591 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001592
Chris Wilson3236f572012-08-24 09:35:09 +01001593 /* Try to flush the object off the GPU without holding the lock.
1594 * We will repeat the flush holding the lock in the normal manner
1595 * to catch cases where we are gazumped.
1596 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001597 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001598 I915_WAIT_INTERRUPTIBLE |
1599 (write_domain ? I915_WAIT_ALL : 0),
1600 MAX_SCHEDULE_TIMEOUT,
1601 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001602 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001603 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001604
Chris Wilson40e62d52016-10-28 13:58:41 +01001605 /* Flush and acquire obj->pages so that we are coherent through
1606 * direct access in memory with previous cached writes through
1607 * shmemfs and that our cache domain tracking remains valid.
1608 * For example, if the obj->filp was moved to swap without us
1609 * being notified and releasing the pages, we would mistakenly
1610 * continue to assume that the obj remained out of the CPU cached
1611 * domain.
1612 */
1613 err = i915_gem_object_pin_pages(obj);
1614 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001615 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001616
1617 err = i915_mutex_lock_interruptible(dev);
1618 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001619 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001620
Chris Wilsone22d8e32017-04-12 12:01:11 +01001621 if (read_domains & I915_GEM_DOMAIN_WC)
1622 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1623 else if (read_domains & I915_GEM_DOMAIN_GTT)
1624 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301625 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001626 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001627
1628 /* And bump the LRU for this access */
1629 i915_gem_object_bump_inactive_ggtt(obj);
1630
1631 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001632
Daniel Vetter031b6982015-06-26 19:35:16 +02001633 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001634 intel_fb_obj_invalidate(obj,
1635 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001636
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001637out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001638 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001639out:
1640 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001641 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001642}
1643
1644/**
1645 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001646 * @dev: drm device
1647 * @data: ioctl data blob
1648 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001649 */
1650int
1651i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001652 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001653{
1654 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001655 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001656
Chris Wilson03ac0642016-07-20 13:31:51 +01001657 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001658 if (!obj)
1659 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Eric Anholt673a3942008-07-30 12:06:12 -07001661 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001662 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001663 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001664
1665 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001666}
1667
1668/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001669 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1670 * it is mapped to.
1671 * @dev: drm device
1672 * @data: ioctl data blob
1673 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001674 *
1675 * While the mapping holds a reference on the contents of the object, it doesn't
1676 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001677 *
1678 * IMPORTANT:
1679 *
1680 * DRM driver writers who look a this function as an example for how to do GEM
1681 * mmap support, please don't implement mmap support like here. The modern way
1682 * to implement DRM mmap support is with an mmap offset ioctl (like
1683 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1684 * That way debug tooling like valgrind will understand what's going on, hiding
1685 * the mmap call in a driver private ioctl will break that. The i915 driver only
1686 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001687 */
1688int
1689i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001690 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001691{
1692 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001693 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001694 unsigned long addr;
1695
Akash Goel1816f922015-01-02 16:29:30 +05301696 if (args->flags & ~(I915_MMAP_WC))
1697 return -EINVAL;
1698
Borislav Petkov568a58e2016-03-29 17:42:01 +02001699 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301700 return -ENODEV;
1701
Chris Wilson03ac0642016-07-20 13:31:51 +01001702 obj = i915_gem_object_lookup(file, args->handle);
1703 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001704 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001705
Daniel Vetter1286ff72012-05-10 15:25:09 +02001706 /* prime objects have no backing filp to GEM mmap
1707 * pages from.
1708 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001709 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001710 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001711 return -EINVAL;
1712 }
1713
Chris Wilson03ac0642016-07-20 13:31:51 +01001714 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001715 PROT_READ | PROT_WRITE, MAP_SHARED,
1716 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301717 if (args->flags & I915_MMAP_WC) {
1718 struct mm_struct *mm = current->mm;
1719 struct vm_area_struct *vma;
1720
Michal Hocko80a89a52016-05-23 16:26:11 -07001721 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001722 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001723 return -EINTR;
1724 }
Akash Goel1816f922015-01-02 16:29:30 +05301725 vma = find_vma(mm, addr);
1726 if (vma)
1727 vma->vm_page_prot =
1728 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1729 else
1730 addr = -ENOMEM;
1731 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001732
1733 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001734 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301735 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001736 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001737 if (IS_ERR((void *)addr))
1738 return addr;
1739
1740 args->addr_ptr = (uint64_t) addr;
1741
1742 return 0;
1743}
1744
Chris Wilson03af84f2016-08-18 17:17:01 +01001745static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1746{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001747 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001748}
1749
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001751 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1752 *
1753 * A history of the GTT mmap interface:
1754 *
1755 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1756 * aligned and suitable for fencing, and still fit into the available
1757 * mappable space left by the pinned display objects. A classic problem
1758 * we called the page-fault-of-doom where we would ping-pong between
1759 * two objects that could not fit inside the GTT and so the memcpy
1760 * would page one object in at the expense of the other between every
1761 * single byte.
1762 *
1763 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1764 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1765 * object is too large for the available space (or simply too large
1766 * for the mappable aperture!), a view is created instead and faulted
1767 * into userspace. (This view is aligned and sized appropriately for
1768 * fenced access.)
1769 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001770 * 2 - Recognise WC as a separate cache domain so that we can flush the
1771 * delayed writes via GTT before performing direct access via WC.
1772 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001773 * Restrictions:
1774 *
1775 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1776 * hangs on some architectures, corruption on others. An attempt to service
1777 * a GTT page fault from a snoopable object will generate a SIGBUS.
1778 *
1779 * * the object must be able to fit into RAM (physical memory, though no
1780 * limited to the mappable aperture).
1781 *
1782 *
1783 * Caveats:
1784 *
1785 * * a new GTT page fault will synchronize rendering from the GPU and flush
1786 * all data to system memory. Subsequent access will not be synchronized.
1787 *
1788 * * all mappings are revoked on runtime device suspend.
1789 *
1790 * * there are only 8, 16 or 32 fence registers to share between all users
1791 * (older machines require fence register for display and blitter access
1792 * as well). Contention of the fence registers will cause the previous users
1793 * to be unmapped and any new access will generate new page faults.
1794 *
1795 * * running out of memory while servicing a fault may generate a SIGBUS,
1796 * rather than the expected SIGSEGV.
1797 */
1798int i915_gem_mmap_gtt_version(void)
1799{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001800 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001801}
1802
Chris Wilson2d4281b2017-01-10 09:56:32 +00001803static inline struct i915_ggtt_view
1804compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001805 pgoff_t page_offset,
1806 unsigned int chunk)
1807{
1808 struct i915_ggtt_view view;
1809
1810 if (i915_gem_object_is_tiled(obj))
1811 chunk = roundup(chunk, tile_row_pages(obj));
1812
Chris Wilson2d4281b2017-01-10 09:56:32 +00001813 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001814 view.partial.offset = rounddown(page_offset, chunk);
1815 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001816 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001817 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001818
1819 /* If the partial covers the entire object, just create a normal VMA. */
1820 if (chunk >= obj->base.size >> PAGE_SHIFT)
1821 view.type = I915_GGTT_VIEW_NORMAL;
1822
1823 return view;
1824}
1825
Chris Wilson4cc69072016-08-25 19:05:19 +01001826/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001827 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001828 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001829 *
1830 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1831 * from userspace. The fault handler takes care of binding the object to
1832 * the GTT (if needed), allocating and programming a fence register (again,
1833 * only if needed based on whether the old reg is still valid or the object
1834 * is tiled) and inserting a new PTE into the faulting process.
1835 *
1836 * Note that the faulting process may involve evicting existing objects
1837 * from the GTT and/or fence registers to make room. So performance may
1838 * suffer if the GTT working set is large or there are few fence registers
1839 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001840 *
1841 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1842 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001843 */
Dave Jiang11bac802017-02-24 14:56:41 -08001844int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001845{
Chris Wilson03af84f2016-08-18 17:17:01 +01001846#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001847 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001848 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001849 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001850 struct drm_i915_private *dev_priv = to_i915(dev);
1851 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001852 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001853 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001854 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001855 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001856 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001857
Jesse Barnesde151cf2008-11-12 10:03:55 -08001858 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001859 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001860
Chris Wilsondb53a302011-02-03 11:57:46 +00001861 trace_i915_gem_object_fault(obj, page_offset, true, write);
1862
Chris Wilson6e4930f2014-02-07 18:37:06 -02001863 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001864 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001865 * repeat the flush holding the lock in the normal manner to catch cases
1866 * where we are gazumped.
1867 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001868 ret = i915_gem_object_wait(obj,
1869 I915_WAIT_INTERRUPTIBLE,
1870 MAX_SCHEDULE_TIMEOUT,
1871 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001872 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001873 goto err;
1874
Chris Wilson40e62d52016-10-28 13:58:41 +01001875 ret = i915_gem_object_pin_pages(obj);
1876 if (ret)
1877 goto err;
1878
Chris Wilsonb8f90962016-08-05 10:14:07 +01001879 intel_runtime_pm_get(dev_priv);
1880
1881 ret = i915_mutex_lock_interruptible(dev);
1882 if (ret)
1883 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001884
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001885 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001886 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001887 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001888 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001889 }
1890
Chris Wilson82118872016-08-18 17:17:05 +01001891 /* If the object is smaller than a couple of partial vma, it is
1892 * not worth only creating a single partial vma - we may as well
1893 * clear enough space for the full object.
1894 */
1895 flags = PIN_MAPPABLE;
1896 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1897 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1898
Chris Wilsona61007a2016-08-18 17:17:02 +01001899 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001900 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001901 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001902 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001903 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001904 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001905
Chris Wilson50349242016-08-18 17:17:04 +01001906 /* Userspace is now writing through an untracked VMA, abandon
1907 * all hope that the hardware is able to track future writes.
1908 */
1909 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1910
Chris Wilsona61007a2016-08-18 17:17:02 +01001911 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1912 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001913 if (IS_ERR(vma)) {
1914 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001915 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001916 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001917
Chris Wilsonc9839302012-11-20 10:45:17 +00001918 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1919 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001920 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001921
Chris Wilson3bd40732017-10-09 09:43:56 +01001922 ret = i915_vma_pin_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001923 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001924 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001925
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001926 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001927 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001928 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001929 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1930 min_t(u64, vma->size, area->vm_end - area->vm_start),
1931 &ggtt->mappable);
Chris Wilsona65adaf2017-10-09 09:43:57 +01001932 if (ret)
1933 goto err_fence;
Chris Wilsona61007a2016-08-18 17:17:02 +01001934
Chris Wilsona65adaf2017-10-09 09:43:57 +01001935 /* Mark as being mmapped into userspace for later revocation */
1936 assert_rpm_wakelock_held(dev_priv);
1937 if (!i915_vma_set_userfault(vma) && !obj->userfault_count++)
1938 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
1939 GEM_BUG_ON(!obj->userfault_count);
1940
1941err_fence:
Chris Wilson3bd40732017-10-09 09:43:56 +01001942 i915_vma_unpin_fence(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001943err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001944 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001945err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001946 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001947err_rpm:
1948 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001949 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001950err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001951 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001952 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001953 /*
1954 * We eat errors when the gpu is terminally wedged to avoid
1955 * userspace unduly crashing (gl has no provisions for mmaps to
1956 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1957 * and so needs to be reported.
1958 */
1959 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001960 ret = VM_FAULT_SIGBUS;
1961 break;
1962 }
Chris Wilson045e7692010-11-07 09:18:22 +00001963 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001964 /*
1965 * EAGAIN means the gpu is hung and we'll wait for the error
1966 * handler to reset everything when re-faulting in
1967 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001968 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001969 case 0:
1970 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001971 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001972 case -EBUSY:
1973 /*
1974 * EBUSY is ok: this just means that another thread
1975 * already did the job.
1976 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001977 ret = VM_FAULT_NOPAGE;
1978 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001979 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001980 ret = VM_FAULT_OOM;
1981 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001982 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001983 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001984 ret = VM_FAULT_SIGBUS;
1985 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001986 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001987 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001988 ret = VM_FAULT_SIGBUS;
1989 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001990 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001991 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001992}
1993
Chris Wilsona65adaf2017-10-09 09:43:57 +01001994static void __i915_gem_object_release_mmap(struct drm_i915_gem_object *obj)
1995{
1996 struct i915_vma *vma;
1997
1998 GEM_BUG_ON(!obj->userfault_count);
1999
2000 obj->userfault_count = 0;
2001 list_del(&obj->userfault_link);
2002 drm_vma_node_unmap(&obj->base.vma_node,
2003 obj->base.dev->anon_inode->i_mapping);
2004
2005 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2006 if (!i915_vma_is_ggtt(vma))
2007 break;
2008
2009 i915_vma_unset_userfault(vma);
2010 }
2011}
2012
Jesse Barnesde151cf2008-11-12 10:03:55 -08002013/**
Chris Wilson901782b2009-07-10 08:18:50 +01002014 * i915_gem_release_mmap - remove physical page mappings
2015 * @obj: obj in question
2016 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002017 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002018 * relinquish ownership of the pages back to the system.
2019 *
2020 * It is vital that we remove the page mapping if we have mapped a tiled
2021 * object through the GTT and then lose the fence register due to
2022 * resource pressure. Similarly if the object has been moved out of the
2023 * aperture, than pages mapped into userspace must be revoked. Removing the
2024 * mapping will then trigger a page fault on the next user access, allowing
2025 * fixup by i915_gem_fault().
2026 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002027void
Chris Wilson05394f32010-11-08 19:18:58 +00002028i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002029{
Chris Wilson275f0392016-10-24 13:42:14 +01002030 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01002031
Chris Wilson349f2cc2016-04-13 17:35:12 +01002032 /* Serialisation between user GTT access and our code depends upon
2033 * revoking the CPU's PTE whilst the mutex is held. The next user
2034 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01002035 *
2036 * Note that RPM complicates somewhat by adding an additional
2037 * requirement that operations to the GGTT be made holding the RPM
2038 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01002039 */
Chris Wilson275f0392016-10-24 13:42:14 +01002040 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01002041 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002042
Chris Wilsona65adaf2017-10-09 09:43:57 +01002043 if (!obj->userfault_count)
Chris Wilson9c870d02016-10-24 13:42:15 +01002044 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002045
Chris Wilsona65adaf2017-10-09 09:43:57 +01002046 __i915_gem_object_release_mmap(obj);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002047
2048 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2049 * memory transactions from userspace before we return. The TLB
2050 * flushing implied above by changing the PTE above *should* be
2051 * sufficient, an extra barrier here just provides us with a bit
2052 * of paranoid documentation about our requirement to serialise
2053 * memory writes before touching registers / GSM.
2054 */
2055 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002056
2057out:
2058 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002059}
2060
Chris Wilson7c108fd2016-10-24 13:42:18 +01002061void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002062{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002063 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002064 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002065
Chris Wilson3594a3e2016-10-24 13:42:16 +01002066 /*
2067 * Only called during RPM suspend. All users of the userfault_list
2068 * must be holding an RPM wakeref to ensure that this can not
2069 * run concurrently with themselves (and use the struct_mutex for
2070 * protection between themselves).
2071 */
2072
2073 list_for_each_entry_safe(obj, on,
Chris Wilsona65adaf2017-10-09 09:43:57 +01002074 &dev_priv->mm.userfault_list, userfault_link)
2075 __i915_gem_object_release_mmap(obj);
Chris Wilson7c108fd2016-10-24 13:42:18 +01002076
2077 /* The fence will be lost when the device powers down. If any were
2078 * in use by hardware (i.e. they are pinned), we should not be powering
2079 * down! All other fences will be reacquired by the user upon waking.
2080 */
2081 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2082 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2083
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002084 /* Ideally we want to assert that the fence register is not
2085 * live at this point (i.e. that no piece of code will be
2086 * trying to write through fence + GTT, as that both violates
2087 * our tracking of activity and associated locking/barriers,
2088 * but also is illegal given that the hw is powered down).
2089 *
2090 * Previously we used reg->pin_count as a "liveness" indicator.
2091 * That is not sufficient, and we need a more fine-grained
2092 * tool if we want to have a sanity check here.
2093 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002094
2095 if (!reg->vma)
2096 continue;
2097
Chris Wilsona65adaf2017-10-09 09:43:57 +01002098 GEM_BUG_ON(i915_vma_has_userfault(reg->vma));
Chris Wilson7c108fd2016-10-24 13:42:18 +01002099 reg->dirty = true;
2100 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002101}
2102
Chris Wilsond8cb5082012-08-11 15:41:03 +01002103static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2104{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002105 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002106 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002107
Chris Wilsonf3f61842016-08-05 10:14:14 +01002108 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002109 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002110 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002111
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002112 /* Attempt to reap some mmap space from dead objects */
2113 do {
2114 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2115 if (err)
2116 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002117
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002118 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002119 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002120 if (!err)
2121 break;
2122
2123 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002124
Chris Wilsonf3f61842016-08-05 10:14:14 +01002125 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002126}
2127
2128static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2129{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002130 drm_gem_free_mmap_offset(&obj->base);
2131}
2132
Dave Airlieda6b51d2014-12-24 13:11:17 +10002133int
Dave Airlieff72145b2011-02-07 12:16:14 +10002134i915_gem_mmap_gtt(struct drm_file *file,
2135 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002136 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002137 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002138{
Chris Wilson05394f32010-11-08 19:18:58 +00002139 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002140 int ret;
2141
Chris Wilson03ac0642016-07-20 13:31:51 +01002142 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002143 if (!obj)
2144 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002145
Chris Wilsond8cb5082012-08-11 15:41:03 +01002146 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002147 if (ret == 0)
2148 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002149
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002150 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002151 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002152}
2153
Dave Airlieff72145b2011-02-07 12:16:14 +10002154/**
2155 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2156 * @dev: DRM device
2157 * @data: GTT mapping ioctl data
2158 * @file: GEM object info
2159 *
2160 * Simply returns the fake offset to userspace so it can mmap it.
2161 * The mmap call will end up in drm_gem_mmap(), which will set things
2162 * up so we can get faults in the handler above.
2163 *
2164 * The fault handler will take care of binding the object into the GTT
2165 * (since it may have been evicted to make room for something), allocating
2166 * a fence register, and mapping the appropriate aperture address into
2167 * userspace.
2168 */
2169int
2170i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2171 struct drm_file *file)
2172{
2173 struct drm_i915_gem_mmap_gtt *args = data;
2174
Dave Airlieda6b51d2014-12-24 13:11:17 +10002175 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002176}
2177
Daniel Vetter225067e2012-08-20 10:23:20 +02002178/* Immediately discard the backing storage */
2179static void
2180i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002181{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002182 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002183
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002184 if (obj->base.filp == NULL)
2185 return;
2186
Daniel Vetter225067e2012-08-20 10:23:20 +02002187 /* Our goal here is to return as much of the memory as
2188 * is possible back to the system as we are called from OOM.
2189 * To do this we must instruct the shmfs to drop all of its
2190 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002191 */
Chris Wilson55372522014-03-25 13:23:06 +00002192 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002193 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002194 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002195}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002196
Chris Wilson55372522014-03-25 13:23:06 +00002197/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002198void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002199{
Chris Wilson55372522014-03-25 13:23:06 +00002200 struct address_space *mapping;
2201
Chris Wilson1233e2d2016-10-28 13:58:37 +01002202 lockdep_assert_held(&obj->mm.lock);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002203 GEM_BUG_ON(i915_gem_object_has_pages(obj));
Chris Wilson1233e2d2016-10-28 13:58:37 +01002204
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002205 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002206 case I915_MADV_DONTNEED:
2207 i915_gem_object_truncate(obj);
2208 case __I915_MADV_PURGED:
2209 return;
2210 }
2211
2212 if (obj->base.filp == NULL)
2213 return;
2214
Al Viro93c76a32015-12-04 23:45:44 -05002215 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002216 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002217}
2218
Chris Wilson5cdf5882010-09-27 15:51:07 +01002219static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002220i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2221 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002222{
Dave Gordon85d12252016-05-20 11:54:06 +01002223 struct sgt_iter sgt_iter;
2224 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002225
Chris Wilsone5facdf2016-12-23 14:57:57 +00002226 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002227
Chris Wilson03ac84f2016-10-28 13:58:36 +01002228 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002229
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002230 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002231 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002232
Chris Wilson03ac84f2016-10-28 13:58:36 +01002233 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002234 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002235 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002236
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002237 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002238 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002239
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002240 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002241 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002242 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002243
Chris Wilson03ac84f2016-10-28 13:58:36 +01002244 sg_free_table(pages);
2245 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002246}
2247
Chris Wilson96d77632016-10-28 13:58:33 +01002248static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2249{
2250 struct radix_tree_iter iter;
Ville Syrjäläc23aa712017-09-01 20:12:51 +03002251 void __rcu **slot;
Chris Wilson96d77632016-10-28 13:58:33 +01002252
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002253 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2254 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002255}
2256
Chris Wilson548625e2016-11-01 12:11:34 +00002257void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2258 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002259{
Chris Wilsonf2123812017-10-16 12:40:37 +01002260 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002261 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002262
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002263 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002264 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002265
Chris Wilson15717de2016-08-04 07:52:26 +01002266 GEM_BUG_ON(obj->bind_count);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002267 if (!i915_gem_object_has_pages(obj))
Chris Wilson1233e2d2016-10-28 13:58:37 +01002268 return;
2269
2270 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002271 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002272 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2273 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002274
Chris Wilsona2165e32012-12-03 11:49:00 +00002275 /* ->put_pages might need to allocate memory for the bit17 swizzle
2276 * array, hence protect them from being reaped by removing them from gtt
2277 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002278 pages = fetch_and_zero(&obj->mm.pages);
2279 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002280
Chris Wilsonf2123812017-10-16 12:40:37 +01002281 spin_lock(&i915->mm.obj_lock);
2282 list_del(&obj->mm.link);
2283 spin_unlock(&i915->mm.obj_lock);
2284
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002285 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002286 void *ptr;
2287
Chris Wilson0ce81782017-05-17 13:09:59 +01002288 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002289 if (is_vmalloc_addr(ptr))
2290 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002291 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002292 kunmap(kmap_to_page(ptr));
2293
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002294 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002295 }
2296
Chris Wilson96d77632016-10-28 13:58:33 +01002297 __i915_gem_object_reset_page_iter(obj);
2298
Chris Wilson4e5462e2017-03-07 13:20:31 +00002299 if (!IS_ERR(pages))
2300 obj->ops->put_pages(obj, pages);
2301
Matthew Aulda5c081662017-10-06 23:18:18 +01002302 obj->mm.page_sizes.phys = obj->mm.page_sizes.sg = 0;
2303
Chris Wilson1233e2d2016-10-28 13:58:37 +01002304unlock:
2305 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002306}
2307
Chris Wilson935a2f72017-02-13 17:15:13 +00002308static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002309{
2310 struct sg_table new_st;
2311 struct scatterlist *sg, *new_sg;
2312 unsigned int i;
2313
2314 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002315 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002316
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002317 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002318 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002319
2320 new_sg = new_st.sgl;
2321 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2322 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2323 /* called before being DMA mapped, no need to copy sg->dma_* */
2324 new_sg = sg_next(new_sg);
2325 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002326 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002327
2328 sg_free_table(orig_st);
2329
2330 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002331 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002332}
2333
Matthew Auldb91b09e2017-10-06 23:18:17 +01002334static int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002335{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002336 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002337 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2338 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002339 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002340 struct sg_table *st;
2341 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002342 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002343 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002344 unsigned long last_pfn = 0; /* suppress gcc warning */
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002345 unsigned int max_segment = i915_sg_segment_size();
Matthew Auld84e89782017-10-09 12:00:24 +01002346 unsigned int sg_page_sizes;
Chris Wilson4846bf02017-06-09 12:03:46 +01002347 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002348 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002349
Chris Wilson6c085a72012-08-20 11:40:46 +02002350 /* Assert that the object is not currently in any GPU domain. As it
2351 * wasn't in the GTT, there shouldn't be any way it could have been in
2352 * a GPU cache
2353 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002354 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2355 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002356
Chris Wilson9da3da62012-06-01 15:20:22 +01002357 st = kmalloc(sizeof(*st), GFP_KERNEL);
2358 if (st == NULL)
Matthew Auldb91b09e2017-10-06 23:18:17 +01002359 return -ENOMEM;
Eric Anholt673a3942008-07-30 12:06:12 -07002360
Chris Wilsond766ef52016-12-19 12:43:45 +00002361rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002362 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002363 kfree(st);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002364 return -ENOMEM;
Chris Wilson9da3da62012-06-01 15:20:22 +01002365 }
2366
2367 /* Get the list of pages out of our struct file. They'll be pinned
2368 * at this point until we release them.
2369 *
2370 * Fail silently without starting the shrinker
2371 */
Al Viro93c76a32015-12-04 23:45:44 -05002372 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002373 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002374 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2375
Imre Deak90797e62013-02-18 19:28:03 +02002376 sg = st->sgl;
2377 st->nents = 0;
Matthew Auld84e89782017-10-09 12:00:24 +01002378 sg_page_sizes = 0;
Imre Deak90797e62013-02-18 19:28:03 +02002379 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002380 const unsigned int shrink[] = {
2381 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2382 0,
2383 }, *s = shrink;
2384 gfp_t gfp = noreclaim;
2385
2386 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002387 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002388 if (likely(!IS_ERR(page)))
2389 break;
2390
2391 if (!*s) {
2392 ret = PTR_ERR(page);
2393 goto err_sg;
2394 }
2395
Chris Wilson912d5722017-09-06 16:19:30 -07002396 i915_gem_shrink(dev_priv, 2 * page_count, NULL, *s++);
Chris Wilson4846bf02017-06-09 12:03:46 +01002397 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002398
Chris Wilson6c085a72012-08-20 11:40:46 +02002399 /* We've tried hard to allocate the memory by reaping
2400 * our own buffer, now let the real VM do its job and
2401 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002402 *
2403 * However, since graphics tend to be disposable,
2404 * defer the oom here by reporting the ENOMEM back
2405 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002406 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002407 if (!*s) {
2408 /* reclaim and warn, but no oom */
2409 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002410
2411 /* Our bo are always dirty and so we require
2412 * kswapd to reclaim our pages (direct reclaim
2413 * does not effectively begin pageout of our
2414 * buffers on its own). However, direct reclaim
2415 * only waits for kswapd when under allocation
2416 * congestion. So as a result __GFP_RECLAIM is
2417 * unreliable and fails to actually reclaim our
2418 * dirty pages -- unless you try over and over
2419 * again with !__GFP_NORETRY. However, we still
2420 * want to fail this allocation rather than
2421 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002422 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002423 */
Michal Hockodbb32952017-07-12 14:36:55 -07002424 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002425 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002426 } while (1);
2427
Chris Wilson871dfbd2016-10-11 09:20:21 +01002428 if (!i ||
2429 sg->length >= max_segment ||
2430 page_to_pfn(page) != last_pfn + 1) {
Matthew Aulda5c081662017-10-06 23:18:18 +01002431 if (i) {
Matthew Auld84e89782017-10-09 12:00:24 +01002432 sg_page_sizes |= sg->length;
Imre Deak90797e62013-02-18 19:28:03 +02002433 sg = sg_next(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002434 }
Imre Deak90797e62013-02-18 19:28:03 +02002435 st->nents++;
2436 sg_set_page(sg, page, PAGE_SIZE, 0);
2437 } else {
2438 sg->length += PAGE_SIZE;
2439 }
2440 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002441
2442 /* Check that the i965g/gm workaround works. */
2443 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002444 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002445 if (sg) { /* loop terminated early; short sg table */
Matthew Auld84e89782017-10-09 12:00:24 +01002446 sg_page_sizes |= sg->length;
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002447 sg_mark_end(sg);
Matthew Aulda5c081662017-10-06 23:18:18 +01002448 }
Chris Wilson74ce6b62012-10-19 15:51:06 +01002449
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002450 /* Trim unused sg entries to avoid wasting memory. */
2451 i915_sg_trim(st);
2452
Chris Wilson03ac84f2016-10-28 13:58:36 +01002453 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002454 if (ret) {
2455 /* DMA remapping failed? One possible cause is that
2456 * it could not reserve enough large entries, asking
2457 * for PAGE_SIZE chunks instead may be helpful.
2458 */
2459 if (max_segment > PAGE_SIZE) {
2460 for_each_sgt_page(page, sgt_iter, st)
2461 put_page(page);
2462 sg_free_table(st);
2463
2464 max_segment = PAGE_SIZE;
2465 goto rebuild_st;
2466 } else {
2467 dev_warn(&dev_priv->drm.pdev->dev,
2468 "Failed to DMA remap %lu pages\n",
2469 page_count);
2470 goto err_pages;
2471 }
2472 }
Imre Deake2273302015-07-09 12:59:05 +03002473
Eric Anholt673a3942008-07-30 12:06:12 -07002474 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002475 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002476
Matthew Auld84e89782017-10-09 12:00:24 +01002477 __i915_gem_object_set_pages(obj, st, sg_page_sizes);
Matthew Auldb91b09e2017-10-06 23:18:17 +01002478
2479 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002480
Chris Wilsonb17993b2016-11-14 11:29:30 +00002481err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002482 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002483err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002484 for_each_sgt_page(page, sgt_iter, st)
2485 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002486 sg_free_table(st);
2487 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002488
2489 /* shmemfs first checks if there is enough memory to allocate the page
2490 * and reports ENOSPC should there be insufficient, along with the usual
2491 * ENOMEM for a genuine allocation failure.
2492 *
2493 * We use ENOSPC in our driver to mean that we have run out of aperture
2494 * space and so want to translate the error from shmemfs back to our
2495 * usual understanding of ENOMEM.
2496 */
Imre Deake2273302015-07-09 12:59:05 +03002497 if (ret == -ENOSPC)
2498 ret = -ENOMEM;
2499
Matthew Auldb91b09e2017-10-06 23:18:17 +01002500 return ret;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002501}
2502
2503void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002504 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002505 unsigned int sg_page_sizes)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002506{
Matthew Aulda5c081662017-10-06 23:18:18 +01002507 struct drm_i915_private *i915 = to_i915(obj->base.dev);
2508 unsigned long supported = INTEL_INFO(i915)->page_sizes;
2509 int i;
2510
Chris Wilson1233e2d2016-10-28 13:58:37 +01002511 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002512
2513 obj->mm.get_page.sg_pos = pages->sgl;
2514 obj->mm.get_page.sg_idx = 0;
2515
2516 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002517
2518 if (i915_gem_object_is_tiled(obj) &&
Chris Wilsonf2123812017-10-16 12:40:37 +01002519 i915->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002520 GEM_BUG_ON(obj->mm.quirked);
2521 __i915_gem_object_pin_pages(obj);
2522 obj->mm.quirked = true;
2523 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002524
Matthew Auld84e89782017-10-09 12:00:24 +01002525 GEM_BUG_ON(!sg_page_sizes);
2526 obj->mm.page_sizes.phys = sg_page_sizes;
Matthew Aulda5c081662017-10-06 23:18:18 +01002527
2528 /*
Matthew Auld84e89782017-10-09 12:00:24 +01002529 * Calculate the supported page-sizes which fit into the given
2530 * sg_page_sizes. This will give us the page-sizes which we may be able
2531 * to use opportunistically when later inserting into the GTT. For
2532 * example if phys=2G, then in theory we should be able to use 1G, 2M,
2533 * 64K or 4K pages, although in practice this will depend on a number of
2534 * other factors.
Matthew Aulda5c081662017-10-06 23:18:18 +01002535 */
2536 obj->mm.page_sizes.sg = 0;
2537 for_each_set_bit(i, &supported, ilog2(I915_GTT_MAX_PAGE_SIZE) + 1) {
2538 if (obj->mm.page_sizes.phys & ~0u << i)
2539 obj->mm.page_sizes.sg |= BIT(i);
2540 }
Matthew Aulda5c081662017-10-06 23:18:18 +01002541 GEM_BUG_ON(!HAS_PAGE_SIZES(i915, obj->mm.page_sizes.sg));
Chris Wilsonf2123812017-10-16 12:40:37 +01002542
2543 spin_lock(&i915->mm.obj_lock);
2544 list_add(&obj->mm.link, &i915->mm.unbound_list);
2545 spin_unlock(&i915->mm.obj_lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002546}
2547
2548static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2549{
Matthew Auldb91b09e2017-10-06 23:18:17 +01002550 int err;
Chris Wilson03ac84f2016-10-28 13:58:36 +01002551
2552 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2553 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2554 return -EFAULT;
2555 }
2556
Matthew Auldb91b09e2017-10-06 23:18:17 +01002557 err = obj->ops->get_pages(obj);
2558 GEM_BUG_ON(!err && IS_ERR_OR_NULL(obj->mm.pages));
Chris Wilson03ac84f2016-10-28 13:58:36 +01002559
Matthew Auldb91b09e2017-10-06 23:18:17 +01002560 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002561}
2562
Chris Wilson37e680a2012-06-07 15:38:42 +01002563/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002564 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002565 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002566 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002567 * either as a result of memory pressure (reaping pages under the shrinker)
2568 * or as the object is itself released.
2569 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002570int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002571{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002572 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002573
Chris Wilson1233e2d2016-10-28 13:58:37 +01002574 err = mutex_lock_interruptible(&obj->mm.lock);
2575 if (err)
2576 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002577
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002578 if (unlikely(!i915_gem_object_has_pages(obj))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002579 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2580
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002581 err = ____i915_gem_object_get_pages(obj);
2582 if (err)
2583 goto unlock;
2584
2585 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002586 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002587 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002588
Chris Wilson1233e2d2016-10-28 13:58:37 +01002589unlock:
2590 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002591 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002592}
2593
Dave Gordondd6034c2016-05-20 11:54:04 +01002594/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002595static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2596 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002597{
2598 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002599 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002600 struct sgt_iter sgt_iter;
2601 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002602 struct page *stack_pages[32];
2603 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002604 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002605 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002606 void *addr;
2607
2608 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002609 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002610 return kmap(sg_page(sgt->sgl));
2611
Dave Gordonb338fa42016-05-20 11:54:05 +01002612 if (n_pages > ARRAY_SIZE(stack_pages)) {
2613 /* Too big for stack -- allocate temporary array instead */
Michal Hocko0ee931c2017-09-13 16:28:29 -07002614 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_KERNEL);
Dave Gordonb338fa42016-05-20 11:54:05 +01002615 if (!pages)
2616 return NULL;
2617 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002618
Dave Gordon85d12252016-05-20 11:54:06 +01002619 for_each_sgt_page(page, sgt_iter, sgt)
2620 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002621
2622 /* Check that we have the expected number of pages */
2623 GEM_BUG_ON(i != n_pages);
2624
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002625 switch (type) {
Chris Wilsona575c672017-08-28 11:46:31 +01002626 default:
2627 MISSING_CASE(type);
2628 /* fallthrough to use PAGE_KERNEL anyway */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002629 case I915_MAP_WB:
2630 pgprot = PAGE_KERNEL;
2631 break;
2632 case I915_MAP_WC:
2633 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2634 break;
2635 }
2636 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002637
Dave Gordonb338fa42016-05-20 11:54:05 +01002638 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002639 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002640
2641 return addr;
2642}
2643
2644/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002645void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2646 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002647{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002648 enum i915_map_type has_type;
2649 bool pinned;
2650 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002651 int ret;
2652
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002653 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002654
Chris Wilson1233e2d2016-10-28 13:58:37 +01002655 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002656 if (ret)
2657 return ERR_PTR(ret);
2658
Chris Wilsona575c672017-08-28 11:46:31 +01002659 pinned = !(type & I915_MAP_OVERRIDE);
2660 type &= ~I915_MAP_OVERRIDE;
2661
Chris Wilson1233e2d2016-10-28 13:58:37 +01002662 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002663 if (unlikely(!i915_gem_object_has_pages(obj))) {
Chris Wilson88c880b2017-09-06 14:52:20 +01002664 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2665
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002666 ret = ____i915_gem_object_get_pages(obj);
2667 if (ret)
2668 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002669
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002670 smp_mb__before_atomic();
2671 }
2672 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002673 pinned = false;
2674 }
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002675 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002676
Chris Wilson0ce81782017-05-17 13:09:59 +01002677 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002678 if (ptr && has_type != type) {
2679 if (pinned) {
2680 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002681 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002682 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002683
2684 if (is_vmalloc_addr(ptr))
2685 vunmap(ptr);
2686 else
2687 kunmap(kmap_to_page(ptr));
2688
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002689 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002690 }
2691
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002692 if (!ptr) {
2693 ptr = i915_gem_object_map(obj, type);
2694 if (!ptr) {
2695 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002696 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002697 }
2698
Chris Wilson0ce81782017-05-17 13:09:59 +01002699 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002700 }
2701
Chris Wilson1233e2d2016-10-28 13:58:37 +01002702out_unlock:
2703 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002704 return ptr;
2705
Chris Wilson1233e2d2016-10-28 13:58:37 +01002706err_unpin:
2707 atomic_dec(&obj->mm.pages_pin_count);
2708err_unlock:
2709 ptr = ERR_PTR(ret);
2710 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002711}
2712
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002713static int
2714i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2715 const struct drm_i915_gem_pwrite *arg)
2716{
2717 struct address_space *mapping = obj->base.filp->f_mapping;
2718 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2719 u64 remain, offset;
2720 unsigned int pg;
2721
2722 /* Before we instantiate/pin the backing store for our use, we
2723 * can prepopulate the shmemfs filp efficiently using a write into
2724 * the pagecache. We avoid the penalty of instantiating all the
2725 * pages, important if the user is just writing to a few and never
2726 * uses the object on the GPU, and using a direct write into shmemfs
2727 * allows it to avoid the cost of retrieving a page (either swapin
2728 * or clearing-before-use) before it is overwritten.
2729 */
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002730 if (i915_gem_object_has_pages(obj))
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002731 return -ENODEV;
2732
2733 /* Before the pages are instantiated the object is treated as being
2734 * in the CPU domain. The pages will be clflushed as required before
2735 * use, and we can freely write into the pages directly. If userspace
2736 * races pwrite with any other operation; corruption will ensue -
2737 * that is userspace's prerogative!
2738 */
2739
2740 remain = arg->size;
2741 offset = arg->offset;
2742 pg = offset_in_page(offset);
2743
2744 do {
2745 unsigned int len, unwritten;
2746 struct page *page;
2747 void *data, *vaddr;
2748 int err;
2749
2750 len = PAGE_SIZE - pg;
2751 if (len > remain)
2752 len = remain;
2753
2754 err = pagecache_write_begin(obj->base.filp, mapping,
2755 offset, len, 0,
2756 &page, &data);
2757 if (err < 0)
2758 return err;
2759
2760 vaddr = kmap(page);
2761 unwritten = copy_from_user(vaddr + pg, user_data, len);
2762 kunmap(page);
2763
2764 err = pagecache_write_end(obj->base.filp, mapping,
2765 offset, len, len - unwritten,
2766 page, data);
2767 if (err < 0)
2768 return err;
2769
2770 if (unwritten)
2771 return -EFAULT;
2772
2773 remain -= len;
2774 user_data += len;
2775 offset += len;
2776 pg = 0;
2777 } while (remain);
2778
2779 return 0;
2780}
2781
Chris Wilson77b25a92017-07-21 13:32:30 +01002782static bool ban_context(const struct i915_gem_context *ctx,
2783 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002784{
Chris Wilson60958682016-12-31 11:20:11 +00002785 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002786 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002787}
2788
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002789static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002790{
Chris Wilson77b25a92017-07-21 13:32:30 +01002791 unsigned int score;
2792 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002793
Chris Wilson77b25a92017-07-21 13:32:30 +01002794 atomic_inc(&ctx->guilty_count);
2795
2796 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2797 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002798 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002799 ctx->name, score, yesno(banned));
2800 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002801 return;
2802
Chris Wilson77b25a92017-07-21 13:32:30 +01002803 i915_gem_context_set_banned(ctx);
2804 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2805 atomic_inc(&ctx->file_priv->context_bans);
2806 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2807 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2808 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002809}
2810
2811static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2812{
Chris Wilson77b25a92017-07-21 13:32:30 +01002813 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002814}
2815
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002816struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002817i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002818{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002819 struct drm_i915_gem_request *request, *active = NULL;
2820 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002821
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002822 /* We are called by the error capture and reset at a random
2823 * point in time. In particular, note that neither is crucially
2824 * ordered with an interrupt. After a hang, the GPU is dead and we
2825 * assume that no more writes can happen (we waited long enough for
2826 * all writes that were in transaction to be flushed) - adding an
2827 * extra delay for a recent interrupt is pointless. Hence, we do
2828 * not need an engine->irq_seqno_barrier() before the seqno reads.
2829 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002830 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002831 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002832 if (__i915_gem_request_completed(request,
2833 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002834 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002835
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002836 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002837 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2838 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002839
Chris Wilson754c9fd2017-02-23 07:44:14 +00002840 active = request;
2841 break;
2842 }
2843 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2844
2845 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002846}
2847
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002848static bool engine_stalled(struct intel_engine_cs *engine)
2849{
2850 if (!engine->hangcheck.stalled)
2851 return false;
2852
2853 /* Check for possible seqno movement after hang declaration */
2854 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2855 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2856 return false;
2857 }
2858
2859 return true;
2860}
2861
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002862/*
2863 * Ensure irq handler finishes, and not run again.
2864 * Also return the active request so that we only search for it once.
2865 */
2866struct drm_i915_gem_request *
2867i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2868{
2869 struct drm_i915_gem_request *request = NULL;
2870
Chris Wilson1749d902017-10-09 12:02:59 +01002871 /*
2872 * During the reset sequence, we must prevent the engine from
2873 * entering RC6. As the context state is undefined until we restart
2874 * the engine, if it does enter RC6 during the reset, the state
2875 * written to the powercontext is undefined and so we may lose
2876 * GPU state upon resume, i.e. fail to restart after a reset.
2877 */
2878 intel_uncore_forcewake_get(engine->i915, FORCEWAKE_ALL);
2879
2880 /*
2881 * Prevent the signaler thread from updating the request
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002882 * state (by calling dma_fence_signal) as we are processing
2883 * the reset. The write from the GPU of the seqno is
2884 * asynchronous and the signaler thread may see a different
2885 * value to us and declare the request complete, even though
2886 * the reset routine have picked that request as the active
2887 * (incomplete) request. This conflict is not handled
2888 * gracefully!
2889 */
2890 kthread_park(engine->breadcrumbs.signaler);
2891
Chris Wilson1749d902017-10-09 12:02:59 +01002892 /*
2893 * Prevent request submission to the hardware until we have
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002894 * completed the reset in i915_gem_reset_finish(). If a request
2895 * is completed by one engine, it may then queue a request
2896 * to a second via its engine->irq_tasklet *just* as we are
2897 * calling engine->init_hw() and also writing the ELSP.
2898 * Turning off the engine->irq_tasklet until the reset is over
2899 * prevents the race.
2900 */
Mika Kuoppalab620e872017-09-22 15:43:03 +03002901 tasklet_kill(&engine->execlists.irq_tasklet);
2902 tasklet_disable(&engine->execlists.irq_tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002903
2904 if (engine->irq_seqno_barrier)
2905 engine->irq_seqno_barrier(engine);
2906
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002907 request = i915_gem_find_active_request(engine);
2908 if (request && request->fence.error == -EIO)
2909 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002910
2911 return request;
2912}
2913
Chris Wilson0e178ae2017-01-17 17:59:06 +02002914int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002915{
2916 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002917 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002918 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002919 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002920
Chris Wilson0e178ae2017-01-17 17:59:06 +02002921 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002922 request = i915_gem_reset_prepare_engine(engine);
2923 if (IS_ERR(request)) {
2924 err = PTR_ERR(request);
2925 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002926 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002927
2928 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002929 }
2930
Chris Wilson4c965542017-01-17 17:59:01 +02002931 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002932
2933 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002934}
2935
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002936static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002937{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002938 void *vaddr = request->ring->vaddr;
2939 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002940
Chris Wilson821ed7d2016-09-09 14:11:53 +01002941 /* As this request likely depends on state from the lost
2942 * context, clear out all the user operations leaving the
2943 * breadcrumb at the end (so we get the fence notifications).
2944 */
2945 head = request->head;
2946 if (request->postfix < head) {
2947 memset(vaddr + head, 0, request->ring->size - head);
2948 head = 0;
2949 }
2950 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002951
2952 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002953}
2954
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002955static void engine_skip_context(struct drm_i915_gem_request *request)
2956{
2957 struct intel_engine_cs *engine = request->engine;
2958 struct i915_gem_context *hung_ctx = request->ctx;
2959 struct intel_timeline *timeline;
2960 unsigned long flags;
2961
2962 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2963
2964 spin_lock_irqsave(&engine->timeline->lock, flags);
2965 spin_lock(&timeline->lock);
2966
2967 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2968 if (request->ctx == hung_ctx)
2969 skip_request(request);
2970
2971 list_for_each_entry(request, &timeline->requests, link)
2972 skip_request(request);
2973
2974 spin_unlock(&timeline->lock);
2975 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2976}
2977
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002978/* Returns the request if it was guilty of the hang */
2979static struct drm_i915_gem_request *
2980i915_gem_reset_request(struct intel_engine_cs *engine,
2981 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002982{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002983 /* The guilty request will get skipped on a hung engine.
2984 *
2985 * Users of client default contexts do not rely on logical
2986 * state preserved between batches so it is safe to execute
2987 * queued requests following the hang. Non default contexts
2988 * rely on preserved state, so skipping a batch loses the
2989 * evolution of the state and it needs to be considered corrupted.
2990 * Executing more queued batches on top of corrupted state is
2991 * risky. But we take the risk by trying to advance through
2992 * the queued requests in order to make the client behaviour
2993 * more predictable around resets, by not throwing away random
2994 * amount of batches it has prepared for execution. Sophisticated
2995 * clients can use gem_reset_stats_ioctl and dma fence status
2996 * (exported via sync_file info ioctl on explicit fences) to observe
2997 * when it loses the context state and should rebuild accordingly.
2998 *
2999 * The context ban, and ultimately the client ban, mechanism are safety
3000 * valves if client submission ends up resulting in nothing more than
3001 * subsequent hangs.
3002 */
3003
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003004 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02003005 i915_gem_context_mark_guilty(request->ctx);
3006 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003007
3008 /* If this context is now banned, skip all pending requests. */
3009 if (i915_gem_context_is_banned(request->ctx))
3010 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02003011 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003012 /*
3013 * Since this is not the hung engine, it may have advanced
3014 * since the hang declaration. Double check by refinding
3015 * the active request at the time of the reset.
3016 */
3017 request = i915_gem_find_active_request(engine);
3018 if (request) {
3019 i915_gem_context_mark_innocent(request->ctx);
3020 dma_fence_set_error(&request->fence, -EAGAIN);
3021
3022 /* Rewind the engine to replay the incomplete rq */
3023 spin_lock_irq(&engine->timeline->lock);
3024 request = list_prev_entry(request, link);
3025 if (&request->link == &engine->timeline->requests)
3026 request = NULL;
3027 spin_unlock_irq(&engine->timeline->lock);
3028 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02003029 }
3030
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003031 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02003032}
3033
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003034void i915_gem_reset_engine(struct intel_engine_cs *engine,
3035 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00003036{
Chris Wilsoned454f22017-07-21 13:32:29 +01003037 engine->irq_posted = 0;
3038
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01003039 if (request)
3040 request = i915_gem_reset_request(engine, request);
3041
3042 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003043 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
3044 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00003045 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003046
3047 /* Setup the CS to resume from the breadcrumb of the hung request */
3048 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003049}
3050
Chris Wilsond8027092017-02-08 14:30:32 +00003051void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003052{
3053 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303054 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01003055
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003056 lockdep_assert_held(&dev_priv->drm.struct_mutex);
3057
Chris Wilson821ed7d2016-09-09 14:11:53 +01003058 i915_gem_retire_requests(dev_priv);
3059
Chris Wilson2ae55732017-02-12 17:20:02 +00003060 for_each_engine(engine, dev_priv, id) {
3061 struct i915_gem_context *ctx;
3062
Michel Thierryc64992e2017-06-20 10:57:44 +01003063 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00003064 ctx = fetch_and_zero(&engine->last_retired_context);
3065 if (ctx)
3066 engine->context_unpin(engine, ctx);
3067 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003068
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003069 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01003070
3071 if (dev_priv->gt.awake) {
3072 intel_sanitize_gt_powersave(dev_priv);
3073 intel_enable_gt_powersave(dev_priv);
3074 if (INTEL_GEN(dev_priv) >= 6)
3075 gen6_rps_busy(dev_priv);
3076 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01003077}
3078
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003079void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
3080{
Mika Kuoppalab620e872017-09-22 15:43:03 +03003081 tasklet_enable(&engine->execlists.irq_tasklet);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003082 kthread_unpark(engine->breadcrumbs.signaler);
Chris Wilson1749d902017-10-09 12:02:59 +01003083
3084 intel_uncore_forcewake_put(engine->i915, FORCEWAKE_ALL);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003085}
3086
Chris Wilsond8027092017-02-08 14:30:32 +00003087void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
3088{
Chris Wilson1f7b8472017-02-08 14:30:33 +00003089 struct intel_engine_cs *engine;
3090 enum intel_engine_id id;
3091
Chris Wilsond8027092017-02-08 14:30:32 +00003092 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003093
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003094 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003095 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003096 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003097 }
Chris Wilsond8027092017-02-08 14:30:32 +00003098}
3099
Chris Wilson821ed7d2016-09-09 14:11:53 +01003100static void nop_submit_request(struct drm_i915_gem_request *request)
3101{
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003102 dma_fence_set_error(&request->fence, -EIO);
3103
3104 i915_gem_request_submit(request);
3105}
3106
3107static void nop_complete_submit_request(struct drm_i915_gem_request *request)
3108{
Chris Wilson8d550822017-10-06 12:56:17 +01003109 unsigned long flags;
3110
Chris Wilson3cd94422017-01-10 17:22:45 +00003111 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson8d550822017-10-06 12:56:17 +01003112
3113 spin_lock_irqsave(&request->engine->timeline->lock, flags);
3114 __i915_gem_request_submit(request);
Chris Wilson3dcf93f72016-11-22 14:41:20 +00003115 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson8d550822017-10-06 12:56:17 +01003116 spin_unlock_irqrestore(&request->engine->timeline->lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003117}
3118
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003119void i915_gem_set_wedged(struct drm_i915_private *i915)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003120{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003121 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303122 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003123
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003124 /*
3125 * First, stop submission to hw, but do not yet complete requests by
3126 * rolling the global seqno forward (since this would complete requests
3127 * for which we haven't set the fence error to EIO yet).
3128 */
Chris Wilson20e49332016-11-22 14:41:21 +00003129 for_each_engine(engine, i915, id)
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +02003130 engine->submit_request = nop_submit_request;
3131
3132 /*
3133 * Make sure no one is running the old callback before we proceed with
3134 * cancelling requests and resetting the completion tracking. Otherwise
3135 * we might submit a request to the hardware which never completes.
3136 */
3137 synchronize_rcu();
3138
3139 for_each_engine(engine, i915, id) {
3140 /* Mark all executing requests as skipped */
3141 engine->cancel_requests(engine);
3142
3143 /*
3144 * Only once we've force-cancelled all in-flight requests can we
3145 * start to complete all requests.
3146 */
3147 engine->submit_request = nop_complete_submit_request;
3148 }
3149
3150 /*
3151 * Make sure no request can slip through without getting completed by
3152 * either this call here to intel_engine_init_global_seqno, or the one
3153 * in nop_complete_submit_request.
3154 */
3155 synchronize_rcu();
3156
3157 for_each_engine(engine, i915, id) {
3158 unsigned long flags;
3159
3160 /* Mark all pending requests as complete so that any concurrent
3161 * (lockless) lookup doesn't try and wait upon the request as we
3162 * reset it.
3163 */
3164 spin_lock_irqsave(&engine->timeline->lock, flags);
3165 intel_engine_init_global_seqno(engine,
3166 intel_engine_last_submit(engine));
3167 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3168 }
Chris Wilson20e49332016-11-22 14:41:21 +00003169
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003170 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3171 wake_up_all(&i915->gpu_error.reset_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07003172}
3173
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003174bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3175{
3176 struct i915_gem_timeline *tl;
3177 int i;
3178
3179 lockdep_assert_held(&i915->drm.struct_mutex);
3180 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3181 return true;
3182
3183 /* Before unwedging, make sure that all pending operations
3184 * are flushed and errored out - we may have requests waiting upon
3185 * third party fences. We marked all inflight requests as EIO, and
3186 * every execbuf since returned EIO, for consistency we want all
3187 * the currently pending requests to also be marked as EIO, which
3188 * is done inside our nop_submit_request - and so we must wait.
3189 *
3190 * No more can be submitted until we reset the wedged bit.
3191 */
3192 list_for_each_entry(tl, &i915->gt.timelines, link) {
3193 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3194 struct drm_i915_gem_request *rq;
3195
3196 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3197 &i915->drm.struct_mutex);
3198 if (!rq)
3199 continue;
3200
3201 /* We can't use our normal waiter as we want to
3202 * avoid recursively trying to handle the current
3203 * reset. The basic dma_fence_default_wait() installs
3204 * a callback for dma_fence_signal(), which is
3205 * triggered by our nop handler (indirectly, the
3206 * callback enables the signaler thread which is
3207 * woken by the nop_submit_request() advancing the seqno
3208 * and when the seqno passes the fence, the signaler
3209 * then signals the fence waking us up).
3210 */
3211 if (dma_fence_default_wait(&rq->fence, true,
3212 MAX_SCHEDULE_TIMEOUT) < 0)
3213 return false;
3214 }
3215 }
3216
3217 /* Undo nop_submit_request. We prevent all new i915 requests from
3218 * being queued (by disallowing execbuf whilst wedged) so having
3219 * waited for all active requests above, we know the system is idle
3220 * and do not have to worry about a thread being inside
3221 * engine->submit_request() as we swap over. So unlike installing
3222 * the nop_submit_request on reset, we can do this from normal
3223 * context and do not require stop_machine().
3224 */
3225 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003226 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003227
3228 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3229 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3230
3231 return true;
3232}
3233
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003234static void
Eric Anholt673a3942008-07-30 12:06:12 -07003235i915_gem_retire_work_handler(struct work_struct *work)
3236{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003237 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003238 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003239 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003240
Chris Wilson891b48c2010-09-29 12:26:37 +01003241 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003242 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003243 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003244 mutex_unlock(&dev->struct_mutex);
3245 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003246
3247 /* Keep the retire handler running until we are finally idle.
3248 * We do not need to do this test under locking as in the worst-case
3249 * we queue the retire worker once too often.
3250 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003251 if (READ_ONCE(dev_priv->gt.awake)) {
3252 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003253 queue_delayed_work(dev_priv->wq,
3254 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003255 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003256 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003257}
Chris Wilson891b48c2010-09-29 12:26:37 +01003258
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003259static void
3260i915_gem_idle_work_handler(struct work_struct *work)
3261{
3262 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003263 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003264 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003265 bool rearm_hangcheck;
3266
3267 if (!READ_ONCE(dev_priv->gt.awake))
3268 return;
3269
Imre Deak0cb56702016-11-07 11:20:04 +02003270 /*
3271 * Wait for last execlists context complete, but bail out in case a
3272 * new request is submitted.
3273 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003274 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003275 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003276 return;
3277
3278 rearm_hangcheck =
3279 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3280
3281 if (!mutex_trylock(&dev->struct_mutex)) {
3282 /* Currently busy, come back later */
3283 mod_delayed_work(dev_priv->wq,
3284 &dev_priv->gt.idle_work,
3285 msecs_to_jiffies(50));
3286 goto out_rearm;
3287 }
3288
Imre Deak93c97dc2016-11-07 11:20:03 +02003289 /*
3290 * New request retired after this work handler started, extend active
3291 * period until next instance of the work.
3292 */
3293 if (work_pending(work))
3294 goto out_unlock;
3295
Chris Wilson28176ef2016-10-28 13:58:56 +01003296 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003297 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003298
Chris Wilson05425242017-03-03 12:19:47 +00003299 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003300 DRM_ERROR("Timeout waiting for engines to idle\n");
3301
Chris Wilson6c067572017-05-17 13:10:03 +01003302 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003303 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003304
Chris Wilson67d97da2016-07-04 08:08:31 +01003305 GEM_BUG_ON(!dev_priv->gt.awake);
3306 dev_priv->gt.awake = false;
3307 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003308
Chris Wilson67d97da2016-07-04 08:08:31 +01003309 if (INTEL_GEN(dev_priv) >= 6)
3310 gen6_rps_idle(dev_priv);
3311 intel_runtime_pm_put(dev_priv);
3312out_unlock:
3313 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003314
Chris Wilson67d97da2016-07-04 08:08:31 +01003315out_rearm:
3316 if (rearm_hangcheck) {
3317 GEM_BUG_ON(!dev_priv->gt.awake);
3318 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003319 }
Eric Anholt673a3942008-07-30 12:06:12 -07003320}
3321
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003322void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3323{
Chris Wilsond1b48c12017-08-16 09:52:08 +01003324 struct drm_i915_private *i915 = to_i915(gem->dev);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003325 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3326 struct drm_i915_file_private *fpriv = file->driver_priv;
Chris Wilsond1b48c12017-08-16 09:52:08 +01003327 struct i915_lut_handle *lut, *ln;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003328
Chris Wilsond1b48c12017-08-16 09:52:08 +01003329 mutex_lock(&i915->drm.struct_mutex);
3330
3331 list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) {
3332 struct i915_gem_context *ctx = lut->ctx;
3333 struct i915_vma *vma;
3334
Chris Wilson432295d2017-08-22 12:05:15 +01003335 GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF));
Chris Wilsond1b48c12017-08-16 09:52:08 +01003336 if (ctx->file_priv != fpriv)
3337 continue;
3338
3339 vma = radix_tree_delete(&ctx->handles_vma, lut->handle);
Chris Wilson3ffff012017-08-22 12:05:17 +01003340 GEM_BUG_ON(vma->obj != obj);
3341
3342 /* We allow the process to have multiple handles to the same
3343 * vma, in the same fd namespace, by virtue of flink/open.
3344 */
3345 GEM_BUG_ON(!vma->open_count);
3346 if (!--vma->open_count && !i915_vma_is_ggtt(vma))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003347 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003348
Chris Wilsond1b48c12017-08-16 09:52:08 +01003349 list_del(&lut->obj_link);
3350 list_del(&lut->ctx_link);
Chris Wilson4ff4b442017-06-16 15:05:16 +01003351
Chris Wilsond1b48c12017-08-16 09:52:08 +01003352 kmem_cache_free(i915->luts, lut);
3353 __i915_gem_object_release_unless_active(obj);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003354 }
Chris Wilsond1b48c12017-08-16 09:52:08 +01003355
3356 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003357}
3358
Chris Wilsone95433c2016-10-28 13:58:27 +01003359static unsigned long to_wait_timeout(s64 timeout_ns)
3360{
3361 if (timeout_ns < 0)
3362 return MAX_SCHEDULE_TIMEOUT;
3363
3364 if (timeout_ns == 0)
3365 return 0;
3366
3367 return nsecs_to_jiffies_timeout(timeout_ns);
3368}
3369
Ben Widawsky5816d642012-04-11 11:18:19 -07003370/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003371 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003372 * @dev: drm device pointer
3373 * @data: ioctl data blob
3374 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003375 *
3376 * Returns 0 if successful, else an error is returned with the remaining time in
3377 * the timeout parameter.
3378 * -ETIME: object is still busy after timeout
3379 * -ERESTARTSYS: signal interrupted the wait
3380 * -ENONENT: object doesn't exist
3381 * Also possible, but rare:
Chris Wilsonb8050142017-08-11 11:57:31 +01003382 * -EAGAIN: incomplete, restart syscall
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003383 * -ENOMEM: damn
3384 * -ENODEV: Internal IRQ fail
3385 * -E?: The add request failed
3386 *
3387 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3388 * non-zero timeout parameter the wait ioctl will wait for the given number of
3389 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3390 * without holding struct_mutex the object may become re-busied before this
3391 * function completes. A similar but shorter * race condition exists in the busy
3392 * ioctl
3393 */
3394int
3395i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3396{
3397 struct drm_i915_gem_wait *args = data;
3398 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003399 ktime_t start;
3400 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003401
Daniel Vetter11b5d512014-09-29 15:31:26 +02003402 if (args->flags != 0)
3403 return -EINVAL;
3404
Chris Wilson03ac0642016-07-20 13:31:51 +01003405 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003406 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003407 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003408
Chris Wilsone95433c2016-10-28 13:58:27 +01003409 start = ktime_get();
3410
3411 ret = i915_gem_object_wait(obj,
3412 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3413 to_wait_timeout(args->timeout_ns),
3414 to_rps_client(file));
3415
3416 if (args->timeout_ns > 0) {
3417 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3418 if (args->timeout_ns < 0)
3419 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003420
3421 /*
3422 * Apparently ktime isn't accurate enough and occasionally has a
3423 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3424 * things up to make the test happy. We allow up to 1 jiffy.
3425 *
3426 * This is a regression from the timespec->ktime conversion.
3427 */
3428 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3429 args->timeout_ns = 0;
Chris Wilsonb8050142017-08-11 11:57:31 +01003430
3431 /* Asked to wait beyond the jiffie/scheduler precision? */
3432 if (ret == -ETIME && args->timeout_ns)
3433 ret = -EAGAIN;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003434 }
3435
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003436 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003437 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003438}
3439
Chris Wilson73cb9702016-10-28 13:58:46 +01003440static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003441{
Chris Wilson73cb9702016-10-28 13:58:46 +01003442 int ret, i;
3443
3444 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3445 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3446 if (ret)
3447 return ret;
3448 }
3449
3450 return 0;
3451}
3452
Chris Wilson25112b62017-03-30 15:50:39 +01003453static int wait_for_engines(struct drm_i915_private *i915)
3454{
Chris Wilsoncad99462017-08-26 12:09:33 +01003455 if (wait_for(intel_engines_are_idle(i915), 50)) {
3456 DRM_ERROR("Failed to idle engines, declaring wedged!\n");
3457 i915_gem_set_wedged(i915);
3458 return -EIO;
Chris Wilson25112b62017-03-30 15:50:39 +01003459 }
3460
3461 return 0;
3462}
3463
Chris Wilson73cb9702016-10-28 13:58:46 +01003464int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3465{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003466 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003467
Chris Wilson863e9fd2017-05-30 13:13:32 +01003468 /* If the device is asleep, we have no requests outstanding */
3469 if (!READ_ONCE(i915->gt.awake))
3470 return 0;
3471
Chris Wilson9caa34a2016-11-11 14:58:08 +00003472 if (flags & I915_WAIT_LOCKED) {
3473 struct i915_gem_timeline *tl;
3474
3475 lockdep_assert_held(&i915->drm.struct_mutex);
3476
3477 list_for_each_entry(tl, &i915->gt.timelines, link) {
3478 ret = wait_for_timeline(tl, flags);
3479 if (ret)
3480 return ret;
3481 }
Chris Wilson72022a72017-03-30 15:50:38 +01003482
3483 i915_gem_retire_requests(i915);
3484 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003485
3486 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003487 } else {
3488 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003489 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003490
Chris Wilson25112b62017-03-30 15:50:39 +01003491 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003492}
3493
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003494static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3495{
Chris Wilsone27ab732017-06-15 13:38:49 +01003496 /*
3497 * We manually flush the CPU domain so that we can override and
3498 * force the flush for the display, and perform it asyncrhonously.
3499 */
3500 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3501 if (obj->cache_dirty)
3502 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003503 obj->base.write_domain = 0;
3504}
3505
3506void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3507{
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003508 if (!READ_ONCE(obj->pin_global))
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003509 return;
3510
3511 mutex_lock(&obj->base.dev->struct_mutex);
3512 __i915_gem_object_flush_for_display(obj);
3513 mutex_unlock(&obj->base.dev->struct_mutex);
3514}
3515
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003516/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003517 * Moves a single object to the WC read, and possibly write domain.
3518 * @obj: object to act on
3519 * @write: ask for write access or read only
3520 *
3521 * This function returns when the move is complete, including waiting on
3522 * flushes to occur.
3523 */
3524int
3525i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3526{
3527 int ret;
3528
3529 lockdep_assert_held(&obj->base.dev->struct_mutex);
3530
3531 ret = i915_gem_object_wait(obj,
3532 I915_WAIT_INTERRUPTIBLE |
3533 I915_WAIT_LOCKED |
3534 (write ? I915_WAIT_ALL : 0),
3535 MAX_SCHEDULE_TIMEOUT,
3536 NULL);
3537 if (ret)
3538 return ret;
3539
3540 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3541 return 0;
3542
3543 /* Flush and acquire obj->pages so that we are coherent through
3544 * direct access in memory with previous cached writes through
3545 * shmemfs and that our cache domain tracking remains valid.
3546 * For example, if the obj->filp was moved to swap without us
3547 * being notified and releasing the pages, we would mistakenly
3548 * continue to assume that the obj remained out of the CPU cached
3549 * domain.
3550 */
3551 ret = i915_gem_object_pin_pages(obj);
3552 if (ret)
3553 return ret;
3554
3555 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3556
3557 /* Serialise direct access to this object with the barriers for
3558 * coherent writes from the GPU, by effectively invalidating the
3559 * WC domain upon first access.
3560 */
3561 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3562 mb();
3563
3564 /* It should now be out of any other write domains, and we can update
3565 * the domain values for our changes.
3566 */
3567 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3568 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3569 if (write) {
3570 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3571 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3572 obj->mm.dirty = true;
3573 }
3574
3575 i915_gem_object_unpin_pages(obj);
3576 return 0;
3577}
3578
3579/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003580 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003581 * @obj: object to act on
3582 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003583 *
3584 * This function returns when the move is complete, including waiting on
3585 * flushes to occur.
3586 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003587int
Chris Wilson20217462010-11-23 15:26:33 +00003588i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003589{
Eric Anholte47c68e2008-11-14 13:35:19 -08003590 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003591
Chris Wilsone95433c2016-10-28 13:58:27 +01003592 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003593
Chris Wilsone95433c2016-10-28 13:58:27 +01003594 ret = i915_gem_object_wait(obj,
3595 I915_WAIT_INTERRUPTIBLE |
3596 I915_WAIT_LOCKED |
3597 (write ? I915_WAIT_ALL : 0),
3598 MAX_SCHEDULE_TIMEOUT,
3599 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003600 if (ret)
3601 return ret;
3602
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003603 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3604 return 0;
3605
Chris Wilson43566de2015-01-02 16:29:29 +05303606 /* Flush and acquire obj->pages so that we are coherent through
3607 * direct access in memory with previous cached writes through
3608 * shmemfs and that our cache domain tracking remains valid.
3609 * For example, if the obj->filp was moved to swap without us
3610 * being notified and releasing the pages, we would mistakenly
3611 * continue to assume that the obj remained out of the CPU cached
3612 * domain.
3613 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003614 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303615 if (ret)
3616 return ret;
3617
Chris Wilsonef749212017-04-12 12:01:10 +01003618 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003619
Chris Wilsond0a57782012-10-09 19:24:37 +01003620 /* Serialise direct access to this object with the barriers for
3621 * coherent writes from the GPU, by effectively invalidating the
3622 * GTT domain upon first access.
3623 */
3624 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3625 mb();
3626
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003627 /* It should now be out of any other write domains, and we can update
3628 * the domain values for our changes.
3629 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003630 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003631 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003632 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003633 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3634 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003635 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003636 }
3637
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003638 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003639 return 0;
3640}
3641
Chris Wilsonef55f922015-10-09 14:11:27 +01003642/**
3643 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003644 * @obj: object to act on
3645 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003646 *
3647 * After this function returns, the object will be in the new cache-level
3648 * across all GTT and the contents of the backing storage will be coherent,
3649 * with respect to the new cache-level. In order to keep the backing storage
3650 * coherent for all users, we only allow a single cache level to be set
3651 * globally on the object and prevent it from being changed whilst the
3652 * hardware is reading from the object. That is if the object is currently
3653 * on the scanout it will be set to uncached (or equivalent display
3654 * cache coherency) and all non-MOCS GPU access will also be uncached so
3655 * that all direct access to the scanout remains coherent.
3656 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003657int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3658 enum i915_cache_level cache_level)
3659{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003660 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003661 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003662
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003663 lockdep_assert_held(&obj->base.dev->struct_mutex);
3664
Chris Wilsone4ffd172011-04-04 09:44:39 +01003665 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003666 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003667
Chris Wilsonef55f922015-10-09 14:11:27 +01003668 /* Inspect the list of currently bound VMA and unbind any that would
3669 * be invalid given the new cache-level. This is principally to
3670 * catch the issue of the CS prefetch crossing page boundaries and
3671 * reading an invalid PTE on older architectures.
3672 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003673restart:
3674 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003675 if (!drm_mm_node_allocated(&vma->node))
3676 continue;
3677
Chris Wilson20dfbde2016-08-04 16:32:30 +01003678 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003679 DRM_DEBUG("can not change the cache level of pinned objects\n");
3680 return -EBUSY;
3681 }
3682
Chris Wilsonaa653a62016-08-04 07:52:27 +01003683 if (i915_gem_valid_gtt_space(vma, cache_level))
3684 continue;
3685
3686 ret = i915_vma_unbind(vma);
3687 if (ret)
3688 return ret;
3689
3690 /* As unbinding may affect other elements in the
3691 * obj->vma_list (due to side-effects from retiring
3692 * an active vma), play safe and restart the iterator.
3693 */
3694 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003695 }
3696
Chris Wilsonef55f922015-10-09 14:11:27 +01003697 /* We can reuse the existing drm_mm nodes but need to change the
3698 * cache-level on the PTE. We could simply unbind them all and
3699 * rebind with the correct cache-level on next use. However since
3700 * we already have a valid slot, dma mapping, pages etc, we may as
3701 * rewrite the PTE in the belief that doing so tramples upon less
3702 * state and so involves less work.
3703 */
Chris Wilson15717de2016-08-04 07:52:26 +01003704 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003705 /* Before we change the PTE, the GPU must not be accessing it.
3706 * If we wait upon the object, we know that all the bound
3707 * VMA are no longer active.
3708 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003709 ret = i915_gem_object_wait(obj,
3710 I915_WAIT_INTERRUPTIBLE |
3711 I915_WAIT_LOCKED |
3712 I915_WAIT_ALL,
3713 MAX_SCHEDULE_TIMEOUT,
3714 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003715 if (ret)
3716 return ret;
3717
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003718 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3719 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003720 /* Access to snoopable pages through the GTT is
3721 * incoherent and on some machines causes a hard
3722 * lockup. Relinquish the CPU mmaping to force
3723 * userspace to refault in the pages and we can
3724 * then double check if the GTT mapping is still
3725 * valid for that pointer access.
3726 */
3727 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003728
Chris Wilsonef55f922015-10-09 14:11:27 +01003729 /* As we no longer need a fence for GTT access,
3730 * we can relinquish it now (and so prevent having
3731 * to steal a fence from someone else on the next
3732 * fence request). Note GPU activity would have
3733 * dropped the fence as all snoopable access is
3734 * supposed to be linear.
3735 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003736 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3737 ret = i915_vma_put_fence(vma);
3738 if (ret)
3739 return ret;
3740 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003741 } else {
3742 /* We either have incoherent backing store and
3743 * so no GTT access or the architecture is fully
3744 * coherent. In such cases, existing GTT mmaps
3745 * ignore the cache bit in the PTE and we can
3746 * rewrite it without confusing the GPU or having
3747 * to force userspace to fault back in its mmaps.
3748 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003749 }
3750
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003751 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003752 if (!drm_mm_node_allocated(&vma->node))
3753 continue;
3754
3755 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3756 if (ret)
3757 return ret;
3758 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003759 }
3760
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003761 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003762 vma->node.color = cache_level;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01003763 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01003764 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003765
Chris Wilsone4ffd172011-04-04 09:44:39 +01003766 return 0;
3767}
3768
Ben Widawsky199adf42012-09-21 17:01:20 -07003769int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3770 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003771{
Ben Widawsky199adf42012-09-21 17:01:20 -07003772 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003773 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003774 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003775
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003776 rcu_read_lock();
3777 obj = i915_gem_object_lookup_rcu(file, args->handle);
3778 if (!obj) {
3779 err = -ENOENT;
3780 goto out;
3781 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003782
Chris Wilson651d7942013-08-08 14:41:10 +01003783 switch (obj->cache_level) {
3784 case I915_CACHE_LLC:
3785 case I915_CACHE_L3_LLC:
3786 args->caching = I915_CACHING_CACHED;
3787 break;
3788
Chris Wilson4257d3b2013-08-08 14:41:11 +01003789 case I915_CACHE_WT:
3790 args->caching = I915_CACHING_DISPLAY;
3791 break;
3792
Chris Wilson651d7942013-08-08 14:41:10 +01003793 default:
3794 args->caching = I915_CACHING_NONE;
3795 break;
3796 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003797out:
3798 rcu_read_unlock();
3799 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003800}
3801
Ben Widawsky199adf42012-09-21 17:01:20 -07003802int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3803 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003804{
Chris Wilson9c870d02016-10-24 13:42:15 +01003805 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003806 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003807 struct drm_i915_gem_object *obj;
3808 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003809 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003810
Ben Widawsky199adf42012-09-21 17:01:20 -07003811 switch (args->caching) {
3812 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003813 level = I915_CACHE_NONE;
3814 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003815 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003816 /*
3817 * Due to a HW issue on BXT A stepping, GPU stores via a
3818 * snooped mapping may leave stale data in a corresponding CPU
3819 * cacheline, whereas normally such cachelines would get
3820 * invalidated.
3821 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003822 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003823 return -ENODEV;
3824
Chris Wilsone6994ae2012-07-10 10:27:08 +01003825 level = I915_CACHE_LLC;
3826 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003827 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003828 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003829 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003830 default:
3831 return -EINVAL;
3832 }
3833
Chris Wilsond65415d2017-01-19 08:22:10 +00003834 obj = i915_gem_object_lookup(file, args->handle);
3835 if (!obj)
3836 return -ENOENT;
3837
3838 if (obj->cache_level == level)
3839 goto out;
3840
3841 ret = i915_gem_object_wait(obj,
3842 I915_WAIT_INTERRUPTIBLE,
3843 MAX_SCHEDULE_TIMEOUT,
3844 to_rps_client(file));
3845 if (ret)
3846 goto out;
3847
Ben Widawsky3bc29132012-09-26 16:15:20 -07003848 ret = i915_mutex_lock_interruptible(dev);
3849 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003850 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003851
3852 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003853 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003854
3855out:
3856 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003857 return ret;
3858}
3859
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003860/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003861 * Prepare buffer for display plane (scanout, cursors, etc).
3862 * Can be called from an uninterruptible phase (modesetting) and allows
3863 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003864 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003865struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003866i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3867 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003868 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003869{
Chris Wilson058d88c2016-08-15 10:49:06 +01003870 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003871 int ret;
3872
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003873 lockdep_assert_held(&obj->base.dev->struct_mutex);
3874
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003875 /* Mark the global pin early so that we account for the
Chris Wilsoncc98b412013-08-09 12:25:09 +01003876 * display coherency whilst setting up the cache domains.
3877 */
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003878 obj->pin_global++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003879
Eric Anholta7ef0642011-03-29 16:59:54 -07003880 /* The display engine is not coherent with the LLC cache on gen6. As
3881 * a result, we make sure that the pinning that is about to occur is
3882 * done with uncached PTEs. This is lowest common denominator for all
3883 * chipsets.
3884 *
3885 * However for gen6+, we could do better by using the GFDT bit instead
3886 * of uncaching, which would allow us to flush all the LLC-cached data
3887 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3888 */
Chris Wilson651d7942013-08-08 14:41:10 +01003889 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003890 HAS_WT(to_i915(obj->base.dev)) ?
3891 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003892 if (ret) {
3893 vma = ERR_PTR(ret);
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003894 goto err_unpin_global;
Chris Wilson058d88c2016-08-15 10:49:06 +01003895 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003896
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003897 /* As the user may map the buffer once pinned in the display plane
3898 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003899 * always use map_and_fenceable for all scanout buffers. However,
3900 * it may simply be too big to fit into mappable, in which case
3901 * put it anyway and hope that userspace can cope (but always first
3902 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003903 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003904 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003905 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003906 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3907 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003908 if (IS_ERR(vma)) {
3909 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3910 unsigned int flags;
3911
3912 /* Valleyview is definitely limited to scanning out the first
3913 * 512MiB. Lets presume this behaviour was inherited from the
3914 * g4x display engine and that all earlier gen are similarly
3915 * limited. Testing suggests that it is a little more
3916 * complicated than this. For example, Cherryview appears quite
3917 * happy to scanout from anywhere within its global aperture.
3918 */
3919 flags = 0;
3920 if (HAS_GMCH_DISPLAY(i915))
3921 flags = PIN_MAPPABLE;
3922 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3923 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003924 if (IS_ERR(vma))
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003925 goto err_unpin_global;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003926
Chris Wilsond8923dc2016-08-18 17:17:07 +01003927 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3928
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003929 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003930 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003931 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003932
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003933 /* It should now be out of any other write domains, and we can update
3934 * the domain values for our changes.
3935 */
Chris Wilson05394f32010-11-08 19:18:58 +00003936 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003937
Chris Wilson058d88c2016-08-15 10:49:06 +01003938 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003939
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003940err_unpin_global:
3941 obj->pin_global--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003942 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003943}
3944
3945void
Chris Wilson058d88c2016-08-15 10:49:06 +01003946i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003947{
Chris Wilson49d73912016-11-29 09:50:08 +00003948 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003949
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003950 if (WARN_ON(vma->obj->pin_global == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003951 return;
3952
Chris Wilsonbd3d2252017-10-13 21:26:14 +01003953 if (--vma->obj->pin_global == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003954 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003955
Chris Wilson383d5822016-08-18 17:17:08 +01003956 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003957 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003958
Chris Wilson058d88c2016-08-15 10:49:06 +01003959 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003960}
3961
Eric Anholte47c68e2008-11-14 13:35:19 -08003962/**
3963 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003964 * @obj: object to act on
3965 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003966 *
3967 * This function returns when the move is complete, including waiting on
3968 * flushes to occur.
3969 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003970int
Chris Wilson919926a2010-11-12 13:42:53 +00003971i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003972{
Eric Anholte47c68e2008-11-14 13:35:19 -08003973 int ret;
3974
Chris Wilsone95433c2016-10-28 13:58:27 +01003975 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003976
Chris Wilsone95433c2016-10-28 13:58:27 +01003977 ret = i915_gem_object_wait(obj,
3978 I915_WAIT_INTERRUPTIBLE |
3979 I915_WAIT_LOCKED |
3980 (write ? I915_WAIT_ALL : 0),
3981 MAX_SCHEDULE_TIMEOUT,
3982 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003983 if (ret)
3984 return ret;
3985
Chris Wilsonef749212017-04-12 12:01:10 +01003986 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003987
Eric Anholte47c68e2008-11-14 13:35:19 -08003988 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003989 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003990 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003991 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003992 }
3993
3994 /* It should now be out of any other write domains, and we can update
3995 * the domain values for our changes.
3996 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003997 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003998
3999 /* If we're writing through the CPU, then the GPU read domains will
4000 * need to be invalidated at next use.
4001 */
Chris Wilsone27ab732017-06-15 13:38:49 +01004002 if (write)
4003 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004004
4005 return 0;
4006}
4007
Eric Anholt673a3942008-07-30 12:06:12 -07004008/* Throttle our rendering by waiting until the ring has completed our requests
4009 * emitted over 20 msec ago.
4010 *
Eric Anholtb9624422009-06-03 07:27:35 +00004011 * Note that if we were to use the current jiffies each time around the loop,
4012 * we wouldn't escape the function with any frames outstanding if the time to
4013 * render a frame was over 20ms.
4014 *
Eric Anholt673a3942008-07-30 12:06:12 -07004015 * This should get us reasonable parallelism between CPU and GPU but also
4016 * relatively low latency when blocking on a particular request to finish.
4017 */
4018static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004019i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004020{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004021 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004022 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004023 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004024 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01004025 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004026
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004027 /* ABI: return -EIO if already wedged */
4028 if (i915_terminally_wedged(&dev_priv->gpu_error))
4029 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004030
Chris Wilson1c255952010-09-26 11:03:27 +01004031 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004032 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00004033 if (time_after_eq(request->emitted_jiffies, recent_enough))
4034 break;
4035
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004036 if (target) {
4037 list_del(&target->client_link);
4038 target->file_priv = NULL;
4039 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01004040
John Harrison54fb2412014-11-24 18:49:27 +00004041 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004042 }
John Harrisonff865882014-11-24 18:49:28 +00004043 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01004044 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004045 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004046
John Harrison54fb2412014-11-24 18:49:27 +00004047 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004048 return 0;
4049
Chris Wilsone95433c2016-10-28 13:58:27 +01004050 ret = i915_wait_request(target,
4051 I915_WAIT_INTERRUPTIBLE,
4052 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01004053 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00004054
Chris Wilsone95433c2016-10-28 13:58:27 +01004055 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004056}
4057
Chris Wilson058d88c2016-08-15 10:49:06 +01004058struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004059i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4060 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01004061 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01004062 u64 alignment,
4063 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004064{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004065 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
4066 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01004067 struct i915_vma *vma;
4068 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004069
Chris Wilson4c7d62c2016-10-28 13:58:32 +01004070 lockdep_assert_held(&obj->base.dev->struct_mutex);
4071
Chris Wilson43ae70d92017-10-09 09:44:01 +01004072 if (!view && flags & PIN_MAPPABLE) {
4073 /* If the required space is larger than the available
4074 * aperture, we will not able to find a slot for the
4075 * object and unbinding the object now will be in
4076 * vain. Worse, doing so may cause us to ping-pong
4077 * the object in and out of the Global GTT and
4078 * waste a lot of cycles under the mutex.
4079 */
4080 if (obj->base.size > dev_priv->ggtt.mappable_end)
4081 return ERR_PTR(-E2BIG);
4082
4083 /* If NONBLOCK is set the caller is optimistically
4084 * trying to cache the full object within the mappable
4085 * aperture, and *must* have a fallback in place for
4086 * situations where we cannot bind the object. We
4087 * can be a little more lax here and use the fallback
4088 * more often to avoid costly migrations of ourselves
4089 * and other objects within the aperture.
4090 *
4091 * Half-the-aperture is used as a simple heuristic.
4092 * More interesting would to do search for a free
4093 * block prior to making the commitment to unbind.
4094 * That caters for the self-harm case, and with a
4095 * little more heuristics (e.g. NOFAULT, NOEVICT)
4096 * we could try to minimise harm to others.
4097 */
4098 if (flags & PIN_NONBLOCK &&
4099 obj->base.size > dev_priv->ggtt.mappable_end / 2)
4100 return ERR_PTR(-ENOSPC);
4101 }
4102
Chris Wilson718659a2017-01-16 15:21:28 +00004103 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00004104 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01004105 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01004106
4107 if (i915_vma_misplaced(vma, size, alignment, flags)) {
Chris Wilson43ae70d92017-10-09 09:44:01 +01004108 if (flags & PIN_NONBLOCK) {
4109 if (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))
4110 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01004111
Chris Wilson43ae70d92017-10-09 09:44:01 +01004112 if (flags & PIN_MAPPABLE &&
Chris Wilson944397f2017-01-09 16:16:11 +00004113 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004114 return ERR_PTR(-ENOSPC);
4115 }
4116
Chris Wilson59bfa122016-08-04 16:32:31 +01004117 WARN(i915_vma_is_pinned(vma),
4118 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004119 " offset=%08x, req.alignment=%llx,"
4120 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4121 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004122 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004123 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004124 ret = i915_vma_unbind(vma);
4125 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004126 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004127 }
4128
Chris Wilson058d88c2016-08-15 10:49:06 +01004129 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4130 if (ret)
4131 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004132
Chris Wilson058d88c2016-08-15 10:49:06 +01004133 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004134}
4135
Chris Wilsonedf6b762016-08-09 09:23:33 +01004136static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004137{
4138 /* Note that we could alias engines in the execbuf API, but
4139 * that would be very unwise as it prevents userspace from
4140 * fine control over engine selection. Ahem.
4141 *
4142 * This should be something like EXEC_MAX_ENGINE instead of
4143 * I915_NUM_ENGINES.
4144 */
4145 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4146 return 0x10000 << id;
4147}
4148
4149static __always_inline unsigned int __busy_write_id(unsigned int id)
4150{
Chris Wilson70cb4722016-08-09 18:08:25 +01004151 /* The uABI guarantees an active writer is also amongst the read
4152 * engines. This would be true if we accessed the activity tracking
4153 * under the lock, but as we perform the lookup of the object and
4154 * its activity locklessly we can not guarantee that the last_write
4155 * being active implies that we have set the same engine flag from
4156 * last_read - hence we always set both read and write busy for
4157 * last_write.
4158 */
4159 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004160}
4161
Chris Wilsonedf6b762016-08-09 09:23:33 +01004162static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004163__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004164 unsigned int (*flag)(unsigned int id))
4165{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004166 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004167
Chris Wilsond07f0e52016-10-28 13:58:44 +01004168 /* We have to check the current hw status of the fence as the uABI
4169 * guarantees forward progress. We could rely on the idle worker
4170 * to eventually flush us, but to minimise latency just ask the
4171 * hardware.
4172 *
4173 * Note we only report on the status of native fences.
4174 */
4175 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004176 return 0;
4177
Chris Wilsond07f0e52016-10-28 13:58:44 +01004178 /* opencode to_request() in order to avoid const warnings */
4179 rq = container_of(fence, struct drm_i915_gem_request, fence);
4180 if (i915_gem_request_completed(rq))
4181 return 0;
4182
Chris Wilson1d39f282017-04-11 13:43:06 +01004183 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004184}
4185
Chris Wilsonedf6b762016-08-09 09:23:33 +01004186static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004187busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004188{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004189 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004190}
4191
Chris Wilsonedf6b762016-08-09 09:23:33 +01004192static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004193busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004194{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004195 if (!fence)
4196 return 0;
4197
4198 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004199}
4200
Eric Anholt673a3942008-07-30 12:06:12 -07004201int
Eric Anholt673a3942008-07-30 12:06:12 -07004202i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004203 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004204{
4205 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004206 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004207 struct reservation_object_list *list;
4208 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004209 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004210
Chris Wilsond07f0e52016-10-28 13:58:44 +01004211 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004212 rcu_read_lock();
4213 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004214 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004215 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004216
4217 /* A discrepancy here is that we do not report the status of
4218 * non-i915 fences, i.e. even though we may report the object as idle,
4219 * a call to set-domain may still stall waiting for foreign rendering.
4220 * This also means that wait-ioctl may report an object as busy,
4221 * where busy-ioctl considers it idle.
4222 *
4223 * We trade the ability to warn of foreign fences to report on which
4224 * i915 engines are active for the object.
4225 *
4226 * Alternatively, we can trade that extra information on read/write
4227 * activity with
4228 * args->busy =
4229 * !reservation_object_test_signaled_rcu(obj->resv, true);
4230 * to report the overall busyness. This is what the wait-ioctl does.
4231 *
4232 */
4233retry:
4234 seq = raw_read_seqcount(&obj->resv->seq);
4235
4236 /* Translate the exclusive fence to the READ *and* WRITE engine */
4237 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4238
4239 /* Translate shared fences to READ set of engines */
4240 list = rcu_dereference(obj->resv->fence);
4241 if (list) {
4242 unsigned int shared_count = list->shared_count, i;
4243
4244 for (i = 0; i < shared_count; ++i) {
4245 struct dma_fence *fence =
4246 rcu_dereference(list->shared[i]);
4247
4248 args->busy |= busy_check_reader(fence);
4249 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004250 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004251
Chris Wilsond07f0e52016-10-28 13:58:44 +01004252 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4253 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004254
Chris Wilsond07f0e52016-10-28 13:58:44 +01004255 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004256out:
4257 rcu_read_unlock();
4258 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004259}
4260
4261int
4262i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4263 struct drm_file *file_priv)
4264{
Akshay Joshi0206e352011-08-16 15:34:10 -04004265 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004266}
4267
Chris Wilson3ef94da2009-09-14 16:50:29 +01004268int
4269i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4270 struct drm_file *file_priv)
4271{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004272 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004273 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004274 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004275 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004276
4277 switch (args->madv) {
4278 case I915_MADV_DONTNEED:
4279 case I915_MADV_WILLNEED:
4280 break;
4281 default:
4282 return -EINVAL;
4283 }
4284
Chris Wilson03ac0642016-07-20 13:31:51 +01004285 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004286 if (!obj)
4287 return -ENOENT;
4288
4289 err = mutex_lock_interruptible(&obj->mm.lock);
4290 if (err)
4291 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004292
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004293 if (i915_gem_object_has_pages(obj) &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004294 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004295 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004296 if (obj->mm.madv == I915_MADV_WILLNEED) {
4297 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004298 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004299 obj->mm.quirked = false;
4300 }
4301 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004302 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004303 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004304 obj->mm.quirked = true;
4305 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004306 }
4307
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004308 if (obj->mm.madv != __I915_MADV_PURGED)
4309 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004310
Chris Wilson6c085a72012-08-20 11:40:46 +02004311 /* if the object is no longer attached, discard its backing storage */
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004312 if (obj->mm.madv == I915_MADV_DONTNEED &&
4313 !i915_gem_object_has_pages(obj))
Chris Wilson2d7ef392009-09-20 23:13:10 +01004314 i915_gem_object_truncate(obj);
4315
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004316 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004317 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004318
Chris Wilson1233e2d2016-10-28 13:58:37 +01004319out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004320 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004321 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004322}
4323
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004324static void
4325frontbuffer_retire(struct i915_gem_active *active,
4326 struct drm_i915_gem_request *request)
4327{
4328 struct drm_i915_gem_object *obj =
4329 container_of(active, typeof(*obj), frontbuffer_write);
4330
Chris Wilsond59b21e2017-02-22 11:40:49 +00004331 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004332}
4333
Chris Wilson37e680a2012-06-07 15:38:42 +01004334void i915_gem_object_init(struct drm_i915_gem_object *obj,
4335 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004336{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004337 mutex_init(&obj->mm.lock);
4338
Ben Widawsky2f633152013-07-17 12:19:03 -07004339 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilsond1b48c12017-08-16 09:52:08 +01004340 INIT_LIST_HEAD(&obj->lut_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004341 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004342
Chris Wilson37e680a2012-06-07 15:38:42 +01004343 obj->ops = ops;
4344
Chris Wilsond07f0e52016-10-28 13:58:44 +01004345 reservation_object_init(&obj->__builtin_resv);
4346 obj->resv = &obj->__builtin_resv;
4347
Chris Wilson50349242016-08-18 17:17:04 +01004348 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004349 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004350
4351 obj->mm.madv = I915_MADV_WILLNEED;
4352 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4353 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004354
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004355 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004356}
4357
Chris Wilson37e680a2012-06-07 15:38:42 +01004358static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004359 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4360 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004361
Chris Wilson37e680a2012-06-07 15:38:42 +01004362 .get_pages = i915_gem_object_get_pages_gtt,
4363 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004364
4365 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004366};
4367
Matthew Auld465c4032017-10-06 23:18:14 +01004368static int i915_gem_object_create_shmem(struct drm_device *dev,
4369 struct drm_gem_object *obj,
4370 size_t size)
4371{
4372 struct drm_i915_private *i915 = to_i915(dev);
4373 unsigned long flags = VM_NORESERVE;
4374 struct file *filp;
4375
4376 drm_gem_private_object_init(dev, obj, size);
4377
4378 if (i915->mm.gemfs)
4379 filp = shmem_file_setup_with_mnt(i915->mm.gemfs, "i915", size,
4380 flags);
4381 else
4382 filp = shmem_file_setup("i915", size, flags);
4383
4384 if (IS_ERR(filp))
4385 return PTR_ERR(filp);
4386
4387 obj->filp = filp;
4388
4389 return 0;
4390}
4391
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004392struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004393i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004394{
Daniel Vetterc397b902010-04-09 19:05:07 +00004395 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004396 struct address_space *mapping;
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004397 unsigned int cache_level;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004398 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004399 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004400
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004401 /* There is a prevalence of the assumption that we fit the object's
4402 * page count inside a 32bit _signed_ variable. Let's document this and
4403 * catch if we ever need to fix it. In the meantime, if you do spot
4404 * such a local variable, please consider fixing!
4405 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004406 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004407 return ERR_PTR(-E2BIG);
4408
4409 if (overflows_type(size, obj->base.size))
4410 return ERR_PTR(-E2BIG);
4411
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004412 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004413 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004414 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004415
Matthew Auld465c4032017-10-06 23:18:14 +01004416 ret = i915_gem_object_create_shmem(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004417 if (ret)
4418 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004419
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004420 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004421 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004422 /* 965gm cannot relocate objects above 4GiB. */
4423 mask &= ~__GFP_HIGHMEM;
4424 mask |= __GFP_DMA32;
4425 }
4426
Al Viro93c76a32015-12-04 23:45:44 -05004427 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004428 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004429 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004430
Chris Wilson37e680a2012-06-07 15:38:42 +01004431 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004432
Daniel Vetterc397b902010-04-09 19:05:07 +00004433 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4434 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4435
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004436 if (HAS_LLC(dev_priv))
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004437 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004438 * cache) for about a 10% performance improvement
4439 * compared to uncached. Graphics requests other than
4440 * display scanout are coherent with the CPU in
4441 * accessing this cache. This means in this mode we
4442 * don't need to clflush on the CPU side, and on the
4443 * GPU side we only need to flush internal caches to
4444 * get data visible to the CPU.
4445 *
4446 * However, we maintain the display planes as UC, and so
4447 * need to rebind when first used as such.
4448 */
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004449 cache_level = I915_CACHE_LLC;
4450 else
4451 cache_level = I915_CACHE_NONE;
Eric Anholta1871112011-03-29 16:59:55 -07004452
Chris Wilsonb8f55be2017-08-11 12:11:16 +01004453 i915_gem_object_set_cache_coherency(obj, cache_level);
Chris Wilsone27ab732017-06-15 13:38:49 +01004454
Daniel Vetterd861e332013-07-24 23:25:03 +02004455 trace_i915_gem_object_create(obj);
4456
Chris Wilson05394f32010-11-08 19:18:58 +00004457 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004458
4459fail:
4460 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004461 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004462}
4463
Chris Wilson340fbd82014-05-22 09:16:52 +01004464static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4465{
4466 /* If we are the last user of the backing storage (be it shmemfs
4467 * pages or stolen etc), we know that the pages are going to be
4468 * immediately released. In this case, we can then skip copying
4469 * back the contents from the GPU.
4470 */
4471
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004472 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004473 return false;
4474
4475 if (obj->base.filp == NULL)
4476 return true;
4477
4478 /* At first glance, this looks racy, but then again so would be
4479 * userspace racing mmap against close. However, the first external
4480 * reference to the filp can only be obtained through the
4481 * i915_gem_mmap_ioctl() which safeguards us against the user
4482 * acquiring such a reference whilst we are in the middle of
4483 * freeing the object.
4484 */
4485 return atomic_long_read(&obj->base.filp->f_count) == 1;
4486}
4487
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004488static void __i915_gem_free_objects(struct drm_i915_private *i915,
4489 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004490{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004491 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004492
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004493 intel_runtime_pm_get(i915);
Chris Wilsoncc731f52017-10-13 21:26:21 +01004494 llist_for_each_entry_safe(obj, on, freed, freed) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004495 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004496
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004497 trace_i915_gem_object_destroy(obj);
4498
Chris Wilsoncc731f52017-10-13 21:26:21 +01004499 mutex_lock(&i915->drm.struct_mutex);
4500
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004501 GEM_BUG_ON(i915_gem_object_is_active(obj));
4502 list_for_each_entry_safe(vma, vn,
4503 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004504 GEM_BUG_ON(i915_vma_is_active(vma));
4505 vma->flags &= ~I915_VMA_PIN_MASK;
4506 i915_vma_close(vma);
4507 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004508 GEM_BUG_ON(!list_empty(&obj->vma_list));
4509 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004510
Chris Wilsonf2123812017-10-16 12:40:37 +01004511 /* This serializes freeing with the shrinker. Since the free
4512 * is delayed, first by RCU then by the workqueue, we want the
4513 * shrinker to be able to free pages of unreferenced objects,
4514 * or else we may oom whilst there are plenty of deferred
4515 * freed objects.
4516 */
4517 if (i915_gem_object_has_pages(obj)) {
4518 spin_lock(&i915->mm.obj_lock);
4519 list_del_init(&obj->mm.link);
4520 spin_unlock(&i915->mm.obj_lock);
4521 }
4522
Chris Wilsoncc731f52017-10-13 21:26:21 +01004523 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004524
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004525 GEM_BUG_ON(obj->bind_count);
Chris Wilsona65adaf2017-10-09 09:43:57 +01004526 GEM_BUG_ON(obj->userfault_count);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004527 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
Chris Wilson67b48042017-08-22 12:05:16 +01004528 GEM_BUG_ON(!list_empty(&obj->lut_list));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004529
4530 if (obj->ops->release)
4531 obj->ops->release(obj);
4532
4533 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4534 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004535 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01004536 GEM_BUG_ON(i915_gem_object_has_pages(obj));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004537
4538 if (obj->base.import_attach)
4539 drm_prime_gem_destroy(&obj->base, NULL);
4540
Chris Wilsond07f0e52016-10-28 13:58:44 +01004541 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004542 drm_gem_object_release(&obj->base);
4543 i915_gem_info_remove_obj(i915, obj->base.size);
4544
4545 kfree(obj->bit_17);
4546 i915_gem_object_free(obj);
Chris Wilsoncc731f52017-10-13 21:26:21 +01004547
4548 if (on)
4549 cond_resched();
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004550 }
Chris Wilsoncc731f52017-10-13 21:26:21 +01004551 intel_runtime_pm_put(i915);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004552}
4553
4554static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4555{
4556 struct llist_node *freed;
4557
Chris Wilson87701b42017-10-13 21:26:20 +01004558 /* Free the oldest, most stale object to keep the free_list short */
4559 freed = NULL;
4560 if (!llist_empty(&i915->mm.free_list)) { /* quick test for hotpath */
4561 /* Only one consumer of llist_del_first() allowed */
4562 spin_lock(&i915->mm.free_lock);
4563 freed = llist_del_first(&i915->mm.free_list);
4564 spin_unlock(&i915->mm.free_lock);
4565 }
4566 if (unlikely(freed)) {
4567 freed->next = NULL;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004568 __i915_gem_free_objects(i915, freed);
Chris Wilson87701b42017-10-13 21:26:20 +01004569 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004570}
4571
4572static void __i915_gem_free_work(struct work_struct *work)
4573{
4574 struct drm_i915_private *i915 =
4575 container_of(work, struct drm_i915_private, mm.free_work);
4576 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004577
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004578 /* All file-owned VMA should have been released by this point through
4579 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4580 * However, the object may also be bound into the global GTT (e.g.
4581 * older GPUs without per-process support, or for direct access through
4582 * the GTT either for the user or for scanout). Those VMA still need to
4583 * unbound now.
4584 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004585
Chris Wilson5ad08be2017-04-07 11:25:51 +01004586 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004587 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004588 if (need_resched())
4589 break;
4590 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004591}
4592
4593static void __i915_gem_free_object_rcu(struct rcu_head *head)
4594{
4595 struct drm_i915_gem_object *obj =
4596 container_of(head, typeof(*obj), rcu);
4597 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4598
4599 /* We can't simply use call_rcu() from i915_gem_free_object()
4600 * as we need to block whilst unbinding, and the call_rcu
4601 * task may be called from softirq context. So we take a
4602 * detour through a worker.
4603 */
4604 if (llist_add(&obj->freed, &i915->mm.free_list))
4605 schedule_work(&i915->mm.free_work);
4606}
4607
4608void i915_gem_free_object(struct drm_gem_object *gem_obj)
4609{
4610 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4611
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004612 if (obj->mm.quirked)
4613 __i915_gem_object_unpin_pages(obj);
4614
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004615 if (discard_backing_storage(obj))
4616 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004617
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004618 /* Before we free the object, make sure any pure RCU-only
4619 * read-side critical sections are complete, e.g.
4620 * i915_gem_busy_ioctl(). For the corresponding synchronized
4621 * lookup see i915_gem_object_lookup_rcu().
4622 */
4623 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004624}
4625
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004626void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4627{
4628 lockdep_assert_held(&obj->base.dev->struct_mutex);
4629
Chris Wilsond1b48c12017-08-16 09:52:08 +01004630 if (!i915_gem_object_has_active_reference(obj) &&
4631 i915_gem_object_is_active(obj))
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004632 i915_gem_object_set_active_reference(obj);
4633 else
4634 i915_gem_object_put(obj);
4635}
4636
Chris Wilson3033aca2016-10-28 13:58:47 +01004637static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4638{
4639 struct intel_engine_cs *engine;
4640 enum intel_engine_id id;
4641
4642 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004643 GEM_BUG_ON(engine->last_retired_context &&
4644 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004645}
4646
Chris Wilson24145512017-01-24 11:01:35 +00004647void i915_gem_sanitize(struct drm_i915_private *i915)
4648{
Chris Wilsonf36325f2017-08-26 12:09:34 +01004649 if (i915_terminally_wedged(&i915->gpu_error)) {
4650 mutex_lock(&i915->drm.struct_mutex);
4651 i915_gem_unset_wedged(i915);
4652 mutex_unlock(&i915->drm.struct_mutex);
4653 }
4654
Chris Wilson24145512017-01-24 11:01:35 +00004655 /*
4656 * If we inherit context state from the BIOS or earlier occupants
4657 * of the GPU, the GPU may be in an inconsistent state when we
4658 * try to take over. The only way to remove the earlier state
4659 * is by resetting. However, resetting on earlier gen is tricky as
4660 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004661 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004662 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004663 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004664 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4665 WARN_ON(reset && reset != -ENODEV);
4666 }
4667}
4668
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004669int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004670{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004671 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004672 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004673
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004674 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004675 intel_suspend_gt_powersave(dev_priv);
4676
Chris Wilson45c5f202013-10-16 11:50:01 +01004677 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004678
4679 /* We have to flush all the executing contexts to main memory so
4680 * that they can saved in the hibernation image. To ensure the last
4681 * context image is coherent, we have to switch away from it. That
4682 * leaves the dev_priv->kernel_context still active when
4683 * we actually suspend, and its image in memory may not match the GPU
4684 * state. Fortunately, the kernel_context is disposable and we do
4685 * not rely on its state.
4686 */
4687 ret = i915_gem_switch_to_kernel_context(dev_priv);
4688 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004689 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004690
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004691 ret = i915_gem_wait_for_idle(dev_priv,
4692 I915_WAIT_INTERRUPTIBLE |
4693 I915_WAIT_LOCKED);
Chris Wilsoncad99462017-08-26 12:09:33 +01004694 if (ret && ret != -EIO)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004695 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004696
Chris Wilson3033aca2016-10-28 13:58:47 +01004697 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004698 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004699 mutex_unlock(&dev->struct_mutex);
4700
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304701 intel_guc_suspend(dev_priv);
4702
Chris Wilson737b1502015-01-26 18:03:03 +02004703 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004704 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004705
4706 /* As the idle_work is rearming if it detects a race, play safe and
4707 * repeat the flush until it is definitely idle.
4708 */
Chris Wilson7c262402017-10-06 11:40:38 +01004709 drain_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004710
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004711 /* Assert that we sucessfully flushed all the work and
4712 * reset the GPU back to its idle, low power state.
4713 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004714 WARN_ON(dev_priv->gt.awake);
Chris Wilsonfc692bd2017-08-26 12:09:35 +01004715 if (WARN_ON(!intel_engines_are_idle(dev_priv)))
4716 i915_gem_set_wedged(dev_priv); /* no hope, discard everything */
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004717
Imre Deak1c777c52016-10-12 17:46:37 +03004718 /*
4719 * Neither the BIOS, ourselves or any other kernel
4720 * expects the system to be in execlists mode on startup,
4721 * so we need to reset the GPU back to legacy mode. And the only
4722 * known way to disable logical contexts is through a GPU reset.
4723 *
4724 * So in order to leave the system in a known default configuration,
4725 * always reset the GPU upon unload and suspend. Afterwards we then
4726 * clean up the GEM state tracking, flushing off the requests and
4727 * leaving the system in a known idle state.
4728 *
4729 * Note that is of the upmost importance that the GPU is idle and
4730 * all stray writes are flushed *before* we dismantle the backing
4731 * storage for the pinned objects.
4732 *
4733 * However, since we are uncertain that resetting the GPU on older
4734 * machines is a good idea, we don't - just in case it leaves the
4735 * machine in an unusable condition.
4736 */
Chris Wilson24145512017-01-24 11:01:35 +00004737 i915_gem_sanitize(dev_priv);
Chris Wilsoncad99462017-08-26 12:09:33 +01004738
4739 intel_runtime_pm_put(dev_priv);
4740 return 0;
Imre Deak1c777c52016-10-12 17:46:37 +03004741
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004742err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004743 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004744 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004745 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004746}
4747
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004748void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004749{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004750 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004751
Imre Deak31ab49a2016-11-07 11:20:05 +02004752 WARN_ON(dev_priv->gt.awake);
4753
Chris Wilson5ab57c72016-07-15 14:56:20 +01004754 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004755 i915_gem_restore_gtt_mappings(dev_priv);
Sagar Arun Kamble269e6ea2017-09-29 10:28:36 +05304756 i915_gem_restore_fences(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004757
4758 /* As we didn't flush the kernel context before suspend, we cannot
4759 * guarantee that the context image is complete. So let's just reset
4760 * it and start again.
4761 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004762 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004763
4764 mutex_unlock(&dev->struct_mutex);
4765}
4766
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004767void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004768{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004769 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004770 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4771 return;
4772
4773 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4774 DISP_TILE_SURFACE_SWIZZLING);
4775
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004776 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004777 return;
4778
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004779 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004780 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004781 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004782 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004783 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004784 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004785 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004786 else
4787 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004788}
Daniel Vettere21af882012-02-09 20:53:27 +01004789
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004790static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004791{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004792 I915_WRITE(RING_CTL(base), 0);
4793 I915_WRITE(RING_HEAD(base), 0);
4794 I915_WRITE(RING_TAIL(base), 0);
4795 I915_WRITE(RING_START(base), 0);
4796}
4797
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004798static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004799{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004800 if (IS_I830(dev_priv)) {
4801 init_unused_ring(dev_priv, PRB1_BASE);
4802 init_unused_ring(dev_priv, SRB0_BASE);
4803 init_unused_ring(dev_priv, SRB1_BASE);
4804 init_unused_ring(dev_priv, SRB2_BASE);
4805 init_unused_ring(dev_priv, SRB3_BASE);
4806 } else if (IS_GEN2(dev_priv)) {
4807 init_unused_ring(dev_priv, SRB0_BASE);
4808 init_unused_ring(dev_priv, SRB1_BASE);
4809 } else if (IS_GEN3(dev_priv)) {
4810 init_unused_ring(dev_priv, PRB1_BASE);
4811 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004812 }
4813}
4814
Chris Wilson20a8a742017-02-08 14:30:31 +00004815static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004816{
Chris Wilson20a8a742017-02-08 14:30:31 +00004817 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004818 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304819 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004820 int err;
4821
4822 for_each_engine(engine, i915, id) {
4823 err = engine->init_hw(engine);
4824 if (err)
4825 return err;
4826 }
4827
4828 return 0;
4829}
4830
4831int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4832{
Chris Wilsond200cda2016-04-28 09:56:44 +01004833 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004834
Chris Wilsonde867c22016-10-25 13:16:02 +01004835 dev_priv->gt.last_init_time = ktime_get();
4836
Chris Wilson5e4f5182015-02-13 14:35:59 +00004837 /* Double layer security blanket, see i915_gem_init() */
4838 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4839
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004840 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004841 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004842
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004843 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004844 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004845 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004846
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004847 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004848 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004849 u32 temp = I915_READ(GEN7_MSG_CTL);
4850 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4851 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004852 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004853 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4854 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4855 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4856 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004857 }
4858
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004859 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004860
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004861 /*
4862 * At least 830 can leave some of the unused rings
4863 * "active" (ie. head != tail) after resume which
4864 * will prevent c3 entry. Makes sure all unused rings
4865 * are totally idle.
4866 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004867 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004868
Dave Gordoned54c1a2016-01-19 19:02:54 +00004869 BUG_ON(!dev_priv->kernel_context);
Chris Wilson6f74b362017-10-15 15:37:25 +01004870 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
4871 ret = -EIO;
4872 goto out;
4873 }
John Harrison90638cc2015-05-29 17:43:37 +01004874
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004875 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004876 if (ret) {
4877 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4878 goto out;
4879 }
4880
4881 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004882 ret = __i915_gem_restart_engines(dev_priv);
4883 if (ret)
4884 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004885
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004886 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004887
Oscar Mateob8991402017-03-28 09:53:47 -07004888 /* We can't enable contexts until all firmware is loaded */
4889 ret = intel_uc_init_hw(dev_priv);
4890 if (ret)
4891 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004892
Chris Wilson5e4f5182015-02-13 14:35:59 +00004893out:
4894 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004895 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004896}
4897
Chris Wilson39df9192016-07-20 13:31:57 +01004898bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4899{
4900 if (INTEL_INFO(dev_priv)->gen < 6)
4901 return false;
4902
4903 /* TODO: make semaphores and Execlists play nicely together */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00004904 if (i915_modparams.enable_execlists)
Chris Wilson39df9192016-07-20 13:31:57 +01004905 return false;
4906
4907 if (value >= 0)
4908 return value;
4909
Chris Wilson39df9192016-07-20 13:31:57 +01004910 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004911 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004912 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004913
4914 return true;
4915}
4916
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004917int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004918{
Chris Wilson1070a422012-04-24 15:47:41 +01004919 int ret;
4920
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004921 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004922
Matthew Auldda9fe3f32017-10-06 23:18:31 +01004923 /*
4924 * We need to fallback to 4K pages since gvt gtt handling doesn't
4925 * support huge page entries - we will need to check either hypervisor
4926 * mm can support huge guest page or just do emulation in gvt.
4927 */
4928 if (intel_vgpu_active(dev_priv))
4929 mkwrite_device_info(dev_priv)->page_sizes =
4930 I915_GTT_PAGE_SIZE_4K;
4931
Chris Wilson94312822017-05-03 10:39:18 +01004932 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004933
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00004934 if (!i915_modparams.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004935 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004936 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004937 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004938 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004939 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004940 }
4941
Chris Wilson5e4f5182015-02-13 14:35:59 +00004942 /* This is just a security blanket to placate dragons.
4943 * On some systems, we very sporadically observe that the first TLBs
4944 * used by the CS may be stale, despite us poking the TLB reset. If
4945 * we hold the forcewake during initialisation these problems
4946 * just magically go away.
4947 */
4948 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4949
Chris Wilson8a2421b2017-06-16 15:05:22 +01004950 ret = i915_gem_init_userptr(dev_priv);
4951 if (ret)
4952 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004953
4954 ret = i915_gem_init_ggtt(dev_priv);
4955 if (ret)
4956 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004957
Chris Wilson829a0af2017-06-20 12:05:45 +01004958 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004959 if (ret)
4960 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004961
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004962 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004963 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004964 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004965
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004966 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004967 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004968 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004969 * wedged. But we only want to do this where the GPU is angry,
4970 * for all other failure, such as an allocation failure, bail.
4971 */
Chris Wilson6f74b362017-10-15 15:37:25 +01004972 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
4973 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4974 i915_gem_set_wedged(dev_priv);
4975 }
Chris Wilson60990322014-04-09 09:19:42 +01004976 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004977 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004978
4979out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004980 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004981 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004982
Chris Wilson60990322014-04-09 09:19:42 +01004983 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004984}
4985
Chris Wilson24145512017-01-24 11:01:35 +00004986void i915_gem_init_mmio(struct drm_i915_private *i915)
4987{
4988 i915_gem_sanitize(i915);
4989}
4990
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004991void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004992i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004993{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004994 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304995 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004996
Akash Goel3b3f1652016-10-13 22:44:48 +05304997 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004998 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004999}
5000
Eric Anholt673a3942008-07-30 12:06:12 -07005001void
Imre Deak40ae4e12016-03-16 14:54:03 +02005002i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5003{
Chris Wilson49ef5292016-08-18 17:17:00 +01005004 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02005005
5006 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5007 !IS_CHERRYVIEW(dev_priv))
5008 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02005009 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
5010 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
5011 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005012 dev_priv->num_fence_regs = 16;
5013 else
5014 dev_priv->num_fence_regs = 8;
5015
Chris Wilsonc0336662016-05-06 15:40:21 +01005016 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005017 dev_priv->num_fence_regs =
5018 I915_READ(vgtif_reg(avail_rs.fence_num));
5019
5020 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01005021 for (i = 0; i < dev_priv->num_fence_regs; i++) {
5022 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
5023
5024 fence->i915 = dev_priv;
5025 fence->id = i;
5026 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
5027 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00005028 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02005029
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00005030 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02005031}
5032
Chris Wilson73cb9702016-10-28 13:58:46 +01005033int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005034i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07005035{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005036 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005037
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005038 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
5039 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01005040 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01005041
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005042 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
5043 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01005044 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01005045
Chris Wilsond1b48c12017-08-16 09:52:08 +01005046 dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0);
5047 if (!dev_priv->luts)
5048 goto err_vmas;
5049
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005050 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
5051 SLAB_HWCACHE_ALIGN |
5052 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08005053 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00005054 if (!dev_priv->requests)
Chris Wilsond1b48c12017-08-16 09:52:08 +01005055 goto err_luts;
Chris Wilson73cb9702016-10-28 13:58:46 +01005056
Chris Wilson52e54202016-11-14 20:41:02 +00005057 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
5058 SLAB_HWCACHE_ALIGN |
5059 SLAB_RECLAIM_ACCOUNT);
5060 if (!dev_priv->dependencies)
5061 goto err_requests;
5062
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005063 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
5064 if (!dev_priv->priorities)
5065 goto err_dependencies;
5066
Chris Wilson73cb9702016-10-28 13:58:46 +01005067 mutex_lock(&dev_priv->drm.struct_mutex);
5068 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00005069 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01005070 mutex_unlock(&dev_priv->drm.struct_mutex);
5071 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005072 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07005073
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01005074 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
Chris Wilsonf2123812017-10-16 12:40:37 +01005075
5076 spin_lock_init(&dev_priv->mm.obj_lock);
Chris Wilson87701b42017-10-13 21:26:20 +01005077 spin_lock_init(&dev_priv->mm.free_lock);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01005078 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005079 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5080 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005081 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01005082 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilsonf2123812017-10-16 12:40:37 +01005083
Chris Wilson67d97da2016-07-04 08:08:31 +01005084 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07005085 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01005086 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005087 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01005088 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005089 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005090
Joonas Lahtinen6f633402016-09-01 14:58:21 +03005091 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
5092
Chris Wilsonb5add952016-08-04 16:32:36 +01005093 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01005094
Matthew Auld465c4032017-10-06 23:18:14 +01005095 err = i915_gemfs_init(dev_priv);
5096 if (err)
5097 DRM_NOTE("Unable to create a private tmpfs mount, hugepage support will be disabled(%d).\n", err);
5098
Chris Wilson73cb9702016-10-28 13:58:46 +01005099 return 0;
5100
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005101err_priorities:
5102 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005103err_dependencies:
5104 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01005105err_requests:
5106 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005107err_luts:
5108 kmem_cache_destroy(dev_priv->luts);
Chris Wilson73cb9702016-10-28 13:58:46 +01005109err_vmas:
5110 kmem_cache_destroy(dev_priv->vmas);
5111err_objects:
5112 kmem_cache_destroy(dev_priv->objects);
5113err_out:
5114 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07005115}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005116
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00005117void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02005118{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005119 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005120 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00005121 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00005122
Matthew Auldea84aa72016-11-17 21:04:11 +00005123 mutex_lock(&dev_priv->drm.struct_mutex);
5124 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
5125 WARN_ON(!list_empty(&dev_priv->gt.timelines));
5126 mutex_unlock(&dev_priv->drm.struct_mutex);
5127
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01005128 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00005129 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02005130 kmem_cache_destroy(dev_priv->requests);
Chris Wilsond1b48c12017-08-16 09:52:08 +01005131 kmem_cache_destroy(dev_priv->luts);
Imre Deakd64aa092016-01-19 15:26:29 +02005132 kmem_cache_destroy(dev_priv->vmas);
5133 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01005134
5135 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
5136 rcu_barrier();
Matthew Auld465c4032017-10-06 23:18:14 +01005137
5138 i915_gemfs_fini(dev_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02005139}
5140
Chris Wilson6a800ea2016-09-21 14:51:07 +01005141int i915_gem_freeze(struct drm_i915_private *dev_priv)
5142{
Chris Wilsond0aa3012017-04-07 11:25:49 +01005143 /* Discard all purgeable objects, let userspace recover those as
5144 * required after resuming.
5145 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01005146 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01005147
Chris Wilson6a800ea2016-09-21 14:51:07 +01005148 return 0;
5149}
5150
Chris Wilson461fb992016-05-14 07:26:33 +01005151int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5152{
5153 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01005154 struct list_head *phases[] = {
5155 &dev_priv->mm.unbound_list,
5156 &dev_priv->mm.bound_list,
5157 NULL
5158 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01005159
5160 /* Called just before we write the hibernation image.
5161 *
5162 * We need to update the domain tracking to reflect that the CPU
5163 * will be accessing all the pages to create and restore from the
5164 * hibernation, and so upon restoration those pages will be in the
5165 * CPU domain.
5166 *
5167 * To make sure the hibernation image contains the latest state,
5168 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01005169 *
5170 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01005171 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01005172 */
5173
Chris Wilson912d5722017-09-06 16:19:30 -07005174 i915_gem_shrink(dev_priv, -1UL, NULL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01005175 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01005176
Chris Wilsonf2123812017-10-16 12:40:37 +01005177 spin_lock(&dev_priv->mm.obj_lock);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005178 for (p = phases; *p; p++) {
Chris Wilsonf2123812017-10-16 12:40:37 +01005179 list_for_each_entry(obj, *p, mm.link)
Chris Wilsone27ab732017-06-15 13:38:49 +01005180 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005181 }
Chris Wilsonf2123812017-10-16 12:40:37 +01005182 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson461fb992016-05-14 07:26:33 +01005183
5184 return 0;
5185}
5186
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005187void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005188{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005189 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005190 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005191
5192 /* Clean up our request list when the client is going away, so that
5193 * later retire_requests won't dereference our soon-to-be-gone
5194 * file_priv.
5195 */
Chris Wilson1c255952010-09-26 11:03:27 +01005196 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005197 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005198 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005199 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005200}
5201
Chris Wilson829a0af2017-06-20 12:05:45 +01005202int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005203{
5204 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005205 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005206
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005207 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005208
5209 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5210 if (!file_priv)
5211 return -ENOMEM;
5212
5213 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005214 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005215 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005216
5217 spin_lock_init(&file_priv->mm.lock);
5218 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005219
Chris Wilsonc80ff162016-07-27 09:07:27 +01005220 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005221
Chris Wilson829a0af2017-06-20 12:05:45 +01005222 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005223 if (ret)
5224 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005225
Ben Widawskye422b882013-12-06 14:10:58 -08005226 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005227}
5228
Daniel Vetterb680c372014-09-19 18:27:27 +02005229/**
5230 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005231 * @old: current GEM buffer for the frontbuffer slots
5232 * @new: new GEM buffer for the frontbuffer slots
5233 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005234 *
5235 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5236 * from @old and setting them in @new. Both @old and @new can be NULL.
5237 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005238void i915_gem_track_fb(struct drm_i915_gem_object *old,
5239 struct drm_i915_gem_object *new,
5240 unsigned frontbuffer_bits)
5241{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005242 /* Control of individual bits within the mask are guarded by
5243 * the owning plane->mutex, i.e. we can never see concurrent
5244 * manipulation of individual bits. But since the bitfield as a whole
5245 * is updated using RMW, we need to use atomics in order to update
5246 * the bits.
5247 */
5248 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5249 sizeof(atomic_t) * BITS_PER_BYTE);
5250
Daniel Vettera071fa02014-06-18 23:28:09 +02005251 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005252 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5253 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005254 }
5255
5256 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005257 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5258 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005259 }
5260}
5261
Dave Gordonea702992015-07-09 19:29:02 +01005262/* Allocate a new GEM object and fill it with the supplied data */
5263struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005264i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005265 const void *data, size_t size)
5266{
5267 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005268 struct file *file;
5269 size_t offset;
5270 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005271
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005272 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005273 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005274 return obj;
5275
Chris Wilsonce8ff092017-03-17 19:46:47 +00005276 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005277
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005278 file = obj->base.filp;
5279 offset = 0;
5280 do {
5281 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5282 struct page *page;
5283 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005284
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005285 err = pagecache_write_begin(file, file->f_mapping,
5286 offset, len, 0,
5287 &page, &pgdata);
5288 if (err < 0)
5289 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005290
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005291 vaddr = kmap(page);
5292 memcpy(vaddr, data, len);
5293 kunmap(page);
5294
5295 err = pagecache_write_end(file, file->f_mapping,
5296 offset, len, len,
5297 page, pgdata);
5298 if (err < 0)
5299 goto fail;
5300
5301 size -= len;
5302 data += len;
5303 offset += len;
5304 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005305
5306 return obj;
5307
5308fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005309 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005310 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005311}
Chris Wilson96d77632016-10-28 13:58:33 +01005312
5313struct scatterlist *
5314i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5315 unsigned int n,
5316 unsigned int *offset)
5317{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005318 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005319 struct scatterlist *sg;
5320 unsigned int idx, count;
5321
5322 might_sleep();
5323 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005324 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005325
5326 /* As we iterate forward through the sg, we record each entry in a
5327 * radixtree for quick repeated (backwards) lookups. If we have seen
5328 * this index previously, we will have an entry for it.
5329 *
5330 * Initial lookup is O(N), but this is amortized to O(1) for
5331 * sequential page access (where each new request is consecutive
5332 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5333 * i.e. O(1) with a large constant!
5334 */
5335 if (n < READ_ONCE(iter->sg_idx))
5336 goto lookup;
5337
5338 mutex_lock(&iter->lock);
5339
5340 /* We prefer to reuse the last sg so that repeated lookup of this
5341 * (or the subsequent) sg are fast - comparing against the last
5342 * sg is faster than going through the radixtree.
5343 */
5344
5345 sg = iter->sg_pos;
5346 idx = iter->sg_idx;
5347 count = __sg_page_count(sg);
5348
5349 while (idx + count <= n) {
5350 unsigned long exception, i;
5351 int ret;
5352
5353 /* If we cannot allocate and insert this entry, or the
5354 * individual pages from this range, cancel updating the
5355 * sg_idx so that on this lookup we are forced to linearly
5356 * scan onwards, but on future lookups we will try the
5357 * insertion again (in which case we need to be careful of
5358 * the error return reporting that we have already inserted
5359 * this index).
5360 */
5361 ret = radix_tree_insert(&iter->radix, idx, sg);
5362 if (ret && ret != -EEXIST)
5363 goto scan;
5364
5365 exception =
5366 RADIX_TREE_EXCEPTIONAL_ENTRY |
5367 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5368 for (i = 1; i < count; i++) {
5369 ret = radix_tree_insert(&iter->radix, idx + i,
5370 (void *)exception);
5371 if (ret && ret != -EEXIST)
5372 goto scan;
5373 }
5374
5375 idx += count;
5376 sg = ____sg_next(sg);
5377 count = __sg_page_count(sg);
5378 }
5379
5380scan:
5381 iter->sg_pos = sg;
5382 iter->sg_idx = idx;
5383
5384 mutex_unlock(&iter->lock);
5385
5386 if (unlikely(n < idx)) /* insertion completed by another thread */
5387 goto lookup;
5388
5389 /* In case we failed to insert the entry into the radixtree, we need
5390 * to look beyond the current sg.
5391 */
5392 while (idx + count <= n) {
5393 idx += count;
5394 sg = ____sg_next(sg);
5395 count = __sg_page_count(sg);
5396 }
5397
5398 *offset = n - idx;
5399 return sg;
5400
5401lookup:
5402 rcu_read_lock();
5403
5404 sg = radix_tree_lookup(&iter->radix, n);
5405 GEM_BUG_ON(!sg);
5406
5407 /* If this index is in the middle of multi-page sg entry,
5408 * the radixtree will contain an exceptional entry that points
5409 * to the start of that range. We will return the pointer to
5410 * the base page and the offset of this page within the
5411 * sg entry's range.
5412 */
5413 *offset = 0;
5414 if (unlikely(radix_tree_exception(sg))) {
5415 unsigned long base =
5416 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5417
5418 sg = radix_tree_lookup(&iter->radix, base);
5419 GEM_BUG_ON(!sg);
5420
5421 *offset = n - base;
5422 }
5423
5424 rcu_read_unlock();
5425
5426 return sg;
5427}
5428
5429struct page *
5430i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5431{
5432 struct scatterlist *sg;
5433 unsigned int offset;
5434
5435 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5436
5437 sg = i915_gem_object_get_sg(obj, n, &offset);
5438 return nth_page(sg_page(sg), offset);
5439}
5440
5441/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5442struct page *
5443i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5444 unsigned int n)
5445{
5446 struct page *page;
5447
5448 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005449 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005450 set_page_dirty(page);
5451
5452 return page;
5453}
5454
5455dma_addr_t
5456i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5457 unsigned long n)
5458{
5459 struct scatterlist *sg;
5460 unsigned int offset;
5461
5462 sg = i915_gem_object_get_sg(obj, n, &offset);
5463 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5464}
Chris Wilson935a2f72017-02-13 17:15:13 +00005465
Chris Wilson8eeb7902017-07-26 19:16:01 +01005466int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5467{
5468 struct sg_table *pages;
5469 int err;
5470
5471 if (align > obj->base.size)
5472 return -EINVAL;
5473
5474 if (obj->ops == &i915_gem_phys_ops)
5475 return 0;
5476
5477 if (obj->ops != &i915_gem_object_ops)
5478 return -EINVAL;
5479
5480 err = i915_gem_object_unbind(obj);
5481 if (err)
5482 return err;
5483
5484 mutex_lock(&obj->mm.lock);
5485
5486 if (obj->mm.madv != I915_MADV_WILLNEED) {
5487 err = -EFAULT;
5488 goto err_unlock;
5489 }
5490
5491 if (obj->mm.quirked) {
5492 err = -EFAULT;
5493 goto err_unlock;
5494 }
5495
5496 if (obj->mm.mapping) {
5497 err = -EBUSY;
5498 goto err_unlock;
5499 }
5500
Chris Wilsonf2123812017-10-16 12:40:37 +01005501 pages = fetch_and_zero(&obj->mm.pages);
5502 if (pages) {
5503 struct drm_i915_private *i915 = to_i915(obj->base.dev);
5504
5505 __i915_gem_object_reset_page_iter(obj);
5506
5507 spin_lock(&i915->mm.obj_lock);
5508 list_del(&obj->mm.link);
5509 spin_unlock(&i915->mm.obj_lock);
5510 }
5511
Chris Wilson8eeb7902017-07-26 19:16:01 +01005512 obj->ops = &i915_gem_phys_ops;
5513
Chris Wilson8fb6a5d2017-07-26 19:16:02 +01005514 err = ____i915_gem_object_get_pages(obj);
Chris Wilson8eeb7902017-07-26 19:16:01 +01005515 if (err)
5516 goto err_xfer;
5517
5518 /* Perma-pin (until release) the physical set of pages */
5519 __i915_gem_object_pin_pages(obj);
5520
5521 if (!IS_ERR_OR_NULL(pages))
5522 i915_gem_object_ops.put_pages(obj, pages);
5523 mutex_unlock(&obj->mm.lock);
5524 return 0;
5525
5526err_xfer:
5527 obj->ops = &i915_gem_object_ops;
5528 obj->mm.pages = pages;
5529err_unlock:
5530 mutex_unlock(&obj->mm.lock);
5531 return err;
5532}
5533
Chris Wilson935a2f72017-02-13 17:15:13 +00005534#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5535#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005536#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005537#include "selftests/huge_gem_object.c"
Matthew Auld40498662017-10-06 23:18:29 +01005538#include "selftests/huge_pages.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005539#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005540#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005541#endif