blob: b2f8ac1386a28fe7ea684c3abcae2957ac7e2585 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000041#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070042#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020044#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010046static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010048static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000053 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010054}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053058 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
59 return false;
60
Chris Wilson2c225692013-08-09 12:26:45 +010061 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
62 return true;
63
64 return obj->pin_display;
65}
66
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053067static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010068insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053069 struct drm_mm_node *node, u32 size)
70{
71 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010072 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
Chris Wilson85fd4f52016-12-05 14:29:36 +000073 size, 0,
74 I915_COLOR_UNEVICTABLE,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010075 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053076 DRM_MM_SEARCH_DEFAULT,
77 DRM_MM_CREATE_DEFAULT);
78}
79
80static void
81remove_mappable_node(struct drm_mm_node *node)
82{
83 drm_mm_remove_node(node);
84}
85
Chris Wilson73aa8082010-09-30 11:46:12 +010086/* some bookkeeping */
87static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010088 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010089{
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091 dev_priv->mm.object_count++;
92 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094}
95
96static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010097 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010098{
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100 dev_priv->mm.object_count--;
101 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200102 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100103}
104
Chris Wilson21dd3732011-01-26 15:55:56 +0000105static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100106i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 int ret;
109
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100110 might_sleep();
111
Chris Wilsond98c52c2016-04-13 17:35:05 +0100112 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 return 0;
114
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 /*
116 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
117 * userspace. If it takes that long something really bad is going on and
118 * we should simply try to bail out and fail as gracefully as possible.
119 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100121 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100122 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 if (ret == 0) {
124 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
125 return -EIO;
126 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100128 } else {
129 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200130 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131}
132
Chris Wilson54cf91d2010-11-25 18:00:26 +0000133int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100135 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 int ret;
137
Daniel Vetter33196de2012-11-14 17:14:05 +0100138 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 if (ret)
140 return ret;
141
142 ret = mutex_lock_interruptible(&dev->struct_mutex);
143 if (ret)
144 return ret;
145
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 return 0;
147}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
Eric Anholt5a125c32008-10-22 21:40:13 -0700150i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700152{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200154 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300155 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000157 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Chris Wilson6299f992010-11-24 12:23:44 +0000159 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100162 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100163 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000164 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100165 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100166 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300169 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000171
Eric Anholt5a125c32008-10-22 21:40:13 -0700172 return 0;
173}
174
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100177{
Al Viro93c76a32015-12-04 23:45:44 -0500178 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000179 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 struct sg_table *st;
181 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000182 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100184
Chris Wilson6a2c4232014-11-04 04:51:40 -0800185 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100186 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100187
Chris Wilsondbb43512016-12-07 13:34:11 +0000188 /* Always aligning to the object size, allows a single allocation
189 * to handle all possible callers, and given typical object sizes,
190 * the alignment of the buddy allocation will naturally match.
191 */
192 phys = drm_pci_alloc(obj->base.dev,
193 obj->base.size,
194 roundup_pow_of_two(obj->base.size));
195 if (!phys)
196 return ERR_PTR(-ENOMEM);
197
198 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
200 struct page *page;
201 char *src;
202
203 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000204 if (IS_ERR(page)) {
205 st = ERR_CAST(page);
206 goto err_phys;
207 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 src = kmap_atomic(page);
210 memcpy(vaddr, src, PAGE_SIZE);
211 drm_clflush_virt_range(vaddr, PAGE_SIZE);
212 kunmap_atomic(src);
213
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300214 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215 vaddr += PAGE_SIZE;
216 }
217
Chris Wilsonc0336662016-05-06 15:40:21 +0100218 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219
220 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000221 if (!st) {
222 st = ERR_PTR(-ENOMEM);
223 goto err_phys;
224 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800225
226 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
227 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 st = ERR_PTR(-ENOMEM);
229 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 }
231
232 sg = st->sgl;
233 sg->offset = 0;
234 sg->length = obj->base.size;
235
Chris Wilsondbb43512016-12-07 13:34:11 +0000236 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800237 sg_dma_len(sg) = obj->base.size;
238
Chris Wilsondbb43512016-12-07 13:34:11 +0000239 obj->phys_handle = phys;
240 return st;
241
242err_phys:
243 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100244 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245}
246
247static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000248__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000249 struct sg_table *pages,
250 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800251{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100252 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100254 if (obj->mm.madv == I915_MADV_DONTNEED)
255 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800256
Chris Wilsone5facdf2016-12-23 14:57:57 +0000257 if (needs_clflush &&
258 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson05c34832016-11-18 21:17:47 +0000259 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000260 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100261
262 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
263 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
264}
265
266static void
267i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
268 struct sg_table *pages)
269{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000270 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100271
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100272 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500273 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100275 int i;
276
277 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800278 struct page *page;
279 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100280
Chris Wilson6a2c4232014-11-04 04:51:40 -0800281 page = shmem_read_mapping_page(mapping, i);
282 if (IS_ERR(page))
283 continue;
284
285 dst = kmap_atomic(page);
286 drm_clflush_virt_range(vaddr, PAGE_SIZE);
287 memcpy(dst, vaddr, PAGE_SIZE);
288 kunmap_atomic(dst);
289
290 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100291 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100292 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300293 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100294 vaddr += PAGE_SIZE;
295 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100296 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100297 }
298
Chris Wilson03ac84f2016-10-28 13:58:36 +0100299 sg_free_table(pages);
300 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000301
302 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800303}
304
305static void
306i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
307{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100308 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800309}
310
311static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
312 .get_pages = i915_gem_object_get_pages_phys,
313 .put_pages = i915_gem_object_put_pages_phys,
314 .release = i915_gem_object_release_phys,
315};
316
Chris Wilson35a96112016-08-14 18:44:40 +0100317int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100318{
319 struct i915_vma *vma;
320 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100322
Chris Wilson02bef8f2016-08-14 18:44:41 +0100323 lockdep_assert_held(&obj->base.dev->struct_mutex);
324
325 /* Closed vma are removed from the obj->vma_list - but they may
326 * still have an active binding on the object. To remove those we
327 * must wait for all rendering to complete to the object (as unbinding
328 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100329 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100330 ret = i915_gem_object_wait(obj,
331 I915_WAIT_INTERRUPTIBLE |
332 I915_WAIT_LOCKED |
333 I915_WAIT_ALL,
334 MAX_SCHEDULE_TIMEOUT,
335 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100336 if (ret)
337 return ret;
338
339 i915_gem_retire_requests(to_i915(obj->base.dev));
340
Chris Wilsonaa653a62016-08-04 07:52:27 +0100341 while ((vma = list_first_entry_or_null(&obj->vma_list,
342 struct i915_vma,
343 obj_link))) {
344 list_move_tail(&vma->obj_link, &still_in_list);
345 ret = i915_vma_unbind(vma);
346 if (ret)
347 break;
348 }
349 list_splice(&still_in_list, &obj->vma_list);
350
351 return ret;
352}
353
Chris Wilsone95433c2016-10-28 13:58:27 +0100354static long
355i915_gem_object_wait_fence(struct dma_fence *fence,
356 unsigned int flags,
357 long timeout,
358 struct intel_rps_client *rps)
359{
360 struct drm_i915_gem_request *rq;
361
362 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
363
364 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
365 return timeout;
366
367 if (!dma_fence_is_i915(fence))
368 return dma_fence_wait_timeout(fence,
369 flags & I915_WAIT_INTERRUPTIBLE,
370 timeout);
371
372 rq = to_request(fence);
373 if (i915_gem_request_completed(rq))
374 goto out;
375
376 /* This client is about to stall waiting for the GPU. In many cases
377 * this is undesirable and limits the throughput of the system, as
378 * many clients cannot continue processing user input/output whilst
379 * blocked. RPS autotuning may take tens of milliseconds to respond
380 * to the GPU load and thus incurs additional latency for the client.
381 * We can circumvent that by promoting the GPU frequency to maximum
382 * before we wait. This makes the GPU throttle up much more quickly
383 * (good for benchmarks and user experience, e.g. window animations),
384 * but at a cost of spending more power processing the workload
385 * (bad for battery). Not all clients even want their results
386 * immediately and for them we should just let the GPU select its own
387 * frequency to maximise efficiency. To prevent a single client from
388 * forcing the clocks too high for the whole system, we only allow
389 * each client to waitboost once in a busy period.
390 */
391 if (rps) {
392 if (INTEL_GEN(rq->i915) >= 6)
393 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
394 else
395 rps = NULL;
396 }
397
398 timeout = i915_wait_request(rq, flags, timeout);
399
400out:
401 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
402 i915_gem_request_retire_upto(rq);
403
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000404 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100405 /* The GPU is now idle and this client has stalled.
406 * Since no other client has submitted a request in the
407 * meantime, assume that this client is the only one
408 * supplying work to the GPU but is unable to keep that
409 * work supplied because it is waiting. Since the GPU is
410 * then never kept fully busy, RPS autoclocking will
411 * keep the clocks relatively low, causing further delays.
412 * Compensate by giving the synchronous client credit for
413 * a waitboost next time.
414 */
415 spin_lock(&rq->i915->rps.client_lock);
416 list_del_init(&rps->link);
417 spin_unlock(&rq->i915->rps.client_lock);
418 }
419
420 return timeout;
421}
422
423static long
424i915_gem_object_wait_reservation(struct reservation_object *resv,
425 unsigned int flags,
426 long timeout,
427 struct intel_rps_client *rps)
428{
429 struct dma_fence *excl;
430
431 if (flags & I915_WAIT_ALL) {
432 struct dma_fence **shared;
433 unsigned int count, i;
434 int ret;
435
436 ret = reservation_object_get_fences_rcu(resv,
437 &excl, &count, &shared);
438 if (ret)
439 return ret;
440
441 for (i = 0; i < count; i++) {
442 timeout = i915_gem_object_wait_fence(shared[i],
443 flags, timeout,
444 rps);
445 if (timeout <= 0)
446 break;
447
448 dma_fence_put(shared[i]);
449 }
450
451 for (; i < count; i++)
452 dma_fence_put(shared[i]);
453 kfree(shared);
454 } else {
455 excl = reservation_object_get_excl_rcu(resv);
456 }
457
458 if (excl && timeout > 0)
459 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
460
461 dma_fence_put(excl);
462
463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564int
565i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
566 int align)
567{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800568 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100569
Chris Wilsondbb43512016-12-07 13:34:11 +0000570 if (align > obj->base.size)
571 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100572
Chris Wilsondbb43512016-12-07 13:34:11 +0000573 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100574 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100575
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100576 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100577 return -EFAULT;
578
579 if (obj->base.filp == NULL)
580 return -EINVAL;
581
Chris Wilson4717ca92016-08-04 07:52:28 +0100582 ret = i915_gem_object_unbind(obj);
583 if (ret)
584 return ret;
585
Chris Wilson548625e2016-11-01 12:11:34 +0000586 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100587 if (obj->mm.pages)
588 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800589
Chris Wilson6a2c4232014-11-04 04:51:40 -0800590 obj->ops = &i915_gem_phys_ops;
591
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100592 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100593}
594
595static int
596i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
597 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100598 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100599{
Chris Wilson00731152014-05-21 12:42:56 +0100600 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300601 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800602
603 /* We manually control the domain here and pretend that it
604 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
605 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700606 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000607 if (copy_from_user(vaddr, user_data, args->size))
608 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100609
Chris Wilson6a2c4232014-11-04 04:51:40 -0800610 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000611 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200612
Rodrigo Vivide152b62015-07-07 16:28:51 -0700613 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000614 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100615}
616
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000617void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000618{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100619 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000620}
621
622void i915_gem_object_free(struct drm_i915_gem_object *obj)
623{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100624 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100625 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000626}
627
Dave Airlieff72145b2011-02-07 12:16:14 +1000628static int
629i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000630 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000631 uint64_t size,
632 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700633{
Chris Wilson05394f32010-11-08 19:18:58 +0000634 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300635 int ret;
636 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Dave Airlieff72145b2011-02-07 12:16:14 +1000638 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200639 if (size == 0)
640 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700641
642 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000643 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100644 if (IS_ERR(obj))
645 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700646
Chris Wilson05394f32010-11-08 19:18:58 +0000647 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100648 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100649 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200650 if (ret)
651 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100652
Dave Airlieff72145b2011-02-07 12:16:14 +1000653 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700654 return 0;
655}
656
Dave Airlieff72145b2011-02-07 12:16:14 +1000657int
658i915_gem_dumb_create(struct drm_file *file,
659 struct drm_device *dev,
660 struct drm_mode_create_dumb *args)
661{
662 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300663 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000664 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000665 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000666 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000667}
668
Dave Airlieff72145b2011-02-07 12:16:14 +1000669/**
670 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100671 * @dev: drm device pointer
672 * @data: ioctl data blob
673 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000674 */
675int
676i915_gem_create_ioctl(struct drm_device *dev, void *data,
677 struct drm_file *file)
678{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000679 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000680 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200681
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000682 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100683
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000684 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000685 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000686}
687
Daniel Vetter8c599672011-12-14 13:57:31 +0100688static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100689__copy_to_user_swizzled(char __user *cpu_vaddr,
690 const char *gpu_vaddr, int gpu_offset,
691 int length)
692{
693 int ret, cpu_offset = 0;
694
695 while (length > 0) {
696 int cacheline_end = ALIGN(gpu_offset + 1, 64);
697 int this_length = min(cacheline_end - gpu_offset, length);
698 int swizzled_gpu_offset = gpu_offset ^ 64;
699
700 ret = __copy_to_user(cpu_vaddr + cpu_offset,
701 gpu_vaddr + swizzled_gpu_offset,
702 this_length);
703 if (ret)
704 return ret + length;
705
706 cpu_offset += this_length;
707 gpu_offset += this_length;
708 length -= this_length;
709 }
710
711 return 0;
712}
713
714static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700715__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
716 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100717 int length)
718{
719 int ret, cpu_offset = 0;
720
721 while (length > 0) {
722 int cacheline_end = ALIGN(gpu_offset + 1, 64);
723 int this_length = min(cacheline_end - gpu_offset, length);
724 int swizzled_gpu_offset = gpu_offset ^ 64;
725
726 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
727 cpu_vaddr + cpu_offset,
728 this_length);
729 if (ret)
730 return ret + length;
731
732 cpu_offset += this_length;
733 gpu_offset += this_length;
734 length -= this_length;
735 }
736
737 return 0;
738}
739
Brad Volkin4c914c02014-02-18 10:15:45 -0800740/*
741 * Pins the specified object's pages and synchronizes the object with
742 * GPU accesses. Sets needs_clflush to non-zero if the caller should
743 * flush the object from the CPU cache.
744 */
745int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100746 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800747{
748 int ret;
749
Chris Wilsone95433c2016-10-28 13:58:27 +0100750 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800751
Chris Wilsone95433c2016-10-28 13:58:27 +0100752 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100753 if (!i915_gem_object_has_struct_page(obj))
754 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800755
Chris Wilsone95433c2016-10-28 13:58:27 +0100756 ret = i915_gem_object_wait(obj,
757 I915_WAIT_INTERRUPTIBLE |
758 I915_WAIT_LOCKED,
759 MAX_SCHEDULE_TIMEOUT,
760 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100761 if (ret)
762 return ret;
763
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100764 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100765 if (ret)
766 return ret;
767
Chris Wilsona314d5c2016-08-18 17:16:48 +0100768 i915_gem_object_flush_gtt_write_domain(obj);
769
Chris Wilson43394c72016-08-18 17:16:47 +0100770 /* If we're not in the cpu read domain, set ourself into the gtt
771 * read domain and manually flush cachelines (if required). This
772 * optimizes for the case when the gpu will dirty the data
773 * anyway again before the next pread happens.
774 */
775 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800776 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
777 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800778
Chris Wilson43394c72016-08-18 17:16:47 +0100779 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
780 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100781 if (ret)
782 goto err_unpin;
783
Chris Wilson43394c72016-08-18 17:16:47 +0100784 *needs_clflush = 0;
785 }
786
Chris Wilson97649512016-08-18 17:16:50 +0100787 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100788 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100789
790err_unpin:
791 i915_gem_object_unpin_pages(obj);
792 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100793}
794
795int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
796 unsigned int *needs_clflush)
797{
798 int ret;
799
Chris Wilsone95433c2016-10-28 13:58:27 +0100800 lockdep_assert_held(&obj->base.dev->struct_mutex);
801
Chris Wilson43394c72016-08-18 17:16:47 +0100802 *needs_clflush = 0;
803 if (!i915_gem_object_has_struct_page(obj))
804 return -ENODEV;
805
Chris Wilsone95433c2016-10-28 13:58:27 +0100806 ret = i915_gem_object_wait(obj,
807 I915_WAIT_INTERRUPTIBLE |
808 I915_WAIT_LOCKED |
809 I915_WAIT_ALL,
810 MAX_SCHEDULE_TIMEOUT,
811 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100812 if (ret)
813 return ret;
814
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100815 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100816 if (ret)
817 return ret;
818
Chris Wilsona314d5c2016-08-18 17:16:48 +0100819 i915_gem_object_flush_gtt_write_domain(obj);
820
Chris Wilson43394c72016-08-18 17:16:47 +0100821 /* If we're not in the cpu write domain, set ourself into the
822 * gtt write domain and manually flush cachelines (as required).
823 * This optimizes for the case when the gpu will use the data
824 * right away and we therefore have to clflush anyway.
825 */
826 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
827 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
828
829 /* Same trick applies to invalidate partially written cachelines read
830 * before writing.
831 */
832 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
833 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
834 obj->cache_level);
835
Chris Wilson43394c72016-08-18 17:16:47 +0100836 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
837 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100838 if (ret)
839 goto err_unpin;
840
Chris Wilson43394c72016-08-18 17:16:47 +0100841 *needs_clflush = 0;
842 }
843
844 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
845 obj->cache_dirty = true;
846
847 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100848 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100849 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100850 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100851
852err_unpin:
853 i915_gem_object_unpin_pages(obj);
854 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800855}
856
Daniel Vetter23c18c72012-03-25 19:47:42 +0200857static void
858shmem_clflush_swizzled_range(char *addr, unsigned long length,
859 bool swizzled)
860{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200861 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200862 unsigned long start = (unsigned long) addr;
863 unsigned long end = (unsigned long) addr + length;
864
865 /* For swizzling simply ensure that we always flush both
866 * channels. Lame, but simple and it works. Swizzled
867 * pwrite/pread is far from a hotpath - current userspace
868 * doesn't use it at all. */
869 start = round_down(start, 128);
870 end = round_up(end, 128);
871
872 drm_clflush_virt_range((void *)start, end - start);
873 } else {
874 drm_clflush_virt_range(addr, length);
875 }
876
877}
878
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879/* Only difference to the fast-path function is that this can handle bit17
880 * and uses non-atomic copy and kmap functions. */
881static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100882shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200883 char __user *user_data,
884 bool page_do_bit17_swizzling, bool needs_clflush)
885{
886 char *vaddr;
887 int ret;
888
889 vaddr = kmap(page);
890 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100891 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893
894 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100895 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200896 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100897 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898 kunmap(page);
899
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100900 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200901}
902
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100903static int
904shmem_pread(struct page *page, int offset, int length, char __user *user_data,
905 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530906{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100907 int ret;
908
909 ret = -ENODEV;
910 if (!page_do_bit17_swizzling) {
911 char *vaddr = kmap_atomic(page);
912
913 if (needs_clflush)
914 drm_clflush_virt_range(vaddr + offset, length);
915 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
916 kunmap_atomic(vaddr);
917 }
918 if (ret == 0)
919 return 0;
920
921 return shmem_pread_slow(page, offset, length, user_data,
922 page_do_bit17_swizzling, needs_clflush);
923}
924
925static int
926i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
927 struct drm_i915_gem_pread *args)
928{
929 char __user *user_data;
930 u64 remain;
931 unsigned int obj_do_bit17_swizzling;
932 unsigned int needs_clflush;
933 unsigned int idx, offset;
934 int ret;
935
936 obj_do_bit17_swizzling = 0;
937 if (i915_gem_object_needs_bit17_swizzle(obj))
938 obj_do_bit17_swizzling = BIT(17);
939
940 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
941 if (ret)
942 return ret;
943
944 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
945 mutex_unlock(&obj->base.dev->struct_mutex);
946 if (ret)
947 return ret;
948
949 remain = args->size;
950 user_data = u64_to_user_ptr(args->data_ptr);
951 offset = offset_in_page(args->offset);
952 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
953 struct page *page = i915_gem_object_get_page(obj, idx);
954 int length;
955
956 length = remain;
957 if (offset + length > PAGE_SIZE)
958 length = PAGE_SIZE - offset;
959
960 ret = shmem_pread(page, offset, length, user_data,
961 page_to_phys(page) & obj_do_bit17_swizzling,
962 needs_clflush);
963 if (ret)
964 break;
965
966 remain -= length;
967 user_data += length;
968 offset = 0;
969 }
970
971 i915_gem_obj_finish_shmem_access(obj);
972 return ret;
973}
974
975static inline bool
976gtt_user_read(struct io_mapping *mapping,
977 loff_t base, int offset,
978 char __user *user_data, int length)
979{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530980 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100981 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530982
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530983 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100984 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
985 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
986 io_mapping_unmap_atomic(vaddr);
987 if (unwritten) {
988 vaddr = (void __force *)
989 io_mapping_map_wc(mapping, base, PAGE_SIZE);
990 unwritten = copy_to_user(user_data, vaddr + offset, length);
991 io_mapping_unmap(vaddr);
992 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530993 return unwritten;
994}
995
996static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100997i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
998 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530999{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001000 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1001 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301002 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001003 struct i915_vma *vma;
1004 void __user *user_data;
1005 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006 int ret;
1007
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001008 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1009 if (ret)
1010 return ret;
1011
1012 intel_runtime_pm_get(i915);
1013 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1014 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001015 if (!IS_ERR(vma)) {
1016 node.start = i915_ggtt_offset(vma);
1017 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001018 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001019 if (ret) {
1020 i915_vma_unpin(vma);
1021 vma = ERR_PTR(ret);
1022 }
1023 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001024 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001025 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301026 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001027 goto out_unlock;
1028 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301029 }
1030
1031 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1032 if (ret)
1033 goto out_unpin;
1034
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001035 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301036
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001037 user_data = u64_to_user_ptr(args->data_ptr);
1038 remain = args->size;
1039 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301040
1041 while (remain > 0) {
1042 /* Operation in this page
1043 *
1044 * page_base = page offset within aperture
1045 * page_offset = offset within page
1046 * page_length = bytes to copy for this page
1047 */
1048 u32 page_base = node.start;
1049 unsigned page_offset = offset_in_page(offset);
1050 unsigned page_length = PAGE_SIZE - page_offset;
1051 page_length = remain < page_length ? remain : page_length;
1052 if (node.allocated) {
1053 wmb();
1054 ggtt->base.insert_page(&ggtt->base,
1055 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001056 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301057 wmb();
1058 } else {
1059 page_base += offset & PAGE_MASK;
1060 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001061
1062 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1063 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064 ret = -EFAULT;
1065 break;
1066 }
1067
1068 remain -= page_length;
1069 user_data += page_length;
1070 offset += page_length;
1071 }
1072
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001073 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301074out_unpin:
1075 if (node.allocated) {
1076 wmb();
1077 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001078 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301079 remove_mappable_node(&node);
1080 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001081 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301082 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001083out_unlock:
1084 intel_runtime_pm_put(i915);
1085 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001086
Eric Anholteb014592009-03-10 11:44:52 -07001087 return ret;
1088}
1089
Eric Anholt673a3942008-07-30 12:06:12 -07001090/**
1091 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001092 * @dev: drm device pointer
1093 * @data: ioctl data blob
1094 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001095 *
1096 * On error, the contents of *data are undefined.
1097 */
1098int
1099i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001100 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001101{
1102 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001103 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001104 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001105
Chris Wilson51311d02010-11-17 09:10:42 +00001106 if (args->size == 0)
1107 return 0;
1108
1109 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001110 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001111 args->size))
1112 return -EFAULT;
1113
Chris Wilson03ac0642016-07-20 13:31:51 +01001114 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001115 if (!obj)
1116 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001117
Chris Wilson7dcd2492010-09-26 20:21:44 +01001118 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001119 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001120 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001121 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001122 }
1123
Chris Wilsondb53a302011-02-03 11:57:46 +00001124 trace_i915_gem_object_pread(obj, args->offset, args->size);
1125
Chris Wilsone95433c2016-10-28 13:58:27 +01001126 ret = i915_gem_object_wait(obj,
1127 I915_WAIT_INTERRUPTIBLE,
1128 MAX_SCHEDULE_TIMEOUT,
1129 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001130 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001131 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001132
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001133 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001134 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001135 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001136
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001137 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001138 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001139 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301140
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001141 i915_gem_object_unpin_pages(obj);
1142out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001143 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001144 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001145}
1146
Keith Packard0839ccb2008-10-30 19:38:48 -07001147/* This is the fast write path which cannot handle
1148 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001149 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001150
Chris Wilsonfe115622016-10-28 13:58:40 +01001151static inline bool
1152ggtt_write(struct io_mapping *mapping,
1153 loff_t base, int offset,
1154 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001155{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001156 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001157 unsigned long unwritten;
1158
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001159 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001160 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1161 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001162 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001163 io_mapping_unmap_atomic(vaddr);
1164 if (unwritten) {
1165 vaddr = (void __force *)
1166 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1167 unwritten = copy_from_user(vaddr + offset, user_data, length);
1168 io_mapping_unmap(vaddr);
1169 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001170
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001171 return unwritten;
1172}
1173
Eric Anholt3de09aa2009-03-09 09:42:23 -07001174/**
1175 * This is the fast pwrite path, where we copy the data directly from the
1176 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001177 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001178 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001179 */
Eric Anholt673a3942008-07-30 12:06:12 -07001180static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001181i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1182 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001183{
Chris Wilsonfe115622016-10-28 13:58:40 +01001184 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301185 struct i915_ggtt *ggtt = &i915->ggtt;
1186 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001187 struct i915_vma *vma;
1188 u64 remain, offset;
1189 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301190 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301191
Chris Wilsonfe115622016-10-28 13:58:40 +01001192 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1193 if (ret)
1194 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001195
Chris Wilson9c870d02016-10-24 13:42:15 +01001196 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001197 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001198 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001199 if (!IS_ERR(vma)) {
1200 node.start = i915_ggtt_offset(vma);
1201 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001202 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001203 if (ret) {
1204 i915_vma_unpin(vma);
1205 vma = ERR_PTR(ret);
1206 }
1207 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001208 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001209 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301210 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001211 goto out_unlock;
1212 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301213 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001214
1215 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1216 if (ret)
1217 goto out_unpin;
1218
Chris Wilsonfe115622016-10-28 13:58:40 +01001219 mutex_unlock(&i915->drm.struct_mutex);
1220
Chris Wilsonb19482d2016-08-18 17:16:43 +01001221 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001222
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301223 user_data = u64_to_user_ptr(args->data_ptr);
1224 offset = args->offset;
1225 remain = args->size;
1226 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001227 /* Operation in this page
1228 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001229 * page_base = page offset within aperture
1230 * page_offset = offset within page
1231 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001232 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301233 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001234 unsigned int page_offset = offset_in_page(offset);
1235 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301236 page_length = remain < page_length ? remain : page_length;
1237 if (node.allocated) {
1238 wmb(); /* flush the write before we modify the GGTT */
1239 ggtt->base.insert_page(&ggtt->base,
1240 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1241 node.start, I915_CACHE_NONE, 0);
1242 wmb(); /* flush modifications to the GGTT (insert_page) */
1243 } else {
1244 page_base += offset & PAGE_MASK;
1245 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001246 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001247 * source page isn't available. Return the error and we'll
1248 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301249 * If the object is non-shmem backed, we retry again with the
1250 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001251 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001252 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1253 user_data, page_length)) {
1254 ret = -EFAULT;
1255 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001256 }
Eric Anholt673a3942008-07-30 12:06:12 -07001257
Keith Packard0839ccb2008-10-30 19:38:48 -07001258 remain -= page_length;
1259 user_data += page_length;
1260 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001261 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001262 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001263
1264 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001265out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301266 if (node.allocated) {
1267 wmb();
1268 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001269 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301270 remove_mappable_node(&node);
1271 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001272 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301273 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001274out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001275 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001276 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001277 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001278}
1279
Eric Anholt673a3942008-07-30 12:06:12 -07001280static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001281shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001282 char __user *user_data,
1283 bool page_do_bit17_swizzling,
1284 bool needs_clflush_before,
1285 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001286{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001287 char *vaddr;
1288 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001289
Daniel Vetterd174bd62012-03-25 19:47:40 +02001290 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001291 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001292 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001293 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001294 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001295 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1296 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001297 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001298 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001299 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001300 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001301 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001302 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001303
Chris Wilson755d2212012-09-04 21:02:55 +01001304 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001305}
1306
Chris Wilsonfe115622016-10-28 13:58:40 +01001307/* Per-page copy function for the shmem pwrite fastpath.
1308 * Flushes invalid cachelines before writing to the target if
1309 * needs_clflush_before is set and flushes out any written cachelines after
1310 * writing if needs_clflush is set.
1311 */
Eric Anholt40123c12009-03-09 13:42:30 -07001312static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001313shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1314 bool page_do_bit17_swizzling,
1315 bool needs_clflush_before,
1316 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001317{
Chris Wilsonfe115622016-10-28 13:58:40 +01001318 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001319
Chris Wilsonfe115622016-10-28 13:58:40 +01001320 ret = -ENODEV;
1321 if (!page_do_bit17_swizzling) {
1322 char *vaddr = kmap_atomic(page);
1323
1324 if (needs_clflush_before)
1325 drm_clflush_virt_range(vaddr + offset, len);
1326 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1327 if (needs_clflush_after)
1328 drm_clflush_virt_range(vaddr + offset, len);
1329
1330 kunmap_atomic(vaddr);
1331 }
1332 if (ret == 0)
1333 return ret;
1334
1335 return shmem_pwrite_slow(page, offset, len, user_data,
1336 page_do_bit17_swizzling,
1337 needs_clflush_before,
1338 needs_clflush_after);
1339}
1340
1341static int
1342i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1343 const struct drm_i915_gem_pwrite *args)
1344{
1345 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1346 void __user *user_data;
1347 u64 remain;
1348 unsigned int obj_do_bit17_swizzling;
1349 unsigned int partial_cacheline_write;
1350 unsigned int needs_clflush;
1351 unsigned int offset, idx;
1352 int ret;
1353
1354 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001355 if (ret)
1356 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001357
Chris Wilsonfe115622016-10-28 13:58:40 +01001358 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1359 mutex_unlock(&i915->drm.struct_mutex);
1360 if (ret)
1361 return ret;
1362
1363 obj_do_bit17_swizzling = 0;
1364 if (i915_gem_object_needs_bit17_swizzle(obj))
1365 obj_do_bit17_swizzling = BIT(17);
1366
1367 /* If we don't overwrite a cacheline completely we need to be
1368 * careful to have up-to-date data by first clflushing. Don't
1369 * overcomplicate things and flush the entire patch.
1370 */
1371 partial_cacheline_write = 0;
1372 if (needs_clflush & CLFLUSH_BEFORE)
1373 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1374
Chris Wilson43394c72016-08-18 17:16:47 +01001375 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001376 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001377 offset = offset_in_page(args->offset);
1378 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1379 struct page *page = i915_gem_object_get_page(obj, idx);
1380 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001381
Chris Wilsonfe115622016-10-28 13:58:40 +01001382 length = remain;
1383 if (offset + length > PAGE_SIZE)
1384 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001385
Chris Wilsonfe115622016-10-28 13:58:40 +01001386 ret = shmem_pwrite(page, offset, length, user_data,
1387 page_to_phys(page) & obj_do_bit17_swizzling,
1388 (offset | length) & partial_cacheline_write,
1389 needs_clflush & CLFLUSH_AFTER);
1390 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001391 break;
1392
Chris Wilsonfe115622016-10-28 13:58:40 +01001393 remain -= length;
1394 user_data += length;
1395 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001396 }
1397
Rodrigo Vivide152b62015-07-07 16:28:51 -07001398 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001399 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001400 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001401}
1402
1403/**
1404 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001405 * @dev: drm device
1406 * @data: ioctl data blob
1407 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001408 *
1409 * On error, the contents of the buffer that were to be modified are undefined.
1410 */
1411int
1412i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001413 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001414{
1415 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001416 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001417 int ret;
1418
1419 if (args->size == 0)
1420 return 0;
1421
1422 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001423 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001424 args->size))
1425 return -EFAULT;
1426
Chris Wilson03ac0642016-07-20 13:31:51 +01001427 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001428 if (!obj)
1429 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001430
Chris Wilson7dcd2492010-09-26 20:21:44 +01001431 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001432 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001433 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001434 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001435 }
1436
Chris Wilsondb53a302011-02-03 11:57:46 +00001437 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1438
Chris Wilsone95433c2016-10-28 13:58:27 +01001439 ret = i915_gem_object_wait(obj,
1440 I915_WAIT_INTERRUPTIBLE |
1441 I915_WAIT_ALL,
1442 MAX_SCHEDULE_TIMEOUT,
1443 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001444 if (ret)
1445 goto err;
1446
Chris Wilsonfe115622016-10-28 13:58:40 +01001447 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001448 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001449 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001450
Daniel Vetter935aaa62012-03-25 19:47:35 +02001451 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001452 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1453 * it would end up going through the fenced access, and we'll get
1454 * different detiling behavior between reading and writing.
1455 * pread/pwrite currently are reading and writing from the CPU
1456 * perspective, requiring manual detiling by the client.
1457 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001458 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001459 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001460 /* Note that the gtt paths might fail with non-page-backed user
1461 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001462 * textures). Fallback to the shmem path in that case.
1463 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001464 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001465
Chris Wilsond1054ee2016-07-16 18:42:36 +01001466 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001467 if (obj->phys_handle)
1468 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301469 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001470 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001471 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001472
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001474err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001475 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001476 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001477}
1478
Chris Wilsond243ad82016-08-18 17:16:44 +01001479static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001480write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1481{
Chris Wilson50349242016-08-18 17:17:04 +01001482 return (domain == I915_GEM_DOMAIN_GTT ?
1483 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001484}
1485
Chris Wilson40e62d52016-10-28 13:58:41 +01001486static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1487{
1488 struct drm_i915_private *i915;
1489 struct list_head *list;
1490 struct i915_vma *vma;
1491
1492 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1493 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001494 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001495
1496 if (i915_vma_is_active(vma))
1497 continue;
1498
1499 if (!drm_mm_node_allocated(&vma->node))
1500 continue;
1501
1502 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1503 }
1504
1505 i915 = to_i915(obj->base.dev);
1506 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001507 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001508}
1509
Eric Anholt673a3942008-07-30 12:06:12 -07001510/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001511 * Called when user space prepares to use an object with the CPU, either
1512 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001513 * @dev: drm device
1514 * @data: ioctl data blob
1515 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001516 */
1517int
1518i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001520{
1521 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001522 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001523 uint32_t read_domains = args->read_domains;
1524 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001525 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001526
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001527 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001528 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001529 return -EINVAL;
1530
1531 /* Having something in the write domain implies it's in the read
1532 * domain, and only that read domain. Enforce that in the request.
1533 */
1534 if (write_domain != 0 && read_domains != write_domain)
1535 return -EINVAL;
1536
Chris Wilson03ac0642016-07-20 13:31:51 +01001537 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001538 if (!obj)
1539 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001540
Chris Wilson3236f572012-08-24 09:35:09 +01001541 /* Try to flush the object off the GPU without holding the lock.
1542 * We will repeat the flush holding the lock in the normal manner
1543 * to catch cases where we are gazumped.
1544 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001545 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001546 I915_WAIT_INTERRUPTIBLE |
1547 (write_domain ? I915_WAIT_ALL : 0),
1548 MAX_SCHEDULE_TIMEOUT,
1549 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001550 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001551 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001552
Chris Wilson40e62d52016-10-28 13:58:41 +01001553 /* Flush and acquire obj->pages so that we are coherent through
1554 * direct access in memory with previous cached writes through
1555 * shmemfs and that our cache domain tracking remains valid.
1556 * For example, if the obj->filp was moved to swap without us
1557 * being notified and releasing the pages, we would mistakenly
1558 * continue to assume that the obj remained out of the CPU cached
1559 * domain.
1560 */
1561 err = i915_gem_object_pin_pages(obj);
1562 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001563 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001564
1565 err = i915_mutex_lock_interruptible(dev);
1566 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001567 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001568
Chris Wilson43566de2015-01-02 16:29:29 +05301569 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001570 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301571 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001572 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1573
1574 /* And bump the LRU for this access */
1575 i915_gem_object_bump_inactive_ggtt(obj);
1576
1577 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001578
Daniel Vetter031b6982015-06-26 19:35:16 +02001579 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001580 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001581
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001582out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001583 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001584out:
1585 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001586 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001587}
1588
1589/**
1590 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001591 * @dev: drm device
1592 * @data: ioctl data blob
1593 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001594 */
1595int
1596i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001597 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001598{
1599 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001600 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001601 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001602
Chris Wilson03ac0642016-07-20 13:31:51 +01001603 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001604 if (!obj)
1605 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001606
Eric Anholt673a3942008-07-30 12:06:12 -07001607 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001608 if (READ_ONCE(obj->pin_display)) {
1609 err = i915_mutex_lock_interruptible(dev);
1610 if (!err) {
1611 i915_gem_object_flush_cpu_write_domain(obj);
1612 mutex_unlock(&dev->struct_mutex);
1613 }
1614 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001615
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001616 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001617 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001618}
1619
1620/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001621 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1622 * it is mapped to.
1623 * @dev: drm device
1624 * @data: ioctl data blob
1625 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001626 *
1627 * While the mapping holds a reference on the contents of the object, it doesn't
1628 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001629 *
1630 * IMPORTANT:
1631 *
1632 * DRM driver writers who look a this function as an example for how to do GEM
1633 * mmap support, please don't implement mmap support like here. The modern way
1634 * to implement DRM mmap support is with an mmap offset ioctl (like
1635 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1636 * That way debug tooling like valgrind will understand what's going on, hiding
1637 * the mmap call in a driver private ioctl will break that. The i915 driver only
1638 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001639 */
1640int
1641i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001642 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001643{
1644 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001645 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001646 unsigned long addr;
1647
Akash Goel1816f922015-01-02 16:29:30 +05301648 if (args->flags & ~(I915_MMAP_WC))
1649 return -EINVAL;
1650
Borislav Petkov568a58e2016-03-29 17:42:01 +02001651 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301652 return -ENODEV;
1653
Chris Wilson03ac0642016-07-20 13:31:51 +01001654 obj = i915_gem_object_lookup(file, args->handle);
1655 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001656 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001657
Daniel Vetter1286ff72012-05-10 15:25:09 +02001658 /* prime objects have no backing filp to GEM mmap
1659 * pages from.
1660 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001661 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001662 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001663 return -EINVAL;
1664 }
1665
Chris Wilson03ac0642016-07-20 13:31:51 +01001666 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001667 PROT_READ | PROT_WRITE, MAP_SHARED,
1668 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301669 if (args->flags & I915_MMAP_WC) {
1670 struct mm_struct *mm = current->mm;
1671 struct vm_area_struct *vma;
1672
Michal Hocko80a89a52016-05-23 16:26:11 -07001673 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001674 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001675 return -EINTR;
1676 }
Akash Goel1816f922015-01-02 16:29:30 +05301677 vma = find_vma(mm, addr);
1678 if (vma)
1679 vma->vm_page_prot =
1680 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1681 else
1682 addr = -ENOMEM;
1683 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001684
1685 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001686 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301687 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001688 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001689 if (IS_ERR((void *)addr))
1690 return addr;
1691
1692 args->addr_ptr = (uint64_t) addr;
1693
1694 return 0;
1695}
1696
Chris Wilson03af84f2016-08-18 17:17:01 +01001697static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1698{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001699 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001700}
1701
Jesse Barnesde151cf2008-11-12 10:03:55 -08001702/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001703 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1704 *
1705 * A history of the GTT mmap interface:
1706 *
1707 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1708 * aligned and suitable for fencing, and still fit into the available
1709 * mappable space left by the pinned display objects. A classic problem
1710 * we called the page-fault-of-doom where we would ping-pong between
1711 * two objects that could not fit inside the GTT and so the memcpy
1712 * would page one object in at the expense of the other between every
1713 * single byte.
1714 *
1715 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1716 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1717 * object is too large for the available space (or simply too large
1718 * for the mappable aperture!), a view is created instead and faulted
1719 * into userspace. (This view is aligned and sized appropriately for
1720 * fenced access.)
1721 *
1722 * Restrictions:
1723 *
1724 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1725 * hangs on some architectures, corruption on others. An attempt to service
1726 * a GTT page fault from a snoopable object will generate a SIGBUS.
1727 *
1728 * * the object must be able to fit into RAM (physical memory, though no
1729 * limited to the mappable aperture).
1730 *
1731 *
1732 * Caveats:
1733 *
1734 * * a new GTT page fault will synchronize rendering from the GPU and flush
1735 * all data to system memory. Subsequent access will not be synchronized.
1736 *
1737 * * all mappings are revoked on runtime device suspend.
1738 *
1739 * * there are only 8, 16 or 32 fence registers to share between all users
1740 * (older machines require fence register for display and blitter access
1741 * as well). Contention of the fence registers will cause the previous users
1742 * to be unmapped and any new access will generate new page faults.
1743 *
1744 * * running out of memory while servicing a fault may generate a SIGBUS,
1745 * rather than the expected SIGSEGV.
1746 */
1747int i915_gem_mmap_gtt_version(void)
1748{
1749 return 1;
1750}
1751
Chris Wilson2d4281b2017-01-10 09:56:32 +00001752static inline struct i915_ggtt_view
1753compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001754 pgoff_t page_offset,
1755 unsigned int chunk)
1756{
1757 struct i915_ggtt_view view;
1758
1759 if (i915_gem_object_is_tiled(obj))
1760 chunk = roundup(chunk, tile_row_pages(obj));
1761
Chris Wilson2d4281b2017-01-10 09:56:32 +00001762 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001763 view.partial.offset = rounddown(page_offset, chunk);
1764 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001765 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001766 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001767
1768 /* If the partial covers the entire object, just create a normal VMA. */
1769 if (chunk >= obj->base.size >> PAGE_SHIFT)
1770 view.type = I915_GGTT_VIEW_NORMAL;
1771
1772 return view;
1773}
1774
Chris Wilson4cc69072016-08-25 19:05:19 +01001775/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001776 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001777 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001778 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001779 *
1780 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1781 * from userspace. The fault handler takes care of binding the object to
1782 * the GTT (if needed), allocating and programming a fence register (again,
1783 * only if needed based on whether the old reg is still valid or the object
1784 * is tiled) and inserting a new PTE into the faulting process.
1785 *
1786 * Note that the faulting process may involve evicting existing objects
1787 * from the GTT and/or fence registers to make room. So performance may
1788 * suffer if the GTT working set is large or there are few fence registers
1789 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001790 *
1791 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1792 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001793 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001794int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795{
Chris Wilson03af84f2016-08-18 17:17:01 +01001796#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001797 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001798 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001799 struct drm_i915_private *dev_priv = to_i915(dev);
1800 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001801 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001802 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001803 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001804 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001805 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001806
Jesse Barnesde151cf2008-11-12 10:03:55 -08001807 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001808 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001809
Chris Wilsondb53a302011-02-03 11:57:46 +00001810 trace_i915_gem_object_fault(obj, page_offset, true, write);
1811
Chris Wilson6e4930f2014-02-07 18:37:06 -02001812 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001813 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001814 * repeat the flush holding the lock in the normal manner to catch cases
1815 * where we are gazumped.
1816 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001817 ret = i915_gem_object_wait(obj,
1818 I915_WAIT_INTERRUPTIBLE,
1819 MAX_SCHEDULE_TIMEOUT,
1820 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001821 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001822 goto err;
1823
Chris Wilson40e62d52016-10-28 13:58:41 +01001824 ret = i915_gem_object_pin_pages(obj);
1825 if (ret)
1826 goto err;
1827
Chris Wilsonb8f90962016-08-05 10:14:07 +01001828 intel_runtime_pm_get(dev_priv);
1829
1830 ret = i915_mutex_lock_interruptible(dev);
1831 if (ret)
1832 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001833
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001834 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001835 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001836 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001837 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001838 }
1839
Chris Wilson82118872016-08-18 17:17:05 +01001840 /* If the object is smaller than a couple of partial vma, it is
1841 * not worth only creating a single partial vma - we may as well
1842 * clear enough space for the full object.
1843 */
1844 flags = PIN_MAPPABLE;
1845 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1846 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1847
Chris Wilsona61007a2016-08-18 17:17:02 +01001848 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001849 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001850 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001851 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001852 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001853 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001854
Chris Wilson50349242016-08-18 17:17:04 +01001855 /* Userspace is now writing through an untracked VMA, abandon
1856 * all hope that the hardware is able to track future writes.
1857 */
1858 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1859
Chris Wilsona61007a2016-08-18 17:17:02 +01001860 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1861 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001862 if (IS_ERR(vma)) {
1863 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001864 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001865 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001866
Chris Wilsonc9839302012-11-20 10:45:17 +00001867 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1868 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001869 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001870
Chris Wilson49ef5292016-08-18 17:17:00 +01001871 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001872 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001873 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001874
Chris Wilson275f0392016-10-24 13:42:14 +01001875 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001876 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001877 if (list_empty(&obj->userfault_link))
1878 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001879
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001880 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001881 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001882 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001883 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1884 min_t(u64, vma->size, area->vm_end - area->vm_start),
1885 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001886
Chris Wilsonb8f90962016-08-05 10:14:07 +01001887err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001888 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001889err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001891err_rpm:
1892 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001893 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001894err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001896 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001897 /*
1898 * We eat errors when the gpu is terminally wedged to avoid
1899 * userspace unduly crashing (gl has no provisions for mmaps to
1900 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1901 * and so needs to be reported.
1902 */
1903 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001904 ret = VM_FAULT_SIGBUS;
1905 break;
1906 }
Chris Wilson045e7692010-11-07 09:18:22 +00001907 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001908 /*
1909 * EAGAIN means the gpu is hung and we'll wait for the error
1910 * handler to reset everything when re-faulting in
1911 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001912 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001913 case 0:
1914 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001915 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001916 case -EBUSY:
1917 /*
1918 * EBUSY is ok: this just means that another thread
1919 * already did the job.
1920 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001921 ret = VM_FAULT_NOPAGE;
1922 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001923 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001924 ret = VM_FAULT_OOM;
1925 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001926 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001927 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001928 ret = VM_FAULT_SIGBUS;
1929 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001930 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001931 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001932 ret = VM_FAULT_SIGBUS;
1933 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001934 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001935 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001936}
1937
1938/**
Chris Wilson901782b2009-07-10 08:18:50 +01001939 * i915_gem_release_mmap - remove physical page mappings
1940 * @obj: obj in question
1941 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001942 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001943 * relinquish ownership of the pages back to the system.
1944 *
1945 * It is vital that we remove the page mapping if we have mapped a tiled
1946 * object through the GTT and then lose the fence register due to
1947 * resource pressure. Similarly if the object has been moved out of the
1948 * aperture, than pages mapped into userspace must be revoked. Removing the
1949 * mapping will then trigger a page fault on the next user access, allowing
1950 * fixup by i915_gem_fault().
1951 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001952void
Chris Wilson05394f32010-11-08 19:18:58 +00001953i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001954{
Chris Wilson275f0392016-10-24 13:42:14 +01001955 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001956
Chris Wilson349f2cc2016-04-13 17:35:12 +01001957 /* Serialisation between user GTT access and our code depends upon
1958 * revoking the CPU's PTE whilst the mutex is held. The next user
1959 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001960 *
1961 * Note that RPM complicates somewhat by adding an additional
1962 * requirement that operations to the GGTT be made holding the RPM
1963 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001964 */
Chris Wilson275f0392016-10-24 13:42:14 +01001965 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001966 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001967
Chris Wilson3594a3e2016-10-24 13:42:16 +01001968 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001969 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001970
Chris Wilson3594a3e2016-10-24 13:42:16 +01001971 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001972 drm_vma_node_unmap(&obj->base.vma_node,
1973 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001974
1975 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1976 * memory transactions from userspace before we return. The TLB
1977 * flushing implied above by changing the PTE above *should* be
1978 * sufficient, an extra barrier here just provides us with a bit
1979 * of paranoid documentation about our requirement to serialise
1980 * memory writes before touching registers / GSM.
1981 */
1982 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001983
1984out:
1985 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001986}
1987
Chris Wilson7c108fd2016-10-24 13:42:18 +01001988void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001989{
Chris Wilson3594a3e2016-10-24 13:42:16 +01001990 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01001991 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001992
Chris Wilson3594a3e2016-10-24 13:42:16 +01001993 /*
1994 * Only called during RPM suspend. All users of the userfault_list
1995 * must be holding an RPM wakeref to ensure that this can not
1996 * run concurrently with themselves (and use the struct_mutex for
1997 * protection between themselves).
1998 */
1999
2000 list_for_each_entry_safe(obj, on,
2001 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002002 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002003 drm_vma_node_unmap(&obj->base.vma_node,
2004 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002005 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002006
2007 /* The fence will be lost when the device powers down. If any were
2008 * in use by hardware (i.e. they are pinned), we should not be powering
2009 * down! All other fences will be reacquired by the user upon waking.
2010 */
2011 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2012 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2013
2014 if (WARN_ON(reg->pin_count))
2015 continue;
2016
2017 if (!reg->vma)
2018 continue;
2019
2020 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2021 reg->dirty = true;
2022 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002023}
2024
Chris Wilsond8cb5082012-08-11 15:41:03 +01002025static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2026{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002027 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002028 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002029
Chris Wilsonf3f61842016-08-05 10:14:14 +01002030 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002031 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002032 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002033
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002034 /* Attempt to reap some mmap space from dead objects */
2035 do {
2036 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2037 if (err)
2038 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002039
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002040 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002041 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002042 if (!err)
2043 break;
2044
2045 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002046
Chris Wilsonf3f61842016-08-05 10:14:14 +01002047 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002048}
2049
2050static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2051{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002052 drm_gem_free_mmap_offset(&obj->base);
2053}
2054
Dave Airlieda6b51d2014-12-24 13:11:17 +10002055int
Dave Airlieff72145b2011-02-07 12:16:14 +10002056i915_gem_mmap_gtt(struct drm_file *file,
2057 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002058 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002059 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002060{
Chris Wilson05394f32010-11-08 19:18:58 +00002061 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002062 int ret;
2063
Chris Wilson03ac0642016-07-20 13:31:51 +01002064 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002065 if (!obj)
2066 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002067
Chris Wilsond8cb5082012-08-11 15:41:03 +01002068 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002069 if (ret == 0)
2070 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002071
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002072 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002073 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074}
2075
Dave Airlieff72145b2011-02-07 12:16:14 +10002076/**
2077 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2078 * @dev: DRM device
2079 * @data: GTT mapping ioctl data
2080 * @file: GEM object info
2081 *
2082 * Simply returns the fake offset to userspace so it can mmap it.
2083 * The mmap call will end up in drm_gem_mmap(), which will set things
2084 * up so we can get faults in the handler above.
2085 *
2086 * The fault handler will take care of binding the object into the GTT
2087 * (since it may have been evicted to make room for something), allocating
2088 * a fence register, and mapping the appropriate aperture address into
2089 * userspace.
2090 */
2091int
2092i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2093 struct drm_file *file)
2094{
2095 struct drm_i915_gem_mmap_gtt *args = data;
2096
Dave Airlieda6b51d2014-12-24 13:11:17 +10002097 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002098}
2099
Daniel Vetter225067e2012-08-20 10:23:20 +02002100/* Immediately discard the backing storage */
2101static void
2102i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002103{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002104 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002105
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002106 if (obj->base.filp == NULL)
2107 return;
2108
Daniel Vetter225067e2012-08-20 10:23:20 +02002109 /* Our goal here is to return as much of the memory as
2110 * is possible back to the system as we are called from OOM.
2111 * To do this we must instruct the shmfs to drop all of its
2112 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002113 */
Chris Wilson55372522014-03-25 13:23:06 +00002114 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002115 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002116}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002117
Chris Wilson55372522014-03-25 13:23:06 +00002118/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002119void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002120{
Chris Wilson55372522014-03-25 13:23:06 +00002121 struct address_space *mapping;
2122
Chris Wilson1233e2d2016-10-28 13:58:37 +01002123 lockdep_assert_held(&obj->mm.lock);
2124 GEM_BUG_ON(obj->mm.pages);
2125
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002126 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002127 case I915_MADV_DONTNEED:
2128 i915_gem_object_truncate(obj);
2129 case __I915_MADV_PURGED:
2130 return;
2131 }
2132
2133 if (obj->base.filp == NULL)
2134 return;
2135
Al Viro93c76a32015-12-04 23:45:44 -05002136 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002137 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002138}
2139
Chris Wilson5cdf5882010-09-27 15:51:07 +01002140static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002141i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2142 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002143{
Dave Gordon85d12252016-05-20 11:54:06 +01002144 struct sgt_iter sgt_iter;
2145 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002146
Chris Wilsone5facdf2016-12-23 14:57:57 +00002147 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002148
Chris Wilson03ac84f2016-10-28 13:58:36 +01002149 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002150
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002151 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002152 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002153
Chris Wilson03ac84f2016-10-28 13:58:36 +01002154 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002155 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002156 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002157
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002158 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002159 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002160
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002161 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002162 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002163 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002164
Chris Wilson03ac84f2016-10-28 13:58:36 +01002165 sg_free_table(pages);
2166 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002167}
2168
Chris Wilson96d77632016-10-28 13:58:33 +01002169static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2170{
2171 struct radix_tree_iter iter;
2172 void **slot;
2173
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002174 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2175 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002176}
2177
Chris Wilson548625e2016-11-01 12:11:34 +00002178void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2179 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002180{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002181 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002182
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002183 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002184 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002185
Chris Wilson15717de2016-08-04 07:52:26 +01002186 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002187 if (!READ_ONCE(obj->mm.pages))
2188 return;
2189
2190 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002191 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002192 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2193 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002194
Chris Wilsona2165e32012-12-03 11:49:00 +00002195 /* ->put_pages might need to allocate memory for the bit17 swizzle
2196 * array, hence protect them from being reaped by removing them from gtt
2197 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002198 pages = fetch_and_zero(&obj->mm.pages);
2199 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002200
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002201 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002202 void *ptr;
2203
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002204 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002205 if (is_vmalloc_addr(ptr))
2206 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002207 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002208 kunmap(kmap_to_page(ptr));
2209
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002210 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002211 }
2212
Chris Wilson96d77632016-10-28 13:58:33 +01002213 __i915_gem_object_reset_page_iter(obj);
2214
Chris Wilson03ac84f2016-10-28 13:58:36 +01002215 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002216unlock:
2217 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002218}
2219
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002220static void i915_sg_trim(struct sg_table *orig_st)
2221{
2222 struct sg_table new_st;
2223 struct scatterlist *sg, *new_sg;
2224 unsigned int i;
2225
2226 if (orig_st->nents == orig_st->orig_nents)
2227 return;
2228
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002229 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002230 return;
2231
2232 new_sg = new_st.sgl;
2233 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2234 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2235 /* called before being DMA mapped, no need to copy sg->dma_* */
2236 new_sg = sg_next(new_sg);
2237 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002238 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002239
2240 sg_free_table(orig_st);
2241
2242 *orig_st = new_st;
2243}
2244
Chris Wilson03ac84f2016-10-28 13:58:36 +01002245static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002246i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002247{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002248 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002249 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2250 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002251 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002252 struct sg_table *st;
2253 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002254 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002255 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002256 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002257 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002258 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002259 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002260
Chris Wilson6c085a72012-08-20 11:40:46 +02002261 /* Assert that the object is not currently in any GPU domain. As it
2262 * wasn't in the GTT, there shouldn't be any way it could have been in
2263 * a GPU cache
2264 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002265 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2266 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002267
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002268 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002269 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002270 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002271
Chris Wilson9da3da62012-06-01 15:20:22 +01002272 st = kmalloc(sizeof(*st), GFP_KERNEL);
2273 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002274 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002275
Chris Wilsond766ef52016-12-19 12:43:45 +00002276rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002277 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002278 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002279 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002280 }
2281
2282 /* Get the list of pages out of our struct file. They'll be pinned
2283 * at this point until we release them.
2284 *
2285 * Fail silently without starting the shrinker
2286 */
Al Viro93c76a32015-12-04 23:45:44 -05002287 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002288 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002289 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002290 sg = st->sgl;
2291 st->nents = 0;
2292 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002293 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2294 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002295 i915_gem_shrink(dev_priv,
2296 page_count,
2297 I915_SHRINK_BOUND |
2298 I915_SHRINK_UNBOUND |
2299 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002300 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2301 }
2302 if (IS_ERR(page)) {
2303 /* We've tried hard to allocate the memory by reaping
2304 * our own buffer, now let the real VM do its job and
2305 * go down in flames if truly OOM.
2306 */
David Herrmannf461d1be22014-05-25 14:34:10 +02002307 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002308 if (IS_ERR(page)) {
2309 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002310 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002311 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002312 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002313 if (!i ||
2314 sg->length >= max_segment ||
2315 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002316 if (i)
2317 sg = sg_next(sg);
2318 st->nents++;
2319 sg_set_page(sg, page, PAGE_SIZE, 0);
2320 } else {
2321 sg->length += PAGE_SIZE;
2322 }
2323 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002324
2325 /* Check that the i965g/gm workaround works. */
2326 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002327 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002328 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002329 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002330
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002331 /* Trim unused sg entries to avoid wasting memory. */
2332 i915_sg_trim(st);
2333
Chris Wilson03ac84f2016-10-28 13:58:36 +01002334 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002335 if (ret) {
2336 /* DMA remapping failed? One possible cause is that
2337 * it could not reserve enough large entries, asking
2338 * for PAGE_SIZE chunks instead may be helpful.
2339 */
2340 if (max_segment > PAGE_SIZE) {
2341 for_each_sgt_page(page, sgt_iter, st)
2342 put_page(page);
2343 sg_free_table(st);
2344
2345 max_segment = PAGE_SIZE;
2346 goto rebuild_st;
2347 } else {
2348 dev_warn(&dev_priv->drm.pdev->dev,
2349 "Failed to DMA remap %lu pages\n",
2350 page_count);
2351 goto err_pages;
2352 }
2353 }
Imre Deake2273302015-07-09 12:59:05 +03002354
Eric Anholt673a3942008-07-30 12:06:12 -07002355 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002356 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002357
Chris Wilson03ac84f2016-10-28 13:58:36 +01002358 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002359
Chris Wilsonb17993b2016-11-14 11:29:30 +00002360err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002361 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002362err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002363 for_each_sgt_page(page, sgt_iter, st)
2364 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002365 sg_free_table(st);
2366 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002367
2368 /* shmemfs first checks if there is enough memory to allocate the page
2369 * and reports ENOSPC should there be insufficient, along with the usual
2370 * ENOMEM for a genuine allocation failure.
2371 *
2372 * We use ENOSPC in our driver to mean that we have run out of aperture
2373 * space and so want to translate the error from shmemfs back to our
2374 * usual understanding of ENOMEM.
2375 */
Imre Deake2273302015-07-09 12:59:05 +03002376 if (ret == -ENOSPC)
2377 ret = -ENOMEM;
2378
Chris Wilson03ac84f2016-10-28 13:58:36 +01002379 return ERR_PTR(ret);
2380}
2381
2382void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2383 struct sg_table *pages)
2384{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002385 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002386
2387 obj->mm.get_page.sg_pos = pages->sgl;
2388 obj->mm.get_page.sg_idx = 0;
2389
2390 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002391
2392 if (i915_gem_object_is_tiled(obj) &&
2393 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2394 GEM_BUG_ON(obj->mm.quirked);
2395 __i915_gem_object_pin_pages(obj);
2396 obj->mm.quirked = true;
2397 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002398}
2399
2400static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2401{
2402 struct sg_table *pages;
2403
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002404 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2405
Chris Wilson03ac84f2016-10-28 13:58:36 +01002406 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2407 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2408 return -EFAULT;
2409 }
2410
2411 pages = obj->ops->get_pages(obj);
2412 if (unlikely(IS_ERR(pages)))
2413 return PTR_ERR(pages);
2414
2415 __i915_gem_object_set_pages(obj, pages);
2416 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002417}
2418
Chris Wilson37e680a2012-06-07 15:38:42 +01002419/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002420 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002421 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002422 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002423 * either as a result of memory pressure (reaping pages under the shrinker)
2424 * or as the object is itself released.
2425 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002426int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002427{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002428 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002429
Chris Wilson1233e2d2016-10-28 13:58:37 +01002430 err = mutex_lock_interruptible(&obj->mm.lock);
2431 if (err)
2432 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002433
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002434 if (unlikely(!obj->mm.pages)) {
2435 err = ____i915_gem_object_get_pages(obj);
2436 if (err)
2437 goto unlock;
2438
2439 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002440 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002441 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002442
Chris Wilson1233e2d2016-10-28 13:58:37 +01002443unlock:
2444 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002445 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002446}
2447
Dave Gordondd6034c2016-05-20 11:54:04 +01002448/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002449static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2450 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002451{
2452 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002453 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002454 struct sgt_iter sgt_iter;
2455 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002456 struct page *stack_pages[32];
2457 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002458 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002459 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002460 void *addr;
2461
2462 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002463 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002464 return kmap(sg_page(sgt->sgl));
2465
Dave Gordonb338fa42016-05-20 11:54:05 +01002466 if (n_pages > ARRAY_SIZE(stack_pages)) {
2467 /* Too big for stack -- allocate temporary array instead */
2468 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2469 if (!pages)
2470 return NULL;
2471 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002472
Dave Gordon85d12252016-05-20 11:54:06 +01002473 for_each_sgt_page(page, sgt_iter, sgt)
2474 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002475
2476 /* Check that we have the expected number of pages */
2477 GEM_BUG_ON(i != n_pages);
2478
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002479 switch (type) {
2480 case I915_MAP_WB:
2481 pgprot = PAGE_KERNEL;
2482 break;
2483 case I915_MAP_WC:
2484 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2485 break;
2486 }
2487 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002488
Dave Gordonb338fa42016-05-20 11:54:05 +01002489 if (pages != stack_pages)
2490 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002491
2492 return addr;
2493}
2494
2495/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002496void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2497 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002498{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002499 enum i915_map_type has_type;
2500 bool pinned;
2501 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002502 int ret;
2503
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002504 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002505
Chris Wilson1233e2d2016-10-28 13:58:37 +01002506 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002507 if (ret)
2508 return ERR_PTR(ret);
2509
Chris Wilson1233e2d2016-10-28 13:58:37 +01002510 pinned = true;
2511 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002512 if (unlikely(!obj->mm.pages)) {
2513 ret = ____i915_gem_object_get_pages(obj);
2514 if (ret)
2515 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002516
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002517 smp_mb__before_atomic();
2518 }
2519 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002520 pinned = false;
2521 }
2522 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002523
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002524 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002525 if (ptr && has_type != type) {
2526 if (pinned) {
2527 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002528 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002529 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002530
2531 if (is_vmalloc_addr(ptr))
2532 vunmap(ptr);
2533 else
2534 kunmap(kmap_to_page(ptr));
2535
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002536 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002537 }
2538
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002539 if (!ptr) {
2540 ptr = i915_gem_object_map(obj, type);
2541 if (!ptr) {
2542 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002543 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002544 }
2545
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002546 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002547 }
2548
Chris Wilson1233e2d2016-10-28 13:58:37 +01002549out_unlock:
2550 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002551 return ptr;
2552
Chris Wilson1233e2d2016-10-28 13:58:37 +01002553err_unpin:
2554 atomic_dec(&obj->mm.pages_pin_count);
2555err_unlock:
2556 ptr = ERR_PTR(ret);
2557 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002558}
2559
Chris Wilson60958682016-12-31 11:20:11 +00002560static bool ban_context(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002561{
Chris Wilson60958682016-12-31 11:20:11 +00002562 return (i915_gem_context_is_bannable(ctx) &&
2563 ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002564}
2565
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002566static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002567{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002568 ctx->guilty_count++;
Chris Wilson60958682016-12-31 11:20:11 +00002569 ctx->ban_score += CONTEXT_SCORE_GUILTY;
2570 if (ban_context(ctx))
2571 i915_gem_context_set_banned(ctx);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002572
2573 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002574 ctx->name, ctx->ban_score,
Chris Wilson60958682016-12-31 11:20:11 +00002575 yesno(i915_gem_context_is_banned(ctx)));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002576
Chris Wilson60958682016-12-31 11:20:11 +00002577 if (!i915_gem_context_is_banned(ctx) || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002578 return;
2579
Chris Wilsond9e9da62016-11-22 14:41:18 +00002580 ctx->file_priv->context_bans++;
2581 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2582 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002583}
2584
2585static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2586{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002587 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002588}
2589
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002590struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002591i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002592{
Chris Wilson4db080f2013-12-04 11:37:09 +00002593 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002594
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002595 /* We are called by the error capture and reset at a random
2596 * point in time. In particular, note that neither is crucially
2597 * ordered with an interrupt. After a hang, the GPU is dead and we
2598 * assume that no more writes can happen (we waited long enough for
2599 * all writes that were in transaction to be flushed) - adding an
2600 * extra delay for a recent interrupt is pointless. Hence, we do
2601 * not need an engine->irq_seqno_barrier() before the seqno reads.
2602 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002603 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002604 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002605 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002606
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002607 GEM_BUG_ON(request->engine != engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002608 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002609 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002610
2611 return NULL;
2612}
2613
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002614static bool engine_stalled(struct intel_engine_cs *engine)
2615{
2616 if (!engine->hangcheck.stalled)
2617 return false;
2618
2619 /* Check for possible seqno movement after hang declaration */
2620 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2621 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2622 return false;
2623 }
2624
2625 return true;
2626}
2627
Chris Wilson0e178ae2017-01-17 17:59:06 +02002628int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002629{
2630 struct intel_engine_cs *engine;
2631 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002632 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002633
2634 /* Ensure irq handler finishes, and not run again. */
Chris Wilson0e178ae2017-01-17 17:59:06 +02002635 for_each_engine(engine, dev_priv, id) {
2636 struct drm_i915_gem_request *request;
2637
Chris Wilson4c965542017-01-17 17:59:01 +02002638 tasklet_kill(&engine->irq_tasklet);
2639
Chris Wilson0e178ae2017-01-17 17:59:06 +02002640 if (engine_stalled(engine)) {
2641 request = i915_gem_find_active_request(engine);
2642 if (request && request->fence.error == -EIO)
2643 err = -EIO; /* Previous reset failed! */
2644 }
2645 }
2646
Chris Wilson4c965542017-01-17 17:59:01 +02002647 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002648
2649 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002650}
2651
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002652static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002653{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002654 void *vaddr = request->ring->vaddr;
2655 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002656
Chris Wilson821ed7d2016-09-09 14:11:53 +01002657 /* As this request likely depends on state from the lost
2658 * context, clear out all the user operations leaving the
2659 * breadcrumb at the end (so we get the fence notifications).
2660 */
2661 head = request->head;
2662 if (request->postfix < head) {
2663 memset(vaddr + head, 0, request->ring->size - head);
2664 head = 0;
2665 }
2666 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002667
2668 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002669}
2670
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002671static void engine_skip_context(struct drm_i915_gem_request *request)
2672{
2673 struct intel_engine_cs *engine = request->engine;
2674 struct i915_gem_context *hung_ctx = request->ctx;
2675 struct intel_timeline *timeline;
2676 unsigned long flags;
2677
2678 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2679
2680 spin_lock_irqsave(&engine->timeline->lock, flags);
2681 spin_lock(&timeline->lock);
2682
2683 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2684 if (request->ctx == hung_ctx)
2685 skip_request(request);
2686
2687 list_for_each_entry(request, &timeline->requests, link)
2688 skip_request(request);
2689
2690 spin_unlock(&timeline->lock);
2691 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2692}
2693
Mika Kuoppala61da5362017-01-17 17:59:05 +02002694/* Returns true if the request was guilty of hang */
2695static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2696{
2697 /* Read once and return the resolution */
2698 const bool guilty = engine_stalled(request->engine);
2699
Mika Kuoppala71895a02017-01-17 17:59:07 +02002700 /* The guilty request will get skipped on a hung engine.
2701 *
2702 * Users of client default contexts do not rely on logical
2703 * state preserved between batches so it is safe to execute
2704 * queued requests following the hang. Non default contexts
2705 * rely on preserved state, so skipping a batch loses the
2706 * evolution of the state and it needs to be considered corrupted.
2707 * Executing more queued batches on top of corrupted state is
2708 * risky. But we take the risk by trying to advance through
2709 * the queued requests in order to make the client behaviour
2710 * more predictable around resets, by not throwing away random
2711 * amount of batches it has prepared for execution. Sophisticated
2712 * clients can use gem_reset_stats_ioctl and dma fence status
2713 * (exported via sync_file info ioctl on explicit fences) to observe
2714 * when it loses the context state and should rebuild accordingly.
2715 *
2716 * The context ban, and ultimately the client ban, mechanism are safety
2717 * valves if client submission ends up resulting in nothing more than
2718 * subsequent hangs.
2719 */
2720
Mika Kuoppala61da5362017-01-17 17:59:05 +02002721 if (guilty) {
2722 i915_gem_context_mark_guilty(request->ctx);
2723 skip_request(request);
2724 } else {
2725 i915_gem_context_mark_innocent(request->ctx);
2726 dma_fence_set_error(&request->fence, -EAGAIN);
2727 }
2728
2729 return guilty;
2730}
2731
Chris Wilson821ed7d2016-09-09 14:11:53 +01002732static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002733{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002734 struct drm_i915_gem_request *request;
Chris Wilson608c1a52015-09-03 13:01:40 +01002735
Chris Wilson821ed7d2016-09-09 14:11:53 +01002736 if (engine->irq_seqno_barrier)
2737 engine->irq_seqno_barrier(engine);
2738
2739 request = i915_gem_find_active_request(engine);
2740 if (!request)
2741 return;
2742
Mika Kuoppala61da5362017-01-17 17:59:05 +02002743 if (!i915_gem_reset_request(request))
Chris Wilson821ed7d2016-09-09 14:11:53 +01002744 return;
2745
2746 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002747 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002748
2749 /* Setup the CS to resume from the breadcrumb of the hung request */
2750 engine->reset_hw(engine, request);
2751
Chris Wilson7ec73b72017-01-05 17:00:59 +00002752 /* If this context is now banned, skip all of its pending requests. */
Mika Kuoppala61da5362017-01-17 17:59:05 +02002753 if (i915_gem_context_is_banned(request->ctx))
Mika Kuoppala211b12a2017-01-17 17:59:03 +02002754 engine_skip_context(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002755}
2756
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00002757void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002758{
2759 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302760 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002761
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002762 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2763
Chris Wilson821ed7d2016-09-09 14:11:53 +01002764 i915_gem_retire_requests(dev_priv);
2765
Akash Goel3b3f1652016-10-13 22:44:48 +05302766 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002767 i915_gem_reset_engine(engine);
2768
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002769 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002770
2771 if (dev_priv->gt.awake) {
2772 intel_sanitize_gt_powersave(dev_priv);
2773 intel_enable_gt_powersave(dev_priv);
2774 if (INTEL_GEN(dev_priv) >= 6)
2775 gen6_rps_busy(dev_priv);
2776 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002777}
2778
2779static void nop_submit_request(struct drm_i915_gem_request *request)
2780{
Chris Wilson3cd94422017-01-10 17:22:45 +00002781 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f72016-11-22 14:41:20 +00002782 i915_gem_request_submit(request);
2783 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002784}
2785
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002786static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002787{
Chris Wilson3cd94422017-01-10 17:22:45 +00002788 struct drm_i915_gem_request *request;
2789 unsigned long flags;
2790
Chris Wilson20e49332016-11-22 14:41:21 +00002791 /* We need to be sure that no thread is running the old callback as
2792 * we install the nop handler (otherwise we would submit a request
2793 * to hardware that will never complete). In order to prevent this
2794 * race, we wait until the machine is idle before making the swap
2795 * (using stop_machine()).
2796 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002797 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002798
Chris Wilson3cd94422017-01-10 17:22:45 +00002799 /* Mark all executing requests as skipped */
2800 spin_lock_irqsave(&engine->timeline->lock, flags);
2801 list_for_each_entry(request, &engine->timeline->requests, link)
2802 dma_fence_set_error(&request->fence, -EIO);
2803 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2804
Chris Wilsonc4b09302016-07-20 09:21:10 +01002805 /* Mark all pending requests as complete so that any concurrent
2806 * (lockless) lookup doesn't try and wait upon the request as we
2807 * reset it.
2808 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002809 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002810 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002811
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002812 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002813 * Clear the execlists queue up before freeing the requests, as those
2814 * are the ones that keep the context and ringbuffer backing objects
2815 * pinned in place.
2816 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002817
Tomas Elf7de1691a2015-10-19 16:32:32 +01002818 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002819 unsigned long flags;
2820
2821 spin_lock_irqsave(&engine->timeline->lock, flags);
2822
Chris Wilson70c2a242016-09-09 14:11:46 +01002823 i915_gem_request_put(engine->execlist_port[0].request);
2824 i915_gem_request_put(engine->execlist_port[1].request);
2825 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002826 engine->execlist_queue = RB_ROOT;
2827 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002828
2829 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002830 }
Eric Anholt673a3942008-07-30 12:06:12 -07002831}
2832
Chris Wilson20e49332016-11-22 14:41:21 +00002833static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002834{
Chris Wilson20e49332016-11-22 14:41:21 +00002835 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002836 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302837 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002838
Chris Wilson20e49332016-11-22 14:41:21 +00002839 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002840 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00002841
2842 return 0;
2843}
2844
2845void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2846{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002847 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2848 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002849
Chris Wilson20e49332016-11-22 14:41:21 +00002850 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002851
Chris Wilson20e49332016-11-22 14:41:21 +00002852 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002853 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002854
2855 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002856}
2857
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002858static void
Eric Anholt673a3942008-07-30 12:06:12 -07002859i915_gem_retire_work_handler(struct work_struct *work)
2860{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002861 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002862 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002863 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002864
Chris Wilson891b48c2010-09-29 12:26:37 +01002865 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002866 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002867 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002868 mutex_unlock(&dev->struct_mutex);
2869 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002870
2871 /* Keep the retire handler running until we are finally idle.
2872 * We do not need to do this test under locking as in the worst-case
2873 * we queue the retire worker once too often.
2874 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002875 if (READ_ONCE(dev_priv->gt.awake)) {
2876 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002877 queue_delayed_work(dev_priv->wq,
2878 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002879 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002880 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002881}
Chris Wilson891b48c2010-09-29 12:26:37 +01002882
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002883static void
2884i915_gem_idle_work_handler(struct work_struct *work)
2885{
2886 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002887 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002888 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002889 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302890 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002891 bool rearm_hangcheck;
2892
2893 if (!READ_ONCE(dev_priv->gt.awake))
2894 return;
2895
Imre Deak0cb56702016-11-07 11:20:04 +02002896 /*
2897 * Wait for last execlists context complete, but bail out in case a
2898 * new request is submitted.
2899 */
2900 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2901 intel_execlists_idle(dev_priv), 10);
2902
Chris Wilson28176ef2016-10-28 13:58:56 +01002903 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002904 return;
2905
2906 rearm_hangcheck =
2907 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2908
2909 if (!mutex_trylock(&dev->struct_mutex)) {
2910 /* Currently busy, come back later */
2911 mod_delayed_work(dev_priv->wq,
2912 &dev_priv->gt.idle_work,
2913 msecs_to_jiffies(50));
2914 goto out_rearm;
2915 }
2916
Imre Deak93c97dc2016-11-07 11:20:03 +02002917 /*
2918 * New request retired after this work handler started, extend active
2919 * period until next instance of the work.
2920 */
2921 if (work_pending(work))
2922 goto out_unlock;
2923
Chris Wilson28176ef2016-10-28 13:58:56 +01002924 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002925 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002926
Imre Deak0cb56702016-11-07 11:20:04 +02002927 if (wait_for(intel_execlists_idle(dev_priv), 10))
2928 DRM_ERROR("Timeout waiting for engines to idle\n");
2929
Akash Goel3b3f1652016-10-13 22:44:48 +05302930 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002931 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002932
Chris Wilson67d97da2016-07-04 08:08:31 +01002933 GEM_BUG_ON(!dev_priv->gt.awake);
2934 dev_priv->gt.awake = false;
2935 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002936
Chris Wilson67d97da2016-07-04 08:08:31 +01002937 if (INTEL_GEN(dev_priv) >= 6)
2938 gen6_rps_idle(dev_priv);
2939 intel_runtime_pm_put(dev_priv);
2940out_unlock:
2941 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002942
Chris Wilson67d97da2016-07-04 08:08:31 +01002943out_rearm:
2944 if (rearm_hangcheck) {
2945 GEM_BUG_ON(!dev_priv->gt.awake);
2946 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002947 }
Eric Anholt673a3942008-07-30 12:06:12 -07002948}
2949
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002950void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2951{
2952 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2953 struct drm_i915_file_private *fpriv = file->driver_priv;
2954 struct i915_vma *vma, *vn;
2955
2956 mutex_lock(&obj->base.dev->struct_mutex);
2957 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2958 if (vma->vm->file == fpriv)
2959 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002960
2961 if (i915_gem_object_is_active(obj) &&
2962 !i915_gem_object_has_active_reference(obj)) {
2963 i915_gem_object_set_active_reference(obj);
2964 i915_gem_object_get(obj);
2965 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002966 mutex_unlock(&obj->base.dev->struct_mutex);
2967}
2968
Chris Wilsone95433c2016-10-28 13:58:27 +01002969static unsigned long to_wait_timeout(s64 timeout_ns)
2970{
2971 if (timeout_ns < 0)
2972 return MAX_SCHEDULE_TIMEOUT;
2973
2974 if (timeout_ns == 0)
2975 return 0;
2976
2977 return nsecs_to_jiffies_timeout(timeout_ns);
2978}
2979
Ben Widawsky5816d642012-04-11 11:18:19 -07002980/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002981 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002982 * @dev: drm device pointer
2983 * @data: ioctl data blob
2984 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002985 *
2986 * Returns 0 if successful, else an error is returned with the remaining time in
2987 * the timeout parameter.
2988 * -ETIME: object is still busy after timeout
2989 * -ERESTARTSYS: signal interrupted the wait
2990 * -ENONENT: object doesn't exist
2991 * Also possible, but rare:
2992 * -EAGAIN: GPU wedged
2993 * -ENOMEM: damn
2994 * -ENODEV: Internal IRQ fail
2995 * -E?: The add request failed
2996 *
2997 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2998 * non-zero timeout parameter the wait ioctl will wait for the given number of
2999 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3000 * without holding struct_mutex the object may become re-busied before this
3001 * function completes. A similar but shorter * race condition exists in the busy
3002 * ioctl
3003 */
3004int
3005i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3006{
3007 struct drm_i915_gem_wait *args = data;
3008 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003009 ktime_t start;
3010 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003011
Daniel Vetter11b5d512014-09-29 15:31:26 +02003012 if (args->flags != 0)
3013 return -EINVAL;
3014
Chris Wilson03ac0642016-07-20 13:31:51 +01003015 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003016 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003017 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003018
Chris Wilsone95433c2016-10-28 13:58:27 +01003019 start = ktime_get();
3020
3021 ret = i915_gem_object_wait(obj,
3022 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3023 to_wait_timeout(args->timeout_ns),
3024 to_rps_client(file));
3025
3026 if (args->timeout_ns > 0) {
3027 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3028 if (args->timeout_ns < 0)
3029 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003030 }
3031
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003032 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003033 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003034}
3035
Chris Wilson73cb9702016-10-28 13:58:46 +01003036static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003037{
Chris Wilson73cb9702016-10-28 13:58:46 +01003038 int ret, i;
3039
3040 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3041 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3042 if (ret)
3043 return ret;
3044 }
3045
3046 return 0;
3047}
3048
3049int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3050{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003051 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003052
Chris Wilson9caa34a2016-11-11 14:58:08 +00003053 if (flags & I915_WAIT_LOCKED) {
3054 struct i915_gem_timeline *tl;
3055
3056 lockdep_assert_held(&i915->drm.struct_mutex);
3057
3058 list_for_each_entry(tl, &i915->gt.timelines, link) {
3059 ret = wait_for_timeline(tl, flags);
3060 if (ret)
3061 return ret;
3062 }
3063 } else {
3064 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003065 if (ret)
3066 return ret;
3067 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003068
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003069 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003070}
3071
Chris Wilsond0da48c2016-11-06 12:59:59 +00003072void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3073 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003074{
Eric Anholt673a3942008-07-30 12:06:12 -07003075 /* If we don't have a page list set up, then we're not pinned
3076 * to GPU, and we can ignore the cache flush because it'll happen
3077 * again at bind time.
3078 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003079 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003080 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003081
Imre Deak769ce462013-02-13 21:56:05 +02003082 /*
3083 * Stolen memory is always coherent with the GPU as it is explicitly
3084 * marked as wc by the system, or the system is cache-coherent.
3085 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003086 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003087 return;
Imre Deak769ce462013-02-13 21:56:05 +02003088
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003089 /* If the GPU is snooping the contents of the CPU cache,
3090 * we do not need to manually clear the CPU cache lines. However,
3091 * the caches are only snooped when the render cache is
3092 * flushed/invalidated. As we always have to emit invalidations
3093 * and flushes when moving into and out of the RENDER domain, correct
3094 * snooping behaviour occurs naturally as the result of our domain
3095 * tracking.
3096 */
Chris Wilson0f719792015-01-13 13:32:52 +00003097 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3098 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003099 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003100 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003101
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003102 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003103 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003104 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003105}
3106
3107/** Flushes the GTT write domain for the object if it's dirty. */
3108static void
Chris Wilson05394f32010-11-08 19:18:58 +00003109i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003110{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003111 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003112
Chris Wilson05394f32010-11-08 19:18:58 +00003113 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003114 return;
3115
Chris Wilson63256ec2011-01-04 18:42:07 +00003116 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003117 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003118 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003119 *
3120 * However, we do have to enforce the order so that all writes through
3121 * the GTT land before any writes to the device, such as updates to
3122 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003123 *
3124 * We also have to wait a bit for the writes to land from the GTT.
3125 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3126 * timing. This issue has only been observed when switching quickly
3127 * between GTT writes and CPU reads from inside the kernel on recent hw,
3128 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3129 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003130 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003131 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003132 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303133 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003134
Chris Wilsond243ad82016-08-18 17:16:44 +01003135 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003136
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003137 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003138 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003139 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003140 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003141}
3142
3143/** Flushes the CPU write domain for the object if it's dirty. */
3144static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003145i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003146{
Chris Wilson05394f32010-11-08 19:18:58 +00003147 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003148 return;
3149
Chris Wilsond0da48c2016-11-06 12:59:59 +00003150 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003151 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003152
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003153 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003154 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003155 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003156 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003157}
3158
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003159/**
3160 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003161 * @obj: object to act on
3162 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003163 *
3164 * This function returns when the move is complete, including waiting on
3165 * flushes to occur.
3166 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003167int
Chris Wilson20217462010-11-23 15:26:33 +00003168i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003169{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003170 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003171 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003172
Chris Wilsone95433c2016-10-28 13:58:27 +01003173 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003174
Chris Wilsone95433c2016-10-28 13:58:27 +01003175 ret = i915_gem_object_wait(obj,
3176 I915_WAIT_INTERRUPTIBLE |
3177 I915_WAIT_LOCKED |
3178 (write ? I915_WAIT_ALL : 0),
3179 MAX_SCHEDULE_TIMEOUT,
3180 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003181 if (ret)
3182 return ret;
3183
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003184 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3185 return 0;
3186
Chris Wilson43566de2015-01-02 16:29:29 +05303187 /* Flush and acquire obj->pages so that we are coherent through
3188 * direct access in memory with previous cached writes through
3189 * shmemfs and that our cache domain tracking remains valid.
3190 * For example, if the obj->filp was moved to swap without us
3191 * being notified and releasing the pages, we would mistakenly
3192 * continue to assume that the obj remained out of the CPU cached
3193 * domain.
3194 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003195 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303196 if (ret)
3197 return ret;
3198
Daniel Vettere62b59e2015-01-21 14:53:48 +01003199 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003200
Chris Wilsond0a57782012-10-09 19:24:37 +01003201 /* Serialise direct access to this object with the barriers for
3202 * coherent writes from the GPU, by effectively invalidating the
3203 * GTT domain upon first access.
3204 */
3205 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3206 mb();
3207
Chris Wilson05394f32010-11-08 19:18:58 +00003208 old_write_domain = obj->base.write_domain;
3209 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003210
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003211 /* It should now be out of any other write domains, and we can update
3212 * the domain values for our changes.
3213 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003214 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003215 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003217 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3218 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003219 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003220 }
3221
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003222 trace_i915_gem_object_change_domain(obj,
3223 old_read_domains,
3224 old_write_domain);
3225
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003226 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003227 return 0;
3228}
3229
Chris Wilsonef55f922015-10-09 14:11:27 +01003230/**
3231 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003232 * @obj: object to act on
3233 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003234 *
3235 * After this function returns, the object will be in the new cache-level
3236 * across all GTT and the contents of the backing storage will be coherent,
3237 * with respect to the new cache-level. In order to keep the backing storage
3238 * coherent for all users, we only allow a single cache level to be set
3239 * globally on the object and prevent it from being changed whilst the
3240 * hardware is reading from the object. That is if the object is currently
3241 * on the scanout it will be set to uncached (or equivalent display
3242 * cache coherency) and all non-MOCS GPU access will also be uncached so
3243 * that all direct access to the scanout remains coherent.
3244 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003245int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3246 enum i915_cache_level cache_level)
3247{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003248 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003249 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003250
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003251 lockdep_assert_held(&obj->base.dev->struct_mutex);
3252
Chris Wilsone4ffd172011-04-04 09:44:39 +01003253 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003254 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003255
Chris Wilsonef55f922015-10-09 14:11:27 +01003256 /* Inspect the list of currently bound VMA and unbind any that would
3257 * be invalid given the new cache-level. This is principally to
3258 * catch the issue of the CS prefetch crossing page boundaries and
3259 * reading an invalid PTE on older architectures.
3260 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003261restart:
3262 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003263 if (!drm_mm_node_allocated(&vma->node))
3264 continue;
3265
Chris Wilson20dfbde2016-08-04 16:32:30 +01003266 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003267 DRM_DEBUG("can not change the cache level of pinned objects\n");
3268 return -EBUSY;
3269 }
3270
Chris Wilsonaa653a62016-08-04 07:52:27 +01003271 if (i915_gem_valid_gtt_space(vma, cache_level))
3272 continue;
3273
3274 ret = i915_vma_unbind(vma);
3275 if (ret)
3276 return ret;
3277
3278 /* As unbinding may affect other elements in the
3279 * obj->vma_list (due to side-effects from retiring
3280 * an active vma), play safe and restart the iterator.
3281 */
3282 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003283 }
3284
Chris Wilsonef55f922015-10-09 14:11:27 +01003285 /* We can reuse the existing drm_mm nodes but need to change the
3286 * cache-level on the PTE. We could simply unbind them all and
3287 * rebind with the correct cache-level on next use. However since
3288 * we already have a valid slot, dma mapping, pages etc, we may as
3289 * rewrite the PTE in the belief that doing so tramples upon less
3290 * state and so involves less work.
3291 */
Chris Wilson15717de2016-08-04 07:52:26 +01003292 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003293 /* Before we change the PTE, the GPU must not be accessing it.
3294 * If we wait upon the object, we know that all the bound
3295 * VMA are no longer active.
3296 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003297 ret = i915_gem_object_wait(obj,
3298 I915_WAIT_INTERRUPTIBLE |
3299 I915_WAIT_LOCKED |
3300 I915_WAIT_ALL,
3301 MAX_SCHEDULE_TIMEOUT,
3302 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003303 if (ret)
3304 return ret;
3305
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003306 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3307 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003308 /* Access to snoopable pages through the GTT is
3309 * incoherent and on some machines causes a hard
3310 * lockup. Relinquish the CPU mmaping to force
3311 * userspace to refault in the pages and we can
3312 * then double check if the GTT mapping is still
3313 * valid for that pointer access.
3314 */
3315 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003316
Chris Wilsonef55f922015-10-09 14:11:27 +01003317 /* As we no longer need a fence for GTT access,
3318 * we can relinquish it now (and so prevent having
3319 * to steal a fence from someone else on the next
3320 * fence request). Note GPU activity would have
3321 * dropped the fence as all snoopable access is
3322 * supposed to be linear.
3323 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003324 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3325 ret = i915_vma_put_fence(vma);
3326 if (ret)
3327 return ret;
3328 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003329 } else {
3330 /* We either have incoherent backing store and
3331 * so no GTT access or the architecture is fully
3332 * coherent. In such cases, existing GTT mmaps
3333 * ignore the cache bit in the PTE and we can
3334 * rewrite it without confusing the GPU or having
3335 * to force userspace to fault back in its mmaps.
3336 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003337 }
3338
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003339 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003340 if (!drm_mm_node_allocated(&vma->node))
3341 continue;
3342
3343 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3344 if (ret)
3345 return ret;
3346 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003347 }
3348
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003349 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3350 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3351 obj->cache_dirty = true;
3352
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003353 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003354 vma->node.color = cache_level;
3355 obj->cache_level = cache_level;
3356
Chris Wilsone4ffd172011-04-04 09:44:39 +01003357 return 0;
3358}
3359
Ben Widawsky199adf42012-09-21 17:01:20 -07003360int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3361 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003362{
Ben Widawsky199adf42012-09-21 17:01:20 -07003363 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003364 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003365 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003366
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003367 rcu_read_lock();
3368 obj = i915_gem_object_lookup_rcu(file, args->handle);
3369 if (!obj) {
3370 err = -ENOENT;
3371 goto out;
3372 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003373
Chris Wilson651d7942013-08-08 14:41:10 +01003374 switch (obj->cache_level) {
3375 case I915_CACHE_LLC:
3376 case I915_CACHE_L3_LLC:
3377 args->caching = I915_CACHING_CACHED;
3378 break;
3379
Chris Wilson4257d3b2013-08-08 14:41:11 +01003380 case I915_CACHE_WT:
3381 args->caching = I915_CACHING_DISPLAY;
3382 break;
3383
Chris Wilson651d7942013-08-08 14:41:10 +01003384 default:
3385 args->caching = I915_CACHING_NONE;
3386 break;
3387 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003388out:
3389 rcu_read_unlock();
3390 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003391}
3392
Ben Widawsky199adf42012-09-21 17:01:20 -07003393int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3394 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003395{
Chris Wilson9c870d02016-10-24 13:42:15 +01003396 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003397 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003398 struct drm_i915_gem_object *obj;
3399 enum i915_cache_level level;
3400 int ret;
3401
Ben Widawsky199adf42012-09-21 17:01:20 -07003402 switch (args->caching) {
3403 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003404 level = I915_CACHE_NONE;
3405 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003406 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003407 /*
3408 * Due to a HW issue on BXT A stepping, GPU stores via a
3409 * snooped mapping may leave stale data in a corresponding CPU
3410 * cacheline, whereas normally such cachelines would get
3411 * invalidated.
3412 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003413 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003414 return -ENODEV;
3415
Chris Wilsone6994ae2012-07-10 10:27:08 +01003416 level = I915_CACHE_LLC;
3417 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003418 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003419 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003420 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003421 default:
3422 return -EINVAL;
3423 }
3424
Ben Widawsky3bc29132012-09-26 16:15:20 -07003425 ret = i915_mutex_lock_interruptible(dev);
3426 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003427 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003428
Chris Wilson03ac0642016-07-20 13:31:51 +01003429 obj = i915_gem_object_lookup(file, args->handle);
3430 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003431 ret = -ENOENT;
3432 goto unlock;
3433 }
3434
3435 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003436 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003437unlock:
3438 mutex_unlock(&dev->struct_mutex);
3439 return ret;
3440}
3441
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003442/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003443 * Prepare buffer for display plane (scanout, cursors, etc).
3444 * Can be called from an uninterruptible phase (modesetting) and allows
3445 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003446 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003447struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003448i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3449 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003450 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003451{
Chris Wilson058d88c2016-08-15 10:49:06 +01003452 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003453 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003454 int ret;
3455
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003456 lockdep_assert_held(&obj->base.dev->struct_mutex);
3457
Chris Wilsoncc98b412013-08-09 12:25:09 +01003458 /* Mark the pin_display early so that we account for the
3459 * display coherency whilst setting up the cache domains.
3460 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003461 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003462
Eric Anholta7ef0642011-03-29 16:59:54 -07003463 /* The display engine is not coherent with the LLC cache on gen6. As
3464 * a result, we make sure that the pinning that is about to occur is
3465 * done with uncached PTEs. This is lowest common denominator for all
3466 * chipsets.
3467 *
3468 * However for gen6+, we could do better by using the GFDT bit instead
3469 * of uncaching, which would allow us to flush all the LLC-cached data
3470 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3471 */
Chris Wilson651d7942013-08-08 14:41:10 +01003472 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003473 HAS_WT(to_i915(obj->base.dev)) ?
3474 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003475 if (ret) {
3476 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003477 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003478 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003479
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003480 /* As the user may map the buffer once pinned in the display plane
3481 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003482 * always use map_and_fenceable for all scanout buffers. However,
3483 * it may simply be too big to fit into mappable, in which case
3484 * put it anyway and hope that userspace can cope (but always first
3485 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003486 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003487 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003488 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003489 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3490 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003491 if (IS_ERR(vma)) {
3492 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3493 unsigned int flags;
3494
3495 /* Valleyview is definitely limited to scanning out the first
3496 * 512MiB. Lets presume this behaviour was inherited from the
3497 * g4x display engine and that all earlier gen are similarly
3498 * limited. Testing suggests that it is a little more
3499 * complicated than this. For example, Cherryview appears quite
3500 * happy to scanout from anywhere within its global aperture.
3501 */
3502 flags = 0;
3503 if (HAS_GMCH_DISPLAY(i915))
3504 flags = PIN_MAPPABLE;
3505 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3506 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003507 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003508 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003509
Chris Wilsond8923dc2016-08-18 17:17:07 +01003510 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3511
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003512 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3513 if (obj->cache_dirty) {
3514 i915_gem_clflush_object(obj, true);
3515 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3516 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003517
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003518 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003519 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003520
3521 /* It should now be out of any other write domains, and we can update
3522 * the domain values for our changes.
3523 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003524 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003525 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003526
3527 trace_i915_gem_object_change_domain(obj,
3528 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003529 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003530
Chris Wilson058d88c2016-08-15 10:49:06 +01003531 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003532
3533err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003534 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003535 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003536}
3537
3538void
Chris Wilson058d88c2016-08-15 10:49:06 +01003539i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003540{
Chris Wilson49d73912016-11-29 09:50:08 +00003541 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003542
Chris Wilson058d88c2016-08-15 10:49:06 +01003543 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003544 return;
3545
Chris Wilsond8923dc2016-08-18 17:17:07 +01003546 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003547 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003548
Chris Wilson383d5822016-08-18 17:17:08 +01003549 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3550 if (!i915_vma_is_active(vma))
3551 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3552
Chris Wilson058d88c2016-08-15 10:49:06 +01003553 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003554}
3555
Eric Anholte47c68e2008-11-14 13:35:19 -08003556/**
3557 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003558 * @obj: object to act on
3559 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003560 *
3561 * This function returns when the move is complete, including waiting on
3562 * flushes to occur.
3563 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003564int
Chris Wilson919926a2010-11-12 13:42:53 +00003565i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003566{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003567 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003568 int ret;
3569
Chris Wilsone95433c2016-10-28 13:58:27 +01003570 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003571
Chris Wilsone95433c2016-10-28 13:58:27 +01003572 ret = i915_gem_object_wait(obj,
3573 I915_WAIT_INTERRUPTIBLE |
3574 I915_WAIT_LOCKED |
3575 (write ? I915_WAIT_ALL : 0),
3576 MAX_SCHEDULE_TIMEOUT,
3577 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003578 if (ret)
3579 return ret;
3580
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003581 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3582 return 0;
3583
Eric Anholte47c68e2008-11-14 13:35:19 -08003584 i915_gem_object_flush_gtt_write_domain(obj);
3585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 old_write_domain = obj->base.write_domain;
3587 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003588
Eric Anholte47c68e2008-11-14 13:35:19 -08003589 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003590 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003591 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003592
Chris Wilson05394f32010-11-08 19:18:58 +00003593 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003594 }
3595
3596 /* It should now be out of any other write domains, and we can update
3597 * the domain values for our changes.
3598 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003599 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003600
3601 /* If we're writing through the CPU, then the GPU read domains will
3602 * need to be invalidated at next use.
3603 */
3604 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003605 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3606 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003607 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003608
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003609 trace_i915_gem_object_change_domain(obj,
3610 old_read_domains,
3611 old_write_domain);
3612
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003613 return 0;
3614}
3615
Eric Anholt673a3942008-07-30 12:06:12 -07003616/* Throttle our rendering by waiting until the ring has completed our requests
3617 * emitted over 20 msec ago.
3618 *
Eric Anholtb9624422009-06-03 07:27:35 +00003619 * Note that if we were to use the current jiffies each time around the loop,
3620 * we wouldn't escape the function with any frames outstanding if the time to
3621 * render a frame was over 20ms.
3622 *
Eric Anholt673a3942008-07-30 12:06:12 -07003623 * This should get us reasonable parallelism between CPU and GPU but also
3624 * relatively low latency when blocking on a particular request to finish.
3625 */
3626static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003627i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003628{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003629 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003630 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003631 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003632 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003633 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003634
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003635 /* ABI: return -EIO if already wedged */
3636 if (i915_terminally_wedged(&dev_priv->gpu_error))
3637 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003638
Chris Wilson1c255952010-09-26 11:03:27 +01003639 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003640 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003641 if (time_after_eq(request->emitted_jiffies, recent_enough))
3642 break;
3643
John Harrisonfcfa423c2015-05-29 17:44:12 +01003644 /*
3645 * Note that the request might not have been submitted yet.
3646 * In which case emitted_jiffies will be zero.
3647 */
3648 if (!request->emitted_jiffies)
3649 continue;
3650
John Harrison54fb2412014-11-24 18:49:27 +00003651 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003652 }
John Harrisonff865882014-11-24 18:49:28 +00003653 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003654 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003655 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003656
John Harrison54fb2412014-11-24 18:49:27 +00003657 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003658 return 0;
3659
Chris Wilsone95433c2016-10-28 13:58:27 +01003660 ret = i915_wait_request(target,
3661 I915_WAIT_INTERRUPTIBLE,
3662 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003663 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003664
Chris Wilsone95433c2016-10-28 13:58:27 +01003665 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003666}
3667
Chris Wilson058d88c2016-08-15 10:49:06 +01003668struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003669i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3670 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003671 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003672 u64 alignment,
3673 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003674{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003675 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3676 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003677 struct i915_vma *vma;
3678 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003679
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003680 lockdep_assert_held(&obj->base.dev->struct_mutex);
3681
Chris Wilson718659a2017-01-16 15:21:28 +00003682 vma = i915_vma_instance(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003683 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003684 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003685
3686 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3687 if (flags & PIN_NONBLOCK &&
3688 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003689 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003690
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003691 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003692 /* If the required space is larger than the available
3693 * aperture, we will not able to find a slot for the
3694 * object and unbinding the object now will be in
3695 * vain. Worse, doing so may cause us to ping-pong
3696 * the object in and out of the Global GTT and
3697 * waste a lot of cycles under the mutex.
3698 */
Chris Wilson944397f2017-01-09 16:16:11 +00003699 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003700 return ERR_PTR(-E2BIG);
3701
3702 /* If NONBLOCK is set the caller is optimistically
3703 * trying to cache the full object within the mappable
3704 * aperture, and *must* have a fallback in place for
3705 * situations where we cannot bind the object. We
3706 * can be a little more lax here and use the fallback
3707 * more often to avoid costly migrations of ourselves
3708 * and other objects within the aperture.
3709 *
3710 * Half-the-aperture is used as a simple heuristic.
3711 * More interesting would to do search for a free
3712 * block prior to making the commitment to unbind.
3713 * That caters for the self-harm case, and with a
3714 * little more heuristics (e.g. NOFAULT, NOEVICT)
3715 * we could try to minimise harm to others.
3716 */
3717 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00003718 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003719 return ERR_PTR(-ENOSPC);
3720 }
3721
Chris Wilson59bfa122016-08-04 16:32:31 +01003722 WARN(i915_vma_is_pinned(vma),
3723 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003724 " offset=%08x, req.alignment=%llx,"
3725 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3726 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003727 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003728 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003729 ret = i915_vma_unbind(vma);
3730 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003731 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003732 }
3733
Chris Wilson058d88c2016-08-15 10:49:06 +01003734 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3735 if (ret)
3736 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003737
Chris Wilson058d88c2016-08-15 10:49:06 +01003738 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003739}
3740
Chris Wilsonedf6b762016-08-09 09:23:33 +01003741static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003742{
3743 /* Note that we could alias engines in the execbuf API, but
3744 * that would be very unwise as it prevents userspace from
3745 * fine control over engine selection. Ahem.
3746 *
3747 * This should be something like EXEC_MAX_ENGINE instead of
3748 * I915_NUM_ENGINES.
3749 */
3750 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3751 return 0x10000 << id;
3752}
3753
3754static __always_inline unsigned int __busy_write_id(unsigned int id)
3755{
Chris Wilson70cb4722016-08-09 18:08:25 +01003756 /* The uABI guarantees an active writer is also amongst the read
3757 * engines. This would be true if we accessed the activity tracking
3758 * under the lock, but as we perform the lookup of the object and
3759 * its activity locklessly we can not guarantee that the last_write
3760 * being active implies that we have set the same engine flag from
3761 * last_read - hence we always set both read and write busy for
3762 * last_write.
3763 */
3764 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003765}
3766
Chris Wilsonedf6b762016-08-09 09:23:33 +01003767static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003768__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003769 unsigned int (*flag)(unsigned int id))
3770{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003771 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003772
Chris Wilsond07f0e52016-10-28 13:58:44 +01003773 /* We have to check the current hw status of the fence as the uABI
3774 * guarantees forward progress. We could rely on the idle worker
3775 * to eventually flush us, but to minimise latency just ask the
3776 * hardware.
3777 *
3778 * Note we only report on the status of native fences.
3779 */
3780 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003781 return 0;
3782
Chris Wilsond07f0e52016-10-28 13:58:44 +01003783 /* opencode to_request() in order to avoid const warnings */
3784 rq = container_of(fence, struct drm_i915_gem_request, fence);
3785 if (i915_gem_request_completed(rq))
3786 return 0;
3787
3788 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003789}
3790
Chris Wilsonedf6b762016-08-09 09:23:33 +01003791static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003792busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003793{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003794 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003795}
3796
Chris Wilsonedf6b762016-08-09 09:23:33 +01003797static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003798busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003799{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003800 if (!fence)
3801 return 0;
3802
3803 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003804}
3805
Eric Anholt673a3942008-07-30 12:06:12 -07003806int
Eric Anholt673a3942008-07-30 12:06:12 -07003807i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003808 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003809{
3810 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003811 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003812 struct reservation_object_list *list;
3813 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003814 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003815
Chris Wilsond07f0e52016-10-28 13:58:44 +01003816 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003817 rcu_read_lock();
3818 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003819 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003820 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003821
3822 /* A discrepancy here is that we do not report the status of
3823 * non-i915 fences, i.e. even though we may report the object as idle,
3824 * a call to set-domain may still stall waiting for foreign rendering.
3825 * This also means that wait-ioctl may report an object as busy,
3826 * where busy-ioctl considers it idle.
3827 *
3828 * We trade the ability to warn of foreign fences to report on which
3829 * i915 engines are active for the object.
3830 *
3831 * Alternatively, we can trade that extra information on read/write
3832 * activity with
3833 * args->busy =
3834 * !reservation_object_test_signaled_rcu(obj->resv, true);
3835 * to report the overall busyness. This is what the wait-ioctl does.
3836 *
3837 */
3838retry:
3839 seq = raw_read_seqcount(&obj->resv->seq);
3840
3841 /* Translate the exclusive fence to the READ *and* WRITE engine */
3842 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3843
3844 /* Translate shared fences to READ set of engines */
3845 list = rcu_dereference(obj->resv->fence);
3846 if (list) {
3847 unsigned int shared_count = list->shared_count, i;
3848
3849 for (i = 0; i < shared_count; ++i) {
3850 struct dma_fence *fence =
3851 rcu_dereference(list->shared[i]);
3852
3853 args->busy |= busy_check_reader(fence);
3854 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003855 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003856
Chris Wilsond07f0e52016-10-28 13:58:44 +01003857 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3858 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003859
Chris Wilsond07f0e52016-10-28 13:58:44 +01003860 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003861out:
3862 rcu_read_unlock();
3863 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003864}
3865
3866int
3867i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3868 struct drm_file *file_priv)
3869{
Akshay Joshi0206e352011-08-16 15:34:10 -04003870 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003871}
3872
Chris Wilson3ef94da2009-09-14 16:50:29 +01003873int
3874i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3875 struct drm_file *file_priv)
3876{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003877 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003878 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003879 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003880 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003881
3882 switch (args->madv) {
3883 case I915_MADV_DONTNEED:
3884 case I915_MADV_WILLNEED:
3885 break;
3886 default:
3887 return -EINVAL;
3888 }
3889
Chris Wilson03ac0642016-07-20 13:31:51 +01003890 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003891 if (!obj)
3892 return -ENOENT;
3893
3894 err = mutex_lock_interruptible(&obj->mm.lock);
3895 if (err)
3896 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003897
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003898 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003899 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003900 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003901 if (obj->mm.madv == I915_MADV_WILLNEED) {
3902 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003903 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003904 obj->mm.quirked = false;
3905 }
3906 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003907 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003908 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003909 obj->mm.quirked = true;
3910 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003911 }
3912
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003913 if (obj->mm.madv != __I915_MADV_PURGED)
3914 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003915
Chris Wilson6c085a72012-08-20 11:40:46 +02003916 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003917 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003918 i915_gem_object_truncate(obj);
3919
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003920 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003921 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003922
Chris Wilson1233e2d2016-10-28 13:58:37 +01003923out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003924 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003925 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003926}
3927
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003928static void
3929frontbuffer_retire(struct i915_gem_active *active,
3930 struct drm_i915_gem_request *request)
3931{
3932 struct drm_i915_gem_object *obj =
3933 container_of(active, typeof(*obj), frontbuffer_write);
3934
3935 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3936}
3937
Chris Wilson37e680a2012-06-07 15:38:42 +01003938void i915_gem_object_init(struct drm_i915_gem_object *obj,
3939 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003940{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003941 mutex_init(&obj->mm.lock);
3942
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003943 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003944 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003945 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003946 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003947 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003948
Chris Wilson37e680a2012-06-07 15:38:42 +01003949 obj->ops = ops;
3950
Chris Wilsond07f0e52016-10-28 13:58:44 +01003951 reservation_object_init(&obj->__builtin_resv);
3952 obj->resv = &obj->__builtin_resv;
3953
Chris Wilson50349242016-08-18 17:17:04 +01003954 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003955 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003956
3957 obj->mm.madv = I915_MADV_WILLNEED;
3958 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3959 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003960
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003961 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003962}
3963
Chris Wilson37e680a2012-06-07 15:38:42 +01003964static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003965 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3966 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003967 .get_pages = i915_gem_object_get_pages_gtt,
3968 .put_pages = i915_gem_object_put_pages_gtt,
3969};
3970
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003971struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003972i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003973{
Daniel Vetterc397b902010-04-09 19:05:07 +00003974 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003975 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003976 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003977 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003978
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003979 /* There is a prevalence of the assumption that we fit the object's
3980 * page count inside a 32bit _signed_ variable. Let's document this and
3981 * catch if we ever need to fix it. In the meantime, if you do spot
3982 * such a local variable, please consider fixing!
3983 */
3984 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3985 return ERR_PTR(-E2BIG);
3986
3987 if (overflows_type(size, obj->base.size))
3988 return ERR_PTR(-E2BIG);
3989
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003990 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00003991 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003992 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003993
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003994 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01003995 if (ret)
3996 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003997
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003998 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02003999 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004000 /* 965gm cannot relocate objects above 4GiB. */
4001 mask &= ~__GFP_HIGHMEM;
4002 mask |= __GFP_DMA32;
4003 }
4004
Al Viro93c76a32015-12-04 23:45:44 -05004005 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004006 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004007
Chris Wilson37e680a2012-06-07 15:38:42 +01004008 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004009
Daniel Vetterc397b902010-04-09 19:05:07 +00004010 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4011 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4012
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004013 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004014 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004015 * cache) for about a 10% performance improvement
4016 * compared to uncached. Graphics requests other than
4017 * display scanout are coherent with the CPU in
4018 * accessing this cache. This means in this mode we
4019 * don't need to clflush on the CPU side, and on the
4020 * GPU side we only need to flush internal caches to
4021 * get data visible to the CPU.
4022 *
4023 * However, we maintain the display planes as UC, and so
4024 * need to rebind when first used as such.
4025 */
4026 obj->cache_level = I915_CACHE_LLC;
4027 } else
4028 obj->cache_level = I915_CACHE_NONE;
4029
Daniel Vetterd861e332013-07-24 23:25:03 +02004030 trace_i915_gem_object_create(obj);
4031
Chris Wilson05394f32010-11-08 19:18:58 +00004032 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004033
4034fail:
4035 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004036 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004037}
4038
Chris Wilson340fbd82014-05-22 09:16:52 +01004039static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4040{
4041 /* If we are the last user of the backing storage (be it shmemfs
4042 * pages or stolen etc), we know that the pages are going to be
4043 * immediately released. In this case, we can then skip copying
4044 * back the contents from the GPU.
4045 */
4046
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004047 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004048 return false;
4049
4050 if (obj->base.filp == NULL)
4051 return true;
4052
4053 /* At first glance, this looks racy, but then again so would be
4054 * userspace racing mmap against close. However, the first external
4055 * reference to the filp can only be obtained through the
4056 * i915_gem_mmap_ioctl() which safeguards us against the user
4057 * acquiring such a reference whilst we are in the middle of
4058 * freeing the object.
4059 */
4060 return atomic_long_read(&obj->base.filp->f_count) == 1;
4061}
4062
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004063static void __i915_gem_free_objects(struct drm_i915_private *i915,
4064 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004065{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004066 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004067
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004068 mutex_lock(&i915->drm.struct_mutex);
4069 intel_runtime_pm_get(i915);
4070 llist_for_each_entry(obj, freed, freed) {
4071 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004072
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004073 trace_i915_gem_object_destroy(obj);
4074
4075 GEM_BUG_ON(i915_gem_object_is_active(obj));
4076 list_for_each_entry_safe(vma, vn,
4077 &obj->vma_list, obj_link) {
4078 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4079 GEM_BUG_ON(i915_vma_is_active(vma));
4080 vma->flags &= ~I915_VMA_PIN_MASK;
4081 i915_vma_close(vma);
4082 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004083 GEM_BUG_ON(!list_empty(&obj->vma_list));
4084 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004085
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004086 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004087 }
4088 intel_runtime_pm_put(i915);
4089 mutex_unlock(&i915->drm.struct_mutex);
4090
4091 llist_for_each_entry_safe(obj, on, freed, freed) {
4092 GEM_BUG_ON(obj->bind_count);
4093 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4094
4095 if (obj->ops->release)
4096 obj->ops->release(obj);
4097
4098 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4099 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004100 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004101 GEM_BUG_ON(obj->mm.pages);
4102
4103 if (obj->base.import_attach)
4104 drm_prime_gem_destroy(&obj->base, NULL);
4105
Chris Wilsond07f0e52016-10-28 13:58:44 +01004106 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004107 drm_gem_object_release(&obj->base);
4108 i915_gem_info_remove_obj(i915, obj->base.size);
4109
4110 kfree(obj->bit_17);
4111 i915_gem_object_free(obj);
4112 }
4113}
4114
4115static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4116{
4117 struct llist_node *freed;
4118
4119 freed = llist_del_all(&i915->mm.free_list);
4120 if (unlikely(freed))
4121 __i915_gem_free_objects(i915, freed);
4122}
4123
4124static void __i915_gem_free_work(struct work_struct *work)
4125{
4126 struct drm_i915_private *i915 =
4127 container_of(work, struct drm_i915_private, mm.free_work);
4128 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004129
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004130 /* All file-owned VMA should have been released by this point through
4131 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4132 * However, the object may also be bound into the global GTT (e.g.
4133 * older GPUs without per-process support, or for direct access through
4134 * the GTT either for the user or for scanout). Those VMA still need to
4135 * unbound now.
4136 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004137
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004138 while ((freed = llist_del_all(&i915->mm.free_list)))
4139 __i915_gem_free_objects(i915, freed);
4140}
4141
4142static void __i915_gem_free_object_rcu(struct rcu_head *head)
4143{
4144 struct drm_i915_gem_object *obj =
4145 container_of(head, typeof(*obj), rcu);
4146 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4147
4148 /* We can't simply use call_rcu() from i915_gem_free_object()
4149 * as we need to block whilst unbinding, and the call_rcu
4150 * task may be called from softirq context. So we take a
4151 * detour through a worker.
4152 */
4153 if (llist_add(&obj->freed, &i915->mm.free_list))
4154 schedule_work(&i915->mm.free_work);
4155}
4156
4157void i915_gem_free_object(struct drm_gem_object *gem_obj)
4158{
4159 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4160
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004161 if (obj->mm.quirked)
4162 __i915_gem_object_unpin_pages(obj);
4163
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004164 if (discard_backing_storage(obj))
4165 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004166
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004167 /* Before we free the object, make sure any pure RCU-only
4168 * read-side critical sections are complete, e.g.
4169 * i915_gem_busy_ioctl(). For the corresponding synchronized
4170 * lookup see i915_gem_object_lookup_rcu().
4171 */
4172 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004173}
4174
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004175void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4176{
4177 lockdep_assert_held(&obj->base.dev->struct_mutex);
4178
4179 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4180 if (i915_gem_object_is_active(obj))
4181 i915_gem_object_set_active_reference(obj);
4182 else
4183 i915_gem_object_put(obj);
4184}
4185
Chris Wilson3033aca2016-10-28 13:58:47 +01004186static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4187{
4188 struct intel_engine_cs *engine;
4189 enum intel_engine_id id;
4190
4191 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004192 GEM_BUG_ON(engine->last_retired_context &&
4193 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004194}
4195
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004196int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004197{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004198 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004200
Chris Wilson54b4f682016-07-21 21:16:19 +01004201 intel_suspend_gt_powersave(dev_priv);
4202
Chris Wilson45c5f202013-10-16 11:50:01 +01004203 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004204
4205 /* We have to flush all the executing contexts to main memory so
4206 * that they can saved in the hibernation image. To ensure the last
4207 * context image is coherent, we have to switch away from it. That
4208 * leaves the dev_priv->kernel_context still active when
4209 * we actually suspend, and its image in memory may not match the GPU
4210 * state. Fortunately, the kernel_context is disposable and we do
4211 * not rely on its state.
4212 */
4213 ret = i915_gem_switch_to_kernel_context(dev_priv);
4214 if (ret)
4215 goto err;
4216
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004217 ret = i915_gem_wait_for_idle(dev_priv,
4218 I915_WAIT_INTERRUPTIBLE |
4219 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004220 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004221 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004222
Chris Wilsonc0336662016-05-06 15:40:21 +01004223 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004224 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004225
Chris Wilson3033aca2016-10-28 13:58:47 +01004226 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004227 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004228 mutex_unlock(&dev->struct_mutex);
4229
Chris Wilson737b1502015-01-26 18:03:03 +02004230 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004231 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004232
4233 /* As the idle_work is rearming if it detects a race, play safe and
4234 * repeat the flush until it is definitely idle.
4235 */
4236 while (flush_delayed_work(&dev_priv->gt.idle_work))
4237 ;
4238
4239 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson29105cc2010-01-07 10:39:13 +00004240
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004241 /* Assert that we sucessfully flushed all the work and
4242 * reset the GPU back to its idle, low power state.
4243 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004244 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004245 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004246
Imre Deak1c777c52016-10-12 17:46:37 +03004247 /*
4248 * Neither the BIOS, ourselves or any other kernel
4249 * expects the system to be in execlists mode on startup,
4250 * so we need to reset the GPU back to legacy mode. And the only
4251 * known way to disable logical contexts is through a GPU reset.
4252 *
4253 * So in order to leave the system in a known default configuration,
4254 * always reset the GPU upon unload and suspend. Afterwards we then
4255 * clean up the GEM state tracking, flushing off the requests and
4256 * leaving the system in a known idle state.
4257 *
4258 * Note that is of the upmost importance that the GPU is idle and
4259 * all stray writes are flushed *before* we dismantle the backing
4260 * storage for the pinned objects.
4261 *
4262 * However, since we are uncertain that resetting the GPU on older
4263 * machines is a good idea, we don't - just in case it leaves the
4264 * machine in an unusable condition.
4265 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004266 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004267 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4268 WARN_ON(reset && reset != -ENODEV);
4269 }
4270
Eric Anholt673a3942008-07-30 12:06:12 -07004271 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004272
4273err:
4274 mutex_unlock(&dev->struct_mutex);
4275 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004276}
4277
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004278void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004279{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004280 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004281
Imre Deak31ab49a2016-11-07 11:20:05 +02004282 WARN_ON(dev_priv->gt.awake);
4283
Chris Wilson5ab57c72016-07-15 14:56:20 +01004284 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004285 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004286
4287 /* As we didn't flush the kernel context before suspend, we cannot
4288 * guarantee that the context image is complete. So let's just reset
4289 * it and start again.
4290 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004291 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004292
4293 mutex_unlock(&dev->struct_mutex);
4294}
4295
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004296void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004297{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004298 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004299 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4300 return;
4301
4302 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4303 DISP_TILE_SURFACE_SWIZZLING);
4304
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004305 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004306 return;
4307
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004308 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004309 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004310 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004311 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004312 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004313 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004314 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004315 else
4316 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004317}
Daniel Vettere21af882012-02-09 20:53:27 +01004318
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004319static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004320{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004321 I915_WRITE(RING_CTL(base), 0);
4322 I915_WRITE(RING_HEAD(base), 0);
4323 I915_WRITE(RING_TAIL(base), 0);
4324 I915_WRITE(RING_START(base), 0);
4325}
4326
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004327static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004328{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004329 if (IS_I830(dev_priv)) {
4330 init_unused_ring(dev_priv, PRB1_BASE);
4331 init_unused_ring(dev_priv, SRB0_BASE);
4332 init_unused_ring(dev_priv, SRB1_BASE);
4333 init_unused_ring(dev_priv, SRB2_BASE);
4334 init_unused_ring(dev_priv, SRB3_BASE);
4335 } else if (IS_GEN2(dev_priv)) {
4336 init_unused_ring(dev_priv, SRB0_BASE);
4337 init_unused_ring(dev_priv, SRB1_BASE);
4338 } else if (IS_GEN3(dev_priv)) {
4339 init_unused_ring(dev_priv, PRB1_BASE);
4340 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004341 }
4342}
4343
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004344int
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004345i915_gem_init_hw(struct drm_i915_private *dev_priv)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004346{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004347 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304348 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004349 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004350
Chris Wilsonde867c22016-10-25 13:16:02 +01004351 dev_priv->gt.last_init_time = ktime_get();
4352
Chris Wilson5e4f5182015-02-13 14:35:59 +00004353 /* Double layer security blanket, see i915_gem_init() */
4354 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4355
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004356 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004357 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004358
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004359 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004360 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004361 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004362
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004363 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004364 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004365 u32 temp = I915_READ(GEN7_MSG_CTL);
4366 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4367 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004368 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004369 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4370 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4371 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4372 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004373 }
4374
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004375 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004376
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004377 /*
4378 * At least 830 can leave some of the unused rings
4379 * "active" (ie. head != tail) after resume which
4380 * will prevent c3 entry. Makes sure all unused rings
4381 * are totally idle.
4382 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004383 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004384
Dave Gordoned54c1a2016-01-19 19:02:54 +00004385 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004386
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004387 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004388 if (ret) {
4389 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4390 goto out;
4391 }
4392
4393 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304394 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004395 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004396 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004397 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004398 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004399
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004400 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004401
Alex Dai33a732f2015-08-12 15:43:36 +01004402 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004403 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004404 if (ret)
4405 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004406
Chris Wilson5e4f5182015-02-13 14:35:59 +00004407out:
4408 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004409 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004410}
4411
Chris Wilson39df9192016-07-20 13:31:57 +01004412bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4413{
4414 if (INTEL_INFO(dev_priv)->gen < 6)
4415 return false;
4416
4417 /* TODO: make semaphores and Execlists play nicely together */
4418 if (i915.enable_execlists)
4419 return false;
4420
4421 if (value >= 0)
4422 return value;
4423
4424#ifdef CONFIG_INTEL_IOMMU
4425 /* Enable semaphores on SNB when IO remapping is off */
4426 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4427 return false;
4428#endif
4429
4430 return true;
4431}
4432
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004433int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004434{
Chris Wilson1070a422012-04-24 15:47:41 +01004435 int ret;
4436
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004437 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004438
Oscar Mateoa83014d2014-07-24 17:04:21 +01004439 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004440 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004441 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004442 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004443 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004444 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004445 }
4446
Chris Wilson5e4f5182015-02-13 14:35:59 +00004447 /* This is just a security blanket to placate dragons.
4448 * On some systems, we very sporadically observe that the first TLBs
4449 * used by the CS may be stale, despite us poking the TLB reset. If
4450 * we hold the forcewake during initialisation these problems
4451 * just magically go away.
4452 */
4453 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4454
Chris Wilson72778cb2016-05-19 16:17:16 +01004455 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004456
4457 ret = i915_gem_init_ggtt(dev_priv);
4458 if (ret)
4459 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004460
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004461 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004462 if (ret)
4463 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004464
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004465 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004466 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004467 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004468
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004469 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004470 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004471 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004472 * wedged. But we only want to do this where the GPU is angry,
4473 * for all other failure, such as an allocation failure, bail.
4474 */
4475 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004476 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004477 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004478 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004479
4480out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004481 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004482 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004483
Chris Wilson60990322014-04-09 09:19:42 +01004484 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004485}
4486
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004487void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004488i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004489{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004490 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304491 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004492
Akash Goel3b3f1652016-10-13 22:44:48 +05304493 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004494 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004495}
4496
Eric Anholt673a3942008-07-30 12:06:12 -07004497void
Imre Deak40ae4e12016-03-16 14:54:03 +02004498i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4499{
Chris Wilson49ef5292016-08-18 17:17:00 +01004500 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004501
4502 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4503 !IS_CHERRYVIEW(dev_priv))
4504 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004505 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4506 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4507 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004508 dev_priv->num_fence_regs = 16;
4509 else
4510 dev_priv->num_fence_regs = 8;
4511
Chris Wilsonc0336662016-05-06 15:40:21 +01004512 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004513 dev_priv->num_fence_regs =
4514 I915_READ(vgtif_reg(avail_rs.fence_num));
4515
4516 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004517 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4518 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4519
4520 fence->i915 = dev_priv;
4521 fence->id = i;
4522 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4523 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004524 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004525
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004526 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004527}
4528
Chris Wilson73cb9702016-10-28 13:58:46 +01004529int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004530i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004531{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004532 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004533
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004534 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4535 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004536 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004537
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004538 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4539 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004540 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004541
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004542 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4543 SLAB_HWCACHE_ALIGN |
4544 SLAB_RECLAIM_ACCOUNT |
4545 SLAB_DESTROY_BY_RCU);
4546 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004547 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004548
Chris Wilson52e54202016-11-14 20:41:02 +00004549 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4550 SLAB_HWCACHE_ALIGN |
4551 SLAB_RECLAIM_ACCOUNT);
4552 if (!dev_priv->dependencies)
4553 goto err_requests;
4554
Chris Wilson73cb9702016-10-28 13:58:46 +01004555 mutex_lock(&dev_priv->drm.struct_mutex);
4556 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004557 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004558 mutex_unlock(&dev_priv->drm.struct_mutex);
4559 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004560 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004561
Ben Widawskya33afea2013-09-17 21:12:45 -07004562 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004563 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4564 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004565 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4566 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004567 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004568 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004569 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004570 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004571 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004572 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004573 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004574 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004575
Chris Wilson72bfa192010-12-19 11:42:05 +00004576 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4577
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004578 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004579
Chris Wilsonce453d82011-02-21 14:43:56 +00004580 dev_priv->mm.interruptible = true;
4581
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004582 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4583
Chris Wilsonb5add952016-08-04 16:32:36 +01004584 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004585
4586 return 0;
4587
Chris Wilson52e54202016-11-14 20:41:02 +00004588err_dependencies:
4589 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004590err_requests:
4591 kmem_cache_destroy(dev_priv->requests);
4592err_vmas:
4593 kmem_cache_destroy(dev_priv->vmas);
4594err_objects:
4595 kmem_cache_destroy(dev_priv->objects);
4596err_out:
4597 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004598}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004599
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004600void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004601{
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004602 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4603
Matthew Auldea84aa72016-11-17 21:04:11 +00004604 mutex_lock(&dev_priv->drm.struct_mutex);
4605 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4606 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4607 mutex_unlock(&dev_priv->drm.struct_mutex);
4608
Chris Wilson52e54202016-11-14 20:41:02 +00004609 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004610 kmem_cache_destroy(dev_priv->requests);
4611 kmem_cache_destroy(dev_priv->vmas);
4612 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004613
4614 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4615 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004616}
4617
Chris Wilson6a800ea2016-09-21 14:51:07 +01004618int i915_gem_freeze(struct drm_i915_private *dev_priv)
4619{
4620 intel_runtime_pm_get(dev_priv);
4621
4622 mutex_lock(&dev_priv->drm.struct_mutex);
4623 i915_gem_shrink_all(dev_priv);
4624 mutex_unlock(&dev_priv->drm.struct_mutex);
4625
4626 intel_runtime_pm_put(dev_priv);
4627
4628 return 0;
4629}
4630
Chris Wilson461fb992016-05-14 07:26:33 +01004631int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4632{
4633 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004634 struct list_head *phases[] = {
4635 &dev_priv->mm.unbound_list,
4636 &dev_priv->mm.bound_list,
4637 NULL
4638 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004639
4640 /* Called just before we write the hibernation image.
4641 *
4642 * We need to update the domain tracking to reflect that the CPU
4643 * will be accessing all the pages to create and restore from the
4644 * hibernation, and so upon restoration those pages will be in the
4645 * CPU domain.
4646 *
4647 * To make sure the hibernation image contains the latest state,
4648 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004649 *
4650 * To try and reduce the hibernation image, we manually shrink
4651 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004652 */
4653
Chris Wilson6a800ea2016-09-21 14:51:07 +01004654 mutex_lock(&dev_priv->drm.struct_mutex);
4655 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004656
Chris Wilson7aab2d52016-09-09 20:02:18 +01004657 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004658 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004659 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4660 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4661 }
Chris Wilson461fb992016-05-14 07:26:33 +01004662 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004663 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004664
4665 return 0;
4666}
4667
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004668void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004669{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004670 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004671 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004672
4673 /* Clean up our request list when the client is going away, so that
4674 * later retire_requests won't dereference our soon-to-be-gone
4675 * file_priv.
4676 */
Chris Wilson1c255952010-09-26 11:03:27 +01004677 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004678 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004679 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004680 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004681
Chris Wilson2e1b8732015-04-27 13:41:22 +01004682 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004683 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004684 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004685 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004686 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004687}
4688
4689int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4690{
4691 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004692 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004693
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004694 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004695
4696 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4697 if (!file_priv)
4698 return -ENOMEM;
4699
4700 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004701 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004702 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004703 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004704
4705 spin_lock_init(&file_priv->mm.lock);
4706 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004707
Chris Wilsonc80ff162016-07-27 09:07:27 +01004708 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004709
Ben Widawskye422b882013-12-06 14:10:58 -08004710 ret = i915_gem_context_open(dev, file);
4711 if (ret)
4712 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004713
Ben Widawskye422b882013-12-06 14:10:58 -08004714 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004715}
4716
Daniel Vetterb680c372014-09-19 18:27:27 +02004717/**
4718 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004719 * @old: current GEM buffer for the frontbuffer slots
4720 * @new: new GEM buffer for the frontbuffer slots
4721 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004722 *
4723 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4724 * from @old and setting them in @new. Both @old and @new can be NULL.
4725 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004726void i915_gem_track_fb(struct drm_i915_gem_object *old,
4727 struct drm_i915_gem_object *new,
4728 unsigned frontbuffer_bits)
4729{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004730 /* Control of individual bits within the mask are guarded by
4731 * the owning plane->mutex, i.e. we can never see concurrent
4732 * manipulation of individual bits. But since the bitfield as a whole
4733 * is updated using RMW, we need to use atomics in order to update
4734 * the bits.
4735 */
4736 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4737 sizeof(atomic_t) * BITS_PER_BYTE);
4738
Daniel Vettera071fa02014-06-18 23:28:09 +02004739 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004740 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4741 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004742 }
4743
4744 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004745 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4746 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004747 }
4748}
4749
Dave Gordonea702992015-07-09 19:29:02 +01004750/* Allocate a new GEM object and fill it with the supplied data */
4751struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004752i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004753 const void *data, size_t size)
4754{
4755 struct drm_i915_gem_object *obj;
4756 struct sg_table *sg;
4757 size_t bytes;
4758 int ret;
4759
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004760 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004761 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004762 return obj;
4763
4764 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4765 if (ret)
4766 goto fail;
4767
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004768 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004769 if (ret)
4770 goto fail;
4771
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004772 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004773 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004774 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004775 i915_gem_object_unpin_pages(obj);
4776
4777 if (WARN_ON(bytes != size)) {
4778 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4779 ret = -EFAULT;
4780 goto fail;
4781 }
4782
4783 return obj;
4784
4785fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004786 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004787 return ERR_PTR(ret);
4788}
Chris Wilson96d77632016-10-28 13:58:33 +01004789
4790struct scatterlist *
4791i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4792 unsigned int n,
4793 unsigned int *offset)
4794{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004795 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004796 struct scatterlist *sg;
4797 unsigned int idx, count;
4798
4799 might_sleep();
4800 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004801 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004802
4803 /* As we iterate forward through the sg, we record each entry in a
4804 * radixtree for quick repeated (backwards) lookups. If we have seen
4805 * this index previously, we will have an entry for it.
4806 *
4807 * Initial lookup is O(N), but this is amortized to O(1) for
4808 * sequential page access (where each new request is consecutive
4809 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4810 * i.e. O(1) with a large constant!
4811 */
4812 if (n < READ_ONCE(iter->sg_idx))
4813 goto lookup;
4814
4815 mutex_lock(&iter->lock);
4816
4817 /* We prefer to reuse the last sg so that repeated lookup of this
4818 * (or the subsequent) sg are fast - comparing against the last
4819 * sg is faster than going through the radixtree.
4820 */
4821
4822 sg = iter->sg_pos;
4823 idx = iter->sg_idx;
4824 count = __sg_page_count(sg);
4825
4826 while (idx + count <= n) {
4827 unsigned long exception, i;
4828 int ret;
4829
4830 /* If we cannot allocate and insert this entry, or the
4831 * individual pages from this range, cancel updating the
4832 * sg_idx so that on this lookup we are forced to linearly
4833 * scan onwards, but on future lookups we will try the
4834 * insertion again (in which case we need to be careful of
4835 * the error return reporting that we have already inserted
4836 * this index).
4837 */
4838 ret = radix_tree_insert(&iter->radix, idx, sg);
4839 if (ret && ret != -EEXIST)
4840 goto scan;
4841
4842 exception =
4843 RADIX_TREE_EXCEPTIONAL_ENTRY |
4844 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4845 for (i = 1; i < count; i++) {
4846 ret = radix_tree_insert(&iter->radix, idx + i,
4847 (void *)exception);
4848 if (ret && ret != -EEXIST)
4849 goto scan;
4850 }
4851
4852 idx += count;
4853 sg = ____sg_next(sg);
4854 count = __sg_page_count(sg);
4855 }
4856
4857scan:
4858 iter->sg_pos = sg;
4859 iter->sg_idx = idx;
4860
4861 mutex_unlock(&iter->lock);
4862
4863 if (unlikely(n < idx)) /* insertion completed by another thread */
4864 goto lookup;
4865
4866 /* In case we failed to insert the entry into the radixtree, we need
4867 * to look beyond the current sg.
4868 */
4869 while (idx + count <= n) {
4870 idx += count;
4871 sg = ____sg_next(sg);
4872 count = __sg_page_count(sg);
4873 }
4874
4875 *offset = n - idx;
4876 return sg;
4877
4878lookup:
4879 rcu_read_lock();
4880
4881 sg = radix_tree_lookup(&iter->radix, n);
4882 GEM_BUG_ON(!sg);
4883
4884 /* If this index is in the middle of multi-page sg entry,
4885 * the radixtree will contain an exceptional entry that points
4886 * to the start of that range. We will return the pointer to
4887 * the base page and the offset of this page within the
4888 * sg entry's range.
4889 */
4890 *offset = 0;
4891 if (unlikely(radix_tree_exception(sg))) {
4892 unsigned long base =
4893 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4894
4895 sg = radix_tree_lookup(&iter->radix, base);
4896 GEM_BUG_ON(!sg);
4897
4898 *offset = n - base;
4899 }
4900
4901 rcu_read_unlock();
4902
4903 return sg;
4904}
4905
4906struct page *
4907i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4908{
4909 struct scatterlist *sg;
4910 unsigned int offset;
4911
4912 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4913
4914 sg = i915_gem_object_get_sg(obj, n, &offset);
4915 return nth_page(sg_page(sg), offset);
4916}
4917
4918/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4919struct page *
4920i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4921 unsigned int n)
4922{
4923 struct page *page;
4924
4925 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004926 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004927 set_page_dirty(page);
4928
4929 return page;
4930}
4931
4932dma_addr_t
4933i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4934 unsigned long n)
4935{
4936 struct scatterlist *sg;
4937 unsigned int offset;
4938
4939 sg = i915_gem_object_get_sg(obj, n, &offset);
4940 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4941}