blob: 85231d1c39c3c9a016be846d74bbe3426895afc0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilson2c225692013-08-09 12:26:45 +010050static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51{
Chris Wilsone27ab732017-06-15 13:38:49 +010052 if (obj->cache_dirty)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053053 return false;
54
Chris Wilson7fc92e92017-06-16 11:54:55 +010055 if (!obj->cache_coherent)
Chris Wilson2c225692013-08-09 12:26:45 +010056 return true;
57
58 return obj->pin_display;
59}
60
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053061static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010062insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063 struct drm_mm_node *node, u32 size)
64{
65 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000066 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070}
71
72static void
73remove_mappable_node(struct drm_mm_node *node)
74{
75 drm_mm_remove_node(node);
76}
77
Chris Wilson73aa8082010-09-30 11:46:12 +010078/* some bookkeeping */
79static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010080 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010081{
Daniel Vetterc20e8352013-07-24 22:40:23 +020082 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010083 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086}
87
88static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010089 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095}
96
Chris Wilson21dd3732011-01-26 15:55:56 +000097static int
Daniel Vetter33196de2012-11-14 17:14:05 +010098i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010099{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100100 int ret;
101
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100102 might_sleep();
103
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100109 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000110 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100111 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 } else {
118 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120}
121
Chris Wilson54cf91d2010-11-25 18:00:26 +0000122int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100123{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100124 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125 int ret;
126
Daniel Vetter33196de2012-11-14 17:14:05 +0100127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
Eric Anholt5a125c32008-10-22 21:40:13 -0700139i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700141{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300142 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 struct i915_vma *vma;
Weinan Liff8f7972017-05-31 10:35:52 +0800146 u64 pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700147
Weinan Liff8f7972017-05-31 10:35:52 +0800148 pinned = ggtt->base.reserved;
Chris Wilson73aa8082010-09-30 11:46:12 +0100149 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100151 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100152 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100154 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300158 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000160
Eric Anholt5a125c32008-10-22 21:40:13 -0700161 return 0;
162}
163
Chris Wilson03ac84f2016-10-28 13:58:36 +0100164static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800165i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100166{
Al Viro93c76a32015-12-04 23:45:44 -0500167 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000168 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800169 struct sg_table *st;
170 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000171 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100173
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilsondbb43512016-12-07 13:34:11 +0000177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300203 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204 vaddr += PAGE_SIZE;
205 }
206
Chris Wilsonc0336662016-05-06 15:40:21 +0100207 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
Chris Wilsondbb43512016-12-07 13:34:11 +0000225 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 sg_dma_len(sg) = obj->base.size;
227
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 obj->phys_handle = phys;
229 return st;
230
231err_phys:
232 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100233 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234}
235
Chris Wilsone27ab732017-06-15 13:38:49 +0100236static void __start_cpu_write(struct drm_i915_gem_object *obj)
237{
238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
240 if (cpu_write_needs_clflush(obj))
241 obj->cache_dirty = true;
242}
243
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000246 struct sg_table *pages,
247 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100249 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 if (obj->mm.madv == I915_MADV_DONTNEED)
252 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsone5facdf2016-12-23 14:57:57 +0000254 if (needs_clflush &&
255 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson7fc92e92017-06-16 11:54:55 +0100256 !obj->cache_coherent)
Chris Wilson2b3c8312016-11-11 14:58:09 +0000257 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100258
Chris Wilsone27ab732017-06-15 13:38:49 +0100259 __start_cpu_write(obj);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260}
261
262static void
263i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
264 struct sg_table *pages)
265{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000266 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100267
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100268 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500269 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100271 int i;
272
273 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 struct page *page;
275 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100276
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 page = shmem_read_mapping_page(mapping, i);
278 if (IS_ERR(page))
279 continue;
280
281 dst = kmap_atomic(page);
282 drm_clflush_virt_range(vaddr, PAGE_SIZE);
283 memcpy(dst, vaddr, PAGE_SIZE);
284 kunmap_atomic(dst);
285
286 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100288 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300289 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100290 vaddr += PAGE_SIZE;
291 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100292 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100293 }
294
Chris Wilson03ac84f2016-10-28 13:58:36 +0100295 sg_free_table(pages);
296 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000297
298 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800299}
300
301static void
302i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
303{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100304 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305}
306
307static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
308 .get_pages = i915_gem_object_get_pages_phys,
309 .put_pages = i915_gem_object_put_pages_phys,
310 .release = i915_gem_object_release_phys,
311};
312
Chris Wilson581ab1f2017-02-15 16:39:00 +0000313static const struct drm_i915_gem_object_ops i915_gem_object_ops;
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100391 gen6_rps_boost(rq, rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsone95433c2016-10-28 13:58:27 +0100402 return timeout;
403}
404
405static long
406i915_gem_object_wait_reservation(struct reservation_object *resv,
407 unsigned int flags,
408 long timeout,
409 struct intel_rps_client *rps)
410{
Chris Wilsone54ca972017-02-17 15:13:04 +0000411 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100412 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000413 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100414
415 if (flags & I915_WAIT_ALL) {
416 struct dma_fence **shared;
417 unsigned int count, i;
418 int ret;
419
420 ret = reservation_object_get_fences_rcu(resv,
421 &excl, &count, &shared);
422 if (ret)
423 return ret;
424
425 for (i = 0; i < count; i++) {
426 timeout = i915_gem_object_wait_fence(shared[i],
427 flags, timeout,
428 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000429 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100430 break;
431
432 dma_fence_put(shared[i]);
433 }
434
435 for (; i < count; i++)
436 dma_fence_put(shared[i]);
437 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000438
439 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100440 } else {
441 excl = reservation_object_get_excl_rcu(resv);
442 }
443
Chris Wilsone54ca972017-02-17 15:13:04 +0000444 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100445 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000446 prune_fences = timeout >= 0;
447 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100448
449 dma_fence_put(excl);
450
Chris Wilson03d1cac2017-03-08 13:26:28 +0000451 /* Oportunistically prune the fences iff we know they have *all* been
452 * signaled and that the reservation object has not been changed (i.e.
453 * no new fences have been added).
454 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000455 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000456 if (reservation_object_trylock(resv)) {
457 if (!__read_seqcount_retry(&resv->seq, seq))
458 reservation_object_add_excl_fence(resv, NULL);
459 reservation_object_unlock(resv);
460 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000461 }
462
Chris Wilsone95433c2016-10-28 13:58:27 +0100463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564static int
565i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
566 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100567 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100568{
Chris Wilson00731152014-05-21 12:42:56 +0100569 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300570 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800571
572 /* We manually control the domain here and pretend that it
573 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
574 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700575 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000576 if (copy_from_user(vaddr, user_data, args->size))
577 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100578
Chris Wilson6a2c4232014-11-04 04:51:40 -0800579 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000580 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200581
Chris Wilsond59b21e2017-02-22 11:40:49 +0000582 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000583 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100584}
585
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000586void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000587{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100588 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000589}
590
591void i915_gem_object_free(struct drm_i915_gem_object *obj)
592{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100593 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100594 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000595}
596
Dave Airlieff72145b2011-02-07 12:16:14 +1000597static int
598i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000599 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000600 uint64_t size,
601 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700602{
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300604 int ret;
605 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700606
Dave Airlieff72145b2011-02-07 12:16:14 +1000607 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200608 if (size == 0)
609 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700610
611 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000612 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100613 if (IS_ERR(obj))
614 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Chris Wilson05394f32010-11-08 19:18:58 +0000616 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100617 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100618 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200619 if (ret)
620 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100621
Dave Airlieff72145b2011-02-07 12:16:14 +1000622 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700623 return 0;
624}
625
Dave Airlieff72145b2011-02-07 12:16:14 +1000626int
627i915_gem_dumb_create(struct drm_file *file,
628 struct drm_device *dev,
629 struct drm_mode_create_dumb *args)
630{
631 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300632 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000633 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000634 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000635 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000636}
637
Chris Wilsone27ab732017-06-15 13:38:49 +0100638static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
639{
640 return !(obj->cache_level == I915_CACHE_NONE ||
641 obj->cache_level == I915_CACHE_WT);
642}
643
Dave Airlieff72145b2011-02-07 12:16:14 +1000644/**
645 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100646 * @dev: drm device pointer
647 * @data: ioctl data blob
648 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000649 */
650int
651i915_gem_create_ioctl(struct drm_device *dev, void *data,
652 struct drm_file *file)
653{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000654 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000655 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200656
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000657 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100658
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000659 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000660 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000661}
662
Chris Wilsonef749212017-04-12 12:01:10 +0100663static inline enum fb_op_origin
664fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
665{
666 return (domain == I915_GEM_DOMAIN_GTT ?
667 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
668}
669
670static void
671flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
672{
673 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
674
675 if (!(obj->base.write_domain & flush_domains))
676 return;
677
678 /* No actual flushing is required for the GTT write domain. Writes
679 * to it "immediately" go to main memory as far as we know, so there's
680 * no chipset flush. It also doesn't land in render cache.
681 *
682 * However, we do have to enforce the order so that all writes through
683 * the GTT land before any writes to the device, such as updates to
684 * the GATT itself.
685 *
686 * We also have to wait a bit for the writes to land from the GTT.
687 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
688 * timing. This issue has only been observed when switching quickly
689 * between GTT writes and CPU reads from inside the kernel on recent hw,
690 * and it appears to only affect discrete GTT blocks (i.e. on LLC
691 * system agents we cannot reproduce this behaviour).
692 */
693 wmb();
694
695 switch (obj->base.write_domain) {
696 case I915_GEM_DOMAIN_GTT:
697 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
698 if (intel_runtime_pm_get_if_in_use(dev_priv)) {
699 spin_lock_irq(&dev_priv->uncore.lock);
700 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
701 spin_unlock_irq(&dev_priv->uncore.lock);
702 intel_runtime_pm_put(dev_priv);
703 }
704 }
705
706 intel_fb_obj_flush(obj,
707 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
708 break;
709
710 case I915_GEM_DOMAIN_CPU:
711 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
712 break;
Chris Wilsone27ab732017-06-15 13:38:49 +0100713
714 case I915_GEM_DOMAIN_RENDER:
715 if (gpu_write_needs_clflush(obj))
716 obj->cache_dirty = true;
717 break;
Chris Wilsonef749212017-04-12 12:01:10 +0100718 }
719
720 obj->base.write_domain = 0;
721}
722
Daniel Vetter8c599672011-12-14 13:57:31 +0100723static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100724__copy_to_user_swizzled(char __user *cpu_vaddr,
725 const char *gpu_vaddr, int gpu_offset,
726 int length)
727{
728 int ret, cpu_offset = 0;
729
730 while (length > 0) {
731 int cacheline_end = ALIGN(gpu_offset + 1, 64);
732 int this_length = min(cacheline_end - gpu_offset, length);
733 int swizzled_gpu_offset = gpu_offset ^ 64;
734
735 ret = __copy_to_user(cpu_vaddr + cpu_offset,
736 gpu_vaddr + swizzled_gpu_offset,
737 this_length);
738 if (ret)
739 return ret + length;
740
741 cpu_offset += this_length;
742 gpu_offset += this_length;
743 length -= this_length;
744 }
745
746 return 0;
747}
748
749static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
751 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100752 int length)
753{
754 int ret, cpu_offset = 0;
755
756 while (length > 0) {
757 int cacheline_end = ALIGN(gpu_offset + 1, 64);
758 int this_length = min(cacheline_end - gpu_offset, length);
759 int swizzled_gpu_offset = gpu_offset ^ 64;
760
761 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
762 cpu_vaddr + cpu_offset,
763 this_length);
764 if (ret)
765 return ret + length;
766
767 cpu_offset += this_length;
768 gpu_offset += this_length;
769 length -= this_length;
770 }
771
772 return 0;
773}
774
Brad Volkin4c914c02014-02-18 10:15:45 -0800775/*
776 * Pins the specified object's pages and synchronizes the object with
777 * GPU accesses. Sets needs_clflush to non-zero if the caller should
778 * flush the object from the CPU cache.
779 */
780int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100781 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800782{
783 int ret;
784
Chris Wilsone95433c2016-10-28 13:58:27 +0100785 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800786
Chris Wilsone95433c2016-10-28 13:58:27 +0100787 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100788 if (!i915_gem_object_has_struct_page(obj))
789 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800790
Chris Wilsone95433c2016-10-28 13:58:27 +0100791 ret = i915_gem_object_wait(obj,
792 I915_WAIT_INTERRUPTIBLE |
793 I915_WAIT_LOCKED,
794 MAX_SCHEDULE_TIMEOUT,
795 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100796 if (ret)
797 return ret;
798
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100799 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100800 if (ret)
801 return ret;
802
Chris Wilson7fc92e92017-06-16 11:54:55 +0100803 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000804 ret = i915_gem_object_set_to_cpu_domain(obj, false);
805 if (ret)
806 goto err_unpin;
807 else
808 goto out;
809 }
810
Chris Wilsonef749212017-04-12 12:01:10 +0100811 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100812
Chris Wilson43394c72016-08-18 17:16:47 +0100813 /* If we're not in the cpu read domain, set ourself into the gtt
814 * read domain and manually flush cachelines (if required). This
815 * optimizes for the case when the gpu will dirty the data
816 * anyway again before the next pread happens.
817 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100818 if (!obj->cache_dirty &&
819 !(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000820 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800821
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000822out:
Chris Wilson97649512016-08-18 17:16:50 +0100823 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100824 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100825
826err_unpin:
827 i915_gem_object_unpin_pages(obj);
828 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100829}
830
831int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
832 unsigned int *needs_clflush)
833{
834 int ret;
835
Chris Wilsone95433c2016-10-28 13:58:27 +0100836 lockdep_assert_held(&obj->base.dev->struct_mutex);
837
Chris Wilson43394c72016-08-18 17:16:47 +0100838 *needs_clflush = 0;
839 if (!i915_gem_object_has_struct_page(obj))
840 return -ENODEV;
841
Chris Wilsone95433c2016-10-28 13:58:27 +0100842 ret = i915_gem_object_wait(obj,
843 I915_WAIT_INTERRUPTIBLE |
844 I915_WAIT_LOCKED |
845 I915_WAIT_ALL,
846 MAX_SCHEDULE_TIMEOUT,
847 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100848 if (ret)
849 return ret;
850
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100851 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100852 if (ret)
853 return ret;
854
Chris Wilson7fc92e92017-06-16 11:54:55 +0100855 if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000856 ret = i915_gem_object_set_to_cpu_domain(obj, true);
857 if (ret)
858 goto err_unpin;
859 else
860 goto out;
861 }
862
Chris Wilsonef749212017-04-12 12:01:10 +0100863 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Chris Wilsona314d5c2016-08-18 17:16:48 +0100864
Chris Wilson43394c72016-08-18 17:16:47 +0100865 /* If we're not in the cpu write domain, set ourself into the
866 * gtt write domain and manually flush cachelines (as required).
867 * This optimizes for the case when the gpu will use the data
868 * right away and we therefore have to clflush anyway.
869 */
Chris Wilsone27ab732017-06-15 13:38:49 +0100870 if (!obj->cache_dirty) {
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000871 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100872
Chris Wilsone27ab732017-06-15 13:38:49 +0100873 /*
874 * Same trick applies to invalidate partially written
875 * cachelines read before writing.
876 */
877 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
878 *needs_clflush |= CLFLUSH_BEFORE;
879 }
Chris Wilson43394c72016-08-18 17:16:47 +0100880
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000881out:
Chris Wilson43394c72016-08-18 17:16:47 +0100882 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100883 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100884 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100885 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100886
887err_unpin:
888 i915_gem_object_unpin_pages(obj);
889 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800890}
891
Daniel Vetter23c18c72012-03-25 19:47:42 +0200892static void
893shmem_clflush_swizzled_range(char *addr, unsigned long length,
894 bool swizzled)
895{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200896 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200897 unsigned long start = (unsigned long) addr;
898 unsigned long end = (unsigned long) addr + length;
899
900 /* For swizzling simply ensure that we always flush both
901 * channels. Lame, but simple and it works. Swizzled
902 * pwrite/pread is far from a hotpath - current userspace
903 * doesn't use it at all. */
904 start = round_down(start, 128);
905 end = round_up(end, 128);
906
907 drm_clflush_virt_range((void *)start, end - start);
908 } else {
909 drm_clflush_virt_range(addr, length);
910 }
911
912}
913
Daniel Vetterd174bd62012-03-25 19:47:40 +0200914/* Only difference to the fast-path function is that this can handle bit17
915 * and uses non-atomic copy and kmap functions. */
916static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100917shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200918 char __user *user_data,
919 bool page_do_bit17_swizzling, bool needs_clflush)
920{
921 char *vaddr;
922 int ret;
923
924 vaddr = kmap(page);
925 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100926 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200927 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200928
929 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100930 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200931 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100932 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200933 kunmap(page);
934
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100935 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200936}
937
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100938static int
939shmem_pread(struct page *page, int offset, int length, char __user *user_data,
940 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530941{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100942 int ret;
943
944 ret = -ENODEV;
945 if (!page_do_bit17_swizzling) {
946 char *vaddr = kmap_atomic(page);
947
948 if (needs_clflush)
949 drm_clflush_virt_range(vaddr + offset, length);
950 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
951 kunmap_atomic(vaddr);
952 }
953 if (ret == 0)
954 return 0;
955
956 return shmem_pread_slow(page, offset, length, user_data,
957 page_do_bit17_swizzling, needs_clflush);
958}
959
960static int
961i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
962 struct drm_i915_gem_pread *args)
963{
964 char __user *user_data;
965 u64 remain;
966 unsigned int obj_do_bit17_swizzling;
967 unsigned int needs_clflush;
968 unsigned int idx, offset;
969 int ret;
970
971 obj_do_bit17_swizzling = 0;
972 if (i915_gem_object_needs_bit17_swizzle(obj))
973 obj_do_bit17_swizzling = BIT(17);
974
975 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
976 if (ret)
977 return ret;
978
979 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
980 mutex_unlock(&obj->base.dev->struct_mutex);
981 if (ret)
982 return ret;
983
984 remain = args->size;
985 user_data = u64_to_user_ptr(args->data_ptr);
986 offset = offset_in_page(args->offset);
987 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
988 struct page *page = i915_gem_object_get_page(obj, idx);
989 int length;
990
991 length = remain;
992 if (offset + length > PAGE_SIZE)
993 length = PAGE_SIZE - offset;
994
995 ret = shmem_pread(page, offset, length, user_data,
996 page_to_phys(page) & obj_do_bit17_swizzling,
997 needs_clflush);
998 if (ret)
999 break;
1000
1001 remain -= length;
1002 user_data += length;
1003 offset = 0;
1004 }
1005
1006 i915_gem_obj_finish_shmem_access(obj);
1007 return ret;
1008}
1009
1010static inline bool
1011gtt_user_read(struct io_mapping *mapping,
1012 loff_t base, int offset,
1013 char __user *user_data, int length)
1014{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301015 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001016 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301017
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301018 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001019 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1020 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1021 io_mapping_unmap_atomic(vaddr);
1022 if (unwritten) {
1023 vaddr = (void __force *)
1024 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1025 unwritten = copy_to_user(user_data, vaddr + offset, length);
1026 io_mapping_unmap(vaddr);
1027 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301028 return unwritten;
1029}
1030
1031static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001032i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1033 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301034{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001035 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1036 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301037 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001038 struct i915_vma *vma;
1039 void __user *user_data;
1040 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301041 int ret;
1042
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001043 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1044 if (ret)
1045 return ret;
1046
1047 intel_runtime_pm_get(i915);
1048 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1049 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001050 if (!IS_ERR(vma)) {
1051 node.start = i915_ggtt_offset(vma);
1052 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001053 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001054 if (ret) {
1055 i915_vma_unpin(vma);
1056 vma = ERR_PTR(ret);
1057 }
1058 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001059 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001060 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301061 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001062 goto out_unlock;
1063 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064 }
1065
1066 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1067 if (ret)
1068 goto out_unpin;
1069
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001070 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301071
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001072 user_data = u64_to_user_ptr(args->data_ptr);
1073 remain = args->size;
1074 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301075
1076 while (remain > 0) {
1077 /* Operation in this page
1078 *
1079 * page_base = page offset within aperture
1080 * page_offset = offset within page
1081 * page_length = bytes to copy for this page
1082 */
1083 u32 page_base = node.start;
1084 unsigned page_offset = offset_in_page(offset);
1085 unsigned page_length = PAGE_SIZE - page_offset;
1086 page_length = remain < page_length ? remain : page_length;
1087 if (node.allocated) {
1088 wmb();
1089 ggtt->base.insert_page(&ggtt->base,
1090 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001091 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301092 wmb();
1093 } else {
1094 page_base += offset & PAGE_MASK;
1095 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001096
1097 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1098 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301099 ret = -EFAULT;
1100 break;
1101 }
1102
1103 remain -= page_length;
1104 user_data += page_length;
1105 offset += page_length;
1106 }
1107
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001108 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301109out_unpin:
1110 if (node.allocated) {
1111 wmb();
1112 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001113 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301114 remove_mappable_node(&node);
1115 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001116 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301117 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001118out_unlock:
1119 intel_runtime_pm_put(i915);
1120 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001121
Eric Anholteb014592009-03-10 11:44:52 -07001122 return ret;
1123}
1124
Eric Anholt673a3942008-07-30 12:06:12 -07001125/**
1126 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001127 * @dev: drm device pointer
1128 * @data: ioctl data blob
1129 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001130 *
1131 * On error, the contents of *data are undefined.
1132 */
1133int
1134i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001135 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001136{
1137 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001138 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001139 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001140
Chris Wilson51311d02010-11-17 09:10:42 +00001141 if (args->size == 0)
1142 return 0;
1143
1144 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001145 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001146 args->size))
1147 return -EFAULT;
1148
Chris Wilson03ac0642016-07-20 13:31:51 +01001149 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001150 if (!obj)
1151 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001152
Chris Wilson7dcd2492010-09-26 20:21:44 +01001153 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001154 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001155 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001156 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001157 }
1158
Chris Wilsondb53a302011-02-03 11:57:46 +00001159 trace_i915_gem_object_pread(obj, args->offset, args->size);
1160
Chris Wilsone95433c2016-10-28 13:58:27 +01001161 ret = i915_gem_object_wait(obj,
1162 I915_WAIT_INTERRUPTIBLE,
1163 MAX_SCHEDULE_TIMEOUT,
1164 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001165 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001166 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001167
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001168 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001169 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001170 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001171
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001172 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001173 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001174 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301175
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001176 i915_gem_object_unpin_pages(obj);
1177out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001178 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001179 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001180}
1181
Keith Packard0839ccb2008-10-30 19:38:48 -07001182/* This is the fast write path which cannot handle
1183 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001184 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001185
Chris Wilsonfe115622016-10-28 13:58:40 +01001186static inline bool
1187ggtt_write(struct io_mapping *mapping,
1188 loff_t base, int offset,
1189 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001190{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001191 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001192 unsigned long unwritten;
1193
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001194 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001195 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1196 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001197 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001198 io_mapping_unmap_atomic(vaddr);
1199 if (unwritten) {
1200 vaddr = (void __force *)
1201 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1202 unwritten = copy_from_user(vaddr + offset, user_data, length);
1203 io_mapping_unmap(vaddr);
1204 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001205
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001206 return unwritten;
1207}
1208
Eric Anholt3de09aa2009-03-09 09:42:23 -07001209/**
1210 * This is the fast pwrite path, where we copy the data directly from the
1211 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001212 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001213 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001214 */
Eric Anholt673a3942008-07-30 12:06:12 -07001215static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001216i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1217 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001218{
Chris Wilsonfe115622016-10-28 13:58:40 +01001219 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301220 struct i915_ggtt *ggtt = &i915->ggtt;
1221 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001222 struct i915_vma *vma;
1223 u64 remain, offset;
1224 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301225 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301226
Chris Wilsonfe115622016-10-28 13:58:40 +01001227 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1228 if (ret)
1229 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001230
Chris Wilson9c870d02016-10-24 13:42:15 +01001231 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001232 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001233 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001234 if (!IS_ERR(vma)) {
1235 node.start = i915_ggtt_offset(vma);
1236 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001237 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001238 if (ret) {
1239 i915_vma_unpin(vma);
1240 vma = ERR_PTR(ret);
1241 }
1242 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001243 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001244 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301245 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001246 goto out_unlock;
1247 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301248 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001249
1250 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1251 if (ret)
1252 goto out_unpin;
1253
Chris Wilsonfe115622016-10-28 13:58:40 +01001254 mutex_unlock(&i915->drm.struct_mutex);
1255
Chris Wilsonb19482d2016-08-18 17:16:43 +01001256 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001257
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301258 user_data = u64_to_user_ptr(args->data_ptr);
1259 offset = args->offset;
1260 remain = args->size;
1261 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001262 /* Operation in this page
1263 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001264 * page_base = page offset within aperture
1265 * page_offset = offset within page
1266 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001267 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301268 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001269 unsigned int page_offset = offset_in_page(offset);
1270 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301271 page_length = remain < page_length ? remain : page_length;
1272 if (node.allocated) {
1273 wmb(); /* flush the write before we modify the GGTT */
1274 ggtt->base.insert_page(&ggtt->base,
1275 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1276 node.start, I915_CACHE_NONE, 0);
1277 wmb(); /* flush modifications to the GGTT (insert_page) */
1278 } else {
1279 page_base += offset & PAGE_MASK;
1280 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001281 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001282 * source page isn't available. Return the error and we'll
1283 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301284 * If the object is non-shmem backed, we retry again with the
1285 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001286 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001287 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1288 user_data, page_length)) {
1289 ret = -EFAULT;
1290 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001291 }
Eric Anholt673a3942008-07-30 12:06:12 -07001292
Keith Packard0839ccb2008-10-30 19:38:48 -07001293 remain -= page_length;
1294 user_data += page_length;
1295 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001296 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001297 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001298
1299 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001300out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301301 if (node.allocated) {
1302 wmb();
1303 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001304 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301305 remove_mappable_node(&node);
1306 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001307 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301308 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001309out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001310 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001311 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001312 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001313}
1314
Eric Anholt673a3942008-07-30 12:06:12 -07001315static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001316shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001317 char __user *user_data,
1318 bool page_do_bit17_swizzling,
1319 bool needs_clflush_before,
1320 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001321{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001322 char *vaddr;
1323 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001324
Daniel Vetterd174bd62012-03-25 19:47:40 +02001325 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001326 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001327 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001328 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001329 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001330 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1331 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001332 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001333 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001334 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001335 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001336 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001337 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001338
Chris Wilson755d2212012-09-04 21:02:55 +01001339 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001340}
1341
Chris Wilsonfe115622016-10-28 13:58:40 +01001342/* Per-page copy function for the shmem pwrite fastpath.
1343 * Flushes invalid cachelines before writing to the target if
1344 * needs_clflush_before is set and flushes out any written cachelines after
1345 * writing if needs_clflush is set.
1346 */
Eric Anholt40123c12009-03-09 13:42:30 -07001347static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001348shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1349 bool page_do_bit17_swizzling,
1350 bool needs_clflush_before,
1351 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001352{
Chris Wilsonfe115622016-10-28 13:58:40 +01001353 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001354
Chris Wilsonfe115622016-10-28 13:58:40 +01001355 ret = -ENODEV;
1356 if (!page_do_bit17_swizzling) {
1357 char *vaddr = kmap_atomic(page);
1358
1359 if (needs_clflush_before)
1360 drm_clflush_virt_range(vaddr + offset, len);
1361 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1362 if (needs_clflush_after)
1363 drm_clflush_virt_range(vaddr + offset, len);
1364
1365 kunmap_atomic(vaddr);
1366 }
1367 if (ret == 0)
1368 return ret;
1369
1370 return shmem_pwrite_slow(page, offset, len, user_data,
1371 page_do_bit17_swizzling,
1372 needs_clflush_before,
1373 needs_clflush_after);
1374}
1375
1376static int
1377i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1378 const struct drm_i915_gem_pwrite *args)
1379{
1380 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1381 void __user *user_data;
1382 u64 remain;
1383 unsigned int obj_do_bit17_swizzling;
1384 unsigned int partial_cacheline_write;
1385 unsigned int needs_clflush;
1386 unsigned int offset, idx;
1387 int ret;
1388
1389 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001390 if (ret)
1391 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001392
Chris Wilsonfe115622016-10-28 13:58:40 +01001393 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1394 mutex_unlock(&i915->drm.struct_mutex);
1395 if (ret)
1396 return ret;
1397
1398 obj_do_bit17_swizzling = 0;
1399 if (i915_gem_object_needs_bit17_swizzle(obj))
1400 obj_do_bit17_swizzling = BIT(17);
1401
1402 /* If we don't overwrite a cacheline completely we need to be
1403 * careful to have up-to-date data by first clflushing. Don't
1404 * overcomplicate things and flush the entire patch.
1405 */
1406 partial_cacheline_write = 0;
1407 if (needs_clflush & CLFLUSH_BEFORE)
1408 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1409
Chris Wilson43394c72016-08-18 17:16:47 +01001410 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001411 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001412 offset = offset_in_page(args->offset);
1413 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1414 struct page *page = i915_gem_object_get_page(obj, idx);
1415 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001416
Chris Wilsonfe115622016-10-28 13:58:40 +01001417 length = remain;
1418 if (offset + length > PAGE_SIZE)
1419 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001420
Chris Wilsonfe115622016-10-28 13:58:40 +01001421 ret = shmem_pwrite(page, offset, length, user_data,
1422 page_to_phys(page) & obj_do_bit17_swizzling,
1423 (offset | length) & partial_cacheline_write,
1424 needs_clflush & CLFLUSH_AFTER);
1425 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001426 break;
1427
Chris Wilsonfe115622016-10-28 13:58:40 +01001428 remain -= length;
1429 user_data += length;
1430 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001431 }
1432
Chris Wilsond59b21e2017-02-22 11:40:49 +00001433 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001434 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001435 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001436}
1437
1438/**
1439 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001440 * @dev: drm device
1441 * @data: ioctl data blob
1442 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001443 *
1444 * On error, the contents of the buffer that were to be modified are undefined.
1445 */
1446int
1447i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001448 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001449{
1450 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001451 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001452 int ret;
1453
1454 if (args->size == 0)
1455 return 0;
1456
1457 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001458 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001459 args->size))
1460 return -EFAULT;
1461
Chris Wilson03ac0642016-07-20 13:31:51 +01001462 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001463 if (!obj)
1464 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001465
Chris Wilson7dcd2492010-09-26 20:21:44 +01001466 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001467 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001468 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001469 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001470 }
1471
Chris Wilsondb53a302011-02-03 11:57:46 +00001472 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1473
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001474 ret = -ENODEV;
1475 if (obj->ops->pwrite)
1476 ret = obj->ops->pwrite(obj, args);
1477 if (ret != -ENODEV)
1478 goto err;
1479
Chris Wilsone95433c2016-10-28 13:58:27 +01001480 ret = i915_gem_object_wait(obj,
1481 I915_WAIT_INTERRUPTIBLE |
1482 I915_WAIT_ALL,
1483 MAX_SCHEDULE_TIMEOUT,
1484 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001485 if (ret)
1486 goto err;
1487
Chris Wilsonfe115622016-10-28 13:58:40 +01001488 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001489 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001490 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001491
Daniel Vetter935aaa62012-03-25 19:47:35 +02001492 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001493 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1494 * it would end up going through the fenced access, and we'll get
1495 * different detiling behavior between reading and writing.
1496 * pread/pwrite currently are reading and writing from the CPU
1497 * perspective, requiring manual detiling by the client.
1498 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001499 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001500 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001501 /* Note that the gtt paths might fail with non-page-backed user
1502 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001503 * textures). Fallback to the shmem path in that case.
1504 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001505 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001506
Chris Wilsond1054ee2016-07-16 18:42:36 +01001507 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001508 if (obj->phys_handle)
1509 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301510 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001511 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001512 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001513
Chris Wilsonfe115622016-10-28 13:58:40 +01001514 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001515err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001516 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001517 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001518}
1519
Chris Wilson40e62d52016-10-28 13:58:41 +01001520static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1521{
1522 struct drm_i915_private *i915;
1523 struct list_head *list;
1524 struct i915_vma *vma;
1525
1526 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1527 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001528 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001529
1530 if (i915_vma_is_active(vma))
1531 continue;
1532
1533 if (!drm_mm_node_allocated(&vma->node))
1534 continue;
1535
1536 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1537 }
1538
1539 i915 = to_i915(obj->base.dev);
1540 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001541 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001542}
1543
Eric Anholt673a3942008-07-30 12:06:12 -07001544/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001545 * Called when user space prepares to use an object with the CPU, either
1546 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001547 * @dev: drm device
1548 * @data: ioctl data blob
1549 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001550 */
1551int
1552i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001553 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001554{
1555 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001556 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001557 uint32_t read_domains = args->read_domains;
1558 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001559 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001560
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001561 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001562 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001563 return -EINVAL;
1564
1565 /* Having something in the write domain implies it's in the read
1566 * domain, and only that read domain. Enforce that in the request.
1567 */
1568 if (write_domain != 0 && read_domains != write_domain)
1569 return -EINVAL;
1570
Chris Wilson03ac0642016-07-20 13:31:51 +01001571 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001572 if (!obj)
1573 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001574
Chris Wilson3236f572012-08-24 09:35:09 +01001575 /* Try to flush the object off the GPU without holding the lock.
1576 * We will repeat the flush holding the lock in the normal manner
1577 * to catch cases where we are gazumped.
1578 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001579 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001580 I915_WAIT_INTERRUPTIBLE |
1581 (write_domain ? I915_WAIT_ALL : 0),
1582 MAX_SCHEDULE_TIMEOUT,
1583 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001584 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001585 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001586
Chris Wilson40e62d52016-10-28 13:58:41 +01001587 /* Flush and acquire obj->pages so that we are coherent through
1588 * direct access in memory with previous cached writes through
1589 * shmemfs and that our cache domain tracking remains valid.
1590 * For example, if the obj->filp was moved to swap without us
1591 * being notified and releasing the pages, we would mistakenly
1592 * continue to assume that the obj remained out of the CPU cached
1593 * domain.
1594 */
1595 err = i915_gem_object_pin_pages(obj);
1596 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001597 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001598
1599 err = i915_mutex_lock_interruptible(dev);
1600 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001601 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001602
Chris Wilsone22d8e32017-04-12 12:01:11 +01001603 if (read_domains & I915_GEM_DOMAIN_WC)
1604 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1605 else if (read_domains & I915_GEM_DOMAIN_GTT)
1606 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
Chris Wilson43566de2015-01-02 16:29:29 +05301607 else
Chris Wilsone22d8e32017-04-12 12:01:11 +01001608 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
Chris Wilson40e62d52016-10-28 13:58:41 +01001609
1610 /* And bump the LRU for this access */
1611 i915_gem_object_bump_inactive_ggtt(obj);
1612
1613 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001614
Daniel Vetter031b6982015-06-26 19:35:16 +02001615 if (write_domain != 0)
Chris Wilsonef749212017-04-12 12:01:10 +01001616 intel_fb_obj_invalidate(obj,
1617 fb_write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001618
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001619out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001620 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001621out:
1622 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001623 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001624}
1625
1626/**
1627 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001628 * @dev: drm device
1629 * @data: ioctl data blob
1630 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001631 */
1632int
1633i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001634 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001635{
1636 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001637 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001638
Chris Wilson03ac0642016-07-20 13:31:51 +01001639 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001640 if (!obj)
1641 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001642
Eric Anholt673a3942008-07-30 12:06:12 -07001643 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001644 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001645 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001646
1647 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001648}
1649
1650/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001651 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1652 * it is mapped to.
1653 * @dev: drm device
1654 * @data: ioctl data blob
1655 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001656 *
1657 * While the mapping holds a reference on the contents of the object, it doesn't
1658 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001659 *
1660 * IMPORTANT:
1661 *
1662 * DRM driver writers who look a this function as an example for how to do GEM
1663 * mmap support, please don't implement mmap support like here. The modern way
1664 * to implement DRM mmap support is with an mmap offset ioctl (like
1665 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1666 * That way debug tooling like valgrind will understand what's going on, hiding
1667 * the mmap call in a driver private ioctl will break that. The i915 driver only
1668 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001669 */
1670int
1671i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001672 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001673{
1674 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001675 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001676 unsigned long addr;
1677
Akash Goel1816f922015-01-02 16:29:30 +05301678 if (args->flags & ~(I915_MMAP_WC))
1679 return -EINVAL;
1680
Borislav Petkov568a58e2016-03-29 17:42:01 +02001681 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301682 return -ENODEV;
1683
Chris Wilson03ac0642016-07-20 13:31:51 +01001684 obj = i915_gem_object_lookup(file, args->handle);
1685 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001686 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001687
Daniel Vetter1286ff72012-05-10 15:25:09 +02001688 /* prime objects have no backing filp to GEM mmap
1689 * pages from.
1690 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001691 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001692 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001693 return -EINVAL;
1694 }
1695
Chris Wilson03ac0642016-07-20 13:31:51 +01001696 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001697 PROT_READ | PROT_WRITE, MAP_SHARED,
1698 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301699 if (args->flags & I915_MMAP_WC) {
1700 struct mm_struct *mm = current->mm;
1701 struct vm_area_struct *vma;
1702
Michal Hocko80a89a52016-05-23 16:26:11 -07001703 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001704 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001705 return -EINTR;
1706 }
Akash Goel1816f922015-01-02 16:29:30 +05301707 vma = find_vma(mm, addr);
1708 if (vma)
1709 vma->vm_page_prot =
1710 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1711 else
1712 addr = -ENOMEM;
1713 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001714
1715 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001716 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301717 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001718 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001719 if (IS_ERR((void *)addr))
1720 return addr;
1721
1722 args->addr_ptr = (uint64_t) addr;
1723
1724 return 0;
1725}
1726
Chris Wilson03af84f2016-08-18 17:17:01 +01001727static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1728{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001729 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001730}
1731
Jesse Barnesde151cf2008-11-12 10:03:55 -08001732/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001733 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1734 *
1735 * A history of the GTT mmap interface:
1736 *
1737 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1738 * aligned and suitable for fencing, and still fit into the available
1739 * mappable space left by the pinned display objects. A classic problem
1740 * we called the page-fault-of-doom where we would ping-pong between
1741 * two objects that could not fit inside the GTT and so the memcpy
1742 * would page one object in at the expense of the other between every
1743 * single byte.
1744 *
1745 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1746 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1747 * object is too large for the available space (or simply too large
1748 * for the mappable aperture!), a view is created instead and faulted
1749 * into userspace. (This view is aligned and sized appropriately for
1750 * fenced access.)
1751 *
Chris Wilsone22d8e32017-04-12 12:01:11 +01001752 * 2 - Recognise WC as a separate cache domain so that we can flush the
1753 * delayed writes via GTT before performing direct access via WC.
1754 *
Chris Wilson4cc69072016-08-25 19:05:19 +01001755 * Restrictions:
1756 *
1757 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1758 * hangs on some architectures, corruption on others. An attempt to service
1759 * a GTT page fault from a snoopable object will generate a SIGBUS.
1760 *
1761 * * the object must be able to fit into RAM (physical memory, though no
1762 * limited to the mappable aperture).
1763 *
1764 *
1765 * Caveats:
1766 *
1767 * * a new GTT page fault will synchronize rendering from the GPU and flush
1768 * all data to system memory. Subsequent access will not be synchronized.
1769 *
1770 * * all mappings are revoked on runtime device suspend.
1771 *
1772 * * there are only 8, 16 or 32 fence registers to share between all users
1773 * (older machines require fence register for display and blitter access
1774 * as well). Contention of the fence registers will cause the previous users
1775 * to be unmapped and any new access will generate new page faults.
1776 *
1777 * * running out of memory while servicing a fault may generate a SIGBUS,
1778 * rather than the expected SIGSEGV.
1779 */
1780int i915_gem_mmap_gtt_version(void)
1781{
Chris Wilsone22d8e32017-04-12 12:01:11 +01001782 return 2;
Chris Wilson4cc69072016-08-25 19:05:19 +01001783}
1784
Chris Wilson2d4281b2017-01-10 09:56:32 +00001785static inline struct i915_ggtt_view
1786compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001787 pgoff_t page_offset,
1788 unsigned int chunk)
1789{
1790 struct i915_ggtt_view view;
1791
1792 if (i915_gem_object_is_tiled(obj))
1793 chunk = roundup(chunk, tile_row_pages(obj));
1794
Chris Wilson2d4281b2017-01-10 09:56:32 +00001795 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001796 view.partial.offset = rounddown(page_offset, chunk);
1797 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001798 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001799 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001800
1801 /* If the partial covers the entire object, just create a normal VMA. */
1802 if (chunk >= obj->base.size >> PAGE_SHIFT)
1803 view.type = I915_GGTT_VIEW_NORMAL;
1804
1805 return view;
1806}
1807
Chris Wilson4cc69072016-08-25 19:05:19 +01001808/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001809 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001810 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811 *
1812 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1813 * from userspace. The fault handler takes care of binding the object to
1814 * the GTT (if needed), allocating and programming a fence register (again,
1815 * only if needed based on whether the old reg is still valid or the object
1816 * is tiled) and inserting a new PTE into the faulting process.
1817 *
1818 * Note that the faulting process may involve evicting existing objects
1819 * from the GTT and/or fence registers to make room. So performance may
1820 * suffer if the GTT working set is large or there are few fence registers
1821 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001822 *
1823 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1824 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001825 */
Dave Jiang11bac802017-02-24 14:56:41 -08001826int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001827{
Chris Wilson03af84f2016-08-18 17:17:01 +01001828#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001829 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001830 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001831 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001832 struct drm_i915_private *dev_priv = to_i915(dev);
1833 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001834 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001835 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001836 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001837 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001838 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001839
Jesse Barnesde151cf2008-11-12 10:03:55 -08001840 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001841 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001842
Chris Wilsondb53a302011-02-03 11:57:46 +00001843 trace_i915_gem_object_fault(obj, page_offset, true, write);
1844
Chris Wilson6e4930f2014-02-07 18:37:06 -02001845 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001846 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001847 * repeat the flush holding the lock in the normal manner to catch cases
1848 * where we are gazumped.
1849 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001850 ret = i915_gem_object_wait(obj,
1851 I915_WAIT_INTERRUPTIBLE,
1852 MAX_SCHEDULE_TIMEOUT,
1853 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001854 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001855 goto err;
1856
Chris Wilson40e62d52016-10-28 13:58:41 +01001857 ret = i915_gem_object_pin_pages(obj);
1858 if (ret)
1859 goto err;
1860
Chris Wilsonb8f90962016-08-05 10:14:07 +01001861 intel_runtime_pm_get(dev_priv);
1862
1863 ret = i915_mutex_lock_interruptible(dev);
1864 if (ret)
1865 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001866
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001867 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001868 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001869 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001870 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001871 }
1872
Chris Wilson82118872016-08-18 17:17:05 +01001873 /* If the object is smaller than a couple of partial vma, it is
1874 * not worth only creating a single partial vma - we may as well
1875 * clear enough space for the full object.
1876 */
1877 flags = PIN_MAPPABLE;
1878 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1879 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1880
Chris Wilsona61007a2016-08-18 17:17:02 +01001881 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001882 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001883 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001884 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001885 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001886 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001887
Chris Wilson50349242016-08-18 17:17:04 +01001888 /* Userspace is now writing through an untracked VMA, abandon
1889 * all hope that the hardware is able to track future writes.
1890 */
1891 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1892
Chris Wilsona61007a2016-08-18 17:17:02 +01001893 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1894 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001895 if (IS_ERR(vma)) {
1896 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001897 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001898 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899
Chris Wilsonc9839302012-11-20 10:45:17 +00001900 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1901 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001902 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001903
Chris Wilson49ef5292016-08-18 17:17:00 +01001904 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001905 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001906 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001907
Chris Wilson275f0392016-10-24 13:42:14 +01001908 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001909 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001910 if (list_empty(&obj->userfault_link))
1911 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001912
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001913 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001914 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001915 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001916 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1917 min_t(u64, vma->size, area->vm_end - area->vm_start),
1918 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001919
Chris Wilsonb8f90962016-08-05 10:14:07 +01001920err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001921 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001922err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001923 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001924err_rpm:
1925 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001926 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001927err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001928 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001929 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001930 /*
1931 * We eat errors when the gpu is terminally wedged to avoid
1932 * userspace unduly crashing (gl has no provisions for mmaps to
1933 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1934 * and so needs to be reported.
1935 */
1936 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001937 ret = VM_FAULT_SIGBUS;
1938 break;
1939 }
Chris Wilson045e7692010-11-07 09:18:22 +00001940 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001941 /*
1942 * EAGAIN means the gpu is hung and we'll wait for the error
1943 * handler to reset everything when re-faulting in
1944 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001945 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001946 case 0:
1947 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001948 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001949 case -EBUSY:
1950 /*
1951 * EBUSY is ok: this just means that another thread
1952 * already did the job.
1953 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001954 ret = VM_FAULT_NOPAGE;
1955 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001956 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001957 ret = VM_FAULT_OOM;
1958 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001959 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001960 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001961 ret = VM_FAULT_SIGBUS;
1962 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001963 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001964 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001965 ret = VM_FAULT_SIGBUS;
1966 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001967 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001968 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969}
1970
1971/**
Chris Wilson901782b2009-07-10 08:18:50 +01001972 * i915_gem_release_mmap - remove physical page mappings
1973 * @obj: obj in question
1974 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001975 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001976 * relinquish ownership of the pages back to the system.
1977 *
1978 * It is vital that we remove the page mapping if we have mapped a tiled
1979 * object through the GTT and then lose the fence register due to
1980 * resource pressure. Similarly if the object has been moved out of the
1981 * aperture, than pages mapped into userspace must be revoked. Removing the
1982 * mapping will then trigger a page fault on the next user access, allowing
1983 * fixup by i915_gem_fault().
1984 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001985void
Chris Wilson05394f32010-11-08 19:18:58 +00001986i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001987{
Chris Wilson275f0392016-10-24 13:42:14 +01001988 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001989
Chris Wilson349f2cc2016-04-13 17:35:12 +01001990 /* Serialisation between user GTT access and our code depends upon
1991 * revoking the CPU's PTE whilst the mutex is held. The next user
1992 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001993 *
1994 * Note that RPM complicates somewhat by adding an additional
1995 * requirement that operations to the GGTT be made holding the RPM
1996 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001997 */
Chris Wilson275f0392016-10-24 13:42:14 +01001998 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001999 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002000
Chris Wilson3594a3e2016-10-24 13:42:16 +01002001 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01002002 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01002003
Chris Wilson3594a3e2016-10-24 13:42:16 +01002004 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01002005 drm_vma_node_unmap(&obj->base.vma_node,
2006 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002007
2008 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2009 * memory transactions from userspace before we return. The TLB
2010 * flushing implied above by changing the PTE above *should* be
2011 * sufficient, an extra barrier here just provides us with a bit
2012 * of paranoid documentation about our requirement to serialise
2013 * memory writes before touching registers / GSM.
2014 */
2015 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002016
2017out:
2018 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002019}
2020
Chris Wilson7c108fd2016-10-24 13:42:18 +01002021void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002022{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002023 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002024 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002025
Chris Wilson3594a3e2016-10-24 13:42:16 +01002026 /*
2027 * Only called during RPM suspend. All users of the userfault_list
2028 * must be holding an RPM wakeref to ensure that this can not
2029 * run concurrently with themselves (and use the struct_mutex for
2030 * protection between themselves).
2031 */
2032
2033 list_for_each_entry_safe(obj, on,
2034 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002035 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002036 drm_vma_node_unmap(&obj->base.vma_node,
2037 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002038 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002039
2040 /* The fence will be lost when the device powers down. If any were
2041 * in use by hardware (i.e. they are pinned), we should not be powering
2042 * down! All other fences will be reacquired by the user upon waking.
2043 */
2044 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2045 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2046
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002047 /* Ideally we want to assert that the fence register is not
2048 * live at this point (i.e. that no piece of code will be
2049 * trying to write through fence + GTT, as that both violates
2050 * our tracking of activity and associated locking/barriers,
2051 * but also is illegal given that the hw is powered down).
2052 *
2053 * Previously we used reg->pin_count as a "liveness" indicator.
2054 * That is not sufficient, and we need a more fine-grained
2055 * tool if we want to have a sanity check here.
2056 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002057
2058 if (!reg->vma)
2059 continue;
2060
2061 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2062 reg->dirty = true;
2063 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002064}
2065
Chris Wilsond8cb5082012-08-11 15:41:03 +01002066static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2067{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002068 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002069 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002070
Chris Wilsonf3f61842016-08-05 10:14:14 +01002071 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002072 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002073 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002074
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002075 /* Attempt to reap some mmap space from dead objects */
2076 do {
2077 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2078 if (err)
2079 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002080
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002081 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002082 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002083 if (!err)
2084 break;
2085
2086 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002087
Chris Wilsonf3f61842016-08-05 10:14:14 +01002088 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002089}
2090
2091static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2092{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002093 drm_gem_free_mmap_offset(&obj->base);
2094}
2095
Dave Airlieda6b51d2014-12-24 13:11:17 +10002096int
Dave Airlieff72145b2011-02-07 12:16:14 +10002097i915_gem_mmap_gtt(struct drm_file *file,
2098 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002099 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002100 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002101{
Chris Wilson05394f32010-11-08 19:18:58 +00002102 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002103 int ret;
2104
Chris Wilson03ac0642016-07-20 13:31:51 +01002105 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002106 if (!obj)
2107 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002108
Chris Wilsond8cb5082012-08-11 15:41:03 +01002109 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002110 if (ret == 0)
2111 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002112
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002113 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002114 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002115}
2116
Dave Airlieff72145b2011-02-07 12:16:14 +10002117/**
2118 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2119 * @dev: DRM device
2120 * @data: GTT mapping ioctl data
2121 * @file: GEM object info
2122 *
2123 * Simply returns the fake offset to userspace so it can mmap it.
2124 * The mmap call will end up in drm_gem_mmap(), which will set things
2125 * up so we can get faults in the handler above.
2126 *
2127 * The fault handler will take care of binding the object into the GTT
2128 * (since it may have been evicted to make room for something), allocating
2129 * a fence register, and mapping the appropriate aperture address into
2130 * userspace.
2131 */
2132int
2133i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2134 struct drm_file *file)
2135{
2136 struct drm_i915_gem_mmap_gtt *args = data;
2137
Dave Airlieda6b51d2014-12-24 13:11:17 +10002138 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002139}
2140
Daniel Vetter225067e2012-08-20 10:23:20 +02002141/* Immediately discard the backing storage */
2142static void
2143i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002144{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002145 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002146
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002147 if (obj->base.filp == NULL)
2148 return;
2149
Daniel Vetter225067e2012-08-20 10:23:20 +02002150 /* Our goal here is to return as much of the memory as
2151 * is possible back to the system as we are called from OOM.
2152 * To do this we must instruct the shmfs to drop all of its
2153 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002154 */
Chris Wilson55372522014-03-25 13:23:06 +00002155 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002156 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002157 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002158}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002159
Chris Wilson55372522014-03-25 13:23:06 +00002160/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002161void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002162{
Chris Wilson55372522014-03-25 13:23:06 +00002163 struct address_space *mapping;
2164
Chris Wilson1233e2d2016-10-28 13:58:37 +01002165 lockdep_assert_held(&obj->mm.lock);
2166 GEM_BUG_ON(obj->mm.pages);
2167
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002168 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002169 case I915_MADV_DONTNEED:
2170 i915_gem_object_truncate(obj);
2171 case __I915_MADV_PURGED:
2172 return;
2173 }
2174
2175 if (obj->base.filp == NULL)
2176 return;
2177
Al Viro93c76a32015-12-04 23:45:44 -05002178 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002179 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002180}
2181
Chris Wilson5cdf5882010-09-27 15:51:07 +01002182static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002183i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2184 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002185{
Dave Gordon85d12252016-05-20 11:54:06 +01002186 struct sgt_iter sgt_iter;
2187 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002188
Chris Wilsone5facdf2016-12-23 14:57:57 +00002189 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002190
Chris Wilson03ac84f2016-10-28 13:58:36 +01002191 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002192
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002193 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002194 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002195
Chris Wilson03ac84f2016-10-28 13:58:36 +01002196 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002197 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002198 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002199
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002200 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002201 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002202
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002203 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002204 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002205 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002206
Chris Wilson03ac84f2016-10-28 13:58:36 +01002207 sg_free_table(pages);
2208 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002209}
2210
Chris Wilson96d77632016-10-28 13:58:33 +01002211static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2212{
2213 struct radix_tree_iter iter;
2214 void **slot;
2215
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002216 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2217 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002218}
2219
Chris Wilson548625e2016-11-01 12:11:34 +00002220void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2221 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002222{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002223 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002224
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002225 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002226 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002227
Chris Wilson15717de2016-08-04 07:52:26 +01002228 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002229 if (!READ_ONCE(obj->mm.pages))
2230 return;
2231
2232 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002233 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002234 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2235 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002236
Chris Wilsona2165e32012-12-03 11:49:00 +00002237 /* ->put_pages might need to allocate memory for the bit17 swizzle
2238 * array, hence protect them from being reaped by removing them from gtt
2239 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002240 pages = fetch_and_zero(&obj->mm.pages);
2241 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002242
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002243 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002244 void *ptr;
2245
Chris Wilson0ce81782017-05-17 13:09:59 +01002246 ptr = page_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002247 if (is_vmalloc_addr(ptr))
2248 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002249 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002250 kunmap(kmap_to_page(ptr));
2251
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002252 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002253 }
2254
Chris Wilson96d77632016-10-28 13:58:33 +01002255 __i915_gem_object_reset_page_iter(obj);
2256
Chris Wilson4e5462e2017-03-07 13:20:31 +00002257 if (!IS_ERR(pages))
2258 obj->ops->put_pages(obj, pages);
2259
Chris Wilson1233e2d2016-10-28 13:58:37 +01002260unlock:
2261 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002262}
2263
Chris Wilson935a2f72017-02-13 17:15:13 +00002264static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002265{
2266 struct sg_table new_st;
2267 struct scatterlist *sg, *new_sg;
2268 unsigned int i;
2269
2270 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002271 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002272
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002273 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002274 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002275
2276 new_sg = new_st.sgl;
2277 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2278 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2279 /* called before being DMA mapped, no need to copy sg->dma_* */
2280 new_sg = sg_next(new_sg);
2281 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002282 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002283
2284 sg_free_table(orig_st);
2285
2286 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002287 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002288}
2289
Chris Wilson03ac84f2016-10-28 13:58:36 +01002290static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002291i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002292{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002293 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002294 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2295 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002296 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002297 struct sg_table *st;
2298 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002299 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002300 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002301 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002302 unsigned int max_segment;
Chris Wilson4846bf02017-06-09 12:03:46 +01002303 gfp_t noreclaim;
Imre Deake2273302015-07-09 12:59:05 +03002304 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002305
Chris Wilson6c085a72012-08-20 11:40:46 +02002306 /* Assert that the object is not currently in any GPU domain. As it
2307 * wasn't in the GTT, there shouldn't be any way it could have been in
2308 * a GPU cache
2309 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002310 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2311 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002312
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002313 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002314 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002315 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002316
Chris Wilson9da3da62012-06-01 15:20:22 +01002317 st = kmalloc(sizeof(*st), GFP_KERNEL);
2318 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002319 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002320
Chris Wilsond766ef52016-12-19 12:43:45 +00002321rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002322 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002323 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002324 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002325 }
2326
2327 /* Get the list of pages out of our struct file. They'll be pinned
2328 * at this point until we release them.
2329 *
2330 * Fail silently without starting the shrinker
2331 */
Al Viro93c76a32015-12-04 23:45:44 -05002332 mapping = obj->base.filp->f_mapping;
Chris Wilson0f6ab552017-06-09 12:03:48 +01002333 noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM);
Chris Wilson4846bf02017-06-09 12:03:46 +01002334 noreclaim |= __GFP_NORETRY | __GFP_NOWARN;
2335
Imre Deak90797e62013-02-18 19:28:03 +02002336 sg = st->sgl;
2337 st->nents = 0;
2338 for (i = 0; i < page_count; i++) {
Chris Wilson4846bf02017-06-09 12:03:46 +01002339 const unsigned int shrink[] = {
2340 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE,
2341 0,
2342 }, *s = shrink;
2343 gfp_t gfp = noreclaim;
2344
2345 do {
Chris Wilson6c085a72012-08-20 11:40:46 +02002346 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson4846bf02017-06-09 12:03:46 +01002347 if (likely(!IS_ERR(page)))
2348 break;
2349
2350 if (!*s) {
2351 ret = PTR_ERR(page);
2352 goto err_sg;
2353 }
2354
2355 i915_gem_shrink(dev_priv, 2 * page_count, *s++);
2356 cond_resched();
Chris Wilson24f8e002017-03-22 11:05:21 +00002357
Chris Wilson6c085a72012-08-20 11:40:46 +02002358 /* We've tried hard to allocate the memory by reaping
2359 * our own buffer, now let the real VM do its job and
2360 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002361 *
2362 * However, since graphics tend to be disposable,
2363 * defer the oom here by reporting the ENOMEM back
2364 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002365 */
Chris Wilson4846bf02017-06-09 12:03:46 +01002366 if (!*s) {
2367 /* reclaim and warn, but no oom */
2368 gfp = mapping_gfp_mask(mapping);
Chris Wilsoneaf41802017-06-09 12:03:47 +01002369
2370 /* Our bo are always dirty and so we require
2371 * kswapd to reclaim our pages (direct reclaim
2372 * does not effectively begin pageout of our
2373 * buffers on its own). However, direct reclaim
2374 * only waits for kswapd when under allocation
2375 * congestion. So as a result __GFP_RECLAIM is
2376 * unreliable and fails to actually reclaim our
2377 * dirty pages -- unless you try over and over
2378 * again with !__GFP_NORETRY. However, we still
2379 * want to fail this allocation rather than
2380 * trigger the out-of-memory killer and for
Michal Hockodbb32952017-07-12 14:36:55 -07002381 * this we want __GFP_RETRY_MAYFAIL.
Chris Wilsoneaf41802017-06-09 12:03:47 +01002382 */
Michal Hockodbb32952017-07-12 14:36:55 -07002383 gfp |= __GFP_RETRY_MAYFAIL;
Imre Deake2273302015-07-09 12:59:05 +03002384 }
Chris Wilson4846bf02017-06-09 12:03:46 +01002385 } while (1);
2386
Chris Wilson871dfbd2016-10-11 09:20:21 +01002387 if (!i ||
2388 sg->length >= max_segment ||
2389 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002390 if (i)
2391 sg = sg_next(sg);
2392 st->nents++;
2393 sg_set_page(sg, page, PAGE_SIZE, 0);
2394 } else {
2395 sg->length += PAGE_SIZE;
2396 }
2397 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002398
2399 /* Check that the i965g/gm workaround works. */
2400 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002401 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002402 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002403 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002404
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002405 /* Trim unused sg entries to avoid wasting memory. */
2406 i915_sg_trim(st);
2407
Chris Wilson03ac84f2016-10-28 13:58:36 +01002408 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002409 if (ret) {
2410 /* DMA remapping failed? One possible cause is that
2411 * it could not reserve enough large entries, asking
2412 * for PAGE_SIZE chunks instead may be helpful.
2413 */
2414 if (max_segment > PAGE_SIZE) {
2415 for_each_sgt_page(page, sgt_iter, st)
2416 put_page(page);
2417 sg_free_table(st);
2418
2419 max_segment = PAGE_SIZE;
2420 goto rebuild_st;
2421 } else {
2422 dev_warn(&dev_priv->drm.pdev->dev,
2423 "Failed to DMA remap %lu pages\n",
2424 page_count);
2425 goto err_pages;
2426 }
2427 }
Imre Deake2273302015-07-09 12:59:05 +03002428
Eric Anholt673a3942008-07-30 12:06:12 -07002429 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002430 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002431
Chris Wilson03ac84f2016-10-28 13:58:36 +01002432 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002433
Chris Wilsonb17993b2016-11-14 11:29:30 +00002434err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002435 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002436err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002437 for_each_sgt_page(page, sgt_iter, st)
2438 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002439 sg_free_table(st);
2440 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002441
2442 /* shmemfs first checks if there is enough memory to allocate the page
2443 * and reports ENOSPC should there be insufficient, along with the usual
2444 * ENOMEM for a genuine allocation failure.
2445 *
2446 * We use ENOSPC in our driver to mean that we have run out of aperture
2447 * space and so want to translate the error from shmemfs back to our
2448 * usual understanding of ENOMEM.
2449 */
Imre Deake2273302015-07-09 12:59:05 +03002450 if (ret == -ENOSPC)
2451 ret = -ENOMEM;
2452
Chris Wilson03ac84f2016-10-28 13:58:36 +01002453 return ERR_PTR(ret);
2454}
2455
2456void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2457 struct sg_table *pages)
2458{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002459 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002460
2461 obj->mm.get_page.sg_pos = pages->sgl;
2462 obj->mm.get_page.sg_idx = 0;
2463
2464 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002465
2466 if (i915_gem_object_is_tiled(obj) &&
2467 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2468 GEM_BUG_ON(obj->mm.quirked);
2469 __i915_gem_object_pin_pages(obj);
2470 obj->mm.quirked = true;
2471 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002472}
2473
2474static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2475{
2476 struct sg_table *pages;
2477
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002478 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2479
Chris Wilson03ac84f2016-10-28 13:58:36 +01002480 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2481 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2482 return -EFAULT;
2483 }
2484
2485 pages = obj->ops->get_pages(obj);
2486 if (unlikely(IS_ERR(pages)))
2487 return PTR_ERR(pages);
2488
2489 __i915_gem_object_set_pages(obj, pages);
2490 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002491}
2492
Chris Wilson37e680a2012-06-07 15:38:42 +01002493/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002494 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002495 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002496 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002497 * either as a result of memory pressure (reaping pages under the shrinker)
2498 * or as the object is itself released.
2499 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002500int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002501{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002502 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002503
Chris Wilson1233e2d2016-10-28 13:58:37 +01002504 err = mutex_lock_interruptible(&obj->mm.lock);
2505 if (err)
2506 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002507
Chris Wilson4e5462e2017-03-07 13:20:31 +00002508 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002509 err = ____i915_gem_object_get_pages(obj);
2510 if (err)
2511 goto unlock;
2512
2513 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002514 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002515 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002516
Chris Wilson1233e2d2016-10-28 13:58:37 +01002517unlock:
2518 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002519 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002520}
2521
Dave Gordondd6034c2016-05-20 11:54:04 +01002522/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002523static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2524 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002525{
2526 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002527 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002528 struct sgt_iter sgt_iter;
2529 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002530 struct page *stack_pages[32];
2531 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002532 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002533 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002534 void *addr;
2535
2536 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002537 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002538 return kmap(sg_page(sgt->sgl));
2539
Dave Gordonb338fa42016-05-20 11:54:05 +01002540 if (n_pages > ARRAY_SIZE(stack_pages)) {
2541 /* Too big for stack -- allocate temporary array instead */
Michal Hocko20981052017-05-17 14:23:12 +02002542 pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY);
Dave Gordonb338fa42016-05-20 11:54:05 +01002543 if (!pages)
2544 return NULL;
2545 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002546
Dave Gordon85d12252016-05-20 11:54:06 +01002547 for_each_sgt_page(page, sgt_iter, sgt)
2548 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002549
2550 /* Check that we have the expected number of pages */
2551 GEM_BUG_ON(i != n_pages);
2552
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002553 switch (type) {
2554 case I915_MAP_WB:
2555 pgprot = PAGE_KERNEL;
2556 break;
2557 case I915_MAP_WC:
2558 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2559 break;
2560 }
2561 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002562
Dave Gordonb338fa42016-05-20 11:54:05 +01002563 if (pages != stack_pages)
Michal Hocko20981052017-05-17 14:23:12 +02002564 kvfree(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002565
2566 return addr;
2567}
2568
2569/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002570void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2571 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002572{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002573 enum i915_map_type has_type;
2574 bool pinned;
2575 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002576 int ret;
2577
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002578 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002579
Chris Wilson1233e2d2016-10-28 13:58:37 +01002580 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002581 if (ret)
2582 return ERR_PTR(ret);
2583
Chris Wilson1233e2d2016-10-28 13:58:37 +01002584 pinned = true;
2585 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002586 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002587 ret = ____i915_gem_object_get_pages(obj);
2588 if (ret)
2589 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002590
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002591 smp_mb__before_atomic();
2592 }
2593 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002594 pinned = false;
2595 }
2596 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002597
Chris Wilson0ce81782017-05-17 13:09:59 +01002598 ptr = page_unpack_bits(obj->mm.mapping, &has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002599 if (ptr && has_type != type) {
2600 if (pinned) {
2601 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002602 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002603 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002604
2605 if (is_vmalloc_addr(ptr))
2606 vunmap(ptr);
2607 else
2608 kunmap(kmap_to_page(ptr));
2609
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002610 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002611 }
2612
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002613 if (!ptr) {
2614 ptr = i915_gem_object_map(obj, type);
2615 if (!ptr) {
2616 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002617 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002618 }
2619
Chris Wilson0ce81782017-05-17 13:09:59 +01002620 obj->mm.mapping = page_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002621 }
2622
Chris Wilson1233e2d2016-10-28 13:58:37 +01002623out_unlock:
2624 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002625 return ptr;
2626
Chris Wilson1233e2d2016-10-28 13:58:37 +01002627err_unpin:
2628 atomic_dec(&obj->mm.pages_pin_count);
2629err_unlock:
2630 ptr = ERR_PTR(ret);
2631 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002632}
2633
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002634static int
2635i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2636 const struct drm_i915_gem_pwrite *arg)
2637{
2638 struct address_space *mapping = obj->base.filp->f_mapping;
2639 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2640 u64 remain, offset;
2641 unsigned int pg;
2642
2643 /* Before we instantiate/pin the backing store for our use, we
2644 * can prepopulate the shmemfs filp efficiently using a write into
2645 * the pagecache. We avoid the penalty of instantiating all the
2646 * pages, important if the user is just writing to a few and never
2647 * uses the object on the GPU, and using a direct write into shmemfs
2648 * allows it to avoid the cost of retrieving a page (either swapin
2649 * or clearing-before-use) before it is overwritten.
2650 */
2651 if (READ_ONCE(obj->mm.pages))
2652 return -ENODEV;
2653
2654 /* Before the pages are instantiated the object is treated as being
2655 * in the CPU domain. The pages will be clflushed as required before
2656 * use, and we can freely write into the pages directly. If userspace
2657 * races pwrite with any other operation; corruption will ensue -
2658 * that is userspace's prerogative!
2659 */
2660
2661 remain = arg->size;
2662 offset = arg->offset;
2663 pg = offset_in_page(offset);
2664
2665 do {
2666 unsigned int len, unwritten;
2667 struct page *page;
2668 void *data, *vaddr;
2669 int err;
2670
2671 len = PAGE_SIZE - pg;
2672 if (len > remain)
2673 len = remain;
2674
2675 err = pagecache_write_begin(obj->base.filp, mapping,
2676 offset, len, 0,
2677 &page, &data);
2678 if (err < 0)
2679 return err;
2680
2681 vaddr = kmap(page);
2682 unwritten = copy_from_user(vaddr + pg, user_data, len);
2683 kunmap(page);
2684
2685 err = pagecache_write_end(obj->base.filp, mapping,
2686 offset, len, len - unwritten,
2687 page, data);
2688 if (err < 0)
2689 return err;
2690
2691 if (unwritten)
2692 return -EFAULT;
2693
2694 remain -= len;
2695 user_data += len;
2696 offset += len;
2697 pg = 0;
2698 } while (remain);
2699
2700 return 0;
2701}
2702
Chris Wilson77b25a92017-07-21 13:32:30 +01002703static bool ban_context(const struct i915_gem_context *ctx,
2704 unsigned int score)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002705{
Chris Wilson60958682016-12-31 11:20:11 +00002706 return (i915_gem_context_is_bannable(ctx) &&
Chris Wilson77b25a92017-07-21 13:32:30 +01002707 score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002708}
2709
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002710static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002711{
Chris Wilson77b25a92017-07-21 13:32:30 +01002712 unsigned int score;
2713 bool banned;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002714
Chris Wilson77b25a92017-07-21 13:32:30 +01002715 atomic_inc(&ctx->guilty_count);
2716
2717 score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score);
2718 banned = ban_context(ctx, score);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002719 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Chris Wilson77b25a92017-07-21 13:32:30 +01002720 ctx->name, score, yesno(banned));
2721 if (!banned)
Mika Kuoppalab083a082016-11-18 15:10:47 +02002722 return;
2723
Chris Wilson77b25a92017-07-21 13:32:30 +01002724 i915_gem_context_set_banned(ctx);
2725 if (!IS_ERR_OR_NULL(ctx->file_priv)) {
2726 atomic_inc(&ctx->file_priv->context_bans);
2727 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2728 ctx->name, atomic_read(&ctx->file_priv->context_bans));
2729 }
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002730}
2731
2732static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2733{
Chris Wilson77b25a92017-07-21 13:32:30 +01002734 atomic_inc(&ctx->active_count);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002735}
2736
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002737struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002738i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002739{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002740 struct drm_i915_gem_request *request, *active = NULL;
2741 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002742
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002743 /* We are called by the error capture and reset at a random
2744 * point in time. In particular, note that neither is crucially
2745 * ordered with an interrupt. After a hang, the GPU is dead and we
2746 * assume that no more writes can happen (we waited long enough for
2747 * all writes that were in transaction to be flushed) - adding an
2748 * extra delay for a recent interrupt is pointless. Hence, we do
2749 * not need an engine->irq_seqno_barrier() before the seqno reads.
2750 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002751 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002752 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002753 if (__i915_gem_request_completed(request,
2754 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002755 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002756
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002757 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002758 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2759 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002760
Chris Wilson754c9fd2017-02-23 07:44:14 +00002761 active = request;
2762 break;
2763 }
2764 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2765
2766 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002767}
2768
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002769static bool engine_stalled(struct intel_engine_cs *engine)
2770{
2771 if (!engine->hangcheck.stalled)
2772 return false;
2773
2774 /* Check for possible seqno movement after hang declaration */
2775 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2776 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2777 return false;
2778 }
2779
2780 return true;
2781}
2782
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002783/*
2784 * Ensure irq handler finishes, and not run again.
2785 * Also return the active request so that we only search for it once.
2786 */
2787struct drm_i915_gem_request *
2788i915_gem_reset_prepare_engine(struct intel_engine_cs *engine)
2789{
2790 struct drm_i915_gem_request *request = NULL;
2791
2792 /* Prevent the signaler thread from updating the request
2793 * state (by calling dma_fence_signal) as we are processing
2794 * the reset. The write from the GPU of the seqno is
2795 * asynchronous and the signaler thread may see a different
2796 * value to us and declare the request complete, even though
2797 * the reset routine have picked that request as the active
2798 * (incomplete) request. This conflict is not handled
2799 * gracefully!
2800 */
2801 kthread_park(engine->breadcrumbs.signaler);
2802
2803 /* Prevent request submission to the hardware until we have
2804 * completed the reset in i915_gem_reset_finish(). If a request
2805 * is completed by one engine, it may then queue a request
2806 * to a second via its engine->irq_tasklet *just* as we are
2807 * calling engine->init_hw() and also writing the ELSP.
2808 * Turning off the engine->irq_tasklet until the reset is over
2809 * prevents the race.
2810 */
2811 tasklet_kill(&engine->irq_tasklet);
2812 tasklet_disable(&engine->irq_tasklet);
2813
2814 if (engine->irq_seqno_barrier)
2815 engine->irq_seqno_barrier(engine);
2816
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002817 request = i915_gem_find_active_request(engine);
2818 if (request && request->fence.error == -EIO)
2819 request = ERR_PTR(-EIO); /* Previous reset failed! */
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002820
2821 return request;
2822}
2823
Chris Wilson0e178ae2017-01-17 17:59:06 +02002824int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002825{
2826 struct intel_engine_cs *engine;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002827 struct drm_i915_gem_request *request;
Chris Wilson4c965542017-01-17 17:59:01 +02002828 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002829 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002830
Chris Wilson0e178ae2017-01-17 17:59:06 +02002831 for_each_engine(engine, dev_priv, id) {
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002832 request = i915_gem_reset_prepare_engine(engine);
2833 if (IS_ERR(request)) {
2834 err = PTR_ERR(request);
2835 continue;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002836 }
Michel Thierryc64992e2017-06-20 10:57:44 +01002837
2838 engine->hangcheck.active_request = request;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002839 }
2840
Chris Wilson4c965542017-01-17 17:59:01 +02002841 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002842
2843 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002844}
2845
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002846static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002847{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002848 void *vaddr = request->ring->vaddr;
2849 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002850
Chris Wilson821ed7d2016-09-09 14:11:53 +01002851 /* As this request likely depends on state from the lost
2852 * context, clear out all the user operations leaving the
2853 * breadcrumb at the end (so we get the fence notifications).
2854 */
2855 head = request->head;
2856 if (request->postfix < head) {
2857 memset(vaddr + head, 0, request->ring->size - head);
2858 head = 0;
2859 }
2860 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002861
2862 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002863}
2864
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002865static void engine_skip_context(struct drm_i915_gem_request *request)
2866{
2867 struct intel_engine_cs *engine = request->engine;
2868 struct i915_gem_context *hung_ctx = request->ctx;
2869 struct intel_timeline *timeline;
2870 unsigned long flags;
2871
2872 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2873
2874 spin_lock_irqsave(&engine->timeline->lock, flags);
2875 spin_lock(&timeline->lock);
2876
2877 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2878 if (request->ctx == hung_ctx)
2879 skip_request(request);
2880
2881 list_for_each_entry(request, &timeline->requests, link)
2882 skip_request(request);
2883
2884 spin_unlock(&timeline->lock);
2885 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2886}
2887
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002888/* Returns the request if it was guilty of the hang */
2889static struct drm_i915_gem_request *
2890i915_gem_reset_request(struct intel_engine_cs *engine,
2891 struct drm_i915_gem_request *request)
Mika Kuoppala61da5362017-01-17 17:59:05 +02002892{
Mika Kuoppala71895a02017-01-17 17:59:07 +02002893 /* The guilty request will get skipped on a hung engine.
2894 *
2895 * Users of client default contexts do not rely on logical
2896 * state preserved between batches so it is safe to execute
2897 * queued requests following the hang. Non default contexts
2898 * rely on preserved state, so skipping a batch loses the
2899 * evolution of the state and it needs to be considered corrupted.
2900 * Executing more queued batches on top of corrupted state is
2901 * risky. But we take the risk by trying to advance through
2902 * the queued requests in order to make the client behaviour
2903 * more predictable around resets, by not throwing away random
2904 * amount of batches it has prepared for execution. Sophisticated
2905 * clients can use gem_reset_stats_ioctl and dma fence status
2906 * (exported via sync_file info ioctl on explicit fences) to observe
2907 * when it loses the context state and should rebuild accordingly.
2908 *
2909 * The context ban, and ultimately the client ban, mechanism are safety
2910 * valves if client submission ends up resulting in nothing more than
2911 * subsequent hangs.
2912 */
2913
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002914 if (engine_stalled(engine)) {
Mika Kuoppala61da5362017-01-17 17:59:05 +02002915 i915_gem_context_mark_guilty(request->ctx);
2916 skip_request(request);
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002917
2918 /* If this context is now banned, skip all pending requests. */
2919 if (i915_gem_context_is_banned(request->ctx))
2920 engine_skip_context(request);
Mika Kuoppala61da5362017-01-17 17:59:05 +02002921 } else {
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002922 /*
2923 * Since this is not the hung engine, it may have advanced
2924 * since the hang declaration. Double check by refinding
2925 * the active request at the time of the reset.
2926 */
2927 request = i915_gem_find_active_request(engine);
2928 if (request) {
2929 i915_gem_context_mark_innocent(request->ctx);
2930 dma_fence_set_error(&request->fence, -EAGAIN);
2931
2932 /* Rewind the engine to replay the incomplete rq */
2933 spin_lock_irq(&engine->timeline->lock);
2934 request = list_prev_entry(request, link);
2935 if (&request->link == &engine->timeline->requests)
2936 request = NULL;
2937 spin_unlock_irq(&engine->timeline->lock);
2938 }
Mika Kuoppala61da5362017-01-17 17:59:05 +02002939 }
2940
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002941 return request;
Mika Kuoppala61da5362017-01-17 17:59:05 +02002942}
2943
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002944void i915_gem_reset_engine(struct intel_engine_cs *engine,
2945 struct drm_i915_gem_request *request)
Chris Wilson4db080f2013-12-04 11:37:09 +00002946{
Chris Wilsoned454f22017-07-21 13:32:29 +01002947 engine->irq_posted = 0;
2948
Chris Wilsond1d1ebf42017-07-21 13:32:33 +01002949 if (request)
2950 request = i915_gem_reset_request(engine, request);
2951
2952 if (request) {
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002953 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2954 engine->name, request->global_seqno);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002955 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002956
2957 /* Setup the CS to resume from the breadcrumb of the hung request */
2958 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002959}
2960
Chris Wilsond8027092017-02-08 14:30:32 +00002961void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002962{
2963 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302964 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002965
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002966 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2967
Chris Wilson821ed7d2016-09-09 14:11:53 +01002968 i915_gem_retire_requests(dev_priv);
2969
Chris Wilson2ae55732017-02-12 17:20:02 +00002970 for_each_engine(engine, dev_priv, id) {
2971 struct i915_gem_context *ctx;
2972
Michel Thierryc64992e2017-06-20 10:57:44 +01002973 i915_gem_reset_engine(engine, engine->hangcheck.active_request);
Chris Wilson2ae55732017-02-12 17:20:02 +00002974 ctx = fetch_and_zero(&engine->last_retired_context);
2975 if (ctx)
2976 engine->context_unpin(engine, ctx);
2977 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002978
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002979 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002980
2981 if (dev_priv->gt.awake) {
2982 intel_sanitize_gt_powersave(dev_priv);
2983 intel_enable_gt_powersave(dev_priv);
2984 if (INTEL_GEN(dev_priv) >= 6)
2985 gen6_rps_busy(dev_priv);
2986 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002987}
2988
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002989void i915_gem_reset_finish_engine(struct intel_engine_cs *engine)
2990{
2991 tasklet_enable(&engine->irq_tasklet);
2992 kthread_unpark(engine->breadcrumbs.signaler);
2993}
2994
Chris Wilsond8027092017-02-08 14:30:32 +00002995void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
2996{
Chris Wilson1f7b8472017-02-08 14:30:33 +00002997 struct intel_engine_cs *engine;
2998 enum intel_engine_id id;
2999
Chris Wilsond8027092017-02-08 14:30:32 +00003000 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00003001
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003002 for_each_engine(engine, dev_priv, id) {
Michel Thierryc64992e2017-06-20 10:57:44 +01003003 engine->hangcheck.active_request = NULL;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003004 i915_gem_reset_finish_engine(engine);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00003005 }
Chris Wilsond8027092017-02-08 14:30:32 +00003006}
3007
Chris Wilson821ed7d2016-09-09 14:11:53 +01003008static void nop_submit_request(struct drm_i915_gem_request *request)
3009{
Chris Wilsonbf2eac32017-07-21 13:32:28 +01003010 GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error));
Chris Wilson3cd94422017-01-10 17:22:45 +00003011 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f72016-11-22 14:41:20 +00003012 i915_gem_request_submit(request);
3013 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003014}
3015
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003016static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01003017{
Chris Wilson3cd94422017-01-10 17:22:45 +00003018 struct drm_i915_gem_request *request;
3019 unsigned long flags;
3020
Chris Wilson20e49332016-11-22 14:41:21 +00003021 /* We need to be sure that no thread is running the old callback as
3022 * we install the nop handler (otherwise we would submit a request
3023 * to hardware that will never complete). In order to prevent this
3024 * race, we wait until the machine is idle before making the swap
3025 * (using stop_machine()).
3026 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01003027 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01003028
Chris Wilson3cd94422017-01-10 17:22:45 +00003029 /* Mark all executing requests as skipped */
3030 spin_lock_irqsave(&engine->timeline->lock, flags);
3031 list_for_each_entry(request, &engine->timeline->requests, link)
Chris Wilson36703e72017-06-22 11:56:25 +01003032 if (!i915_gem_request_completed(request))
3033 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3cd94422017-01-10 17:22:45 +00003034 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3035
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003036 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003037 * Clear the execlists queue up before freeing the requests, as those
3038 * are the ones that keep the context and ringbuffer backing objects
3039 * pinned in place.
3040 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003041
Tomas Elf7de1691a2015-10-19 16:32:32 +01003042 if (i915.enable_execlists) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003043 struct execlist_port *port = engine->execlist_port;
Chris Wilson663f71e2016-11-14 20:41:00 +00003044 unsigned long flags;
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003045 unsigned int n;
Chris Wilson663f71e2016-11-14 20:41:00 +00003046
3047 spin_lock_irqsave(&engine->timeline->lock, flags);
3048
Chris Wilson77f0d0e2017-05-17 13:10:00 +01003049 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++)
3050 i915_gem_request_put(port_request(&port[n]));
Chris Wilson70c2a242016-09-09 14:11:46 +01003051 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00003052 engine->execlist_queue = RB_ROOT;
3053 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00003054
3055 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson4ee056f2017-06-21 13:48:04 +01003056
3057 /* The port is checked prior to scheduling a tasklet, but
3058 * just in case we have suspended the tasklet to do the
3059 * wedging make sure that when it wakes, it decides there
3060 * is no work to do by clearing the irq_posted bit.
3061 */
3062 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003063 }
Chris Wilson5e32d742017-07-21 13:32:25 +01003064
3065 /* Mark all pending requests as complete so that any concurrent
3066 * (lockless) lookup doesn't try and wait upon the request as we
3067 * reset it.
3068 */
3069 intel_engine_init_global_seqno(engine,
3070 intel_engine_last_submit(engine));
Eric Anholt673a3942008-07-30 12:06:12 -07003071}
3072
Chris Wilson20e49332016-11-22 14:41:21 +00003073static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07003074{
Chris Wilson20e49332016-11-22 14:41:21 +00003075 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003076 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303077 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07003078
Chris Wilson20e49332016-11-22 14:41:21 +00003079 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00003080 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00003081
Chris Wilson3d7adbb2017-07-21 13:32:27 +01003082 set_bit(I915_WEDGED, &i915->gpu_error.flags);
3083 wake_up_all(&i915->gpu_error.reset_queue);
3084
Chris Wilson20e49332016-11-22 14:41:21 +00003085 return 0;
3086}
3087
3088void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3089{
Chris Wilson20e49332016-11-22 14:41:21 +00003090 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003091}
3092
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003093bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3094{
3095 struct i915_gem_timeline *tl;
3096 int i;
3097
3098 lockdep_assert_held(&i915->drm.struct_mutex);
3099 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3100 return true;
3101
3102 /* Before unwedging, make sure that all pending operations
3103 * are flushed and errored out - we may have requests waiting upon
3104 * third party fences. We marked all inflight requests as EIO, and
3105 * every execbuf since returned EIO, for consistency we want all
3106 * the currently pending requests to also be marked as EIO, which
3107 * is done inside our nop_submit_request - and so we must wait.
3108 *
3109 * No more can be submitted until we reset the wedged bit.
3110 */
3111 list_for_each_entry(tl, &i915->gt.timelines, link) {
3112 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3113 struct drm_i915_gem_request *rq;
3114
3115 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3116 &i915->drm.struct_mutex);
3117 if (!rq)
3118 continue;
3119
3120 /* We can't use our normal waiter as we want to
3121 * avoid recursively trying to handle the current
3122 * reset. The basic dma_fence_default_wait() installs
3123 * a callback for dma_fence_signal(), which is
3124 * triggered by our nop handler (indirectly, the
3125 * callback enables the signaler thread which is
3126 * woken by the nop_submit_request() advancing the seqno
3127 * and when the seqno passes the fence, the signaler
3128 * then signals the fence waking us up).
3129 */
3130 if (dma_fence_default_wait(&rq->fence, true,
3131 MAX_SCHEDULE_TIMEOUT) < 0)
3132 return false;
3133 }
3134 }
3135
3136 /* Undo nop_submit_request. We prevent all new i915 requests from
3137 * being queued (by disallowing execbuf whilst wedged) so having
3138 * waited for all active requests above, we know the system is idle
3139 * and do not have to worry about a thread being inside
3140 * engine->submit_request() as we swap over. So unlike installing
3141 * the nop_submit_request on reset, we can do this from normal
3142 * context and do not require stop_machine().
3143 */
3144 intel_engines_reset_default_submission(i915);
Chris Wilson36703e72017-06-22 11:56:25 +01003145 i915_gem_contexts_lost(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003146
3147 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3148 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3149
3150 return true;
3151}
3152
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003153static void
Eric Anholt673a3942008-07-30 12:06:12 -07003154i915_gem_retire_work_handler(struct work_struct *work)
3155{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003156 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003157 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003158 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003159
Chris Wilson891b48c2010-09-29 12:26:37 +01003160 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003161 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003162 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003163 mutex_unlock(&dev->struct_mutex);
3164 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003165
3166 /* Keep the retire handler running until we are finally idle.
3167 * We do not need to do this test under locking as in the worst-case
3168 * we queue the retire worker once too often.
3169 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003170 if (READ_ONCE(dev_priv->gt.awake)) {
3171 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003172 queue_delayed_work(dev_priv->wq,
3173 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003174 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003175 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003176}
Chris Wilson891b48c2010-09-29 12:26:37 +01003177
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003178static void
3179i915_gem_idle_work_handler(struct work_struct *work)
3180{
3181 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003182 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003183 struct drm_device *dev = &dev_priv->drm;
Chris Wilson67d97da2016-07-04 08:08:31 +01003184 bool rearm_hangcheck;
3185
3186 if (!READ_ONCE(dev_priv->gt.awake))
3187 return;
3188
Imre Deak0cb56702016-11-07 11:20:04 +02003189 /*
3190 * Wait for last execlists context complete, but bail out in case a
3191 * new request is submitted.
3192 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003193 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003194 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003195 return;
3196
3197 rearm_hangcheck =
3198 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3199
3200 if (!mutex_trylock(&dev->struct_mutex)) {
3201 /* Currently busy, come back later */
3202 mod_delayed_work(dev_priv->wq,
3203 &dev_priv->gt.idle_work,
3204 msecs_to_jiffies(50));
3205 goto out_rearm;
3206 }
3207
Imre Deak93c97dc2016-11-07 11:20:03 +02003208 /*
3209 * New request retired after this work handler started, extend active
3210 * period until next instance of the work.
3211 */
3212 if (work_pending(work))
3213 goto out_unlock;
3214
Chris Wilson28176ef2016-10-28 13:58:56 +01003215 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003216 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003217
Chris Wilson05425242017-03-03 12:19:47 +00003218 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003219 DRM_ERROR("Timeout waiting for engines to idle\n");
3220
Chris Wilson6c067572017-05-17 13:10:03 +01003221 intel_engines_mark_idle(dev_priv);
Chris Wilson47979482017-05-03 10:39:21 +01003222 i915_gem_timelines_mark_idle(dev_priv);
Zou Nan hai852835f2010-05-21 09:08:56 +08003223
Chris Wilson67d97da2016-07-04 08:08:31 +01003224 GEM_BUG_ON(!dev_priv->gt.awake);
3225 dev_priv->gt.awake = false;
3226 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003227
Chris Wilson67d97da2016-07-04 08:08:31 +01003228 if (INTEL_GEN(dev_priv) >= 6)
3229 gen6_rps_idle(dev_priv);
3230 intel_runtime_pm_put(dev_priv);
3231out_unlock:
3232 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003233
Chris Wilson67d97da2016-07-04 08:08:31 +01003234out_rearm:
3235 if (rearm_hangcheck) {
3236 GEM_BUG_ON(!dev_priv->gt.awake);
3237 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003238 }
Eric Anholt673a3942008-07-30 12:06:12 -07003239}
3240
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003241void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3242{
3243 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3244 struct drm_i915_file_private *fpriv = file->driver_priv;
3245 struct i915_vma *vma, *vn;
3246
3247 mutex_lock(&obj->base.dev->struct_mutex);
3248 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3249 if (vma->vm->file == fpriv)
3250 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003251
Chris Wilson4ff4b442017-06-16 15:05:16 +01003252 vma = obj->vma_hashed;
3253 if (vma && vma->ctx->file_priv == fpriv)
3254 i915_vma_unlink_ctx(vma);
3255
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003256 if (i915_gem_object_is_active(obj) &&
3257 !i915_gem_object_has_active_reference(obj)) {
3258 i915_gem_object_set_active_reference(obj);
3259 i915_gem_object_get(obj);
3260 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003261 mutex_unlock(&obj->base.dev->struct_mutex);
3262}
3263
Chris Wilsone95433c2016-10-28 13:58:27 +01003264static unsigned long to_wait_timeout(s64 timeout_ns)
3265{
3266 if (timeout_ns < 0)
3267 return MAX_SCHEDULE_TIMEOUT;
3268
3269 if (timeout_ns == 0)
3270 return 0;
3271
3272 return nsecs_to_jiffies_timeout(timeout_ns);
3273}
3274
Ben Widawsky5816d642012-04-11 11:18:19 -07003275/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003276 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003277 * @dev: drm device pointer
3278 * @data: ioctl data blob
3279 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003280 *
3281 * Returns 0 if successful, else an error is returned with the remaining time in
3282 * the timeout parameter.
3283 * -ETIME: object is still busy after timeout
3284 * -ERESTARTSYS: signal interrupted the wait
3285 * -ENONENT: object doesn't exist
3286 * Also possible, but rare:
3287 * -EAGAIN: GPU wedged
3288 * -ENOMEM: damn
3289 * -ENODEV: Internal IRQ fail
3290 * -E?: The add request failed
3291 *
3292 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3293 * non-zero timeout parameter the wait ioctl will wait for the given number of
3294 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3295 * without holding struct_mutex the object may become re-busied before this
3296 * function completes. A similar but shorter * race condition exists in the busy
3297 * ioctl
3298 */
3299int
3300i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3301{
3302 struct drm_i915_gem_wait *args = data;
3303 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003304 ktime_t start;
3305 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003306
Daniel Vetter11b5d512014-09-29 15:31:26 +02003307 if (args->flags != 0)
3308 return -EINVAL;
3309
Chris Wilson03ac0642016-07-20 13:31:51 +01003310 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003311 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003312 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003313
Chris Wilsone95433c2016-10-28 13:58:27 +01003314 start = ktime_get();
3315
3316 ret = i915_gem_object_wait(obj,
3317 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3318 to_wait_timeout(args->timeout_ns),
3319 to_rps_client(file));
3320
3321 if (args->timeout_ns > 0) {
3322 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3323 if (args->timeout_ns < 0)
3324 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003325
3326 /*
3327 * Apparently ktime isn't accurate enough and occasionally has a
3328 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3329 * things up to make the test happy. We allow up to 1 jiffy.
3330 *
3331 * This is a regression from the timespec->ktime conversion.
3332 */
3333 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3334 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003335 }
3336
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003337 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003338 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003339}
3340
Chris Wilson73cb9702016-10-28 13:58:46 +01003341static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003342{
Chris Wilson73cb9702016-10-28 13:58:46 +01003343 int ret, i;
3344
3345 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3346 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3347 if (ret)
3348 return ret;
3349 }
3350
3351 return 0;
3352}
3353
Chris Wilson25112b62017-03-30 15:50:39 +01003354static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms)
3355{
3356 return wait_for(intel_engine_is_idle(engine), timeout_ms);
3357}
3358
3359static int wait_for_engines(struct drm_i915_private *i915)
3360{
3361 struct intel_engine_cs *engine;
3362 enum intel_engine_id id;
3363
3364 for_each_engine(engine, i915, id) {
3365 if (GEM_WARN_ON(wait_for_engine(engine, 50))) {
3366 i915_gem_set_wedged(i915);
3367 return -EIO;
3368 }
3369
3370 GEM_BUG_ON(intel_engine_get_seqno(engine) !=
3371 intel_engine_last_submit(engine));
3372 }
3373
3374 return 0;
3375}
3376
Chris Wilson73cb9702016-10-28 13:58:46 +01003377int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3378{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003379 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003380
Chris Wilson863e9fd2017-05-30 13:13:32 +01003381 /* If the device is asleep, we have no requests outstanding */
3382 if (!READ_ONCE(i915->gt.awake))
3383 return 0;
3384
Chris Wilson9caa34a2016-11-11 14:58:08 +00003385 if (flags & I915_WAIT_LOCKED) {
3386 struct i915_gem_timeline *tl;
3387
3388 lockdep_assert_held(&i915->drm.struct_mutex);
3389
3390 list_for_each_entry(tl, &i915->gt.timelines, link) {
3391 ret = wait_for_timeline(tl, flags);
3392 if (ret)
3393 return ret;
3394 }
Chris Wilson72022a72017-03-30 15:50:38 +01003395
3396 i915_gem_retire_requests(i915);
3397 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003398
3399 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003400 } else {
3401 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003402 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003403
Chris Wilson25112b62017-03-30 15:50:39 +01003404 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003405}
3406
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003407static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3408{
Chris Wilsone27ab732017-06-15 13:38:49 +01003409 /*
3410 * We manually flush the CPU domain so that we can override and
3411 * force the flush for the display, and perform it asyncrhonously.
3412 */
3413 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3414 if (obj->cache_dirty)
3415 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003416 obj->base.write_domain = 0;
3417}
3418
3419void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3420{
3421 if (!READ_ONCE(obj->pin_display))
3422 return;
3423
3424 mutex_lock(&obj->base.dev->struct_mutex);
3425 __i915_gem_object_flush_for_display(obj);
3426 mutex_unlock(&obj->base.dev->struct_mutex);
3427}
3428
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003429/**
Chris Wilsone22d8e32017-04-12 12:01:11 +01003430 * Moves a single object to the WC read, and possibly write domain.
3431 * @obj: object to act on
3432 * @write: ask for write access or read only
3433 *
3434 * This function returns when the move is complete, including waiting on
3435 * flushes to occur.
3436 */
3437int
3438i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3439{
3440 int ret;
3441
3442 lockdep_assert_held(&obj->base.dev->struct_mutex);
3443
3444 ret = i915_gem_object_wait(obj,
3445 I915_WAIT_INTERRUPTIBLE |
3446 I915_WAIT_LOCKED |
3447 (write ? I915_WAIT_ALL : 0),
3448 MAX_SCHEDULE_TIMEOUT,
3449 NULL);
3450 if (ret)
3451 return ret;
3452
3453 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3454 return 0;
3455
3456 /* Flush and acquire obj->pages so that we are coherent through
3457 * direct access in memory with previous cached writes through
3458 * shmemfs and that our cache domain tracking remains valid.
3459 * For example, if the obj->filp was moved to swap without us
3460 * being notified and releasing the pages, we would mistakenly
3461 * continue to assume that the obj remained out of the CPU cached
3462 * domain.
3463 */
3464 ret = i915_gem_object_pin_pages(obj);
3465 if (ret)
3466 return ret;
3467
3468 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3469
3470 /* Serialise direct access to this object with the barriers for
3471 * coherent writes from the GPU, by effectively invalidating the
3472 * WC domain upon first access.
3473 */
3474 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3475 mb();
3476
3477 /* It should now be out of any other write domains, and we can update
3478 * the domain values for our changes.
3479 */
3480 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3481 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3482 if (write) {
3483 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3484 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3485 obj->mm.dirty = true;
3486 }
3487
3488 i915_gem_object_unpin_pages(obj);
3489 return 0;
3490}
3491
3492/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003493 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003494 * @obj: object to act on
3495 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003496 *
3497 * This function returns when the move is complete, including waiting on
3498 * flushes to occur.
3499 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003500int
Chris Wilson20217462010-11-23 15:26:33 +00003501i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003502{
Eric Anholte47c68e2008-11-14 13:35:19 -08003503 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003504
Chris Wilsone95433c2016-10-28 13:58:27 +01003505 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003506
Chris Wilsone95433c2016-10-28 13:58:27 +01003507 ret = i915_gem_object_wait(obj,
3508 I915_WAIT_INTERRUPTIBLE |
3509 I915_WAIT_LOCKED |
3510 (write ? I915_WAIT_ALL : 0),
3511 MAX_SCHEDULE_TIMEOUT,
3512 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003513 if (ret)
3514 return ret;
3515
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003516 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3517 return 0;
3518
Chris Wilson43566de2015-01-02 16:29:29 +05303519 /* Flush and acquire obj->pages so that we are coherent through
3520 * direct access in memory with previous cached writes through
3521 * shmemfs and that our cache domain tracking remains valid.
3522 * For example, if the obj->filp was moved to swap without us
3523 * being notified and releasing the pages, we would mistakenly
3524 * continue to assume that the obj remained out of the CPU cached
3525 * domain.
3526 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003527 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303528 if (ret)
3529 return ret;
3530
Chris Wilsonef749212017-04-12 12:01:10 +01003531 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003532
Chris Wilsond0a57782012-10-09 19:24:37 +01003533 /* Serialise direct access to this object with the barriers for
3534 * coherent writes from the GPU, by effectively invalidating the
3535 * GTT domain upon first access.
3536 */
3537 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3538 mb();
3539
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003540 /* It should now be out of any other write domains, and we can update
3541 * the domain values for our changes.
3542 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003543 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003544 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003545 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003546 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3547 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003548 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003549 }
3550
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003551 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003552 return 0;
3553}
3554
Chris Wilsonef55f922015-10-09 14:11:27 +01003555/**
3556 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003557 * @obj: object to act on
3558 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003559 *
3560 * After this function returns, the object will be in the new cache-level
3561 * across all GTT and the contents of the backing storage will be coherent,
3562 * with respect to the new cache-level. In order to keep the backing storage
3563 * coherent for all users, we only allow a single cache level to be set
3564 * globally on the object and prevent it from being changed whilst the
3565 * hardware is reading from the object. That is if the object is currently
3566 * on the scanout it will be set to uncached (or equivalent display
3567 * cache coherency) and all non-MOCS GPU access will also be uncached so
3568 * that all direct access to the scanout remains coherent.
3569 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003570int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3571 enum i915_cache_level cache_level)
3572{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003573 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003574 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003575
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003576 lockdep_assert_held(&obj->base.dev->struct_mutex);
3577
Chris Wilsone4ffd172011-04-04 09:44:39 +01003578 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003579 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003580
Chris Wilsonef55f922015-10-09 14:11:27 +01003581 /* Inspect the list of currently bound VMA and unbind any that would
3582 * be invalid given the new cache-level. This is principally to
3583 * catch the issue of the CS prefetch crossing page boundaries and
3584 * reading an invalid PTE on older architectures.
3585 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003586restart:
3587 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003588 if (!drm_mm_node_allocated(&vma->node))
3589 continue;
3590
Chris Wilson20dfbde2016-08-04 16:32:30 +01003591 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003592 DRM_DEBUG("can not change the cache level of pinned objects\n");
3593 return -EBUSY;
3594 }
3595
Chris Wilsonaa653a62016-08-04 07:52:27 +01003596 if (i915_gem_valid_gtt_space(vma, cache_level))
3597 continue;
3598
3599 ret = i915_vma_unbind(vma);
3600 if (ret)
3601 return ret;
3602
3603 /* As unbinding may affect other elements in the
3604 * obj->vma_list (due to side-effects from retiring
3605 * an active vma), play safe and restart the iterator.
3606 */
3607 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003608 }
3609
Chris Wilsonef55f922015-10-09 14:11:27 +01003610 /* We can reuse the existing drm_mm nodes but need to change the
3611 * cache-level on the PTE. We could simply unbind them all and
3612 * rebind with the correct cache-level on next use. However since
3613 * we already have a valid slot, dma mapping, pages etc, we may as
3614 * rewrite the PTE in the belief that doing so tramples upon less
3615 * state and so involves less work.
3616 */
Chris Wilson15717de2016-08-04 07:52:26 +01003617 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003618 /* Before we change the PTE, the GPU must not be accessing it.
3619 * If we wait upon the object, we know that all the bound
3620 * VMA are no longer active.
3621 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003622 ret = i915_gem_object_wait(obj,
3623 I915_WAIT_INTERRUPTIBLE |
3624 I915_WAIT_LOCKED |
3625 I915_WAIT_ALL,
3626 MAX_SCHEDULE_TIMEOUT,
3627 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003628 if (ret)
3629 return ret;
3630
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003631 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3632 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003633 /* Access to snoopable pages through the GTT is
3634 * incoherent and on some machines causes a hard
3635 * lockup. Relinquish the CPU mmaping to force
3636 * userspace to refault in the pages and we can
3637 * then double check if the GTT mapping is still
3638 * valid for that pointer access.
3639 */
3640 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003641
Chris Wilsonef55f922015-10-09 14:11:27 +01003642 /* As we no longer need a fence for GTT access,
3643 * we can relinquish it now (and so prevent having
3644 * to steal a fence from someone else on the next
3645 * fence request). Note GPU activity would have
3646 * dropped the fence as all snoopable access is
3647 * supposed to be linear.
3648 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003649 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3650 ret = i915_vma_put_fence(vma);
3651 if (ret)
3652 return ret;
3653 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003654 } else {
3655 /* We either have incoherent backing store and
3656 * so no GTT access or the architecture is fully
3657 * coherent. In such cases, existing GTT mmaps
3658 * ignore the cache bit in the PTE and we can
3659 * rewrite it without confusing the GPU or having
3660 * to force userspace to fault back in its mmaps.
3661 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003662 }
3663
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003664 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003665 if (!drm_mm_node_allocated(&vma->node))
3666 continue;
3667
3668 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3669 if (ret)
3670 return ret;
3671 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003672 }
3673
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003674 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003675 vma->node.color = cache_level;
3676 obj->cache_level = cache_level;
Chris Wilson7fc92e92017-06-16 11:54:55 +01003677 obj->cache_coherent = i915_gem_object_is_coherent(obj);
Chris Wilsone27ab732017-06-15 13:38:49 +01003678 obj->cache_dirty = true; /* Always invalidate stale cachelines */
Chris Wilson2c225692013-08-09 12:26:45 +01003679
Chris Wilsone4ffd172011-04-04 09:44:39 +01003680 return 0;
3681}
3682
Ben Widawsky199adf42012-09-21 17:01:20 -07003683int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3684 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003685{
Ben Widawsky199adf42012-09-21 17:01:20 -07003686 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003687 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003688 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003689
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003690 rcu_read_lock();
3691 obj = i915_gem_object_lookup_rcu(file, args->handle);
3692 if (!obj) {
3693 err = -ENOENT;
3694 goto out;
3695 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003696
Chris Wilson651d7942013-08-08 14:41:10 +01003697 switch (obj->cache_level) {
3698 case I915_CACHE_LLC:
3699 case I915_CACHE_L3_LLC:
3700 args->caching = I915_CACHING_CACHED;
3701 break;
3702
Chris Wilson4257d3b2013-08-08 14:41:11 +01003703 case I915_CACHE_WT:
3704 args->caching = I915_CACHING_DISPLAY;
3705 break;
3706
Chris Wilson651d7942013-08-08 14:41:10 +01003707 default:
3708 args->caching = I915_CACHING_NONE;
3709 break;
3710 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003711out:
3712 rcu_read_unlock();
3713 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003714}
3715
Ben Widawsky199adf42012-09-21 17:01:20 -07003716int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3717 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003718{
Chris Wilson9c870d02016-10-24 13:42:15 +01003719 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003720 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003721 struct drm_i915_gem_object *obj;
3722 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003723 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003724
Ben Widawsky199adf42012-09-21 17:01:20 -07003725 switch (args->caching) {
3726 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003727 level = I915_CACHE_NONE;
3728 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003729 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003730 /*
3731 * Due to a HW issue on BXT A stepping, GPU stores via a
3732 * snooped mapping may leave stale data in a corresponding CPU
3733 * cacheline, whereas normally such cachelines would get
3734 * invalidated.
3735 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003736 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003737 return -ENODEV;
3738
Chris Wilsone6994ae2012-07-10 10:27:08 +01003739 level = I915_CACHE_LLC;
3740 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003741 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003742 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003743 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003744 default:
3745 return -EINVAL;
3746 }
3747
Chris Wilsond65415d2017-01-19 08:22:10 +00003748 obj = i915_gem_object_lookup(file, args->handle);
3749 if (!obj)
3750 return -ENOENT;
3751
3752 if (obj->cache_level == level)
3753 goto out;
3754
3755 ret = i915_gem_object_wait(obj,
3756 I915_WAIT_INTERRUPTIBLE,
3757 MAX_SCHEDULE_TIMEOUT,
3758 to_rps_client(file));
3759 if (ret)
3760 goto out;
3761
Ben Widawsky3bc29132012-09-26 16:15:20 -07003762 ret = i915_mutex_lock_interruptible(dev);
3763 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003764 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003765
3766 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003767 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003768
3769out:
3770 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003771 return ret;
3772}
3773
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003774/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003775 * Prepare buffer for display plane (scanout, cursors, etc).
3776 * Can be called from an uninterruptible phase (modesetting) and allows
3777 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003778 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003779struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003780i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3781 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003782 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003783{
Chris Wilson058d88c2016-08-15 10:49:06 +01003784 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003785 int ret;
3786
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003787 lockdep_assert_held(&obj->base.dev->struct_mutex);
3788
Chris Wilsoncc98b412013-08-09 12:25:09 +01003789 /* Mark the pin_display early so that we account for the
3790 * display coherency whilst setting up the cache domains.
3791 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003792 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003793
Eric Anholta7ef0642011-03-29 16:59:54 -07003794 /* The display engine is not coherent with the LLC cache on gen6. As
3795 * a result, we make sure that the pinning that is about to occur is
3796 * done with uncached PTEs. This is lowest common denominator for all
3797 * chipsets.
3798 *
3799 * However for gen6+, we could do better by using the GFDT bit instead
3800 * of uncaching, which would allow us to flush all the LLC-cached data
3801 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3802 */
Chris Wilson651d7942013-08-08 14:41:10 +01003803 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003804 HAS_WT(to_i915(obj->base.dev)) ?
3805 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003806 if (ret) {
3807 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003808 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003809 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003810
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003811 /* As the user may map the buffer once pinned in the display plane
3812 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003813 * always use map_and_fenceable for all scanout buffers. However,
3814 * it may simply be too big to fit into mappable, in which case
3815 * put it anyway and hope that userspace can cope (but always first
3816 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003817 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003818 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003819 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003820 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3821 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003822 if (IS_ERR(vma)) {
3823 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3824 unsigned int flags;
3825
3826 /* Valleyview is definitely limited to scanning out the first
3827 * 512MiB. Lets presume this behaviour was inherited from the
3828 * g4x display engine and that all earlier gen are similarly
3829 * limited. Testing suggests that it is a little more
3830 * complicated than this. For example, Cherryview appears quite
3831 * happy to scanout from anywhere within its global aperture.
3832 */
3833 flags = 0;
3834 if (HAS_GMCH_DISPLAY(i915))
3835 flags = PIN_MAPPABLE;
3836 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3837 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003838 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003839 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003840
Chris Wilsond8923dc2016-08-18 17:17:07 +01003841 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3842
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003843 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003844 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003845 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003846
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003847 /* It should now be out of any other write domains, and we can update
3848 * the domain values for our changes.
3849 */
Chris Wilson05394f32010-11-08 19:18:58 +00003850 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003851
Chris Wilson058d88c2016-08-15 10:49:06 +01003852 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003853
3854err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003855 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003856 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003857}
3858
3859void
Chris Wilson058d88c2016-08-15 10:49:06 +01003860i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003861{
Chris Wilson49d73912016-11-29 09:50:08 +00003862 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003863
Chris Wilson058d88c2016-08-15 10:49:06 +01003864 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003865 return;
3866
Chris Wilsond8923dc2016-08-18 17:17:07 +01003867 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003868 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003869
Chris Wilson383d5822016-08-18 17:17:08 +01003870 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003871 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003872
Chris Wilson058d88c2016-08-15 10:49:06 +01003873 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003874}
3875
Eric Anholte47c68e2008-11-14 13:35:19 -08003876/**
3877 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003878 * @obj: object to act on
3879 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003880 *
3881 * This function returns when the move is complete, including waiting on
3882 * flushes to occur.
3883 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003884int
Chris Wilson919926a2010-11-12 13:42:53 +00003885i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003886{
Eric Anholte47c68e2008-11-14 13:35:19 -08003887 int ret;
3888
Chris Wilsone95433c2016-10-28 13:58:27 +01003889 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003890
Chris Wilsone95433c2016-10-28 13:58:27 +01003891 ret = i915_gem_object_wait(obj,
3892 I915_WAIT_INTERRUPTIBLE |
3893 I915_WAIT_LOCKED |
3894 (write ? I915_WAIT_ALL : 0),
3895 MAX_SCHEDULE_TIMEOUT,
3896 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003897 if (ret)
3898 return ret;
3899
Chris Wilsonef749212017-04-12 12:01:10 +01003900 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003901
Eric Anholte47c68e2008-11-14 13:35:19 -08003902 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003903 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003904 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003905 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003906 }
3907
3908 /* It should now be out of any other write domains, and we can update
3909 * the domain values for our changes.
3910 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003911 GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003912
3913 /* If we're writing through the CPU, then the GPU read domains will
3914 * need to be invalidated at next use.
3915 */
Chris Wilsone27ab732017-06-15 13:38:49 +01003916 if (write)
3917 __start_cpu_write(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003918
3919 return 0;
3920}
3921
Eric Anholt673a3942008-07-30 12:06:12 -07003922/* Throttle our rendering by waiting until the ring has completed our requests
3923 * emitted over 20 msec ago.
3924 *
Eric Anholtb9624422009-06-03 07:27:35 +00003925 * Note that if we were to use the current jiffies each time around the loop,
3926 * we wouldn't escape the function with any frames outstanding if the time to
3927 * render a frame was over 20ms.
3928 *
Eric Anholt673a3942008-07-30 12:06:12 -07003929 * This should get us reasonable parallelism between CPU and GPU but also
3930 * relatively low latency when blocking on a particular request to finish.
3931 */
3932static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003933i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003934{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003935 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003936 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003937 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003938 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003939 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003940
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003941 /* ABI: return -EIO if already wedged */
3942 if (i915_terminally_wedged(&dev_priv->gpu_error))
3943 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003944
Chris Wilson1c255952010-09-26 11:03:27 +01003945 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003946 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003947 if (time_after_eq(request->emitted_jiffies, recent_enough))
3948 break;
3949
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003950 if (target) {
3951 list_del(&target->client_link);
3952 target->file_priv = NULL;
3953 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003954
John Harrison54fb2412014-11-24 18:49:27 +00003955 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003956 }
John Harrisonff865882014-11-24 18:49:28 +00003957 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003958 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003959 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003960
John Harrison54fb2412014-11-24 18:49:27 +00003961 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003962 return 0;
3963
Chris Wilsone95433c2016-10-28 13:58:27 +01003964 ret = i915_wait_request(target,
3965 I915_WAIT_INTERRUPTIBLE,
3966 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003967 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003968
Chris Wilsone95433c2016-10-28 13:58:27 +01003969 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003970}
3971
Chris Wilson058d88c2016-08-15 10:49:06 +01003972struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003973i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3974 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003975 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003976 u64 alignment,
3977 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003978{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003979 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3980 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003981 struct i915_vma *vma;
3982 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003983
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003984 lockdep_assert_held(&obj->base.dev->struct_mutex);
3985
Chris Wilson718659a2017-01-16 15:21:28 +00003986 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003987 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003988 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003989
3990 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3991 if (flags & PIN_NONBLOCK &&
3992 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003993 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003994
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003995 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003996 /* If the required space is larger than the available
3997 * aperture, we will not able to find a slot for the
3998 * object and unbinding the object now will be in
3999 * vain. Worse, doing so may cause us to ping-pong
4000 * the object in and out of the Global GTT and
4001 * waste a lot of cycles under the mutex.
4002 */
Chris Wilson944397f2017-01-09 16:16:11 +00004003 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004004 return ERR_PTR(-E2BIG);
4005
4006 /* If NONBLOCK is set the caller is optimistically
4007 * trying to cache the full object within the mappable
4008 * aperture, and *must* have a fallback in place for
4009 * situations where we cannot bind the object. We
4010 * can be a little more lax here and use the fallback
4011 * more often to avoid costly migrations of ourselves
4012 * and other objects within the aperture.
4013 *
4014 * Half-the-aperture is used as a simple heuristic.
4015 * More interesting would to do search for a free
4016 * block prior to making the commitment to unbind.
4017 * That caters for the self-harm case, and with a
4018 * little more heuristics (e.g. NOFAULT, NOEVICT)
4019 * we could try to minimise harm to others.
4020 */
4021 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00004022 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01004023 return ERR_PTR(-ENOSPC);
4024 }
4025
Chris Wilson59bfa122016-08-04 16:32:31 +01004026 WARN(i915_vma_is_pinned(vma),
4027 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01004028 " offset=%08x, req.alignment=%llx,"
4029 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4030 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01004031 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01004032 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01004033 ret = i915_vma_unbind(vma);
4034 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01004035 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01004036 }
4037
Chris Wilson058d88c2016-08-15 10:49:06 +01004038 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4039 if (ret)
4040 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004041
Chris Wilson058d88c2016-08-15 10:49:06 +01004042 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004043}
4044
Chris Wilsonedf6b762016-08-09 09:23:33 +01004045static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004046{
4047 /* Note that we could alias engines in the execbuf API, but
4048 * that would be very unwise as it prevents userspace from
4049 * fine control over engine selection. Ahem.
4050 *
4051 * This should be something like EXEC_MAX_ENGINE instead of
4052 * I915_NUM_ENGINES.
4053 */
4054 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4055 return 0x10000 << id;
4056}
4057
4058static __always_inline unsigned int __busy_write_id(unsigned int id)
4059{
Chris Wilson70cb4722016-08-09 18:08:25 +01004060 /* The uABI guarantees an active writer is also amongst the read
4061 * engines. This would be true if we accessed the activity tracking
4062 * under the lock, but as we perform the lookup of the object and
4063 * its activity locklessly we can not guarantee that the last_write
4064 * being active implies that we have set the same engine flag from
4065 * last_read - hence we always set both read and write busy for
4066 * last_write.
4067 */
4068 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004069}
4070
Chris Wilsonedf6b762016-08-09 09:23:33 +01004071static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004072__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004073 unsigned int (*flag)(unsigned int id))
4074{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004075 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01004076
Chris Wilsond07f0e52016-10-28 13:58:44 +01004077 /* We have to check the current hw status of the fence as the uABI
4078 * guarantees forward progress. We could rely on the idle worker
4079 * to eventually flush us, but to minimise latency just ask the
4080 * hardware.
4081 *
4082 * Note we only report on the status of native fences.
4083 */
4084 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01004085 return 0;
4086
Chris Wilsond07f0e52016-10-28 13:58:44 +01004087 /* opencode to_request() in order to avoid const warnings */
4088 rq = container_of(fence, struct drm_i915_gem_request, fence);
4089 if (i915_gem_request_completed(rq))
4090 return 0;
4091
Chris Wilson1d39f282017-04-11 13:43:06 +01004092 return flag(rq->engine->uabi_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004093}
4094
Chris Wilsonedf6b762016-08-09 09:23:33 +01004095static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004096busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004097{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004098 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004099}
4100
Chris Wilsonedf6b762016-08-09 09:23:33 +01004101static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004102busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004103{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004104 if (!fence)
4105 return 0;
4106
4107 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004108}
4109
Eric Anholt673a3942008-07-30 12:06:12 -07004110int
Eric Anholt673a3942008-07-30 12:06:12 -07004111i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004112 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004113{
4114 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004115 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004116 struct reservation_object_list *list;
4117 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004118 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004119
Chris Wilsond07f0e52016-10-28 13:58:44 +01004120 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004121 rcu_read_lock();
4122 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004123 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004124 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004125
4126 /* A discrepancy here is that we do not report the status of
4127 * non-i915 fences, i.e. even though we may report the object as idle,
4128 * a call to set-domain may still stall waiting for foreign rendering.
4129 * This also means that wait-ioctl may report an object as busy,
4130 * where busy-ioctl considers it idle.
4131 *
4132 * We trade the ability to warn of foreign fences to report on which
4133 * i915 engines are active for the object.
4134 *
4135 * Alternatively, we can trade that extra information on read/write
4136 * activity with
4137 * args->busy =
4138 * !reservation_object_test_signaled_rcu(obj->resv, true);
4139 * to report the overall busyness. This is what the wait-ioctl does.
4140 *
4141 */
4142retry:
4143 seq = raw_read_seqcount(&obj->resv->seq);
4144
4145 /* Translate the exclusive fence to the READ *and* WRITE engine */
4146 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4147
4148 /* Translate shared fences to READ set of engines */
4149 list = rcu_dereference(obj->resv->fence);
4150 if (list) {
4151 unsigned int shared_count = list->shared_count, i;
4152
4153 for (i = 0; i < shared_count; ++i) {
4154 struct dma_fence *fence =
4155 rcu_dereference(list->shared[i]);
4156
4157 args->busy |= busy_check_reader(fence);
4158 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004159 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004160
Chris Wilsond07f0e52016-10-28 13:58:44 +01004161 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4162 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004163
Chris Wilsond07f0e52016-10-28 13:58:44 +01004164 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004165out:
4166 rcu_read_unlock();
4167 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004168}
4169
4170int
4171i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4172 struct drm_file *file_priv)
4173{
Akshay Joshi0206e352011-08-16 15:34:10 -04004174 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004175}
4176
Chris Wilson3ef94da2009-09-14 16:50:29 +01004177int
4178i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4179 struct drm_file *file_priv)
4180{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004181 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004182 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004183 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004184 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004185
4186 switch (args->madv) {
4187 case I915_MADV_DONTNEED:
4188 case I915_MADV_WILLNEED:
4189 break;
4190 default:
4191 return -EINVAL;
4192 }
4193
Chris Wilson03ac0642016-07-20 13:31:51 +01004194 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004195 if (!obj)
4196 return -ENOENT;
4197
4198 err = mutex_lock_interruptible(&obj->mm.lock);
4199 if (err)
4200 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004201
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004202 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004203 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004204 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004205 if (obj->mm.madv == I915_MADV_WILLNEED) {
4206 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004207 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004208 obj->mm.quirked = false;
4209 }
4210 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004211 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004212 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004213 obj->mm.quirked = true;
4214 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004215 }
4216
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004217 if (obj->mm.madv != __I915_MADV_PURGED)
4218 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004219
Chris Wilson6c085a72012-08-20 11:40:46 +02004220 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004221 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004222 i915_gem_object_truncate(obj);
4223
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004224 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004225 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004226
Chris Wilson1233e2d2016-10-28 13:58:37 +01004227out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004228 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004229 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004230}
4231
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004232static void
4233frontbuffer_retire(struct i915_gem_active *active,
4234 struct drm_i915_gem_request *request)
4235{
4236 struct drm_i915_gem_object *obj =
4237 container_of(active, typeof(*obj), frontbuffer_write);
4238
Chris Wilsond59b21e2017-02-22 11:40:49 +00004239 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004240}
4241
Chris Wilson37e680a2012-06-07 15:38:42 +01004242void i915_gem_object_init(struct drm_i915_gem_object *obj,
4243 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004244{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004245 mutex_init(&obj->mm.lock);
4246
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004247 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004248 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004249 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004250 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004251
Chris Wilson37e680a2012-06-07 15:38:42 +01004252 obj->ops = ops;
4253
Chris Wilsond07f0e52016-10-28 13:58:44 +01004254 reservation_object_init(&obj->__builtin_resv);
4255 obj->resv = &obj->__builtin_resv;
4256
Chris Wilson50349242016-08-18 17:17:04 +01004257 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004258 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004259
4260 obj->mm.madv = I915_MADV_WILLNEED;
4261 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4262 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004263
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004264 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004265}
4266
Chris Wilson37e680a2012-06-07 15:38:42 +01004267static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004268 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4269 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004270
Chris Wilson37e680a2012-06-07 15:38:42 +01004271 .get_pages = i915_gem_object_get_pages_gtt,
4272 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004273
4274 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004275};
4276
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004277struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004278i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004279{
Daniel Vetterc397b902010-04-09 19:05:07 +00004280 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004281 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004282 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004283 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004284
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004285 /* There is a prevalence of the assumption that we fit the object's
4286 * page count inside a 32bit _signed_ variable. Let's document this and
4287 * catch if we ever need to fix it. In the meantime, if you do spot
4288 * such a local variable, please consider fixing!
4289 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004290 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004291 return ERR_PTR(-E2BIG);
4292
4293 if (overflows_type(size, obj->base.size))
4294 return ERR_PTR(-E2BIG);
4295
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004296 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004297 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004298 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004299
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004300 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004301 if (ret)
4302 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004303
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004304 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004305 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004306 /* 965gm cannot relocate objects above 4GiB. */
4307 mask &= ~__GFP_HIGHMEM;
4308 mask |= __GFP_DMA32;
4309 }
4310
Al Viro93c76a32015-12-04 23:45:44 -05004311 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004312 mapping_set_gfp_mask(mapping, mask);
Chris Wilson4846bf02017-06-09 12:03:46 +01004313 GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM));
Hugh Dickins5949eac2011-06-27 16:18:18 -07004314
Chris Wilson37e680a2012-06-07 15:38:42 +01004315 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004316
Daniel Vetterc397b902010-04-09 19:05:07 +00004317 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4318 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4319
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004320 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004321 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004322 * cache) for about a 10% performance improvement
4323 * compared to uncached. Graphics requests other than
4324 * display scanout are coherent with the CPU in
4325 * accessing this cache. This means in this mode we
4326 * don't need to clflush on the CPU side, and on the
4327 * GPU side we only need to flush internal caches to
4328 * get data visible to the CPU.
4329 *
4330 * However, we maintain the display planes as UC, and so
4331 * need to rebind when first used as such.
4332 */
4333 obj->cache_level = I915_CACHE_LLC;
4334 } else
4335 obj->cache_level = I915_CACHE_NONE;
4336
Chris Wilson7fc92e92017-06-16 11:54:55 +01004337 obj->cache_coherent = i915_gem_object_is_coherent(obj);
4338 obj->cache_dirty = !obj->cache_coherent;
Chris Wilsone27ab732017-06-15 13:38:49 +01004339
Daniel Vetterd861e332013-07-24 23:25:03 +02004340 trace_i915_gem_object_create(obj);
4341
Chris Wilson05394f32010-11-08 19:18:58 +00004342 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004343
4344fail:
4345 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004346 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004347}
4348
Chris Wilson340fbd82014-05-22 09:16:52 +01004349static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4350{
4351 /* If we are the last user of the backing storage (be it shmemfs
4352 * pages or stolen etc), we know that the pages are going to be
4353 * immediately released. In this case, we can then skip copying
4354 * back the contents from the GPU.
4355 */
4356
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004357 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004358 return false;
4359
4360 if (obj->base.filp == NULL)
4361 return true;
4362
4363 /* At first glance, this looks racy, but then again so would be
4364 * userspace racing mmap against close. However, the first external
4365 * reference to the filp can only be obtained through the
4366 * i915_gem_mmap_ioctl() which safeguards us against the user
4367 * acquiring such a reference whilst we are in the middle of
4368 * freeing the object.
4369 */
4370 return atomic_long_read(&obj->base.filp->f_count) == 1;
4371}
4372
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004373static void __i915_gem_free_objects(struct drm_i915_private *i915,
4374 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004375{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004376 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004377
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004378 mutex_lock(&i915->drm.struct_mutex);
4379 intel_runtime_pm_get(i915);
4380 llist_for_each_entry(obj, freed, freed) {
4381 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004382
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004383 trace_i915_gem_object_destroy(obj);
4384
4385 GEM_BUG_ON(i915_gem_object_is_active(obj));
4386 list_for_each_entry_safe(vma, vn,
4387 &obj->vma_list, obj_link) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004388 GEM_BUG_ON(i915_vma_is_active(vma));
4389 vma->flags &= ~I915_VMA_PIN_MASK;
4390 i915_vma_close(vma);
4391 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004392 GEM_BUG_ON(!list_empty(&obj->vma_list));
4393 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004394
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004395 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004396 }
4397 intel_runtime_pm_put(i915);
4398 mutex_unlock(&i915->drm.struct_mutex);
4399
Chris Wilsonf2be9d62017-04-07 11:25:52 +01004400 cond_resched();
4401
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004402 llist_for_each_entry_safe(obj, on, freed, freed) {
4403 GEM_BUG_ON(obj->bind_count);
4404 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4405
4406 if (obj->ops->release)
4407 obj->ops->release(obj);
4408
4409 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4410 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004411 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004412 GEM_BUG_ON(obj->mm.pages);
4413
4414 if (obj->base.import_attach)
4415 drm_prime_gem_destroy(&obj->base, NULL);
4416
Chris Wilsond07f0e52016-10-28 13:58:44 +01004417 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004418 drm_gem_object_release(&obj->base);
4419 i915_gem_info_remove_obj(i915, obj->base.size);
4420
4421 kfree(obj->bit_17);
4422 i915_gem_object_free(obj);
4423 }
4424}
4425
4426static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4427{
4428 struct llist_node *freed;
4429
4430 freed = llist_del_all(&i915->mm.free_list);
4431 if (unlikely(freed))
4432 __i915_gem_free_objects(i915, freed);
4433}
4434
4435static void __i915_gem_free_work(struct work_struct *work)
4436{
4437 struct drm_i915_private *i915 =
4438 container_of(work, struct drm_i915_private, mm.free_work);
4439 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004440
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004441 /* All file-owned VMA should have been released by this point through
4442 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4443 * However, the object may also be bound into the global GTT (e.g.
4444 * older GPUs without per-process support, or for direct access through
4445 * the GTT either for the user or for scanout). Those VMA still need to
4446 * unbound now.
4447 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004448
Chris Wilson5ad08be2017-04-07 11:25:51 +01004449 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004450 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004451 if (need_resched())
4452 break;
4453 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004454}
4455
4456static void __i915_gem_free_object_rcu(struct rcu_head *head)
4457{
4458 struct drm_i915_gem_object *obj =
4459 container_of(head, typeof(*obj), rcu);
4460 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4461
4462 /* We can't simply use call_rcu() from i915_gem_free_object()
4463 * as we need to block whilst unbinding, and the call_rcu
4464 * task may be called from softirq context. So we take a
4465 * detour through a worker.
4466 */
4467 if (llist_add(&obj->freed, &i915->mm.free_list))
4468 schedule_work(&i915->mm.free_work);
4469}
4470
4471void i915_gem_free_object(struct drm_gem_object *gem_obj)
4472{
4473 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4474
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004475 if (obj->mm.quirked)
4476 __i915_gem_object_unpin_pages(obj);
4477
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004478 if (discard_backing_storage(obj))
4479 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004480
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004481 /* Before we free the object, make sure any pure RCU-only
4482 * read-side critical sections are complete, e.g.
4483 * i915_gem_busy_ioctl(). For the corresponding synchronized
4484 * lookup see i915_gem_object_lookup_rcu().
4485 */
4486 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004487}
4488
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004489void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4490{
4491 lockdep_assert_held(&obj->base.dev->struct_mutex);
4492
4493 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4494 if (i915_gem_object_is_active(obj))
4495 i915_gem_object_set_active_reference(obj);
4496 else
4497 i915_gem_object_put(obj);
4498}
4499
Chris Wilson3033aca2016-10-28 13:58:47 +01004500static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4501{
4502 struct intel_engine_cs *engine;
4503 enum intel_engine_id id;
4504
4505 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004506 GEM_BUG_ON(engine->last_retired_context &&
4507 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004508}
4509
Chris Wilson24145512017-01-24 11:01:35 +00004510void i915_gem_sanitize(struct drm_i915_private *i915)
4511{
4512 /*
4513 * If we inherit context state from the BIOS or earlier occupants
4514 * of the GPU, the GPU may be in an inconsistent state when we
4515 * try to take over. The only way to remove the earlier state
4516 * is by resetting. However, resetting on earlier gen is tricky as
4517 * it may impact the display and we are uncertain about the stability
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004518 * of the reset, so this could be applied to even earlier gen.
Chris Wilson24145512017-01-24 11:01:35 +00004519 */
Joonas Lahtinenea117b82017-04-28 10:53:38 +03004520 if (INTEL_GEN(i915) >= 5) {
Chris Wilson24145512017-01-24 11:01:35 +00004521 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4522 WARN_ON(reset && reset != -ENODEV);
4523 }
4524}
4525
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004526int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004527{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004528 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004529 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004530
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004531 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004532 intel_suspend_gt_powersave(dev_priv);
4533
Chris Wilson45c5f202013-10-16 11:50:01 +01004534 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004535
4536 /* We have to flush all the executing contexts to main memory so
4537 * that they can saved in the hibernation image. To ensure the last
4538 * context image is coherent, we have to switch away from it. That
4539 * leaves the dev_priv->kernel_context still active when
4540 * we actually suspend, and its image in memory may not match the GPU
4541 * state. Fortunately, the kernel_context is disposable and we do
4542 * not rely on its state.
4543 */
4544 ret = i915_gem_switch_to_kernel_context(dev_priv);
4545 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004546 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004547
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004548 ret = i915_gem_wait_for_idle(dev_priv,
4549 I915_WAIT_INTERRUPTIBLE |
4550 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004551 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004552 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004553
Chris Wilson3033aca2016-10-28 13:58:47 +01004554 assert_kernel_context_is_current(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +01004555 i915_gem_contexts_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004556 mutex_unlock(&dev->struct_mutex);
4557
Sagar Arun Kamble63987bf2017-04-05 15:51:50 +05304558 intel_guc_suspend(dev_priv);
4559
Chris Wilson737b1502015-01-26 18:03:03 +02004560 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004561 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004562
4563 /* As the idle_work is rearming if it detects a race, play safe and
4564 * repeat the flush until it is definitely idle.
4565 */
4566 while (flush_delayed_work(&dev_priv->gt.idle_work))
4567 ;
4568
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004569 /* Assert that we sucessfully flushed all the work and
4570 * reset the GPU back to its idle, low power state.
4571 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004572 WARN_ON(dev_priv->gt.awake);
Chris Wilson05425242017-03-03 12:19:47 +00004573 WARN_ON(!intel_engines_are_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004574
Imre Deak1c777c52016-10-12 17:46:37 +03004575 /*
4576 * Neither the BIOS, ourselves or any other kernel
4577 * expects the system to be in execlists mode on startup,
4578 * so we need to reset the GPU back to legacy mode. And the only
4579 * known way to disable logical contexts is through a GPU reset.
4580 *
4581 * So in order to leave the system in a known default configuration,
4582 * always reset the GPU upon unload and suspend. Afterwards we then
4583 * clean up the GEM state tracking, flushing off the requests and
4584 * leaving the system in a known idle state.
4585 *
4586 * Note that is of the upmost importance that the GPU is idle and
4587 * all stray writes are flushed *before* we dismantle the backing
4588 * storage for the pinned objects.
4589 *
4590 * However, since we are uncertain that resetting the GPU on older
4591 * machines is a good idea, we don't - just in case it leaves the
4592 * machine in an unusable condition.
4593 */
Chris Wilson24145512017-01-24 11:01:35 +00004594 i915_gem_sanitize(dev_priv);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004595 goto out_rpm_put;
Imre Deak1c777c52016-10-12 17:46:37 +03004596
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004597err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004598 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004599out_rpm_put:
4600 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004601 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004602}
4603
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004604void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004605{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004606 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004607
Imre Deak31ab49a2016-11-07 11:20:05 +02004608 WARN_ON(dev_priv->gt.awake);
4609
Chris Wilson5ab57c72016-07-15 14:56:20 +01004610 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004611 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004612
4613 /* As we didn't flush the kernel context before suspend, we cannot
4614 * guarantee that the context image is complete. So let's just reset
4615 * it and start again.
4616 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004617 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004618
4619 mutex_unlock(&dev->struct_mutex);
4620}
4621
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004622void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004623{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004624 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004625 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4626 return;
4627
4628 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4629 DISP_TILE_SURFACE_SWIZZLING);
4630
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004631 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004632 return;
4633
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004634 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004635 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004636 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004637 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004638 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004639 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004640 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004641 else
4642 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004643}
Daniel Vettere21af882012-02-09 20:53:27 +01004644
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004645static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004646{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004647 I915_WRITE(RING_CTL(base), 0);
4648 I915_WRITE(RING_HEAD(base), 0);
4649 I915_WRITE(RING_TAIL(base), 0);
4650 I915_WRITE(RING_START(base), 0);
4651}
4652
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004653static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004654{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004655 if (IS_I830(dev_priv)) {
4656 init_unused_ring(dev_priv, PRB1_BASE);
4657 init_unused_ring(dev_priv, SRB0_BASE);
4658 init_unused_ring(dev_priv, SRB1_BASE);
4659 init_unused_ring(dev_priv, SRB2_BASE);
4660 init_unused_ring(dev_priv, SRB3_BASE);
4661 } else if (IS_GEN2(dev_priv)) {
4662 init_unused_ring(dev_priv, SRB0_BASE);
4663 init_unused_ring(dev_priv, SRB1_BASE);
4664 } else if (IS_GEN3(dev_priv)) {
4665 init_unused_ring(dev_priv, PRB1_BASE);
4666 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004667 }
4668}
4669
Chris Wilson20a8a742017-02-08 14:30:31 +00004670static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004671{
Chris Wilson20a8a742017-02-08 14:30:31 +00004672 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004673 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304674 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004675 int err;
4676
4677 for_each_engine(engine, i915, id) {
4678 err = engine->init_hw(engine);
4679 if (err)
4680 return err;
4681 }
4682
4683 return 0;
4684}
4685
4686int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4687{
Chris Wilsond200cda2016-04-28 09:56:44 +01004688 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004689
Chris Wilsonde867c22016-10-25 13:16:02 +01004690 dev_priv->gt.last_init_time = ktime_get();
4691
Chris Wilson5e4f5182015-02-13 14:35:59 +00004692 /* Double layer security blanket, see i915_gem_init() */
4693 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4694
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004695 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004696 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004697
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004698 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004699 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004700 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004701
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004702 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004703 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004704 u32 temp = I915_READ(GEN7_MSG_CTL);
4705 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4706 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004707 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004708 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4709 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4710 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4711 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004712 }
4713
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004714 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004715
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004716 /*
4717 * At least 830 can leave some of the unused rings
4718 * "active" (ie. head != tail) after resume which
4719 * will prevent c3 entry. Makes sure all unused rings
4720 * are totally idle.
4721 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004722 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004723
Dave Gordoned54c1a2016-01-19 19:02:54 +00004724 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004725
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004726 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004727 if (ret) {
4728 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4729 goto out;
4730 }
4731
4732 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004733 ret = __i915_gem_restart_engines(dev_priv);
4734 if (ret)
4735 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004736
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004737 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004738
Oscar Mateob8991402017-03-28 09:53:47 -07004739 /* We can't enable contexts until all firmware is loaded */
4740 ret = intel_uc_init_hw(dev_priv);
4741 if (ret)
4742 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004743
Chris Wilson5e4f5182015-02-13 14:35:59 +00004744out:
4745 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004746 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004747}
4748
Chris Wilson39df9192016-07-20 13:31:57 +01004749bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4750{
4751 if (INTEL_INFO(dev_priv)->gen < 6)
4752 return false;
4753
4754 /* TODO: make semaphores and Execlists play nicely together */
4755 if (i915.enable_execlists)
4756 return false;
4757
4758 if (value >= 0)
4759 return value;
4760
Chris Wilson39df9192016-07-20 13:31:57 +01004761 /* Enable semaphores on SNB when IO remapping is off */
Chris Wilson80debff2017-05-25 13:16:12 +01004762 if (IS_GEN6(dev_priv) && intel_vtd_active())
Chris Wilson39df9192016-07-20 13:31:57 +01004763 return false;
Chris Wilson39df9192016-07-20 13:31:57 +01004764
4765 return true;
4766}
4767
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004768int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004769{
Chris Wilson1070a422012-04-24 15:47:41 +01004770 int ret;
4771
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004772 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004773
Chris Wilson94312822017-05-03 10:39:18 +01004774 dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1);
Chris Wilson57822dc2017-02-22 11:40:48 +00004775
Oscar Mateoa83014d2014-07-24 17:04:21 +01004776 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004777 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004778 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004779 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004780 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004781 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004782 }
4783
Chris Wilson5e4f5182015-02-13 14:35:59 +00004784 /* This is just a security blanket to placate dragons.
4785 * On some systems, we very sporadically observe that the first TLBs
4786 * used by the CS may be stale, despite us poking the TLB reset. If
4787 * we hold the forcewake during initialisation these problems
4788 * just magically go away.
4789 */
4790 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4791
Chris Wilson8a2421b2017-06-16 15:05:22 +01004792 ret = i915_gem_init_userptr(dev_priv);
4793 if (ret)
4794 goto out_unlock;
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004795
4796 ret = i915_gem_init_ggtt(dev_priv);
4797 if (ret)
4798 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004799
Chris Wilson829a0af2017-06-20 12:05:45 +01004800 ret = i915_gem_contexts_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004801 if (ret)
4802 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004803
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004804 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004805 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004806 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004807
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004808 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004809 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004810 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004811 * wedged. But we only want to do this where the GPU is angry,
4812 * for all other failure, such as an allocation failure, bail.
4813 */
4814 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004815 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004816 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004817 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004818
4819out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004820 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004821 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004822
Chris Wilson60990322014-04-09 09:19:42 +01004823 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004824}
4825
Chris Wilson24145512017-01-24 11:01:35 +00004826void i915_gem_init_mmio(struct drm_i915_private *i915)
4827{
4828 i915_gem_sanitize(i915);
4829}
4830
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004831void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004832i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004833{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004834 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304835 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004836
Akash Goel3b3f1652016-10-13 22:44:48 +05304837 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004838 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004839}
4840
Eric Anholt673a3942008-07-30 12:06:12 -07004841void
Imre Deak40ae4e12016-03-16 14:54:03 +02004842i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4843{
Chris Wilson49ef5292016-08-18 17:17:00 +01004844 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004845
4846 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4847 !IS_CHERRYVIEW(dev_priv))
4848 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004849 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4850 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4851 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004852 dev_priv->num_fence_regs = 16;
4853 else
4854 dev_priv->num_fence_regs = 8;
4855
Chris Wilsonc0336662016-05-06 15:40:21 +01004856 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004857 dev_priv->num_fence_regs =
4858 I915_READ(vgtif_reg(avail_rs.fence_num));
4859
4860 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004861 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4862 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4863
4864 fence->i915 = dev_priv;
4865 fence->id = i;
4866 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4867 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004868 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004869
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004870 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004871}
4872
Chris Wilson73cb9702016-10-28 13:58:46 +01004873int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004874i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004875{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004876 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004877
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004878 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4879 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004880 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004881
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004882 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4883 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004884 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004885
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004886 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4887 SLAB_HWCACHE_ALIGN |
4888 SLAB_RECLAIM_ACCOUNT |
Paul E. McKenney5f0d5a32017-01-18 02:53:44 -08004889 SLAB_TYPESAFE_BY_RCU);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004890 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004891 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004892
Chris Wilson52e54202016-11-14 20:41:02 +00004893 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4894 SLAB_HWCACHE_ALIGN |
4895 SLAB_RECLAIM_ACCOUNT);
4896 if (!dev_priv->dependencies)
4897 goto err_requests;
4898
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004899 dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN);
4900 if (!dev_priv->priorities)
4901 goto err_dependencies;
4902
Chris Wilson73cb9702016-10-28 13:58:46 +01004903 mutex_lock(&dev_priv->drm.struct_mutex);
4904 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004905 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004906 mutex_unlock(&dev_priv->drm.struct_mutex);
4907 if (err)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004908 goto err_priorities;
Eric Anholt673a3942008-07-30 12:06:12 -07004909
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004910 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4911 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004912 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4913 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004914 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004915 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004916 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004917 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004918 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004919 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004920 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004921 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004922
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004923 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4924
Chris Wilsonb5add952016-08-04 16:32:36 +01004925 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004926
4927 return 0;
4928
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004929err_priorities:
4930 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004931err_dependencies:
4932 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004933err_requests:
4934 kmem_cache_destroy(dev_priv->requests);
4935err_vmas:
4936 kmem_cache_destroy(dev_priv->vmas);
4937err_objects:
4938 kmem_cache_destroy(dev_priv->objects);
4939err_out:
4940 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004941}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004942
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004943void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004944{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004945 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004946 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004947 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004948
Matthew Auldea84aa72016-11-17 21:04:11 +00004949 mutex_lock(&dev_priv->drm.struct_mutex);
4950 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4951 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4952 mutex_unlock(&dev_priv->drm.struct_mutex);
4953
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01004954 kmem_cache_destroy(dev_priv->priorities);
Chris Wilson52e54202016-11-14 20:41:02 +00004955 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004956 kmem_cache_destroy(dev_priv->requests);
4957 kmem_cache_destroy(dev_priv->vmas);
4958 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004959
4960 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4961 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004962}
4963
Chris Wilson6a800ea2016-09-21 14:51:07 +01004964int i915_gem_freeze(struct drm_i915_private *dev_priv)
4965{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004966 /* Discard all purgeable objects, let userspace recover those as
4967 * required after resuming.
4968 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01004969 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01004970
Chris Wilson6a800ea2016-09-21 14:51:07 +01004971 return 0;
4972}
4973
Chris Wilson461fb992016-05-14 07:26:33 +01004974int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4975{
4976 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004977 struct list_head *phases[] = {
4978 &dev_priv->mm.unbound_list,
4979 &dev_priv->mm.bound_list,
4980 NULL
4981 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004982
4983 /* Called just before we write the hibernation image.
4984 *
4985 * We need to update the domain tracking to reflect that the CPU
4986 * will be accessing all the pages to create and restore from the
4987 * hibernation, and so upon restoration those pages will be in the
4988 * CPU domain.
4989 *
4990 * To make sure the hibernation image contains the latest state,
4991 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004992 *
4993 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01004994 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01004995 */
4996
Chris Wilson6a800ea2016-09-21 14:51:07 +01004997 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01004998 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01004999
Chris Wilsond0aa3012017-04-07 11:25:49 +01005000 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01005001 for (p = phases; *p; p++) {
Chris Wilsone27ab732017-06-15 13:38:49 +01005002 list_for_each_entry(obj, *p, global_link)
5003 __start_cpu_write(obj);
Chris Wilson461fb992016-05-14 07:26:33 +01005004 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01005005 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01005006
5007 return 0;
5008}
5009
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005010void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005011{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005012 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01005013 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00005014
5015 /* Clean up our request list when the client is going away, so that
5016 * later retire_requests won't dereference our soon-to-be-gone
5017 * file_priv.
5018 */
Chris Wilson1c255952010-09-26 11:03:27 +01005019 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00005020 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005021 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01005022 spin_unlock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005023}
5024
Chris Wilson829a0af2017-06-20 12:05:45 +01005025int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005026{
5027 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005028 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005029
Chris Wilsonc4c29d72016-11-09 10:45:07 +00005030 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005031
5032 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5033 if (!file_priv)
5034 return -ENOMEM;
5035
5036 file->driver_priv = file_priv;
Chris Wilson829a0af2017-06-20 12:05:45 +01005037 file_priv->dev_priv = i915;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005038 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005039
5040 spin_lock_init(&file_priv->mm.lock);
5041 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005042
Chris Wilsonc80ff162016-07-27 09:07:27 +01005043 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005044
Chris Wilson829a0af2017-06-20 12:05:45 +01005045 ret = i915_gem_context_open(i915, file);
Ben Widawskye422b882013-12-06 14:10:58 -08005046 if (ret)
5047 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005048
Ben Widawskye422b882013-12-06 14:10:58 -08005049 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005050}
5051
Daniel Vetterb680c372014-09-19 18:27:27 +02005052/**
5053 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005054 * @old: current GEM buffer for the frontbuffer slots
5055 * @new: new GEM buffer for the frontbuffer slots
5056 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005057 *
5058 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5059 * from @old and setting them in @new. Both @old and @new can be NULL.
5060 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005061void i915_gem_track_fb(struct drm_i915_gem_object *old,
5062 struct drm_i915_gem_object *new,
5063 unsigned frontbuffer_bits)
5064{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005065 /* Control of individual bits within the mask are guarded by
5066 * the owning plane->mutex, i.e. we can never see concurrent
5067 * manipulation of individual bits. But since the bitfield as a whole
5068 * is updated using RMW, we need to use atomics in order to update
5069 * the bits.
5070 */
5071 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5072 sizeof(atomic_t) * BITS_PER_BYTE);
5073
Daniel Vettera071fa02014-06-18 23:28:09 +02005074 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005075 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5076 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005077 }
5078
5079 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01005080 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5081 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02005082 }
5083}
5084
Dave Gordonea702992015-07-09 19:29:02 +01005085/* Allocate a new GEM object and fill it with the supplied data */
5086struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005087i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01005088 const void *data, size_t size)
5089{
5090 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005091 struct file *file;
5092 size_t offset;
5093 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005094
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005095 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005096 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005097 return obj;
5098
Chris Wilsonce8ff092017-03-17 19:46:47 +00005099 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005100
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005101 file = obj->base.filp;
5102 offset = 0;
5103 do {
5104 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5105 struct page *page;
5106 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005107
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005108 err = pagecache_write_begin(file, file->f_mapping,
5109 offset, len, 0,
5110 &page, &pgdata);
5111 if (err < 0)
5112 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005113
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005114 vaddr = kmap(page);
5115 memcpy(vaddr, data, len);
5116 kunmap(page);
5117
5118 err = pagecache_write_end(file, file->f_mapping,
5119 offset, len, len,
5120 page, pgdata);
5121 if (err < 0)
5122 goto fail;
5123
5124 size -= len;
5125 data += len;
5126 offset += len;
5127 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005128
5129 return obj;
5130
5131fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005132 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005133 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005134}
Chris Wilson96d77632016-10-28 13:58:33 +01005135
5136struct scatterlist *
5137i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5138 unsigned int n,
5139 unsigned int *offset)
5140{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005141 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005142 struct scatterlist *sg;
5143 unsigned int idx, count;
5144
5145 might_sleep();
5146 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005147 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005148
5149 /* As we iterate forward through the sg, we record each entry in a
5150 * radixtree for quick repeated (backwards) lookups. If we have seen
5151 * this index previously, we will have an entry for it.
5152 *
5153 * Initial lookup is O(N), but this is amortized to O(1) for
5154 * sequential page access (where each new request is consecutive
5155 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5156 * i.e. O(1) with a large constant!
5157 */
5158 if (n < READ_ONCE(iter->sg_idx))
5159 goto lookup;
5160
5161 mutex_lock(&iter->lock);
5162
5163 /* We prefer to reuse the last sg so that repeated lookup of this
5164 * (or the subsequent) sg are fast - comparing against the last
5165 * sg is faster than going through the radixtree.
5166 */
5167
5168 sg = iter->sg_pos;
5169 idx = iter->sg_idx;
5170 count = __sg_page_count(sg);
5171
5172 while (idx + count <= n) {
5173 unsigned long exception, i;
5174 int ret;
5175
5176 /* If we cannot allocate and insert this entry, or the
5177 * individual pages from this range, cancel updating the
5178 * sg_idx so that on this lookup we are forced to linearly
5179 * scan onwards, but on future lookups we will try the
5180 * insertion again (in which case we need to be careful of
5181 * the error return reporting that we have already inserted
5182 * this index).
5183 */
5184 ret = radix_tree_insert(&iter->radix, idx, sg);
5185 if (ret && ret != -EEXIST)
5186 goto scan;
5187
5188 exception =
5189 RADIX_TREE_EXCEPTIONAL_ENTRY |
5190 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5191 for (i = 1; i < count; i++) {
5192 ret = radix_tree_insert(&iter->radix, idx + i,
5193 (void *)exception);
5194 if (ret && ret != -EEXIST)
5195 goto scan;
5196 }
5197
5198 idx += count;
5199 sg = ____sg_next(sg);
5200 count = __sg_page_count(sg);
5201 }
5202
5203scan:
5204 iter->sg_pos = sg;
5205 iter->sg_idx = idx;
5206
5207 mutex_unlock(&iter->lock);
5208
5209 if (unlikely(n < idx)) /* insertion completed by another thread */
5210 goto lookup;
5211
5212 /* In case we failed to insert the entry into the radixtree, we need
5213 * to look beyond the current sg.
5214 */
5215 while (idx + count <= n) {
5216 idx += count;
5217 sg = ____sg_next(sg);
5218 count = __sg_page_count(sg);
5219 }
5220
5221 *offset = n - idx;
5222 return sg;
5223
5224lookup:
5225 rcu_read_lock();
5226
5227 sg = radix_tree_lookup(&iter->radix, n);
5228 GEM_BUG_ON(!sg);
5229
5230 /* If this index is in the middle of multi-page sg entry,
5231 * the radixtree will contain an exceptional entry that points
5232 * to the start of that range. We will return the pointer to
5233 * the base page and the offset of this page within the
5234 * sg entry's range.
5235 */
5236 *offset = 0;
5237 if (unlikely(radix_tree_exception(sg))) {
5238 unsigned long base =
5239 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5240
5241 sg = radix_tree_lookup(&iter->radix, base);
5242 GEM_BUG_ON(!sg);
5243
5244 *offset = n - base;
5245 }
5246
5247 rcu_read_unlock();
5248
5249 return sg;
5250}
5251
5252struct page *
5253i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5254{
5255 struct scatterlist *sg;
5256 unsigned int offset;
5257
5258 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5259
5260 sg = i915_gem_object_get_sg(obj, n, &offset);
5261 return nth_page(sg_page(sg), offset);
5262}
5263
5264/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5265struct page *
5266i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5267 unsigned int n)
5268{
5269 struct page *page;
5270
5271 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005272 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005273 set_page_dirty(page);
5274
5275 return page;
5276}
5277
5278dma_addr_t
5279i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5280 unsigned long n)
5281{
5282 struct scatterlist *sg;
5283 unsigned int offset;
5284
5285 sg = i915_gem_object_get_sg(obj, n, &offset);
5286 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5287}
Chris Wilson935a2f72017-02-13 17:15:13 +00005288
Chris Wilson8eeb7902017-07-26 19:16:01 +01005289int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align)
5290{
5291 struct sg_table *pages;
5292 int err;
5293
5294 if (align > obj->base.size)
5295 return -EINVAL;
5296
5297 if (obj->ops == &i915_gem_phys_ops)
5298 return 0;
5299
5300 if (obj->ops != &i915_gem_object_ops)
5301 return -EINVAL;
5302
5303 err = i915_gem_object_unbind(obj);
5304 if (err)
5305 return err;
5306
5307 mutex_lock(&obj->mm.lock);
5308
5309 if (obj->mm.madv != I915_MADV_WILLNEED) {
5310 err = -EFAULT;
5311 goto err_unlock;
5312 }
5313
5314 if (obj->mm.quirked) {
5315 err = -EFAULT;
5316 goto err_unlock;
5317 }
5318
5319 if (obj->mm.mapping) {
5320 err = -EBUSY;
5321 goto err_unlock;
5322 }
5323
5324 pages = obj->mm.pages;
5325 obj->ops = &i915_gem_phys_ops;
5326
5327 err = __i915_gem_object_get_pages(obj);
5328 if (err)
5329 goto err_xfer;
5330
5331 /* Perma-pin (until release) the physical set of pages */
5332 __i915_gem_object_pin_pages(obj);
5333
5334 if (!IS_ERR_OR_NULL(pages))
5335 i915_gem_object_ops.put_pages(obj, pages);
5336 mutex_unlock(&obj->mm.lock);
5337 return 0;
5338
5339err_xfer:
5340 obj->ops = &i915_gem_object_ops;
5341 obj->mm.pages = pages;
5342err_unlock:
5343 mutex_unlock(&obj->mm.lock);
5344 return err;
5345}
5346
Chris Wilson935a2f72017-02-13 17:15:13 +00005347#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5348#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005349#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005350#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005351#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005352#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005353#endif