Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 32 | #include "i915_gem_clflush.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 33 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 34 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 36 | #include "intel_frontbuffer.h" |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 37 | #include "intel_mocs.h" |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 38 | #include <linux/dma-fence-array.h> |
Chris Wilson | fe3288b | 2017-02-12 17:20:01 +0000 | [diff] [blame] | 39 | #include <linux/kthread.h> |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 40 | #include <linux/reservation.h> |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 41 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 42 | #include <linux/slab.h> |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 43 | #include <linux/stop_machine.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 44 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 45 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 46 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 47 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 48 | static void i915_gem_flush_free_objects(struct drm_i915_private *i915); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 49 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 50 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 51 | { |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 52 | if (obj->cache_dirty) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 53 | return false; |
| 54 | |
Chris Wilson | 7fc92e9 | 2017-06-16 11:54:55 +0100 | [diff] [blame] | 55 | if (!obj->cache_coherent) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 56 | return true; |
| 57 | |
| 58 | return obj->pin_display; |
| 59 | } |
| 60 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 61 | static int |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 62 | insert_mappable_node(struct i915_ggtt *ggtt, |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 63 | struct drm_mm_node *node, u32 size) |
| 64 | { |
| 65 | memset(node, 0, sizeof(*node)); |
Chris Wilson | 4e64e55 | 2017-02-02 21:04:38 +0000 | [diff] [blame] | 66 | return drm_mm_insert_node_in_range(&ggtt->base.mm, node, |
| 67 | size, 0, I915_COLOR_UNEVICTABLE, |
| 68 | 0, ggtt->mappable_end, |
| 69 | DRM_MM_INSERT_LOW); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 70 | } |
| 71 | |
| 72 | static void |
| 73 | remove_mappable_node(struct drm_mm_node *node) |
| 74 | { |
| 75 | drm_mm_remove_node(node); |
| 76 | } |
| 77 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 78 | /* some bookkeeping */ |
| 79 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
Chris Wilson | 3ef7f22 | 2016-10-18 13:02:48 +0100 | [diff] [blame] | 80 | u64 size) |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 81 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 82 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 83 | dev_priv->mm.object_count++; |
| 84 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 85 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 86 | } |
| 87 | |
| 88 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
Chris Wilson | 3ef7f22 | 2016-10-18 13:02:48 +0100 | [diff] [blame] | 89 | u64 size) |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 90 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 91 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 92 | dev_priv->mm.object_count--; |
| 93 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 94 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 95 | } |
| 96 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 97 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 98 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 99 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 100 | int ret; |
| 101 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 102 | might_sleep(); |
| 103 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 104 | /* |
| 105 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 106 | * userspace. If it takes that long something really bad is going on and |
| 107 | * we should simply try to bail out and fail as gracefully as possible. |
| 108 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 109 | ret = wait_event_interruptible_timeout(error->reset_queue, |
Chris Wilson | 8c185ec | 2017-03-16 17:13:02 +0000 | [diff] [blame] | 110 | !i915_reset_backoff(error), |
Chris Wilson | b52992c | 2016-10-28 13:58:24 +0100 | [diff] [blame] | 111 | I915_RESET_TIMEOUT); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 112 | if (ret == 0) { |
| 113 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 114 | return -EIO; |
| 115 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 116 | return ret; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 117 | } else { |
| 118 | return 0; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 119 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 120 | } |
| 121 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 122 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 123 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 124 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 125 | int ret; |
| 126 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 127 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 128 | if (ret) |
| 129 | return ret; |
| 130 | |
| 131 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 132 | if (ret) |
| 133 | return ret; |
| 134 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 135 | return 0; |
| 136 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 137 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 138 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 139 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 140 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 141 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 142 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 143 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 144 | struct drm_i915_gem_get_aperture *args = data; |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 145 | struct i915_vma *vma; |
Weinan Li | ff8f797 | 2017-05-31 10:35:52 +0800 | [diff] [blame] | 146 | u64 pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 147 | |
Weinan Li | ff8f797 | 2017-05-31 10:35:52 +0800 | [diff] [blame] | 148 | pinned = ggtt->base.reserved; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 149 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 150 | list_for_each_entry(vma, &ggtt->base.active_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 151 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 152 | pinned += vma->node.size; |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 153 | list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 154 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 155 | pinned += vma->node.size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 156 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 157 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 158 | args->aper_size = ggtt->base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 159 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 160 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 161 | return 0; |
| 162 | } |
| 163 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 164 | static struct sg_table * |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 165 | i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 166 | { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 167 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 168 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 169 | struct sg_table *st; |
| 170 | struct scatterlist *sg; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 171 | char *vaddr; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 172 | int i; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 173 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 174 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 175 | return ERR_PTR(-EINVAL); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 176 | |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 177 | /* Always aligning to the object size, allows a single allocation |
| 178 | * to handle all possible callers, and given typical object sizes, |
| 179 | * the alignment of the buddy allocation will naturally match. |
| 180 | */ |
| 181 | phys = drm_pci_alloc(obj->base.dev, |
| 182 | obj->base.size, |
| 183 | roundup_pow_of_two(obj->base.size)); |
| 184 | if (!phys) |
| 185 | return ERR_PTR(-ENOMEM); |
| 186 | |
| 187 | vaddr = phys->vaddr; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 188 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 189 | struct page *page; |
| 190 | char *src; |
| 191 | |
| 192 | page = shmem_read_mapping_page(mapping, i); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 193 | if (IS_ERR(page)) { |
| 194 | st = ERR_CAST(page); |
| 195 | goto err_phys; |
| 196 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 197 | |
| 198 | src = kmap_atomic(page); |
| 199 | memcpy(vaddr, src, PAGE_SIZE); |
| 200 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 201 | kunmap_atomic(src); |
| 202 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 203 | put_page(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 204 | vaddr += PAGE_SIZE; |
| 205 | } |
| 206 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 207 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 208 | |
| 209 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 210 | if (!st) { |
| 211 | st = ERR_PTR(-ENOMEM); |
| 212 | goto err_phys; |
| 213 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 214 | |
| 215 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 216 | kfree(st); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 217 | st = ERR_PTR(-ENOMEM); |
| 218 | goto err_phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 219 | } |
| 220 | |
| 221 | sg = st->sgl; |
| 222 | sg->offset = 0; |
| 223 | sg->length = obj->base.size; |
| 224 | |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 225 | sg_dma_address(sg) = phys->busaddr; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 226 | sg_dma_len(sg) = obj->base.size; |
| 227 | |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 228 | obj->phys_handle = phys; |
| 229 | return st; |
| 230 | |
| 231 | err_phys: |
| 232 | drm_pci_free(obj->base.dev, phys); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 233 | return st; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 234 | } |
| 235 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 236 | static void __start_cpu_write(struct drm_i915_gem_object *obj) |
| 237 | { |
| 238 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 239 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 240 | if (cpu_write_needs_clflush(obj)) |
| 241 | obj->cache_dirty = true; |
| 242 | } |
| 243 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 244 | static void |
Chris Wilson | 2b3c831 | 2016-11-11 14:58:09 +0000 | [diff] [blame] | 245 | __i915_gem_object_release_shmem(struct drm_i915_gem_object *obj, |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 246 | struct sg_table *pages, |
| 247 | bool needs_clflush) |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 248 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 249 | GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 250 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 251 | if (obj->mm.madv == I915_MADV_DONTNEED) |
| 252 | obj->mm.dirty = false; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 253 | |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 254 | if (needs_clflush && |
| 255 | (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 && |
Chris Wilson | 7fc92e9 | 2017-06-16 11:54:55 +0100 | [diff] [blame] | 256 | !obj->cache_coherent) |
Chris Wilson | 2b3c831 | 2016-11-11 14:58:09 +0000 | [diff] [blame] | 257 | drm_clflush_sg(pages); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 258 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 259 | __start_cpu_write(obj); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 260 | } |
| 261 | |
| 262 | static void |
| 263 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj, |
| 264 | struct sg_table *pages) |
| 265 | { |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 266 | __i915_gem_object_release_shmem(obj, pages, false); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 267 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 268 | if (obj->mm.dirty) { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 269 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 270 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 271 | int i; |
| 272 | |
| 273 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 274 | struct page *page; |
| 275 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 276 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 277 | page = shmem_read_mapping_page(mapping, i); |
| 278 | if (IS_ERR(page)) |
| 279 | continue; |
| 280 | |
| 281 | dst = kmap_atomic(page); |
| 282 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 283 | memcpy(dst, vaddr, PAGE_SIZE); |
| 284 | kunmap_atomic(dst); |
| 285 | |
| 286 | set_page_dirty(page); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 287 | if (obj->mm.madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 288 | mark_page_accessed(page); |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 289 | put_page(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 290 | vaddr += PAGE_SIZE; |
| 291 | } |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 292 | obj->mm.dirty = false; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 293 | } |
| 294 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 295 | sg_free_table(pages); |
| 296 | kfree(pages); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 297 | |
| 298 | drm_pci_free(obj->base.dev, obj->phys_handle); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | static void |
| 302 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 303 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 304 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 305 | } |
| 306 | |
| 307 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 308 | .get_pages = i915_gem_object_get_pages_phys, |
| 309 | .put_pages = i915_gem_object_put_pages_phys, |
| 310 | .release = i915_gem_object_release_phys, |
| 311 | }; |
| 312 | |
Chris Wilson | 581ab1f | 2017-02-15 16:39:00 +0000 | [diff] [blame] | 313 | static const struct drm_i915_gem_object_ops i915_gem_object_ops; |
| 314 | |
Chris Wilson | 35a9611 | 2016-08-14 18:44:40 +0100 | [diff] [blame] | 315 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj) |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 316 | { |
| 317 | struct i915_vma *vma; |
| 318 | LIST_HEAD(still_in_list); |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 319 | int ret; |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 320 | |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 321 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 322 | |
| 323 | /* Closed vma are removed from the obj->vma_list - but they may |
| 324 | * still have an active binding on the object. To remove those we |
| 325 | * must wait for all rendering to complete to the object (as unbinding |
| 326 | * must anyway), and retire the requests. |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 327 | */ |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 328 | ret = i915_gem_object_wait(obj, |
| 329 | I915_WAIT_INTERRUPTIBLE | |
| 330 | I915_WAIT_LOCKED | |
| 331 | I915_WAIT_ALL, |
| 332 | MAX_SCHEDULE_TIMEOUT, |
| 333 | NULL); |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 334 | if (ret) |
| 335 | return ret; |
| 336 | |
| 337 | i915_gem_retire_requests(to_i915(obj->base.dev)); |
| 338 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 339 | while ((vma = list_first_entry_or_null(&obj->vma_list, |
| 340 | struct i915_vma, |
| 341 | obj_link))) { |
| 342 | list_move_tail(&vma->obj_link, &still_in_list); |
| 343 | ret = i915_vma_unbind(vma); |
| 344 | if (ret) |
| 345 | break; |
| 346 | } |
| 347 | list_splice(&still_in_list, &obj->vma_list); |
| 348 | |
| 349 | return ret; |
| 350 | } |
| 351 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 352 | static long |
| 353 | i915_gem_object_wait_fence(struct dma_fence *fence, |
| 354 | unsigned int flags, |
| 355 | long timeout, |
| 356 | struct intel_rps_client *rps) |
| 357 | { |
| 358 | struct drm_i915_gem_request *rq; |
| 359 | |
| 360 | BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1); |
| 361 | |
| 362 | if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags)) |
| 363 | return timeout; |
| 364 | |
| 365 | if (!dma_fence_is_i915(fence)) |
| 366 | return dma_fence_wait_timeout(fence, |
| 367 | flags & I915_WAIT_INTERRUPTIBLE, |
| 368 | timeout); |
| 369 | |
| 370 | rq = to_request(fence); |
| 371 | if (i915_gem_request_completed(rq)) |
| 372 | goto out; |
| 373 | |
| 374 | /* This client is about to stall waiting for the GPU. In many cases |
| 375 | * this is undesirable and limits the throughput of the system, as |
| 376 | * many clients cannot continue processing user input/output whilst |
| 377 | * blocked. RPS autotuning may take tens of milliseconds to respond |
| 378 | * to the GPU load and thus incurs additional latency for the client. |
| 379 | * We can circumvent that by promoting the GPU frequency to maximum |
| 380 | * before we wait. This makes the GPU throttle up much more quickly |
| 381 | * (good for benchmarks and user experience, e.g. window animations), |
| 382 | * but at a cost of spending more power processing the workload |
| 383 | * (bad for battery). Not all clients even want their results |
| 384 | * immediately and for them we should just let the GPU select its own |
| 385 | * frequency to maximise efficiency. To prevent a single client from |
| 386 | * forcing the clocks too high for the whole system, we only allow |
| 387 | * each client to waitboost once in a busy period. |
| 388 | */ |
| 389 | if (rps) { |
| 390 | if (INTEL_GEN(rq->i915) >= 6) |
Chris Wilson | 7b92c1b | 2017-06-28 13:35:48 +0100 | [diff] [blame] | 391 | gen6_rps_boost(rq, rps); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 392 | else |
| 393 | rps = NULL; |
| 394 | } |
| 395 | |
| 396 | timeout = i915_wait_request(rq, flags, timeout); |
| 397 | |
| 398 | out: |
| 399 | if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq)) |
| 400 | i915_gem_request_retire_upto(rq); |
| 401 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 402 | return timeout; |
| 403 | } |
| 404 | |
| 405 | static long |
| 406 | i915_gem_object_wait_reservation(struct reservation_object *resv, |
| 407 | unsigned int flags, |
| 408 | long timeout, |
| 409 | struct intel_rps_client *rps) |
| 410 | { |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 411 | unsigned int seq = __read_seqcount_begin(&resv->seq); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 412 | struct dma_fence *excl; |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 413 | bool prune_fences = false; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 414 | |
| 415 | if (flags & I915_WAIT_ALL) { |
| 416 | struct dma_fence **shared; |
| 417 | unsigned int count, i; |
| 418 | int ret; |
| 419 | |
| 420 | ret = reservation_object_get_fences_rcu(resv, |
| 421 | &excl, &count, &shared); |
| 422 | if (ret) |
| 423 | return ret; |
| 424 | |
| 425 | for (i = 0; i < count; i++) { |
| 426 | timeout = i915_gem_object_wait_fence(shared[i], |
| 427 | flags, timeout, |
| 428 | rps); |
Chris Wilson | d892e93 | 2017-02-12 21:53:43 +0000 | [diff] [blame] | 429 | if (timeout < 0) |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 430 | break; |
| 431 | |
| 432 | dma_fence_put(shared[i]); |
| 433 | } |
| 434 | |
| 435 | for (; i < count; i++) |
| 436 | dma_fence_put(shared[i]); |
| 437 | kfree(shared); |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 438 | |
| 439 | prune_fences = count && timeout >= 0; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 440 | } else { |
| 441 | excl = reservation_object_get_excl_rcu(resv); |
| 442 | } |
| 443 | |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 444 | if (excl && timeout >= 0) { |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 445 | timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps); |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 446 | prune_fences = timeout >= 0; |
| 447 | } |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 448 | |
| 449 | dma_fence_put(excl); |
| 450 | |
Chris Wilson | 03d1cac | 2017-03-08 13:26:28 +0000 | [diff] [blame] | 451 | /* Oportunistically prune the fences iff we know they have *all* been |
| 452 | * signaled and that the reservation object has not been changed (i.e. |
| 453 | * no new fences have been added). |
| 454 | */ |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 455 | if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) { |
Chris Wilson | 03d1cac | 2017-03-08 13:26:28 +0000 | [diff] [blame] | 456 | if (reservation_object_trylock(resv)) { |
| 457 | if (!__read_seqcount_retry(&resv->seq, seq)) |
| 458 | reservation_object_add_excl_fence(resv, NULL); |
| 459 | reservation_object_unlock(resv); |
| 460 | } |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 461 | } |
| 462 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 463 | return timeout; |
| 464 | } |
| 465 | |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 466 | static void __fence_set_priority(struct dma_fence *fence, int prio) |
| 467 | { |
| 468 | struct drm_i915_gem_request *rq; |
| 469 | struct intel_engine_cs *engine; |
| 470 | |
| 471 | if (!dma_fence_is_i915(fence)) |
| 472 | return; |
| 473 | |
| 474 | rq = to_request(fence); |
| 475 | engine = rq->engine; |
| 476 | if (!engine->schedule) |
| 477 | return; |
| 478 | |
| 479 | engine->schedule(rq, prio); |
| 480 | } |
| 481 | |
| 482 | static void fence_set_priority(struct dma_fence *fence, int prio) |
| 483 | { |
| 484 | /* Recurse once into a fence-array */ |
| 485 | if (dma_fence_is_array(fence)) { |
| 486 | struct dma_fence_array *array = to_dma_fence_array(fence); |
| 487 | int i; |
| 488 | |
| 489 | for (i = 0; i < array->num_fences; i++) |
| 490 | __fence_set_priority(array->fences[i], prio); |
| 491 | } else { |
| 492 | __fence_set_priority(fence, prio); |
| 493 | } |
| 494 | } |
| 495 | |
| 496 | int |
| 497 | i915_gem_object_wait_priority(struct drm_i915_gem_object *obj, |
| 498 | unsigned int flags, |
| 499 | int prio) |
| 500 | { |
| 501 | struct dma_fence *excl; |
| 502 | |
| 503 | if (flags & I915_WAIT_ALL) { |
| 504 | struct dma_fence **shared; |
| 505 | unsigned int count, i; |
| 506 | int ret; |
| 507 | |
| 508 | ret = reservation_object_get_fences_rcu(obj->resv, |
| 509 | &excl, &count, &shared); |
| 510 | if (ret) |
| 511 | return ret; |
| 512 | |
| 513 | for (i = 0; i < count; i++) { |
| 514 | fence_set_priority(shared[i], prio); |
| 515 | dma_fence_put(shared[i]); |
| 516 | } |
| 517 | |
| 518 | kfree(shared); |
| 519 | } else { |
| 520 | excl = reservation_object_get_excl_rcu(obj->resv); |
| 521 | } |
| 522 | |
| 523 | if (excl) { |
| 524 | fence_set_priority(excl, prio); |
| 525 | dma_fence_put(excl); |
| 526 | } |
| 527 | return 0; |
| 528 | } |
| 529 | |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 530 | /** |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 531 | * Waits for rendering to the object to be completed |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 532 | * @obj: i915 gem object |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 533 | * @flags: how to wait (under a lock, for all rendering or just for writes etc) |
| 534 | * @timeout: how long to wait |
| 535 | * @rps: client (user process) to charge for any waitboosting |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 536 | */ |
| 537 | int |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 538 | i915_gem_object_wait(struct drm_i915_gem_object *obj, |
| 539 | unsigned int flags, |
| 540 | long timeout, |
| 541 | struct intel_rps_client *rps) |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 542 | { |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 543 | might_sleep(); |
| 544 | #if IS_ENABLED(CONFIG_LOCKDEP) |
| 545 | GEM_BUG_ON(debug_locks && |
| 546 | !!lockdep_is_held(&obj->base.dev->struct_mutex) != |
| 547 | !!(flags & I915_WAIT_LOCKED)); |
| 548 | #endif |
| 549 | GEM_BUG_ON(timeout < 0); |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 550 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 551 | timeout = i915_gem_object_wait_reservation(obj->resv, |
| 552 | flags, timeout, |
| 553 | rps); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 554 | return timeout < 0 ? timeout : 0; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 555 | } |
| 556 | |
| 557 | static struct intel_rps_client *to_rps_client(struct drm_file *file) |
| 558 | { |
| 559 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 560 | |
| 561 | return &fpriv->rps; |
| 562 | } |
| 563 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 564 | static int |
| 565 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 566 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 567 | struct drm_file *file) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 568 | { |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 569 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 570 | char __user *user_data = u64_to_user_ptr(args->data_ptr); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 571 | |
| 572 | /* We manually control the domain here and pretend that it |
| 573 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 574 | */ |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 575 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | 10466d2 | 2017-01-06 15:22:38 +0000 | [diff] [blame] | 576 | if (copy_from_user(vaddr, user_data, args->size)) |
| 577 | return -EFAULT; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 578 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 579 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | 10466d2 | 2017-01-06 15:22:38 +0000 | [diff] [blame] | 580 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 581 | |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 582 | intel_fb_obj_flush(obj, ORIGIN_CPU); |
Chris Wilson | 10466d2 | 2017-01-06 15:22:38 +0000 | [diff] [blame] | 583 | return 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 584 | } |
| 585 | |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 586 | void *i915_gem_object_alloc(struct drm_i915_private *dev_priv) |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 587 | { |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 588 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 589 | } |
| 590 | |
| 591 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 592 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 593 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 594 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 595 | } |
| 596 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 597 | static int |
| 598 | i915_gem_create(struct drm_file *file, |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 599 | struct drm_i915_private *dev_priv, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 600 | uint64_t size, |
| 601 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 602 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 603 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 604 | int ret; |
| 605 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 606 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 607 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 608 | if (size == 0) |
| 609 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 610 | |
| 611 | /* Allocate the new object */ |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 612 | obj = i915_gem_object_create(dev_priv, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 613 | if (IS_ERR(obj)) |
| 614 | return PTR_ERR(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 615 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 616 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 617 | /* drop reference from allocate - handle holds it now */ |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 618 | i915_gem_object_put(obj); |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 619 | if (ret) |
| 620 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 621 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 622 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 623 | return 0; |
| 624 | } |
| 625 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 626 | int |
| 627 | i915_gem_dumb_create(struct drm_file *file, |
| 628 | struct drm_device *dev, |
| 629 | struct drm_mode_create_dumb *args) |
| 630 | { |
| 631 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 632 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 633 | args->size = args->pitch * args->height; |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 634 | return i915_gem_create(file, to_i915(dev), |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 635 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 636 | } |
| 637 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 638 | static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 639 | { |
| 640 | return !(obj->cache_level == I915_CACHE_NONE || |
| 641 | obj->cache_level == I915_CACHE_WT); |
| 642 | } |
| 643 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 644 | /** |
| 645 | * Creates a new mm object and returns a handle to it. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 646 | * @dev: drm device pointer |
| 647 | * @data: ioctl data blob |
| 648 | * @file: drm file pointer |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 649 | */ |
| 650 | int |
| 651 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 652 | struct drm_file *file) |
| 653 | { |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 654 | struct drm_i915_private *dev_priv = to_i915(dev); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 655 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 656 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 657 | i915_gem_flush_free_objects(dev_priv); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 658 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 659 | return i915_gem_create(file, dev_priv, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 660 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 661 | } |
| 662 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 663 | static inline enum fb_op_origin |
| 664 | fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain) |
| 665 | { |
| 666 | return (domain == I915_GEM_DOMAIN_GTT ? |
| 667 | obj->frontbuffer_ggtt_origin : ORIGIN_CPU); |
| 668 | } |
| 669 | |
| 670 | static void |
| 671 | flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains) |
| 672 | { |
| 673 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
| 674 | |
| 675 | if (!(obj->base.write_domain & flush_domains)) |
| 676 | return; |
| 677 | |
| 678 | /* No actual flushing is required for the GTT write domain. Writes |
| 679 | * to it "immediately" go to main memory as far as we know, so there's |
| 680 | * no chipset flush. It also doesn't land in render cache. |
| 681 | * |
| 682 | * However, we do have to enforce the order so that all writes through |
| 683 | * the GTT land before any writes to the device, such as updates to |
| 684 | * the GATT itself. |
| 685 | * |
| 686 | * We also have to wait a bit for the writes to land from the GTT. |
| 687 | * An uncached read (i.e. mmio) seems to be ideal for the round-trip |
| 688 | * timing. This issue has only been observed when switching quickly |
| 689 | * between GTT writes and CPU reads from inside the kernel on recent hw, |
| 690 | * and it appears to only affect discrete GTT blocks (i.e. on LLC |
| 691 | * system agents we cannot reproduce this behaviour). |
| 692 | */ |
| 693 | wmb(); |
| 694 | |
| 695 | switch (obj->base.write_domain) { |
| 696 | case I915_GEM_DOMAIN_GTT: |
| 697 | if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) { |
| 698 | if (intel_runtime_pm_get_if_in_use(dev_priv)) { |
| 699 | spin_lock_irq(&dev_priv->uncore.lock); |
| 700 | POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base)); |
| 701 | spin_unlock_irq(&dev_priv->uncore.lock); |
| 702 | intel_runtime_pm_put(dev_priv); |
| 703 | } |
| 704 | } |
| 705 | |
| 706 | intel_fb_obj_flush(obj, |
| 707 | fb_write_origin(obj, I915_GEM_DOMAIN_GTT)); |
| 708 | break; |
| 709 | |
| 710 | case I915_GEM_DOMAIN_CPU: |
| 711 | i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC); |
| 712 | break; |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 713 | |
| 714 | case I915_GEM_DOMAIN_RENDER: |
| 715 | if (gpu_write_needs_clflush(obj)) |
| 716 | obj->cache_dirty = true; |
| 717 | break; |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 718 | } |
| 719 | |
| 720 | obj->base.write_domain = 0; |
| 721 | } |
| 722 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 723 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 724 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 725 | const char *gpu_vaddr, int gpu_offset, |
| 726 | int length) |
| 727 | { |
| 728 | int ret, cpu_offset = 0; |
| 729 | |
| 730 | while (length > 0) { |
| 731 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 732 | int this_length = min(cacheline_end - gpu_offset, length); |
| 733 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 734 | |
| 735 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 736 | gpu_vaddr + swizzled_gpu_offset, |
| 737 | this_length); |
| 738 | if (ret) |
| 739 | return ret + length; |
| 740 | |
| 741 | cpu_offset += this_length; |
| 742 | gpu_offset += this_length; |
| 743 | length -= this_length; |
| 744 | } |
| 745 | |
| 746 | return 0; |
| 747 | } |
| 748 | |
| 749 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 750 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 751 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 752 | int length) |
| 753 | { |
| 754 | int ret, cpu_offset = 0; |
| 755 | |
| 756 | while (length > 0) { |
| 757 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 758 | int this_length = min(cacheline_end - gpu_offset, length); |
| 759 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 760 | |
| 761 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 762 | cpu_vaddr + cpu_offset, |
| 763 | this_length); |
| 764 | if (ret) |
| 765 | return ret + length; |
| 766 | |
| 767 | cpu_offset += this_length; |
| 768 | gpu_offset += this_length; |
| 769 | length -= this_length; |
| 770 | } |
| 771 | |
| 772 | return 0; |
| 773 | } |
| 774 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 775 | /* |
| 776 | * Pins the specified object's pages and synchronizes the object with |
| 777 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 778 | * flush the object from the CPU cache. |
| 779 | */ |
| 780 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 781 | unsigned int *needs_clflush) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 782 | { |
| 783 | int ret; |
| 784 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 785 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 786 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 787 | *needs_clflush = 0; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 788 | if (!i915_gem_object_has_struct_page(obj)) |
| 789 | return -ENODEV; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 790 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 791 | ret = i915_gem_object_wait(obj, |
| 792 | I915_WAIT_INTERRUPTIBLE | |
| 793 | I915_WAIT_LOCKED, |
| 794 | MAX_SCHEDULE_TIMEOUT, |
| 795 | NULL); |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 796 | if (ret) |
| 797 | return ret; |
| 798 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 799 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 800 | if (ret) |
| 801 | return ret; |
| 802 | |
Chris Wilson | 7fc92e9 | 2017-06-16 11:54:55 +0100 | [diff] [blame] | 803 | if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 804 | ret = i915_gem_object_set_to_cpu_domain(obj, false); |
| 805 | if (ret) |
| 806 | goto err_unpin; |
| 807 | else |
| 808 | goto out; |
| 809 | } |
| 810 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 811 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 812 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 813 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 814 | * read domain and manually flush cachelines (if required). This |
| 815 | * optimizes for the case when the gpu will dirty the data |
| 816 | * anyway again before the next pread happens. |
| 817 | */ |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 818 | if (!obj->cache_dirty && |
| 819 | !(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 820 | *needs_clflush = CLFLUSH_BEFORE; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 821 | |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 822 | out: |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 823 | /* return with the pages pinned */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 824 | return 0; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 825 | |
| 826 | err_unpin: |
| 827 | i915_gem_object_unpin_pages(obj); |
| 828 | return ret; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 829 | } |
| 830 | |
| 831 | int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj, |
| 832 | unsigned int *needs_clflush) |
| 833 | { |
| 834 | int ret; |
| 835 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 836 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 837 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 838 | *needs_clflush = 0; |
| 839 | if (!i915_gem_object_has_struct_page(obj)) |
| 840 | return -ENODEV; |
| 841 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 842 | ret = i915_gem_object_wait(obj, |
| 843 | I915_WAIT_INTERRUPTIBLE | |
| 844 | I915_WAIT_LOCKED | |
| 845 | I915_WAIT_ALL, |
| 846 | MAX_SCHEDULE_TIMEOUT, |
| 847 | NULL); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 848 | if (ret) |
| 849 | return ret; |
| 850 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 851 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 852 | if (ret) |
| 853 | return ret; |
| 854 | |
Chris Wilson | 7fc92e9 | 2017-06-16 11:54:55 +0100 | [diff] [blame] | 855 | if (obj->cache_coherent || !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 856 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 857 | if (ret) |
| 858 | goto err_unpin; |
| 859 | else |
| 860 | goto out; |
| 861 | } |
| 862 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 863 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 864 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 865 | /* If we're not in the cpu write domain, set ourself into the |
| 866 | * gtt write domain and manually flush cachelines (as required). |
| 867 | * This optimizes for the case when the gpu will use the data |
| 868 | * right away and we therefore have to clflush anyway. |
| 869 | */ |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 870 | if (!obj->cache_dirty) { |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 871 | *needs_clflush |= CLFLUSH_AFTER; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 872 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 873 | /* |
| 874 | * Same trick applies to invalidate partially written |
| 875 | * cachelines read before writing. |
| 876 | */ |
| 877 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) |
| 878 | *needs_clflush |= CLFLUSH_BEFORE; |
| 879 | } |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 880 | |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 881 | out: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 882 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 883 | obj->mm.dirty = true; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 884 | /* return with the pages pinned */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 885 | return 0; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 886 | |
| 887 | err_unpin: |
| 888 | i915_gem_object_unpin_pages(obj); |
| 889 | return ret; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 890 | } |
| 891 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 892 | static void |
| 893 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 894 | bool swizzled) |
| 895 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 896 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 897 | unsigned long start = (unsigned long) addr; |
| 898 | unsigned long end = (unsigned long) addr + length; |
| 899 | |
| 900 | /* For swizzling simply ensure that we always flush both |
| 901 | * channels. Lame, but simple and it works. Swizzled |
| 902 | * pwrite/pread is far from a hotpath - current userspace |
| 903 | * doesn't use it at all. */ |
| 904 | start = round_down(start, 128); |
| 905 | end = round_up(end, 128); |
| 906 | |
| 907 | drm_clflush_virt_range((void *)start, end - start); |
| 908 | } else { |
| 909 | drm_clflush_virt_range(addr, length); |
| 910 | } |
| 911 | |
| 912 | } |
| 913 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 914 | /* Only difference to the fast-path function is that this can handle bit17 |
| 915 | * and uses non-atomic copy and kmap functions. */ |
| 916 | static int |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 917 | shmem_pread_slow(struct page *page, int offset, int length, |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 918 | char __user *user_data, |
| 919 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 920 | { |
| 921 | char *vaddr; |
| 922 | int ret; |
| 923 | |
| 924 | vaddr = kmap(page); |
| 925 | if (needs_clflush) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 926 | shmem_clflush_swizzled_range(vaddr + offset, length, |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 927 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 928 | |
| 929 | if (page_do_bit17_swizzling) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 930 | ret = __copy_to_user_swizzled(user_data, vaddr, offset, length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 931 | else |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 932 | ret = __copy_to_user(user_data, vaddr + offset, length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 933 | kunmap(page); |
| 934 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 935 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 936 | } |
| 937 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 938 | static int |
| 939 | shmem_pread(struct page *page, int offset, int length, char __user *user_data, |
| 940 | bool page_do_bit17_swizzling, bool needs_clflush) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 941 | { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 942 | int ret; |
| 943 | |
| 944 | ret = -ENODEV; |
| 945 | if (!page_do_bit17_swizzling) { |
| 946 | char *vaddr = kmap_atomic(page); |
| 947 | |
| 948 | if (needs_clflush) |
| 949 | drm_clflush_virt_range(vaddr + offset, length); |
| 950 | ret = __copy_to_user_inatomic(user_data, vaddr + offset, length); |
| 951 | kunmap_atomic(vaddr); |
| 952 | } |
| 953 | if (ret == 0) |
| 954 | return 0; |
| 955 | |
| 956 | return shmem_pread_slow(page, offset, length, user_data, |
| 957 | page_do_bit17_swizzling, needs_clflush); |
| 958 | } |
| 959 | |
| 960 | static int |
| 961 | i915_gem_shmem_pread(struct drm_i915_gem_object *obj, |
| 962 | struct drm_i915_gem_pread *args) |
| 963 | { |
| 964 | char __user *user_data; |
| 965 | u64 remain; |
| 966 | unsigned int obj_do_bit17_swizzling; |
| 967 | unsigned int needs_clflush; |
| 968 | unsigned int idx, offset; |
| 969 | int ret; |
| 970 | |
| 971 | obj_do_bit17_swizzling = 0; |
| 972 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 973 | obj_do_bit17_swizzling = BIT(17); |
| 974 | |
| 975 | ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex); |
| 976 | if (ret) |
| 977 | return ret; |
| 978 | |
| 979 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
| 980 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 981 | if (ret) |
| 982 | return ret; |
| 983 | |
| 984 | remain = args->size; |
| 985 | user_data = u64_to_user_ptr(args->data_ptr); |
| 986 | offset = offset_in_page(args->offset); |
| 987 | for (idx = args->offset >> PAGE_SHIFT; remain; idx++) { |
| 988 | struct page *page = i915_gem_object_get_page(obj, idx); |
| 989 | int length; |
| 990 | |
| 991 | length = remain; |
| 992 | if (offset + length > PAGE_SIZE) |
| 993 | length = PAGE_SIZE - offset; |
| 994 | |
| 995 | ret = shmem_pread(page, offset, length, user_data, |
| 996 | page_to_phys(page) & obj_do_bit17_swizzling, |
| 997 | needs_clflush); |
| 998 | if (ret) |
| 999 | break; |
| 1000 | |
| 1001 | remain -= length; |
| 1002 | user_data += length; |
| 1003 | offset = 0; |
| 1004 | } |
| 1005 | |
| 1006 | i915_gem_obj_finish_shmem_access(obj); |
| 1007 | return ret; |
| 1008 | } |
| 1009 | |
| 1010 | static inline bool |
| 1011 | gtt_user_read(struct io_mapping *mapping, |
| 1012 | loff_t base, int offset, |
| 1013 | char __user *user_data, int length) |
| 1014 | { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1015 | void *vaddr; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1016 | unsigned long unwritten; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1017 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1018 | /* We can use the cpu mem copy function because this is X86. */ |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1019 | vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base); |
| 1020 | unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length); |
| 1021 | io_mapping_unmap_atomic(vaddr); |
| 1022 | if (unwritten) { |
| 1023 | vaddr = (void __force *) |
| 1024 | io_mapping_map_wc(mapping, base, PAGE_SIZE); |
| 1025 | unwritten = copy_to_user(user_data, vaddr + offset, length); |
| 1026 | io_mapping_unmap(vaddr); |
| 1027 | } |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1028 | return unwritten; |
| 1029 | } |
| 1030 | |
| 1031 | static int |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1032 | i915_gem_gtt_pread(struct drm_i915_gem_object *obj, |
| 1033 | const struct drm_i915_gem_pread *args) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1034 | { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1035 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 1036 | struct i915_ggtt *ggtt = &i915->ggtt; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1037 | struct drm_mm_node node; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1038 | struct i915_vma *vma; |
| 1039 | void __user *user_data; |
| 1040 | u64 remain, offset; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1041 | int ret; |
| 1042 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1043 | ret = mutex_lock_interruptible(&i915->drm.struct_mutex); |
| 1044 | if (ret) |
| 1045 | return ret; |
| 1046 | |
| 1047 | intel_runtime_pm_get(i915); |
| 1048 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
| 1049 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1050 | if (!IS_ERR(vma)) { |
| 1051 | node.start = i915_ggtt_offset(vma); |
| 1052 | node.allocated = false; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1053 | ret = i915_vma_put_fence(vma); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1054 | if (ret) { |
| 1055 | i915_vma_unpin(vma); |
| 1056 | vma = ERR_PTR(ret); |
| 1057 | } |
| 1058 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1059 | if (IS_ERR(vma)) { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1060 | ret = insert_mappable_node(ggtt, &node, PAGE_SIZE); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1061 | if (ret) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1062 | goto out_unlock; |
| 1063 | GEM_BUG_ON(!node.allocated); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1064 | } |
| 1065 | |
| 1066 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 1067 | if (ret) |
| 1068 | goto out_unpin; |
| 1069 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1070 | mutex_unlock(&i915->drm.struct_mutex); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1071 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1072 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1073 | remain = args->size; |
| 1074 | offset = args->offset; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1075 | |
| 1076 | while (remain > 0) { |
| 1077 | /* Operation in this page |
| 1078 | * |
| 1079 | * page_base = page offset within aperture |
| 1080 | * page_offset = offset within page |
| 1081 | * page_length = bytes to copy for this page |
| 1082 | */ |
| 1083 | u32 page_base = node.start; |
| 1084 | unsigned page_offset = offset_in_page(offset); |
| 1085 | unsigned page_length = PAGE_SIZE - page_offset; |
| 1086 | page_length = remain < page_length ? remain : page_length; |
| 1087 | if (node.allocated) { |
| 1088 | wmb(); |
| 1089 | ggtt->base.insert_page(&ggtt->base, |
| 1090 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1091 | node.start, I915_CACHE_NONE, 0); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1092 | wmb(); |
| 1093 | } else { |
| 1094 | page_base += offset & PAGE_MASK; |
| 1095 | } |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1096 | |
| 1097 | if (gtt_user_read(&ggtt->mappable, page_base, page_offset, |
| 1098 | user_data, page_length)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1099 | ret = -EFAULT; |
| 1100 | break; |
| 1101 | } |
| 1102 | |
| 1103 | remain -= page_length; |
| 1104 | user_data += page_length; |
| 1105 | offset += page_length; |
| 1106 | } |
| 1107 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1108 | mutex_lock(&i915->drm.struct_mutex); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1109 | out_unpin: |
| 1110 | if (node.allocated) { |
| 1111 | wmb(); |
| 1112 | ggtt->base.clear_range(&ggtt->base, |
Michał Winiarski | 4fb84d9 | 2016-10-13 14:02:40 +0200 | [diff] [blame] | 1113 | node.start, node.size); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1114 | remove_mappable_node(&node); |
| 1115 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1116 | i915_vma_unpin(vma); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1117 | } |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1118 | out_unlock: |
| 1119 | intel_runtime_pm_put(i915); |
| 1120 | mutex_unlock(&i915->drm.struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 1121 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1122 | return ret; |
| 1123 | } |
| 1124 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1125 | /** |
| 1126 | * Reads data from the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1127 | * @dev: drm device pointer |
| 1128 | * @data: ioctl data blob |
| 1129 | * @file: drm file pointer |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1130 | * |
| 1131 | * On error, the contents of *data are undefined. |
| 1132 | */ |
| 1133 | int |
| 1134 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1135 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1136 | { |
| 1137 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1138 | struct drm_i915_gem_object *obj; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1139 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1140 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1141 | if (args->size == 0) |
| 1142 | return 0; |
| 1143 | |
| 1144 | if (!access_ok(VERIFY_WRITE, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1145 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1146 | args->size)) |
| 1147 | return -EFAULT; |
| 1148 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1149 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1150 | if (!obj) |
| 1151 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1152 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1153 | /* Bounds check source. */ |
Matthew Auld | 966d5bf | 2016-12-13 20:32:22 +0000 | [diff] [blame] | 1154 | if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1155 | ret = -EINVAL; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1156 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1157 | } |
| 1158 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1159 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 1160 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 1161 | ret = i915_gem_object_wait(obj, |
| 1162 | I915_WAIT_INTERRUPTIBLE, |
| 1163 | MAX_SCHEDULE_TIMEOUT, |
| 1164 | to_rps_client(file)); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1165 | if (ret) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1166 | goto out; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1167 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1168 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1169 | if (ret) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1170 | goto out; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1171 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1172 | ret = i915_gem_shmem_pread(obj, args); |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1173 | if (ret == -EFAULT || ret == -ENODEV) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1174 | ret = i915_gem_gtt_pread(obj, args); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1175 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1176 | i915_gem_object_unpin_pages(obj); |
| 1177 | out: |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1178 | i915_gem_object_put(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1179 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1180 | } |
| 1181 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1182 | /* This is the fast write path which cannot handle |
| 1183 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1184 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1185 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1186 | static inline bool |
| 1187 | ggtt_write(struct io_mapping *mapping, |
| 1188 | loff_t base, int offset, |
| 1189 | char __user *user_data, int length) |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1190 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1191 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1192 | unsigned long unwritten; |
| 1193 | |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1194 | /* We can use the cpu mem copy function because this is X86. */ |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1195 | vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base); |
| 1196 | unwritten = __copy_from_user_inatomic_nocache(vaddr + offset, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1197 | user_data, length); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1198 | io_mapping_unmap_atomic(vaddr); |
| 1199 | if (unwritten) { |
| 1200 | vaddr = (void __force *) |
| 1201 | io_mapping_map_wc(mapping, base, PAGE_SIZE); |
| 1202 | unwritten = copy_from_user(vaddr + offset, user_data, length); |
| 1203 | io_mapping_unmap(vaddr); |
| 1204 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1205 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1206 | return unwritten; |
| 1207 | } |
| 1208 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1209 | /** |
| 1210 | * This is the fast pwrite path, where we copy the data directly from the |
| 1211 | * user into the GTT, uncached. |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1212 | * @obj: i915 GEM object |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1213 | * @args: pwrite arguments structure |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1214 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1215 | static int |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1216 | i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj, |
| 1217 | const struct drm_i915_gem_pwrite *args) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1218 | { |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1219 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1220 | struct i915_ggtt *ggtt = &i915->ggtt; |
| 1221 | struct drm_mm_node node; |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1222 | struct i915_vma *vma; |
| 1223 | u64 remain, offset; |
| 1224 | void __user *user_data; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1225 | int ret; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1226 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1227 | ret = mutex_lock_interruptible(&i915->drm.struct_mutex); |
| 1228 | if (ret) |
| 1229 | return ret; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1230 | |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1231 | intel_runtime_pm_get(i915); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1232 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 1233 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1234 | if (!IS_ERR(vma)) { |
| 1235 | node.start = i915_ggtt_offset(vma); |
| 1236 | node.allocated = false; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1237 | ret = i915_vma_put_fence(vma); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1238 | if (ret) { |
| 1239 | i915_vma_unpin(vma); |
| 1240 | vma = ERR_PTR(ret); |
| 1241 | } |
| 1242 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1243 | if (IS_ERR(vma)) { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1244 | ret = insert_mappable_node(ggtt, &node, PAGE_SIZE); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1245 | if (ret) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1246 | goto out_unlock; |
| 1247 | GEM_BUG_ON(!node.allocated); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1248 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1249 | |
| 1250 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 1251 | if (ret) |
| 1252 | goto out_unpin; |
| 1253 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1254 | mutex_unlock(&i915->drm.struct_mutex); |
| 1255 | |
Chris Wilson | b19482d | 2016-08-18 17:16:43 +0100 | [diff] [blame] | 1256 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1257 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1258 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1259 | offset = args->offset; |
| 1260 | remain = args->size; |
| 1261 | while (remain) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1262 | /* Operation in this page |
| 1263 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1264 | * page_base = page offset within aperture |
| 1265 | * page_offset = offset within page |
| 1266 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1267 | */ |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1268 | u32 page_base = node.start; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1269 | unsigned int page_offset = offset_in_page(offset); |
| 1270 | unsigned int page_length = PAGE_SIZE - page_offset; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1271 | page_length = remain < page_length ? remain : page_length; |
| 1272 | if (node.allocated) { |
| 1273 | wmb(); /* flush the write before we modify the GGTT */ |
| 1274 | ggtt->base.insert_page(&ggtt->base, |
| 1275 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 1276 | node.start, I915_CACHE_NONE, 0); |
| 1277 | wmb(); /* flush modifications to the GGTT (insert_page) */ |
| 1278 | } else { |
| 1279 | page_base += offset & PAGE_MASK; |
| 1280 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1281 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1282 | * source page isn't available. Return the error and we'll |
| 1283 | * retry in the slow path. |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1284 | * If the object is non-shmem backed, we retry again with the |
| 1285 | * path that handles page fault. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1286 | */ |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1287 | if (ggtt_write(&ggtt->mappable, page_base, page_offset, |
| 1288 | user_data, page_length)) { |
| 1289 | ret = -EFAULT; |
| 1290 | break; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1291 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1292 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1293 | remain -= page_length; |
| 1294 | user_data += page_length; |
| 1295 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1296 | } |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 1297 | intel_fb_obj_flush(obj, ORIGIN_CPU); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1298 | |
| 1299 | mutex_lock(&i915->drm.struct_mutex); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1300 | out_unpin: |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1301 | if (node.allocated) { |
| 1302 | wmb(); |
| 1303 | ggtt->base.clear_range(&ggtt->base, |
Michał Winiarski | 4fb84d9 | 2016-10-13 14:02:40 +0200 | [diff] [blame] | 1304 | node.start, node.size); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1305 | remove_mappable_node(&node); |
| 1306 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1307 | i915_vma_unpin(vma); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1308 | } |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1309 | out_unlock: |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1310 | intel_runtime_pm_put(i915); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1311 | mutex_unlock(&i915->drm.struct_mutex); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1312 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1313 | } |
| 1314 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1315 | static int |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1316 | shmem_pwrite_slow(struct page *page, int offset, int length, |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1317 | char __user *user_data, |
| 1318 | bool page_do_bit17_swizzling, |
| 1319 | bool needs_clflush_before, |
| 1320 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1321 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1322 | char *vaddr; |
| 1323 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1324 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1325 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1326 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1327 | shmem_clflush_swizzled_range(vaddr + offset, length, |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1328 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1329 | if (page_do_bit17_swizzling) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1330 | ret = __copy_from_user_swizzled(vaddr, offset, user_data, |
| 1331 | length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1332 | else |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1333 | ret = __copy_from_user(vaddr + offset, user_data, length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1334 | if (needs_clflush_after) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1335 | shmem_clflush_swizzled_range(vaddr + offset, length, |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1336 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1337 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1338 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1339 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1340 | } |
| 1341 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1342 | /* Per-page copy function for the shmem pwrite fastpath. |
| 1343 | * Flushes invalid cachelines before writing to the target if |
| 1344 | * needs_clflush_before is set and flushes out any written cachelines after |
| 1345 | * writing if needs_clflush is set. |
| 1346 | */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1347 | static int |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1348 | shmem_pwrite(struct page *page, int offset, int len, char __user *user_data, |
| 1349 | bool page_do_bit17_swizzling, |
| 1350 | bool needs_clflush_before, |
| 1351 | bool needs_clflush_after) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1352 | { |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1353 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1354 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1355 | ret = -ENODEV; |
| 1356 | if (!page_do_bit17_swizzling) { |
| 1357 | char *vaddr = kmap_atomic(page); |
| 1358 | |
| 1359 | if (needs_clflush_before) |
| 1360 | drm_clflush_virt_range(vaddr + offset, len); |
| 1361 | ret = __copy_from_user_inatomic(vaddr + offset, user_data, len); |
| 1362 | if (needs_clflush_after) |
| 1363 | drm_clflush_virt_range(vaddr + offset, len); |
| 1364 | |
| 1365 | kunmap_atomic(vaddr); |
| 1366 | } |
| 1367 | if (ret == 0) |
| 1368 | return ret; |
| 1369 | |
| 1370 | return shmem_pwrite_slow(page, offset, len, user_data, |
| 1371 | page_do_bit17_swizzling, |
| 1372 | needs_clflush_before, |
| 1373 | needs_clflush_after); |
| 1374 | } |
| 1375 | |
| 1376 | static int |
| 1377 | i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj, |
| 1378 | const struct drm_i915_gem_pwrite *args) |
| 1379 | { |
| 1380 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 1381 | void __user *user_data; |
| 1382 | u64 remain; |
| 1383 | unsigned int obj_do_bit17_swizzling; |
| 1384 | unsigned int partial_cacheline_write; |
| 1385 | unsigned int needs_clflush; |
| 1386 | unsigned int offset, idx; |
| 1387 | int ret; |
| 1388 | |
| 1389 | ret = mutex_lock_interruptible(&i915->drm.struct_mutex); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1390 | if (ret) |
| 1391 | return ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1392 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1393 | ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush); |
| 1394 | mutex_unlock(&i915->drm.struct_mutex); |
| 1395 | if (ret) |
| 1396 | return ret; |
| 1397 | |
| 1398 | obj_do_bit17_swizzling = 0; |
| 1399 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 1400 | obj_do_bit17_swizzling = BIT(17); |
| 1401 | |
| 1402 | /* If we don't overwrite a cacheline completely we need to be |
| 1403 | * careful to have up-to-date data by first clflushing. Don't |
| 1404 | * overcomplicate things and flush the entire patch. |
| 1405 | */ |
| 1406 | partial_cacheline_write = 0; |
| 1407 | if (needs_clflush & CLFLUSH_BEFORE) |
| 1408 | partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1; |
| 1409 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1410 | user_data = u64_to_user_ptr(args->data_ptr); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1411 | remain = args->size; |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1412 | offset = offset_in_page(args->offset); |
| 1413 | for (idx = args->offset >> PAGE_SHIFT; remain; idx++) { |
| 1414 | struct page *page = i915_gem_object_get_page(obj, idx); |
| 1415 | int length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1416 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1417 | length = remain; |
| 1418 | if (offset + length > PAGE_SIZE) |
| 1419 | length = PAGE_SIZE - offset; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1420 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1421 | ret = shmem_pwrite(page, offset, length, user_data, |
| 1422 | page_to_phys(page) & obj_do_bit17_swizzling, |
| 1423 | (offset | length) & partial_cacheline_write, |
| 1424 | needs_clflush & CLFLUSH_AFTER); |
| 1425 | if (ret) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1426 | break; |
| 1427 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1428 | remain -= length; |
| 1429 | user_data += length; |
| 1430 | offset = 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1431 | } |
| 1432 | |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 1433 | intel_fb_obj_flush(obj, ORIGIN_CPU); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1434 | i915_gem_obj_finish_shmem_access(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1435 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1436 | } |
| 1437 | |
| 1438 | /** |
| 1439 | * Writes data to the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1440 | * @dev: drm device |
| 1441 | * @data: ioctl data blob |
| 1442 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1443 | * |
| 1444 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1445 | */ |
| 1446 | int |
| 1447 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1448 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1449 | { |
| 1450 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1451 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1452 | int ret; |
| 1453 | |
| 1454 | if (args->size == 0) |
| 1455 | return 0; |
| 1456 | |
| 1457 | if (!access_ok(VERIFY_READ, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1458 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1459 | args->size)) |
| 1460 | return -EFAULT; |
| 1461 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1462 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1463 | if (!obj) |
| 1464 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1465 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1466 | /* Bounds check destination. */ |
Matthew Auld | 966d5bf | 2016-12-13 20:32:22 +0000 | [diff] [blame] | 1467 | if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1468 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1469 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1470 | } |
| 1471 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1472 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1473 | |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 1474 | ret = -ENODEV; |
| 1475 | if (obj->ops->pwrite) |
| 1476 | ret = obj->ops->pwrite(obj, args); |
| 1477 | if (ret != -ENODEV) |
| 1478 | goto err; |
| 1479 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 1480 | ret = i915_gem_object_wait(obj, |
| 1481 | I915_WAIT_INTERRUPTIBLE | |
| 1482 | I915_WAIT_ALL, |
| 1483 | MAX_SCHEDULE_TIMEOUT, |
| 1484 | to_rps_client(file)); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1485 | if (ret) |
| 1486 | goto err; |
| 1487 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1488 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1489 | if (ret) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1490 | goto err; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1491 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1492 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1493 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1494 | * it would end up going through the fenced access, and we'll get |
| 1495 | * different detiling behavior between reading and writing. |
| 1496 | * pread/pwrite currently are reading and writing from the CPU |
| 1497 | * perspective, requiring manual detiling by the client. |
| 1498 | */ |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1499 | if (!i915_gem_object_has_struct_page(obj) || |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1500 | cpu_write_needs_clflush(obj)) |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1501 | /* Note that the gtt paths might fail with non-page-backed user |
| 1502 | * pointers (e.g. gtt mappings when moving data between |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1503 | * textures). Fallback to the shmem path in that case. |
| 1504 | */ |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1505 | ret = i915_gem_gtt_pwrite_fast(obj, args); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1506 | |
Chris Wilson | d1054ee | 2016-07-16 18:42:36 +0100 | [diff] [blame] | 1507 | if (ret == -EFAULT || ret == -ENOSPC) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1508 | if (obj->phys_handle) |
| 1509 | ret = i915_gem_phys_pwrite(obj, args, file); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1510 | else |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1511 | ret = i915_gem_shmem_pwrite(obj, args); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1512 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1513 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1514 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1515 | err: |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1516 | i915_gem_object_put(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1517 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1518 | } |
| 1519 | |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1520 | static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj) |
| 1521 | { |
| 1522 | struct drm_i915_private *i915; |
| 1523 | struct list_head *list; |
| 1524 | struct i915_vma *vma; |
| 1525 | |
| 1526 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
| 1527 | if (!i915_vma_is_ggtt(vma)) |
Chris Wilson | 28f412e | 2016-12-23 14:57:55 +0000 | [diff] [blame] | 1528 | break; |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1529 | |
| 1530 | if (i915_vma_is_active(vma)) |
| 1531 | continue; |
| 1532 | |
| 1533 | if (!drm_mm_node_allocated(&vma->node)) |
| 1534 | continue; |
| 1535 | |
| 1536 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
| 1537 | } |
| 1538 | |
| 1539 | i915 = to_i915(obj->base.dev); |
| 1540 | list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list; |
Joonas Lahtinen | 56cea32 | 2016-11-02 12:16:04 +0200 | [diff] [blame] | 1541 | list_move_tail(&obj->global_link, list); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1542 | } |
| 1543 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1544 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1545 | * Called when user space prepares to use an object with the CPU, either |
| 1546 | * through the mmap ioctl's mapping or a GTT mapping. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1547 | * @dev: drm device |
| 1548 | * @data: ioctl data blob |
| 1549 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1550 | */ |
| 1551 | int |
| 1552 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1553 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1554 | { |
| 1555 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1556 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1557 | uint32_t read_domains = args->read_domains; |
| 1558 | uint32_t write_domain = args->write_domain; |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1559 | int err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1560 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1561 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1562 | if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1563 | return -EINVAL; |
| 1564 | |
| 1565 | /* Having something in the write domain implies it's in the read |
| 1566 | * domain, and only that read domain. Enforce that in the request. |
| 1567 | */ |
| 1568 | if (write_domain != 0 && read_domains != write_domain) |
| 1569 | return -EINVAL; |
| 1570 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1571 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1572 | if (!obj) |
| 1573 | return -ENOENT; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1574 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1575 | /* Try to flush the object off the GPU without holding the lock. |
| 1576 | * We will repeat the flush holding the lock in the normal manner |
| 1577 | * to catch cases where we are gazumped. |
| 1578 | */ |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1579 | err = i915_gem_object_wait(obj, |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 1580 | I915_WAIT_INTERRUPTIBLE | |
| 1581 | (write_domain ? I915_WAIT_ALL : 0), |
| 1582 | MAX_SCHEDULE_TIMEOUT, |
| 1583 | to_rps_client(file)); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1584 | if (err) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1585 | goto out; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1586 | |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1587 | /* Flush and acquire obj->pages so that we are coherent through |
| 1588 | * direct access in memory with previous cached writes through |
| 1589 | * shmemfs and that our cache domain tracking remains valid. |
| 1590 | * For example, if the obj->filp was moved to swap without us |
| 1591 | * being notified and releasing the pages, we would mistakenly |
| 1592 | * continue to assume that the obj remained out of the CPU cached |
| 1593 | * domain. |
| 1594 | */ |
| 1595 | err = i915_gem_object_pin_pages(obj); |
| 1596 | if (err) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1597 | goto out; |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1598 | |
| 1599 | err = i915_mutex_lock_interruptible(dev); |
| 1600 | if (err) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1601 | goto out_unpin; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1602 | |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1603 | if (read_domains & I915_GEM_DOMAIN_WC) |
| 1604 | err = i915_gem_object_set_to_wc_domain(obj, write_domain); |
| 1605 | else if (read_domains & I915_GEM_DOMAIN_GTT) |
| 1606 | err = i915_gem_object_set_to_gtt_domain(obj, write_domain); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1607 | else |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1608 | err = i915_gem_object_set_to_cpu_domain(obj, write_domain); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1609 | |
| 1610 | /* And bump the LRU for this access */ |
| 1611 | i915_gem_object_bump_inactive_ggtt(obj); |
| 1612 | |
| 1613 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1614 | |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1615 | if (write_domain != 0) |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 1616 | intel_fb_obj_invalidate(obj, |
| 1617 | fb_write_origin(obj, write_domain)); |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1618 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1619 | out_unpin: |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1620 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1621 | out: |
| 1622 | i915_gem_object_put(obj); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1623 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1624 | } |
| 1625 | |
| 1626 | /** |
| 1627 | * Called when user space has done writes to this buffer |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1628 | * @dev: drm device |
| 1629 | * @data: ioctl data blob |
| 1630 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1631 | */ |
| 1632 | int |
| 1633 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1634 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1635 | { |
| 1636 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1637 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1638 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1639 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1640 | if (!obj) |
| 1641 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1642 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1643 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 1644 | i915_gem_object_flush_if_display(obj); |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1645 | i915_gem_object_put(obj); |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 1646 | |
| 1647 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1648 | } |
| 1649 | |
| 1650 | /** |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1651 | * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address |
| 1652 | * it is mapped to. |
| 1653 | * @dev: drm device |
| 1654 | * @data: ioctl data blob |
| 1655 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1656 | * |
| 1657 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1658 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1659 | * |
| 1660 | * IMPORTANT: |
| 1661 | * |
| 1662 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1663 | * mmap support, please don't implement mmap support like here. The modern way |
| 1664 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1665 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1666 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1667 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1668 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1669 | */ |
| 1670 | int |
| 1671 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1672 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1673 | { |
| 1674 | struct drm_i915_gem_mmap *args = data; |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1675 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1676 | unsigned long addr; |
| 1677 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1678 | if (args->flags & ~(I915_MMAP_WC)) |
| 1679 | return -EINVAL; |
| 1680 | |
Borislav Petkov | 568a58e | 2016-03-29 17:42:01 +0200 | [diff] [blame] | 1681 | if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT)) |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1682 | return -ENODEV; |
| 1683 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1684 | obj = i915_gem_object_lookup(file, args->handle); |
| 1685 | if (!obj) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1686 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1687 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1688 | /* prime objects have no backing filp to GEM mmap |
| 1689 | * pages from. |
| 1690 | */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1691 | if (!obj->base.filp) { |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1692 | i915_gem_object_put(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1693 | return -EINVAL; |
| 1694 | } |
| 1695 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1696 | addr = vm_mmap(obj->base.filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1697 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1698 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1699 | if (args->flags & I915_MMAP_WC) { |
| 1700 | struct mm_struct *mm = current->mm; |
| 1701 | struct vm_area_struct *vma; |
| 1702 | |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1703 | if (down_write_killable(&mm->mmap_sem)) { |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1704 | i915_gem_object_put(obj); |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1705 | return -EINTR; |
| 1706 | } |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1707 | vma = find_vma(mm, addr); |
| 1708 | if (vma) |
| 1709 | vma->vm_page_prot = |
| 1710 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1711 | else |
| 1712 | addr = -ENOMEM; |
| 1713 | up_write(&mm->mmap_sem); |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1714 | |
| 1715 | /* This may race, but that's ok, it only gets set */ |
Chris Wilson | 5034924 | 2016-08-18 17:17:04 +0100 | [diff] [blame] | 1716 | WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1717 | } |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1718 | i915_gem_object_put(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1719 | if (IS_ERR((void *)addr)) |
| 1720 | return addr; |
| 1721 | |
| 1722 | args->addr_ptr = (uint64_t) addr; |
| 1723 | |
| 1724 | return 0; |
| 1725 | } |
| 1726 | |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame] | 1727 | static unsigned int tile_row_pages(struct drm_i915_gem_object *obj) |
| 1728 | { |
Chris Wilson | 6649a0b | 2017-01-09 16:16:08 +0000 | [diff] [blame] | 1729 | return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT; |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame] | 1730 | } |
| 1731 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1732 | /** |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1733 | * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps |
| 1734 | * |
| 1735 | * A history of the GTT mmap interface: |
| 1736 | * |
| 1737 | * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to |
| 1738 | * aligned and suitable for fencing, and still fit into the available |
| 1739 | * mappable space left by the pinned display objects. A classic problem |
| 1740 | * we called the page-fault-of-doom where we would ping-pong between |
| 1741 | * two objects that could not fit inside the GTT and so the memcpy |
| 1742 | * would page one object in at the expense of the other between every |
| 1743 | * single byte. |
| 1744 | * |
| 1745 | * 1 - Objects can be any size, and have any compatible fencing (X Y, or none |
| 1746 | * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the |
| 1747 | * object is too large for the available space (or simply too large |
| 1748 | * for the mappable aperture!), a view is created instead and faulted |
| 1749 | * into userspace. (This view is aligned and sized appropriately for |
| 1750 | * fenced access.) |
| 1751 | * |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1752 | * 2 - Recognise WC as a separate cache domain so that we can flush the |
| 1753 | * delayed writes via GTT before performing direct access via WC. |
| 1754 | * |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1755 | * Restrictions: |
| 1756 | * |
| 1757 | * * snoopable objects cannot be accessed via the GTT. It can cause machine |
| 1758 | * hangs on some architectures, corruption on others. An attempt to service |
| 1759 | * a GTT page fault from a snoopable object will generate a SIGBUS. |
| 1760 | * |
| 1761 | * * the object must be able to fit into RAM (physical memory, though no |
| 1762 | * limited to the mappable aperture). |
| 1763 | * |
| 1764 | * |
| 1765 | * Caveats: |
| 1766 | * |
| 1767 | * * a new GTT page fault will synchronize rendering from the GPU and flush |
| 1768 | * all data to system memory. Subsequent access will not be synchronized. |
| 1769 | * |
| 1770 | * * all mappings are revoked on runtime device suspend. |
| 1771 | * |
| 1772 | * * there are only 8, 16 or 32 fence registers to share between all users |
| 1773 | * (older machines require fence register for display and blitter access |
| 1774 | * as well). Contention of the fence registers will cause the previous users |
| 1775 | * to be unmapped and any new access will generate new page faults. |
| 1776 | * |
| 1777 | * * running out of memory while servicing a fault may generate a SIGBUS, |
| 1778 | * rather than the expected SIGSEGV. |
| 1779 | */ |
| 1780 | int i915_gem_mmap_gtt_version(void) |
| 1781 | { |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1782 | return 2; |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1783 | } |
| 1784 | |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1785 | static inline struct i915_ggtt_view |
| 1786 | compute_partial_view(struct drm_i915_gem_object *obj, |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1787 | pgoff_t page_offset, |
| 1788 | unsigned int chunk) |
| 1789 | { |
| 1790 | struct i915_ggtt_view view; |
| 1791 | |
| 1792 | if (i915_gem_object_is_tiled(obj)) |
| 1793 | chunk = roundup(chunk, tile_row_pages(obj)); |
| 1794 | |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1795 | view.type = I915_GGTT_VIEW_PARTIAL; |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 1796 | view.partial.offset = rounddown(page_offset, chunk); |
| 1797 | view.partial.size = |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1798 | min_t(unsigned int, chunk, |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 1799 | (obj->base.size >> PAGE_SHIFT) - view.partial.offset); |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1800 | |
| 1801 | /* If the partial covers the entire object, just create a normal VMA. */ |
| 1802 | if (chunk >= obj->base.size >> PAGE_SHIFT) |
| 1803 | view.type = I915_GGTT_VIEW_NORMAL; |
| 1804 | |
| 1805 | return view; |
| 1806 | } |
| 1807 | |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1808 | /** |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1809 | * i915_gem_fault - fault a page into the GTT |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 1810 | * @vmf: fault info |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1811 | * |
| 1812 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1813 | * from userspace. The fault handler takes care of binding the object to |
| 1814 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1815 | * only if needed based on whether the old reg is still valid or the object |
| 1816 | * is tiled) and inserting a new PTE into the faulting process. |
| 1817 | * |
| 1818 | * Note that the faulting process may involve evicting existing objects |
| 1819 | * from the GTT and/or fence registers to make room. So performance may |
| 1820 | * suffer if the GTT working set is large or there are few fence registers |
| 1821 | * left. |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1822 | * |
| 1823 | * The current feature set supported by i915_gem_fault() and thus GTT mmaps |
| 1824 | * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version). |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1825 | */ |
Dave Jiang | 11bac80 | 2017-02-24 14:56:41 -0800 | [diff] [blame] | 1826 | int i915_gem_fault(struct vm_fault *vmf) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1827 | { |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame] | 1828 | #define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */ |
Dave Jiang | 11bac80 | 2017-02-24 14:56:41 -0800 | [diff] [blame] | 1829 | struct vm_area_struct *area = vmf->vma; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1830 | struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1831 | struct drm_device *dev = obj->base.dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1832 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1833 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1834 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1835 | struct i915_vma *vma; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1836 | pgoff_t page_offset; |
Chris Wilson | 8211887 | 2016-08-18 17:17:05 +0100 | [diff] [blame] | 1837 | unsigned int flags; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1838 | int ret; |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1839 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1840 | /* We don't use vmf->pgoff since that has the fake offset */ |
Jan Kara | 1a29d85 | 2016-12-14 15:07:01 -0800 | [diff] [blame] | 1841 | page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1842 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1843 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1844 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1845 | /* Try to flush the object off the GPU first without holding the lock. |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1846 | * Upon acquiring the lock, we will perform our sanity checks and then |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1847 | * repeat the flush holding the lock in the normal manner to catch cases |
| 1848 | * where we are gazumped. |
| 1849 | */ |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 1850 | ret = i915_gem_object_wait(obj, |
| 1851 | I915_WAIT_INTERRUPTIBLE, |
| 1852 | MAX_SCHEDULE_TIMEOUT, |
| 1853 | NULL); |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1854 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1855 | goto err; |
| 1856 | |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1857 | ret = i915_gem_object_pin_pages(obj); |
| 1858 | if (ret) |
| 1859 | goto err; |
| 1860 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1861 | intel_runtime_pm_get(dev_priv); |
| 1862 | |
| 1863 | ret = i915_mutex_lock_interruptible(dev); |
| 1864 | if (ret) |
| 1865 | goto err_rpm; |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1866 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1867 | /* Access to snoopable pages through the GTT is incoherent. */ |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 1868 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 1869 | ret = -EFAULT; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1870 | goto err_unlock; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1871 | } |
| 1872 | |
Chris Wilson | 8211887 | 2016-08-18 17:17:05 +0100 | [diff] [blame] | 1873 | /* If the object is smaller than a couple of partial vma, it is |
| 1874 | * not worth only creating a single partial vma - we may as well |
| 1875 | * clear enough space for the full object. |
| 1876 | */ |
| 1877 | flags = PIN_MAPPABLE; |
| 1878 | if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT) |
| 1879 | flags |= PIN_NONBLOCK | PIN_NONFAULT; |
| 1880 | |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 1881 | /* Now pin it into the GTT as needed */ |
Chris Wilson | 8211887 | 2016-08-18 17:17:05 +0100 | [diff] [blame] | 1882 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags); |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 1883 | if (IS_ERR(vma)) { |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 1884 | /* Use a partial view if it is bigger than available space */ |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1885 | struct i915_ggtt_view view = |
Chris Wilson | 8201c1f | 2017-01-10 09:56:33 +0000 | [diff] [blame] | 1886 | compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES); |
Chris Wilson | aa136d9 | 2016-08-18 17:17:03 +0100 | [diff] [blame] | 1887 | |
Chris Wilson | 5034924 | 2016-08-18 17:17:04 +0100 | [diff] [blame] | 1888 | /* Userspace is now writing through an untracked VMA, abandon |
| 1889 | * all hope that the hardware is able to track future writes. |
| 1890 | */ |
| 1891 | obj->frontbuffer_ggtt_origin = ORIGIN_CPU; |
| 1892 | |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 1893 | vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE); |
| 1894 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1895 | if (IS_ERR(vma)) { |
| 1896 | ret = PTR_ERR(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1897 | goto err_unlock; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1898 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1899 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1900 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1901 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1902 | goto err_unpin; |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1903 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1904 | ret = i915_vma_get_fence(vma); |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1905 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1906 | goto err_unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1907 | |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1908 | /* Mark as being mmapped into userspace for later revocation */ |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1909 | assert_rpm_wakelock_held(dev_priv); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1910 | if (list_empty(&obj->userfault_link)) |
| 1911 | list_add(&obj->userfault_link, &dev_priv->mm.userfault_list); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1912 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1913 | /* Finally, remap it using the new GTT offset */ |
Chris Wilson | c58305a | 2016-08-19 16:54:28 +0100 | [diff] [blame] | 1914 | ret = remap_io_mapping(area, |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 1915 | area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT), |
Chris Wilson | c58305a | 2016-08-19 16:54:28 +0100 | [diff] [blame] | 1916 | (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT, |
| 1917 | min_t(u64, vma->size, area->vm_end - area->vm_start), |
| 1918 | &ggtt->mappable); |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 1919 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1920 | err_unpin: |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1921 | __i915_vma_unpin(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1922 | err_unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1923 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1924 | err_rpm: |
| 1925 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1926 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1927 | err: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1928 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1929 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 1930 | /* |
| 1931 | * We eat errors when the gpu is terminally wedged to avoid |
| 1932 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 1933 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 1934 | * and so needs to be reported. |
| 1935 | */ |
| 1936 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1937 | ret = VM_FAULT_SIGBUS; |
| 1938 | break; |
| 1939 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1940 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 1941 | /* |
| 1942 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 1943 | * handler to reset everything when re-faulting in |
| 1944 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1945 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1946 | case 0: |
| 1947 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1948 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1949 | case -EBUSY: |
| 1950 | /* |
| 1951 | * EBUSY is ok: this just means that another thread |
| 1952 | * already did the job. |
| 1953 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1954 | ret = VM_FAULT_NOPAGE; |
| 1955 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1956 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1957 | ret = VM_FAULT_OOM; |
| 1958 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1959 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 1960 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1961 | ret = VM_FAULT_SIGBUS; |
| 1962 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1963 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1964 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1965 | ret = VM_FAULT_SIGBUS; |
| 1966 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1967 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1968 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1969 | } |
| 1970 | |
| 1971 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1972 | * i915_gem_release_mmap - remove physical page mappings |
| 1973 | * @obj: obj in question |
| 1974 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1975 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1976 | * relinquish ownership of the pages back to the system. |
| 1977 | * |
| 1978 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1979 | * object through the GTT and then lose the fence register due to |
| 1980 | * resource pressure. Similarly if the object has been moved out of the |
| 1981 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1982 | * mapping will then trigger a page fault on the next user access, allowing |
| 1983 | * fixup by i915_gem_fault(). |
| 1984 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1985 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1986 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1987 | { |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1988 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1989 | |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1990 | /* Serialisation between user GTT access and our code depends upon |
| 1991 | * revoking the CPU's PTE whilst the mutex is held. The next user |
| 1992 | * pagefault then has to wait until we release the mutex. |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1993 | * |
| 1994 | * Note that RPM complicates somewhat by adding an additional |
| 1995 | * requirement that operations to the GGTT be made holding the RPM |
| 1996 | * wakeref. |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1997 | */ |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 1998 | lockdep_assert_held(&i915->drm.struct_mutex); |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1999 | intel_runtime_pm_get(i915); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2000 | |
Chris Wilson | 3594a3e | 2016-10-24 13:42:16 +0100 | [diff] [blame] | 2001 | if (list_empty(&obj->userfault_link)) |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 2002 | goto out; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2003 | |
Chris Wilson | 3594a3e | 2016-10-24 13:42:16 +0100 | [diff] [blame] | 2004 | list_del_init(&obj->userfault_link); |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 2005 | drm_vma_node_unmap(&obj->base.vma_node, |
| 2006 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2007 | |
| 2008 | /* Ensure that the CPU's PTE are revoked and there are not outstanding |
| 2009 | * memory transactions from userspace before we return. The TLB |
| 2010 | * flushing implied above by changing the PTE above *should* be |
| 2011 | * sufficient, an extra barrier here just provides us with a bit |
| 2012 | * of paranoid documentation about our requirement to serialise |
| 2013 | * memory writes before touching registers / GSM. |
| 2014 | */ |
| 2015 | wmb(); |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 2016 | |
| 2017 | out: |
| 2018 | intel_runtime_pm_put(i915); |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2019 | } |
| 2020 | |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2021 | void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv) |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 2022 | { |
Chris Wilson | 3594a3e | 2016-10-24 13:42:16 +0100 | [diff] [blame] | 2023 | struct drm_i915_gem_object *obj, *on; |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2024 | int i; |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 2025 | |
Chris Wilson | 3594a3e | 2016-10-24 13:42:16 +0100 | [diff] [blame] | 2026 | /* |
| 2027 | * Only called during RPM suspend. All users of the userfault_list |
| 2028 | * must be holding an RPM wakeref to ensure that this can not |
| 2029 | * run concurrently with themselves (and use the struct_mutex for |
| 2030 | * protection between themselves). |
| 2031 | */ |
| 2032 | |
| 2033 | list_for_each_entry_safe(obj, on, |
| 2034 | &dev_priv->mm.userfault_list, userfault_link) { |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 2035 | list_del_init(&obj->userfault_link); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 2036 | drm_vma_node_unmap(&obj->base.vma_node, |
| 2037 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 2038 | } |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2039 | |
| 2040 | /* The fence will be lost when the device powers down. If any were |
| 2041 | * in use by hardware (i.e. they are pinned), we should not be powering |
| 2042 | * down! All other fences will be reacquired by the user upon waking. |
| 2043 | */ |
| 2044 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
| 2045 | struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i]; |
| 2046 | |
Chris Wilson | e0ec3ec | 2017-02-03 12:57:17 +0000 | [diff] [blame] | 2047 | /* Ideally we want to assert that the fence register is not |
| 2048 | * live at this point (i.e. that no piece of code will be |
| 2049 | * trying to write through fence + GTT, as that both violates |
| 2050 | * our tracking of activity and associated locking/barriers, |
| 2051 | * but also is illegal given that the hw is powered down). |
| 2052 | * |
| 2053 | * Previously we used reg->pin_count as a "liveness" indicator. |
| 2054 | * That is not sufficient, and we need a more fine-grained |
| 2055 | * tool if we want to have a sanity check here. |
| 2056 | */ |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2057 | |
| 2058 | if (!reg->vma) |
| 2059 | continue; |
| 2060 | |
| 2061 | GEM_BUG_ON(!list_empty(®->vma->obj->userfault_link)); |
| 2062 | reg->dirty = true; |
| 2063 | } |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 2064 | } |
| 2065 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2066 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 2067 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2068 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2069 | int err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2070 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2071 | err = drm_gem_create_mmap_offset(&obj->base); |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2072 | if (likely(!err)) |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2073 | return 0; |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2074 | |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2075 | /* Attempt to reap some mmap space from dead objects */ |
| 2076 | do { |
| 2077 | err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE); |
| 2078 | if (err) |
| 2079 | break; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2080 | |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2081 | i915_gem_drain_freed_objects(dev_priv); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2082 | err = drm_gem_create_mmap_offset(&obj->base); |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2083 | if (!err) |
| 2084 | break; |
| 2085 | |
| 2086 | } while (flush_delayed_work(&dev_priv->gt.retire_work)); |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2087 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2088 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2089 | } |
| 2090 | |
| 2091 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 2092 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2093 | drm_gem_free_mmap_offset(&obj->base); |
| 2094 | } |
| 2095 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2096 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2097 | i915_gem_mmap_gtt(struct drm_file *file, |
| 2098 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2099 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2100 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2101 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2102 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2103 | int ret; |
| 2104 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 2105 | obj = i915_gem_object_lookup(file, handle); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2106 | if (!obj) |
| 2107 | return -ENOENT; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 2108 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2109 | ret = i915_gem_object_create_mmap_offset(obj); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2110 | if (ret == 0) |
| 2111 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2112 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 2113 | i915_gem_object_put(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2114 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2115 | } |
| 2116 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2117 | /** |
| 2118 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 2119 | * @dev: DRM device |
| 2120 | * @data: GTT mapping ioctl data |
| 2121 | * @file: GEM object info |
| 2122 | * |
| 2123 | * Simply returns the fake offset to userspace so it can mmap it. |
| 2124 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 2125 | * up so we can get faults in the handler above. |
| 2126 | * |
| 2127 | * The fault handler will take care of binding the object into the GTT |
| 2128 | * (since it may have been evicted to make room for something), allocating |
| 2129 | * a fence register, and mapping the appropriate aperture address into |
| 2130 | * userspace. |
| 2131 | */ |
| 2132 | int |
| 2133 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2134 | struct drm_file *file) |
| 2135 | { |
| 2136 | struct drm_i915_gem_mmap_gtt *args = data; |
| 2137 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2138 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2139 | } |
| 2140 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2141 | /* Immediately discard the backing storage */ |
| 2142 | static void |
| 2143 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2144 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2145 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2146 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2147 | if (obj->base.filp == NULL) |
| 2148 | return; |
| 2149 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2150 | /* Our goal here is to return as much of the memory as |
| 2151 | * is possible back to the system as we are called from OOM. |
| 2152 | * To do this we must instruct the shmfs to drop all of its |
| 2153 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2154 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2155 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2156 | obj->mm.madv = __I915_MADV_PURGED; |
Chris Wilson | 4e5462e | 2017-03-07 13:20:31 +0000 | [diff] [blame] | 2157 | obj->mm.pages = ERR_PTR(-EFAULT); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2158 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2159 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2160 | /* Try to discard unwanted pages */ |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2161 | void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2162 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2163 | struct address_space *mapping; |
| 2164 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2165 | lockdep_assert_held(&obj->mm.lock); |
| 2166 | GEM_BUG_ON(obj->mm.pages); |
| 2167 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2168 | switch (obj->mm.madv) { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2169 | case I915_MADV_DONTNEED: |
| 2170 | i915_gem_object_truncate(obj); |
| 2171 | case __I915_MADV_PURGED: |
| 2172 | return; |
| 2173 | } |
| 2174 | |
| 2175 | if (obj->base.filp == NULL) |
| 2176 | return; |
| 2177 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2178 | mapping = obj->base.filp->f_mapping, |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2179 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2180 | } |
| 2181 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2182 | static void |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2183 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj, |
| 2184 | struct sg_table *pages) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2185 | { |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2186 | struct sgt_iter sgt_iter; |
| 2187 | struct page *page; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2188 | |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 2189 | __i915_gem_object_release_shmem(obj, pages, true); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2190 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2191 | i915_gem_gtt_finish_pages(obj, pages); |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2192 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2193 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2194 | i915_gem_object_save_bit_17_swizzle(obj, pages); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2195 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2196 | for_each_sgt_page(page, sgt_iter, pages) { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2197 | if (obj->mm.dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2198 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2199 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2200 | if (obj->mm.madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2201 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2202 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 2203 | put_page(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2204 | } |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2205 | obj->mm.dirty = false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2206 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2207 | sg_free_table(pages); |
| 2208 | kfree(pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2209 | } |
| 2210 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2211 | static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj) |
| 2212 | { |
| 2213 | struct radix_tree_iter iter; |
| 2214 | void **slot; |
| 2215 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2216 | radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0) |
| 2217 | radix_tree_delete(&obj->mm.get_page.radix, iter.index); |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2218 | } |
| 2219 | |
Chris Wilson | 548625e | 2016-11-01 12:11:34 +0000 | [diff] [blame] | 2220 | void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj, |
| 2221 | enum i915_mm_subclass subclass) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2222 | { |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2223 | struct sg_table *pages; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2224 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2225 | if (i915_gem_object_has_pinned_pages(obj)) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2226 | return; |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2227 | |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2228 | GEM_BUG_ON(obj->bind_count); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2229 | if (!READ_ONCE(obj->mm.pages)) |
| 2230 | return; |
| 2231 | |
| 2232 | /* May be called by shrinker from within get_pages() (on another bo) */ |
Chris Wilson | 548625e | 2016-11-01 12:11:34 +0000 | [diff] [blame] | 2233 | mutex_lock_nested(&obj->mm.lock, subclass); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2234 | if (unlikely(atomic_read(&obj->mm.pages_pin_count))) |
| 2235 | goto unlock; |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 2236 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2237 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 2238 | * array, hence protect them from being reaped by removing them from gtt |
| 2239 | * lists early. */ |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2240 | pages = fetch_and_zero(&obj->mm.pages); |
| 2241 | GEM_BUG_ON(!pages); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2242 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2243 | if (obj->mm.mapping) { |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2244 | void *ptr; |
| 2245 | |
Chris Wilson | 0ce8178 | 2017-05-17 13:09:59 +0100 | [diff] [blame] | 2246 | ptr = page_mask_bits(obj->mm.mapping); |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2247 | if (is_vmalloc_addr(ptr)) |
| 2248 | vunmap(ptr); |
Chris Wilson | fb8621d | 2016-04-08 12:11:14 +0100 | [diff] [blame] | 2249 | else |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2250 | kunmap(kmap_to_page(ptr)); |
| 2251 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2252 | obj->mm.mapping = NULL; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2253 | } |
| 2254 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2255 | __i915_gem_object_reset_page_iter(obj); |
| 2256 | |
Chris Wilson | 4e5462e | 2017-03-07 13:20:31 +0000 | [diff] [blame] | 2257 | if (!IS_ERR(pages)) |
| 2258 | obj->ops->put_pages(obj, pages); |
| 2259 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2260 | unlock: |
| 2261 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2262 | } |
| 2263 | |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2264 | static bool i915_sg_trim(struct sg_table *orig_st) |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2265 | { |
| 2266 | struct sg_table new_st; |
| 2267 | struct scatterlist *sg, *new_sg; |
| 2268 | unsigned int i; |
| 2269 | |
| 2270 | if (orig_st->nents == orig_st->orig_nents) |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2271 | return false; |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2272 | |
Chris Wilson | 8bfc478f | 2016-12-23 14:57:58 +0000 | [diff] [blame] | 2273 | if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN)) |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2274 | return false; |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2275 | |
| 2276 | new_sg = new_st.sgl; |
| 2277 | for_each_sg(orig_st->sgl, sg, orig_st->nents, i) { |
| 2278 | sg_set_page(new_sg, sg_page(sg), sg->length, 0); |
| 2279 | /* called before being DMA mapped, no need to copy sg->dma_* */ |
| 2280 | new_sg = sg_next(new_sg); |
| 2281 | } |
Chris Wilson | c2dc6cc | 2016-12-19 12:43:46 +0000 | [diff] [blame] | 2282 | GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */ |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2283 | |
| 2284 | sg_free_table(orig_st); |
| 2285 | |
| 2286 | *orig_st = new_st; |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2287 | return true; |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2288 | } |
| 2289 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2290 | static struct sg_table * |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2291 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2292 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2293 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | d766ef5 | 2016-12-19 12:43:45 +0000 | [diff] [blame] | 2294 | const unsigned long page_count = obj->base.size / PAGE_SIZE; |
| 2295 | unsigned long i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2296 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2297 | struct sg_table *st; |
| 2298 | struct scatterlist *sg; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2299 | struct sgt_iter sgt_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2300 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2301 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Chris Wilson | 4ff340f0 | 2016-10-18 13:02:50 +0100 | [diff] [blame] | 2302 | unsigned int max_segment; |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2303 | gfp_t noreclaim; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2304 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2305 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2306 | /* Assert that the object is not currently in any GPU domain. As it |
| 2307 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2308 | * a GPU cache |
| 2309 | */ |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2310 | GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 2311 | GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2312 | |
Konrad Rzeszutek Wilk | 7453c54 | 2016-12-20 10:02:02 -0500 | [diff] [blame] | 2313 | max_segment = swiotlb_max_segment(); |
Chris Wilson | 871dfbd | 2016-10-11 09:20:21 +0100 | [diff] [blame] | 2314 | if (!max_segment) |
Chris Wilson | 4ff340f0 | 2016-10-18 13:02:50 +0100 | [diff] [blame] | 2315 | max_segment = rounddown(UINT_MAX, PAGE_SIZE); |
Chris Wilson | 871dfbd | 2016-10-11 09:20:21 +0100 | [diff] [blame] | 2316 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2317 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2318 | if (st == NULL) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2319 | return ERR_PTR(-ENOMEM); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2320 | |
Chris Wilson | d766ef5 | 2016-12-19 12:43:45 +0000 | [diff] [blame] | 2321 | rebuild_st: |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2322 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2323 | kfree(st); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2324 | return ERR_PTR(-ENOMEM); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2325 | } |
| 2326 | |
| 2327 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2328 | * at this point until we release them. |
| 2329 | * |
| 2330 | * Fail silently without starting the shrinker |
| 2331 | */ |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2332 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | 0f6ab55 | 2017-06-09 12:03:48 +0100 | [diff] [blame] | 2333 | noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM); |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2334 | noreclaim |= __GFP_NORETRY | __GFP_NOWARN; |
| 2335 | |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2336 | sg = st->sgl; |
| 2337 | st->nents = 0; |
| 2338 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2339 | const unsigned int shrink[] = { |
| 2340 | I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE, |
| 2341 | 0, |
| 2342 | }, *s = shrink; |
| 2343 | gfp_t gfp = noreclaim; |
| 2344 | |
| 2345 | do { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2346 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2347 | if (likely(!IS_ERR(page))) |
| 2348 | break; |
| 2349 | |
| 2350 | if (!*s) { |
| 2351 | ret = PTR_ERR(page); |
| 2352 | goto err_sg; |
| 2353 | } |
| 2354 | |
| 2355 | i915_gem_shrink(dev_priv, 2 * page_count, *s++); |
| 2356 | cond_resched(); |
Chris Wilson | 24f8e00 | 2017-03-22 11:05:21 +0000 | [diff] [blame] | 2357 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2358 | /* We've tried hard to allocate the memory by reaping |
| 2359 | * our own buffer, now let the real VM do its job and |
| 2360 | * go down in flames if truly OOM. |
Chris Wilson | 24f8e00 | 2017-03-22 11:05:21 +0000 | [diff] [blame] | 2361 | * |
| 2362 | * However, since graphics tend to be disposable, |
| 2363 | * defer the oom here by reporting the ENOMEM back |
| 2364 | * to userspace. |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2365 | */ |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2366 | if (!*s) { |
| 2367 | /* reclaim and warn, but no oom */ |
| 2368 | gfp = mapping_gfp_mask(mapping); |
Chris Wilson | eaf4180 | 2017-06-09 12:03:47 +0100 | [diff] [blame] | 2369 | |
| 2370 | /* Our bo are always dirty and so we require |
| 2371 | * kswapd to reclaim our pages (direct reclaim |
| 2372 | * does not effectively begin pageout of our |
| 2373 | * buffers on its own). However, direct reclaim |
| 2374 | * only waits for kswapd when under allocation |
| 2375 | * congestion. So as a result __GFP_RECLAIM is |
| 2376 | * unreliable and fails to actually reclaim our |
| 2377 | * dirty pages -- unless you try over and over |
| 2378 | * again with !__GFP_NORETRY. However, we still |
| 2379 | * want to fail this allocation rather than |
| 2380 | * trigger the out-of-memory killer and for |
Michal Hocko | dbb3295 | 2017-07-12 14:36:55 -0700 | [diff] [blame] | 2381 | * this we want __GFP_RETRY_MAYFAIL. |
Chris Wilson | eaf4180 | 2017-06-09 12:03:47 +0100 | [diff] [blame] | 2382 | */ |
Michal Hocko | dbb3295 | 2017-07-12 14:36:55 -0700 | [diff] [blame] | 2383 | gfp |= __GFP_RETRY_MAYFAIL; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2384 | } |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2385 | } while (1); |
| 2386 | |
Chris Wilson | 871dfbd | 2016-10-11 09:20:21 +0100 | [diff] [blame] | 2387 | if (!i || |
| 2388 | sg->length >= max_segment || |
| 2389 | page_to_pfn(page) != last_pfn + 1) { |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2390 | if (i) |
| 2391 | sg = sg_next(sg); |
| 2392 | st->nents++; |
| 2393 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2394 | } else { |
| 2395 | sg->length += PAGE_SIZE; |
| 2396 | } |
| 2397 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2398 | |
| 2399 | /* Check that the i965g/gm workaround works. */ |
| 2400 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2401 | } |
Chris Wilson | 871dfbd | 2016-10-11 09:20:21 +0100 | [diff] [blame] | 2402 | if (sg) /* loop terminated early; short sg table */ |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2403 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2404 | |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2405 | /* Trim unused sg entries to avoid wasting memory. */ |
| 2406 | i915_sg_trim(st); |
| 2407 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2408 | ret = i915_gem_gtt_prepare_pages(obj, st); |
Chris Wilson | d766ef5 | 2016-12-19 12:43:45 +0000 | [diff] [blame] | 2409 | if (ret) { |
| 2410 | /* DMA remapping failed? One possible cause is that |
| 2411 | * it could not reserve enough large entries, asking |
| 2412 | * for PAGE_SIZE chunks instead may be helpful. |
| 2413 | */ |
| 2414 | if (max_segment > PAGE_SIZE) { |
| 2415 | for_each_sgt_page(page, sgt_iter, st) |
| 2416 | put_page(page); |
| 2417 | sg_free_table(st); |
| 2418 | |
| 2419 | max_segment = PAGE_SIZE; |
| 2420 | goto rebuild_st; |
| 2421 | } else { |
| 2422 | dev_warn(&dev_priv->drm.pdev->dev, |
| 2423 | "Failed to DMA remap %lu pages\n", |
| 2424 | page_count); |
| 2425 | goto err_pages; |
| 2426 | } |
| 2427 | } |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2428 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2429 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2430 | i915_gem_object_do_bit_17_swizzle(obj, st); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2431 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2432 | return st; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2433 | |
Chris Wilson | b17993b | 2016-11-14 11:29:30 +0000 | [diff] [blame] | 2434 | err_sg: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2435 | sg_mark_end(sg); |
Chris Wilson | b17993b | 2016-11-14 11:29:30 +0000 | [diff] [blame] | 2436 | err_pages: |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2437 | for_each_sgt_page(page, sgt_iter, st) |
| 2438 | put_page(page); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2439 | sg_free_table(st); |
| 2440 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2441 | |
| 2442 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2443 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2444 | * ENOMEM for a genuine allocation failure. |
| 2445 | * |
| 2446 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2447 | * space and so want to translate the error from shmemfs back to our |
| 2448 | * usual understanding of ENOMEM. |
| 2449 | */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2450 | if (ret == -ENOSPC) |
| 2451 | ret = -ENOMEM; |
| 2452 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2453 | return ERR_PTR(ret); |
| 2454 | } |
| 2455 | |
| 2456 | void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj, |
| 2457 | struct sg_table *pages) |
| 2458 | { |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2459 | lockdep_assert_held(&obj->mm.lock); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2460 | |
| 2461 | obj->mm.get_page.sg_pos = pages->sgl; |
| 2462 | obj->mm.get_page.sg_idx = 0; |
| 2463 | |
| 2464 | obj->mm.pages = pages; |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2465 | |
| 2466 | if (i915_gem_object_is_tiled(obj) && |
| 2467 | to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
| 2468 | GEM_BUG_ON(obj->mm.quirked); |
| 2469 | __i915_gem_object_pin_pages(obj); |
| 2470 | obj->mm.quirked = true; |
| 2471 | } |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2472 | } |
| 2473 | |
| 2474 | static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2475 | { |
| 2476 | struct sg_table *pages; |
| 2477 | |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2478 | GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj)); |
| 2479 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2480 | if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) { |
| 2481 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
| 2482 | return -EFAULT; |
| 2483 | } |
| 2484 | |
| 2485 | pages = obj->ops->get_pages(obj); |
| 2486 | if (unlikely(IS_ERR(pages))) |
| 2487 | return PTR_ERR(pages); |
| 2488 | |
| 2489 | __i915_gem_object_set_pages(obj, pages); |
| 2490 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2491 | } |
| 2492 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2493 | /* Ensure that the associated pages are gathered from the backing storage |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2494 | * and pinned into our object. i915_gem_object_pin_pages() may be called |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2495 | * multiple times before they are released by a single call to |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2496 | * i915_gem_object_unpin_pages() - once the pages are no longer referenced |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2497 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2498 | * or as the object is itself released. |
| 2499 | */ |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2500 | int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2501 | { |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2502 | int err; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2503 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2504 | err = mutex_lock_interruptible(&obj->mm.lock); |
| 2505 | if (err) |
| 2506 | return err; |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 2507 | |
Chris Wilson | 4e5462e | 2017-03-07 13:20:31 +0000 | [diff] [blame] | 2508 | if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) { |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2509 | err = ____i915_gem_object_get_pages(obj); |
| 2510 | if (err) |
| 2511 | goto unlock; |
| 2512 | |
| 2513 | smp_mb__before_atomic(); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2514 | } |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2515 | atomic_inc(&obj->mm.pages_pin_count); |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2516 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2517 | unlock: |
| 2518 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2519 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2520 | } |
| 2521 | |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2522 | /* The 'mapping' part of i915_gem_object_pin_map() below */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2523 | static void *i915_gem_object_map(const struct drm_i915_gem_object *obj, |
| 2524 | enum i915_map_type type) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2525 | { |
| 2526 | unsigned long n_pages = obj->base.size >> PAGE_SHIFT; |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2527 | struct sg_table *sgt = obj->mm.pages; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2528 | struct sgt_iter sgt_iter; |
| 2529 | struct page *page; |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2530 | struct page *stack_pages[32]; |
| 2531 | struct page **pages = stack_pages; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2532 | unsigned long i = 0; |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2533 | pgprot_t pgprot; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2534 | void *addr; |
| 2535 | |
| 2536 | /* A single page can always be kmapped */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2537 | if (n_pages == 1 && type == I915_MAP_WB) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2538 | return kmap(sg_page(sgt->sgl)); |
| 2539 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2540 | if (n_pages > ARRAY_SIZE(stack_pages)) { |
| 2541 | /* Too big for stack -- allocate temporary array instead */ |
Michal Hocko | 2098105 | 2017-05-17 14:23:12 +0200 | [diff] [blame] | 2542 | pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_TEMPORARY); |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2543 | if (!pages) |
| 2544 | return NULL; |
| 2545 | } |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2546 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2547 | for_each_sgt_page(page, sgt_iter, sgt) |
| 2548 | pages[i++] = page; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2549 | |
| 2550 | /* Check that we have the expected number of pages */ |
| 2551 | GEM_BUG_ON(i != n_pages); |
| 2552 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2553 | switch (type) { |
| 2554 | case I915_MAP_WB: |
| 2555 | pgprot = PAGE_KERNEL; |
| 2556 | break; |
| 2557 | case I915_MAP_WC: |
| 2558 | pgprot = pgprot_writecombine(PAGE_KERNEL_IO); |
| 2559 | break; |
| 2560 | } |
| 2561 | addr = vmap(pages, n_pages, 0, pgprot); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2562 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2563 | if (pages != stack_pages) |
Michal Hocko | 2098105 | 2017-05-17 14:23:12 +0200 | [diff] [blame] | 2564 | kvfree(pages); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2565 | |
| 2566 | return addr; |
| 2567 | } |
| 2568 | |
| 2569 | /* get, pin, and map the pages of the object into kernel space */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2570 | void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj, |
| 2571 | enum i915_map_type type) |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2572 | { |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2573 | enum i915_map_type has_type; |
| 2574 | bool pinned; |
| 2575 | void *ptr; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2576 | int ret; |
| 2577 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2578 | GEM_BUG_ON(!i915_gem_object_has_struct_page(obj)); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2579 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2580 | ret = mutex_lock_interruptible(&obj->mm.lock); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2581 | if (ret) |
| 2582 | return ERR_PTR(ret); |
| 2583 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2584 | pinned = true; |
| 2585 | if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) { |
Chris Wilson | 4e5462e | 2017-03-07 13:20:31 +0000 | [diff] [blame] | 2586 | if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) { |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2587 | ret = ____i915_gem_object_get_pages(obj); |
| 2588 | if (ret) |
| 2589 | goto err_unlock; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2590 | |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2591 | smp_mb__before_atomic(); |
| 2592 | } |
| 2593 | atomic_inc(&obj->mm.pages_pin_count); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2594 | pinned = false; |
| 2595 | } |
| 2596 | GEM_BUG_ON(!obj->mm.pages); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2597 | |
Chris Wilson | 0ce8178 | 2017-05-17 13:09:59 +0100 | [diff] [blame] | 2598 | ptr = page_unpack_bits(obj->mm.mapping, &has_type); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2599 | if (ptr && has_type != type) { |
| 2600 | if (pinned) { |
| 2601 | ret = -EBUSY; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2602 | goto err_unpin; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2603 | } |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2604 | |
| 2605 | if (is_vmalloc_addr(ptr)) |
| 2606 | vunmap(ptr); |
| 2607 | else |
| 2608 | kunmap(kmap_to_page(ptr)); |
| 2609 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2610 | ptr = obj->mm.mapping = NULL; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2611 | } |
| 2612 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2613 | if (!ptr) { |
| 2614 | ptr = i915_gem_object_map(obj, type); |
| 2615 | if (!ptr) { |
| 2616 | ret = -ENOMEM; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2617 | goto err_unpin; |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2618 | } |
| 2619 | |
Chris Wilson | 0ce8178 | 2017-05-17 13:09:59 +0100 | [diff] [blame] | 2620 | obj->mm.mapping = page_pack_bits(ptr, type); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2621 | } |
| 2622 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2623 | out_unlock: |
| 2624 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2625 | return ptr; |
| 2626 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2627 | err_unpin: |
| 2628 | atomic_dec(&obj->mm.pages_pin_count); |
| 2629 | err_unlock: |
| 2630 | ptr = ERR_PTR(ret); |
| 2631 | goto out_unlock; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2632 | } |
| 2633 | |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 2634 | static int |
| 2635 | i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj, |
| 2636 | const struct drm_i915_gem_pwrite *arg) |
| 2637 | { |
| 2638 | struct address_space *mapping = obj->base.filp->f_mapping; |
| 2639 | char __user *user_data = u64_to_user_ptr(arg->data_ptr); |
| 2640 | u64 remain, offset; |
| 2641 | unsigned int pg; |
| 2642 | |
| 2643 | /* Before we instantiate/pin the backing store for our use, we |
| 2644 | * can prepopulate the shmemfs filp efficiently using a write into |
| 2645 | * the pagecache. We avoid the penalty of instantiating all the |
| 2646 | * pages, important if the user is just writing to a few and never |
| 2647 | * uses the object on the GPU, and using a direct write into shmemfs |
| 2648 | * allows it to avoid the cost of retrieving a page (either swapin |
| 2649 | * or clearing-before-use) before it is overwritten. |
| 2650 | */ |
| 2651 | if (READ_ONCE(obj->mm.pages)) |
| 2652 | return -ENODEV; |
| 2653 | |
| 2654 | /* Before the pages are instantiated the object is treated as being |
| 2655 | * in the CPU domain. The pages will be clflushed as required before |
| 2656 | * use, and we can freely write into the pages directly. If userspace |
| 2657 | * races pwrite with any other operation; corruption will ensue - |
| 2658 | * that is userspace's prerogative! |
| 2659 | */ |
| 2660 | |
| 2661 | remain = arg->size; |
| 2662 | offset = arg->offset; |
| 2663 | pg = offset_in_page(offset); |
| 2664 | |
| 2665 | do { |
| 2666 | unsigned int len, unwritten; |
| 2667 | struct page *page; |
| 2668 | void *data, *vaddr; |
| 2669 | int err; |
| 2670 | |
| 2671 | len = PAGE_SIZE - pg; |
| 2672 | if (len > remain) |
| 2673 | len = remain; |
| 2674 | |
| 2675 | err = pagecache_write_begin(obj->base.filp, mapping, |
| 2676 | offset, len, 0, |
| 2677 | &page, &data); |
| 2678 | if (err < 0) |
| 2679 | return err; |
| 2680 | |
| 2681 | vaddr = kmap(page); |
| 2682 | unwritten = copy_from_user(vaddr + pg, user_data, len); |
| 2683 | kunmap(page); |
| 2684 | |
| 2685 | err = pagecache_write_end(obj->base.filp, mapping, |
| 2686 | offset, len, len - unwritten, |
| 2687 | page, data); |
| 2688 | if (err < 0) |
| 2689 | return err; |
| 2690 | |
| 2691 | if (unwritten) |
| 2692 | return -EFAULT; |
| 2693 | |
| 2694 | remain -= len; |
| 2695 | user_data += len; |
| 2696 | offset += len; |
| 2697 | pg = 0; |
| 2698 | } while (remain); |
| 2699 | |
| 2700 | return 0; |
| 2701 | } |
| 2702 | |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 2703 | static bool ban_context(const struct i915_gem_context *ctx, |
| 2704 | unsigned int score) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2705 | { |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 2706 | return (i915_gem_context_is_bannable(ctx) && |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 2707 | score >= CONTEXT_SCORE_BAN_THRESHOLD); |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2708 | } |
| 2709 | |
Mika Kuoppala | e5e1fc4 | 2016-11-16 17:20:31 +0200 | [diff] [blame] | 2710 | static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2711 | { |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 2712 | unsigned int score; |
| 2713 | bool banned; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 2714 | |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 2715 | atomic_inc(&ctx->guilty_count); |
| 2716 | |
| 2717 | score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score); |
| 2718 | banned = ban_context(ctx, score); |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 2719 | DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n", |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 2720 | ctx->name, score, yesno(banned)); |
| 2721 | if (!banned) |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 2722 | return; |
| 2723 | |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 2724 | i915_gem_context_set_banned(ctx); |
| 2725 | if (!IS_ERR_OR_NULL(ctx->file_priv)) { |
| 2726 | atomic_inc(&ctx->file_priv->context_bans); |
| 2727 | DRM_DEBUG_DRIVER("client %s has had %d context banned\n", |
| 2728 | ctx->name, atomic_read(&ctx->file_priv->context_bans)); |
| 2729 | } |
Mika Kuoppala | e5e1fc4 | 2016-11-16 17:20:31 +0200 | [diff] [blame] | 2730 | } |
| 2731 | |
| 2732 | static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx) |
| 2733 | { |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 2734 | atomic_inc(&ctx->active_count); |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2735 | } |
| 2736 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2737 | struct drm_i915_gem_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2738 | i915_gem_find_active_request(struct intel_engine_cs *engine) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2739 | { |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 2740 | struct drm_i915_gem_request *request, *active = NULL; |
| 2741 | unsigned long flags; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2742 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 2743 | /* We are called by the error capture and reset at a random |
| 2744 | * point in time. In particular, note that neither is crucially |
| 2745 | * ordered with an interrupt. After a hang, the GPU is dead and we |
| 2746 | * assume that no more writes can happen (we waited long enough for |
| 2747 | * all writes that were in transaction to be flushed) - adding an |
| 2748 | * extra delay for a recent interrupt is pointless. Hence, we do |
| 2749 | * not need an engine->irq_seqno_barrier() before the seqno reads. |
| 2750 | */ |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 2751 | spin_lock_irqsave(&engine->timeline->lock, flags); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 2752 | list_for_each_entry(request, &engine->timeline->requests, link) { |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 2753 | if (__i915_gem_request_completed(request, |
| 2754 | request->global_seqno)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2755 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2756 | |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 2757 | GEM_BUG_ON(request->engine != engine); |
Chris Wilson | c00122f3 | 2017-02-12 17:19:58 +0000 | [diff] [blame] | 2758 | GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, |
| 2759 | &request->fence.flags)); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2760 | |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 2761 | active = request; |
| 2762 | break; |
| 2763 | } |
| 2764 | spin_unlock_irqrestore(&engine->timeline->lock, flags); |
| 2765 | |
| 2766 | return active; |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2767 | } |
| 2768 | |
Mika Kuoppala | bf2f043 | 2017-01-17 17:59:04 +0200 | [diff] [blame] | 2769 | static bool engine_stalled(struct intel_engine_cs *engine) |
| 2770 | { |
| 2771 | if (!engine->hangcheck.stalled) |
| 2772 | return false; |
| 2773 | |
| 2774 | /* Check for possible seqno movement after hang declaration */ |
| 2775 | if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) { |
| 2776 | DRM_DEBUG_DRIVER("%s pardoned\n", engine->name); |
| 2777 | return false; |
| 2778 | } |
| 2779 | |
| 2780 | return true; |
| 2781 | } |
| 2782 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 2783 | /* |
| 2784 | * Ensure irq handler finishes, and not run again. |
| 2785 | * Also return the active request so that we only search for it once. |
| 2786 | */ |
| 2787 | struct drm_i915_gem_request * |
| 2788 | i915_gem_reset_prepare_engine(struct intel_engine_cs *engine) |
| 2789 | { |
| 2790 | struct drm_i915_gem_request *request = NULL; |
| 2791 | |
| 2792 | /* Prevent the signaler thread from updating the request |
| 2793 | * state (by calling dma_fence_signal) as we are processing |
| 2794 | * the reset. The write from the GPU of the seqno is |
| 2795 | * asynchronous and the signaler thread may see a different |
| 2796 | * value to us and declare the request complete, even though |
| 2797 | * the reset routine have picked that request as the active |
| 2798 | * (incomplete) request. This conflict is not handled |
| 2799 | * gracefully! |
| 2800 | */ |
| 2801 | kthread_park(engine->breadcrumbs.signaler); |
| 2802 | |
| 2803 | /* Prevent request submission to the hardware until we have |
| 2804 | * completed the reset in i915_gem_reset_finish(). If a request |
| 2805 | * is completed by one engine, it may then queue a request |
| 2806 | * to a second via its engine->irq_tasklet *just* as we are |
| 2807 | * calling engine->init_hw() and also writing the ELSP. |
| 2808 | * Turning off the engine->irq_tasklet until the reset is over |
| 2809 | * prevents the race. |
| 2810 | */ |
| 2811 | tasklet_kill(&engine->irq_tasklet); |
| 2812 | tasklet_disable(&engine->irq_tasklet); |
| 2813 | |
| 2814 | if (engine->irq_seqno_barrier) |
| 2815 | engine->irq_seqno_barrier(engine); |
| 2816 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 2817 | request = i915_gem_find_active_request(engine); |
| 2818 | if (request && request->fence.error == -EIO) |
| 2819 | request = ERR_PTR(-EIO); /* Previous reset failed! */ |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 2820 | |
| 2821 | return request; |
| 2822 | } |
| 2823 | |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 2824 | int i915_gem_reset_prepare(struct drm_i915_private *dev_priv) |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 2825 | { |
| 2826 | struct intel_engine_cs *engine; |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 2827 | struct drm_i915_gem_request *request; |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 2828 | enum intel_engine_id id; |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 2829 | int err = 0; |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 2830 | |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 2831 | for_each_engine(engine, dev_priv, id) { |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 2832 | request = i915_gem_reset_prepare_engine(engine); |
| 2833 | if (IS_ERR(request)) { |
| 2834 | err = PTR_ERR(request); |
| 2835 | continue; |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 2836 | } |
Michel Thierry | c64992e | 2017-06-20 10:57:44 +0100 | [diff] [blame] | 2837 | |
| 2838 | engine->hangcheck.active_request = request; |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 2839 | } |
| 2840 | |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 2841 | i915_gem_revoke_fences(dev_priv); |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 2842 | |
| 2843 | return err; |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 2844 | } |
| 2845 | |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 2846 | static void skip_request(struct drm_i915_gem_request *request) |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2847 | { |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2848 | void *vaddr = request->ring->vaddr; |
| 2849 | u32 head; |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2850 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2851 | /* As this request likely depends on state from the lost |
| 2852 | * context, clear out all the user operations leaving the |
| 2853 | * breadcrumb at the end (so we get the fence notifications). |
| 2854 | */ |
| 2855 | head = request->head; |
| 2856 | if (request->postfix < head) { |
| 2857 | memset(vaddr + head, 0, request->ring->size - head); |
| 2858 | head = 0; |
| 2859 | } |
| 2860 | memset(vaddr + head, 0, request->postfix - head); |
Chris Wilson | c0d5f32 | 2017-01-10 17:22:43 +0000 | [diff] [blame] | 2861 | |
| 2862 | dma_fence_set_error(&request->fence, -EIO); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2863 | } |
| 2864 | |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 2865 | static void engine_skip_context(struct drm_i915_gem_request *request) |
| 2866 | { |
| 2867 | struct intel_engine_cs *engine = request->engine; |
| 2868 | struct i915_gem_context *hung_ctx = request->ctx; |
| 2869 | struct intel_timeline *timeline; |
| 2870 | unsigned long flags; |
| 2871 | |
| 2872 | timeline = i915_gem_context_lookup_timeline(hung_ctx, engine); |
| 2873 | |
| 2874 | spin_lock_irqsave(&engine->timeline->lock, flags); |
| 2875 | spin_lock(&timeline->lock); |
| 2876 | |
| 2877 | list_for_each_entry_continue(request, &engine->timeline->requests, link) |
| 2878 | if (request->ctx == hung_ctx) |
| 2879 | skip_request(request); |
| 2880 | |
| 2881 | list_for_each_entry(request, &timeline->requests, link) |
| 2882 | skip_request(request); |
| 2883 | |
| 2884 | spin_unlock(&timeline->lock); |
| 2885 | spin_unlock_irqrestore(&engine->timeline->lock, flags); |
| 2886 | } |
| 2887 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 2888 | /* Returns the request if it was guilty of the hang */ |
| 2889 | static struct drm_i915_gem_request * |
| 2890 | i915_gem_reset_request(struct intel_engine_cs *engine, |
| 2891 | struct drm_i915_gem_request *request) |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 2892 | { |
Mika Kuoppala | 71895a0 | 2017-01-17 17:59:07 +0200 | [diff] [blame] | 2893 | /* The guilty request will get skipped on a hung engine. |
| 2894 | * |
| 2895 | * Users of client default contexts do not rely on logical |
| 2896 | * state preserved between batches so it is safe to execute |
| 2897 | * queued requests following the hang. Non default contexts |
| 2898 | * rely on preserved state, so skipping a batch loses the |
| 2899 | * evolution of the state and it needs to be considered corrupted. |
| 2900 | * Executing more queued batches on top of corrupted state is |
| 2901 | * risky. But we take the risk by trying to advance through |
| 2902 | * the queued requests in order to make the client behaviour |
| 2903 | * more predictable around resets, by not throwing away random |
| 2904 | * amount of batches it has prepared for execution. Sophisticated |
| 2905 | * clients can use gem_reset_stats_ioctl and dma fence status |
| 2906 | * (exported via sync_file info ioctl on explicit fences) to observe |
| 2907 | * when it loses the context state and should rebuild accordingly. |
| 2908 | * |
| 2909 | * The context ban, and ultimately the client ban, mechanism are safety |
| 2910 | * valves if client submission ends up resulting in nothing more than |
| 2911 | * subsequent hangs. |
| 2912 | */ |
| 2913 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 2914 | if (engine_stalled(engine)) { |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 2915 | i915_gem_context_mark_guilty(request->ctx); |
| 2916 | skip_request(request); |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 2917 | |
| 2918 | /* If this context is now banned, skip all pending requests. */ |
| 2919 | if (i915_gem_context_is_banned(request->ctx)) |
| 2920 | engine_skip_context(request); |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 2921 | } else { |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 2922 | /* |
| 2923 | * Since this is not the hung engine, it may have advanced |
| 2924 | * since the hang declaration. Double check by refinding |
| 2925 | * the active request at the time of the reset. |
| 2926 | */ |
| 2927 | request = i915_gem_find_active_request(engine); |
| 2928 | if (request) { |
| 2929 | i915_gem_context_mark_innocent(request->ctx); |
| 2930 | dma_fence_set_error(&request->fence, -EAGAIN); |
| 2931 | |
| 2932 | /* Rewind the engine to replay the incomplete rq */ |
| 2933 | spin_lock_irq(&engine->timeline->lock); |
| 2934 | request = list_prev_entry(request, link); |
| 2935 | if (&request->link == &engine->timeline->requests) |
| 2936 | request = NULL; |
| 2937 | spin_unlock_irq(&engine->timeline->lock); |
| 2938 | } |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 2939 | } |
| 2940 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 2941 | return request; |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 2942 | } |
| 2943 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 2944 | void i915_gem_reset_engine(struct intel_engine_cs *engine, |
| 2945 | struct drm_i915_gem_request *request) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2946 | { |
Chris Wilson | ed454f2 | 2017-07-21 13:32:29 +0100 | [diff] [blame] | 2947 | engine->irq_posted = 0; |
| 2948 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 2949 | if (request) |
| 2950 | request = i915_gem_reset_request(engine, request); |
| 2951 | |
| 2952 | if (request) { |
Chris Wilson | c0dcb20 | 2017-02-07 15:24:37 +0000 | [diff] [blame] | 2953 | DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n", |
| 2954 | engine->name, request->global_seqno); |
Chris Wilson | c0dcb20 | 2017-02-07 15:24:37 +0000 | [diff] [blame] | 2955 | } |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2956 | |
| 2957 | /* Setup the CS to resume from the breadcrumb of the hung request */ |
| 2958 | engine->reset_hw(engine, request); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2959 | } |
| 2960 | |
Chris Wilson | d802709 | 2017-02-08 14:30:32 +0000 | [diff] [blame] | 2961 | void i915_gem_reset(struct drm_i915_private *dev_priv) |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2962 | { |
| 2963 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 2964 | enum intel_engine_id id; |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2965 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 2966 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
| 2967 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2968 | i915_gem_retire_requests(dev_priv); |
| 2969 | |
Chris Wilson | 2ae5573 | 2017-02-12 17:20:02 +0000 | [diff] [blame] | 2970 | for_each_engine(engine, dev_priv, id) { |
| 2971 | struct i915_gem_context *ctx; |
| 2972 | |
Michel Thierry | c64992e | 2017-06-20 10:57:44 +0100 | [diff] [blame] | 2973 | i915_gem_reset_engine(engine, engine->hangcheck.active_request); |
Chris Wilson | 2ae5573 | 2017-02-12 17:20:02 +0000 | [diff] [blame] | 2974 | ctx = fetch_and_zero(&engine->last_retired_context); |
| 2975 | if (ctx) |
| 2976 | engine->context_unpin(engine, ctx); |
| 2977 | } |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2978 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 2979 | i915_gem_restore_fences(dev_priv); |
Chris Wilson | f2a91d1 | 2016-09-21 14:51:06 +0100 | [diff] [blame] | 2980 | |
| 2981 | if (dev_priv->gt.awake) { |
| 2982 | intel_sanitize_gt_powersave(dev_priv); |
| 2983 | intel_enable_gt_powersave(dev_priv); |
| 2984 | if (INTEL_GEN(dev_priv) >= 6) |
| 2985 | gen6_rps_busy(dev_priv); |
| 2986 | } |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 2987 | } |
| 2988 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 2989 | void i915_gem_reset_finish_engine(struct intel_engine_cs *engine) |
| 2990 | { |
| 2991 | tasklet_enable(&engine->irq_tasklet); |
| 2992 | kthread_unpark(engine->breadcrumbs.signaler); |
| 2993 | } |
| 2994 | |
Chris Wilson | d802709 | 2017-02-08 14:30:32 +0000 | [diff] [blame] | 2995 | void i915_gem_reset_finish(struct drm_i915_private *dev_priv) |
| 2996 | { |
Chris Wilson | 1f7b847 | 2017-02-08 14:30:33 +0000 | [diff] [blame] | 2997 | struct intel_engine_cs *engine; |
| 2998 | enum intel_engine_id id; |
| 2999 | |
Chris Wilson | d802709 | 2017-02-08 14:30:32 +0000 | [diff] [blame] | 3000 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Chris Wilson | 1f7b847 | 2017-02-08 14:30:33 +0000 | [diff] [blame] | 3001 | |
Chris Wilson | fe3288b | 2017-02-12 17:20:01 +0000 | [diff] [blame] | 3002 | for_each_engine(engine, dev_priv, id) { |
Michel Thierry | c64992e | 2017-06-20 10:57:44 +0100 | [diff] [blame] | 3003 | engine->hangcheck.active_request = NULL; |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3004 | i915_gem_reset_finish_engine(engine); |
Chris Wilson | fe3288b | 2017-02-12 17:20:01 +0000 | [diff] [blame] | 3005 | } |
Chris Wilson | d802709 | 2017-02-08 14:30:32 +0000 | [diff] [blame] | 3006 | } |
| 3007 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3008 | static void nop_submit_request(struct drm_i915_gem_request *request) |
| 3009 | { |
Chris Wilson | bf2eac3 | 2017-07-21 13:32:28 +0100 | [diff] [blame] | 3010 | GEM_BUG_ON(!i915_terminally_wedged(&request->i915->gpu_error)); |
Chris Wilson | 3cd9442 | 2017-01-10 17:22:45 +0000 | [diff] [blame] | 3011 | dma_fence_set_error(&request->fence, -EIO); |
Chris Wilson | 3dcf93f7 | 2016-11-22 14:41:20 +0000 | [diff] [blame] | 3012 | i915_gem_request_submit(request); |
| 3013 | intel_engine_init_global_seqno(request->engine, request->global_seqno); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3014 | } |
| 3015 | |
Chris Wilson | 2a20d6f | 2017-01-10 17:22:46 +0000 | [diff] [blame] | 3016 | static void engine_set_wedged(struct intel_engine_cs *engine) |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3017 | { |
Chris Wilson | 3cd9442 | 2017-01-10 17:22:45 +0000 | [diff] [blame] | 3018 | struct drm_i915_gem_request *request; |
| 3019 | unsigned long flags; |
| 3020 | |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3021 | /* We need to be sure that no thread is running the old callback as |
| 3022 | * we install the nop handler (otherwise we would submit a request |
| 3023 | * to hardware that will never complete). In order to prevent this |
| 3024 | * race, we wait until the machine is idle before making the swap |
| 3025 | * (using stop_machine()). |
| 3026 | */ |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3027 | engine->submit_request = nop_submit_request; |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 3028 | |
Chris Wilson | 3cd9442 | 2017-01-10 17:22:45 +0000 | [diff] [blame] | 3029 | /* Mark all executing requests as skipped */ |
| 3030 | spin_lock_irqsave(&engine->timeline->lock, flags); |
| 3031 | list_for_each_entry(request, &engine->timeline->requests, link) |
Chris Wilson | 36703e7 | 2017-06-22 11:56:25 +0100 | [diff] [blame] | 3032 | if (!i915_gem_request_completed(request)) |
| 3033 | dma_fence_set_error(&request->fence, -EIO); |
Chris Wilson | 3cd9442 | 2017-01-10 17:22:45 +0000 | [diff] [blame] | 3034 | spin_unlock_irqrestore(&engine->timeline->lock, flags); |
| 3035 | |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 3036 | /* |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 3037 | * Clear the execlists queue up before freeing the requests, as those |
| 3038 | * are the ones that keep the context and ringbuffer backing objects |
| 3039 | * pinned in place. |
| 3040 | */ |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 3041 | |
Tomas Elf | 7de1691a | 2015-10-19 16:32:32 +0100 | [diff] [blame] | 3042 | if (i915.enable_execlists) { |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 3043 | struct execlist_port *port = engine->execlist_port; |
Chris Wilson | 663f71e | 2016-11-14 20:41:00 +0000 | [diff] [blame] | 3044 | unsigned long flags; |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 3045 | unsigned int n; |
Chris Wilson | 663f71e | 2016-11-14 20:41:00 +0000 | [diff] [blame] | 3046 | |
| 3047 | spin_lock_irqsave(&engine->timeline->lock, flags); |
| 3048 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 3049 | for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++) |
| 3050 | i915_gem_request_put(port_request(&port[n])); |
Chris Wilson | 70c2a24 | 2016-09-09 14:11:46 +0100 | [diff] [blame] | 3051 | memset(engine->execlist_port, 0, sizeof(engine->execlist_port)); |
Chris Wilson | 20311bd | 2016-11-14 20:41:03 +0000 | [diff] [blame] | 3052 | engine->execlist_queue = RB_ROOT; |
| 3053 | engine->execlist_first = NULL; |
Chris Wilson | 663f71e | 2016-11-14 20:41:00 +0000 | [diff] [blame] | 3054 | |
| 3055 | spin_unlock_irqrestore(&engine->timeline->lock, flags); |
Chris Wilson | 4ee056f | 2017-06-21 13:48:04 +0100 | [diff] [blame] | 3056 | |
| 3057 | /* The port is checked prior to scheduling a tasklet, but |
| 3058 | * just in case we have suspended the tasklet to do the |
| 3059 | * wedging make sure that when it wakes, it decides there |
| 3060 | * is no work to do by clearing the irq_posted bit. |
| 3061 | */ |
| 3062 | clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 3063 | } |
Chris Wilson | 5e32d74 | 2017-07-21 13:32:25 +0100 | [diff] [blame] | 3064 | |
| 3065 | /* Mark all pending requests as complete so that any concurrent |
| 3066 | * (lockless) lookup doesn't try and wait upon the request as we |
| 3067 | * reset it. |
| 3068 | */ |
| 3069 | intel_engine_init_global_seqno(engine, |
| 3070 | intel_engine_last_submit(engine)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3071 | } |
| 3072 | |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3073 | static int __i915_gem_set_wedged_BKL(void *data) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3074 | { |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3075 | struct drm_i915_private *i915 = data; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 3076 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 3077 | enum intel_engine_id id; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3078 | |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3079 | for_each_engine(engine, i915, id) |
Chris Wilson | 2a20d6f | 2017-01-10 17:22:46 +0000 | [diff] [blame] | 3080 | engine_set_wedged(engine); |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3081 | |
Chris Wilson | 3d7adbb | 2017-07-21 13:32:27 +0100 | [diff] [blame] | 3082 | set_bit(I915_WEDGED, &i915->gpu_error.flags); |
| 3083 | wake_up_all(&i915->gpu_error.reset_queue); |
| 3084 | |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3085 | return 0; |
| 3086 | } |
| 3087 | |
| 3088 | void i915_gem_set_wedged(struct drm_i915_private *dev_priv) |
| 3089 | { |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3090 | stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3091 | } |
| 3092 | |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3093 | bool i915_gem_unset_wedged(struct drm_i915_private *i915) |
| 3094 | { |
| 3095 | struct i915_gem_timeline *tl; |
| 3096 | int i; |
| 3097 | |
| 3098 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 3099 | if (!test_bit(I915_WEDGED, &i915->gpu_error.flags)) |
| 3100 | return true; |
| 3101 | |
| 3102 | /* Before unwedging, make sure that all pending operations |
| 3103 | * are flushed and errored out - we may have requests waiting upon |
| 3104 | * third party fences. We marked all inflight requests as EIO, and |
| 3105 | * every execbuf since returned EIO, for consistency we want all |
| 3106 | * the currently pending requests to also be marked as EIO, which |
| 3107 | * is done inside our nop_submit_request - and so we must wait. |
| 3108 | * |
| 3109 | * No more can be submitted until we reset the wedged bit. |
| 3110 | */ |
| 3111 | list_for_each_entry(tl, &i915->gt.timelines, link) { |
| 3112 | for (i = 0; i < ARRAY_SIZE(tl->engine); i++) { |
| 3113 | struct drm_i915_gem_request *rq; |
| 3114 | |
| 3115 | rq = i915_gem_active_peek(&tl->engine[i].last_request, |
| 3116 | &i915->drm.struct_mutex); |
| 3117 | if (!rq) |
| 3118 | continue; |
| 3119 | |
| 3120 | /* We can't use our normal waiter as we want to |
| 3121 | * avoid recursively trying to handle the current |
| 3122 | * reset. The basic dma_fence_default_wait() installs |
| 3123 | * a callback for dma_fence_signal(), which is |
| 3124 | * triggered by our nop handler (indirectly, the |
| 3125 | * callback enables the signaler thread which is |
| 3126 | * woken by the nop_submit_request() advancing the seqno |
| 3127 | * and when the seqno passes the fence, the signaler |
| 3128 | * then signals the fence waking us up). |
| 3129 | */ |
| 3130 | if (dma_fence_default_wait(&rq->fence, true, |
| 3131 | MAX_SCHEDULE_TIMEOUT) < 0) |
| 3132 | return false; |
| 3133 | } |
| 3134 | } |
| 3135 | |
| 3136 | /* Undo nop_submit_request. We prevent all new i915 requests from |
| 3137 | * being queued (by disallowing execbuf whilst wedged) so having |
| 3138 | * waited for all active requests above, we know the system is idle |
| 3139 | * and do not have to worry about a thread being inside |
| 3140 | * engine->submit_request() as we swap over. So unlike installing |
| 3141 | * the nop_submit_request on reset, we can do this from normal |
| 3142 | * context and do not require stop_machine(). |
| 3143 | */ |
| 3144 | intel_engines_reset_default_submission(i915); |
Chris Wilson | 36703e7 | 2017-06-22 11:56:25 +0100 | [diff] [blame] | 3145 | i915_gem_contexts_lost(i915); |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3146 | |
| 3147 | smp_mb__before_atomic(); /* complete takeover before enabling execbuf */ |
| 3148 | clear_bit(I915_WEDGED, &i915->gpu_error.flags); |
| 3149 | |
| 3150 | return true; |
| 3151 | } |
| 3152 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 3153 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3154 | i915_gem_retire_work_handler(struct work_struct *work) |
| 3155 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3156 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3157 | container_of(work, typeof(*dev_priv), gt.retire_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3158 | struct drm_device *dev = &dev_priv->drm; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3159 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 3160 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3161 | if (mutex_trylock(&dev->struct_mutex)) { |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3162 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3163 | mutex_unlock(&dev->struct_mutex); |
| 3164 | } |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3165 | |
| 3166 | /* Keep the retire handler running until we are finally idle. |
| 3167 | * We do not need to do this test under locking as in the worst-case |
| 3168 | * we queue the retire worker once too often. |
| 3169 | */ |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 3170 | if (READ_ONCE(dev_priv->gt.awake)) { |
| 3171 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3172 | queue_delayed_work(dev_priv->wq, |
| 3173 | &dev_priv->gt.retire_work, |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 3174 | round_jiffies_up_relative(HZ)); |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 3175 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3176 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 3177 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3178 | static void |
| 3179 | i915_gem_idle_work_handler(struct work_struct *work) |
| 3180 | { |
| 3181 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3182 | container_of(work, typeof(*dev_priv), gt.idle_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3183 | struct drm_device *dev = &dev_priv->drm; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3184 | bool rearm_hangcheck; |
| 3185 | |
| 3186 | if (!READ_ONCE(dev_priv->gt.awake)) |
| 3187 | return; |
| 3188 | |
Imre Deak | 0cb5670 | 2016-11-07 11:20:04 +0200 | [diff] [blame] | 3189 | /* |
| 3190 | * Wait for last execlists context complete, but bail out in case a |
| 3191 | * new request is submitted. |
| 3192 | */ |
Chris Wilson | 8490ae20 | 2017-03-30 15:50:37 +0100 | [diff] [blame] | 3193 | wait_for(intel_engines_are_idle(dev_priv), 10); |
Chris Wilson | 28176ef | 2016-10-28 13:58:56 +0100 | [diff] [blame] | 3194 | if (READ_ONCE(dev_priv->gt.active_requests)) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3195 | return; |
| 3196 | |
| 3197 | rearm_hangcheck = |
| 3198 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
| 3199 | |
| 3200 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 3201 | /* Currently busy, come back later */ |
| 3202 | mod_delayed_work(dev_priv->wq, |
| 3203 | &dev_priv->gt.idle_work, |
| 3204 | msecs_to_jiffies(50)); |
| 3205 | goto out_rearm; |
| 3206 | } |
| 3207 | |
Imre Deak | 93c97dc | 2016-11-07 11:20:03 +0200 | [diff] [blame] | 3208 | /* |
| 3209 | * New request retired after this work handler started, extend active |
| 3210 | * period until next instance of the work. |
| 3211 | */ |
| 3212 | if (work_pending(work)) |
| 3213 | goto out_unlock; |
| 3214 | |
Chris Wilson | 28176ef | 2016-10-28 13:58:56 +0100 | [diff] [blame] | 3215 | if (dev_priv->gt.active_requests) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3216 | goto out_unlock; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3217 | |
Chris Wilson | 0542524 | 2017-03-03 12:19:47 +0000 | [diff] [blame] | 3218 | if (wait_for(intel_engines_are_idle(dev_priv), 10)) |
Imre Deak | 0cb5670 | 2016-11-07 11:20:04 +0200 | [diff] [blame] | 3219 | DRM_ERROR("Timeout waiting for engines to idle\n"); |
| 3220 | |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 3221 | intel_engines_mark_idle(dev_priv); |
Chris Wilson | 4797948 | 2017-05-03 10:39:21 +0100 | [diff] [blame] | 3222 | i915_gem_timelines_mark_idle(dev_priv); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 3223 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3224 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 3225 | dev_priv->gt.awake = false; |
| 3226 | rearm_hangcheck = false; |
Daniel Vetter | 30ecad7 | 2015-12-09 09:29:36 +0100 | [diff] [blame] | 3227 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3228 | if (INTEL_GEN(dev_priv) >= 6) |
| 3229 | gen6_rps_idle(dev_priv); |
| 3230 | intel_runtime_pm_put(dev_priv); |
| 3231 | out_unlock: |
| 3232 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 3233 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3234 | out_rearm: |
| 3235 | if (rearm_hangcheck) { |
| 3236 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 3237 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 3238 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3239 | } |
| 3240 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3241 | void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file) |
| 3242 | { |
| 3243 | struct drm_i915_gem_object *obj = to_intel_bo(gem); |
| 3244 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 3245 | struct i915_vma *vma, *vn; |
| 3246 | |
| 3247 | mutex_lock(&obj->base.dev->struct_mutex); |
| 3248 | list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link) |
| 3249 | if (vma->vm->file == fpriv) |
| 3250 | i915_vma_close(vma); |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 3251 | |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 3252 | vma = obj->vma_hashed; |
| 3253 | if (vma && vma->ctx->file_priv == fpriv) |
| 3254 | i915_vma_unlink_ctx(vma); |
| 3255 | |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 3256 | if (i915_gem_object_is_active(obj) && |
| 3257 | !i915_gem_object_has_active_reference(obj)) { |
| 3258 | i915_gem_object_set_active_reference(obj); |
| 3259 | i915_gem_object_get(obj); |
| 3260 | } |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3261 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 3262 | } |
| 3263 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3264 | static unsigned long to_wait_timeout(s64 timeout_ns) |
| 3265 | { |
| 3266 | if (timeout_ns < 0) |
| 3267 | return MAX_SCHEDULE_TIMEOUT; |
| 3268 | |
| 3269 | if (timeout_ns == 0) |
| 3270 | return 0; |
| 3271 | |
| 3272 | return nsecs_to_jiffies_timeout(timeout_ns); |
| 3273 | } |
| 3274 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3275 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3276 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3277 | * @dev: drm device pointer |
| 3278 | * @data: ioctl data blob |
| 3279 | * @file: drm file pointer |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3280 | * |
| 3281 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 3282 | * the timeout parameter. |
| 3283 | * -ETIME: object is still busy after timeout |
| 3284 | * -ERESTARTSYS: signal interrupted the wait |
| 3285 | * -ENONENT: object doesn't exist |
| 3286 | * Also possible, but rare: |
| 3287 | * -EAGAIN: GPU wedged |
| 3288 | * -ENOMEM: damn |
| 3289 | * -ENODEV: Internal IRQ fail |
| 3290 | * -E?: The add request failed |
| 3291 | * |
| 3292 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 3293 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 3294 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 3295 | * without holding struct_mutex the object may become re-busied before this |
| 3296 | * function completes. A similar but shorter * race condition exists in the busy |
| 3297 | * ioctl |
| 3298 | */ |
| 3299 | int |
| 3300 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 3301 | { |
| 3302 | struct drm_i915_gem_wait *args = data; |
| 3303 | struct drm_i915_gem_object *obj; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3304 | ktime_t start; |
| 3305 | long ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3306 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 3307 | if (args->flags != 0) |
| 3308 | return -EINVAL; |
| 3309 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3310 | obj = i915_gem_object_lookup(file, args->bo_handle); |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 3311 | if (!obj) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3312 | return -ENOENT; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 3313 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3314 | start = ktime_get(); |
| 3315 | |
| 3316 | ret = i915_gem_object_wait(obj, |
| 3317 | I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL, |
| 3318 | to_wait_timeout(args->timeout_ns), |
| 3319 | to_rps_client(file)); |
| 3320 | |
| 3321 | if (args->timeout_ns > 0) { |
| 3322 | args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start)); |
| 3323 | if (args->timeout_ns < 0) |
| 3324 | args->timeout_ns = 0; |
Chris Wilson | c1d2061 | 2017-02-16 12:54:41 +0000 | [diff] [blame] | 3325 | |
| 3326 | /* |
| 3327 | * Apparently ktime isn't accurate enough and occasionally has a |
| 3328 | * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch |
| 3329 | * things up to make the test happy. We allow up to 1 jiffy. |
| 3330 | * |
| 3331 | * This is a regression from the timespec->ktime conversion. |
| 3332 | */ |
| 3333 | if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns)) |
| 3334 | args->timeout_ns = 0; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3335 | } |
| 3336 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 3337 | i915_gem_object_put(obj); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3338 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3339 | } |
| 3340 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3341 | static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3342 | { |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3343 | int ret, i; |
| 3344 | |
| 3345 | for (i = 0; i < ARRAY_SIZE(tl->engine); i++) { |
| 3346 | ret = i915_gem_active_wait(&tl->engine[i].last_request, flags); |
| 3347 | if (ret) |
| 3348 | return ret; |
| 3349 | } |
| 3350 | |
| 3351 | return 0; |
| 3352 | } |
| 3353 | |
Chris Wilson | 25112b6 | 2017-03-30 15:50:39 +0100 | [diff] [blame] | 3354 | static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms) |
| 3355 | { |
| 3356 | return wait_for(intel_engine_is_idle(engine), timeout_ms); |
| 3357 | } |
| 3358 | |
| 3359 | static int wait_for_engines(struct drm_i915_private *i915) |
| 3360 | { |
| 3361 | struct intel_engine_cs *engine; |
| 3362 | enum intel_engine_id id; |
| 3363 | |
| 3364 | for_each_engine(engine, i915, id) { |
| 3365 | if (GEM_WARN_ON(wait_for_engine(engine, 50))) { |
| 3366 | i915_gem_set_wedged(i915); |
| 3367 | return -EIO; |
| 3368 | } |
| 3369 | |
| 3370 | GEM_BUG_ON(intel_engine_get_seqno(engine) != |
| 3371 | intel_engine_last_submit(engine)); |
| 3372 | } |
| 3373 | |
| 3374 | return 0; |
| 3375 | } |
| 3376 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3377 | int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags) |
| 3378 | { |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3379 | int ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3380 | |
Chris Wilson | 863e9fd | 2017-05-30 13:13:32 +0100 | [diff] [blame] | 3381 | /* If the device is asleep, we have no requests outstanding */ |
| 3382 | if (!READ_ONCE(i915->gt.awake)) |
| 3383 | return 0; |
| 3384 | |
Chris Wilson | 9caa34a | 2016-11-11 14:58:08 +0000 | [diff] [blame] | 3385 | if (flags & I915_WAIT_LOCKED) { |
| 3386 | struct i915_gem_timeline *tl; |
| 3387 | |
| 3388 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 3389 | |
| 3390 | list_for_each_entry(tl, &i915->gt.timelines, link) { |
| 3391 | ret = wait_for_timeline(tl, flags); |
| 3392 | if (ret) |
| 3393 | return ret; |
| 3394 | } |
Chris Wilson | 72022a7 | 2017-03-30 15:50:38 +0100 | [diff] [blame] | 3395 | |
| 3396 | i915_gem_retire_requests(i915); |
| 3397 | GEM_BUG_ON(i915->gt.active_requests); |
Chris Wilson | 25112b6 | 2017-03-30 15:50:39 +0100 | [diff] [blame] | 3398 | |
| 3399 | ret = wait_for_engines(i915); |
Chris Wilson | 9caa34a | 2016-11-11 14:58:08 +0000 | [diff] [blame] | 3400 | } else { |
| 3401 | ret = wait_for_timeline(&i915->gt.global_timeline, flags); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3402 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3403 | |
Chris Wilson | 25112b6 | 2017-03-30 15:50:39 +0100 | [diff] [blame] | 3404 | return ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3405 | } |
| 3406 | |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 3407 | static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj) |
| 3408 | { |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 3409 | /* |
| 3410 | * We manually flush the CPU domain so that we can override and |
| 3411 | * force the flush for the display, and perform it asyncrhonously. |
| 3412 | */ |
| 3413 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
| 3414 | if (obj->cache_dirty) |
| 3415 | i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE); |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 3416 | obj->base.write_domain = 0; |
| 3417 | } |
| 3418 | |
| 3419 | void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj) |
| 3420 | { |
| 3421 | if (!READ_ONCE(obj->pin_display)) |
| 3422 | return; |
| 3423 | |
| 3424 | mutex_lock(&obj->base.dev->struct_mutex); |
| 3425 | __i915_gem_object_flush_for_display(obj); |
| 3426 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 3427 | } |
| 3428 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3429 | /** |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 3430 | * Moves a single object to the WC read, and possibly write domain. |
| 3431 | * @obj: object to act on |
| 3432 | * @write: ask for write access or read only |
| 3433 | * |
| 3434 | * This function returns when the move is complete, including waiting on |
| 3435 | * flushes to occur. |
| 3436 | */ |
| 3437 | int |
| 3438 | i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write) |
| 3439 | { |
| 3440 | int ret; |
| 3441 | |
| 3442 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 3443 | |
| 3444 | ret = i915_gem_object_wait(obj, |
| 3445 | I915_WAIT_INTERRUPTIBLE | |
| 3446 | I915_WAIT_LOCKED | |
| 3447 | (write ? I915_WAIT_ALL : 0), |
| 3448 | MAX_SCHEDULE_TIMEOUT, |
| 3449 | NULL); |
| 3450 | if (ret) |
| 3451 | return ret; |
| 3452 | |
| 3453 | if (obj->base.write_domain == I915_GEM_DOMAIN_WC) |
| 3454 | return 0; |
| 3455 | |
| 3456 | /* Flush and acquire obj->pages so that we are coherent through |
| 3457 | * direct access in memory with previous cached writes through |
| 3458 | * shmemfs and that our cache domain tracking remains valid. |
| 3459 | * For example, if the obj->filp was moved to swap without us |
| 3460 | * being notified and releasing the pages, we would mistakenly |
| 3461 | * continue to assume that the obj remained out of the CPU cached |
| 3462 | * domain. |
| 3463 | */ |
| 3464 | ret = i915_gem_object_pin_pages(obj); |
| 3465 | if (ret) |
| 3466 | return ret; |
| 3467 | |
| 3468 | flush_write_domain(obj, ~I915_GEM_DOMAIN_WC); |
| 3469 | |
| 3470 | /* Serialise direct access to this object with the barriers for |
| 3471 | * coherent writes from the GPU, by effectively invalidating the |
| 3472 | * WC domain upon first access. |
| 3473 | */ |
| 3474 | if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0) |
| 3475 | mb(); |
| 3476 | |
| 3477 | /* It should now be out of any other write domains, and we can update |
| 3478 | * the domain values for our changes. |
| 3479 | */ |
| 3480 | GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0); |
| 3481 | obj->base.read_domains |= I915_GEM_DOMAIN_WC; |
| 3482 | if (write) { |
| 3483 | obj->base.read_domains = I915_GEM_DOMAIN_WC; |
| 3484 | obj->base.write_domain = I915_GEM_DOMAIN_WC; |
| 3485 | obj->mm.dirty = true; |
| 3486 | } |
| 3487 | |
| 3488 | i915_gem_object_unpin_pages(obj); |
| 3489 | return 0; |
| 3490 | } |
| 3491 | |
| 3492 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3493 | * Moves a single object to the GTT read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3494 | * @obj: object to act on |
| 3495 | * @write: ask for write access or read only |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3496 | * |
| 3497 | * This function returns when the move is complete, including waiting on |
| 3498 | * flushes to occur. |
| 3499 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3500 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3501 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3502 | { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3503 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3504 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3505 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3506 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3507 | ret = i915_gem_object_wait(obj, |
| 3508 | I915_WAIT_INTERRUPTIBLE | |
| 3509 | I915_WAIT_LOCKED | |
| 3510 | (write ? I915_WAIT_ALL : 0), |
| 3511 | MAX_SCHEDULE_TIMEOUT, |
| 3512 | NULL); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3513 | if (ret) |
| 3514 | return ret; |
| 3515 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3516 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3517 | return 0; |
| 3518 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3519 | /* Flush and acquire obj->pages so that we are coherent through |
| 3520 | * direct access in memory with previous cached writes through |
| 3521 | * shmemfs and that our cache domain tracking remains valid. |
| 3522 | * For example, if the obj->filp was moved to swap without us |
| 3523 | * being notified and releasing the pages, we would mistakenly |
| 3524 | * continue to assume that the obj remained out of the CPU cached |
| 3525 | * domain. |
| 3526 | */ |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3527 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3528 | if (ret) |
| 3529 | return ret; |
| 3530 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 3531 | flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3532 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3533 | /* Serialise direct access to this object with the barriers for |
| 3534 | * coherent writes from the GPU, by effectively invalidating the |
| 3535 | * GTT domain upon first access. |
| 3536 | */ |
| 3537 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3538 | mb(); |
| 3539 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3540 | /* It should now be out of any other write domains, and we can update |
| 3541 | * the domain values for our changes. |
| 3542 | */ |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 3543 | GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3544 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3545 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3546 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3547 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3548 | obj->mm.dirty = true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3549 | } |
| 3550 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3551 | i915_gem_object_unpin_pages(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3552 | return 0; |
| 3553 | } |
| 3554 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3555 | /** |
| 3556 | * Changes the cache-level of an object across all VMA. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3557 | * @obj: object to act on |
| 3558 | * @cache_level: new cache level to set for the object |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3559 | * |
| 3560 | * After this function returns, the object will be in the new cache-level |
| 3561 | * across all GTT and the contents of the backing storage will be coherent, |
| 3562 | * with respect to the new cache-level. In order to keep the backing storage |
| 3563 | * coherent for all users, we only allow a single cache level to be set |
| 3564 | * globally on the object and prevent it from being changed whilst the |
| 3565 | * hardware is reading from the object. That is if the object is currently |
| 3566 | * on the scanout it will be set to uncached (or equivalent display |
| 3567 | * cache coherency) and all non-MOCS GPU access will also be uncached so |
| 3568 | * that all direct access to the scanout remains coherent. |
| 3569 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3570 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3571 | enum i915_cache_level cache_level) |
| 3572 | { |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3573 | struct i915_vma *vma; |
Chris Wilson | a6a7cc4 | 2016-11-18 21:17:46 +0000 | [diff] [blame] | 3574 | int ret; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3575 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3576 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 3577 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3578 | if (obj->cache_level == cache_level) |
Chris Wilson | a6a7cc4 | 2016-11-18 21:17:46 +0000 | [diff] [blame] | 3579 | return 0; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3580 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3581 | /* Inspect the list of currently bound VMA and unbind any that would |
| 3582 | * be invalid given the new cache-level. This is principally to |
| 3583 | * catch the issue of the CS prefetch crossing page boundaries and |
| 3584 | * reading an invalid PTE on older architectures. |
| 3585 | */ |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3586 | restart: |
| 3587 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3588 | if (!drm_mm_node_allocated(&vma->node)) |
| 3589 | continue; |
| 3590 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 3591 | if (i915_vma_is_pinned(vma)) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3592 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3593 | return -EBUSY; |
| 3594 | } |
| 3595 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3596 | if (i915_gem_valid_gtt_space(vma, cache_level)) |
| 3597 | continue; |
| 3598 | |
| 3599 | ret = i915_vma_unbind(vma); |
| 3600 | if (ret) |
| 3601 | return ret; |
| 3602 | |
| 3603 | /* As unbinding may affect other elements in the |
| 3604 | * obj->vma_list (due to side-effects from retiring |
| 3605 | * an active vma), play safe and restart the iterator. |
| 3606 | */ |
| 3607 | goto restart; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3608 | } |
| 3609 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3610 | /* We can reuse the existing drm_mm nodes but need to change the |
| 3611 | * cache-level on the PTE. We could simply unbind them all and |
| 3612 | * rebind with the correct cache-level on next use. However since |
| 3613 | * we already have a valid slot, dma mapping, pages etc, we may as |
| 3614 | * rewrite the PTE in the belief that doing so tramples upon less |
| 3615 | * state and so involves less work. |
| 3616 | */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 3617 | if (obj->bind_count) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3618 | /* Before we change the PTE, the GPU must not be accessing it. |
| 3619 | * If we wait upon the object, we know that all the bound |
| 3620 | * VMA are no longer active. |
| 3621 | */ |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3622 | ret = i915_gem_object_wait(obj, |
| 3623 | I915_WAIT_INTERRUPTIBLE | |
| 3624 | I915_WAIT_LOCKED | |
| 3625 | I915_WAIT_ALL, |
| 3626 | MAX_SCHEDULE_TIMEOUT, |
| 3627 | NULL); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3628 | if (ret) |
| 3629 | return ret; |
| 3630 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 3631 | if (!HAS_LLC(to_i915(obj->base.dev)) && |
| 3632 | cache_level != I915_CACHE_NONE) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3633 | /* Access to snoopable pages through the GTT is |
| 3634 | * incoherent and on some machines causes a hard |
| 3635 | * lockup. Relinquish the CPU mmaping to force |
| 3636 | * userspace to refault in the pages and we can |
| 3637 | * then double check if the GTT mapping is still |
| 3638 | * valid for that pointer access. |
| 3639 | */ |
| 3640 | i915_gem_release_mmap(obj); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3641 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3642 | /* As we no longer need a fence for GTT access, |
| 3643 | * we can relinquish it now (and so prevent having |
| 3644 | * to steal a fence from someone else on the next |
| 3645 | * fence request). Note GPU activity would have |
| 3646 | * dropped the fence as all snoopable access is |
| 3647 | * supposed to be linear. |
| 3648 | */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 3649 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
| 3650 | ret = i915_vma_put_fence(vma); |
| 3651 | if (ret) |
| 3652 | return ret; |
| 3653 | } |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3654 | } else { |
| 3655 | /* We either have incoherent backing store and |
| 3656 | * so no GTT access or the architecture is fully |
| 3657 | * coherent. In such cases, existing GTT mmaps |
| 3658 | * ignore the cache bit in the PTE and we can |
| 3659 | * rewrite it without confusing the GPU or having |
| 3660 | * to force userspace to fault back in its mmaps. |
| 3661 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3662 | } |
| 3663 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3664 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3665 | if (!drm_mm_node_allocated(&vma->node)) |
| 3666 | continue; |
| 3667 | |
| 3668 | ret = i915_vma_bind(vma, cache_level, PIN_UPDATE); |
| 3669 | if (ret) |
| 3670 | return ret; |
| 3671 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3672 | } |
| 3673 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3674 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3675 | vma->node.color = cache_level; |
| 3676 | obj->cache_level = cache_level; |
Chris Wilson | 7fc92e9 | 2017-06-16 11:54:55 +0100 | [diff] [blame] | 3677 | obj->cache_coherent = i915_gem_object_is_coherent(obj); |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 3678 | obj->cache_dirty = true; /* Always invalidate stale cachelines */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3679 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3680 | return 0; |
| 3681 | } |
| 3682 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3683 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3684 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3685 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3686 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3687 | struct drm_i915_gem_object *obj; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 3688 | int err = 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3689 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 3690 | rcu_read_lock(); |
| 3691 | obj = i915_gem_object_lookup_rcu(file, args->handle); |
| 3692 | if (!obj) { |
| 3693 | err = -ENOENT; |
| 3694 | goto out; |
| 3695 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3696 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3697 | switch (obj->cache_level) { |
| 3698 | case I915_CACHE_LLC: |
| 3699 | case I915_CACHE_L3_LLC: |
| 3700 | args->caching = I915_CACHING_CACHED; |
| 3701 | break; |
| 3702 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3703 | case I915_CACHE_WT: |
| 3704 | args->caching = I915_CACHING_DISPLAY; |
| 3705 | break; |
| 3706 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3707 | default: |
| 3708 | args->caching = I915_CACHING_NONE; |
| 3709 | break; |
| 3710 | } |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 3711 | out: |
| 3712 | rcu_read_unlock(); |
| 3713 | return err; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3714 | } |
| 3715 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3716 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3717 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3718 | { |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 3719 | struct drm_i915_private *i915 = to_i915(dev); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3720 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3721 | struct drm_i915_gem_object *obj; |
| 3722 | enum i915_cache_level level; |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 3723 | int ret = 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3724 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3725 | switch (args->caching) { |
| 3726 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3727 | level = I915_CACHE_NONE; |
| 3728 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3729 | case I915_CACHING_CACHED: |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3730 | /* |
| 3731 | * Due to a HW issue on BXT A stepping, GPU stores via a |
| 3732 | * snooped mapping may leave stale data in a corresponding CPU |
| 3733 | * cacheline, whereas normally such cachelines would get |
| 3734 | * invalidated. |
| 3735 | */ |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 3736 | if (!HAS_LLC(i915) && !HAS_SNOOP(i915)) |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3737 | return -ENODEV; |
| 3738 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3739 | level = I915_CACHE_LLC; |
| 3740 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3741 | case I915_CACHING_DISPLAY: |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 3742 | level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3743 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3744 | default: |
| 3745 | return -EINVAL; |
| 3746 | } |
| 3747 | |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 3748 | obj = i915_gem_object_lookup(file, args->handle); |
| 3749 | if (!obj) |
| 3750 | return -ENOENT; |
| 3751 | |
| 3752 | if (obj->cache_level == level) |
| 3753 | goto out; |
| 3754 | |
| 3755 | ret = i915_gem_object_wait(obj, |
| 3756 | I915_WAIT_INTERRUPTIBLE, |
| 3757 | MAX_SCHEDULE_TIMEOUT, |
| 3758 | to_rps_client(file)); |
| 3759 | if (ret) |
| 3760 | goto out; |
| 3761 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3762 | ret = i915_mutex_lock_interruptible(dev); |
| 3763 | if (ret) |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 3764 | goto out; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3765 | |
| 3766 | ret = i915_gem_object_set_cache_level(obj, level); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3767 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 3768 | |
| 3769 | out: |
| 3770 | i915_gem_object_put(obj); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3771 | return ret; |
| 3772 | } |
| 3773 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3774 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3775 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3776 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3777 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3778 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3779 | struct i915_vma * |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3780 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3781 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3782 | const struct i915_ggtt_view *view) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3783 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3784 | struct i915_vma *vma; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3785 | int ret; |
| 3786 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3787 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 3788 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3789 | /* Mark the pin_display early so that we account for the |
| 3790 | * display coherency whilst setting up the cache domains. |
| 3791 | */ |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3792 | obj->pin_display++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3793 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3794 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3795 | * a result, we make sure that the pinning that is about to occur is |
| 3796 | * done with uncached PTEs. This is lowest common denominator for all |
| 3797 | * chipsets. |
| 3798 | * |
| 3799 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3800 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3801 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3802 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3803 | ret = i915_gem_object_set_cache_level(obj, |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 3804 | HAS_WT(to_i915(obj->base.dev)) ? |
| 3805 | I915_CACHE_WT : I915_CACHE_NONE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3806 | if (ret) { |
| 3807 | vma = ERR_PTR(ret); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3808 | goto err_unpin_display; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3809 | } |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3810 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3811 | /* As the user may map the buffer once pinned in the display plane |
| 3812 | * (e.g. libkms for the bootup splash), we have to ensure that we |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 3813 | * always use map_and_fenceable for all scanout buffers. However, |
| 3814 | * it may simply be too big to fit into mappable, in which case |
| 3815 | * put it anyway and hope that userspace can cope (but always first |
| 3816 | * try to preserve the existing ABI). |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3817 | */ |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 3818 | vma = ERR_PTR(-ENOSPC); |
Chris Wilson | 47a8e3f | 2017-01-14 00:28:27 +0000 | [diff] [blame] | 3819 | if (!view || view->type == I915_GGTT_VIEW_NORMAL) |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 3820 | vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, |
| 3821 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | 767a222 | 2016-11-07 11:01:28 +0000 | [diff] [blame] | 3822 | if (IS_ERR(vma)) { |
| 3823 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 3824 | unsigned int flags; |
| 3825 | |
| 3826 | /* Valleyview is definitely limited to scanning out the first |
| 3827 | * 512MiB. Lets presume this behaviour was inherited from the |
| 3828 | * g4x display engine and that all earlier gen are similarly |
| 3829 | * limited. Testing suggests that it is a little more |
| 3830 | * complicated than this. For example, Cherryview appears quite |
| 3831 | * happy to scanout from anywhere within its global aperture. |
| 3832 | */ |
| 3833 | flags = 0; |
| 3834 | if (HAS_GMCH_DISPLAY(i915)) |
| 3835 | flags = PIN_MAPPABLE; |
| 3836 | vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags); |
| 3837 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3838 | if (IS_ERR(vma)) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3839 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3840 | |
Chris Wilson | d8923dc | 2016-08-18 17:17:07 +0100 | [diff] [blame] | 3841 | vma->display_alignment = max_t(u64, vma->display_alignment, alignment); |
| 3842 | |
Chris Wilson | a6a7cc4 | 2016-11-18 21:17:46 +0000 | [diff] [blame] | 3843 | /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */ |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 3844 | __i915_gem_object_flush_for_display(obj); |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 3845 | intel_fb_obj_flush(obj, ORIGIN_DIRTYFB); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3846 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3847 | /* It should now be out of any other write domains, and we can update |
| 3848 | * the domain values for our changes. |
| 3849 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3850 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3851 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3852 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3853 | |
| 3854 | err_unpin_display: |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3855 | obj->pin_display--; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3856 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3857 | } |
| 3858 | |
| 3859 | void |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3860 | i915_gem_object_unpin_from_display_plane(struct i915_vma *vma) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3861 | { |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 3862 | lockdep_assert_held(&vma->vm->i915->drm.struct_mutex); |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3863 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3864 | if (WARN_ON(vma->obj->pin_display == 0)) |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3865 | return; |
| 3866 | |
Chris Wilson | d8923dc | 2016-08-18 17:17:07 +0100 | [diff] [blame] | 3867 | if (--vma->obj->pin_display == 0) |
Chris Wilson | f51455d | 2017-01-10 14:47:34 +0000 | [diff] [blame] | 3868 | vma->display_alignment = I915_GTT_MIN_ALIGNMENT; |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3869 | |
Chris Wilson | 383d582 | 2016-08-18 17:17:08 +0100 | [diff] [blame] | 3870 | /* Bump the LRU to try and avoid premature eviction whilst flipping */ |
Chris Wilson | befedbb | 2017-01-19 19:26:55 +0000 | [diff] [blame] | 3871 | i915_gem_object_bump_inactive_ggtt(vma->obj); |
Chris Wilson | 383d582 | 2016-08-18 17:17:08 +0100 | [diff] [blame] | 3872 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3873 | i915_vma_unpin(vma); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3874 | } |
| 3875 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3876 | /** |
| 3877 | * Moves a single object to the CPU read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3878 | * @obj: object to act on |
| 3879 | * @write: requesting write or read-only access |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3880 | * |
| 3881 | * This function returns when the move is complete, including waiting on |
| 3882 | * flushes to occur. |
| 3883 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3884 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3885 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3886 | { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3887 | int ret; |
| 3888 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3889 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3890 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3891 | ret = i915_gem_object_wait(obj, |
| 3892 | I915_WAIT_INTERRUPTIBLE | |
| 3893 | I915_WAIT_LOCKED | |
| 3894 | (write ? I915_WAIT_ALL : 0), |
| 3895 | MAX_SCHEDULE_TIMEOUT, |
| 3896 | NULL); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3897 | if (ret) |
| 3898 | return ret; |
| 3899 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 3900 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3901 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3902 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3903 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 3904 | i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3905 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3906 | } |
| 3907 | |
| 3908 | /* It should now be out of any other write domains, and we can update |
| 3909 | * the domain values for our changes. |
| 3910 | */ |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 3911 | GEM_BUG_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3912 | |
| 3913 | /* If we're writing through the CPU, then the GPU read domains will |
| 3914 | * need to be invalidated at next use. |
| 3915 | */ |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 3916 | if (write) |
| 3917 | __start_cpu_write(obj); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3918 | |
| 3919 | return 0; |
| 3920 | } |
| 3921 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3922 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3923 | * emitted over 20 msec ago. |
| 3924 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3925 | * Note that if we were to use the current jiffies each time around the loop, |
| 3926 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3927 | * render a frame was over 20ms. |
| 3928 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3929 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3930 | * relatively low latency when blocking on a particular request to finish. |
| 3931 | */ |
| 3932 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3933 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3934 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3935 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3936 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 3937 | unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES; |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3938 | struct drm_i915_gem_request *request, *target = NULL; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3939 | long ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3940 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 3941 | /* ABI: return -EIO if already wedged */ |
| 3942 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 3943 | return -EIO; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 3944 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3945 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | c8659ef | 2017-03-02 12:25:25 +0000 | [diff] [blame] | 3946 | list_for_each_entry(request, &file_priv->mm.request_list, client_link) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3947 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3948 | break; |
| 3949 | |
Chris Wilson | c8659ef | 2017-03-02 12:25:25 +0000 | [diff] [blame] | 3950 | if (target) { |
| 3951 | list_del(&target->client_link); |
| 3952 | target->file_priv = NULL; |
| 3953 | } |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 3954 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3955 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3956 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3957 | if (target) |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3958 | i915_gem_request_get(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3959 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3960 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3961 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3962 | return 0; |
| 3963 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3964 | ret = i915_wait_request(target, |
| 3965 | I915_WAIT_INTERRUPTIBLE, |
| 3966 | MAX_SCHEDULE_TIMEOUT); |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3967 | i915_gem_request_put(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3968 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3969 | return ret < 0 ? ret : 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3970 | } |
| 3971 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3972 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3973 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 3974 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3975 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3976 | u64 alignment, |
| 3977 | u64 flags) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3978 | { |
Chris Wilson | ad16d2e | 2016-10-13 09:55:04 +0100 | [diff] [blame] | 3979 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
| 3980 | struct i915_address_space *vm = &dev_priv->ggtt.base; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3981 | struct i915_vma *vma; |
| 3982 | int ret; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 3983 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3984 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 3985 | |
Chris Wilson | 718659a | 2017-01-16 15:21:28 +0000 | [diff] [blame] | 3986 | vma = i915_vma_instance(obj, vm, view); |
Chris Wilson | e0216b7 | 2017-01-19 19:26:57 +0000 | [diff] [blame] | 3987 | if (unlikely(IS_ERR(vma))) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3988 | return vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3989 | |
| 3990 | if (i915_vma_misplaced(vma, size, alignment, flags)) { |
| 3991 | if (flags & PIN_NONBLOCK && |
| 3992 | (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3993 | return ERR_PTR(-ENOSPC); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3994 | |
Chris Wilson | ad16d2e | 2016-10-13 09:55:04 +0100 | [diff] [blame] | 3995 | if (flags & PIN_MAPPABLE) { |
Chris Wilson | ad16d2e | 2016-10-13 09:55:04 +0100 | [diff] [blame] | 3996 | /* If the required space is larger than the available |
| 3997 | * aperture, we will not able to find a slot for the |
| 3998 | * object and unbinding the object now will be in |
| 3999 | * vain. Worse, doing so may cause us to ping-pong |
| 4000 | * the object in and out of the Global GTT and |
| 4001 | * waste a lot of cycles under the mutex. |
| 4002 | */ |
Chris Wilson | 944397f | 2017-01-09 16:16:11 +0000 | [diff] [blame] | 4003 | if (vma->fence_size > dev_priv->ggtt.mappable_end) |
Chris Wilson | ad16d2e | 2016-10-13 09:55:04 +0100 | [diff] [blame] | 4004 | return ERR_PTR(-E2BIG); |
| 4005 | |
| 4006 | /* If NONBLOCK is set the caller is optimistically |
| 4007 | * trying to cache the full object within the mappable |
| 4008 | * aperture, and *must* have a fallback in place for |
| 4009 | * situations where we cannot bind the object. We |
| 4010 | * can be a little more lax here and use the fallback |
| 4011 | * more often to avoid costly migrations of ourselves |
| 4012 | * and other objects within the aperture. |
| 4013 | * |
| 4014 | * Half-the-aperture is used as a simple heuristic. |
| 4015 | * More interesting would to do search for a free |
| 4016 | * block prior to making the commitment to unbind. |
| 4017 | * That caters for the self-harm case, and with a |
| 4018 | * little more heuristics (e.g. NOFAULT, NOEVICT) |
| 4019 | * we could try to minimise harm to others. |
| 4020 | */ |
| 4021 | if (flags & PIN_NONBLOCK && |
Chris Wilson | 944397f | 2017-01-09 16:16:11 +0000 | [diff] [blame] | 4022 | vma->fence_size > dev_priv->ggtt.mappable_end / 2) |
Chris Wilson | ad16d2e | 2016-10-13 09:55:04 +0100 | [diff] [blame] | 4023 | return ERR_PTR(-ENOSPC); |
| 4024 | } |
| 4025 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4026 | WARN(i915_vma_is_pinned(vma), |
| 4027 | "bo is already pinned in ggtt with incorrect alignment:" |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 4028 | " offset=%08x, req.alignment=%llx," |
| 4029 | " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n", |
| 4030 | i915_ggtt_offset(vma), alignment, |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4031 | !!(flags & PIN_MAPPABLE), |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 4032 | i915_vma_is_map_and_fenceable(vma)); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4033 | ret = i915_vma_unbind(vma); |
| 4034 | if (ret) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4035 | return ERR_PTR(ret); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4036 | } |
| 4037 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4038 | ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL); |
| 4039 | if (ret) |
| 4040 | return ERR_PTR(ret); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4041 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4042 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4043 | } |
| 4044 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4045 | static __always_inline unsigned int __busy_read_flag(unsigned int id) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4046 | { |
| 4047 | /* Note that we could alias engines in the execbuf API, but |
| 4048 | * that would be very unwise as it prevents userspace from |
| 4049 | * fine control over engine selection. Ahem. |
| 4050 | * |
| 4051 | * This should be something like EXEC_MAX_ENGINE instead of |
| 4052 | * I915_NUM_ENGINES. |
| 4053 | */ |
| 4054 | BUILD_BUG_ON(I915_NUM_ENGINES > 16); |
| 4055 | return 0x10000 << id; |
| 4056 | } |
| 4057 | |
| 4058 | static __always_inline unsigned int __busy_write_id(unsigned int id) |
| 4059 | { |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 4060 | /* The uABI guarantees an active writer is also amongst the read |
| 4061 | * engines. This would be true if we accessed the activity tracking |
| 4062 | * under the lock, but as we perform the lookup of the object and |
| 4063 | * its activity locklessly we can not guarantee that the last_write |
| 4064 | * being active implies that we have set the same engine flag from |
| 4065 | * last_read - hence we always set both read and write busy for |
| 4066 | * last_write. |
| 4067 | */ |
| 4068 | return id | __busy_read_flag(id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4069 | } |
| 4070 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4071 | static __always_inline unsigned int |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4072 | __busy_set_if_active(const struct dma_fence *fence, |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4073 | unsigned int (*flag)(unsigned int id)) |
| 4074 | { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4075 | struct drm_i915_gem_request *rq; |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 4076 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4077 | /* We have to check the current hw status of the fence as the uABI |
| 4078 | * guarantees forward progress. We could rely on the idle worker |
| 4079 | * to eventually flush us, but to minimise latency just ask the |
| 4080 | * hardware. |
| 4081 | * |
| 4082 | * Note we only report on the status of native fences. |
| 4083 | */ |
| 4084 | if (!dma_fence_is_i915(fence)) |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 4085 | return 0; |
| 4086 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4087 | /* opencode to_request() in order to avoid const warnings */ |
| 4088 | rq = container_of(fence, struct drm_i915_gem_request, fence); |
| 4089 | if (i915_gem_request_completed(rq)) |
| 4090 | return 0; |
| 4091 | |
Chris Wilson | 1d39f28 | 2017-04-11 13:43:06 +0100 | [diff] [blame] | 4092 | return flag(rq->engine->uabi_id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4093 | } |
| 4094 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4095 | static __always_inline unsigned int |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4096 | busy_check_reader(const struct dma_fence *fence) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4097 | { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4098 | return __busy_set_if_active(fence, __busy_read_flag); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4099 | } |
| 4100 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4101 | static __always_inline unsigned int |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4102 | busy_check_writer(const struct dma_fence *fence) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4103 | { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4104 | if (!fence) |
| 4105 | return 0; |
| 4106 | |
| 4107 | return __busy_set_if_active(fence, __busy_write_id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4108 | } |
| 4109 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4110 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4111 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4112 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4113 | { |
| 4114 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4115 | struct drm_i915_gem_object *obj; |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4116 | struct reservation_object_list *list; |
| 4117 | unsigned int seq; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4118 | int err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4119 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4120 | err = -ENOENT; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4121 | rcu_read_lock(); |
| 4122 | obj = i915_gem_object_lookup_rcu(file, args->handle); |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4123 | if (!obj) |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4124 | goto out; |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4125 | |
| 4126 | /* A discrepancy here is that we do not report the status of |
| 4127 | * non-i915 fences, i.e. even though we may report the object as idle, |
| 4128 | * a call to set-domain may still stall waiting for foreign rendering. |
| 4129 | * This also means that wait-ioctl may report an object as busy, |
| 4130 | * where busy-ioctl considers it idle. |
| 4131 | * |
| 4132 | * We trade the ability to warn of foreign fences to report on which |
| 4133 | * i915 engines are active for the object. |
| 4134 | * |
| 4135 | * Alternatively, we can trade that extra information on read/write |
| 4136 | * activity with |
| 4137 | * args->busy = |
| 4138 | * !reservation_object_test_signaled_rcu(obj->resv, true); |
| 4139 | * to report the overall busyness. This is what the wait-ioctl does. |
| 4140 | * |
| 4141 | */ |
| 4142 | retry: |
| 4143 | seq = raw_read_seqcount(&obj->resv->seq); |
| 4144 | |
| 4145 | /* Translate the exclusive fence to the READ *and* WRITE engine */ |
| 4146 | args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl)); |
| 4147 | |
| 4148 | /* Translate shared fences to READ set of engines */ |
| 4149 | list = rcu_dereference(obj->resv->fence); |
| 4150 | if (list) { |
| 4151 | unsigned int shared_count = list->shared_count, i; |
| 4152 | |
| 4153 | for (i = 0; i < shared_count; ++i) { |
| 4154 | struct dma_fence *fence = |
| 4155 | rcu_dereference(list->shared[i]); |
| 4156 | |
| 4157 | args->busy |= busy_check_reader(fence); |
| 4158 | } |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4159 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4160 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4161 | if (args->busy && read_seqcount_retry(&obj->resv->seq, seq)) |
| 4162 | goto retry; |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 4163 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4164 | err = 0; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4165 | out: |
| 4166 | rcu_read_unlock(); |
| 4167 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4168 | } |
| 4169 | |
| 4170 | int |
| 4171 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4172 | struct drm_file *file_priv) |
| 4173 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4174 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4175 | } |
| 4176 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4177 | int |
| 4178 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4179 | struct drm_file *file_priv) |
| 4180 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4181 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4182 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4183 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4184 | int err; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4185 | |
| 4186 | switch (args->madv) { |
| 4187 | case I915_MADV_DONTNEED: |
| 4188 | case I915_MADV_WILLNEED: |
| 4189 | break; |
| 4190 | default: |
| 4191 | return -EINVAL; |
| 4192 | } |
| 4193 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 4194 | obj = i915_gem_object_lookup(file_priv, args->handle); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4195 | if (!obj) |
| 4196 | return -ENOENT; |
| 4197 | |
| 4198 | err = mutex_lock_interruptible(&obj->mm.lock); |
| 4199 | if (err) |
| 4200 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4201 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4202 | if (obj->mm.pages && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 4203 | i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4204 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4205 | if (obj->mm.madv == I915_MADV_WILLNEED) { |
| 4206 | GEM_BUG_ON(!obj->mm.quirked); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4207 | __i915_gem_object_unpin_pages(obj); |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4208 | obj->mm.quirked = false; |
| 4209 | } |
| 4210 | if (args->madv == I915_MADV_WILLNEED) { |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 4211 | GEM_BUG_ON(obj->mm.quirked); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4212 | __i915_gem_object_pin_pages(obj); |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4213 | obj->mm.quirked = true; |
| 4214 | } |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4215 | } |
| 4216 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4217 | if (obj->mm.madv != __I915_MADV_PURGED) |
| 4218 | obj->mm.madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4219 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4220 | /* if the object is no longer attached, discard its backing storage */ |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4221 | if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4222 | i915_gem_object_truncate(obj); |
| 4223 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4224 | args->retained = obj->mm.madv != __I915_MADV_PURGED; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4225 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4226 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4227 | out: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 4228 | i915_gem_object_put(obj); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4229 | return err; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4230 | } |
| 4231 | |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 4232 | static void |
| 4233 | frontbuffer_retire(struct i915_gem_active *active, |
| 4234 | struct drm_i915_gem_request *request) |
| 4235 | { |
| 4236 | struct drm_i915_gem_object *obj = |
| 4237 | container_of(active, typeof(*obj), frontbuffer_write); |
| 4238 | |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 4239 | intel_fb_obj_flush(obj, ORIGIN_CS); |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 4240 | } |
| 4241 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4242 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4243 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4244 | { |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4245 | mutex_init(&obj->mm.lock); |
| 4246 | |
Joonas Lahtinen | 56cea32 | 2016-11-02 12:16:04 +0200 | [diff] [blame] | 4247 | INIT_LIST_HEAD(&obj->global_link); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 4248 | INIT_LIST_HEAD(&obj->userfault_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4249 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4250 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4251 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4252 | obj->ops = ops; |
| 4253 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4254 | reservation_object_init(&obj->__builtin_resv); |
| 4255 | obj->resv = &obj->__builtin_resv; |
| 4256 | |
Chris Wilson | 5034924 | 2016-08-18 17:17:04 +0100 | [diff] [blame] | 4257 | obj->frontbuffer_ggtt_origin = ORIGIN_GTT; |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 4258 | init_request_active(&obj->frontbuffer_write, frontbuffer_retire); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4259 | |
| 4260 | obj->mm.madv = I915_MADV_WILLNEED; |
| 4261 | INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN); |
| 4262 | mutex_init(&obj->mm.get_page.lock); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4263 | |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4264 | i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4265 | } |
| 4266 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4267 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
Tvrtko Ursulin | 3599a91 | 2016-11-01 14:44:10 +0000 | [diff] [blame] | 4268 | .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE | |
| 4269 | I915_GEM_OBJECT_IS_SHRINKABLE, |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 4270 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4271 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4272 | .put_pages = i915_gem_object_put_pages_gtt, |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 4273 | |
| 4274 | .pwrite = i915_gem_object_pwrite_gtt, |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4275 | }; |
| 4276 | |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 4277 | struct drm_i915_gem_object * |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 4278 | i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4279 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4280 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4281 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4282 | gfp_t mask; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4283 | int ret; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4284 | |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 4285 | /* There is a prevalence of the assumption that we fit the object's |
| 4286 | * page count inside a 32bit _signed_ variable. Let's document this and |
| 4287 | * catch if we ever need to fix it. In the meantime, if you do spot |
| 4288 | * such a local variable, please consider fixing! |
| 4289 | */ |
Tvrtko Ursulin | 7a3ee5d | 2017-03-30 17:31:30 +0100 | [diff] [blame] | 4290 | if (size >> PAGE_SHIFT > INT_MAX) |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 4291 | return ERR_PTR(-E2BIG); |
| 4292 | |
| 4293 | if (overflows_type(size, obj->base.size)) |
| 4294 | return ERR_PTR(-E2BIG); |
| 4295 | |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 4296 | obj = i915_gem_object_alloc(dev_priv); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4297 | if (obj == NULL) |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4298 | return ERR_PTR(-ENOMEM); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4299 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 4300 | ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4301 | if (ret) |
| 4302 | goto fail; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4303 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4304 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 4305 | if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) { |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4306 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4307 | mask &= ~__GFP_HIGHMEM; |
| 4308 | mask |= __GFP_DMA32; |
| 4309 | } |
| 4310 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 4311 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4312 | mapping_set_gfp_mask(mapping, mask); |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 4313 | GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM)); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4314 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4315 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4316 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4317 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4318 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4319 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 4320 | if (HAS_LLC(dev_priv)) { |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4321 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4322 | * cache) for about a 10% performance improvement |
| 4323 | * compared to uncached. Graphics requests other than |
| 4324 | * display scanout are coherent with the CPU in |
| 4325 | * accessing this cache. This means in this mode we |
| 4326 | * don't need to clflush on the CPU side, and on the |
| 4327 | * GPU side we only need to flush internal caches to |
| 4328 | * get data visible to the CPU. |
| 4329 | * |
| 4330 | * However, we maintain the display planes as UC, and so |
| 4331 | * need to rebind when first used as such. |
| 4332 | */ |
| 4333 | obj->cache_level = I915_CACHE_LLC; |
| 4334 | } else |
| 4335 | obj->cache_level = I915_CACHE_NONE; |
| 4336 | |
Chris Wilson | 7fc92e9 | 2017-06-16 11:54:55 +0100 | [diff] [blame] | 4337 | obj->cache_coherent = i915_gem_object_is_coherent(obj); |
| 4338 | obj->cache_dirty = !obj->cache_coherent; |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 4339 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4340 | trace_i915_gem_object_create(obj); |
| 4341 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4342 | return obj; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4343 | |
| 4344 | fail: |
| 4345 | i915_gem_object_free(obj); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4346 | return ERR_PTR(ret); |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4347 | } |
| 4348 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4349 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4350 | { |
| 4351 | /* If we are the last user of the backing storage (be it shmemfs |
| 4352 | * pages or stolen etc), we know that the pages are going to be |
| 4353 | * immediately released. In this case, we can then skip copying |
| 4354 | * back the contents from the GPU. |
| 4355 | */ |
| 4356 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4357 | if (obj->mm.madv != I915_MADV_WILLNEED) |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4358 | return false; |
| 4359 | |
| 4360 | if (obj->base.filp == NULL) |
| 4361 | return true; |
| 4362 | |
| 4363 | /* At first glance, this looks racy, but then again so would be |
| 4364 | * userspace racing mmap against close. However, the first external |
| 4365 | * reference to the filp can only be obtained through the |
| 4366 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4367 | * acquiring such a reference whilst we are in the middle of |
| 4368 | * freeing the object. |
| 4369 | */ |
| 4370 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4371 | } |
| 4372 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4373 | static void __i915_gem_free_objects(struct drm_i915_private *i915, |
| 4374 | struct llist_node *freed) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4375 | { |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4376 | struct drm_i915_gem_object *obj, *on; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4377 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4378 | mutex_lock(&i915->drm.struct_mutex); |
| 4379 | intel_runtime_pm_get(i915); |
| 4380 | llist_for_each_entry(obj, freed, freed) { |
| 4381 | struct i915_vma *vma, *vn; |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4382 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4383 | trace_i915_gem_object_destroy(obj); |
| 4384 | |
| 4385 | GEM_BUG_ON(i915_gem_object_is_active(obj)); |
| 4386 | list_for_each_entry_safe(vma, vn, |
| 4387 | &obj->vma_list, obj_link) { |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4388 | GEM_BUG_ON(i915_vma_is_active(vma)); |
| 4389 | vma->flags &= ~I915_VMA_PIN_MASK; |
| 4390 | i915_vma_close(vma); |
| 4391 | } |
Chris Wilson | db6c2b4 | 2016-11-01 11:54:00 +0000 | [diff] [blame] | 4392 | GEM_BUG_ON(!list_empty(&obj->vma_list)); |
| 4393 | GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree)); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4394 | |
Joonas Lahtinen | 56cea32 | 2016-11-02 12:16:04 +0200 | [diff] [blame] | 4395 | list_del(&obj->global_link); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4396 | } |
| 4397 | intel_runtime_pm_put(i915); |
| 4398 | mutex_unlock(&i915->drm.struct_mutex); |
| 4399 | |
Chris Wilson | f2be9d6 | 2017-04-07 11:25:52 +0100 | [diff] [blame] | 4400 | cond_resched(); |
| 4401 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4402 | llist_for_each_entry_safe(obj, on, freed, freed) { |
| 4403 | GEM_BUG_ON(obj->bind_count); |
| 4404 | GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits)); |
| 4405 | |
| 4406 | if (obj->ops->release) |
| 4407 | obj->ops->release(obj); |
| 4408 | |
| 4409 | if (WARN_ON(i915_gem_object_has_pinned_pages(obj))) |
| 4410 | atomic_set(&obj->mm.pages_pin_count, 0); |
Chris Wilson | 548625e | 2016-11-01 12:11:34 +0000 | [diff] [blame] | 4411 | __i915_gem_object_put_pages(obj, I915_MM_NORMAL); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4412 | GEM_BUG_ON(obj->mm.pages); |
| 4413 | |
| 4414 | if (obj->base.import_attach) |
| 4415 | drm_prime_gem_destroy(&obj->base, NULL); |
| 4416 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4417 | reservation_object_fini(&obj->__builtin_resv); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4418 | drm_gem_object_release(&obj->base); |
| 4419 | i915_gem_info_remove_obj(i915, obj->base.size); |
| 4420 | |
| 4421 | kfree(obj->bit_17); |
| 4422 | i915_gem_object_free(obj); |
| 4423 | } |
| 4424 | } |
| 4425 | |
| 4426 | static void i915_gem_flush_free_objects(struct drm_i915_private *i915) |
| 4427 | { |
| 4428 | struct llist_node *freed; |
| 4429 | |
| 4430 | freed = llist_del_all(&i915->mm.free_list); |
| 4431 | if (unlikely(freed)) |
| 4432 | __i915_gem_free_objects(i915, freed); |
| 4433 | } |
| 4434 | |
| 4435 | static void __i915_gem_free_work(struct work_struct *work) |
| 4436 | { |
| 4437 | struct drm_i915_private *i915 = |
| 4438 | container_of(work, struct drm_i915_private, mm.free_work); |
| 4439 | struct llist_node *freed; |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4440 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4441 | /* All file-owned VMA should have been released by this point through |
| 4442 | * i915_gem_close_object(), or earlier by i915_gem_context_close(). |
| 4443 | * However, the object may also be bound into the global GTT (e.g. |
| 4444 | * older GPUs without per-process support, or for direct access through |
| 4445 | * the GTT either for the user or for scanout). Those VMA still need to |
| 4446 | * unbound now. |
| 4447 | */ |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4448 | |
Chris Wilson | 5ad08be | 2017-04-07 11:25:51 +0100 | [diff] [blame] | 4449 | while ((freed = llist_del_all(&i915->mm.free_list))) { |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4450 | __i915_gem_free_objects(i915, freed); |
Chris Wilson | 5ad08be | 2017-04-07 11:25:51 +0100 | [diff] [blame] | 4451 | if (need_resched()) |
| 4452 | break; |
| 4453 | } |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4454 | } |
| 4455 | |
| 4456 | static void __i915_gem_free_object_rcu(struct rcu_head *head) |
| 4457 | { |
| 4458 | struct drm_i915_gem_object *obj = |
| 4459 | container_of(head, typeof(*obj), rcu); |
| 4460 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 4461 | |
| 4462 | /* We can't simply use call_rcu() from i915_gem_free_object() |
| 4463 | * as we need to block whilst unbinding, and the call_rcu |
| 4464 | * task may be called from softirq context. So we take a |
| 4465 | * detour through a worker. |
| 4466 | */ |
| 4467 | if (llist_add(&obj->freed, &i915->mm.free_list)) |
| 4468 | schedule_work(&i915->mm.free_work); |
| 4469 | } |
| 4470 | |
| 4471 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
| 4472 | { |
| 4473 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
| 4474 | |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4475 | if (obj->mm.quirked) |
| 4476 | __i915_gem_object_unpin_pages(obj); |
| 4477 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4478 | if (discard_backing_storage(obj)) |
| 4479 | obj->mm.madv = I915_MADV_DONTNEED; |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4480 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4481 | /* Before we free the object, make sure any pure RCU-only |
| 4482 | * read-side critical sections are complete, e.g. |
| 4483 | * i915_gem_busy_ioctl(). For the corresponding synchronized |
| 4484 | * lookup see i915_gem_object_lookup_rcu(). |
| 4485 | */ |
| 4486 | call_rcu(&obj->rcu, __i915_gem_free_object_rcu); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4487 | } |
| 4488 | |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 4489 | void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj) |
| 4490 | { |
| 4491 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 4492 | |
| 4493 | GEM_BUG_ON(i915_gem_object_has_active_reference(obj)); |
| 4494 | if (i915_gem_object_is_active(obj)) |
| 4495 | i915_gem_object_set_active_reference(obj); |
| 4496 | else |
| 4497 | i915_gem_object_put(obj); |
| 4498 | } |
| 4499 | |
Chris Wilson | 3033aca | 2016-10-28 13:58:47 +0100 | [diff] [blame] | 4500 | static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv) |
| 4501 | { |
| 4502 | struct intel_engine_cs *engine; |
| 4503 | enum intel_engine_id id; |
| 4504 | |
| 4505 | for_each_engine(engine, dev_priv, id) |
Chris Wilson | f131e35 | 2016-12-29 14:40:37 +0000 | [diff] [blame] | 4506 | GEM_BUG_ON(engine->last_retired_context && |
| 4507 | !i915_gem_context_is_kernel(engine->last_retired_context)); |
Chris Wilson | 3033aca | 2016-10-28 13:58:47 +0100 | [diff] [blame] | 4508 | } |
| 4509 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 4510 | void i915_gem_sanitize(struct drm_i915_private *i915) |
| 4511 | { |
| 4512 | /* |
| 4513 | * If we inherit context state from the BIOS or earlier occupants |
| 4514 | * of the GPU, the GPU may be in an inconsistent state when we |
| 4515 | * try to take over. The only way to remove the earlier state |
| 4516 | * is by resetting. However, resetting on earlier gen is tricky as |
| 4517 | * it may impact the display and we are uncertain about the stability |
Joonas Lahtinen | ea117b8 | 2017-04-28 10:53:38 +0300 | [diff] [blame] | 4518 | * of the reset, so this could be applied to even earlier gen. |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 4519 | */ |
Joonas Lahtinen | ea117b8 | 2017-04-28 10:53:38 +0300 | [diff] [blame] | 4520 | if (INTEL_GEN(i915) >= 5) { |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 4521 | int reset = intel_gpu_reset(i915, ALL_ENGINES); |
| 4522 | WARN_ON(reset && reset != -ENODEV); |
| 4523 | } |
| 4524 | } |
| 4525 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4526 | int i915_gem_suspend(struct drm_i915_private *dev_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4527 | { |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4528 | struct drm_device *dev = &dev_priv->drm; |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4529 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4530 | |
Chris Wilson | c998e8a | 2017-03-02 08:30:29 +0000 | [diff] [blame] | 4531 | intel_runtime_pm_get(dev_priv); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 4532 | intel_suspend_gt_powersave(dev_priv); |
| 4533 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4534 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4535 | |
| 4536 | /* We have to flush all the executing contexts to main memory so |
| 4537 | * that they can saved in the hibernation image. To ensure the last |
| 4538 | * context image is coherent, we have to switch away from it. That |
| 4539 | * leaves the dev_priv->kernel_context still active when |
| 4540 | * we actually suspend, and its image in memory may not match the GPU |
| 4541 | * state. Fortunately, the kernel_context is disposable and we do |
| 4542 | * not rely on its state. |
| 4543 | */ |
| 4544 | ret = i915_gem_switch_to_kernel_context(dev_priv); |
| 4545 | if (ret) |
Chris Wilson | c998e8a | 2017-03-02 08:30:29 +0000 | [diff] [blame] | 4546 | goto err_unlock; |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4547 | |
Chris Wilson | 22dd3bb | 2016-09-09 14:11:50 +0100 | [diff] [blame] | 4548 | ret = i915_gem_wait_for_idle(dev_priv, |
| 4549 | I915_WAIT_INTERRUPTIBLE | |
| 4550 | I915_WAIT_LOCKED); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4551 | if (ret) |
Chris Wilson | c998e8a | 2017-03-02 08:30:29 +0000 | [diff] [blame] | 4552 | goto err_unlock; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4553 | |
Chris Wilson | 3033aca | 2016-10-28 13:58:47 +0100 | [diff] [blame] | 4554 | assert_kernel_context_is_current(dev_priv); |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 4555 | i915_gem_contexts_lost(dev_priv); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4556 | mutex_unlock(&dev->struct_mutex); |
| 4557 | |
Sagar Arun Kamble | 63987bf | 2017-04-05 15:51:50 +0530 | [diff] [blame] | 4558 | intel_guc_suspend(dev_priv); |
| 4559 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 4560 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4561 | cancel_delayed_work_sync(&dev_priv->gt.retire_work); |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 4562 | |
| 4563 | /* As the idle_work is rearming if it detects a race, play safe and |
| 4564 | * repeat the flush until it is definitely idle. |
| 4565 | */ |
| 4566 | while (flush_delayed_work(&dev_priv->gt.idle_work)) |
| 4567 | ; |
| 4568 | |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4569 | /* Assert that we sucessfully flushed all the work and |
| 4570 | * reset the GPU back to its idle, low power state. |
| 4571 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4572 | WARN_ON(dev_priv->gt.awake); |
Chris Wilson | 0542524 | 2017-03-03 12:19:47 +0000 | [diff] [blame] | 4573 | WARN_ON(!intel_engines_are_idle(dev_priv)); |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4574 | |
Imre Deak | 1c777c5 | 2016-10-12 17:46:37 +0300 | [diff] [blame] | 4575 | /* |
| 4576 | * Neither the BIOS, ourselves or any other kernel |
| 4577 | * expects the system to be in execlists mode on startup, |
| 4578 | * so we need to reset the GPU back to legacy mode. And the only |
| 4579 | * known way to disable logical contexts is through a GPU reset. |
| 4580 | * |
| 4581 | * So in order to leave the system in a known default configuration, |
| 4582 | * always reset the GPU upon unload and suspend. Afterwards we then |
| 4583 | * clean up the GEM state tracking, flushing off the requests and |
| 4584 | * leaving the system in a known idle state. |
| 4585 | * |
| 4586 | * Note that is of the upmost importance that the GPU is idle and |
| 4587 | * all stray writes are flushed *before* we dismantle the backing |
| 4588 | * storage for the pinned objects. |
| 4589 | * |
| 4590 | * However, since we are uncertain that resetting the GPU on older |
| 4591 | * machines is a good idea, we don't - just in case it leaves the |
| 4592 | * machine in an unusable condition. |
| 4593 | */ |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 4594 | i915_gem_sanitize(dev_priv); |
Chris Wilson | c998e8a | 2017-03-02 08:30:29 +0000 | [diff] [blame] | 4595 | goto out_rpm_put; |
Imre Deak | 1c777c5 | 2016-10-12 17:46:37 +0300 | [diff] [blame] | 4596 | |
Chris Wilson | c998e8a | 2017-03-02 08:30:29 +0000 | [diff] [blame] | 4597 | err_unlock: |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4598 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | c998e8a | 2017-03-02 08:30:29 +0000 | [diff] [blame] | 4599 | out_rpm_put: |
| 4600 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4601 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4602 | } |
| 4603 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4604 | void i915_gem_resume(struct drm_i915_private *dev_priv) |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4605 | { |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4606 | struct drm_device *dev = &dev_priv->drm; |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4607 | |
Imre Deak | 31ab49a | 2016-11-07 11:20:05 +0200 | [diff] [blame] | 4608 | WARN_ON(dev_priv->gt.awake); |
| 4609 | |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4610 | mutex_lock(&dev->struct_mutex); |
Tvrtko Ursulin | 275a991 | 2016-11-16 08:55:34 +0000 | [diff] [blame] | 4611 | i915_gem_restore_gtt_mappings(dev_priv); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4612 | |
| 4613 | /* As we didn't flush the kernel context before suspend, we cannot |
| 4614 | * guarantee that the context image is complete. So let's just reset |
| 4615 | * it and start again. |
| 4616 | */ |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 4617 | dev_priv->gt.resume(dev_priv); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4618 | |
| 4619 | mutex_unlock(&dev->struct_mutex); |
| 4620 | } |
| 4621 | |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 4622 | void i915_gem_init_swizzling(struct drm_i915_private *dev_priv) |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4623 | { |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 4624 | if (INTEL_GEN(dev_priv) < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4625 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 4626 | return; |
| 4627 | |
| 4628 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 4629 | DISP_TILE_SURFACE_SWIZZLING); |
| 4630 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4631 | if (IS_GEN5(dev_priv)) |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4632 | return; |
| 4633 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4634 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4635 | if (IS_GEN6(dev_priv)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4636 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4637 | else if (IS_GEN7(dev_priv)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4638 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 4639 | else if (IS_GEN8(dev_priv)) |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 4640 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4641 | else |
| 4642 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4643 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4644 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 4645 | static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base) |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4646 | { |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4647 | I915_WRITE(RING_CTL(base), 0); |
| 4648 | I915_WRITE(RING_HEAD(base), 0); |
| 4649 | I915_WRITE(RING_TAIL(base), 0); |
| 4650 | I915_WRITE(RING_START(base), 0); |
| 4651 | } |
| 4652 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 4653 | static void init_unused_rings(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4654 | { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 4655 | if (IS_I830(dev_priv)) { |
| 4656 | init_unused_ring(dev_priv, PRB1_BASE); |
| 4657 | init_unused_ring(dev_priv, SRB0_BASE); |
| 4658 | init_unused_ring(dev_priv, SRB1_BASE); |
| 4659 | init_unused_ring(dev_priv, SRB2_BASE); |
| 4660 | init_unused_ring(dev_priv, SRB3_BASE); |
| 4661 | } else if (IS_GEN2(dev_priv)) { |
| 4662 | init_unused_ring(dev_priv, SRB0_BASE); |
| 4663 | init_unused_ring(dev_priv, SRB1_BASE); |
| 4664 | } else if (IS_GEN3(dev_priv)) { |
| 4665 | init_unused_ring(dev_priv, PRB1_BASE); |
| 4666 | init_unused_ring(dev_priv, PRB2_BASE); |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4667 | } |
| 4668 | } |
| 4669 | |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 4670 | static int __i915_gem_restart_engines(void *data) |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4671 | { |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 4672 | struct drm_i915_private *i915 = data; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4673 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 4674 | enum intel_engine_id id; |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 4675 | int err; |
| 4676 | |
| 4677 | for_each_engine(engine, i915, id) { |
| 4678 | err = engine->init_hw(engine); |
| 4679 | if (err) |
| 4680 | return err; |
| 4681 | } |
| 4682 | |
| 4683 | return 0; |
| 4684 | } |
| 4685 | |
| 4686 | int i915_gem_init_hw(struct drm_i915_private *dev_priv) |
| 4687 | { |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 4688 | int ret; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4689 | |
Chris Wilson | de867c2 | 2016-10-25 13:16:02 +0100 | [diff] [blame] | 4690 | dev_priv->gt.last_init_time = ktime_get(); |
| 4691 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4692 | /* Double layer security blanket, see i915_gem_init() */ |
| 4693 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4694 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 4695 | if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 4696 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4697 | |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 4698 | if (IS_HASWELL(dev_priv)) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 4699 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ? |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 4700 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 4701 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 4702 | if (HAS_PCH_NOP(dev_priv)) { |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 4703 | if (IS_IVYBRIDGE(dev_priv)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4704 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 4705 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 4706 | I915_WRITE(GEN7_MSG_CTL, temp); |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 4707 | } else if (INTEL_GEN(dev_priv) >= 7) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4708 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 4709 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 4710 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 4711 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4712 | } |
| 4713 | |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 4714 | i915_gem_init_swizzling(dev_priv); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4715 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 4716 | /* |
| 4717 | * At least 830 can leave some of the unused rings |
| 4718 | * "active" (ie. head != tail) after resume which |
| 4719 | * will prevent c3 entry. Makes sure all unused rings |
| 4720 | * are totally idle. |
| 4721 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 4722 | init_unused_rings(dev_priv); |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 4723 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 4724 | BUG_ON(!dev_priv->kernel_context); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4725 | |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 4726 | ret = i915_ppgtt_init_hw(dev_priv); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4727 | if (ret) { |
| 4728 | DRM_ERROR("PPGTT enable HW failed %d\n", ret); |
| 4729 | goto out; |
| 4730 | } |
| 4731 | |
| 4732 | /* Need to do basic initialisation of all rings first: */ |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 4733 | ret = __i915_gem_restart_engines(dev_priv); |
| 4734 | if (ret) |
| 4735 | goto out; |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4736 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4737 | intel_mocs_init_l3cc_table(dev_priv); |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 4738 | |
Oscar Mateo | b899140 | 2017-03-28 09:53:47 -0700 | [diff] [blame] | 4739 | /* We can't enable contexts until all firmware is loaded */ |
| 4740 | ret = intel_uc_init_hw(dev_priv); |
| 4741 | if (ret) |
| 4742 | goto out; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4743 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4744 | out: |
| 4745 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4746 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4747 | } |
| 4748 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 4749 | bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value) |
| 4750 | { |
| 4751 | if (INTEL_INFO(dev_priv)->gen < 6) |
| 4752 | return false; |
| 4753 | |
| 4754 | /* TODO: make semaphores and Execlists play nicely together */ |
| 4755 | if (i915.enable_execlists) |
| 4756 | return false; |
| 4757 | |
| 4758 | if (value >= 0) |
| 4759 | return value; |
| 4760 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 4761 | /* Enable semaphores on SNB when IO remapping is off */ |
Chris Wilson | 80debff | 2017-05-25 13:16:12 +0100 | [diff] [blame] | 4762 | if (IS_GEN6(dev_priv) && intel_vtd_active()) |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 4763 | return false; |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 4764 | |
| 4765 | return true; |
| 4766 | } |
| 4767 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4768 | int i915_gem_init(struct drm_i915_private *dev_priv) |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4769 | { |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4770 | int ret; |
| 4771 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4772 | mutex_lock(&dev_priv->drm.struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4773 | |
Chris Wilson | 9431282 | 2017-05-03 10:39:18 +0100 | [diff] [blame] | 4774 | dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1); |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 4775 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4776 | if (!i915.enable_execlists) { |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 4777 | dev_priv->gt.resume = intel_legacy_submission_resume; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 4778 | dev_priv->gt.cleanup_engine = intel_engine_cleanup; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4779 | } else { |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 4780 | dev_priv->gt.resume = intel_lr_context_resume; |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4781 | dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4782 | } |
| 4783 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4784 | /* This is just a security blanket to placate dragons. |
| 4785 | * On some systems, we very sporadically observe that the first TLBs |
| 4786 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 4787 | * we hold the forcewake during initialisation these problems |
| 4788 | * just magically go away. |
| 4789 | */ |
| 4790 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4791 | |
Chris Wilson | 8a2421b | 2017-06-16 15:05:22 +0100 | [diff] [blame] | 4792 | ret = i915_gem_init_userptr(dev_priv); |
| 4793 | if (ret) |
| 4794 | goto out_unlock; |
Chris Wilson | f6b9d5c | 2016-08-04 07:52:23 +0100 | [diff] [blame] | 4795 | |
| 4796 | ret = i915_gem_init_ggtt(dev_priv); |
| 4797 | if (ret) |
| 4798 | goto out_unlock; |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4799 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 4800 | ret = i915_gem_contexts_init(dev_priv); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4801 | if (ret) |
| 4802 | goto out_unlock; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4803 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4804 | ret = intel_engines_init(dev_priv); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4805 | if (ret) |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4806 | goto out_unlock; |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4807 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4808 | ret = i915_gem_init_hw(dev_priv); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4809 | if (ret == -EIO) { |
Chris Wilson | 7e21d64 | 2016-07-27 09:07:29 +0100 | [diff] [blame] | 4810 | /* Allow engine initialisation to fail by marking the GPU as |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4811 | * wedged. But we only want to do this where the GPU is angry, |
| 4812 | * for all other failure, such as an allocation failure, bail. |
| 4813 | */ |
| 4814 | DRM_ERROR("Failed to initialize GPU, declaring it wedged\n"); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 4815 | i915_gem_set_wedged(dev_priv); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4816 | ret = 0; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4817 | } |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4818 | |
| 4819 | out_unlock: |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4820 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 4821 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4822 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4823 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4824 | } |
| 4825 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 4826 | void i915_gem_init_mmio(struct drm_i915_private *i915) |
| 4827 | { |
| 4828 | i915_gem_sanitize(i915); |
| 4829 | } |
| 4830 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4831 | void |
Tvrtko Ursulin | cb15d9f | 2016-12-01 14:16:39 +0000 | [diff] [blame] | 4832 | i915_gem_cleanup_engines(struct drm_i915_private *dev_priv) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4833 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4834 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 4835 | enum intel_engine_id id; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4836 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 4837 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4838 | dev_priv->gt.cleanup_engine(engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4839 | } |
| 4840 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4841 | void |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4842 | i915_gem_load_init_fences(struct drm_i915_private *dev_priv) |
| 4843 | { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 4844 | int i; |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4845 | |
| 4846 | if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) && |
| 4847 | !IS_CHERRYVIEW(dev_priv)) |
| 4848 | dev_priv->num_fence_regs = 32; |
Jani Nikula | 73f67aa | 2016-12-07 22:48:09 +0200 | [diff] [blame] | 4849 | else if (INTEL_INFO(dev_priv)->gen >= 4 || |
| 4850 | IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
| 4851 | IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4852 | dev_priv->num_fence_regs = 16; |
| 4853 | else |
| 4854 | dev_priv->num_fence_regs = 8; |
| 4855 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4856 | if (intel_vgpu_active(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4857 | dev_priv->num_fence_regs = |
| 4858 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 4859 | |
| 4860 | /* Initialize fence registers to zero */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 4861 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
| 4862 | struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i]; |
| 4863 | |
| 4864 | fence->i915 = dev_priv; |
| 4865 | fence->id = i; |
| 4866 | list_add_tail(&fence->link, &dev_priv->mm.fence_list); |
| 4867 | } |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 4868 | i915_gem_restore_fences(dev_priv); |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4869 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 4870 | i915_gem_detect_bit_6_swizzle(dev_priv); |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4871 | } |
| 4872 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4873 | int |
Tvrtko Ursulin | cb15d9f | 2016-12-01 14:16:39 +0000 | [diff] [blame] | 4874 | i915_gem_load_init(struct drm_i915_private *dev_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4875 | { |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 4876 | int err = -ENOMEM; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4877 | |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 4878 | dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN); |
| 4879 | if (!dev_priv->objects) |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4880 | goto err_out; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4881 | |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 4882 | dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN); |
| 4883 | if (!dev_priv->vmas) |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4884 | goto err_objects; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4885 | |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 4886 | dev_priv->requests = KMEM_CACHE(drm_i915_gem_request, |
| 4887 | SLAB_HWCACHE_ALIGN | |
| 4888 | SLAB_RECLAIM_ACCOUNT | |
Paul E. McKenney | 5f0d5a3 | 2017-01-18 02:53:44 -0800 | [diff] [blame] | 4889 | SLAB_TYPESAFE_BY_RCU); |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 4890 | if (!dev_priv->requests) |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4891 | goto err_vmas; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4892 | |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 4893 | dev_priv->dependencies = KMEM_CACHE(i915_dependency, |
| 4894 | SLAB_HWCACHE_ALIGN | |
| 4895 | SLAB_RECLAIM_ACCOUNT); |
| 4896 | if (!dev_priv->dependencies) |
| 4897 | goto err_requests; |
| 4898 | |
Chris Wilson | c5cf9a9 | 2017-05-17 13:10:04 +0100 | [diff] [blame] | 4899 | dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN); |
| 4900 | if (!dev_priv->priorities) |
| 4901 | goto err_dependencies; |
| 4902 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4903 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 4904 | INIT_LIST_HEAD(&dev_priv->gt.timelines); |
Chris Wilson | bb89485 | 2016-11-14 20:40:57 +0000 | [diff] [blame] | 4905 | err = i915_gem_timeline_init__global(dev_priv); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4906 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 4907 | if (err) |
Chris Wilson | c5cf9a9 | 2017-05-17 13:10:04 +0100 | [diff] [blame] | 4908 | goto err_priorities; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4909 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4910 | INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work); |
| 4911 | init_llist_head(&dev_priv->mm.free_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4912 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 4913 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4914 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 4915 | INIT_LIST_HEAD(&dev_priv->mm.userfault_list); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4916 | INIT_DELAYED_WORK(&dev_priv->gt.retire_work, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4917 | i915_gem_retire_work_handler); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4918 | INIT_DELAYED_WORK(&dev_priv->gt.idle_work, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4919 | i915_gem_idle_work_handler); |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 4920 | init_waitqueue_head(&dev_priv->gpu_error.wait_queue); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 4921 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4922 | |
Joonas Lahtinen | 6f63340 | 2016-09-01 14:58:21 +0300 | [diff] [blame] | 4923 | atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0); |
| 4924 | |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 4925 | spin_lock_init(&dev_priv->fb_tracking.lock); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4926 | |
| 4927 | return 0; |
| 4928 | |
Chris Wilson | c5cf9a9 | 2017-05-17 13:10:04 +0100 | [diff] [blame] | 4929 | err_priorities: |
| 4930 | kmem_cache_destroy(dev_priv->priorities); |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 4931 | err_dependencies: |
| 4932 | kmem_cache_destroy(dev_priv->dependencies); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 4933 | err_requests: |
| 4934 | kmem_cache_destroy(dev_priv->requests); |
| 4935 | err_vmas: |
| 4936 | kmem_cache_destroy(dev_priv->vmas); |
| 4937 | err_objects: |
| 4938 | kmem_cache_destroy(dev_priv->objects); |
| 4939 | err_out: |
| 4940 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4941 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4942 | |
Tvrtko Ursulin | cb15d9f | 2016-12-01 14:16:39 +0000 | [diff] [blame] | 4943 | void i915_gem_load_cleanup(struct drm_i915_private *dev_priv) |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4944 | { |
Chris Wilson | c4d4c1c | 2017-02-10 16:35:23 +0000 | [diff] [blame] | 4945 | i915_gem_drain_freed_objects(dev_priv); |
Chris Wilson | 7d5d59e | 2016-11-01 08:48:41 +0000 | [diff] [blame] | 4946 | WARN_ON(!llist_empty(&dev_priv->mm.free_list)); |
Chris Wilson | c4d4c1c | 2017-02-10 16:35:23 +0000 | [diff] [blame] | 4947 | WARN_ON(dev_priv->mm.object_count); |
Chris Wilson | 7d5d59e | 2016-11-01 08:48:41 +0000 | [diff] [blame] | 4948 | |
Matthew Auld | ea84aa7 | 2016-11-17 21:04:11 +0000 | [diff] [blame] | 4949 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 4950 | i915_gem_timeline_fini(&dev_priv->gt.global_timeline); |
| 4951 | WARN_ON(!list_empty(&dev_priv->gt.timelines)); |
| 4952 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 4953 | |
Chris Wilson | c5cf9a9 | 2017-05-17 13:10:04 +0100 | [diff] [blame] | 4954 | kmem_cache_destroy(dev_priv->priorities); |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 4955 | kmem_cache_destroy(dev_priv->dependencies); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4956 | kmem_cache_destroy(dev_priv->requests); |
| 4957 | kmem_cache_destroy(dev_priv->vmas); |
| 4958 | kmem_cache_destroy(dev_priv->objects); |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 4959 | |
| 4960 | /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */ |
| 4961 | rcu_barrier(); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4962 | } |
| 4963 | |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 4964 | int i915_gem_freeze(struct drm_i915_private *dev_priv) |
| 4965 | { |
Chris Wilson | d0aa301 | 2017-04-07 11:25:49 +0100 | [diff] [blame] | 4966 | /* Discard all purgeable objects, let userspace recover those as |
| 4967 | * required after resuming. |
| 4968 | */ |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 4969 | i915_gem_shrink_all(dev_priv); |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 4970 | |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 4971 | return 0; |
| 4972 | } |
| 4973 | |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 4974 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv) |
| 4975 | { |
| 4976 | struct drm_i915_gem_object *obj; |
Chris Wilson | 7aab2d5 | 2016-09-09 20:02:18 +0100 | [diff] [blame] | 4977 | struct list_head *phases[] = { |
| 4978 | &dev_priv->mm.unbound_list, |
| 4979 | &dev_priv->mm.bound_list, |
| 4980 | NULL |
| 4981 | }, **p; |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 4982 | |
| 4983 | /* Called just before we write the hibernation image. |
| 4984 | * |
| 4985 | * We need to update the domain tracking to reflect that the CPU |
| 4986 | * will be accessing all the pages to create and restore from the |
| 4987 | * hibernation, and so upon restoration those pages will be in the |
| 4988 | * CPU domain. |
| 4989 | * |
| 4990 | * To make sure the hibernation image contains the latest state, |
| 4991 | * we update that state just before writing out the image. |
Chris Wilson | 7aab2d5 | 2016-09-09 20:02:18 +0100 | [diff] [blame] | 4992 | * |
| 4993 | * To try and reduce the hibernation image, we manually shrink |
Chris Wilson | d0aa301 | 2017-04-07 11:25:49 +0100 | [diff] [blame] | 4994 | * the objects as well, see i915_gem_freeze() |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 4995 | */ |
| 4996 | |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 4997 | i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND); |
Chris Wilson | 17b93c4 | 2017-04-07 11:25:50 +0100 | [diff] [blame] | 4998 | i915_gem_drain_freed_objects(dev_priv); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 4999 | |
Chris Wilson | d0aa301 | 2017-04-07 11:25:49 +0100 | [diff] [blame] | 5000 | mutex_lock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 7aab2d5 | 2016-09-09 20:02:18 +0100 | [diff] [blame] | 5001 | for (p = phases; *p; p++) { |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 5002 | list_for_each_entry(obj, *p, global_link) |
| 5003 | __start_cpu_write(obj); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5004 | } |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 5005 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5006 | |
| 5007 | return 0; |
| 5008 | } |
| 5009 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5010 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5011 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5012 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | 15f7bbc | 2016-07-26 12:01:52 +0100 | [diff] [blame] | 5013 | struct drm_i915_gem_request *request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5014 | |
| 5015 | /* Clean up our request list when the client is going away, so that |
| 5016 | * later retire_requests won't dereference our soon-to-be-gone |
| 5017 | * file_priv. |
| 5018 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5019 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | c8659ef | 2017-03-02 12:25:25 +0000 | [diff] [blame] | 5020 | list_for_each_entry(request, &file_priv->mm.request_list, client_link) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5021 | request->file_priv = NULL; |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5022 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5023 | } |
| 5024 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 5025 | int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file) |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5026 | { |
| 5027 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5028 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5029 | |
Chris Wilson | c4c29d7 | 2016-11-09 10:45:07 +0000 | [diff] [blame] | 5030 | DRM_DEBUG("\n"); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5031 | |
| 5032 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 5033 | if (!file_priv) |
| 5034 | return -ENOMEM; |
| 5035 | |
| 5036 | file->driver_priv = file_priv; |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 5037 | file_priv->dev_priv = i915; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 5038 | file_priv->file = file; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5039 | |
| 5040 | spin_lock_init(&file_priv->mm.lock); |
| 5041 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5042 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 5043 | file_priv->bsd_engine = -1; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 5044 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 5045 | ret = i915_gem_context_open(i915, file); |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5046 | if (ret) |
| 5047 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5048 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5049 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5050 | } |
| 5051 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5052 | /** |
| 5053 | * i915_gem_track_fb - update frontbuffer tracking |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 5054 | * @old: current GEM buffer for the frontbuffer slots |
| 5055 | * @new: new GEM buffer for the frontbuffer slots |
| 5056 | * @frontbuffer_bits: bitmask of frontbuffer slots |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5057 | * |
| 5058 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 5059 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 5060 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5061 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 5062 | struct drm_i915_gem_object *new, |
| 5063 | unsigned frontbuffer_bits) |
| 5064 | { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 5065 | /* Control of individual bits within the mask are guarded by |
| 5066 | * the owning plane->mutex, i.e. we can never see concurrent |
| 5067 | * manipulation of individual bits. But since the bitfield as a whole |
| 5068 | * is updated using RMW, we need to use atomics in order to update |
| 5069 | * the bits. |
| 5070 | */ |
| 5071 | BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > |
| 5072 | sizeof(atomic_t) * BITS_PER_BYTE); |
| 5073 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5074 | if (old) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 5075 | WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits)); |
| 5076 | atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5077 | } |
| 5078 | |
| 5079 | if (new) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 5080 | WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits); |
| 5081 | atomic_or(frontbuffer_bits, &new->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5082 | } |
| 5083 | } |
| 5084 | |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5085 | /* Allocate a new GEM object and fill it with the supplied data */ |
| 5086 | struct drm_i915_gem_object * |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 5087 | i915_gem_object_create_from_data(struct drm_i915_private *dev_priv, |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5088 | const void *data, size_t size) |
| 5089 | { |
| 5090 | struct drm_i915_gem_object *obj; |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5091 | struct file *file; |
| 5092 | size_t offset; |
| 5093 | int err; |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5094 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 5095 | obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 5096 | if (IS_ERR(obj)) |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5097 | return obj; |
| 5098 | |
Chris Wilson | ce8ff09 | 2017-03-17 19:46:47 +0000 | [diff] [blame] | 5099 | GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5100 | |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5101 | file = obj->base.filp; |
| 5102 | offset = 0; |
| 5103 | do { |
| 5104 | unsigned int len = min_t(typeof(size), size, PAGE_SIZE); |
| 5105 | struct page *page; |
| 5106 | void *pgdata, *vaddr; |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5107 | |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5108 | err = pagecache_write_begin(file, file->f_mapping, |
| 5109 | offset, len, 0, |
| 5110 | &page, &pgdata); |
| 5111 | if (err < 0) |
| 5112 | goto fail; |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5113 | |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5114 | vaddr = kmap(page); |
| 5115 | memcpy(vaddr, data, len); |
| 5116 | kunmap(page); |
| 5117 | |
| 5118 | err = pagecache_write_end(file, file->f_mapping, |
| 5119 | offset, len, len, |
| 5120 | page, pgdata); |
| 5121 | if (err < 0) |
| 5122 | goto fail; |
| 5123 | |
| 5124 | size -= len; |
| 5125 | data += len; |
| 5126 | offset += len; |
| 5127 | } while (size); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5128 | |
| 5129 | return obj; |
| 5130 | |
| 5131 | fail: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 5132 | i915_gem_object_put(obj); |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5133 | return ERR_PTR(err); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5134 | } |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 5135 | |
| 5136 | struct scatterlist * |
| 5137 | i915_gem_object_get_sg(struct drm_i915_gem_object *obj, |
| 5138 | unsigned int n, |
| 5139 | unsigned int *offset) |
| 5140 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 5141 | struct i915_gem_object_page_iter *iter = &obj->mm.get_page; |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 5142 | struct scatterlist *sg; |
| 5143 | unsigned int idx, count; |
| 5144 | |
| 5145 | might_sleep(); |
| 5146 | GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 5147 | GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj)); |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 5148 | |
| 5149 | /* As we iterate forward through the sg, we record each entry in a |
| 5150 | * radixtree for quick repeated (backwards) lookups. If we have seen |
| 5151 | * this index previously, we will have an entry for it. |
| 5152 | * |
| 5153 | * Initial lookup is O(N), but this is amortized to O(1) for |
| 5154 | * sequential page access (where each new request is consecutive |
| 5155 | * to the previous one). Repeated lookups are O(lg(obj->base.size)), |
| 5156 | * i.e. O(1) with a large constant! |
| 5157 | */ |
| 5158 | if (n < READ_ONCE(iter->sg_idx)) |
| 5159 | goto lookup; |
| 5160 | |
| 5161 | mutex_lock(&iter->lock); |
| 5162 | |
| 5163 | /* We prefer to reuse the last sg so that repeated lookup of this |
| 5164 | * (or the subsequent) sg are fast - comparing against the last |
| 5165 | * sg is faster than going through the radixtree. |
| 5166 | */ |
| 5167 | |
| 5168 | sg = iter->sg_pos; |
| 5169 | idx = iter->sg_idx; |
| 5170 | count = __sg_page_count(sg); |
| 5171 | |
| 5172 | while (idx + count <= n) { |
| 5173 | unsigned long exception, i; |
| 5174 | int ret; |
| 5175 | |
| 5176 | /* If we cannot allocate and insert this entry, or the |
| 5177 | * individual pages from this range, cancel updating the |
| 5178 | * sg_idx so that on this lookup we are forced to linearly |
| 5179 | * scan onwards, but on future lookups we will try the |
| 5180 | * insertion again (in which case we need to be careful of |
| 5181 | * the error return reporting that we have already inserted |
| 5182 | * this index). |
| 5183 | */ |
| 5184 | ret = radix_tree_insert(&iter->radix, idx, sg); |
| 5185 | if (ret && ret != -EEXIST) |
| 5186 | goto scan; |
| 5187 | |
| 5188 | exception = |
| 5189 | RADIX_TREE_EXCEPTIONAL_ENTRY | |
| 5190 | idx << RADIX_TREE_EXCEPTIONAL_SHIFT; |
| 5191 | for (i = 1; i < count; i++) { |
| 5192 | ret = radix_tree_insert(&iter->radix, idx + i, |
| 5193 | (void *)exception); |
| 5194 | if (ret && ret != -EEXIST) |
| 5195 | goto scan; |
| 5196 | } |
| 5197 | |
| 5198 | idx += count; |
| 5199 | sg = ____sg_next(sg); |
| 5200 | count = __sg_page_count(sg); |
| 5201 | } |
| 5202 | |
| 5203 | scan: |
| 5204 | iter->sg_pos = sg; |
| 5205 | iter->sg_idx = idx; |
| 5206 | |
| 5207 | mutex_unlock(&iter->lock); |
| 5208 | |
| 5209 | if (unlikely(n < idx)) /* insertion completed by another thread */ |
| 5210 | goto lookup; |
| 5211 | |
| 5212 | /* In case we failed to insert the entry into the radixtree, we need |
| 5213 | * to look beyond the current sg. |
| 5214 | */ |
| 5215 | while (idx + count <= n) { |
| 5216 | idx += count; |
| 5217 | sg = ____sg_next(sg); |
| 5218 | count = __sg_page_count(sg); |
| 5219 | } |
| 5220 | |
| 5221 | *offset = n - idx; |
| 5222 | return sg; |
| 5223 | |
| 5224 | lookup: |
| 5225 | rcu_read_lock(); |
| 5226 | |
| 5227 | sg = radix_tree_lookup(&iter->radix, n); |
| 5228 | GEM_BUG_ON(!sg); |
| 5229 | |
| 5230 | /* If this index is in the middle of multi-page sg entry, |
| 5231 | * the radixtree will contain an exceptional entry that points |
| 5232 | * to the start of that range. We will return the pointer to |
| 5233 | * the base page and the offset of this page within the |
| 5234 | * sg entry's range. |
| 5235 | */ |
| 5236 | *offset = 0; |
| 5237 | if (unlikely(radix_tree_exception(sg))) { |
| 5238 | unsigned long base = |
| 5239 | (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT; |
| 5240 | |
| 5241 | sg = radix_tree_lookup(&iter->radix, base); |
| 5242 | GEM_BUG_ON(!sg); |
| 5243 | |
| 5244 | *offset = n - base; |
| 5245 | } |
| 5246 | |
| 5247 | rcu_read_unlock(); |
| 5248 | |
| 5249 | return sg; |
| 5250 | } |
| 5251 | |
| 5252 | struct page * |
| 5253 | i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n) |
| 5254 | { |
| 5255 | struct scatterlist *sg; |
| 5256 | unsigned int offset; |
| 5257 | |
| 5258 | GEM_BUG_ON(!i915_gem_object_has_struct_page(obj)); |
| 5259 | |
| 5260 | sg = i915_gem_object_get_sg(obj, n, &offset); |
| 5261 | return nth_page(sg_page(sg), offset); |
| 5262 | } |
| 5263 | |
| 5264 | /* Like i915_gem_object_get_page(), but mark the returned page dirty */ |
| 5265 | struct page * |
| 5266 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, |
| 5267 | unsigned int n) |
| 5268 | { |
| 5269 | struct page *page; |
| 5270 | |
| 5271 | page = i915_gem_object_get_page(obj, n); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 5272 | if (!obj->mm.dirty) |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 5273 | set_page_dirty(page); |
| 5274 | |
| 5275 | return page; |
| 5276 | } |
| 5277 | |
| 5278 | dma_addr_t |
| 5279 | i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, |
| 5280 | unsigned long n) |
| 5281 | { |
| 5282 | struct scatterlist *sg; |
| 5283 | unsigned int offset; |
| 5284 | |
| 5285 | sg = i915_gem_object_get_sg(obj, n, &offset); |
| 5286 | return sg_dma_address(sg) + (offset << PAGE_SHIFT); |
| 5287 | } |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 5288 | |
Chris Wilson | 8eeb790 | 2017-07-26 19:16:01 +0100 | [diff] [blame^] | 5289 | int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align) |
| 5290 | { |
| 5291 | struct sg_table *pages; |
| 5292 | int err; |
| 5293 | |
| 5294 | if (align > obj->base.size) |
| 5295 | return -EINVAL; |
| 5296 | |
| 5297 | if (obj->ops == &i915_gem_phys_ops) |
| 5298 | return 0; |
| 5299 | |
| 5300 | if (obj->ops != &i915_gem_object_ops) |
| 5301 | return -EINVAL; |
| 5302 | |
| 5303 | err = i915_gem_object_unbind(obj); |
| 5304 | if (err) |
| 5305 | return err; |
| 5306 | |
| 5307 | mutex_lock(&obj->mm.lock); |
| 5308 | |
| 5309 | if (obj->mm.madv != I915_MADV_WILLNEED) { |
| 5310 | err = -EFAULT; |
| 5311 | goto err_unlock; |
| 5312 | } |
| 5313 | |
| 5314 | if (obj->mm.quirked) { |
| 5315 | err = -EFAULT; |
| 5316 | goto err_unlock; |
| 5317 | } |
| 5318 | |
| 5319 | if (obj->mm.mapping) { |
| 5320 | err = -EBUSY; |
| 5321 | goto err_unlock; |
| 5322 | } |
| 5323 | |
| 5324 | pages = obj->mm.pages; |
| 5325 | obj->ops = &i915_gem_phys_ops; |
| 5326 | |
| 5327 | err = __i915_gem_object_get_pages(obj); |
| 5328 | if (err) |
| 5329 | goto err_xfer; |
| 5330 | |
| 5331 | /* Perma-pin (until release) the physical set of pages */ |
| 5332 | __i915_gem_object_pin_pages(obj); |
| 5333 | |
| 5334 | if (!IS_ERR_OR_NULL(pages)) |
| 5335 | i915_gem_object_ops.put_pages(obj, pages); |
| 5336 | mutex_unlock(&obj->mm.lock); |
| 5337 | return 0; |
| 5338 | |
| 5339 | err_xfer: |
| 5340 | obj->ops = &i915_gem_object_ops; |
| 5341 | obj->mm.pages = pages; |
| 5342 | err_unlock: |
| 5343 | mutex_unlock(&obj->mm.lock); |
| 5344 | return err; |
| 5345 | } |
| 5346 | |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 5347 | #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) |
| 5348 | #include "selftests/scatterlist.c" |
Chris Wilson | 66d9cb5 | 2017-02-13 17:15:17 +0000 | [diff] [blame] | 5349 | #include "selftests/mock_gem_device.c" |
Chris Wilson | 4465398 | 2017-02-13 17:15:20 +0000 | [diff] [blame] | 5350 | #include "selftests/huge_gem_object.c" |
Chris Wilson | 8335fd6 | 2017-02-13 17:15:28 +0000 | [diff] [blame] | 5351 | #include "selftests/i915_gem_object.c" |
Chris Wilson | 1705945 | 2017-02-13 17:15:32 +0000 | [diff] [blame] | 5352 | #include "selftests/i915_gem_coherency.c" |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 5353 | #endif |