blob: defb445f21285c8ec9769fb99e255d391270ff1a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000043static void
Chris Wilsonb4716182015-04-27 13:41:17 +010044i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
45static void
46i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
56 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
57 return true;
58
59 return obj->pin_display;
60}
61
Chris Wilson73aa8082010-09-30 11:46:12 +010062/* some bookkeeping */
63static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
64 size_t size)
65{
Daniel Vetterc20e8352013-07-24 22:40:23 +020066 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010067 dev_priv->mm.object_count++;
68 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020069 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010070}
71
72static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
Daniel Vetterc20e8352013-07-24 22:40:23 +020075 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010076 dev_priv->mm.object_count--;
77 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020078 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010079}
80
Chris Wilson21dd3732011-01-26 15:55:56 +000081static int
Daniel Vetter33196de2012-11-14 17:14:05 +010082i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010083{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010084 int ret;
85
Chris Wilsond98c52c2016-04-13 17:35:05 +010086 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +010087 return 0;
88
Daniel Vetter0a6759c2012-07-04 22:18:41 +020089 /*
90 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
91 * userspace. If it takes that long something really bad is going on and
92 * we should simply try to bail out and fail as gracefully as possible.
93 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010094 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +010095 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +020097 if (ret == 0) {
98 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
99 return -EIO;
100 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100102 } else {
103 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200104 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105}
106
Chris Wilson54cf91d2010-11-25 18:00:26 +0000107int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100108{
Daniel Vetter33196de2012-11-14 17:14:05 +0100109 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100110 int ret;
111
Daniel Vetter33196de2012-11-14 17:14:05 +0100112 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113 if (ret)
114 return ret;
115
116 ret = mutex_lock_interruptible(&dev->struct_mutex);
117 if (ret)
118 return ret;
119
Chris Wilson23bc5982010-09-29 16:10:57 +0100120 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 return 0;
122}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123
Eric Anholt673a3942008-07-30 12:06:12 -0700124int
Eric Anholt5a125c32008-10-22 21:40:13 -0700125i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000126 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700127{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300128 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200129 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300130 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100131 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000132 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700133
Chris Wilson6299f992010-11-24 12:23:44 +0000134 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100135 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000136 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100137 if (vma->pin_count)
138 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000139 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100140 if (vma->pin_count)
141 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100142 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700143
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000146
Eric Anholt5a125c32008-10-22 21:40:13 -0700147 return 0;
148}
149
Chris Wilson6a2c4232014-11-04 04:51:40 -0800150static int
151i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100152{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800153 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
154 char *vaddr = obj->phys_handle->vaddr;
155 struct sg_table *st;
156 struct scatterlist *sg;
157 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100158
Chris Wilson6a2c4232014-11-04 04:51:40 -0800159 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
160 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100161
Chris Wilson6a2c4232014-11-04 04:51:40 -0800162 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
163 struct page *page;
164 char *src;
165
166 page = shmem_read_mapping_page(mapping, i);
167 if (IS_ERR(page))
168 return PTR_ERR(page);
169
170 src = kmap_atomic(page);
171 memcpy(vaddr, src, PAGE_SIZE);
172 drm_clflush_virt_range(vaddr, PAGE_SIZE);
173 kunmap_atomic(src);
174
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300175 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176 vaddr += PAGE_SIZE;
177 }
178
179 i915_gem_chipset_flush(obj->base.dev);
180
181 st = kmalloc(sizeof(*st), GFP_KERNEL);
182 if (st == NULL)
183 return -ENOMEM;
184
185 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
186 kfree(st);
187 return -ENOMEM;
188 }
189
190 sg = st->sgl;
191 sg->offset = 0;
192 sg->length = obj->base.size;
193
194 sg_dma_address(sg) = obj->phys_handle->busaddr;
195 sg_dma_len(sg) = obj->base.size;
196
197 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 return 0;
199}
200
201static void
202i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
203{
204 int ret;
205
206 BUG_ON(obj->madv == __I915_MADV_PURGED);
207
208 ret = i915_gem_object_set_to_cpu_domain(obj, true);
209 if (ret) {
210 /* In the event of a disaster, abandon all caches and
211 * hope for the best.
212 */
213 WARN_ON(ret != -EIO);
214 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
215 }
216
217 if (obj->madv == I915_MADV_DONTNEED)
218 obj->dirty = 0;
219
220 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100221 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800222 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100223 int i;
224
225 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226 struct page *page;
227 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100228
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 page = shmem_read_mapping_page(mapping, i);
230 if (IS_ERR(page))
231 continue;
232
233 dst = kmap_atomic(page);
234 drm_clflush_virt_range(vaddr, PAGE_SIZE);
235 memcpy(dst, vaddr, PAGE_SIZE);
236 kunmap_atomic(dst);
237
238 set_page_dirty(page);
239 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100240 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300241 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100242 vaddr += PAGE_SIZE;
243 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100245 }
246
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 sg_free_table(obj->pages);
248 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249}
250
251static void
252i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
253{
254 drm_pci_free(obj->base.dev, obj->phys_handle);
255}
256
257static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
258 .get_pages = i915_gem_object_get_pages_phys,
259 .put_pages = i915_gem_object_put_pages_phys,
260 .release = i915_gem_object_release_phys,
261};
262
263static int
264drop_pages(struct drm_i915_gem_object *obj)
265{
266 struct i915_vma *vma, *next;
267 int ret;
268
269 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000270 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800271 if (i915_vma_unbind(vma))
272 break;
273
274 ret = i915_gem_object_put_pages(obj);
275 drm_gem_object_unreference(&obj->base);
276
277 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100278}
279
280int
281i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
282 int align)
283{
284 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800285 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100286
287 if (obj->phys_handle) {
288 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
289 return -EBUSY;
290
291 return 0;
292 }
293
294 if (obj->madv != I915_MADV_WILLNEED)
295 return -EFAULT;
296
297 if (obj->base.filp == NULL)
298 return -EINVAL;
299
Chris Wilson6a2c4232014-11-04 04:51:40 -0800300 ret = drop_pages(obj);
301 if (ret)
302 return ret;
303
Chris Wilson00731152014-05-21 12:42:56 +0100304 /* create a new object */
305 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
306 if (!phys)
307 return -ENOMEM;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800310 obj->ops = &i915_gem_phys_ops;
311
312 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100313}
314
315static int
316i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
317 struct drm_i915_gem_pwrite *args,
318 struct drm_file *file_priv)
319{
320 struct drm_device *dev = obj->base.dev;
321 void *vaddr = obj->phys_handle->vaddr + args->offset;
322 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200323 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800324
325 /* We manually control the domain here and pretend that it
326 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
327 */
328 ret = i915_gem_object_wait_rendering(obj, false);
329 if (ret)
330 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100331
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700332 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100333 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
334 unsigned long unwritten;
335
336 /* The physical object once assigned is fixed for the lifetime
337 * of the obj, so we can safely drop the lock and continue
338 * to access vaddr.
339 */
340 mutex_unlock(&dev->struct_mutex);
341 unwritten = copy_from_user(vaddr, user_data, args->size);
342 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200343 if (unwritten) {
344 ret = -EFAULT;
345 goto out;
346 }
Chris Wilson00731152014-05-21 12:42:56 +0100347 }
348
Chris Wilson6a2c4232014-11-04 04:51:40 -0800349 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100350 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200351
352out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700353 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200354 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100355}
356
Chris Wilson42dcedd2012-11-15 11:32:30 +0000357void *i915_gem_object_alloc(struct drm_device *dev)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100360 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000361}
362
363void i915_gem_object_free(struct drm_i915_gem_object *obj)
364{
365 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100366 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000367}
368
Dave Airlieff72145b2011-02-07 12:16:14 +1000369static int
370i915_gem_create(struct drm_file *file,
371 struct drm_device *dev,
372 uint64_t size,
373 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700374{
Chris Wilson05394f32010-11-08 19:18:58 +0000375 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300376 int ret;
377 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700378
Dave Airlieff72145b2011-02-07 12:16:14 +1000379 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200380 if (size == 0)
381 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700382
383 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700385 if (obj == NULL)
386 return -ENOMEM;
387
Chris Wilson05394f32010-11-08 19:18:58 +0000388 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100389 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200390 drm_gem_object_unreference_unlocked(&obj->base);
391 if (ret)
392 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100393
Dave Airlieff72145b2011-02-07 12:16:14 +1000394 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700395 return 0;
396}
397
Dave Airlieff72145b2011-02-07 12:16:14 +1000398int
399i915_gem_dumb_create(struct drm_file *file,
400 struct drm_device *dev,
401 struct drm_mode_create_dumb *args)
402{
403 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300404 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 args->size = args->pitch * args->height;
406 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000407 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000408}
409
Dave Airlieff72145b2011-02-07 12:16:14 +1000410/**
411 * Creates a new mm object and returns a handle to it.
412 */
413int
414i915_gem_create_ioctl(struct drm_device *dev, void *data,
415 struct drm_file *file)
416{
417 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000420 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000421}
422
Daniel Vetter8c599672011-12-14 13:57:31 +0100423static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100424__copy_to_user_swizzled(char __user *cpu_vaddr,
425 const char *gpu_vaddr, int gpu_offset,
426 int length)
427{
428 int ret, cpu_offset = 0;
429
430 while (length > 0) {
431 int cacheline_end = ALIGN(gpu_offset + 1, 64);
432 int this_length = min(cacheline_end - gpu_offset, length);
433 int swizzled_gpu_offset = gpu_offset ^ 64;
434
435 ret = __copy_to_user(cpu_vaddr + cpu_offset,
436 gpu_vaddr + swizzled_gpu_offset,
437 this_length);
438 if (ret)
439 return ret + length;
440
441 cpu_offset += this_length;
442 gpu_offset += this_length;
443 length -= this_length;
444 }
445
446 return 0;
447}
448
449static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700450__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
451 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100452 int length)
453{
454 int ret, cpu_offset = 0;
455
456 while (length > 0) {
457 int cacheline_end = ALIGN(gpu_offset + 1, 64);
458 int this_length = min(cacheline_end - gpu_offset, length);
459 int swizzled_gpu_offset = gpu_offset ^ 64;
460
461 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
462 cpu_vaddr + cpu_offset,
463 this_length);
464 if (ret)
465 return ret + length;
466
467 cpu_offset += this_length;
468 gpu_offset += this_length;
469 length -= this_length;
470 }
471
472 return 0;
473}
474
Brad Volkin4c914c02014-02-18 10:15:45 -0800475/*
476 * Pins the specified object's pages and synchronizes the object with
477 * GPU accesses. Sets needs_clflush to non-zero if the caller should
478 * flush the object from the CPU cache.
479 */
480int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
481 int *needs_clflush)
482{
483 int ret;
484
485 *needs_clflush = 0;
486
Ben Widawsky1db6e2e2016-02-09 11:44:12 -0800487 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Brad Volkin4c914c02014-02-18 10:15:45 -0800488 return -EINVAL;
489
490 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
491 /* If we're not in the cpu read domain, set ourself into the gtt
492 * read domain and manually flush cachelines (if required). This
493 * optimizes for the case when the gpu will dirty the data
494 * anyway again before the next pread happens. */
495 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
496 obj->cache_level);
497 ret = i915_gem_object_wait_rendering(obj, true);
498 if (ret)
499 return ret;
500 }
501
502 ret = i915_gem_object_get_pages(obj);
503 if (ret)
504 return ret;
505
506 i915_gem_object_pin_pages(obj);
507
508 return ret;
509}
510
Daniel Vetterd174bd62012-03-25 19:47:40 +0200511/* Per-page copy function for the shmem pread fastpath.
512 * Flushes invalid cachelines before reading the target if
513 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700514static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200515shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
516 char __user *user_data,
517 bool page_do_bit17_swizzling, bool needs_clflush)
518{
519 char *vaddr;
520 int ret;
521
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200522 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200523 return -EINVAL;
524
525 vaddr = kmap_atomic(page);
526 if (needs_clflush)
527 drm_clflush_virt_range(vaddr + shmem_page_offset,
528 page_length);
529 ret = __copy_to_user_inatomic(user_data,
530 vaddr + shmem_page_offset,
531 page_length);
532 kunmap_atomic(vaddr);
533
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100534 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535}
536
Daniel Vetter23c18c72012-03-25 19:47:42 +0200537static void
538shmem_clflush_swizzled_range(char *addr, unsigned long length,
539 bool swizzled)
540{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200541 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542 unsigned long start = (unsigned long) addr;
543 unsigned long end = (unsigned long) addr + length;
544
545 /* For swizzling simply ensure that we always flush both
546 * channels. Lame, but simple and it works. Swizzled
547 * pwrite/pread is far from a hotpath - current userspace
548 * doesn't use it at all. */
549 start = round_down(start, 128);
550 end = round_up(end, 128);
551
552 drm_clflush_virt_range((void *)start, end - start);
553 } else {
554 drm_clflush_virt_range(addr, length);
555 }
556
557}
558
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559/* Only difference to the fast-path function is that this can handle bit17
560 * and uses non-atomic copy and kmap functions. */
561static int
562shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
563 char __user *user_data,
564 bool page_do_bit17_swizzling, bool needs_clflush)
565{
566 char *vaddr;
567 int ret;
568
569 vaddr = kmap(page);
570 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200571 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
572 page_length,
573 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200574
575 if (page_do_bit17_swizzling)
576 ret = __copy_to_user_swizzled(user_data,
577 vaddr, shmem_page_offset,
578 page_length);
579 else
580 ret = __copy_to_user(user_data,
581 vaddr + shmem_page_offset,
582 page_length);
583 kunmap(page);
584
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100585 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200586}
587
Eric Anholteb014592009-03-10 11:44:52 -0700588static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200589i915_gem_shmem_pread(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
591 struct drm_i915_gem_pread *args,
592 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700593{
Daniel Vetter8461d222011-12-14 13:57:32 +0100594 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700595 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100596 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100597 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100598 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200599 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200600 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200601 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700602
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200603 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700604 remain = args->size;
605
Daniel Vetter8461d222011-12-14 13:57:32 +0100606 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700607
Brad Volkin4c914c02014-02-18 10:15:45 -0800608 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 if (ret)
610 return ret;
611
Eric Anholteb014592009-03-10 11:44:52 -0700612 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100613
Imre Deak67d5a502013-02-18 19:28:02 +0200614 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
615 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200616 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100617
618 if (remain <= 0)
619 break;
620
Eric Anholteb014592009-03-10 11:44:52 -0700621 /* Operation in this page
622 *
Eric Anholteb014592009-03-10 11:44:52 -0700623 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700624 * page_length = bytes to copy for this page
625 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100626 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700627 page_length = remain;
628 if ((shmem_page_offset + page_length) > PAGE_SIZE)
629 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700630
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
632 (page_to_phys(page) & (1 << 17)) != 0;
633
Daniel Vetterd174bd62012-03-25 19:47:40 +0200634 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
635 user_data, page_do_bit17_swizzling,
636 needs_clflush);
637 if (ret == 0)
638 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700639
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200640 mutex_unlock(&dev->struct_mutex);
641
Jani Nikulad330a952014-01-21 11:24:25 +0200642 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200643 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200644 /* Userspace is tricking us, but we've already clobbered
645 * its pages with the prefault and promised to write the
646 * data up to the first fault. Hence ignore any errors
647 * and just continue. */
648 (void)ret;
649 prefaulted = 1;
650 }
651
Daniel Vetterd174bd62012-03-25 19:47:40 +0200652 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
653 user_data, page_do_bit17_swizzling,
654 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700655
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200656 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100657
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100658 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100659 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100660
Chris Wilson17793c92014-03-07 08:30:36 +0000661next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700662 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100663 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700664 offset += page_length;
665 }
666
Chris Wilson4f27b752010-10-14 15:26:45 +0100667out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100668 i915_gem_object_unpin_pages(obj);
669
Eric Anholteb014592009-03-10 11:44:52 -0700670 return ret;
671}
672
Eric Anholt673a3942008-07-30 12:06:12 -0700673/**
674 * Reads data from the object referenced by handle.
675 *
676 * On error, the contents of *data are undefined.
677 */
678int
679i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000680 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700681{
682 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000683 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100684 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700685
Chris Wilson51311d02010-11-17 09:10:42 +0000686 if (args->size == 0)
687 return 0;
688
689 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200690 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000691 args->size))
692 return -EFAULT;
693
Chris Wilson4f27b752010-10-14 15:26:45 +0100694 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100695 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100696 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700697
Chris Wilson05394f32010-11-08 19:18:58 +0000698 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000699 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 ret = -ENOENT;
701 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100702 }
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Chris Wilson7dcd2492010-09-26 20:21:44 +0100704 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000705 if (args->offset > obj->base.size ||
706 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100707 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100708 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100709 }
710
Daniel Vetter1286ff72012-05-10 15:25:09 +0200711 /* prime objects have no backing filp to GEM pread/pwrite
712 * pages from.
713 */
714 if (!obj->base.filp) {
715 ret = -EINVAL;
716 goto out;
717 }
718
Chris Wilsondb53a302011-02-03 11:57:46 +0000719 trace_i915_gem_object_pread(obj, args->offset, args->size);
720
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200721 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700722
Chris Wilson35b62a82010-09-26 20:23:38 +0100723out:
Chris Wilson05394f32010-11-08 19:18:58 +0000724 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100725unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100726 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700727 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700728}
729
Keith Packard0839ccb2008-10-30 19:38:48 -0700730/* This is the fast write path which cannot handle
731 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700732 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700733
Keith Packard0839ccb2008-10-30 19:38:48 -0700734static inline int
735fast_user_write(struct io_mapping *mapping,
736 loff_t page_base, int page_offset,
737 char __user *user_data,
738 int length)
739{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700740 void __iomem *vaddr_atomic;
741 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700742 unsigned long unwritten;
743
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700744 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 /* We can use the cpu mem copy function because this is X86. */
746 vaddr = (void __force*)vaddr_atomic + page_offset;
747 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700748 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100750 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700751}
752
Eric Anholt3de09aa2009-03-09 09:42:23 -0700753/**
754 * This is the fast pwrite path, where we copy the data directly from the
755 * user into the GTT, uncached.
756 */
Eric Anholt673a3942008-07-30 12:06:12 -0700757static int
Chris Wilson05394f32010-11-08 19:18:58 +0000758i915_gem_gtt_pwrite_fast(struct drm_device *dev,
759 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000761 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700762{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300763 struct drm_i915_private *dev_priv = to_i915(dev);
764 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Eric Anholt673a3942008-07-30 12:06:12 -0700765 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700766 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700767 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200768 int page_offset, page_length, ret;
769
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100770 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200771 if (ret)
772 goto out;
773
774 ret = i915_gem_object_set_to_gtt_domain(obj, true);
775 if (ret)
776 goto out_unpin;
777
778 ret = i915_gem_object_put_fence(obj);
779 if (ret)
780 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700781
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200782 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700783 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700784
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700785 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700787 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200788
Eric Anholt673a3942008-07-30 12:06:12 -0700789 while (remain > 0) {
790 /* Operation in this page
791 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700792 * page_base = page offset within aperture
793 * page_offset = offset within page
794 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700795 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100796 page_base = offset & PAGE_MASK;
797 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700798 page_length = remain;
799 if ((page_offset + remain) > PAGE_SIZE)
800 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700803 * source page isn't available. Return the error and we'll
804 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700805 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300806 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200807 page_offset, user_data, page_length)) {
808 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200810 }
Eric Anholt673a3942008-07-30 12:06:12 -0700811
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 remain -= page_length;
813 user_data += page_length;
814 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700815 }
Eric Anholt673a3942008-07-30 12:06:12 -0700816
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200817out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700818 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200819out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800820 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200821out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700822 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700823}
824
Daniel Vetterd174bd62012-03-25 19:47:40 +0200825/* Per-page copy function for the shmem pwrite fastpath.
826 * Flushes invalid cachelines before writing to the target if
827 * needs_clflush_before is set and flushes out any written cachelines after
828 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700829static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
831 char __user *user_data,
832 bool page_do_bit17_swizzling,
833 bool needs_clflush_before,
834 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700835{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200836 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700837 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700838
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200839 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap_atomic(page);
843 if (needs_clflush_before)
844 drm_clflush_virt_range(vaddr + shmem_page_offset,
845 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000846 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
847 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200848 if (needs_clflush_after)
849 drm_clflush_virt_range(vaddr + shmem_page_offset,
850 page_length);
851 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852
Chris Wilson755d2212012-09-04 21:02:55 +0100853 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700854}
855
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856/* Only difference to the fast-path function is that this can handle bit17
857 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700858static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
860 char __user *user_data,
861 bool page_do_bit17_swizzling,
862 bool needs_clflush_before,
863 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700864{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200865 char *vaddr;
866 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700867
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200870 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
871 page_length,
872 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200873 if (page_do_bit17_swizzling)
874 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100875 user_data,
876 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 else
878 ret = __copy_from_user(vaddr + shmem_page_offset,
879 user_data,
880 page_length);
881 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200882 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
883 page_length,
884 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100886
Chris Wilson755d2212012-09-04 21:02:55 +0100887 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700888}
889
Eric Anholt40123c12009-03-09 13:42:30 -0700890static int
Daniel Vettere244a442012-03-25 19:47:28 +0200891i915_gem_shmem_pwrite(struct drm_device *dev,
892 struct drm_i915_gem_object *obj,
893 struct drm_i915_gem_pwrite *args,
894 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700895{
Eric Anholt40123c12009-03-09 13:42:30 -0700896 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100897 loff_t offset;
898 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100899 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100900 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200901 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200902 int needs_clflush_after = 0;
903 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200904 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700905
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200906 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700907 remain = args->size;
908
Daniel Vetter8c599672011-12-14 13:57:31 +0100909 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Daniel Vetter58642882012-03-25 19:47:37 +0200911 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
912 /* If we're not in the cpu write domain, set ourself into the gtt
913 * write domain and manually flush cachelines (if required). This
914 * optimizes for the case when the gpu will use the data
915 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100916 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700917 ret = i915_gem_object_wait_rendering(obj, false);
918 if (ret)
919 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200920 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100921 /* Same trick applies to invalidate partially written cachelines read
922 * before writing. */
923 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
924 needs_clflush_before =
925 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200926
Chris Wilson755d2212012-09-04 21:02:55 +0100927 ret = i915_gem_object_get_pages(obj);
928 if (ret)
929 return ret;
930
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700931 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200932
Chris Wilson755d2212012-09-04 21:02:55 +0100933 i915_gem_object_pin_pages(obj);
934
Eric Anholt40123c12009-03-09 13:42:30 -0700935 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000936 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700937
Imre Deak67d5a502013-02-18 19:28:02 +0200938 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
939 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200940 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200941 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100942
Chris Wilson9da3da62012-06-01 15:20:22 +0100943 if (remain <= 0)
944 break;
945
Eric Anholt40123c12009-03-09 13:42:30 -0700946 /* Operation in this page
947 *
Eric Anholt40123c12009-03-09 13:42:30 -0700948 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700949 * page_length = bytes to copy for this page
950 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100951 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700952
953 page_length = remain;
954 if ((shmem_page_offset + page_length) > PAGE_SIZE)
955 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700956
Daniel Vetter58642882012-03-25 19:47:37 +0200957 /* If we don't overwrite a cacheline completely we need to be
958 * careful to have up-to-date data by first clflushing. Don't
959 * overcomplicate things and flush the entire patch. */
960 partial_cacheline_write = needs_clflush_before &&
961 ((shmem_page_offset | page_length)
962 & (boot_cpu_data.x86_clflush_size - 1));
963
Daniel Vetter8c599672011-12-14 13:57:31 +0100964 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
965 (page_to_phys(page) & (1 << 17)) != 0;
966
Daniel Vetterd174bd62012-03-25 19:47:40 +0200967 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
968 user_data, page_do_bit17_swizzling,
969 partial_cacheline_write,
970 needs_clflush_after);
971 if (ret == 0)
972 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700973
Daniel Vettere244a442012-03-25 19:47:28 +0200974 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200975 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 partial_cacheline_write,
979 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vettere244a442012-03-25 19:47:28 +0200981 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100982
Chris Wilson755d2212012-09-04 21:02:55 +0100983 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100985
Chris Wilson17793c92014-03-07 08:30:36 +0000986next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700987 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700989 offset += page_length;
990 }
991
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100992out:
Chris Wilson755d2212012-09-04 21:02:55 +0100993 i915_gem_object_unpin_pages(obj);
994
Daniel Vettere244a442012-03-25 19:47:28 +0200995 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100996 /*
997 * Fixup: Flush cpu caches in case we didn't flush the dirty
998 * cachelines in-line while writing and the object moved
999 * out of the cpu write domain while we've dropped the lock.
1000 */
1001 if (!needs_clflush_after &&
1002 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001003 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001004 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001006 }
Eric Anholt40123c12009-03-09 13:42:30 -07001007
Daniel Vetter58642882012-03-25 19:47:37 +02001008 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001009 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001010 else
1011 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001012
Rodrigo Vivide152b62015-07-07 16:28:51 -07001013 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001014 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001015}
1016
1017/**
1018 * Writes data to the object referenced by handle.
1019 *
1020 * On error, the contents of the buffer that were to be modified are undefined.
1021 */
1022int
1023i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001024 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001025{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001026 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001027 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001029 int ret;
1030
1031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001035 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Jani Nikulad330a952014-01-21 11:24:25 +02001039 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001040 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1041 args->size);
1042 if (ret)
1043 return -EFAULT;
1044 }
Eric Anholt673a3942008-07-30 12:06:12 -07001045
Imre Deak5d77d9c2014-11-12 16:40:35 +02001046 intel_runtime_pm_get(dev_priv);
1047
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001048 ret = i915_mutex_lock_interruptible(dev);
1049 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
1056 }
Eric Anholt673a3942008-07-30 12:06:12 -07001057
Chris Wilson7dcd2492010-09-26 20:21:44 +01001058 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (args->offset > obj->base.size ||
1060 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001061 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001062 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001063 }
1064
Daniel Vetter1286ff72012-05-10 15:25:09 +02001065 /* prime objects have no backing filp to GEM pread/pwrite
1066 * pages from.
1067 */
1068 if (!obj->base.filp) {
1069 ret = -EINVAL;
1070 goto out;
1071 }
1072
Chris Wilsondb53a302011-02-03 11:57:46 +00001073 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1074
Daniel Vetter935aaa62012-03-25 19:47:35 +02001075 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001076 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1077 * it would end up going through the fenced access, and we'll get
1078 * different detiling behavior between reading and writing.
1079 * pread/pwrite currently are reading and writing from the CPU
1080 * perspective, requiring manual detiling by the client.
1081 */
Chris Wilson2c225692013-08-09 12:26:45 +01001082 if (obj->tiling_mode == I915_TILING_NONE &&
1083 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1084 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001085 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001086 /* Note that the gtt paths might fail with non-page-backed user
1087 * pointers (e.g. gtt mappings when moving data between
1088 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001089 }
Eric Anholt673a3942008-07-30 12:06:12 -07001090
Chris Wilson6a2c4232014-11-04 04:51:40 -08001091 if (ret == -EFAULT || ret == -ENOSPC) {
1092 if (obj->phys_handle)
1093 ret = i915_gem_phys_pwrite(obj, args, file);
1094 else
1095 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1096 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001097
Chris Wilson35b62a82010-09-26 20:23:38 +01001098out:
Chris Wilson05394f32010-11-08 19:18:58 +00001099 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001100unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001102put_rpm:
1103 intel_runtime_pm_put(dev_priv);
1104
Eric Anholt673a3942008-07-30 12:06:12 -07001105 return ret;
1106}
1107
Chris Wilsonb3612372012-08-24 09:35:08 +01001108int
Daniel Vetter33196de2012-11-14 17:14:05 +01001109i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001110 bool interruptible)
1111{
Chris Wilsonc19ae982016-04-13 17:35:03 +01001112 if (i915_reset_in_progress_or_wedged(error)) {
Chris Wilsond98c52c2016-04-13 17:35:05 +01001113 /* Recovery complete, but the reset failed ... */
1114 if (i915_terminally_wedged(error))
1115 return -EIO;
1116
Chris Wilsonb3612372012-08-24 09:35:08 +01001117 /* Non-interruptible callers can't handle -EAGAIN, hence return
1118 * -EIO unconditionally for these. */
1119 if (!interruptible)
1120 return -EIO;
1121
Chris Wilsond98c52c2016-04-13 17:35:05 +01001122 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001123 }
1124
1125 return 0;
1126}
1127
Chris Wilson094f9a52013-09-25 17:34:55 +01001128static void fake_irq(unsigned long data)
1129{
1130 wake_up_process((struct task_struct *)data);
1131}
1132
1133static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001135{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001136 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001137}
1138
Chris Wilsonca5b7212015-12-11 11:32:58 +00001139static unsigned long local_clock_us(unsigned *cpu)
1140{
1141 unsigned long t;
1142
1143 /* Cheaply and approximately convert from nanoseconds to microseconds.
1144 * The result and subsequent calculations are also defined in the same
1145 * approximate microseconds units. The principal source of timing
1146 * error here is from the simple truncation.
1147 *
1148 * Note that local_clock() is only defined wrt to the current CPU;
1149 * the comparisons are no longer valid if we switch CPUs. Instead of
1150 * blocking preemption for the entire busywait, we can detect the CPU
1151 * switch and use that as indicator of system load and a reason to
1152 * stop busywaiting, see busywait_stop().
1153 */
1154 *cpu = get_cpu();
1155 t = local_clock() >> 10;
1156 put_cpu();
1157
1158 return t;
1159}
1160
1161static bool busywait_stop(unsigned long timeout, unsigned cpu)
1162{
1163 unsigned this_cpu;
1164
1165 if (time_after(local_clock_us(&this_cpu), timeout))
1166 return true;
1167
1168 return this_cpu != cpu;
1169}
1170
Chris Wilson91b0c352015-12-11 11:32:57 +00001171static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172{
Chris Wilson2def4ad2015-04-07 16:20:41 +01001173 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001174 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001175
Chris Wilsonca5b7212015-12-11 11:32:58 +00001176 /* When waiting for high frequency requests, e.g. during synchronous
1177 * rendering split between the CPU and GPU, the finite amount of time
1178 * required to set up the irq and wait upon it limits the response
1179 * rate. By busywaiting on the request completion for a short while we
1180 * can service the high frequency waits as quick as possible. However,
1181 * if it is a slow request, we want to sleep as quickly as possible.
1182 * The tradeoff between waiting and sleeping is roughly the time it
1183 * takes to sleep on a request, on the order of a microsecond.
1184 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001185
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001186 if (req->engine->irq_refcount)
Chris Wilson2def4ad2015-04-07 16:20:41 +01001187 return -EBUSY;
1188
Chris Wilson821485d2015-12-11 11:32:59 +00001189 /* Only spin if we know the GPU is processing this request */
1190 if (!i915_gem_request_started(req, true))
1191 return -EAGAIN;
1192
Chris Wilsonca5b7212015-12-11 11:32:58 +00001193 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad2015-04-07 16:20:41 +01001194 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001195 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001196 return 0;
1197
Chris Wilson91b0c352015-12-11 11:32:57 +00001198 if (signal_pending_state(state, current))
1199 break;
1200
Chris Wilsonca5b7212015-12-11 11:32:58 +00001201 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001202 break;
1203
1204 cpu_relax_lowlatency();
1205 }
Chris Wilson821485d2015-12-11 11:32:59 +00001206
Daniel Vettereed29a52015-05-21 14:21:25 +02001207 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001208 return 0;
1209
1210 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001211}
1212
Chris Wilsonb3612372012-08-24 09:35:08 +01001213/**
John Harrison9c654812014-11-24 18:49:35 +00001214 * __i915_wait_request - wait until execution of request has finished
1215 * @req: duh!
1216 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001217 * @interruptible: do an interruptible wait (normally yes)
1218 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1219 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001220 * Note: It is of utmost importance that the passed in seqno and reset_counter
1221 * values have been read by the caller in an smp safe manner. Where read-side
1222 * locks are involved, it is sufficient to read the reset_counter before
1223 * unlocking the lock that protects the seqno. For lockless tricks, the
1224 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1225 * inserted.
1226 *
John Harrison9c654812014-11-24 18:49:35 +00001227 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001228 * errno with remaining time filled in timeout argument.
1229 */
John Harrison9c654812014-11-24 18:49:35 +00001230int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001231 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001232 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001233 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001234 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001235{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001236 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001237 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001238 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001239 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001240 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001241 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001242 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001243 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001244 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001245 int ret;
1246
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001247 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001248
Chris Wilsonb4716182015-04-27 13:41:17 +01001249 if (list_empty(&req->list))
1250 return 0;
1251
John Harrison1b5a4332014-11-24 18:49:42 +00001252 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001253 return 0;
1254
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001255 timeout_expire = 0;
1256 if (timeout) {
1257 if (WARN_ON(*timeout < 0))
1258 return -EINVAL;
1259
1260 if (*timeout == 0)
1261 return -ETIME;
1262
1263 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001264
1265 /*
1266 * Record current time in case interrupted by signal, or wedged.
1267 */
1268 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001269 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001270
Chris Wilson2e1b8732015-04-27 13:41:22 +01001271 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001272 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001273
John Harrison74328ee2014-11-24 18:49:38 +00001274 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001275
1276 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001277 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad2015-04-07 16:20:41 +01001278 if (ret == 0)
1279 goto out;
1280
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001281 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad2015-04-07 16:20:41 +01001282 ret = -ENODEV;
1283 goto out;
1284 }
1285
Chris Wilson094f9a52013-09-25 17:34:55 +01001286 for (;;) {
1287 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001288
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001289 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001290
Daniel Vetterf69061b2012-12-06 09:01:42 +01001291 /* We need to check whether any gpu reset happened in between
1292 * the caller grabbing the seqno and now ... */
Chris Wilsonc19ae982016-04-13 17:35:03 +01001293 if (reset_counter != i915_reset_counter(&dev_priv->gpu_error)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001294 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1295 * is truely gone. */
1296 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1297 if (ret == 0)
1298 ret = -EAGAIN;
1299 break;
1300 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001301
John Harrison1b5a4332014-11-24 18:49:42 +00001302 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001303 ret = 0;
1304 break;
1305 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001306
Chris Wilson91b0c352015-12-11 11:32:57 +00001307 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001308 ret = -ERESTARTSYS;
1309 break;
1310 }
1311
Mika Kuoppala47e97662013-12-10 17:02:43 +02001312 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001313 ret = -ETIME;
1314 break;
1315 }
1316
1317 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001318 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001319 unsigned long expire;
1320
Chris Wilson094f9a52013-09-25 17:34:55 +01001321 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001322 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001323 mod_timer(&timer, expire);
1324 }
1325
Chris Wilson5035c272013-10-04 09:58:46 +01001326 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001327
Chris Wilson094f9a52013-09-25 17:34:55 +01001328 if (timer.function) {
1329 del_singleshot_timer_sync(&timer);
1330 destroy_timer_on_stack(&timer);
1331 }
1332 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001333 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001334 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001335
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001336 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001337
Chris Wilson2def4ad2015-04-07 16:20:41 +01001338out:
Chris Wilson2def4ad2015-04-07 16:20:41 +01001339 trace_i915_gem_request_wait_end(req);
1340
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001342 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001343
1344 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001345
1346 /*
1347 * Apparently ktime isn't accurate enough and occasionally has a
1348 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1349 * things up to make the test happy. We allow up to 1 jiffy.
1350 *
1351 * This is a regrssion from the timespec->ktime conversion.
1352 */
1353 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1354 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001355 }
1356
Chris Wilson094f9a52013-09-25 17:34:55 +01001357 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001358}
1359
John Harrisonfcfa423c2015-05-29 17:44:12 +01001360int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1361 struct drm_file *file)
1362{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001363 struct drm_i915_file_private *file_priv;
1364
1365 WARN_ON(!req || !file || req->file_priv);
1366
1367 if (!req || !file)
1368 return -EINVAL;
1369
1370 if (req->file_priv)
1371 return -EINVAL;
1372
John Harrisonfcfa423c2015-05-29 17:44:12 +01001373 file_priv = file->driver_priv;
1374
1375 spin_lock(&file_priv->mm.lock);
1376 req->file_priv = file_priv;
1377 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1378 spin_unlock(&file_priv->mm.lock);
1379
1380 req->pid = get_pid(task_pid(current));
1381
1382 return 0;
1383}
1384
Chris Wilsonb4716182015-04-27 13:41:17 +01001385static inline void
1386i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1387{
1388 struct drm_i915_file_private *file_priv = request->file_priv;
1389
1390 if (!file_priv)
1391 return;
1392
1393 spin_lock(&file_priv->mm.lock);
1394 list_del(&request->client_list);
1395 request->file_priv = NULL;
1396 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001397
1398 put_pid(request->pid);
1399 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001400}
1401
1402static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1403{
1404 trace_i915_gem_request_retire(request);
1405
1406 /* We know the GPU must have read the request to have
1407 * sent us the seqno + interrupt, so use the position
1408 * of tail of the request to update the last known position
1409 * of the GPU head.
1410 *
1411 * Note this requires that we are always called in request
1412 * completion order.
1413 */
1414 request->ringbuf->last_retired_head = request->postfix;
1415
1416 list_del_init(&request->list);
1417 i915_gem_request_remove_from_client(request);
1418
Chris Wilsonb4716182015-04-27 13:41:17 +01001419 i915_gem_request_unreference(request);
1420}
1421
1422static void
1423__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1424{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001425 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001426 struct drm_i915_gem_request *tmp;
1427
1428 lockdep_assert_held(&engine->dev->struct_mutex);
1429
1430 if (list_empty(&req->list))
1431 return;
1432
1433 do {
1434 tmp = list_first_entry(&engine->request_list,
1435 typeof(*tmp), list);
1436
1437 i915_gem_request_retire(tmp);
1438 } while (tmp != req);
1439
1440 WARN_ON(i915_verify_lists(engine->dev));
1441}
1442
Chris Wilsonb3612372012-08-24 09:35:08 +01001443/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001444 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001445 * request and object lists appropriately for that event.
1446 */
1447int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001448i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001449{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001450 struct drm_device *dev;
1451 struct drm_i915_private *dev_priv;
1452 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001453 int ret;
1454
Daniel Vettera4b3a572014-11-26 14:17:05 +01001455 BUG_ON(req == NULL);
1456
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001457 dev = req->engine->dev;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001458 dev_priv = dev->dev_private;
1459 interruptible = dev_priv->mm.interruptible;
1460
Chris Wilsonb3612372012-08-24 09:35:08 +01001461 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001462
Daniel Vetter33196de2012-11-14 17:14:05 +01001463 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001464 if (ret)
1465 return ret;
1466
Chris Wilsonb4716182015-04-27 13:41:17 +01001467 ret = __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01001468 i915_reset_counter(&dev_priv->gpu_error),
John Harrison9c654812014-11-24 18:49:35 +00001469 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001470 if (ret)
1471 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001472
Chris Wilsonb4716182015-04-27 13:41:17 +01001473 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001474 return 0;
1475}
1476
Chris Wilsonb3612372012-08-24 09:35:08 +01001477/**
1478 * Ensures that all rendering to the object has completed and the object is
1479 * safe to unbind from the GTT or access from the CPU.
1480 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001481int
Chris Wilsonb3612372012-08-24 09:35:08 +01001482i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1483 bool readonly)
1484{
Chris Wilsonb4716182015-04-27 13:41:17 +01001485 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001486
Chris Wilsonb4716182015-04-27 13:41:17 +01001487 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001488 return 0;
1489
Chris Wilsonb4716182015-04-27 13:41:17 +01001490 if (readonly) {
1491 if (obj->last_write_req != NULL) {
1492 ret = i915_wait_request(obj->last_write_req);
1493 if (ret)
1494 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001495
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001496 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001497 if (obj->last_read_req[i] == obj->last_write_req)
1498 i915_gem_object_retire__read(obj, i);
1499 else
1500 i915_gem_object_retire__write(obj);
1501 }
1502 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001503 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001504 if (obj->last_read_req[i] == NULL)
1505 continue;
1506
1507 ret = i915_wait_request(obj->last_read_req[i]);
1508 if (ret)
1509 return ret;
1510
1511 i915_gem_object_retire__read(obj, i);
1512 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001513 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001514 }
1515
1516 return 0;
1517}
1518
1519static void
1520i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1521 struct drm_i915_gem_request *req)
1522{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001523 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001524
1525 if (obj->last_read_req[ring] == req)
1526 i915_gem_object_retire__read(obj, ring);
1527 else if (obj->last_write_req == req)
1528 i915_gem_object_retire__write(obj);
1529
1530 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001531}
1532
Chris Wilson3236f572012-08-24 09:35:09 +01001533/* A nonblocking variant of the above wait. This is a highly dangerous routine
1534 * as the object state may change during this call.
1535 */
1536static __must_check int
1537i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001538 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001539 bool readonly)
1540{
1541 struct drm_device *dev = obj->base.dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001543 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001544 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001545 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001546
1547 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1548 BUG_ON(!dev_priv->mm.interruptible);
1549
Chris Wilsonb4716182015-04-27 13:41:17 +01001550 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001551 return 0;
1552
Daniel Vetter33196de2012-11-14 17:14:05 +01001553 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001554 if (ret)
1555 return ret;
1556
Chris Wilsonc19ae982016-04-13 17:35:03 +01001557 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson3236f572012-08-24 09:35:09 +01001558
Chris Wilsonb4716182015-04-27 13:41:17 +01001559 if (readonly) {
1560 struct drm_i915_gem_request *req;
1561
1562 req = obj->last_write_req;
1563 if (req == NULL)
1564 return 0;
1565
Chris Wilsonb4716182015-04-27 13:41:17 +01001566 requests[n++] = i915_gem_request_reference(req);
1567 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001568 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001569 struct drm_i915_gem_request *req;
1570
1571 req = obj->last_read_req[i];
1572 if (req == NULL)
1573 continue;
1574
Chris Wilsonb4716182015-04-27 13:41:17 +01001575 requests[n++] = i915_gem_request_reference(req);
1576 }
1577 }
1578
1579 mutex_unlock(&dev->struct_mutex);
1580 for (i = 0; ret == 0 && i < n; i++)
1581 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001582 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001583 mutex_lock(&dev->struct_mutex);
1584
Chris Wilsonb4716182015-04-27 13:41:17 +01001585 for (i = 0; i < n; i++) {
1586 if (ret == 0)
1587 i915_gem_object_retire_request(obj, requests[i]);
1588 i915_gem_request_unreference(requests[i]);
1589 }
1590
1591 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001592}
1593
Chris Wilson2e1b8732015-04-27 13:41:22 +01001594static struct intel_rps_client *to_rps_client(struct drm_file *file)
1595{
1596 struct drm_i915_file_private *fpriv = file->driver_priv;
1597 return &fpriv->rps;
1598}
1599
Eric Anholt673a3942008-07-30 12:06:12 -07001600/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001601 * Called when user space prepares to use an object with the CPU, either
1602 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001603 */
1604int
1605i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001606 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001607{
1608 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001609 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001610 uint32_t read_domains = args->read_domains;
1611 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001612 int ret;
1613
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001614 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001615 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001616 return -EINVAL;
1617
Chris Wilson21d509e2009-06-06 09:46:02 +01001618 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001619 return -EINVAL;
1620
1621 /* Having something in the write domain implies it's in the read
1622 * domain, and only that read domain. Enforce that in the request.
1623 */
1624 if (write_domain != 0 && read_domains != write_domain)
1625 return -EINVAL;
1626
Chris Wilson76c1dec2010-09-25 11:22:51 +01001627 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001628 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001629 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Chris Wilson05394f32010-11-08 19:18:58 +00001631 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001632 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001633 ret = -ENOENT;
1634 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001635 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001636
Chris Wilson3236f572012-08-24 09:35:09 +01001637 /* Try to flush the object off the GPU without holding the lock.
1638 * We will repeat the flush holding the lock in the normal manner
1639 * to catch cases where we are gazumped.
1640 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001641 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001642 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001643 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001644 if (ret)
1645 goto unref;
1646
Chris Wilson43566de2015-01-02 16:29:29 +05301647 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001648 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301649 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001650 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001651
Daniel Vetter031b6982015-06-26 19:35:16 +02001652 if (write_domain != 0)
1653 intel_fb_obj_invalidate(obj,
1654 write_domain == I915_GEM_DOMAIN_GTT ?
1655 ORIGIN_GTT : ORIGIN_CPU);
1656
Chris Wilson3236f572012-08-24 09:35:09 +01001657unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001658 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001659unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001660 mutex_unlock(&dev->struct_mutex);
1661 return ret;
1662}
1663
1664/**
1665 * Called when user space has done writes to this buffer
1666 */
1667int
1668i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001669 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001670{
1671 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001672 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001673 int ret = 0;
1674
Chris Wilson76c1dec2010-09-25 11:22:51 +01001675 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001676 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001677 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001678
Chris Wilson05394f32010-11-08 19:18:58 +00001679 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001680 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001681 ret = -ENOENT;
1682 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001683 }
1684
Eric Anholt673a3942008-07-30 12:06:12 -07001685 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001686 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001687 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001688
Chris Wilson05394f32010-11-08 19:18:58 +00001689 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001690unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001691 mutex_unlock(&dev->struct_mutex);
1692 return ret;
1693}
1694
1695/**
1696 * Maps the contents of an object, returning the address it is mapped
1697 * into.
1698 *
1699 * While the mapping holds a reference on the contents of the object, it doesn't
1700 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001701 *
1702 * IMPORTANT:
1703 *
1704 * DRM driver writers who look a this function as an example for how to do GEM
1705 * mmap support, please don't implement mmap support like here. The modern way
1706 * to implement DRM mmap support is with an mmap offset ioctl (like
1707 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1708 * That way debug tooling like valgrind will understand what's going on, hiding
1709 * the mmap call in a driver private ioctl will break that. The i915 driver only
1710 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001711 */
1712int
1713i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001714 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001715{
1716 struct drm_i915_gem_mmap *args = data;
1717 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001718 unsigned long addr;
1719
Akash Goel1816f922015-01-02 16:29:30 +05301720 if (args->flags & ~(I915_MMAP_WC))
1721 return -EINVAL;
1722
1723 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1724 return -ENODEV;
1725
Chris Wilson05394f32010-11-08 19:18:58 +00001726 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001727 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001728 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001729
Daniel Vetter1286ff72012-05-10 15:25:09 +02001730 /* prime objects have no backing filp to GEM mmap
1731 * pages from.
1732 */
1733 if (!obj->filp) {
1734 drm_gem_object_unreference_unlocked(obj);
1735 return -EINVAL;
1736 }
1737
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001738 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001739 PROT_READ | PROT_WRITE, MAP_SHARED,
1740 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301741 if (args->flags & I915_MMAP_WC) {
1742 struct mm_struct *mm = current->mm;
1743 struct vm_area_struct *vma;
1744
1745 down_write(&mm->mmap_sem);
1746 vma = find_vma(mm, addr);
1747 if (vma)
1748 vma->vm_page_prot =
1749 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1750 else
1751 addr = -ENOMEM;
1752 up_write(&mm->mmap_sem);
1753 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001754 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001755 if (IS_ERR((void *)addr))
1756 return addr;
1757
1758 args->addr_ptr = (uint64_t) addr;
1759
1760 return 0;
1761}
1762
Jesse Barnesde151cf2008-11-12 10:03:55 -08001763/**
1764 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001765 * @vma: VMA in question
1766 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 *
1768 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1769 * from userspace. The fault handler takes care of binding the object to
1770 * the GTT (if needed), allocating and programming a fence register (again,
1771 * only if needed based on whether the old reg is still valid or the object
1772 * is tiled) and inserting a new PTE into the faulting process.
1773 *
1774 * Note that the faulting process may involve evicting existing objects
1775 * from the GTT and/or fence registers to make room. So performance may
1776 * suffer if the GTT working set is large or there are few fence registers
1777 * left.
1778 */
1779int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1780{
Chris Wilson05394f32010-11-08 19:18:58 +00001781 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1782 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001783 struct drm_i915_private *dev_priv = to_i915(dev);
1784 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001785 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786 pgoff_t page_offset;
1787 unsigned long pfn;
1788 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001789 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790
Paulo Zanonif65c9162013-11-27 18:20:34 -02001791 intel_runtime_pm_get(dev_priv);
1792
Jesse Barnesde151cf2008-11-12 10:03:55 -08001793 /* We don't use vmf->pgoff since that has the fake offset */
1794 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1795 PAGE_SHIFT;
1796
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001797 ret = i915_mutex_lock_interruptible(dev);
1798 if (ret)
1799 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001800
Chris Wilsondb53a302011-02-03 11:57:46 +00001801 trace_i915_gem_object_fault(obj, page_offset, true, write);
1802
Chris Wilson6e4930f2014-02-07 18:37:06 -02001803 /* Try to flush the object off the GPU first without holding the lock.
1804 * Upon reacquiring the lock, we will perform our sanity checks and then
1805 * repeat the flush holding the lock in the normal manner to catch cases
1806 * where we are gazumped.
1807 */
1808 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1809 if (ret)
1810 goto unlock;
1811
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001812 /* Access to snoopable pages through the GTT is incoherent. */
1813 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001814 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001815 goto unlock;
1816 }
1817
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001818 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001819 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001820 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001821 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001822
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001823 memset(&view, 0, sizeof(view));
1824 view.type = I915_GGTT_VIEW_PARTIAL;
1825 view.params.partial.offset = rounddown(page_offset, chunk_size);
1826 view.params.partial.size =
1827 min_t(unsigned int,
1828 chunk_size,
1829 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1830 view.params.partial.offset);
1831 }
1832
1833 /* Now pin it into the GTT if needed */
1834 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001835 if (ret)
1836 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001837
Chris Wilsonc9839302012-11-20 10:45:17 +00001838 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1839 if (ret)
1840 goto unpin;
1841
1842 ret = i915_gem_object_get_fence(obj);
1843 if (ret)
1844 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001845
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001846 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001847 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001848 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001849 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001851 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1852 /* Overriding existing pages in partial view does not cause
1853 * us any trouble as TLBs are still valid because the fault
1854 * is due to userspace losing part of the mapping or never
1855 * having accessed it before (at this partials' range).
1856 */
1857 unsigned long base = vma->vm_start +
1858 (view.params.partial.offset << PAGE_SHIFT);
1859 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001860
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001861 for (i = 0; i < view.params.partial.size; i++) {
1862 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001863 if (ret)
1864 break;
1865 }
1866
1867 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001868 } else {
1869 if (!obj->fault_mappable) {
1870 unsigned long size = min_t(unsigned long,
1871 vma->vm_end - vma->vm_start,
1872 obj->base.size);
1873 int i;
1874
1875 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1876 ret = vm_insert_pfn(vma,
1877 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1878 pfn + i);
1879 if (ret)
1880 break;
1881 }
1882
1883 obj->fault_mappable = true;
1884 } else
1885 ret = vm_insert_pfn(vma,
1886 (unsigned long)vmf->virtual_address,
1887 pfn + page_offset);
1888 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001889unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001890 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001891unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001893out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001894 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001895 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001896 /*
1897 * We eat errors when the gpu is terminally wedged to avoid
1898 * userspace unduly crashing (gl has no provisions for mmaps to
1899 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1900 * and so needs to be reported.
1901 */
1902 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001903 ret = VM_FAULT_SIGBUS;
1904 break;
1905 }
Chris Wilson045e7692010-11-07 09:18:22 +00001906 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001907 /*
1908 * EAGAIN means the gpu is hung and we'll wait for the error
1909 * handler to reset everything when re-faulting in
1910 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001911 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001912 case 0:
1913 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001914 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001915 case -EBUSY:
1916 /*
1917 * EBUSY is ok: this just means that another thread
1918 * already did the job.
1919 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001920 ret = VM_FAULT_NOPAGE;
1921 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001922 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001923 ret = VM_FAULT_OOM;
1924 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001925 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001926 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001927 ret = VM_FAULT_SIGBUS;
1928 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001929 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001930 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001931 ret = VM_FAULT_SIGBUS;
1932 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001933 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001934
1935 intel_runtime_pm_put(dev_priv);
1936 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001937}
1938
1939/**
Chris Wilson901782b2009-07-10 08:18:50 +01001940 * i915_gem_release_mmap - remove physical page mappings
1941 * @obj: obj in question
1942 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001943 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001944 * relinquish ownership of the pages back to the system.
1945 *
1946 * It is vital that we remove the page mapping if we have mapped a tiled
1947 * object through the GTT and then lose the fence register due to
1948 * resource pressure. Similarly if the object has been moved out of the
1949 * aperture, than pages mapped into userspace must be revoked. Removing the
1950 * mapping will then trigger a page fault on the next user access, allowing
1951 * fixup by i915_gem_fault().
1952 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001953void
Chris Wilson05394f32010-11-08 19:18:58 +00001954i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001955{
Chris Wilson6299f992010-11-24 12:23:44 +00001956 if (!obj->fault_mappable)
1957 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001958
David Herrmann6796cb12014-01-03 14:24:19 +01001959 drm_vma_node_unmap(&obj->base.vma_node,
1960 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001961 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001962}
1963
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001964void
1965i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1966{
1967 struct drm_i915_gem_object *obj;
1968
1969 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1970 i915_gem_release_mmap(obj);
1971}
1972
Imre Deak0fa87792013-01-07 21:47:35 +02001973uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001974i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001975{
Chris Wilsone28f8712011-07-18 13:11:49 -07001976 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001977
1978 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001979 tiling_mode == I915_TILING_NONE)
1980 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001981
1982 /* Previous chips need a power-of-two fence region when tiling */
1983 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001984 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001985 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001986 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001987
Chris Wilsone28f8712011-07-18 13:11:49 -07001988 while (gtt_size < size)
1989 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001990
Chris Wilsone28f8712011-07-18 13:11:49 -07001991 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001992}
1993
Jesse Barnesde151cf2008-11-12 10:03:55 -08001994/**
1995 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1996 * @obj: object to check
1997 *
1998 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001999 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002000 */
Imre Deakd865110c2013-01-07 21:47:33 +02002001uint32_t
2002i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2003 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002004{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005 /*
2006 * Minimum alignment is 4k (GTT page size), but might be greater
2007 * if a fence register is needed for the object.
2008 */
Imre Deakd865110c2013-01-07 21:47:33 +02002009 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002010 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002011 return 4096;
2012
2013 /*
2014 * Previous chips need to be aligned to the size of the smallest
2015 * fence register that can contain the object.
2016 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002017 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002018}
2019
Chris Wilsond8cb5082012-08-11 15:41:03 +01002020static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2021{
2022 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2023 int ret;
2024
David Herrmann0de23972013-07-24 21:07:52 +02002025 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002026 return 0;
2027
Daniel Vetterda494d72012-12-20 15:11:16 +01002028 dev_priv->mm.shrinker_no_lock_stealing = true;
2029
Chris Wilsond8cb5082012-08-11 15:41:03 +01002030 ret = drm_gem_create_mmap_offset(&obj->base);
2031 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002032 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002033
2034 /* Badly fragmented mmap space? The only way we can recover
2035 * space is by destroying unwanted objects. We can't randomly release
2036 * mmap_offsets as userspace expects them to be persistent for the
2037 * lifetime of the objects. The closest we can is to release the
2038 * offsets on purgeable objects by truncating it and marking it purged,
2039 * which prevents userspace from ever using that object again.
2040 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002041 i915_gem_shrink(dev_priv,
2042 obj->base.size >> PAGE_SHIFT,
2043 I915_SHRINK_BOUND |
2044 I915_SHRINK_UNBOUND |
2045 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046 ret = drm_gem_create_mmap_offset(&obj->base);
2047 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002048 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002049
2050 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002051 ret = drm_gem_create_mmap_offset(&obj->base);
2052out:
2053 dev_priv->mm.shrinker_no_lock_stealing = false;
2054
2055 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002056}
2057
2058static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2059{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002060 drm_gem_free_mmap_offset(&obj->base);
2061}
2062
Dave Airlieda6b51d2014-12-24 13:11:17 +10002063int
Dave Airlieff72145b2011-02-07 12:16:14 +10002064i915_gem_mmap_gtt(struct drm_file *file,
2065 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002066 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002067 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002068{
Chris Wilson05394f32010-11-08 19:18:58 +00002069 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002070 int ret;
2071
Chris Wilson76c1dec2010-09-25 11:22:51 +01002072 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002073 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002074 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002075
Dave Airlieff72145b2011-02-07 12:16:14 +10002076 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002077 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002078 ret = -ENOENT;
2079 goto unlock;
2080 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081
Chris Wilson05394f32010-11-08 19:18:58 +00002082 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002083 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002084 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002085 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002086 }
2087
Chris Wilsond8cb5082012-08-11 15:41:03 +01002088 ret = i915_gem_object_create_mmap_offset(obj);
2089 if (ret)
2090 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002091
David Herrmann0de23972013-07-24 21:07:52 +02002092 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002093
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002094out:
Chris Wilson05394f32010-11-08 19:18:58 +00002095 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002096unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002097 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002098 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002099}
2100
Dave Airlieff72145b2011-02-07 12:16:14 +10002101/**
2102 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2103 * @dev: DRM device
2104 * @data: GTT mapping ioctl data
2105 * @file: GEM object info
2106 *
2107 * Simply returns the fake offset to userspace so it can mmap it.
2108 * The mmap call will end up in drm_gem_mmap(), which will set things
2109 * up so we can get faults in the handler above.
2110 *
2111 * The fault handler will take care of binding the object into the GTT
2112 * (since it may have been evicted to make room for something), allocating
2113 * a fence register, and mapping the appropriate aperture address into
2114 * userspace.
2115 */
2116int
2117i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2118 struct drm_file *file)
2119{
2120 struct drm_i915_gem_mmap_gtt *args = data;
2121
Dave Airlieda6b51d2014-12-24 13:11:17 +10002122 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002123}
2124
Daniel Vetter225067e2012-08-20 10:23:20 +02002125/* Immediately discard the backing storage */
2126static void
2127i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002128{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002129 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002130
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002131 if (obj->base.filp == NULL)
2132 return;
2133
Daniel Vetter225067e2012-08-20 10:23:20 +02002134 /* Our goal here is to return as much of the memory as
2135 * is possible back to the system as we are called from OOM.
2136 * To do this we must instruct the shmfs to drop all of its
2137 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002138 */
Chris Wilson55372522014-03-25 13:23:06 +00002139 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002140 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002141}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002142
Chris Wilson55372522014-03-25 13:23:06 +00002143/* Try to discard unwanted pages */
2144static void
2145i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002146{
Chris Wilson55372522014-03-25 13:23:06 +00002147 struct address_space *mapping;
2148
2149 switch (obj->madv) {
2150 case I915_MADV_DONTNEED:
2151 i915_gem_object_truncate(obj);
2152 case __I915_MADV_PURGED:
2153 return;
2154 }
2155
2156 if (obj->base.filp == NULL)
2157 return;
2158
2159 mapping = file_inode(obj->base.filp)->i_mapping,
2160 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002161}
2162
Chris Wilson5cdf5882010-09-27 15:51:07 +01002163static void
Chris Wilson05394f32010-11-08 19:18:58 +00002164i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002165{
Imre Deak90797e62013-02-18 19:28:03 +02002166 struct sg_page_iter sg_iter;
2167 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002168
Chris Wilson05394f32010-11-08 19:18:58 +00002169 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002170
Chris Wilson6c085a72012-08-20 11:40:46 +02002171 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2172 if (ret) {
2173 /* In the event of a disaster, abandon all caches and
2174 * hope for the best.
2175 */
2176 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002177 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002178 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2179 }
2180
Imre Deake2273302015-07-09 12:59:05 +03002181 i915_gem_gtt_finish_object(obj);
2182
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002183 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002184 i915_gem_object_save_bit_17_swizzle(obj);
2185
Chris Wilson05394f32010-11-08 19:18:58 +00002186 if (obj->madv == I915_MADV_DONTNEED)
2187 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002188
Imre Deak90797e62013-02-18 19:28:03 +02002189 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002190 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002191
Chris Wilson05394f32010-11-08 19:18:58 +00002192 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002193 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002194
Chris Wilson05394f32010-11-08 19:18:58 +00002195 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002196 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002197
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002198 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002199 }
Chris Wilson05394f32010-11-08 19:18:58 +00002200 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002201
Chris Wilson9da3da62012-06-01 15:20:22 +01002202 sg_free_table(obj->pages);
2203 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002204}
2205
Chris Wilsondd624af2013-01-15 12:39:35 +00002206int
Chris Wilson37e680a2012-06-07 15:38:42 +01002207i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2208{
2209 const struct drm_i915_gem_object_ops *ops = obj->ops;
2210
Chris Wilson2f745ad2012-09-04 21:02:58 +01002211 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002212 return 0;
2213
Chris Wilsona5570172012-09-04 21:02:54 +01002214 if (obj->pages_pin_count)
2215 return -EBUSY;
2216
Ben Widawsky98438772013-07-31 17:00:12 -07002217 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002218
Chris Wilsona2165e32012-12-03 11:49:00 +00002219 /* ->put_pages might need to allocate memory for the bit17 swizzle
2220 * array, hence protect them from being reaped by removing them from gtt
2221 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002222 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002223
Chris Wilson0a798eb2016-04-08 12:11:11 +01002224 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002225 if (is_vmalloc_addr(obj->mapping))
2226 vunmap(obj->mapping);
2227 else
2228 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002229 obj->mapping = NULL;
2230 }
2231
Chris Wilson37e680a2012-06-07 15:38:42 +01002232 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002233 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002234
Chris Wilson55372522014-03-25 13:23:06 +00002235 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002236
2237 return 0;
2238}
2239
Chris Wilson37e680a2012-06-07 15:38:42 +01002240static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002241i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002242{
Chris Wilson6c085a72012-08-20 11:40:46 +02002243 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002244 int page_count, i;
2245 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002246 struct sg_table *st;
2247 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002248 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002249 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002250 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002251 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002252 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002253
Chris Wilson6c085a72012-08-20 11:40:46 +02002254 /* Assert that the object is not currently in any GPU domain. As it
2255 * wasn't in the GTT, there shouldn't be any way it could have been in
2256 * a GPU cache
2257 */
2258 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2259 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2260
Chris Wilson9da3da62012-06-01 15:20:22 +01002261 st = kmalloc(sizeof(*st), GFP_KERNEL);
2262 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002263 return -ENOMEM;
2264
Chris Wilson9da3da62012-06-01 15:20:22 +01002265 page_count = obj->base.size / PAGE_SIZE;
2266 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002267 kfree(st);
2268 return -ENOMEM;
2269 }
2270
2271 /* Get the list of pages out of our struct file. They'll be pinned
2272 * at this point until we release them.
2273 *
2274 * Fail silently without starting the shrinker
2275 */
Al Viro496ad9a2013-01-23 17:07:38 -05002276 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002277 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002278 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002279 sg = st->sgl;
2280 st->nents = 0;
2281 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002282 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2283 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002284 i915_gem_shrink(dev_priv,
2285 page_count,
2286 I915_SHRINK_BOUND |
2287 I915_SHRINK_UNBOUND |
2288 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002289 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2290 }
2291 if (IS_ERR(page)) {
2292 /* We've tried hard to allocate the memory by reaping
2293 * our own buffer, now let the real VM do its job and
2294 * go down in flames if truly OOM.
2295 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002296 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002297 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002298 if (IS_ERR(page)) {
2299 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002300 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002301 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002302 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002303#ifdef CONFIG_SWIOTLB
2304 if (swiotlb_nr_tbl()) {
2305 st->nents++;
2306 sg_set_page(sg, page, PAGE_SIZE, 0);
2307 sg = sg_next(sg);
2308 continue;
2309 }
2310#endif
Imre Deak90797e62013-02-18 19:28:03 +02002311 if (!i || page_to_pfn(page) != last_pfn + 1) {
2312 if (i)
2313 sg = sg_next(sg);
2314 st->nents++;
2315 sg_set_page(sg, page, PAGE_SIZE, 0);
2316 } else {
2317 sg->length += PAGE_SIZE;
2318 }
2319 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002320
2321 /* Check that the i965g/gm workaround works. */
2322 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002323 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002324#ifdef CONFIG_SWIOTLB
2325 if (!swiotlb_nr_tbl())
2326#endif
2327 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002328 obj->pages = st;
2329
Imre Deake2273302015-07-09 12:59:05 +03002330 ret = i915_gem_gtt_prepare_object(obj);
2331 if (ret)
2332 goto err_pages;
2333
Eric Anholt673a3942008-07-30 12:06:12 -07002334 if (i915_gem_object_needs_bit17_swizzle(obj))
2335 i915_gem_object_do_bit_17_swizzle(obj);
2336
Daniel Vetter656bfa32014-11-20 09:26:30 +01002337 if (obj->tiling_mode != I915_TILING_NONE &&
2338 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2339 i915_gem_object_pin_pages(obj);
2340
Eric Anholt673a3942008-07-30 12:06:12 -07002341 return 0;
2342
2343err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002344 sg_mark_end(sg);
2345 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002346 put_page(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002347 sg_free_table(st);
2348 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002349
2350 /* shmemfs first checks if there is enough memory to allocate the page
2351 * and reports ENOSPC should there be insufficient, along with the usual
2352 * ENOMEM for a genuine allocation failure.
2353 *
2354 * We use ENOSPC in our driver to mean that we have run out of aperture
2355 * space and so want to translate the error from shmemfs back to our
2356 * usual understanding of ENOMEM.
2357 */
Imre Deake2273302015-07-09 12:59:05 +03002358 if (ret == -ENOSPC)
2359 ret = -ENOMEM;
2360
2361 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002362}
2363
Chris Wilson37e680a2012-06-07 15:38:42 +01002364/* Ensure that the associated pages are gathered from the backing storage
2365 * and pinned into our object. i915_gem_object_get_pages() may be called
2366 * multiple times before they are released by a single call to
2367 * i915_gem_object_put_pages() - once the pages are no longer referenced
2368 * either as a result of memory pressure (reaping pages under the shrinker)
2369 * or as the object is itself released.
2370 */
2371int
2372i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2373{
2374 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2375 const struct drm_i915_gem_object_ops *ops = obj->ops;
2376 int ret;
2377
Chris Wilson2f745ad2012-09-04 21:02:58 +01002378 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002379 return 0;
2380
Chris Wilson43e28f02013-01-08 10:53:09 +00002381 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002382 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002383 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002384 }
2385
Chris Wilsona5570172012-09-04 21:02:54 +01002386 BUG_ON(obj->pages_pin_count);
2387
Chris Wilson37e680a2012-06-07 15:38:42 +01002388 ret = ops->get_pages(obj);
2389 if (ret)
2390 return ret;
2391
Ben Widawsky35c20a62013-05-31 11:28:48 -07002392 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002393
2394 obj->get_page.sg = obj->pages->sgl;
2395 obj->get_page.last = 0;
2396
Chris Wilson37e680a2012-06-07 15:38:42 +01002397 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002398}
2399
Chris Wilson0a798eb2016-04-08 12:11:11 +01002400void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2401{
2402 int ret;
2403
2404 lockdep_assert_held(&obj->base.dev->struct_mutex);
2405
2406 ret = i915_gem_object_get_pages(obj);
2407 if (ret)
2408 return ERR_PTR(ret);
2409
2410 i915_gem_object_pin_pages(obj);
2411
2412 if (obj->mapping == NULL) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002413 struct page **pages;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002414
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002415 pages = NULL;
2416 if (obj->base.size == PAGE_SIZE)
2417 obj->mapping = kmap(sg_page(obj->pages->sgl));
2418 else
2419 pages = drm_malloc_gfp(obj->base.size >> PAGE_SHIFT,
2420 sizeof(*pages),
2421 GFP_TEMPORARY);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002422 if (pages != NULL) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002423 struct sg_page_iter sg_iter;
2424 int n;
2425
Chris Wilson0a798eb2016-04-08 12:11:11 +01002426 n = 0;
2427 for_each_sg_page(obj->pages->sgl, &sg_iter,
2428 obj->pages->nents, 0)
2429 pages[n++] = sg_page_iter_page(&sg_iter);
2430
2431 obj->mapping = vmap(pages, n, 0, PAGE_KERNEL);
2432 drm_free_large(pages);
2433 }
2434 if (obj->mapping == NULL) {
2435 i915_gem_object_unpin_pages(obj);
2436 return ERR_PTR(-ENOMEM);
2437 }
2438 }
2439
2440 return obj->mapping;
2441}
2442
Ben Widawskye2d05a82013-09-24 09:57:58 -07002443void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002444 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002445{
Chris Wilsonb4716182015-04-27 13:41:17 +01002446 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002447 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002448
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002449 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002450
2451 /* Add a reference if we're newly entering the active list. */
2452 if (obj->active == 0)
2453 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002454 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002455
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002456 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002457 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002458
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002459 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002460}
2461
Chris Wilsoncaea7472010-11-12 13:53:37 +00002462static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002463i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2464{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002465 GEM_BUG_ON(obj->last_write_req == NULL);
2466 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002467
2468 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002469 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002470}
2471
2472static void
2473i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002474{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002475 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002476
Chris Wilsond501b1d2016-04-13 17:35:02 +01002477 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2478 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002479
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002480 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002481 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2482
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002483 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002484 i915_gem_object_retire__write(obj);
2485
2486 obj->active &= ~(1 << ring);
2487 if (obj->active)
2488 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002489
Chris Wilson6c246952015-07-27 10:26:26 +01002490 /* Bump our place on the bound list to keep it roughly in LRU order
2491 * so that we don't steal from recently used but inactive objects
2492 * (unless we are forced to ofc!)
2493 */
2494 list_move_tail(&obj->global_list,
2495 &to_i915(obj->base.dev)->mm.bound_list);
2496
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002497 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2498 if (!list_empty(&vma->vm_link))
2499 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002500 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002501
John Harrison97b2a6a2014-11-24 18:49:26 +00002502 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002503 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002504}
2505
Chris Wilson9d7730912012-11-27 16:22:52 +00002506static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002507i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002508{
Chris Wilson9d7730912012-11-27 16:22:52 +00002509 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002510 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002511 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002512
Chris Wilson107f27a52012-12-10 13:56:17 +02002513 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002514 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002515 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002516 if (ret)
2517 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002518 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002519 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002520
2521 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002522 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002523 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002524
Chris Wilson9d7730912012-11-27 16:22:52 +00002525 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002526}
2527
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002528int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2529{
2530 struct drm_i915_private *dev_priv = dev->dev_private;
2531 int ret;
2532
2533 if (seqno == 0)
2534 return -EINVAL;
2535
2536 /* HWS page needs to be set less than what we
2537 * will inject to ring
2538 */
2539 ret = i915_gem_init_seqno(dev, seqno - 1);
2540 if (ret)
2541 return ret;
2542
2543 /* Carefully set the last_seqno value so that wrap
2544 * detection still works
2545 */
2546 dev_priv->next_seqno = seqno;
2547 dev_priv->last_seqno = seqno - 1;
2548 if (dev_priv->last_seqno == 0)
2549 dev_priv->last_seqno--;
2550
2551 return 0;
2552}
2553
Chris Wilson9d7730912012-11-27 16:22:52 +00002554int
2555i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002556{
Chris Wilson9d7730912012-11-27 16:22:52 +00002557 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002558
Chris Wilson9d7730912012-11-27 16:22:52 +00002559 /* reserve 0 for non-seqno */
2560 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002561 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002562 if (ret)
2563 return ret;
2564
2565 dev_priv->next_seqno = 1;
2566 }
2567
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002568 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002569 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002570}
2571
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002572/*
2573 * NB: This function is not allowed to fail. Doing so would mean the the
2574 * request is not being tracked for completion but the work itself is
2575 * going to happen on the hardware. This would be a Bad Thing(tm).
2576 */
John Harrison75289872015-05-29 17:43:49 +01002577void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002578 struct drm_i915_gem_object *obj,
2579 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002580{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002581 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002582 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002583 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002584 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002585 int ret;
2586
Oscar Mateo48e29f52014-07-24 17:04:29 +01002587 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002588 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002589
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002590 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002591 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002592 ringbuf = request->ringbuf;
2593
John Harrison29b1b412015-06-18 13:10:09 +01002594 /*
2595 * To ensure that this call will not fail, space for its emissions
2596 * should already have been reserved in the ring buffer. Let the ring
2597 * know that it is time to use that space up.
2598 */
2599 intel_ring_reserved_space_use(ringbuf);
2600
Oscar Mateo48e29f52014-07-24 17:04:29 +01002601 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002602 /*
2603 * Emit any outstanding flushes - execbuf can fail to emit the flush
2604 * after having emitted the batchbuffer command. Hence we need to fix
2605 * things up similar to emitting the lazy request. The difference here
2606 * is that the flush _must_ happen before the next request, no matter
2607 * what.
2608 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002609 if (flush_caches) {
2610 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002611 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002612 else
John Harrison4866d722015-05-29 17:43:55 +01002613 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002614 /* Not allowed to fail! */
2615 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2616 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002617
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002618 trace_i915_gem_request_add(request);
2619
2620 request->head = request_start;
2621
2622 /* Whilst this request exists, batch_obj will be on the
2623 * active_list, and so will hold the active reference. Only when this
2624 * request is retired will the the batch_obj be moved onto the
2625 * inactive_list and lose its active reference. Hence we do not need
2626 * to explicitly hold another reference here.
2627 */
2628 request->batch_obj = obj;
2629
2630 /* Seal the request and mark it as pending execution. Note that
2631 * we may inspect this state, without holding any locks, during
2632 * hangcheck. Hence we apply the barrier to ensure that we do not
2633 * see a more recent value in the hws than we are tracking.
2634 */
2635 request->emitted_jiffies = jiffies;
2636 request->previous_seqno = engine->last_submitted_seqno;
2637 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2638 list_add_tail(&request->list, &engine->request_list);
2639
Chris Wilsona71d8d92012-02-15 11:25:36 +00002640 /* Record the position of the start of the request so that
2641 * should we detect the updated seqno part-way through the
2642 * GPU processing the request, we never over-estimate the
2643 * position of the head.
2644 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002645 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002646
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002647 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002648 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002649 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002650 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002651
2652 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002653 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002654 /* Not allowed to fail! */
2655 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002656
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002657 i915_queue_hangcheck(engine->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002658
Daniel Vetter87255482014-11-19 20:36:48 +01002659 queue_delayed_work(dev_priv->wq,
2660 &dev_priv->mm.retire_work,
2661 round_jiffies_up_relative(HZ));
2662 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002663
John Harrison29b1b412015-06-18 13:10:09 +01002664 /* Sanity check that the reserved size was large enough. */
2665 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002666}
2667
Mika Kuoppala939fd762014-01-30 19:04:44 +02002668static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002669 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002670{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002671 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002672
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002673 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2674
2675 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002676 return true;
2677
Chris Wilson676fa572014-12-24 08:13:39 -08002678 if (ctx->hang_stats.ban_period_seconds &&
2679 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002680 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002681 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002682 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002683 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2684 if (i915_stop_ring_allow_warn(dev_priv))
2685 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002686 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002687 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002688 }
2689
2690 return false;
2691}
2692
Mika Kuoppala939fd762014-01-30 19:04:44 +02002693static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002694 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002695 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002696{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002697 struct i915_ctx_hang_stats *hs;
2698
2699 if (WARN_ON(!ctx))
2700 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002701
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002702 hs = &ctx->hang_stats;
2703
2704 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002705 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002706 hs->batch_active++;
2707 hs->guilty_ts = get_seconds();
2708 } else {
2709 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002710 }
2711}
2712
John Harrisonabfe2622014-11-24 18:49:24 +00002713void i915_gem_request_free(struct kref *req_ref)
2714{
2715 struct drm_i915_gem_request *req = container_of(req_ref,
2716 typeof(*req), ref);
2717 struct intel_context *ctx = req->ctx;
2718
John Harrisonfcfa423c2015-05-29 17:44:12 +01002719 if (req->file_priv)
2720 i915_gem_request_remove_from_client(req);
2721
Thomas Daniel0794aed2014-11-25 10:39:25 +00002722 if (ctx) {
Dave Gordone28e4042016-01-19 19:02:55 +00002723 if (i915.enable_execlists && ctx != req->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002724 intel_lr_context_unpin(ctx, req->engine);
John Harrisonabfe2622014-11-24 18:49:24 +00002725
Oscar Mateodcb4c122014-11-13 10:28:10 +00002726 i915_gem_context_unreference(ctx);
2727 }
John Harrisonabfe2622014-11-24 18:49:24 +00002728
Chris Wilsonefab6d82015-04-07 16:20:57 +01002729 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002730}
2731
Dave Gordon26827082016-01-19 19:02:53 +00002732static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002733__i915_gem_request_alloc(struct intel_engine_cs *engine,
Dave Gordon26827082016-01-19 19:02:53 +00002734 struct intel_context *ctx,
2735 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002736{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002737 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002738 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002739 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002740
John Harrison217e46b2015-05-29 17:43:29 +01002741 if (!req_out)
2742 return -EINVAL;
2743
John Harrisonbccca492015-05-29 17:44:11 +01002744 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002745
Daniel Vettereed29a52015-05-21 14:21:25 +02002746 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2747 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002748 return -ENOMEM;
2749
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002750 ret = i915_gem_get_seqno(engine->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002751 if (ret)
2752 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002753
John Harrison40e895c2015-05-29 17:43:26 +01002754 kref_init(&req->ref);
2755 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002756 req->engine = engine;
John Harrison40e895c2015-05-29 17:43:26 +01002757 req->ctx = ctx;
2758 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002759
2760 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002761 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002762 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002763 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002764 if (ret) {
2765 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002766 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002767 }
John Harrison6689cb22015-03-19 12:30:08 +00002768
John Harrison29b1b412015-06-18 13:10:09 +01002769 /*
2770 * Reserve space in the ring buffer for all the commands required to
2771 * eventually emit this request. This is to guarantee that the
2772 * i915_add_request() call can't fail. Note that the reserve may need
2773 * to be redone if the request is not actually submitted straight
2774 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002775 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002776 if (i915.enable_execlists)
2777 ret = intel_logical_ring_reserve_space(req);
2778 else
2779 ret = intel_ring_reserve_space(req);
2780 if (ret) {
2781 /*
2782 * At this point, the request is fully allocated even if not
2783 * fully prepared. Thus it can be cleaned up using the proper
2784 * free code.
2785 */
2786 i915_gem_request_cancel(req);
2787 return ret;
2788 }
John Harrison29b1b412015-06-18 13:10:09 +01002789
John Harrisonbccca492015-05-29 17:44:11 +01002790 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002791 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002792
2793err:
2794 kmem_cache_free(dev_priv->requests, req);
2795 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002796}
2797
Dave Gordon26827082016-01-19 19:02:53 +00002798/**
2799 * i915_gem_request_alloc - allocate a request structure
2800 *
2801 * @engine: engine that we wish to issue the request on.
2802 * @ctx: context that the request will be associated with.
2803 * This can be NULL if the request is not directly related to
2804 * any specific user context, in which case this function will
2805 * choose an appropriate context to use.
2806 *
2807 * Returns a pointer to the allocated request if successful,
2808 * or an error code if not.
2809 */
2810struct drm_i915_gem_request *
2811i915_gem_request_alloc(struct intel_engine_cs *engine,
2812 struct intel_context *ctx)
2813{
2814 struct drm_i915_gem_request *req;
2815 int err;
2816
2817 if (ctx == NULL)
Dave Gordoned54c1a2016-01-19 19:02:54 +00002818 ctx = to_i915(engine->dev)->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00002819 err = __i915_gem_request_alloc(engine, ctx, &req);
2820 return err ? ERR_PTR(err) : req;
2821}
2822
John Harrison29b1b412015-06-18 13:10:09 +01002823void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2824{
2825 intel_ring_reserved_space_cancel(req->ringbuf);
2826
2827 i915_gem_request_unreference(req);
2828}
2829
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002830struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002831i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002832{
Chris Wilson4db080f2013-12-04 11:37:09 +00002833 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002834
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002835 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002836 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002837 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002838
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002839 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002840 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002841
2842 return NULL;
2843}
2844
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002845static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002846 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002847{
2848 struct drm_i915_gem_request *request;
2849 bool ring_hung;
2850
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002851 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002852
2853 if (request == NULL)
2854 return;
2855
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002856 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002857
Mika Kuoppala939fd762014-01-30 19:04:44 +02002858 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002859
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002860 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002861 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002862}
2863
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002864static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002865 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002866{
Chris Wilson608c1a52015-09-03 13:01:40 +01002867 struct intel_ringbuffer *buffer;
2868
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002869 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002870 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002871
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002872 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002873 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002874 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002875
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002876 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002877 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002878
2879 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002880 * Clear the execlists queue up before freeing the requests, as those
2881 * are the ones that keep the context and ringbuffer backing objects
2882 * pinned in place.
2883 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002884
Tomas Elf7de1691a2015-10-19 16:32:32 +01002885 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002886 /* Ensure irq handler finishes or is cancelled. */
2887 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002888
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002889 spin_lock_bh(&engine->execlist_lock);
Tomas Elfc5baa562015-10-23 18:02:37 +01002890 /* list_splice_tail_init checks for empty lists */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002891 list_splice_tail_init(&engine->execlist_queue,
2892 &engine->execlist_retired_req_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002893 spin_unlock_bh(&engine->execlist_lock);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002894
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002895 intel_execlists_retire_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002896 }
2897
2898 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002899 * We must free the requests after all the corresponding objects have
2900 * been moved off active lists. Which is the same order as the normal
2901 * retire_requests function does. This is important if object hold
2902 * implicit references on things like e.g. ppgtt address spaces through
2903 * the request.
2904 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002905 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002906 struct drm_i915_gem_request *request;
2907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002908 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002909 struct drm_i915_gem_request,
2910 list);
2911
Chris Wilsonb4716182015-04-27 13:41:17 +01002912 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002913 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002914
2915 /* Having flushed all requests from all queues, we know that all
2916 * ringbuffers must now be empty. However, since we do not reclaim
2917 * all space when retiring the request (to prevent HEADs colliding
2918 * with rapid ringbuffer wraparound) the amount of available space
2919 * upon reset is less than when we start. Do one more pass over
2920 * all the ringbuffers to reset last_retired_head.
2921 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002922 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002923 buffer->last_retired_head = buffer->tail;
2924 intel_ring_update_space(buffer);
2925 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002926
2927 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002928}
2929
Chris Wilson069efc12010-09-30 16:53:18 +01002930void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002931{
Chris Wilsondfaae392010-09-22 10:31:52 +01002932 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002933 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002934
Chris Wilson4db080f2013-12-04 11:37:09 +00002935 /*
2936 * Before we free the objects from the requests, we need to inspect
2937 * them for finding the guilty party. As the requests only borrow
2938 * their reference to the objects, the inspection must be done first.
2939 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002940 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002941 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002942
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002943 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002944 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01002945
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002946 i915_gem_context_reset(dev);
2947
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002948 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002949
2950 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002951}
2952
2953/**
2954 * This function clears the request list as sequence numbers are passed.
2955 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002956void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002957i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002958{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002959 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002960
Chris Wilson832a3aa2015-03-18 18:19:22 +00002961 /* Retire requests first as we use it above for the early return.
2962 * If we retire requests last, we may use a later seqno and so clear
2963 * the requests lists without clearing the active list, leading to
2964 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002965 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002966 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002967 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002968
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002969 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002970 struct drm_i915_gem_request,
2971 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002972
John Harrison1b5a4332014-11-24 18:49:42 +00002973 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002974 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002975
Chris Wilsonb4716182015-04-27 13:41:17 +01002976 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002977 }
2978
Chris Wilson832a3aa2015-03-18 18:19:22 +00002979 /* Move any buffers on the active list that are no longer referenced
2980 * by the ringbuffer to the flushing/inactive lists as appropriate,
2981 * before we free the context associated with the requests.
2982 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002983 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002984 struct drm_i915_gem_object *obj;
2985
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002986 obj = list_first_entry(&engine->active_list,
2987 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002988 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002989
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002990 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002991 break;
2992
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002993 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002994 }
2995
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002996 if (unlikely(engine->trace_irq_req &&
2997 i915_gem_request_completed(engine->trace_irq_req, true))) {
2998 engine->irq_put(engine);
2999 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01003000 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003001
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003002 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003003}
3004
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003005bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003006i915_gem_retire_requests(struct drm_device *dev)
3007{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003008 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003009 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003010 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003011
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003012 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003013 i915_gem_retire_requests_ring(engine);
3014 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003015 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003016 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003017 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003018 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003019
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003020 intel_execlists_retire_requests(engine);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003021 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003022 }
3023
3024 if (idle)
3025 mod_delayed_work(dev_priv->wq,
3026 &dev_priv->mm.idle_work,
3027 msecs_to_jiffies(100));
3028
3029 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003030}
3031
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003032static void
Eric Anholt673a3942008-07-30 12:06:12 -07003033i915_gem_retire_work_handler(struct work_struct *work)
3034{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003035 struct drm_i915_private *dev_priv =
3036 container_of(work, typeof(*dev_priv), mm.retire_work.work);
3037 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00003038 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07003039
Chris Wilson891b48c2010-09-29 12:26:37 +01003040 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003041 idle = false;
3042 if (mutex_trylock(&dev->struct_mutex)) {
3043 idle = i915_gem_retire_requests(dev);
3044 mutex_unlock(&dev->struct_mutex);
3045 }
3046 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003047 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3048 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003049}
Chris Wilson891b48c2010-09-29 12:26:37 +01003050
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003051static void
3052i915_gem_idle_work_handler(struct work_struct *work)
3053{
3054 struct drm_i915_private *dev_priv =
3055 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003056 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003057 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003058
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003059 for_each_engine(engine, dev_priv)
3060 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003061 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003062
Daniel Vetter30ecad72015-12-09 09:29:36 +01003063 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003064 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003065 * by dev->struct_mutex. */
3066
Chris Wilson35c94182015-04-07 16:20:37 +01003067 intel_mark_idle(dev);
3068
3069 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003070 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003071 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003072
3073 mutex_unlock(&dev->struct_mutex);
3074 }
Eric Anholt673a3942008-07-30 12:06:12 -07003075}
3076
Ben Widawsky5816d642012-04-11 11:18:19 -07003077/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003078 * Ensures that an object will eventually get non-busy by flushing any required
3079 * write domains, emitting any outstanding lazy request and retiring and
3080 * completed requests.
3081 */
3082static int
3083i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3084{
John Harrisona5ac0f92015-05-29 17:44:15 +01003085 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003086
Chris Wilsonb4716182015-04-27 13:41:17 +01003087 if (!obj->active)
3088 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003089
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003090 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003091 struct drm_i915_gem_request *req;
3092
3093 req = obj->last_read_req[i];
3094 if (req == NULL)
3095 continue;
3096
3097 if (list_empty(&req->list))
3098 goto retire;
3099
Chris Wilsonb4716182015-04-27 13:41:17 +01003100 if (i915_gem_request_completed(req, true)) {
3101 __i915_gem_request_retire__upto(req);
3102retire:
3103 i915_gem_object_retire__read(obj, i);
3104 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003105 }
3106
3107 return 0;
3108}
3109
3110/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003111 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3112 * @DRM_IOCTL_ARGS: standard ioctl arguments
3113 *
3114 * Returns 0 if successful, else an error is returned with the remaining time in
3115 * the timeout parameter.
3116 * -ETIME: object is still busy after timeout
3117 * -ERESTARTSYS: signal interrupted the wait
3118 * -ENONENT: object doesn't exist
3119 * Also possible, but rare:
3120 * -EAGAIN: GPU wedged
3121 * -ENOMEM: damn
3122 * -ENODEV: Internal IRQ fail
3123 * -E?: The add request failed
3124 *
3125 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3126 * non-zero timeout parameter the wait ioctl will wait for the given number of
3127 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3128 * without holding struct_mutex the object may become re-busied before this
3129 * function completes. A similar but shorter * race condition exists in the busy
3130 * ioctl
3131 */
3132int
3133i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3134{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003135 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003136 struct drm_i915_gem_wait *args = data;
3137 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003138 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003139 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003140 int i, n = 0;
3141 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003142
Daniel Vetter11b5d512014-09-29 15:31:26 +02003143 if (args->flags != 0)
3144 return -EINVAL;
3145
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003146 ret = i915_mutex_lock_interruptible(dev);
3147 if (ret)
3148 return ret;
3149
3150 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3151 if (&obj->base == NULL) {
3152 mutex_unlock(&dev->struct_mutex);
3153 return -ENOENT;
3154 }
3155
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003156 /* Need to make sure the object gets inactive eventually. */
3157 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003158 if (ret)
3159 goto out;
3160
Chris Wilsonb4716182015-04-27 13:41:17 +01003161 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003162 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003163
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003164 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003165 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003166 */
Chris Wilson762e4582015-03-04 18:09:26 +00003167 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003168 ret = -ETIME;
3169 goto out;
3170 }
3171
3172 drm_gem_object_unreference(&obj->base);
Chris Wilsonc19ae982016-04-13 17:35:03 +01003173 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilsonb4716182015-04-27 13:41:17 +01003174
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003175 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003176 if (obj->last_read_req[i] == NULL)
3177 continue;
3178
3179 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3180 }
3181
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003182 mutex_unlock(&dev->struct_mutex);
3183
Chris Wilsonb4716182015-04-27 13:41:17 +01003184 for (i = 0; i < n; i++) {
3185 if (ret == 0)
3186 ret = __i915_wait_request(req[i], reset_counter, true,
3187 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003188 to_rps_client(file));
Chris Wilsonb4716182015-04-27 13:41:17 +01003189 i915_gem_request_unreference__unlocked(req[i]);
3190 }
John Harrisonff865882014-11-24 18:49:28 +00003191 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003192
3193out:
3194 drm_gem_object_unreference(&obj->base);
3195 mutex_unlock(&dev->struct_mutex);
3196 return ret;
3197}
3198
Chris Wilsonb4716182015-04-27 13:41:17 +01003199static int
3200__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3201 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003202 struct drm_i915_gem_request *from_req,
3203 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003204{
3205 struct intel_engine_cs *from;
3206 int ret;
3207
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003208 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003209 if (to == from)
3210 return 0;
3211
John Harrison91af1272015-06-18 13:14:56 +01003212 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003213 return 0;
3214
Chris Wilsonb4716182015-04-27 13:41:17 +01003215 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003216 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003217 ret = __i915_wait_request(from_req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01003218 i915_reset_counter(&i915->gpu_error),
Chris Wilsona6f766f2015-04-27 13:41:20 +01003219 i915->mm.interruptible,
3220 NULL,
3221 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003222 if (ret)
3223 return ret;
3224
John Harrison91af1272015-06-18 13:14:56 +01003225 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003226 } else {
3227 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003228 u32 seqno = i915_gem_request_get_seqno(from_req);
3229
3230 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003231
3232 if (seqno <= from->semaphore.sync_seqno[idx])
3233 return 0;
3234
John Harrison91af1272015-06-18 13:14:56 +01003235 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003236 struct drm_i915_gem_request *req;
3237
3238 req = i915_gem_request_alloc(to, NULL);
3239 if (IS_ERR(req))
3240 return PTR_ERR(req);
3241
3242 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003243 }
3244
John Harrison599d9242015-05-29 17:44:04 +01003245 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3246 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003247 if (ret)
3248 return ret;
3249
3250 /* We use last_read_req because sync_to()
3251 * might have just caused seqno wrap under
3252 * the radar.
3253 */
3254 from->semaphore.sync_seqno[idx] =
3255 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3256 }
3257
3258 return 0;
3259}
3260
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003261/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003262 * i915_gem_object_sync - sync an object to a ring.
3263 *
3264 * @obj: object which may be in use on another ring.
3265 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003266 * @to_req: request we wish to use the object for. See below.
3267 * This will be allocated and returned if a request is
3268 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003269 *
3270 * This code is meant to abstract object synchronization with the GPU.
3271 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003272 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003273 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003274 * into a buffer at any time, but multiple readers. To ensure each has
3275 * a coherent view of memory, we must:
3276 *
3277 * - If there is an outstanding write request to the object, the new
3278 * request must wait for it to complete (either CPU or in hw, requests
3279 * on the same ring will be naturally ordered).
3280 *
3281 * - If we are a write request (pending_write_domain is set), the new
3282 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003283 *
John Harrison91af1272015-06-18 13:14:56 +01003284 * For CPU synchronisation (NULL to) no request is required. For syncing with
3285 * rings to_req must be non-NULL. However, a request does not have to be
3286 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3287 * request will be allocated automatically and returned through *to_req. Note
3288 * that it is not guaranteed that commands will be emitted (because the system
3289 * might already be idle). Hence there is no need to create a request that
3290 * might never have any work submitted. Note further that if a request is
3291 * returned in *to_req, it is the responsibility of the caller to submit
3292 * that request (after potentially adding more work to it).
3293 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003294 * Returns 0 if successful, else propagates up the lower layer error.
3295 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003296int
3297i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003298 struct intel_engine_cs *to,
3299 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003300{
Chris Wilsonb4716182015-04-27 13:41:17 +01003301 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003302 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003303 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003304
Chris Wilsonb4716182015-04-27 13:41:17 +01003305 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003306 return 0;
3307
Chris Wilsonb4716182015-04-27 13:41:17 +01003308 if (to == NULL)
3309 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003310
Chris Wilsonb4716182015-04-27 13:41:17 +01003311 n = 0;
3312 if (readonly) {
3313 if (obj->last_write_req)
3314 req[n++] = obj->last_write_req;
3315 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003316 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003317 if (obj->last_read_req[i])
3318 req[n++] = obj->last_read_req[i];
3319 }
3320 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003321 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003322 if (ret)
3323 return ret;
3324 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003325
Chris Wilsonb4716182015-04-27 13:41:17 +01003326 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003327}
3328
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003329static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3330{
3331 u32 old_write_domain, old_read_domains;
3332
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003333 /* Force a pagefault for domain tracking on next user access */
3334 i915_gem_release_mmap(obj);
3335
Keith Packardb97c3d92011-06-24 21:02:59 -07003336 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3337 return;
3338
Chris Wilson97c809fd2012-10-09 19:24:38 +01003339 /* Wait for any direct GTT access to complete */
3340 mb();
3341
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003342 old_read_domains = obj->base.read_domains;
3343 old_write_domain = obj->base.write_domain;
3344
3345 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3346 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3347
3348 trace_i915_gem_object_change_domain(obj,
3349 old_read_domains,
3350 old_write_domain);
3351}
3352
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003353static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003354{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003355 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003356 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003357 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003358
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003359 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003360 return 0;
3361
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003362 if (!drm_mm_node_allocated(&vma->node)) {
3363 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003364 return 0;
3365 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003366
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003367 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003368 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003369
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003370 BUG_ON(obj->pages == NULL);
3371
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003372 if (wait) {
3373 ret = i915_gem_object_wait_rendering(obj, false);
3374 if (ret)
3375 return ret;
3376 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003377
Chris Wilson596c5922016-02-26 11:03:20 +00003378 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003379 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003380
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003381 /* release the fence reg _after_ flushing */
3382 ret = i915_gem_object_put_fence(obj);
3383 if (ret)
3384 return ret;
3385 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003386
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003387 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003388
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003389 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003390 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003391
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003392 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003393 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003394 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3395 obj->map_and_fenceable = false;
3396 } else if (vma->ggtt_view.pages) {
3397 sg_free_table(vma->ggtt_view.pages);
3398 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003399 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003400 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003401 }
Eric Anholt673a3942008-07-30 12:06:12 -07003402
Ben Widawsky2f633152013-07-17 12:19:03 -07003403 drm_mm_remove_node(&vma->node);
3404 i915_gem_vma_destroy(vma);
3405
3406 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003407 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003408 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003409 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003410
Chris Wilson70903c32013-12-04 09:59:09 +00003411 /* And finally now the object is completely decoupled from this vma,
3412 * we can drop its hold on the backing storage and allow it to be
3413 * reaped by the shrinker.
3414 */
3415 i915_gem_object_unpin_pages(obj);
3416
Chris Wilson88241782011-01-07 17:09:48 +00003417 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003418}
3419
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003420int i915_vma_unbind(struct i915_vma *vma)
3421{
3422 return __i915_vma_unbind(vma, true);
3423}
3424
3425int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3426{
3427 return __i915_vma_unbind(vma, false);
3428}
3429
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003430int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003431{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003432 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003433 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003434 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003435
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003436 /* Flush everything onto the inactive list. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003437 for_each_engine(engine, dev_priv) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003438 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003439 struct drm_i915_gem_request *req;
3440
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003441 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00003442 if (IS_ERR(req))
3443 return PTR_ERR(req);
John Harrison73cfa862015-05-29 17:43:35 +01003444
John Harrisonba01cc92015-05-29 17:43:41 +01003445 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003446 if (ret) {
3447 i915_gem_request_cancel(req);
3448 return ret;
3449 }
3450
John Harrison75289872015-05-29 17:43:49 +01003451 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003452 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003453
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003454 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003455 if (ret)
3456 return ret;
3457 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003458
Chris Wilsonb4716182015-04-27 13:41:17 +01003459 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003460 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003461}
3462
Chris Wilson4144f9b2014-09-11 08:43:48 +01003463static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003464 unsigned long cache_level)
3465{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003466 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003467 struct drm_mm_node *other;
3468
Chris Wilson4144f9b2014-09-11 08:43:48 +01003469 /*
3470 * On some machines we have to be careful when putting differing types
3471 * of snoopable memory together to avoid the prefetcher crossing memory
3472 * domains and dying. During vm initialisation, we decide whether or not
3473 * these constraints apply and set the drm_mm.color_adjust
3474 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003475 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003476 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003477 return true;
3478
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003479 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003480 return true;
3481
3482 if (list_empty(&gtt_space->node_list))
3483 return true;
3484
3485 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3486 if (other->allocated && !other->hole_follows && other->color != cache_level)
3487 return false;
3488
3489 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3490 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3491 return false;
3492
3493 return true;
3494}
3495
Jesse Barnesde151cf2008-11-12 10:03:55 -08003496/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003497 * Finds free space in the GTT aperture and binds the object or a view of it
3498 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003499 */
Daniel Vetter262de142014-02-14 14:01:20 +01003500static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003501i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3502 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003503 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003504 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003505 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003506{
Chris Wilson05394f32010-11-08 19:18:58 +00003507 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003508 struct drm_i915_private *dev_priv = to_i915(dev);
3509 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003510 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003511 u32 search_flag, alloc_flag;
3512 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003513 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003514 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003515 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003516
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003517 if (i915_is_ggtt(vm)) {
3518 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003519
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003520 if (WARN_ON(!ggtt_view))
3521 return ERR_PTR(-EINVAL);
3522
3523 view_size = i915_ggtt_view_size(obj, ggtt_view);
3524
3525 fence_size = i915_gem_get_gtt_size(dev,
3526 view_size,
3527 obj->tiling_mode);
3528 fence_alignment = i915_gem_get_gtt_alignment(dev,
3529 view_size,
3530 obj->tiling_mode,
3531 true);
3532 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3533 view_size,
3534 obj->tiling_mode,
3535 false);
3536 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3537 } else {
3538 fence_size = i915_gem_get_gtt_size(dev,
3539 obj->base.size,
3540 obj->tiling_mode);
3541 fence_alignment = i915_gem_get_gtt_alignment(dev,
3542 obj->base.size,
3543 obj->tiling_mode,
3544 true);
3545 unfenced_alignment =
3546 i915_gem_get_gtt_alignment(dev,
3547 obj->base.size,
3548 obj->tiling_mode,
3549 false);
3550 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3551 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003552
Michel Thierry101b5062015-10-01 13:33:57 +01003553 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3554 end = vm->total;
3555 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003556 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003557 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003558 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003559
Eric Anholt673a3942008-07-30 12:06:12 -07003560 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003561 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003562 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003563 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003564 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3565 ggtt_view ? ggtt_view->type : 0,
3566 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003567 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003568 }
3569
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003570 /* If binding the object/GGTT view requires more space than the entire
3571 * aperture has, reject it early before evicting everything in a vain
3572 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003573 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003574 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003575 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003576 ggtt_view ? ggtt_view->type : 0,
3577 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003578 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003579 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003580 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003581 }
3582
Chris Wilson37e680a2012-06-07 15:38:42 +01003583 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003584 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003585 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003586
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003587 i915_gem_object_pin_pages(obj);
3588
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003589 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3590 i915_gem_obj_lookup_or_create_vma(obj, vm);
3591
Daniel Vetter262de142014-02-14 14:01:20 +01003592 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003593 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003594
Chris Wilson506a8e82015-12-08 11:55:07 +00003595 if (flags & PIN_OFFSET_FIXED) {
3596 uint64_t offset = flags & PIN_OFFSET_MASK;
3597
3598 if (offset & (alignment - 1) || offset + size > end) {
3599 ret = -EINVAL;
3600 goto err_free_vma;
3601 }
3602 vma->node.start = offset;
3603 vma->node.size = size;
3604 vma->node.color = obj->cache_level;
3605 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3606 if (ret) {
3607 ret = i915_gem_evict_for_vma(vma);
3608 if (ret == 0)
3609 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3610 }
3611 if (ret)
3612 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003613 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003614 if (flags & PIN_HIGH) {
3615 search_flag = DRM_MM_SEARCH_BELOW;
3616 alloc_flag = DRM_MM_CREATE_TOP;
3617 } else {
3618 search_flag = DRM_MM_SEARCH_DEFAULT;
3619 alloc_flag = DRM_MM_CREATE_DEFAULT;
3620 }
Michel Thierry101b5062015-10-01 13:33:57 +01003621
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003622search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003623 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3624 size, alignment,
3625 obj->cache_level,
3626 start, end,
3627 search_flag,
3628 alloc_flag);
3629 if (ret) {
3630 ret = i915_gem_evict_something(dev, vm, size, alignment,
3631 obj->cache_level,
3632 start, end,
3633 flags);
3634 if (ret == 0)
3635 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003636
Chris Wilson506a8e82015-12-08 11:55:07 +00003637 goto err_free_vma;
3638 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003639 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003640 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003641 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003642 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003643 }
3644
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003645 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003646 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003647 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003648 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003649
Ben Widawsky35c20a62013-05-31 11:28:48 -07003650 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003651 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003652
Daniel Vetter262de142014-02-14 14:01:20 +01003653 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003654
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003655err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003656 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003657err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003658 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003659 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003660err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003661 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003662 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003663}
3664
Chris Wilson000433b2013-08-08 14:41:09 +01003665bool
Chris Wilson2c225692013-08-09 12:26:45 +01003666i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3667 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003668{
Eric Anholt673a3942008-07-30 12:06:12 -07003669 /* If we don't have a page list set up, then we're not pinned
3670 * to GPU, and we can ignore the cache flush because it'll happen
3671 * again at bind time.
3672 */
Chris Wilson05394f32010-11-08 19:18:58 +00003673 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003674 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003675
Imre Deak769ce462013-02-13 21:56:05 +02003676 /*
3677 * Stolen memory is always coherent with the GPU as it is explicitly
3678 * marked as wc by the system, or the system is cache-coherent.
3679 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003680 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003681 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003682
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003683 /* If the GPU is snooping the contents of the CPU cache,
3684 * we do not need to manually clear the CPU cache lines. However,
3685 * the caches are only snooped when the render cache is
3686 * flushed/invalidated. As we always have to emit invalidations
3687 * and flushes when moving into and out of the RENDER domain, correct
3688 * snooping behaviour occurs naturally as the result of our domain
3689 * tracking.
3690 */
Chris Wilson0f719792015-01-13 13:32:52 +00003691 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3692 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003693 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003694 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003695
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003696 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003697 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003698 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003699
3700 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003701}
3702
3703/** Flushes the GTT write domain for the object if it's dirty. */
3704static void
Chris Wilson05394f32010-11-08 19:18:58 +00003705i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003706{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003707 uint32_t old_write_domain;
3708
Chris Wilson05394f32010-11-08 19:18:58 +00003709 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003710 return;
3711
Chris Wilson63256ec2011-01-04 18:42:07 +00003712 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003713 * to it immediately go to main memory as far as we know, so there's
3714 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003715 *
3716 * However, we do have to enforce the order so that all writes through
3717 * the GTT land before any writes to the device, such as updates to
3718 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003719 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003720 wmb();
3721
Chris Wilson05394f32010-11-08 19:18:58 +00003722 old_write_domain = obj->base.write_domain;
3723 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003724
Rodrigo Vivide152b62015-07-07 16:28:51 -07003725 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003726
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003727 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003728 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003729 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003730}
3731
3732/** Flushes the CPU write domain for the object if it's dirty. */
3733static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003734i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003735{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003736 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003737
Chris Wilson05394f32010-11-08 19:18:58 +00003738 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003739 return;
3740
Daniel Vettere62b59e2015-01-21 14:53:48 +01003741 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003742 i915_gem_chipset_flush(obj->base.dev);
3743
Chris Wilson05394f32010-11-08 19:18:58 +00003744 old_write_domain = obj->base.write_domain;
3745 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003746
Rodrigo Vivide152b62015-07-07 16:28:51 -07003747 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003748
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003749 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003750 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003751 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003752}
3753
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003754/**
3755 * Moves a single object to the GTT read, and possibly write domain.
3756 *
3757 * This function returns when the move is complete, including waiting on
3758 * flushes to occur.
3759 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003760int
Chris Wilson20217462010-11-23 15:26:33 +00003761i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003762{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003763 struct drm_device *dev = obj->base.dev;
3764 struct drm_i915_private *dev_priv = to_i915(dev);
3765 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003766 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303767 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003768 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003769
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003770 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3771 return 0;
3772
Chris Wilson0201f1e2012-07-20 12:41:01 +01003773 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003774 if (ret)
3775 return ret;
3776
Chris Wilson43566de2015-01-02 16:29:29 +05303777 /* Flush and acquire obj->pages so that we are coherent through
3778 * direct access in memory with previous cached writes through
3779 * shmemfs and that our cache domain tracking remains valid.
3780 * For example, if the obj->filp was moved to swap without us
3781 * being notified and releasing the pages, we would mistakenly
3782 * continue to assume that the obj remained out of the CPU cached
3783 * domain.
3784 */
3785 ret = i915_gem_object_get_pages(obj);
3786 if (ret)
3787 return ret;
3788
Daniel Vettere62b59e2015-01-21 14:53:48 +01003789 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003790
Chris Wilsond0a57782012-10-09 19:24:37 +01003791 /* Serialise direct access to this object with the barriers for
3792 * coherent writes from the GPU, by effectively invalidating the
3793 * GTT domain upon first access.
3794 */
3795 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3796 mb();
3797
Chris Wilson05394f32010-11-08 19:18:58 +00003798 old_write_domain = obj->base.write_domain;
3799 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003800
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003801 /* It should now be out of any other write domains, and we can update
3802 * the domain values for our changes.
3803 */
Chris Wilson05394f32010-11-08 19:18:58 +00003804 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3805 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003806 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003807 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3808 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3809 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003810 }
3811
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003812 trace_i915_gem_object_change_domain(obj,
3813 old_read_domains,
3814 old_write_domain);
3815
Chris Wilson8325a092012-04-24 15:52:35 +01003816 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303817 vma = i915_gem_obj_to_ggtt(obj);
3818 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003819 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003820 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003821
Eric Anholte47c68e2008-11-14 13:35:19 -08003822 return 0;
3823}
3824
Chris Wilsonef55f922015-10-09 14:11:27 +01003825/**
3826 * Changes the cache-level of an object across all VMA.
3827 *
3828 * After this function returns, the object will be in the new cache-level
3829 * across all GTT and the contents of the backing storage will be coherent,
3830 * with respect to the new cache-level. In order to keep the backing storage
3831 * coherent for all users, we only allow a single cache level to be set
3832 * globally on the object and prevent it from being changed whilst the
3833 * hardware is reading from the object. That is if the object is currently
3834 * on the scanout it will be set to uncached (or equivalent display
3835 * cache coherency) and all non-MOCS GPU access will also be uncached so
3836 * that all direct access to the scanout remains coherent.
3837 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003838int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3839 enum i915_cache_level cache_level)
3840{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003841 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003842 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003843 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003844 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003845
3846 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003847 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003848
Chris Wilsonef55f922015-10-09 14:11:27 +01003849 /* Inspect the list of currently bound VMA and unbind any that would
3850 * be invalid given the new cache-level. This is principally to
3851 * catch the issue of the CS prefetch crossing page boundaries and
3852 * reading an invalid PTE on older architectures.
3853 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003854 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003855 if (!drm_mm_node_allocated(&vma->node))
3856 continue;
3857
3858 if (vma->pin_count) {
3859 DRM_DEBUG("can not change the cache level of pinned objects\n");
3860 return -EBUSY;
3861 }
3862
Chris Wilson4144f9b2014-09-11 08:43:48 +01003863 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003864 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003865 if (ret)
3866 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003867 } else
3868 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003869 }
3870
Chris Wilsonef55f922015-10-09 14:11:27 +01003871 /* We can reuse the existing drm_mm nodes but need to change the
3872 * cache-level on the PTE. We could simply unbind them all and
3873 * rebind with the correct cache-level on next use. However since
3874 * we already have a valid slot, dma mapping, pages etc, we may as
3875 * rewrite the PTE in the belief that doing so tramples upon less
3876 * state and so involves less work.
3877 */
3878 if (bound) {
3879 /* Before we change the PTE, the GPU must not be accessing it.
3880 * If we wait upon the object, we know that all the bound
3881 * VMA are no longer active.
3882 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003883 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003884 if (ret)
3885 return ret;
3886
Chris Wilsonef55f922015-10-09 14:11:27 +01003887 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3888 /* Access to snoopable pages through the GTT is
3889 * incoherent and on some machines causes a hard
3890 * lockup. Relinquish the CPU mmaping to force
3891 * userspace to refault in the pages and we can
3892 * then double check if the GTT mapping is still
3893 * valid for that pointer access.
3894 */
3895 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003896
Chris Wilsonef55f922015-10-09 14:11:27 +01003897 /* As we no longer need a fence for GTT access,
3898 * we can relinquish it now (and so prevent having
3899 * to steal a fence from someone else on the next
3900 * fence request). Note GPU activity would have
3901 * dropped the fence as all snoopable access is
3902 * supposed to be linear.
3903 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003904 ret = i915_gem_object_put_fence(obj);
3905 if (ret)
3906 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003907 } else {
3908 /* We either have incoherent backing store and
3909 * so no GTT access or the architecture is fully
3910 * coherent. In such cases, existing GTT mmaps
3911 * ignore the cache bit in the PTE and we can
3912 * rewrite it without confusing the GPU or having
3913 * to force userspace to fault back in its mmaps.
3914 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003915 }
3916
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003917 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003918 if (!drm_mm_node_allocated(&vma->node))
3919 continue;
3920
3921 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3922 if (ret)
3923 return ret;
3924 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003925 }
3926
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003927 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003928 vma->node.color = cache_level;
3929 obj->cache_level = cache_level;
3930
Ville Syrjäläed75a552015-08-11 19:47:10 +03003931out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003932 /* Flush the dirty CPU caches to the backing storage so that the
3933 * object is now coherent at its new cache level (with respect
3934 * to the access domain).
3935 */
Chris Wilson0f719792015-01-13 13:32:52 +00003936 if (obj->cache_dirty &&
3937 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3938 cpu_write_needs_clflush(obj)) {
3939 if (i915_gem_clflush_object(obj, true))
3940 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003941 }
3942
Chris Wilsone4ffd172011-04-04 09:44:39 +01003943 return 0;
3944}
3945
Ben Widawsky199adf42012-09-21 17:01:20 -07003946int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3947 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003948{
Ben Widawsky199adf42012-09-21 17:01:20 -07003949 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003950 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003951
3952 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003953 if (&obj->base == NULL)
3954 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003955
Chris Wilson651d7942013-08-08 14:41:10 +01003956 switch (obj->cache_level) {
3957 case I915_CACHE_LLC:
3958 case I915_CACHE_L3_LLC:
3959 args->caching = I915_CACHING_CACHED;
3960 break;
3961
Chris Wilson4257d3b2013-08-08 14:41:11 +01003962 case I915_CACHE_WT:
3963 args->caching = I915_CACHING_DISPLAY;
3964 break;
3965
Chris Wilson651d7942013-08-08 14:41:10 +01003966 default:
3967 args->caching = I915_CACHING_NONE;
3968 break;
3969 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003970
Chris Wilson432be692015-05-07 12:14:55 +01003971 drm_gem_object_unreference_unlocked(&obj->base);
3972 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003973}
3974
Ben Widawsky199adf42012-09-21 17:01:20 -07003975int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3976 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003977{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003978 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003979 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003980 struct drm_i915_gem_object *obj;
3981 enum i915_cache_level level;
3982 int ret;
3983
Ben Widawsky199adf42012-09-21 17:01:20 -07003984 switch (args->caching) {
3985 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003986 level = I915_CACHE_NONE;
3987 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003988 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003989 /*
3990 * Due to a HW issue on BXT A stepping, GPU stores via a
3991 * snooped mapping may leave stale data in a corresponding CPU
3992 * cacheline, whereas normally such cachelines would get
3993 * invalidated.
3994 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003995 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003996 return -ENODEV;
3997
Chris Wilsone6994ae2012-07-10 10:27:08 +01003998 level = I915_CACHE_LLC;
3999 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004000 case I915_CACHING_DISPLAY:
4001 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4002 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004003 default:
4004 return -EINVAL;
4005 }
4006
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004007 intel_runtime_pm_get(dev_priv);
4008
Ben Widawsky3bc29132012-09-26 16:15:20 -07004009 ret = i915_mutex_lock_interruptible(dev);
4010 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004011 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004012
Chris Wilsone6994ae2012-07-10 10:27:08 +01004013 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4014 if (&obj->base == NULL) {
4015 ret = -ENOENT;
4016 goto unlock;
4017 }
4018
4019 ret = i915_gem_object_set_cache_level(obj, level);
4020
4021 drm_gem_object_unreference(&obj->base);
4022unlock:
4023 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004024rpm_put:
4025 intel_runtime_pm_put(dev_priv);
4026
Chris Wilsone6994ae2012-07-10 10:27:08 +01004027 return ret;
4028}
4029
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004030/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004031 * Prepare buffer for display plane (scanout, cursors, etc).
4032 * Can be called from an uninterruptible phase (modesetting) and allows
4033 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004034 */
4035int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004036i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4037 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004038 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004039{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004040 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004041 int ret;
4042
Chris Wilsoncc98b412013-08-09 12:25:09 +01004043 /* Mark the pin_display early so that we account for the
4044 * display coherency whilst setting up the cache domains.
4045 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004046 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004047
Eric Anholta7ef0642011-03-29 16:59:54 -07004048 /* The display engine is not coherent with the LLC cache on gen6. As
4049 * a result, we make sure that the pinning that is about to occur is
4050 * done with uncached PTEs. This is lowest common denominator for all
4051 * chipsets.
4052 *
4053 * However for gen6+, we could do better by using the GFDT bit instead
4054 * of uncaching, which would allow us to flush all the LLC-cached data
4055 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4056 */
Chris Wilson651d7942013-08-08 14:41:10 +01004057 ret = i915_gem_object_set_cache_level(obj,
4058 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004059 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004060 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004061
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004062 /* As the user may map the buffer once pinned in the display plane
4063 * (e.g. libkms for the bootup splash), we have to ensure that we
4064 * always use map_and_fenceable for all scanout buffers.
4065 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004066 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4067 view->type == I915_GGTT_VIEW_NORMAL ?
4068 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004069 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004070 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004071
Daniel Vettere62b59e2015-01-21 14:53:48 +01004072 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004073
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004074 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004075 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004076
4077 /* It should now be out of any other write domains, and we can update
4078 * the domain values for our changes.
4079 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004080 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004081 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004082
4083 trace_i915_gem_object_change_domain(obj,
4084 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004085 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004086
4087 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004088
4089err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004090 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004091 return ret;
4092}
4093
4094void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004095i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4096 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004097{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004098 if (WARN_ON(obj->pin_display == 0))
4099 return;
4100
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004101 i915_gem_object_ggtt_unpin_view(obj, view);
4102
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004103 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004104}
4105
Eric Anholte47c68e2008-11-14 13:35:19 -08004106/**
4107 * Moves a single object to the CPU read, and possibly write domain.
4108 *
4109 * This function returns when the move is complete, including waiting on
4110 * flushes to occur.
4111 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004112int
Chris Wilson919926a2010-11-12 13:42:53 +00004113i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004114{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004115 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004116 int ret;
4117
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004118 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4119 return 0;
4120
Chris Wilson0201f1e2012-07-20 12:41:01 +01004121 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004122 if (ret)
4123 return ret;
4124
Eric Anholte47c68e2008-11-14 13:35:19 -08004125 i915_gem_object_flush_gtt_write_domain(obj);
4126
Chris Wilson05394f32010-11-08 19:18:58 +00004127 old_write_domain = obj->base.write_domain;
4128 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004129
Eric Anholte47c68e2008-11-14 13:35:19 -08004130 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004131 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004132 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004133
Chris Wilson05394f32010-11-08 19:18:58 +00004134 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004135 }
4136
4137 /* It should now be out of any other write domains, and we can update
4138 * the domain values for our changes.
4139 */
Chris Wilson05394f32010-11-08 19:18:58 +00004140 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004141
4142 /* If we're writing through the CPU, then the GPU read domains will
4143 * need to be invalidated at next use.
4144 */
4145 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004146 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4147 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004148 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004149
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004150 trace_i915_gem_object_change_domain(obj,
4151 old_read_domains,
4152 old_write_domain);
4153
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004154 return 0;
4155}
4156
Eric Anholt673a3942008-07-30 12:06:12 -07004157/* Throttle our rendering by waiting until the ring has completed our requests
4158 * emitted over 20 msec ago.
4159 *
Eric Anholtb9624422009-06-03 07:27:35 +00004160 * Note that if we were to use the current jiffies each time around the loop,
4161 * we wouldn't escape the function with any frames outstanding if the time to
4162 * render a frame was over 20ms.
4163 *
Eric Anholt673a3942008-07-30 12:06:12 -07004164 * This should get us reasonable parallelism between CPU and GPU but also
4165 * relatively low latency when blocking on a particular request to finish.
4166 */
4167static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004168i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004169{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004170 struct drm_i915_private *dev_priv = dev->dev_private;
4171 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004172 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004173 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004174 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004175 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004176
Daniel Vetter308887a2012-11-14 17:14:06 +01004177 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4178 if (ret)
4179 return ret;
4180
4181 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4182 if (ret)
4183 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004184
Chris Wilson1c255952010-09-26 11:03:27 +01004185 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004186 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004187 if (time_after_eq(request->emitted_jiffies, recent_enough))
4188 break;
4189
John Harrisonfcfa423c2015-05-29 17:44:12 +01004190 /*
4191 * Note that the request might not have been submitted yet.
4192 * In which case emitted_jiffies will be zero.
4193 */
4194 if (!request->emitted_jiffies)
4195 continue;
4196
John Harrison54fb2412014-11-24 18:49:27 +00004197 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004198 }
Chris Wilsonc19ae982016-04-13 17:35:03 +01004199 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
John Harrisonff865882014-11-24 18:49:28 +00004200 if (target)
4201 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004202 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004203
John Harrison54fb2412014-11-24 18:49:27 +00004204 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004205 return 0;
4206
John Harrison9c654812014-11-24 18:49:35 +00004207 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004208 if (ret == 0)
4209 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004210
Chris Wilson41037f92015-03-27 11:01:36 +00004211 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004212
Eric Anholt673a3942008-07-30 12:06:12 -07004213 return ret;
4214}
4215
Chris Wilsond23db882014-05-23 08:48:08 +02004216static bool
4217i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4218{
4219 struct drm_i915_gem_object *obj = vma->obj;
4220
4221 if (alignment &&
4222 vma->node.start & (alignment - 1))
4223 return true;
4224
4225 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4226 return true;
4227
4228 if (flags & PIN_OFFSET_BIAS &&
4229 vma->node.start < (flags & PIN_OFFSET_MASK))
4230 return true;
4231
Chris Wilson506a8e82015-12-08 11:55:07 +00004232 if (flags & PIN_OFFSET_FIXED &&
4233 vma->node.start != (flags & PIN_OFFSET_MASK))
4234 return true;
4235
Chris Wilsond23db882014-05-23 08:48:08 +02004236 return false;
4237}
4238
Chris Wilsond0710ab2015-11-20 14:16:39 +00004239void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4240{
4241 struct drm_i915_gem_object *obj = vma->obj;
4242 bool mappable, fenceable;
4243 u32 fence_size, fence_alignment;
4244
4245 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4246 obj->base.size,
4247 obj->tiling_mode);
4248 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4249 obj->base.size,
4250 obj->tiling_mode,
4251 true);
4252
4253 fenceable = (vma->node.size == fence_size &&
4254 (vma->node.start & (fence_alignment - 1)) == 0);
4255
4256 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004257 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004258
4259 obj->map_and_fenceable = mappable && fenceable;
4260}
4261
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004262static int
4263i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4264 struct i915_address_space *vm,
4265 const struct i915_ggtt_view *ggtt_view,
4266 uint32_t alignment,
4267 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004268{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004269 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004270 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004271 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004272 int ret;
4273
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004274 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4275 return -ENODEV;
4276
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004277 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004278 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004279
Chris Wilsonc826c442014-10-31 13:53:53 +00004280 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4281 return -EINVAL;
4282
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004283 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4284 return -EINVAL;
4285
4286 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4287 i915_gem_obj_to_vma(obj, vm);
4288
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004289 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004290 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4291 return -EBUSY;
4292
Chris Wilsond23db882014-05-23 08:48:08 +02004293 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004294 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004295 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004296 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004297 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004298 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004299 upper_32_bits(vma->node.start),
4300 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004301 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004302 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004303 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004304 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004305 if (ret)
4306 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004307
4308 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004309 }
4310 }
4311
Chris Wilsonef79e172014-10-31 13:53:52 +00004312 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004313 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004314 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4315 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004316 if (IS_ERR(vma))
4317 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004318 } else {
4319 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004320 if (ret)
4321 return ret;
4322 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004323
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004324 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4325 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004326 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004327 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4328 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004329
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004330 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004331 return 0;
4332}
4333
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004334int
4335i915_gem_object_pin(struct drm_i915_gem_object *obj,
4336 struct i915_address_space *vm,
4337 uint32_t alignment,
4338 uint64_t flags)
4339{
4340 return i915_gem_object_do_pin(obj, vm,
4341 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4342 alignment, flags);
4343}
4344
4345int
4346i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4347 const struct i915_ggtt_view *view,
4348 uint32_t alignment,
4349 uint64_t flags)
4350{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004351 struct drm_device *dev = obj->base.dev;
4352 struct drm_i915_private *dev_priv = to_i915(dev);
4353 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4354
Matthew Auldade7daa2016-03-24 15:54:20 +00004355 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004356
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004357 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004358 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004359}
4360
Eric Anholt673a3942008-07-30 12:06:12 -07004361void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004362i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4363 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004364{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004365 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004366
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004367 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004368 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004369 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004370
Chris Wilson30154652015-04-07 17:28:24 +01004371 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004372}
4373
4374int
Eric Anholt673a3942008-07-30 12:06:12 -07004375i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004376 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004377{
4378 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004379 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004380 int ret;
4381
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004382 ret = i915_mutex_lock_interruptible(dev);
4383 if (ret)
4384 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004385
Chris Wilson05394f32010-11-08 19:18:58 +00004386 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004387 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004388 ret = -ENOENT;
4389 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004390 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004391
Chris Wilson0be555b2010-08-04 15:36:30 +01004392 /* Count all active objects as busy, even if they are currently not used
4393 * by the gpu. Users of this interface expect objects to eventually
4394 * become non-busy without any further actions, therefore emit any
4395 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004396 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004397 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004398 if (ret)
4399 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004400
Chris Wilson426960b2016-01-15 16:51:46 +00004401 args->busy = 0;
4402 if (obj->active) {
4403 int i;
4404
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004405 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004406 struct drm_i915_gem_request *req;
4407
4408 req = obj->last_read_req[i];
4409 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004410 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004411 }
4412 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004413 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004414 }
Eric Anholt673a3942008-07-30 12:06:12 -07004415
Chris Wilsonb4716182015-04-27 13:41:17 +01004416unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004417 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004418unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004419 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004420 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004421}
4422
4423int
4424i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4425 struct drm_file *file_priv)
4426{
Akshay Joshi0206e352011-08-16 15:34:10 -04004427 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004428}
4429
Chris Wilson3ef94da2009-09-14 16:50:29 +01004430int
4431i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4432 struct drm_file *file_priv)
4433{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004434 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004435 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004436 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004437 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004438
4439 switch (args->madv) {
4440 case I915_MADV_DONTNEED:
4441 case I915_MADV_WILLNEED:
4442 break;
4443 default:
4444 return -EINVAL;
4445 }
4446
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004447 ret = i915_mutex_lock_interruptible(dev);
4448 if (ret)
4449 return ret;
4450
Chris Wilson05394f32010-11-08 19:18:58 +00004451 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004452 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004453 ret = -ENOENT;
4454 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004455 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004456
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004457 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004458 ret = -EINVAL;
4459 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004460 }
4461
Daniel Vetter656bfa32014-11-20 09:26:30 +01004462 if (obj->pages &&
4463 obj->tiling_mode != I915_TILING_NONE &&
4464 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4465 if (obj->madv == I915_MADV_WILLNEED)
4466 i915_gem_object_unpin_pages(obj);
4467 if (args->madv == I915_MADV_WILLNEED)
4468 i915_gem_object_pin_pages(obj);
4469 }
4470
Chris Wilson05394f32010-11-08 19:18:58 +00004471 if (obj->madv != __I915_MADV_PURGED)
4472 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004473
Chris Wilson6c085a72012-08-20 11:40:46 +02004474 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004475 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004476 i915_gem_object_truncate(obj);
4477
Chris Wilson05394f32010-11-08 19:18:58 +00004478 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004479
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004480out:
Chris Wilson05394f32010-11-08 19:18:58 +00004481 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004482unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004483 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004484 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004485}
4486
Chris Wilson37e680a2012-06-07 15:38:42 +01004487void i915_gem_object_init(struct drm_i915_gem_object *obj,
4488 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004489{
Chris Wilsonb4716182015-04-27 13:41:17 +01004490 int i;
4491
Ben Widawsky35c20a62013-05-31 11:28:48 -07004492 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004493 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004494 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004495 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004496 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004497 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004498
Chris Wilson37e680a2012-06-07 15:38:42 +01004499 obj->ops = ops;
4500
Chris Wilson0327d6b2012-08-11 15:41:06 +01004501 obj->fence_reg = I915_FENCE_REG_NONE;
4502 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004503
4504 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4505}
4506
Chris Wilson37e680a2012-06-07 15:38:42 +01004507static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004508 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004509 .get_pages = i915_gem_object_get_pages_gtt,
4510 .put_pages = i915_gem_object_put_pages_gtt,
4511};
4512
Chris Wilson05394f32010-11-08 19:18:58 +00004513struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4514 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004515{
Daniel Vetterc397b902010-04-09 19:05:07 +00004516 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004517 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004518 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004519
Chris Wilson42dcedd2012-11-15 11:32:30 +00004520 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004521 if (obj == NULL)
4522 return NULL;
4523
4524 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004525 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004526 return NULL;
4527 }
4528
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004529 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4530 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4531 /* 965gm cannot relocate objects above 4GiB. */
4532 mask &= ~__GFP_HIGHMEM;
4533 mask |= __GFP_DMA32;
4534 }
4535
Al Viro496ad9a2013-01-23 17:07:38 -05004536 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004537 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004538
Chris Wilson37e680a2012-06-07 15:38:42 +01004539 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004540
Daniel Vetterc397b902010-04-09 19:05:07 +00004541 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4542 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4543
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004544 if (HAS_LLC(dev)) {
4545 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004546 * cache) for about a 10% performance improvement
4547 * compared to uncached. Graphics requests other than
4548 * display scanout are coherent with the CPU in
4549 * accessing this cache. This means in this mode we
4550 * don't need to clflush on the CPU side, and on the
4551 * GPU side we only need to flush internal caches to
4552 * get data visible to the CPU.
4553 *
4554 * However, we maintain the display planes as UC, and so
4555 * need to rebind when first used as such.
4556 */
4557 obj->cache_level = I915_CACHE_LLC;
4558 } else
4559 obj->cache_level = I915_CACHE_NONE;
4560
Daniel Vetterd861e332013-07-24 23:25:03 +02004561 trace_i915_gem_object_create(obj);
4562
Chris Wilson05394f32010-11-08 19:18:58 +00004563 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004564}
4565
Chris Wilson340fbd82014-05-22 09:16:52 +01004566static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4567{
4568 /* If we are the last user of the backing storage (be it shmemfs
4569 * pages or stolen etc), we know that the pages are going to be
4570 * immediately released. In this case, we can then skip copying
4571 * back the contents from the GPU.
4572 */
4573
4574 if (obj->madv != I915_MADV_WILLNEED)
4575 return false;
4576
4577 if (obj->base.filp == NULL)
4578 return true;
4579
4580 /* At first glance, this looks racy, but then again so would be
4581 * userspace racing mmap against close. However, the first external
4582 * reference to the filp can only be obtained through the
4583 * i915_gem_mmap_ioctl() which safeguards us against the user
4584 * acquiring such a reference whilst we are in the middle of
4585 * freeing the object.
4586 */
4587 return atomic_long_read(&obj->base.filp->f_count) == 1;
4588}
4589
Chris Wilson1488fc02012-04-24 15:47:31 +01004590void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004591{
Chris Wilson1488fc02012-04-24 15:47:31 +01004592 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004593 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004594 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004595 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004596
Paulo Zanonif65c9162013-11-27 18:20:34 -02004597 intel_runtime_pm_get(dev_priv);
4598
Chris Wilson26e12f82011-03-20 11:20:19 +00004599 trace_i915_gem_object_destroy(obj);
4600
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004601 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004602 int ret;
4603
4604 vma->pin_count = 0;
4605 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004606 if (WARN_ON(ret == -ERESTARTSYS)) {
4607 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004608
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004609 was_interruptible = dev_priv->mm.interruptible;
4610 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004611
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004612 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004613
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004614 dev_priv->mm.interruptible = was_interruptible;
4615 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004616 }
4617
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004618 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4619 * before progressing. */
4620 if (obj->stolen)
4621 i915_gem_object_unpin_pages(obj);
4622
Daniel Vettera071fa02014-06-18 23:28:09 +02004623 WARN_ON(obj->frontbuffer_bits);
4624
Daniel Vetter656bfa32014-11-20 09:26:30 +01004625 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4626 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4627 obj->tiling_mode != I915_TILING_NONE)
4628 i915_gem_object_unpin_pages(obj);
4629
Ben Widawsky401c29f2013-05-31 11:28:47 -07004630 if (WARN_ON(obj->pages_pin_count))
4631 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004632 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004633 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004634 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004635 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004636
Chris Wilson9da3da62012-06-01 15:20:22 +01004637 BUG_ON(obj->pages);
4638
Chris Wilson2f745ad2012-09-04 21:02:58 +01004639 if (obj->base.import_attach)
4640 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004641
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004642 if (obj->ops->release)
4643 obj->ops->release(obj);
4644
Chris Wilson05394f32010-11-08 19:18:58 +00004645 drm_gem_object_release(&obj->base);
4646 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004647
Chris Wilson05394f32010-11-08 19:18:58 +00004648 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004649 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004650
4651 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004652}
4653
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004654struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4655 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004656{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004657 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004658 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004659 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4660 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004661 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004662 }
4663 return NULL;
4664}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004665
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004666struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4667 const struct i915_ggtt_view *view)
4668{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004669 struct drm_device *dev = obj->base.dev;
4670 struct drm_i915_private *dev_priv = to_i915(dev);
4671 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004672 struct i915_vma *vma;
4673
Matthew Auldade7daa2016-03-24 15:54:20 +00004674 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004675
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004676 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004677 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004678 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004679 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004680 return NULL;
4681}
4682
Ben Widawsky2f633152013-07-17 12:19:03 -07004683void i915_gem_vma_destroy(struct i915_vma *vma)
4684{
4685 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004686
4687 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4688 if (!list_empty(&vma->exec_list))
4689 return;
4690
Chris Wilson596c5922016-02-26 11:03:20 +00004691 if (!vma->is_ggtt)
4692 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004693
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004694 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004695
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004696 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004697}
4698
Chris Wilsone3efda42014-04-09 09:19:41 +01004699static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004700i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004701{
4702 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004703 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004704
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004705 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004706 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004707}
4708
Jesse Barnes5669fca2009-02-17 15:13:31 -08004709int
Chris Wilson45c5f202013-10-16 11:50:01 +01004710i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004711{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004712 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004713 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004714
Chris Wilson45c5f202013-10-16 11:50:01 +01004715 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004716 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004717 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004718 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004719
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004720 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004721
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004722 i915_gem_stop_engines(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004723 mutex_unlock(&dev->struct_mutex);
4724
Chris Wilson737b1502015-01-26 18:03:03 +02004725 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004726 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004727 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004728
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004729 /* Assert that we sucessfully flushed all the work and
4730 * reset the GPU back to its idle, low power state.
4731 */
4732 WARN_ON(dev_priv->mm.busy);
4733
Eric Anholt673a3942008-07-30 12:06:12 -07004734 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004735
4736err:
4737 mutex_unlock(&dev->struct_mutex);
4738 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004739}
4740
John Harrison6909a662015-05-29 17:43:51 +01004741int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004742{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004743 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004744 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004745 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004746 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004747 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004748
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004749 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004750 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004751
John Harrison5fb9de12015-05-29 17:44:07 +01004752 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004753 if (ret)
4754 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004755
Ben Widawskyc3787e22013-09-17 21:12:44 -07004756 /*
4757 * Note: We do not worry about the concurrent register cacheline hang
4758 * here because no other code should access these registers other than
4759 * at initialization time.
4760 */
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004761 for (i = 0; i < GEN7_L3LOG_SIZE / 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004762 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
4763 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
4764 intel_ring_emit(engine, remap_info[i]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004765 }
4766
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004767 intel_ring_advance(engine);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004768
Ben Widawskyc3787e22013-09-17 21:12:44 -07004769 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004770}
4771
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004772void i915_gem_init_swizzling(struct drm_device *dev)
4773{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004775
Daniel Vetter11782b02012-01-31 16:47:55 +01004776 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004777 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4778 return;
4779
4780 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4781 DISP_TILE_SURFACE_SWIZZLING);
4782
Daniel Vetter11782b02012-01-31 16:47:55 +01004783 if (IS_GEN5(dev))
4784 return;
4785
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004786 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4787 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004788 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004789 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004790 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004791 else if (IS_GEN8(dev))
4792 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004793 else
4794 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004795}
Daniel Vettere21af882012-02-09 20:53:27 +01004796
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004797static void init_unused_ring(struct drm_device *dev, u32 base)
4798{
4799 struct drm_i915_private *dev_priv = dev->dev_private;
4800
4801 I915_WRITE(RING_CTL(base), 0);
4802 I915_WRITE(RING_HEAD(base), 0);
4803 I915_WRITE(RING_TAIL(base), 0);
4804 I915_WRITE(RING_START(base), 0);
4805}
4806
4807static void init_unused_rings(struct drm_device *dev)
4808{
4809 if (IS_I830(dev)) {
4810 init_unused_ring(dev, PRB1_BASE);
4811 init_unused_ring(dev, SRB0_BASE);
4812 init_unused_ring(dev, SRB1_BASE);
4813 init_unused_ring(dev, SRB2_BASE);
4814 init_unused_ring(dev, SRB3_BASE);
4815 } else if (IS_GEN2(dev)) {
4816 init_unused_ring(dev, SRB0_BASE);
4817 init_unused_ring(dev, SRB1_BASE);
4818 } else if (IS_GEN3(dev)) {
4819 init_unused_ring(dev, PRB1_BASE);
4820 init_unused_ring(dev, PRB2_BASE);
4821 }
4822}
4823
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004824int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004825{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004826 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004827 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004828
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004829 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004830 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004831 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004832
4833 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004834 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004835 if (ret)
4836 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004837 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004838
Jani Nikulad39398f2015-10-07 11:17:44 +03004839 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004840 ret = intel_init_blt_ring_buffer(dev);
4841 if (ret)
4842 goto cleanup_bsd_ring;
4843 }
4844
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004845 if (HAS_VEBOX(dev)) {
4846 ret = intel_init_vebox_ring_buffer(dev);
4847 if (ret)
4848 goto cleanup_blt_ring;
4849 }
4850
Zhao Yakui845f74a2014-04-17 10:37:37 +08004851 if (HAS_BSD2(dev)) {
4852 ret = intel_init_bsd2_ring_buffer(dev);
4853 if (ret)
4854 goto cleanup_vebox_ring;
4855 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004856
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004857 return 0;
4858
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004859cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004860 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004861cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004862 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004863cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004864 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004865cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004866 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004867
4868 return ret;
4869}
4870
4871int
4872i915_gem_init_hw(struct drm_device *dev)
4873{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004874 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004875 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004876 int ret, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004877
4878 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4879 return -EIO;
4880
Chris Wilson5e4f5182015-02-13 14:35:59 +00004881 /* Double layer security blanket, see i915_gem_init() */
4882 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4883
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004884 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004885 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004886
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004887 if (IS_HASWELL(dev))
4888 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4889 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004890
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004891 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004892 if (IS_IVYBRIDGE(dev)) {
4893 u32 temp = I915_READ(GEN7_MSG_CTL);
4894 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4895 I915_WRITE(GEN7_MSG_CTL, temp);
4896 } else if (INTEL_INFO(dev)->gen >= 7) {
4897 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4898 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4899 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4900 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004901 }
4902
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004903 i915_gem_init_swizzling(dev);
4904
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004905 /*
4906 * At least 830 can leave some of the unused rings
4907 * "active" (ie. head != tail) after resume which
4908 * will prevent c3 entry. Makes sure all unused rings
4909 * are totally idle.
4910 */
4911 init_unused_rings(dev);
4912
Dave Gordoned54c1a2016-01-19 19:02:54 +00004913 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004914
John Harrison4ad2fd82015-06-18 13:11:20 +01004915 ret = i915_ppgtt_init_hw(dev);
4916 if (ret) {
4917 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4918 goto out;
4919 }
4920
4921 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004922 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004923 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004924 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004925 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004926 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004927
Alex Dai33a732f2015-08-12 15:43:36 +01004928 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004929 if (HAS_GUC_UCODE(dev)) {
4930 ret = intel_guc_ucode_load(dev);
4931 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004932 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4933 ret = -EIO;
4934 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004935 }
Alex Dai33a732f2015-08-12 15:43:36 +01004936 }
4937
Nick Hoathe84fe802015-09-11 12:53:46 +01004938 /*
4939 * Increment the next seqno by 0x100 so we have a visible break
4940 * on re-initialisation
4941 */
4942 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4943 if (ret)
4944 goto out;
4945
John Harrison4ad2fd82015-06-18 13:11:20 +01004946 /* Now it is safe to go back round and do everything else: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004947 for_each_engine(engine, dev_priv) {
John Harrisondc4be60712015-05-29 17:43:39 +01004948 struct drm_i915_gem_request *req;
4949
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004950 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00004951 if (IS_ERR(req)) {
4952 ret = PTR_ERR(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004953 i915_gem_cleanup_engines(dev);
John Harrisondc4be60712015-05-29 17:43:39 +01004954 goto out;
4955 }
4956
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004957 if (engine->id == RCS) {
John Harrison4ad2fd82015-06-18 13:11:20 +01004958 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004959 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004960 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004961
John Harrisonb3dd6b92015-05-29 17:43:40 +01004962 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004963 if (ret && ret != -EIO) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004964 DRM_ERROR("PPGTT enable %s failed %d\n",
4965 engine->name, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004966 i915_gem_request_cancel(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004967 i915_gem_cleanup_engines(dev);
John Harrison4ad2fd82015-06-18 13:11:20 +01004968 goto out;
4969 }
David Woodhousef48a0162015-01-20 17:21:42 +00004970
John Harrisonb3dd6b92015-05-29 17:43:40 +01004971 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004972 if (ret && ret != -EIO) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004973 DRM_ERROR("Context enable %s failed %d\n",
4974 engine->name, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004975 i915_gem_request_cancel(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004976 i915_gem_cleanup_engines(dev);
John Harrison90638cc2015-05-29 17:43:37 +01004977 goto out;
4978 }
John Harrisondc4be60712015-05-29 17:43:39 +01004979
John Harrison75289872015-05-29 17:43:49 +01004980 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004981 }
4982
Chris Wilson5e4f5182015-02-13 14:35:59 +00004983out:
4984 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004985 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004986}
4987
Chris Wilson1070a422012-04-24 15:47:41 +01004988int i915_gem_init(struct drm_device *dev)
4989{
4990 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004991 int ret;
4992
Oscar Mateo127f1002014-07-24 17:04:11 +01004993 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4994 i915.enable_execlists);
4995
Chris Wilson1070a422012-04-24 15:47:41 +01004996 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004997
Oscar Mateoa83014d2014-07-24 17:04:21 +01004998 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004999 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005000 dev_priv->gt.init_engines = i915_gem_init_engines;
5001 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5002 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005003 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005004 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005005 dev_priv->gt.init_engines = intel_logical_rings_init;
5006 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5007 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005008 }
5009
Chris Wilson5e4f5182015-02-13 14:35:59 +00005010 /* This is just a security blanket to placate dragons.
5011 * On some systems, we very sporadically observe that the first TLBs
5012 * used by the CS may be stale, despite us poking the TLB reset. If
5013 * we hold the forcewake during initialisation these problems
5014 * just magically go away.
5015 */
5016 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5017
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005018 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005019 if (ret)
5020 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005021
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005022 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005023
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005024 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005025 if (ret)
5026 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005027
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005028 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005029 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005030 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005031
5032 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005033 if (ret == -EIO) {
5034 /* Allow ring initialisation to fail by marking the GPU as
5035 * wedged. But we only want to do this where the GPU is angry,
5036 * for all other failure, such as an allocation failure, bail.
5037 */
5038 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005039 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005040 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005041 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005042
5043out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005044 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005045 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005046
Chris Wilson60990322014-04-09 09:19:42 +01005047 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005048}
5049
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005050void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005051i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005052{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005053 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005054 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005055
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005056 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005057 dev_priv->gt.cleanup_engine(engine);
Niu,Binga6478282015-07-04 00:27:34 +08005058
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02005059 if (i915.enable_execlists)
5060 /*
5061 * Neither the BIOS, ourselves or any other kernel
5062 * expects the system to be in execlists mode on startup,
5063 * so we need to reset the GPU back to legacy mode.
5064 */
5065 intel_gpu_reset(dev, ALL_ENGINES);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005066}
5067
Chris Wilson64193402010-10-24 12:38:05 +01005068static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005069init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005070{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005071 INIT_LIST_HEAD(&engine->active_list);
5072 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005073}
5074
Eric Anholt673a3942008-07-30 12:06:12 -07005075void
Imre Deak40ae4e12016-03-16 14:54:03 +02005076i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5077{
5078 struct drm_device *dev = dev_priv->dev;
5079
5080 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5081 !IS_CHERRYVIEW(dev_priv))
5082 dev_priv->num_fence_regs = 32;
5083 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5084 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5085 dev_priv->num_fence_regs = 16;
5086 else
5087 dev_priv->num_fence_regs = 8;
5088
5089 if (intel_vgpu_active(dev))
5090 dev_priv->num_fence_regs =
5091 I915_READ(vgtif_reg(avail_rs.fence_num));
5092
5093 /* Initialize fence registers to zero */
5094 i915_gem_restore_fences(dev);
5095
5096 i915_gem_detect_bit_6_swizzle(dev);
5097}
5098
5099void
Imre Deakd64aa092016-01-19 15:26:29 +02005100i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005101{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005102 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005103 int i;
5104
Chris Wilsonefab6d82015-04-07 16:20:57 +01005105 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005106 kmem_cache_create("i915_gem_object",
5107 sizeof(struct drm_i915_gem_object), 0,
5108 SLAB_HWCACHE_ALIGN,
5109 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005110 dev_priv->vmas =
5111 kmem_cache_create("i915_gem_vma",
5112 sizeof(struct i915_vma), 0,
5113 SLAB_HWCACHE_ALIGN,
5114 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005115 dev_priv->requests =
5116 kmem_cache_create("i915_gem_request",
5117 sizeof(struct drm_i915_gem_request), 0,
5118 SLAB_HWCACHE_ALIGN,
5119 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005120
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005121 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005122 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005123 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5124 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005125 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005126 for (i = 0; i < I915_NUM_ENGINES; i++)
5127 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005128 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005129 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005130 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5131 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005132 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5133 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005134 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005135
Chris Wilson72bfa192010-12-19 11:42:05 +00005136 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5137
Nick Hoathe84fe802015-09-11 12:53:46 +01005138 /*
5139 * Set initial sequence number for requests.
5140 * Using this number allows the wraparound to happen early,
5141 * catching any obvious problems.
5142 */
5143 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5144 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5145
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005146 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005147
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005148 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005149
Chris Wilsonce453d82011-02-21 14:43:56 +00005150 dev_priv->mm.interruptible = true;
5151
Daniel Vetterf99d7062014-06-19 16:01:59 +02005152 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005153}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005154
Imre Deakd64aa092016-01-19 15:26:29 +02005155void i915_gem_load_cleanup(struct drm_device *dev)
5156{
5157 struct drm_i915_private *dev_priv = to_i915(dev);
5158
5159 kmem_cache_destroy(dev_priv->requests);
5160 kmem_cache_destroy(dev_priv->vmas);
5161 kmem_cache_destroy(dev_priv->objects);
5162}
5163
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005164void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005165{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005166 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005167
5168 /* Clean up our request list when the client is going away, so that
5169 * later retire_requests won't dereference our soon-to-be-gone
5170 * file_priv.
5171 */
Chris Wilson1c255952010-09-26 11:03:27 +01005172 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005173 while (!list_empty(&file_priv->mm.request_list)) {
5174 struct drm_i915_gem_request *request;
5175
5176 request = list_first_entry(&file_priv->mm.request_list,
5177 struct drm_i915_gem_request,
5178 client_list);
5179 list_del(&request->client_list);
5180 request->file_priv = NULL;
5181 }
Chris Wilson1c255952010-09-26 11:03:27 +01005182 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005183
Chris Wilson2e1b8732015-04-27 13:41:22 +01005184 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005185 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005186 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005187 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005188 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005189}
5190
5191int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5192{
5193 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005194 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005195
5196 DRM_DEBUG_DRIVER("\n");
5197
5198 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5199 if (!file_priv)
5200 return -ENOMEM;
5201
5202 file->driver_priv = file_priv;
5203 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005204 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005205 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005206
5207 spin_lock_init(&file_priv->mm.lock);
5208 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005209
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005210 file_priv->bsd_ring = -1;
5211
Ben Widawskye422b882013-12-06 14:10:58 -08005212 ret = i915_gem_context_open(dev, file);
5213 if (ret)
5214 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005215
Ben Widawskye422b882013-12-06 14:10:58 -08005216 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005217}
5218
Daniel Vetterb680c372014-09-19 18:27:27 +02005219/**
5220 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005221 * @old: current GEM buffer for the frontbuffer slots
5222 * @new: new GEM buffer for the frontbuffer slots
5223 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005224 *
5225 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5226 * from @old and setting them in @new. Both @old and @new can be NULL.
5227 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005228void i915_gem_track_fb(struct drm_i915_gem_object *old,
5229 struct drm_i915_gem_object *new,
5230 unsigned frontbuffer_bits)
5231{
5232 if (old) {
5233 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5234 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5235 old->frontbuffer_bits &= ~frontbuffer_bits;
5236 }
5237
5238 if (new) {
5239 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5240 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5241 new->frontbuffer_bits |= frontbuffer_bits;
5242 }
5243}
5244
Ben Widawskya70a3142013-07-31 16:59:56 -07005245/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005246u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5247 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005248{
5249 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5250 struct i915_vma *vma;
5251
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005252 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005253
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005254 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005255 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005256 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5257 continue;
5258 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005259 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005260 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005261
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005262 WARN(1, "%s vma for this object not found.\n",
5263 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005264 return -1;
5265}
5266
Michel Thierry088e0df2015-08-07 17:40:17 +01005267u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5268 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005269{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005270 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
5271 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskya70a3142013-07-31 16:59:56 -07005272 struct i915_vma *vma;
5273
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005274 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005275 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005276 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005277 return vma->node.start;
5278
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005279 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005280 return -1;
5281}
5282
5283bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5284 struct i915_address_space *vm)
5285{
5286 struct i915_vma *vma;
5287
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005288 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005289 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005290 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5291 continue;
5292 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5293 return true;
5294 }
5295
5296 return false;
5297}
5298
5299bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005300 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005301{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005302 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
5303 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005304 struct i915_vma *vma;
5305
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005306 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005307 if (vma->vm == &ggtt->base &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005308 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005309 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005310 return true;
5311
5312 return false;
5313}
5314
5315bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5316{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005317 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005318
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005319 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005320 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005321 return true;
5322
5323 return false;
5324}
5325
5326unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5327 struct i915_address_space *vm)
5328{
5329 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5330 struct i915_vma *vma;
5331
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005332 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005333
5334 BUG_ON(list_empty(&o->vma_list));
5335
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005336 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005337 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005338 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5339 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005340 if (vma->vm == vm)
5341 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005342 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005343 return 0;
5344}
5345
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005346bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005347{
5348 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005349 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005350 if (vma->pin_count > 0)
5351 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005352
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005353 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005354}
Dave Gordonea702992015-07-09 19:29:02 +01005355
Dave Gordon033908a2015-12-10 18:51:23 +00005356/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5357struct page *
5358i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5359{
5360 struct page *page;
5361
5362 /* Only default objects have per-page dirty tracking */
Chris Wilsonde472662016-01-22 18:32:31 +00005363 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Dave Gordon033908a2015-12-10 18:51:23 +00005364 return NULL;
5365
5366 page = i915_gem_object_get_page(obj, n);
5367 set_page_dirty(page);
5368 return page;
5369}
5370
Dave Gordonea702992015-07-09 19:29:02 +01005371/* Allocate a new GEM object and fill it with the supplied data */
5372struct drm_i915_gem_object *
5373i915_gem_object_create_from_data(struct drm_device *dev,
5374 const void *data, size_t size)
5375{
5376 struct drm_i915_gem_object *obj;
5377 struct sg_table *sg;
5378 size_t bytes;
5379 int ret;
5380
5381 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5382 if (IS_ERR_OR_NULL(obj))
5383 return obj;
5384
5385 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5386 if (ret)
5387 goto fail;
5388
5389 ret = i915_gem_object_get_pages(obj);
5390 if (ret)
5391 goto fail;
5392
5393 i915_gem_object_pin_pages(obj);
5394 sg = obj->pages;
5395 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005396 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005397 i915_gem_object_unpin_pages(obj);
5398
5399 if (WARN_ON(bytes != size)) {
5400 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5401 ret = -EFAULT;
5402 goto fail;
5403 }
5404
5405 return obj;
5406
5407fail:
5408 drm_gem_object_unreference(&obj->base);
5409 return ERR_PTR(ret);
5410}