blob: b2beb02c0caee83d142d75c7161a90beb67b94eb [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000049static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010050static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010051
Chris Wilson2c225692013-08-09 12:26:45 +010052static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
53{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053054 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
55 return false;
56
Chris Wilsone59dc172017-02-22 11:40:45 +000057 if (!i915_gem_object_is_coherent(obj))
Chris Wilson2c225692013-08-09 12:26:45 +010058 return true;
59
60 return obj->pin_display;
61}
62
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010064insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065 struct drm_mm_node *node, u32 size)
66{
67 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000068 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
69 size, 0, I915_COLOR_UNEVICTABLE,
70 0, ggtt->mappable_end,
71 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053072}
73
74static void
75remove_mappable_node(struct drm_mm_node *node)
76{
77 drm_mm_remove_node(node);
78}
79
Chris Wilson73aa8082010-09-30 11:46:12 +010080/* some bookkeeping */
81static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010082 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010083{
Daniel Vetterc20e8352013-07-24 22:40:23 +020084 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010085 dev_priv->mm.object_count++;
86 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088}
89
90static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010091 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010092{
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094 dev_priv->mm.object_count--;
95 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097}
98
Chris Wilson21dd3732011-01-26 15:55:56 +000099static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100100i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102 int ret;
103
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100104 might_sleep();
105
Chris Wilsond98c52c2016-04-13 17:35:05 +0100106 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107 return 0;
108
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200109 /*
110 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
111 * userspace. If it takes that long something really bad is going on and
112 * we should simply try to bail out and fail as gracefully as possible.
113 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100114 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100115 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100116 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200117 if (ret == 0) {
118 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
119 return -EIO;
120 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100122 } else {
123 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200124 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100129 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 int ret;
131
Daniel Vetter33196de2012-11-14 17:14:05 +0100132 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100133 if (ret)
134 return ret;
135
136 ret = mutex_lock_interruptible(&dev->struct_mutex);
137 if (ret)
138 return ret;
139
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Eric Anholt673a3942008-07-30 12:06:12 -0700143int
Eric Anholt5a125c32008-10-22 21:40:13 -0700144i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000145 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700146{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300147 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200148 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300149 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100150 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000151 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152
Chris Wilson6299f992010-11-24 12:23:44 +0000153 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100154 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000155 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100156 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100157 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100159 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100160 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100161 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700162
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300163 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400164 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000165
Eric Anholt5a125c32008-10-22 21:40:13 -0700166 return 0;
167}
168
Chris Wilson03ac84f2016-10-28 13:58:36 +0100169static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100171{
Al Viro93c76a32015-12-04 23:45:44 -0500172 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000173 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 struct sg_table *st;
175 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000176 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100180 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilsondbb43512016-12-07 13:34:11 +0000182 /* Always aligning to the object size, allows a single allocation
183 * to handle all possible callers, and given typical object sizes,
184 * the alignment of the buddy allocation will naturally match.
185 */
186 phys = drm_pci_alloc(obj->base.dev,
187 obj->base.size,
188 roundup_pow_of_two(obj->base.size));
189 if (!phys)
190 return ERR_PTR(-ENOMEM);
191
192 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800193 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
194 struct page *page;
195 char *src;
196
197 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000198 if (IS_ERR(page)) {
199 st = ERR_CAST(page);
200 goto err_phys;
201 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 src = kmap_atomic(page);
204 memcpy(vaddr, src, PAGE_SIZE);
205 drm_clflush_virt_range(vaddr, PAGE_SIZE);
206 kunmap_atomic(src);
207
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300208 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800209 vaddr += PAGE_SIZE;
210 }
211
Chris Wilsonc0336662016-05-06 15:40:21 +0100212 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800213
214 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000215 if (!st) {
216 st = ERR_PTR(-ENOMEM);
217 goto err_phys;
218 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219
220 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
221 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000222 st = ERR_PTR(-ENOMEM);
223 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800224 }
225
226 sg = st->sgl;
227 sg->offset = 0;
228 sg->length = obj->base.size;
229
Chris Wilsondbb43512016-12-07 13:34:11 +0000230 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 sg_dma_len(sg) = obj->base.size;
232
Chris Wilsondbb43512016-12-07 13:34:11 +0000233 obj->phys_handle = phys;
234 return st;
235
236err_phys:
237 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100238 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800239}
240
241static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000242__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000243 struct sg_table *pages,
244 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100246 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100248 if (obj->mm.madv == I915_MADV_DONTNEED)
249 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250
Chris Wilsone5facdf2016-12-23 14:57:57 +0000251 if (needs_clflush &&
252 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsone59dc172017-02-22 11:40:45 +0000253 !i915_gem_object_is_coherent(obj))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000254 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100255
256 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
257 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
258}
259
260static void
261i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
262 struct sg_table *pages)
263{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000264 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100265
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100266 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500267 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100269 int i;
270
271 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272 struct page *page;
273 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100274
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275 page = shmem_read_mapping_page(mapping, i);
276 if (IS_ERR(page))
277 continue;
278
279 dst = kmap_atomic(page);
280 drm_clflush_virt_range(vaddr, PAGE_SIZE);
281 memcpy(dst, vaddr, PAGE_SIZE);
282 kunmap_atomic(dst);
283
284 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100285 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100286 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300287 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100288 vaddr += PAGE_SIZE;
289 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100290 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100291 }
292
Chris Wilson03ac84f2016-10-28 13:58:36 +0100293 sg_free_table(pages);
294 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000295
296 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800297}
298
299static void
300i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
301{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100302 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800303}
304
305static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
306 .get_pages = i915_gem_object_get_pages_phys,
307 .put_pages = i915_gem_object_put_pages_phys,
308 .release = i915_gem_object_release_phys,
309};
310
Chris Wilson581ab1f2017-02-15 16:39:00 +0000311static const struct drm_i915_gem_object_ops i915_gem_object_ops;
312
Chris Wilson35a96112016-08-14 18:44:40 +0100313int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100314{
315 struct i915_vma *vma;
316 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100317 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100318
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 lockdep_assert_held(&obj->base.dev->struct_mutex);
320
321 /* Closed vma are removed from the obj->vma_list - but they may
322 * still have an active binding on the object. To remove those we
323 * must wait for all rendering to complete to the object (as unbinding
324 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100325 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100326 ret = i915_gem_object_wait(obj,
327 I915_WAIT_INTERRUPTIBLE |
328 I915_WAIT_LOCKED |
329 I915_WAIT_ALL,
330 MAX_SCHEDULE_TIMEOUT,
331 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100332 if (ret)
333 return ret;
334
335 i915_gem_retire_requests(to_i915(obj->base.dev));
336
Chris Wilsonaa653a62016-08-04 07:52:27 +0100337 while ((vma = list_first_entry_or_null(&obj->vma_list,
338 struct i915_vma,
339 obj_link))) {
340 list_move_tail(&vma->obj_link, &still_in_list);
341 ret = i915_vma_unbind(vma);
342 if (ret)
343 break;
344 }
345 list_splice(&still_in_list, &obj->vma_list);
346
347 return ret;
348}
349
Chris Wilsone95433c2016-10-28 13:58:27 +0100350static long
351i915_gem_object_wait_fence(struct dma_fence *fence,
352 unsigned int flags,
353 long timeout,
354 struct intel_rps_client *rps)
355{
356 struct drm_i915_gem_request *rq;
357
358 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
359
360 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
361 return timeout;
362
363 if (!dma_fence_is_i915(fence))
364 return dma_fence_wait_timeout(fence,
365 flags & I915_WAIT_INTERRUPTIBLE,
366 timeout);
367
368 rq = to_request(fence);
369 if (i915_gem_request_completed(rq))
370 goto out;
371
372 /* This client is about to stall waiting for the GPU. In many cases
373 * this is undesirable and limits the throughput of the system, as
374 * many clients cannot continue processing user input/output whilst
375 * blocked. RPS autotuning may take tens of milliseconds to respond
376 * to the GPU load and thus incurs additional latency for the client.
377 * We can circumvent that by promoting the GPU frequency to maximum
378 * before we wait. This makes the GPU throttle up much more quickly
379 * (good for benchmarks and user experience, e.g. window animations),
380 * but at a cost of spending more power processing the workload
381 * (bad for battery). Not all clients even want their results
382 * immediately and for them we should just let the GPU select its own
383 * frequency to maximise efficiency. To prevent a single client from
384 * forcing the clocks too high for the whole system, we only allow
385 * each client to waitboost once in a busy period.
386 */
387 if (rps) {
388 if (INTEL_GEN(rq->i915) >= 6)
389 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
390 else
391 rps = NULL;
392 }
393
394 timeout = i915_wait_request(rq, flags, timeout);
395
396out:
397 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
398 i915_gem_request_retire_upto(rq);
399
Chris Wilson754c9fd2017-02-23 07:44:14 +0000400 if (rps && i915_gem_request_global_seqno(rq) == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100401 /* The GPU is now idle and this client has stalled.
402 * Since no other client has submitted a request in the
403 * meantime, assume that this client is the only one
404 * supplying work to the GPU but is unable to keep that
405 * work supplied because it is waiting. Since the GPU is
406 * then never kept fully busy, RPS autoclocking will
407 * keep the clocks relatively low, causing further delays.
408 * Compensate by giving the synchronous client credit for
409 * a waitboost next time.
410 */
411 spin_lock(&rq->i915->rps.client_lock);
412 list_del_init(&rps->link);
413 spin_unlock(&rq->i915->rps.client_lock);
414 }
415
416 return timeout;
417}
418
419static long
420i915_gem_object_wait_reservation(struct reservation_object *resv,
421 unsigned int flags,
422 long timeout,
423 struct intel_rps_client *rps)
424{
Chris Wilsone54ca972017-02-17 15:13:04 +0000425 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100426 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000427 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100428
429 if (flags & I915_WAIT_ALL) {
430 struct dma_fence **shared;
431 unsigned int count, i;
432 int ret;
433
434 ret = reservation_object_get_fences_rcu(resv,
435 &excl, &count, &shared);
436 if (ret)
437 return ret;
438
439 for (i = 0; i < count; i++) {
440 timeout = i915_gem_object_wait_fence(shared[i],
441 flags, timeout,
442 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000443 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100444 break;
445
446 dma_fence_put(shared[i]);
447 }
448
449 for (; i < count; i++)
450 dma_fence_put(shared[i]);
451 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000452
453 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100454 } else {
455 excl = reservation_object_get_excl_rcu(resv);
456 }
457
Chris Wilsone54ca972017-02-17 15:13:04 +0000458 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100459 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000460 prune_fences = timeout >= 0;
461 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100462
463 dma_fence_put(excl);
464
Chris Wilsone54ca972017-02-17 15:13:04 +0000465 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
466 reservation_object_lock(resv, NULL);
467 if (!__read_seqcount_retry(&resv->seq, seq))
468 reservation_object_add_excl_fence(resv, NULL);
469 reservation_object_unlock(resv);
470 }
471
Chris Wilsone95433c2016-10-28 13:58:27 +0100472 return timeout;
473}
474
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000475static void __fence_set_priority(struct dma_fence *fence, int prio)
476{
477 struct drm_i915_gem_request *rq;
478 struct intel_engine_cs *engine;
479
480 if (!dma_fence_is_i915(fence))
481 return;
482
483 rq = to_request(fence);
484 engine = rq->engine;
485 if (!engine->schedule)
486 return;
487
488 engine->schedule(rq, prio);
489}
490
491static void fence_set_priority(struct dma_fence *fence, int prio)
492{
493 /* Recurse once into a fence-array */
494 if (dma_fence_is_array(fence)) {
495 struct dma_fence_array *array = to_dma_fence_array(fence);
496 int i;
497
498 for (i = 0; i < array->num_fences; i++)
499 __fence_set_priority(array->fences[i], prio);
500 } else {
501 __fence_set_priority(fence, prio);
502 }
503}
504
505int
506i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
507 unsigned int flags,
508 int prio)
509{
510 struct dma_fence *excl;
511
512 if (flags & I915_WAIT_ALL) {
513 struct dma_fence **shared;
514 unsigned int count, i;
515 int ret;
516
517 ret = reservation_object_get_fences_rcu(obj->resv,
518 &excl, &count, &shared);
519 if (ret)
520 return ret;
521
522 for (i = 0; i < count; i++) {
523 fence_set_priority(shared[i], prio);
524 dma_fence_put(shared[i]);
525 }
526
527 kfree(shared);
528 } else {
529 excl = reservation_object_get_excl_rcu(obj->resv);
530 }
531
532 if (excl) {
533 fence_set_priority(excl, prio);
534 dma_fence_put(excl);
535 }
536 return 0;
537}
538
Chris Wilson00e60f22016-08-04 16:32:40 +0100539/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100540 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100541 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100542 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
543 * @timeout: how long to wait
544 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100545 */
546int
Chris Wilsone95433c2016-10-28 13:58:27 +0100547i915_gem_object_wait(struct drm_i915_gem_object *obj,
548 unsigned int flags,
549 long timeout,
550 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100551{
Chris Wilsone95433c2016-10-28 13:58:27 +0100552 might_sleep();
553#if IS_ENABLED(CONFIG_LOCKDEP)
554 GEM_BUG_ON(debug_locks &&
555 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
556 !!(flags & I915_WAIT_LOCKED));
557#endif
558 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100559
Chris Wilsond07f0e52016-10-28 13:58:44 +0100560 timeout = i915_gem_object_wait_reservation(obj->resv,
561 flags, timeout,
562 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100563 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100564}
565
566static struct intel_rps_client *to_rps_client(struct drm_file *file)
567{
568 struct drm_i915_file_private *fpriv = file->driver_priv;
569
570 return &fpriv->rps;
571}
572
Chris Wilson00731152014-05-21 12:42:56 +0100573int
574i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
575 int align)
576{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800577 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100578
Chris Wilsondbb43512016-12-07 13:34:11 +0000579 if (align > obj->base.size)
580 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100581
Chris Wilsondbb43512016-12-07 13:34:11 +0000582 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100583 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100584
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100585 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100586 return -EFAULT;
587
588 if (obj->base.filp == NULL)
589 return -EINVAL;
590
Chris Wilson4717ca92016-08-04 07:52:28 +0100591 ret = i915_gem_object_unbind(obj);
592 if (ret)
593 return ret;
594
Chris Wilson548625e2016-11-01 12:11:34 +0000595 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100596 if (obj->mm.pages)
597 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800598
Chris Wilson581ab1f2017-02-15 16:39:00 +0000599 GEM_BUG_ON(obj->ops != &i915_gem_object_ops);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800600 obj->ops = &i915_gem_phys_ops;
601
Chris Wilson581ab1f2017-02-15 16:39:00 +0000602 ret = i915_gem_object_pin_pages(obj);
603 if (ret)
604 goto err_xfer;
605
606 return 0;
607
608err_xfer:
609 obj->ops = &i915_gem_object_ops;
610 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100611}
612
613static int
614i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
615 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100616 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100617{
Chris Wilson00731152014-05-21 12:42:56 +0100618 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300619 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800620
621 /* We manually control the domain here and pretend that it
622 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
623 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700624 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000625 if (copy_from_user(vaddr, user_data, args->size))
626 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100627
Chris Wilson6a2c4232014-11-04 04:51:40 -0800628 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000629 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200630
Chris Wilsond59b21e2017-02-22 11:40:49 +0000631 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000632 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100633}
634
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000635void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000636{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100637 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000638}
639
640void i915_gem_object_free(struct drm_i915_gem_object *obj)
641{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100642 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100643 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000644}
645
Dave Airlieff72145b2011-02-07 12:16:14 +1000646static int
647i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000648 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000649 uint64_t size,
650 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700651{
Chris Wilson05394f32010-11-08 19:18:58 +0000652 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300653 int ret;
654 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Dave Airlieff72145b2011-02-07 12:16:14 +1000656 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200657 if (size == 0)
658 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700659
660 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000661 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100662 if (IS_ERR(obj))
663 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson05394f32010-11-08 19:18:58 +0000665 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100666 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100667 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200668 if (ret)
669 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100670
Dave Airlieff72145b2011-02-07 12:16:14 +1000671 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700672 return 0;
673}
674
Dave Airlieff72145b2011-02-07 12:16:14 +1000675int
676i915_gem_dumb_create(struct drm_file *file,
677 struct drm_device *dev,
678 struct drm_mode_create_dumb *args)
679{
680 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300681 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000682 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000683 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000684 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000685}
686
Dave Airlieff72145b2011-02-07 12:16:14 +1000687/**
688 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100689 * @dev: drm device pointer
690 * @data: ioctl data blob
691 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000692 */
693int
694i915_gem_create_ioctl(struct drm_device *dev, void *data,
695 struct drm_file *file)
696{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000697 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000698 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200699
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000700 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100701
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000702 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000703 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000704}
705
Daniel Vetter8c599672011-12-14 13:57:31 +0100706static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100707__copy_to_user_swizzled(char __user *cpu_vaddr,
708 const char *gpu_vaddr, int gpu_offset,
709 int length)
710{
711 int ret, cpu_offset = 0;
712
713 while (length > 0) {
714 int cacheline_end = ALIGN(gpu_offset + 1, 64);
715 int this_length = min(cacheline_end - gpu_offset, length);
716 int swizzled_gpu_offset = gpu_offset ^ 64;
717
718 ret = __copy_to_user(cpu_vaddr + cpu_offset,
719 gpu_vaddr + swizzled_gpu_offset,
720 this_length);
721 if (ret)
722 return ret + length;
723
724 cpu_offset += this_length;
725 gpu_offset += this_length;
726 length -= this_length;
727 }
728
729 return 0;
730}
731
732static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700733__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
734 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int length)
736{
737 int ret, cpu_offset = 0;
738
739 while (length > 0) {
740 int cacheline_end = ALIGN(gpu_offset + 1, 64);
741 int this_length = min(cacheline_end - gpu_offset, length);
742 int swizzled_gpu_offset = gpu_offset ^ 64;
743
744 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
745 cpu_vaddr + cpu_offset,
746 this_length);
747 if (ret)
748 return ret + length;
749
750 cpu_offset += this_length;
751 gpu_offset += this_length;
752 length -= this_length;
753 }
754
755 return 0;
756}
757
Brad Volkin4c914c02014-02-18 10:15:45 -0800758/*
759 * Pins the specified object's pages and synchronizes the object with
760 * GPU accesses. Sets needs_clflush to non-zero if the caller should
761 * flush the object from the CPU cache.
762 */
763int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100764 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800765{
766 int ret;
767
Chris Wilsone95433c2016-10-28 13:58:27 +0100768 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800769
Chris Wilsone95433c2016-10-28 13:58:27 +0100770 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100771 if (!i915_gem_object_has_struct_page(obj))
772 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800773
Chris Wilsone95433c2016-10-28 13:58:27 +0100774 ret = i915_gem_object_wait(obj,
775 I915_WAIT_INTERRUPTIBLE |
776 I915_WAIT_LOCKED,
777 MAX_SCHEDULE_TIMEOUT,
778 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100779 if (ret)
780 return ret;
781
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100782 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100783 if (ret)
784 return ret;
785
Chris Wilsona314d5c2016-08-18 17:16:48 +0100786 i915_gem_object_flush_gtt_write_domain(obj);
787
Chris Wilson43394c72016-08-18 17:16:47 +0100788 /* If we're not in the cpu read domain, set ourself into the gtt
789 * read domain and manually flush cachelines (if required). This
790 * optimizes for the case when the gpu will dirty the data
791 * anyway again before the next pread happens.
792 */
793 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilsone59dc172017-02-22 11:40:45 +0000794 *needs_clflush = !i915_gem_object_is_coherent(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800795
Chris Wilson43394c72016-08-18 17:16:47 +0100796 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
797 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100798 if (ret)
799 goto err_unpin;
800
Chris Wilson43394c72016-08-18 17:16:47 +0100801 *needs_clflush = 0;
802 }
803
Chris Wilson97649512016-08-18 17:16:50 +0100804 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100805 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100806
807err_unpin:
808 i915_gem_object_unpin_pages(obj);
809 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100810}
811
812int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
813 unsigned int *needs_clflush)
814{
815 int ret;
816
Chris Wilsone95433c2016-10-28 13:58:27 +0100817 lockdep_assert_held(&obj->base.dev->struct_mutex);
818
Chris Wilson43394c72016-08-18 17:16:47 +0100819 *needs_clflush = 0;
820 if (!i915_gem_object_has_struct_page(obj))
821 return -ENODEV;
822
Chris Wilsone95433c2016-10-28 13:58:27 +0100823 ret = i915_gem_object_wait(obj,
824 I915_WAIT_INTERRUPTIBLE |
825 I915_WAIT_LOCKED |
826 I915_WAIT_ALL,
827 MAX_SCHEDULE_TIMEOUT,
828 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100829 if (ret)
830 return ret;
831
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100832 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100833 if (ret)
834 return ret;
835
Chris Wilsona314d5c2016-08-18 17:16:48 +0100836 i915_gem_object_flush_gtt_write_domain(obj);
837
Chris Wilson43394c72016-08-18 17:16:47 +0100838 /* If we're not in the cpu write domain, set ourself into the
839 * gtt write domain and manually flush cachelines (as required).
840 * This optimizes for the case when the gpu will use the data
841 * right away and we therefore have to clflush anyway.
842 */
843 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
844 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
845
846 /* Same trick applies to invalidate partially written cachelines read
847 * before writing.
848 */
849 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilsone59dc172017-02-22 11:40:45 +0000850 *needs_clflush |= !i915_gem_object_is_coherent(obj);
Chris Wilson43394c72016-08-18 17:16:47 +0100851
Chris Wilson43394c72016-08-18 17:16:47 +0100852 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
853 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100854 if (ret)
855 goto err_unpin;
856
Chris Wilson43394c72016-08-18 17:16:47 +0100857 *needs_clflush = 0;
858 }
859
860 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
861 obj->cache_dirty = true;
862
863 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100864 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100865 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100866 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100867
868err_unpin:
869 i915_gem_object_unpin_pages(obj);
870 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800871}
872
Daniel Vetter23c18c72012-03-25 19:47:42 +0200873static void
874shmem_clflush_swizzled_range(char *addr, unsigned long length,
875 bool swizzled)
876{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200877 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200878 unsigned long start = (unsigned long) addr;
879 unsigned long end = (unsigned long) addr + length;
880
881 /* For swizzling simply ensure that we always flush both
882 * channels. Lame, but simple and it works. Swizzled
883 * pwrite/pread is far from a hotpath - current userspace
884 * doesn't use it at all. */
885 start = round_down(start, 128);
886 end = round_up(end, 128);
887
888 drm_clflush_virt_range((void *)start, end - start);
889 } else {
890 drm_clflush_virt_range(addr, length);
891 }
892
893}
894
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895/* Only difference to the fast-path function is that this can handle bit17
896 * and uses non-atomic copy and kmap functions. */
897static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100898shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200899 char __user *user_data,
900 bool page_do_bit17_swizzling, bool needs_clflush)
901{
902 char *vaddr;
903 int ret;
904
905 vaddr = kmap(page);
906 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100907 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200908 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200909
910 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100911 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200912 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100913 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200914 kunmap(page);
915
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100916 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200917}
918
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100919static int
920shmem_pread(struct page *page, int offset, int length, char __user *user_data,
921 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530922{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100923 int ret;
924
925 ret = -ENODEV;
926 if (!page_do_bit17_swizzling) {
927 char *vaddr = kmap_atomic(page);
928
929 if (needs_clflush)
930 drm_clflush_virt_range(vaddr + offset, length);
931 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
932 kunmap_atomic(vaddr);
933 }
934 if (ret == 0)
935 return 0;
936
937 return shmem_pread_slow(page, offset, length, user_data,
938 page_do_bit17_swizzling, needs_clflush);
939}
940
941static int
942i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
943 struct drm_i915_gem_pread *args)
944{
945 char __user *user_data;
946 u64 remain;
947 unsigned int obj_do_bit17_swizzling;
948 unsigned int needs_clflush;
949 unsigned int idx, offset;
950 int ret;
951
952 obj_do_bit17_swizzling = 0;
953 if (i915_gem_object_needs_bit17_swizzle(obj))
954 obj_do_bit17_swizzling = BIT(17);
955
956 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
957 if (ret)
958 return ret;
959
960 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
961 mutex_unlock(&obj->base.dev->struct_mutex);
962 if (ret)
963 return ret;
964
965 remain = args->size;
966 user_data = u64_to_user_ptr(args->data_ptr);
967 offset = offset_in_page(args->offset);
968 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
969 struct page *page = i915_gem_object_get_page(obj, idx);
970 int length;
971
972 length = remain;
973 if (offset + length > PAGE_SIZE)
974 length = PAGE_SIZE - offset;
975
976 ret = shmem_pread(page, offset, length, user_data,
977 page_to_phys(page) & obj_do_bit17_swizzling,
978 needs_clflush);
979 if (ret)
980 break;
981
982 remain -= length;
983 user_data += length;
984 offset = 0;
985 }
986
987 i915_gem_obj_finish_shmem_access(obj);
988 return ret;
989}
990
991static inline bool
992gtt_user_read(struct io_mapping *mapping,
993 loff_t base, int offset,
994 char __user *user_data, int length)
995{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530996 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100997 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530998
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530999 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001000 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1001 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1002 io_mapping_unmap_atomic(vaddr);
1003 if (unwritten) {
1004 vaddr = (void __force *)
1005 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1006 unwritten = copy_to_user(user_data, vaddr + offset, length);
1007 io_mapping_unmap(vaddr);
1008 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301009 return unwritten;
1010}
1011
1012static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001013i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1014 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301015{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001016 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1017 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301018 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001019 struct i915_vma *vma;
1020 void __user *user_data;
1021 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301022 int ret;
1023
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001024 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1025 if (ret)
1026 return ret;
1027
1028 intel_runtime_pm_get(i915);
1029 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1030 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001031 if (!IS_ERR(vma)) {
1032 node.start = i915_ggtt_offset(vma);
1033 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001034 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001035 if (ret) {
1036 i915_vma_unpin(vma);
1037 vma = ERR_PTR(ret);
1038 }
1039 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001040 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001041 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301042 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001043 goto out_unlock;
1044 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301045 }
1046
1047 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1048 if (ret)
1049 goto out_unpin;
1050
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001051 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301052
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001053 user_data = u64_to_user_ptr(args->data_ptr);
1054 remain = args->size;
1055 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301056
1057 while (remain > 0) {
1058 /* Operation in this page
1059 *
1060 * page_base = page offset within aperture
1061 * page_offset = offset within page
1062 * page_length = bytes to copy for this page
1063 */
1064 u32 page_base = node.start;
1065 unsigned page_offset = offset_in_page(offset);
1066 unsigned page_length = PAGE_SIZE - page_offset;
1067 page_length = remain < page_length ? remain : page_length;
1068 if (node.allocated) {
1069 wmb();
1070 ggtt->base.insert_page(&ggtt->base,
1071 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001072 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301073 wmb();
1074 } else {
1075 page_base += offset & PAGE_MASK;
1076 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001077
1078 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1079 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301080 ret = -EFAULT;
1081 break;
1082 }
1083
1084 remain -= page_length;
1085 user_data += page_length;
1086 offset += page_length;
1087 }
1088
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001089 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301090out_unpin:
1091 if (node.allocated) {
1092 wmb();
1093 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001094 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301095 remove_mappable_node(&node);
1096 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001097 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301098 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001099out_unlock:
1100 intel_runtime_pm_put(i915);
1101 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001102
Eric Anholteb014592009-03-10 11:44:52 -07001103 return ret;
1104}
1105
Eric Anholt673a3942008-07-30 12:06:12 -07001106/**
1107 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001108 * @dev: drm device pointer
1109 * @data: ioctl data blob
1110 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001111 *
1112 * On error, the contents of *data are undefined.
1113 */
1114int
1115i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001116 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001117{
1118 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001119 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001120 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001121
Chris Wilson51311d02010-11-17 09:10:42 +00001122 if (args->size == 0)
1123 return 0;
1124
1125 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001126 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001127 args->size))
1128 return -EFAULT;
1129
Chris Wilson03ac0642016-07-20 13:31:51 +01001130 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001131 if (!obj)
1132 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001133
Chris Wilson7dcd2492010-09-26 20:21:44 +01001134 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001135 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001136 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001137 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001138 }
1139
Chris Wilsondb53a302011-02-03 11:57:46 +00001140 trace_i915_gem_object_pread(obj, args->offset, args->size);
1141
Chris Wilsone95433c2016-10-28 13:58:27 +01001142 ret = i915_gem_object_wait(obj,
1143 I915_WAIT_INTERRUPTIBLE,
1144 MAX_SCHEDULE_TIMEOUT,
1145 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001146 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001147 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001148
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001149 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001150 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001151 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001152
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001153 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001154 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001155 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301156
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001157 i915_gem_object_unpin_pages(obj);
1158out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001159 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001160 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001161}
1162
Keith Packard0839ccb2008-10-30 19:38:48 -07001163/* This is the fast write path which cannot handle
1164 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001165 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001166
Chris Wilsonfe115622016-10-28 13:58:40 +01001167static inline bool
1168ggtt_write(struct io_mapping *mapping,
1169 loff_t base, int offset,
1170 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001171{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001172 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001173 unsigned long unwritten;
1174
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001175 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001176 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1177 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001178 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001179 io_mapping_unmap_atomic(vaddr);
1180 if (unwritten) {
1181 vaddr = (void __force *)
1182 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1183 unwritten = copy_from_user(vaddr + offset, user_data, length);
1184 io_mapping_unmap(vaddr);
1185 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001186
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001187 return unwritten;
1188}
1189
Eric Anholt3de09aa2009-03-09 09:42:23 -07001190/**
1191 * This is the fast pwrite path, where we copy the data directly from the
1192 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001193 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001194 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001195 */
Eric Anholt673a3942008-07-30 12:06:12 -07001196static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001197i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1198 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001199{
Chris Wilsonfe115622016-10-28 13:58:40 +01001200 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301201 struct i915_ggtt *ggtt = &i915->ggtt;
1202 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001203 struct i915_vma *vma;
1204 u64 remain, offset;
1205 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301206 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301207
Chris Wilsonfe115622016-10-28 13:58:40 +01001208 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1209 if (ret)
1210 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001211
Chris Wilson9c870d02016-10-24 13:42:15 +01001212 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001213 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001214 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001215 if (!IS_ERR(vma)) {
1216 node.start = i915_ggtt_offset(vma);
1217 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001218 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001219 if (ret) {
1220 i915_vma_unpin(vma);
1221 vma = ERR_PTR(ret);
1222 }
1223 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001224 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001225 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301226 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001227 goto out_unlock;
1228 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301229 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001230
1231 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1232 if (ret)
1233 goto out_unpin;
1234
Chris Wilsonfe115622016-10-28 13:58:40 +01001235 mutex_unlock(&i915->drm.struct_mutex);
1236
Chris Wilsonb19482d2016-08-18 17:16:43 +01001237 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001238
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301239 user_data = u64_to_user_ptr(args->data_ptr);
1240 offset = args->offset;
1241 remain = args->size;
1242 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001243 /* Operation in this page
1244 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001245 * page_base = page offset within aperture
1246 * page_offset = offset within page
1247 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001248 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301249 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001250 unsigned int page_offset = offset_in_page(offset);
1251 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301252 page_length = remain < page_length ? remain : page_length;
1253 if (node.allocated) {
1254 wmb(); /* flush the write before we modify the GGTT */
1255 ggtt->base.insert_page(&ggtt->base,
1256 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1257 node.start, I915_CACHE_NONE, 0);
1258 wmb(); /* flush modifications to the GGTT (insert_page) */
1259 } else {
1260 page_base += offset & PAGE_MASK;
1261 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001262 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001263 * source page isn't available. Return the error and we'll
1264 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301265 * If the object is non-shmem backed, we retry again with the
1266 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001267 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001268 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1269 user_data, page_length)) {
1270 ret = -EFAULT;
1271 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001272 }
Eric Anholt673a3942008-07-30 12:06:12 -07001273
Keith Packard0839ccb2008-10-30 19:38:48 -07001274 remain -= page_length;
1275 user_data += page_length;
1276 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001277 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001278 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001279
1280 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001281out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301282 if (node.allocated) {
1283 wmb();
1284 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001285 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301286 remove_mappable_node(&node);
1287 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001288 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301289 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001290out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001291 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001292 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001293 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001294}
1295
Eric Anholt673a3942008-07-30 12:06:12 -07001296static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001297shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001298 char __user *user_data,
1299 bool page_do_bit17_swizzling,
1300 bool needs_clflush_before,
1301 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001302{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001303 char *vaddr;
1304 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001305
Daniel Vetterd174bd62012-03-25 19:47:40 +02001306 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001307 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001308 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001309 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001310 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001311 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1312 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001313 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001314 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001315 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001316 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001317 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001318 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001319
Chris Wilson755d2212012-09-04 21:02:55 +01001320 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001321}
1322
Chris Wilsonfe115622016-10-28 13:58:40 +01001323/* Per-page copy function for the shmem pwrite fastpath.
1324 * Flushes invalid cachelines before writing to the target if
1325 * needs_clflush_before is set and flushes out any written cachelines after
1326 * writing if needs_clflush is set.
1327 */
Eric Anholt40123c12009-03-09 13:42:30 -07001328static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001329shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1330 bool page_do_bit17_swizzling,
1331 bool needs_clflush_before,
1332 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001333{
Chris Wilsonfe115622016-10-28 13:58:40 +01001334 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001335
Chris Wilsonfe115622016-10-28 13:58:40 +01001336 ret = -ENODEV;
1337 if (!page_do_bit17_swizzling) {
1338 char *vaddr = kmap_atomic(page);
1339
1340 if (needs_clflush_before)
1341 drm_clflush_virt_range(vaddr + offset, len);
1342 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1343 if (needs_clflush_after)
1344 drm_clflush_virt_range(vaddr + offset, len);
1345
1346 kunmap_atomic(vaddr);
1347 }
1348 if (ret == 0)
1349 return ret;
1350
1351 return shmem_pwrite_slow(page, offset, len, user_data,
1352 page_do_bit17_swizzling,
1353 needs_clflush_before,
1354 needs_clflush_after);
1355}
1356
1357static int
1358i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1359 const struct drm_i915_gem_pwrite *args)
1360{
1361 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1362 void __user *user_data;
1363 u64 remain;
1364 unsigned int obj_do_bit17_swizzling;
1365 unsigned int partial_cacheline_write;
1366 unsigned int needs_clflush;
1367 unsigned int offset, idx;
1368 int ret;
1369
1370 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001371 if (ret)
1372 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001373
Chris Wilsonfe115622016-10-28 13:58:40 +01001374 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1375 mutex_unlock(&i915->drm.struct_mutex);
1376 if (ret)
1377 return ret;
1378
1379 obj_do_bit17_swizzling = 0;
1380 if (i915_gem_object_needs_bit17_swizzle(obj))
1381 obj_do_bit17_swizzling = BIT(17);
1382
1383 /* If we don't overwrite a cacheline completely we need to be
1384 * careful to have up-to-date data by first clflushing. Don't
1385 * overcomplicate things and flush the entire patch.
1386 */
1387 partial_cacheline_write = 0;
1388 if (needs_clflush & CLFLUSH_BEFORE)
1389 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1390
Chris Wilson43394c72016-08-18 17:16:47 +01001391 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001392 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001393 offset = offset_in_page(args->offset);
1394 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1395 struct page *page = i915_gem_object_get_page(obj, idx);
1396 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001397
Chris Wilsonfe115622016-10-28 13:58:40 +01001398 length = remain;
1399 if (offset + length > PAGE_SIZE)
1400 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001401
Chris Wilsonfe115622016-10-28 13:58:40 +01001402 ret = shmem_pwrite(page, offset, length, user_data,
1403 page_to_phys(page) & obj_do_bit17_swizzling,
1404 (offset | length) & partial_cacheline_write,
1405 needs_clflush & CLFLUSH_AFTER);
1406 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001407 break;
1408
Chris Wilsonfe115622016-10-28 13:58:40 +01001409 remain -= length;
1410 user_data += length;
1411 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001412 }
1413
Chris Wilsond59b21e2017-02-22 11:40:49 +00001414 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001415 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001416 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001417}
1418
1419/**
1420 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001421 * @dev: drm device
1422 * @data: ioctl data blob
1423 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001424 *
1425 * On error, the contents of the buffer that were to be modified are undefined.
1426 */
1427int
1428i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001429 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001430{
1431 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001432 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001433 int ret;
1434
1435 if (args->size == 0)
1436 return 0;
1437
1438 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001439 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001440 args->size))
1441 return -EFAULT;
1442
Chris Wilson03ac0642016-07-20 13:31:51 +01001443 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001444 if (!obj)
1445 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001446
Chris Wilson7dcd2492010-09-26 20:21:44 +01001447 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001448 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001449 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001450 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001451 }
1452
Chris Wilsondb53a302011-02-03 11:57:46 +00001453 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1454
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001455 ret = -ENODEV;
1456 if (obj->ops->pwrite)
1457 ret = obj->ops->pwrite(obj, args);
1458 if (ret != -ENODEV)
1459 goto err;
1460
Chris Wilsone95433c2016-10-28 13:58:27 +01001461 ret = i915_gem_object_wait(obj,
1462 I915_WAIT_INTERRUPTIBLE |
1463 I915_WAIT_ALL,
1464 MAX_SCHEDULE_TIMEOUT,
1465 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001466 if (ret)
1467 goto err;
1468
Chris Wilsonfe115622016-10-28 13:58:40 +01001469 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001470 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001471 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001472
Daniel Vetter935aaa62012-03-25 19:47:35 +02001473 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001474 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1475 * it would end up going through the fenced access, and we'll get
1476 * different detiling behavior between reading and writing.
1477 * pread/pwrite currently are reading and writing from the CPU
1478 * perspective, requiring manual detiling by the client.
1479 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001480 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001481 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001482 /* Note that the gtt paths might fail with non-page-backed user
1483 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001484 * textures). Fallback to the shmem path in that case.
1485 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001486 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001487
Chris Wilsond1054ee2016-07-16 18:42:36 +01001488 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001489 if (obj->phys_handle)
1490 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301491 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001492 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001493 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001494
Chris Wilsonfe115622016-10-28 13:58:40 +01001495 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001496err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001497 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001498 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001499}
1500
Chris Wilsond243ad82016-08-18 17:16:44 +01001501static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001502write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1503{
Chris Wilson50349242016-08-18 17:17:04 +01001504 return (domain == I915_GEM_DOMAIN_GTT ?
1505 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001506}
1507
Chris Wilson40e62d52016-10-28 13:58:41 +01001508static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1509{
1510 struct drm_i915_private *i915;
1511 struct list_head *list;
1512 struct i915_vma *vma;
1513
1514 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1515 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001516 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001517
1518 if (i915_vma_is_active(vma))
1519 continue;
1520
1521 if (!drm_mm_node_allocated(&vma->node))
1522 continue;
1523
1524 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1525 }
1526
1527 i915 = to_i915(obj->base.dev);
1528 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001529 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001530}
1531
Eric Anholt673a3942008-07-30 12:06:12 -07001532/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001533 * Called when user space prepares to use an object with the CPU, either
1534 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001535 * @dev: drm device
1536 * @data: ioctl data blob
1537 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001538 */
1539int
1540i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001541 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001542{
1543 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001544 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001545 uint32_t read_domains = args->read_domains;
1546 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001547 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001548
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001549 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001550 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001551 return -EINVAL;
1552
1553 /* Having something in the write domain implies it's in the read
1554 * domain, and only that read domain. Enforce that in the request.
1555 */
1556 if (write_domain != 0 && read_domains != write_domain)
1557 return -EINVAL;
1558
Chris Wilson03ac0642016-07-20 13:31:51 +01001559 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001560 if (!obj)
1561 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001562
Chris Wilson3236f572012-08-24 09:35:09 +01001563 /* Try to flush the object off the GPU without holding the lock.
1564 * We will repeat the flush holding the lock in the normal manner
1565 * to catch cases where we are gazumped.
1566 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001567 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001568 I915_WAIT_INTERRUPTIBLE |
1569 (write_domain ? I915_WAIT_ALL : 0),
1570 MAX_SCHEDULE_TIMEOUT,
1571 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001572 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001573 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001574
Chris Wilson40e62d52016-10-28 13:58:41 +01001575 /* Flush and acquire obj->pages so that we are coherent through
1576 * direct access in memory with previous cached writes through
1577 * shmemfs and that our cache domain tracking remains valid.
1578 * For example, if the obj->filp was moved to swap without us
1579 * being notified and releasing the pages, we would mistakenly
1580 * continue to assume that the obj remained out of the CPU cached
1581 * domain.
1582 */
1583 err = i915_gem_object_pin_pages(obj);
1584 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001585 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001586
1587 err = i915_mutex_lock_interruptible(dev);
1588 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001589 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001590
Chris Wilson43566de2015-01-02 16:29:29 +05301591 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001592 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301593 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001594 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1595
1596 /* And bump the LRU for this access */
1597 i915_gem_object_bump_inactive_ggtt(obj);
1598
1599 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001600
Daniel Vetter031b6982015-06-26 19:35:16 +02001601 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001602 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001603
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001604out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001605 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001606out:
1607 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001608 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001609}
1610
1611/**
1612 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001613 * @dev: drm device
1614 * @data: ioctl data blob
1615 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001616 */
1617int
1618i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001619 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001620{
1621 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001622 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001623
Chris Wilson03ac0642016-07-20 13:31:51 +01001624 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001625 if (!obj)
1626 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001627
Eric Anholt673a3942008-07-30 12:06:12 -07001628 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001629 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001630 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001631
1632 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001633}
1634
1635/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001636 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1637 * it is mapped to.
1638 * @dev: drm device
1639 * @data: ioctl data blob
1640 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001641 *
1642 * While the mapping holds a reference on the contents of the object, it doesn't
1643 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001644 *
1645 * IMPORTANT:
1646 *
1647 * DRM driver writers who look a this function as an example for how to do GEM
1648 * mmap support, please don't implement mmap support like here. The modern way
1649 * to implement DRM mmap support is with an mmap offset ioctl (like
1650 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1651 * That way debug tooling like valgrind will understand what's going on, hiding
1652 * the mmap call in a driver private ioctl will break that. The i915 driver only
1653 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001654 */
1655int
1656i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001657 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001658{
1659 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001660 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001661 unsigned long addr;
1662
Akash Goel1816f922015-01-02 16:29:30 +05301663 if (args->flags & ~(I915_MMAP_WC))
1664 return -EINVAL;
1665
Borislav Petkov568a58e2016-03-29 17:42:01 +02001666 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301667 return -ENODEV;
1668
Chris Wilson03ac0642016-07-20 13:31:51 +01001669 obj = i915_gem_object_lookup(file, args->handle);
1670 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001671 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001672
Daniel Vetter1286ff72012-05-10 15:25:09 +02001673 /* prime objects have no backing filp to GEM mmap
1674 * pages from.
1675 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001676 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001677 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001678 return -EINVAL;
1679 }
1680
Chris Wilson03ac0642016-07-20 13:31:51 +01001681 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001682 PROT_READ | PROT_WRITE, MAP_SHARED,
1683 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301684 if (args->flags & I915_MMAP_WC) {
1685 struct mm_struct *mm = current->mm;
1686 struct vm_area_struct *vma;
1687
Michal Hocko80a89a52016-05-23 16:26:11 -07001688 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001689 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001690 return -EINTR;
1691 }
Akash Goel1816f922015-01-02 16:29:30 +05301692 vma = find_vma(mm, addr);
1693 if (vma)
1694 vma->vm_page_prot =
1695 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1696 else
1697 addr = -ENOMEM;
1698 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001699
1700 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001701 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301702 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001703 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001704 if (IS_ERR((void *)addr))
1705 return addr;
1706
1707 args->addr_ptr = (uint64_t) addr;
1708
1709 return 0;
1710}
1711
Chris Wilson03af84f2016-08-18 17:17:01 +01001712static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1713{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001714 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001715}
1716
Jesse Barnesde151cf2008-11-12 10:03:55 -08001717/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001718 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1719 *
1720 * A history of the GTT mmap interface:
1721 *
1722 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1723 * aligned and suitable for fencing, and still fit into the available
1724 * mappable space left by the pinned display objects. A classic problem
1725 * we called the page-fault-of-doom where we would ping-pong between
1726 * two objects that could not fit inside the GTT and so the memcpy
1727 * would page one object in at the expense of the other between every
1728 * single byte.
1729 *
1730 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1731 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1732 * object is too large for the available space (or simply too large
1733 * for the mappable aperture!), a view is created instead and faulted
1734 * into userspace. (This view is aligned and sized appropriately for
1735 * fenced access.)
1736 *
1737 * Restrictions:
1738 *
1739 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1740 * hangs on some architectures, corruption on others. An attempt to service
1741 * a GTT page fault from a snoopable object will generate a SIGBUS.
1742 *
1743 * * the object must be able to fit into RAM (physical memory, though no
1744 * limited to the mappable aperture).
1745 *
1746 *
1747 * Caveats:
1748 *
1749 * * a new GTT page fault will synchronize rendering from the GPU and flush
1750 * all data to system memory. Subsequent access will not be synchronized.
1751 *
1752 * * all mappings are revoked on runtime device suspend.
1753 *
1754 * * there are only 8, 16 or 32 fence registers to share between all users
1755 * (older machines require fence register for display and blitter access
1756 * as well). Contention of the fence registers will cause the previous users
1757 * to be unmapped and any new access will generate new page faults.
1758 *
1759 * * running out of memory while servicing a fault may generate a SIGBUS,
1760 * rather than the expected SIGSEGV.
1761 */
1762int i915_gem_mmap_gtt_version(void)
1763{
1764 return 1;
1765}
1766
Chris Wilson2d4281b2017-01-10 09:56:32 +00001767static inline struct i915_ggtt_view
1768compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001769 pgoff_t page_offset,
1770 unsigned int chunk)
1771{
1772 struct i915_ggtt_view view;
1773
1774 if (i915_gem_object_is_tiled(obj))
1775 chunk = roundup(chunk, tile_row_pages(obj));
1776
Chris Wilson2d4281b2017-01-10 09:56:32 +00001777 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001778 view.partial.offset = rounddown(page_offset, chunk);
1779 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001780 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001781 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001782
1783 /* If the partial covers the entire object, just create a normal VMA. */
1784 if (chunk >= obj->base.size >> PAGE_SHIFT)
1785 view.type = I915_GGTT_VIEW_NORMAL;
1786
1787 return view;
1788}
1789
Chris Wilson4cc69072016-08-25 19:05:19 +01001790/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001791 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001792 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001793 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 *
1795 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1796 * from userspace. The fault handler takes care of binding the object to
1797 * the GTT (if needed), allocating and programming a fence register (again,
1798 * only if needed based on whether the old reg is still valid or the object
1799 * is tiled) and inserting a new PTE into the faulting process.
1800 *
1801 * Note that the faulting process may involve evicting existing objects
1802 * from the GTT and/or fence registers to make room. So performance may
1803 * suffer if the GTT working set is large or there are few fence registers
1804 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001805 *
1806 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1807 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001809int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001810{
Chris Wilson03af84f2016-08-18 17:17:01 +01001811#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001812 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001813 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001814 struct drm_i915_private *dev_priv = to_i915(dev);
1815 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001816 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001817 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001818 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001819 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001820 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001821
Jesse Barnesde151cf2008-11-12 10:03:55 -08001822 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001823 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001824
Chris Wilsondb53a302011-02-03 11:57:46 +00001825 trace_i915_gem_object_fault(obj, page_offset, true, write);
1826
Chris Wilson6e4930f2014-02-07 18:37:06 -02001827 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001828 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001829 * repeat the flush holding the lock in the normal manner to catch cases
1830 * where we are gazumped.
1831 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001832 ret = i915_gem_object_wait(obj,
1833 I915_WAIT_INTERRUPTIBLE,
1834 MAX_SCHEDULE_TIMEOUT,
1835 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001836 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001837 goto err;
1838
Chris Wilson40e62d52016-10-28 13:58:41 +01001839 ret = i915_gem_object_pin_pages(obj);
1840 if (ret)
1841 goto err;
1842
Chris Wilsonb8f90962016-08-05 10:14:07 +01001843 intel_runtime_pm_get(dev_priv);
1844
1845 ret = i915_mutex_lock_interruptible(dev);
1846 if (ret)
1847 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001848
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001849 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001850 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001851 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001852 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001853 }
1854
Chris Wilson82118872016-08-18 17:17:05 +01001855 /* If the object is smaller than a couple of partial vma, it is
1856 * not worth only creating a single partial vma - we may as well
1857 * clear enough space for the full object.
1858 */
1859 flags = PIN_MAPPABLE;
1860 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1861 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1862
Chris Wilsona61007a2016-08-18 17:17:02 +01001863 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001864 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001865 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001866 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001867 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001868 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001869
Chris Wilson50349242016-08-18 17:17:04 +01001870 /* Userspace is now writing through an untracked VMA, abandon
1871 * all hope that the hardware is able to track future writes.
1872 */
1873 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1874
Chris Wilsona61007a2016-08-18 17:17:02 +01001875 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1876 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001877 if (IS_ERR(vma)) {
1878 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001879 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001880 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881
Chris Wilsonc9839302012-11-20 10:45:17 +00001882 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1883 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001884 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001885
Chris Wilson49ef5292016-08-18 17:17:00 +01001886 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001887 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001888 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001889
Chris Wilson275f0392016-10-24 13:42:14 +01001890 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001891 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001892 if (list_empty(&obj->userfault_link))
1893 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001894
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001895 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001896 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001897 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001898 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1899 min_t(u64, vma->size, area->vm_end - area->vm_start),
1900 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001901
Chris Wilsonb8f90962016-08-05 10:14:07 +01001902err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001903 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001904err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001905 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001906err_rpm:
1907 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001908 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001909err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001910 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001911 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001912 /*
1913 * We eat errors when the gpu is terminally wedged to avoid
1914 * userspace unduly crashing (gl has no provisions for mmaps to
1915 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1916 * and so needs to be reported.
1917 */
1918 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001919 ret = VM_FAULT_SIGBUS;
1920 break;
1921 }
Chris Wilson045e7692010-11-07 09:18:22 +00001922 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001923 /*
1924 * EAGAIN means the gpu is hung and we'll wait for the error
1925 * handler to reset everything when re-faulting in
1926 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001927 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001928 case 0:
1929 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001930 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001931 case -EBUSY:
1932 /*
1933 * EBUSY is ok: this just means that another thread
1934 * already did the job.
1935 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001936 ret = VM_FAULT_NOPAGE;
1937 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001938 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001939 ret = VM_FAULT_OOM;
1940 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001941 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001942 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001943 ret = VM_FAULT_SIGBUS;
1944 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001946 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001947 ret = VM_FAULT_SIGBUS;
1948 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001949 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001950 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001951}
1952
1953/**
Chris Wilson901782b2009-07-10 08:18:50 +01001954 * i915_gem_release_mmap - remove physical page mappings
1955 * @obj: obj in question
1956 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001957 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001958 * relinquish ownership of the pages back to the system.
1959 *
1960 * It is vital that we remove the page mapping if we have mapped a tiled
1961 * object through the GTT and then lose the fence register due to
1962 * resource pressure. Similarly if the object has been moved out of the
1963 * aperture, than pages mapped into userspace must be revoked. Removing the
1964 * mapping will then trigger a page fault on the next user access, allowing
1965 * fixup by i915_gem_fault().
1966 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001967void
Chris Wilson05394f32010-11-08 19:18:58 +00001968i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001969{
Chris Wilson275f0392016-10-24 13:42:14 +01001970 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001971
Chris Wilson349f2cc2016-04-13 17:35:12 +01001972 /* Serialisation between user GTT access and our code depends upon
1973 * revoking the CPU's PTE whilst the mutex is held. The next user
1974 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001975 *
1976 * Note that RPM complicates somewhat by adding an additional
1977 * requirement that operations to the GGTT be made holding the RPM
1978 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001979 */
Chris Wilson275f0392016-10-24 13:42:14 +01001980 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001981 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001982
Chris Wilson3594a3e2016-10-24 13:42:16 +01001983 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001984 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001985
Chris Wilson3594a3e2016-10-24 13:42:16 +01001986 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001987 drm_vma_node_unmap(&obj->base.vma_node,
1988 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001989
1990 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1991 * memory transactions from userspace before we return. The TLB
1992 * flushing implied above by changing the PTE above *should* be
1993 * sufficient, an extra barrier here just provides us with a bit
1994 * of paranoid documentation about our requirement to serialise
1995 * memory writes before touching registers / GSM.
1996 */
1997 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001998
1999out:
2000 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002001}
2002
Chris Wilson7c108fd2016-10-24 13:42:18 +01002003void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002004{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002005 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002006 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002007
Chris Wilson3594a3e2016-10-24 13:42:16 +01002008 /*
2009 * Only called during RPM suspend. All users of the userfault_list
2010 * must be holding an RPM wakeref to ensure that this can not
2011 * run concurrently with themselves (and use the struct_mutex for
2012 * protection between themselves).
2013 */
2014
2015 list_for_each_entry_safe(obj, on,
2016 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002017 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002018 drm_vma_node_unmap(&obj->base.vma_node,
2019 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002020 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002021
2022 /* The fence will be lost when the device powers down. If any were
2023 * in use by hardware (i.e. they are pinned), we should not be powering
2024 * down! All other fences will be reacquired by the user upon waking.
2025 */
2026 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2027 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2028
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002029 /* Ideally we want to assert that the fence register is not
2030 * live at this point (i.e. that no piece of code will be
2031 * trying to write through fence + GTT, as that both violates
2032 * our tracking of activity and associated locking/barriers,
2033 * but also is illegal given that the hw is powered down).
2034 *
2035 * Previously we used reg->pin_count as a "liveness" indicator.
2036 * That is not sufficient, and we need a more fine-grained
2037 * tool if we want to have a sanity check here.
2038 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002039
2040 if (!reg->vma)
2041 continue;
2042
2043 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2044 reg->dirty = true;
2045 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002046}
2047
Chris Wilsond8cb5082012-08-11 15:41:03 +01002048static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2049{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002050 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002051 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002052
Chris Wilsonf3f61842016-08-05 10:14:14 +01002053 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002054 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002055 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002056
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002057 /* Attempt to reap some mmap space from dead objects */
2058 do {
2059 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2060 if (err)
2061 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002062
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002063 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002064 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002065 if (!err)
2066 break;
2067
2068 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002069
Chris Wilsonf3f61842016-08-05 10:14:14 +01002070 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002071}
2072
2073static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2074{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002075 drm_gem_free_mmap_offset(&obj->base);
2076}
2077
Dave Airlieda6b51d2014-12-24 13:11:17 +10002078int
Dave Airlieff72145b2011-02-07 12:16:14 +10002079i915_gem_mmap_gtt(struct drm_file *file,
2080 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002081 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002082 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002083{
Chris Wilson05394f32010-11-08 19:18:58 +00002084 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002085 int ret;
2086
Chris Wilson03ac0642016-07-20 13:31:51 +01002087 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002088 if (!obj)
2089 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002090
Chris Wilsond8cb5082012-08-11 15:41:03 +01002091 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002092 if (ret == 0)
2093 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002094
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002095 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002096 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002097}
2098
Dave Airlieff72145b2011-02-07 12:16:14 +10002099/**
2100 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2101 * @dev: DRM device
2102 * @data: GTT mapping ioctl data
2103 * @file: GEM object info
2104 *
2105 * Simply returns the fake offset to userspace so it can mmap it.
2106 * The mmap call will end up in drm_gem_mmap(), which will set things
2107 * up so we can get faults in the handler above.
2108 *
2109 * The fault handler will take care of binding the object into the GTT
2110 * (since it may have been evicted to make room for something), allocating
2111 * a fence register, and mapping the appropriate aperture address into
2112 * userspace.
2113 */
2114int
2115i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2116 struct drm_file *file)
2117{
2118 struct drm_i915_gem_mmap_gtt *args = data;
2119
Dave Airlieda6b51d2014-12-24 13:11:17 +10002120 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002121}
2122
Daniel Vetter225067e2012-08-20 10:23:20 +02002123/* Immediately discard the backing storage */
2124static void
2125i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002126{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002127 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002128
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002129 if (obj->base.filp == NULL)
2130 return;
2131
Daniel Vetter225067e2012-08-20 10:23:20 +02002132 /* Our goal here is to return as much of the memory as
2133 * is possible back to the system as we are called from OOM.
2134 * To do this we must instruct the shmfs to drop all of its
2135 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002136 */
Chris Wilson55372522014-03-25 13:23:06 +00002137 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002138 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002139 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002140}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002141
Chris Wilson55372522014-03-25 13:23:06 +00002142/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002143void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002144{
Chris Wilson55372522014-03-25 13:23:06 +00002145 struct address_space *mapping;
2146
Chris Wilson1233e2d2016-10-28 13:58:37 +01002147 lockdep_assert_held(&obj->mm.lock);
2148 GEM_BUG_ON(obj->mm.pages);
2149
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002150 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002151 case I915_MADV_DONTNEED:
2152 i915_gem_object_truncate(obj);
2153 case __I915_MADV_PURGED:
2154 return;
2155 }
2156
2157 if (obj->base.filp == NULL)
2158 return;
2159
Al Viro93c76a32015-12-04 23:45:44 -05002160 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002161 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002162}
2163
Chris Wilson5cdf5882010-09-27 15:51:07 +01002164static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002165i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2166 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002167{
Dave Gordon85d12252016-05-20 11:54:06 +01002168 struct sgt_iter sgt_iter;
2169 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002170
Chris Wilsone5facdf2016-12-23 14:57:57 +00002171 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002172
Chris Wilson03ac84f2016-10-28 13:58:36 +01002173 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002174
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002175 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002176 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002177
Chris Wilson03ac84f2016-10-28 13:58:36 +01002178 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002179 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002180 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002181
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002182 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002183 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002184
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002185 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002186 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002187 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002188
Chris Wilson03ac84f2016-10-28 13:58:36 +01002189 sg_free_table(pages);
2190 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002191}
2192
Chris Wilson96d77632016-10-28 13:58:33 +01002193static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2194{
2195 struct radix_tree_iter iter;
2196 void **slot;
2197
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002198 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2199 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002200}
2201
Chris Wilson548625e2016-11-01 12:11:34 +00002202void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2203 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002204{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002205 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002206
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002207 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002208 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002209
Chris Wilson15717de2016-08-04 07:52:26 +01002210 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002211 if (!READ_ONCE(obj->mm.pages))
2212 return;
2213
2214 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002215 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002216 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2217 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002218
Chris Wilsona2165e32012-12-03 11:49:00 +00002219 /* ->put_pages might need to allocate memory for the bit17 swizzle
2220 * array, hence protect them from being reaped by removing them from gtt
2221 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002222 pages = fetch_and_zero(&obj->mm.pages);
2223 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002224
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002225 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002226 void *ptr;
2227
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002228 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002229 if (is_vmalloc_addr(ptr))
2230 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002231 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002232 kunmap(kmap_to_page(ptr));
2233
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002234 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002235 }
2236
Chris Wilson96d77632016-10-28 13:58:33 +01002237 __i915_gem_object_reset_page_iter(obj);
2238
Chris Wilson4e5462e2017-03-07 13:20:31 +00002239 if (!IS_ERR(pages))
2240 obj->ops->put_pages(obj, pages);
2241
Chris Wilson1233e2d2016-10-28 13:58:37 +01002242unlock:
2243 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002244}
2245
Chris Wilson935a2f72017-02-13 17:15:13 +00002246static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002247{
2248 struct sg_table new_st;
2249 struct scatterlist *sg, *new_sg;
2250 unsigned int i;
2251
2252 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002253 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002254
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002255 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002256 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002257
2258 new_sg = new_st.sgl;
2259 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2260 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2261 /* called before being DMA mapped, no need to copy sg->dma_* */
2262 new_sg = sg_next(new_sg);
2263 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002264 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002265
2266 sg_free_table(orig_st);
2267
2268 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002269 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002270}
2271
Chris Wilson03ac84f2016-10-28 13:58:36 +01002272static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002273i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002274{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002275 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002276 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2277 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002278 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002279 struct sg_table *st;
2280 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002281 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002282 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002283 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002284 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002285 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002286 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002287
Chris Wilson6c085a72012-08-20 11:40:46 +02002288 /* Assert that the object is not currently in any GPU domain. As it
2289 * wasn't in the GTT, there shouldn't be any way it could have been in
2290 * a GPU cache
2291 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002292 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2293 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002294
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002295 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002296 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002297 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002298
Chris Wilson9da3da62012-06-01 15:20:22 +01002299 st = kmalloc(sizeof(*st), GFP_KERNEL);
2300 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002301 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002302
Chris Wilsond766ef52016-12-19 12:43:45 +00002303rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002304 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002305 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002306 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002307 }
2308
2309 /* Get the list of pages out of our struct file. They'll be pinned
2310 * at this point until we release them.
2311 *
2312 * Fail silently without starting the shrinker
2313 */
Al Viro93c76a32015-12-04 23:45:44 -05002314 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002315 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002316 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002317 sg = st->sgl;
2318 st->nents = 0;
2319 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002320 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2321 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002322 i915_gem_shrink(dev_priv,
2323 page_count,
2324 I915_SHRINK_BOUND |
2325 I915_SHRINK_UNBOUND |
2326 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002327 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2328 }
2329 if (IS_ERR(page)) {
2330 /* We've tried hard to allocate the memory by reaping
2331 * our own buffer, now let the real VM do its job and
2332 * go down in flames if truly OOM.
2333 */
David Herrmannf461d1be22014-05-25 14:34:10 +02002334 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002335 if (IS_ERR(page)) {
2336 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002337 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002338 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002339 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002340 if (!i ||
2341 sg->length >= max_segment ||
2342 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002343 if (i)
2344 sg = sg_next(sg);
2345 st->nents++;
2346 sg_set_page(sg, page, PAGE_SIZE, 0);
2347 } else {
2348 sg->length += PAGE_SIZE;
2349 }
2350 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002351
2352 /* Check that the i965g/gm workaround works. */
2353 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002354 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002355 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002356 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002357
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002358 /* Trim unused sg entries to avoid wasting memory. */
2359 i915_sg_trim(st);
2360
Chris Wilson03ac84f2016-10-28 13:58:36 +01002361 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002362 if (ret) {
2363 /* DMA remapping failed? One possible cause is that
2364 * it could not reserve enough large entries, asking
2365 * for PAGE_SIZE chunks instead may be helpful.
2366 */
2367 if (max_segment > PAGE_SIZE) {
2368 for_each_sgt_page(page, sgt_iter, st)
2369 put_page(page);
2370 sg_free_table(st);
2371
2372 max_segment = PAGE_SIZE;
2373 goto rebuild_st;
2374 } else {
2375 dev_warn(&dev_priv->drm.pdev->dev,
2376 "Failed to DMA remap %lu pages\n",
2377 page_count);
2378 goto err_pages;
2379 }
2380 }
Imre Deake2273302015-07-09 12:59:05 +03002381
Eric Anholt673a3942008-07-30 12:06:12 -07002382 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002383 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002384
Chris Wilson03ac84f2016-10-28 13:58:36 +01002385 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002386
Chris Wilsonb17993b2016-11-14 11:29:30 +00002387err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002388 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002389err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002390 for_each_sgt_page(page, sgt_iter, st)
2391 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002392 sg_free_table(st);
2393 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002394
2395 /* shmemfs first checks if there is enough memory to allocate the page
2396 * and reports ENOSPC should there be insufficient, along with the usual
2397 * ENOMEM for a genuine allocation failure.
2398 *
2399 * We use ENOSPC in our driver to mean that we have run out of aperture
2400 * space and so want to translate the error from shmemfs back to our
2401 * usual understanding of ENOMEM.
2402 */
Imre Deake2273302015-07-09 12:59:05 +03002403 if (ret == -ENOSPC)
2404 ret = -ENOMEM;
2405
Chris Wilson03ac84f2016-10-28 13:58:36 +01002406 return ERR_PTR(ret);
2407}
2408
2409void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2410 struct sg_table *pages)
2411{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002412 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002413
2414 obj->mm.get_page.sg_pos = pages->sgl;
2415 obj->mm.get_page.sg_idx = 0;
2416
2417 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002418
2419 if (i915_gem_object_is_tiled(obj) &&
2420 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2421 GEM_BUG_ON(obj->mm.quirked);
2422 __i915_gem_object_pin_pages(obj);
2423 obj->mm.quirked = true;
2424 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002425}
2426
2427static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2428{
2429 struct sg_table *pages;
2430
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002431 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2432
Chris Wilson03ac84f2016-10-28 13:58:36 +01002433 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2434 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2435 return -EFAULT;
2436 }
2437
2438 pages = obj->ops->get_pages(obj);
2439 if (unlikely(IS_ERR(pages)))
2440 return PTR_ERR(pages);
2441
2442 __i915_gem_object_set_pages(obj, pages);
2443 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002444}
2445
Chris Wilson37e680a2012-06-07 15:38:42 +01002446/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002447 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002448 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002449 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002450 * either as a result of memory pressure (reaping pages under the shrinker)
2451 * or as the object is itself released.
2452 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002453int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002454{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002455 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002456
Chris Wilson1233e2d2016-10-28 13:58:37 +01002457 err = mutex_lock_interruptible(&obj->mm.lock);
2458 if (err)
2459 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002460
Chris Wilson4e5462e2017-03-07 13:20:31 +00002461 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002462 err = ____i915_gem_object_get_pages(obj);
2463 if (err)
2464 goto unlock;
2465
2466 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002467 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002468 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002469
Chris Wilson1233e2d2016-10-28 13:58:37 +01002470unlock:
2471 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002472 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002473}
2474
Dave Gordondd6034c2016-05-20 11:54:04 +01002475/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002476static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2477 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002478{
2479 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002480 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002481 struct sgt_iter sgt_iter;
2482 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002483 struct page *stack_pages[32];
2484 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002485 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002486 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002487 void *addr;
2488
2489 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002490 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002491 return kmap(sg_page(sgt->sgl));
2492
Dave Gordonb338fa42016-05-20 11:54:05 +01002493 if (n_pages > ARRAY_SIZE(stack_pages)) {
2494 /* Too big for stack -- allocate temporary array instead */
2495 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2496 if (!pages)
2497 return NULL;
2498 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002499
Dave Gordon85d12252016-05-20 11:54:06 +01002500 for_each_sgt_page(page, sgt_iter, sgt)
2501 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002502
2503 /* Check that we have the expected number of pages */
2504 GEM_BUG_ON(i != n_pages);
2505
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002506 switch (type) {
2507 case I915_MAP_WB:
2508 pgprot = PAGE_KERNEL;
2509 break;
2510 case I915_MAP_WC:
2511 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2512 break;
2513 }
2514 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002515
Dave Gordonb338fa42016-05-20 11:54:05 +01002516 if (pages != stack_pages)
2517 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002518
2519 return addr;
2520}
2521
2522/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002523void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2524 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002525{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002526 enum i915_map_type has_type;
2527 bool pinned;
2528 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002529 int ret;
2530
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002531 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002532
Chris Wilson1233e2d2016-10-28 13:58:37 +01002533 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002534 if (ret)
2535 return ERR_PTR(ret);
2536
Chris Wilson1233e2d2016-10-28 13:58:37 +01002537 pinned = true;
2538 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002539 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002540 ret = ____i915_gem_object_get_pages(obj);
2541 if (ret)
2542 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002543
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002544 smp_mb__before_atomic();
2545 }
2546 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002547 pinned = false;
2548 }
2549 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002550
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002551 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002552 if (ptr && has_type != type) {
2553 if (pinned) {
2554 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002555 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002556 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002557
2558 if (is_vmalloc_addr(ptr))
2559 vunmap(ptr);
2560 else
2561 kunmap(kmap_to_page(ptr));
2562
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002563 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002564 }
2565
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002566 if (!ptr) {
2567 ptr = i915_gem_object_map(obj, type);
2568 if (!ptr) {
2569 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002570 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002571 }
2572
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002573 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002574 }
2575
Chris Wilson1233e2d2016-10-28 13:58:37 +01002576out_unlock:
2577 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002578 return ptr;
2579
Chris Wilson1233e2d2016-10-28 13:58:37 +01002580err_unpin:
2581 atomic_dec(&obj->mm.pages_pin_count);
2582err_unlock:
2583 ptr = ERR_PTR(ret);
2584 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002585}
2586
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002587static int
2588i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2589 const struct drm_i915_gem_pwrite *arg)
2590{
2591 struct address_space *mapping = obj->base.filp->f_mapping;
2592 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2593 u64 remain, offset;
2594 unsigned int pg;
2595
2596 /* Before we instantiate/pin the backing store for our use, we
2597 * can prepopulate the shmemfs filp efficiently using a write into
2598 * the pagecache. We avoid the penalty of instantiating all the
2599 * pages, important if the user is just writing to a few and never
2600 * uses the object on the GPU, and using a direct write into shmemfs
2601 * allows it to avoid the cost of retrieving a page (either swapin
2602 * or clearing-before-use) before it is overwritten.
2603 */
2604 if (READ_ONCE(obj->mm.pages))
2605 return -ENODEV;
2606
2607 /* Before the pages are instantiated the object is treated as being
2608 * in the CPU domain. The pages will be clflushed as required before
2609 * use, and we can freely write into the pages directly. If userspace
2610 * races pwrite with any other operation; corruption will ensue -
2611 * that is userspace's prerogative!
2612 */
2613
2614 remain = arg->size;
2615 offset = arg->offset;
2616 pg = offset_in_page(offset);
2617
2618 do {
2619 unsigned int len, unwritten;
2620 struct page *page;
2621 void *data, *vaddr;
2622 int err;
2623
2624 len = PAGE_SIZE - pg;
2625 if (len > remain)
2626 len = remain;
2627
2628 err = pagecache_write_begin(obj->base.filp, mapping,
2629 offset, len, 0,
2630 &page, &data);
2631 if (err < 0)
2632 return err;
2633
2634 vaddr = kmap(page);
2635 unwritten = copy_from_user(vaddr + pg, user_data, len);
2636 kunmap(page);
2637
2638 err = pagecache_write_end(obj->base.filp, mapping,
2639 offset, len, len - unwritten,
2640 page, data);
2641 if (err < 0)
2642 return err;
2643
2644 if (unwritten)
2645 return -EFAULT;
2646
2647 remain -= len;
2648 user_data += len;
2649 offset += len;
2650 pg = 0;
2651 } while (remain);
2652
2653 return 0;
2654}
2655
Chris Wilson60958682016-12-31 11:20:11 +00002656static bool ban_context(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002657{
Chris Wilson60958682016-12-31 11:20:11 +00002658 return (i915_gem_context_is_bannable(ctx) &&
2659 ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002660}
2661
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002662static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002663{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002664 ctx->guilty_count++;
Chris Wilson60958682016-12-31 11:20:11 +00002665 ctx->ban_score += CONTEXT_SCORE_GUILTY;
2666 if (ban_context(ctx))
2667 i915_gem_context_set_banned(ctx);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002668
2669 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002670 ctx->name, ctx->ban_score,
Chris Wilson60958682016-12-31 11:20:11 +00002671 yesno(i915_gem_context_is_banned(ctx)));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002672
Chris Wilson60958682016-12-31 11:20:11 +00002673 if (!i915_gem_context_is_banned(ctx) || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002674 return;
2675
Chris Wilsond9e9da62016-11-22 14:41:18 +00002676 ctx->file_priv->context_bans++;
2677 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2678 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002679}
2680
2681static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2682{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002683 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002684}
2685
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002686struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002687i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002688{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002689 struct drm_i915_gem_request *request, *active = NULL;
2690 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002691
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002692 /* We are called by the error capture and reset at a random
2693 * point in time. In particular, note that neither is crucially
2694 * ordered with an interrupt. After a hang, the GPU is dead and we
2695 * assume that no more writes can happen (we waited long enough for
2696 * all writes that were in transaction to be flushed) - adding an
2697 * extra delay for a recent interrupt is pointless. Hence, we do
2698 * not need an engine->irq_seqno_barrier() before the seqno reads.
2699 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002700 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002701 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002702 if (__i915_gem_request_completed(request,
2703 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002704 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002705
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002706 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002707 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2708 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002709
Chris Wilson754c9fd2017-02-23 07:44:14 +00002710 active = request;
2711 break;
2712 }
2713 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2714
2715 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002716}
2717
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002718static bool engine_stalled(struct intel_engine_cs *engine)
2719{
2720 if (!engine->hangcheck.stalled)
2721 return false;
2722
2723 /* Check for possible seqno movement after hang declaration */
2724 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2725 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2726 return false;
2727 }
2728
2729 return true;
2730}
2731
Chris Wilson0e178ae2017-01-17 17:59:06 +02002732int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002733{
2734 struct intel_engine_cs *engine;
2735 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002736 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002737
2738 /* Ensure irq handler finishes, and not run again. */
Chris Wilson0e178ae2017-01-17 17:59:06 +02002739 for_each_engine(engine, dev_priv, id) {
2740 struct drm_i915_gem_request *request;
2741
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002742 /* Prevent the signaler thread from updating the request
2743 * state (by calling dma_fence_signal) as we are processing
2744 * the reset. The write from the GPU of the seqno is
2745 * asynchronous and the signaler thread may see a different
2746 * value to us and declare the request complete, even though
2747 * the reset routine have picked that request as the active
2748 * (incomplete) request. This conflict is not handled
2749 * gracefully!
2750 */
2751 kthread_park(engine->breadcrumbs.signaler);
2752
Chris Wilson1f7b8472017-02-08 14:30:33 +00002753 /* Prevent request submission to the hardware until we have
2754 * completed the reset in i915_gem_reset_finish(). If a request
2755 * is completed by one engine, it may then queue a request
2756 * to a second via its engine->irq_tasklet *just* as we are
2757 * calling engine->init_hw() and also writing the ELSP.
2758 * Turning off the engine->irq_tasklet until the reset is over
2759 * prevents the race.
2760 */
Chris Wilson4c965542017-01-17 17:59:01 +02002761 tasklet_kill(&engine->irq_tasklet);
Chris Wilson1d309632017-02-12 17:20:00 +00002762 tasklet_disable(&engine->irq_tasklet);
Chris Wilson4c965542017-01-17 17:59:01 +02002763
Chris Wilson8c12d122017-02-10 18:52:14 +00002764 if (engine->irq_seqno_barrier)
2765 engine->irq_seqno_barrier(engine);
2766
Chris Wilson0e178ae2017-01-17 17:59:06 +02002767 if (engine_stalled(engine)) {
2768 request = i915_gem_find_active_request(engine);
2769 if (request && request->fence.error == -EIO)
2770 err = -EIO; /* Previous reset failed! */
2771 }
2772 }
2773
Chris Wilson4c965542017-01-17 17:59:01 +02002774 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002775
2776 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002777}
2778
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002779static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002780{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002781 void *vaddr = request->ring->vaddr;
2782 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002783
Chris Wilson821ed7d2016-09-09 14:11:53 +01002784 /* As this request likely depends on state from the lost
2785 * context, clear out all the user operations leaving the
2786 * breadcrumb at the end (so we get the fence notifications).
2787 */
2788 head = request->head;
2789 if (request->postfix < head) {
2790 memset(vaddr + head, 0, request->ring->size - head);
2791 head = 0;
2792 }
2793 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002794
2795 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002796}
2797
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002798static void engine_skip_context(struct drm_i915_gem_request *request)
2799{
2800 struct intel_engine_cs *engine = request->engine;
2801 struct i915_gem_context *hung_ctx = request->ctx;
2802 struct intel_timeline *timeline;
2803 unsigned long flags;
2804
2805 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2806
2807 spin_lock_irqsave(&engine->timeline->lock, flags);
2808 spin_lock(&timeline->lock);
2809
2810 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2811 if (request->ctx == hung_ctx)
2812 skip_request(request);
2813
2814 list_for_each_entry(request, &timeline->requests, link)
2815 skip_request(request);
2816
2817 spin_unlock(&timeline->lock);
2818 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2819}
2820
Mika Kuoppala61da5362017-01-17 17:59:05 +02002821/* Returns true if the request was guilty of hang */
2822static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2823{
2824 /* Read once and return the resolution */
2825 const bool guilty = engine_stalled(request->engine);
2826
Mika Kuoppala71895a02017-01-17 17:59:07 +02002827 /* The guilty request will get skipped on a hung engine.
2828 *
2829 * Users of client default contexts do not rely on logical
2830 * state preserved between batches so it is safe to execute
2831 * queued requests following the hang. Non default contexts
2832 * rely on preserved state, so skipping a batch loses the
2833 * evolution of the state and it needs to be considered corrupted.
2834 * Executing more queued batches on top of corrupted state is
2835 * risky. But we take the risk by trying to advance through
2836 * the queued requests in order to make the client behaviour
2837 * more predictable around resets, by not throwing away random
2838 * amount of batches it has prepared for execution. Sophisticated
2839 * clients can use gem_reset_stats_ioctl and dma fence status
2840 * (exported via sync_file info ioctl on explicit fences) to observe
2841 * when it loses the context state and should rebuild accordingly.
2842 *
2843 * The context ban, and ultimately the client ban, mechanism are safety
2844 * valves if client submission ends up resulting in nothing more than
2845 * subsequent hangs.
2846 */
2847
Mika Kuoppala61da5362017-01-17 17:59:05 +02002848 if (guilty) {
2849 i915_gem_context_mark_guilty(request->ctx);
2850 skip_request(request);
2851 } else {
2852 i915_gem_context_mark_innocent(request->ctx);
2853 dma_fence_set_error(&request->fence, -EAGAIN);
2854 }
2855
2856 return guilty;
2857}
2858
Chris Wilson821ed7d2016-09-09 14:11:53 +01002859static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002860{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002861 struct drm_i915_gem_request *request;
Chris Wilson608c1a52015-09-03 13:01:40 +01002862
Chris Wilson821ed7d2016-09-09 14:11:53 +01002863 request = i915_gem_find_active_request(engine);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002864 if (request && i915_gem_reset_request(request)) {
2865 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2866 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002867
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002868 /* If this context is now banned, skip all pending requests. */
2869 if (i915_gem_context_is_banned(request->ctx))
2870 engine_skip_context(request);
2871 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002872
2873 /* Setup the CS to resume from the breadcrumb of the hung request */
2874 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002875}
2876
Chris Wilsond8027092017-02-08 14:30:32 +00002877void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002878{
2879 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302880 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002881
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002882 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2883
Chris Wilson821ed7d2016-09-09 14:11:53 +01002884 i915_gem_retire_requests(dev_priv);
2885
Chris Wilson2ae55732017-02-12 17:20:02 +00002886 for_each_engine(engine, dev_priv, id) {
2887 struct i915_gem_context *ctx;
2888
Chris Wilson821ed7d2016-09-09 14:11:53 +01002889 i915_gem_reset_engine(engine);
Chris Wilson2ae55732017-02-12 17:20:02 +00002890 ctx = fetch_and_zero(&engine->last_retired_context);
2891 if (ctx)
2892 engine->context_unpin(engine, ctx);
2893 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002894
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002895 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002896
2897 if (dev_priv->gt.awake) {
2898 intel_sanitize_gt_powersave(dev_priv);
2899 intel_enable_gt_powersave(dev_priv);
2900 if (INTEL_GEN(dev_priv) >= 6)
2901 gen6_rps_busy(dev_priv);
2902 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002903}
2904
Chris Wilsond8027092017-02-08 14:30:32 +00002905void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
2906{
Chris Wilson1f7b8472017-02-08 14:30:33 +00002907 struct intel_engine_cs *engine;
2908 enum intel_engine_id id;
2909
Chris Wilsond8027092017-02-08 14:30:32 +00002910 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00002911
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002912 for_each_engine(engine, dev_priv, id) {
Chris Wilson1f7b8472017-02-08 14:30:33 +00002913 tasklet_enable(&engine->irq_tasklet);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002914 kthread_unpark(engine->breadcrumbs.signaler);
2915 }
Chris Wilsond8027092017-02-08 14:30:32 +00002916}
2917
Chris Wilson821ed7d2016-09-09 14:11:53 +01002918static void nop_submit_request(struct drm_i915_gem_request *request)
2919{
Chris Wilson3cd94422017-01-10 17:22:45 +00002920 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f72016-11-22 14:41:20 +00002921 i915_gem_request_submit(request);
2922 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002923}
2924
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002925static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002926{
Chris Wilson3cd94422017-01-10 17:22:45 +00002927 struct drm_i915_gem_request *request;
2928 unsigned long flags;
2929
Chris Wilson20e49332016-11-22 14:41:21 +00002930 /* We need to be sure that no thread is running the old callback as
2931 * we install the nop handler (otherwise we would submit a request
2932 * to hardware that will never complete). In order to prevent this
2933 * race, we wait until the machine is idle before making the swap
2934 * (using stop_machine()).
2935 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002936 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002937
Chris Wilson3cd94422017-01-10 17:22:45 +00002938 /* Mark all executing requests as skipped */
2939 spin_lock_irqsave(&engine->timeline->lock, flags);
2940 list_for_each_entry(request, &engine->timeline->requests, link)
2941 dma_fence_set_error(&request->fence, -EIO);
2942 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2943
Chris Wilsonc4b09302016-07-20 09:21:10 +01002944 /* Mark all pending requests as complete so that any concurrent
2945 * (lockless) lookup doesn't try and wait upon the request as we
2946 * reset it.
2947 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002948 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002949 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002950
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002951 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002952 * Clear the execlists queue up before freeing the requests, as those
2953 * are the ones that keep the context and ringbuffer backing objects
2954 * pinned in place.
2955 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002956
Tomas Elf7de1691a2015-10-19 16:32:32 +01002957 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002958 unsigned long flags;
2959
2960 spin_lock_irqsave(&engine->timeline->lock, flags);
2961
Chris Wilson70c2a242016-09-09 14:11:46 +01002962 i915_gem_request_put(engine->execlist_port[0].request);
2963 i915_gem_request_put(engine->execlist_port[1].request);
2964 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002965 engine->execlist_queue = RB_ROOT;
2966 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002967
2968 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002969 }
Eric Anholt673a3942008-07-30 12:06:12 -07002970}
2971
Chris Wilson20e49332016-11-22 14:41:21 +00002972static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002973{
Chris Wilson20e49332016-11-22 14:41:21 +00002974 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002975 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302976 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002977
Chris Wilson20e49332016-11-22 14:41:21 +00002978 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002979 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00002980
2981 return 0;
2982}
2983
2984void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2985{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002986 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2987 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002988
Chris Wilson20e49332016-11-22 14:41:21 +00002989 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002990
Chris Wilson20e49332016-11-22 14:41:21 +00002991 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002992 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002993
2994 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002995}
2996
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002997static void
Eric Anholt673a3942008-07-30 12:06:12 -07002998i915_gem_retire_work_handler(struct work_struct *work)
2999{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003000 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003001 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003002 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003003
Chris Wilson891b48c2010-09-29 12:26:37 +01003004 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003005 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003006 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003007 mutex_unlock(&dev->struct_mutex);
3008 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003009
3010 /* Keep the retire handler running until we are finally idle.
3011 * We do not need to do this test under locking as in the worst-case
3012 * we queue the retire worker once too often.
3013 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003014 if (READ_ONCE(dev_priv->gt.awake)) {
3015 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003016 queue_delayed_work(dev_priv->wq,
3017 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003018 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003019 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003020}
Chris Wilson891b48c2010-09-29 12:26:37 +01003021
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003022static void
3023i915_gem_idle_work_handler(struct work_struct *work)
3024{
3025 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003026 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003027 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003028 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303029 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01003030 bool rearm_hangcheck;
3031
3032 if (!READ_ONCE(dev_priv->gt.awake))
3033 return;
3034
Imre Deak0cb56702016-11-07 11:20:04 +02003035 /*
3036 * Wait for last execlists context complete, but bail out in case a
3037 * new request is submitted.
3038 */
3039 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
Chris Wilson05425242017-03-03 12:19:47 +00003040 intel_engines_are_idle(dev_priv),
3041 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003042 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003043 return;
3044
3045 rearm_hangcheck =
3046 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3047
3048 if (!mutex_trylock(&dev->struct_mutex)) {
3049 /* Currently busy, come back later */
3050 mod_delayed_work(dev_priv->wq,
3051 &dev_priv->gt.idle_work,
3052 msecs_to_jiffies(50));
3053 goto out_rearm;
3054 }
3055
Imre Deak93c97dc2016-11-07 11:20:03 +02003056 /*
3057 * New request retired after this work handler started, extend active
3058 * period until next instance of the work.
3059 */
3060 if (work_pending(work))
3061 goto out_unlock;
3062
Chris Wilson28176ef2016-10-28 13:58:56 +01003063 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003064 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003065
Chris Wilson05425242017-03-03 12:19:47 +00003066 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003067 DRM_ERROR("Timeout waiting for engines to idle\n");
3068
Chris Wilson67b807a82017-02-27 20:58:50 +00003069 for_each_engine(engine, dev_priv, id) {
3070 intel_engine_disarm_breadcrumbs(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01003071 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson67b807a82017-02-27 20:58:50 +00003072 }
Zou Nan hai852835f2010-05-21 09:08:56 +08003073
Chris Wilson67d97da2016-07-04 08:08:31 +01003074 GEM_BUG_ON(!dev_priv->gt.awake);
3075 dev_priv->gt.awake = false;
3076 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003077
Chris Wilson67d97da2016-07-04 08:08:31 +01003078 if (INTEL_GEN(dev_priv) >= 6)
3079 gen6_rps_idle(dev_priv);
3080 intel_runtime_pm_put(dev_priv);
3081out_unlock:
3082 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003083
Chris Wilson67d97da2016-07-04 08:08:31 +01003084out_rearm:
3085 if (rearm_hangcheck) {
3086 GEM_BUG_ON(!dev_priv->gt.awake);
3087 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003088 }
Eric Anholt673a3942008-07-30 12:06:12 -07003089}
3090
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003091void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3092{
3093 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3094 struct drm_i915_file_private *fpriv = file->driver_priv;
3095 struct i915_vma *vma, *vn;
3096
3097 mutex_lock(&obj->base.dev->struct_mutex);
3098 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3099 if (vma->vm->file == fpriv)
3100 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003101
3102 if (i915_gem_object_is_active(obj) &&
3103 !i915_gem_object_has_active_reference(obj)) {
3104 i915_gem_object_set_active_reference(obj);
3105 i915_gem_object_get(obj);
3106 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003107 mutex_unlock(&obj->base.dev->struct_mutex);
3108}
3109
Chris Wilsone95433c2016-10-28 13:58:27 +01003110static unsigned long to_wait_timeout(s64 timeout_ns)
3111{
3112 if (timeout_ns < 0)
3113 return MAX_SCHEDULE_TIMEOUT;
3114
3115 if (timeout_ns == 0)
3116 return 0;
3117
3118 return nsecs_to_jiffies_timeout(timeout_ns);
3119}
3120
Ben Widawsky5816d642012-04-11 11:18:19 -07003121/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003122 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003123 * @dev: drm device pointer
3124 * @data: ioctl data blob
3125 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003126 *
3127 * Returns 0 if successful, else an error is returned with the remaining time in
3128 * the timeout parameter.
3129 * -ETIME: object is still busy after timeout
3130 * -ERESTARTSYS: signal interrupted the wait
3131 * -ENONENT: object doesn't exist
3132 * Also possible, but rare:
3133 * -EAGAIN: GPU wedged
3134 * -ENOMEM: damn
3135 * -ENODEV: Internal IRQ fail
3136 * -E?: The add request failed
3137 *
3138 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3139 * non-zero timeout parameter the wait ioctl will wait for the given number of
3140 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3141 * without holding struct_mutex the object may become re-busied before this
3142 * function completes. A similar but shorter * race condition exists in the busy
3143 * ioctl
3144 */
3145int
3146i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3147{
3148 struct drm_i915_gem_wait *args = data;
3149 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003150 ktime_t start;
3151 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003152
Daniel Vetter11b5d512014-09-29 15:31:26 +02003153 if (args->flags != 0)
3154 return -EINVAL;
3155
Chris Wilson03ac0642016-07-20 13:31:51 +01003156 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003157 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003158 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003159
Chris Wilsone95433c2016-10-28 13:58:27 +01003160 start = ktime_get();
3161
3162 ret = i915_gem_object_wait(obj,
3163 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3164 to_wait_timeout(args->timeout_ns),
3165 to_rps_client(file));
3166
3167 if (args->timeout_ns > 0) {
3168 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3169 if (args->timeout_ns < 0)
3170 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003171
3172 /*
3173 * Apparently ktime isn't accurate enough and occasionally has a
3174 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3175 * things up to make the test happy. We allow up to 1 jiffy.
3176 *
3177 * This is a regression from the timespec->ktime conversion.
3178 */
3179 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3180 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003181 }
3182
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003183 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003184 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003185}
3186
Chris Wilson73cb9702016-10-28 13:58:46 +01003187static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003188{
Chris Wilson73cb9702016-10-28 13:58:46 +01003189 int ret, i;
3190
3191 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3192 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3193 if (ret)
3194 return ret;
3195 }
3196
3197 return 0;
3198}
3199
3200int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3201{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003202 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003203
Chris Wilson9caa34a2016-11-11 14:58:08 +00003204 if (flags & I915_WAIT_LOCKED) {
3205 struct i915_gem_timeline *tl;
3206
3207 lockdep_assert_held(&i915->drm.struct_mutex);
3208
3209 list_for_each_entry(tl, &i915->gt.timelines, link) {
3210 ret = wait_for_timeline(tl, flags);
3211 if (ret)
3212 return ret;
3213 }
3214 } else {
3215 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003216 if (ret)
3217 return ret;
3218 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003219
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003220 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003221}
3222
Eric Anholte47c68e2008-11-14 13:35:19 -08003223/** Flushes the GTT write domain for the object if it's dirty. */
3224static void
Chris Wilson05394f32010-11-08 19:18:58 +00003225i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003226{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003227 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003228
Chris Wilson05394f32010-11-08 19:18:58 +00003229 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003230 return;
3231
Chris Wilson63256ec2011-01-04 18:42:07 +00003232 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003233 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003234 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003235 *
3236 * However, we do have to enforce the order so that all writes through
3237 * the GTT land before any writes to the device, such as updates to
3238 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003239 *
3240 * We also have to wait a bit for the writes to land from the GTT.
3241 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3242 * timing. This issue has only been observed when switching quickly
3243 * between GTT writes and CPU reads from inside the kernel on recent hw,
3244 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3245 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003246 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003247 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003248 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303249 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003250
Chris Wilsond59b21e2017-02-22 11:40:49 +00003251 intel_fb_obj_flush(obj, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003252
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003253 obj->base.write_domain = 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08003254}
3255
3256/** Flushes the CPU write domain for the object if it's dirty. */
3257static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003258i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003259{
Chris Wilson05394f32010-11-08 19:18:58 +00003260 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003261 return;
3262
Chris Wilson57822dc2017-02-22 11:40:48 +00003263 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003264 obj->base.write_domain = 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08003265}
3266
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003267static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3268{
3269 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU && !obj->cache_dirty)
3270 return;
3271
Chris Wilson57822dc2017-02-22 11:40:48 +00003272 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003273 obj->base.write_domain = 0;
3274}
3275
3276void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3277{
3278 if (!READ_ONCE(obj->pin_display))
3279 return;
3280
3281 mutex_lock(&obj->base.dev->struct_mutex);
3282 __i915_gem_object_flush_for_display(obj);
3283 mutex_unlock(&obj->base.dev->struct_mutex);
3284}
3285
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003286/**
3287 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003288 * @obj: object to act on
3289 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003290 *
3291 * This function returns when the move is complete, including waiting on
3292 * flushes to occur.
3293 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003294int
Chris Wilson20217462010-11-23 15:26:33 +00003295i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003296{
Eric Anholte47c68e2008-11-14 13:35:19 -08003297 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003298
Chris Wilsone95433c2016-10-28 13:58:27 +01003299 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003300
Chris Wilsone95433c2016-10-28 13:58:27 +01003301 ret = i915_gem_object_wait(obj,
3302 I915_WAIT_INTERRUPTIBLE |
3303 I915_WAIT_LOCKED |
3304 (write ? I915_WAIT_ALL : 0),
3305 MAX_SCHEDULE_TIMEOUT,
3306 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003307 if (ret)
3308 return ret;
3309
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003310 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3311 return 0;
3312
Chris Wilson43566de2015-01-02 16:29:29 +05303313 /* Flush and acquire obj->pages so that we are coherent through
3314 * direct access in memory with previous cached writes through
3315 * shmemfs and that our cache domain tracking remains valid.
3316 * For example, if the obj->filp was moved to swap without us
3317 * being notified and releasing the pages, we would mistakenly
3318 * continue to assume that the obj remained out of the CPU cached
3319 * domain.
3320 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003321 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303322 if (ret)
3323 return ret;
3324
Daniel Vettere62b59e2015-01-21 14:53:48 +01003325 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003326
Chris Wilsond0a57782012-10-09 19:24:37 +01003327 /* Serialise direct access to this object with the barriers for
3328 * coherent writes from the GPU, by effectively invalidating the
3329 * GTT domain upon first access.
3330 */
3331 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3332 mb();
3333
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003334 /* It should now be out of any other write domains, and we can update
3335 * the domain values for our changes.
3336 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003337 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003338 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003339 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003340 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3341 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003342 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003343 }
3344
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003345 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003346 return 0;
3347}
3348
Chris Wilsonef55f922015-10-09 14:11:27 +01003349/**
3350 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003351 * @obj: object to act on
3352 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003353 *
3354 * After this function returns, the object will be in the new cache-level
3355 * across all GTT and the contents of the backing storage will be coherent,
3356 * with respect to the new cache-level. In order to keep the backing storage
3357 * coherent for all users, we only allow a single cache level to be set
3358 * globally on the object and prevent it from being changed whilst the
3359 * hardware is reading from the object. That is if the object is currently
3360 * on the scanout it will be set to uncached (or equivalent display
3361 * cache coherency) and all non-MOCS GPU access will also be uncached so
3362 * that all direct access to the scanout remains coherent.
3363 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003364int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3365 enum i915_cache_level cache_level)
3366{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003367 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003368 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003369
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003370 lockdep_assert_held(&obj->base.dev->struct_mutex);
3371
Chris Wilsone4ffd172011-04-04 09:44:39 +01003372 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003373 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003374
Chris Wilsonef55f922015-10-09 14:11:27 +01003375 /* Inspect the list of currently bound VMA and unbind any that would
3376 * be invalid given the new cache-level. This is principally to
3377 * catch the issue of the CS prefetch crossing page boundaries and
3378 * reading an invalid PTE on older architectures.
3379 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003380restart:
3381 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003382 if (!drm_mm_node_allocated(&vma->node))
3383 continue;
3384
Chris Wilson20dfbde2016-08-04 16:32:30 +01003385 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003386 DRM_DEBUG("can not change the cache level of pinned objects\n");
3387 return -EBUSY;
3388 }
3389
Chris Wilsonaa653a62016-08-04 07:52:27 +01003390 if (i915_gem_valid_gtt_space(vma, cache_level))
3391 continue;
3392
3393 ret = i915_vma_unbind(vma);
3394 if (ret)
3395 return ret;
3396
3397 /* As unbinding may affect other elements in the
3398 * obj->vma_list (due to side-effects from retiring
3399 * an active vma), play safe and restart the iterator.
3400 */
3401 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003402 }
3403
Chris Wilsonef55f922015-10-09 14:11:27 +01003404 /* We can reuse the existing drm_mm nodes but need to change the
3405 * cache-level on the PTE. We could simply unbind them all and
3406 * rebind with the correct cache-level on next use. However since
3407 * we already have a valid slot, dma mapping, pages etc, we may as
3408 * rewrite the PTE in the belief that doing so tramples upon less
3409 * state and so involves less work.
3410 */
Chris Wilson15717de2016-08-04 07:52:26 +01003411 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003412 /* Before we change the PTE, the GPU must not be accessing it.
3413 * If we wait upon the object, we know that all the bound
3414 * VMA are no longer active.
3415 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003416 ret = i915_gem_object_wait(obj,
3417 I915_WAIT_INTERRUPTIBLE |
3418 I915_WAIT_LOCKED |
3419 I915_WAIT_ALL,
3420 MAX_SCHEDULE_TIMEOUT,
3421 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003422 if (ret)
3423 return ret;
3424
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003425 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3426 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003427 /* Access to snoopable pages through the GTT is
3428 * incoherent and on some machines causes a hard
3429 * lockup. Relinquish the CPU mmaping to force
3430 * userspace to refault in the pages and we can
3431 * then double check if the GTT mapping is still
3432 * valid for that pointer access.
3433 */
3434 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003435
Chris Wilsonef55f922015-10-09 14:11:27 +01003436 /* As we no longer need a fence for GTT access,
3437 * we can relinquish it now (and so prevent having
3438 * to steal a fence from someone else on the next
3439 * fence request). Note GPU activity would have
3440 * dropped the fence as all snoopable access is
3441 * supposed to be linear.
3442 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003443 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3444 ret = i915_vma_put_fence(vma);
3445 if (ret)
3446 return ret;
3447 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003448 } else {
3449 /* We either have incoherent backing store and
3450 * so no GTT access or the architecture is fully
3451 * coherent. In such cases, existing GTT mmaps
3452 * ignore the cache bit in the PTE and we can
3453 * rewrite it without confusing the GPU or having
3454 * to force userspace to fault back in its mmaps.
3455 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003456 }
3457
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003458 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003459 if (!drm_mm_node_allocated(&vma->node))
3460 continue;
3461
3462 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3463 if (ret)
3464 return ret;
3465 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003466 }
3467
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003468 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
Chris Wilsone59dc172017-02-22 11:40:45 +00003469 i915_gem_object_is_coherent(obj))
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003470 obj->cache_dirty = true;
3471
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003472 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003473 vma->node.color = cache_level;
3474 obj->cache_level = cache_level;
3475
Chris Wilsone4ffd172011-04-04 09:44:39 +01003476 return 0;
3477}
3478
Ben Widawsky199adf42012-09-21 17:01:20 -07003479int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3480 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003481{
Ben Widawsky199adf42012-09-21 17:01:20 -07003482 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003483 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003484 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003485
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003486 rcu_read_lock();
3487 obj = i915_gem_object_lookup_rcu(file, args->handle);
3488 if (!obj) {
3489 err = -ENOENT;
3490 goto out;
3491 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003492
Chris Wilson651d7942013-08-08 14:41:10 +01003493 switch (obj->cache_level) {
3494 case I915_CACHE_LLC:
3495 case I915_CACHE_L3_LLC:
3496 args->caching = I915_CACHING_CACHED;
3497 break;
3498
Chris Wilson4257d3b2013-08-08 14:41:11 +01003499 case I915_CACHE_WT:
3500 args->caching = I915_CACHING_DISPLAY;
3501 break;
3502
Chris Wilson651d7942013-08-08 14:41:10 +01003503 default:
3504 args->caching = I915_CACHING_NONE;
3505 break;
3506 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003507out:
3508 rcu_read_unlock();
3509 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003510}
3511
Ben Widawsky199adf42012-09-21 17:01:20 -07003512int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3513 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003514{
Chris Wilson9c870d02016-10-24 13:42:15 +01003515 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003516 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003517 struct drm_i915_gem_object *obj;
3518 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003519 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003520
Ben Widawsky199adf42012-09-21 17:01:20 -07003521 switch (args->caching) {
3522 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003523 level = I915_CACHE_NONE;
3524 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003525 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003526 /*
3527 * Due to a HW issue on BXT A stepping, GPU stores via a
3528 * snooped mapping may leave stale data in a corresponding CPU
3529 * cacheline, whereas normally such cachelines would get
3530 * invalidated.
3531 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003532 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003533 return -ENODEV;
3534
Chris Wilsone6994ae2012-07-10 10:27:08 +01003535 level = I915_CACHE_LLC;
3536 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003537 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003538 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003539 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003540 default:
3541 return -EINVAL;
3542 }
3543
Chris Wilsond65415d2017-01-19 08:22:10 +00003544 obj = i915_gem_object_lookup(file, args->handle);
3545 if (!obj)
3546 return -ENOENT;
3547
3548 if (obj->cache_level == level)
3549 goto out;
3550
3551 ret = i915_gem_object_wait(obj,
3552 I915_WAIT_INTERRUPTIBLE,
3553 MAX_SCHEDULE_TIMEOUT,
3554 to_rps_client(file));
3555 if (ret)
3556 goto out;
3557
Ben Widawsky3bc29132012-09-26 16:15:20 -07003558 ret = i915_mutex_lock_interruptible(dev);
3559 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003560 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003561
3562 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003563 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003564
3565out:
3566 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003567 return ret;
3568}
3569
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003570/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003571 * Prepare buffer for display plane (scanout, cursors, etc).
3572 * Can be called from an uninterruptible phase (modesetting) and allows
3573 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003574 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003575struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003576i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3577 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003578 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003579{
Chris Wilson058d88c2016-08-15 10:49:06 +01003580 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003581 int ret;
3582
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003583 lockdep_assert_held(&obj->base.dev->struct_mutex);
3584
Chris Wilsoncc98b412013-08-09 12:25:09 +01003585 /* Mark the pin_display early so that we account for the
3586 * display coherency whilst setting up the cache domains.
3587 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003588 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003589
Eric Anholta7ef0642011-03-29 16:59:54 -07003590 /* The display engine is not coherent with the LLC cache on gen6. As
3591 * a result, we make sure that the pinning that is about to occur is
3592 * done with uncached PTEs. This is lowest common denominator for all
3593 * chipsets.
3594 *
3595 * However for gen6+, we could do better by using the GFDT bit instead
3596 * of uncaching, which would allow us to flush all the LLC-cached data
3597 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3598 */
Chris Wilson651d7942013-08-08 14:41:10 +01003599 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003600 HAS_WT(to_i915(obj->base.dev)) ?
3601 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003602 if (ret) {
3603 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003604 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003605 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003606
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003607 /* As the user may map the buffer once pinned in the display plane
3608 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003609 * always use map_and_fenceable for all scanout buffers. However,
3610 * it may simply be too big to fit into mappable, in which case
3611 * put it anyway and hope that userspace can cope (but always first
3612 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003613 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003614 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003615 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003616 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3617 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003618 if (IS_ERR(vma)) {
3619 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3620 unsigned int flags;
3621
3622 /* Valleyview is definitely limited to scanning out the first
3623 * 512MiB. Lets presume this behaviour was inherited from the
3624 * g4x display engine and that all earlier gen are similarly
3625 * limited. Testing suggests that it is a little more
3626 * complicated than this. For example, Cherryview appears quite
3627 * happy to scanout from anywhere within its global aperture.
3628 */
3629 flags = 0;
3630 if (HAS_GMCH_DISPLAY(i915))
3631 flags = PIN_MAPPABLE;
3632 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3633 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003634 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003635 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003636
Chris Wilsond8923dc2016-08-18 17:17:07 +01003637 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3638
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003639 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003640 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003641 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003642
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003643 /* It should now be out of any other write domains, and we can update
3644 * the domain values for our changes.
3645 */
Chris Wilson05394f32010-11-08 19:18:58 +00003646 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003647
Chris Wilson058d88c2016-08-15 10:49:06 +01003648 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003649
3650err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003651 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003652 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003653}
3654
3655void
Chris Wilson058d88c2016-08-15 10:49:06 +01003656i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003657{
Chris Wilson49d73912016-11-29 09:50:08 +00003658 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003659
Chris Wilson058d88c2016-08-15 10:49:06 +01003660 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003661 return;
3662
Chris Wilsond8923dc2016-08-18 17:17:07 +01003663 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003664 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003665
Chris Wilson383d5822016-08-18 17:17:08 +01003666 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003667 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003668
Chris Wilson058d88c2016-08-15 10:49:06 +01003669 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003670}
3671
Eric Anholte47c68e2008-11-14 13:35:19 -08003672/**
3673 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003674 * @obj: object to act on
3675 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003676 *
3677 * This function returns when the move is complete, including waiting on
3678 * flushes to occur.
3679 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003680int
Chris Wilson919926a2010-11-12 13:42:53 +00003681i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003682{
Eric Anholte47c68e2008-11-14 13:35:19 -08003683 int ret;
3684
Chris Wilsone95433c2016-10-28 13:58:27 +01003685 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003686
Chris Wilsone95433c2016-10-28 13:58:27 +01003687 ret = i915_gem_object_wait(obj,
3688 I915_WAIT_INTERRUPTIBLE |
3689 I915_WAIT_LOCKED |
3690 (write ? I915_WAIT_ALL : 0),
3691 MAX_SCHEDULE_TIMEOUT,
3692 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003693 if (ret)
3694 return ret;
3695
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003696 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3697 return 0;
3698
Eric Anholte47c68e2008-11-14 13:35:19 -08003699 i915_gem_object_flush_gtt_write_domain(obj);
3700
Eric Anholte47c68e2008-11-14 13:35:19 -08003701 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003702 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003703 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003704 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003705 }
3706
3707 /* It should now be out of any other write domains, and we can update
3708 * the domain values for our changes.
3709 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003710 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003711
3712 /* If we're writing through the CPU, then the GPU read domains will
3713 * need to be invalidated at next use.
3714 */
3715 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003716 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3717 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003718 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003719
3720 return 0;
3721}
3722
Eric Anholt673a3942008-07-30 12:06:12 -07003723/* Throttle our rendering by waiting until the ring has completed our requests
3724 * emitted over 20 msec ago.
3725 *
Eric Anholtb9624422009-06-03 07:27:35 +00003726 * Note that if we were to use the current jiffies each time around the loop,
3727 * we wouldn't escape the function with any frames outstanding if the time to
3728 * render a frame was over 20ms.
3729 *
Eric Anholt673a3942008-07-30 12:06:12 -07003730 * This should get us reasonable parallelism between CPU and GPU but also
3731 * relatively low latency when blocking on a particular request to finish.
3732 */
3733static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003734i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003735{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003736 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003737 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003738 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003739 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003740 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003741
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003742 /* ABI: return -EIO if already wedged */
3743 if (i915_terminally_wedged(&dev_priv->gpu_error))
3744 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003745
Chris Wilson1c255952010-09-26 11:03:27 +01003746 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003747 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003748 if (time_after_eq(request->emitted_jiffies, recent_enough))
3749 break;
3750
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003751 if (target) {
3752 list_del(&target->client_link);
3753 target->file_priv = NULL;
3754 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003755
John Harrison54fb2412014-11-24 18:49:27 +00003756 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003757 }
John Harrisonff865882014-11-24 18:49:28 +00003758 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003759 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003760 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003761
John Harrison54fb2412014-11-24 18:49:27 +00003762 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003763 return 0;
3764
Chris Wilsone95433c2016-10-28 13:58:27 +01003765 ret = i915_wait_request(target,
3766 I915_WAIT_INTERRUPTIBLE,
3767 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003768 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003769
Chris Wilsone95433c2016-10-28 13:58:27 +01003770 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003771}
3772
Chris Wilson058d88c2016-08-15 10:49:06 +01003773struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003774i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3775 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003776 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003777 u64 alignment,
3778 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003779{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003780 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3781 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003782 struct i915_vma *vma;
3783 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003784
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003785 lockdep_assert_held(&obj->base.dev->struct_mutex);
3786
Chris Wilson718659a2017-01-16 15:21:28 +00003787 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003788 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003789 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003790
3791 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3792 if (flags & PIN_NONBLOCK &&
3793 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003794 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003795
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003796 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003797 /* If the required space is larger than the available
3798 * aperture, we will not able to find a slot for the
3799 * object and unbinding the object now will be in
3800 * vain. Worse, doing so may cause us to ping-pong
3801 * the object in and out of the Global GTT and
3802 * waste a lot of cycles under the mutex.
3803 */
Chris Wilson944397f2017-01-09 16:16:11 +00003804 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003805 return ERR_PTR(-E2BIG);
3806
3807 /* If NONBLOCK is set the caller is optimistically
3808 * trying to cache the full object within the mappable
3809 * aperture, and *must* have a fallback in place for
3810 * situations where we cannot bind the object. We
3811 * can be a little more lax here and use the fallback
3812 * more often to avoid costly migrations of ourselves
3813 * and other objects within the aperture.
3814 *
3815 * Half-the-aperture is used as a simple heuristic.
3816 * More interesting would to do search for a free
3817 * block prior to making the commitment to unbind.
3818 * That caters for the self-harm case, and with a
3819 * little more heuristics (e.g. NOFAULT, NOEVICT)
3820 * we could try to minimise harm to others.
3821 */
3822 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00003823 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003824 return ERR_PTR(-ENOSPC);
3825 }
3826
Chris Wilson59bfa122016-08-04 16:32:31 +01003827 WARN(i915_vma_is_pinned(vma),
3828 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003829 " offset=%08x, req.alignment=%llx,"
3830 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3831 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003832 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003833 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003834 ret = i915_vma_unbind(vma);
3835 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003836 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003837 }
3838
Chris Wilson058d88c2016-08-15 10:49:06 +01003839 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3840 if (ret)
3841 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003842
Chris Wilson058d88c2016-08-15 10:49:06 +01003843 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003844}
3845
Chris Wilsonedf6b762016-08-09 09:23:33 +01003846static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003847{
3848 /* Note that we could alias engines in the execbuf API, but
3849 * that would be very unwise as it prevents userspace from
3850 * fine control over engine selection. Ahem.
3851 *
3852 * This should be something like EXEC_MAX_ENGINE instead of
3853 * I915_NUM_ENGINES.
3854 */
3855 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3856 return 0x10000 << id;
3857}
3858
3859static __always_inline unsigned int __busy_write_id(unsigned int id)
3860{
Chris Wilson70cb4722016-08-09 18:08:25 +01003861 /* The uABI guarantees an active writer is also amongst the read
3862 * engines. This would be true if we accessed the activity tracking
3863 * under the lock, but as we perform the lookup of the object and
3864 * its activity locklessly we can not guarantee that the last_write
3865 * being active implies that we have set the same engine flag from
3866 * last_read - hence we always set both read and write busy for
3867 * last_write.
3868 */
3869 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003870}
3871
Chris Wilsonedf6b762016-08-09 09:23:33 +01003872static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003873__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003874 unsigned int (*flag)(unsigned int id))
3875{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003876 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003877
Chris Wilsond07f0e52016-10-28 13:58:44 +01003878 /* We have to check the current hw status of the fence as the uABI
3879 * guarantees forward progress. We could rely on the idle worker
3880 * to eventually flush us, but to minimise latency just ask the
3881 * hardware.
3882 *
3883 * Note we only report on the status of native fences.
3884 */
3885 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003886 return 0;
3887
Chris Wilsond07f0e52016-10-28 13:58:44 +01003888 /* opencode to_request() in order to avoid const warnings */
3889 rq = container_of(fence, struct drm_i915_gem_request, fence);
3890 if (i915_gem_request_completed(rq))
3891 return 0;
3892
3893 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003894}
3895
Chris Wilsonedf6b762016-08-09 09:23:33 +01003896static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003897busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003898{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003899 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003900}
3901
Chris Wilsonedf6b762016-08-09 09:23:33 +01003902static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003903busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003904{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003905 if (!fence)
3906 return 0;
3907
3908 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003909}
3910
Eric Anholt673a3942008-07-30 12:06:12 -07003911int
Eric Anholt673a3942008-07-30 12:06:12 -07003912i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003913 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003914{
3915 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003916 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003917 struct reservation_object_list *list;
3918 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003919 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003920
Chris Wilsond07f0e52016-10-28 13:58:44 +01003921 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003922 rcu_read_lock();
3923 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003924 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003925 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003926
3927 /* A discrepancy here is that we do not report the status of
3928 * non-i915 fences, i.e. even though we may report the object as idle,
3929 * a call to set-domain may still stall waiting for foreign rendering.
3930 * This also means that wait-ioctl may report an object as busy,
3931 * where busy-ioctl considers it idle.
3932 *
3933 * We trade the ability to warn of foreign fences to report on which
3934 * i915 engines are active for the object.
3935 *
3936 * Alternatively, we can trade that extra information on read/write
3937 * activity with
3938 * args->busy =
3939 * !reservation_object_test_signaled_rcu(obj->resv, true);
3940 * to report the overall busyness. This is what the wait-ioctl does.
3941 *
3942 */
3943retry:
3944 seq = raw_read_seqcount(&obj->resv->seq);
3945
3946 /* Translate the exclusive fence to the READ *and* WRITE engine */
3947 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3948
3949 /* Translate shared fences to READ set of engines */
3950 list = rcu_dereference(obj->resv->fence);
3951 if (list) {
3952 unsigned int shared_count = list->shared_count, i;
3953
3954 for (i = 0; i < shared_count; ++i) {
3955 struct dma_fence *fence =
3956 rcu_dereference(list->shared[i]);
3957
3958 args->busy |= busy_check_reader(fence);
3959 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003960 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003961
Chris Wilsond07f0e52016-10-28 13:58:44 +01003962 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3963 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003964
Chris Wilsond07f0e52016-10-28 13:58:44 +01003965 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003966out:
3967 rcu_read_unlock();
3968 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003969}
3970
3971int
3972i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3973 struct drm_file *file_priv)
3974{
Akshay Joshi0206e352011-08-16 15:34:10 -04003975 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003976}
3977
Chris Wilson3ef94da2009-09-14 16:50:29 +01003978int
3979i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3980 struct drm_file *file_priv)
3981{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003982 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003983 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003984 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003985 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003986
3987 switch (args->madv) {
3988 case I915_MADV_DONTNEED:
3989 case I915_MADV_WILLNEED:
3990 break;
3991 default:
3992 return -EINVAL;
3993 }
3994
Chris Wilson03ac0642016-07-20 13:31:51 +01003995 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003996 if (!obj)
3997 return -ENOENT;
3998
3999 err = mutex_lock_interruptible(&obj->mm.lock);
4000 if (err)
4001 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004002
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004003 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004004 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004005 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004006 if (obj->mm.madv == I915_MADV_WILLNEED) {
4007 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004008 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004009 obj->mm.quirked = false;
4010 }
4011 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004012 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004013 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004014 obj->mm.quirked = true;
4015 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004016 }
4017
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004018 if (obj->mm.madv != __I915_MADV_PURGED)
4019 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004020
Chris Wilson6c085a72012-08-20 11:40:46 +02004021 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004022 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004023 i915_gem_object_truncate(obj);
4024
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004025 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004026 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004027
Chris Wilson1233e2d2016-10-28 13:58:37 +01004028out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004029 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004030 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004031}
4032
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004033static void
4034frontbuffer_retire(struct i915_gem_active *active,
4035 struct drm_i915_gem_request *request)
4036{
4037 struct drm_i915_gem_object *obj =
4038 container_of(active, typeof(*obj), frontbuffer_write);
4039
Chris Wilsond59b21e2017-02-22 11:40:49 +00004040 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004041}
4042
Chris Wilson37e680a2012-06-07 15:38:42 +01004043void i915_gem_object_init(struct drm_i915_gem_object *obj,
4044 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004045{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004046 mutex_init(&obj->mm.lock);
4047
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004048 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004049 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004050 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004051 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004052 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004053
Chris Wilson37e680a2012-06-07 15:38:42 +01004054 obj->ops = ops;
4055
Chris Wilsond07f0e52016-10-28 13:58:44 +01004056 reservation_object_init(&obj->__builtin_resv);
4057 obj->resv = &obj->__builtin_resv;
4058
Chris Wilson50349242016-08-18 17:17:04 +01004059 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004060 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004061
4062 obj->mm.madv = I915_MADV_WILLNEED;
4063 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4064 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004065
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004066 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004067}
4068
Chris Wilson37e680a2012-06-07 15:38:42 +01004069static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004070 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4071 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004072
Chris Wilson37e680a2012-06-07 15:38:42 +01004073 .get_pages = i915_gem_object_get_pages_gtt,
4074 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004075
4076 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004077};
4078
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004079struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004080i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004081{
Daniel Vetterc397b902010-04-09 19:05:07 +00004082 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004083 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004084 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004085 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004086
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004087 /* There is a prevalence of the assumption that we fit the object's
4088 * page count inside a 32bit _signed_ variable. Let's document this and
4089 * catch if we ever need to fix it. In the meantime, if you do spot
4090 * such a local variable, please consider fixing!
4091 */
4092 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4093 return ERR_PTR(-E2BIG);
4094
4095 if (overflows_type(size, obj->base.size))
4096 return ERR_PTR(-E2BIG);
4097
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004098 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004099 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004100 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004101
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004102 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004103 if (ret)
4104 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004105
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004106 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004107 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004108 /* 965gm cannot relocate objects above 4GiB. */
4109 mask &= ~__GFP_HIGHMEM;
4110 mask |= __GFP_DMA32;
4111 }
4112
Al Viro93c76a32015-12-04 23:45:44 -05004113 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004114 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004115
Chris Wilson37e680a2012-06-07 15:38:42 +01004116 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004117
Daniel Vetterc397b902010-04-09 19:05:07 +00004118 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4119 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4120
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004121 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004122 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004123 * cache) for about a 10% performance improvement
4124 * compared to uncached. Graphics requests other than
4125 * display scanout are coherent with the CPU in
4126 * accessing this cache. This means in this mode we
4127 * don't need to clflush on the CPU side, and on the
4128 * GPU side we only need to flush internal caches to
4129 * get data visible to the CPU.
4130 *
4131 * However, we maintain the display planes as UC, and so
4132 * need to rebind when first used as such.
4133 */
4134 obj->cache_level = I915_CACHE_LLC;
4135 } else
4136 obj->cache_level = I915_CACHE_NONE;
4137
Daniel Vetterd861e332013-07-24 23:25:03 +02004138 trace_i915_gem_object_create(obj);
4139
Chris Wilson05394f32010-11-08 19:18:58 +00004140 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004141
4142fail:
4143 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004144 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004145}
4146
Chris Wilson340fbd82014-05-22 09:16:52 +01004147static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4148{
4149 /* If we are the last user of the backing storage (be it shmemfs
4150 * pages or stolen etc), we know that the pages are going to be
4151 * immediately released. In this case, we can then skip copying
4152 * back the contents from the GPU.
4153 */
4154
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004155 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004156 return false;
4157
4158 if (obj->base.filp == NULL)
4159 return true;
4160
4161 /* At first glance, this looks racy, but then again so would be
4162 * userspace racing mmap against close. However, the first external
4163 * reference to the filp can only be obtained through the
4164 * i915_gem_mmap_ioctl() which safeguards us against the user
4165 * acquiring such a reference whilst we are in the middle of
4166 * freeing the object.
4167 */
4168 return atomic_long_read(&obj->base.filp->f_count) == 1;
4169}
4170
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004171static void __i915_gem_free_objects(struct drm_i915_private *i915,
4172 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004173{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004174 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004175
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004176 mutex_lock(&i915->drm.struct_mutex);
4177 intel_runtime_pm_get(i915);
4178 llist_for_each_entry(obj, freed, freed) {
4179 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004180
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004181 trace_i915_gem_object_destroy(obj);
4182
4183 GEM_BUG_ON(i915_gem_object_is_active(obj));
4184 list_for_each_entry_safe(vma, vn,
4185 &obj->vma_list, obj_link) {
4186 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4187 GEM_BUG_ON(i915_vma_is_active(vma));
4188 vma->flags &= ~I915_VMA_PIN_MASK;
4189 i915_vma_close(vma);
4190 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004191 GEM_BUG_ON(!list_empty(&obj->vma_list));
4192 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004193
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004194 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004195 }
4196 intel_runtime_pm_put(i915);
4197 mutex_unlock(&i915->drm.struct_mutex);
4198
4199 llist_for_each_entry_safe(obj, on, freed, freed) {
4200 GEM_BUG_ON(obj->bind_count);
4201 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4202
4203 if (obj->ops->release)
4204 obj->ops->release(obj);
4205
4206 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4207 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004208 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004209 GEM_BUG_ON(obj->mm.pages);
4210
4211 if (obj->base.import_attach)
4212 drm_prime_gem_destroy(&obj->base, NULL);
4213
Chris Wilsond07f0e52016-10-28 13:58:44 +01004214 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004215 drm_gem_object_release(&obj->base);
4216 i915_gem_info_remove_obj(i915, obj->base.size);
4217
4218 kfree(obj->bit_17);
4219 i915_gem_object_free(obj);
4220 }
4221}
4222
4223static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4224{
4225 struct llist_node *freed;
4226
4227 freed = llist_del_all(&i915->mm.free_list);
4228 if (unlikely(freed))
4229 __i915_gem_free_objects(i915, freed);
4230}
4231
4232static void __i915_gem_free_work(struct work_struct *work)
4233{
4234 struct drm_i915_private *i915 =
4235 container_of(work, struct drm_i915_private, mm.free_work);
4236 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004237
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004238 /* All file-owned VMA should have been released by this point through
4239 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4240 * However, the object may also be bound into the global GTT (e.g.
4241 * older GPUs without per-process support, or for direct access through
4242 * the GTT either for the user or for scanout). Those VMA still need to
4243 * unbound now.
4244 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004245
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004246 while ((freed = llist_del_all(&i915->mm.free_list)))
4247 __i915_gem_free_objects(i915, freed);
4248}
4249
4250static void __i915_gem_free_object_rcu(struct rcu_head *head)
4251{
4252 struct drm_i915_gem_object *obj =
4253 container_of(head, typeof(*obj), rcu);
4254 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4255
4256 /* We can't simply use call_rcu() from i915_gem_free_object()
4257 * as we need to block whilst unbinding, and the call_rcu
4258 * task may be called from softirq context. So we take a
4259 * detour through a worker.
4260 */
4261 if (llist_add(&obj->freed, &i915->mm.free_list))
4262 schedule_work(&i915->mm.free_work);
4263}
4264
4265void i915_gem_free_object(struct drm_gem_object *gem_obj)
4266{
4267 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4268
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004269 if (obj->mm.quirked)
4270 __i915_gem_object_unpin_pages(obj);
4271
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004272 if (discard_backing_storage(obj))
4273 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004274
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004275 /* Before we free the object, make sure any pure RCU-only
4276 * read-side critical sections are complete, e.g.
4277 * i915_gem_busy_ioctl(). For the corresponding synchronized
4278 * lookup see i915_gem_object_lookup_rcu().
4279 */
4280 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004281}
4282
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004283void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4284{
4285 lockdep_assert_held(&obj->base.dev->struct_mutex);
4286
4287 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4288 if (i915_gem_object_is_active(obj))
4289 i915_gem_object_set_active_reference(obj);
4290 else
4291 i915_gem_object_put(obj);
4292}
4293
Chris Wilson3033aca2016-10-28 13:58:47 +01004294static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4295{
4296 struct intel_engine_cs *engine;
4297 enum intel_engine_id id;
4298
4299 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004300 GEM_BUG_ON(engine->last_retired_context &&
4301 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004302}
4303
Chris Wilson24145512017-01-24 11:01:35 +00004304void i915_gem_sanitize(struct drm_i915_private *i915)
4305{
4306 /*
4307 * If we inherit context state from the BIOS or earlier occupants
4308 * of the GPU, the GPU may be in an inconsistent state when we
4309 * try to take over. The only way to remove the earlier state
4310 * is by resetting. However, resetting on earlier gen is tricky as
4311 * it may impact the display and we are uncertain about the stability
4312 * of the reset, so we only reset recent machines with logical
4313 * context support (that must be reset to remove any stray contexts).
4314 */
4315 if (HAS_HW_CONTEXTS(i915)) {
4316 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4317 WARN_ON(reset && reset != -ENODEV);
4318 }
4319}
4320
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004321int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004322{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004323 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004324 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004325
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004326 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004327 intel_suspend_gt_powersave(dev_priv);
4328
Chris Wilson45c5f202013-10-16 11:50:01 +01004329 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004330
4331 /* We have to flush all the executing contexts to main memory so
4332 * that they can saved in the hibernation image. To ensure the last
4333 * context image is coherent, we have to switch away from it. That
4334 * leaves the dev_priv->kernel_context still active when
4335 * we actually suspend, and its image in memory may not match the GPU
4336 * state. Fortunately, the kernel_context is disposable and we do
4337 * not rely on its state.
4338 */
4339 ret = i915_gem_switch_to_kernel_context(dev_priv);
4340 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004341 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004342
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004343 ret = i915_gem_wait_for_idle(dev_priv,
4344 I915_WAIT_INTERRUPTIBLE |
4345 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004346 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004347 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004348
Chris Wilsonc0336662016-05-06 15:40:21 +01004349 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004350 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004351
Chris Wilson3033aca2016-10-28 13:58:47 +01004352 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004353 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004354 mutex_unlock(&dev->struct_mutex);
4355
Chris Wilson737b1502015-01-26 18:03:03 +02004356 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004357 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004358
4359 /* As the idle_work is rearming if it detects a race, play safe and
4360 * repeat the flush until it is definitely idle.
4361 */
4362 while (flush_delayed_work(&dev_priv->gt.idle_work))
4363 ;
4364
4365 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson29105cc2010-01-07 10:39:13 +00004366
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004367 /* Assert that we sucessfully flushed all the work and
4368 * reset the GPU back to its idle, low power state.
4369 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004370 WARN_ON(dev_priv->gt.awake);
Chris Wilson05425242017-03-03 12:19:47 +00004371 WARN_ON(!intel_engines_are_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004372
Imre Deak1c777c52016-10-12 17:46:37 +03004373 /*
4374 * Neither the BIOS, ourselves or any other kernel
4375 * expects the system to be in execlists mode on startup,
4376 * so we need to reset the GPU back to legacy mode. And the only
4377 * known way to disable logical contexts is through a GPU reset.
4378 *
4379 * So in order to leave the system in a known default configuration,
4380 * always reset the GPU upon unload and suspend. Afterwards we then
4381 * clean up the GEM state tracking, flushing off the requests and
4382 * leaving the system in a known idle state.
4383 *
4384 * Note that is of the upmost importance that the GPU is idle and
4385 * all stray writes are flushed *before* we dismantle the backing
4386 * storage for the pinned objects.
4387 *
4388 * However, since we are uncertain that resetting the GPU on older
4389 * machines is a good idea, we don't - just in case it leaves the
4390 * machine in an unusable condition.
4391 */
Chris Wilson24145512017-01-24 11:01:35 +00004392 i915_gem_sanitize(dev_priv);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004393 goto out_rpm_put;
Imre Deak1c777c52016-10-12 17:46:37 +03004394
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004395err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004396 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004397out_rpm_put:
4398 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004399 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004400}
4401
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004402void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004403{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004404 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004405
Imre Deak31ab49a2016-11-07 11:20:05 +02004406 WARN_ON(dev_priv->gt.awake);
4407
Chris Wilson5ab57c72016-07-15 14:56:20 +01004408 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004409 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004410
4411 /* As we didn't flush the kernel context before suspend, we cannot
4412 * guarantee that the context image is complete. So let's just reset
4413 * it and start again.
4414 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004415 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004416
4417 mutex_unlock(&dev->struct_mutex);
4418}
4419
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004420void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004421{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004422 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004423 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4424 return;
4425
4426 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4427 DISP_TILE_SURFACE_SWIZZLING);
4428
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004429 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004430 return;
4431
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004432 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004433 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004434 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004435 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004436 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004437 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004438 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004439 else
4440 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004441}
Daniel Vettere21af882012-02-09 20:53:27 +01004442
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004443static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004444{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004445 I915_WRITE(RING_CTL(base), 0);
4446 I915_WRITE(RING_HEAD(base), 0);
4447 I915_WRITE(RING_TAIL(base), 0);
4448 I915_WRITE(RING_START(base), 0);
4449}
4450
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004451static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004452{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004453 if (IS_I830(dev_priv)) {
4454 init_unused_ring(dev_priv, PRB1_BASE);
4455 init_unused_ring(dev_priv, SRB0_BASE);
4456 init_unused_ring(dev_priv, SRB1_BASE);
4457 init_unused_ring(dev_priv, SRB2_BASE);
4458 init_unused_ring(dev_priv, SRB3_BASE);
4459 } else if (IS_GEN2(dev_priv)) {
4460 init_unused_ring(dev_priv, SRB0_BASE);
4461 init_unused_ring(dev_priv, SRB1_BASE);
4462 } else if (IS_GEN3(dev_priv)) {
4463 init_unused_ring(dev_priv, PRB1_BASE);
4464 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004465 }
4466}
4467
Chris Wilson20a8a742017-02-08 14:30:31 +00004468static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004469{
Chris Wilson20a8a742017-02-08 14:30:31 +00004470 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004471 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304472 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004473 int err;
4474
4475 for_each_engine(engine, i915, id) {
4476 err = engine->init_hw(engine);
4477 if (err)
4478 return err;
4479 }
4480
4481 return 0;
4482}
4483
4484int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4485{
Chris Wilsond200cda2016-04-28 09:56:44 +01004486 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004487
Chris Wilsonde867c22016-10-25 13:16:02 +01004488 dev_priv->gt.last_init_time = ktime_get();
4489
Chris Wilson5e4f5182015-02-13 14:35:59 +00004490 /* Double layer security blanket, see i915_gem_init() */
4491 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4492
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004493 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004494 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004495
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004496 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004497 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004498 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004499
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004500 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004501 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004502 u32 temp = I915_READ(GEN7_MSG_CTL);
4503 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4504 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004505 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004506 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4507 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4508 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4509 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004510 }
4511
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004512 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004513
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004514 /*
4515 * At least 830 can leave some of the unused rings
4516 * "active" (ie. head != tail) after resume which
4517 * will prevent c3 entry. Makes sure all unused rings
4518 * are totally idle.
4519 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004520 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004521
Dave Gordoned54c1a2016-01-19 19:02:54 +00004522 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004523
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004524 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004525 if (ret) {
4526 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4527 goto out;
4528 }
4529
4530 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004531 ret = __i915_gem_restart_engines(dev_priv);
4532 if (ret)
4533 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004534
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004535 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004536
Alex Dai33a732f2015-08-12 15:43:36 +01004537 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004538 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004539 if (ret)
4540 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004541
Chris Wilson5e4f5182015-02-13 14:35:59 +00004542out:
4543 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004544 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004545}
4546
Chris Wilson39df9192016-07-20 13:31:57 +01004547bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4548{
4549 if (INTEL_INFO(dev_priv)->gen < 6)
4550 return false;
4551
4552 /* TODO: make semaphores and Execlists play nicely together */
4553 if (i915.enable_execlists)
4554 return false;
4555
4556 if (value >= 0)
4557 return value;
4558
4559#ifdef CONFIG_INTEL_IOMMU
4560 /* Enable semaphores on SNB when IO remapping is off */
4561 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4562 return false;
4563#endif
4564
4565 return true;
4566}
4567
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004568int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004569{
Chris Wilson1070a422012-04-24 15:47:41 +01004570 int ret;
4571
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004572 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004573
Chris Wilson57822dc2017-02-22 11:40:48 +00004574 i915_gem_clflush_init(dev_priv);
4575
Oscar Mateoa83014d2014-07-24 17:04:21 +01004576 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004577 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004578 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004579 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004580 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004581 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004582 }
4583
Chris Wilson5e4f5182015-02-13 14:35:59 +00004584 /* This is just a security blanket to placate dragons.
4585 * On some systems, we very sporadically observe that the first TLBs
4586 * used by the CS may be stale, despite us poking the TLB reset. If
4587 * we hold the forcewake during initialisation these problems
4588 * just magically go away.
4589 */
4590 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4591
Chris Wilson72778cb2016-05-19 16:17:16 +01004592 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004593
4594 ret = i915_gem_init_ggtt(dev_priv);
4595 if (ret)
4596 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004597
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004598 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004599 if (ret)
4600 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004601
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004602 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004603 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004604 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004605
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004606 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004607 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004608 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004609 * wedged. But we only want to do this where the GPU is angry,
4610 * for all other failure, such as an allocation failure, bail.
4611 */
4612 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004613 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004614 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004615 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004616
4617out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004618 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004619 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004620
Chris Wilson60990322014-04-09 09:19:42 +01004621 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004622}
4623
Chris Wilson24145512017-01-24 11:01:35 +00004624void i915_gem_init_mmio(struct drm_i915_private *i915)
4625{
4626 i915_gem_sanitize(i915);
4627}
4628
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004629void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004630i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004631{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004632 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304633 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004634
Akash Goel3b3f1652016-10-13 22:44:48 +05304635 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004636 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004637}
4638
Eric Anholt673a3942008-07-30 12:06:12 -07004639void
Imre Deak40ae4e12016-03-16 14:54:03 +02004640i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4641{
Chris Wilson49ef5292016-08-18 17:17:00 +01004642 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004643
4644 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4645 !IS_CHERRYVIEW(dev_priv))
4646 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004647 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4648 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4649 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004650 dev_priv->num_fence_regs = 16;
4651 else
4652 dev_priv->num_fence_regs = 8;
4653
Chris Wilsonc0336662016-05-06 15:40:21 +01004654 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004655 dev_priv->num_fence_regs =
4656 I915_READ(vgtif_reg(avail_rs.fence_num));
4657
4658 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004659 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4660 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4661
4662 fence->i915 = dev_priv;
4663 fence->id = i;
4664 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4665 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004666 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004667
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004668 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004669}
4670
Chris Wilson73cb9702016-10-28 13:58:46 +01004671int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004672i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004673{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004674 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004675
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004676 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4677 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004678 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004679
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004680 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4681 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004682 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004683
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004684 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4685 SLAB_HWCACHE_ALIGN |
4686 SLAB_RECLAIM_ACCOUNT |
4687 SLAB_DESTROY_BY_RCU);
4688 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004689 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004690
Chris Wilson52e54202016-11-14 20:41:02 +00004691 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4692 SLAB_HWCACHE_ALIGN |
4693 SLAB_RECLAIM_ACCOUNT);
4694 if (!dev_priv->dependencies)
4695 goto err_requests;
4696
Chris Wilson73cb9702016-10-28 13:58:46 +01004697 mutex_lock(&dev_priv->drm.struct_mutex);
4698 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004699 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004700 mutex_unlock(&dev_priv->drm.struct_mutex);
4701 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004702 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004703
Ben Widawskya33afea2013-09-17 21:12:45 -07004704 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004705 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4706 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004707 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4708 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004709 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004710 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004711 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004712 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004713 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004714 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004715 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004716 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004717
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004718 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004719
Chris Wilsonce453d82011-02-21 14:43:56 +00004720 dev_priv->mm.interruptible = true;
4721
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004722 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4723
Chris Wilsonb5add952016-08-04 16:32:36 +01004724 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004725
4726 return 0;
4727
Chris Wilson52e54202016-11-14 20:41:02 +00004728err_dependencies:
4729 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004730err_requests:
4731 kmem_cache_destroy(dev_priv->requests);
4732err_vmas:
4733 kmem_cache_destroy(dev_priv->vmas);
4734err_objects:
4735 kmem_cache_destroy(dev_priv->objects);
4736err_out:
4737 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004738}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004739
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004740void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004741{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004742 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004743 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004744 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004745
Matthew Auldea84aa72016-11-17 21:04:11 +00004746 mutex_lock(&dev_priv->drm.struct_mutex);
4747 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4748 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4749 mutex_unlock(&dev_priv->drm.struct_mutex);
4750
Chris Wilson52e54202016-11-14 20:41:02 +00004751 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004752 kmem_cache_destroy(dev_priv->requests);
4753 kmem_cache_destroy(dev_priv->vmas);
4754 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004755
4756 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4757 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004758}
4759
Chris Wilson6a800ea2016-09-21 14:51:07 +01004760int i915_gem_freeze(struct drm_i915_private *dev_priv)
4761{
Chris Wilson6a800ea2016-09-21 14:51:07 +01004762 mutex_lock(&dev_priv->drm.struct_mutex);
4763 i915_gem_shrink_all(dev_priv);
4764 mutex_unlock(&dev_priv->drm.struct_mutex);
4765
Chris Wilson6a800ea2016-09-21 14:51:07 +01004766 return 0;
4767}
4768
Chris Wilson461fb992016-05-14 07:26:33 +01004769int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4770{
4771 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004772 struct list_head *phases[] = {
4773 &dev_priv->mm.unbound_list,
4774 &dev_priv->mm.bound_list,
4775 NULL
4776 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004777
4778 /* Called just before we write the hibernation image.
4779 *
4780 * We need to update the domain tracking to reflect that the CPU
4781 * will be accessing all the pages to create and restore from the
4782 * hibernation, and so upon restoration those pages will be in the
4783 * CPU domain.
4784 *
4785 * To make sure the hibernation image contains the latest state,
4786 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004787 *
4788 * To try and reduce the hibernation image, we manually shrink
4789 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004790 */
4791
Chris Wilson6a800ea2016-09-21 14:51:07 +01004792 mutex_lock(&dev_priv->drm.struct_mutex);
4793 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004794
Chris Wilson7aab2d52016-09-09 20:02:18 +01004795 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004796 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004797 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4798 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4799 }
Chris Wilson461fb992016-05-14 07:26:33 +01004800 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004801 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004802
4803 return 0;
4804}
4805
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004806void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004807{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004808 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004809 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004810
4811 /* Clean up our request list when the client is going away, so that
4812 * later retire_requests won't dereference our soon-to-be-gone
4813 * file_priv.
4814 */
Chris Wilson1c255952010-09-26 11:03:27 +01004815 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004816 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004817 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004818 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004819
Chris Wilson2e1b8732015-04-27 13:41:22 +01004820 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004821 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004822 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004823 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004824 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004825}
4826
4827int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4828{
4829 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004830 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004831
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004832 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004833
4834 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4835 if (!file_priv)
4836 return -ENOMEM;
4837
4838 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004839 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004840 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004841 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004842
4843 spin_lock_init(&file_priv->mm.lock);
4844 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004845
Chris Wilsonc80ff162016-07-27 09:07:27 +01004846 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004847
Ben Widawskye422b882013-12-06 14:10:58 -08004848 ret = i915_gem_context_open(dev, file);
4849 if (ret)
4850 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004851
Ben Widawskye422b882013-12-06 14:10:58 -08004852 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004853}
4854
Daniel Vetterb680c372014-09-19 18:27:27 +02004855/**
4856 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004857 * @old: current GEM buffer for the frontbuffer slots
4858 * @new: new GEM buffer for the frontbuffer slots
4859 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004860 *
4861 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4862 * from @old and setting them in @new. Both @old and @new can be NULL.
4863 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004864void i915_gem_track_fb(struct drm_i915_gem_object *old,
4865 struct drm_i915_gem_object *new,
4866 unsigned frontbuffer_bits)
4867{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004868 /* Control of individual bits within the mask are guarded by
4869 * the owning plane->mutex, i.e. we can never see concurrent
4870 * manipulation of individual bits. But since the bitfield as a whole
4871 * is updated using RMW, we need to use atomics in order to update
4872 * the bits.
4873 */
4874 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4875 sizeof(atomic_t) * BITS_PER_BYTE);
4876
Daniel Vettera071fa02014-06-18 23:28:09 +02004877 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004878 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4879 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004880 }
4881
4882 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004883 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4884 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004885 }
4886}
4887
Dave Gordonea702992015-07-09 19:29:02 +01004888/* Allocate a new GEM object and fill it with the supplied data */
4889struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004890i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004891 const void *data, size_t size)
4892{
4893 struct drm_i915_gem_object *obj;
4894 struct sg_table *sg;
4895 size_t bytes;
4896 int ret;
4897
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004898 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004899 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004900 return obj;
4901
4902 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4903 if (ret)
4904 goto fail;
4905
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004906 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004907 if (ret)
4908 goto fail;
4909
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004910 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004911 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004912 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004913 i915_gem_object_unpin_pages(obj);
4914
4915 if (WARN_ON(bytes != size)) {
4916 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4917 ret = -EFAULT;
4918 goto fail;
4919 }
4920
4921 return obj;
4922
4923fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004924 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004925 return ERR_PTR(ret);
4926}
Chris Wilson96d77632016-10-28 13:58:33 +01004927
4928struct scatterlist *
4929i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4930 unsigned int n,
4931 unsigned int *offset)
4932{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004933 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004934 struct scatterlist *sg;
4935 unsigned int idx, count;
4936
4937 might_sleep();
4938 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004939 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004940
4941 /* As we iterate forward through the sg, we record each entry in a
4942 * radixtree for quick repeated (backwards) lookups. If we have seen
4943 * this index previously, we will have an entry for it.
4944 *
4945 * Initial lookup is O(N), but this is amortized to O(1) for
4946 * sequential page access (where each new request is consecutive
4947 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4948 * i.e. O(1) with a large constant!
4949 */
4950 if (n < READ_ONCE(iter->sg_idx))
4951 goto lookup;
4952
4953 mutex_lock(&iter->lock);
4954
4955 /* We prefer to reuse the last sg so that repeated lookup of this
4956 * (or the subsequent) sg are fast - comparing against the last
4957 * sg is faster than going through the radixtree.
4958 */
4959
4960 sg = iter->sg_pos;
4961 idx = iter->sg_idx;
4962 count = __sg_page_count(sg);
4963
4964 while (idx + count <= n) {
4965 unsigned long exception, i;
4966 int ret;
4967
4968 /* If we cannot allocate and insert this entry, or the
4969 * individual pages from this range, cancel updating the
4970 * sg_idx so that on this lookup we are forced to linearly
4971 * scan onwards, but on future lookups we will try the
4972 * insertion again (in which case we need to be careful of
4973 * the error return reporting that we have already inserted
4974 * this index).
4975 */
4976 ret = radix_tree_insert(&iter->radix, idx, sg);
4977 if (ret && ret != -EEXIST)
4978 goto scan;
4979
4980 exception =
4981 RADIX_TREE_EXCEPTIONAL_ENTRY |
4982 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4983 for (i = 1; i < count; i++) {
4984 ret = radix_tree_insert(&iter->radix, idx + i,
4985 (void *)exception);
4986 if (ret && ret != -EEXIST)
4987 goto scan;
4988 }
4989
4990 idx += count;
4991 sg = ____sg_next(sg);
4992 count = __sg_page_count(sg);
4993 }
4994
4995scan:
4996 iter->sg_pos = sg;
4997 iter->sg_idx = idx;
4998
4999 mutex_unlock(&iter->lock);
5000
5001 if (unlikely(n < idx)) /* insertion completed by another thread */
5002 goto lookup;
5003
5004 /* In case we failed to insert the entry into the radixtree, we need
5005 * to look beyond the current sg.
5006 */
5007 while (idx + count <= n) {
5008 idx += count;
5009 sg = ____sg_next(sg);
5010 count = __sg_page_count(sg);
5011 }
5012
5013 *offset = n - idx;
5014 return sg;
5015
5016lookup:
5017 rcu_read_lock();
5018
5019 sg = radix_tree_lookup(&iter->radix, n);
5020 GEM_BUG_ON(!sg);
5021
5022 /* If this index is in the middle of multi-page sg entry,
5023 * the radixtree will contain an exceptional entry that points
5024 * to the start of that range. We will return the pointer to
5025 * the base page and the offset of this page within the
5026 * sg entry's range.
5027 */
5028 *offset = 0;
5029 if (unlikely(radix_tree_exception(sg))) {
5030 unsigned long base =
5031 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5032
5033 sg = radix_tree_lookup(&iter->radix, base);
5034 GEM_BUG_ON(!sg);
5035
5036 *offset = n - base;
5037 }
5038
5039 rcu_read_unlock();
5040
5041 return sg;
5042}
5043
5044struct page *
5045i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5046{
5047 struct scatterlist *sg;
5048 unsigned int offset;
5049
5050 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5051
5052 sg = i915_gem_object_get_sg(obj, n, &offset);
5053 return nth_page(sg_page(sg), offset);
5054}
5055
5056/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5057struct page *
5058i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5059 unsigned int n)
5060{
5061 struct page *page;
5062
5063 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005064 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005065 set_page_dirty(page);
5066
5067 return page;
5068}
5069
5070dma_addr_t
5071i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5072 unsigned long n)
5073{
5074 struct scatterlist *sg;
5075 unsigned int offset;
5076
5077 sg = i915_gem_object_get_sg(obj, n, &offset);
5078 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5079}
Chris Wilson935a2f72017-02-13 17:15:13 +00005080
5081#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5082#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005083#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005084#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005085#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005086#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005087#endif