Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 32 | #include "i915_gem_clflush.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 33 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 34 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 36 | #include "intel_frontbuffer.h" |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 37 | #include "intel_mocs.h" |
Oscar Mateo | 59b449d | 2018-04-10 09:12:47 -0700 | [diff] [blame] | 38 | #include "intel_workarounds.h" |
Matthew Auld | 465c403 | 2017-10-06 23:18:14 +0100 | [diff] [blame] | 39 | #include "i915_gemfs.h" |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 40 | #include <linux/dma-fence-array.h> |
Chris Wilson | fe3288b | 2017-02-12 17:20:01 +0000 | [diff] [blame] | 41 | #include <linux/kthread.h> |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 42 | #include <linux/reservation.h> |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 43 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 44 | #include <linux/slab.h> |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 45 | #include <linux/stop_machine.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 46 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 47 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 48 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 49 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 50 | static void i915_gem_flush_free_objects(struct drm_i915_private *i915); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 51 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 52 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 53 | { |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 54 | if (obj->cache_dirty) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 55 | return false; |
| 56 | |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 57 | if (!(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE)) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 58 | return true; |
| 59 | |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 60 | return obj->pin_global; /* currently in use by HW, keep flushed */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 61 | } |
| 62 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 63 | static int |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 64 | insert_mappable_node(struct i915_ggtt *ggtt, |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 65 | struct drm_mm_node *node, u32 size) |
| 66 | { |
| 67 | memset(node, 0, sizeof(*node)); |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 68 | return drm_mm_insert_node_in_range(&ggtt->vm.mm, node, |
Chris Wilson | 4e64e55 | 2017-02-02 21:04:38 +0000 | [diff] [blame] | 69 | size, 0, I915_COLOR_UNEVICTABLE, |
| 70 | 0, ggtt->mappable_end, |
| 71 | DRM_MM_INSERT_LOW); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | static void |
| 75 | remove_mappable_node(struct drm_mm_node *node) |
| 76 | { |
| 77 | drm_mm_remove_node(node); |
| 78 | } |
| 79 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 80 | /* some bookkeeping */ |
| 81 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
Chris Wilson | 3ef7f22 | 2016-10-18 13:02:48 +0100 | [diff] [blame] | 82 | u64 size) |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 83 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 84 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 85 | dev_priv->mm.object_count++; |
| 86 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 87 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
Chris Wilson | 3ef7f22 | 2016-10-18 13:02:48 +0100 | [diff] [blame] | 91 | u64 size) |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 92 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 93 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 94 | dev_priv->mm.object_count--; |
| 95 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 96 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 97 | } |
| 98 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 99 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 100 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 101 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 102 | int ret; |
| 103 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 104 | might_sleep(); |
| 105 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 106 | /* |
| 107 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 108 | * userspace. If it takes that long something really bad is going on and |
| 109 | * we should simply try to bail out and fail as gracefully as possible. |
| 110 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 111 | ret = wait_event_interruptible_timeout(error->reset_queue, |
Chris Wilson | 8c185ec | 2017-03-16 17:13:02 +0000 | [diff] [blame] | 112 | !i915_reset_backoff(error), |
Chris Wilson | b52992c | 2016-10-28 13:58:24 +0100 | [diff] [blame] | 113 | I915_RESET_TIMEOUT); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 114 | if (ret == 0) { |
| 115 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 116 | return -EIO; |
| 117 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 118 | return ret; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 119 | } else { |
| 120 | return 0; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 121 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 122 | } |
| 123 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 124 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 125 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 126 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 127 | int ret; |
| 128 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 129 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 130 | if (ret) |
| 131 | return ret; |
| 132 | |
| 133 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 134 | if (ret) |
| 135 | return ret; |
| 136 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 137 | return 0; |
| 138 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 139 | |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 140 | static u32 __i915_gem_park(struct drm_i915_private *i915) |
| 141 | { |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 142 | GEM_TRACE("\n"); |
| 143 | |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 144 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 145 | GEM_BUG_ON(i915->gt.active_requests); |
Chris Wilson | 643b450 | 2018-04-30 14:15:03 +0100 | [diff] [blame] | 146 | GEM_BUG_ON(!list_empty(&i915->gt.active_rings)); |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 147 | |
| 148 | if (!i915->gt.awake) |
| 149 | return I915_EPOCH_INVALID; |
| 150 | |
| 151 | GEM_BUG_ON(i915->gt.epoch == I915_EPOCH_INVALID); |
| 152 | |
| 153 | /* |
| 154 | * Be paranoid and flush a concurrent interrupt to make sure |
| 155 | * we don't reactivate any irq tasklets after parking. |
| 156 | * |
| 157 | * FIXME: Note that even though we have waited for execlists to be idle, |
| 158 | * there may still be an in-flight interrupt even though the CSB |
| 159 | * is now empty. synchronize_irq() makes sure that a residual interrupt |
| 160 | * is completed before we continue, but it doesn't prevent the HW from |
| 161 | * raising a spurious interrupt later. To complete the shield we should |
| 162 | * coordinate disabling the CS irq with flushing the interrupts. |
| 163 | */ |
| 164 | synchronize_irq(i915->drm.irq); |
| 165 | |
| 166 | intel_engines_park(i915); |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 167 | i915_timelines_park(i915); |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 168 | |
| 169 | i915_pmu_gt_parked(i915); |
Chris Wilson | 3365e22 | 2018-05-03 20:51:14 +0100 | [diff] [blame] | 170 | i915_vma_parked(i915); |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 171 | |
| 172 | i915->gt.awake = false; |
| 173 | |
| 174 | if (INTEL_GEN(i915) >= 6) |
| 175 | gen6_rps_idle(i915); |
| 176 | |
| 177 | intel_display_power_put(i915, POWER_DOMAIN_GT_IRQ); |
| 178 | |
| 179 | intel_runtime_pm_put(i915); |
| 180 | |
| 181 | return i915->gt.epoch; |
| 182 | } |
| 183 | |
| 184 | void i915_gem_park(struct drm_i915_private *i915) |
| 185 | { |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 186 | GEM_TRACE("\n"); |
| 187 | |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 188 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 189 | GEM_BUG_ON(i915->gt.active_requests); |
| 190 | |
| 191 | if (!i915->gt.awake) |
| 192 | return; |
| 193 | |
| 194 | /* Defer the actual call to __i915_gem_park() to prevent ping-pongs */ |
| 195 | mod_delayed_work(i915->wq, &i915->gt.idle_work, msecs_to_jiffies(100)); |
| 196 | } |
| 197 | |
| 198 | void i915_gem_unpark(struct drm_i915_private *i915) |
| 199 | { |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 200 | GEM_TRACE("\n"); |
| 201 | |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 202 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 203 | GEM_BUG_ON(!i915->gt.active_requests); |
| 204 | |
| 205 | if (i915->gt.awake) |
| 206 | return; |
| 207 | |
| 208 | intel_runtime_pm_get_noresume(i915); |
| 209 | |
| 210 | /* |
| 211 | * It seems that the DMC likes to transition between the DC states a lot |
| 212 | * when there are no connected displays (no active power domains) during |
| 213 | * command submission. |
| 214 | * |
| 215 | * This activity has negative impact on the performance of the chip with |
| 216 | * huge latencies observed in the interrupt handler and elsewhere. |
| 217 | * |
| 218 | * Work around it by grabbing a GT IRQ power domain whilst there is any |
| 219 | * GT activity, preventing any DC state transitions. |
| 220 | */ |
| 221 | intel_display_power_get(i915, POWER_DOMAIN_GT_IRQ); |
| 222 | |
| 223 | i915->gt.awake = true; |
| 224 | if (unlikely(++i915->gt.epoch == 0)) /* keep 0 as invalid */ |
| 225 | i915->gt.epoch = 1; |
| 226 | |
| 227 | intel_enable_gt_powersave(i915); |
| 228 | i915_update_gfx_val(i915); |
| 229 | if (INTEL_GEN(i915) >= 6) |
| 230 | gen6_rps_busy(i915); |
| 231 | i915_pmu_gt_unparked(i915); |
| 232 | |
| 233 | intel_engines_unpark(i915); |
| 234 | |
| 235 | i915_queue_hangcheck(i915); |
| 236 | |
| 237 | queue_delayed_work(i915->wq, |
| 238 | &i915->gt.retire_work, |
| 239 | round_jiffies_up_relative(HZ)); |
| 240 | } |
| 241 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 242 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 243 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 244 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 245 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 246 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 247 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 248 | struct drm_i915_gem_get_aperture *args = data; |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 249 | struct i915_vma *vma; |
Weinan Li | ff8f797 | 2017-05-31 10:35:52 +0800 | [diff] [blame] | 250 | u64 pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 251 | |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 252 | pinned = ggtt->vm.reserved; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 253 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 254 | list_for_each_entry(vma, &ggtt->vm.active_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 255 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 256 | pinned += vma->node.size; |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 257 | list_for_each_entry(vma, &ggtt->vm.inactive_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 258 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 259 | pinned += vma->node.size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 260 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 261 | |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 262 | args->aper_size = ggtt->vm.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 263 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 264 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 265 | return 0; |
| 266 | } |
| 267 | |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 268 | static int i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 269 | { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 270 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 271 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 272 | struct sg_table *st; |
| 273 | struct scatterlist *sg; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 274 | char *vaddr; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 275 | int i; |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 276 | int err; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 277 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 278 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 279 | return -EINVAL; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 280 | |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 281 | /* Always aligning to the object size, allows a single allocation |
| 282 | * to handle all possible callers, and given typical object sizes, |
| 283 | * the alignment of the buddy allocation will naturally match. |
| 284 | */ |
| 285 | phys = drm_pci_alloc(obj->base.dev, |
Ville Syrjälä | 750fae2 | 2017-09-07 17:32:03 +0300 | [diff] [blame] | 286 | roundup_pow_of_two(obj->base.size), |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 287 | roundup_pow_of_two(obj->base.size)); |
| 288 | if (!phys) |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 289 | return -ENOMEM; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 290 | |
| 291 | vaddr = phys->vaddr; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 292 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 293 | struct page *page; |
| 294 | char *src; |
| 295 | |
| 296 | page = shmem_read_mapping_page(mapping, i); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 297 | if (IS_ERR(page)) { |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 298 | err = PTR_ERR(page); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 299 | goto err_phys; |
| 300 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 301 | |
| 302 | src = kmap_atomic(page); |
| 303 | memcpy(vaddr, src, PAGE_SIZE); |
| 304 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 305 | kunmap_atomic(src); |
| 306 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 307 | put_page(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 308 | vaddr += PAGE_SIZE; |
| 309 | } |
| 310 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 311 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 312 | |
| 313 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 314 | if (!st) { |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 315 | err = -ENOMEM; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 316 | goto err_phys; |
| 317 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 318 | |
| 319 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 320 | kfree(st); |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 321 | err = -ENOMEM; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 322 | goto err_phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | sg = st->sgl; |
| 326 | sg->offset = 0; |
| 327 | sg->length = obj->base.size; |
| 328 | |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 329 | sg_dma_address(sg) = phys->busaddr; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 330 | sg_dma_len(sg) = obj->base.size; |
| 331 | |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 332 | obj->phys_handle = phys; |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 333 | |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 334 | __i915_gem_object_set_pages(obj, st, sg->length); |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 335 | |
| 336 | return 0; |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 337 | |
| 338 | err_phys: |
| 339 | drm_pci_free(obj->base.dev, phys); |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 340 | |
| 341 | return err; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 342 | } |
| 343 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 344 | static void __start_cpu_write(struct drm_i915_gem_object *obj) |
| 345 | { |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 346 | obj->read_domains = I915_GEM_DOMAIN_CPU; |
| 347 | obj->write_domain = I915_GEM_DOMAIN_CPU; |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 348 | if (cpu_write_needs_clflush(obj)) |
| 349 | obj->cache_dirty = true; |
| 350 | } |
| 351 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 352 | static void |
Chris Wilson | 2b3c831 | 2016-11-11 14:58:09 +0000 | [diff] [blame] | 353 | __i915_gem_object_release_shmem(struct drm_i915_gem_object *obj, |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 354 | struct sg_table *pages, |
| 355 | bool needs_clflush) |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 356 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 357 | GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 358 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 359 | if (obj->mm.madv == I915_MADV_DONTNEED) |
| 360 | obj->mm.dirty = false; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 361 | |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 362 | if (needs_clflush && |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 363 | (obj->read_domains & I915_GEM_DOMAIN_CPU) == 0 && |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 364 | !(obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ)) |
Chris Wilson | 2b3c831 | 2016-11-11 14:58:09 +0000 | [diff] [blame] | 365 | drm_clflush_sg(pages); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 366 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 367 | __start_cpu_write(obj); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 368 | } |
| 369 | |
| 370 | static void |
| 371 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj, |
| 372 | struct sg_table *pages) |
| 373 | { |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 374 | __i915_gem_object_release_shmem(obj, pages, false); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 375 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 376 | if (obj->mm.dirty) { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 377 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 378 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 379 | int i; |
| 380 | |
| 381 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 382 | struct page *page; |
| 383 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 384 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 385 | page = shmem_read_mapping_page(mapping, i); |
| 386 | if (IS_ERR(page)) |
| 387 | continue; |
| 388 | |
| 389 | dst = kmap_atomic(page); |
| 390 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 391 | memcpy(dst, vaddr, PAGE_SIZE); |
| 392 | kunmap_atomic(dst); |
| 393 | |
| 394 | set_page_dirty(page); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 395 | if (obj->mm.madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 396 | mark_page_accessed(page); |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 397 | put_page(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 398 | vaddr += PAGE_SIZE; |
| 399 | } |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 400 | obj->mm.dirty = false; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 401 | } |
| 402 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 403 | sg_free_table(pages); |
| 404 | kfree(pages); |
Chris Wilson | dbb4351 | 2016-12-07 13:34:11 +0000 | [diff] [blame] | 405 | |
| 406 | drm_pci_free(obj->base.dev, obj->phys_handle); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 407 | } |
| 408 | |
| 409 | static void |
| 410 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 411 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 412 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 413 | } |
| 414 | |
| 415 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 416 | .get_pages = i915_gem_object_get_pages_phys, |
| 417 | .put_pages = i915_gem_object_put_pages_phys, |
| 418 | .release = i915_gem_object_release_phys, |
| 419 | }; |
| 420 | |
Chris Wilson | 581ab1f | 2017-02-15 16:39:00 +0000 | [diff] [blame] | 421 | static const struct drm_i915_gem_object_ops i915_gem_object_ops; |
| 422 | |
Chris Wilson | 35a9611 | 2016-08-14 18:44:40 +0100 | [diff] [blame] | 423 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj) |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 424 | { |
| 425 | struct i915_vma *vma; |
| 426 | LIST_HEAD(still_in_list); |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 427 | int ret; |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 428 | |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 429 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 430 | |
| 431 | /* Closed vma are removed from the obj->vma_list - but they may |
| 432 | * still have an active binding on the object. To remove those we |
| 433 | * must wait for all rendering to complete to the object (as unbinding |
| 434 | * must anyway), and retire the requests. |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 435 | */ |
Chris Wilson | 5888fc9 | 2017-12-04 13:25:13 +0000 | [diff] [blame] | 436 | ret = i915_gem_object_set_to_cpu_domain(obj, false); |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 437 | if (ret) |
| 438 | return ret; |
| 439 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 440 | while ((vma = list_first_entry_or_null(&obj->vma_list, |
| 441 | struct i915_vma, |
| 442 | obj_link))) { |
| 443 | list_move_tail(&vma->obj_link, &still_in_list); |
| 444 | ret = i915_vma_unbind(vma); |
| 445 | if (ret) |
| 446 | break; |
| 447 | } |
| 448 | list_splice(&still_in_list, &obj->vma_list); |
| 449 | |
| 450 | return ret; |
| 451 | } |
| 452 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 453 | static long |
| 454 | i915_gem_object_wait_fence(struct dma_fence *fence, |
| 455 | unsigned int flags, |
| 456 | long timeout, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 457 | struct intel_rps_client *rps_client) |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 458 | { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 459 | struct i915_request *rq; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 460 | |
| 461 | BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1); |
| 462 | |
| 463 | if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags)) |
| 464 | return timeout; |
| 465 | |
| 466 | if (!dma_fence_is_i915(fence)) |
| 467 | return dma_fence_wait_timeout(fence, |
| 468 | flags & I915_WAIT_INTERRUPTIBLE, |
| 469 | timeout); |
| 470 | |
| 471 | rq = to_request(fence); |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 472 | if (i915_request_completed(rq)) |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 473 | goto out; |
| 474 | |
Chris Wilson | e9af4ea | 2018-01-18 13:16:09 +0000 | [diff] [blame] | 475 | /* |
| 476 | * This client is about to stall waiting for the GPU. In many cases |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 477 | * this is undesirable and limits the throughput of the system, as |
| 478 | * many clients cannot continue processing user input/output whilst |
| 479 | * blocked. RPS autotuning may take tens of milliseconds to respond |
| 480 | * to the GPU load and thus incurs additional latency for the client. |
| 481 | * We can circumvent that by promoting the GPU frequency to maximum |
| 482 | * before we wait. This makes the GPU throttle up much more quickly |
| 483 | * (good for benchmarks and user experience, e.g. window animations), |
| 484 | * but at a cost of spending more power processing the workload |
| 485 | * (bad for battery). Not all clients even want their results |
| 486 | * immediately and for them we should just let the GPU select its own |
| 487 | * frequency to maximise efficiency. To prevent a single client from |
| 488 | * forcing the clocks too high for the whole system, we only allow |
| 489 | * each client to waitboost once in a busy period. |
| 490 | */ |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 491 | if (rps_client && !i915_request_started(rq)) { |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 492 | if (INTEL_GEN(rq->i915) >= 6) |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 493 | gen6_rps_boost(rq, rps_client); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 494 | } |
| 495 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 496 | timeout = i915_request_wait(rq, flags, timeout); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 497 | |
| 498 | out: |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 499 | if (flags & I915_WAIT_LOCKED && i915_request_completed(rq)) |
| 500 | i915_request_retire_upto(rq); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 501 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 502 | return timeout; |
| 503 | } |
| 504 | |
| 505 | static long |
| 506 | i915_gem_object_wait_reservation(struct reservation_object *resv, |
| 507 | unsigned int flags, |
| 508 | long timeout, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 509 | struct intel_rps_client *rps_client) |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 510 | { |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 511 | unsigned int seq = __read_seqcount_begin(&resv->seq); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 512 | struct dma_fence *excl; |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 513 | bool prune_fences = false; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 514 | |
| 515 | if (flags & I915_WAIT_ALL) { |
| 516 | struct dma_fence **shared; |
| 517 | unsigned int count, i; |
| 518 | int ret; |
| 519 | |
| 520 | ret = reservation_object_get_fences_rcu(resv, |
| 521 | &excl, &count, &shared); |
| 522 | if (ret) |
| 523 | return ret; |
| 524 | |
| 525 | for (i = 0; i < count; i++) { |
| 526 | timeout = i915_gem_object_wait_fence(shared[i], |
| 527 | flags, timeout, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 528 | rps_client); |
Chris Wilson | d892e93 | 2017-02-12 21:53:43 +0000 | [diff] [blame] | 529 | if (timeout < 0) |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 530 | break; |
| 531 | |
| 532 | dma_fence_put(shared[i]); |
| 533 | } |
| 534 | |
| 535 | for (; i < count; i++) |
| 536 | dma_fence_put(shared[i]); |
| 537 | kfree(shared); |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 538 | |
Chris Wilson | fa73055 | 2018-03-07 17:13:03 +0000 | [diff] [blame] | 539 | /* |
| 540 | * If both shared fences and an exclusive fence exist, |
| 541 | * then by construction the shared fences must be later |
| 542 | * than the exclusive fence. If we successfully wait for |
| 543 | * all the shared fences, we know that the exclusive fence |
| 544 | * must all be signaled. If all the shared fences are |
| 545 | * signaled, we can prune the array and recover the |
| 546 | * floating references on the fences/requests. |
| 547 | */ |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 548 | prune_fences = count && timeout >= 0; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 549 | } else { |
| 550 | excl = reservation_object_get_excl_rcu(resv); |
| 551 | } |
| 552 | |
Chris Wilson | fa73055 | 2018-03-07 17:13:03 +0000 | [diff] [blame] | 553 | if (excl && timeout >= 0) |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 554 | timeout = i915_gem_object_wait_fence(excl, flags, timeout, |
| 555 | rps_client); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 556 | |
| 557 | dma_fence_put(excl); |
| 558 | |
Chris Wilson | fa73055 | 2018-03-07 17:13:03 +0000 | [diff] [blame] | 559 | /* |
| 560 | * Opportunistically prune the fences iff we know they have *all* been |
Chris Wilson | 03d1cac | 2017-03-08 13:26:28 +0000 | [diff] [blame] | 561 | * signaled and that the reservation object has not been changed (i.e. |
| 562 | * no new fences have been added). |
| 563 | */ |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 564 | if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) { |
Chris Wilson | 03d1cac | 2017-03-08 13:26:28 +0000 | [diff] [blame] | 565 | if (reservation_object_trylock(resv)) { |
| 566 | if (!__read_seqcount_retry(&resv->seq, seq)) |
| 567 | reservation_object_add_excl_fence(resv, NULL); |
| 568 | reservation_object_unlock(resv); |
| 569 | } |
Chris Wilson | e54ca97 | 2017-02-17 15:13:04 +0000 | [diff] [blame] | 570 | } |
| 571 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 572 | return timeout; |
| 573 | } |
| 574 | |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 575 | static void __fence_set_priority(struct dma_fence *fence, |
| 576 | const struct i915_sched_attr *attr) |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 577 | { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 578 | struct i915_request *rq; |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 579 | struct intel_engine_cs *engine; |
| 580 | |
Chris Wilson | c218ee0 | 2018-01-06 10:56:18 +0000 | [diff] [blame] | 581 | if (dma_fence_is_signaled(fence) || !dma_fence_is_i915(fence)) |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 582 | return; |
| 583 | |
| 584 | rq = to_request(fence); |
| 585 | engine = rq->engine; |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 586 | |
Chris Wilson | 4f6d8fc | 2018-05-07 14:57:25 +0100 | [diff] [blame] | 587 | local_bh_disable(); |
| 588 | rcu_read_lock(); /* RCU serialisation for set-wedged protection */ |
Chris Wilson | 47650db | 2018-03-07 13:42:25 +0000 | [diff] [blame] | 589 | if (engine->schedule) |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 590 | engine->schedule(rq, attr); |
Chris Wilson | 47650db | 2018-03-07 13:42:25 +0000 | [diff] [blame] | 591 | rcu_read_unlock(); |
Chris Wilson | 4f6d8fc | 2018-05-07 14:57:25 +0100 | [diff] [blame] | 592 | local_bh_enable(); /* kick the tasklets if queues were reprioritised */ |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 593 | } |
| 594 | |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 595 | static void fence_set_priority(struct dma_fence *fence, |
| 596 | const struct i915_sched_attr *attr) |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 597 | { |
| 598 | /* Recurse once into a fence-array */ |
| 599 | if (dma_fence_is_array(fence)) { |
| 600 | struct dma_fence_array *array = to_dma_fence_array(fence); |
| 601 | int i; |
| 602 | |
| 603 | for (i = 0; i < array->num_fences; i++) |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 604 | __fence_set_priority(array->fences[i], attr); |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 605 | } else { |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 606 | __fence_set_priority(fence, attr); |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 607 | } |
| 608 | } |
| 609 | |
| 610 | int |
| 611 | i915_gem_object_wait_priority(struct drm_i915_gem_object *obj, |
| 612 | unsigned int flags, |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 613 | const struct i915_sched_attr *attr) |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 614 | { |
| 615 | struct dma_fence *excl; |
| 616 | |
| 617 | if (flags & I915_WAIT_ALL) { |
| 618 | struct dma_fence **shared; |
| 619 | unsigned int count, i; |
| 620 | int ret; |
| 621 | |
| 622 | ret = reservation_object_get_fences_rcu(obj->resv, |
| 623 | &excl, &count, &shared); |
| 624 | if (ret) |
| 625 | return ret; |
| 626 | |
| 627 | for (i = 0; i < count; i++) { |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 628 | fence_set_priority(shared[i], attr); |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 629 | dma_fence_put(shared[i]); |
| 630 | } |
| 631 | |
| 632 | kfree(shared); |
| 633 | } else { |
| 634 | excl = reservation_object_get_excl_rcu(obj->resv); |
| 635 | } |
| 636 | |
| 637 | if (excl) { |
Chris Wilson | b7268c5 | 2018-04-18 19:40:52 +0100 | [diff] [blame] | 638 | fence_set_priority(excl, attr); |
Chris Wilson | 6b5e90f | 2016-11-14 20:41:05 +0000 | [diff] [blame] | 639 | dma_fence_put(excl); |
| 640 | } |
| 641 | return 0; |
| 642 | } |
| 643 | |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 644 | /** |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 645 | * Waits for rendering to the object to be completed |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 646 | * @obj: i915 gem object |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 647 | * @flags: how to wait (under a lock, for all rendering or just for writes etc) |
| 648 | * @timeout: how long to wait |
Chris Wilson | a0a8b1c | 2017-11-09 14:06:44 +0000 | [diff] [blame] | 649 | * @rps_client: client (user process) to charge for any waitboosting |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 650 | */ |
| 651 | int |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 652 | i915_gem_object_wait(struct drm_i915_gem_object *obj, |
| 653 | unsigned int flags, |
| 654 | long timeout, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 655 | struct intel_rps_client *rps_client) |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 656 | { |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 657 | might_sleep(); |
| 658 | #if IS_ENABLED(CONFIG_LOCKDEP) |
| 659 | GEM_BUG_ON(debug_locks && |
| 660 | !!lockdep_is_held(&obj->base.dev->struct_mutex) != |
| 661 | !!(flags & I915_WAIT_LOCKED)); |
| 662 | #endif |
| 663 | GEM_BUG_ON(timeout < 0); |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 664 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 665 | timeout = i915_gem_object_wait_reservation(obj->resv, |
| 666 | flags, timeout, |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 667 | rps_client); |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 668 | return timeout < 0 ? timeout : 0; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 669 | } |
| 670 | |
| 671 | static struct intel_rps_client *to_rps_client(struct drm_file *file) |
| 672 | { |
| 673 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 674 | |
Sagar Arun Kamble | 562d9ba | 2017-10-10 22:30:06 +0100 | [diff] [blame] | 675 | return &fpriv->rps_client; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 676 | } |
| 677 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 678 | static int |
| 679 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 680 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 681 | struct drm_file *file) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 682 | { |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 683 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 684 | char __user *user_data = u64_to_user_ptr(args->data_ptr); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 685 | |
| 686 | /* We manually control the domain here and pretend that it |
| 687 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 688 | */ |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 689 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | 10466d2 | 2017-01-06 15:22:38 +0000 | [diff] [blame] | 690 | if (copy_from_user(vaddr, user_data, args->size)) |
| 691 | return -EFAULT; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 692 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 693 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | 10466d2 | 2017-01-06 15:22:38 +0000 | [diff] [blame] | 694 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 695 | |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 696 | intel_fb_obj_flush(obj, ORIGIN_CPU); |
Chris Wilson | 10466d2 | 2017-01-06 15:22:38 +0000 | [diff] [blame] | 697 | return 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 698 | } |
| 699 | |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 700 | void *i915_gem_object_alloc(struct drm_i915_private *dev_priv) |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 701 | { |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 702 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 703 | } |
| 704 | |
| 705 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 706 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 707 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 708 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 709 | } |
| 710 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 711 | static int |
| 712 | i915_gem_create(struct drm_file *file, |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 713 | struct drm_i915_private *dev_priv, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 714 | uint64_t size, |
| 715 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 716 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 717 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 718 | int ret; |
| 719 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 720 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 721 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 722 | if (size == 0) |
| 723 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 724 | |
| 725 | /* Allocate the new object */ |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 726 | obj = i915_gem_object_create(dev_priv, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 727 | if (IS_ERR(obj)) |
| 728 | return PTR_ERR(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 729 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 730 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 731 | /* drop reference from allocate - handle holds it now */ |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 732 | i915_gem_object_put(obj); |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 733 | if (ret) |
| 734 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 735 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 736 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 737 | return 0; |
| 738 | } |
| 739 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 740 | int |
| 741 | i915_gem_dumb_create(struct drm_file *file, |
| 742 | struct drm_device *dev, |
| 743 | struct drm_mode_create_dumb *args) |
| 744 | { |
| 745 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 746 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 747 | args->size = args->pitch * args->height; |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 748 | return i915_gem_create(file, to_i915(dev), |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 749 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 750 | } |
| 751 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 752 | static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 753 | { |
| 754 | return !(obj->cache_level == I915_CACHE_NONE || |
| 755 | obj->cache_level == I915_CACHE_WT); |
| 756 | } |
| 757 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 758 | /** |
| 759 | * Creates a new mm object and returns a handle to it. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 760 | * @dev: drm device pointer |
| 761 | * @data: ioctl data blob |
| 762 | * @file: drm file pointer |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 763 | */ |
| 764 | int |
| 765 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 766 | struct drm_file *file) |
| 767 | { |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 768 | struct drm_i915_private *dev_priv = to_i915(dev); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 769 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 770 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 771 | i915_gem_flush_free_objects(dev_priv); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 772 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 773 | return i915_gem_create(file, dev_priv, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 774 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 775 | } |
| 776 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 777 | static inline enum fb_op_origin |
| 778 | fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain) |
| 779 | { |
| 780 | return (domain == I915_GEM_DOMAIN_GTT ? |
| 781 | obj->frontbuffer_ggtt_origin : ORIGIN_CPU); |
| 782 | } |
| 783 | |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 784 | void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv) |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 785 | { |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 786 | /* |
| 787 | * No actual flushing is required for the GTT write domain for reads |
| 788 | * from the GTT domain. Writes to it "immediately" go to main memory |
| 789 | * as far as we know, so there's no chipset flush. It also doesn't |
| 790 | * land in the GPU render cache. |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 791 | * |
| 792 | * However, we do have to enforce the order so that all writes through |
| 793 | * the GTT land before any writes to the device, such as updates to |
| 794 | * the GATT itself. |
| 795 | * |
| 796 | * We also have to wait a bit for the writes to land from the GTT. |
| 797 | * An uncached read (i.e. mmio) seems to be ideal for the round-trip |
| 798 | * timing. This issue has only been observed when switching quickly |
| 799 | * between GTT writes and CPU reads from inside the kernel on recent hw, |
| 800 | * and it appears to only affect discrete GTT blocks (i.e. on LLC |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 801 | * system agents we cannot reproduce this behaviour, until Cannonlake |
| 802 | * that was!). |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 803 | */ |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 804 | |
Chris Wilson | 900ccf3 | 2018-07-20 11:19:10 +0100 | [diff] [blame] | 805 | wmb(); |
| 806 | |
| 807 | if (INTEL_INFO(dev_priv)->has_coherent_ggtt) |
| 808 | return; |
| 809 | |
Chris Wilson | a8bd3b8 | 2018-07-17 10:26:55 +0100 | [diff] [blame] | 810 | i915_gem_chipset_flush(dev_priv); |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 811 | |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 812 | intel_runtime_pm_get(dev_priv); |
| 813 | spin_lock_irq(&dev_priv->uncore.lock); |
| 814 | |
| 815 | POSTING_READ_FW(RING_HEAD(RENDER_RING_BASE)); |
| 816 | |
| 817 | spin_unlock_irq(&dev_priv->uncore.lock); |
| 818 | intel_runtime_pm_put(dev_priv); |
| 819 | } |
| 820 | |
| 821 | static void |
| 822 | flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains) |
| 823 | { |
| 824 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
| 825 | struct i915_vma *vma; |
| 826 | |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 827 | if (!(obj->write_domain & flush_domains)) |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 828 | return; |
| 829 | |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 830 | switch (obj->write_domain) { |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 831 | case I915_GEM_DOMAIN_GTT: |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 832 | i915_gem_flush_ggtt_writes(dev_priv); |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 833 | |
| 834 | intel_fb_obj_flush(obj, |
| 835 | fb_write_origin(obj, I915_GEM_DOMAIN_GTT)); |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 836 | |
Chris Wilson | e2189dd | 2017-12-07 21:14:07 +0000 | [diff] [blame] | 837 | for_each_ggtt_vma(vma, obj) { |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 838 | if (vma->iomap) |
| 839 | continue; |
| 840 | |
| 841 | i915_vma_unset_ggtt_write(vma); |
| 842 | } |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 843 | break; |
| 844 | |
Chris Wilson | add00e6 | 2018-07-06 12:54:02 +0100 | [diff] [blame] | 845 | case I915_GEM_DOMAIN_WC: |
| 846 | wmb(); |
| 847 | break; |
| 848 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 849 | case I915_GEM_DOMAIN_CPU: |
| 850 | i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC); |
| 851 | break; |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 852 | |
| 853 | case I915_GEM_DOMAIN_RENDER: |
| 854 | if (gpu_write_needs_clflush(obj)) |
| 855 | obj->cache_dirty = true; |
| 856 | break; |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 857 | } |
| 858 | |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 859 | obj->write_domain = 0; |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 860 | } |
| 861 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 862 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 863 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 864 | const char *gpu_vaddr, int gpu_offset, |
| 865 | int length) |
| 866 | { |
| 867 | int ret, cpu_offset = 0; |
| 868 | |
| 869 | while (length > 0) { |
| 870 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 871 | int this_length = min(cacheline_end - gpu_offset, length); |
| 872 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 873 | |
| 874 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 875 | gpu_vaddr + swizzled_gpu_offset, |
| 876 | this_length); |
| 877 | if (ret) |
| 878 | return ret + length; |
| 879 | |
| 880 | cpu_offset += this_length; |
| 881 | gpu_offset += this_length; |
| 882 | length -= this_length; |
| 883 | } |
| 884 | |
| 885 | return 0; |
| 886 | } |
| 887 | |
| 888 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 889 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 890 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 891 | int length) |
| 892 | { |
| 893 | int ret, cpu_offset = 0; |
| 894 | |
| 895 | while (length > 0) { |
| 896 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 897 | int this_length = min(cacheline_end - gpu_offset, length); |
| 898 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 899 | |
| 900 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 901 | cpu_vaddr + cpu_offset, |
| 902 | this_length); |
| 903 | if (ret) |
| 904 | return ret + length; |
| 905 | |
| 906 | cpu_offset += this_length; |
| 907 | gpu_offset += this_length; |
| 908 | length -= this_length; |
| 909 | } |
| 910 | |
| 911 | return 0; |
| 912 | } |
| 913 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 914 | /* |
| 915 | * Pins the specified object's pages and synchronizes the object with |
| 916 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 917 | * flush the object from the CPU cache. |
| 918 | */ |
| 919 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 920 | unsigned int *needs_clflush) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 921 | { |
| 922 | int ret; |
| 923 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 924 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 925 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 926 | *needs_clflush = 0; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 927 | if (!i915_gem_object_has_struct_page(obj)) |
| 928 | return -ENODEV; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 929 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 930 | ret = i915_gem_object_wait(obj, |
| 931 | I915_WAIT_INTERRUPTIBLE | |
| 932 | I915_WAIT_LOCKED, |
| 933 | MAX_SCHEDULE_TIMEOUT, |
| 934 | NULL); |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 935 | if (ret) |
| 936 | return ret; |
| 937 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 938 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 939 | if (ret) |
| 940 | return ret; |
| 941 | |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 942 | if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_READ || |
| 943 | !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 944 | ret = i915_gem_object_set_to_cpu_domain(obj, false); |
| 945 | if (ret) |
| 946 | goto err_unpin; |
| 947 | else |
| 948 | goto out; |
| 949 | } |
| 950 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 951 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 952 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 953 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 954 | * read domain and manually flush cachelines (if required). This |
| 955 | * optimizes for the case when the gpu will dirty the data |
| 956 | * anyway again before the next pread happens. |
| 957 | */ |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 958 | if (!obj->cache_dirty && |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 959 | !(obj->read_domains & I915_GEM_DOMAIN_CPU)) |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 960 | *needs_clflush = CLFLUSH_BEFORE; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 961 | |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 962 | out: |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 963 | /* return with the pages pinned */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 964 | return 0; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 965 | |
| 966 | err_unpin: |
| 967 | i915_gem_object_unpin_pages(obj); |
| 968 | return ret; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 969 | } |
| 970 | |
| 971 | int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj, |
| 972 | unsigned int *needs_clflush) |
| 973 | { |
| 974 | int ret; |
| 975 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 976 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 977 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 978 | *needs_clflush = 0; |
| 979 | if (!i915_gem_object_has_struct_page(obj)) |
| 980 | return -ENODEV; |
| 981 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 982 | ret = i915_gem_object_wait(obj, |
| 983 | I915_WAIT_INTERRUPTIBLE | |
| 984 | I915_WAIT_LOCKED | |
| 985 | I915_WAIT_ALL, |
| 986 | MAX_SCHEDULE_TIMEOUT, |
| 987 | NULL); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 988 | if (ret) |
| 989 | return ret; |
| 990 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 991 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 992 | if (ret) |
| 993 | return ret; |
| 994 | |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 995 | if (obj->cache_coherent & I915_BO_CACHE_COHERENT_FOR_WRITE || |
| 996 | !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 997 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 998 | if (ret) |
| 999 | goto err_unpin; |
| 1000 | else |
| 1001 | goto out; |
| 1002 | } |
| 1003 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 1004 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 1005 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1006 | /* If we're not in the cpu write domain, set ourself into the |
| 1007 | * gtt write domain and manually flush cachelines (as required). |
| 1008 | * This optimizes for the case when the gpu will use the data |
| 1009 | * right away and we therefore have to clflush anyway. |
| 1010 | */ |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 1011 | if (!obj->cache_dirty) { |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 1012 | *needs_clflush |= CLFLUSH_AFTER; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1013 | |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 1014 | /* |
| 1015 | * Same trick applies to invalidate partially written |
| 1016 | * cachelines read before writing. |
| 1017 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 1018 | if (!(obj->read_domains & I915_GEM_DOMAIN_CPU)) |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 1019 | *needs_clflush |= CLFLUSH_BEFORE; |
| 1020 | } |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1021 | |
Chris Wilson | 7f5f95d | 2017-03-10 00:09:42 +0000 | [diff] [blame] | 1022 | out: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1023 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 1024 | obj->mm.dirty = true; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 1025 | /* return with the pages pinned */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1026 | return 0; |
Chris Wilson | 9764951 | 2016-08-18 17:16:50 +0100 | [diff] [blame] | 1027 | |
| 1028 | err_unpin: |
| 1029 | i915_gem_object_unpin_pages(obj); |
| 1030 | return ret; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 1031 | } |
| 1032 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1033 | static void |
| 1034 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 1035 | bool swizzled) |
| 1036 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1037 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1038 | unsigned long start = (unsigned long) addr; |
| 1039 | unsigned long end = (unsigned long) addr + length; |
| 1040 | |
| 1041 | /* For swizzling simply ensure that we always flush both |
| 1042 | * channels. Lame, but simple and it works. Swizzled |
| 1043 | * pwrite/pread is far from a hotpath - current userspace |
| 1044 | * doesn't use it at all. */ |
| 1045 | start = round_down(start, 128); |
| 1046 | end = round_up(end, 128); |
| 1047 | |
| 1048 | drm_clflush_virt_range((void *)start, end - start); |
| 1049 | } else { |
| 1050 | drm_clflush_virt_range(addr, length); |
| 1051 | } |
| 1052 | |
| 1053 | } |
| 1054 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1055 | /* Only difference to the fast-path function is that this can handle bit17 |
| 1056 | * and uses non-atomic copy and kmap functions. */ |
| 1057 | static int |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1058 | shmem_pread_slow(struct page *page, int offset, int length, |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1059 | char __user *user_data, |
| 1060 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 1061 | { |
| 1062 | char *vaddr; |
| 1063 | int ret; |
| 1064 | |
| 1065 | vaddr = kmap(page); |
| 1066 | if (needs_clflush) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1067 | shmem_clflush_swizzled_range(vaddr + offset, length, |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1068 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1069 | |
| 1070 | if (page_do_bit17_swizzling) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1071 | ret = __copy_to_user_swizzled(user_data, vaddr, offset, length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1072 | else |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1073 | ret = __copy_to_user(user_data, vaddr + offset, length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1074 | kunmap(page); |
| 1075 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 1076 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1077 | } |
| 1078 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1079 | static int |
| 1080 | shmem_pread(struct page *page, int offset, int length, char __user *user_data, |
| 1081 | bool page_do_bit17_swizzling, bool needs_clflush) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1082 | { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1083 | int ret; |
| 1084 | |
| 1085 | ret = -ENODEV; |
| 1086 | if (!page_do_bit17_swizzling) { |
| 1087 | char *vaddr = kmap_atomic(page); |
| 1088 | |
| 1089 | if (needs_clflush) |
| 1090 | drm_clflush_virt_range(vaddr + offset, length); |
| 1091 | ret = __copy_to_user_inatomic(user_data, vaddr + offset, length); |
| 1092 | kunmap_atomic(vaddr); |
| 1093 | } |
| 1094 | if (ret == 0) |
| 1095 | return 0; |
| 1096 | |
| 1097 | return shmem_pread_slow(page, offset, length, user_data, |
| 1098 | page_do_bit17_swizzling, needs_clflush); |
| 1099 | } |
| 1100 | |
| 1101 | static int |
| 1102 | i915_gem_shmem_pread(struct drm_i915_gem_object *obj, |
| 1103 | struct drm_i915_gem_pread *args) |
| 1104 | { |
| 1105 | char __user *user_data; |
| 1106 | u64 remain; |
| 1107 | unsigned int obj_do_bit17_swizzling; |
| 1108 | unsigned int needs_clflush; |
| 1109 | unsigned int idx, offset; |
| 1110 | int ret; |
| 1111 | |
| 1112 | obj_do_bit17_swizzling = 0; |
| 1113 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 1114 | obj_do_bit17_swizzling = BIT(17); |
| 1115 | |
| 1116 | ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex); |
| 1117 | if (ret) |
| 1118 | return ret; |
| 1119 | |
| 1120 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
| 1121 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 1122 | if (ret) |
| 1123 | return ret; |
| 1124 | |
| 1125 | remain = args->size; |
| 1126 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1127 | offset = offset_in_page(args->offset); |
| 1128 | for (idx = args->offset >> PAGE_SHIFT; remain; idx++) { |
| 1129 | struct page *page = i915_gem_object_get_page(obj, idx); |
| 1130 | int length; |
| 1131 | |
| 1132 | length = remain; |
| 1133 | if (offset + length > PAGE_SIZE) |
| 1134 | length = PAGE_SIZE - offset; |
| 1135 | |
| 1136 | ret = shmem_pread(page, offset, length, user_data, |
| 1137 | page_to_phys(page) & obj_do_bit17_swizzling, |
| 1138 | needs_clflush); |
| 1139 | if (ret) |
| 1140 | break; |
| 1141 | |
| 1142 | remain -= length; |
| 1143 | user_data += length; |
| 1144 | offset = 0; |
| 1145 | } |
| 1146 | |
| 1147 | i915_gem_obj_finish_shmem_access(obj); |
| 1148 | return ret; |
| 1149 | } |
| 1150 | |
| 1151 | static inline bool |
| 1152 | gtt_user_read(struct io_mapping *mapping, |
| 1153 | loff_t base, int offset, |
| 1154 | char __user *user_data, int length) |
| 1155 | { |
Ville Syrjälä | afe722b | 2017-09-01 20:12:52 +0300 | [diff] [blame] | 1156 | void __iomem *vaddr; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1157 | unsigned long unwritten; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1158 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1159 | /* We can use the cpu mem copy function because this is X86. */ |
Ville Syrjälä | afe722b | 2017-09-01 20:12:52 +0300 | [diff] [blame] | 1160 | vaddr = io_mapping_map_atomic_wc(mapping, base); |
| 1161 | unwritten = __copy_to_user_inatomic(user_data, |
| 1162 | (void __force *)vaddr + offset, |
| 1163 | length); |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1164 | io_mapping_unmap_atomic(vaddr); |
| 1165 | if (unwritten) { |
Ville Syrjälä | afe722b | 2017-09-01 20:12:52 +0300 | [diff] [blame] | 1166 | vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE); |
| 1167 | unwritten = copy_to_user(user_data, |
| 1168 | (void __force *)vaddr + offset, |
| 1169 | length); |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1170 | io_mapping_unmap(vaddr); |
| 1171 | } |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1172 | return unwritten; |
| 1173 | } |
| 1174 | |
| 1175 | static int |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1176 | i915_gem_gtt_pread(struct drm_i915_gem_object *obj, |
| 1177 | const struct drm_i915_gem_pread *args) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1178 | { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1179 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 1180 | struct i915_ggtt *ggtt = &i915->ggtt; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1181 | struct drm_mm_node node; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1182 | struct i915_vma *vma; |
| 1183 | void __user *user_data; |
| 1184 | u64 remain, offset; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1185 | int ret; |
| 1186 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1187 | ret = mutex_lock_interruptible(&i915->drm.struct_mutex); |
| 1188 | if (ret) |
| 1189 | return ret; |
| 1190 | |
| 1191 | intel_runtime_pm_get(i915); |
| 1192 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
Chris Wilson | a3259ca | 2017-10-09 09:44:00 +0100 | [diff] [blame] | 1193 | PIN_MAPPABLE | |
| 1194 | PIN_NONFAULT | |
| 1195 | PIN_NONBLOCK); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1196 | if (!IS_ERR(vma)) { |
| 1197 | node.start = i915_ggtt_offset(vma); |
| 1198 | node.allocated = false; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1199 | ret = i915_vma_put_fence(vma); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1200 | if (ret) { |
| 1201 | i915_vma_unpin(vma); |
| 1202 | vma = ERR_PTR(ret); |
| 1203 | } |
| 1204 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1205 | if (IS_ERR(vma)) { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1206 | ret = insert_mappable_node(ggtt, &node, PAGE_SIZE); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1207 | if (ret) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1208 | goto out_unlock; |
| 1209 | GEM_BUG_ON(!node.allocated); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1210 | } |
| 1211 | |
| 1212 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 1213 | if (ret) |
| 1214 | goto out_unpin; |
| 1215 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1216 | mutex_unlock(&i915->drm.struct_mutex); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1217 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1218 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1219 | remain = args->size; |
| 1220 | offset = args->offset; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1221 | |
| 1222 | while (remain > 0) { |
| 1223 | /* Operation in this page |
| 1224 | * |
| 1225 | * page_base = page offset within aperture |
| 1226 | * page_offset = offset within page |
| 1227 | * page_length = bytes to copy for this page |
| 1228 | */ |
| 1229 | u32 page_base = node.start; |
| 1230 | unsigned page_offset = offset_in_page(offset); |
| 1231 | unsigned page_length = PAGE_SIZE - page_offset; |
| 1232 | page_length = remain < page_length ? remain : page_length; |
| 1233 | if (node.allocated) { |
| 1234 | wmb(); |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 1235 | ggtt->vm.insert_page(&ggtt->vm, |
| 1236 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 1237 | node.start, I915_CACHE_NONE, 0); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1238 | wmb(); |
| 1239 | } else { |
| 1240 | page_base += offset & PAGE_MASK; |
| 1241 | } |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1242 | |
Matthew Auld | 73ebd50 | 2017-12-11 15:18:20 +0000 | [diff] [blame] | 1243 | if (gtt_user_read(&ggtt->iomap, page_base, page_offset, |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1244 | user_data, page_length)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1245 | ret = -EFAULT; |
| 1246 | break; |
| 1247 | } |
| 1248 | |
| 1249 | remain -= page_length; |
| 1250 | user_data += page_length; |
| 1251 | offset += page_length; |
| 1252 | } |
| 1253 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1254 | mutex_lock(&i915->drm.struct_mutex); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1255 | out_unpin: |
| 1256 | if (node.allocated) { |
| 1257 | wmb(); |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 1258 | ggtt->vm.clear_range(&ggtt->vm, node.start, node.size); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1259 | remove_mappable_node(&node); |
| 1260 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1261 | i915_vma_unpin(vma); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1262 | } |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1263 | out_unlock: |
| 1264 | intel_runtime_pm_put(i915); |
| 1265 | mutex_unlock(&i915->drm.struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 1266 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1267 | return ret; |
| 1268 | } |
| 1269 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1270 | /** |
| 1271 | * Reads data from the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1272 | * @dev: drm device pointer |
| 1273 | * @data: ioctl data blob |
| 1274 | * @file: drm file pointer |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1275 | * |
| 1276 | * On error, the contents of *data are undefined. |
| 1277 | */ |
| 1278 | int |
| 1279 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1280 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1281 | { |
| 1282 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1283 | struct drm_i915_gem_object *obj; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1284 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1285 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1286 | if (args->size == 0) |
| 1287 | return 0; |
| 1288 | |
| 1289 | if (!access_ok(VERIFY_WRITE, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1290 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1291 | args->size)) |
| 1292 | return -EFAULT; |
| 1293 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1294 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1295 | if (!obj) |
| 1296 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1297 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1298 | /* Bounds check source. */ |
Matthew Auld | 966d5bf | 2016-12-13 20:32:22 +0000 | [diff] [blame] | 1299 | if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1300 | ret = -EINVAL; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1301 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1302 | } |
| 1303 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1304 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 1305 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 1306 | ret = i915_gem_object_wait(obj, |
| 1307 | I915_WAIT_INTERRUPTIBLE, |
| 1308 | MAX_SCHEDULE_TIMEOUT, |
| 1309 | to_rps_client(file)); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1310 | if (ret) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1311 | goto out; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1312 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1313 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1314 | if (ret) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1315 | goto out; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1316 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1317 | ret = i915_gem_shmem_pread(obj, args); |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1318 | if (ret == -EFAULT || ret == -ENODEV) |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1319 | ret = i915_gem_gtt_pread(obj, args); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1320 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1321 | i915_gem_object_unpin_pages(obj); |
| 1322 | out: |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1323 | i915_gem_object_put(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1324 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1325 | } |
| 1326 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1327 | /* This is the fast write path which cannot handle |
| 1328 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1329 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1330 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1331 | static inline bool |
| 1332 | ggtt_write(struct io_mapping *mapping, |
| 1333 | loff_t base, int offset, |
| 1334 | char __user *user_data, int length) |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1335 | { |
Ville Syrjälä | afe722b | 2017-09-01 20:12:52 +0300 | [diff] [blame] | 1336 | void __iomem *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1337 | unsigned long unwritten; |
| 1338 | |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1339 | /* We can use the cpu mem copy function because this is X86. */ |
Ville Syrjälä | afe722b | 2017-09-01 20:12:52 +0300 | [diff] [blame] | 1340 | vaddr = io_mapping_map_atomic_wc(mapping, base); |
| 1341 | unwritten = __copy_from_user_inatomic_nocache((void __force *)vaddr + offset, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1342 | user_data, length); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1343 | io_mapping_unmap_atomic(vaddr); |
| 1344 | if (unwritten) { |
Ville Syrjälä | afe722b | 2017-09-01 20:12:52 +0300 | [diff] [blame] | 1345 | vaddr = io_mapping_map_wc(mapping, base, PAGE_SIZE); |
| 1346 | unwritten = copy_from_user((void __force *)vaddr + offset, |
| 1347 | user_data, length); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1348 | io_mapping_unmap(vaddr); |
| 1349 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1350 | |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1351 | return unwritten; |
| 1352 | } |
| 1353 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1354 | /** |
| 1355 | * This is the fast pwrite path, where we copy the data directly from the |
| 1356 | * user into the GTT, uncached. |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1357 | * @obj: i915 GEM object |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1358 | * @args: pwrite arguments structure |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1359 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1360 | static int |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1361 | i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj, |
| 1362 | const struct drm_i915_gem_pwrite *args) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1363 | { |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1364 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1365 | struct i915_ggtt *ggtt = &i915->ggtt; |
| 1366 | struct drm_mm_node node; |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1367 | struct i915_vma *vma; |
| 1368 | u64 remain, offset; |
| 1369 | void __user *user_data; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1370 | int ret; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1371 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1372 | ret = mutex_lock_interruptible(&i915->drm.struct_mutex); |
| 1373 | if (ret) |
| 1374 | return ret; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1375 | |
Chris Wilson | 8bd81815 | 2017-10-19 07:37:33 +0100 | [diff] [blame] | 1376 | if (i915_gem_object_has_struct_page(obj)) { |
| 1377 | /* |
| 1378 | * Avoid waking the device up if we can fallback, as |
| 1379 | * waking/resuming is very slow (worst-case 10-100 ms |
| 1380 | * depending on PCI sleeps and our own resume time). |
| 1381 | * This easily dwarfs any performance advantage from |
| 1382 | * using the cache bypass of indirect GGTT access. |
| 1383 | */ |
| 1384 | if (!intel_runtime_pm_get_if_in_use(i915)) { |
| 1385 | ret = -EFAULT; |
| 1386 | goto out_unlock; |
| 1387 | } |
| 1388 | } else { |
| 1389 | /* No backing pages, no fallback, we must force GGTT access */ |
| 1390 | intel_runtime_pm_get(i915); |
| 1391 | } |
| 1392 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1393 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
Chris Wilson | a3259ca | 2017-10-09 09:44:00 +0100 | [diff] [blame] | 1394 | PIN_MAPPABLE | |
| 1395 | PIN_NONFAULT | |
| 1396 | PIN_NONBLOCK); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1397 | if (!IS_ERR(vma)) { |
| 1398 | node.start = i915_ggtt_offset(vma); |
| 1399 | node.allocated = false; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1400 | ret = i915_vma_put_fence(vma); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1401 | if (ret) { |
| 1402 | i915_vma_unpin(vma); |
| 1403 | vma = ERR_PTR(ret); |
| 1404 | } |
| 1405 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1406 | if (IS_ERR(vma)) { |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1407 | ret = insert_mappable_node(ggtt, &node, PAGE_SIZE); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1408 | if (ret) |
Chris Wilson | 8bd81815 | 2017-10-19 07:37:33 +0100 | [diff] [blame] | 1409 | goto out_rpm; |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1410 | GEM_BUG_ON(!node.allocated); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1411 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1412 | |
| 1413 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 1414 | if (ret) |
| 1415 | goto out_unpin; |
| 1416 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1417 | mutex_unlock(&i915->drm.struct_mutex); |
| 1418 | |
Chris Wilson | b19482d | 2016-08-18 17:16:43 +0100 | [diff] [blame] | 1419 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1420 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1421 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1422 | offset = args->offset; |
| 1423 | remain = args->size; |
| 1424 | while (remain) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1425 | /* Operation in this page |
| 1426 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1427 | * page_base = page offset within aperture |
| 1428 | * page_offset = offset within page |
| 1429 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1430 | */ |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1431 | u32 page_base = node.start; |
Chris Wilson | bb6dc8d | 2016-10-28 13:58:39 +0100 | [diff] [blame] | 1432 | unsigned int page_offset = offset_in_page(offset); |
| 1433 | unsigned int page_length = PAGE_SIZE - page_offset; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1434 | page_length = remain < page_length ? remain : page_length; |
| 1435 | if (node.allocated) { |
| 1436 | wmb(); /* flush the write before we modify the GGTT */ |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 1437 | ggtt->vm.insert_page(&ggtt->vm, |
| 1438 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 1439 | node.start, I915_CACHE_NONE, 0); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1440 | wmb(); /* flush modifications to the GGTT (insert_page) */ |
| 1441 | } else { |
| 1442 | page_base += offset & PAGE_MASK; |
| 1443 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1444 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1445 | * source page isn't available. Return the error and we'll |
| 1446 | * retry in the slow path. |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1447 | * If the object is non-shmem backed, we retry again with the |
| 1448 | * path that handles page fault. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1449 | */ |
Matthew Auld | 73ebd50 | 2017-12-11 15:18:20 +0000 | [diff] [blame] | 1450 | if (ggtt_write(&ggtt->iomap, page_base, page_offset, |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1451 | user_data, page_length)) { |
| 1452 | ret = -EFAULT; |
| 1453 | break; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1454 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1455 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1456 | remain -= page_length; |
| 1457 | user_data += page_length; |
| 1458 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1459 | } |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 1460 | intel_fb_obj_flush(obj, ORIGIN_CPU); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1461 | |
| 1462 | mutex_lock(&i915->drm.struct_mutex); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1463 | out_unpin: |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1464 | if (node.allocated) { |
| 1465 | wmb(); |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 1466 | ggtt->vm.clear_range(&ggtt->vm, node.start, node.size); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1467 | remove_mappable_node(&node); |
| 1468 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1469 | i915_vma_unpin(vma); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1470 | } |
Chris Wilson | 8bd81815 | 2017-10-19 07:37:33 +0100 | [diff] [blame] | 1471 | out_rpm: |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1472 | intel_runtime_pm_put(i915); |
Chris Wilson | 8bd81815 | 2017-10-19 07:37:33 +0100 | [diff] [blame] | 1473 | out_unlock: |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1474 | mutex_unlock(&i915->drm.struct_mutex); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1475 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1476 | } |
| 1477 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1478 | static int |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1479 | shmem_pwrite_slow(struct page *page, int offset, int length, |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1480 | char __user *user_data, |
| 1481 | bool page_do_bit17_swizzling, |
| 1482 | bool needs_clflush_before, |
| 1483 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1484 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1485 | char *vaddr; |
| 1486 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1487 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1488 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1489 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1490 | shmem_clflush_swizzled_range(vaddr + offset, length, |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1491 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1492 | if (page_do_bit17_swizzling) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1493 | ret = __copy_from_user_swizzled(vaddr, offset, user_data, |
| 1494 | length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1495 | else |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1496 | ret = __copy_from_user(vaddr + offset, user_data, length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1497 | if (needs_clflush_after) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1498 | shmem_clflush_swizzled_range(vaddr + offset, length, |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1499 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1500 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1501 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1502 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1503 | } |
| 1504 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1505 | /* Per-page copy function for the shmem pwrite fastpath. |
| 1506 | * Flushes invalid cachelines before writing to the target if |
| 1507 | * needs_clflush_before is set and flushes out any written cachelines after |
| 1508 | * writing if needs_clflush is set. |
| 1509 | */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1510 | static int |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1511 | shmem_pwrite(struct page *page, int offset, int len, char __user *user_data, |
| 1512 | bool page_do_bit17_swizzling, |
| 1513 | bool needs_clflush_before, |
| 1514 | bool needs_clflush_after) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1515 | { |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1516 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1517 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1518 | ret = -ENODEV; |
| 1519 | if (!page_do_bit17_swizzling) { |
| 1520 | char *vaddr = kmap_atomic(page); |
| 1521 | |
| 1522 | if (needs_clflush_before) |
| 1523 | drm_clflush_virt_range(vaddr + offset, len); |
| 1524 | ret = __copy_from_user_inatomic(vaddr + offset, user_data, len); |
| 1525 | if (needs_clflush_after) |
| 1526 | drm_clflush_virt_range(vaddr + offset, len); |
| 1527 | |
| 1528 | kunmap_atomic(vaddr); |
| 1529 | } |
| 1530 | if (ret == 0) |
| 1531 | return ret; |
| 1532 | |
| 1533 | return shmem_pwrite_slow(page, offset, len, user_data, |
| 1534 | page_do_bit17_swizzling, |
| 1535 | needs_clflush_before, |
| 1536 | needs_clflush_after); |
| 1537 | } |
| 1538 | |
| 1539 | static int |
| 1540 | i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj, |
| 1541 | const struct drm_i915_gem_pwrite *args) |
| 1542 | { |
| 1543 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 1544 | void __user *user_data; |
| 1545 | u64 remain; |
| 1546 | unsigned int obj_do_bit17_swizzling; |
| 1547 | unsigned int partial_cacheline_write; |
| 1548 | unsigned int needs_clflush; |
| 1549 | unsigned int offset, idx; |
| 1550 | int ret; |
| 1551 | |
| 1552 | ret = mutex_lock_interruptible(&i915->drm.struct_mutex); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1553 | if (ret) |
| 1554 | return ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1555 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1556 | ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush); |
| 1557 | mutex_unlock(&i915->drm.struct_mutex); |
| 1558 | if (ret) |
| 1559 | return ret; |
| 1560 | |
| 1561 | obj_do_bit17_swizzling = 0; |
| 1562 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 1563 | obj_do_bit17_swizzling = BIT(17); |
| 1564 | |
| 1565 | /* If we don't overwrite a cacheline completely we need to be |
| 1566 | * careful to have up-to-date data by first clflushing. Don't |
| 1567 | * overcomplicate things and flush the entire patch. |
| 1568 | */ |
| 1569 | partial_cacheline_write = 0; |
| 1570 | if (needs_clflush & CLFLUSH_BEFORE) |
| 1571 | partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1; |
| 1572 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1573 | user_data = u64_to_user_ptr(args->data_ptr); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1574 | remain = args->size; |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1575 | offset = offset_in_page(args->offset); |
| 1576 | for (idx = args->offset >> PAGE_SHIFT; remain; idx++) { |
| 1577 | struct page *page = i915_gem_object_get_page(obj, idx); |
| 1578 | int length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1579 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1580 | length = remain; |
| 1581 | if (offset + length > PAGE_SIZE) |
| 1582 | length = PAGE_SIZE - offset; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1583 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1584 | ret = shmem_pwrite(page, offset, length, user_data, |
| 1585 | page_to_phys(page) & obj_do_bit17_swizzling, |
| 1586 | (offset | length) & partial_cacheline_write, |
| 1587 | needs_clflush & CLFLUSH_AFTER); |
| 1588 | if (ret) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1589 | break; |
| 1590 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1591 | remain -= length; |
| 1592 | user_data += length; |
| 1593 | offset = 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1594 | } |
| 1595 | |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 1596 | intel_fb_obj_flush(obj, ORIGIN_CPU); |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1597 | i915_gem_obj_finish_shmem_access(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1598 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1599 | } |
| 1600 | |
| 1601 | /** |
| 1602 | * Writes data to the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1603 | * @dev: drm device |
| 1604 | * @data: ioctl data blob |
| 1605 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1606 | * |
| 1607 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1608 | */ |
| 1609 | int |
| 1610 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1611 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1612 | { |
| 1613 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1614 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1615 | int ret; |
| 1616 | |
| 1617 | if (args->size == 0) |
| 1618 | return 0; |
| 1619 | |
| 1620 | if (!access_ok(VERIFY_READ, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1621 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1622 | args->size)) |
| 1623 | return -EFAULT; |
| 1624 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1625 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1626 | if (!obj) |
| 1627 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1628 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1629 | /* Bounds check destination. */ |
Matthew Auld | 966d5bf | 2016-12-13 20:32:22 +0000 | [diff] [blame] | 1630 | if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1631 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1632 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1633 | } |
| 1634 | |
Chris Wilson | f8c1cce | 2018-07-12 19:53:14 +0100 | [diff] [blame] | 1635 | /* Writes not allowed into this read-only object */ |
| 1636 | if (i915_gem_object_is_readonly(obj)) { |
| 1637 | ret = -EINVAL; |
| 1638 | goto err; |
| 1639 | } |
| 1640 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1641 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1642 | |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 1643 | ret = -ENODEV; |
| 1644 | if (obj->ops->pwrite) |
| 1645 | ret = obj->ops->pwrite(obj, args); |
| 1646 | if (ret != -ENODEV) |
| 1647 | goto err; |
| 1648 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 1649 | ret = i915_gem_object_wait(obj, |
| 1650 | I915_WAIT_INTERRUPTIBLE | |
| 1651 | I915_WAIT_ALL, |
| 1652 | MAX_SCHEDULE_TIMEOUT, |
| 1653 | to_rps_client(file)); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1654 | if (ret) |
| 1655 | goto err; |
| 1656 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1657 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1658 | if (ret) |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1659 | goto err; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1660 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1661 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1662 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1663 | * it would end up going through the fenced access, and we'll get |
| 1664 | * different detiling behavior between reading and writing. |
| 1665 | * pread/pwrite currently are reading and writing from the CPU |
| 1666 | * perspective, requiring manual detiling by the client. |
| 1667 | */ |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1668 | if (!i915_gem_object_has_struct_page(obj) || |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1669 | cpu_write_needs_clflush(obj)) |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1670 | /* Note that the gtt paths might fail with non-page-backed user |
| 1671 | * pointers (e.g. gtt mappings when moving data between |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 1672 | * textures). Fallback to the shmem path in that case. |
| 1673 | */ |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1674 | ret = i915_gem_gtt_pwrite_fast(obj, args); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1675 | |
Chris Wilson | d1054ee | 2016-07-16 18:42:36 +0100 | [diff] [blame] | 1676 | if (ret == -EFAULT || ret == -ENOSPC) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1677 | if (obj->phys_handle) |
| 1678 | ret = i915_gem_phys_pwrite(obj, args, file); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1679 | else |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1680 | ret = i915_gem_shmem_pwrite(obj, args); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1681 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1682 | |
Chris Wilson | fe11562 | 2016-10-28 13:58:40 +0100 | [diff] [blame] | 1683 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1684 | err: |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1685 | i915_gem_object_put(obj); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1686 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1687 | } |
| 1688 | |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1689 | static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj) |
| 1690 | { |
| 1691 | struct drm_i915_private *i915; |
| 1692 | struct list_head *list; |
| 1693 | struct i915_vma *vma; |
| 1694 | |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 1695 | GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj)); |
| 1696 | |
Chris Wilson | e2189dd | 2017-12-07 21:14:07 +0000 | [diff] [blame] | 1697 | for_each_ggtt_vma(vma, obj) { |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1698 | if (i915_vma_is_active(vma)) |
| 1699 | continue; |
| 1700 | |
| 1701 | if (!drm_mm_node_allocated(&vma->node)) |
| 1702 | continue; |
| 1703 | |
| 1704 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
| 1705 | } |
| 1706 | |
| 1707 | i915 = to_i915(obj->base.dev); |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 1708 | spin_lock(&i915->mm.obj_lock); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1709 | list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list; |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 1710 | list_move_tail(&obj->mm.link, list); |
| 1711 | spin_unlock(&i915->mm.obj_lock); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1712 | } |
| 1713 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1714 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1715 | * Called when user space prepares to use an object with the CPU, either |
| 1716 | * through the mmap ioctl's mapping or a GTT mapping. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1717 | * @dev: drm device |
| 1718 | * @data: ioctl data blob |
| 1719 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1720 | */ |
| 1721 | int |
| 1722 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1723 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1724 | { |
| 1725 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1726 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1727 | uint32_t read_domains = args->read_domains; |
| 1728 | uint32_t write_domain = args->write_domain; |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1729 | int err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1730 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1731 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1732 | if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1733 | return -EINVAL; |
| 1734 | |
| 1735 | /* Having something in the write domain implies it's in the read |
| 1736 | * domain, and only that read domain. Enforce that in the request. |
| 1737 | */ |
| 1738 | if (write_domain != 0 && read_domains != write_domain) |
| 1739 | return -EINVAL; |
| 1740 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1741 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1742 | if (!obj) |
| 1743 | return -ENOENT; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1744 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1745 | /* Try to flush the object off the GPU without holding the lock. |
| 1746 | * We will repeat the flush holding the lock in the normal manner |
| 1747 | * to catch cases where we are gazumped. |
| 1748 | */ |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1749 | err = i915_gem_object_wait(obj, |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 1750 | I915_WAIT_INTERRUPTIBLE | |
| 1751 | (write_domain ? I915_WAIT_ALL : 0), |
| 1752 | MAX_SCHEDULE_TIMEOUT, |
| 1753 | to_rps_client(file)); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1754 | if (err) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1755 | goto out; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1756 | |
Tina Zhang | a03f395 | 2017-11-14 10:25:13 +0000 | [diff] [blame] | 1757 | /* |
| 1758 | * Proxy objects do not control access to the backing storage, ergo |
| 1759 | * they cannot be used as a means to manipulate the cache domain |
| 1760 | * tracking for that backing storage. The proxy object is always |
| 1761 | * considered to be outside of any cache domain. |
| 1762 | */ |
| 1763 | if (i915_gem_object_is_proxy(obj)) { |
| 1764 | err = -ENXIO; |
| 1765 | goto out; |
| 1766 | } |
| 1767 | |
| 1768 | /* |
| 1769 | * Flush and acquire obj->pages so that we are coherent through |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1770 | * direct access in memory with previous cached writes through |
| 1771 | * shmemfs and that our cache domain tracking remains valid. |
| 1772 | * For example, if the obj->filp was moved to swap without us |
| 1773 | * being notified and releasing the pages, we would mistakenly |
| 1774 | * continue to assume that the obj remained out of the CPU cached |
| 1775 | * domain. |
| 1776 | */ |
| 1777 | err = i915_gem_object_pin_pages(obj); |
| 1778 | if (err) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1779 | goto out; |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1780 | |
| 1781 | err = i915_mutex_lock_interruptible(dev); |
| 1782 | if (err) |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1783 | goto out_unpin; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1784 | |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1785 | if (read_domains & I915_GEM_DOMAIN_WC) |
| 1786 | err = i915_gem_object_set_to_wc_domain(obj, write_domain); |
| 1787 | else if (read_domains & I915_GEM_DOMAIN_GTT) |
| 1788 | err = i915_gem_object_set_to_gtt_domain(obj, write_domain); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1789 | else |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1790 | err = i915_gem_object_set_to_cpu_domain(obj, write_domain); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1791 | |
| 1792 | /* And bump the LRU for this access */ |
| 1793 | i915_gem_object_bump_inactive_ggtt(obj); |
| 1794 | |
| 1795 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1796 | |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1797 | if (write_domain != 0) |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 1798 | intel_fb_obj_invalidate(obj, |
| 1799 | fb_write_origin(obj, write_domain)); |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1800 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1801 | out_unpin: |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1802 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1803 | out: |
| 1804 | i915_gem_object_put(obj); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 1805 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1806 | } |
| 1807 | |
| 1808 | /** |
| 1809 | * Called when user space has done writes to this buffer |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1810 | * @dev: drm device |
| 1811 | * @data: ioctl data blob |
| 1812 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1813 | */ |
| 1814 | int |
| 1815 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1816 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1817 | { |
| 1818 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1819 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1820 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1821 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1822 | if (!obj) |
| 1823 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1824 | |
Tina Zhang | a03f395 | 2017-11-14 10:25:13 +0000 | [diff] [blame] | 1825 | /* |
| 1826 | * Proxy objects are barred from CPU access, so there is no |
| 1827 | * need to ban sw_finish as it is a nop. |
| 1828 | */ |
| 1829 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1830 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 1831 | i915_gem_object_flush_if_display(obj); |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1832 | i915_gem_object_put(obj); |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 1833 | |
| 1834 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1835 | } |
| 1836 | |
| 1837 | /** |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1838 | * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address |
| 1839 | * it is mapped to. |
| 1840 | * @dev: drm device |
| 1841 | * @data: ioctl data blob |
| 1842 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1843 | * |
| 1844 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1845 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1846 | * |
| 1847 | * IMPORTANT: |
| 1848 | * |
| 1849 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1850 | * mmap support, please don't implement mmap support like here. The modern way |
| 1851 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1852 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1853 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1854 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1855 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1856 | */ |
| 1857 | int |
| 1858 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1859 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1860 | { |
| 1861 | struct drm_i915_gem_mmap *args = data; |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1862 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1863 | unsigned long addr; |
| 1864 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1865 | if (args->flags & ~(I915_MMAP_WC)) |
| 1866 | return -EINVAL; |
| 1867 | |
Borislav Petkov | 568a58e | 2016-03-29 17:42:01 +0200 | [diff] [blame] | 1868 | if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT)) |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1869 | return -ENODEV; |
| 1870 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1871 | obj = i915_gem_object_lookup(file, args->handle); |
| 1872 | if (!obj) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1873 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1874 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1875 | /* prime objects have no backing filp to GEM mmap |
| 1876 | * pages from. |
| 1877 | */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1878 | if (!obj->base.filp) { |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1879 | i915_gem_object_put(obj); |
Tina Zhang | 274b246 | 2017-11-14 10:25:12 +0000 | [diff] [blame] | 1880 | return -ENXIO; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1881 | } |
| 1882 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1883 | addr = vm_mmap(obj->base.filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1884 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1885 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1886 | if (args->flags & I915_MMAP_WC) { |
| 1887 | struct mm_struct *mm = current->mm; |
| 1888 | struct vm_area_struct *vma; |
| 1889 | |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1890 | if (down_write_killable(&mm->mmap_sem)) { |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1891 | i915_gem_object_put(obj); |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1892 | return -EINTR; |
| 1893 | } |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1894 | vma = find_vma(mm, addr); |
| 1895 | if (vma) |
| 1896 | vma->vm_page_prot = |
| 1897 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1898 | else |
| 1899 | addr = -ENOMEM; |
| 1900 | up_write(&mm->mmap_sem); |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1901 | |
| 1902 | /* This may race, but that's ok, it only gets set */ |
Chris Wilson | 5034924 | 2016-08-18 17:17:04 +0100 | [diff] [blame] | 1903 | WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1904 | } |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 1905 | i915_gem_object_put(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1906 | if (IS_ERR((void *)addr)) |
| 1907 | return addr; |
| 1908 | |
| 1909 | args->addr_ptr = (uint64_t) addr; |
| 1910 | |
| 1911 | return 0; |
| 1912 | } |
| 1913 | |
Chris Wilson | d899ace | 2018-07-25 16:54:47 +0100 | [diff] [blame] | 1914 | static unsigned int tile_row_pages(const struct drm_i915_gem_object *obj) |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame] | 1915 | { |
Chris Wilson | 6649a0b | 2017-01-09 16:16:08 +0000 | [diff] [blame] | 1916 | return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT; |
Chris Wilson | 03af84f | 2016-08-18 17:17:01 +0100 | [diff] [blame] | 1917 | } |
| 1918 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1919 | /** |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1920 | * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps |
| 1921 | * |
| 1922 | * A history of the GTT mmap interface: |
| 1923 | * |
| 1924 | * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to |
| 1925 | * aligned and suitable for fencing, and still fit into the available |
| 1926 | * mappable space left by the pinned display objects. A classic problem |
| 1927 | * we called the page-fault-of-doom where we would ping-pong between |
| 1928 | * two objects that could not fit inside the GTT and so the memcpy |
| 1929 | * would page one object in at the expense of the other between every |
| 1930 | * single byte. |
| 1931 | * |
| 1932 | * 1 - Objects can be any size, and have any compatible fencing (X Y, or none |
| 1933 | * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the |
| 1934 | * object is too large for the available space (or simply too large |
| 1935 | * for the mappable aperture!), a view is created instead and faulted |
| 1936 | * into userspace. (This view is aligned and sized appropriately for |
| 1937 | * fenced access.) |
| 1938 | * |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1939 | * 2 - Recognise WC as a separate cache domain so that we can flush the |
| 1940 | * delayed writes via GTT before performing direct access via WC. |
| 1941 | * |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1942 | * Restrictions: |
| 1943 | * |
| 1944 | * * snoopable objects cannot be accessed via the GTT. It can cause machine |
| 1945 | * hangs on some architectures, corruption on others. An attempt to service |
| 1946 | * a GTT page fault from a snoopable object will generate a SIGBUS. |
| 1947 | * |
| 1948 | * * the object must be able to fit into RAM (physical memory, though no |
| 1949 | * limited to the mappable aperture). |
| 1950 | * |
| 1951 | * |
| 1952 | * Caveats: |
| 1953 | * |
| 1954 | * * a new GTT page fault will synchronize rendering from the GPU and flush |
| 1955 | * all data to system memory. Subsequent access will not be synchronized. |
| 1956 | * |
| 1957 | * * all mappings are revoked on runtime device suspend. |
| 1958 | * |
| 1959 | * * there are only 8, 16 or 32 fence registers to share between all users |
| 1960 | * (older machines require fence register for display and blitter access |
| 1961 | * as well). Contention of the fence registers will cause the previous users |
| 1962 | * to be unmapped and any new access will generate new page faults. |
| 1963 | * |
| 1964 | * * running out of memory while servicing a fault may generate a SIGBUS, |
| 1965 | * rather than the expected SIGSEGV. |
| 1966 | */ |
| 1967 | int i915_gem_mmap_gtt_version(void) |
| 1968 | { |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 1969 | return 2; |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1970 | } |
| 1971 | |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1972 | static inline struct i915_ggtt_view |
Chris Wilson | d899ace | 2018-07-25 16:54:47 +0100 | [diff] [blame] | 1973 | compute_partial_view(const struct drm_i915_gem_object *obj, |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1974 | pgoff_t page_offset, |
| 1975 | unsigned int chunk) |
| 1976 | { |
| 1977 | struct i915_ggtt_view view; |
| 1978 | |
| 1979 | if (i915_gem_object_is_tiled(obj)) |
| 1980 | chunk = roundup(chunk, tile_row_pages(obj)); |
| 1981 | |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1982 | view.type = I915_GGTT_VIEW_PARTIAL; |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 1983 | view.partial.offset = rounddown(page_offset, chunk); |
| 1984 | view.partial.size = |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1985 | min_t(unsigned int, chunk, |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 1986 | (obj->base.size >> PAGE_SHIFT) - view.partial.offset); |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 1987 | |
| 1988 | /* If the partial covers the entire object, just create a normal VMA. */ |
| 1989 | if (chunk >= obj->base.size >> PAGE_SHIFT) |
| 1990 | view.type = I915_GGTT_VIEW_NORMAL; |
| 1991 | |
| 1992 | return view; |
| 1993 | } |
| 1994 | |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 1995 | /** |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1996 | * i915_gem_fault - fault a page into the GTT |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 1997 | * @vmf: fault info |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1998 | * |
| 1999 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 2000 | * from userspace. The fault handler takes care of binding the object to |
| 2001 | * the GTT (if needed), allocating and programming a fence register (again, |
| 2002 | * only if needed based on whether the old reg is still valid or the object |
| 2003 | * is tiled) and inserting a new PTE into the faulting process. |
| 2004 | * |
| 2005 | * Note that the faulting process may involve evicting existing objects |
| 2006 | * from the GTT and/or fence registers to make room. So performance may |
| 2007 | * suffer if the GTT working set is large or there are few fence registers |
| 2008 | * left. |
Chris Wilson | 4cc6907 | 2016-08-25 19:05:19 +0100 | [diff] [blame] | 2009 | * |
| 2010 | * The current feature set supported by i915_gem_fault() and thus GTT mmaps |
| 2011 | * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version). |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2012 | */ |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 2013 | vm_fault_t i915_gem_fault(struct vm_fault *vmf) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2014 | { |
Chris Wilson | 420980c | 2018-06-05 14:57:46 +0100 | [diff] [blame] | 2015 | #define MIN_CHUNK_PAGES (SZ_1M >> PAGE_SHIFT) |
Dave Jiang | 11bac80 | 2017-02-24 14:56:41 -0800 | [diff] [blame] | 2016 | struct vm_area_struct *area = vmf->vma; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2017 | struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2018 | struct drm_device *dev = obj->base.dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2019 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 2020 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2021 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2022 | struct i915_vma *vma; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2023 | pgoff_t page_offset; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2024 | int ret; |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2025 | |
Chris Wilson | 3e977ac | 2018-07-12 19:53:13 +0100 | [diff] [blame] | 2026 | /* Sanity check that we allow writing into this object */ |
| 2027 | if (i915_gem_object_is_readonly(obj) && write) |
| 2028 | return VM_FAULT_SIGBUS; |
| 2029 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2030 | /* We don't use vmf->pgoff since that has the fake offset */ |
Jan Kara | 1a29d85 | 2016-12-14 15:07:01 -0800 | [diff] [blame] | 2031 | page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2032 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2033 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 2034 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 2035 | /* Try to flush the object off the GPU first without holding the lock. |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2036 | * Upon acquiring the lock, we will perform our sanity checks and then |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 2037 | * repeat the flush holding the lock in the normal manner to catch cases |
| 2038 | * where we are gazumped. |
| 2039 | */ |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 2040 | ret = i915_gem_object_wait(obj, |
| 2041 | I915_WAIT_INTERRUPTIBLE, |
| 2042 | MAX_SCHEDULE_TIMEOUT, |
| 2043 | NULL); |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 2044 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2045 | goto err; |
| 2046 | |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 2047 | ret = i915_gem_object_pin_pages(obj); |
| 2048 | if (ret) |
| 2049 | goto err; |
| 2050 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2051 | intel_runtime_pm_get(dev_priv); |
| 2052 | |
| 2053 | ret = i915_mutex_lock_interruptible(dev); |
| 2054 | if (ret) |
| 2055 | goto err_rpm; |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 2056 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 2057 | /* Access to snoopable pages through the GTT is incoherent. */ |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 2058 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 2059 | ret = -EFAULT; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2060 | goto err_unlock; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 2061 | } |
| 2062 | |
Chris Wilson | 8211887 | 2016-08-18 17:17:05 +0100 | [diff] [blame] | 2063 | |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 2064 | /* Now pin it into the GTT as needed */ |
Chris Wilson | 7e7367d | 2018-06-30 10:05:09 +0100 | [diff] [blame] | 2065 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
| 2066 | PIN_MAPPABLE | |
| 2067 | PIN_NONBLOCK | |
| 2068 | PIN_NONFAULT); |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 2069 | if (IS_ERR(vma)) { |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 2070 | /* Use a partial view if it is bigger than available space */ |
Chris Wilson | 2d4281b | 2017-01-10 09:56:32 +0000 | [diff] [blame] | 2071 | struct i915_ggtt_view view = |
Chris Wilson | 8201c1f | 2017-01-10 09:56:33 +0000 | [diff] [blame] | 2072 | compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES); |
Chris Wilson | 7e7367d | 2018-06-30 10:05:09 +0100 | [diff] [blame] | 2073 | unsigned int flags; |
Chris Wilson | aa136d9 | 2016-08-18 17:17:03 +0100 | [diff] [blame] | 2074 | |
Chris Wilson | 7e7367d | 2018-06-30 10:05:09 +0100 | [diff] [blame] | 2075 | flags = PIN_MAPPABLE; |
| 2076 | if (view.type == I915_GGTT_VIEW_NORMAL) |
| 2077 | flags |= PIN_NONBLOCK; /* avoid warnings for pinned */ |
| 2078 | |
| 2079 | /* |
| 2080 | * Userspace is now writing through an untracked VMA, abandon |
Chris Wilson | 5034924 | 2016-08-18 17:17:04 +0100 | [diff] [blame] | 2081 | * all hope that the hardware is able to track future writes. |
| 2082 | */ |
| 2083 | obj->frontbuffer_ggtt_origin = ORIGIN_CPU; |
| 2084 | |
Chris Wilson | 7e7367d | 2018-06-30 10:05:09 +0100 | [diff] [blame] | 2085 | vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, flags); |
| 2086 | if (IS_ERR(vma) && !view.type) { |
| 2087 | flags = PIN_MAPPABLE; |
| 2088 | view.type = I915_GGTT_VIEW_PARTIAL; |
| 2089 | vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, flags); |
| 2090 | } |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 2091 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2092 | if (IS_ERR(vma)) { |
| 2093 | ret = PTR_ERR(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2094 | goto err_unlock; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2095 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2096 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 2097 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 2098 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2099 | goto err_unpin; |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 2100 | |
Chris Wilson | 3bd4073 | 2017-10-09 09:43:56 +0100 | [diff] [blame] | 2101 | ret = i915_vma_pin_fence(vma); |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 2102 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2103 | goto err_unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 2104 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 2105 | /* Finally, remap it using the new GTT offset */ |
Chris Wilson | c58305a | 2016-08-19 16:54:28 +0100 | [diff] [blame] | 2106 | ret = remap_io_mapping(area, |
Chris Wilson | 8bab1193 | 2017-01-14 00:28:25 +0000 | [diff] [blame] | 2107 | area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT), |
Matthew Auld | 73ebd50 | 2017-12-11 15:18:20 +0000 | [diff] [blame] | 2108 | (ggtt->gmadr.start + vma->node.start) >> PAGE_SHIFT, |
Chris Wilson | c58305a | 2016-08-19 16:54:28 +0100 | [diff] [blame] | 2109 | min_t(u64, vma->size, area->vm_end - area->vm_start), |
Matthew Auld | 73ebd50 | 2017-12-11 15:18:20 +0000 | [diff] [blame] | 2110 | &ggtt->iomap); |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2111 | if (ret) |
| 2112 | goto err_fence; |
Chris Wilson | a61007a | 2016-08-18 17:17:02 +0100 | [diff] [blame] | 2113 | |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2114 | /* Mark as being mmapped into userspace for later revocation */ |
| 2115 | assert_rpm_wakelock_held(dev_priv); |
| 2116 | if (!i915_vma_set_userfault(vma) && !obj->userfault_count++) |
| 2117 | list_add(&obj->userfault_link, &dev_priv->mm.userfault_list); |
| 2118 | GEM_BUG_ON(!obj->userfault_count); |
| 2119 | |
Chris Wilson | 7125397b | 2017-12-06 12:49:14 +0000 | [diff] [blame] | 2120 | i915_vma_set_ggtt_write(vma); |
| 2121 | |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2122 | err_fence: |
Chris Wilson | 3bd4073 | 2017-10-09 09:43:56 +0100 | [diff] [blame] | 2123 | i915_vma_unpin_fence(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2124 | err_unpin: |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 2125 | __i915_vma_unpin(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2126 | err_unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2127 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2128 | err_rpm: |
| 2129 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | 40e62d5 | 2016-10-28 13:58:41 +0100 | [diff] [blame] | 2130 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 2131 | err: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2132 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 2133 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 2134 | /* |
| 2135 | * We eat errors when the gpu is terminally wedged to avoid |
| 2136 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 2137 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 2138 | * and so needs to be reported. |
| 2139 | */ |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 2140 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) |
| 2141 | return VM_FAULT_SIGBUS; |
Gustavo A. R. Silva | f0d759f | 2018-06-28 17:35:41 -0500 | [diff] [blame] | 2142 | /* else: fall through */ |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 2143 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 2144 | /* |
| 2145 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 2146 | * handler to reset everything when re-faulting in |
| 2147 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 2148 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 2149 | case 0: |
| 2150 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 2151 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 2152 | case -EBUSY: |
| 2153 | /* |
| 2154 | * EBUSY is ok: this just means that another thread |
| 2155 | * already did the job. |
| 2156 | */ |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 2157 | return VM_FAULT_NOPAGE; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2158 | case -ENOMEM: |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 2159 | return VM_FAULT_OOM; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 2160 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 2161 | case -EFAULT: |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 2162 | return VM_FAULT_SIGBUS; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2163 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 2164 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Chris Wilson | 5213701 | 2018-06-06 22:45:20 +0100 | [diff] [blame] | 2165 | return VM_FAULT_SIGBUS; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2166 | } |
| 2167 | } |
| 2168 | |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2169 | static void __i915_gem_object_release_mmap(struct drm_i915_gem_object *obj) |
| 2170 | { |
| 2171 | struct i915_vma *vma; |
| 2172 | |
| 2173 | GEM_BUG_ON(!obj->userfault_count); |
| 2174 | |
| 2175 | obj->userfault_count = 0; |
| 2176 | list_del(&obj->userfault_link); |
| 2177 | drm_vma_node_unmap(&obj->base.vma_node, |
| 2178 | obj->base.dev->anon_inode->i_mapping); |
| 2179 | |
Chris Wilson | e2189dd | 2017-12-07 21:14:07 +0000 | [diff] [blame] | 2180 | for_each_ggtt_vma(vma, obj) |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2181 | i915_vma_unset_userfault(vma); |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2182 | } |
| 2183 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2184 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2185 | * i915_gem_release_mmap - remove physical page mappings |
| 2186 | * @obj: obj in question |
| 2187 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 2188 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2189 | * relinquish ownership of the pages back to the system. |
| 2190 | * |
| 2191 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 2192 | * object through the GTT and then lose the fence register due to |
| 2193 | * resource pressure. Similarly if the object has been moved out of the |
| 2194 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 2195 | * mapping will then trigger a page fault on the next user access, allowing |
| 2196 | * fixup by i915_gem_fault(). |
| 2197 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 2198 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2199 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2200 | { |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 2201 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 2202 | |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2203 | /* Serialisation between user GTT access and our code depends upon |
| 2204 | * revoking the CPU's PTE whilst the mutex is held. The next user |
| 2205 | * pagefault then has to wait until we release the mutex. |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 2206 | * |
| 2207 | * Note that RPM complicates somewhat by adding an additional |
| 2208 | * requirement that operations to the GGTT be made holding the RPM |
| 2209 | * wakeref. |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2210 | */ |
Chris Wilson | 275f039 | 2016-10-24 13:42:14 +0100 | [diff] [blame] | 2211 | lockdep_assert_held(&i915->drm.struct_mutex); |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 2212 | intel_runtime_pm_get(i915); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2213 | |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2214 | if (!obj->userfault_count) |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 2215 | goto out; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2216 | |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2217 | __i915_gem_object_release_mmap(obj); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2218 | |
| 2219 | /* Ensure that the CPU's PTE are revoked and there are not outstanding |
| 2220 | * memory transactions from userspace before we return. The TLB |
| 2221 | * flushing implied above by changing the PTE above *should* be |
| 2222 | * sufficient, an extra barrier here just provides us with a bit |
| 2223 | * of paranoid documentation about our requirement to serialise |
| 2224 | * memory writes before touching registers / GSM. |
| 2225 | */ |
| 2226 | wmb(); |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 2227 | |
| 2228 | out: |
| 2229 | intel_runtime_pm_put(i915); |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2230 | } |
| 2231 | |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2232 | void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv) |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 2233 | { |
Chris Wilson | 3594a3e | 2016-10-24 13:42:16 +0100 | [diff] [blame] | 2234 | struct drm_i915_gem_object *obj, *on; |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2235 | int i; |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 2236 | |
Chris Wilson | 3594a3e | 2016-10-24 13:42:16 +0100 | [diff] [blame] | 2237 | /* |
| 2238 | * Only called during RPM suspend. All users of the userfault_list |
| 2239 | * must be holding an RPM wakeref to ensure that this can not |
| 2240 | * run concurrently with themselves (and use the struct_mutex for |
| 2241 | * protection between themselves). |
| 2242 | */ |
| 2243 | |
| 2244 | list_for_each_entry_safe(obj, on, |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2245 | &dev_priv->mm.userfault_list, userfault_link) |
| 2246 | __i915_gem_object_release_mmap(obj); |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2247 | |
| 2248 | /* The fence will be lost when the device powers down. If any were |
| 2249 | * in use by hardware (i.e. they are pinned), we should not be powering |
| 2250 | * down! All other fences will be reacquired by the user upon waking. |
| 2251 | */ |
| 2252 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
| 2253 | struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i]; |
| 2254 | |
Chris Wilson | e0ec3ec | 2017-02-03 12:57:17 +0000 | [diff] [blame] | 2255 | /* Ideally we want to assert that the fence register is not |
| 2256 | * live at this point (i.e. that no piece of code will be |
| 2257 | * trying to write through fence + GTT, as that both violates |
| 2258 | * our tracking of activity and associated locking/barriers, |
| 2259 | * but also is illegal given that the hw is powered down). |
| 2260 | * |
| 2261 | * Previously we used reg->pin_count as a "liveness" indicator. |
| 2262 | * That is not sufficient, and we need a more fine-grained |
| 2263 | * tool if we want to have a sanity check here. |
| 2264 | */ |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2265 | |
| 2266 | if (!reg->vma) |
| 2267 | continue; |
| 2268 | |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 2269 | GEM_BUG_ON(i915_vma_has_userfault(reg->vma)); |
Chris Wilson | 7c108fd | 2016-10-24 13:42:18 +0100 | [diff] [blame] | 2270 | reg->dirty = true; |
| 2271 | } |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 2272 | } |
| 2273 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2274 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 2275 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2276 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2277 | int err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2278 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2279 | err = drm_gem_create_mmap_offset(&obj->base); |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2280 | if (likely(!err)) |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2281 | return 0; |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2282 | |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2283 | /* Attempt to reap some mmap space from dead objects */ |
| 2284 | do { |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 2285 | err = i915_gem_wait_for_idle(dev_priv, |
| 2286 | I915_WAIT_INTERRUPTIBLE, |
| 2287 | MAX_SCHEDULE_TIMEOUT); |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2288 | if (err) |
| 2289 | break; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2290 | |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2291 | i915_gem_drain_freed_objects(dev_priv); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2292 | err = drm_gem_create_mmap_offset(&obj->base); |
Chris Wilson | b42a13d | 2017-01-06 15:22:40 +0000 | [diff] [blame] | 2293 | if (!err) |
| 2294 | break; |
| 2295 | |
| 2296 | } while (flush_delayed_work(&dev_priv->gt.retire_work)); |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2297 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2298 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2299 | } |
| 2300 | |
| 2301 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 2302 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2303 | drm_gem_free_mmap_offset(&obj->base); |
| 2304 | } |
| 2305 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2306 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2307 | i915_gem_mmap_gtt(struct drm_file *file, |
| 2308 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2309 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2310 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2311 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2312 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2313 | int ret; |
| 2314 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 2315 | obj = i915_gem_object_lookup(file, handle); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2316 | if (!obj) |
| 2317 | return -ENOENT; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 2318 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2319 | ret = i915_gem_object_create_mmap_offset(obj); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2320 | if (ret == 0) |
| 2321 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2322 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 2323 | i915_gem_object_put(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2324 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2325 | } |
| 2326 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2327 | /** |
| 2328 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 2329 | * @dev: DRM device |
| 2330 | * @data: GTT mapping ioctl data |
| 2331 | * @file: GEM object info |
| 2332 | * |
| 2333 | * Simply returns the fake offset to userspace so it can mmap it. |
| 2334 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 2335 | * up so we can get faults in the handler above. |
| 2336 | * |
| 2337 | * The fault handler will take care of binding the object into the GTT |
| 2338 | * (since it may have been evicted to make room for something), allocating |
| 2339 | * a fence register, and mapping the appropriate aperture address into |
| 2340 | * userspace. |
| 2341 | */ |
| 2342 | int |
| 2343 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2344 | struct drm_file *file) |
| 2345 | { |
| 2346 | struct drm_i915_gem_mmap_gtt *args = data; |
| 2347 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2348 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2349 | } |
| 2350 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2351 | /* Immediately discard the backing storage */ |
| 2352 | static void |
| 2353 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2354 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2355 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2356 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2357 | if (obj->base.filp == NULL) |
| 2358 | return; |
| 2359 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2360 | /* Our goal here is to return as much of the memory as |
| 2361 | * is possible back to the system as we are called from OOM. |
| 2362 | * To do this we must instruct the shmfs to drop all of its |
| 2363 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2364 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2365 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2366 | obj->mm.madv = __I915_MADV_PURGED; |
Chris Wilson | 4e5462e | 2017-03-07 13:20:31 +0000 | [diff] [blame] | 2367 | obj->mm.pages = ERR_PTR(-EFAULT); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2368 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2369 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2370 | /* Try to discard unwanted pages */ |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2371 | void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2372 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2373 | struct address_space *mapping; |
| 2374 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2375 | lockdep_assert_held(&obj->mm.lock); |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 2376 | GEM_BUG_ON(i915_gem_object_has_pages(obj)); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2377 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2378 | switch (obj->mm.madv) { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2379 | case I915_MADV_DONTNEED: |
| 2380 | i915_gem_object_truncate(obj); |
| 2381 | case __I915_MADV_PURGED: |
| 2382 | return; |
| 2383 | } |
| 2384 | |
| 2385 | if (obj->base.filp == NULL) |
| 2386 | return; |
| 2387 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2388 | mapping = obj->base.filp->f_mapping, |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2389 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2390 | } |
| 2391 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2392 | static void |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2393 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj, |
| 2394 | struct sg_table *pages) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2395 | { |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2396 | struct sgt_iter sgt_iter; |
| 2397 | struct page *page; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2398 | |
Chris Wilson | e5facdf | 2016-12-23 14:57:57 +0000 | [diff] [blame] | 2399 | __i915_gem_object_release_shmem(obj, pages, true); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2400 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2401 | i915_gem_gtt_finish_pages(obj, pages); |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2402 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2403 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2404 | i915_gem_object_save_bit_17_swizzle(obj, pages); |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2405 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2406 | for_each_sgt_page(page, sgt_iter, pages) { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2407 | if (obj->mm.dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2408 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2409 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2410 | if (obj->mm.madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2411 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2412 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 2413 | put_page(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2414 | } |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2415 | obj->mm.dirty = false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2416 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2417 | sg_free_table(pages); |
| 2418 | kfree(pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2419 | } |
| 2420 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2421 | static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj) |
| 2422 | { |
| 2423 | struct radix_tree_iter iter; |
Ville Syrjälä | c23aa71 | 2017-09-01 20:12:51 +0300 | [diff] [blame] | 2424 | void __rcu **slot; |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2425 | |
Chris Wilson | bea6e98 | 2017-10-26 14:00:31 +0100 | [diff] [blame] | 2426 | rcu_read_lock(); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2427 | radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0) |
| 2428 | radix_tree_delete(&obj->mm.get_page.radix, iter.index); |
Chris Wilson | bea6e98 | 2017-10-26 14:00:31 +0100 | [diff] [blame] | 2429 | rcu_read_unlock(); |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2430 | } |
| 2431 | |
Chris Wilson | acd1c1e | 2018-06-11 08:55:32 +0100 | [diff] [blame] | 2432 | static struct sg_table * |
| 2433 | __i915_gem_object_unset_pages(struct drm_i915_gem_object *obj) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2434 | { |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 2435 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2436 | struct sg_table *pages; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2437 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2438 | pages = fetch_and_zero(&obj->mm.pages); |
Chris Wilson | acd1c1e | 2018-06-11 08:55:32 +0100 | [diff] [blame] | 2439 | if (!pages) |
| 2440 | return NULL; |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2441 | |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 2442 | spin_lock(&i915->mm.obj_lock); |
| 2443 | list_del(&obj->mm.link); |
| 2444 | spin_unlock(&i915->mm.obj_lock); |
| 2445 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2446 | if (obj->mm.mapping) { |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2447 | void *ptr; |
| 2448 | |
Chris Wilson | 0ce8178 | 2017-05-17 13:09:59 +0100 | [diff] [blame] | 2449 | ptr = page_mask_bits(obj->mm.mapping); |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2450 | if (is_vmalloc_addr(ptr)) |
| 2451 | vunmap(ptr); |
Chris Wilson | fb8621d | 2016-04-08 12:11:14 +0100 | [diff] [blame] | 2452 | else |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2453 | kunmap(kmap_to_page(ptr)); |
| 2454 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2455 | obj->mm.mapping = NULL; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2456 | } |
| 2457 | |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2458 | __i915_gem_object_reset_page_iter(obj); |
Chris Wilson | acd1c1e | 2018-06-11 08:55:32 +0100 | [diff] [blame] | 2459 | obj->mm.page_sizes.phys = obj->mm.page_sizes.sg = 0; |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 2460 | |
Chris Wilson | acd1c1e | 2018-06-11 08:55:32 +0100 | [diff] [blame] | 2461 | return pages; |
| 2462 | } |
| 2463 | |
| 2464 | void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj, |
| 2465 | enum i915_mm_subclass subclass) |
| 2466 | { |
| 2467 | struct sg_table *pages; |
| 2468 | |
| 2469 | if (i915_gem_object_has_pinned_pages(obj)) |
| 2470 | return; |
| 2471 | |
| 2472 | GEM_BUG_ON(obj->bind_count); |
| 2473 | if (!i915_gem_object_has_pages(obj)) |
| 2474 | return; |
| 2475 | |
| 2476 | /* May be called by shrinker from within get_pages() (on another bo) */ |
| 2477 | mutex_lock_nested(&obj->mm.lock, subclass); |
| 2478 | if (unlikely(atomic_read(&obj->mm.pages_pin_count))) |
| 2479 | goto unlock; |
| 2480 | |
| 2481 | /* |
| 2482 | * ->put_pages might need to allocate memory for the bit17 swizzle |
| 2483 | * array, hence protect them from being reaped by removing them from gtt |
| 2484 | * lists early. |
| 2485 | */ |
| 2486 | pages = __i915_gem_object_unset_pages(obj); |
Chris Wilson | 4e5462e | 2017-03-07 13:20:31 +0000 | [diff] [blame] | 2487 | if (!IS_ERR(pages)) |
| 2488 | obj->ops->put_pages(obj, pages); |
| 2489 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2490 | unlock: |
| 2491 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2492 | } |
| 2493 | |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2494 | static bool i915_sg_trim(struct sg_table *orig_st) |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2495 | { |
| 2496 | struct sg_table new_st; |
| 2497 | struct scatterlist *sg, *new_sg; |
| 2498 | unsigned int i; |
| 2499 | |
| 2500 | if (orig_st->nents == orig_st->orig_nents) |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2501 | return false; |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2502 | |
Chris Wilson | 8bfc478f | 2016-12-23 14:57:58 +0000 | [diff] [blame] | 2503 | if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN)) |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2504 | return false; |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2505 | |
| 2506 | new_sg = new_st.sgl; |
| 2507 | for_each_sg(orig_st->sgl, sg, orig_st->nents, i) { |
| 2508 | sg_set_page(new_sg, sg_page(sg), sg->length, 0); |
| 2509 | /* called before being DMA mapped, no need to copy sg->dma_* */ |
| 2510 | new_sg = sg_next(new_sg); |
| 2511 | } |
Chris Wilson | c2dc6cc | 2016-12-19 12:43:46 +0000 | [diff] [blame] | 2512 | GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */ |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2513 | |
| 2514 | sg_free_table(orig_st); |
| 2515 | |
| 2516 | *orig_st = new_st; |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 2517 | return true; |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2518 | } |
| 2519 | |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2520 | static int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2521 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2522 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | d766ef5 | 2016-12-19 12:43:45 +0000 | [diff] [blame] | 2523 | const unsigned long page_count = obj->base.size / PAGE_SIZE; |
| 2524 | unsigned long i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2525 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2526 | struct sg_table *st; |
| 2527 | struct scatterlist *sg; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2528 | struct sgt_iter sgt_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2529 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2530 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Tvrtko Ursulin | 5602452 | 2017-08-03 10:14:17 +0100 | [diff] [blame] | 2531 | unsigned int max_segment = i915_sg_segment_size(); |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2532 | unsigned int sg_page_sizes; |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2533 | gfp_t noreclaim; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2534 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2535 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2536 | /* Assert that the object is not currently in any GPU domain. As it |
| 2537 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2538 | * a GPU cache |
| 2539 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 2540 | GEM_BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS); |
| 2541 | GEM_BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2542 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2543 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2544 | if (st == NULL) |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2545 | return -ENOMEM; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2546 | |
Chris Wilson | d766ef5 | 2016-12-19 12:43:45 +0000 | [diff] [blame] | 2547 | rebuild_st: |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2548 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2549 | kfree(st); |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2550 | return -ENOMEM; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2551 | } |
| 2552 | |
| 2553 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2554 | * at this point until we release them. |
| 2555 | * |
| 2556 | * Fail silently without starting the shrinker |
| 2557 | */ |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2558 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | 0f6ab55 | 2017-06-09 12:03:48 +0100 | [diff] [blame] | 2559 | noreclaim = mapping_gfp_constraint(mapping, ~__GFP_RECLAIM); |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2560 | noreclaim |= __GFP_NORETRY | __GFP_NOWARN; |
| 2561 | |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2562 | sg = st->sgl; |
| 2563 | st->nents = 0; |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2564 | sg_page_sizes = 0; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2565 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2566 | const unsigned int shrink[] = { |
| 2567 | I915_SHRINK_BOUND | I915_SHRINK_UNBOUND | I915_SHRINK_PURGEABLE, |
| 2568 | 0, |
| 2569 | }, *s = shrink; |
| 2570 | gfp_t gfp = noreclaim; |
| 2571 | |
| 2572 | do { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2573 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2574 | if (likely(!IS_ERR(page))) |
| 2575 | break; |
| 2576 | |
| 2577 | if (!*s) { |
| 2578 | ret = PTR_ERR(page); |
| 2579 | goto err_sg; |
| 2580 | } |
| 2581 | |
Chris Wilson | 912d572 | 2017-09-06 16:19:30 -0700 | [diff] [blame] | 2582 | i915_gem_shrink(dev_priv, 2 * page_count, NULL, *s++); |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2583 | cond_resched(); |
Chris Wilson | 24f8e00 | 2017-03-22 11:05:21 +0000 | [diff] [blame] | 2584 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2585 | /* We've tried hard to allocate the memory by reaping |
| 2586 | * our own buffer, now let the real VM do its job and |
| 2587 | * go down in flames if truly OOM. |
Chris Wilson | 24f8e00 | 2017-03-22 11:05:21 +0000 | [diff] [blame] | 2588 | * |
| 2589 | * However, since graphics tend to be disposable, |
| 2590 | * defer the oom here by reporting the ENOMEM back |
| 2591 | * to userspace. |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2592 | */ |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2593 | if (!*s) { |
| 2594 | /* reclaim and warn, but no oom */ |
| 2595 | gfp = mapping_gfp_mask(mapping); |
Chris Wilson | eaf4180 | 2017-06-09 12:03:47 +0100 | [diff] [blame] | 2596 | |
| 2597 | /* Our bo are always dirty and so we require |
| 2598 | * kswapd to reclaim our pages (direct reclaim |
| 2599 | * does not effectively begin pageout of our |
| 2600 | * buffers on its own). However, direct reclaim |
| 2601 | * only waits for kswapd when under allocation |
| 2602 | * congestion. So as a result __GFP_RECLAIM is |
| 2603 | * unreliable and fails to actually reclaim our |
| 2604 | * dirty pages -- unless you try over and over |
| 2605 | * again with !__GFP_NORETRY. However, we still |
| 2606 | * want to fail this allocation rather than |
| 2607 | * trigger the out-of-memory killer and for |
Michal Hocko | dbb3295 | 2017-07-12 14:36:55 -0700 | [diff] [blame] | 2608 | * this we want __GFP_RETRY_MAYFAIL. |
Chris Wilson | eaf4180 | 2017-06-09 12:03:47 +0100 | [diff] [blame] | 2609 | */ |
Michal Hocko | dbb3295 | 2017-07-12 14:36:55 -0700 | [diff] [blame] | 2610 | gfp |= __GFP_RETRY_MAYFAIL; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2611 | } |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 2612 | } while (1); |
| 2613 | |
Chris Wilson | 871dfbd | 2016-10-11 09:20:21 +0100 | [diff] [blame] | 2614 | if (!i || |
| 2615 | sg->length >= max_segment || |
| 2616 | page_to_pfn(page) != last_pfn + 1) { |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2617 | if (i) { |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2618 | sg_page_sizes |= sg->length; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2619 | sg = sg_next(sg); |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2620 | } |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2621 | st->nents++; |
| 2622 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2623 | } else { |
| 2624 | sg->length += PAGE_SIZE; |
| 2625 | } |
| 2626 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2627 | |
| 2628 | /* Check that the i965g/gm workaround works. */ |
| 2629 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2630 | } |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2631 | if (sg) { /* loop terminated early; short sg table */ |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2632 | sg_page_sizes |= sg->length; |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2633 | sg_mark_end(sg); |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2634 | } |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2635 | |
Tvrtko Ursulin | 0c40ce1 | 2016-11-09 15:13:43 +0000 | [diff] [blame] | 2636 | /* Trim unused sg entries to avoid wasting memory. */ |
| 2637 | i915_sg_trim(st); |
| 2638 | |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2639 | ret = i915_gem_gtt_prepare_pages(obj, st); |
Chris Wilson | d766ef5 | 2016-12-19 12:43:45 +0000 | [diff] [blame] | 2640 | if (ret) { |
| 2641 | /* DMA remapping failed? One possible cause is that |
| 2642 | * it could not reserve enough large entries, asking |
| 2643 | * for PAGE_SIZE chunks instead may be helpful. |
| 2644 | */ |
| 2645 | if (max_segment > PAGE_SIZE) { |
| 2646 | for_each_sgt_page(page, sgt_iter, st) |
| 2647 | put_page(page); |
| 2648 | sg_free_table(st); |
| 2649 | |
| 2650 | max_segment = PAGE_SIZE; |
| 2651 | goto rebuild_st; |
| 2652 | } else { |
| 2653 | dev_warn(&dev_priv->drm.pdev->dev, |
| 2654 | "Failed to DMA remap %lu pages\n", |
| 2655 | page_count); |
| 2656 | goto err_pages; |
| 2657 | } |
| 2658 | } |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2659 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2660 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2661 | i915_gem_object_do_bit_17_swizzle(obj, st); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2662 | |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2663 | __i915_gem_object_set_pages(obj, st, sg_page_sizes); |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2664 | |
| 2665 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2666 | |
Chris Wilson | b17993b | 2016-11-14 11:29:30 +0000 | [diff] [blame] | 2667 | err_sg: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2668 | sg_mark_end(sg); |
Chris Wilson | b17993b | 2016-11-14 11:29:30 +0000 | [diff] [blame] | 2669 | err_pages: |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2670 | for_each_sgt_page(page, sgt_iter, st) |
| 2671 | put_page(page); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2672 | sg_free_table(st); |
| 2673 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2674 | |
| 2675 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2676 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2677 | * ENOMEM for a genuine allocation failure. |
| 2678 | * |
| 2679 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2680 | * space and so want to translate the error from shmemfs back to our |
| 2681 | * usual understanding of ENOMEM. |
| 2682 | */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2683 | if (ret == -ENOSPC) |
| 2684 | ret = -ENOMEM; |
| 2685 | |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2686 | return ret; |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2687 | } |
| 2688 | |
| 2689 | void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj, |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2690 | struct sg_table *pages, |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2691 | unsigned int sg_page_sizes) |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2692 | { |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2693 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 2694 | unsigned long supported = INTEL_INFO(i915)->page_sizes; |
| 2695 | int i; |
| 2696 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2697 | lockdep_assert_held(&obj->mm.lock); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2698 | |
| 2699 | obj->mm.get_page.sg_pos = pages->sgl; |
| 2700 | obj->mm.get_page.sg_idx = 0; |
| 2701 | |
| 2702 | obj->mm.pages = pages; |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2703 | |
| 2704 | if (i915_gem_object_is_tiled(obj) && |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 2705 | i915->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2706 | GEM_BUG_ON(obj->mm.quirked); |
| 2707 | __i915_gem_object_pin_pages(obj); |
| 2708 | obj->mm.quirked = true; |
| 2709 | } |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2710 | |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2711 | GEM_BUG_ON(!sg_page_sizes); |
| 2712 | obj->mm.page_sizes.phys = sg_page_sizes; |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2713 | |
| 2714 | /* |
Matthew Auld | 84e8978 | 2017-10-09 12:00:24 +0100 | [diff] [blame] | 2715 | * Calculate the supported page-sizes which fit into the given |
| 2716 | * sg_page_sizes. This will give us the page-sizes which we may be able |
| 2717 | * to use opportunistically when later inserting into the GTT. For |
| 2718 | * example if phys=2G, then in theory we should be able to use 1G, 2M, |
| 2719 | * 64K or 4K pages, although in practice this will depend on a number of |
| 2720 | * other factors. |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2721 | */ |
| 2722 | obj->mm.page_sizes.sg = 0; |
| 2723 | for_each_set_bit(i, &supported, ilog2(I915_GTT_MAX_PAGE_SIZE) + 1) { |
| 2724 | if (obj->mm.page_sizes.phys & ~0u << i) |
| 2725 | obj->mm.page_sizes.sg |= BIT(i); |
| 2726 | } |
Matthew Auld | a5c08166 | 2017-10-06 23:18:18 +0100 | [diff] [blame] | 2727 | GEM_BUG_ON(!HAS_PAGE_SIZES(i915, obj->mm.page_sizes.sg)); |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 2728 | |
| 2729 | spin_lock(&i915->mm.obj_lock); |
| 2730 | list_add(&obj->mm.link, &i915->mm.unbound_list); |
| 2731 | spin_unlock(&i915->mm.obj_lock); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2732 | } |
| 2733 | |
| 2734 | static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2735 | { |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2736 | int err; |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2737 | |
| 2738 | if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) { |
| 2739 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
| 2740 | return -EFAULT; |
| 2741 | } |
| 2742 | |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2743 | err = obj->ops->get_pages(obj); |
Matthew Auld | b65a9b9 | 2017-12-18 10:38:55 +0000 | [diff] [blame] | 2744 | GEM_BUG_ON(!err && !i915_gem_object_has_pages(obj)); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2745 | |
Matthew Auld | b91b09e | 2017-10-06 23:18:17 +0100 | [diff] [blame] | 2746 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2747 | } |
| 2748 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2749 | /* Ensure that the associated pages are gathered from the backing storage |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2750 | * and pinned into our object. i915_gem_object_pin_pages() may be called |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2751 | * multiple times before they are released by a single call to |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2752 | * i915_gem_object_unpin_pages() - once the pages are no longer referenced |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2753 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2754 | * or as the object is itself released. |
| 2755 | */ |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2756 | int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2757 | { |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2758 | int err; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2759 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2760 | err = mutex_lock_interruptible(&obj->mm.lock); |
| 2761 | if (err) |
| 2762 | return err; |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 2763 | |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 2764 | if (unlikely(!i915_gem_object_has_pages(obj))) { |
Chris Wilson | 88c880b | 2017-09-06 14:52:20 +0100 | [diff] [blame] | 2765 | GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj)); |
| 2766 | |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2767 | err = ____i915_gem_object_get_pages(obj); |
| 2768 | if (err) |
| 2769 | goto unlock; |
| 2770 | |
| 2771 | smp_mb__before_atomic(); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2772 | } |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2773 | atomic_inc(&obj->mm.pages_pin_count); |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2774 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2775 | unlock: |
| 2776 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | 03ac84f | 2016-10-28 13:58:36 +0100 | [diff] [blame] | 2777 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2778 | } |
| 2779 | |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2780 | /* The 'mapping' part of i915_gem_object_pin_map() below */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2781 | static void *i915_gem_object_map(const struct drm_i915_gem_object *obj, |
| 2782 | enum i915_map_type type) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2783 | { |
| 2784 | unsigned long n_pages = obj->base.size >> PAGE_SHIFT; |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2785 | struct sg_table *sgt = obj->mm.pages; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2786 | struct sgt_iter sgt_iter; |
| 2787 | struct page *page; |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2788 | struct page *stack_pages[32]; |
| 2789 | struct page **pages = stack_pages; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2790 | unsigned long i = 0; |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2791 | pgprot_t pgprot; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2792 | void *addr; |
| 2793 | |
| 2794 | /* A single page can always be kmapped */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2795 | if (n_pages == 1 && type == I915_MAP_WB) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2796 | return kmap(sg_page(sgt->sgl)); |
| 2797 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2798 | if (n_pages > ARRAY_SIZE(stack_pages)) { |
| 2799 | /* Too big for stack -- allocate temporary array instead */ |
Michal Hocko | 0ee931c | 2017-09-13 16:28:29 -0700 | [diff] [blame] | 2800 | pages = kvmalloc_array(n_pages, sizeof(*pages), GFP_KERNEL); |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2801 | if (!pages) |
| 2802 | return NULL; |
| 2803 | } |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2804 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2805 | for_each_sgt_page(page, sgt_iter, sgt) |
| 2806 | pages[i++] = page; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2807 | |
| 2808 | /* Check that we have the expected number of pages */ |
| 2809 | GEM_BUG_ON(i != n_pages); |
| 2810 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2811 | switch (type) { |
Chris Wilson | a575c67 | 2017-08-28 11:46:31 +0100 | [diff] [blame] | 2812 | default: |
| 2813 | MISSING_CASE(type); |
| 2814 | /* fallthrough to use PAGE_KERNEL anyway */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2815 | case I915_MAP_WB: |
| 2816 | pgprot = PAGE_KERNEL; |
| 2817 | break; |
| 2818 | case I915_MAP_WC: |
| 2819 | pgprot = pgprot_writecombine(PAGE_KERNEL_IO); |
| 2820 | break; |
| 2821 | } |
| 2822 | addr = vmap(pages, n_pages, 0, pgprot); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2823 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2824 | if (pages != stack_pages) |
Michal Hocko | 2098105 | 2017-05-17 14:23:12 +0200 | [diff] [blame] | 2825 | kvfree(pages); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2826 | |
| 2827 | return addr; |
| 2828 | } |
| 2829 | |
| 2830 | /* get, pin, and map the pages of the object into kernel space */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2831 | void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj, |
| 2832 | enum i915_map_type type) |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2833 | { |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2834 | enum i915_map_type has_type; |
| 2835 | bool pinned; |
| 2836 | void *ptr; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2837 | int ret; |
| 2838 | |
Tina Zhang | a03f395 | 2017-11-14 10:25:13 +0000 | [diff] [blame] | 2839 | if (unlikely(!i915_gem_object_has_struct_page(obj))) |
| 2840 | return ERR_PTR(-ENXIO); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2841 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2842 | ret = mutex_lock_interruptible(&obj->mm.lock); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2843 | if (ret) |
| 2844 | return ERR_PTR(ret); |
| 2845 | |
Chris Wilson | a575c67 | 2017-08-28 11:46:31 +0100 | [diff] [blame] | 2846 | pinned = !(type & I915_MAP_OVERRIDE); |
| 2847 | type &= ~I915_MAP_OVERRIDE; |
| 2848 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2849 | if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) { |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 2850 | if (unlikely(!i915_gem_object_has_pages(obj))) { |
Chris Wilson | 88c880b | 2017-09-06 14:52:20 +0100 | [diff] [blame] | 2851 | GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj)); |
| 2852 | |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2853 | ret = ____i915_gem_object_get_pages(obj); |
| 2854 | if (ret) |
| 2855 | goto err_unlock; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2856 | |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 2857 | smp_mb__before_atomic(); |
| 2858 | } |
| 2859 | atomic_inc(&obj->mm.pages_pin_count); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2860 | pinned = false; |
| 2861 | } |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 2862 | GEM_BUG_ON(!i915_gem_object_has_pages(obj)); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2863 | |
Chris Wilson | 0ce8178 | 2017-05-17 13:09:59 +0100 | [diff] [blame] | 2864 | ptr = page_unpack_bits(obj->mm.mapping, &has_type); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2865 | if (ptr && has_type != type) { |
| 2866 | if (pinned) { |
| 2867 | ret = -EBUSY; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2868 | goto err_unpin; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2869 | } |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2870 | |
| 2871 | if (is_vmalloc_addr(ptr)) |
| 2872 | vunmap(ptr); |
| 2873 | else |
| 2874 | kunmap(kmap_to_page(ptr)); |
| 2875 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 2876 | ptr = obj->mm.mapping = NULL; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2877 | } |
| 2878 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2879 | if (!ptr) { |
| 2880 | ptr = i915_gem_object_map(obj, type); |
| 2881 | if (!ptr) { |
| 2882 | ret = -ENOMEM; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2883 | goto err_unpin; |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2884 | } |
| 2885 | |
Chris Wilson | 0ce8178 | 2017-05-17 13:09:59 +0100 | [diff] [blame] | 2886 | obj->mm.mapping = page_pack_bits(ptr, type); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2887 | } |
| 2888 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2889 | out_unlock: |
| 2890 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2891 | return ptr; |
| 2892 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 2893 | err_unpin: |
| 2894 | atomic_dec(&obj->mm.pages_pin_count); |
| 2895 | err_unlock: |
| 2896 | ptr = ERR_PTR(ret); |
| 2897 | goto out_unlock; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2898 | } |
| 2899 | |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 2900 | static int |
| 2901 | i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj, |
| 2902 | const struct drm_i915_gem_pwrite *arg) |
| 2903 | { |
| 2904 | struct address_space *mapping = obj->base.filp->f_mapping; |
| 2905 | char __user *user_data = u64_to_user_ptr(arg->data_ptr); |
| 2906 | u64 remain, offset; |
| 2907 | unsigned int pg; |
| 2908 | |
| 2909 | /* Before we instantiate/pin the backing store for our use, we |
| 2910 | * can prepopulate the shmemfs filp efficiently using a write into |
| 2911 | * the pagecache. We avoid the penalty of instantiating all the |
| 2912 | * pages, important if the user is just writing to a few and never |
| 2913 | * uses the object on the GPU, and using a direct write into shmemfs |
| 2914 | * allows it to avoid the cost of retrieving a page (either swapin |
| 2915 | * or clearing-before-use) before it is overwritten. |
| 2916 | */ |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 2917 | if (i915_gem_object_has_pages(obj)) |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 2918 | return -ENODEV; |
| 2919 | |
Chris Wilson | a6d65e4 | 2017-10-16 21:27:32 +0100 | [diff] [blame] | 2920 | if (obj->mm.madv != I915_MADV_WILLNEED) |
| 2921 | return -EFAULT; |
| 2922 | |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 2923 | /* Before the pages are instantiated the object is treated as being |
| 2924 | * in the CPU domain. The pages will be clflushed as required before |
| 2925 | * use, and we can freely write into the pages directly. If userspace |
| 2926 | * races pwrite with any other operation; corruption will ensue - |
| 2927 | * that is userspace's prerogative! |
| 2928 | */ |
| 2929 | |
| 2930 | remain = arg->size; |
| 2931 | offset = arg->offset; |
| 2932 | pg = offset_in_page(offset); |
| 2933 | |
| 2934 | do { |
| 2935 | unsigned int len, unwritten; |
| 2936 | struct page *page; |
| 2937 | void *data, *vaddr; |
| 2938 | int err; |
| 2939 | |
| 2940 | len = PAGE_SIZE - pg; |
| 2941 | if (len > remain) |
| 2942 | len = remain; |
| 2943 | |
| 2944 | err = pagecache_write_begin(obj->base.filp, mapping, |
| 2945 | offset, len, 0, |
| 2946 | &page, &data); |
| 2947 | if (err < 0) |
| 2948 | return err; |
| 2949 | |
| 2950 | vaddr = kmap(page); |
| 2951 | unwritten = copy_from_user(vaddr + pg, user_data, len); |
| 2952 | kunmap(page); |
| 2953 | |
| 2954 | err = pagecache_write_end(obj->base.filp, mapping, |
| 2955 | offset, len, len - unwritten, |
| 2956 | page, data); |
| 2957 | if (err < 0) |
| 2958 | return err; |
| 2959 | |
| 2960 | if (unwritten) |
| 2961 | return -EFAULT; |
| 2962 | |
| 2963 | remain -= len; |
| 2964 | user_data += len; |
| 2965 | offset += len; |
| 2966 | pg = 0; |
| 2967 | } while (remain); |
| 2968 | |
| 2969 | return 0; |
| 2970 | } |
| 2971 | |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 2972 | static void i915_gem_client_mark_guilty(struct drm_i915_file_private *file_priv, |
| 2973 | const struct i915_gem_context *ctx) |
| 2974 | { |
| 2975 | unsigned int score; |
| 2976 | unsigned long prev_hang; |
| 2977 | |
| 2978 | if (i915_gem_context_is_banned(ctx)) |
| 2979 | score = I915_CLIENT_SCORE_CONTEXT_BAN; |
| 2980 | else |
| 2981 | score = 0; |
| 2982 | |
| 2983 | prev_hang = xchg(&file_priv->hang_timestamp, jiffies); |
| 2984 | if (time_before(jiffies, prev_hang + I915_CLIENT_FAST_HANG_JIFFIES)) |
| 2985 | score += I915_CLIENT_SCORE_HANG_FAST; |
| 2986 | |
| 2987 | if (score) { |
| 2988 | atomic_add(score, &file_priv->ban_score); |
| 2989 | |
| 2990 | DRM_DEBUG_DRIVER("client %s: gained %u ban score, now %u\n", |
| 2991 | ctx->name, score, |
| 2992 | atomic_read(&file_priv->ban_score)); |
| 2993 | } |
| 2994 | } |
| 2995 | |
Mika Kuoppala | e5e1fc4 | 2016-11-16 17:20:31 +0200 | [diff] [blame] | 2996 | static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2997 | { |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 2998 | unsigned int score; |
| 2999 | bool banned, bannable; |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 3000 | |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 3001 | atomic_inc(&ctx->guilty_count); |
| 3002 | |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 3003 | bannable = i915_gem_context_is_bannable(ctx); |
| 3004 | score = atomic_add_return(CONTEXT_SCORE_GUILTY, &ctx->ban_score); |
| 3005 | banned = score >= CONTEXT_SCORE_BAN_THRESHOLD; |
Chris Wilson | 24eae08 | 2018-02-05 09:22:01 +0000 | [diff] [blame] | 3006 | |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 3007 | /* Cool contexts don't accumulate client ban score */ |
| 3008 | if (!bannable) |
Mika Kuoppala | b083a08 | 2016-11-18 15:10:47 +0200 | [diff] [blame] | 3009 | return; |
| 3010 | |
Chris Wilson | bcc2661 | 2018-06-18 08:31:35 +0100 | [diff] [blame] | 3011 | if (banned) { |
| 3012 | DRM_DEBUG_DRIVER("context %s: guilty %d, score %u, banned\n", |
| 3013 | ctx->name, atomic_read(&ctx->guilty_count), |
| 3014 | score); |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 3015 | i915_gem_context_set_banned(ctx); |
Chris Wilson | bcc2661 | 2018-06-18 08:31:35 +0100 | [diff] [blame] | 3016 | } |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 3017 | |
| 3018 | if (!IS_ERR_OR_NULL(ctx->file_priv)) |
| 3019 | i915_gem_client_mark_guilty(ctx->file_priv, ctx); |
Mika Kuoppala | e5e1fc4 | 2016-11-16 17:20:31 +0200 | [diff] [blame] | 3020 | } |
| 3021 | |
| 3022 | static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx) |
| 3023 | { |
Chris Wilson | 77b25a9 | 2017-07-21 13:32:30 +0100 | [diff] [blame] | 3024 | atomic_inc(&ctx->active_count); |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 3025 | } |
| 3026 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3027 | struct i915_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3028 | i915_gem_find_active_request(struct intel_engine_cs *engine) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 3029 | { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3030 | struct i915_request *request, *active = NULL; |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 3031 | unsigned long flags; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 3032 | |
Chris Wilson | cc7cc53 | 2018-05-29 14:29:18 +0100 | [diff] [blame] | 3033 | /* |
| 3034 | * We are called by the error capture, reset and to dump engine |
| 3035 | * state at random points in time. In particular, note that neither is |
| 3036 | * crucially ordered with an interrupt. After a hang, the GPU is dead |
| 3037 | * and we assume that no more writes can happen (we waited long enough |
| 3038 | * for all writes that were in transaction to be flushed) - adding an |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3039 | * extra delay for a recent interrupt is pointless. Hence, we do |
| 3040 | * not need an engine->irq_seqno_barrier() before the seqno reads. |
Chris Wilson | cc7cc53 | 2018-05-29 14:29:18 +0100 | [diff] [blame] | 3041 | * At all other times, we must assume the GPU is still running, but |
| 3042 | * we only care about the snapshot of this moment. |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3043 | */ |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3044 | spin_lock_irqsave(&engine->timeline.lock, flags); |
| 3045 | list_for_each_entry(request, &engine->timeline.requests, link) { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3046 | if (__i915_request_completed(request, request->global_seqno)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3047 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 3048 | |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 3049 | active = request; |
| 3050 | break; |
| 3051 | } |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3052 | spin_unlock_irqrestore(&engine->timeline.lock, flags); |
Chris Wilson | 754c9fd | 2017-02-23 07:44:14 +0000 | [diff] [blame] | 3053 | |
| 3054 | return active; |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 3055 | } |
| 3056 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3057 | /* |
| 3058 | * Ensure irq handler finishes, and not run again. |
| 3059 | * Also return the active request so that we only search for it once. |
| 3060 | */ |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3061 | struct i915_request * |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3062 | i915_gem_reset_prepare_engine(struct intel_engine_cs *engine) |
| 3063 | { |
Chris Wilson | 5adfb77 | 2018-05-16 19:33:51 +0100 | [diff] [blame] | 3064 | struct i915_request *request; |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3065 | |
Chris Wilson | 1749d90 | 2017-10-09 12:02:59 +0100 | [diff] [blame] | 3066 | /* |
| 3067 | * During the reset sequence, we must prevent the engine from |
| 3068 | * entering RC6. As the context state is undefined until we restart |
| 3069 | * the engine, if it does enter RC6 during the reset, the state |
| 3070 | * written to the powercontext is undefined and so we may lose |
| 3071 | * GPU state upon resume, i.e. fail to restart after a reset. |
| 3072 | */ |
| 3073 | intel_uncore_forcewake_get(engine->i915, FORCEWAKE_ALL); |
| 3074 | |
Chris Wilson | 5adfb77 | 2018-05-16 19:33:51 +0100 | [diff] [blame] | 3075 | request = engine->reset.prepare(engine); |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3076 | if (request && request->fence.error == -EIO) |
| 3077 | request = ERR_PTR(-EIO); /* Previous reset failed! */ |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3078 | |
| 3079 | return request; |
| 3080 | } |
| 3081 | |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 3082 | int i915_gem_reset_prepare(struct drm_i915_private *dev_priv) |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 3083 | { |
| 3084 | struct intel_engine_cs *engine; |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3085 | struct i915_request *request; |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 3086 | enum intel_engine_id id; |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 3087 | int err = 0; |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 3088 | |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 3089 | for_each_engine(engine, dev_priv, id) { |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3090 | request = i915_gem_reset_prepare_engine(engine); |
| 3091 | if (IS_ERR(request)) { |
| 3092 | err = PTR_ERR(request); |
| 3093 | continue; |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 3094 | } |
Michel Thierry | c64992e | 2017-06-20 10:57:44 +0100 | [diff] [blame] | 3095 | |
| 3096 | engine->hangcheck.active_request = request; |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 3097 | } |
| 3098 | |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 3099 | i915_gem_revoke_fences(dev_priv); |
Michal Wajdeczko | c37d572 | 2018-03-12 13:03:07 +0000 | [diff] [blame] | 3100 | intel_uc_sanitize(dev_priv); |
Chris Wilson | 0e178ae | 2017-01-17 17:59:06 +0200 | [diff] [blame] | 3101 | |
| 3102 | return err; |
Chris Wilson | 4c96554 | 2017-01-17 17:59:01 +0200 | [diff] [blame] | 3103 | } |
| 3104 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3105 | static void engine_skip_context(struct i915_request *request) |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 3106 | { |
| 3107 | struct intel_engine_cs *engine = request->engine; |
Chris Wilson | 4e0d64d | 2018-05-17 22:26:30 +0100 | [diff] [blame] | 3108 | struct i915_gem_context *hung_ctx = request->gem_context; |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3109 | struct i915_timeline *timeline = request->timeline; |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 3110 | unsigned long flags; |
| 3111 | |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3112 | GEM_BUG_ON(timeline == &engine->timeline); |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 3113 | |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3114 | spin_lock_irqsave(&engine->timeline.lock, flags); |
Chris Wilson | 890fd18 | 2018-07-06 22:07:10 +0100 | [diff] [blame] | 3115 | spin_lock(&timeline->lock); |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 3116 | |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3117 | list_for_each_entry_continue(request, &engine->timeline.requests, link) |
Chris Wilson | 4e0d64d | 2018-05-17 22:26:30 +0100 | [diff] [blame] | 3118 | if (request->gem_context == hung_ctx) |
Chris Wilson | 6dd7526 | 2018-07-06 11:39:43 +0100 | [diff] [blame] | 3119 | i915_request_skip(request, -EIO); |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 3120 | |
| 3121 | list_for_each_entry(request, &timeline->requests, link) |
Chris Wilson | 6dd7526 | 2018-07-06 11:39:43 +0100 | [diff] [blame] | 3122 | i915_request_skip(request, -EIO); |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 3123 | |
| 3124 | spin_unlock(&timeline->lock); |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3125 | spin_unlock_irqrestore(&engine->timeline.lock, flags); |
Mika Kuoppala | 36193ac | 2017-01-17 17:59:02 +0200 | [diff] [blame] | 3126 | } |
| 3127 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3128 | /* Returns the request if it was guilty of the hang */ |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3129 | static struct i915_request * |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3130 | i915_gem_reset_request(struct intel_engine_cs *engine, |
Chris Wilson | bba0869 | 2018-04-06 23:03:53 +0100 | [diff] [blame] | 3131 | struct i915_request *request, |
| 3132 | bool stalled) |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 3133 | { |
Mika Kuoppala | 71895a0 | 2017-01-17 17:59:07 +0200 | [diff] [blame] | 3134 | /* The guilty request will get skipped on a hung engine. |
| 3135 | * |
| 3136 | * Users of client default contexts do not rely on logical |
| 3137 | * state preserved between batches so it is safe to execute |
| 3138 | * queued requests following the hang. Non default contexts |
| 3139 | * rely on preserved state, so skipping a batch loses the |
| 3140 | * evolution of the state and it needs to be considered corrupted. |
| 3141 | * Executing more queued batches on top of corrupted state is |
| 3142 | * risky. But we take the risk by trying to advance through |
| 3143 | * the queued requests in order to make the client behaviour |
| 3144 | * more predictable around resets, by not throwing away random |
| 3145 | * amount of batches it has prepared for execution. Sophisticated |
| 3146 | * clients can use gem_reset_stats_ioctl and dma fence status |
| 3147 | * (exported via sync_file info ioctl on explicit fences) to observe |
| 3148 | * when it loses the context state and should rebuild accordingly. |
| 3149 | * |
| 3150 | * The context ban, and ultimately the client ban, mechanism are safety |
| 3151 | * valves if client submission ends up resulting in nothing more than |
| 3152 | * subsequent hangs. |
| 3153 | */ |
| 3154 | |
Chris Wilson | bba0869 | 2018-04-06 23:03:53 +0100 | [diff] [blame] | 3155 | if (i915_request_completed(request)) { |
| 3156 | GEM_TRACE("%s pardoned global=%d (fence %llx:%d), current %d\n", |
| 3157 | engine->name, request->global_seqno, |
| 3158 | request->fence.context, request->fence.seqno, |
| 3159 | intel_engine_get_seqno(engine)); |
| 3160 | stalled = false; |
| 3161 | } |
| 3162 | |
| 3163 | if (stalled) { |
Chris Wilson | 4e0d64d | 2018-05-17 22:26:30 +0100 | [diff] [blame] | 3164 | i915_gem_context_mark_guilty(request->gem_context); |
Chris Wilson | 6dd7526 | 2018-07-06 11:39:43 +0100 | [diff] [blame] | 3165 | i915_request_skip(request, -EIO); |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3166 | |
| 3167 | /* If this context is now banned, skip all pending requests. */ |
Chris Wilson | 4e0d64d | 2018-05-17 22:26:30 +0100 | [diff] [blame] | 3168 | if (i915_gem_context_is_banned(request->gem_context)) |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3169 | engine_skip_context(request); |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 3170 | } else { |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3171 | /* |
| 3172 | * Since this is not the hung engine, it may have advanced |
| 3173 | * since the hang declaration. Double check by refinding |
| 3174 | * the active request at the time of the reset. |
| 3175 | */ |
| 3176 | request = i915_gem_find_active_request(engine); |
| 3177 | if (request) { |
Chris Wilson | 042ed2d | 2018-06-15 10:31:36 +0100 | [diff] [blame] | 3178 | unsigned long flags; |
| 3179 | |
Chris Wilson | 4e0d64d | 2018-05-17 22:26:30 +0100 | [diff] [blame] | 3180 | i915_gem_context_mark_innocent(request->gem_context); |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3181 | dma_fence_set_error(&request->fence, -EAGAIN); |
| 3182 | |
| 3183 | /* Rewind the engine to replay the incomplete rq */ |
Chris Wilson | 042ed2d | 2018-06-15 10:31:36 +0100 | [diff] [blame] | 3184 | spin_lock_irqsave(&engine->timeline.lock, flags); |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3185 | request = list_prev_entry(request, link); |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3186 | if (&request->link == &engine->timeline.requests) |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3187 | request = NULL; |
Chris Wilson | 042ed2d | 2018-06-15 10:31:36 +0100 | [diff] [blame] | 3188 | spin_unlock_irqrestore(&engine->timeline.lock, flags); |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3189 | } |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 3190 | } |
| 3191 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3192 | return request; |
Mika Kuoppala | 61da536 | 2017-01-17 17:59:05 +0200 | [diff] [blame] | 3193 | } |
| 3194 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3195 | void i915_gem_reset_engine(struct intel_engine_cs *engine, |
Chris Wilson | bba0869 | 2018-04-06 23:03:53 +0100 | [diff] [blame] | 3196 | struct i915_request *request, |
| 3197 | bool stalled) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3198 | { |
Chris Wilson | fcb1de5 | 2017-12-19 09:01:10 +0000 | [diff] [blame] | 3199 | /* |
| 3200 | * Make sure this write is visible before we re-enable the interrupt |
| 3201 | * handlers on another CPU, as tasklet_enable() resolves to just |
| 3202 | * a compiler barrier which is insufficient for our purpose here. |
| 3203 | */ |
| 3204 | smp_store_mb(engine->irq_posted, 0); |
Chris Wilson | ed454f2 | 2017-07-21 13:32:29 +0100 | [diff] [blame] | 3205 | |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3206 | if (request) |
Chris Wilson | bba0869 | 2018-04-06 23:03:53 +0100 | [diff] [blame] | 3207 | request = i915_gem_reset_request(engine, request, stalled); |
Chris Wilson | d1d1ebf4 | 2017-07-21 13:32:33 +0100 | [diff] [blame] | 3208 | |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3209 | /* Setup the CS to resume from the breadcrumb of the hung request */ |
Chris Wilson | 5adfb77 | 2018-05-16 19:33:51 +0100 | [diff] [blame] | 3210 | engine->reset.reset(engine, request); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3211 | } |
| 3212 | |
Chris Wilson | d0667e9 | 2018-04-06 23:03:54 +0100 | [diff] [blame] | 3213 | void i915_gem_reset(struct drm_i915_private *dev_priv, |
| 3214 | unsigned int stalled_mask) |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3215 | { |
| 3216 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 3217 | enum intel_engine_id id; |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3218 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3219 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
| 3220 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3221 | i915_retire_requests(dev_priv); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3222 | |
Chris Wilson | 2ae5573 | 2017-02-12 17:20:02 +0000 | [diff] [blame] | 3223 | for_each_engine(engine, dev_priv, id) { |
Chris Wilson | 1fc44d9 | 2018-05-17 22:26:32 +0100 | [diff] [blame] | 3224 | struct intel_context *ce; |
Chris Wilson | 2ae5573 | 2017-02-12 17:20:02 +0000 | [diff] [blame] | 3225 | |
Chris Wilson | bba0869 | 2018-04-06 23:03:53 +0100 | [diff] [blame] | 3226 | i915_gem_reset_engine(engine, |
| 3227 | engine->hangcheck.active_request, |
Chris Wilson | d0667e9 | 2018-04-06 23:03:54 +0100 | [diff] [blame] | 3228 | stalled_mask & ENGINE_MASK(id)); |
Chris Wilson | 1fc44d9 | 2018-05-17 22:26:32 +0100 | [diff] [blame] | 3229 | ce = fetch_and_zero(&engine->last_retired_context); |
| 3230 | if (ce) |
| 3231 | intel_context_unpin(ce); |
Chris Wilson | 7b6da81 | 2017-12-16 00:03:34 +0000 | [diff] [blame] | 3232 | |
| 3233 | /* |
| 3234 | * Ostensibily, we always want a context loaded for powersaving, |
| 3235 | * so if the engine is idle after the reset, send a request |
| 3236 | * to load our scratch kernel_context. |
| 3237 | * |
| 3238 | * More mysteriously, if we leave the engine idle after a reset, |
| 3239 | * the next userspace batch may hang, with what appears to be |
| 3240 | * an incoherent read by the CS (presumably stale TLB). An |
| 3241 | * empty request appears sufficient to paper over the glitch. |
| 3242 | */ |
Chris Wilson | 01b8fdc | 2018-02-05 15:24:31 +0000 | [diff] [blame] | 3243 | if (intel_engine_is_idle(engine)) { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3244 | struct i915_request *rq; |
Chris Wilson | 7b6da81 | 2017-12-16 00:03:34 +0000 | [diff] [blame] | 3245 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3246 | rq = i915_request_alloc(engine, |
| 3247 | dev_priv->kernel_context); |
Chris Wilson | 7b6da81 | 2017-12-16 00:03:34 +0000 | [diff] [blame] | 3248 | if (!IS_ERR(rq)) |
Chris Wilson | 697b9a8 | 2018-06-12 11:51:35 +0100 | [diff] [blame] | 3249 | i915_request_add(rq); |
Chris Wilson | 7b6da81 | 2017-12-16 00:03:34 +0000 | [diff] [blame] | 3250 | } |
Chris Wilson | 2ae5573 | 2017-02-12 17:20:02 +0000 | [diff] [blame] | 3251 | } |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3252 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 3253 | i915_gem_restore_fences(dev_priv); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3254 | } |
| 3255 | |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3256 | void i915_gem_reset_finish_engine(struct intel_engine_cs *engine) |
| 3257 | { |
Chris Wilson | 5adfb77 | 2018-05-16 19:33:51 +0100 | [diff] [blame] | 3258 | engine->reset.finish(engine); |
| 3259 | |
Chris Wilson | 1749d90 | 2017-10-09 12:02:59 +0100 | [diff] [blame] | 3260 | intel_uncore_forcewake_put(engine->i915, FORCEWAKE_ALL); |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3261 | } |
| 3262 | |
Chris Wilson | d802709 | 2017-02-08 14:30:32 +0000 | [diff] [blame] | 3263 | void i915_gem_reset_finish(struct drm_i915_private *dev_priv) |
| 3264 | { |
Chris Wilson | 1f7b847 | 2017-02-08 14:30:33 +0000 | [diff] [blame] | 3265 | struct intel_engine_cs *engine; |
| 3266 | enum intel_engine_id id; |
| 3267 | |
Chris Wilson | d802709 | 2017-02-08 14:30:32 +0000 | [diff] [blame] | 3268 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Chris Wilson | 1f7b847 | 2017-02-08 14:30:33 +0000 | [diff] [blame] | 3269 | |
Chris Wilson | fe3288b | 2017-02-12 17:20:01 +0000 | [diff] [blame] | 3270 | for_each_engine(engine, dev_priv, id) { |
Michel Thierry | c64992e | 2017-06-20 10:57:44 +0100 | [diff] [blame] | 3271 | engine->hangcheck.active_request = NULL; |
Michel Thierry | a1ef70e | 2017-06-20 10:57:47 +0100 | [diff] [blame] | 3272 | i915_gem_reset_finish_engine(engine); |
Chris Wilson | fe3288b | 2017-02-12 17:20:01 +0000 | [diff] [blame] | 3273 | } |
Chris Wilson | d802709 | 2017-02-08 14:30:32 +0000 | [diff] [blame] | 3274 | } |
| 3275 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3276 | static void nop_submit_request(struct i915_request *request) |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3277 | { |
Chris Wilson | d9b13c4 | 2018-03-15 13:14:50 +0000 | [diff] [blame] | 3278 | GEM_TRACE("%s fence %llx:%d -> -EIO\n", |
| 3279 | request->engine->name, |
| 3280 | request->fence.context, request->fence.seqno); |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3281 | dma_fence_set_error(&request->fence, -EIO); |
| 3282 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3283 | i915_request_submit(request); |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3284 | } |
| 3285 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3286 | static void nop_complete_submit_request(struct i915_request *request) |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3287 | { |
Chris Wilson | 8d55082 | 2017-10-06 12:56:17 +0100 | [diff] [blame] | 3288 | unsigned long flags; |
| 3289 | |
Chris Wilson | d9b13c4 | 2018-03-15 13:14:50 +0000 | [diff] [blame] | 3290 | GEM_TRACE("%s fence %llx:%d -> -EIO\n", |
| 3291 | request->engine->name, |
| 3292 | request->fence.context, request->fence.seqno); |
Chris Wilson | 3cd9442 | 2017-01-10 17:22:45 +0000 | [diff] [blame] | 3293 | dma_fence_set_error(&request->fence, -EIO); |
Chris Wilson | 8d55082 | 2017-10-06 12:56:17 +0100 | [diff] [blame] | 3294 | |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3295 | spin_lock_irqsave(&request->engine->timeline.lock, flags); |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3296 | __i915_request_submit(request); |
Chris Wilson | 3dcf93f7 | 2016-11-22 14:41:20 +0000 | [diff] [blame] | 3297 | intel_engine_init_global_seqno(request->engine, request->global_seqno); |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3298 | spin_unlock_irqrestore(&request->engine->timeline.lock, flags); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3299 | } |
| 3300 | |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3301 | void i915_gem_set_wedged(struct drm_i915_private *i915) |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 3302 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 3303 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 3304 | enum intel_engine_id id; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3305 | |
Chris Wilson | d9b13c4 | 2018-03-15 13:14:50 +0000 | [diff] [blame] | 3306 | GEM_TRACE("start\n"); |
| 3307 | |
Chris Wilson | 7f961d7 | 2018-04-26 11:32:19 +0100 | [diff] [blame] | 3308 | if (GEM_SHOW_DEBUG()) { |
Chris Wilson | 559e040 | 2018-02-05 09:21:59 +0000 | [diff] [blame] | 3309 | struct drm_printer p = drm_debug_printer(__func__); |
| 3310 | |
| 3311 | for_each_engine(engine, i915, id) |
| 3312 | intel_engine_dump(engine, &p, "%s\n", engine->name); |
| 3313 | } |
| 3314 | |
Chris Wilson | 3970c65 | 2018-07-23 15:53:35 +0100 | [diff] [blame] | 3315 | if (test_and_set_bit(I915_WEDGED, &i915->gpu_error.flags)) |
| 3316 | goto out; |
Chris Wilson | 0d73e7a | 2018-02-07 15:13:50 +0000 | [diff] [blame] | 3317 | |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3318 | /* |
| 3319 | * First, stop submission to hw, but do not yet complete requests by |
| 3320 | * rolling the global seqno forward (since this would complete requests |
| 3321 | * for which we haven't set the fence error to EIO yet). |
| 3322 | */ |
Chris Wilson | 963ddd6 | 2018-03-02 11:33:24 +0000 | [diff] [blame] | 3323 | for_each_engine(engine, i915, id) { |
| 3324 | i915_gem_reset_prepare_engine(engine); |
Chris Wilson | 47650db | 2018-03-07 13:42:25 +0000 | [diff] [blame] | 3325 | |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3326 | engine->submit_request = nop_submit_request; |
Chris Wilson | 47650db | 2018-03-07 13:42:25 +0000 | [diff] [blame] | 3327 | engine->schedule = NULL; |
Chris Wilson | 963ddd6 | 2018-03-02 11:33:24 +0000 | [diff] [blame] | 3328 | } |
Chris Wilson | 47650db | 2018-03-07 13:42:25 +0000 | [diff] [blame] | 3329 | i915->caps.scheduler = 0; |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3330 | |
Chris Wilson | ac697ae | 2018-03-15 15:10:15 +0000 | [diff] [blame] | 3331 | /* Even if the GPU reset fails, it should still stop the engines */ |
Chris Wilson | ec5b65a | 2018-07-26 09:50:33 +0100 | [diff] [blame] | 3332 | if (INTEL_GEN(i915) >= 5) |
| 3333 | intel_gpu_reset(i915, ALL_ENGINES); |
Chris Wilson | ac697ae | 2018-03-15 15:10:15 +0000 | [diff] [blame] | 3334 | |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3335 | /* |
| 3336 | * Make sure no one is running the old callback before we proceed with |
| 3337 | * cancelling requests and resetting the completion tracking. Otherwise |
| 3338 | * we might submit a request to the hardware which never completes. |
| 3339 | */ |
| 3340 | synchronize_rcu(); |
| 3341 | |
| 3342 | for_each_engine(engine, i915, id) { |
| 3343 | /* Mark all executing requests as skipped */ |
| 3344 | engine->cancel_requests(engine); |
| 3345 | |
| 3346 | /* |
| 3347 | * Only once we've force-cancelled all in-flight requests can we |
| 3348 | * start to complete all requests. |
| 3349 | */ |
| 3350 | engine->submit_request = nop_complete_submit_request; |
| 3351 | } |
| 3352 | |
| 3353 | /* |
| 3354 | * Make sure no request can slip through without getting completed by |
| 3355 | * either this call here to intel_engine_init_global_seqno, or the one |
| 3356 | * in nop_complete_submit_request. |
| 3357 | */ |
| 3358 | synchronize_rcu(); |
| 3359 | |
| 3360 | for_each_engine(engine, i915, id) { |
| 3361 | unsigned long flags; |
| 3362 | |
Chris Wilson | 0d73e7a | 2018-02-07 15:13:50 +0000 | [diff] [blame] | 3363 | /* |
| 3364 | * Mark all pending requests as complete so that any concurrent |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3365 | * (lockless) lookup doesn't try and wait upon the request as we |
| 3366 | * reset it. |
| 3367 | */ |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3368 | spin_lock_irqsave(&engine->timeline.lock, flags); |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3369 | intel_engine_init_global_seqno(engine, |
| 3370 | intel_engine_last_submit(engine)); |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3371 | spin_unlock_irqrestore(&engine->timeline.lock, flags); |
Chris Wilson | 963ddd6 | 2018-03-02 11:33:24 +0000 | [diff] [blame] | 3372 | |
| 3373 | i915_gem_reset_finish_engine(engine); |
Daniel Vetter | af7a8ff | 2017-10-11 11:10:19 +0200 | [diff] [blame] | 3374 | } |
Chris Wilson | 20e4933 | 2016-11-22 14:41:21 +0000 | [diff] [blame] | 3375 | |
Chris Wilson | 3970c65 | 2018-07-23 15:53:35 +0100 | [diff] [blame] | 3376 | out: |
Chris Wilson | d9b13c4 | 2018-03-15 13:14:50 +0000 | [diff] [blame] | 3377 | GEM_TRACE("end\n"); |
| 3378 | |
Chris Wilson | 3d7adbb | 2017-07-21 13:32:27 +0100 | [diff] [blame] | 3379 | wake_up_all(&i915->gpu_error.reset_queue); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3380 | } |
| 3381 | |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3382 | bool i915_gem_unset_wedged(struct drm_i915_private *i915) |
| 3383 | { |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3384 | struct i915_timeline *tl; |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3385 | |
| 3386 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 3387 | if (!test_bit(I915_WEDGED, &i915->gpu_error.flags)) |
| 3388 | return true; |
| 3389 | |
Chris Wilson | d9b13c4 | 2018-03-15 13:14:50 +0000 | [diff] [blame] | 3390 | GEM_TRACE("start\n"); |
| 3391 | |
Chris Wilson | 2d4ecac | 2018-03-07 13:42:21 +0000 | [diff] [blame] | 3392 | /* |
| 3393 | * Before unwedging, make sure that all pending operations |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3394 | * are flushed and errored out - we may have requests waiting upon |
| 3395 | * third party fences. We marked all inflight requests as EIO, and |
| 3396 | * every execbuf since returned EIO, for consistency we want all |
| 3397 | * the currently pending requests to also be marked as EIO, which |
| 3398 | * is done inside our nop_submit_request - and so we must wait. |
| 3399 | * |
| 3400 | * No more can be submitted until we reset the wedged bit. |
| 3401 | */ |
| 3402 | list_for_each_entry(tl, &i915->gt.timelines, link) { |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3403 | struct i915_request *rq; |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3404 | |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3405 | rq = i915_gem_active_peek(&tl->last_request, |
| 3406 | &i915->drm.struct_mutex); |
| 3407 | if (!rq) |
| 3408 | continue; |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3409 | |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3410 | /* |
| 3411 | * We can't use our normal waiter as we want to |
| 3412 | * avoid recursively trying to handle the current |
| 3413 | * reset. The basic dma_fence_default_wait() installs |
| 3414 | * a callback for dma_fence_signal(), which is |
| 3415 | * triggered by our nop handler (indirectly, the |
| 3416 | * callback enables the signaler thread which is |
| 3417 | * woken by the nop_submit_request() advancing the seqno |
| 3418 | * and when the seqno passes the fence, the signaler |
| 3419 | * then signals the fence waking us up). |
| 3420 | */ |
| 3421 | if (dma_fence_default_wait(&rq->fence, true, |
| 3422 | MAX_SCHEDULE_TIMEOUT) < 0) |
| 3423 | return false; |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3424 | } |
Chris Wilson | 2d4ecac | 2018-03-07 13:42:21 +0000 | [diff] [blame] | 3425 | i915_retire_requests(i915); |
| 3426 | GEM_BUG_ON(i915->gt.active_requests); |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3427 | |
Chris Wilson | 2d4ecac | 2018-03-07 13:42:21 +0000 | [diff] [blame] | 3428 | /* |
| 3429 | * Undo nop_submit_request. We prevent all new i915 requests from |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3430 | * being queued (by disallowing execbuf whilst wedged) so having |
| 3431 | * waited for all active requests above, we know the system is idle |
| 3432 | * and do not have to worry about a thread being inside |
| 3433 | * engine->submit_request() as we swap over. So unlike installing |
| 3434 | * the nop_submit_request on reset, we can do this from normal |
| 3435 | * context and do not require stop_machine(). |
| 3436 | */ |
| 3437 | intel_engines_reset_default_submission(i915); |
Chris Wilson | 36703e7 | 2017-06-22 11:56:25 +0100 | [diff] [blame] | 3438 | i915_gem_contexts_lost(i915); |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3439 | |
Chris Wilson | d9b13c4 | 2018-03-15 13:14:50 +0000 | [diff] [blame] | 3440 | GEM_TRACE("end\n"); |
| 3441 | |
Chris Wilson | 2e8f9d3 | 2017-03-16 17:13:04 +0000 | [diff] [blame] | 3442 | smp_mb__before_atomic(); /* complete takeover before enabling execbuf */ |
| 3443 | clear_bit(I915_WEDGED, &i915->gpu_error.flags); |
| 3444 | |
| 3445 | return true; |
| 3446 | } |
| 3447 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 3448 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3449 | i915_gem_retire_work_handler(struct work_struct *work) |
| 3450 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3451 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3452 | container_of(work, typeof(*dev_priv), gt.retire_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3453 | struct drm_device *dev = &dev_priv->drm; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3454 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 3455 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3456 | if (mutex_trylock(&dev->struct_mutex)) { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3457 | i915_retire_requests(dev_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3458 | mutex_unlock(&dev->struct_mutex); |
| 3459 | } |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3460 | |
Chris Wilson | 8892304 | 2018-01-29 14:41:04 +0000 | [diff] [blame] | 3461 | /* |
| 3462 | * Keep the retire handler running until we are finally idle. |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3463 | * We do not need to do this test under locking as in the worst-case |
| 3464 | * we queue the retire worker once too often. |
| 3465 | */ |
Chris Wilson | 8892304 | 2018-01-29 14:41:04 +0000 | [diff] [blame] | 3466 | if (READ_ONCE(dev_priv->gt.awake)) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3467 | queue_delayed_work(dev_priv->wq, |
| 3468 | &dev_priv->gt.retire_work, |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 3469 | round_jiffies_up_relative(HZ)); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3470 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 3471 | |
Chris Wilson | 84a1074 | 2018-01-24 11:36:08 +0000 | [diff] [blame] | 3472 | static void shrink_caches(struct drm_i915_private *i915) |
| 3473 | { |
| 3474 | /* |
| 3475 | * kmem_cache_shrink() discards empty slabs and reorders partially |
| 3476 | * filled slabs to prioritise allocating from the mostly full slabs, |
| 3477 | * with the aim of reducing fragmentation. |
| 3478 | */ |
| 3479 | kmem_cache_shrink(i915->priorities); |
| 3480 | kmem_cache_shrink(i915->dependencies); |
| 3481 | kmem_cache_shrink(i915->requests); |
| 3482 | kmem_cache_shrink(i915->luts); |
| 3483 | kmem_cache_shrink(i915->vmas); |
| 3484 | kmem_cache_shrink(i915->objects); |
| 3485 | } |
| 3486 | |
| 3487 | struct sleep_rcu_work { |
| 3488 | union { |
| 3489 | struct rcu_head rcu; |
| 3490 | struct work_struct work; |
| 3491 | }; |
| 3492 | struct drm_i915_private *i915; |
| 3493 | unsigned int epoch; |
| 3494 | }; |
| 3495 | |
| 3496 | static inline bool |
| 3497 | same_epoch(struct drm_i915_private *i915, unsigned int epoch) |
| 3498 | { |
| 3499 | /* |
| 3500 | * There is a small chance that the epoch wrapped since we started |
| 3501 | * sleeping. If we assume that epoch is at least a u32, then it will |
| 3502 | * take at least 2^32 * 100ms for it to wrap, or about 326 years. |
| 3503 | */ |
| 3504 | return epoch == READ_ONCE(i915->gt.epoch); |
| 3505 | } |
| 3506 | |
| 3507 | static void __sleep_work(struct work_struct *work) |
| 3508 | { |
| 3509 | struct sleep_rcu_work *s = container_of(work, typeof(*s), work); |
| 3510 | struct drm_i915_private *i915 = s->i915; |
| 3511 | unsigned int epoch = s->epoch; |
| 3512 | |
| 3513 | kfree(s); |
| 3514 | if (same_epoch(i915, epoch)) |
| 3515 | shrink_caches(i915); |
| 3516 | } |
| 3517 | |
| 3518 | static void __sleep_rcu(struct rcu_head *rcu) |
| 3519 | { |
| 3520 | struct sleep_rcu_work *s = container_of(rcu, typeof(*s), rcu); |
| 3521 | struct drm_i915_private *i915 = s->i915; |
| 3522 | |
| 3523 | if (same_epoch(i915, s->epoch)) { |
| 3524 | INIT_WORK(&s->work, __sleep_work); |
| 3525 | queue_work(i915->wq, &s->work); |
| 3526 | } else { |
| 3527 | kfree(s); |
| 3528 | } |
| 3529 | } |
| 3530 | |
Chris Wilson | 5427f20 | 2017-10-23 22:32:34 +0100 | [diff] [blame] | 3531 | static inline bool |
| 3532 | new_requests_since_last_retire(const struct drm_i915_private *i915) |
| 3533 | { |
| 3534 | return (READ_ONCE(i915->gt.active_requests) || |
| 3535 | work_pending(&i915->gt.idle_work.work)); |
| 3536 | } |
| 3537 | |
Chris Wilson | 1934f5de | 2018-05-31 23:40:57 +0100 | [diff] [blame] | 3538 | static void assert_kernel_context_is_current(struct drm_i915_private *i915) |
| 3539 | { |
| 3540 | struct intel_engine_cs *engine; |
| 3541 | enum intel_engine_id id; |
| 3542 | |
| 3543 | if (i915_terminally_wedged(&i915->gpu_error)) |
| 3544 | return; |
| 3545 | |
| 3546 | GEM_BUG_ON(i915->gt.active_requests); |
| 3547 | for_each_engine(engine, i915, id) { |
| 3548 | GEM_BUG_ON(__i915_gem_active_peek(&engine->timeline.last_request)); |
| 3549 | GEM_BUG_ON(engine->last_retired_context != |
| 3550 | to_intel_context(i915->kernel_context, engine)); |
| 3551 | } |
| 3552 | } |
| 3553 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3554 | static void |
| 3555 | i915_gem_idle_work_handler(struct work_struct *work) |
| 3556 | { |
| 3557 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3558 | container_of(work, typeof(*dev_priv), gt.idle_work.work); |
Chris Wilson | 84a1074 | 2018-01-24 11:36:08 +0000 | [diff] [blame] | 3559 | unsigned int epoch = I915_EPOCH_INVALID; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3560 | bool rearm_hangcheck; |
| 3561 | |
| 3562 | if (!READ_ONCE(dev_priv->gt.awake)) |
| 3563 | return; |
| 3564 | |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 3565 | if (READ_ONCE(dev_priv->gt.active_requests)) |
| 3566 | return; |
| 3567 | |
| 3568 | /* |
| 3569 | * Flush out the last user context, leaving only the pinned |
| 3570 | * kernel context resident. When we are idling on the kernel_context, |
| 3571 | * no more new requests (with a context switch) are emitted and we |
| 3572 | * can finally rest. A consequence is that the idle work handler is |
| 3573 | * always called at least twice before idling (and if the system is |
| 3574 | * idle that implies a round trip through the retire worker). |
| 3575 | */ |
| 3576 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 3577 | i915_gem_switch_to_kernel_context(dev_priv); |
| 3578 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 3579 | |
| 3580 | GEM_TRACE("active_requests=%d (after switch-to-kernel-context)\n", |
| 3581 | READ_ONCE(dev_priv->gt.active_requests)); |
| 3582 | |
Imre Deak | 0cb5670 | 2016-11-07 11:20:04 +0200 | [diff] [blame] | 3583 | /* |
| 3584 | * Wait for last execlists context complete, but bail out in case a |
Chris Wilson | ffed7bd | 2018-03-01 10:33:38 +0000 | [diff] [blame] | 3585 | * new request is submitted. As we don't trust the hardware, we |
| 3586 | * continue on if the wait times out. This is necessary to allow |
| 3587 | * the machine to suspend even if the hardware dies, and we will |
| 3588 | * try to recover in resume (after depriving the hardware of power, |
| 3589 | * it may be in a better mmod). |
Imre Deak | 0cb5670 | 2016-11-07 11:20:04 +0200 | [diff] [blame] | 3590 | */ |
Chris Wilson | ffed7bd | 2018-03-01 10:33:38 +0000 | [diff] [blame] | 3591 | __wait_for(if (new_requests_since_last_retire(dev_priv)) return, |
| 3592 | intel_engines_are_idle(dev_priv), |
| 3593 | I915_IDLE_ENGINES_TIMEOUT * 1000, |
| 3594 | 10, 500); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3595 | |
| 3596 | rearm_hangcheck = |
| 3597 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
| 3598 | |
Chris Wilson | 5427f20 | 2017-10-23 22:32:34 +0100 | [diff] [blame] | 3599 | if (!mutex_trylock(&dev_priv->drm.struct_mutex)) { |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3600 | /* Currently busy, come back later */ |
| 3601 | mod_delayed_work(dev_priv->wq, |
| 3602 | &dev_priv->gt.idle_work, |
| 3603 | msecs_to_jiffies(50)); |
| 3604 | goto out_rearm; |
| 3605 | } |
| 3606 | |
Imre Deak | 93c97dc | 2016-11-07 11:20:03 +0200 | [diff] [blame] | 3607 | /* |
| 3608 | * New request retired after this work handler started, extend active |
| 3609 | * period until next instance of the work. |
| 3610 | */ |
Chris Wilson | 5427f20 | 2017-10-23 22:32:34 +0100 | [diff] [blame] | 3611 | if (new_requests_since_last_retire(dev_priv)) |
Imre Deak | 93c97dc | 2016-11-07 11:20:03 +0200 | [diff] [blame] | 3612 | goto out_unlock; |
| 3613 | |
Chris Wilson | e4d2006 | 2018-04-06 16:51:44 +0100 | [diff] [blame] | 3614 | epoch = __i915_gem_park(dev_priv); |
Chris Wilson | ff320d6 | 2017-10-23 22:32:35 +0100 | [diff] [blame] | 3615 | |
Chris Wilson | 1934f5de | 2018-05-31 23:40:57 +0100 | [diff] [blame] | 3616 | assert_kernel_context_is_current(dev_priv); |
| 3617 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3618 | rearm_hangcheck = false; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3619 | out_unlock: |
Chris Wilson | 5427f20 | 2017-10-23 22:32:34 +0100 | [diff] [blame] | 3620 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 3621 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3622 | out_rearm: |
| 3623 | if (rearm_hangcheck) { |
| 3624 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 3625 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 3626 | } |
Chris Wilson | 84a1074 | 2018-01-24 11:36:08 +0000 | [diff] [blame] | 3627 | |
| 3628 | /* |
| 3629 | * When we are idle, it is an opportune time to reap our caches. |
| 3630 | * However, we have many objects that utilise RCU and the ordered |
| 3631 | * i915->wq that this work is executing on. To try and flush any |
| 3632 | * pending frees now we are idle, we first wait for an RCU grace |
| 3633 | * period, and then queue a task (that will run last on the wq) to |
| 3634 | * shrink and re-optimize the caches. |
| 3635 | */ |
| 3636 | if (same_epoch(dev_priv, epoch)) { |
| 3637 | struct sleep_rcu_work *s = kmalloc(sizeof(*s), GFP_KERNEL); |
| 3638 | if (s) { |
| 3639 | s->i915 = dev_priv; |
| 3640 | s->epoch = epoch; |
| 3641 | call_rcu(&s->rcu, __sleep_rcu); |
| 3642 | } |
| 3643 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3644 | } |
| 3645 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3646 | void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file) |
| 3647 | { |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 3648 | struct drm_i915_private *i915 = to_i915(gem->dev); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3649 | struct drm_i915_gem_object *obj = to_intel_bo(gem); |
| 3650 | struct drm_i915_file_private *fpriv = file->driver_priv; |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 3651 | struct i915_lut_handle *lut, *ln; |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3652 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 3653 | mutex_lock(&i915->drm.struct_mutex); |
| 3654 | |
| 3655 | list_for_each_entry_safe(lut, ln, &obj->lut_list, obj_link) { |
| 3656 | struct i915_gem_context *ctx = lut->ctx; |
| 3657 | struct i915_vma *vma; |
| 3658 | |
Chris Wilson | 432295d | 2017-08-22 12:05:15 +0100 | [diff] [blame] | 3659 | GEM_BUG_ON(ctx->file_priv == ERR_PTR(-EBADF)); |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 3660 | if (ctx->file_priv != fpriv) |
| 3661 | continue; |
| 3662 | |
| 3663 | vma = radix_tree_delete(&ctx->handles_vma, lut->handle); |
Chris Wilson | 3ffff01 | 2017-08-22 12:05:17 +0100 | [diff] [blame] | 3664 | GEM_BUG_ON(vma->obj != obj); |
| 3665 | |
| 3666 | /* We allow the process to have multiple handles to the same |
| 3667 | * vma, in the same fd namespace, by virtue of flink/open. |
| 3668 | */ |
| 3669 | GEM_BUG_ON(!vma->open_count); |
| 3670 | if (!--vma->open_count && !i915_vma_is_ggtt(vma)) |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3671 | i915_vma_close(vma); |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 3672 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 3673 | list_del(&lut->obj_link); |
| 3674 | list_del(&lut->ctx_link); |
Chris Wilson | 4ff4b44 | 2017-06-16 15:05:16 +0100 | [diff] [blame] | 3675 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 3676 | kmem_cache_free(i915->luts, lut); |
| 3677 | __i915_gem_object_release_unless_active(obj); |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 3678 | } |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 3679 | |
| 3680 | mutex_unlock(&i915->drm.struct_mutex); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 3681 | } |
| 3682 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3683 | static unsigned long to_wait_timeout(s64 timeout_ns) |
| 3684 | { |
| 3685 | if (timeout_ns < 0) |
| 3686 | return MAX_SCHEDULE_TIMEOUT; |
| 3687 | |
| 3688 | if (timeout_ns == 0) |
| 3689 | return 0; |
| 3690 | |
| 3691 | return nsecs_to_jiffies_timeout(timeout_ns); |
| 3692 | } |
| 3693 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3694 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3695 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3696 | * @dev: drm device pointer |
| 3697 | * @data: ioctl data blob |
| 3698 | * @file: drm file pointer |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3699 | * |
| 3700 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 3701 | * the timeout parameter. |
| 3702 | * -ETIME: object is still busy after timeout |
| 3703 | * -ERESTARTSYS: signal interrupted the wait |
| 3704 | * -ENONENT: object doesn't exist |
| 3705 | * Also possible, but rare: |
Chris Wilson | b805014 | 2017-08-11 11:57:31 +0100 | [diff] [blame] | 3706 | * -EAGAIN: incomplete, restart syscall |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3707 | * -ENOMEM: damn |
| 3708 | * -ENODEV: Internal IRQ fail |
| 3709 | * -E?: The add request failed |
| 3710 | * |
| 3711 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 3712 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 3713 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 3714 | * without holding struct_mutex the object may become re-busied before this |
| 3715 | * function completes. A similar but shorter * race condition exists in the busy |
| 3716 | * ioctl |
| 3717 | */ |
| 3718 | int |
| 3719 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 3720 | { |
| 3721 | struct drm_i915_gem_wait *args = data; |
| 3722 | struct drm_i915_gem_object *obj; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3723 | ktime_t start; |
| 3724 | long ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3725 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 3726 | if (args->flags != 0) |
| 3727 | return -EINVAL; |
| 3728 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3729 | obj = i915_gem_object_lookup(file, args->bo_handle); |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 3730 | if (!obj) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3731 | return -ENOENT; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 3732 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3733 | start = ktime_get(); |
| 3734 | |
| 3735 | ret = i915_gem_object_wait(obj, |
| 3736 | I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL, |
| 3737 | to_wait_timeout(args->timeout_ns), |
| 3738 | to_rps_client(file)); |
| 3739 | |
| 3740 | if (args->timeout_ns > 0) { |
| 3741 | args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start)); |
| 3742 | if (args->timeout_ns < 0) |
| 3743 | args->timeout_ns = 0; |
Chris Wilson | c1d2061 | 2017-02-16 12:54:41 +0000 | [diff] [blame] | 3744 | |
| 3745 | /* |
| 3746 | * Apparently ktime isn't accurate enough and occasionally has a |
| 3747 | * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch |
| 3748 | * things up to make the test happy. We allow up to 1 jiffy. |
| 3749 | * |
| 3750 | * This is a regression from the timespec->ktime conversion. |
| 3751 | */ |
| 3752 | if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns)) |
| 3753 | args->timeout_ns = 0; |
Chris Wilson | b805014 | 2017-08-11 11:57:31 +0100 | [diff] [blame] | 3754 | |
| 3755 | /* Asked to wait beyond the jiffie/scheduler precision? */ |
| 3756 | if (ret == -ETIME && args->timeout_ns) |
| 3757 | ret = -EAGAIN; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3758 | } |
| 3759 | |
Chris Wilson | f0cd518 | 2016-10-28 13:58:43 +0100 | [diff] [blame] | 3760 | i915_gem_object_put(obj); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3761 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3762 | } |
| 3763 | |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3764 | static long wait_for_timeline(struct i915_timeline *tl, |
| 3765 | unsigned int flags, long timeout) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3766 | { |
Chris Wilson | 0606035 | 2018-05-31 09:22:44 +0100 | [diff] [blame] | 3767 | struct i915_request *rq; |
Chris Wilson | 0606035 | 2018-05-31 09:22:44 +0100 | [diff] [blame] | 3768 | |
| 3769 | rq = i915_gem_active_get_unlocked(&tl->last_request); |
| 3770 | if (!rq) |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3771 | return timeout; |
Chris Wilson | 0606035 | 2018-05-31 09:22:44 +0100 | [diff] [blame] | 3772 | |
| 3773 | /* |
| 3774 | * "Race-to-idle". |
| 3775 | * |
| 3776 | * Switching to the kernel context is often used a synchronous |
| 3777 | * step prior to idling, e.g. in suspend for flushing all |
| 3778 | * current operations to memory before sleeping. These we |
| 3779 | * want to complete as quickly as possible to avoid prolonged |
| 3780 | * stalls, so allow the gpu to boost to maximum clocks. |
| 3781 | */ |
| 3782 | if (flags & I915_WAIT_FOR_IDLE_BOOST) |
| 3783 | gen6_rps_boost(rq, NULL); |
| 3784 | |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3785 | timeout = i915_request_wait(rq, flags, timeout); |
Chris Wilson | 0606035 | 2018-05-31 09:22:44 +0100 | [diff] [blame] | 3786 | i915_request_put(rq); |
| 3787 | |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3788 | return timeout; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3789 | } |
| 3790 | |
Chris Wilson | 25112b6 | 2017-03-30 15:50:39 +0100 | [diff] [blame] | 3791 | static int wait_for_engines(struct drm_i915_private *i915) |
| 3792 | { |
Chris Wilson | ee42c00 | 2017-12-11 19:41:34 +0000 | [diff] [blame] | 3793 | if (wait_for(intel_engines_are_idle(i915), I915_IDLE_ENGINES_TIMEOUT)) { |
Chris Wilson | 59e4b19 | 2017-12-11 19:41:35 +0000 | [diff] [blame] | 3794 | dev_err(i915->drm.dev, |
| 3795 | "Failed to idle engines, declaring wedged!\n"); |
Chris Wilson | 629820f | 2018-03-09 10:11:14 +0000 | [diff] [blame] | 3796 | GEM_TRACE_DUMP(); |
Chris Wilson | cad9946 | 2017-08-26 12:09:33 +0100 | [diff] [blame] | 3797 | i915_gem_set_wedged(i915); |
| 3798 | return -EIO; |
Chris Wilson | 25112b6 | 2017-03-30 15:50:39 +0100 | [diff] [blame] | 3799 | } |
| 3800 | |
| 3801 | return 0; |
| 3802 | } |
| 3803 | |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3804 | int i915_gem_wait_for_idle(struct drm_i915_private *i915, |
| 3805 | unsigned int flags, long timeout) |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 3806 | { |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3807 | GEM_TRACE("flags=%x (%s), timeout=%ld%s\n", |
| 3808 | flags, flags & I915_WAIT_LOCKED ? "locked" : "unlocked", |
| 3809 | timeout, timeout == MAX_SCHEDULE_TIMEOUT ? " (forever)" : ""); |
Chris Wilson | 09a4c02 | 2018-05-24 09:11:35 +0100 | [diff] [blame] | 3810 | |
Chris Wilson | 863e9fd | 2017-05-30 13:13:32 +0100 | [diff] [blame] | 3811 | /* If the device is asleep, we have no requests outstanding */ |
| 3812 | if (!READ_ONCE(i915->gt.awake)) |
| 3813 | return 0; |
| 3814 | |
Chris Wilson | 9caa34a | 2016-11-11 14:58:08 +0000 | [diff] [blame] | 3815 | if (flags & I915_WAIT_LOCKED) { |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3816 | struct i915_timeline *tl; |
| 3817 | int err; |
Chris Wilson | 9caa34a | 2016-11-11 14:58:08 +0000 | [diff] [blame] | 3818 | |
| 3819 | lockdep_assert_held(&i915->drm.struct_mutex); |
| 3820 | |
| 3821 | list_for_each_entry(tl, &i915->gt.timelines, link) { |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3822 | timeout = wait_for_timeline(tl, flags, timeout); |
| 3823 | if (timeout < 0) |
| 3824 | return timeout; |
Chris Wilson | 9caa34a | 2016-11-11 14:58:08 +0000 | [diff] [blame] | 3825 | } |
Chris Wilson | c1e63f6 | 2018-08-08 11:50:59 +0100 | [diff] [blame] | 3826 | if (GEM_SHOW_DEBUG() && !timeout) { |
| 3827 | /* Presume that timeout was non-zero to begin with! */ |
| 3828 | dev_warn(&i915->drm.pdev->dev, |
| 3829 | "Missed idle-completion interrupt!\n"); |
| 3830 | GEM_TRACE_DUMP(); |
| 3831 | } |
Chris Wilson | a61b47f | 2018-06-27 12:53:34 +0100 | [diff] [blame] | 3832 | |
| 3833 | err = wait_for_engines(i915); |
| 3834 | if (err) |
| 3835 | return err; |
| 3836 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 3837 | i915_retire_requests(i915); |
Chris Wilson | 09a4c02 | 2018-05-24 09:11:35 +0100 | [diff] [blame] | 3838 | GEM_BUG_ON(i915->gt.active_requests); |
Chris Wilson | 9caa34a | 2016-11-11 14:58:08 +0000 | [diff] [blame] | 3839 | } else { |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3840 | struct intel_engine_cs *engine; |
| 3841 | enum intel_engine_id id; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3842 | |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3843 | for_each_engine(engine, i915, id) { |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 3844 | struct i915_timeline *tl = &engine->timeline; |
| 3845 | |
| 3846 | timeout = wait_for_timeline(tl, flags, timeout); |
| 3847 | if (timeout < 0) |
| 3848 | return timeout; |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3849 | } |
Chris Wilson | a89d1f9 | 2018-05-02 17:38:39 +0100 | [diff] [blame] | 3850 | } |
Chris Wilson | a61b47f | 2018-06-27 12:53:34 +0100 | [diff] [blame] | 3851 | |
| 3852 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3853 | } |
| 3854 | |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 3855 | static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj) |
| 3856 | { |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 3857 | /* |
| 3858 | * We manually flush the CPU domain so that we can override and |
| 3859 | * force the flush for the display, and perform it asyncrhonously. |
| 3860 | */ |
| 3861 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
| 3862 | if (obj->cache_dirty) |
| 3863 | i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE); |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3864 | obj->write_domain = 0; |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 3865 | } |
| 3866 | |
| 3867 | void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj) |
| 3868 | { |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 3869 | if (!READ_ONCE(obj->pin_global)) |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 3870 | return; |
| 3871 | |
| 3872 | mutex_lock(&obj->base.dev->struct_mutex); |
| 3873 | __i915_gem_object_flush_for_display(obj); |
| 3874 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 3875 | } |
| 3876 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3877 | /** |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 3878 | * Moves a single object to the WC read, and possibly write domain. |
| 3879 | * @obj: object to act on |
| 3880 | * @write: ask for write access or read only |
| 3881 | * |
| 3882 | * This function returns when the move is complete, including waiting on |
| 3883 | * flushes to occur. |
| 3884 | */ |
| 3885 | int |
| 3886 | i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write) |
| 3887 | { |
| 3888 | int ret; |
| 3889 | |
| 3890 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 3891 | |
| 3892 | ret = i915_gem_object_wait(obj, |
| 3893 | I915_WAIT_INTERRUPTIBLE | |
| 3894 | I915_WAIT_LOCKED | |
| 3895 | (write ? I915_WAIT_ALL : 0), |
| 3896 | MAX_SCHEDULE_TIMEOUT, |
| 3897 | NULL); |
| 3898 | if (ret) |
| 3899 | return ret; |
| 3900 | |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3901 | if (obj->write_domain == I915_GEM_DOMAIN_WC) |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 3902 | return 0; |
| 3903 | |
| 3904 | /* Flush and acquire obj->pages so that we are coherent through |
| 3905 | * direct access in memory with previous cached writes through |
| 3906 | * shmemfs and that our cache domain tracking remains valid. |
| 3907 | * For example, if the obj->filp was moved to swap without us |
| 3908 | * being notified and releasing the pages, we would mistakenly |
| 3909 | * continue to assume that the obj remained out of the CPU cached |
| 3910 | * domain. |
| 3911 | */ |
| 3912 | ret = i915_gem_object_pin_pages(obj); |
| 3913 | if (ret) |
| 3914 | return ret; |
| 3915 | |
| 3916 | flush_write_domain(obj, ~I915_GEM_DOMAIN_WC); |
| 3917 | |
| 3918 | /* Serialise direct access to this object with the barriers for |
| 3919 | * coherent writes from the GPU, by effectively invalidating the |
| 3920 | * WC domain upon first access. |
| 3921 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3922 | if ((obj->read_domains & I915_GEM_DOMAIN_WC) == 0) |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 3923 | mb(); |
| 3924 | |
| 3925 | /* It should now be out of any other write domains, and we can update |
| 3926 | * the domain values for our changes. |
| 3927 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3928 | GEM_BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_WC) != 0); |
| 3929 | obj->read_domains |= I915_GEM_DOMAIN_WC; |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 3930 | if (write) { |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3931 | obj->read_domains = I915_GEM_DOMAIN_WC; |
| 3932 | obj->write_domain = I915_GEM_DOMAIN_WC; |
Chris Wilson | e22d8e3 | 2017-04-12 12:01:11 +0100 | [diff] [blame] | 3933 | obj->mm.dirty = true; |
| 3934 | } |
| 3935 | |
| 3936 | i915_gem_object_unpin_pages(obj); |
| 3937 | return 0; |
| 3938 | } |
| 3939 | |
| 3940 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3941 | * Moves a single object to the GTT read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3942 | * @obj: object to act on |
| 3943 | * @write: ask for write access or read only |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3944 | * |
| 3945 | * This function returns when the move is complete, including waiting on |
| 3946 | * flushes to occur. |
| 3947 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3948 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3949 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3950 | { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3951 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3952 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3953 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 3954 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 3955 | ret = i915_gem_object_wait(obj, |
| 3956 | I915_WAIT_INTERRUPTIBLE | |
| 3957 | I915_WAIT_LOCKED | |
| 3958 | (write ? I915_WAIT_ALL : 0), |
| 3959 | MAX_SCHEDULE_TIMEOUT, |
| 3960 | NULL); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3961 | if (ret) |
| 3962 | return ret; |
| 3963 | |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3964 | if (obj->write_domain == I915_GEM_DOMAIN_GTT) |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3965 | return 0; |
| 3966 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3967 | /* Flush and acquire obj->pages so that we are coherent through |
| 3968 | * direct access in memory with previous cached writes through |
| 3969 | * shmemfs and that our cache domain tracking remains valid. |
| 3970 | * For example, if the obj->filp was moved to swap without us |
| 3971 | * being notified and releasing the pages, we would mistakenly |
| 3972 | * continue to assume that the obj remained out of the CPU cached |
| 3973 | * domain. |
| 3974 | */ |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3975 | ret = i915_gem_object_pin_pages(obj); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3976 | if (ret) |
| 3977 | return ret; |
| 3978 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 3979 | flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3980 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3981 | /* Serialise direct access to this object with the barriers for |
| 3982 | * coherent writes from the GPU, by effectively invalidating the |
| 3983 | * GTT domain upon first access. |
| 3984 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3985 | if ((obj->read_domains & I915_GEM_DOMAIN_GTT) == 0) |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3986 | mb(); |
| 3987 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3988 | /* It should now be out of any other write domains, and we can update |
| 3989 | * the domain values for our changes. |
| 3990 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3991 | GEM_BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3992 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3993 | if (write) { |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 3994 | obj->read_domains = I915_GEM_DOMAIN_GTT; |
| 3995 | obj->write_domain = I915_GEM_DOMAIN_GTT; |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3996 | obj->mm.dirty = true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3997 | } |
| 3998 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 3999 | i915_gem_object_unpin_pages(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4000 | return 0; |
| 4001 | } |
| 4002 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4003 | /** |
| 4004 | * Changes the cache-level of an object across all VMA. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 4005 | * @obj: object to act on |
| 4006 | * @cache_level: new cache level to set for the object |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4007 | * |
| 4008 | * After this function returns, the object will be in the new cache-level |
| 4009 | * across all GTT and the contents of the backing storage will be coherent, |
| 4010 | * with respect to the new cache-level. In order to keep the backing storage |
| 4011 | * coherent for all users, we only allow a single cache level to be set |
| 4012 | * globally on the object and prevent it from being changed whilst the |
| 4013 | * hardware is reading from the object. That is if the object is currently |
| 4014 | * on the scanout it will be set to uncached (or equivalent display |
| 4015 | * cache coherency) and all non-MOCS GPU access will also be uncached so |
| 4016 | * that all direct access to the scanout remains coherent. |
| 4017 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4018 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 4019 | enum i915_cache_level cache_level) |
| 4020 | { |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 4021 | struct i915_vma *vma; |
Chris Wilson | a6a7cc4 | 2016-11-18 21:17:46 +0000 | [diff] [blame] | 4022 | int ret; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4023 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 4024 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 4025 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4026 | if (obj->cache_level == cache_level) |
Chris Wilson | a6a7cc4 | 2016-11-18 21:17:46 +0000 | [diff] [blame] | 4027 | return 0; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4028 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4029 | /* Inspect the list of currently bound VMA and unbind any that would |
| 4030 | * be invalid given the new cache-level. This is principally to |
| 4031 | * catch the issue of the CS prefetch crossing page boundaries and |
| 4032 | * reading an invalid PTE on older architectures. |
| 4033 | */ |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 4034 | restart: |
| 4035 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4036 | if (!drm_mm_node_allocated(&vma->node)) |
| 4037 | continue; |
| 4038 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 4039 | if (i915_vma_is_pinned(vma)) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4040 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 4041 | return -EBUSY; |
| 4042 | } |
| 4043 | |
Chris Wilson | 010e3e6 | 2017-12-06 12:49:13 +0000 | [diff] [blame] | 4044 | if (!i915_vma_is_closed(vma) && |
| 4045 | i915_gem_valid_gtt_space(vma, cache_level)) |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 4046 | continue; |
| 4047 | |
| 4048 | ret = i915_vma_unbind(vma); |
| 4049 | if (ret) |
| 4050 | return ret; |
| 4051 | |
| 4052 | /* As unbinding may affect other elements in the |
| 4053 | * obj->vma_list (due to side-effects from retiring |
| 4054 | * an active vma), play safe and restart the iterator. |
| 4055 | */ |
| 4056 | goto restart; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 4057 | } |
| 4058 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4059 | /* We can reuse the existing drm_mm nodes but need to change the |
| 4060 | * cache-level on the PTE. We could simply unbind them all and |
| 4061 | * rebind with the correct cache-level on next use. However since |
| 4062 | * we already have a valid slot, dma mapping, pages etc, we may as |
| 4063 | * rewrite the PTE in the belief that doing so tramples upon less |
| 4064 | * state and so involves less work. |
| 4065 | */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 4066 | if (obj->bind_count) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4067 | /* Before we change the PTE, the GPU must not be accessing it. |
| 4068 | * If we wait upon the object, we know that all the bound |
| 4069 | * VMA are no longer active. |
| 4070 | */ |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 4071 | ret = i915_gem_object_wait(obj, |
| 4072 | I915_WAIT_INTERRUPTIBLE | |
| 4073 | I915_WAIT_LOCKED | |
| 4074 | I915_WAIT_ALL, |
| 4075 | MAX_SCHEDULE_TIMEOUT, |
| 4076 | NULL); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4077 | if (ret) |
| 4078 | return ret; |
| 4079 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 4080 | if (!HAS_LLC(to_i915(obj->base.dev)) && |
| 4081 | cache_level != I915_CACHE_NONE) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4082 | /* Access to snoopable pages through the GTT is |
| 4083 | * incoherent and on some machines causes a hard |
| 4084 | * lockup. Relinquish the CPU mmaping to force |
| 4085 | * userspace to refault in the pages and we can |
| 4086 | * then double check if the GTT mapping is still |
| 4087 | * valid for that pointer access. |
| 4088 | */ |
| 4089 | i915_gem_release_mmap(obj); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4090 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4091 | /* As we no longer need a fence for GTT access, |
| 4092 | * we can relinquish it now (and so prevent having |
| 4093 | * to steal a fence from someone else on the next |
| 4094 | * fence request). Note GPU activity would have |
| 4095 | * dropped the fence as all snoopable access is |
| 4096 | * supposed to be linear. |
| 4097 | */ |
Chris Wilson | e2189dd | 2017-12-07 21:14:07 +0000 | [diff] [blame] | 4098 | for_each_ggtt_vma(vma, obj) { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 4099 | ret = i915_vma_put_fence(vma); |
| 4100 | if (ret) |
| 4101 | return ret; |
| 4102 | } |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4103 | } else { |
| 4104 | /* We either have incoherent backing store and |
| 4105 | * so no GTT access or the architecture is fully |
| 4106 | * coherent. In such cases, existing GTT mmaps |
| 4107 | * ignore the cache bit in the PTE and we can |
| 4108 | * rewrite it without confusing the GPU or having |
| 4109 | * to force userspace to fault back in its mmaps. |
| 4110 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4111 | } |
| 4112 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4113 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4114 | if (!drm_mm_node_allocated(&vma->node)) |
| 4115 | continue; |
| 4116 | |
| 4117 | ret = i915_vma_bind(vma, cache_level, PIN_UPDATE); |
| 4118 | if (ret) |
| 4119 | return ret; |
| 4120 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4121 | } |
| 4122 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4123 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 4124 | vma->node.color = cache_level; |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 4125 | i915_gem_object_set_cache_coherency(obj, cache_level); |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 4126 | obj->cache_dirty = true; /* Always invalidate stale cachelines */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 4127 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4128 | return 0; |
| 4129 | } |
| 4130 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4131 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 4132 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4133 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4134 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4135 | struct drm_i915_gem_object *obj; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4136 | int err = 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4137 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4138 | rcu_read_lock(); |
| 4139 | obj = i915_gem_object_lookup_rcu(file, args->handle); |
| 4140 | if (!obj) { |
| 4141 | err = -ENOENT; |
| 4142 | goto out; |
| 4143 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4144 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 4145 | switch (obj->cache_level) { |
| 4146 | case I915_CACHE_LLC: |
| 4147 | case I915_CACHE_L3_LLC: |
| 4148 | args->caching = I915_CACHING_CACHED; |
| 4149 | break; |
| 4150 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 4151 | case I915_CACHE_WT: |
| 4152 | args->caching = I915_CACHING_DISPLAY; |
| 4153 | break; |
| 4154 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 4155 | default: |
| 4156 | args->caching = I915_CACHING_NONE; |
| 4157 | break; |
| 4158 | } |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4159 | out: |
| 4160 | rcu_read_unlock(); |
| 4161 | return err; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4162 | } |
| 4163 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4164 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 4165 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4166 | { |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 4167 | struct drm_i915_private *i915 = to_i915(dev); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4168 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4169 | struct drm_i915_gem_object *obj; |
| 4170 | enum i915_cache_level level; |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 4171 | int ret = 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4172 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4173 | switch (args->caching) { |
| 4174 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4175 | level = I915_CACHE_NONE; |
| 4176 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4177 | case I915_CACHING_CACHED: |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 4178 | /* |
| 4179 | * Due to a HW issue on BXT A stepping, GPU stores via a |
| 4180 | * snooped mapping may leave stale data in a corresponding CPU |
| 4181 | * cacheline, whereas normally such cachelines would get |
| 4182 | * invalidated. |
| 4183 | */ |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 4184 | if (!HAS_LLC(i915) && !HAS_SNOOP(i915)) |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 4185 | return -ENODEV; |
| 4186 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4187 | level = I915_CACHE_LLC; |
| 4188 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 4189 | case I915_CACHING_DISPLAY: |
Chris Wilson | 9c870d0 | 2016-10-24 13:42:15 +0100 | [diff] [blame] | 4190 | level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 4191 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4192 | default: |
| 4193 | return -EINVAL; |
| 4194 | } |
| 4195 | |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 4196 | obj = i915_gem_object_lookup(file, args->handle); |
| 4197 | if (!obj) |
| 4198 | return -ENOENT; |
| 4199 | |
Tina Zhang | a03f395 | 2017-11-14 10:25:13 +0000 | [diff] [blame] | 4200 | /* |
| 4201 | * The caching mode of proxy object is handled by its generator, and |
| 4202 | * not allowed to be changed by userspace. |
| 4203 | */ |
| 4204 | if (i915_gem_object_is_proxy(obj)) { |
| 4205 | ret = -ENXIO; |
| 4206 | goto out; |
| 4207 | } |
| 4208 | |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 4209 | if (obj->cache_level == level) |
| 4210 | goto out; |
| 4211 | |
| 4212 | ret = i915_gem_object_wait(obj, |
| 4213 | I915_WAIT_INTERRUPTIBLE, |
| 4214 | MAX_SCHEDULE_TIMEOUT, |
| 4215 | to_rps_client(file)); |
| 4216 | if (ret) |
| 4217 | goto out; |
| 4218 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 4219 | ret = i915_mutex_lock_interruptible(dev); |
| 4220 | if (ret) |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 4221 | goto out; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4222 | |
| 4223 | ret = i915_gem_object_set_cache_level(obj, level); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4224 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d65415d | 2017-01-19 08:22:10 +0000 | [diff] [blame] | 4225 | |
| 4226 | out: |
| 4227 | i915_gem_object_put(obj); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4228 | return ret; |
| 4229 | } |
| 4230 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4231 | /* |
Dhinakaran Pandiyan | 07bcd99 | 2018-03-06 19:34:18 -0800 | [diff] [blame] | 4232 | * Prepare buffer for display plane (scanout, cursors, etc). Can be called from |
| 4233 | * an uninterruptible phase (modesetting) and allows any flushes to be pipelined |
| 4234 | * (for pageflips). We only flush the caches while preparing the buffer for |
| 4235 | * display, the callers are responsible for frontbuffer flush. |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4236 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4237 | struct i915_vma * |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4238 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 4239 | u32 alignment, |
Chris Wilson | 5935485 | 2018-02-20 13:42:06 +0000 | [diff] [blame] | 4240 | const struct i915_ggtt_view *view, |
| 4241 | unsigned int flags) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4242 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4243 | struct i915_vma *vma; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4244 | int ret; |
| 4245 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 4246 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 4247 | |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 4248 | /* Mark the global pin early so that we account for the |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4249 | * display coherency whilst setting up the cache domains. |
| 4250 | */ |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 4251 | obj->pin_global++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4252 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 4253 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 4254 | * a result, we make sure that the pinning that is about to occur is |
| 4255 | * done with uncached PTEs. This is lowest common denominator for all |
| 4256 | * chipsets. |
| 4257 | * |
| 4258 | * However for gen6+, we could do better by using the GFDT bit instead |
| 4259 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 4260 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 4261 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 4262 | ret = i915_gem_object_set_cache_level(obj, |
Tvrtko Ursulin | 8652744 | 2016-10-13 11:03:00 +0100 | [diff] [blame] | 4263 | HAS_WT(to_i915(obj->base.dev)) ? |
| 4264 | I915_CACHE_WT : I915_CACHE_NONE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4265 | if (ret) { |
| 4266 | vma = ERR_PTR(ret); |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 4267 | goto err_unpin_global; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4268 | } |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 4269 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4270 | /* As the user may map the buffer once pinned in the display plane |
| 4271 | * (e.g. libkms for the bootup splash), we have to ensure that we |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 4272 | * always use map_and_fenceable for all scanout buffers. However, |
| 4273 | * it may simply be too big to fit into mappable, in which case |
| 4274 | * put it anyway and hope that userspace can cope (but always first |
| 4275 | * try to preserve the existing ABI). |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4276 | */ |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 4277 | vma = ERR_PTR(-ENOSPC); |
Chris Wilson | 5935485 | 2018-02-20 13:42:06 +0000 | [diff] [blame] | 4278 | if ((flags & PIN_MAPPABLE) == 0 && |
| 4279 | (!view || view->type == I915_GGTT_VIEW_NORMAL)) |
Chris Wilson | 2efb813 | 2016-08-18 17:17:06 +0100 | [diff] [blame] | 4280 | vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, |
Chris Wilson | 5935485 | 2018-02-20 13:42:06 +0000 | [diff] [blame] | 4281 | flags | |
| 4282 | PIN_MAPPABLE | |
| 4283 | PIN_NONBLOCK); |
| 4284 | if (IS_ERR(vma)) |
Chris Wilson | 767a222 | 2016-11-07 11:01:28 +0000 | [diff] [blame] | 4285 | vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4286 | if (IS_ERR(vma)) |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 4287 | goto err_unpin_global; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4288 | |
Chris Wilson | d8923dc | 2016-08-18 17:17:07 +0100 | [diff] [blame] | 4289 | vma->display_alignment = max_t(u64, vma->display_alignment, alignment); |
| 4290 | |
Chris Wilson | 5a97bcc | 2017-02-22 11:40:46 +0000 | [diff] [blame] | 4291 | __i915_gem_object_flush_for_display(obj); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 4292 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4293 | /* It should now be out of any other write domains, and we can update |
| 4294 | * the domain values for our changes. |
| 4295 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 4296 | obj->read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4297 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4298 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4299 | |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 4300 | err_unpin_global: |
| 4301 | obj->pin_global--; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4302 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4303 | } |
| 4304 | |
| 4305 | void |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4306 | i915_gem_object_unpin_from_display_plane(struct i915_vma *vma) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4307 | { |
Chris Wilson | 49d7391 | 2016-11-29 09:50:08 +0000 | [diff] [blame] | 4308 | lockdep_assert_held(&vma->vm->i915->drm.struct_mutex); |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 4309 | |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 4310 | if (WARN_ON(vma->obj->pin_global == 0)) |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4311 | return; |
| 4312 | |
Chris Wilson | bd3d225 | 2017-10-13 21:26:14 +0100 | [diff] [blame] | 4313 | if (--vma->obj->pin_global == 0) |
Chris Wilson | f51455d | 2017-01-10 14:47:34 +0000 | [diff] [blame] | 4314 | vma->display_alignment = I915_GTT_MIN_ALIGNMENT; |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4315 | |
Chris Wilson | 383d582 | 2016-08-18 17:17:08 +0100 | [diff] [blame] | 4316 | /* Bump the LRU to try and avoid premature eviction whilst flipping */ |
Chris Wilson | befedbb | 2017-01-19 19:26:55 +0000 | [diff] [blame] | 4317 | i915_gem_object_bump_inactive_ggtt(vma->obj); |
Chris Wilson | 383d582 | 2016-08-18 17:17:08 +0100 | [diff] [blame] | 4318 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4319 | i915_vma_unpin(vma); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4320 | } |
| 4321 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4322 | /** |
| 4323 | * Moves a single object to the CPU read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 4324 | * @obj: object to act on |
| 4325 | * @write: requesting write or read-only access |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4326 | * |
| 4327 | * This function returns when the move is complete, including waiting on |
| 4328 | * flushes to occur. |
| 4329 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 4330 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 4331 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4332 | { |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4333 | int ret; |
| 4334 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 4335 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 4336 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 4337 | ret = i915_gem_object_wait(obj, |
| 4338 | I915_WAIT_INTERRUPTIBLE | |
| 4339 | I915_WAIT_LOCKED | |
| 4340 | (write ? I915_WAIT_ALL : 0), |
| 4341 | MAX_SCHEDULE_TIMEOUT, |
| 4342 | NULL); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 4343 | if (ret) |
| 4344 | return ret; |
| 4345 | |
Chris Wilson | ef74921 | 2017-04-12 12:01:10 +0100 | [diff] [blame] | 4346 | flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4347 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4348 | /* Flush the CPU cache if it's still invalid. */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 4349 | if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 4350 | i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC); |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 4351 | obj->read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4352 | } |
| 4353 | |
| 4354 | /* It should now be out of any other write domains, and we can update |
| 4355 | * the domain values for our changes. |
| 4356 | */ |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 4357 | GEM_BUG_ON(obj->write_domain & ~I915_GEM_DOMAIN_CPU); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4358 | |
| 4359 | /* If we're writing through the CPU, then the GPU read domains will |
| 4360 | * need to be invalidated at next use. |
| 4361 | */ |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 4362 | if (write) |
| 4363 | __start_cpu_write(obj); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4364 | |
| 4365 | return 0; |
| 4366 | } |
| 4367 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4368 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 4369 | * emitted over 20 msec ago. |
| 4370 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4371 | * Note that if we were to use the current jiffies each time around the loop, |
| 4372 | * we wouldn't escape the function with any frames outstanding if the time to |
| 4373 | * render a frame was over 20ms. |
| 4374 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4375 | * This should get us reasonable parallelism between CPU and GPU but also |
| 4376 | * relatively low latency when blocking on a particular request to finish. |
| 4377 | */ |
| 4378 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4379 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4380 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4381 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4382 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 4383 | unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES; |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 4384 | struct i915_request *request, *target = NULL; |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 4385 | long ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4386 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 4387 | /* ABI: return -EIO if already wedged */ |
| 4388 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 4389 | return -EIO; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 4390 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4391 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | c8659ef | 2017-03-02 12:25:25 +0000 | [diff] [blame] | 4392 | list_for_each_entry(request, &file_priv->mm.request_list, client_link) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4393 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 4394 | break; |
| 4395 | |
Chris Wilson | c8659ef | 2017-03-02 12:25:25 +0000 | [diff] [blame] | 4396 | if (target) { |
| 4397 | list_del(&target->client_link); |
| 4398 | target->file_priv = NULL; |
| 4399 | } |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 4400 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4401 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4402 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4403 | if (target) |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 4404 | i915_request_get(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4405 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4406 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4407 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4408 | return 0; |
| 4409 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 4410 | ret = i915_request_wait(target, |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 4411 | I915_WAIT_INTERRUPTIBLE, |
| 4412 | MAX_SCHEDULE_TIMEOUT); |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 4413 | i915_request_put(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4414 | |
Chris Wilson | e95433c | 2016-10-28 13:58:27 +0100 | [diff] [blame] | 4415 | return ret < 0 ? ret : 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4416 | } |
| 4417 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4418 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4419 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 4420 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 4421 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 4422 | u64 alignment, |
| 4423 | u64 flags) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4424 | { |
Chris Wilson | ad16d2e | 2016-10-13 09:55:04 +0100 | [diff] [blame] | 4425 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 82ad644 | 2018-06-05 16:37:58 +0100 | [diff] [blame] | 4426 | struct i915_address_space *vm = &dev_priv->ggtt.vm; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4427 | struct i915_vma *vma; |
| 4428 | int ret; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 4429 | |
Chris Wilson | 4c7d62c | 2016-10-28 13:58:32 +0100 | [diff] [blame] | 4430 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 4431 | |
Chris Wilson | ac87a6fd | 2018-02-20 13:42:05 +0000 | [diff] [blame] | 4432 | if (flags & PIN_MAPPABLE && |
| 4433 | (!view || view->type == I915_GGTT_VIEW_NORMAL)) { |
Chris Wilson | 43ae70d9 | 2017-10-09 09:44:01 +0100 | [diff] [blame] | 4434 | /* If the required space is larger than the available |
| 4435 | * aperture, we will not able to find a slot for the |
| 4436 | * object and unbinding the object now will be in |
| 4437 | * vain. Worse, doing so may cause us to ping-pong |
| 4438 | * the object in and out of the Global GTT and |
| 4439 | * waste a lot of cycles under the mutex. |
| 4440 | */ |
| 4441 | if (obj->base.size > dev_priv->ggtt.mappable_end) |
| 4442 | return ERR_PTR(-E2BIG); |
| 4443 | |
| 4444 | /* If NONBLOCK is set the caller is optimistically |
| 4445 | * trying to cache the full object within the mappable |
| 4446 | * aperture, and *must* have a fallback in place for |
| 4447 | * situations where we cannot bind the object. We |
| 4448 | * can be a little more lax here and use the fallback |
| 4449 | * more often to avoid costly migrations of ourselves |
| 4450 | * and other objects within the aperture. |
| 4451 | * |
| 4452 | * Half-the-aperture is used as a simple heuristic. |
| 4453 | * More interesting would to do search for a free |
| 4454 | * block prior to making the commitment to unbind. |
| 4455 | * That caters for the self-harm case, and with a |
| 4456 | * little more heuristics (e.g. NOFAULT, NOEVICT) |
| 4457 | * we could try to minimise harm to others. |
| 4458 | */ |
| 4459 | if (flags & PIN_NONBLOCK && |
| 4460 | obj->base.size > dev_priv->ggtt.mappable_end / 2) |
| 4461 | return ERR_PTR(-ENOSPC); |
| 4462 | } |
| 4463 | |
Chris Wilson | 718659a | 2017-01-16 15:21:28 +0000 | [diff] [blame] | 4464 | vma = i915_vma_instance(obj, vm, view); |
Chris Wilson | e0216b7 | 2017-01-19 19:26:57 +0000 | [diff] [blame] | 4465 | if (unlikely(IS_ERR(vma))) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4466 | return vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4467 | |
| 4468 | if (i915_vma_misplaced(vma, size, alignment, flags)) { |
Chris Wilson | 43ae70d9 | 2017-10-09 09:44:01 +0100 | [diff] [blame] | 4469 | if (flags & PIN_NONBLOCK) { |
| 4470 | if (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)) |
| 4471 | return ERR_PTR(-ENOSPC); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4472 | |
Chris Wilson | 43ae70d9 | 2017-10-09 09:44:01 +0100 | [diff] [blame] | 4473 | if (flags & PIN_MAPPABLE && |
Chris Wilson | 944397f | 2017-01-09 16:16:11 +0000 | [diff] [blame] | 4474 | vma->fence_size > dev_priv->ggtt.mappable_end / 2) |
Chris Wilson | ad16d2e | 2016-10-13 09:55:04 +0100 | [diff] [blame] | 4475 | return ERR_PTR(-ENOSPC); |
| 4476 | } |
| 4477 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4478 | WARN(i915_vma_is_pinned(vma), |
| 4479 | "bo is already pinned in ggtt with incorrect alignment:" |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 4480 | " offset=%08x, req.alignment=%llx," |
| 4481 | " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n", |
| 4482 | i915_ggtt_offset(vma), alignment, |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4483 | !!(flags & PIN_MAPPABLE), |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 4484 | i915_vma_is_map_and_fenceable(vma)); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4485 | ret = i915_vma_unbind(vma); |
| 4486 | if (ret) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4487 | return ERR_PTR(ret); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 4488 | } |
| 4489 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4490 | ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL); |
| 4491 | if (ret) |
| 4492 | return ERR_PTR(ret); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4493 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 4494 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4495 | } |
| 4496 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4497 | static __always_inline unsigned int __busy_read_flag(unsigned int id) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4498 | { |
| 4499 | /* Note that we could alias engines in the execbuf API, but |
| 4500 | * that would be very unwise as it prevents userspace from |
| 4501 | * fine control over engine selection. Ahem. |
| 4502 | * |
| 4503 | * This should be something like EXEC_MAX_ENGINE instead of |
| 4504 | * I915_NUM_ENGINES. |
| 4505 | */ |
| 4506 | BUILD_BUG_ON(I915_NUM_ENGINES > 16); |
| 4507 | return 0x10000 << id; |
| 4508 | } |
| 4509 | |
| 4510 | static __always_inline unsigned int __busy_write_id(unsigned int id) |
| 4511 | { |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 4512 | /* The uABI guarantees an active writer is also amongst the read |
| 4513 | * engines. This would be true if we accessed the activity tracking |
| 4514 | * under the lock, but as we perform the lookup of the object and |
| 4515 | * its activity locklessly we can not guarantee that the last_write |
| 4516 | * being active implies that we have set the same engine flag from |
| 4517 | * last_read - hence we always set both read and write busy for |
| 4518 | * last_write. |
| 4519 | */ |
| 4520 | return id | __busy_read_flag(id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4521 | } |
| 4522 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4523 | static __always_inline unsigned int |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4524 | __busy_set_if_active(const struct dma_fence *fence, |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4525 | unsigned int (*flag)(unsigned int id)) |
| 4526 | { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 4527 | struct i915_request *rq; |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 4528 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4529 | /* We have to check the current hw status of the fence as the uABI |
| 4530 | * guarantees forward progress. We could rely on the idle worker |
| 4531 | * to eventually flush us, but to minimise latency just ask the |
| 4532 | * hardware. |
| 4533 | * |
| 4534 | * Note we only report on the status of native fences. |
| 4535 | */ |
| 4536 | if (!dma_fence_is_i915(fence)) |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 4537 | return 0; |
| 4538 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4539 | /* opencode to_request() in order to avoid const warnings */ |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 4540 | rq = container_of(fence, struct i915_request, fence); |
| 4541 | if (i915_request_completed(rq)) |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4542 | return 0; |
| 4543 | |
Chris Wilson | 1d39f28 | 2017-04-11 13:43:06 +0100 | [diff] [blame] | 4544 | return flag(rq->engine->uabi_id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4545 | } |
| 4546 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4547 | static __always_inline unsigned int |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4548 | busy_check_reader(const struct dma_fence *fence) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4549 | { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4550 | return __busy_set_if_active(fence, __busy_read_flag); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4551 | } |
| 4552 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 4553 | static __always_inline unsigned int |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4554 | busy_check_writer(const struct dma_fence *fence) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4555 | { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4556 | if (!fence) |
| 4557 | return 0; |
| 4558 | |
| 4559 | return __busy_set_if_active(fence, __busy_write_id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 4560 | } |
| 4561 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4562 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4563 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4564 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4565 | { |
| 4566 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4567 | struct drm_i915_gem_object *obj; |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4568 | struct reservation_object_list *list; |
| 4569 | unsigned int seq; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4570 | int err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4571 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4572 | err = -ENOENT; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4573 | rcu_read_lock(); |
| 4574 | obj = i915_gem_object_lookup_rcu(file, args->handle); |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4575 | if (!obj) |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4576 | goto out; |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4577 | |
| 4578 | /* A discrepancy here is that we do not report the status of |
| 4579 | * non-i915 fences, i.e. even though we may report the object as idle, |
| 4580 | * a call to set-domain may still stall waiting for foreign rendering. |
| 4581 | * This also means that wait-ioctl may report an object as busy, |
| 4582 | * where busy-ioctl considers it idle. |
| 4583 | * |
| 4584 | * We trade the ability to warn of foreign fences to report on which |
| 4585 | * i915 engines are active for the object. |
| 4586 | * |
| 4587 | * Alternatively, we can trade that extra information on read/write |
| 4588 | * activity with |
| 4589 | * args->busy = |
| 4590 | * !reservation_object_test_signaled_rcu(obj->resv, true); |
| 4591 | * to report the overall busyness. This is what the wait-ioctl does. |
| 4592 | * |
| 4593 | */ |
| 4594 | retry: |
| 4595 | seq = raw_read_seqcount(&obj->resv->seq); |
| 4596 | |
| 4597 | /* Translate the exclusive fence to the READ *and* WRITE engine */ |
| 4598 | args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl)); |
| 4599 | |
| 4600 | /* Translate shared fences to READ set of engines */ |
| 4601 | list = rcu_dereference(obj->resv->fence); |
| 4602 | if (list) { |
| 4603 | unsigned int shared_count = list->shared_count, i; |
| 4604 | |
| 4605 | for (i = 0; i < shared_count; ++i) { |
| 4606 | struct dma_fence *fence = |
| 4607 | rcu_dereference(list->shared[i]); |
| 4608 | |
| 4609 | args->busy |= busy_check_reader(fence); |
| 4610 | } |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4611 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4612 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4613 | if (args->busy && read_seqcount_retry(&obj->resv->seq, seq)) |
| 4614 | goto retry; |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 4615 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4616 | err = 0; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4617 | out: |
| 4618 | rcu_read_unlock(); |
| 4619 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4620 | } |
| 4621 | |
| 4622 | int |
| 4623 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4624 | struct drm_file *file_priv) |
| 4625 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4626 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4627 | } |
| 4628 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4629 | int |
| 4630 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4631 | struct drm_file *file_priv) |
| 4632 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4633 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4634 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4635 | struct drm_i915_gem_object *obj; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4636 | int err; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4637 | |
| 4638 | switch (args->madv) { |
| 4639 | case I915_MADV_DONTNEED: |
| 4640 | case I915_MADV_WILLNEED: |
| 4641 | break; |
| 4642 | default: |
| 4643 | return -EINVAL; |
| 4644 | } |
| 4645 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 4646 | obj = i915_gem_object_lookup(file_priv, args->handle); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4647 | if (!obj) |
| 4648 | return -ENOENT; |
| 4649 | |
| 4650 | err = mutex_lock_interruptible(&obj->mm.lock); |
| 4651 | if (err) |
| 4652 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4653 | |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 4654 | if (i915_gem_object_has_pages(obj) && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 4655 | i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4656 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4657 | if (obj->mm.madv == I915_MADV_WILLNEED) { |
| 4658 | GEM_BUG_ON(!obj->mm.quirked); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4659 | __i915_gem_object_unpin_pages(obj); |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4660 | obj->mm.quirked = false; |
| 4661 | } |
| 4662 | if (args->madv == I915_MADV_WILLNEED) { |
Chris Wilson | 2c3a3f4 | 2016-11-04 10:30:01 +0000 | [diff] [blame] | 4663 | GEM_BUG_ON(obj->mm.quirked); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4664 | __i915_gem_object_pin_pages(obj); |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4665 | obj->mm.quirked = true; |
| 4666 | } |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4667 | } |
| 4668 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4669 | if (obj->mm.madv != __I915_MADV_PURGED) |
| 4670 | obj->mm.madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4671 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4672 | /* if the object is no longer attached, discard its backing storage */ |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 4673 | if (obj->mm.madv == I915_MADV_DONTNEED && |
| 4674 | !i915_gem_object_has_pages(obj)) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4675 | i915_gem_object_truncate(obj); |
| 4676 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4677 | args->retained = obj->mm.madv != __I915_MADV_PURGED; |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4678 | mutex_unlock(&obj->mm.lock); |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4679 | |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4680 | out: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 4681 | i915_gem_object_put(obj); |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4682 | return err; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4683 | } |
| 4684 | |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 4685 | static void |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 4686 | frontbuffer_retire(struct i915_gem_active *active, struct i915_request *request) |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 4687 | { |
| 4688 | struct drm_i915_gem_object *obj = |
| 4689 | container_of(active, typeof(*obj), frontbuffer_write); |
| 4690 | |
Chris Wilson | d59b21e | 2017-02-22 11:40:49 +0000 | [diff] [blame] | 4691 | intel_fb_obj_flush(obj, ORIGIN_CS); |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 4692 | } |
| 4693 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4694 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4695 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4696 | { |
Chris Wilson | 1233e2d | 2016-10-28 13:58:37 +0100 | [diff] [blame] | 4697 | mutex_init(&obj->mm.lock); |
| 4698 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4699 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 4700 | INIT_LIST_HEAD(&obj->lut_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4701 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4702 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4703 | obj->ops = ops; |
| 4704 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4705 | reservation_object_init(&obj->__builtin_resv); |
| 4706 | obj->resv = &obj->__builtin_resv; |
| 4707 | |
Chris Wilson | 5034924 | 2016-08-18 17:17:04 +0100 | [diff] [blame] | 4708 | obj->frontbuffer_ggtt_origin = ORIGIN_GTT; |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 4709 | init_request_active(&obj->frontbuffer_write, frontbuffer_retire); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4710 | |
| 4711 | obj->mm.madv = I915_MADV_WILLNEED; |
| 4712 | INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN); |
| 4713 | mutex_init(&obj->mm.get_page.lock); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4714 | |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4715 | i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4716 | } |
| 4717 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4718 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
Tvrtko Ursulin | 3599a91 | 2016-11-01 14:44:10 +0000 | [diff] [blame] | 4719 | .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE | |
| 4720 | I915_GEM_OBJECT_IS_SHRINKABLE, |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 4721 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4722 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4723 | .put_pages = i915_gem_object_put_pages_gtt, |
Chris Wilson | 7c55e2c | 2017-03-07 12:03:38 +0000 | [diff] [blame] | 4724 | |
| 4725 | .pwrite = i915_gem_object_pwrite_gtt, |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4726 | }; |
| 4727 | |
Matthew Auld | 465c403 | 2017-10-06 23:18:14 +0100 | [diff] [blame] | 4728 | static int i915_gem_object_create_shmem(struct drm_device *dev, |
| 4729 | struct drm_gem_object *obj, |
| 4730 | size_t size) |
| 4731 | { |
| 4732 | struct drm_i915_private *i915 = to_i915(dev); |
| 4733 | unsigned long flags = VM_NORESERVE; |
| 4734 | struct file *filp; |
| 4735 | |
| 4736 | drm_gem_private_object_init(dev, obj, size); |
| 4737 | |
| 4738 | if (i915->mm.gemfs) |
| 4739 | filp = shmem_file_setup_with_mnt(i915->mm.gemfs, "i915", size, |
| 4740 | flags); |
| 4741 | else |
| 4742 | filp = shmem_file_setup("i915", size, flags); |
| 4743 | |
| 4744 | if (IS_ERR(filp)) |
| 4745 | return PTR_ERR(filp); |
| 4746 | |
| 4747 | obj->filp = filp; |
| 4748 | |
| 4749 | return 0; |
| 4750 | } |
| 4751 | |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 4752 | struct drm_i915_gem_object * |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 4753 | i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4754 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4755 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4756 | struct address_space *mapping; |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 4757 | unsigned int cache_level; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4758 | gfp_t mask; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4759 | int ret; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4760 | |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 4761 | /* There is a prevalence of the assumption that we fit the object's |
| 4762 | * page count inside a 32bit _signed_ variable. Let's document this and |
| 4763 | * catch if we ever need to fix it. In the meantime, if you do spot |
| 4764 | * such a local variable, please consider fixing! |
| 4765 | */ |
Tvrtko Ursulin | 7a3ee5d | 2017-03-30 17:31:30 +0100 | [diff] [blame] | 4766 | if (size >> PAGE_SHIFT > INT_MAX) |
Chris Wilson | b4bcbe2 | 2016-10-18 13:02:49 +0100 | [diff] [blame] | 4767 | return ERR_PTR(-E2BIG); |
| 4768 | |
| 4769 | if (overflows_type(size, obj->base.size)) |
| 4770 | return ERR_PTR(-E2BIG); |
| 4771 | |
Tvrtko Ursulin | 187685c | 2016-12-01 14:16:36 +0000 | [diff] [blame] | 4772 | obj = i915_gem_object_alloc(dev_priv); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4773 | if (obj == NULL) |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4774 | return ERR_PTR(-ENOMEM); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4775 | |
Matthew Auld | 465c403 | 2017-10-06 23:18:14 +0100 | [diff] [blame] | 4776 | ret = i915_gem_object_create_shmem(&dev_priv->drm, &obj->base, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4777 | if (ret) |
| 4778 | goto fail; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4779 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4780 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
Jani Nikula | c0f8683 | 2016-12-07 12:13:04 +0200 | [diff] [blame] | 4781 | if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) { |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4782 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4783 | mask &= ~__GFP_HIGHMEM; |
| 4784 | mask |= __GFP_DMA32; |
| 4785 | } |
| 4786 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 4787 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4788 | mapping_set_gfp_mask(mapping, mask); |
Chris Wilson | 4846bf0 | 2017-06-09 12:03:46 +0100 | [diff] [blame] | 4789 | GEM_BUG_ON(!(mapping_gfp_mask(mapping) & __GFP_RECLAIM)); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4790 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4791 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4792 | |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 4793 | obj->write_domain = I915_GEM_DOMAIN_CPU; |
| 4794 | obj->read_domains = I915_GEM_DOMAIN_CPU; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4795 | |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 4796 | if (HAS_LLC(dev_priv)) |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4797 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4798 | * cache) for about a 10% performance improvement |
| 4799 | * compared to uncached. Graphics requests other than |
| 4800 | * display scanout are coherent with the CPU in |
| 4801 | * accessing this cache. This means in this mode we |
| 4802 | * don't need to clflush on the CPU side, and on the |
| 4803 | * GPU side we only need to flush internal caches to |
| 4804 | * get data visible to the CPU. |
| 4805 | * |
| 4806 | * However, we maintain the display planes as UC, and so |
| 4807 | * need to rebind when first used as such. |
| 4808 | */ |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 4809 | cache_level = I915_CACHE_LLC; |
| 4810 | else |
| 4811 | cache_level = I915_CACHE_NONE; |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4812 | |
Chris Wilson | b8f55be | 2017-08-11 12:11:16 +0100 | [diff] [blame] | 4813 | i915_gem_object_set_cache_coherency(obj, cache_level); |
Chris Wilson | e27ab73 | 2017-06-15 13:38:49 +0100 | [diff] [blame] | 4814 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4815 | trace_i915_gem_object_create(obj); |
| 4816 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4817 | return obj; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4818 | |
| 4819 | fail: |
| 4820 | i915_gem_object_free(obj); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4821 | return ERR_PTR(ret); |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4822 | } |
| 4823 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4824 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4825 | { |
| 4826 | /* If we are the last user of the backing storage (be it shmemfs |
| 4827 | * pages or stolen etc), we know that the pages are going to be |
| 4828 | * immediately released. In this case, we can then skip copying |
| 4829 | * back the contents from the GPU. |
| 4830 | */ |
| 4831 | |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 4832 | if (obj->mm.madv != I915_MADV_WILLNEED) |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4833 | return false; |
| 4834 | |
| 4835 | if (obj->base.filp == NULL) |
| 4836 | return true; |
| 4837 | |
| 4838 | /* At first glance, this looks racy, but then again so would be |
| 4839 | * userspace racing mmap against close. However, the first external |
| 4840 | * reference to the filp can only be obtained through the |
| 4841 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4842 | * acquiring such a reference whilst we are in the middle of |
| 4843 | * freeing the object. |
| 4844 | */ |
| 4845 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4846 | } |
| 4847 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4848 | static void __i915_gem_free_objects(struct drm_i915_private *i915, |
| 4849 | struct llist_node *freed) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4850 | { |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4851 | struct drm_i915_gem_object *obj, *on; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4852 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4853 | intel_runtime_pm_get(i915); |
Chris Wilson | cc731f5 | 2017-10-13 21:26:21 +0100 | [diff] [blame] | 4854 | llist_for_each_entry_safe(obj, on, freed, freed) { |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4855 | struct i915_vma *vma, *vn; |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4856 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4857 | trace_i915_gem_object_destroy(obj); |
| 4858 | |
Chris Wilson | cc731f5 | 2017-10-13 21:26:21 +0100 | [diff] [blame] | 4859 | mutex_lock(&i915->drm.struct_mutex); |
| 4860 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4861 | GEM_BUG_ON(i915_gem_object_is_active(obj)); |
| 4862 | list_for_each_entry_safe(vma, vn, |
| 4863 | &obj->vma_list, obj_link) { |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4864 | GEM_BUG_ON(i915_vma_is_active(vma)); |
| 4865 | vma->flags &= ~I915_VMA_PIN_MASK; |
Chris Wilson | 3365e22 | 2018-05-03 20:51:14 +0100 | [diff] [blame] | 4866 | i915_vma_destroy(vma); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4867 | } |
Chris Wilson | db6c2b4 | 2016-11-01 11:54:00 +0000 | [diff] [blame] | 4868 | GEM_BUG_ON(!list_empty(&obj->vma_list)); |
| 4869 | GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree)); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4870 | |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 4871 | /* This serializes freeing with the shrinker. Since the free |
| 4872 | * is delayed, first by RCU then by the workqueue, we want the |
| 4873 | * shrinker to be able to free pages of unreferenced objects, |
| 4874 | * or else we may oom whilst there are plenty of deferred |
| 4875 | * freed objects. |
| 4876 | */ |
| 4877 | if (i915_gem_object_has_pages(obj)) { |
| 4878 | spin_lock(&i915->mm.obj_lock); |
| 4879 | list_del_init(&obj->mm.link); |
| 4880 | spin_unlock(&i915->mm.obj_lock); |
| 4881 | } |
| 4882 | |
Chris Wilson | cc731f5 | 2017-10-13 21:26:21 +0100 | [diff] [blame] | 4883 | mutex_unlock(&i915->drm.struct_mutex); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4884 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4885 | GEM_BUG_ON(obj->bind_count); |
Chris Wilson | a65adaf | 2017-10-09 09:43:57 +0100 | [diff] [blame] | 4886 | GEM_BUG_ON(obj->userfault_count); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4887 | GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits)); |
Chris Wilson | 67b4804 | 2017-08-22 12:05:16 +0100 | [diff] [blame] | 4888 | GEM_BUG_ON(!list_empty(&obj->lut_list)); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4889 | |
| 4890 | if (obj->ops->release) |
| 4891 | obj->ops->release(obj); |
| 4892 | |
| 4893 | if (WARN_ON(i915_gem_object_has_pinned_pages(obj))) |
| 4894 | atomic_set(&obj->mm.pages_pin_count, 0); |
Chris Wilson | 548625e | 2016-11-01 12:11:34 +0000 | [diff] [blame] | 4895 | __i915_gem_object_put_pages(obj, I915_MM_NORMAL); |
Chris Wilson | f1fa4f4 | 2017-10-13 21:26:13 +0100 | [diff] [blame] | 4896 | GEM_BUG_ON(i915_gem_object_has_pages(obj)); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4897 | |
| 4898 | if (obj->base.import_attach) |
| 4899 | drm_prime_gem_destroy(&obj->base, NULL); |
| 4900 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 4901 | reservation_object_fini(&obj->__builtin_resv); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4902 | drm_gem_object_release(&obj->base); |
| 4903 | i915_gem_info_remove_obj(i915, obj->base.size); |
| 4904 | |
| 4905 | kfree(obj->bit_17); |
| 4906 | i915_gem_object_free(obj); |
Chris Wilson | cc731f5 | 2017-10-13 21:26:21 +0100 | [diff] [blame] | 4907 | |
Chris Wilson | c9c70471 | 2018-02-19 22:06:31 +0000 | [diff] [blame] | 4908 | GEM_BUG_ON(!atomic_read(&i915->mm.free_count)); |
| 4909 | atomic_dec(&i915->mm.free_count); |
| 4910 | |
Chris Wilson | cc731f5 | 2017-10-13 21:26:21 +0100 | [diff] [blame] | 4911 | if (on) |
| 4912 | cond_resched(); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4913 | } |
Chris Wilson | cc731f5 | 2017-10-13 21:26:21 +0100 | [diff] [blame] | 4914 | intel_runtime_pm_put(i915); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4915 | } |
| 4916 | |
| 4917 | static void i915_gem_flush_free_objects(struct drm_i915_private *i915) |
| 4918 | { |
| 4919 | struct llist_node *freed; |
| 4920 | |
Chris Wilson | 87701b4 | 2017-10-13 21:26:20 +0100 | [diff] [blame] | 4921 | /* Free the oldest, most stale object to keep the free_list short */ |
| 4922 | freed = NULL; |
| 4923 | if (!llist_empty(&i915->mm.free_list)) { /* quick test for hotpath */ |
| 4924 | /* Only one consumer of llist_del_first() allowed */ |
| 4925 | spin_lock(&i915->mm.free_lock); |
| 4926 | freed = llist_del_first(&i915->mm.free_list); |
| 4927 | spin_unlock(&i915->mm.free_lock); |
| 4928 | } |
| 4929 | if (unlikely(freed)) { |
| 4930 | freed->next = NULL; |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4931 | __i915_gem_free_objects(i915, freed); |
Chris Wilson | 87701b4 | 2017-10-13 21:26:20 +0100 | [diff] [blame] | 4932 | } |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4933 | } |
| 4934 | |
| 4935 | static void __i915_gem_free_work(struct work_struct *work) |
| 4936 | { |
| 4937 | struct drm_i915_private *i915 = |
| 4938 | container_of(work, struct drm_i915_private, mm.free_work); |
| 4939 | struct llist_node *freed; |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4940 | |
Chris Wilson | 2ef1e72 | 2018-01-15 20:57:59 +0000 | [diff] [blame] | 4941 | /* |
| 4942 | * All file-owned VMA should have been released by this point through |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4943 | * i915_gem_close_object(), or earlier by i915_gem_context_close(). |
| 4944 | * However, the object may also be bound into the global GTT (e.g. |
| 4945 | * older GPUs without per-process support, or for direct access through |
| 4946 | * the GTT either for the user or for scanout). Those VMA still need to |
| 4947 | * unbound now. |
| 4948 | */ |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4949 | |
Chris Wilson | f991c49 | 2017-11-06 11:15:08 +0000 | [diff] [blame] | 4950 | spin_lock(&i915->mm.free_lock); |
Chris Wilson | 5ad08be | 2017-04-07 11:25:51 +0100 | [diff] [blame] | 4951 | while ((freed = llist_del_all(&i915->mm.free_list))) { |
Chris Wilson | f991c49 | 2017-11-06 11:15:08 +0000 | [diff] [blame] | 4952 | spin_unlock(&i915->mm.free_lock); |
| 4953 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4954 | __i915_gem_free_objects(i915, freed); |
Chris Wilson | 5ad08be | 2017-04-07 11:25:51 +0100 | [diff] [blame] | 4955 | if (need_resched()) |
Chris Wilson | f991c49 | 2017-11-06 11:15:08 +0000 | [diff] [blame] | 4956 | return; |
| 4957 | |
| 4958 | spin_lock(&i915->mm.free_lock); |
Chris Wilson | 5ad08be | 2017-04-07 11:25:51 +0100 | [diff] [blame] | 4959 | } |
Chris Wilson | f991c49 | 2017-11-06 11:15:08 +0000 | [diff] [blame] | 4960 | spin_unlock(&i915->mm.free_lock); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4961 | } |
| 4962 | |
| 4963 | static void __i915_gem_free_object_rcu(struct rcu_head *head) |
| 4964 | { |
| 4965 | struct drm_i915_gem_object *obj = |
| 4966 | container_of(head, typeof(*obj), rcu); |
| 4967 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
| 4968 | |
Chris Wilson | 2ef1e72 | 2018-01-15 20:57:59 +0000 | [diff] [blame] | 4969 | /* |
| 4970 | * Since we require blocking on struct_mutex to unbind the freed |
| 4971 | * object from the GPU before releasing resources back to the |
| 4972 | * system, we can not do that directly from the RCU callback (which may |
| 4973 | * be a softirq context), but must instead then defer that work onto a |
| 4974 | * kthread. We use the RCU callback rather than move the freed object |
| 4975 | * directly onto the work queue so that we can mix between using the |
| 4976 | * worker and performing frees directly from subsequent allocations for |
| 4977 | * crude but effective memory throttling. |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4978 | */ |
| 4979 | if (llist_add(&obj->freed, &i915->mm.free_list)) |
Chris Wilson | beacbd1 | 2018-01-15 12:28:45 +0000 | [diff] [blame] | 4980 | queue_work(i915->wq, &i915->mm.free_work); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4981 | } |
| 4982 | |
| 4983 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
| 4984 | { |
| 4985 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
| 4986 | |
Chris Wilson | bc0629a | 2016-11-01 10:03:17 +0000 | [diff] [blame] | 4987 | if (obj->mm.quirked) |
| 4988 | __i915_gem_object_unpin_pages(obj); |
| 4989 | |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4990 | if (discard_backing_storage(obj)) |
| 4991 | obj->mm.madv = I915_MADV_DONTNEED; |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4992 | |
Chris Wilson | 2ef1e72 | 2018-01-15 20:57:59 +0000 | [diff] [blame] | 4993 | /* |
| 4994 | * Before we free the object, make sure any pure RCU-only |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 4995 | * read-side critical sections are complete, e.g. |
| 4996 | * i915_gem_busy_ioctl(). For the corresponding synchronized |
| 4997 | * lookup see i915_gem_object_lookup_rcu(). |
| 4998 | */ |
Chris Wilson | c9c70471 | 2018-02-19 22:06:31 +0000 | [diff] [blame] | 4999 | atomic_inc(&to_i915(obj->base.dev)->mm.free_count); |
Chris Wilson | fbbd37b | 2016-10-28 13:58:42 +0100 | [diff] [blame] | 5000 | call_rcu(&obj->rcu, __i915_gem_free_object_rcu); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 5001 | } |
| 5002 | |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 5003 | void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj) |
| 5004 | { |
| 5005 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 5006 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 5007 | if (!i915_gem_object_has_active_reference(obj) && |
| 5008 | i915_gem_object_is_active(obj)) |
Chris Wilson | f8a7fde | 2016-10-28 13:58:29 +0100 | [diff] [blame] | 5009 | i915_gem_object_set_active_reference(obj); |
| 5010 | else |
| 5011 | i915_gem_object_put(obj); |
| 5012 | } |
| 5013 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 5014 | void i915_gem_sanitize(struct drm_i915_private *i915) |
| 5015 | { |
Chris Wilson | 4fdd5b4 | 2018-06-16 21:25:34 +0100 | [diff] [blame] | 5016 | int err; |
Chris Wilson | c3160da | 2018-05-31 09:22:45 +0100 | [diff] [blame] | 5017 | |
| 5018 | GEM_TRACE("\n"); |
| 5019 | |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 5020 | mutex_lock(&i915->drm.struct_mutex); |
Chris Wilson | c3160da | 2018-05-31 09:22:45 +0100 | [diff] [blame] | 5021 | |
| 5022 | intel_runtime_pm_get(i915); |
| 5023 | intel_uncore_forcewake_get(i915, FORCEWAKE_ALL); |
| 5024 | |
| 5025 | /* |
| 5026 | * As we have just resumed the machine and woken the device up from |
| 5027 | * deep PCI sleep (presumably D3_cold), assume the HW has been reset |
| 5028 | * back to defaults, recovering from whatever wedged state we left it |
| 5029 | * in and so worth trying to use the device once more. |
| 5030 | */ |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 5031 | if (i915_terminally_wedged(&i915->gpu_error)) |
Chris Wilson | f36325f | 2017-08-26 12:09:34 +0100 | [diff] [blame] | 5032 | i915_gem_unset_wedged(i915); |
Chris Wilson | f36325f | 2017-08-26 12:09:34 +0100 | [diff] [blame] | 5033 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 5034 | /* |
| 5035 | * If we inherit context state from the BIOS or earlier occupants |
| 5036 | * of the GPU, the GPU may be in an inconsistent state when we |
| 5037 | * try to take over. The only way to remove the earlier state |
| 5038 | * is by resetting. However, resetting on earlier gen is tricky as |
| 5039 | * it may impact the display and we are uncertain about the stability |
Joonas Lahtinen | ea117b8 | 2017-04-28 10:53:38 +0300 | [diff] [blame] | 5040 | * of the reset, so this could be applied to even earlier gen. |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 5041 | */ |
Chris Wilson | 4fdd5b4 | 2018-06-16 21:25:34 +0100 | [diff] [blame] | 5042 | err = -ENODEV; |
Daniele Ceraolo Spurio | ce1599a | 2018-02-07 13:24:40 -0800 | [diff] [blame] | 5043 | if (INTEL_GEN(i915) >= 5 && intel_has_gpu_reset(i915)) |
Chris Wilson | 4fdd5b4 | 2018-06-16 21:25:34 +0100 | [diff] [blame] | 5044 | err = WARN_ON(intel_gpu_reset(i915, ALL_ENGINES)); |
| 5045 | if (!err) |
| 5046 | intel_engines_sanitize(i915); |
Chris Wilson | c3160da | 2018-05-31 09:22:45 +0100 | [diff] [blame] | 5047 | |
| 5048 | intel_uncore_forcewake_put(i915, FORCEWAKE_ALL); |
| 5049 | intel_runtime_pm_put(i915); |
| 5050 | |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 5051 | i915_gem_contexts_lost(i915); |
| 5052 | mutex_unlock(&i915->drm.struct_mutex); |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 5053 | } |
| 5054 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5055 | int i915_gem_suspend(struct drm_i915_private *i915) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5056 | { |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 5057 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5058 | |
Chris Wilson | 09a4c02 | 2018-05-24 09:11:35 +0100 | [diff] [blame] | 5059 | GEM_TRACE("\n"); |
| 5060 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5061 | intel_runtime_pm_get(i915); |
| 5062 | intel_suspend_gt_powersave(i915); |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 5063 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5064 | mutex_lock(&i915->drm.struct_mutex); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5065 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5066 | /* |
| 5067 | * We have to flush all the executing contexts to main memory so |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5068 | * that they can saved in the hibernation image. To ensure the last |
| 5069 | * context image is coherent, we have to switch away from it. That |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5070 | * leaves the i915->kernel_context still active when |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5071 | * we actually suspend, and its image in memory may not match the GPU |
| 5072 | * state. Fortunately, the kernel_context is disposable and we do |
| 5073 | * not rely on its state. |
| 5074 | */ |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5075 | if (!i915_terminally_wedged(&i915->gpu_error)) { |
| 5076 | ret = i915_gem_switch_to_kernel_context(i915); |
Chris Wilson | ecf73eb | 2017-11-30 10:29:51 +0000 | [diff] [blame] | 5077 | if (ret) |
| 5078 | goto err_unlock; |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5079 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5080 | ret = i915_gem_wait_for_idle(i915, |
Chris Wilson | ecf73eb | 2017-11-30 10:29:51 +0000 | [diff] [blame] | 5081 | I915_WAIT_INTERRUPTIBLE | |
Chris Wilson | 0606035 | 2018-05-31 09:22:44 +0100 | [diff] [blame] | 5082 | I915_WAIT_LOCKED | |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 5083 | I915_WAIT_FOR_IDLE_BOOST, |
| 5084 | MAX_SCHEDULE_TIMEOUT); |
Chris Wilson | ecf73eb | 2017-11-30 10:29:51 +0000 | [diff] [blame] | 5085 | if (ret && ret != -EIO) |
| 5086 | goto err_unlock; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 5087 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5088 | assert_kernel_context_is_current(i915); |
Chris Wilson | ecf73eb | 2017-11-30 10:29:51 +0000 | [diff] [blame] | 5089 | } |
Chris Wilson | 01f8f33 | 2018-07-17 09:41:21 +0100 | [diff] [blame] | 5090 | i915_retire_requests(i915); /* ensure we flush after wedging */ |
| 5091 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5092 | mutex_unlock(&i915->drm.struct_mutex); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 5093 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5094 | intel_uc_suspend(i915); |
Sagar Arun Kamble | 63987bf | 2017-04-05 15:51:50 +0530 | [diff] [blame] | 5095 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5096 | cancel_delayed_work_sync(&i915->gpu_error.hangcheck_work); |
| 5097 | cancel_delayed_work_sync(&i915->gt.retire_work); |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 5098 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5099 | /* |
| 5100 | * As the idle_work is rearming if it detects a race, play safe and |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 5101 | * repeat the flush until it is definitely idle. |
| 5102 | */ |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5103 | drain_delayed_work(&i915->gt.idle_work); |
Chris Wilson | bdeb978 | 2016-12-23 14:57:56 +0000 | [diff] [blame] | 5104 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5105 | /* |
| 5106 | * Assert that we successfully flushed all the work and |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 5107 | * reset the GPU back to its idle, low power state. |
| 5108 | */ |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5109 | WARN_ON(i915->gt.awake); |
| 5110 | if (WARN_ON(!intel_engines_are_idle(i915))) |
| 5111 | i915_gem_set_wedged(i915); /* no hope, discard everything */ |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 5112 | |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5113 | intel_runtime_pm_put(i915); |
Chris Wilson | ec92ad0 | 2018-05-31 09:22:46 +0100 | [diff] [blame] | 5114 | return 0; |
| 5115 | |
| 5116 | err_unlock: |
Chris Wilson | bf06112 | 2018-07-09 14:02:04 +0100 | [diff] [blame] | 5117 | mutex_unlock(&i915->drm.struct_mutex); |
| 5118 | intel_runtime_pm_put(i915); |
Chris Wilson | ec92ad0 | 2018-05-31 09:22:46 +0100 | [diff] [blame] | 5119 | return ret; |
| 5120 | } |
| 5121 | |
| 5122 | void i915_gem_suspend_late(struct drm_i915_private *i915) |
| 5123 | { |
Chris Wilson | 9776f47 | 2018-06-01 15:41:24 +0100 | [diff] [blame] | 5124 | struct drm_i915_gem_object *obj; |
| 5125 | struct list_head *phases[] = { |
| 5126 | &i915->mm.unbound_list, |
| 5127 | &i915->mm.bound_list, |
| 5128 | NULL |
| 5129 | }, **phase; |
| 5130 | |
Imre Deak | 1c777c5 | 2016-10-12 17:46:37 +0300 | [diff] [blame] | 5131 | /* |
| 5132 | * Neither the BIOS, ourselves or any other kernel |
| 5133 | * expects the system to be in execlists mode on startup, |
| 5134 | * so we need to reset the GPU back to legacy mode. And the only |
| 5135 | * known way to disable logical contexts is through a GPU reset. |
| 5136 | * |
| 5137 | * So in order to leave the system in a known default configuration, |
| 5138 | * always reset the GPU upon unload and suspend. Afterwards we then |
| 5139 | * clean up the GEM state tracking, flushing off the requests and |
| 5140 | * leaving the system in a known idle state. |
| 5141 | * |
| 5142 | * Note that is of the upmost importance that the GPU is idle and |
| 5143 | * all stray writes are flushed *before* we dismantle the backing |
| 5144 | * storage for the pinned objects. |
| 5145 | * |
| 5146 | * However, since we are uncertain that resetting the GPU on older |
| 5147 | * machines is a good idea, we don't - just in case it leaves the |
| 5148 | * machine in an unusable condition. |
| 5149 | */ |
Chris Wilson | cad9946 | 2017-08-26 12:09:33 +0100 | [diff] [blame] | 5150 | |
Chris Wilson | 9776f47 | 2018-06-01 15:41:24 +0100 | [diff] [blame] | 5151 | mutex_lock(&i915->drm.struct_mutex); |
| 5152 | for (phase = phases; *phase; phase++) { |
| 5153 | list_for_each_entry(obj, *phase, mm.link) |
| 5154 | WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false)); |
| 5155 | } |
| 5156 | mutex_unlock(&i915->drm.struct_mutex); |
| 5157 | |
Chris Wilson | ec92ad0 | 2018-05-31 09:22:46 +0100 | [diff] [blame] | 5158 | intel_uc_sanitize(i915); |
| 5159 | i915_gem_sanitize(i915); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5160 | } |
| 5161 | |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5162 | void i915_gem_resume(struct drm_i915_private *i915) |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5163 | { |
Chris Wilson | 4dfacb0 | 2018-05-31 09:22:43 +0100 | [diff] [blame] | 5164 | GEM_TRACE("\n"); |
| 5165 | |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5166 | WARN_ON(i915->gt.awake); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5167 | |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5168 | mutex_lock(&i915->drm.struct_mutex); |
| 5169 | intel_uncore_forcewake_get(i915, FORCEWAKE_ALL); |
Imre Deak | 31ab49a | 2016-11-07 11:20:05 +0200 | [diff] [blame] | 5170 | |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5171 | i915_gem_restore_gtt_mappings(i915); |
| 5172 | i915_gem_restore_fences(i915); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5173 | |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5174 | /* |
| 5175 | * As we didn't flush the kernel context before suspend, we cannot |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5176 | * guarantee that the context image is complete. So let's just reset |
| 5177 | * it and start again. |
| 5178 | */ |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5179 | i915->gt.resume(i915); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5180 | |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5181 | if (i915_gem_init_hw(i915)) |
| 5182 | goto err_wedged; |
| 5183 | |
Michal Wajdeczko | 7cfca4a | 2018-03-02 11:15:49 +0000 | [diff] [blame] | 5184 | intel_uc_resume(i915); |
Chris Wilson | 7469c62 | 2017-11-14 13:03:00 +0000 | [diff] [blame] | 5185 | |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5186 | /* Always reload a context for powersaving. */ |
| 5187 | if (i915_gem_switch_to_kernel_context(i915)) |
| 5188 | goto err_wedged; |
| 5189 | |
| 5190 | out_unlock: |
| 5191 | intel_uncore_forcewake_put(i915, FORCEWAKE_ALL); |
| 5192 | mutex_unlock(&i915->drm.struct_mutex); |
| 5193 | return; |
| 5194 | |
| 5195 | err_wedged: |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5196 | if (!i915_terminally_wedged(&i915->gpu_error)) { |
| 5197 | DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n"); |
| 5198 | i915_gem_set_wedged(i915); |
| 5199 | } |
Chris Wilson | 37cd330 | 2017-11-12 11:27:38 +0000 | [diff] [blame] | 5200 | goto out_unlock; |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 5201 | } |
| 5202 | |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 5203 | void i915_gem_init_swizzling(struct drm_i915_private *dev_priv) |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5204 | { |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 5205 | if (INTEL_GEN(dev_priv) < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5206 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 5207 | return; |
| 5208 | |
| 5209 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 5210 | DISP_TILE_SURFACE_SWIZZLING); |
| 5211 | |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5212 | if (IS_GEN5(dev_priv)) |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 5213 | return; |
| 5214 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5215 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5216 | if (IS_GEN6(dev_priv)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 5217 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5218 | else if (IS_GEN7(dev_priv)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 5219 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 5220 | else if (IS_GEN8(dev_priv)) |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 5221 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 5222 | else |
| 5223 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5224 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 5225 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5226 | static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base) |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 5227 | { |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 5228 | I915_WRITE(RING_CTL(base), 0); |
| 5229 | I915_WRITE(RING_HEAD(base), 0); |
| 5230 | I915_WRITE(RING_TAIL(base), 0); |
| 5231 | I915_WRITE(RING_START(base), 0); |
| 5232 | } |
| 5233 | |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5234 | static void init_unused_rings(struct drm_i915_private *dev_priv) |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 5235 | { |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5236 | if (IS_I830(dev_priv)) { |
| 5237 | init_unused_ring(dev_priv, PRB1_BASE); |
| 5238 | init_unused_ring(dev_priv, SRB0_BASE); |
| 5239 | init_unused_ring(dev_priv, SRB1_BASE); |
| 5240 | init_unused_ring(dev_priv, SRB2_BASE); |
| 5241 | init_unused_ring(dev_priv, SRB3_BASE); |
| 5242 | } else if (IS_GEN2(dev_priv)) { |
| 5243 | init_unused_ring(dev_priv, SRB0_BASE); |
| 5244 | init_unused_ring(dev_priv, SRB1_BASE); |
| 5245 | } else if (IS_GEN3(dev_priv)) { |
| 5246 | init_unused_ring(dev_priv, PRB1_BASE); |
| 5247 | init_unused_ring(dev_priv, PRB2_BASE); |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 5248 | } |
| 5249 | } |
| 5250 | |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 5251 | static int __i915_gem_restart_engines(void *data) |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5252 | { |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 5253 | struct drm_i915_private *i915 = data; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5254 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5255 | enum intel_engine_id id; |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 5256 | int err; |
| 5257 | |
| 5258 | for_each_engine(engine, i915, id) { |
| 5259 | err = engine->init_hw(engine); |
Chris Wilson | 8177e11 | 2018-02-07 11:15:45 +0000 | [diff] [blame] | 5260 | if (err) { |
| 5261 | DRM_ERROR("Failed to restart %s (%d)\n", |
| 5262 | engine->name, err); |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 5263 | return err; |
Chris Wilson | 8177e11 | 2018-02-07 11:15:45 +0000 | [diff] [blame] | 5264 | } |
Chris Wilson | 20a8a74 | 2017-02-08 14:30:31 +0000 | [diff] [blame] | 5265 | } |
| 5266 | |
| 5267 | return 0; |
| 5268 | } |
| 5269 | |
| 5270 | int i915_gem_init_hw(struct drm_i915_private *dev_priv) |
| 5271 | { |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 5272 | int ret; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5273 | |
Chris Wilson | de867c2 | 2016-10-25 13:16:02 +0100 | [diff] [blame] | 5274 | dev_priv->gt.last_init_time = ktime_get(); |
| 5275 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5276 | /* Double layer security blanket, see i915_gem_init() */ |
| 5277 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 5278 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 5279 | if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 5280 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5281 | |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 5282 | if (IS_HASWELL(dev_priv)) |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5283 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ? |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 5284 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 5285 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 5286 | if (HAS_PCH_NOP(dev_priv)) { |
Tvrtko Ursulin | fd6b8f4 | 2016-10-14 10:13:06 +0100 | [diff] [blame] | 5287 | if (IS_IVYBRIDGE(dev_priv)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 5288 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 5289 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 5290 | I915_WRITE(GEN7_MSG_CTL, temp); |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 5291 | } else if (INTEL_GEN(dev_priv) >= 7) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 5292 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 5293 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 5294 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 5295 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 5296 | } |
| 5297 | |
Oscar Mateo | 59b449d | 2018-04-10 09:12:47 -0700 | [diff] [blame] | 5298 | intel_gt_workarounds_apply(dev_priv); |
| 5299 | |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 5300 | i915_gem_init_swizzling(dev_priv); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5301 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 5302 | /* |
| 5303 | * At least 830 can leave some of the unused rings |
| 5304 | * "active" (ie. head != tail) after resume which |
| 5305 | * will prevent c3 entry. Makes sure all unused rings |
| 5306 | * are totally idle. |
| 5307 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 5308 | init_unused_rings(dev_priv); |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 5309 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 5310 | BUG_ON(!dev_priv->kernel_context); |
Chris Wilson | 6f74b36 | 2017-10-15 15:37:25 +0100 | [diff] [blame] | 5311 | if (i915_terminally_wedged(&dev_priv->gpu_error)) { |
| 5312 | ret = -EIO; |
| 5313 | goto out; |
| 5314 | } |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 5315 | |
Tvrtko Ursulin | c6be607 | 2016-11-16 08:55:31 +0000 | [diff] [blame] | 5316 | ret = i915_ppgtt_init_hw(dev_priv); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 5317 | if (ret) { |
Chris Wilson | 8177e11 | 2018-02-07 11:15:45 +0000 | [diff] [blame] | 5318 | DRM_ERROR("Enabling PPGTT failed (%d)\n", ret); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 5319 | goto out; |
| 5320 | } |
| 5321 | |
Jackie Li | f08e203 | 2018-03-13 17:32:53 -0700 | [diff] [blame] | 5322 | ret = intel_wopcm_init_hw(&dev_priv->wopcm); |
| 5323 | if (ret) { |
| 5324 | DRM_ERROR("Enabling WOPCM failed (%d)\n", ret); |
| 5325 | goto out; |
| 5326 | } |
| 5327 | |
Michał Winiarski | 9bdc357 | 2017-10-25 18:25:19 +0100 | [diff] [blame] | 5328 | /* We can't enable contexts until all firmware is loaded */ |
| 5329 | ret = intel_uc_init_hw(dev_priv); |
Chris Wilson | 8177e11 | 2018-02-07 11:15:45 +0000 | [diff] [blame] | 5330 | if (ret) { |
| 5331 | DRM_ERROR("Enabling uc failed (%d)\n", ret); |
Michał Winiarski | 9bdc357 | 2017-10-25 18:25:19 +0100 | [diff] [blame] | 5332 | goto out; |
Chris Wilson | 8177e11 | 2018-02-07 11:15:45 +0000 | [diff] [blame] | 5333 | } |
Michał Winiarski | 9bdc357 | 2017-10-25 18:25:19 +0100 | [diff] [blame] | 5334 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 5335 | intel_mocs_init_l3cc_table(dev_priv); |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 5336 | |
Chris Wilson | 136109c | 2017-11-02 13:14:30 +0000 | [diff] [blame] | 5337 | /* Only when the HW is re-initialised, can we replay the requests */ |
| 5338 | ret = __i915_gem_restart_engines(dev_priv); |
Michal Wajdeczko | b96f6eb | 2018-06-05 12:24:43 +0000 | [diff] [blame] | 5339 | if (ret) |
| 5340 | goto cleanup_uc; |
Michał Winiarski | 60c0a66 | 2018-07-12 14:48:10 +0200 | [diff] [blame] | 5341 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5342 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Michał Winiarski | 60c0a66 | 2018-07-12 14:48:10 +0200 | [diff] [blame] | 5343 | |
| 5344 | return 0; |
Michal Wajdeczko | b96f6eb | 2018-06-05 12:24:43 +0000 | [diff] [blame] | 5345 | |
| 5346 | cleanup_uc: |
| 5347 | intel_uc_fini_hw(dev_priv); |
Michał Winiarski | 60c0a66 | 2018-07-12 14:48:10 +0200 | [diff] [blame] | 5348 | out: |
| 5349 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 5350 | |
| 5351 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5352 | } |
| 5353 | |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5354 | static int __intel_engines_record_defaults(struct drm_i915_private *i915) |
| 5355 | { |
| 5356 | struct i915_gem_context *ctx; |
| 5357 | struct intel_engine_cs *engine; |
| 5358 | enum intel_engine_id id; |
| 5359 | int err; |
| 5360 | |
| 5361 | /* |
| 5362 | * As we reset the gpu during very early sanitisation, the current |
| 5363 | * register state on the GPU should reflect its defaults values. |
| 5364 | * We load a context onto the hw (with restore-inhibit), then switch |
| 5365 | * over to a second context to save that default register state. We |
| 5366 | * can then prime every new context with that state so they all start |
| 5367 | * from the same default HW values. |
| 5368 | */ |
| 5369 | |
| 5370 | ctx = i915_gem_context_create_kernel(i915, 0); |
| 5371 | if (IS_ERR(ctx)) |
| 5372 | return PTR_ERR(ctx); |
| 5373 | |
| 5374 | for_each_engine(engine, i915, id) { |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 5375 | struct i915_request *rq; |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5376 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 5377 | rq = i915_request_alloc(engine, ctx); |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5378 | if (IS_ERR(rq)) { |
| 5379 | err = PTR_ERR(rq); |
| 5380 | goto out_ctx; |
| 5381 | } |
| 5382 | |
Chris Wilson | 3fef5cd | 2017-11-20 10:20:02 +0000 | [diff] [blame] | 5383 | err = 0; |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5384 | if (engine->init_context) |
| 5385 | err = engine->init_context(rq); |
| 5386 | |
Chris Wilson | 697b9a8 | 2018-06-12 11:51:35 +0100 | [diff] [blame] | 5387 | i915_request_add(rq); |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5388 | if (err) |
| 5389 | goto err_active; |
| 5390 | } |
| 5391 | |
| 5392 | err = i915_gem_switch_to_kernel_context(i915); |
| 5393 | if (err) |
| 5394 | goto err_active; |
| 5395 | |
Chris Wilson | 2621cef | 2018-07-09 13:20:43 +0100 | [diff] [blame] | 5396 | if (i915_gem_wait_for_idle(i915, I915_WAIT_LOCKED, HZ / 5)) { |
| 5397 | i915_gem_set_wedged(i915); |
| 5398 | err = -EIO; /* Caller will declare us wedged */ |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5399 | goto err_active; |
Chris Wilson | 2621cef | 2018-07-09 13:20:43 +0100 | [diff] [blame] | 5400 | } |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5401 | |
| 5402 | assert_kernel_context_is_current(i915); |
| 5403 | |
| 5404 | for_each_engine(engine, i915, id) { |
| 5405 | struct i915_vma *state; |
| 5406 | |
Chris Wilson | ab82a06 | 2018-04-30 14:15:01 +0100 | [diff] [blame] | 5407 | state = to_intel_context(ctx, engine)->state; |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5408 | if (!state) |
| 5409 | continue; |
| 5410 | |
| 5411 | /* |
| 5412 | * As we will hold a reference to the logical state, it will |
| 5413 | * not be torn down with the context, and importantly the |
| 5414 | * object will hold onto its vma (making it possible for a |
| 5415 | * stray GTT write to corrupt our defaults). Unmap the vma |
| 5416 | * from the GTT to prevent such accidents and reclaim the |
| 5417 | * space. |
| 5418 | */ |
| 5419 | err = i915_vma_unbind(state); |
| 5420 | if (err) |
| 5421 | goto err_active; |
| 5422 | |
| 5423 | err = i915_gem_object_set_to_cpu_domain(state->obj, false); |
| 5424 | if (err) |
| 5425 | goto err_active; |
| 5426 | |
| 5427 | engine->default_state = i915_gem_object_get(state->obj); |
| 5428 | } |
| 5429 | |
| 5430 | if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)) { |
| 5431 | unsigned int found = intel_engines_has_context_isolation(i915); |
| 5432 | |
| 5433 | /* |
| 5434 | * Make sure that classes with multiple engine instances all |
| 5435 | * share the same basic configuration. |
| 5436 | */ |
| 5437 | for_each_engine(engine, i915, id) { |
| 5438 | unsigned int bit = BIT(engine->uabi_class); |
| 5439 | unsigned int expected = engine->default_state ? bit : 0; |
| 5440 | |
| 5441 | if ((found & bit) != expected) { |
| 5442 | DRM_ERROR("mismatching default context state for class %d on engine %s\n", |
| 5443 | engine->uabi_class, engine->name); |
| 5444 | } |
| 5445 | } |
| 5446 | } |
| 5447 | |
| 5448 | out_ctx: |
| 5449 | i915_gem_context_set_closed(ctx); |
| 5450 | i915_gem_context_put(ctx); |
| 5451 | return err; |
| 5452 | |
| 5453 | err_active: |
| 5454 | /* |
| 5455 | * If we have to abandon now, we expect the engines to be idle |
| 5456 | * and ready to be torn-down. First try to flush any remaining |
| 5457 | * request, ensure we are pointing at the kernel context and |
| 5458 | * then remove it. |
| 5459 | */ |
| 5460 | if (WARN_ON(i915_gem_switch_to_kernel_context(i915))) |
| 5461 | goto out_ctx; |
| 5462 | |
Chris Wilson | ec625fb | 2018-07-09 13:20:42 +0100 | [diff] [blame] | 5463 | if (WARN_ON(i915_gem_wait_for_idle(i915, |
| 5464 | I915_WAIT_LOCKED, |
| 5465 | MAX_SCHEDULE_TIMEOUT))) |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5466 | goto out_ctx; |
| 5467 | |
| 5468 | i915_gem_contexts_lost(i915); |
| 5469 | goto out_ctx; |
| 5470 | } |
| 5471 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 5472 | int i915_gem_init(struct drm_i915_private *dev_priv) |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5473 | { |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5474 | int ret; |
| 5475 | |
Changbin Du | 52b2416 | 2018-05-08 17:07:05 +0800 | [diff] [blame] | 5476 | /* We need to fallback to 4K pages if host doesn't support huge gtt. */ |
| 5477 | if (intel_vgpu_active(dev_priv) && !intel_vgpu_has_huge_gtt(dev_priv)) |
Matthew Auld | da9fe3f3 | 2017-10-06 23:18:31 +0100 | [diff] [blame] | 5478 | mkwrite_device_info(dev_priv)->page_sizes = |
| 5479 | I915_GTT_PAGE_SIZE_4K; |
| 5480 | |
Chris Wilson | 9431282 | 2017-05-03 10:39:18 +0100 | [diff] [blame] | 5481 | dev_priv->mm.unordered_timeline = dma_fence_context_alloc(1); |
Chris Wilson | 57822dc | 2017-02-22 11:40:48 +0000 | [diff] [blame] | 5482 | |
Chris Wilson | fb5c551 | 2017-11-20 20:55:00 +0000 | [diff] [blame] | 5483 | if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) { |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 5484 | dev_priv->gt.resume = intel_lr_context_resume; |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5485 | dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup; |
Chris Wilson | fb5c551 | 2017-11-20 20:55:00 +0000 | [diff] [blame] | 5486 | } else { |
| 5487 | dev_priv->gt.resume = intel_legacy_submission_resume; |
| 5488 | dev_priv->gt.cleanup_engine = intel_engine_cleanup; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 5489 | } |
| 5490 | |
Chris Wilson | ee48700 | 2017-11-22 17:26:21 +0000 | [diff] [blame] | 5491 | ret = i915_gem_init_userptr(dev_priv); |
| 5492 | if (ret) |
| 5493 | return ret; |
| 5494 | |
Sagar Arun Kamble | 70deead | 2018-01-24 21:16:58 +0530 | [diff] [blame] | 5495 | ret = intel_uc_init_misc(dev_priv); |
Michał Winiarski | 3176ff4 | 2017-12-13 23:13:47 +0100 | [diff] [blame] | 5496 | if (ret) |
| 5497 | return ret; |
| 5498 | |
Michal Wajdeczko | f7dc015 | 2018-06-28 14:15:21 +0000 | [diff] [blame] | 5499 | ret = intel_wopcm_init(&dev_priv->wopcm); |
| 5500 | if (ret) |
| 5501 | goto err_uc_misc; |
| 5502 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5503 | /* This is just a security blanket to placate dragons. |
| 5504 | * On some systems, we very sporadically observe that the first TLBs |
| 5505 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 5506 | * we hold the forcewake during initialisation these problems |
| 5507 | * just magically go away. |
| 5508 | */ |
Chris Wilson | ee48700 | 2017-11-22 17:26:21 +0000 | [diff] [blame] | 5509 | mutex_lock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5510 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 5511 | |
Chris Wilson | f6b9d5c | 2016-08-04 07:52:23 +0100 | [diff] [blame] | 5512 | ret = i915_gem_init_ggtt(dev_priv); |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5513 | if (ret) { |
| 5514 | GEM_BUG_ON(ret == -EIO); |
| 5515 | goto err_unlock; |
| 5516 | } |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 5517 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 5518 | ret = i915_gem_contexts_init(dev_priv); |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5519 | if (ret) { |
| 5520 | GEM_BUG_ON(ret == -EIO); |
| 5521 | goto err_ggtt; |
| 5522 | } |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 5523 | |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 5524 | ret = intel_engines_init(dev_priv); |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5525 | if (ret) { |
| 5526 | GEM_BUG_ON(ret == -EIO); |
| 5527 | goto err_context; |
| 5528 | } |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 5529 | |
Chris Wilson | f58d13d | 2017-11-10 14:26:29 +0000 | [diff] [blame] | 5530 | intel_init_gt_powersave(dev_priv); |
| 5531 | |
Michał Winiarski | 61b5c15 | 2017-12-13 23:13:48 +0100 | [diff] [blame] | 5532 | ret = intel_uc_init(dev_priv); |
Chris Wilson | cc6a818 | 2017-11-10 14:26:30 +0000 | [diff] [blame] | 5533 | if (ret) |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5534 | goto err_pm; |
Chris Wilson | cc6a818 | 2017-11-10 14:26:30 +0000 | [diff] [blame] | 5535 | |
Michał Winiarski | 61b5c15 | 2017-12-13 23:13:48 +0100 | [diff] [blame] | 5536 | ret = i915_gem_init_hw(dev_priv); |
| 5537 | if (ret) |
| 5538 | goto err_uc_init; |
| 5539 | |
Chris Wilson | cc6a818 | 2017-11-10 14:26:30 +0000 | [diff] [blame] | 5540 | /* |
| 5541 | * Despite its name intel_init_clock_gating applies both display |
| 5542 | * clock gating workarounds; GT mmio workarounds and the occasional |
| 5543 | * GT power context workaround. Worse, sometimes it includes a context |
| 5544 | * register workaround which we need to apply before we record the |
| 5545 | * default HW state for all contexts. |
| 5546 | * |
| 5547 | * FIXME: break up the workarounds and apply them at the right time! |
| 5548 | */ |
| 5549 | intel_init_clock_gating(dev_priv); |
| 5550 | |
Chris Wilson | d2b4b97 | 2017-11-10 14:26:33 +0000 | [diff] [blame] | 5551 | ret = __intel_engines_record_defaults(dev_priv); |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5552 | if (ret) |
| 5553 | goto err_init_hw; |
| 5554 | |
| 5555 | if (i915_inject_load_failure()) { |
| 5556 | ret = -ENODEV; |
| 5557 | goto err_init_hw; |
| 5558 | } |
| 5559 | |
| 5560 | if (i915_inject_load_failure()) { |
| 5561 | ret = -EIO; |
| 5562 | goto err_init_hw; |
| 5563 | } |
| 5564 | |
| 5565 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 5566 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 5567 | |
| 5568 | return 0; |
| 5569 | |
| 5570 | /* |
| 5571 | * Unwinding is complicated by that we want to handle -EIO to mean |
| 5572 | * disable GPU submission but keep KMS alive. We want to mark the |
| 5573 | * HW as irrevisibly wedged, but keep enough state around that the |
| 5574 | * driver doesn't explode during runtime. |
| 5575 | */ |
| 5576 | err_init_hw: |
Chris Wilson | 8571a05 | 2018-06-06 15:54:41 +0100 | [diff] [blame] | 5577 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 5578 | |
| 5579 | WARN_ON(i915_gem_suspend(dev_priv)); |
| 5580 | i915_gem_suspend_late(dev_priv); |
| 5581 | |
Chris Wilson | 8bcf9f7 | 2018-07-10 10:44:20 +0100 | [diff] [blame] | 5582 | i915_gem_drain_workqueue(dev_priv); |
| 5583 | |
Chris Wilson | 8571a05 | 2018-06-06 15:54:41 +0100 | [diff] [blame] | 5584 | mutex_lock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5585 | intel_uc_fini_hw(dev_priv); |
Michał Winiarski | 61b5c15 | 2017-12-13 23:13:48 +0100 | [diff] [blame] | 5586 | err_uc_init: |
| 5587 | intel_uc_fini(dev_priv); |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5588 | err_pm: |
| 5589 | if (ret != -EIO) { |
| 5590 | intel_cleanup_gt_powersave(dev_priv); |
| 5591 | i915_gem_cleanup_engines(dev_priv); |
| 5592 | } |
| 5593 | err_context: |
| 5594 | if (ret != -EIO) |
| 5595 | i915_gem_contexts_fini(dev_priv); |
| 5596 | err_ggtt: |
| 5597 | err_unlock: |
| 5598 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 5599 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 5600 | |
Michal Wajdeczko | f7dc015 | 2018-06-28 14:15:21 +0000 | [diff] [blame] | 5601 | err_uc_misc: |
Sagar Arun Kamble | 70deead | 2018-01-24 21:16:58 +0530 | [diff] [blame] | 5602 | intel_uc_fini_misc(dev_priv); |
Sagar Arun Kamble | da943b5 | 2018-01-10 18:24:16 +0530 | [diff] [blame] | 5603 | |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5604 | if (ret != -EIO) |
| 5605 | i915_gem_cleanup_userptr(dev_priv); |
| 5606 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 5607 | if (ret == -EIO) { |
Chris Wilson | 7ed43df | 2018-07-26 09:50:32 +0100 | [diff] [blame] | 5608 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 5609 | |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5610 | /* |
| 5611 | * Allow engine initialisation to fail by marking the GPU as |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 5612 | * wedged. But we only want to do this where the GPU is angry, |
| 5613 | * for all other failure, such as an allocation failure, bail. |
| 5614 | */ |
Chris Wilson | 6f74b36 | 2017-10-15 15:37:25 +0100 | [diff] [blame] | 5615 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Chris Wilson | 51c18bf | 2018-06-09 12:10:58 +0100 | [diff] [blame] | 5616 | i915_load_error(dev_priv, |
| 5617 | "Failed to initialize GPU, declaring it wedged!\n"); |
Chris Wilson | 6f74b36 | 2017-10-15 15:37:25 +0100 | [diff] [blame] | 5618 | i915_gem_set_wedged(dev_priv); |
| 5619 | } |
Chris Wilson | 7ed43df | 2018-07-26 09:50:32 +0100 | [diff] [blame] | 5620 | |
| 5621 | /* Minimal basic recovery for KMS */ |
| 5622 | ret = i915_ggtt_enable_hw(dev_priv); |
| 5623 | i915_gem_restore_gtt_mappings(dev_priv); |
| 5624 | i915_gem_restore_fences(dev_priv); |
| 5625 | intel_init_clock_gating(dev_priv); |
| 5626 | |
| 5627 | mutex_unlock(&dev_priv->drm.struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5628 | } |
| 5629 | |
Chris Wilson | 6ca9a2b | 2017-12-13 13:43:47 +0000 | [diff] [blame] | 5630 | i915_gem_drain_freed_objects(dev_priv); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 5631 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5632 | } |
| 5633 | |
Michal Wajdeczko | 8979187a | 2018-06-04 09:00:32 +0000 | [diff] [blame] | 5634 | void i915_gem_fini(struct drm_i915_private *dev_priv) |
| 5635 | { |
| 5636 | i915_gem_suspend_late(dev_priv); |
Chris Wilson | 30b71084 | 2018-08-12 23:36:29 +0100 | [diff] [blame^] | 5637 | intel_disable_gt_powersave(dev_priv); |
Michal Wajdeczko | 8979187a | 2018-06-04 09:00:32 +0000 | [diff] [blame] | 5638 | |
| 5639 | /* Flush any outstanding unpin_work. */ |
| 5640 | i915_gem_drain_workqueue(dev_priv); |
| 5641 | |
| 5642 | mutex_lock(&dev_priv->drm.struct_mutex); |
| 5643 | intel_uc_fini_hw(dev_priv); |
| 5644 | intel_uc_fini(dev_priv); |
| 5645 | i915_gem_cleanup_engines(dev_priv); |
| 5646 | i915_gem_contexts_fini(dev_priv); |
| 5647 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 5648 | |
Chris Wilson | 30b71084 | 2018-08-12 23:36:29 +0100 | [diff] [blame^] | 5649 | intel_cleanup_gt_powersave(dev_priv); |
| 5650 | |
Michal Wajdeczko | 8979187a | 2018-06-04 09:00:32 +0000 | [diff] [blame] | 5651 | intel_uc_fini_misc(dev_priv); |
| 5652 | i915_gem_cleanup_userptr(dev_priv); |
| 5653 | |
| 5654 | i915_gem_drain_freed_objects(dev_priv); |
| 5655 | |
| 5656 | WARN_ON(!list_empty(&dev_priv->contexts.list)); |
| 5657 | } |
| 5658 | |
Chris Wilson | 2414551 | 2017-01-24 11:01:35 +0000 | [diff] [blame] | 5659 | void i915_gem_init_mmio(struct drm_i915_private *i915) |
| 5660 | { |
| 5661 | i915_gem_sanitize(i915); |
| 5662 | } |
| 5663 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5664 | void |
Tvrtko Ursulin | cb15d9f | 2016-12-01 14:16:39 +0000 | [diff] [blame] | 5665 | i915_gem_cleanup_engines(struct drm_i915_private *dev_priv) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5666 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5667 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5668 | enum intel_engine_id id; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5669 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 5670 | for_each_engine(engine, dev_priv, id) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5671 | dev_priv->gt.cleanup_engine(engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5672 | } |
| 5673 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5674 | void |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5675 | i915_gem_load_init_fences(struct drm_i915_private *dev_priv) |
| 5676 | { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 5677 | int i; |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5678 | |
Tvrtko Ursulin | c56b89f | 2018-02-09 21:58:46 +0000 | [diff] [blame] | 5679 | if (INTEL_GEN(dev_priv) >= 7 && !IS_VALLEYVIEW(dev_priv) && |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5680 | !IS_CHERRYVIEW(dev_priv)) |
| 5681 | dev_priv->num_fence_regs = 32; |
Tvrtko Ursulin | c56b89f | 2018-02-09 21:58:46 +0000 | [diff] [blame] | 5682 | else if (INTEL_GEN(dev_priv) >= 4 || |
Jani Nikula | 73f67aa | 2016-12-07 22:48:09 +0200 | [diff] [blame] | 5683 | IS_I945G(dev_priv) || IS_I945GM(dev_priv) || |
| 5684 | IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5685 | dev_priv->num_fence_regs = 16; |
| 5686 | else |
| 5687 | dev_priv->num_fence_regs = 8; |
| 5688 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 5689 | if (intel_vgpu_active(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5690 | dev_priv->num_fence_regs = |
| 5691 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 5692 | |
| 5693 | /* Initialize fence registers to zero */ |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 5694 | for (i = 0; i < dev_priv->num_fence_regs; i++) { |
| 5695 | struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i]; |
| 5696 | |
| 5697 | fence->i915 = dev_priv; |
| 5698 | fence->id = i; |
| 5699 | list_add_tail(&fence->link, &dev_priv->mm.fence_list); |
| 5700 | } |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 5701 | i915_gem_restore_fences(dev_priv); |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5702 | |
Tvrtko Ursulin | 4362f4f | 2016-11-16 08:55:33 +0000 | [diff] [blame] | 5703 | i915_gem_detect_bit_6_swizzle(dev_priv); |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5704 | } |
| 5705 | |
Chris Wilson | 9c52d1c | 2017-11-10 23:24:47 +0000 | [diff] [blame] | 5706 | static void i915_gem_init__mm(struct drm_i915_private *i915) |
| 5707 | { |
| 5708 | spin_lock_init(&i915->mm.object_stat_lock); |
| 5709 | spin_lock_init(&i915->mm.obj_lock); |
| 5710 | spin_lock_init(&i915->mm.free_lock); |
| 5711 | |
| 5712 | init_llist_head(&i915->mm.free_list); |
| 5713 | |
| 5714 | INIT_LIST_HEAD(&i915->mm.unbound_list); |
| 5715 | INIT_LIST_HEAD(&i915->mm.bound_list); |
| 5716 | INIT_LIST_HEAD(&i915->mm.fence_list); |
| 5717 | INIT_LIST_HEAD(&i915->mm.userfault_list); |
| 5718 | |
| 5719 | INIT_WORK(&i915->mm.free_work, __i915_gem_free_work); |
| 5720 | } |
| 5721 | |
Michal Wajdeczko | a0de908 | 2018-03-23 12:34:49 +0000 | [diff] [blame] | 5722 | int i915_gem_init_early(struct drm_i915_private *dev_priv) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5723 | { |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 5724 | int err = -ENOMEM; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 5725 | |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 5726 | dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN); |
| 5727 | if (!dev_priv->objects) |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5728 | goto err_out; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5729 | |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 5730 | dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN); |
| 5731 | if (!dev_priv->vmas) |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5732 | goto err_objects; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5733 | |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 5734 | dev_priv->luts = KMEM_CACHE(i915_lut_handle, 0); |
| 5735 | if (!dev_priv->luts) |
| 5736 | goto err_vmas; |
| 5737 | |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 5738 | dev_priv->requests = KMEM_CACHE(i915_request, |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 5739 | SLAB_HWCACHE_ALIGN | |
| 5740 | SLAB_RECLAIM_ACCOUNT | |
Paul E. McKenney | 5f0d5a3 | 2017-01-18 02:53:44 -0800 | [diff] [blame] | 5741 | SLAB_TYPESAFE_BY_RCU); |
Tvrtko Ursulin | a933568 | 2016-11-02 15:14:59 +0000 | [diff] [blame] | 5742 | if (!dev_priv->requests) |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 5743 | goto err_luts; |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5744 | |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 5745 | dev_priv->dependencies = KMEM_CACHE(i915_dependency, |
| 5746 | SLAB_HWCACHE_ALIGN | |
| 5747 | SLAB_RECLAIM_ACCOUNT); |
| 5748 | if (!dev_priv->dependencies) |
| 5749 | goto err_requests; |
| 5750 | |
Chris Wilson | c5cf9a9 | 2017-05-17 13:10:04 +0100 | [diff] [blame] | 5751 | dev_priv->priorities = KMEM_CACHE(i915_priolist, SLAB_HWCACHE_ALIGN); |
| 5752 | if (!dev_priv->priorities) |
| 5753 | goto err_dependencies; |
| 5754 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5755 | INIT_LIST_HEAD(&dev_priv->gt.timelines); |
Chris Wilson | 643b450 | 2018-04-30 14:15:03 +0100 | [diff] [blame] | 5756 | INIT_LIST_HEAD(&dev_priv->gt.active_rings); |
Chris Wilson | 3365e22 | 2018-05-03 20:51:14 +0100 | [diff] [blame] | 5757 | INIT_LIST_HEAD(&dev_priv->gt.closed_vma); |
Chris Wilson | 643b450 | 2018-04-30 14:15:03 +0100 | [diff] [blame] | 5758 | |
Chris Wilson | 9c52d1c | 2017-11-10 23:24:47 +0000 | [diff] [blame] | 5759 | i915_gem_init__mm(dev_priv); |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 5760 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 5761 | INIT_DELAYED_WORK(&dev_priv->gt.retire_work, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5762 | i915_gem_retire_work_handler); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 5763 | INIT_DELAYED_WORK(&dev_priv->gt.idle_work, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5764 | i915_gem_idle_work_handler); |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 5765 | init_waitqueue_head(&dev_priv->gpu_error.wait_queue); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 5766 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5767 | |
Joonas Lahtinen | 6f63340 | 2016-09-01 14:58:21 +0300 | [diff] [blame] | 5768 | atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0); |
| 5769 | |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 5770 | spin_lock_init(&dev_priv->fb_tracking.lock); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5771 | |
Matthew Auld | 465c403 | 2017-10-06 23:18:14 +0100 | [diff] [blame] | 5772 | err = i915_gemfs_init(dev_priv); |
| 5773 | if (err) |
| 5774 | DRM_NOTE("Unable to create a private tmpfs mount, hugepage support will be disabled(%d).\n", err); |
| 5775 | |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5776 | return 0; |
| 5777 | |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 5778 | err_dependencies: |
| 5779 | kmem_cache_destroy(dev_priv->dependencies); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5780 | err_requests: |
| 5781 | kmem_cache_destroy(dev_priv->requests); |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 5782 | err_luts: |
| 5783 | kmem_cache_destroy(dev_priv->luts); |
Chris Wilson | 73cb970 | 2016-10-28 13:58:46 +0100 | [diff] [blame] | 5784 | err_vmas: |
| 5785 | kmem_cache_destroy(dev_priv->vmas); |
| 5786 | err_objects: |
| 5787 | kmem_cache_destroy(dev_priv->objects); |
| 5788 | err_out: |
| 5789 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5790 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 5791 | |
Michal Wajdeczko | a0de908 | 2018-03-23 12:34:49 +0000 | [diff] [blame] | 5792 | void i915_gem_cleanup_early(struct drm_i915_private *dev_priv) |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 5793 | { |
Chris Wilson | c4d4c1c | 2017-02-10 16:35:23 +0000 | [diff] [blame] | 5794 | i915_gem_drain_freed_objects(dev_priv); |
Chris Wilson | c9c70471 | 2018-02-19 22:06:31 +0000 | [diff] [blame] | 5795 | GEM_BUG_ON(!llist_empty(&dev_priv->mm.free_list)); |
| 5796 | GEM_BUG_ON(atomic_read(&dev_priv->mm.free_count)); |
Chris Wilson | c4d4c1c | 2017-02-10 16:35:23 +0000 | [diff] [blame] | 5797 | WARN_ON(dev_priv->mm.object_count); |
Matthew Auld | ea84aa7 | 2016-11-17 21:04:11 +0000 | [diff] [blame] | 5798 | WARN_ON(!list_empty(&dev_priv->gt.timelines)); |
Matthew Auld | ea84aa7 | 2016-11-17 21:04:11 +0000 | [diff] [blame] | 5799 | |
Chris Wilson | c5cf9a9 | 2017-05-17 13:10:04 +0100 | [diff] [blame] | 5800 | kmem_cache_destroy(dev_priv->priorities); |
Chris Wilson | 52e5420 | 2016-11-14 20:41:02 +0000 | [diff] [blame] | 5801 | kmem_cache_destroy(dev_priv->dependencies); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 5802 | kmem_cache_destroy(dev_priv->requests); |
Chris Wilson | d1b48c1 | 2017-08-16 09:52:08 +0100 | [diff] [blame] | 5803 | kmem_cache_destroy(dev_priv->luts); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 5804 | kmem_cache_destroy(dev_priv->vmas); |
| 5805 | kmem_cache_destroy(dev_priv->objects); |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 5806 | |
| 5807 | /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */ |
| 5808 | rcu_barrier(); |
Matthew Auld | 465c403 | 2017-10-06 23:18:14 +0100 | [diff] [blame] | 5809 | |
| 5810 | i915_gemfs_fini(dev_priv); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 5811 | } |
| 5812 | |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 5813 | int i915_gem_freeze(struct drm_i915_private *dev_priv) |
| 5814 | { |
Chris Wilson | d0aa301 | 2017-04-07 11:25:49 +0100 | [diff] [blame] | 5815 | /* Discard all purgeable objects, let userspace recover those as |
| 5816 | * required after resuming. |
| 5817 | */ |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 5818 | i915_gem_shrink_all(dev_priv); |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 5819 | |
Chris Wilson | 6a800ea | 2016-09-21 14:51:07 +0100 | [diff] [blame] | 5820 | return 0; |
| 5821 | } |
| 5822 | |
Chris Wilson | 95c778d | 2018-06-01 15:41:25 +0100 | [diff] [blame] | 5823 | int i915_gem_freeze_late(struct drm_i915_private *i915) |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5824 | { |
| 5825 | struct drm_i915_gem_object *obj; |
Chris Wilson | 7aab2d5 | 2016-09-09 20:02:18 +0100 | [diff] [blame] | 5826 | struct list_head *phases[] = { |
Chris Wilson | 95c778d | 2018-06-01 15:41:25 +0100 | [diff] [blame] | 5827 | &i915->mm.unbound_list, |
| 5828 | &i915->mm.bound_list, |
Chris Wilson | 7aab2d5 | 2016-09-09 20:02:18 +0100 | [diff] [blame] | 5829 | NULL |
Chris Wilson | 95c778d | 2018-06-01 15:41:25 +0100 | [diff] [blame] | 5830 | }, **phase; |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5831 | |
Chris Wilson | 95c778d | 2018-06-01 15:41:25 +0100 | [diff] [blame] | 5832 | /* |
| 5833 | * Called just before we write the hibernation image. |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5834 | * |
| 5835 | * We need to update the domain tracking to reflect that the CPU |
| 5836 | * will be accessing all the pages to create and restore from the |
| 5837 | * hibernation, and so upon restoration those pages will be in the |
| 5838 | * CPU domain. |
| 5839 | * |
| 5840 | * To make sure the hibernation image contains the latest state, |
| 5841 | * we update that state just before writing out the image. |
Chris Wilson | 7aab2d5 | 2016-09-09 20:02:18 +0100 | [diff] [blame] | 5842 | * |
| 5843 | * To try and reduce the hibernation image, we manually shrink |
Chris Wilson | d0aa301 | 2017-04-07 11:25:49 +0100 | [diff] [blame] | 5844 | * the objects as well, see i915_gem_freeze() |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5845 | */ |
| 5846 | |
Chris Wilson | 95c778d | 2018-06-01 15:41:25 +0100 | [diff] [blame] | 5847 | i915_gem_shrink(i915, -1UL, NULL, I915_SHRINK_UNBOUND); |
| 5848 | i915_gem_drain_freed_objects(i915); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5849 | |
Chris Wilson | 95c778d | 2018-06-01 15:41:25 +0100 | [diff] [blame] | 5850 | mutex_lock(&i915->drm.struct_mutex); |
| 5851 | for (phase = phases; *phase; phase++) { |
| 5852 | list_for_each_entry(obj, *phase, mm.link) |
| 5853 | WARN_ON(i915_gem_object_set_to_cpu_domain(obj, true)); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5854 | } |
Chris Wilson | 95c778d | 2018-06-01 15:41:25 +0100 | [diff] [blame] | 5855 | mutex_unlock(&i915->drm.struct_mutex); |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5856 | |
| 5857 | return 0; |
| 5858 | } |
| 5859 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5860 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5861 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5862 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | e61e0f5 | 2018-02-21 09:56:36 +0000 | [diff] [blame] | 5863 | struct i915_request *request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5864 | |
| 5865 | /* Clean up our request list when the client is going away, so that |
| 5866 | * later retire_requests won't dereference our soon-to-be-gone |
| 5867 | * file_priv. |
| 5868 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5869 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | c8659ef | 2017-03-02 12:25:25 +0000 | [diff] [blame] | 5870 | list_for_each_entry(request, &file_priv->mm.request_list, client_link) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5871 | request->file_priv = NULL; |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5872 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5873 | } |
| 5874 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 5875 | int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file) |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5876 | { |
| 5877 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5878 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5879 | |
Chris Wilson | c4c29d7 | 2016-11-09 10:45:07 +0000 | [diff] [blame] | 5880 | DRM_DEBUG("\n"); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5881 | |
| 5882 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 5883 | if (!file_priv) |
| 5884 | return -ENOMEM; |
| 5885 | |
| 5886 | file->driver_priv = file_priv; |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 5887 | file_priv->dev_priv = i915; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 5888 | file_priv->file = file; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5889 | |
| 5890 | spin_lock_init(&file_priv->mm.lock); |
| 5891 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5892 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 5893 | file_priv->bsd_engine = -1; |
Mika Kuoppala | 14921f3 | 2018-06-15 13:44:29 +0300 | [diff] [blame] | 5894 | file_priv->hang_timestamp = jiffies; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 5895 | |
Chris Wilson | 829a0af | 2017-06-20 12:05:45 +0100 | [diff] [blame] | 5896 | ret = i915_gem_context_open(i915, file); |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5897 | if (ret) |
| 5898 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5899 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5900 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5901 | } |
| 5902 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5903 | /** |
| 5904 | * i915_gem_track_fb - update frontbuffer tracking |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 5905 | * @old: current GEM buffer for the frontbuffer slots |
| 5906 | * @new: new GEM buffer for the frontbuffer slots |
| 5907 | * @frontbuffer_bits: bitmask of frontbuffer slots |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5908 | * |
| 5909 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 5910 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 5911 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5912 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 5913 | struct drm_i915_gem_object *new, |
| 5914 | unsigned frontbuffer_bits) |
| 5915 | { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 5916 | /* Control of individual bits within the mask are guarded by |
| 5917 | * the owning plane->mutex, i.e. we can never see concurrent |
| 5918 | * manipulation of individual bits. But since the bitfield as a whole |
| 5919 | * is updated using RMW, we need to use atomics in order to update |
| 5920 | * the bits. |
| 5921 | */ |
| 5922 | BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > |
| 5923 | sizeof(atomic_t) * BITS_PER_BYTE); |
| 5924 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5925 | if (old) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 5926 | WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits)); |
| 5927 | atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5928 | } |
| 5929 | |
| 5930 | if (new) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 5931 | WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits); |
| 5932 | atomic_or(frontbuffer_bits, &new->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5933 | } |
| 5934 | } |
| 5935 | |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5936 | /* Allocate a new GEM object and fill it with the supplied data */ |
| 5937 | struct drm_i915_gem_object * |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 5938 | i915_gem_object_create_from_data(struct drm_i915_private *dev_priv, |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5939 | const void *data, size_t size) |
| 5940 | { |
| 5941 | struct drm_i915_gem_object *obj; |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5942 | struct file *file; |
| 5943 | size_t offset; |
| 5944 | int err; |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5945 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 5946 | obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 5947 | if (IS_ERR(obj)) |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5948 | return obj; |
| 5949 | |
Christian König | c0a51fd | 2018-02-16 13:43:38 +0100 | [diff] [blame] | 5950 | GEM_BUG_ON(obj->write_domain != I915_GEM_DOMAIN_CPU); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5951 | |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5952 | file = obj->base.filp; |
| 5953 | offset = 0; |
| 5954 | do { |
| 5955 | unsigned int len = min_t(typeof(size), size, PAGE_SIZE); |
| 5956 | struct page *page; |
| 5957 | void *pgdata, *vaddr; |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5958 | |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5959 | err = pagecache_write_begin(file, file->f_mapping, |
| 5960 | offset, len, 0, |
| 5961 | &page, &pgdata); |
| 5962 | if (err < 0) |
| 5963 | goto fail; |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5964 | |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5965 | vaddr = kmap(page); |
| 5966 | memcpy(vaddr, data, len); |
| 5967 | kunmap(page); |
| 5968 | |
| 5969 | err = pagecache_write_end(file, file->f_mapping, |
| 5970 | offset, len, len, |
| 5971 | page, pgdata); |
| 5972 | if (err < 0) |
| 5973 | goto fail; |
| 5974 | |
| 5975 | size -= len; |
| 5976 | data += len; |
| 5977 | offset += len; |
| 5978 | } while (size); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5979 | |
| 5980 | return obj; |
| 5981 | |
| 5982 | fail: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 5983 | i915_gem_object_put(obj); |
Chris Wilson | be062fa | 2017-03-17 19:46:48 +0000 | [diff] [blame] | 5984 | return ERR_PTR(err); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5985 | } |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 5986 | |
| 5987 | struct scatterlist * |
| 5988 | i915_gem_object_get_sg(struct drm_i915_gem_object *obj, |
| 5989 | unsigned int n, |
| 5990 | unsigned int *offset) |
| 5991 | { |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 5992 | struct i915_gem_object_page_iter *iter = &obj->mm.get_page; |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 5993 | struct scatterlist *sg; |
| 5994 | unsigned int idx, count; |
| 5995 | |
| 5996 | might_sleep(); |
| 5997 | GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 5998 | GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj)); |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 5999 | |
| 6000 | /* As we iterate forward through the sg, we record each entry in a |
| 6001 | * radixtree for quick repeated (backwards) lookups. If we have seen |
| 6002 | * this index previously, we will have an entry for it. |
| 6003 | * |
| 6004 | * Initial lookup is O(N), but this is amortized to O(1) for |
| 6005 | * sequential page access (where each new request is consecutive |
| 6006 | * to the previous one). Repeated lookups are O(lg(obj->base.size)), |
| 6007 | * i.e. O(1) with a large constant! |
| 6008 | */ |
| 6009 | if (n < READ_ONCE(iter->sg_idx)) |
| 6010 | goto lookup; |
| 6011 | |
| 6012 | mutex_lock(&iter->lock); |
| 6013 | |
| 6014 | /* We prefer to reuse the last sg so that repeated lookup of this |
| 6015 | * (or the subsequent) sg are fast - comparing against the last |
| 6016 | * sg is faster than going through the radixtree. |
| 6017 | */ |
| 6018 | |
| 6019 | sg = iter->sg_pos; |
| 6020 | idx = iter->sg_idx; |
| 6021 | count = __sg_page_count(sg); |
| 6022 | |
| 6023 | while (idx + count <= n) { |
| 6024 | unsigned long exception, i; |
| 6025 | int ret; |
| 6026 | |
| 6027 | /* If we cannot allocate and insert this entry, or the |
| 6028 | * individual pages from this range, cancel updating the |
| 6029 | * sg_idx so that on this lookup we are forced to linearly |
| 6030 | * scan onwards, but on future lookups we will try the |
| 6031 | * insertion again (in which case we need to be careful of |
| 6032 | * the error return reporting that we have already inserted |
| 6033 | * this index). |
| 6034 | */ |
| 6035 | ret = radix_tree_insert(&iter->radix, idx, sg); |
| 6036 | if (ret && ret != -EEXIST) |
| 6037 | goto scan; |
| 6038 | |
| 6039 | exception = |
| 6040 | RADIX_TREE_EXCEPTIONAL_ENTRY | |
| 6041 | idx << RADIX_TREE_EXCEPTIONAL_SHIFT; |
| 6042 | for (i = 1; i < count; i++) { |
| 6043 | ret = radix_tree_insert(&iter->radix, idx + i, |
| 6044 | (void *)exception); |
| 6045 | if (ret && ret != -EEXIST) |
| 6046 | goto scan; |
| 6047 | } |
| 6048 | |
| 6049 | idx += count; |
| 6050 | sg = ____sg_next(sg); |
| 6051 | count = __sg_page_count(sg); |
| 6052 | } |
| 6053 | |
| 6054 | scan: |
| 6055 | iter->sg_pos = sg; |
| 6056 | iter->sg_idx = idx; |
| 6057 | |
| 6058 | mutex_unlock(&iter->lock); |
| 6059 | |
| 6060 | if (unlikely(n < idx)) /* insertion completed by another thread */ |
| 6061 | goto lookup; |
| 6062 | |
| 6063 | /* In case we failed to insert the entry into the radixtree, we need |
| 6064 | * to look beyond the current sg. |
| 6065 | */ |
| 6066 | while (idx + count <= n) { |
| 6067 | idx += count; |
| 6068 | sg = ____sg_next(sg); |
| 6069 | count = __sg_page_count(sg); |
| 6070 | } |
| 6071 | |
| 6072 | *offset = n - idx; |
| 6073 | return sg; |
| 6074 | |
| 6075 | lookup: |
| 6076 | rcu_read_lock(); |
| 6077 | |
| 6078 | sg = radix_tree_lookup(&iter->radix, n); |
| 6079 | GEM_BUG_ON(!sg); |
| 6080 | |
| 6081 | /* If this index is in the middle of multi-page sg entry, |
| 6082 | * the radixtree will contain an exceptional entry that points |
| 6083 | * to the start of that range. We will return the pointer to |
| 6084 | * the base page and the offset of this page within the |
| 6085 | * sg entry's range. |
| 6086 | */ |
| 6087 | *offset = 0; |
| 6088 | if (unlikely(radix_tree_exception(sg))) { |
| 6089 | unsigned long base = |
| 6090 | (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT; |
| 6091 | |
| 6092 | sg = radix_tree_lookup(&iter->radix, base); |
| 6093 | GEM_BUG_ON(!sg); |
| 6094 | |
| 6095 | *offset = n - base; |
| 6096 | } |
| 6097 | |
| 6098 | rcu_read_unlock(); |
| 6099 | |
| 6100 | return sg; |
| 6101 | } |
| 6102 | |
| 6103 | struct page * |
| 6104 | i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n) |
| 6105 | { |
| 6106 | struct scatterlist *sg; |
| 6107 | unsigned int offset; |
| 6108 | |
| 6109 | GEM_BUG_ON(!i915_gem_object_has_struct_page(obj)); |
| 6110 | |
| 6111 | sg = i915_gem_object_get_sg(obj, n, &offset); |
| 6112 | return nth_page(sg_page(sg), offset); |
| 6113 | } |
| 6114 | |
| 6115 | /* Like i915_gem_object_get_page(), but mark the returned page dirty */ |
| 6116 | struct page * |
| 6117 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, |
| 6118 | unsigned int n) |
| 6119 | { |
| 6120 | struct page *page; |
| 6121 | |
| 6122 | page = i915_gem_object_get_page(obj, n); |
Chris Wilson | a4f5ea6 | 2016-10-28 13:58:35 +0100 | [diff] [blame] | 6123 | if (!obj->mm.dirty) |
Chris Wilson | 96d7763 | 2016-10-28 13:58:33 +0100 | [diff] [blame] | 6124 | set_page_dirty(page); |
| 6125 | |
| 6126 | return page; |
| 6127 | } |
| 6128 | |
| 6129 | dma_addr_t |
| 6130 | i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, |
| 6131 | unsigned long n) |
| 6132 | { |
| 6133 | struct scatterlist *sg; |
| 6134 | unsigned int offset; |
| 6135 | |
| 6136 | sg = i915_gem_object_get_sg(obj, n, &offset); |
| 6137 | return sg_dma_address(sg) + (offset << PAGE_SHIFT); |
| 6138 | } |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 6139 | |
Chris Wilson | 8eeb790 | 2017-07-26 19:16:01 +0100 | [diff] [blame] | 6140 | int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, int align) |
| 6141 | { |
| 6142 | struct sg_table *pages; |
| 6143 | int err; |
| 6144 | |
| 6145 | if (align > obj->base.size) |
| 6146 | return -EINVAL; |
| 6147 | |
| 6148 | if (obj->ops == &i915_gem_phys_ops) |
| 6149 | return 0; |
| 6150 | |
| 6151 | if (obj->ops != &i915_gem_object_ops) |
| 6152 | return -EINVAL; |
| 6153 | |
| 6154 | err = i915_gem_object_unbind(obj); |
| 6155 | if (err) |
| 6156 | return err; |
| 6157 | |
| 6158 | mutex_lock(&obj->mm.lock); |
| 6159 | |
| 6160 | if (obj->mm.madv != I915_MADV_WILLNEED) { |
| 6161 | err = -EFAULT; |
| 6162 | goto err_unlock; |
| 6163 | } |
| 6164 | |
| 6165 | if (obj->mm.quirked) { |
| 6166 | err = -EFAULT; |
| 6167 | goto err_unlock; |
| 6168 | } |
| 6169 | |
| 6170 | if (obj->mm.mapping) { |
| 6171 | err = -EBUSY; |
| 6172 | goto err_unlock; |
| 6173 | } |
| 6174 | |
Chris Wilson | acd1c1e | 2018-06-11 08:55:32 +0100 | [diff] [blame] | 6175 | pages = __i915_gem_object_unset_pages(obj); |
Chris Wilson | f212381 | 2017-10-16 12:40:37 +0100 | [diff] [blame] | 6176 | |
Chris Wilson | 8eeb790 | 2017-07-26 19:16:01 +0100 | [diff] [blame] | 6177 | obj->ops = &i915_gem_phys_ops; |
| 6178 | |
Chris Wilson | 8fb6a5d | 2017-07-26 19:16:02 +0100 | [diff] [blame] | 6179 | err = ____i915_gem_object_get_pages(obj); |
Chris Wilson | 8eeb790 | 2017-07-26 19:16:01 +0100 | [diff] [blame] | 6180 | if (err) |
| 6181 | goto err_xfer; |
| 6182 | |
| 6183 | /* Perma-pin (until release) the physical set of pages */ |
| 6184 | __i915_gem_object_pin_pages(obj); |
| 6185 | |
| 6186 | if (!IS_ERR_OR_NULL(pages)) |
| 6187 | i915_gem_object_ops.put_pages(obj, pages); |
| 6188 | mutex_unlock(&obj->mm.lock); |
| 6189 | return 0; |
| 6190 | |
| 6191 | err_xfer: |
| 6192 | obj->ops = &i915_gem_object_ops; |
Chris Wilson | acd1c1e | 2018-06-11 08:55:32 +0100 | [diff] [blame] | 6193 | if (!IS_ERR_OR_NULL(pages)) { |
| 6194 | unsigned int sg_page_sizes = i915_sg_page_sizes(pages->sgl); |
| 6195 | |
| 6196 | __i915_gem_object_set_pages(obj, pages, sg_page_sizes); |
| 6197 | } |
Chris Wilson | 8eeb790 | 2017-07-26 19:16:01 +0100 | [diff] [blame] | 6198 | err_unlock: |
| 6199 | mutex_unlock(&obj->mm.lock); |
| 6200 | return err; |
| 6201 | } |
| 6202 | |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 6203 | #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) |
| 6204 | #include "selftests/scatterlist.c" |
Chris Wilson | 66d9cb5 | 2017-02-13 17:15:17 +0000 | [diff] [blame] | 6205 | #include "selftests/mock_gem_device.c" |
Chris Wilson | 4465398 | 2017-02-13 17:15:20 +0000 | [diff] [blame] | 6206 | #include "selftests/huge_gem_object.c" |
Matthew Auld | 4049866 | 2017-10-06 23:18:29 +0100 | [diff] [blame] | 6207 | #include "selftests/huge_pages.c" |
Chris Wilson | 8335fd6 | 2017-02-13 17:15:28 +0000 | [diff] [blame] | 6208 | #include "selftests/i915_gem_object.c" |
Chris Wilson | 1705945 | 2017-02-13 17:15:32 +0000 | [diff] [blame] | 6209 | #include "selftests/i915_gem_coherency.c" |
Chris Wilson | 935a2f7 | 2017-02-13 17:15:13 +0000 | [diff] [blame] | 6210 | #endif |