blob: 412f3513f269b4a96217f814aa0d882a27a3e1e5 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010045static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010047static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000052 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010053}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010067insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053068 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010071 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
72 size, 0, -1,
73 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053074 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010086 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010087{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010095 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010096{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100108 might_sleep();
109
Chris Wilsond98c52c2016-04-13 17:35:05 +0100110 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return 0;
112
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 /*
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
117 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100120 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 if (ret == 0) {
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
123 return -EIO;
124 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100126 } else {
127 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100129}
130
Chris Wilson54cf91d2010-11-25 18:00:26 +0000131int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 int ret;
135
Daniel Vetter33196de2012-11-14 17:14:05 +0100136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 if (ret)
138 return ret;
139
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
141 if (ret)
142 return ret;
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144 return 0;
145}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
Eric Anholt5a125c32008-10-22 21:40:13 -0700148i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700150{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300151 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200152 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100154 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000155 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700156
Chris Wilson6299f992010-11-24 12:23:44 +0000157 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100158 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000162 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100163 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100164 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100165 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700166
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300167 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000169
Eric Anholt5a125c32008-10-22 21:40:13 -0700170 return 0;
171}
172
Chris Wilson03ac84f2016-10-28 13:58:36 +0100173static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100175{
Al Viro93c76a32015-12-04 23:45:44 -0500176 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 char *vaddr = obj->phys_handle->vaddr;
178 struct sg_table *st;
179 struct scatterlist *sg;
180 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100183 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100184
Chris Wilson6a2c4232014-11-04 04:51:40 -0800185 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
186 struct page *page;
187 char *src;
188
189 page = shmem_read_mapping_page(mapping, i);
190 if (IS_ERR(page))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100191 return ERR_CAST(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800192
193 src = kmap_atomic(page);
194 memcpy(vaddr, src, PAGE_SIZE);
195 drm_clflush_virt_range(vaddr, PAGE_SIZE);
196 kunmap_atomic(src);
197
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300198 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 vaddr += PAGE_SIZE;
200 }
201
Chris Wilsonc0336662016-05-06 15:40:21 +0100202 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203
204 st = kmalloc(sizeof(*st), GFP_KERNEL);
205 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +0100206 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800207
208 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
209 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100210 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800211 }
212
213 sg = st->sgl;
214 sg->offset = 0;
215 sg->length = obj->base.size;
216
217 sg_dma_address(sg) = obj->phys_handle->busaddr;
218 sg_dma_len(sg) = obj->base.size;
219
Chris Wilson03ac84f2016-10-28 13:58:36 +0100220 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800221}
222
223static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000224__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
225 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100227 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800228
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100229 if (obj->mm.madv == I915_MADV_DONTNEED)
230 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231
Chris Wilson05c34832016-11-18 21:17:47 +0000232 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
233 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000234 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100235
236 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
237 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
238}
239
240static void
241i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
242 struct sg_table *pages)
243{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000244 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100245
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100246 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500247 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100249 int i;
250
251 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 struct page *page;
253 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100254
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255 page = shmem_read_mapping_page(mapping, i);
256 if (IS_ERR(page))
257 continue;
258
259 dst = kmap_atomic(page);
260 drm_clflush_virt_range(vaddr, PAGE_SIZE);
261 memcpy(dst, vaddr, PAGE_SIZE);
262 kunmap_atomic(dst);
263
264 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100265 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100266 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300267 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100268 vaddr += PAGE_SIZE;
269 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100270 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100271 }
272
Chris Wilson03ac84f2016-10-28 13:58:36 +0100273 sg_free_table(pages);
274 kfree(pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275}
276
277static void
278i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
279{
280 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100281 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282}
283
284static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
285 .get_pages = i915_gem_object_get_pages_phys,
286 .put_pages = i915_gem_object_put_pages_phys,
287 .release = i915_gem_object_release_phys,
288};
289
Chris Wilson35a96112016-08-14 18:44:40 +0100290int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100291{
292 struct i915_vma *vma;
293 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100294 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100295
Chris Wilson02bef8f2016-08-14 18:44:41 +0100296 lockdep_assert_held(&obj->base.dev->struct_mutex);
297
298 /* Closed vma are removed from the obj->vma_list - but they may
299 * still have an active binding on the object. To remove those we
300 * must wait for all rendering to complete to the object (as unbinding
301 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100302 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100303 ret = i915_gem_object_wait(obj,
304 I915_WAIT_INTERRUPTIBLE |
305 I915_WAIT_LOCKED |
306 I915_WAIT_ALL,
307 MAX_SCHEDULE_TIMEOUT,
308 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100309 if (ret)
310 return ret;
311
312 i915_gem_retire_requests(to_i915(obj->base.dev));
313
Chris Wilsonaa653a62016-08-04 07:52:27 +0100314 while ((vma = list_first_entry_or_null(&obj->vma_list,
315 struct i915_vma,
316 obj_link))) {
317 list_move_tail(&vma->obj_link, &still_in_list);
318 ret = i915_vma_unbind(vma);
319 if (ret)
320 break;
321 }
322 list_splice(&still_in_list, &obj->vma_list);
323
324 return ret;
325}
326
Chris Wilsone95433c2016-10-28 13:58:27 +0100327static long
328i915_gem_object_wait_fence(struct dma_fence *fence,
329 unsigned int flags,
330 long timeout,
331 struct intel_rps_client *rps)
332{
333 struct drm_i915_gem_request *rq;
334
335 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
336
337 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
338 return timeout;
339
340 if (!dma_fence_is_i915(fence))
341 return dma_fence_wait_timeout(fence,
342 flags & I915_WAIT_INTERRUPTIBLE,
343 timeout);
344
345 rq = to_request(fence);
346 if (i915_gem_request_completed(rq))
347 goto out;
348
349 /* This client is about to stall waiting for the GPU. In many cases
350 * this is undesirable and limits the throughput of the system, as
351 * many clients cannot continue processing user input/output whilst
352 * blocked. RPS autotuning may take tens of milliseconds to respond
353 * to the GPU load and thus incurs additional latency for the client.
354 * We can circumvent that by promoting the GPU frequency to maximum
355 * before we wait. This makes the GPU throttle up much more quickly
356 * (good for benchmarks and user experience, e.g. window animations),
357 * but at a cost of spending more power processing the workload
358 * (bad for battery). Not all clients even want their results
359 * immediately and for them we should just let the GPU select its own
360 * frequency to maximise efficiency. To prevent a single client from
361 * forcing the clocks too high for the whole system, we only allow
362 * each client to waitboost once in a busy period.
363 */
364 if (rps) {
365 if (INTEL_GEN(rq->i915) >= 6)
366 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
367 else
368 rps = NULL;
369 }
370
371 timeout = i915_wait_request(rq, flags, timeout);
372
373out:
374 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
375 i915_gem_request_retire_upto(rq);
376
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000377 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100378 /* The GPU is now idle and this client has stalled.
379 * Since no other client has submitted a request in the
380 * meantime, assume that this client is the only one
381 * supplying work to the GPU but is unable to keep that
382 * work supplied because it is waiting. Since the GPU is
383 * then never kept fully busy, RPS autoclocking will
384 * keep the clocks relatively low, causing further delays.
385 * Compensate by giving the synchronous client credit for
386 * a waitboost next time.
387 */
388 spin_lock(&rq->i915->rps.client_lock);
389 list_del_init(&rps->link);
390 spin_unlock(&rq->i915->rps.client_lock);
391 }
392
393 return timeout;
394}
395
396static long
397i915_gem_object_wait_reservation(struct reservation_object *resv,
398 unsigned int flags,
399 long timeout,
400 struct intel_rps_client *rps)
401{
402 struct dma_fence *excl;
403
404 if (flags & I915_WAIT_ALL) {
405 struct dma_fence **shared;
406 unsigned int count, i;
407 int ret;
408
409 ret = reservation_object_get_fences_rcu(resv,
410 &excl, &count, &shared);
411 if (ret)
412 return ret;
413
414 for (i = 0; i < count; i++) {
415 timeout = i915_gem_object_wait_fence(shared[i],
416 flags, timeout,
417 rps);
418 if (timeout <= 0)
419 break;
420
421 dma_fence_put(shared[i]);
422 }
423
424 for (; i < count; i++)
425 dma_fence_put(shared[i]);
426 kfree(shared);
427 } else {
428 excl = reservation_object_get_excl_rcu(resv);
429 }
430
431 if (excl && timeout > 0)
432 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
433
434 dma_fence_put(excl);
435
436 return timeout;
437}
438
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000439static void __fence_set_priority(struct dma_fence *fence, int prio)
440{
441 struct drm_i915_gem_request *rq;
442 struct intel_engine_cs *engine;
443
444 if (!dma_fence_is_i915(fence))
445 return;
446
447 rq = to_request(fence);
448 engine = rq->engine;
449 if (!engine->schedule)
450 return;
451
452 engine->schedule(rq, prio);
453}
454
455static void fence_set_priority(struct dma_fence *fence, int prio)
456{
457 /* Recurse once into a fence-array */
458 if (dma_fence_is_array(fence)) {
459 struct dma_fence_array *array = to_dma_fence_array(fence);
460 int i;
461
462 for (i = 0; i < array->num_fences; i++)
463 __fence_set_priority(array->fences[i], prio);
464 } else {
465 __fence_set_priority(fence, prio);
466 }
467}
468
469int
470i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
471 unsigned int flags,
472 int prio)
473{
474 struct dma_fence *excl;
475
476 if (flags & I915_WAIT_ALL) {
477 struct dma_fence **shared;
478 unsigned int count, i;
479 int ret;
480
481 ret = reservation_object_get_fences_rcu(obj->resv,
482 &excl, &count, &shared);
483 if (ret)
484 return ret;
485
486 for (i = 0; i < count; i++) {
487 fence_set_priority(shared[i], prio);
488 dma_fence_put(shared[i]);
489 }
490
491 kfree(shared);
492 } else {
493 excl = reservation_object_get_excl_rcu(obj->resv);
494 }
495
496 if (excl) {
497 fence_set_priority(excl, prio);
498 dma_fence_put(excl);
499 }
500 return 0;
501}
502
Chris Wilson00e60f22016-08-04 16:32:40 +0100503/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100504 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100505 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100506 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
507 * @timeout: how long to wait
508 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100509 */
510int
Chris Wilsone95433c2016-10-28 13:58:27 +0100511i915_gem_object_wait(struct drm_i915_gem_object *obj,
512 unsigned int flags,
513 long timeout,
514 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100515{
Chris Wilsone95433c2016-10-28 13:58:27 +0100516 might_sleep();
517#if IS_ENABLED(CONFIG_LOCKDEP)
518 GEM_BUG_ON(debug_locks &&
519 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
520 !!(flags & I915_WAIT_LOCKED));
521#endif
522 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100523
Chris Wilsond07f0e52016-10-28 13:58:44 +0100524 timeout = i915_gem_object_wait_reservation(obj->resv,
525 flags, timeout,
526 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100527 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100528}
529
530static struct intel_rps_client *to_rps_client(struct drm_file *file)
531{
532 struct drm_i915_file_private *fpriv = file->driver_priv;
533
534 return &fpriv->rps;
535}
536
Chris Wilson00731152014-05-21 12:42:56 +0100537int
538i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
539 int align)
540{
541 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800542 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100543
544 if (obj->phys_handle) {
545 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
546 return -EBUSY;
547
548 return 0;
549 }
550
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100551 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100552 return -EFAULT;
553
554 if (obj->base.filp == NULL)
555 return -EINVAL;
556
Chris Wilson4717ca92016-08-04 07:52:28 +0100557 ret = i915_gem_object_unbind(obj);
558 if (ret)
559 return ret;
560
Chris Wilson548625e2016-11-01 12:11:34 +0000561 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100562 if (obj->mm.pages)
563 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800564
Chris Wilson00731152014-05-21 12:42:56 +0100565 /* create a new object */
566 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
567 if (!phys)
568 return -ENOMEM;
569
Chris Wilson00731152014-05-21 12:42:56 +0100570 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800571 obj->ops = &i915_gem_phys_ops;
572
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100573 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100574}
575
576static int
577i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
578 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100579 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100580{
581 struct drm_device *dev = obj->base.dev;
582 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300583 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100584 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800585
586 /* We manually control the domain here and pretend that it
587 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
588 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100589 lockdep_assert_held(&obj->base.dev->struct_mutex);
590 ret = i915_gem_object_wait(obj,
591 I915_WAIT_INTERRUPTIBLE |
592 I915_WAIT_LOCKED |
593 I915_WAIT_ALL,
594 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100595 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800596 if (ret)
597 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100598
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700599 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100600 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
601 unsigned long unwritten;
602
603 /* The physical object once assigned is fixed for the lifetime
604 * of the obj, so we can safely drop the lock and continue
605 * to access vaddr.
606 */
607 mutex_unlock(&dev->struct_mutex);
608 unwritten = copy_from_user(vaddr, user_data, args->size);
609 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200610 if (unwritten) {
611 ret = -EFAULT;
612 goto out;
613 }
Chris Wilson00731152014-05-21 12:42:56 +0100614 }
615
Chris Wilson6a2c4232014-11-04 04:51:40 -0800616 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100617 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200618
619out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700620 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200621 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100622}
623
Chris Wilson42dcedd2012-11-15 11:32:30 +0000624void *i915_gem_object_alloc(struct drm_device *dev)
625{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100626 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100627 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000628}
629
630void i915_gem_object_free(struct drm_i915_gem_object *obj)
631{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100632 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100633 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000634}
635
Dave Airlieff72145b2011-02-07 12:16:14 +1000636static int
637i915_gem_create(struct drm_file *file,
638 struct drm_device *dev,
639 uint64_t size,
640 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700641{
Chris Wilson05394f32010-11-08 19:18:58 +0000642 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300643 int ret;
644 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700645
Dave Airlieff72145b2011-02-07 12:16:14 +1000646 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200647 if (size == 0)
648 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700649
650 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100651 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100652 if (IS_ERR(obj))
653 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Chris Wilson05394f32010-11-08 19:18:58 +0000655 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100656 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100657 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200658 if (ret)
659 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100660
Dave Airlieff72145b2011-02-07 12:16:14 +1000661 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700662 return 0;
663}
664
Dave Airlieff72145b2011-02-07 12:16:14 +1000665int
666i915_gem_dumb_create(struct drm_file *file,
667 struct drm_device *dev,
668 struct drm_mode_create_dumb *args)
669{
670 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300671 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000672 args->size = args->pitch * args->height;
673 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000674 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000675}
676
Dave Airlieff72145b2011-02-07 12:16:14 +1000677/**
678 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100679 * @dev: drm device pointer
680 * @data: ioctl data blob
681 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000682 */
683int
684i915_gem_create_ioctl(struct drm_device *dev, void *data,
685 struct drm_file *file)
686{
687 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200688
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100689 i915_gem_flush_free_objects(to_i915(dev));
690
Dave Airlieff72145b2011-02-07 12:16:14 +1000691 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000692 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000693}
694
Daniel Vetter8c599672011-12-14 13:57:31 +0100695static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100696__copy_to_user_swizzled(char __user *cpu_vaddr,
697 const char *gpu_vaddr, int gpu_offset,
698 int length)
699{
700 int ret, cpu_offset = 0;
701
702 while (length > 0) {
703 int cacheline_end = ALIGN(gpu_offset + 1, 64);
704 int this_length = min(cacheline_end - gpu_offset, length);
705 int swizzled_gpu_offset = gpu_offset ^ 64;
706
707 ret = __copy_to_user(cpu_vaddr + cpu_offset,
708 gpu_vaddr + swizzled_gpu_offset,
709 this_length);
710 if (ret)
711 return ret + length;
712
713 cpu_offset += this_length;
714 gpu_offset += this_length;
715 length -= this_length;
716 }
717
718 return 0;
719}
720
721static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700722__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
723 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int length)
725{
726 int ret, cpu_offset = 0;
727
728 while (length > 0) {
729 int cacheline_end = ALIGN(gpu_offset + 1, 64);
730 int this_length = min(cacheline_end - gpu_offset, length);
731 int swizzled_gpu_offset = gpu_offset ^ 64;
732
733 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
734 cpu_vaddr + cpu_offset,
735 this_length);
736 if (ret)
737 return ret + length;
738
739 cpu_offset += this_length;
740 gpu_offset += this_length;
741 length -= this_length;
742 }
743
744 return 0;
745}
746
Brad Volkin4c914c02014-02-18 10:15:45 -0800747/*
748 * Pins the specified object's pages and synchronizes the object with
749 * GPU accesses. Sets needs_clflush to non-zero if the caller should
750 * flush the object from the CPU cache.
751 */
752int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100753 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800754{
755 int ret;
756
Chris Wilsone95433c2016-10-28 13:58:27 +0100757 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800758
Chris Wilsone95433c2016-10-28 13:58:27 +0100759 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100760 if (!i915_gem_object_has_struct_page(obj))
761 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800762
Chris Wilsone95433c2016-10-28 13:58:27 +0100763 ret = i915_gem_object_wait(obj,
764 I915_WAIT_INTERRUPTIBLE |
765 I915_WAIT_LOCKED,
766 MAX_SCHEDULE_TIMEOUT,
767 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100768 if (ret)
769 return ret;
770
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100771 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100772 if (ret)
773 return ret;
774
Chris Wilsona314d5c2016-08-18 17:16:48 +0100775 i915_gem_object_flush_gtt_write_domain(obj);
776
Chris Wilson43394c72016-08-18 17:16:47 +0100777 /* If we're not in the cpu read domain, set ourself into the gtt
778 * read domain and manually flush cachelines (if required). This
779 * optimizes for the case when the gpu will dirty the data
780 * anyway again before the next pread happens.
781 */
782 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800783 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
784 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800785
Chris Wilson43394c72016-08-18 17:16:47 +0100786 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
787 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100788 if (ret)
789 goto err_unpin;
790
Chris Wilson43394c72016-08-18 17:16:47 +0100791 *needs_clflush = 0;
792 }
793
Chris Wilson97649512016-08-18 17:16:50 +0100794 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100795 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100796
797err_unpin:
798 i915_gem_object_unpin_pages(obj);
799 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100800}
801
802int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
803 unsigned int *needs_clflush)
804{
805 int ret;
806
Chris Wilsone95433c2016-10-28 13:58:27 +0100807 lockdep_assert_held(&obj->base.dev->struct_mutex);
808
Chris Wilson43394c72016-08-18 17:16:47 +0100809 *needs_clflush = 0;
810 if (!i915_gem_object_has_struct_page(obj))
811 return -ENODEV;
812
Chris Wilsone95433c2016-10-28 13:58:27 +0100813 ret = i915_gem_object_wait(obj,
814 I915_WAIT_INTERRUPTIBLE |
815 I915_WAIT_LOCKED |
816 I915_WAIT_ALL,
817 MAX_SCHEDULE_TIMEOUT,
818 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100819 if (ret)
820 return ret;
821
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100822 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100823 if (ret)
824 return ret;
825
Chris Wilsona314d5c2016-08-18 17:16:48 +0100826 i915_gem_object_flush_gtt_write_domain(obj);
827
Chris Wilson43394c72016-08-18 17:16:47 +0100828 /* If we're not in the cpu write domain, set ourself into the
829 * gtt write domain and manually flush cachelines (as required).
830 * This optimizes for the case when the gpu will use the data
831 * right away and we therefore have to clflush anyway.
832 */
833 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
834 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
835
836 /* Same trick applies to invalidate partially written cachelines read
837 * before writing.
838 */
839 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
840 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
841 obj->cache_level);
842
Chris Wilson43394c72016-08-18 17:16:47 +0100843 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
844 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100845 if (ret)
846 goto err_unpin;
847
Chris Wilson43394c72016-08-18 17:16:47 +0100848 *needs_clflush = 0;
849 }
850
851 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
852 obj->cache_dirty = true;
853
854 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100855 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100856 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100857 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100858
859err_unpin:
860 i915_gem_object_unpin_pages(obj);
861 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800862}
863
Daniel Vetter23c18c72012-03-25 19:47:42 +0200864static void
865shmem_clflush_swizzled_range(char *addr, unsigned long length,
866 bool swizzled)
867{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200868 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200869 unsigned long start = (unsigned long) addr;
870 unsigned long end = (unsigned long) addr + length;
871
872 /* For swizzling simply ensure that we always flush both
873 * channels. Lame, but simple and it works. Swizzled
874 * pwrite/pread is far from a hotpath - current userspace
875 * doesn't use it at all. */
876 start = round_down(start, 128);
877 end = round_up(end, 128);
878
879 drm_clflush_virt_range((void *)start, end - start);
880 } else {
881 drm_clflush_virt_range(addr, length);
882 }
883
884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
888static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100889shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 char __user *user_data,
891 bool page_do_bit17_swizzling, bool needs_clflush)
892{
893 char *vaddr;
894 int ret;
895
896 vaddr = kmap(page);
897 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100898 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200899 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200900
901 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100902 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100904 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
906
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100907 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200908}
909
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100910static int
911shmem_pread(struct page *page, int offset, int length, char __user *user_data,
912 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530913{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100914 int ret;
915
916 ret = -ENODEV;
917 if (!page_do_bit17_swizzling) {
918 char *vaddr = kmap_atomic(page);
919
920 if (needs_clflush)
921 drm_clflush_virt_range(vaddr + offset, length);
922 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
923 kunmap_atomic(vaddr);
924 }
925 if (ret == 0)
926 return 0;
927
928 return shmem_pread_slow(page, offset, length, user_data,
929 page_do_bit17_swizzling, needs_clflush);
930}
931
932static int
933i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
934 struct drm_i915_gem_pread *args)
935{
936 char __user *user_data;
937 u64 remain;
938 unsigned int obj_do_bit17_swizzling;
939 unsigned int needs_clflush;
940 unsigned int idx, offset;
941 int ret;
942
943 obj_do_bit17_swizzling = 0;
944 if (i915_gem_object_needs_bit17_swizzle(obj))
945 obj_do_bit17_swizzling = BIT(17);
946
947 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
948 if (ret)
949 return ret;
950
951 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
952 mutex_unlock(&obj->base.dev->struct_mutex);
953 if (ret)
954 return ret;
955
956 remain = args->size;
957 user_data = u64_to_user_ptr(args->data_ptr);
958 offset = offset_in_page(args->offset);
959 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
960 struct page *page = i915_gem_object_get_page(obj, idx);
961 int length;
962
963 length = remain;
964 if (offset + length > PAGE_SIZE)
965 length = PAGE_SIZE - offset;
966
967 ret = shmem_pread(page, offset, length, user_data,
968 page_to_phys(page) & obj_do_bit17_swizzling,
969 needs_clflush);
970 if (ret)
971 break;
972
973 remain -= length;
974 user_data += length;
975 offset = 0;
976 }
977
978 i915_gem_obj_finish_shmem_access(obj);
979 return ret;
980}
981
982static inline bool
983gtt_user_read(struct io_mapping *mapping,
984 loff_t base, int offset,
985 char __user *user_data, int length)
986{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530987 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100988 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530989
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530990 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100991 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
992 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
993 io_mapping_unmap_atomic(vaddr);
994 if (unwritten) {
995 vaddr = (void __force *)
996 io_mapping_map_wc(mapping, base, PAGE_SIZE);
997 unwritten = copy_to_user(user_data, vaddr + offset, length);
998 io_mapping_unmap(vaddr);
999 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 return unwritten;
1001}
1002
1003static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001004i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1005 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001007 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1008 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301009 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001010 struct i915_vma *vma;
1011 void __user *user_data;
1012 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301013 int ret;
1014
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001015 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1016 if (ret)
1017 return ret;
1018
1019 intel_runtime_pm_get(i915);
1020 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1021 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001022 if (!IS_ERR(vma)) {
1023 node.start = i915_ggtt_offset(vma);
1024 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001025 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001026 if (ret) {
1027 i915_vma_unpin(vma);
1028 vma = ERR_PTR(ret);
1029 }
1030 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001031 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001032 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301033 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001034 goto out_unlock;
1035 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301036 }
1037
1038 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1039 if (ret)
1040 goto out_unpin;
1041
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001042 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001044 user_data = u64_to_user_ptr(args->data_ptr);
1045 remain = args->size;
1046 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301047
1048 while (remain > 0) {
1049 /* Operation in this page
1050 *
1051 * page_base = page offset within aperture
1052 * page_offset = offset within page
1053 * page_length = bytes to copy for this page
1054 */
1055 u32 page_base = node.start;
1056 unsigned page_offset = offset_in_page(offset);
1057 unsigned page_length = PAGE_SIZE - page_offset;
1058 page_length = remain < page_length ? remain : page_length;
1059 if (node.allocated) {
1060 wmb();
1061 ggtt->base.insert_page(&ggtt->base,
1062 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001063 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064 wmb();
1065 } else {
1066 page_base += offset & PAGE_MASK;
1067 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001068
1069 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1070 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301071 ret = -EFAULT;
1072 break;
1073 }
1074
1075 remain -= page_length;
1076 user_data += page_length;
1077 offset += page_length;
1078 }
1079
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001080 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301081out_unpin:
1082 if (node.allocated) {
1083 wmb();
1084 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001085 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301086 remove_mappable_node(&node);
1087 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001088 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301089 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001090out_unlock:
1091 intel_runtime_pm_put(i915);
1092 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001093
Eric Anholteb014592009-03-10 11:44:52 -07001094 return ret;
1095}
1096
Eric Anholt673a3942008-07-30 12:06:12 -07001097/**
1098 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001099 * @dev: drm device pointer
1100 * @data: ioctl data blob
1101 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001102 *
1103 * On error, the contents of *data are undefined.
1104 */
1105int
1106i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001107 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001108{
1109 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001110 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001111 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson51311d02010-11-17 09:10:42 +00001113 if (args->size == 0)
1114 return 0;
1115
1116 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001117 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001118 args->size))
1119 return -EFAULT;
1120
Chris Wilson03ac0642016-07-20 13:31:51 +01001121 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001122 if (!obj)
1123 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001124
Chris Wilson7dcd2492010-09-26 20:21:44 +01001125 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001126 if (args->offset > obj->base.size ||
1127 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001128 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001129 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001130 }
1131
Chris Wilsondb53a302011-02-03 11:57:46 +00001132 trace_i915_gem_object_pread(obj, args->offset, args->size);
1133
Chris Wilsone95433c2016-10-28 13:58:27 +01001134 ret = i915_gem_object_wait(obj,
1135 I915_WAIT_INTERRUPTIBLE,
1136 MAX_SCHEDULE_TIMEOUT,
1137 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001138 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001139 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001140
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001141 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001142 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001143 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001144
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001145 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001146 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001147 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301148
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001149 i915_gem_object_unpin_pages(obj);
1150out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001151 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001152 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001153}
1154
Keith Packard0839ccb2008-10-30 19:38:48 -07001155/* This is the fast write path which cannot handle
1156 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001157 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001158
Chris Wilsonfe115622016-10-28 13:58:40 +01001159static inline bool
1160ggtt_write(struct io_mapping *mapping,
1161 loff_t base, int offset,
1162 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001163{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001164 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001165 unsigned long unwritten;
1166
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001167 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001168 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1169 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001170 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001171 io_mapping_unmap_atomic(vaddr);
1172 if (unwritten) {
1173 vaddr = (void __force *)
1174 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1175 unwritten = copy_from_user(vaddr + offset, user_data, length);
1176 io_mapping_unmap(vaddr);
1177 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001178
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001179 return unwritten;
1180}
1181
Eric Anholt3de09aa2009-03-09 09:42:23 -07001182/**
1183 * This is the fast pwrite path, where we copy the data directly from the
1184 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001185 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001186 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001187 */
Eric Anholt673a3942008-07-30 12:06:12 -07001188static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001189i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1190 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001191{
Chris Wilsonfe115622016-10-28 13:58:40 +01001192 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301193 struct i915_ggtt *ggtt = &i915->ggtt;
1194 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001195 struct i915_vma *vma;
1196 u64 remain, offset;
1197 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301198 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301199
Chris Wilsonfe115622016-10-28 13:58:40 +01001200 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1201 if (ret)
1202 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001203
Chris Wilson9c870d02016-10-24 13:42:15 +01001204 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001205 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001206 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001207 if (!IS_ERR(vma)) {
1208 node.start = i915_ggtt_offset(vma);
1209 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001210 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001211 if (ret) {
1212 i915_vma_unpin(vma);
1213 vma = ERR_PTR(ret);
1214 }
1215 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001216 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001217 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301218 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001219 goto out_unlock;
1220 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301221 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001222
1223 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1224 if (ret)
1225 goto out_unpin;
1226
Chris Wilsonfe115622016-10-28 13:58:40 +01001227 mutex_unlock(&i915->drm.struct_mutex);
1228
Chris Wilsonb19482d2016-08-18 17:16:43 +01001229 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001230
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 user_data = u64_to_user_ptr(args->data_ptr);
1232 offset = args->offset;
1233 remain = args->size;
1234 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001235 /* Operation in this page
1236 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001237 * page_base = page offset within aperture
1238 * page_offset = offset within page
1239 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001240 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301241 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001242 unsigned int page_offset = offset_in_page(offset);
1243 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301244 page_length = remain < page_length ? remain : page_length;
1245 if (node.allocated) {
1246 wmb(); /* flush the write before we modify the GGTT */
1247 ggtt->base.insert_page(&ggtt->base,
1248 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1249 node.start, I915_CACHE_NONE, 0);
1250 wmb(); /* flush modifications to the GGTT (insert_page) */
1251 } else {
1252 page_base += offset & PAGE_MASK;
1253 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001254 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001255 * source page isn't available. Return the error and we'll
1256 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301257 * If the object is non-shmem backed, we retry again with the
1258 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001259 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001260 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1261 user_data, page_length)) {
1262 ret = -EFAULT;
1263 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001264 }
Eric Anholt673a3942008-07-30 12:06:12 -07001265
Keith Packard0839ccb2008-10-30 19:38:48 -07001266 remain -= page_length;
1267 user_data += page_length;
1268 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001269 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001270 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001271
1272 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001273out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301274 if (node.allocated) {
1275 wmb();
1276 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001277 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301278 remove_mappable_node(&node);
1279 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001280 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301281 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001282out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001283 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001284 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001285 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001286}
1287
Eric Anholt673a3942008-07-30 12:06:12 -07001288static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001289shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001290 char __user *user_data,
1291 bool page_do_bit17_swizzling,
1292 bool needs_clflush_before,
1293 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001294{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001295 char *vaddr;
1296 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001297
Daniel Vetterd174bd62012-03-25 19:47:40 +02001298 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001299 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001300 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001301 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001302 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001303 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1304 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001305 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001306 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001307 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001308 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001309 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001310 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001311
Chris Wilson755d2212012-09-04 21:02:55 +01001312 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001313}
1314
Chris Wilsonfe115622016-10-28 13:58:40 +01001315/* Per-page copy function for the shmem pwrite fastpath.
1316 * Flushes invalid cachelines before writing to the target if
1317 * needs_clflush_before is set and flushes out any written cachelines after
1318 * writing if needs_clflush is set.
1319 */
Eric Anholt40123c12009-03-09 13:42:30 -07001320static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001321shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1322 bool page_do_bit17_swizzling,
1323 bool needs_clflush_before,
1324 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001325{
Chris Wilsonfe115622016-10-28 13:58:40 +01001326 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001327
Chris Wilsonfe115622016-10-28 13:58:40 +01001328 ret = -ENODEV;
1329 if (!page_do_bit17_swizzling) {
1330 char *vaddr = kmap_atomic(page);
1331
1332 if (needs_clflush_before)
1333 drm_clflush_virt_range(vaddr + offset, len);
1334 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1335 if (needs_clflush_after)
1336 drm_clflush_virt_range(vaddr + offset, len);
1337
1338 kunmap_atomic(vaddr);
1339 }
1340 if (ret == 0)
1341 return ret;
1342
1343 return shmem_pwrite_slow(page, offset, len, user_data,
1344 page_do_bit17_swizzling,
1345 needs_clflush_before,
1346 needs_clflush_after);
1347}
1348
1349static int
1350i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1351 const struct drm_i915_gem_pwrite *args)
1352{
1353 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1354 void __user *user_data;
1355 u64 remain;
1356 unsigned int obj_do_bit17_swizzling;
1357 unsigned int partial_cacheline_write;
1358 unsigned int needs_clflush;
1359 unsigned int offset, idx;
1360 int ret;
1361
1362 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001363 if (ret)
1364 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001365
Chris Wilsonfe115622016-10-28 13:58:40 +01001366 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1367 mutex_unlock(&i915->drm.struct_mutex);
1368 if (ret)
1369 return ret;
1370
1371 obj_do_bit17_swizzling = 0;
1372 if (i915_gem_object_needs_bit17_swizzle(obj))
1373 obj_do_bit17_swizzling = BIT(17);
1374
1375 /* If we don't overwrite a cacheline completely we need to be
1376 * careful to have up-to-date data by first clflushing. Don't
1377 * overcomplicate things and flush the entire patch.
1378 */
1379 partial_cacheline_write = 0;
1380 if (needs_clflush & CLFLUSH_BEFORE)
1381 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1382
Chris Wilson43394c72016-08-18 17:16:47 +01001383 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001384 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001385 offset = offset_in_page(args->offset);
1386 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1387 struct page *page = i915_gem_object_get_page(obj, idx);
1388 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001389
Chris Wilsonfe115622016-10-28 13:58:40 +01001390 length = remain;
1391 if (offset + length > PAGE_SIZE)
1392 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001393
Chris Wilsonfe115622016-10-28 13:58:40 +01001394 ret = shmem_pwrite(page, offset, length, user_data,
1395 page_to_phys(page) & obj_do_bit17_swizzling,
1396 (offset | length) & partial_cacheline_write,
1397 needs_clflush & CLFLUSH_AFTER);
1398 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001399 break;
1400
Chris Wilsonfe115622016-10-28 13:58:40 +01001401 remain -= length;
1402 user_data += length;
1403 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001404 }
1405
Rodrigo Vivide152b62015-07-07 16:28:51 -07001406 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001407 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001408 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001409}
1410
1411/**
1412 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001413 * @dev: drm device
1414 * @data: ioctl data blob
1415 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001416 *
1417 * On error, the contents of the buffer that were to be modified are undefined.
1418 */
1419int
1420i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001421 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001422{
1423 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001424 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001425 int ret;
1426
1427 if (args->size == 0)
1428 return 0;
1429
1430 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001431 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001432 args->size))
1433 return -EFAULT;
1434
Chris Wilson03ac0642016-07-20 13:31:51 +01001435 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001436 if (!obj)
1437 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001438
Chris Wilson7dcd2492010-09-26 20:21:44 +01001439 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001440 if (args->offset > obj->base.size ||
1441 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001442 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001443 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001444 }
1445
Chris Wilsondb53a302011-02-03 11:57:46 +00001446 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1447
Chris Wilsone95433c2016-10-28 13:58:27 +01001448 ret = i915_gem_object_wait(obj,
1449 I915_WAIT_INTERRUPTIBLE |
1450 I915_WAIT_ALL,
1451 MAX_SCHEDULE_TIMEOUT,
1452 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001453 if (ret)
1454 goto err;
1455
Chris Wilsonfe115622016-10-28 13:58:40 +01001456 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001457 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001458 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001459
Daniel Vetter935aaa62012-03-25 19:47:35 +02001460 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001461 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1462 * it would end up going through the fenced access, and we'll get
1463 * different detiling behavior between reading and writing.
1464 * pread/pwrite currently are reading and writing from the CPU
1465 * perspective, requiring manual detiling by the client.
1466 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001467 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001468 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001469 /* Note that the gtt paths might fail with non-page-backed user
1470 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001471 * textures). Fallback to the shmem path in that case.
1472 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001474
Chris Wilsond1054ee2016-07-16 18:42:36 +01001475 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001476 if (obj->phys_handle)
1477 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301478 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001479 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001480 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001481
Chris Wilsonfe115622016-10-28 13:58:40 +01001482 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001483err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001484 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001485 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001486}
1487
Chris Wilsond243ad82016-08-18 17:16:44 +01001488static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001489write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1490{
Chris Wilson50349242016-08-18 17:17:04 +01001491 return (domain == I915_GEM_DOMAIN_GTT ?
1492 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001493}
1494
Chris Wilson40e62d52016-10-28 13:58:41 +01001495static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1496{
1497 struct drm_i915_private *i915;
1498 struct list_head *list;
1499 struct i915_vma *vma;
1500
1501 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1502 if (!i915_vma_is_ggtt(vma))
1503 continue;
1504
1505 if (i915_vma_is_active(vma))
1506 continue;
1507
1508 if (!drm_mm_node_allocated(&vma->node))
1509 continue;
1510
1511 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1512 }
1513
1514 i915 = to_i915(obj->base.dev);
1515 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001516 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001517}
1518
Eric Anholt673a3942008-07-30 12:06:12 -07001519/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001520 * Called when user space prepares to use an object with the CPU, either
1521 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001522 * @dev: drm device
1523 * @data: ioctl data blob
1524 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001525 */
1526int
1527i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001528 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001529{
1530 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001531 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001532 uint32_t read_domains = args->read_domains;
1533 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001534 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001535
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001536 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001537 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001538 return -EINVAL;
1539
1540 /* Having something in the write domain implies it's in the read
1541 * domain, and only that read domain. Enforce that in the request.
1542 */
1543 if (write_domain != 0 && read_domains != write_domain)
1544 return -EINVAL;
1545
Chris Wilson03ac0642016-07-20 13:31:51 +01001546 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001547 if (!obj)
1548 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001549
Chris Wilson3236f572012-08-24 09:35:09 +01001550 /* Try to flush the object off the GPU without holding the lock.
1551 * We will repeat the flush holding the lock in the normal manner
1552 * to catch cases where we are gazumped.
1553 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001554 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001555 I915_WAIT_INTERRUPTIBLE |
1556 (write_domain ? I915_WAIT_ALL : 0),
1557 MAX_SCHEDULE_TIMEOUT,
1558 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001559 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001560 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001561
Chris Wilson40e62d52016-10-28 13:58:41 +01001562 /* Flush and acquire obj->pages so that we are coherent through
1563 * direct access in memory with previous cached writes through
1564 * shmemfs and that our cache domain tracking remains valid.
1565 * For example, if the obj->filp was moved to swap without us
1566 * being notified and releasing the pages, we would mistakenly
1567 * continue to assume that the obj remained out of the CPU cached
1568 * domain.
1569 */
1570 err = i915_gem_object_pin_pages(obj);
1571 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001572 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001573
1574 err = i915_mutex_lock_interruptible(dev);
1575 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001576 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001577
Chris Wilson43566de2015-01-02 16:29:29 +05301578 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001579 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301580 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001581 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1582
1583 /* And bump the LRU for this access */
1584 i915_gem_object_bump_inactive_ggtt(obj);
1585
1586 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001587
Daniel Vetter031b6982015-06-26 19:35:16 +02001588 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001589 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001590
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001591out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001592 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001593out:
1594 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001595 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001596}
1597
1598/**
1599 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001600 * @dev: drm device
1601 * @data: ioctl data blob
1602 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001603 */
1604int
1605i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001606 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001607{
1608 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001609 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001610 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001611
Chris Wilson03ac0642016-07-20 13:31:51 +01001612 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001613 if (!obj)
1614 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001615
Eric Anholt673a3942008-07-30 12:06:12 -07001616 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001617 if (READ_ONCE(obj->pin_display)) {
1618 err = i915_mutex_lock_interruptible(dev);
1619 if (!err) {
1620 i915_gem_object_flush_cpu_write_domain(obj);
1621 mutex_unlock(&dev->struct_mutex);
1622 }
1623 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001624
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001625 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001626 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001627}
1628
1629/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001630 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1631 * it is mapped to.
1632 * @dev: drm device
1633 * @data: ioctl data blob
1634 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001635 *
1636 * While the mapping holds a reference on the contents of the object, it doesn't
1637 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001638 *
1639 * IMPORTANT:
1640 *
1641 * DRM driver writers who look a this function as an example for how to do GEM
1642 * mmap support, please don't implement mmap support like here. The modern way
1643 * to implement DRM mmap support is with an mmap offset ioctl (like
1644 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1645 * That way debug tooling like valgrind will understand what's going on, hiding
1646 * the mmap call in a driver private ioctl will break that. The i915 driver only
1647 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001648 */
1649int
1650i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001651 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001652{
1653 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001654 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001655 unsigned long addr;
1656
Akash Goel1816f922015-01-02 16:29:30 +05301657 if (args->flags & ~(I915_MMAP_WC))
1658 return -EINVAL;
1659
Borislav Petkov568a58e2016-03-29 17:42:01 +02001660 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301661 return -ENODEV;
1662
Chris Wilson03ac0642016-07-20 13:31:51 +01001663 obj = i915_gem_object_lookup(file, args->handle);
1664 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001665 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001666
Daniel Vetter1286ff72012-05-10 15:25:09 +02001667 /* prime objects have no backing filp to GEM mmap
1668 * pages from.
1669 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001670 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001671 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001672 return -EINVAL;
1673 }
1674
Chris Wilson03ac0642016-07-20 13:31:51 +01001675 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001676 PROT_READ | PROT_WRITE, MAP_SHARED,
1677 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301678 if (args->flags & I915_MMAP_WC) {
1679 struct mm_struct *mm = current->mm;
1680 struct vm_area_struct *vma;
1681
Michal Hocko80a89a52016-05-23 16:26:11 -07001682 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001683 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001684 return -EINTR;
1685 }
Akash Goel1816f922015-01-02 16:29:30 +05301686 vma = find_vma(mm, addr);
1687 if (vma)
1688 vma->vm_page_prot =
1689 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1690 else
1691 addr = -ENOMEM;
1692 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001693
1694 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001695 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301696 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001697 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001698 if (IS_ERR((void *)addr))
1699 return addr;
1700
1701 args->addr_ptr = (uint64_t) addr;
1702
1703 return 0;
1704}
1705
Chris Wilson03af84f2016-08-18 17:17:01 +01001706static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1707{
1708 u64 size;
1709
1710 size = i915_gem_object_get_stride(obj);
1711 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1712
1713 return size >> PAGE_SHIFT;
1714}
1715
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001717 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1718 *
1719 * A history of the GTT mmap interface:
1720 *
1721 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1722 * aligned and suitable for fencing, and still fit into the available
1723 * mappable space left by the pinned display objects. A classic problem
1724 * we called the page-fault-of-doom where we would ping-pong between
1725 * two objects that could not fit inside the GTT and so the memcpy
1726 * would page one object in at the expense of the other between every
1727 * single byte.
1728 *
1729 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1730 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1731 * object is too large for the available space (or simply too large
1732 * for the mappable aperture!), a view is created instead and faulted
1733 * into userspace. (This view is aligned and sized appropriately for
1734 * fenced access.)
1735 *
1736 * Restrictions:
1737 *
1738 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1739 * hangs on some architectures, corruption on others. An attempt to service
1740 * a GTT page fault from a snoopable object will generate a SIGBUS.
1741 *
1742 * * the object must be able to fit into RAM (physical memory, though no
1743 * limited to the mappable aperture).
1744 *
1745 *
1746 * Caveats:
1747 *
1748 * * a new GTT page fault will synchronize rendering from the GPU and flush
1749 * all data to system memory. Subsequent access will not be synchronized.
1750 *
1751 * * all mappings are revoked on runtime device suspend.
1752 *
1753 * * there are only 8, 16 or 32 fence registers to share between all users
1754 * (older machines require fence register for display and blitter access
1755 * as well). Contention of the fence registers will cause the previous users
1756 * to be unmapped and any new access will generate new page faults.
1757 *
1758 * * running out of memory while servicing a fault may generate a SIGBUS,
1759 * rather than the expected SIGSEGV.
1760 */
1761int i915_gem_mmap_gtt_version(void)
1762{
1763 return 1;
1764}
1765
1766/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001768 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001769 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001770 *
1771 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1772 * from userspace. The fault handler takes care of binding the object to
1773 * the GTT (if needed), allocating and programming a fence register (again,
1774 * only if needed based on whether the old reg is still valid or the object
1775 * is tiled) and inserting a new PTE into the faulting process.
1776 *
1777 * Note that the faulting process may involve evicting existing objects
1778 * from the GTT and/or fence registers to make room. So performance may
1779 * suffer if the GTT working set is large or there are few fence registers
1780 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001781 *
1782 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1783 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001785int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786{
Chris Wilson03af84f2016-08-18 17:17:01 +01001787#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001788 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001789 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001790 struct drm_i915_private *dev_priv = to_i915(dev);
1791 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001792 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001793 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001795 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001796 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001797
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001799 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800
Chris Wilsondb53a302011-02-03 11:57:46 +00001801 trace_i915_gem_object_fault(obj, page_offset, true, write);
1802
Chris Wilson6e4930f2014-02-07 18:37:06 -02001803 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001804 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001805 * repeat the flush holding the lock in the normal manner to catch cases
1806 * where we are gazumped.
1807 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001808 ret = i915_gem_object_wait(obj,
1809 I915_WAIT_INTERRUPTIBLE,
1810 MAX_SCHEDULE_TIMEOUT,
1811 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001812 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001813 goto err;
1814
Chris Wilson40e62d52016-10-28 13:58:41 +01001815 ret = i915_gem_object_pin_pages(obj);
1816 if (ret)
1817 goto err;
1818
Chris Wilsonb8f90962016-08-05 10:14:07 +01001819 intel_runtime_pm_get(dev_priv);
1820
1821 ret = i915_mutex_lock_interruptible(dev);
1822 if (ret)
1823 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001824
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001825 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001826 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001827 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001828 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001829 }
1830
Chris Wilson82118872016-08-18 17:17:05 +01001831 /* If the object is smaller than a couple of partial vma, it is
1832 * not worth only creating a single partial vma - we may as well
1833 * clear enough space for the full object.
1834 */
1835 flags = PIN_MAPPABLE;
1836 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1837 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1838
Chris Wilsona61007a2016-08-18 17:17:02 +01001839 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001840 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001841 if (IS_ERR(vma)) {
1842 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001843 unsigned int chunk_size;
1844
Chris Wilsona61007a2016-08-18 17:17:02 +01001845 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001846 chunk_size = MIN_CHUNK_PAGES;
1847 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001848 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001849
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001850 memset(&view, 0, sizeof(view));
1851 view.type = I915_GGTT_VIEW_PARTIAL;
1852 view.params.partial.offset = rounddown(page_offset, chunk_size);
1853 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001854 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001855 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001856
Chris Wilsonaa136d92016-08-18 17:17:03 +01001857 /* If the partial covers the entire object, just create a
1858 * normal VMA.
1859 */
1860 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1861 view.type = I915_GGTT_VIEW_NORMAL;
1862
Chris Wilson50349242016-08-18 17:17:04 +01001863 /* Userspace is now writing through an untracked VMA, abandon
1864 * all hope that the hardware is able to track future writes.
1865 */
1866 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1867
Chris Wilsona61007a2016-08-18 17:17:02 +01001868 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1869 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001870 if (IS_ERR(vma)) {
1871 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001872 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001873 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001874
Chris Wilsonc9839302012-11-20 10:45:17 +00001875 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1876 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001877 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001878
Chris Wilson49ef5292016-08-18 17:17:00 +01001879 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001880 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001881 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001882
Chris Wilson275f0392016-10-24 13:42:14 +01001883 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001884 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001885 if (list_empty(&obj->userfault_link))
1886 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001887
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001888 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001889 ret = remap_io_mapping(area,
1890 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1891 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1892 min_t(u64, vma->size, area->vm_end - area->vm_start),
1893 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001894
Chris Wilsonb8f90962016-08-05 10:14:07 +01001895err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001896 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001897err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001899err_rpm:
1900 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001901 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001902err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001904 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001905 /*
1906 * We eat errors when the gpu is terminally wedged to avoid
1907 * userspace unduly crashing (gl has no provisions for mmaps to
1908 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1909 * and so needs to be reported.
1910 */
1911 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001912 ret = VM_FAULT_SIGBUS;
1913 break;
1914 }
Chris Wilson045e7692010-11-07 09:18:22 +00001915 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001916 /*
1917 * EAGAIN means the gpu is hung and we'll wait for the error
1918 * handler to reset everything when re-faulting in
1919 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001920 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001921 case 0:
1922 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001923 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001924 case -EBUSY:
1925 /*
1926 * EBUSY is ok: this just means that another thread
1927 * already did the job.
1928 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001929 ret = VM_FAULT_NOPAGE;
1930 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001931 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001932 ret = VM_FAULT_OOM;
1933 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001934 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001935 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001936 ret = VM_FAULT_SIGBUS;
1937 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001938 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001939 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001940 ret = VM_FAULT_SIGBUS;
1941 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001942 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001943 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944}
1945
1946/**
Chris Wilson901782b2009-07-10 08:18:50 +01001947 * i915_gem_release_mmap - remove physical page mappings
1948 * @obj: obj in question
1949 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001950 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001951 * relinquish ownership of the pages back to the system.
1952 *
1953 * It is vital that we remove the page mapping if we have mapped a tiled
1954 * object through the GTT and then lose the fence register due to
1955 * resource pressure. Similarly if the object has been moved out of the
1956 * aperture, than pages mapped into userspace must be revoked. Removing the
1957 * mapping will then trigger a page fault on the next user access, allowing
1958 * fixup by i915_gem_fault().
1959 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001960void
Chris Wilson05394f32010-11-08 19:18:58 +00001961i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001962{
Chris Wilson275f0392016-10-24 13:42:14 +01001963 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001964
Chris Wilson349f2cc2016-04-13 17:35:12 +01001965 /* Serialisation between user GTT access and our code depends upon
1966 * revoking the CPU's PTE whilst the mutex is held. The next user
1967 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001968 *
1969 * Note that RPM complicates somewhat by adding an additional
1970 * requirement that operations to the GGTT be made holding the RPM
1971 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001972 */
Chris Wilson275f0392016-10-24 13:42:14 +01001973 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001974 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001975
Chris Wilson3594a3e2016-10-24 13:42:16 +01001976 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001977 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001978
Chris Wilson3594a3e2016-10-24 13:42:16 +01001979 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001980 drm_vma_node_unmap(&obj->base.vma_node,
1981 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001982
1983 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1984 * memory transactions from userspace before we return. The TLB
1985 * flushing implied above by changing the PTE above *should* be
1986 * sufficient, an extra barrier here just provides us with a bit
1987 * of paranoid documentation about our requirement to serialise
1988 * memory writes before touching registers / GSM.
1989 */
1990 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001991
1992out:
1993 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001994}
1995
Chris Wilson7c108fd2016-10-24 13:42:18 +01001996void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001997{
Chris Wilson3594a3e2016-10-24 13:42:16 +01001998 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01001999 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002000
Chris Wilson3594a3e2016-10-24 13:42:16 +01002001 /*
2002 * Only called during RPM suspend. All users of the userfault_list
2003 * must be holding an RPM wakeref to ensure that this can not
2004 * run concurrently with themselves (and use the struct_mutex for
2005 * protection between themselves).
2006 */
2007
2008 list_for_each_entry_safe(obj, on,
2009 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002010 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002011 drm_vma_node_unmap(&obj->base.vma_node,
2012 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002013 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002014
2015 /* The fence will be lost when the device powers down. If any were
2016 * in use by hardware (i.e. they are pinned), we should not be powering
2017 * down! All other fences will be reacquired by the user upon waking.
2018 */
2019 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2020 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2021
2022 if (WARN_ON(reg->pin_count))
2023 continue;
2024
2025 if (!reg->vma)
2026 continue;
2027
2028 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2029 reg->dirty = true;
2030 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002031}
2032
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002033/**
2034 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002035 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002036 * @size: object size
2037 * @tiling_mode: tiling mode
2038 *
2039 * Return the required global GTT size for an object, taking into account
2040 * potential fence register mapping.
2041 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002042u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2043 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002044{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002045 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002046
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002047 GEM_BUG_ON(size == 0);
2048
Chris Wilsona9f14812016-08-04 16:32:28 +01002049 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002050 tiling_mode == I915_TILING_NONE)
2051 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002052
2053 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002054 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002055 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002056 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002057 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002058
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002059 while (ggtt_size < size)
2060 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002061
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002062 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002063}
2064
Jesse Barnesde151cf2008-11-12 10:03:55 -08002065/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002066 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002067 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002068 * @size: object size
2069 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002070 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002071 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002072 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002073 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002075u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002076 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002077{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002078 GEM_BUG_ON(size == 0);
2079
Jesse Barnesde151cf2008-11-12 10:03:55 -08002080 /*
2081 * Minimum alignment is 4k (GTT page size), but might be greater
2082 * if a fence register is needed for the object.
2083 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002084 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002085 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086 return 4096;
2087
2088 /*
2089 * Previous chips need to be aligned to the size of the smallest
2090 * fence register that can contain the object.
2091 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002092 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002093}
2094
Chris Wilsond8cb5082012-08-11 15:41:03 +01002095static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2096{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002097 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002098 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002099
Chris Wilsonf3f61842016-08-05 10:14:14 +01002100 err = drm_gem_create_mmap_offset(&obj->base);
2101 if (!err)
2102 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002103
Chris Wilsonf3f61842016-08-05 10:14:14 +01002104 /* We can idle the GPU locklessly to flush stale objects, but in order
2105 * to claim that space for ourselves, we need to take the big
2106 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002107 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002108 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002109 if (err)
2110 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002111
Chris Wilsonf3f61842016-08-05 10:14:14 +01002112 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2113 if (!err) {
2114 i915_gem_retire_requests(dev_priv);
2115 err = drm_gem_create_mmap_offset(&obj->base);
2116 mutex_unlock(&dev_priv->drm.struct_mutex);
2117 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002118
Chris Wilsonf3f61842016-08-05 10:14:14 +01002119 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002120}
2121
2122static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2123{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002124 drm_gem_free_mmap_offset(&obj->base);
2125}
2126
Dave Airlieda6b51d2014-12-24 13:11:17 +10002127int
Dave Airlieff72145b2011-02-07 12:16:14 +10002128i915_gem_mmap_gtt(struct drm_file *file,
2129 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002130 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002131 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002132{
Chris Wilson05394f32010-11-08 19:18:58 +00002133 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002134 int ret;
2135
Chris Wilson03ac0642016-07-20 13:31:51 +01002136 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002137 if (!obj)
2138 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002139
Chris Wilsond8cb5082012-08-11 15:41:03 +01002140 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002141 if (ret == 0)
2142 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002143
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002144 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002145 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002146}
2147
Dave Airlieff72145b2011-02-07 12:16:14 +10002148/**
2149 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2150 * @dev: DRM device
2151 * @data: GTT mapping ioctl data
2152 * @file: GEM object info
2153 *
2154 * Simply returns the fake offset to userspace so it can mmap it.
2155 * The mmap call will end up in drm_gem_mmap(), which will set things
2156 * up so we can get faults in the handler above.
2157 *
2158 * The fault handler will take care of binding the object into the GTT
2159 * (since it may have been evicted to make room for something), allocating
2160 * a fence register, and mapping the appropriate aperture address into
2161 * userspace.
2162 */
2163int
2164i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2165 struct drm_file *file)
2166{
2167 struct drm_i915_gem_mmap_gtt *args = data;
2168
Dave Airlieda6b51d2014-12-24 13:11:17 +10002169 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002170}
2171
Daniel Vetter225067e2012-08-20 10:23:20 +02002172/* Immediately discard the backing storage */
2173static void
2174i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002175{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002176 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002177
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002178 if (obj->base.filp == NULL)
2179 return;
2180
Daniel Vetter225067e2012-08-20 10:23:20 +02002181 /* Our goal here is to return as much of the memory as
2182 * is possible back to the system as we are called from OOM.
2183 * To do this we must instruct the shmfs to drop all of its
2184 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002185 */
Chris Wilson55372522014-03-25 13:23:06 +00002186 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002187 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002188}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002189
Chris Wilson55372522014-03-25 13:23:06 +00002190/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002191void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002192{
Chris Wilson55372522014-03-25 13:23:06 +00002193 struct address_space *mapping;
2194
Chris Wilson1233e2d2016-10-28 13:58:37 +01002195 lockdep_assert_held(&obj->mm.lock);
2196 GEM_BUG_ON(obj->mm.pages);
2197
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002198 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002199 case I915_MADV_DONTNEED:
2200 i915_gem_object_truncate(obj);
2201 case __I915_MADV_PURGED:
2202 return;
2203 }
2204
2205 if (obj->base.filp == NULL)
2206 return;
2207
Al Viro93c76a32015-12-04 23:45:44 -05002208 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002209 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002210}
2211
Chris Wilson5cdf5882010-09-27 15:51:07 +01002212static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002213i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2214 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002215{
Dave Gordon85d12252016-05-20 11:54:06 +01002216 struct sgt_iter sgt_iter;
2217 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002218
Chris Wilson2b3c8312016-11-11 14:58:09 +00002219 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002220
Chris Wilson03ac84f2016-10-28 13:58:36 +01002221 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002222
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002223 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002224 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002225
Chris Wilson03ac84f2016-10-28 13:58:36 +01002226 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002227 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002228 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002229
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002230 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002231 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002232
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002233 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002234 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002235 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002236
Chris Wilson03ac84f2016-10-28 13:58:36 +01002237 sg_free_table(pages);
2238 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002239}
2240
Chris Wilson96d77632016-10-28 13:58:33 +01002241static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2242{
2243 struct radix_tree_iter iter;
2244 void **slot;
2245
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002246 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2247 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002248}
2249
Chris Wilson548625e2016-11-01 12:11:34 +00002250void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2251 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002252{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002253 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002254
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002255 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002256 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002257
Chris Wilson15717de2016-08-04 07:52:26 +01002258 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002259 if (!READ_ONCE(obj->mm.pages))
2260 return;
2261
2262 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002263 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002264 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2265 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002266
Chris Wilsona2165e32012-12-03 11:49:00 +00002267 /* ->put_pages might need to allocate memory for the bit17 swizzle
2268 * array, hence protect them from being reaped by removing them from gtt
2269 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002270 pages = fetch_and_zero(&obj->mm.pages);
2271 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002272
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002273 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002274 void *ptr;
2275
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002276 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002277 if (is_vmalloc_addr(ptr))
2278 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002279 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002280 kunmap(kmap_to_page(ptr));
2281
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002282 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002283 }
2284
Chris Wilson96d77632016-10-28 13:58:33 +01002285 __i915_gem_object_reset_page_iter(obj);
2286
Chris Wilson03ac84f2016-10-28 13:58:36 +01002287 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002288unlock:
2289 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002290}
2291
Chris Wilson4ff340f02016-10-18 13:02:50 +01002292static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002293{
2294#if IS_ENABLED(CONFIG_SWIOTLB)
2295 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2296#else
2297 return 0;
2298#endif
2299}
2300
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002301static void i915_sg_trim(struct sg_table *orig_st)
2302{
2303 struct sg_table new_st;
2304 struct scatterlist *sg, *new_sg;
2305 unsigned int i;
2306
2307 if (orig_st->nents == orig_st->orig_nents)
2308 return;
2309
2310 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2311 return;
2312
2313 new_sg = new_st.sgl;
2314 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2315 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2316 /* called before being DMA mapped, no need to copy sg->dma_* */
2317 new_sg = sg_next(new_sg);
2318 }
2319
2320 sg_free_table(orig_st);
2321
2322 *orig_st = new_st;
2323}
2324
Chris Wilson03ac84f2016-10-28 13:58:36 +01002325static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002326i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002327{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002328 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002329 int page_count, i;
2330 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002331 struct sg_table *st;
2332 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002333 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002334 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002335 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002336 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002337 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002338 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002339
Chris Wilson6c085a72012-08-20 11:40:46 +02002340 /* Assert that the object is not currently in any GPU domain. As it
2341 * wasn't in the GTT, there shouldn't be any way it could have been in
2342 * a GPU cache
2343 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002344 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2345 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002346
Chris Wilson871dfbd2016-10-11 09:20:21 +01002347 max_segment = swiotlb_max_size();
2348 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002349 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002350
Chris Wilson9da3da62012-06-01 15:20:22 +01002351 st = kmalloc(sizeof(*st), GFP_KERNEL);
2352 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002353 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002354
Chris Wilson9da3da62012-06-01 15:20:22 +01002355 page_count = obj->base.size / PAGE_SIZE;
2356 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002357 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002358 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002359 }
2360
2361 /* Get the list of pages out of our struct file. They'll be pinned
2362 * at this point until we release them.
2363 *
2364 * Fail silently without starting the shrinker
2365 */
Al Viro93c76a32015-12-04 23:45:44 -05002366 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002367 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002368 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002369 sg = st->sgl;
2370 st->nents = 0;
2371 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002372 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2373 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002374 i915_gem_shrink(dev_priv,
2375 page_count,
2376 I915_SHRINK_BOUND |
2377 I915_SHRINK_UNBOUND |
2378 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002379 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2380 }
2381 if (IS_ERR(page)) {
2382 /* We've tried hard to allocate the memory by reaping
2383 * our own buffer, now let the real VM do its job and
2384 * go down in flames if truly OOM.
2385 */
David Herrmannf461d1be22014-05-25 14:34:10 +02002386 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002387 if (IS_ERR(page)) {
2388 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002389 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002390 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002391 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002392 if (!i ||
2393 sg->length >= max_segment ||
2394 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002395 if (i)
2396 sg = sg_next(sg);
2397 st->nents++;
2398 sg_set_page(sg, page, PAGE_SIZE, 0);
2399 } else {
2400 sg->length += PAGE_SIZE;
2401 }
2402 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002403
2404 /* Check that the i965g/gm workaround works. */
2405 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002406 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002407 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002408 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002409
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002410 /* Trim unused sg entries to avoid wasting memory. */
2411 i915_sg_trim(st);
2412
Chris Wilson03ac84f2016-10-28 13:58:36 +01002413 ret = i915_gem_gtt_prepare_pages(obj, st);
Imre Deake2273302015-07-09 12:59:05 +03002414 if (ret)
2415 goto err_pages;
2416
Eric Anholt673a3942008-07-30 12:06:12 -07002417 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002418 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002419
Chris Wilson03ac84f2016-10-28 13:58:36 +01002420 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002421
Chris Wilsonb17993b2016-11-14 11:29:30 +00002422err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002423 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002424err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002425 for_each_sgt_page(page, sgt_iter, st)
2426 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002427 sg_free_table(st);
2428 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002429
2430 /* shmemfs first checks if there is enough memory to allocate the page
2431 * and reports ENOSPC should there be insufficient, along with the usual
2432 * ENOMEM for a genuine allocation failure.
2433 *
2434 * We use ENOSPC in our driver to mean that we have run out of aperture
2435 * space and so want to translate the error from shmemfs back to our
2436 * usual understanding of ENOMEM.
2437 */
Imre Deake2273302015-07-09 12:59:05 +03002438 if (ret == -ENOSPC)
2439 ret = -ENOMEM;
2440
Chris Wilson03ac84f2016-10-28 13:58:36 +01002441 return ERR_PTR(ret);
2442}
2443
2444void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2445 struct sg_table *pages)
2446{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002447 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002448
2449 obj->mm.get_page.sg_pos = pages->sgl;
2450 obj->mm.get_page.sg_idx = 0;
2451
2452 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002453
2454 if (i915_gem_object_is_tiled(obj) &&
2455 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2456 GEM_BUG_ON(obj->mm.quirked);
2457 __i915_gem_object_pin_pages(obj);
2458 obj->mm.quirked = true;
2459 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002460}
2461
2462static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2463{
2464 struct sg_table *pages;
2465
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002466 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2467
Chris Wilson03ac84f2016-10-28 13:58:36 +01002468 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2469 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2470 return -EFAULT;
2471 }
2472
2473 pages = obj->ops->get_pages(obj);
2474 if (unlikely(IS_ERR(pages)))
2475 return PTR_ERR(pages);
2476
2477 __i915_gem_object_set_pages(obj, pages);
2478 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002479}
2480
Chris Wilson37e680a2012-06-07 15:38:42 +01002481/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002482 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002483 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002484 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002485 * either as a result of memory pressure (reaping pages under the shrinker)
2486 * or as the object is itself released.
2487 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002488int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002489{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002490 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002491
Chris Wilson1233e2d2016-10-28 13:58:37 +01002492 err = mutex_lock_interruptible(&obj->mm.lock);
2493 if (err)
2494 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002495
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002496 if (unlikely(!obj->mm.pages)) {
2497 err = ____i915_gem_object_get_pages(obj);
2498 if (err)
2499 goto unlock;
2500
2501 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002502 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002503 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002504
Chris Wilson1233e2d2016-10-28 13:58:37 +01002505unlock:
2506 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002507 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002508}
2509
Dave Gordondd6034c2016-05-20 11:54:04 +01002510/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002511static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2512 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002513{
2514 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002515 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002516 struct sgt_iter sgt_iter;
2517 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002518 struct page *stack_pages[32];
2519 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002520 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002521 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002522 void *addr;
2523
2524 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002525 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002526 return kmap(sg_page(sgt->sgl));
2527
Dave Gordonb338fa42016-05-20 11:54:05 +01002528 if (n_pages > ARRAY_SIZE(stack_pages)) {
2529 /* Too big for stack -- allocate temporary array instead */
2530 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2531 if (!pages)
2532 return NULL;
2533 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002534
Dave Gordon85d12252016-05-20 11:54:06 +01002535 for_each_sgt_page(page, sgt_iter, sgt)
2536 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002537
2538 /* Check that we have the expected number of pages */
2539 GEM_BUG_ON(i != n_pages);
2540
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002541 switch (type) {
2542 case I915_MAP_WB:
2543 pgprot = PAGE_KERNEL;
2544 break;
2545 case I915_MAP_WC:
2546 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2547 break;
2548 }
2549 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002550
Dave Gordonb338fa42016-05-20 11:54:05 +01002551 if (pages != stack_pages)
2552 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002553
2554 return addr;
2555}
2556
2557/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002558void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2559 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002560{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002561 enum i915_map_type has_type;
2562 bool pinned;
2563 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002564 int ret;
2565
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002566 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002567
Chris Wilson1233e2d2016-10-28 13:58:37 +01002568 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002569 if (ret)
2570 return ERR_PTR(ret);
2571
Chris Wilson1233e2d2016-10-28 13:58:37 +01002572 pinned = true;
2573 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002574 if (unlikely(!obj->mm.pages)) {
2575 ret = ____i915_gem_object_get_pages(obj);
2576 if (ret)
2577 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002578
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002579 smp_mb__before_atomic();
2580 }
2581 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002582 pinned = false;
2583 }
2584 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002585
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002586 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002587 if (ptr && has_type != type) {
2588 if (pinned) {
2589 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002590 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002591 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002592
2593 if (is_vmalloc_addr(ptr))
2594 vunmap(ptr);
2595 else
2596 kunmap(kmap_to_page(ptr));
2597
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002598 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002599 }
2600
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002601 if (!ptr) {
2602 ptr = i915_gem_object_map(obj, type);
2603 if (!ptr) {
2604 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002605 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002606 }
2607
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002608 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002609 }
2610
Chris Wilson1233e2d2016-10-28 13:58:37 +01002611out_unlock:
2612 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002613 return ptr;
2614
Chris Wilson1233e2d2016-10-28 13:58:37 +01002615err_unpin:
2616 atomic_dec(&obj->mm.pages_pin_count);
2617err_unlock:
2618 ptr = ERR_PTR(ret);
2619 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002620}
2621
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002622static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002623{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002624 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002625
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002626 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002627 return true;
2628
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002629 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002630 if (ctx->hang_stats.ban_period_seconds &&
2631 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002632 DRM_DEBUG("context hanging too fast, banning!\n");
2633 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002634 }
2635
2636 return false;
2637}
2638
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002639static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002640 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002641{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002642 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002643
2644 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002645 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002646 hs->batch_active++;
2647 hs->guilty_ts = get_seconds();
2648 } else {
2649 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002650 }
2651}
2652
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002653struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002654i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002655{
Chris Wilson4db080f2013-12-04 11:37:09 +00002656 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002657
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002658 /* We are called by the error capture and reset at a random
2659 * point in time. In particular, note that neither is crucially
2660 * ordered with an interrupt. After a hang, the GPU is dead and we
2661 * assume that no more writes can happen (we waited long enough for
2662 * all writes that were in transaction to be flushed) - adding an
2663 * extra delay for a recent interrupt is pointless. Hence, we do
2664 * not need an engine->irq_seqno_barrier() before the seqno reads.
2665 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002666 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002667 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002668 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002669
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002670 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002671 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002672
2673 return NULL;
2674}
2675
Chris Wilson821ed7d2016-09-09 14:11:53 +01002676static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002677{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002678 void *vaddr = request->ring->vaddr;
2679 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002680
Chris Wilson821ed7d2016-09-09 14:11:53 +01002681 /* As this request likely depends on state from the lost
2682 * context, clear out all the user operations leaving the
2683 * breadcrumb at the end (so we get the fence notifications).
2684 */
2685 head = request->head;
2686 if (request->postfix < head) {
2687 memset(vaddr + head, 0, request->ring->size - head);
2688 head = 0;
2689 }
2690 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002691}
2692
Chris Wilson821ed7d2016-09-09 14:11:53 +01002693static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002694{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002695 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002696 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002697 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002698 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002699
Chris Wilson821ed7d2016-09-09 14:11:53 +01002700 if (engine->irq_seqno_barrier)
2701 engine->irq_seqno_barrier(engine);
2702
2703 request = i915_gem_find_active_request(engine);
2704 if (!request)
2705 return;
2706
2707 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002708 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2709 ring_hung = false;
2710
Chris Wilson821ed7d2016-09-09 14:11:53 +01002711 i915_set_reset_status(request->ctx, ring_hung);
2712 if (!ring_hung)
2713 return;
2714
2715 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002716 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002717
2718 /* Setup the CS to resume from the breadcrumb of the hung request */
2719 engine->reset_hw(engine, request);
2720
2721 /* Users of the default context do not rely on logical state
2722 * preserved between batches. They have to emit full state on
2723 * every batch and so it is safe to execute queued requests following
2724 * the hang.
2725 *
2726 * Other contexts preserve state, now corrupt. We want to skip all
2727 * queued requests that reference the corrupt context.
2728 */
2729 incomplete_ctx = request->ctx;
2730 if (i915_gem_context_is_default(incomplete_ctx))
2731 return;
2732
Chris Wilson73cb9702016-10-28 13:58:46 +01002733 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002734 if (request->ctx == incomplete_ctx)
2735 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002736
2737 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2738 list_for_each_entry(request, &timeline->requests, link)
2739 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002740}
2741
2742void i915_gem_reset(struct drm_i915_private *dev_priv)
2743{
2744 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302745 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002746
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002747 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2748
Chris Wilson821ed7d2016-09-09 14:11:53 +01002749 i915_gem_retire_requests(dev_priv);
2750
Akash Goel3b3f1652016-10-13 22:44:48 +05302751 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002752 i915_gem_reset_engine(engine);
2753
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002754 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002755
2756 if (dev_priv->gt.awake) {
2757 intel_sanitize_gt_powersave(dev_priv);
2758 intel_enable_gt_powersave(dev_priv);
2759 if (INTEL_GEN(dev_priv) >= 6)
2760 gen6_rps_busy(dev_priv);
2761 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002762}
2763
2764static void nop_submit_request(struct drm_i915_gem_request *request)
2765{
Chris Wilsonce1135c2016-11-22 14:41:20 +00002766 i915_gem_request_submit(request);
2767 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002768}
2769
2770static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2771{
2772 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002773
Chris Wilsonc4b09302016-07-20 09:21:10 +01002774 /* Mark all pending requests as complete so that any concurrent
2775 * (lockless) lookup doesn't try and wait upon the request as we
2776 * reset it.
2777 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002778 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002779 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002780
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002781 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002782 * Clear the execlists queue up before freeing the requests, as those
2783 * are the ones that keep the context and ringbuffer backing objects
2784 * pinned in place.
2785 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002786
Tomas Elf7de1691a2015-10-19 16:32:32 +01002787 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002788 unsigned long flags;
2789
2790 spin_lock_irqsave(&engine->timeline->lock, flags);
2791
Chris Wilson70c2a242016-09-09 14:11:46 +01002792 i915_gem_request_put(engine->execlist_port[0].request);
2793 i915_gem_request_put(engine->execlist_port[1].request);
2794 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002795 engine->execlist_queue = RB_ROOT;
2796 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002797
2798 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002799 }
Eric Anholt673a3942008-07-30 12:06:12 -07002800}
2801
Chris Wilson821ed7d2016-09-09 14:11:53 +01002802void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002803{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002804 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302805 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002806
Chris Wilson821ed7d2016-09-09 14:11:53 +01002807 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2808 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002809
Chris Wilson821ed7d2016-09-09 14:11:53 +01002810 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302811 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002812 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002813 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002814
Chris Wilson821ed7d2016-09-09 14:11:53 +01002815 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002816}
2817
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002818static void
Eric Anholt673a3942008-07-30 12:06:12 -07002819i915_gem_retire_work_handler(struct work_struct *work)
2820{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002821 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002822 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002823 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002824
Chris Wilson891b48c2010-09-29 12:26:37 +01002825 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002826 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002827 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002828 mutex_unlock(&dev->struct_mutex);
2829 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002830
2831 /* Keep the retire handler running until we are finally idle.
2832 * We do not need to do this test under locking as in the worst-case
2833 * we queue the retire worker once too often.
2834 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002835 if (READ_ONCE(dev_priv->gt.awake)) {
2836 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002837 queue_delayed_work(dev_priv->wq,
2838 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002839 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002840 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002841}
Chris Wilson891b48c2010-09-29 12:26:37 +01002842
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002843static void
2844i915_gem_idle_work_handler(struct work_struct *work)
2845{
2846 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002847 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002848 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002849 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302850 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002851 bool rearm_hangcheck;
2852
2853 if (!READ_ONCE(dev_priv->gt.awake))
2854 return;
2855
Imre Deak0cb56702016-11-07 11:20:04 +02002856 /*
2857 * Wait for last execlists context complete, but bail out in case a
2858 * new request is submitted.
2859 */
2860 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2861 intel_execlists_idle(dev_priv), 10);
2862
Chris Wilson28176ef2016-10-28 13:58:56 +01002863 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002864 return;
2865
2866 rearm_hangcheck =
2867 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2868
2869 if (!mutex_trylock(&dev->struct_mutex)) {
2870 /* Currently busy, come back later */
2871 mod_delayed_work(dev_priv->wq,
2872 &dev_priv->gt.idle_work,
2873 msecs_to_jiffies(50));
2874 goto out_rearm;
2875 }
2876
Imre Deak93c97dc2016-11-07 11:20:03 +02002877 /*
2878 * New request retired after this work handler started, extend active
2879 * period until next instance of the work.
2880 */
2881 if (work_pending(work))
2882 goto out_unlock;
2883
Chris Wilson28176ef2016-10-28 13:58:56 +01002884 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002885 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002886
Imre Deak0cb56702016-11-07 11:20:04 +02002887 if (wait_for(intel_execlists_idle(dev_priv), 10))
2888 DRM_ERROR("Timeout waiting for engines to idle\n");
2889
Akash Goel3b3f1652016-10-13 22:44:48 +05302890 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002891 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002892
Chris Wilson67d97da2016-07-04 08:08:31 +01002893 GEM_BUG_ON(!dev_priv->gt.awake);
2894 dev_priv->gt.awake = false;
2895 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002896
Chris Wilson67d97da2016-07-04 08:08:31 +01002897 if (INTEL_GEN(dev_priv) >= 6)
2898 gen6_rps_idle(dev_priv);
2899 intel_runtime_pm_put(dev_priv);
2900out_unlock:
2901 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002902
Chris Wilson67d97da2016-07-04 08:08:31 +01002903out_rearm:
2904 if (rearm_hangcheck) {
2905 GEM_BUG_ON(!dev_priv->gt.awake);
2906 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002907 }
Eric Anholt673a3942008-07-30 12:06:12 -07002908}
2909
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002910void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2911{
2912 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2913 struct drm_i915_file_private *fpriv = file->driver_priv;
2914 struct i915_vma *vma, *vn;
2915
2916 mutex_lock(&obj->base.dev->struct_mutex);
2917 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2918 if (vma->vm->file == fpriv)
2919 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002920
2921 if (i915_gem_object_is_active(obj) &&
2922 !i915_gem_object_has_active_reference(obj)) {
2923 i915_gem_object_set_active_reference(obj);
2924 i915_gem_object_get(obj);
2925 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002926 mutex_unlock(&obj->base.dev->struct_mutex);
2927}
2928
Chris Wilsone95433c2016-10-28 13:58:27 +01002929static unsigned long to_wait_timeout(s64 timeout_ns)
2930{
2931 if (timeout_ns < 0)
2932 return MAX_SCHEDULE_TIMEOUT;
2933
2934 if (timeout_ns == 0)
2935 return 0;
2936
2937 return nsecs_to_jiffies_timeout(timeout_ns);
2938}
2939
Ben Widawsky5816d642012-04-11 11:18:19 -07002940/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002941 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002942 * @dev: drm device pointer
2943 * @data: ioctl data blob
2944 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002945 *
2946 * Returns 0 if successful, else an error is returned with the remaining time in
2947 * the timeout parameter.
2948 * -ETIME: object is still busy after timeout
2949 * -ERESTARTSYS: signal interrupted the wait
2950 * -ENONENT: object doesn't exist
2951 * Also possible, but rare:
2952 * -EAGAIN: GPU wedged
2953 * -ENOMEM: damn
2954 * -ENODEV: Internal IRQ fail
2955 * -E?: The add request failed
2956 *
2957 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2958 * non-zero timeout parameter the wait ioctl will wait for the given number of
2959 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2960 * without holding struct_mutex the object may become re-busied before this
2961 * function completes. A similar but shorter * race condition exists in the busy
2962 * ioctl
2963 */
2964int
2965i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2966{
2967 struct drm_i915_gem_wait *args = data;
2968 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01002969 ktime_t start;
2970 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002971
Daniel Vetter11b5d512014-09-29 15:31:26 +02002972 if (args->flags != 0)
2973 return -EINVAL;
2974
Chris Wilson03ac0642016-07-20 13:31:51 +01002975 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002976 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002977 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002978
Chris Wilsone95433c2016-10-28 13:58:27 +01002979 start = ktime_get();
2980
2981 ret = i915_gem_object_wait(obj,
2982 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
2983 to_wait_timeout(args->timeout_ns),
2984 to_rps_client(file));
2985
2986 if (args->timeout_ns > 0) {
2987 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
2988 if (args->timeout_ns < 0)
2989 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002990 }
2991
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002992 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00002993 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002994}
2995
Chris Wilson73cb9702016-10-28 13:58:46 +01002996static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002997{
Chris Wilson73cb9702016-10-28 13:58:46 +01002998 int ret, i;
2999
3000 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3001 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3002 if (ret)
3003 return ret;
3004 }
3005
3006 return 0;
3007}
3008
3009int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3010{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003011 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003012
Chris Wilson9caa34a2016-11-11 14:58:08 +00003013 if (flags & I915_WAIT_LOCKED) {
3014 struct i915_gem_timeline *tl;
3015
3016 lockdep_assert_held(&i915->drm.struct_mutex);
3017
3018 list_for_each_entry(tl, &i915->gt.timelines, link) {
3019 ret = wait_for_timeline(tl, flags);
3020 if (ret)
3021 return ret;
3022 }
3023 } else {
3024 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003025 if (ret)
3026 return ret;
3027 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003028
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003029 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003030}
3031
Chris Wilsond0da48c2016-11-06 12:59:59 +00003032void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3033 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003034{
Eric Anholt673a3942008-07-30 12:06:12 -07003035 /* If we don't have a page list set up, then we're not pinned
3036 * to GPU, and we can ignore the cache flush because it'll happen
3037 * again at bind time.
3038 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003039 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003040 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003041
Imre Deak769ce462013-02-13 21:56:05 +02003042 /*
3043 * Stolen memory is always coherent with the GPU as it is explicitly
3044 * marked as wc by the system, or the system is cache-coherent.
3045 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003046 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003047 return;
Imre Deak769ce462013-02-13 21:56:05 +02003048
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003049 /* If the GPU is snooping the contents of the CPU cache,
3050 * we do not need to manually clear the CPU cache lines. However,
3051 * the caches are only snooped when the render cache is
3052 * flushed/invalidated. As we always have to emit invalidations
3053 * and flushes when moving into and out of the RENDER domain, correct
3054 * snooping behaviour occurs naturally as the result of our domain
3055 * tracking.
3056 */
Chris Wilson0f719792015-01-13 13:32:52 +00003057 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3058 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003059 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003060 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003061
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003062 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003063 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003064 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003065}
3066
3067/** Flushes the GTT write domain for the object if it's dirty. */
3068static void
Chris Wilson05394f32010-11-08 19:18:58 +00003069i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003070{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003071 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003072
Chris Wilson05394f32010-11-08 19:18:58 +00003073 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003074 return;
3075
Chris Wilson63256ec2011-01-04 18:42:07 +00003076 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003077 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003078 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003079 *
3080 * However, we do have to enforce the order so that all writes through
3081 * the GTT land before any writes to the device, such as updates to
3082 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003083 *
3084 * We also have to wait a bit for the writes to land from the GTT.
3085 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3086 * timing. This issue has only been observed when switching quickly
3087 * between GTT writes and CPU reads from inside the kernel on recent hw,
3088 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3089 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003090 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003091 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003092 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303093 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003094
Chris Wilsond243ad82016-08-18 17:16:44 +01003095 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003096
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003097 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003098 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003099 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003100 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003101}
3102
3103/** Flushes the CPU write domain for the object if it's dirty. */
3104static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003105i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003106{
Chris Wilson05394f32010-11-08 19:18:58 +00003107 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003108 return;
3109
Chris Wilsond0da48c2016-11-06 12:59:59 +00003110 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003111 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003112
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003113 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003114 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003115 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003116 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003117}
3118
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003119/**
3120 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003121 * @obj: object to act on
3122 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003123 *
3124 * This function returns when the move is complete, including waiting on
3125 * flushes to occur.
3126 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003127int
Chris Wilson20217462010-11-23 15:26:33 +00003128i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003129{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003130 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003131 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003132
Chris Wilsone95433c2016-10-28 13:58:27 +01003133 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003134
Chris Wilsone95433c2016-10-28 13:58:27 +01003135 ret = i915_gem_object_wait(obj,
3136 I915_WAIT_INTERRUPTIBLE |
3137 I915_WAIT_LOCKED |
3138 (write ? I915_WAIT_ALL : 0),
3139 MAX_SCHEDULE_TIMEOUT,
3140 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003141 if (ret)
3142 return ret;
3143
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003144 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3145 return 0;
3146
Chris Wilson43566de2015-01-02 16:29:29 +05303147 /* Flush and acquire obj->pages so that we are coherent through
3148 * direct access in memory with previous cached writes through
3149 * shmemfs and that our cache domain tracking remains valid.
3150 * For example, if the obj->filp was moved to swap without us
3151 * being notified and releasing the pages, we would mistakenly
3152 * continue to assume that the obj remained out of the CPU cached
3153 * domain.
3154 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003155 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303156 if (ret)
3157 return ret;
3158
Daniel Vettere62b59e2015-01-21 14:53:48 +01003159 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003160
Chris Wilsond0a57782012-10-09 19:24:37 +01003161 /* Serialise direct access to this object with the barriers for
3162 * coherent writes from the GPU, by effectively invalidating the
3163 * GTT domain upon first access.
3164 */
3165 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3166 mb();
3167
Chris Wilson05394f32010-11-08 19:18:58 +00003168 old_write_domain = obj->base.write_domain;
3169 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003170
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003171 /* It should now be out of any other write domains, and we can update
3172 * the domain values for our changes.
3173 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003174 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003175 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003176 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003177 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3178 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003179 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003180 }
3181
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003182 trace_i915_gem_object_change_domain(obj,
3183 old_read_domains,
3184 old_write_domain);
3185
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003186 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003187 return 0;
3188}
3189
Chris Wilsonef55f922015-10-09 14:11:27 +01003190/**
3191 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003192 * @obj: object to act on
3193 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003194 *
3195 * After this function returns, the object will be in the new cache-level
3196 * across all GTT and the contents of the backing storage will be coherent,
3197 * with respect to the new cache-level. In order to keep the backing storage
3198 * coherent for all users, we only allow a single cache level to be set
3199 * globally on the object and prevent it from being changed whilst the
3200 * hardware is reading from the object. That is if the object is currently
3201 * on the scanout it will be set to uncached (or equivalent display
3202 * cache coherency) and all non-MOCS GPU access will also be uncached so
3203 * that all direct access to the scanout remains coherent.
3204 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003205int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3206 enum i915_cache_level cache_level)
3207{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003208 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003209 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003210
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003211 lockdep_assert_held(&obj->base.dev->struct_mutex);
3212
Chris Wilsone4ffd172011-04-04 09:44:39 +01003213 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003214 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003215
Chris Wilsonef55f922015-10-09 14:11:27 +01003216 /* Inspect the list of currently bound VMA and unbind any that would
3217 * be invalid given the new cache-level. This is principally to
3218 * catch the issue of the CS prefetch crossing page boundaries and
3219 * reading an invalid PTE on older architectures.
3220 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003221restart:
3222 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003223 if (!drm_mm_node_allocated(&vma->node))
3224 continue;
3225
Chris Wilson20dfbde2016-08-04 16:32:30 +01003226 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003227 DRM_DEBUG("can not change the cache level of pinned objects\n");
3228 return -EBUSY;
3229 }
3230
Chris Wilsonaa653a62016-08-04 07:52:27 +01003231 if (i915_gem_valid_gtt_space(vma, cache_level))
3232 continue;
3233
3234 ret = i915_vma_unbind(vma);
3235 if (ret)
3236 return ret;
3237
3238 /* As unbinding may affect other elements in the
3239 * obj->vma_list (due to side-effects from retiring
3240 * an active vma), play safe and restart the iterator.
3241 */
3242 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003243 }
3244
Chris Wilsonef55f922015-10-09 14:11:27 +01003245 /* We can reuse the existing drm_mm nodes but need to change the
3246 * cache-level on the PTE. We could simply unbind them all and
3247 * rebind with the correct cache-level on next use. However since
3248 * we already have a valid slot, dma mapping, pages etc, we may as
3249 * rewrite the PTE in the belief that doing so tramples upon less
3250 * state and so involves less work.
3251 */
Chris Wilson15717de2016-08-04 07:52:26 +01003252 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003253 /* Before we change the PTE, the GPU must not be accessing it.
3254 * If we wait upon the object, we know that all the bound
3255 * VMA are no longer active.
3256 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003257 ret = i915_gem_object_wait(obj,
3258 I915_WAIT_INTERRUPTIBLE |
3259 I915_WAIT_LOCKED |
3260 I915_WAIT_ALL,
3261 MAX_SCHEDULE_TIMEOUT,
3262 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003263 if (ret)
3264 return ret;
3265
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003266 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3267 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003268 /* Access to snoopable pages through the GTT is
3269 * incoherent and on some machines causes a hard
3270 * lockup. Relinquish the CPU mmaping to force
3271 * userspace to refault in the pages and we can
3272 * then double check if the GTT mapping is still
3273 * valid for that pointer access.
3274 */
3275 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003276
Chris Wilsonef55f922015-10-09 14:11:27 +01003277 /* As we no longer need a fence for GTT access,
3278 * we can relinquish it now (and so prevent having
3279 * to steal a fence from someone else on the next
3280 * fence request). Note GPU activity would have
3281 * dropped the fence as all snoopable access is
3282 * supposed to be linear.
3283 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003284 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3285 ret = i915_vma_put_fence(vma);
3286 if (ret)
3287 return ret;
3288 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003289 } else {
3290 /* We either have incoherent backing store and
3291 * so no GTT access or the architecture is fully
3292 * coherent. In such cases, existing GTT mmaps
3293 * ignore the cache bit in the PTE and we can
3294 * rewrite it without confusing the GPU or having
3295 * to force userspace to fault back in its mmaps.
3296 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003297 }
3298
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003299 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003300 if (!drm_mm_node_allocated(&vma->node))
3301 continue;
3302
3303 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3304 if (ret)
3305 return ret;
3306 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003307 }
3308
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003309 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3310 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3311 obj->cache_dirty = true;
3312
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003313 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003314 vma->node.color = cache_level;
3315 obj->cache_level = cache_level;
3316
Chris Wilsone4ffd172011-04-04 09:44:39 +01003317 return 0;
3318}
3319
Ben Widawsky199adf42012-09-21 17:01:20 -07003320int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3321 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003322{
Ben Widawsky199adf42012-09-21 17:01:20 -07003323 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003324 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003325 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003326
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003327 rcu_read_lock();
3328 obj = i915_gem_object_lookup_rcu(file, args->handle);
3329 if (!obj) {
3330 err = -ENOENT;
3331 goto out;
3332 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003333
Chris Wilson651d7942013-08-08 14:41:10 +01003334 switch (obj->cache_level) {
3335 case I915_CACHE_LLC:
3336 case I915_CACHE_L3_LLC:
3337 args->caching = I915_CACHING_CACHED;
3338 break;
3339
Chris Wilson4257d3b2013-08-08 14:41:11 +01003340 case I915_CACHE_WT:
3341 args->caching = I915_CACHING_DISPLAY;
3342 break;
3343
Chris Wilson651d7942013-08-08 14:41:10 +01003344 default:
3345 args->caching = I915_CACHING_NONE;
3346 break;
3347 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003348out:
3349 rcu_read_unlock();
3350 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003351}
3352
Ben Widawsky199adf42012-09-21 17:01:20 -07003353int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3354 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003355{
Chris Wilson9c870d02016-10-24 13:42:15 +01003356 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003357 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003358 struct drm_i915_gem_object *obj;
3359 enum i915_cache_level level;
3360 int ret;
3361
Ben Widawsky199adf42012-09-21 17:01:20 -07003362 switch (args->caching) {
3363 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003364 level = I915_CACHE_NONE;
3365 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003366 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003367 /*
3368 * Due to a HW issue on BXT A stepping, GPU stores via a
3369 * snooped mapping may leave stale data in a corresponding CPU
3370 * cacheline, whereas normally such cachelines would get
3371 * invalidated.
3372 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003373 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003374 return -ENODEV;
3375
Chris Wilsone6994ae2012-07-10 10:27:08 +01003376 level = I915_CACHE_LLC;
3377 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003378 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003379 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003380 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003381 default:
3382 return -EINVAL;
3383 }
3384
Ben Widawsky3bc29132012-09-26 16:15:20 -07003385 ret = i915_mutex_lock_interruptible(dev);
3386 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003387 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003388
Chris Wilson03ac0642016-07-20 13:31:51 +01003389 obj = i915_gem_object_lookup(file, args->handle);
3390 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003391 ret = -ENOENT;
3392 goto unlock;
3393 }
3394
3395 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003396 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003397unlock:
3398 mutex_unlock(&dev->struct_mutex);
3399 return ret;
3400}
3401
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003402/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003403 * Prepare buffer for display plane (scanout, cursors, etc).
3404 * Can be called from an uninterruptible phase (modesetting) and allows
3405 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003406 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003407struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003408i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3409 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003410 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003411{
Chris Wilson058d88c2016-08-15 10:49:06 +01003412 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003413 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003414 int ret;
3415
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003416 lockdep_assert_held(&obj->base.dev->struct_mutex);
3417
Chris Wilsoncc98b412013-08-09 12:25:09 +01003418 /* Mark the pin_display early so that we account for the
3419 * display coherency whilst setting up the cache domains.
3420 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003421 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003422
Eric Anholta7ef0642011-03-29 16:59:54 -07003423 /* The display engine is not coherent with the LLC cache on gen6. As
3424 * a result, we make sure that the pinning that is about to occur is
3425 * done with uncached PTEs. This is lowest common denominator for all
3426 * chipsets.
3427 *
3428 * However for gen6+, we could do better by using the GFDT bit instead
3429 * of uncaching, which would allow us to flush all the LLC-cached data
3430 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3431 */
Chris Wilson651d7942013-08-08 14:41:10 +01003432 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003433 HAS_WT(to_i915(obj->base.dev)) ?
3434 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003435 if (ret) {
3436 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003437 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003438 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003439
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003440 /* As the user may map the buffer once pinned in the display plane
3441 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003442 * always use map_and_fenceable for all scanout buffers. However,
3443 * it may simply be too big to fit into mappable, in which case
3444 * put it anyway and hope that userspace can cope (but always first
3445 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003446 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003447 vma = ERR_PTR(-ENOSPC);
3448 if (view->type == I915_GGTT_VIEW_NORMAL)
3449 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3450 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003451 if (IS_ERR(vma)) {
3452 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3453 unsigned int flags;
3454
3455 /* Valleyview is definitely limited to scanning out the first
3456 * 512MiB. Lets presume this behaviour was inherited from the
3457 * g4x display engine and that all earlier gen are similarly
3458 * limited. Testing suggests that it is a little more
3459 * complicated than this. For example, Cherryview appears quite
3460 * happy to scanout from anywhere within its global aperture.
3461 */
3462 flags = 0;
3463 if (HAS_GMCH_DISPLAY(i915))
3464 flags = PIN_MAPPABLE;
3465 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3466 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003467 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003468 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003469
Chris Wilsond8923dc2016-08-18 17:17:07 +01003470 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3471
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003472 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3473 if (obj->cache_dirty) {
3474 i915_gem_clflush_object(obj, true);
3475 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3476 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003477
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003478 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003479 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003480
3481 /* It should now be out of any other write domains, and we can update
3482 * the domain values for our changes.
3483 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003484 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003485 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003486
3487 trace_i915_gem_object_change_domain(obj,
3488 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003489 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003490
Chris Wilson058d88c2016-08-15 10:49:06 +01003491 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003492
3493err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003494 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003495 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003496}
3497
3498void
Chris Wilson058d88c2016-08-15 10:49:06 +01003499i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003500{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003501 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3502
Chris Wilson058d88c2016-08-15 10:49:06 +01003503 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003504 return;
3505
Chris Wilsond8923dc2016-08-18 17:17:07 +01003506 if (--vma->obj->pin_display == 0)
3507 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003508
Chris Wilson383d5822016-08-18 17:17:08 +01003509 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3510 if (!i915_vma_is_active(vma))
3511 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3512
Chris Wilson058d88c2016-08-15 10:49:06 +01003513 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003514}
3515
Eric Anholte47c68e2008-11-14 13:35:19 -08003516/**
3517 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003518 * @obj: object to act on
3519 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003520 *
3521 * This function returns when the move is complete, including waiting on
3522 * flushes to occur.
3523 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003524int
Chris Wilson919926a2010-11-12 13:42:53 +00003525i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003526{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003527 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003528 int ret;
3529
Chris Wilsone95433c2016-10-28 13:58:27 +01003530 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003531
Chris Wilsone95433c2016-10-28 13:58:27 +01003532 ret = i915_gem_object_wait(obj,
3533 I915_WAIT_INTERRUPTIBLE |
3534 I915_WAIT_LOCKED |
3535 (write ? I915_WAIT_ALL : 0),
3536 MAX_SCHEDULE_TIMEOUT,
3537 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003538 if (ret)
3539 return ret;
3540
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003541 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3542 return 0;
3543
Eric Anholte47c68e2008-11-14 13:35:19 -08003544 i915_gem_object_flush_gtt_write_domain(obj);
3545
Chris Wilson05394f32010-11-08 19:18:58 +00003546 old_write_domain = obj->base.write_domain;
3547 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003548
Eric Anholte47c68e2008-11-14 13:35:19 -08003549 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003550 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003551 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003552
Chris Wilson05394f32010-11-08 19:18:58 +00003553 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003554 }
3555
3556 /* It should now be out of any other write domains, and we can update
3557 * the domain values for our changes.
3558 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003559 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003560
3561 /* If we're writing through the CPU, then the GPU read domains will
3562 * need to be invalidated at next use.
3563 */
3564 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003565 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3566 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003567 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003568
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003569 trace_i915_gem_object_change_domain(obj,
3570 old_read_domains,
3571 old_write_domain);
3572
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003573 return 0;
3574}
3575
Eric Anholt673a3942008-07-30 12:06:12 -07003576/* Throttle our rendering by waiting until the ring has completed our requests
3577 * emitted over 20 msec ago.
3578 *
Eric Anholtb9624422009-06-03 07:27:35 +00003579 * Note that if we were to use the current jiffies each time around the loop,
3580 * we wouldn't escape the function with any frames outstanding if the time to
3581 * render a frame was over 20ms.
3582 *
Eric Anholt673a3942008-07-30 12:06:12 -07003583 * This should get us reasonable parallelism between CPU and GPU but also
3584 * relatively low latency when blocking on a particular request to finish.
3585 */
3586static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003587i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003588{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003589 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003590 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003591 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003592 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003593 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003594
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003595 /* ABI: return -EIO if already wedged */
3596 if (i915_terminally_wedged(&dev_priv->gpu_error))
3597 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003598
Chris Wilson1c255952010-09-26 11:03:27 +01003599 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003600 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003601 if (time_after_eq(request->emitted_jiffies, recent_enough))
3602 break;
3603
John Harrisonfcfa423c2015-05-29 17:44:12 +01003604 /*
3605 * Note that the request might not have been submitted yet.
3606 * In which case emitted_jiffies will be zero.
3607 */
3608 if (!request->emitted_jiffies)
3609 continue;
3610
John Harrison54fb2412014-11-24 18:49:27 +00003611 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003612 }
John Harrisonff865882014-11-24 18:49:28 +00003613 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003614 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003615 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003616
John Harrison54fb2412014-11-24 18:49:27 +00003617 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003618 return 0;
3619
Chris Wilsone95433c2016-10-28 13:58:27 +01003620 ret = i915_wait_request(target,
3621 I915_WAIT_INTERRUPTIBLE,
3622 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003623 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003624
Chris Wilsone95433c2016-10-28 13:58:27 +01003625 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003626}
3627
Chris Wilson058d88c2016-08-15 10:49:06 +01003628struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003629i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3630 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003631 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003632 u64 alignment,
3633 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003634{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003635 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3636 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003637 struct i915_vma *vma;
3638 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003639
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003640 lockdep_assert_held(&obj->base.dev->struct_mutex);
3641
Chris Wilson058d88c2016-08-15 10:49:06 +01003642 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003643 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003644 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003645
3646 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3647 if (flags & PIN_NONBLOCK &&
3648 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003649 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003650
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003651 if (flags & PIN_MAPPABLE) {
3652 u32 fence_size;
3653
3654 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3655 i915_gem_object_get_tiling(obj));
3656 /* If the required space is larger than the available
3657 * aperture, we will not able to find a slot for the
3658 * object and unbinding the object now will be in
3659 * vain. Worse, doing so may cause us to ping-pong
3660 * the object in and out of the Global GTT and
3661 * waste a lot of cycles under the mutex.
3662 */
3663 if (fence_size > dev_priv->ggtt.mappable_end)
3664 return ERR_PTR(-E2BIG);
3665
3666 /* If NONBLOCK is set the caller is optimistically
3667 * trying to cache the full object within the mappable
3668 * aperture, and *must* have a fallback in place for
3669 * situations where we cannot bind the object. We
3670 * can be a little more lax here and use the fallback
3671 * more often to avoid costly migrations of ourselves
3672 * and other objects within the aperture.
3673 *
3674 * Half-the-aperture is used as a simple heuristic.
3675 * More interesting would to do search for a free
3676 * block prior to making the commitment to unbind.
3677 * That caters for the self-harm case, and with a
3678 * little more heuristics (e.g. NOFAULT, NOEVICT)
3679 * we could try to minimise harm to others.
3680 */
3681 if (flags & PIN_NONBLOCK &&
3682 fence_size > dev_priv->ggtt.mappable_end / 2)
3683 return ERR_PTR(-ENOSPC);
3684 }
3685
Chris Wilson59bfa122016-08-04 16:32:31 +01003686 WARN(i915_vma_is_pinned(vma),
3687 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003688 " offset=%08x, req.alignment=%llx,"
3689 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3690 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003691 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003692 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003693 ret = i915_vma_unbind(vma);
3694 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003695 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003696 }
3697
Chris Wilson058d88c2016-08-15 10:49:06 +01003698 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3699 if (ret)
3700 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003701
Chris Wilson058d88c2016-08-15 10:49:06 +01003702 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003703}
3704
Chris Wilsonedf6b762016-08-09 09:23:33 +01003705static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003706{
3707 /* Note that we could alias engines in the execbuf API, but
3708 * that would be very unwise as it prevents userspace from
3709 * fine control over engine selection. Ahem.
3710 *
3711 * This should be something like EXEC_MAX_ENGINE instead of
3712 * I915_NUM_ENGINES.
3713 */
3714 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3715 return 0x10000 << id;
3716}
3717
3718static __always_inline unsigned int __busy_write_id(unsigned int id)
3719{
Chris Wilson70cb4722016-08-09 18:08:25 +01003720 /* The uABI guarantees an active writer is also amongst the read
3721 * engines. This would be true if we accessed the activity tracking
3722 * under the lock, but as we perform the lookup of the object and
3723 * its activity locklessly we can not guarantee that the last_write
3724 * being active implies that we have set the same engine flag from
3725 * last_read - hence we always set both read and write busy for
3726 * last_write.
3727 */
3728 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003729}
3730
Chris Wilsonedf6b762016-08-09 09:23:33 +01003731static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003732__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003733 unsigned int (*flag)(unsigned int id))
3734{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003735 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003736
Chris Wilsond07f0e52016-10-28 13:58:44 +01003737 /* We have to check the current hw status of the fence as the uABI
3738 * guarantees forward progress. We could rely on the idle worker
3739 * to eventually flush us, but to minimise latency just ask the
3740 * hardware.
3741 *
3742 * Note we only report on the status of native fences.
3743 */
3744 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003745 return 0;
3746
Chris Wilsond07f0e52016-10-28 13:58:44 +01003747 /* opencode to_request() in order to avoid const warnings */
3748 rq = container_of(fence, struct drm_i915_gem_request, fence);
3749 if (i915_gem_request_completed(rq))
3750 return 0;
3751
3752 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003753}
3754
Chris Wilsonedf6b762016-08-09 09:23:33 +01003755static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003756busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003757{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003758 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003759}
3760
Chris Wilsonedf6b762016-08-09 09:23:33 +01003761static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003762busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003763{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003764 if (!fence)
3765 return 0;
3766
3767 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003768}
3769
Eric Anholt673a3942008-07-30 12:06:12 -07003770int
Eric Anholt673a3942008-07-30 12:06:12 -07003771i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003772 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003773{
3774 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003775 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003776 struct reservation_object_list *list;
3777 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003778 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003779
Chris Wilsond07f0e52016-10-28 13:58:44 +01003780 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003781 rcu_read_lock();
3782 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003783 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003784 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003785
3786 /* A discrepancy here is that we do not report the status of
3787 * non-i915 fences, i.e. even though we may report the object as idle,
3788 * a call to set-domain may still stall waiting for foreign rendering.
3789 * This also means that wait-ioctl may report an object as busy,
3790 * where busy-ioctl considers it idle.
3791 *
3792 * We trade the ability to warn of foreign fences to report on which
3793 * i915 engines are active for the object.
3794 *
3795 * Alternatively, we can trade that extra information on read/write
3796 * activity with
3797 * args->busy =
3798 * !reservation_object_test_signaled_rcu(obj->resv, true);
3799 * to report the overall busyness. This is what the wait-ioctl does.
3800 *
3801 */
3802retry:
3803 seq = raw_read_seqcount(&obj->resv->seq);
3804
3805 /* Translate the exclusive fence to the READ *and* WRITE engine */
3806 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3807
3808 /* Translate shared fences to READ set of engines */
3809 list = rcu_dereference(obj->resv->fence);
3810 if (list) {
3811 unsigned int shared_count = list->shared_count, i;
3812
3813 for (i = 0; i < shared_count; ++i) {
3814 struct dma_fence *fence =
3815 rcu_dereference(list->shared[i]);
3816
3817 args->busy |= busy_check_reader(fence);
3818 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003819 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003820
Chris Wilsond07f0e52016-10-28 13:58:44 +01003821 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3822 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003823
Chris Wilsond07f0e52016-10-28 13:58:44 +01003824 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003825out:
3826 rcu_read_unlock();
3827 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003828}
3829
3830int
3831i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3832 struct drm_file *file_priv)
3833{
Akshay Joshi0206e352011-08-16 15:34:10 -04003834 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003835}
3836
Chris Wilson3ef94da2009-09-14 16:50:29 +01003837int
3838i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3839 struct drm_file *file_priv)
3840{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003841 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003842 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003843 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003844 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003845
3846 switch (args->madv) {
3847 case I915_MADV_DONTNEED:
3848 case I915_MADV_WILLNEED:
3849 break;
3850 default:
3851 return -EINVAL;
3852 }
3853
Chris Wilson03ac0642016-07-20 13:31:51 +01003854 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003855 if (!obj)
3856 return -ENOENT;
3857
3858 err = mutex_lock_interruptible(&obj->mm.lock);
3859 if (err)
3860 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003861
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003862 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003863 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003864 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003865 if (obj->mm.madv == I915_MADV_WILLNEED) {
3866 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003867 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003868 obj->mm.quirked = false;
3869 }
3870 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003871 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003872 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003873 obj->mm.quirked = true;
3874 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003875 }
3876
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003877 if (obj->mm.madv != __I915_MADV_PURGED)
3878 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003879
Chris Wilson6c085a72012-08-20 11:40:46 +02003880 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003881 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003882 i915_gem_object_truncate(obj);
3883
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003884 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003885 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003886
Chris Wilson1233e2d2016-10-28 13:58:37 +01003887out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003888 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003889 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003890}
3891
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003892static void
3893frontbuffer_retire(struct i915_gem_active *active,
3894 struct drm_i915_gem_request *request)
3895{
3896 struct drm_i915_gem_object *obj =
3897 container_of(active, typeof(*obj), frontbuffer_write);
3898
3899 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3900}
3901
Chris Wilson37e680a2012-06-07 15:38:42 +01003902void i915_gem_object_init(struct drm_i915_gem_object *obj,
3903 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003904{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003905 mutex_init(&obj->mm.lock);
3906
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003907 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003908 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003909 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003910 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003911 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003912
Chris Wilson37e680a2012-06-07 15:38:42 +01003913 obj->ops = ops;
3914
Chris Wilsond07f0e52016-10-28 13:58:44 +01003915 reservation_object_init(&obj->__builtin_resv);
3916 obj->resv = &obj->__builtin_resv;
3917
Chris Wilson50349242016-08-18 17:17:04 +01003918 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003919 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003920
3921 obj->mm.madv = I915_MADV_WILLNEED;
3922 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3923 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003924
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003925 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003926}
3927
Chris Wilson37e680a2012-06-07 15:38:42 +01003928static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003929 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3930 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003931 .get_pages = i915_gem_object_get_pages_gtt,
3932 .put_pages = i915_gem_object_put_pages_gtt,
3933};
3934
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003935/* Note we don't consider signbits :| */
3936#define overflows_type(x, T) \
3937 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3938
3939struct drm_i915_gem_object *
3940i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003941{
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003942 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003943 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003944 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003945 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003946 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003947
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003948 /* There is a prevalence of the assumption that we fit the object's
3949 * page count inside a 32bit _signed_ variable. Let's document this and
3950 * catch if we ever need to fix it. In the meantime, if you do spot
3951 * such a local variable, please consider fixing!
3952 */
3953 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3954 return ERR_PTR(-E2BIG);
3955
3956 if (overflows_type(size, obj->base.size))
3957 return ERR_PTR(-E2BIG);
3958
Chris Wilson42dcedd2012-11-15 11:32:30 +00003959 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003960 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003961 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003962
Chris Wilsonfe3db792016-04-25 13:32:13 +01003963 ret = drm_gem_object_init(dev, &obj->base, size);
3964 if (ret)
3965 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003966
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003967 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003968 if (IS_CRESTLINE(dev_priv) || IS_BROADWATER(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003969 /* 965gm cannot relocate objects above 4GiB. */
3970 mask &= ~__GFP_HIGHMEM;
3971 mask |= __GFP_DMA32;
3972 }
3973
Al Viro93c76a32015-12-04 23:45:44 -05003974 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003975 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003976
Chris Wilson37e680a2012-06-07 15:38:42 +01003977 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003978
Daniel Vetterc397b902010-04-09 19:05:07 +00003979 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3980 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3981
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003982 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003983 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003984 * cache) for about a 10% performance improvement
3985 * compared to uncached. Graphics requests other than
3986 * display scanout are coherent with the CPU in
3987 * accessing this cache. This means in this mode we
3988 * don't need to clflush on the CPU side, and on the
3989 * GPU side we only need to flush internal caches to
3990 * get data visible to the CPU.
3991 *
3992 * However, we maintain the display planes as UC, and so
3993 * need to rebind when first used as such.
3994 */
3995 obj->cache_level = I915_CACHE_LLC;
3996 } else
3997 obj->cache_level = I915_CACHE_NONE;
3998
Daniel Vetterd861e332013-07-24 23:25:03 +02003999 trace_i915_gem_object_create(obj);
4000
Chris Wilson05394f32010-11-08 19:18:58 +00004001 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004002
4003fail:
4004 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004005 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004006}
4007
Chris Wilson340fbd82014-05-22 09:16:52 +01004008static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4009{
4010 /* If we are the last user of the backing storage (be it shmemfs
4011 * pages or stolen etc), we know that the pages are going to be
4012 * immediately released. In this case, we can then skip copying
4013 * back the contents from the GPU.
4014 */
4015
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004016 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004017 return false;
4018
4019 if (obj->base.filp == NULL)
4020 return true;
4021
4022 /* At first glance, this looks racy, but then again so would be
4023 * userspace racing mmap against close. However, the first external
4024 * reference to the filp can only be obtained through the
4025 * i915_gem_mmap_ioctl() which safeguards us against the user
4026 * acquiring such a reference whilst we are in the middle of
4027 * freeing the object.
4028 */
4029 return atomic_long_read(&obj->base.filp->f_count) == 1;
4030}
4031
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004032static void __i915_gem_free_objects(struct drm_i915_private *i915,
4033 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004034{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004035 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004036
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004037 mutex_lock(&i915->drm.struct_mutex);
4038 intel_runtime_pm_get(i915);
4039 llist_for_each_entry(obj, freed, freed) {
4040 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004041
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004042 trace_i915_gem_object_destroy(obj);
4043
4044 GEM_BUG_ON(i915_gem_object_is_active(obj));
4045 list_for_each_entry_safe(vma, vn,
4046 &obj->vma_list, obj_link) {
4047 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4048 GEM_BUG_ON(i915_vma_is_active(vma));
4049 vma->flags &= ~I915_VMA_PIN_MASK;
4050 i915_vma_close(vma);
4051 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004052 GEM_BUG_ON(!list_empty(&obj->vma_list));
4053 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004054
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004055 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004056 }
4057 intel_runtime_pm_put(i915);
4058 mutex_unlock(&i915->drm.struct_mutex);
4059
4060 llist_for_each_entry_safe(obj, on, freed, freed) {
4061 GEM_BUG_ON(obj->bind_count);
4062 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4063
4064 if (obj->ops->release)
4065 obj->ops->release(obj);
4066
4067 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4068 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004069 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004070 GEM_BUG_ON(obj->mm.pages);
4071
4072 if (obj->base.import_attach)
4073 drm_prime_gem_destroy(&obj->base, NULL);
4074
Chris Wilsond07f0e52016-10-28 13:58:44 +01004075 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004076 drm_gem_object_release(&obj->base);
4077 i915_gem_info_remove_obj(i915, obj->base.size);
4078
4079 kfree(obj->bit_17);
4080 i915_gem_object_free(obj);
4081 }
4082}
4083
4084static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4085{
4086 struct llist_node *freed;
4087
4088 freed = llist_del_all(&i915->mm.free_list);
4089 if (unlikely(freed))
4090 __i915_gem_free_objects(i915, freed);
4091}
4092
4093static void __i915_gem_free_work(struct work_struct *work)
4094{
4095 struct drm_i915_private *i915 =
4096 container_of(work, struct drm_i915_private, mm.free_work);
4097 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004098
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004099 /* All file-owned VMA should have been released by this point through
4100 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4101 * However, the object may also be bound into the global GTT (e.g.
4102 * older GPUs without per-process support, or for direct access through
4103 * the GTT either for the user or for scanout). Those VMA still need to
4104 * unbound now.
4105 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004106
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004107 while ((freed = llist_del_all(&i915->mm.free_list)))
4108 __i915_gem_free_objects(i915, freed);
4109}
4110
4111static void __i915_gem_free_object_rcu(struct rcu_head *head)
4112{
4113 struct drm_i915_gem_object *obj =
4114 container_of(head, typeof(*obj), rcu);
4115 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4116
4117 /* We can't simply use call_rcu() from i915_gem_free_object()
4118 * as we need to block whilst unbinding, and the call_rcu
4119 * task may be called from softirq context. So we take a
4120 * detour through a worker.
4121 */
4122 if (llist_add(&obj->freed, &i915->mm.free_list))
4123 schedule_work(&i915->mm.free_work);
4124}
4125
4126void i915_gem_free_object(struct drm_gem_object *gem_obj)
4127{
4128 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4129
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004130 if (obj->mm.quirked)
4131 __i915_gem_object_unpin_pages(obj);
4132
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004133 if (discard_backing_storage(obj))
4134 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004135
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004136 /* Before we free the object, make sure any pure RCU-only
4137 * read-side critical sections are complete, e.g.
4138 * i915_gem_busy_ioctl(). For the corresponding synchronized
4139 * lookup see i915_gem_object_lookup_rcu().
4140 */
4141 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004142}
4143
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004144void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4145{
4146 lockdep_assert_held(&obj->base.dev->struct_mutex);
4147
4148 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4149 if (i915_gem_object_is_active(obj))
4150 i915_gem_object_set_active_reference(obj);
4151 else
4152 i915_gem_object_put(obj);
4153}
4154
Chris Wilson3033aca2016-10-28 13:58:47 +01004155static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4156{
4157 struct intel_engine_cs *engine;
4158 enum intel_engine_id id;
4159
4160 for_each_engine(engine, dev_priv, id)
4161 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4162}
4163
Chris Wilsondcff85c2016-08-05 10:14:11 +01004164int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004165{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004166 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004167 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004168
Chris Wilson54b4f682016-07-21 21:16:19 +01004169 intel_suspend_gt_powersave(dev_priv);
4170
Chris Wilson45c5f202013-10-16 11:50:01 +01004171 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004172
4173 /* We have to flush all the executing contexts to main memory so
4174 * that they can saved in the hibernation image. To ensure the last
4175 * context image is coherent, we have to switch away from it. That
4176 * leaves the dev_priv->kernel_context still active when
4177 * we actually suspend, and its image in memory may not match the GPU
4178 * state. Fortunately, the kernel_context is disposable and we do
4179 * not rely on its state.
4180 */
4181 ret = i915_gem_switch_to_kernel_context(dev_priv);
4182 if (ret)
4183 goto err;
4184
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004185 ret = i915_gem_wait_for_idle(dev_priv,
4186 I915_WAIT_INTERRUPTIBLE |
4187 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004188 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004189 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004190
Chris Wilsonc0336662016-05-06 15:40:21 +01004191 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004192 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004193
Chris Wilson3033aca2016-10-28 13:58:47 +01004194 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004195 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004196 mutex_unlock(&dev->struct_mutex);
4197
Chris Wilson737b1502015-01-26 18:03:03 +02004198 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004199 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4200 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004201 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004202
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004203 /* Assert that we sucessfully flushed all the work and
4204 * reset the GPU back to its idle, low power state.
4205 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004206 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004207 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004208
Imre Deak1c777c52016-10-12 17:46:37 +03004209 /*
4210 * Neither the BIOS, ourselves or any other kernel
4211 * expects the system to be in execlists mode on startup,
4212 * so we need to reset the GPU back to legacy mode. And the only
4213 * known way to disable logical contexts is through a GPU reset.
4214 *
4215 * So in order to leave the system in a known default configuration,
4216 * always reset the GPU upon unload and suspend. Afterwards we then
4217 * clean up the GEM state tracking, flushing off the requests and
4218 * leaving the system in a known idle state.
4219 *
4220 * Note that is of the upmost importance that the GPU is idle and
4221 * all stray writes are flushed *before* we dismantle the backing
4222 * storage for the pinned objects.
4223 *
4224 * However, since we are uncertain that resetting the GPU on older
4225 * machines is a good idea, we don't - just in case it leaves the
4226 * machine in an unusable condition.
4227 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004228 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004229 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4230 WARN_ON(reset && reset != -ENODEV);
4231 }
4232
Eric Anholt673a3942008-07-30 12:06:12 -07004233 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004234
4235err:
4236 mutex_unlock(&dev->struct_mutex);
4237 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004238}
4239
Chris Wilson5ab57c72016-07-15 14:56:20 +01004240void i915_gem_resume(struct drm_device *dev)
4241{
4242 struct drm_i915_private *dev_priv = to_i915(dev);
4243
Imre Deak31ab49a2016-11-07 11:20:05 +02004244 WARN_ON(dev_priv->gt.awake);
4245
Chris Wilson5ab57c72016-07-15 14:56:20 +01004246 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004247 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004248
4249 /* As we didn't flush the kernel context before suspend, we cannot
4250 * guarantee that the context image is complete. So let's just reset
4251 * it and start again.
4252 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004253 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004254
4255 mutex_unlock(&dev->struct_mutex);
4256}
4257
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004258void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004259{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004260 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004261 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4262 return;
4263
4264 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4265 DISP_TILE_SURFACE_SWIZZLING);
4266
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004267 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004268 return;
4269
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004270 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004271 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004272 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004273 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004274 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004275 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004276 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004277 else
4278 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004279}
Daniel Vettere21af882012-02-09 20:53:27 +01004280
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004281static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004282{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004283 I915_WRITE(RING_CTL(base), 0);
4284 I915_WRITE(RING_HEAD(base), 0);
4285 I915_WRITE(RING_TAIL(base), 0);
4286 I915_WRITE(RING_START(base), 0);
4287}
4288
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004289static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004290{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004291 if (IS_I830(dev_priv)) {
4292 init_unused_ring(dev_priv, PRB1_BASE);
4293 init_unused_ring(dev_priv, SRB0_BASE);
4294 init_unused_ring(dev_priv, SRB1_BASE);
4295 init_unused_ring(dev_priv, SRB2_BASE);
4296 init_unused_ring(dev_priv, SRB3_BASE);
4297 } else if (IS_GEN2(dev_priv)) {
4298 init_unused_ring(dev_priv, SRB0_BASE);
4299 init_unused_ring(dev_priv, SRB1_BASE);
4300 } else if (IS_GEN3(dev_priv)) {
4301 init_unused_ring(dev_priv, PRB1_BASE);
4302 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004303 }
4304}
4305
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004306int
4307i915_gem_init_hw(struct drm_device *dev)
4308{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004309 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004310 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304311 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004312 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004313
Chris Wilsonde867c22016-10-25 13:16:02 +01004314 dev_priv->gt.last_init_time = ktime_get();
4315
Chris Wilson5e4f5182015-02-13 14:35:59 +00004316 /* Double layer security blanket, see i915_gem_init() */
4317 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4318
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004319 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004320 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004321
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004322 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004323 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004324 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004325
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004326 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004327 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004328 u32 temp = I915_READ(GEN7_MSG_CTL);
4329 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4330 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004331 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004332 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4333 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4334 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4335 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004336 }
4337
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004338 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004339
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004340 /*
4341 * At least 830 can leave some of the unused rings
4342 * "active" (ie. head != tail) after resume which
4343 * will prevent c3 entry. Makes sure all unused rings
4344 * are totally idle.
4345 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004346 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004347
Dave Gordoned54c1a2016-01-19 19:02:54 +00004348 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004349
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004350 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004351 if (ret) {
4352 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4353 goto out;
4354 }
4355
4356 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304357 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004358 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004359 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004360 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004361 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004362
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004363 intel_mocs_init_l3cc_table(dev);
4364
Alex Dai33a732f2015-08-12 15:43:36 +01004365 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004366 ret = intel_guc_setup(dev);
4367 if (ret)
4368 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004369
Chris Wilson5e4f5182015-02-13 14:35:59 +00004370out:
4371 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004372 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004373}
4374
Chris Wilson39df9192016-07-20 13:31:57 +01004375bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4376{
4377 if (INTEL_INFO(dev_priv)->gen < 6)
4378 return false;
4379
4380 /* TODO: make semaphores and Execlists play nicely together */
4381 if (i915.enable_execlists)
4382 return false;
4383
4384 if (value >= 0)
4385 return value;
4386
4387#ifdef CONFIG_INTEL_IOMMU
4388 /* Enable semaphores on SNB when IO remapping is off */
4389 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4390 return false;
4391#endif
4392
4393 return true;
4394}
4395
Chris Wilson1070a422012-04-24 15:47:41 +01004396int i915_gem_init(struct drm_device *dev)
4397{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004398 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004399 int ret;
4400
Chris Wilson1070a422012-04-24 15:47:41 +01004401 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004402
Oscar Mateoa83014d2014-07-24 17:04:21 +01004403 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004404 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004405 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004406 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004407 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004408 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004409 }
4410
Chris Wilson5e4f5182015-02-13 14:35:59 +00004411 /* This is just a security blanket to placate dragons.
4412 * On some systems, we very sporadically observe that the first TLBs
4413 * used by the CS may be stale, despite us poking the TLB reset. If
4414 * we hold the forcewake during initialisation these problems
4415 * just magically go away.
4416 */
4417 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4418
Chris Wilson72778cb2016-05-19 16:17:16 +01004419 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004420
4421 ret = i915_gem_init_ggtt(dev_priv);
4422 if (ret)
4423 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004424
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004425 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004426 if (ret)
4427 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004428
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004429 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004430 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004431 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004432
4433 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004434 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004435 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004436 * wedged. But we only want to do this where the GPU is angry,
4437 * for all other failure, such as an allocation failure, bail.
4438 */
4439 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004440 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004441 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004442 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004443
4444out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004445 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004446 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004447
Chris Wilson60990322014-04-09 09:19:42 +01004448 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004449}
4450
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004451void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004452i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004453{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004454 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004455 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304456 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004457
Akash Goel3b3f1652016-10-13 22:44:48 +05304458 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004459 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004460}
4461
Eric Anholt673a3942008-07-30 12:06:12 -07004462void
Imre Deak40ae4e12016-03-16 14:54:03 +02004463i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4464{
Chris Wilson49ef5292016-08-18 17:17:00 +01004465 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004466
4467 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4468 !IS_CHERRYVIEW(dev_priv))
4469 dev_priv->num_fence_regs = 32;
4470 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4471 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4472 dev_priv->num_fence_regs = 16;
4473 else
4474 dev_priv->num_fence_regs = 8;
4475
Chris Wilsonc0336662016-05-06 15:40:21 +01004476 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004477 dev_priv->num_fence_regs =
4478 I915_READ(vgtif_reg(avail_rs.fence_num));
4479
4480 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004481 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4482 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4483
4484 fence->i915 = dev_priv;
4485 fence->id = i;
4486 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4487 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004488 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004489
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004490 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004491}
4492
Chris Wilson73cb9702016-10-28 13:58:46 +01004493int
Imre Deakd64aa092016-01-19 15:26:29 +02004494i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004495{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004496 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004497 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004498
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004499 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4500 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004501 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004502
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004503 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4504 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004505 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004506
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004507 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4508 SLAB_HWCACHE_ALIGN |
4509 SLAB_RECLAIM_ACCOUNT |
4510 SLAB_DESTROY_BY_RCU);
4511 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004512 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004513
Chris Wilson52e54202016-11-14 20:41:02 +00004514 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4515 SLAB_HWCACHE_ALIGN |
4516 SLAB_RECLAIM_ACCOUNT);
4517 if (!dev_priv->dependencies)
4518 goto err_requests;
4519
Chris Wilson73cb9702016-10-28 13:58:46 +01004520 mutex_lock(&dev_priv->drm.struct_mutex);
4521 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004522 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004523 mutex_unlock(&dev_priv->drm.struct_mutex);
4524 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004525 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004526
Ben Widawskya33afea2013-09-17 21:12:45 -07004527 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004528 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4529 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004530 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4531 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004532 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004533 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004534 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004535 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004536 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004537 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004538 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004539 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004540
Chris Wilson72bfa192010-12-19 11:42:05 +00004541 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4542
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004543 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004544
Chris Wilsonce453d82011-02-21 14:43:56 +00004545 dev_priv->mm.interruptible = true;
4546
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004547 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4548
Chris Wilsonb5add952016-08-04 16:32:36 +01004549 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004550
4551 return 0;
4552
Chris Wilson52e54202016-11-14 20:41:02 +00004553err_dependencies:
4554 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004555err_requests:
4556 kmem_cache_destroy(dev_priv->requests);
4557err_vmas:
4558 kmem_cache_destroy(dev_priv->vmas);
4559err_objects:
4560 kmem_cache_destroy(dev_priv->objects);
4561err_out:
4562 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004563}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004564
Imre Deakd64aa092016-01-19 15:26:29 +02004565void i915_gem_load_cleanup(struct drm_device *dev)
4566{
4567 struct drm_i915_private *dev_priv = to_i915(dev);
4568
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004569 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4570
Matthew Auldea84aa72016-11-17 21:04:11 +00004571 mutex_lock(&dev_priv->drm.struct_mutex);
4572 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4573 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4574 mutex_unlock(&dev_priv->drm.struct_mutex);
4575
Chris Wilson52e54202016-11-14 20:41:02 +00004576 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004577 kmem_cache_destroy(dev_priv->requests);
4578 kmem_cache_destroy(dev_priv->vmas);
4579 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004580
4581 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4582 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004583}
4584
Chris Wilson6a800ea2016-09-21 14:51:07 +01004585int i915_gem_freeze(struct drm_i915_private *dev_priv)
4586{
4587 intel_runtime_pm_get(dev_priv);
4588
4589 mutex_lock(&dev_priv->drm.struct_mutex);
4590 i915_gem_shrink_all(dev_priv);
4591 mutex_unlock(&dev_priv->drm.struct_mutex);
4592
4593 intel_runtime_pm_put(dev_priv);
4594
4595 return 0;
4596}
4597
Chris Wilson461fb992016-05-14 07:26:33 +01004598int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4599{
4600 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004601 struct list_head *phases[] = {
4602 &dev_priv->mm.unbound_list,
4603 &dev_priv->mm.bound_list,
4604 NULL
4605 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004606
4607 /* Called just before we write the hibernation image.
4608 *
4609 * We need to update the domain tracking to reflect that the CPU
4610 * will be accessing all the pages to create and restore from the
4611 * hibernation, and so upon restoration those pages will be in the
4612 * CPU domain.
4613 *
4614 * To make sure the hibernation image contains the latest state,
4615 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004616 *
4617 * To try and reduce the hibernation image, we manually shrink
4618 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004619 */
4620
Chris Wilson6a800ea2016-09-21 14:51:07 +01004621 mutex_lock(&dev_priv->drm.struct_mutex);
4622 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004623
Chris Wilson7aab2d52016-09-09 20:02:18 +01004624 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004625 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004626 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4627 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4628 }
Chris Wilson461fb992016-05-14 07:26:33 +01004629 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004630 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004631
4632 return 0;
4633}
4634
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004635void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004636{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004637 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004638 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004639
4640 /* Clean up our request list when the client is going away, so that
4641 * later retire_requests won't dereference our soon-to-be-gone
4642 * file_priv.
4643 */
Chris Wilson1c255952010-09-26 11:03:27 +01004644 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004645 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004646 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004647 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004648
Chris Wilson2e1b8732015-04-27 13:41:22 +01004649 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004650 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004651 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004652 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004653 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004654}
4655
4656int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4657{
4658 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004659 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004660
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004661 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004662
4663 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4664 if (!file_priv)
4665 return -ENOMEM;
4666
4667 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004668 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004669 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004670 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004671
4672 spin_lock_init(&file_priv->mm.lock);
4673 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004674
Chris Wilsonc80ff162016-07-27 09:07:27 +01004675 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004676
Ben Widawskye422b882013-12-06 14:10:58 -08004677 ret = i915_gem_context_open(dev, file);
4678 if (ret)
4679 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004680
Ben Widawskye422b882013-12-06 14:10:58 -08004681 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004682}
4683
Daniel Vetterb680c372014-09-19 18:27:27 +02004684/**
4685 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004686 * @old: current GEM buffer for the frontbuffer slots
4687 * @new: new GEM buffer for the frontbuffer slots
4688 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004689 *
4690 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4691 * from @old and setting them in @new. Both @old and @new can be NULL.
4692 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004693void i915_gem_track_fb(struct drm_i915_gem_object *old,
4694 struct drm_i915_gem_object *new,
4695 unsigned frontbuffer_bits)
4696{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004697 /* Control of individual bits within the mask are guarded by
4698 * the owning plane->mutex, i.e. we can never see concurrent
4699 * manipulation of individual bits. But since the bitfield as a whole
4700 * is updated using RMW, we need to use atomics in order to update
4701 * the bits.
4702 */
4703 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4704 sizeof(atomic_t) * BITS_PER_BYTE);
4705
Daniel Vettera071fa02014-06-18 23:28:09 +02004706 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004707 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4708 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004709 }
4710
4711 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004712 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4713 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004714 }
4715}
4716
Dave Gordonea702992015-07-09 19:29:02 +01004717/* Allocate a new GEM object and fill it with the supplied data */
4718struct drm_i915_gem_object *
4719i915_gem_object_create_from_data(struct drm_device *dev,
4720 const void *data, size_t size)
4721{
4722 struct drm_i915_gem_object *obj;
4723 struct sg_table *sg;
4724 size_t bytes;
4725 int ret;
4726
Dave Gordond37cd8a2016-04-22 19:14:32 +01004727 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004728 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004729 return obj;
4730
4731 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4732 if (ret)
4733 goto fail;
4734
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004735 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004736 if (ret)
4737 goto fail;
4738
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004739 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004740 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004741 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004742 i915_gem_object_unpin_pages(obj);
4743
4744 if (WARN_ON(bytes != size)) {
4745 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4746 ret = -EFAULT;
4747 goto fail;
4748 }
4749
4750 return obj;
4751
4752fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004753 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004754 return ERR_PTR(ret);
4755}
Chris Wilson96d77632016-10-28 13:58:33 +01004756
4757struct scatterlist *
4758i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4759 unsigned int n,
4760 unsigned int *offset)
4761{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004762 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004763 struct scatterlist *sg;
4764 unsigned int idx, count;
4765
4766 might_sleep();
4767 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004768 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004769
4770 /* As we iterate forward through the sg, we record each entry in a
4771 * radixtree for quick repeated (backwards) lookups. If we have seen
4772 * this index previously, we will have an entry for it.
4773 *
4774 * Initial lookup is O(N), but this is amortized to O(1) for
4775 * sequential page access (where each new request is consecutive
4776 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4777 * i.e. O(1) with a large constant!
4778 */
4779 if (n < READ_ONCE(iter->sg_idx))
4780 goto lookup;
4781
4782 mutex_lock(&iter->lock);
4783
4784 /* We prefer to reuse the last sg so that repeated lookup of this
4785 * (or the subsequent) sg are fast - comparing against the last
4786 * sg is faster than going through the radixtree.
4787 */
4788
4789 sg = iter->sg_pos;
4790 idx = iter->sg_idx;
4791 count = __sg_page_count(sg);
4792
4793 while (idx + count <= n) {
4794 unsigned long exception, i;
4795 int ret;
4796
4797 /* If we cannot allocate and insert this entry, or the
4798 * individual pages from this range, cancel updating the
4799 * sg_idx so that on this lookup we are forced to linearly
4800 * scan onwards, but on future lookups we will try the
4801 * insertion again (in which case we need to be careful of
4802 * the error return reporting that we have already inserted
4803 * this index).
4804 */
4805 ret = radix_tree_insert(&iter->radix, idx, sg);
4806 if (ret && ret != -EEXIST)
4807 goto scan;
4808
4809 exception =
4810 RADIX_TREE_EXCEPTIONAL_ENTRY |
4811 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4812 for (i = 1; i < count; i++) {
4813 ret = radix_tree_insert(&iter->radix, idx + i,
4814 (void *)exception);
4815 if (ret && ret != -EEXIST)
4816 goto scan;
4817 }
4818
4819 idx += count;
4820 sg = ____sg_next(sg);
4821 count = __sg_page_count(sg);
4822 }
4823
4824scan:
4825 iter->sg_pos = sg;
4826 iter->sg_idx = idx;
4827
4828 mutex_unlock(&iter->lock);
4829
4830 if (unlikely(n < idx)) /* insertion completed by another thread */
4831 goto lookup;
4832
4833 /* In case we failed to insert the entry into the radixtree, we need
4834 * to look beyond the current sg.
4835 */
4836 while (idx + count <= n) {
4837 idx += count;
4838 sg = ____sg_next(sg);
4839 count = __sg_page_count(sg);
4840 }
4841
4842 *offset = n - idx;
4843 return sg;
4844
4845lookup:
4846 rcu_read_lock();
4847
4848 sg = radix_tree_lookup(&iter->radix, n);
4849 GEM_BUG_ON(!sg);
4850
4851 /* If this index is in the middle of multi-page sg entry,
4852 * the radixtree will contain an exceptional entry that points
4853 * to the start of that range. We will return the pointer to
4854 * the base page and the offset of this page within the
4855 * sg entry's range.
4856 */
4857 *offset = 0;
4858 if (unlikely(radix_tree_exception(sg))) {
4859 unsigned long base =
4860 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4861
4862 sg = radix_tree_lookup(&iter->radix, base);
4863 GEM_BUG_ON(!sg);
4864
4865 *offset = n - base;
4866 }
4867
4868 rcu_read_unlock();
4869
4870 return sg;
4871}
4872
4873struct page *
4874i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4875{
4876 struct scatterlist *sg;
4877 unsigned int offset;
4878
4879 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4880
4881 sg = i915_gem_object_get_sg(obj, n, &offset);
4882 return nth_page(sg_page(sg), offset);
4883}
4884
4885/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4886struct page *
4887i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4888 unsigned int n)
4889{
4890 struct page *page;
4891
4892 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004893 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004894 set_page_dirty(page);
4895
4896 return page;
4897}
4898
4899dma_addr_t
4900i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4901 unsigned long n)
4902{
4903 struct scatterlist *sg;
4904 unsigned int offset;
4905
4906 sg = i915_gem_object_get_sg(obj, n, &offset);
4907 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4908}