blob: 76126e0ae609023e4644c6aa336553a8815c7d6b [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Daniel Vetter5a6b5c82013-10-16 22:55:47 +020029#define _PIPE_INC(pipe, base, inc) ((base) + (pipe)*(inc))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010031
Eugeni Dodonov2b139522012-03-29 12:32:22 -030032#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
33
Daniel Vetter6b26c862012-04-24 14:04:12 +020034#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
35#define _MASKED_BIT_DISABLE(a) ((a) << 16)
36
Jesse Barnes585fb112008-07-29 11:54:06 -070037/* PCI config space */
38
39#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070040#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070041#define GC_CLOCK_133_200 (0 << 0)
42#define GC_CLOCK_100_200 (1 << 0)
43#define GC_CLOCK_100_133 (2 << 0)
44#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080045#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070046#define GCFGC 0xf0 /* 915+ only */
47#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
48#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
49#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020050#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
52#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
53#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
54#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
55#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070056#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070057#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
58#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
59#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
60#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
61#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
62#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
63#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
64#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
65#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
66#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
67#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
68#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
69#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
70#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
71#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
72#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
73#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
74#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
75#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070076#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
178 * Memory interface instructions used by the kernel
179 */
180#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
181
182#define MI_NOOP MI_INSTR(0, 0)
183#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
184#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200185#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700186#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
187#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
188#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
189#define MI_FLUSH MI_INSTR(0x04, 0)
190#define MI_READ_FLUSH (1 << 0)
191#define MI_EXE_FLUSH (1 << 1)
192#define MI_NO_WRITE_FLUSH (1 << 2)
193#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
194#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800195#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800196#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
197#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
198#define MI_ARB_ENABLE (1<<0)
199#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700200#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800201#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
202#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400203#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200204#define MI_OVERLAY_CONTINUE (0x0<<21)
205#define MI_OVERLAY_ON (0x1<<21)
206#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700207#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500208#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700209#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500210#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200211/* IVB has funny definitions for which plane to flip. */
212#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
213#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
214#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
215#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
216#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800218#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
219#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
220#define MI_SEMAPHORE_UPDATE (1<<21)
221#define MI_SEMAPHORE_COMPARE (1<<20)
222#define MI_SEMAPHORE_REGISTER (1<<18)
223#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
224#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
225#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
226#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
227#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
228#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
229#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
230#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
231#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
232#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
233#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
234#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
235#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800236#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
237#define MI_MM_SPACE_GTT (1<<8)
238#define MI_MM_SPACE_PHYSICAL (0<<8)
239#define MI_SAVE_EXT_STATE_EN (1<<3)
240#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800241#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800242#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700243#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
244#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
245#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
246#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000247/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
248 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
249 * simply ignores the register load under certain conditions.
250 * - One can actually load arbitrary many arbitrary registers: Simply issue x
251 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
252 */
253#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilsonffe74d72013-08-26 20:58:12 +0100254#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800255#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000256#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700257#define MI_FLUSH_DW_STORE_INDEX (1<<21)
258#define MI_INVALIDATE_TLB (1<<18)
259#define MI_FLUSH_DW_OP_STOREDW (1<<14)
260#define MI_INVALIDATE_BSD (1<<7)
261#define MI_FLUSH_DW_USE_GTT (1<<2)
262#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700263#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100264#define MI_BATCH_NON_SECURE (1)
265/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800266#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100267#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800268#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100270#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700271#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800272
Rodrigo Vivi94353732013-08-28 16:45:46 -0300273
274#define MI_PREDICATE_RESULT_2 (0x2214)
275#define LOWER_SLICE_ENABLED (1<<0)
276#define LOWER_SLICE_DISABLED (0<<0)
277
Jesse Barnes585fb112008-07-29 11:54:06 -0700278/*
279 * 3D instructions used by the kernel
280 */
281#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
282
283#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
284#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
285#define SC_UPDATE_SCISSOR (0x1<<1)
286#define SC_ENABLE_MASK (0x1<<0)
287#define SC_ENABLE (0x1<<0)
288#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
289#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
290#define SCI_YMIN_MASK (0xffff<<16)
291#define SCI_XMIN_MASK (0xffff<<0)
292#define SCI_YMAX_MASK (0xffff<<16)
293#define SCI_XMAX_MASK (0xffff<<0)
294#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
295#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
296#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
297#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
298#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
299#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
300#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
301#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
302#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
303#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
304#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
305#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
306#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
307#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
308#define BLT_DEPTH_8 (0<<24)
309#define BLT_DEPTH_16_565 (1<<24)
310#define BLT_DEPTH_16_1555 (2<<24)
311#define BLT_DEPTH_32 (3<<24)
312#define BLT_ROP_GXCOPY (0xcc<<16)
313#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
314#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
315#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
316#define ASYNC_FLIP (1<<22)
317#define DISPLAY_PLANE_A (0<<20)
318#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200319#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200320#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200321#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700322#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200323#define PIPE_CONTROL_QW_WRITE (1<<14)
324#define PIPE_CONTROL_DEPTH_STALL (1<<13)
325#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200326#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200327#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
328#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
329#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
330#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200331#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
332#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
333#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200334#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200335#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700336#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700337
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100338
339/*
340 * Reset registers
341 */
342#define DEBUG_RESET_I830 0x6070
343#define DEBUG_RESET_FULL (1<<7)
344#define DEBUG_RESET_RENDER (1<<8)
345#define DEBUG_RESET_DISPLAY (1<<9)
346
Jesse Barnes57f350b2012-03-28 13:39:25 -0700347/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300348 * IOSF sideband
349 */
350#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
351#define IOSF_DEVFN_SHIFT 24
352#define IOSF_OPCODE_SHIFT 16
353#define IOSF_PORT_SHIFT 8
354#define IOSF_BYTE_ENABLES_SHIFT 4
355#define IOSF_BAR_SHIFT 1
356#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800357#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300358#define IOSF_PORT_PUNIT 0x4
359#define IOSF_PORT_NC 0x11
360#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300361#define IOSF_PORT_GPIO_NC 0x13
362#define IOSF_PORT_CCK 0x14
363#define IOSF_PORT_CCU 0xA9
364#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530365#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300366#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
367#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
368
Jesse Barnes30a970c2013-11-04 13:48:12 -0800369/* See configdb bunit SB addr map */
370#define BUNIT_REG_BISOC 0x11
371
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300372#define PUNIT_OPCODE_REG_READ 6
373#define PUNIT_OPCODE_REG_WRITE 7
374
Jesse Barnes30a970c2013-11-04 13:48:12 -0800375#define PUNIT_REG_DSPFREQ 0x36
376#define DSPFREQSTAT_SHIFT 30
377#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
378#define DSPFREQGUAR_SHIFT 14
379#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800380#define PUNIT_REG_PWRGT_CTRL 0x60
381#define PUNIT_REG_PWRGT_STATUS 0x61
382#define PUNIT_CLK_GATE 1
383#define PUNIT_PWR_RESET 2
384#define PUNIT_PWR_GATE 3
385#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
386#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
387#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
388
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300389#define PUNIT_REG_GPU_LFM 0xd3
390#define PUNIT_REG_GPU_FREQ_REQ 0xd4
391#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300392#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300393#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
394
395#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
396#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
397
398#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
399#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
400#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
401#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
402#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
403#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
404#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
405#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
406#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
407#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
408
ymohanmabe4fc042013-08-27 23:40:56 +0300409/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800410#define CCK_FUSE_REG 0x8
411#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300412#define CCK_REG_DSI_PLL_FUSE 0x44
413#define CCK_REG_DSI_PLL_CONTROL 0x48
414#define DSI_PLL_VCO_EN (1 << 31)
415#define DSI_PLL_LDO_GATE (1 << 30)
416#define DSI_PLL_P1_POST_DIV_SHIFT 17
417#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
418#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
419#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
420#define DSI_PLL_MUX_MASK (3 << 9)
421#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
422#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
423#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
424#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
425#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
426#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
427#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
428#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
429#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
430#define DSI_PLL_LOCK (1 << 0)
431#define CCK_REG_DSI_PLL_DIVIDER 0x4c
432#define DSI_PLL_LFSR (1 << 31)
433#define DSI_PLL_FRACTION_EN (1 << 30)
434#define DSI_PLL_FRAC_COUNTER_SHIFT 27
435#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
436#define DSI_PLL_USYNC_CNT_SHIFT 18
437#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
438#define DSI_PLL_N1_DIV_SHIFT 16
439#define DSI_PLL_N1_DIV_MASK (3 << 16)
440#define DSI_PLL_M1_DIV_SHIFT 0
441#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800442#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300443
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300444/*
445 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200446 *
447 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200448 *
449 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700450 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300451#define DPIO_DEVFN 0
452#define DPIO_OPCODE_REG_WRITE 1
453#define DPIO_OPCODE_REG_READ 0
454
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200455#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
457#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
458#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700459#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700460
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800461#define DPIO_PHY(pipe) ((pipe) >> 1)
462#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
463
Daniel Vetter598fac62013-04-18 22:01:46 +0200464/*
465 * Per pipe/PLL DPIO regs
466 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800467#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700468#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200469#define DPIO_POST_DIV_DAC 0
470#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
471#define DPIO_POST_DIV_LVDS1 2
472#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700473#define DPIO_K_SHIFT (24) /* 4 bits */
474#define DPIO_P1_SHIFT (21) /* 3 bits */
475#define DPIO_P2_SHIFT (16) /* 5 bits */
476#define DPIO_N_SHIFT (12) /* 4 bits */
477#define DPIO_ENABLE_CALIBRATION (1<<11)
478#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
479#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800480#define _VLV_PLL_DW3_CH1 0x802c
481#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700482
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800483#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700484#define DPIO_REFSEL_OVERRIDE 27
485#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
486#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
487#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530488#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700489#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
490#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800491#define _VLV_PLL_DW5_CH1 0x8034
492#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700493
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800494#define _VLV_PLL_DW7_CH0 0x801c
495#define _VLV_PLL_DW7_CH1 0x803c
496#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700497
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800498#define _VLV_PLL_DW8_CH0 0x8040
499#define _VLV_PLL_DW8_CH1 0x8060
500#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200501
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800502#define VLV_PLL_DW9_BCAST 0xc044
503#define _VLV_PLL_DW9_CH0 0x8044
504#define _VLV_PLL_DW9_CH1 0x8064
505#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200506
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800507#define _VLV_PLL_DW10_CH0 0x8048
508#define _VLV_PLL_DW10_CH1 0x8068
509#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200510
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800511#define _VLV_PLL_DW11_CH0 0x804c
512#define _VLV_PLL_DW11_CH1 0x806c
513#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700514
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800515/* Spec for ref block start counts at DW10 */
516#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200517
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800518#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100519
Daniel Vetter598fac62013-04-18 22:01:46 +0200520/*
521 * Per DDI channel DPIO regs
522 */
523
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800524#define _VLV_PCS_DW0_CH0 0x8200
525#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200526#define DPIO_PCS_TX_LANE2_RESET (1<<16)
527#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800528#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200529
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800530#define _VLV_PCS_DW1_CH0 0x8204
531#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200532#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
533#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
534#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
535#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800536#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200537
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800538#define _VLV_PCS_DW8_CH0 0x8220
539#define _VLV_PCS_DW8_CH1 0x8420
540#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200541
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800542#define _VLV_PCS01_DW8_CH0 0x0220
543#define _VLV_PCS23_DW8_CH0 0x0420
544#define _VLV_PCS01_DW8_CH1 0x2620
545#define _VLV_PCS23_DW8_CH1 0x2820
546#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
547#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200548
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800549#define _VLV_PCS_DW9_CH0 0x8224
550#define _VLV_PCS_DW9_CH1 0x8424
551#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200552
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800553#define _VLV_PCS_DW11_CH0 0x822c
554#define _VLV_PCS_DW11_CH1 0x842c
555#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200556
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800557#define _VLV_PCS_DW12_CH0 0x8230
558#define _VLV_PCS_DW12_CH1 0x8430
559#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200560
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800561#define _VLV_PCS_DW14_CH0 0x8238
562#define _VLV_PCS_DW14_CH1 0x8438
563#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200564
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800565#define _VLV_PCS_DW23_CH0 0x825c
566#define _VLV_PCS_DW23_CH1 0x845c
567#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200568
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800569#define _VLV_TX_DW2_CH0 0x8288
570#define _VLV_TX_DW2_CH1 0x8488
571#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200572
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800573#define _VLV_TX_DW3_CH0 0x828c
574#define _VLV_TX_DW3_CH1 0x848c
575#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
576
577#define _VLV_TX_DW4_CH0 0x8290
578#define _VLV_TX_DW4_CH1 0x8490
579#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
580
581#define _VLV_TX3_DW4_CH0 0x690
582#define _VLV_TX3_DW4_CH1 0x2a90
583#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
584
585#define _VLV_TX_DW5_CH0 0x8294
586#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200587#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800588#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200589
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800590#define _VLV_TX_DW11_CH0 0x82ac
591#define _VLV_TX_DW11_CH1 0x84ac
592#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200593
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800594#define _VLV_TX_DW14_CH0 0x82b8
595#define _VLV_TX_DW14_CH1 0x84b8
596#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530597
Jesse Barnes585fb112008-07-29 11:54:06 -0700598/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800599 * Fence registers
600 */
601#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700602#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800603#define I830_FENCE_START_MASK 0x07f80000
604#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800605#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800606#define I830_FENCE_PITCH_SHIFT 4
607#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200608#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700609#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200610#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800611
612#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800613#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800614
615#define FENCE_REG_965_0 0x03000
616#define I965_FENCE_PITCH_SHIFT 2
617#define I965_FENCE_TILING_Y_SHIFT 1
618#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200619#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800620
Eric Anholt4e901fd2009-10-26 16:44:17 -0700621#define FENCE_REG_SANDYBRIDGE_0 0x100000
622#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300623#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700624
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100625/* control register for cpu gtt access */
626#define TILECTL 0x101000
627#define TILECTL_SWZCTL (1 << 0)
628#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
629#define TILECTL_BACKSNOOP_DIS (1 << 3)
630
Jesse Barnesde151cf2008-11-12 10:03:55 -0800631/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700632 * Instruction and interrupt control regs
633 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700634#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200635#define RENDER_RING_BASE 0x02000
636#define BSD_RING_BASE 0x04000
637#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700638#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100639#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200640#define RING_TAIL(base) ((base)+0x30)
641#define RING_HEAD(base) ((base)+0x34)
642#define RING_START(base) ((base)+0x38)
643#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000644#define RING_SYNC_0(base) ((base)+0x40)
645#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700646#define RING_SYNC_2(base) ((base)+0x48)
647#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
648#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
649#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
650#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
651#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
652#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
653#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
654#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
655#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
656#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
657#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
658#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700659#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000660#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200661#define RING_HWS_PGA(base) ((base)+0x80)
662#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100663#define ARB_MODE 0x04030
664#define ARB_MODE_SWIZZLE_SNB (1<<4)
665#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700666#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700667#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700668#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700669#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100670#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700671#define RING_FAULT_GTTSEL_MASK (1<<11)
672#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
673#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
674#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100675#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800676#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700677#define BSD_HWS_PGA_GEN7 (0x04180)
678#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700679#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200680#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000682#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700683#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700684#define TAIL_ADDR 0x001FFFF8
685#define HEAD_WRAP_COUNT 0xFFE00000
686#define HEAD_WRAP_ONE 0x00200000
687#define HEAD_ADDR 0x001FFFFC
688#define RING_NR_PAGES 0x001FF000
689#define RING_REPORT_MASK 0x00000006
690#define RING_REPORT_64K 0x00000002
691#define RING_REPORT_128K 0x00000004
692#define RING_NO_REPORT 0x00000000
693#define RING_VALID_MASK 0x00000001
694#define RING_VALID 0x00000001
695#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100696#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
697#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000698#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000699#if 0
700#define PRB0_TAIL 0x02030
701#define PRB0_HEAD 0x02034
702#define PRB0_START 0x02038
703#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700704#define PRB1_TAIL 0x02040 /* 915+ only */
705#define PRB1_HEAD 0x02044 /* 915+ only */
706#define PRB1_START 0x02048 /* 915+ only */
707#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000708#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700709#define IPEIR_I965 0x02064
710#define IPEHR_I965 0x02068
711#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700712#define GEN7_INSTDONE_1 0x0206c
713#define GEN7_SC_INSTDONE 0x07100
714#define GEN7_SAMPLER_INSTDONE 0x0e160
715#define GEN7_ROW_INSTDONE 0x0e164
716#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100717#define RING_IPEIR(base) ((base)+0x64)
718#define RING_IPEHR(base) ((base)+0x68)
719#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100720#define RING_INSTPS(base) ((base)+0x70)
721#define RING_DMA_FADD(base) ((base)+0x78)
722#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700723#define INSTPS 0x02070 /* 965+ only */
724#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700725#define ACTHD_I965 0x02074
726#define HWS_PGA 0x02080
727#define HWS_ADDRESS_MASK 0xfffff000
728#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700729#define PWRCTXA 0x2088 /* 965GM+ only */
730#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700731#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700732#define IPEHR 0x0208c
733#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700734#define NOPID 0x02094
735#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200736#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000737#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200738#define RING_BBADDR(base) ((base)+0x140)
739#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800740
Chris Wilsonf4068392010-10-27 20:36:41 +0100741#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700742#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300743#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300744#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100745#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300746#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100747#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300748#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100749#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200750#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300751#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200752#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100753
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300754#define FPGA_DBG 0x42300
755#define FPGA_DBG_RM_NOCLAIM (1<<31)
756
Chris Wilson0f3b6842013-01-15 12:05:55 +0000757#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700758/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100759#define DERRMR_PIPEA_SCANLINE (1<<0)
760#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
761#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
762#define DERRMR_PIPEA_VBLANK (1<<3)
763#define DERRMR_PIPEA_HBLANK (1<<5)
764#define DERRMR_PIPEB_SCANLINE (1<<8)
765#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
766#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
767#define DERRMR_PIPEB_VBLANK (1<<11)
768#define DERRMR_PIPEB_HBLANK (1<<13)
769/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
770#define DERRMR_PIPEC_SCANLINE (1<<14)
771#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
772#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
773#define DERRMR_PIPEC_VBLANK (1<<21)
774#define DERRMR_PIPEC_HBLANK (1<<22)
775
Chris Wilson0f3b6842013-01-15 12:05:55 +0000776
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700777/* GM45+ chicken bits -- debug workaround bits that may be required
778 * for various sorts of correct behavior. The top 16 bits of each are
779 * the enables for writing to the corresponding low bit.
780 */
781#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100782#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700783#define _3D_CHICKEN2 0x0208c
784/* Disables pipelining of read flushes past the SF-WIZ interface.
785 * Required on all Ironlake steppings according to the B-Spec, but the
786 * particular danger of not doing so is not specified.
787 */
788# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
789#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500790#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700791#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ben Widawsky7f88da02013-11-02 21:07:58 -0700792#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700793
Eric Anholt71cf39b2010-03-08 23:41:55 -0800794#define MI_MODE 0x0209c
795# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800796# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000797# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800798
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700799#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100800#define GEN6_GT_MODE_HI (1 << 9)
801#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700802
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000803#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700804#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100805#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000806#define GFX_RUN_LIST_ENABLE (1<<15)
807#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
808#define GFX_SURFACE_FAULT_ENABLE (1<<12)
809#define GFX_REPLAY_MODE (1<<11)
810#define GFX_PSMI_GRANULARITY (1<<10)
811#define GFX_PPGTT_ENABLE (1<<9)
812
Daniel Vettera7e806d2012-07-11 16:27:55 +0200813#define VLV_DISPLAY_BASE 0x180000
814
Jesse Barnes585fb112008-07-29 11:54:06 -0700815#define SCPD0 0x0209c /* 915+ only */
816#define IER 0x020a0
817#define IIR 0x020a4
818#define IMR 0x020a8
819#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200820#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700821#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200822#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
823#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
824#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
825#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
826#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700827#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200828#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700829#define EIR 0x020b0
830#define EMR 0x020b4
831#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700832#define GM45_ERROR_PAGE_TABLE (1<<5)
833#define GM45_ERROR_MEM_PRIV (1<<4)
834#define I915_ERROR_PAGE_TABLE (1<<4)
835#define GM45_ERROR_CP_PRIV (1<<3)
836#define I915_ERROR_MEMORY_REFRESH (1<<1)
837#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700838#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800839#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000840#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
841 will not assert AGPBUSY# and will only
842 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800843#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100844#define INSTPM_TLB_INVALIDATE (1<<9)
845#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700846#define ACTHD 0x020c8
847#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000848#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700849#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800850#define FW_BLC_SELF_EN_MASK (1<<31)
851#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
852#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800853#define MM_BURST_LENGTH 0x00700000
854#define MM_FIFO_WATERMARK 0x0001F000
855#define LM_BURST_LENGTH 0x00000700
856#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700857#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700858
859/* Make render/texture TLB fetches lower priorty than associated data
860 * fetches. This is not turned on by default
861 */
862#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
863
864/* Isoch request wait on GTT enable (Display A/B/C streams).
865 * Make isoch requests stall on the TLB update. May cause
866 * display underruns (test mode only)
867 */
868#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
869
870/* Block grant count for isoch requests when block count is
871 * set to a finite value.
872 */
873#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
874#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
875#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
876#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
877#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
878
879/* Enable render writes to complete in C2/C3/C4 power states.
880 * If this isn't enabled, render writes are prevented in low
881 * power states. That seems bad to me.
882 */
883#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
884
885/* This acknowledges an async flip immediately instead
886 * of waiting for 2TLB fetches.
887 */
888#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
889
890/* Enables non-sequential data reads through arbiter
891 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400892#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700893
894/* Disable FSB snooping of cacheable write cycles from binner/render
895 * command stream
896 */
897#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
898
899/* Arbiter time slice for non-isoch streams */
900#define MI_ARB_TIME_SLICE_MASK (7 << 5)
901#define MI_ARB_TIME_SLICE_1 (0 << 5)
902#define MI_ARB_TIME_SLICE_2 (1 << 5)
903#define MI_ARB_TIME_SLICE_4 (2 << 5)
904#define MI_ARB_TIME_SLICE_6 (3 << 5)
905#define MI_ARB_TIME_SLICE_8 (4 << 5)
906#define MI_ARB_TIME_SLICE_10 (5 << 5)
907#define MI_ARB_TIME_SLICE_14 (6 << 5)
908#define MI_ARB_TIME_SLICE_16 (7 << 5)
909
910/* Low priority grace period page size */
911#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
912#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
913
914/* Disable display A/B trickle feed */
915#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
916
917/* Set display plane priority */
918#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
919#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
920
Jesse Barnes585fb112008-07-29 11:54:06 -0700921#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200922#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700923#define CM0_IZ_OPT_DISABLE (1<<6)
924#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200925#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700926#define CM0_DEPTH_EVICT_DISABLE (1<<4)
927#define CM0_COLOR_EVICT_DISABLE (1<<3)
928#define CM0_DEPTH_WRITE_DISABLE (1<<1)
929#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
930#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800931#define GFX_FLSH_CNTL_GEN6 0x101008
932#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700933#define ECOSKPD 0x021d0
934#define ECO_GATING_CX_ONLY (1<<3)
935#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700936
Jesse Barnesfb046852012-03-28 13:39:26 -0700937#define CACHE_MODE_1 0x7004 /* IVB+ */
938#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
939
Jesse Barnes4efe0702011-01-18 11:25:41 -0800940#define GEN6_BLITTER_ECOSKPD 0x221d0
941#define GEN6_BLITTER_LOCK_SHIFT 16
942#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
943
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100944#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100945#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
946#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
947#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
948#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100949
Ben Widawskycc609d52013-05-28 19:22:29 -0700950/* On modern GEN architectures interrupt control consists of two sets
951 * of registers. The first set pertains to the ring generating the
952 * interrupt. The second control is for the functional block generating the
953 * interrupt. These are PM, GT, DE, etc.
954 *
955 * Luckily *knocks on wood* all the ring interrupt bits match up with the
956 * GT interrupt bits, so we don't need to duplicate the defines.
957 *
958 * These defines should cover us well from SNB->HSW with minor exceptions
959 * it can also work on ILK.
960 */
961#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
962#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
963#define GT_BLT_USER_INTERRUPT (1 << 22)
964#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
965#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700966#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -0700967#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
968#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
969#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
970#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
971#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
972#define GT_RENDER_USER_INTERRUPT (1 << 0)
973
Ben Widawsky12638c52013-05-28 19:22:31 -0700974#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
975#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
976
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700977#define GT_PARITY_ERROR(dev) \
978 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +0300979 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700980
Ben Widawskycc609d52013-05-28 19:22:29 -0700981/* These are all the "old" interrupts */
982#define ILK_BSD_USER_INTERRUPT (1<<5)
983#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
984#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
985#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
986#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
987#define I915_HWB_OOM_INTERRUPT (1<<13)
988#define I915_SYNC_STATUS_INTERRUPT (1<<12)
989#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
990#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
991#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
992#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
993#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
994#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
995#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
996#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
997#define I915_DEBUG_INTERRUPT (1<<2)
998#define I915_USER_INTERRUPT (1<<1)
999#define I915_ASLE_INTERRUPT (1<<0)
1000#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001001
1002#define GEN6_BSD_RNCID 0x12198
1003
Ben Widawskya1e969e2012-04-14 18:41:32 -07001004#define GEN7_FF_THREAD_MODE 0x20a0
1005#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001006#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001007#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1008#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1009#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1010#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001011#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001012#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1013#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1014#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1015#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1016#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1017#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1018#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1019#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1020
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001021/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001022 * Framebuffer compression (915+ only)
1023 */
1024
1025#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1026#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1027#define FBC_CONTROL 0x03208
1028#define FBC_CTL_EN (1<<31)
1029#define FBC_CTL_PERIODIC (1<<30)
1030#define FBC_CTL_INTERVAL_SHIFT (16)
1031#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001032#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001033#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001034#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001035#define FBC_COMMAND 0x0320c
1036#define FBC_CMD_COMPRESS (1<<0)
1037#define FBC_STATUS 0x03210
1038#define FBC_STAT_COMPRESSING (1<<31)
1039#define FBC_STAT_COMPRESSED (1<<30)
1040#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001041#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001042#define FBC_CONTROL2 0x03214
1043#define FBC_CTL_FENCE_DBL (0<<4)
1044#define FBC_CTL_IDLE_IMM (0<<2)
1045#define FBC_CTL_IDLE_FULL (1<<2)
1046#define FBC_CTL_IDLE_LINE (2<<2)
1047#define FBC_CTL_IDLE_DEBUG (3<<2)
1048#define FBC_CTL_CPU_FENCE (1<<1)
1049#define FBC_CTL_PLANEA (0<<0)
1050#define FBC_CTL_PLANEB (1<<0)
1051#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -07001052#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001053
1054#define FBC_LL_SIZE (1536)
1055
Jesse Barnes74dff282009-09-14 15:39:40 -07001056/* Framebuffer compression for GM45+ */
1057#define DPFC_CB_BASE 0x3200
1058#define DPFC_CONTROL 0x3208
1059#define DPFC_CTL_EN (1<<31)
1060#define DPFC_CTL_PLANEA (0<<30)
1061#define DPFC_CTL_PLANEB (1<<30)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001062#define IVB_DPFC_CTL_PLANE_SHIFT (29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001063#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001064#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001065#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001066#define DPFC_SR_EN (1<<10)
1067#define DPFC_CTL_LIMIT_1X (0<<6)
1068#define DPFC_CTL_LIMIT_2X (1<<6)
1069#define DPFC_CTL_LIMIT_4X (2<<6)
1070#define DPFC_RECOMP_CTL 0x320c
1071#define DPFC_RECOMP_STALL_EN (1<<27)
1072#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1073#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1074#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1075#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1076#define DPFC_STATUS 0x3210
1077#define DPFC_INVAL_SEG_SHIFT (16)
1078#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1079#define DPFC_COMP_SEG_SHIFT (0)
1080#define DPFC_COMP_SEG_MASK (0x000003ff)
1081#define DPFC_STATUS2 0x3214
1082#define DPFC_FENCE_YOFF 0x3218
1083#define DPFC_CHICKEN 0x3224
1084#define DPFC_HT_MODIFY (1<<31)
1085
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001086/* Framebuffer compression for Ironlake */
1087#define ILK_DPFC_CB_BASE 0x43200
1088#define ILK_DPFC_CONTROL 0x43208
1089/* The bit 28-8 is reserved */
1090#define DPFC_RESERVED (0x1FFFFF00)
1091#define ILK_DPFC_RECOMP_CTL 0x4320c
1092#define ILK_DPFC_STATUS 0x43210
1093#define ILK_DPFC_FENCE_YOFF 0x43218
1094#define ILK_DPFC_CHICKEN 0x43224
1095#define ILK_FBC_RT_BASE 0x2128
1096#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001097#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001098
1099#define ILK_DISPLAY_CHICKEN1 0x42000
1100#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001101#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001102
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001103
Jesse Barnes585fb112008-07-29 11:54:06 -07001104/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001105 * Framebuffer compression for Sandybridge
1106 *
1107 * The following two registers are of type GTTMMADR
1108 */
1109#define SNB_DPFC_CTL_SA 0x100100
1110#define SNB_CPU_FENCE_ENABLE (1<<29)
1111#define DPFC_CPU_FENCE_OFFSET 0x100104
1112
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001113/* Framebuffer compression for Ivybridge */
1114#define IVB_FBC_RT_BASE 0x7020
1115
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001116#define IPS_CTL 0x43408
1117#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001118
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001119#define MSG_FBC_REND_STATE 0x50380
1120#define FBC_REND_NUKE (1<<2)
1121#define FBC_REND_CACHE_CLEAN (1<<1)
1122
Rodrigo Vivi28554162013-05-06 19:37:37 -03001123#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1124#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1125#define HSW_BYPASS_FBC_QUEUE (1<<22)
1126#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1127 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1128 _HSW_PIPE_SLICE_CHICKEN_1_B)
1129
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001130/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001131 * GPIO regs
1132 */
1133#define GPIOA 0x5010
1134#define GPIOB 0x5014
1135#define GPIOC 0x5018
1136#define GPIOD 0x501c
1137#define GPIOE 0x5020
1138#define GPIOF 0x5024
1139#define GPIOG 0x5028
1140#define GPIOH 0x502c
1141# define GPIO_CLOCK_DIR_MASK (1 << 0)
1142# define GPIO_CLOCK_DIR_IN (0 << 1)
1143# define GPIO_CLOCK_DIR_OUT (1 << 1)
1144# define GPIO_CLOCK_VAL_MASK (1 << 2)
1145# define GPIO_CLOCK_VAL_OUT (1 << 3)
1146# define GPIO_CLOCK_VAL_IN (1 << 4)
1147# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1148# define GPIO_DATA_DIR_MASK (1 << 8)
1149# define GPIO_DATA_DIR_IN (0 << 9)
1150# define GPIO_DATA_DIR_OUT (1 << 9)
1151# define GPIO_DATA_VAL_MASK (1 << 10)
1152# define GPIO_DATA_VAL_OUT (1 << 11)
1153# define GPIO_DATA_VAL_IN (1 << 12)
1154# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1155
Chris Wilsonf899fc62010-07-20 15:44:45 -07001156#define GMBUS0 0x5100 /* clock/port select */
1157#define GMBUS_RATE_100KHZ (0<<8)
1158#define GMBUS_RATE_50KHZ (1<<8)
1159#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1160#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1161#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1162#define GMBUS_PORT_DISABLED 0
1163#define GMBUS_PORT_SSC 1
1164#define GMBUS_PORT_VGADDC 2
1165#define GMBUS_PORT_PANEL 3
1166#define GMBUS_PORT_DPC 4 /* HDMIC */
1167#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001168#define GMBUS_PORT_DPD 6 /* HDMID */
1169#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001170#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001171#define GMBUS1 0x5104 /* command/status */
1172#define GMBUS_SW_CLR_INT (1<<31)
1173#define GMBUS_SW_RDY (1<<30)
1174#define GMBUS_ENT (1<<29) /* enable timeout */
1175#define GMBUS_CYCLE_NONE (0<<25)
1176#define GMBUS_CYCLE_WAIT (1<<25)
1177#define GMBUS_CYCLE_INDEX (2<<25)
1178#define GMBUS_CYCLE_STOP (4<<25)
1179#define GMBUS_BYTE_COUNT_SHIFT 16
1180#define GMBUS_SLAVE_INDEX_SHIFT 8
1181#define GMBUS_SLAVE_ADDR_SHIFT 1
1182#define GMBUS_SLAVE_READ (1<<0)
1183#define GMBUS_SLAVE_WRITE (0<<0)
1184#define GMBUS2 0x5108 /* status */
1185#define GMBUS_INUSE (1<<15)
1186#define GMBUS_HW_WAIT_PHASE (1<<14)
1187#define GMBUS_STALL_TIMEOUT (1<<13)
1188#define GMBUS_INT (1<<12)
1189#define GMBUS_HW_RDY (1<<11)
1190#define GMBUS_SATOER (1<<10)
1191#define GMBUS_ACTIVE (1<<9)
1192#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1193#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1194#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1195#define GMBUS_NAK_EN (1<<3)
1196#define GMBUS_IDLE_EN (1<<2)
1197#define GMBUS_HW_WAIT_EN (1<<1)
1198#define GMBUS_HW_RDY_EN (1<<0)
1199#define GMBUS5 0x5120 /* byte index */
1200#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001201
Jesse Barnes585fb112008-07-29 11:54:06 -07001202/*
1203 * Clock control & power management
1204 */
1205
1206#define VGA0 0x6000
1207#define VGA1 0x6004
1208#define VGA_PD 0x6010
1209#define VGA0_PD_P2_DIV_4 (1 << 7)
1210#define VGA0_PD_P1_DIV_2 (1 << 5)
1211#define VGA0_PD_P1_SHIFT 0
1212#define VGA0_PD_P1_MASK (0x1f << 0)
1213#define VGA1_PD_P2_DIV_4 (1 << 15)
1214#define VGA1_PD_P1_DIV_2 (1 << 13)
1215#define VGA1_PD_P1_SHIFT 8
1216#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001217#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1218#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001220#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001221#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1222#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001223#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001224#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001225#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001226#define DPLL_VGA_MODE_DIS (1 << 28)
1227#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1228#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1229#define DPLL_MODE_MASK (3 << 26)
1230#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1231#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1232#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1233#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1234#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1235#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001236#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001237#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001238#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001239#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001240#define DPLL_PORTC_READY_MASK (0xf << 4)
1241#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001242
Jesse Barnes585fb112008-07-29 11:54:06 -07001243#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1244/*
1245 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1246 * this field (only one bit may be set).
1247 */
1248#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1249#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001250#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001251/* i830, required in DVO non-gang */
1252#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1253#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1254#define PLL_REF_INPUT_DREFCLK (0 << 13)
1255#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1256#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1257#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1258#define PLL_REF_INPUT_MASK (3 << 13)
1259#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001260/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001261# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1262# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1263# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1264# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1265# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1266
Jesse Barnes585fb112008-07-29 11:54:06 -07001267/*
1268 * Parallel to Serial Load Pulse phase selection.
1269 * Selects the phase for the 10X DPLL clock for the PCIe
1270 * digital display port. The range is 4 to 13; 10 or more
1271 * is just a flip delay. The default is 6
1272 */
1273#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1274#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1275/*
1276 * SDVO multiplier for 945G/GM. Not used on 965.
1277 */
1278#define SDVO_MULTIPLIER_MASK 0x000000ff
1279#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1280#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001281#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001282/*
1283 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1284 *
1285 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1286 */
1287#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1288#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1289/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1290#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1291#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1292/*
1293 * SDVO/UDI pixel multiplier.
1294 *
1295 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1296 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1297 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1298 * dummy bytes in the datastream at an increased clock rate, with both sides of
1299 * the link knowing how many bytes are fill.
1300 *
1301 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1302 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1303 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1304 * through an SDVO command.
1305 *
1306 * This register field has values of multiplication factor minus 1, with
1307 * a maximum multiplier of 5 for SDVO.
1308 */
1309#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1310#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1311/*
1312 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1313 * This best be set to the default value (3) or the CRT won't work. No,
1314 * I don't entirely understand what this does...
1315 */
1316#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1317#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001318#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001320
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001321#define _FPA0 0x06040
1322#define _FPA1 0x06044
1323#define _FPB0 0x06048
1324#define _FPB1 0x0604c
1325#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1326#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001327#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001328#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001329#define FP_N_DIV_SHIFT 16
1330#define FP_M1_DIV_MASK 0x00003f00
1331#define FP_M1_DIV_SHIFT 8
1332#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001333#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001334#define FP_M2_DIV_SHIFT 0
1335#define DPLL_TEST 0x606c
1336#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1337#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1338#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1339#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1340#define DPLLB_TEST_N_BYPASS (1 << 19)
1341#define DPLLB_TEST_M_BYPASS (1 << 18)
1342#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1343#define DPLLA_TEST_N_BYPASS (1 << 3)
1344#define DPLLA_TEST_M_BYPASS (1 << 2)
1345#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1346#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001347#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001348#define DSTATE_PLL_D3_OFF (1<<3)
1349#define DSTATE_GFX_CLOCK_GATING (1<<1)
1350#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03001351#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001352# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1353# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1354# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1355# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1356# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1357# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1358# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1359# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1360# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1361# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1362# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1363# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1364# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1365# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1366# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1367# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1368# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1369# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1370# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1371# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1372# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1373# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1374# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1375# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1376# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1377# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1378# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1379# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1380/**
1381 * This bit must be set on the 830 to prevent hangs when turning off the
1382 * overlay scaler.
1383 */
1384# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1385# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1386# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1387# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1388# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1389
1390#define RENCLK_GATE_D1 0x6204
1391# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1392# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1393# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1394# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1395# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1396# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1397# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1398# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1399# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1400/** This bit must be unset on 855,865 */
1401# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1402# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1403# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1404# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1405/** This bit must be set on 855,865. */
1406# define SV_CLOCK_GATE_DISABLE (1 << 0)
1407# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1408# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1409# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1410# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1411# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1412# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1413# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1414# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1415# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1416# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1417# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1418# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1419# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1420# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1421# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1422# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1423# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1424
1425# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1426/** This bit must always be set on 965G/965GM */
1427# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1428# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1429# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1430# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1431# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1432# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1433/** This bit must always be set on 965G */
1434# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1435# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1436# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1437# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1438# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1439# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1440# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1441# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1442# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1443# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1444# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1445# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1446# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1447# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1448# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1449# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1450# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1451# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1452# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1453
1454#define RENCLK_GATE_D2 0x6208
1455#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1456#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1457#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1458#define RAMCLK_GATE_D 0x6210 /* CRL only */
1459#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001460
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001461#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001462#define FW_CSPWRDWNEN (1<<15)
1463
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001464#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1465
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001466#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1467#define CDCLK_FREQ_SHIFT 4
1468#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1469#define CZCLK_FREQ_MASK 0xf
1470#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1471
Jesse Barnes585fb112008-07-29 11:54:06 -07001472/*
1473 * Palette regs
1474 */
1475
Ville Syrjälä4b059982013-01-24 15:29:47 +02001476#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1477#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001478#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001479
Eric Anholt673a3942008-07-30 12:06:12 -07001480/* MCH MMIO space */
1481
1482/*
1483 * MCHBAR mirror.
1484 *
1485 * This mirrors the MCHBAR MMIO space whose location is determined by
1486 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1487 * every way. It is not accessible from the CP register read instructions.
1488 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001489 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1490 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001491 */
1492#define MCHBAR_MIRROR_BASE 0x10000
1493
Yuanhan Liu13982612010-12-15 15:42:31 +08001494#define MCHBAR_MIRROR_BASE_SNB 0x140000
1495
Chris Wilson3ebecd02013-04-12 19:10:13 +01001496/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001497#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001498
Eric Anholt673a3942008-07-30 12:06:12 -07001499/** 915-945 and GM965 MCH register controlling DRAM channel access */
1500#define DCC 0x10200
1501#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1502#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1503#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1504#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1505#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001506#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001507
Li Peng95534262010-05-18 18:58:44 +08001508/** Pineview MCH register contains DDR3 setting */
1509#define CSHRDDR3CTL 0x101a8
1510#define CSHRDDR3CTL_DDR3 (1 << 2)
1511
Eric Anholt673a3942008-07-30 12:06:12 -07001512/** 965 MCH register controlling DRAM channel configuration */
1513#define C0DRB3 0x10206
1514#define C1DRB3 0x10606
1515
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001516/** snb MCH registers for reading the DRAM channel configuration */
1517#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1518#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1519#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1520#define MAD_DIMM_ECC_MASK (0x3 << 24)
1521#define MAD_DIMM_ECC_OFF (0x0 << 24)
1522#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1523#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1524#define MAD_DIMM_ECC_ON (0x3 << 24)
1525#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1526#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1527#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1528#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1529#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1530#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1531#define MAD_DIMM_A_SELECT (0x1 << 16)
1532/* DIMM sizes are in multiples of 256mb. */
1533#define MAD_DIMM_B_SIZE_SHIFT 8
1534#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1535#define MAD_DIMM_A_SIZE_SHIFT 0
1536#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1537
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001538/** snb MCH registers for priority tuning */
1539#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1540#define MCH_SSKPD_WM0_MASK 0x3f
1541#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001542
Jesse Barnesec013e72013-08-20 10:29:23 +01001543#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1544
Keith Packardb11248d2009-06-11 22:28:56 -07001545/* Clocking configuration register */
1546#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001547#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001548#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1549#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1550#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1551#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1552#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001553/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001554#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001555#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001556#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001557#define CLKCFG_MEM_533 (1 << 4)
1558#define CLKCFG_MEM_667 (2 << 4)
1559#define CLKCFG_MEM_800 (3 << 4)
1560#define CLKCFG_MEM_MASK (7 << 4)
1561
Jesse Barnesea056c12010-09-10 10:02:13 -07001562#define TSC1 0x11001
1563#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001564#define TR1 0x11006
1565#define TSFS 0x11020
1566#define TSFS_SLOPE_MASK 0x0000ff00
1567#define TSFS_SLOPE_SHIFT 8
1568#define TSFS_INTR_MASK 0x000000ff
1569
Jesse Barnesf97108d2010-01-29 11:27:07 -08001570#define CRSTANDVID 0x11100
1571#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1572#define PXVFREQ_PX_MASK 0x7f000000
1573#define PXVFREQ_PX_SHIFT 24
1574#define VIDFREQ_BASE 0x11110
1575#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1576#define VIDFREQ2 0x11114
1577#define VIDFREQ3 0x11118
1578#define VIDFREQ4 0x1111c
1579#define VIDFREQ_P0_MASK 0x1f000000
1580#define VIDFREQ_P0_SHIFT 24
1581#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1582#define VIDFREQ_P0_CSCLK_SHIFT 20
1583#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1584#define VIDFREQ_P0_CRCLK_SHIFT 16
1585#define VIDFREQ_P1_MASK 0x00001f00
1586#define VIDFREQ_P1_SHIFT 8
1587#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1588#define VIDFREQ_P1_CSCLK_SHIFT 4
1589#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1590#define INTTOEXT_BASE_ILK 0x11300
1591#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1592#define INTTOEXT_MAP3_SHIFT 24
1593#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1594#define INTTOEXT_MAP2_SHIFT 16
1595#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1596#define INTTOEXT_MAP1_SHIFT 8
1597#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1598#define INTTOEXT_MAP0_SHIFT 0
1599#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1600#define MEMSWCTL 0x11170 /* Ironlake only */
1601#define MEMCTL_CMD_MASK 0xe000
1602#define MEMCTL_CMD_SHIFT 13
1603#define MEMCTL_CMD_RCLK_OFF 0
1604#define MEMCTL_CMD_RCLK_ON 1
1605#define MEMCTL_CMD_CHFREQ 2
1606#define MEMCTL_CMD_CHVID 3
1607#define MEMCTL_CMD_VMMOFF 4
1608#define MEMCTL_CMD_VMMON 5
1609#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1610 when command complete */
1611#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1612#define MEMCTL_FREQ_SHIFT 8
1613#define MEMCTL_SFCAVM (1<<7)
1614#define MEMCTL_TGT_VID_MASK 0x007f
1615#define MEMIHYST 0x1117c
1616#define MEMINTREN 0x11180 /* 16 bits */
1617#define MEMINT_RSEXIT_EN (1<<8)
1618#define MEMINT_CX_SUPR_EN (1<<7)
1619#define MEMINT_CONT_BUSY_EN (1<<6)
1620#define MEMINT_AVG_BUSY_EN (1<<5)
1621#define MEMINT_EVAL_CHG_EN (1<<4)
1622#define MEMINT_MON_IDLE_EN (1<<3)
1623#define MEMINT_UP_EVAL_EN (1<<2)
1624#define MEMINT_DOWN_EVAL_EN (1<<1)
1625#define MEMINT_SW_CMD_EN (1<<0)
1626#define MEMINTRSTR 0x11182 /* 16 bits */
1627#define MEM_RSEXIT_MASK 0xc000
1628#define MEM_RSEXIT_SHIFT 14
1629#define MEM_CONT_BUSY_MASK 0x3000
1630#define MEM_CONT_BUSY_SHIFT 12
1631#define MEM_AVG_BUSY_MASK 0x0c00
1632#define MEM_AVG_BUSY_SHIFT 10
1633#define MEM_EVAL_CHG_MASK 0x0300
1634#define MEM_EVAL_BUSY_SHIFT 8
1635#define MEM_MON_IDLE_MASK 0x00c0
1636#define MEM_MON_IDLE_SHIFT 6
1637#define MEM_UP_EVAL_MASK 0x0030
1638#define MEM_UP_EVAL_SHIFT 4
1639#define MEM_DOWN_EVAL_MASK 0x000c
1640#define MEM_DOWN_EVAL_SHIFT 2
1641#define MEM_SW_CMD_MASK 0x0003
1642#define MEM_INT_STEER_GFX 0
1643#define MEM_INT_STEER_CMR 1
1644#define MEM_INT_STEER_SMI 2
1645#define MEM_INT_STEER_SCI 3
1646#define MEMINTRSTS 0x11184
1647#define MEMINT_RSEXIT (1<<7)
1648#define MEMINT_CONT_BUSY (1<<6)
1649#define MEMINT_AVG_BUSY (1<<5)
1650#define MEMINT_EVAL_CHG (1<<4)
1651#define MEMINT_MON_IDLE (1<<3)
1652#define MEMINT_UP_EVAL (1<<2)
1653#define MEMINT_DOWN_EVAL (1<<1)
1654#define MEMINT_SW_CMD (1<<0)
1655#define MEMMODECTL 0x11190
1656#define MEMMODE_BOOST_EN (1<<31)
1657#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1658#define MEMMODE_BOOST_FREQ_SHIFT 24
1659#define MEMMODE_IDLE_MODE_MASK 0x00030000
1660#define MEMMODE_IDLE_MODE_SHIFT 16
1661#define MEMMODE_IDLE_MODE_EVAL 0
1662#define MEMMODE_IDLE_MODE_CONT 1
1663#define MEMMODE_HWIDLE_EN (1<<15)
1664#define MEMMODE_SWMODE_EN (1<<14)
1665#define MEMMODE_RCLK_GATE (1<<13)
1666#define MEMMODE_HW_UPDATE (1<<12)
1667#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1668#define MEMMODE_FSTART_SHIFT 8
1669#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1670#define MEMMODE_FMAX_SHIFT 4
1671#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1672#define RCBMAXAVG 0x1119c
1673#define MEMSWCTL2 0x1119e /* Cantiga only */
1674#define SWMEMCMD_RENDER_OFF (0 << 13)
1675#define SWMEMCMD_RENDER_ON (1 << 13)
1676#define SWMEMCMD_SWFREQ (2 << 13)
1677#define SWMEMCMD_TARVID (3 << 13)
1678#define SWMEMCMD_VRM_OFF (4 << 13)
1679#define SWMEMCMD_VRM_ON (5 << 13)
1680#define CMDSTS (1<<12)
1681#define SFCAVM (1<<11)
1682#define SWFREQ_MASK 0x0380 /* P0-7 */
1683#define SWFREQ_SHIFT 7
1684#define TARVID_MASK 0x001f
1685#define MEMSTAT_CTG 0x111a0
1686#define RCBMINAVG 0x111a0
1687#define RCUPEI 0x111b0
1688#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001689#define RSTDBYCTL 0x111b8
1690#define RS1EN (1<<31)
1691#define RS2EN (1<<30)
1692#define RS3EN (1<<29)
1693#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1694#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1695#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1696#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1697#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1698#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1699#define RSX_STATUS_MASK (7<<20)
1700#define RSX_STATUS_ON (0<<20)
1701#define RSX_STATUS_RC1 (1<<20)
1702#define RSX_STATUS_RC1E (2<<20)
1703#define RSX_STATUS_RS1 (3<<20)
1704#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1705#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1706#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1707#define RSX_STATUS_RSVD2 (7<<20)
1708#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1709#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1710#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1711#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1712#define RS1CONTSAV_MASK (3<<14)
1713#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1714#define RS1CONTSAV_RSVD (1<<14)
1715#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1716#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1717#define NORMSLEXLAT_MASK (3<<12)
1718#define SLOW_RS123 (0<<12)
1719#define SLOW_RS23 (1<<12)
1720#define SLOW_RS3 (2<<12)
1721#define NORMAL_RS123 (3<<12)
1722#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1723#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1724#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1725#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1726#define RS_CSTATE_MASK (3<<4)
1727#define RS_CSTATE_C367_RS1 (0<<4)
1728#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1729#define RS_CSTATE_RSVD (2<<4)
1730#define RS_CSTATE_C367_RS2 (3<<4)
1731#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1732#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001733#define VIDCTL 0x111c0
1734#define VIDSTS 0x111c8
1735#define VIDSTART 0x111cc /* 8 bits */
1736#define MEMSTAT_ILK 0x111f8
1737#define MEMSTAT_VID_MASK 0x7f00
1738#define MEMSTAT_VID_SHIFT 8
1739#define MEMSTAT_PSTATE_MASK 0x00f8
1740#define MEMSTAT_PSTATE_SHIFT 3
1741#define MEMSTAT_MON_ACTV (1<<2)
1742#define MEMSTAT_SRC_CTL_MASK 0x0003
1743#define MEMSTAT_SRC_CTL_CORE 0
1744#define MEMSTAT_SRC_CTL_TRB 1
1745#define MEMSTAT_SRC_CTL_THM 2
1746#define MEMSTAT_SRC_CTL_STDBY 3
1747#define RCPREVBSYTUPAVG 0x113b8
1748#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001749#define PMMISC 0x11214
1750#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001751#define SDEW 0x1124c
1752#define CSIEW0 0x11250
1753#define CSIEW1 0x11254
1754#define CSIEW2 0x11258
1755#define PEW 0x1125c
1756#define DEW 0x11270
1757#define MCHAFE 0x112c0
1758#define CSIEC 0x112e0
1759#define DMIEC 0x112e4
1760#define DDREC 0x112e8
1761#define PEG0EC 0x112ec
1762#define PEG1EC 0x112f0
1763#define GFXEC 0x112f4
1764#define RPPREVBSYTUPAVG 0x113b8
1765#define RPPREVBSYTDNAVG 0x113bc
1766#define ECR 0x11600
1767#define ECR_GPFE (1<<31)
1768#define ECR_IMONE (1<<30)
1769#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1770#define OGW0 0x11608
1771#define OGW1 0x1160c
1772#define EG0 0x11610
1773#define EG1 0x11614
1774#define EG2 0x11618
1775#define EG3 0x1161c
1776#define EG4 0x11620
1777#define EG5 0x11624
1778#define EG6 0x11628
1779#define EG7 0x1162c
1780#define PXW 0x11664
1781#define PXWL 0x11680
1782#define LCFUSE02 0x116c0
1783#define LCFUSE_HIV_MASK 0x000000ff
1784#define CSIPLL0 0x12c10
1785#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001786#define PEG_BAND_GAP_DATA 0x14d68
1787
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001788#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1789#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1790#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1791
Ben Widawsky153b4b952013-10-22 22:05:09 -07001792#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1793#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1794#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001795
Jesse Barnes585fb112008-07-29 11:54:06 -07001796/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001797 * Logical Context regs
1798 */
1799#define CCID 0x2180
1800#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001801/*
1802 * Notes on SNB/IVB/VLV context size:
1803 * - Power context is saved elsewhere (LLC or stolen)
1804 * - Ring/execlist context is saved on SNB, not on IVB
1805 * - Extended context size already includes render context size
1806 * - We always need to follow the extended context size.
1807 * SNB BSpec has comments indicating that we should use the
1808 * render context size instead if execlists are disabled, but
1809 * based on empirical testing that's just nonsense.
1810 * - Pipelined/VF state is saved on SNB/IVB respectively
1811 * - GT1 size just indicates how much of render context
1812 * doesn't need saving on GT1
1813 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001814#define CXT_SIZE 0x21a0
1815#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1816#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1817#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1818#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1819#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001820#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001821 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1822 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001823#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001824#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1825#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001826#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1827#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1828#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1829#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001830#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001831 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001832/* Haswell does have the CXT_SIZE register however it does not appear to be
1833 * valid. Now, docs explain in dwords what is in the context object. The full
1834 * size is 70720 bytes, however, the power context and execlist context will
1835 * never be saved (power context is stored elsewhere, and execlists don't work
1836 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1837 */
1838#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001839/* Same as Haswell, but 72064 bytes now. */
1840#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1841
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001842
Jesse Barnese454a052013-09-26 17:55:58 -07001843#define VLV_CLK_CTL2 0x101104
1844#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1845
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001846/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001847 * Overlay regs
1848 */
1849
1850#define OVADD 0x30000
1851#define DOVSTA 0x30008
1852#define OC_BUF (0x3<<20)
1853#define OGAMC5 0x30010
1854#define OGAMC4 0x30014
1855#define OGAMC3 0x30018
1856#define OGAMC2 0x3001c
1857#define OGAMC1 0x30020
1858#define OGAMC0 0x30024
1859
1860/*
1861 * Display engine regs
1862 */
1863
Shuang He8bf1e9f2013-10-15 18:55:27 +01001864/* Pipe A CRC regs */
1865#define _PIPE_CRC_CTL_A (dev_priv->info->display_mmio_offset + 0x60050)
1866#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001867/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001868#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1869#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1870#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001871/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001872#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1873#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1874#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1875/* embedded DP port on the north display block, reserved on ivb */
1876#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1877#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02001878/* vlv source selection */
1879#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1880#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1881#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1882/* with DP port the pipe source is invalid */
1883#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1884#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1885#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1886/* gen3+ source selection */
1887#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1888#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1889#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1890/* with DP/TV port the pipe source is invalid */
1891#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1892#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1893#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1894#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1895#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1896/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02001897#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001898
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001899#define _PIPE_CRC_RES_1_A_IVB 0x60064
1900#define _PIPE_CRC_RES_2_A_IVB 0x60068
1901#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1902#define _PIPE_CRC_RES_4_A_IVB 0x60070
1903#define _PIPE_CRC_RES_5_A_IVB 0x60074
1904
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001905#define _PIPE_CRC_RES_RED_A (dev_priv->info->display_mmio_offset + 0x60060)
1906#define _PIPE_CRC_RES_GREEN_A (dev_priv->info->display_mmio_offset + 0x60064)
1907#define _PIPE_CRC_RES_BLUE_A (dev_priv->info->display_mmio_offset + 0x60068)
1908#define _PIPE_CRC_RES_RES1_A_I915 (dev_priv->info->display_mmio_offset + 0x6006c)
1909#define _PIPE_CRC_RES_RES2_A_G4X (dev_priv->info->display_mmio_offset + 0x60080)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001910
1911/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001912#define _PIPE_CRC_RES_1_B_IVB 0x61064
1913#define _PIPE_CRC_RES_2_B_IVB 0x61068
1914#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1915#define _PIPE_CRC_RES_4_B_IVB 0x61070
1916#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01001917
Daniel Vetterb073aea2013-10-16 22:55:57 +02001918#define PIPE_CRC_CTL(pipe) _PIPE_INC(pipe, _PIPE_CRC_CTL_A, 0x01000)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001919#define PIPE_CRC_RES_1_IVB(pipe) \
1920 _PIPE(pipe, _PIPE_CRC_RES_1_A_IVB, _PIPE_CRC_RES_1_B_IVB)
1921#define PIPE_CRC_RES_2_IVB(pipe) \
1922 _PIPE(pipe, _PIPE_CRC_RES_2_A_IVB, _PIPE_CRC_RES_2_B_IVB)
1923#define PIPE_CRC_RES_3_IVB(pipe) \
1924 _PIPE(pipe, _PIPE_CRC_RES_3_A_IVB, _PIPE_CRC_RES_3_B_IVB)
1925#define PIPE_CRC_RES_4_IVB(pipe) \
1926 _PIPE(pipe, _PIPE_CRC_RES_4_A_IVB, _PIPE_CRC_RES_4_B_IVB)
1927#define PIPE_CRC_RES_5_IVB(pipe) \
1928 _PIPE(pipe, _PIPE_CRC_RES_5_A_IVB, _PIPE_CRC_RES_5_B_IVB)
1929
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001930#define PIPE_CRC_RES_RED(pipe) \
1931 _PIPE_INC(pipe, _PIPE_CRC_RES_RED_A, 0x01000)
1932#define PIPE_CRC_RES_GREEN(pipe) \
1933 _PIPE_INC(pipe, _PIPE_CRC_RES_GREEN_A, 0x01000)
1934#define PIPE_CRC_RES_BLUE(pipe) \
1935 _PIPE_INC(pipe, _PIPE_CRC_RES_BLUE_A, 0x01000)
1936#define PIPE_CRC_RES_RES1_I915(pipe) \
1937 _PIPE_INC(pipe, _PIPE_CRC_RES_RES1_A_I915, 0x01000)
1938#define PIPE_CRC_RES_RES2_G4X(pipe) \
1939 _PIPE_INC(pipe, _PIPE_CRC_RES_RES2_A_G4X, 0x01000)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02001940
Jesse Barnes585fb112008-07-29 11:54:06 -07001941/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001942#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1943#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1944#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1945#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1946#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1947#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1948#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1949#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1950#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001951
1952/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001953#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1954#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1955#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1956#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1957#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1958#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1959#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1960#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1961#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001962
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001963#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1964#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1965#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1966#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1967#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1968#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001969#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001970#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001971
Ben Widawskyed8546a2013-11-04 22:45:05 -08001972/* HSW+ eDP PSR registers */
1973#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07001974#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001975#define EDP_PSR_ENABLE (1<<31)
1976#define EDP_PSR_LINK_DISABLE (0<<27)
1977#define EDP_PSR_LINK_STANDBY (1<<27)
1978#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1979#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1980#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1981#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1982#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1983#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1984#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1985#define EDP_PSR_TP1_TP2_SEL (0<<11)
1986#define EDP_PSR_TP1_TP3_SEL (1<<11)
1987#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1988#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1989#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1990#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1991#define EDP_PSR_TP1_TIME_500us (0<<4)
1992#define EDP_PSR_TP1_TIME_100us (1<<4)
1993#define EDP_PSR_TP1_TIME_2500us (2<<4)
1994#define EDP_PSR_TP1_TIME_0us (3<<4)
1995#define EDP_PSR_IDLE_FRAME_SHIFT 0
1996
Ben Widawsky18b59922013-09-20 09:35:30 -07001997#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1998#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001999#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002000#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002001#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002002#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2003#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2004#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002005
Ben Widawsky18b59922013-09-20 09:35:30 -07002006#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002007#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002008#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2009#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2010#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2011#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2012#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2013#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2014#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2015#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2016#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2017#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2018#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2019#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2020#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2021#define EDP_PSR_STATUS_COUNT_SHIFT 16
2022#define EDP_PSR_STATUS_COUNT_MASK 0xf
2023#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2024#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2025#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2026#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2027#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2028#define EDP_PSR_STATUS_IDLE_MASK 0xf
2029
Ben Widawsky18b59922013-09-20 09:35:30 -07002030#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002031#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002032
Ben Widawsky18b59922013-09-20 09:35:30 -07002033#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002034#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2035#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2036#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2037
Jesse Barnes585fb112008-07-29 11:54:06 -07002038/* VGA port control */
2039#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002040#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002041#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002042
Jesse Barnes585fb112008-07-29 11:54:06 -07002043#define ADPA_DAC_ENABLE (1<<31)
2044#define ADPA_DAC_DISABLE 0
2045#define ADPA_PIPE_SELECT_MASK (1<<30)
2046#define ADPA_PIPE_A_SELECT 0
2047#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002048#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002049/* CPT uses bits 29:30 for pch transcoder select */
2050#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2051#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2052#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2053#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2054#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2055#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2056#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2057#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2058#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2059#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2060#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2061#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2062#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2063#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2064#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2065#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2066#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2067#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2068#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002069#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2070#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002071#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002072#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002073#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002074#define ADPA_HSYNC_CNTL_ENABLE 0
2075#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2076#define ADPA_VSYNC_ACTIVE_LOW 0
2077#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2078#define ADPA_HSYNC_ACTIVE_LOW 0
2079#define ADPA_DPMS_MASK (~(3<<10))
2080#define ADPA_DPMS_ON (0<<10)
2081#define ADPA_DPMS_SUSPEND (1<<10)
2082#define ADPA_DPMS_STANDBY (2<<10)
2083#define ADPA_DPMS_OFF (3<<10)
2084
Chris Wilson939fe4d2010-10-09 10:33:26 +01002085
Jesse Barnes585fb112008-07-29 11:54:06 -07002086/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02002087#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002088#define PORTB_HOTPLUG_INT_EN (1 << 29)
2089#define PORTC_HOTPLUG_INT_EN (1 << 28)
2090#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002091#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2092#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2093#define TV_HOTPLUG_INT_EN (1 << 18)
2094#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002095#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2096 PORTC_HOTPLUG_INT_EN | \
2097 PORTD_HOTPLUG_INT_EN | \
2098 SDVOC_HOTPLUG_INT_EN | \
2099 SDVOB_HOTPLUG_INT_EN | \
2100 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002101#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002102#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2103/* must use period 64 on GM45 according to docs */
2104#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2105#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2106#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2107#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2108#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2109#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2110#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2111#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2112#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2113#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2114#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2115#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002116
Ville Syrjälä67d62c52013-01-24 15:29:44 +02002117#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002118/*
2119 * HDMI/DP bits are gen4+
2120 *
2121 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2122 * Please check the detailed lore in the commit message for for experimental
2123 * evidence.
2124 */
2125#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002126#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002127#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
Daniel Vetter26739f12013-02-07 12:42:32 +01002128#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2129#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2130#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002131/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002132#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2133#define TV_HOTPLUG_INT_STATUS (1 << 10)
2134#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2135#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2136#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2137#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002138#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2139#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2140#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
2141#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (1 << 4)
Chris Wilson084b6122012-05-11 18:01:33 +01002142/* SDVO is different across gen3/4 */
2143#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2144#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002145/*
2146 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2147 * since reality corrobates that they're the same as on gen3. But keep these
2148 * bits here (and the comment!) to help any other lost wanderers back onto the
2149 * right tracks.
2150 */
Chris Wilson084b6122012-05-11 18:01:33 +01002151#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2152#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2153#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2154#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002155#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2156 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2157 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2158 PORTB_HOTPLUG_INT_STATUS | \
2159 PORTC_HOTPLUG_INT_STATUS | \
2160 PORTD_HOTPLUG_INT_STATUS)
2161
Egbert Eiche5868a32013-02-28 04:17:12 -05002162#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2163 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2164 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2165 PORTB_HOTPLUG_INT_STATUS | \
2166 PORTC_HOTPLUG_INT_STATUS | \
2167 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002168
Paulo Zanonic20cd312013-02-19 16:21:45 -03002169/* SDVO and HDMI port control.
2170 * The same register may be used for SDVO or HDMI */
2171#define GEN3_SDVOB 0x61140
2172#define GEN3_SDVOC 0x61160
2173#define GEN4_HDMIB GEN3_SDVOB
2174#define GEN4_HDMIC GEN3_SDVOC
2175#define PCH_SDVOB 0xe1140
2176#define PCH_HDMIB PCH_SDVOB
2177#define PCH_HDMIC 0xe1150
2178#define PCH_HDMID 0xe1160
2179
Daniel Vetter84093602013-11-01 10:50:21 +01002180#define PORT_DFT_I9XX 0x61150
2181#define DC_BALANCE_RESET (1 << 25)
2182#define PORT_DFT2_G4X 0x61154
2183#define DC_BALANCE_RESET_VLV (1 << 31)
2184#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2185#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2186#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2187
Paulo Zanonic20cd312013-02-19 16:21:45 -03002188/* Gen 3 SDVO bits: */
2189#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002190#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2191#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002192#define SDVO_PIPE_B_SELECT (1 << 30)
2193#define SDVO_STALL_SELECT (1 << 29)
2194#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002195/**
2196 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002197 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002198 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2199 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002200#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002201#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002202#define SDVO_PHASE_SELECT_MASK (15 << 19)
2203#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2204#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2205#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2206#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2207#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2208#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002209/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002210#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2211 SDVO_INTERRUPT_ENABLE)
2212#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2213
2214/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002215#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002216#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002217#define SDVO_ENCODING_SDVO (0 << 10)
2218#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002219#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2220#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002221#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002222#define SDVO_AUDIO_ENABLE (1 << 6)
2223/* VSYNC/HSYNC bits new with 965, default is to be set */
2224#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2225#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2226
2227/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002228#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002229#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2230
2231/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002232#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2233#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002234
Jesse Barnes585fb112008-07-29 11:54:06 -07002235
2236/* DVO port control */
2237#define DVOA 0x61120
2238#define DVOB 0x61140
2239#define DVOC 0x61160
2240#define DVO_ENABLE (1 << 31)
2241#define DVO_PIPE_B_SELECT (1 << 30)
2242#define DVO_PIPE_STALL_UNUSED (0 << 28)
2243#define DVO_PIPE_STALL (1 << 28)
2244#define DVO_PIPE_STALL_TV (2 << 28)
2245#define DVO_PIPE_STALL_MASK (3 << 28)
2246#define DVO_USE_VGA_SYNC (1 << 15)
2247#define DVO_DATA_ORDER_I740 (0 << 14)
2248#define DVO_DATA_ORDER_FP (1 << 14)
2249#define DVO_VSYNC_DISABLE (1 << 11)
2250#define DVO_HSYNC_DISABLE (1 << 10)
2251#define DVO_VSYNC_TRISTATE (1 << 9)
2252#define DVO_HSYNC_TRISTATE (1 << 8)
2253#define DVO_BORDER_ENABLE (1 << 7)
2254#define DVO_DATA_ORDER_GBRG (1 << 6)
2255#define DVO_DATA_ORDER_RGGB (0 << 6)
2256#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2257#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2258#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2259#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2260#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2261#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2262#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2263#define DVO_PRESERVE_MASK (0x7<<24)
2264#define DVOA_SRCDIM 0x61124
2265#define DVOB_SRCDIM 0x61144
2266#define DVOC_SRCDIM 0x61164
2267#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2268#define DVO_SRCDIM_VERTICAL_SHIFT 0
2269
2270/* LVDS port control */
2271#define LVDS 0x61180
2272/*
2273 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2274 * the DPLL semantics change when the LVDS is assigned to that pipe.
2275 */
2276#define LVDS_PORT_EN (1 << 31)
2277/* Selects pipe B for LVDS data. Must be set on pre-965. */
2278#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002279#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002280#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002281/* LVDS dithering flag on 965/g4x platform */
2282#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002283/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2284#define LVDS_VSYNC_POLARITY (1 << 21)
2285#define LVDS_HSYNC_POLARITY (1 << 20)
2286
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002287/* Enable border for unscaled (or aspect-scaled) display */
2288#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002289/*
2290 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2291 * pixel.
2292 */
2293#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2294#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2295#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2296/*
2297 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2298 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2299 * on.
2300 */
2301#define LVDS_A3_POWER_MASK (3 << 6)
2302#define LVDS_A3_POWER_DOWN (0 << 6)
2303#define LVDS_A3_POWER_UP (3 << 6)
2304/*
2305 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2306 * is set.
2307 */
2308#define LVDS_CLKB_POWER_MASK (3 << 4)
2309#define LVDS_CLKB_POWER_DOWN (0 << 4)
2310#define LVDS_CLKB_POWER_UP (3 << 4)
2311/*
2312 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2313 * setting for whether we are in dual-channel mode. The B3 pair will
2314 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2315 */
2316#define LVDS_B0B3_POWER_MASK (3 << 2)
2317#define LVDS_B0B3_POWER_DOWN (0 << 2)
2318#define LVDS_B0B3_POWER_UP (3 << 2)
2319
David Härdeman3c17fe42010-09-24 21:44:32 +02002320/* Video Data Island Packet control */
2321#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002322/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2323 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2324 * of the infoframe structure specified by CEA-861. */
2325#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002326#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002327#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002328/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002329#define VIDEO_DIP_ENABLE (1 << 31)
2330#define VIDEO_DIP_PORT_B (1 << 29)
2331#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03002332#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002333#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002334#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002335#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2336#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002337#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002338#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2339#define VIDEO_DIP_SELECT_AVI (0 << 19)
2340#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2341#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002342#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002343#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2344#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2345#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002346#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002347/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002348#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2349#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002350#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002351#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2352#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002353#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002354
Jesse Barnes585fb112008-07-29 11:54:06 -07002355/* Panel power sequencing */
2356#define PP_STATUS 0x61200
2357#define PP_ON (1 << 31)
2358/*
2359 * Indicates that all dependencies of the panel are on:
2360 *
2361 * - PLL enabled
2362 * - pipe enabled
2363 * - LVDS/DVOB/DVOC on
2364 */
2365#define PP_READY (1 << 30)
2366#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002367#define PP_SEQUENCE_POWER_UP (1 << 28)
2368#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2369#define PP_SEQUENCE_MASK (3 << 28)
2370#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002371#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002372#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002373#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2374#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2375#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2376#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2377#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2378#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2379#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2380#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2381#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002382#define PP_CONTROL 0x61204
2383#define POWER_TARGET_ON (1 << 0)
2384#define PP_ON_DELAYS 0x61208
2385#define PP_OFF_DELAYS 0x6120c
2386#define PP_DIVISOR 0x61210
2387
2388/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002389#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002390#define PFIT_ENABLE (1 << 31)
2391#define PFIT_PIPE_MASK (3 << 29)
2392#define PFIT_PIPE_SHIFT 29
2393#define VERT_INTERP_DISABLE (0 << 10)
2394#define VERT_INTERP_BILINEAR (1 << 10)
2395#define VERT_INTERP_MASK (3 << 10)
2396#define VERT_AUTO_SCALE (1 << 9)
2397#define HORIZ_INTERP_DISABLE (0 << 6)
2398#define HORIZ_INTERP_BILINEAR (1 << 6)
2399#define HORIZ_INTERP_MASK (3 << 6)
2400#define HORIZ_AUTO_SCALE (1 << 5)
2401#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002402#define PFIT_FILTER_FUZZY (0 << 24)
2403#define PFIT_SCALING_AUTO (0 << 26)
2404#define PFIT_SCALING_PROGRAMMED (1 << 26)
2405#define PFIT_SCALING_PILLAR (2 << 26)
2406#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002407#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002408/* Pre-965 */
2409#define PFIT_VERT_SCALE_SHIFT 20
2410#define PFIT_VERT_SCALE_MASK 0xfff00000
2411#define PFIT_HORIZ_SCALE_SHIFT 4
2412#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2413/* 965+ */
2414#define PFIT_VERT_SCALE_SHIFT_965 16
2415#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2416#define PFIT_HORIZ_SCALE_SHIFT_965 0
2417#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2418
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002419#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002420
Jesse Barnes07bf1392013-10-31 18:55:50 +02002421#define _VLV_BLC_PWM_CTL2_A (dev_priv->info->display_mmio_offset + 0x61250)
2422#define _VLV_BLC_PWM_CTL2_B (dev_priv->info->display_mmio_offset + 0x61350)
2423#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2424 _VLV_BLC_PWM_CTL2_B)
2425
2426#define _VLV_BLC_PWM_CTL_A (dev_priv->info->display_mmio_offset + 0x61254)
2427#define _VLV_BLC_PWM_CTL_B (dev_priv->info->display_mmio_offset + 0x61354)
2428#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2429 _VLV_BLC_PWM_CTL_B)
2430
2431#define _VLV_BLC_HIST_CTL_A (dev_priv->info->display_mmio_offset + 0x61260)
2432#define _VLV_BLC_HIST_CTL_B (dev_priv->info->display_mmio_offset + 0x61360)
2433#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2434 _VLV_BLC_HIST_CTL_B)
2435
Jesse Barnes585fb112008-07-29 11:54:06 -07002436/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08002437#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002438#define BLM_PWM_ENABLE (1 << 31)
2439#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2440#define BLM_PIPE_SELECT (1 << 29)
2441#define BLM_PIPE_SELECT_IVB (3 << 29)
2442#define BLM_PIPE_A (0 << 29)
2443#define BLM_PIPE_B (1 << 29)
2444#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002445#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2446#define BLM_TRANSCODER_B BLM_PIPE_B
2447#define BLM_TRANSCODER_C BLM_PIPE_C
2448#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002449#define BLM_PIPE(pipe) ((pipe) << 29)
2450#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2451#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2452#define BLM_PHASE_IN_ENABLE (1 << 25)
2453#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2454#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2455#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2456#define BLM_PHASE_IN_COUNT_SHIFT (8)
2457#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2458#define BLM_PHASE_IN_INCR_SHIFT (0)
2459#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002460#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002461/*
2462 * This is the most significant 15 bits of the number of backlight cycles in a
2463 * complete cycle of the modulated backlight control.
2464 *
2465 * The actual value is this field multiplied by two.
2466 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002467#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2468#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2469#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002470/*
2471 * This is the number of cycles out of the backlight modulation cycle for which
2472 * the backlight is on.
2473 *
2474 * This field must be no greater than the number of cycles in the complete
2475 * backlight modulation cycle.
2476 */
2477#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2478#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002479#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2480#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002481
Jesse Barnes12569ad2013-03-08 10:45:59 -08002482#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002483
Daniel Vetter7cf41602012-06-05 10:07:09 +02002484/* New registers for PCH-split platforms. Safe where new bits show up, the
2485 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2486#define BLC_PWM_CPU_CTL2 0x48250
2487#define BLC_PWM_CPU_CTL 0x48254
2488
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002489#define HSW_BLC_PWM2_CTL 0x48350
2490
Daniel Vetter7cf41602012-06-05 10:07:09 +02002491/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2492 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2493#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002494#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002495#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2496#define BLM_PCH_POLARITY (1 << 29)
2497#define BLC_PWM_PCH_CTL2 0xc8254
2498
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002499#define UTIL_PIN_CTL 0x48400
2500#define UTIL_PIN_ENABLE (1 << 31)
2501
2502#define PCH_GTC_CTL 0xe7000
2503#define PCH_GTC_ENABLE (1 << 31)
2504
Jesse Barnes585fb112008-07-29 11:54:06 -07002505/* TV port control */
2506#define TV_CTL 0x68000
2507/** Enables the TV encoder */
2508# define TV_ENC_ENABLE (1 << 31)
2509/** Sources the TV encoder input from pipe B instead of A. */
2510# define TV_ENC_PIPEB_SELECT (1 << 30)
2511/** Outputs composite video (DAC A only) */
2512# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2513/** Outputs SVideo video (DAC B/C) */
2514# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2515/** Outputs Component video (DAC A/B/C) */
2516# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2517/** Outputs Composite and SVideo (DAC A/B/C) */
2518# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2519# define TV_TRILEVEL_SYNC (1 << 21)
2520/** Enables slow sync generation (945GM only) */
2521# define TV_SLOW_SYNC (1 << 20)
2522/** Selects 4x oversampling for 480i and 576p */
2523# define TV_OVERSAMPLE_4X (0 << 18)
2524/** Selects 2x oversampling for 720p and 1080i */
2525# define TV_OVERSAMPLE_2X (1 << 18)
2526/** Selects no oversampling for 1080p */
2527# define TV_OVERSAMPLE_NONE (2 << 18)
2528/** Selects 8x oversampling */
2529# define TV_OVERSAMPLE_8X (3 << 18)
2530/** Selects progressive mode rather than interlaced */
2531# define TV_PROGRESSIVE (1 << 17)
2532/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2533# define TV_PAL_BURST (1 << 16)
2534/** Field for setting delay of Y compared to C */
2535# define TV_YC_SKEW_MASK (7 << 12)
2536/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2537# define TV_ENC_SDP_FIX (1 << 11)
2538/**
2539 * Enables a fix for the 915GM only.
2540 *
2541 * Not sure what it does.
2542 */
2543# define TV_ENC_C0_FIX (1 << 10)
2544/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002545# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002546# define TV_FUSE_STATE_MASK (3 << 4)
2547/** Read-only state that reports all features enabled */
2548# define TV_FUSE_STATE_ENABLED (0 << 4)
2549/** Read-only state that reports that Macrovision is disabled in hardware*/
2550# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2551/** Read-only state that reports that TV-out is disabled in hardware. */
2552# define TV_FUSE_STATE_DISABLED (2 << 4)
2553/** Normal operation */
2554# define TV_TEST_MODE_NORMAL (0 << 0)
2555/** Encoder test pattern 1 - combo pattern */
2556# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2557/** Encoder test pattern 2 - full screen vertical 75% color bars */
2558# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2559/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2560# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2561/** Encoder test pattern 4 - random noise */
2562# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2563/** Encoder test pattern 5 - linear color ramps */
2564# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2565/**
2566 * This test mode forces the DACs to 50% of full output.
2567 *
2568 * This is used for load detection in combination with TVDAC_SENSE_MASK
2569 */
2570# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2571# define TV_TEST_MODE_MASK (7 << 0)
2572
2573#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002574# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002575/**
2576 * Reports that DAC state change logic has reported change (RO).
2577 *
2578 * This gets cleared when TV_DAC_STATE_EN is cleared
2579*/
2580# define TVDAC_STATE_CHG (1 << 31)
2581# define TVDAC_SENSE_MASK (7 << 28)
2582/** Reports that DAC A voltage is above the detect threshold */
2583# define TVDAC_A_SENSE (1 << 30)
2584/** Reports that DAC B voltage is above the detect threshold */
2585# define TVDAC_B_SENSE (1 << 29)
2586/** Reports that DAC C voltage is above the detect threshold */
2587# define TVDAC_C_SENSE (1 << 28)
2588/**
2589 * Enables DAC state detection logic, for load-based TV detection.
2590 *
2591 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2592 * to off, for load detection to work.
2593 */
2594# define TVDAC_STATE_CHG_EN (1 << 27)
2595/** Sets the DAC A sense value to high */
2596# define TVDAC_A_SENSE_CTL (1 << 26)
2597/** Sets the DAC B sense value to high */
2598# define TVDAC_B_SENSE_CTL (1 << 25)
2599/** Sets the DAC C sense value to high */
2600# define TVDAC_C_SENSE_CTL (1 << 24)
2601/** Overrides the ENC_ENABLE and DAC voltage levels */
2602# define DAC_CTL_OVERRIDE (1 << 7)
2603/** Sets the slew rate. Must be preserved in software */
2604# define ENC_TVDAC_SLEW_FAST (1 << 6)
2605# define DAC_A_1_3_V (0 << 4)
2606# define DAC_A_1_1_V (1 << 4)
2607# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002608# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002609# define DAC_B_1_3_V (0 << 2)
2610# define DAC_B_1_1_V (1 << 2)
2611# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002612# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002613# define DAC_C_1_3_V (0 << 0)
2614# define DAC_C_1_1_V (1 << 0)
2615# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002616# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002617
2618/**
2619 * CSC coefficients are stored in a floating point format with 9 bits of
2620 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2621 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2622 * -1 (0x3) being the only legal negative value.
2623 */
2624#define TV_CSC_Y 0x68010
2625# define TV_RY_MASK 0x07ff0000
2626# define TV_RY_SHIFT 16
2627# define TV_GY_MASK 0x00000fff
2628# define TV_GY_SHIFT 0
2629
2630#define TV_CSC_Y2 0x68014
2631# define TV_BY_MASK 0x07ff0000
2632# define TV_BY_SHIFT 16
2633/**
2634 * Y attenuation for component video.
2635 *
2636 * Stored in 1.9 fixed point.
2637 */
2638# define TV_AY_MASK 0x000003ff
2639# define TV_AY_SHIFT 0
2640
2641#define TV_CSC_U 0x68018
2642# define TV_RU_MASK 0x07ff0000
2643# define TV_RU_SHIFT 16
2644# define TV_GU_MASK 0x000007ff
2645# define TV_GU_SHIFT 0
2646
2647#define TV_CSC_U2 0x6801c
2648# define TV_BU_MASK 0x07ff0000
2649# define TV_BU_SHIFT 16
2650/**
2651 * U attenuation for component video.
2652 *
2653 * Stored in 1.9 fixed point.
2654 */
2655# define TV_AU_MASK 0x000003ff
2656# define TV_AU_SHIFT 0
2657
2658#define TV_CSC_V 0x68020
2659# define TV_RV_MASK 0x0fff0000
2660# define TV_RV_SHIFT 16
2661# define TV_GV_MASK 0x000007ff
2662# define TV_GV_SHIFT 0
2663
2664#define TV_CSC_V2 0x68024
2665# define TV_BV_MASK 0x07ff0000
2666# define TV_BV_SHIFT 16
2667/**
2668 * V attenuation for component video.
2669 *
2670 * Stored in 1.9 fixed point.
2671 */
2672# define TV_AV_MASK 0x000007ff
2673# define TV_AV_SHIFT 0
2674
2675#define TV_CLR_KNOBS 0x68028
2676/** 2s-complement brightness adjustment */
2677# define TV_BRIGHTNESS_MASK 0xff000000
2678# define TV_BRIGHTNESS_SHIFT 24
2679/** Contrast adjustment, as a 2.6 unsigned floating point number */
2680# define TV_CONTRAST_MASK 0x00ff0000
2681# define TV_CONTRAST_SHIFT 16
2682/** Saturation adjustment, as a 2.6 unsigned floating point number */
2683# define TV_SATURATION_MASK 0x0000ff00
2684# define TV_SATURATION_SHIFT 8
2685/** Hue adjustment, as an integer phase angle in degrees */
2686# define TV_HUE_MASK 0x000000ff
2687# define TV_HUE_SHIFT 0
2688
2689#define TV_CLR_LEVEL 0x6802c
2690/** Controls the DAC level for black */
2691# define TV_BLACK_LEVEL_MASK 0x01ff0000
2692# define TV_BLACK_LEVEL_SHIFT 16
2693/** Controls the DAC level for blanking */
2694# define TV_BLANK_LEVEL_MASK 0x000001ff
2695# define TV_BLANK_LEVEL_SHIFT 0
2696
2697#define TV_H_CTL_1 0x68030
2698/** Number of pixels in the hsync. */
2699# define TV_HSYNC_END_MASK 0x1fff0000
2700# define TV_HSYNC_END_SHIFT 16
2701/** Total number of pixels minus one in the line (display and blanking). */
2702# define TV_HTOTAL_MASK 0x00001fff
2703# define TV_HTOTAL_SHIFT 0
2704
2705#define TV_H_CTL_2 0x68034
2706/** Enables the colorburst (needed for non-component color) */
2707# define TV_BURST_ENA (1 << 31)
2708/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2709# define TV_HBURST_START_SHIFT 16
2710# define TV_HBURST_START_MASK 0x1fff0000
2711/** Length of the colorburst */
2712# define TV_HBURST_LEN_SHIFT 0
2713# define TV_HBURST_LEN_MASK 0x0001fff
2714
2715#define TV_H_CTL_3 0x68038
2716/** End of hblank, measured in pixels minus one from start of hsync */
2717# define TV_HBLANK_END_SHIFT 16
2718# define TV_HBLANK_END_MASK 0x1fff0000
2719/** Start of hblank, measured in pixels minus one from start of hsync */
2720# define TV_HBLANK_START_SHIFT 0
2721# define TV_HBLANK_START_MASK 0x0001fff
2722
2723#define TV_V_CTL_1 0x6803c
2724/** XXX */
2725# define TV_NBR_END_SHIFT 16
2726# define TV_NBR_END_MASK 0x07ff0000
2727/** XXX */
2728# define TV_VI_END_F1_SHIFT 8
2729# define TV_VI_END_F1_MASK 0x00003f00
2730/** XXX */
2731# define TV_VI_END_F2_SHIFT 0
2732# define TV_VI_END_F2_MASK 0x0000003f
2733
2734#define TV_V_CTL_2 0x68040
2735/** Length of vsync, in half lines */
2736# define TV_VSYNC_LEN_MASK 0x07ff0000
2737# define TV_VSYNC_LEN_SHIFT 16
2738/** Offset of the start of vsync in field 1, measured in one less than the
2739 * number of half lines.
2740 */
2741# define TV_VSYNC_START_F1_MASK 0x00007f00
2742# define TV_VSYNC_START_F1_SHIFT 8
2743/**
2744 * Offset of the start of vsync in field 2, measured in one less than the
2745 * number of half lines.
2746 */
2747# define TV_VSYNC_START_F2_MASK 0x0000007f
2748# define TV_VSYNC_START_F2_SHIFT 0
2749
2750#define TV_V_CTL_3 0x68044
2751/** Enables generation of the equalization signal */
2752# define TV_EQUAL_ENA (1 << 31)
2753/** Length of vsync, in half lines */
2754# define TV_VEQ_LEN_MASK 0x007f0000
2755# define TV_VEQ_LEN_SHIFT 16
2756/** Offset of the start of equalization in field 1, measured in one less than
2757 * the number of half lines.
2758 */
2759# define TV_VEQ_START_F1_MASK 0x0007f00
2760# define TV_VEQ_START_F1_SHIFT 8
2761/**
2762 * Offset of the start of equalization in field 2, measured in one less than
2763 * the number of half lines.
2764 */
2765# define TV_VEQ_START_F2_MASK 0x000007f
2766# define TV_VEQ_START_F2_SHIFT 0
2767
2768#define TV_V_CTL_4 0x68048
2769/**
2770 * Offset to start of vertical colorburst, measured in one less than the
2771 * number of lines from vertical start.
2772 */
2773# define TV_VBURST_START_F1_MASK 0x003f0000
2774# define TV_VBURST_START_F1_SHIFT 16
2775/**
2776 * Offset to the end of vertical colorburst, measured in one less than the
2777 * number of lines from the start of NBR.
2778 */
2779# define TV_VBURST_END_F1_MASK 0x000000ff
2780# define TV_VBURST_END_F1_SHIFT 0
2781
2782#define TV_V_CTL_5 0x6804c
2783/**
2784 * Offset to start of vertical colorburst, measured in one less than the
2785 * number of lines from vertical start.
2786 */
2787# define TV_VBURST_START_F2_MASK 0x003f0000
2788# define TV_VBURST_START_F2_SHIFT 16
2789/**
2790 * Offset to the end of vertical colorburst, measured in one less than the
2791 * number of lines from the start of NBR.
2792 */
2793# define TV_VBURST_END_F2_MASK 0x000000ff
2794# define TV_VBURST_END_F2_SHIFT 0
2795
2796#define TV_V_CTL_6 0x68050
2797/**
2798 * Offset to start of vertical colorburst, measured in one less than the
2799 * number of lines from vertical start.
2800 */
2801# define TV_VBURST_START_F3_MASK 0x003f0000
2802# define TV_VBURST_START_F3_SHIFT 16
2803/**
2804 * Offset to the end of vertical colorburst, measured in one less than the
2805 * number of lines from the start of NBR.
2806 */
2807# define TV_VBURST_END_F3_MASK 0x000000ff
2808# define TV_VBURST_END_F3_SHIFT 0
2809
2810#define TV_V_CTL_7 0x68054
2811/**
2812 * Offset to start of vertical colorburst, measured in one less than the
2813 * number of lines from vertical start.
2814 */
2815# define TV_VBURST_START_F4_MASK 0x003f0000
2816# define TV_VBURST_START_F4_SHIFT 16
2817/**
2818 * Offset to the end of vertical colorburst, measured in one less than the
2819 * number of lines from the start of NBR.
2820 */
2821# define TV_VBURST_END_F4_MASK 0x000000ff
2822# define TV_VBURST_END_F4_SHIFT 0
2823
2824#define TV_SC_CTL_1 0x68060
2825/** Turns on the first subcarrier phase generation DDA */
2826# define TV_SC_DDA1_EN (1 << 31)
2827/** Turns on the first subcarrier phase generation DDA */
2828# define TV_SC_DDA2_EN (1 << 30)
2829/** Turns on the first subcarrier phase generation DDA */
2830# define TV_SC_DDA3_EN (1 << 29)
2831/** Sets the subcarrier DDA to reset frequency every other field */
2832# define TV_SC_RESET_EVERY_2 (0 << 24)
2833/** Sets the subcarrier DDA to reset frequency every fourth field */
2834# define TV_SC_RESET_EVERY_4 (1 << 24)
2835/** Sets the subcarrier DDA to reset frequency every eighth field */
2836# define TV_SC_RESET_EVERY_8 (2 << 24)
2837/** Sets the subcarrier DDA to never reset the frequency */
2838# define TV_SC_RESET_NEVER (3 << 24)
2839/** Sets the peak amplitude of the colorburst.*/
2840# define TV_BURST_LEVEL_MASK 0x00ff0000
2841# define TV_BURST_LEVEL_SHIFT 16
2842/** Sets the increment of the first subcarrier phase generation DDA */
2843# define TV_SCDDA1_INC_MASK 0x00000fff
2844# define TV_SCDDA1_INC_SHIFT 0
2845
2846#define TV_SC_CTL_2 0x68064
2847/** Sets the rollover for the second subcarrier phase generation DDA */
2848# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2849# define TV_SCDDA2_SIZE_SHIFT 16
2850/** Sets the increent of the second subcarrier phase generation DDA */
2851# define TV_SCDDA2_INC_MASK 0x00007fff
2852# define TV_SCDDA2_INC_SHIFT 0
2853
2854#define TV_SC_CTL_3 0x68068
2855/** Sets the rollover for the third subcarrier phase generation DDA */
2856# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2857# define TV_SCDDA3_SIZE_SHIFT 16
2858/** Sets the increent of the third subcarrier phase generation DDA */
2859# define TV_SCDDA3_INC_MASK 0x00007fff
2860# define TV_SCDDA3_INC_SHIFT 0
2861
2862#define TV_WIN_POS 0x68070
2863/** X coordinate of the display from the start of horizontal active */
2864# define TV_XPOS_MASK 0x1fff0000
2865# define TV_XPOS_SHIFT 16
2866/** Y coordinate of the display from the start of vertical active (NBR) */
2867# define TV_YPOS_MASK 0x00000fff
2868# define TV_YPOS_SHIFT 0
2869
2870#define TV_WIN_SIZE 0x68074
2871/** Horizontal size of the display window, measured in pixels*/
2872# define TV_XSIZE_MASK 0x1fff0000
2873# define TV_XSIZE_SHIFT 16
2874/**
2875 * Vertical size of the display window, measured in pixels.
2876 *
2877 * Must be even for interlaced modes.
2878 */
2879# define TV_YSIZE_MASK 0x00000fff
2880# define TV_YSIZE_SHIFT 0
2881
2882#define TV_FILTER_CTL_1 0x68080
2883/**
2884 * Enables automatic scaling calculation.
2885 *
2886 * If set, the rest of the registers are ignored, and the calculated values can
2887 * be read back from the register.
2888 */
2889# define TV_AUTO_SCALE (1 << 31)
2890/**
2891 * Disables the vertical filter.
2892 *
2893 * This is required on modes more than 1024 pixels wide */
2894# define TV_V_FILTER_BYPASS (1 << 29)
2895/** Enables adaptive vertical filtering */
2896# define TV_VADAPT (1 << 28)
2897# define TV_VADAPT_MODE_MASK (3 << 26)
2898/** Selects the least adaptive vertical filtering mode */
2899# define TV_VADAPT_MODE_LEAST (0 << 26)
2900/** Selects the moderately adaptive vertical filtering mode */
2901# define TV_VADAPT_MODE_MODERATE (1 << 26)
2902/** Selects the most adaptive vertical filtering mode */
2903# define TV_VADAPT_MODE_MOST (3 << 26)
2904/**
2905 * Sets the horizontal scaling factor.
2906 *
2907 * This should be the fractional part of the horizontal scaling factor divided
2908 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2909 *
2910 * (src width - 1) / ((oversample * dest width) - 1)
2911 */
2912# define TV_HSCALE_FRAC_MASK 0x00003fff
2913# define TV_HSCALE_FRAC_SHIFT 0
2914
2915#define TV_FILTER_CTL_2 0x68084
2916/**
2917 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2918 *
2919 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2920 */
2921# define TV_VSCALE_INT_MASK 0x00038000
2922# define TV_VSCALE_INT_SHIFT 15
2923/**
2924 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2925 *
2926 * \sa TV_VSCALE_INT_MASK
2927 */
2928# define TV_VSCALE_FRAC_MASK 0x00007fff
2929# define TV_VSCALE_FRAC_SHIFT 0
2930
2931#define TV_FILTER_CTL_3 0x68088
2932/**
2933 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2934 *
2935 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2936 *
2937 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2938 */
2939# define TV_VSCALE_IP_INT_MASK 0x00038000
2940# define TV_VSCALE_IP_INT_SHIFT 15
2941/**
2942 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2943 *
2944 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2945 *
2946 * \sa TV_VSCALE_IP_INT_MASK
2947 */
2948# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2949# define TV_VSCALE_IP_FRAC_SHIFT 0
2950
2951#define TV_CC_CONTROL 0x68090
2952# define TV_CC_ENABLE (1 << 31)
2953/**
2954 * Specifies which field to send the CC data in.
2955 *
2956 * CC data is usually sent in field 0.
2957 */
2958# define TV_CC_FID_MASK (1 << 27)
2959# define TV_CC_FID_SHIFT 27
2960/** Sets the horizontal position of the CC data. Usually 135. */
2961# define TV_CC_HOFF_MASK 0x03ff0000
2962# define TV_CC_HOFF_SHIFT 16
2963/** Sets the vertical position of the CC data. Usually 21 */
2964# define TV_CC_LINE_MASK 0x0000003f
2965# define TV_CC_LINE_SHIFT 0
2966
2967#define TV_CC_DATA 0x68094
2968# define TV_CC_RDY (1 << 31)
2969/** Second word of CC data to be transmitted. */
2970# define TV_CC_DATA_2_MASK 0x007f0000
2971# define TV_CC_DATA_2_SHIFT 16
2972/** First word of CC data to be transmitted. */
2973# define TV_CC_DATA_1_MASK 0x0000007f
2974# define TV_CC_DATA_1_SHIFT 0
2975
2976#define TV_H_LUMA_0 0x68100
2977#define TV_H_LUMA_59 0x681ec
2978#define TV_H_CHROMA_0 0x68200
2979#define TV_H_CHROMA_59 0x682ec
2980#define TV_V_LUMA_0 0x68300
2981#define TV_V_LUMA_42 0x683a8
2982#define TV_V_CHROMA_0 0x68400
2983#define TV_V_CHROMA_42 0x684a8
2984
Keith Packard040d87f2009-05-30 20:42:33 -07002985/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002986#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002987#define DP_B 0x64100
2988#define DP_C 0x64200
2989#define DP_D 0x64300
2990
2991#define DP_PORT_EN (1 << 31)
2992#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002993#define DP_PIPE_MASK (1 << 30)
2994
Keith Packard040d87f2009-05-30 20:42:33 -07002995/* Link training mode - select a suitable mode for each stage */
2996#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2997#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2998#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2999#define DP_LINK_TRAIN_OFF (3 << 28)
3000#define DP_LINK_TRAIN_MASK (3 << 28)
3001#define DP_LINK_TRAIN_SHIFT 28
3002
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003003/* CPT Link training mode */
3004#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3005#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3006#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3007#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3008#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3009#define DP_LINK_TRAIN_SHIFT_CPT 8
3010
Keith Packard040d87f2009-05-30 20:42:33 -07003011/* Signal voltages. These are mostly controlled by the other end */
3012#define DP_VOLTAGE_0_4 (0 << 25)
3013#define DP_VOLTAGE_0_6 (1 << 25)
3014#define DP_VOLTAGE_0_8 (2 << 25)
3015#define DP_VOLTAGE_1_2 (3 << 25)
3016#define DP_VOLTAGE_MASK (7 << 25)
3017#define DP_VOLTAGE_SHIFT 25
3018
3019/* Signal pre-emphasis levels, like voltages, the other end tells us what
3020 * they want
3021 */
3022#define DP_PRE_EMPHASIS_0 (0 << 22)
3023#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3024#define DP_PRE_EMPHASIS_6 (2 << 22)
3025#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3026#define DP_PRE_EMPHASIS_MASK (7 << 22)
3027#define DP_PRE_EMPHASIS_SHIFT 22
3028
3029/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003030#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003031#define DP_PORT_WIDTH_MASK (7 << 19)
3032
3033/* Mystic DPCD version 1.1 special mode */
3034#define DP_ENHANCED_FRAMING (1 << 18)
3035
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003036/* eDP */
3037#define DP_PLL_FREQ_270MHZ (0 << 16)
3038#define DP_PLL_FREQ_160MHZ (1 << 16)
3039#define DP_PLL_FREQ_MASK (3 << 16)
3040
Keith Packard040d87f2009-05-30 20:42:33 -07003041/** locked once port is enabled */
3042#define DP_PORT_REVERSAL (1 << 15)
3043
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003044/* eDP */
3045#define DP_PLL_ENABLE (1 << 14)
3046
Keith Packard040d87f2009-05-30 20:42:33 -07003047/** sends the clock on lane 15 of the PEG for debug */
3048#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3049
3050#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003051#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003052
3053/** limit RGB values to avoid confusing TVs */
3054#define DP_COLOR_RANGE_16_235 (1 << 8)
3055
3056/** Turn on the audio link */
3057#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3058
3059/** vs and hs sync polarity */
3060#define DP_SYNC_VS_HIGH (1 << 4)
3061#define DP_SYNC_HS_HIGH (1 << 3)
3062
3063/** A fantasy */
3064#define DP_DETECTED (1 << 2)
3065
3066/** The aux channel provides a way to talk to the
3067 * signal sink for DDC etc. Max packet size supported
3068 * is 20 bytes in each direction, hence the 5 fixed
3069 * data registers
3070 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003071#define DPA_AUX_CH_CTL 0x64010
3072#define DPA_AUX_CH_DATA1 0x64014
3073#define DPA_AUX_CH_DATA2 0x64018
3074#define DPA_AUX_CH_DATA3 0x6401c
3075#define DPA_AUX_CH_DATA4 0x64020
3076#define DPA_AUX_CH_DATA5 0x64024
3077
Keith Packard040d87f2009-05-30 20:42:33 -07003078#define DPB_AUX_CH_CTL 0x64110
3079#define DPB_AUX_CH_DATA1 0x64114
3080#define DPB_AUX_CH_DATA2 0x64118
3081#define DPB_AUX_CH_DATA3 0x6411c
3082#define DPB_AUX_CH_DATA4 0x64120
3083#define DPB_AUX_CH_DATA5 0x64124
3084
3085#define DPC_AUX_CH_CTL 0x64210
3086#define DPC_AUX_CH_DATA1 0x64214
3087#define DPC_AUX_CH_DATA2 0x64218
3088#define DPC_AUX_CH_DATA3 0x6421c
3089#define DPC_AUX_CH_DATA4 0x64220
3090#define DPC_AUX_CH_DATA5 0x64224
3091
3092#define DPD_AUX_CH_CTL 0x64310
3093#define DPD_AUX_CH_DATA1 0x64314
3094#define DPD_AUX_CH_DATA2 0x64318
3095#define DPD_AUX_CH_DATA3 0x6431c
3096#define DPD_AUX_CH_DATA4 0x64320
3097#define DPD_AUX_CH_DATA5 0x64324
3098
3099#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3100#define DP_AUX_CH_CTL_DONE (1 << 30)
3101#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3102#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3103#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3104#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3105#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3106#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3107#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3108#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3109#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3110#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3111#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3112#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3113#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3114#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3115#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3116#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3117#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3118#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3119#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3120
3121/*
3122 * Computing GMCH M and N values for the Display Port link
3123 *
3124 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3125 *
3126 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3127 *
3128 * The GMCH value is used internally
3129 *
3130 * bytes_per_pixel is the number of bytes coming out of the plane,
3131 * which is after the LUTs, so we want the bytes for our color format.
3132 * For our current usage, this is always 3, one byte for R, G and B.
3133 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003134#define _PIPEA_DATA_M_G4X 0x70050
3135#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003136
3137/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003138#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003139#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003140#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003141
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003142#define DATA_LINK_M_N_MASK (0xffffff)
3143#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003144
Daniel Vettere3b95f12013-05-03 11:49:49 +02003145#define _PIPEA_DATA_N_G4X 0x70054
3146#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003147#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3148
3149/*
3150 * Computing Link M and N values for the Display Port link
3151 *
3152 * Link M / N = pixel_clock / ls_clk
3153 *
3154 * (the DP spec calls pixel_clock the 'strm_clk')
3155 *
3156 * The Link value is transmitted in the Main Stream
3157 * Attributes and VB-ID.
3158 */
3159
Daniel Vettere3b95f12013-05-03 11:49:49 +02003160#define _PIPEA_LINK_M_G4X 0x70060
3161#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003162#define PIPEA_DP_LINK_M_MASK (0xffffff)
3163
Daniel Vettere3b95f12013-05-03 11:49:49 +02003164#define _PIPEA_LINK_N_G4X 0x70064
3165#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003166#define PIPEA_DP_LINK_N_MASK (0xffffff)
3167
Daniel Vettere3b95f12013-05-03 11:49:49 +02003168#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3169#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3170#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3171#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003172
Jesse Barnes585fb112008-07-29 11:54:06 -07003173/* Display & cursor control */
3174
3175/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003176#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03003177#define DSL_LINEMASK_GEN2 0x00000fff
3178#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003179#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01003180#define PIPECONF_ENABLE (1<<31)
3181#define PIPECONF_DISABLE 0
3182#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003183#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003184#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003185#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003186#define PIPECONF_SINGLE_WIDE 0
3187#define PIPECONF_PIPE_UNLOCKED 0
3188#define PIPECONF_PIPE_LOCKED (1<<25)
3189#define PIPECONF_PALETTE 0
3190#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003191#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003192#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003193#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003194/* Note that pre-gen3 does not support interlaced display directly. Panel
3195 * fitting must be disabled on pre-ilk for interlaced. */
3196#define PIPECONF_PROGRESSIVE (0 << 21)
3197#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3198#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3199#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3200#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3201/* Ironlake and later have a complete new set of values for interlaced. PFIT
3202 * means panel fitter required, PF means progressive fetch, DBL means power
3203 * saving pixel doubling. */
3204#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3205#define PIPECONF_INTERLACED_ILK (3 << 21)
3206#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3207#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003208#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003209#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003210#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003211#define PIPECONF_BPC_MASK (0x7 << 5)
3212#define PIPECONF_8BPC (0<<5)
3213#define PIPECONF_10BPC (1<<5)
3214#define PIPECONF_6BPC (2<<5)
3215#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003216#define PIPECONF_DITHER_EN (1<<4)
3217#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3218#define PIPECONF_DITHER_TYPE_SP (0<<2)
3219#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3220#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3221#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003222#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003223#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003224#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003225#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3226#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3227#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003228#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003229#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3230#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3231#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3232#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003233#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003234#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3235#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3236#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3237#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3238#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3239#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003240#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003241#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003242#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003243#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003244#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3245#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3246#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003247#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003248#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3249#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3250#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3251#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3252#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3253#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3254#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3255#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3256#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3257#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3258#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3259
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003260#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02003261#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003262#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3263#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3264#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3265#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003266
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003267#define _PIPE_MISC_A 0x70030
3268#define _PIPE_MISC_B 0x71030
3269#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3270#define PIPEMISC_DITHER_8_BPC (0<<5)
3271#define PIPEMISC_DITHER_10_BPC (1<<5)
3272#define PIPEMISC_DITHER_6_BPC (2<<5)
3273#define PIPEMISC_DITHER_12_BPC (3<<5)
3274#define PIPEMISC_DITHER_ENABLE (1<<4)
3275#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3276#define PIPEMISC_DITHER_TYPE_SP (0<<2)
3277#define PIPEMISC(pipe) _PIPE(pipe, _PIPE_MISC_A, _PIPE_MISC_B)
3278
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003279#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003280#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003281#define PIPEB_HLINE_INT_EN (1<<28)
3282#define PIPEB_VBLANK_INT_EN (1<<27)
3283#define SPRITED_FLIPDONE_INT_EN (1<<26)
3284#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3285#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003286#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003287#define PIPEA_HLINE_INT_EN (1<<20)
3288#define PIPEA_VBLANK_INT_EN (1<<19)
3289#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3290#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3291#define PLANEA_FLIPDONE_INT_EN (1<<16)
3292
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003293#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003294#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3295#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3296#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3297#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3298#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3299#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3300#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3301#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3302#define DPINVGTT_EN_MASK 0xff0000
3303#define CURSORB_INVALID_GTT_STATUS (1<<7)
3304#define CURSORA_INVALID_GTT_STATUS (1<<6)
3305#define SPRITED_INVALID_GTT_STATUS (1<<5)
3306#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3307#define PLANEB_INVALID_GTT_STATUS (1<<3)
3308#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3309#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3310#define PLANEA_INVALID_GTT_STATUS (1<<0)
3311#define DPINVGTT_STATUS_MASK 0xff
3312
Jesse Barnes585fb112008-07-29 11:54:06 -07003313#define DSPARB 0x70030
3314#define DSPARB_CSTART_MASK (0x7f << 7)
3315#define DSPARB_CSTART_SHIFT 7
3316#define DSPARB_BSTART_MASK (0x7f)
3317#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003318#define DSPARB_BEND_SHIFT 9 /* on 855 */
3319#define DSPARB_AEND_SHIFT 0
3320
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003321#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003322#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003323#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003324#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003325#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003326#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003327#define DSPFW_PLANEB_MASK (0x7f<<8)
3328#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003329#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003330#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003331#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003332#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003333#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003334#define DSPFW_HPLL_SR_EN (1<<31)
3335#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003336#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003337#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3338#define DSPFW_HPLL_CURSOR_SHIFT 16
3339#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3340#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08003341#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3342#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003343
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003344/* drain latency register values*/
3345#define DRAIN_LATENCY_PRECISION_32 32
3346#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003347#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003348#define DDL_CURSORA_PRECISION_32 (1<<31)
3349#define DDL_CURSORA_PRECISION_16 (0<<31)
3350#define DDL_CURSORA_SHIFT 24
3351#define DDL_PLANEA_PRECISION_32 (1<<7)
3352#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003353#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003354#define DDL_CURSORB_PRECISION_32 (1<<31)
3355#define DDL_CURSORB_PRECISION_16 (0<<31)
3356#define DDL_CURSORB_SHIFT 24
3357#define DDL_PLANEB_PRECISION_32 (1<<7)
3358#define DDL_PLANEB_PRECISION_16 (0<<7)
3359
Shaohua Li7662c8b2009-06-26 11:23:55 +08003360/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003361#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003362#define I915_FIFO_LINE_SIZE 64
3363#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003364
Jesse Barnesceb04242012-03-28 13:39:22 -07003365#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003366#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003367#define I965_FIFO_SIZE 512
3368#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003369#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003370#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003371#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003372
Jesse Barnesceb04242012-03-28 13:39:22 -07003373#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003374#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003375#define I915_MAX_WM 0x3f
3376
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003377#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3378#define PINEVIEW_FIFO_LINE_SIZE 64
3379#define PINEVIEW_MAX_WM 0x1ff
3380#define PINEVIEW_DFT_WM 0x3f
3381#define PINEVIEW_DFT_HPLLOFF_WM 0
3382#define PINEVIEW_GUARD_WM 10
3383#define PINEVIEW_CURSOR_FIFO 64
3384#define PINEVIEW_CURSOR_MAX_WM 0x3f
3385#define PINEVIEW_CURSOR_DFT_WM 0
3386#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003387
Jesse Barnesceb04242012-03-28 13:39:22 -07003388#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003389#define I965_CURSOR_FIFO 64
3390#define I965_CURSOR_MAX_WM 32
3391#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003392
3393/* define the Watermark register on Ironlake */
3394#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003395#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003396#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003397#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003398#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003399#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003400
3401#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003402#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003403#define WM1_LP_ILK 0x45108
3404#define WM1_LP_SR_EN (1<<31)
3405#define WM1_LP_LATENCY_SHIFT 24
3406#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003407#define WM1_LP_FBC_MASK (0xf<<20)
3408#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003409#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003410#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003411#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003412#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003413#define WM2_LP_ILK 0x4510c
3414#define WM2_LP_EN (1<<31)
3415#define WM3_LP_ILK 0x45110
3416#define WM3_LP_EN (1<<31)
3417#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003418#define WM2S_LP_IVB 0x45124
3419#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003420#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003421
Paulo Zanonicca32e92013-05-31 11:45:06 -03003422#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3423 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3424 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3425
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003426/* Memory latency timer register */
3427#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003428#define MLTR_WM1_SHIFT 0
3429#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003430/* the unit of memory self-refresh latency time is 0.5us */
3431#define ILK_SRLT_MASK 0x3f
3432
Yuanhan Liu13982612010-12-15 15:42:31 +08003433
3434/* the address where we get all kinds of latency value */
3435#define SSKPD 0x5d10
3436#define SSKPD_WM_MASK 0x3f
3437#define SSKPD_WM0_SHIFT 0
3438#define SSKPD_WM1_SHIFT 8
3439#define SSKPD_WM2_SHIFT 16
3440#define SSKPD_WM3_SHIFT 24
3441
Jesse Barnes585fb112008-07-29 11:54:06 -07003442/*
3443 * The two pipe frame counter registers are not synchronized, so
3444 * reading a stable value is somewhat tricky. The following code
3445 * should work:
3446 *
3447 * do {
3448 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3449 * PIPE_FRAME_HIGH_SHIFT;
3450 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3451 * PIPE_FRAME_LOW_SHIFT);
3452 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3453 * PIPE_FRAME_HIGH_SHIFT);
3454 * } while (high1 != high2);
3455 * frame = (high1 << 8) | low1;
3456 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003457#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003458#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3459#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003460#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003461#define PIPE_FRAME_LOW_MASK 0xff000000
3462#define PIPE_FRAME_LOW_SHIFT 24
3463#define PIPE_PIXEL_MASK 0x00ffffff
3464#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003465/* GM45+ just has to be different */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003466#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70040)
3467#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003468#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003469
3470/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003471#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003472/* Old style CUR*CNTR flags (desktop 8xx) */
3473#define CURSOR_ENABLE 0x80000000
3474#define CURSOR_GAMMA_ENABLE 0x40000000
3475#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003476#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003477#define CURSOR_FORMAT_SHIFT 24
3478#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3479#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3480#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3481#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3482#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3483#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3484/* New style CUR*CNTR flags */
3485#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003486#define CURSOR_MODE_DISABLE 0x00
3487#define CURSOR_MODE_64_32B_AX 0x07
3488#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003489#define MCURSOR_PIPE_SELECT (1 << 28)
3490#define MCURSOR_PIPE_A 0x00
3491#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003492#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003493#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003494#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3495#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003496#define CURSOR_POS_MASK 0x007FF
3497#define CURSOR_POS_SIGN 0x8000
3498#define CURSOR_X_SHIFT 0
3499#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003500#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003501#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3502#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3503#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003504
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003505#define _CURBCNTR_IVB 0x71080
3506#define _CURBBASE_IVB 0x71084
3507#define _CURBPOS_IVB 0x71088
3508
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003509#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3510#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3511#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003512
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003513#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3514#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3515#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3516
Jesse Barnes585fb112008-07-29 11:54:06 -07003517/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003518#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003519#define DISPLAY_PLANE_ENABLE (1<<31)
3520#define DISPLAY_PLANE_DISABLE 0
3521#define DISPPLANE_GAMMA_ENABLE (1<<30)
3522#define DISPPLANE_GAMMA_DISABLE 0
3523#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003524#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003525#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003526#define DISPPLANE_BGRA555 (0x3<<26)
3527#define DISPPLANE_BGRX555 (0x4<<26)
3528#define DISPPLANE_BGRX565 (0x5<<26)
3529#define DISPPLANE_BGRX888 (0x6<<26)
3530#define DISPPLANE_BGRA888 (0x7<<26)
3531#define DISPPLANE_RGBX101010 (0x8<<26)
3532#define DISPPLANE_RGBA101010 (0x9<<26)
3533#define DISPPLANE_BGRX101010 (0xa<<26)
3534#define DISPPLANE_RGBX161616 (0xc<<26)
3535#define DISPPLANE_RGBX888 (0xe<<26)
3536#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003537#define DISPPLANE_STEREO_ENABLE (1<<25)
3538#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003539#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003540#define DISPPLANE_SEL_PIPE_SHIFT 24
3541#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003542#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003543#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003544#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3545#define DISPPLANE_SRC_KEY_DISABLE 0
3546#define DISPPLANE_LINE_DOUBLE (1<<20)
3547#define DISPPLANE_NO_LINE_DOUBLE 0
3548#define DISPPLANE_STEREO_POLARITY_FIRST 0
3549#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003550#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003551#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003552#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3553#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3554#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3555#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3556#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3557#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3558#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3559#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003560
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003561#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3562#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3563#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3564#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3565#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3566#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3567#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003568#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003569#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003570#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003571
Armin Reese446f2542012-03-30 16:20:16 -07003572/* Display/Sprite base address macros */
3573#define DISP_BASEADDR_MASK (0xfffff000)
3574#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3575#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3576#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003577 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003578
Jesse Barnes585fb112008-07-29 11:54:06 -07003579/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003580#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3581#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3582#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3583#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3584#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3585#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3586#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3587#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3588#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3589#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3590#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3591#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3592#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003593
3594/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003595#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3596#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3597#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003598#define _PIPEBFRAMEHIGH 0x71040
3599#define _PIPEBFRAMEPIXEL 0x71044
3600#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71040)
3601#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003602
Jesse Barnes585fb112008-07-29 11:54:06 -07003603
3604/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003605#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003606#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3607#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3608#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3609#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003610#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3611#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3612#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3613#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3614#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3615#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3616#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3617#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003618
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003619/* Sprite A control */
3620#define _DVSACNTR 0x72180
3621#define DVS_ENABLE (1<<31)
3622#define DVS_GAMMA_ENABLE (1<<30)
3623#define DVS_PIXFORMAT_MASK (3<<25)
3624#define DVS_FORMAT_YUV422 (0<<25)
3625#define DVS_FORMAT_RGBX101010 (1<<25)
3626#define DVS_FORMAT_RGBX888 (2<<25)
3627#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003628#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003629#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003630#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003631#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3632#define DVS_YUV_ORDER_YUYV (0<<16)
3633#define DVS_YUV_ORDER_UYVY (1<<16)
3634#define DVS_YUV_ORDER_YVYU (2<<16)
3635#define DVS_YUV_ORDER_VYUY (3<<16)
3636#define DVS_DEST_KEY (1<<2)
3637#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3638#define DVS_TILED (1<<10)
3639#define _DVSALINOFF 0x72184
3640#define _DVSASTRIDE 0x72188
3641#define _DVSAPOS 0x7218c
3642#define _DVSASIZE 0x72190
3643#define _DVSAKEYVAL 0x72194
3644#define _DVSAKEYMSK 0x72198
3645#define _DVSASURF 0x7219c
3646#define _DVSAKEYMAXVAL 0x721a0
3647#define _DVSATILEOFF 0x721a4
3648#define _DVSASURFLIVE 0x721ac
3649#define _DVSASCALE 0x72204
3650#define DVS_SCALE_ENABLE (1<<31)
3651#define DVS_FILTER_MASK (3<<29)
3652#define DVS_FILTER_MEDIUM (0<<29)
3653#define DVS_FILTER_ENHANCING (1<<29)
3654#define DVS_FILTER_SOFTENING (2<<29)
3655#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3656#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3657#define _DVSAGAMC 0x72300
3658
3659#define _DVSBCNTR 0x73180
3660#define _DVSBLINOFF 0x73184
3661#define _DVSBSTRIDE 0x73188
3662#define _DVSBPOS 0x7318c
3663#define _DVSBSIZE 0x73190
3664#define _DVSBKEYVAL 0x73194
3665#define _DVSBKEYMSK 0x73198
3666#define _DVSBSURF 0x7319c
3667#define _DVSBKEYMAXVAL 0x731a0
3668#define _DVSBTILEOFF 0x731a4
3669#define _DVSBSURFLIVE 0x731ac
3670#define _DVSBSCALE 0x73204
3671#define _DVSBGAMC 0x73300
3672
3673#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3674#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3675#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3676#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3677#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003678#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003679#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3680#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3681#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003682#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3683#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003684#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003685
3686#define _SPRA_CTL 0x70280
3687#define SPRITE_ENABLE (1<<31)
3688#define SPRITE_GAMMA_ENABLE (1<<30)
3689#define SPRITE_PIXFORMAT_MASK (7<<25)
3690#define SPRITE_FORMAT_YUV422 (0<<25)
3691#define SPRITE_FORMAT_RGBX101010 (1<<25)
3692#define SPRITE_FORMAT_RGBX888 (2<<25)
3693#define SPRITE_FORMAT_RGBX161616 (3<<25)
3694#define SPRITE_FORMAT_YUV444 (4<<25)
3695#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003696#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003697#define SPRITE_SOURCE_KEY (1<<22)
3698#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3699#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3700#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3701#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3702#define SPRITE_YUV_ORDER_YUYV (0<<16)
3703#define SPRITE_YUV_ORDER_UYVY (1<<16)
3704#define SPRITE_YUV_ORDER_YVYU (2<<16)
3705#define SPRITE_YUV_ORDER_VYUY (3<<16)
3706#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3707#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3708#define SPRITE_TILED (1<<10)
3709#define SPRITE_DEST_KEY (1<<2)
3710#define _SPRA_LINOFF 0x70284
3711#define _SPRA_STRIDE 0x70288
3712#define _SPRA_POS 0x7028c
3713#define _SPRA_SIZE 0x70290
3714#define _SPRA_KEYVAL 0x70294
3715#define _SPRA_KEYMSK 0x70298
3716#define _SPRA_SURF 0x7029c
3717#define _SPRA_KEYMAX 0x702a0
3718#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003719#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003720#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003721#define _SPRA_SCALE 0x70304
3722#define SPRITE_SCALE_ENABLE (1<<31)
3723#define SPRITE_FILTER_MASK (3<<29)
3724#define SPRITE_FILTER_MEDIUM (0<<29)
3725#define SPRITE_FILTER_ENHANCING (1<<29)
3726#define SPRITE_FILTER_SOFTENING (2<<29)
3727#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3728#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3729#define _SPRA_GAMC 0x70400
3730
3731#define _SPRB_CTL 0x71280
3732#define _SPRB_LINOFF 0x71284
3733#define _SPRB_STRIDE 0x71288
3734#define _SPRB_POS 0x7128c
3735#define _SPRB_SIZE 0x71290
3736#define _SPRB_KEYVAL 0x71294
3737#define _SPRB_KEYMSK 0x71298
3738#define _SPRB_SURF 0x7129c
3739#define _SPRB_KEYMAX 0x712a0
3740#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003741#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003742#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003743#define _SPRB_SCALE 0x71304
3744#define _SPRB_GAMC 0x71400
3745
3746#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3747#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3748#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3749#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3750#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3751#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3752#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3753#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3754#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3755#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003756#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003757#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3758#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003759#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003760
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003761#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003762#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08003763#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003764#define SP_PIXFORMAT_MASK (0xf<<26)
3765#define SP_FORMAT_YUV422 (0<<26)
3766#define SP_FORMAT_BGR565 (5<<26)
3767#define SP_FORMAT_BGRX8888 (6<<26)
3768#define SP_FORMAT_BGRA8888 (7<<26)
3769#define SP_FORMAT_RGBX1010102 (8<<26)
3770#define SP_FORMAT_RGBA1010102 (9<<26)
3771#define SP_FORMAT_RGBX8888 (0xe<<26)
3772#define SP_FORMAT_RGBA8888 (0xf<<26)
3773#define SP_SOURCE_KEY (1<<22)
3774#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3775#define SP_YUV_ORDER_YUYV (0<<16)
3776#define SP_YUV_ORDER_UYVY (1<<16)
3777#define SP_YUV_ORDER_YVYU (2<<16)
3778#define SP_YUV_ORDER_VYUY (3<<16)
3779#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003780#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3781#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3782#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3783#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3784#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3785#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3786#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3787#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3788#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3789#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3790#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003791
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003792#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3793#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3794#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3795#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3796#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3797#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3798#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3799#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3800#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3801#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3802#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3803#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003804
3805#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3806#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3807#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3808#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3809#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3810#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3811#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3812#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3813#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3814#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3815#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3816#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3817
Jesse Barnes585fb112008-07-29 11:54:06 -07003818/* VBIOS regs */
3819#define VGACNTRL 0x71400
3820# define VGA_DISP_DISABLE (1 << 31)
3821# define VGA_2X_MODE (1 << 30)
3822# define VGA_PIPE_B_SELECT (1 << 29)
3823
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003824#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3825
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003826/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003827
3828#define CPU_VGACNTRL 0x41000
3829
3830#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3831#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3832#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3833#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3834#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3835#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3836#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3837#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3838#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3839
3840/* refresh rate hardware control */
3841#define RR_HW_CTL 0x45300
3842#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3843#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3844
3845#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003846#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003847#define FDI_PLL_BIOS_1 0x46004
3848#define FDI_PLL_BIOS_2 0x46008
3849#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3850#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3851#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3852
Eric Anholt8956c8b2010-03-18 13:21:14 -07003853#define PCH_3DCGDIS0 0x46020
3854# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3855# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3856
Eric Anholt06f37752010-12-14 10:06:46 -08003857#define PCH_3DCGDIS1 0x46024
3858# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3859
Zhenyu Wangb9055052009-06-05 15:38:38 +08003860#define FDI_PLL_FREQ_CTL 0x46030
3861#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3862#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3863#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3864
3865
Ville Syrjäläaab171392013-01-24 15:29:32 +02003866#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Chris Wilson5eddb702010-09-11 13:48:45 +01003867#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab171392013-01-24 15:29:32 +02003868#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003869#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003870
Ville Syrjäläaab171392013-01-24 15:29:32 +02003871#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003872#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab171392013-01-24 15:29:32 +02003873#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003874#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003875
Ville Syrjäläaab171392013-01-24 15:29:32 +02003876#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003877#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab171392013-01-24 15:29:32 +02003878#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003879#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003880
Ville Syrjäläaab171392013-01-24 15:29:32 +02003881#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003882#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab171392013-01-24 15:29:32 +02003883#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003884#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003885
3886/* PIPEB timing regs are same start from 0x61000 */
3887
Ville Syrjäläaab171392013-01-24 15:29:32 +02003888#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3889#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003890
Ville Syrjäläaab171392013-01-24 15:29:32 +02003891#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3892#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003893
Ville Syrjäläaab171392013-01-24 15:29:32 +02003894#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3895#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003896
Ville Syrjäläaab171392013-01-24 15:29:32 +02003897#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3898#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003899
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003900#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3901#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3902#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3903#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3904#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3905#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3906#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3907#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003908
3909/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003910/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3911#define _PFA_CTL_1 0x68080
3912#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003913#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003914#define PF_PIPE_SEL_MASK_IVB (3<<29)
3915#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003916#define PF_FILTER_MASK (3<<23)
3917#define PF_FILTER_PROGRAMMED (0<<23)
3918#define PF_FILTER_MED_3x3 (1<<23)
3919#define PF_FILTER_EDGE_ENHANCE (2<<23)
3920#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003921#define _PFA_WIN_SZ 0x68074
3922#define _PFB_WIN_SZ 0x68874
3923#define _PFA_WIN_POS 0x68070
3924#define _PFB_WIN_POS 0x68870
3925#define _PFA_VSCALE 0x68084
3926#define _PFB_VSCALE 0x68884
3927#define _PFA_HSCALE 0x68090
3928#define _PFB_HSCALE 0x68890
3929
3930#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3931#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3932#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3933#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3934#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003935
3936/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003937#define _LGC_PALETTE_A 0x4a000
3938#define _LGC_PALETTE_B 0x4a800
3939#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003940
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003941#define _GAMMA_MODE_A 0x4a480
3942#define _GAMMA_MODE_B 0x4ac80
3943#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3944#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02003945#define GAMMA_MODE_MODE_8BIT (0 << 0)
3946#define GAMMA_MODE_MODE_10BIT (1 << 0)
3947#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003948#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3949
Zhenyu Wangb9055052009-06-05 15:38:38 +08003950/* interrupts */
3951#define DE_MASTER_IRQ_CONTROL (1 << 31)
3952#define DE_SPRITEB_FLIP_DONE (1 << 29)
3953#define DE_SPRITEA_FLIP_DONE (1 << 28)
3954#define DE_PLANEB_FLIP_DONE (1 << 27)
3955#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003956#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003957#define DE_PCU_EVENT (1 << 25)
3958#define DE_GTT_FAULT (1 << 24)
3959#define DE_POISON (1 << 23)
3960#define DE_PERFORM_COUNTER (1 << 22)
3961#define DE_PCH_EVENT (1 << 21)
3962#define DE_AUX_CHANNEL_A (1 << 20)
3963#define DE_DP_A_HOTPLUG (1 << 19)
3964#define DE_GSE (1 << 18)
3965#define DE_PIPEB_VBLANK (1 << 15)
3966#define DE_PIPEB_EVEN_FIELD (1 << 14)
3967#define DE_PIPEB_ODD_FIELD (1 << 13)
3968#define DE_PIPEB_LINE_COMPARE (1 << 12)
3969#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003970#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003971#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3972#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003973#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003974#define DE_PIPEA_EVEN_FIELD (1 << 6)
3975#define DE_PIPEA_ODD_FIELD (1 << 5)
3976#define DE_PIPEA_LINE_COMPARE (1 << 4)
3977#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003978#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003979#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003980#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003981#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08003982
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003983/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03003984#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003985#define DE_GSE_IVB (1<<29)
3986#define DE_PCH_EVENT_IVB (1<<28)
3987#define DE_DP_A_HOTPLUG_IVB (1<<27)
3988#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003989#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3990#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3991#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003992#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003993#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003994#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003995#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3996#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02003997#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003998#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03003999#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4000
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004001#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4002#define MASTER_INTERRUPT_ENABLE (1<<31)
4003
Zhenyu Wangb9055052009-06-05 15:38:38 +08004004#define DEISR 0x44000
4005#define DEIMR 0x44004
4006#define DEIIR 0x44008
4007#define DEIER 0x4400c
4008
Zhenyu Wangb9055052009-06-05 15:38:38 +08004009#define GTISR 0x44010
4010#define GTIMR 0x44014
4011#define GTIIR 0x44018
4012#define GTIER 0x4401c
4013
Ben Widawskyabd58f02013-11-02 21:07:09 -07004014#define GEN8_MASTER_IRQ 0x44200
4015#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4016#define GEN8_PCU_IRQ (1<<30)
4017#define GEN8_DE_PCH_IRQ (1<<23)
4018#define GEN8_DE_MISC_IRQ (1<<22)
4019#define GEN8_DE_PORT_IRQ (1<<20)
4020#define GEN8_DE_PIPE_C_IRQ (1<<18)
4021#define GEN8_DE_PIPE_B_IRQ (1<<17)
4022#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004023#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004024#define GEN8_GT_VECS_IRQ (1<<6)
4025#define GEN8_GT_VCS2_IRQ (1<<3)
4026#define GEN8_GT_VCS1_IRQ (1<<2)
4027#define GEN8_GT_BCS_IRQ (1<<1)
4028#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004029
4030#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4031#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4032#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4033#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4034
4035#define GEN8_BCS_IRQ_SHIFT 16
4036#define GEN8_RCS_IRQ_SHIFT 0
4037#define GEN8_VCS2_IRQ_SHIFT 16
4038#define GEN8_VCS1_IRQ_SHIFT 0
4039#define GEN8_VECS_IRQ_SHIFT 0
4040
4041#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4042#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4043#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4044#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004045#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004046#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4047#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4048#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4049#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4050#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4051#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4052#define GEN8_PIPE_FLIP_DONE (1 << 4)
4053#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4054#define GEN8_PIPE_VSYNC (1 << 1)
4055#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004056#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4057 (GEN8_PIPE_CURSOR_FAULT | \
4058 GEN8_PIPE_SPRITE_FAULT | \
4059 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004060
4061#define GEN8_DE_PORT_ISR 0x44440
4062#define GEN8_DE_PORT_IMR 0x44444
4063#define GEN8_DE_PORT_IIR 0x44448
4064#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004065#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4066#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004067
4068#define GEN8_DE_MISC_ISR 0x44460
4069#define GEN8_DE_MISC_IMR 0x44464
4070#define GEN8_DE_MISC_IIR 0x44468
4071#define GEN8_DE_MISC_IER 0x4446c
4072#define GEN8_DE_MISC_GSE (1 << 27)
4073
4074#define GEN8_PCU_ISR 0x444e0
4075#define GEN8_PCU_IMR 0x444e4
4076#define GEN8_PCU_IIR 0x444e8
4077#define GEN8_PCU_IER 0x444ec
4078
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004079#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004080/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4081#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004082#define ILK_DPARB_GATE (1<<22)
4083#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00004084#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
4085#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
4086#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
4087#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
4088#define ILK_HDCP_DISABLE (1<<25)
4089#define ILK_eDP_A_DISABLE (1<<24)
4090#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004091
Damien Lespiau231e54f2012-10-19 17:55:41 +01004092#define ILK_DSPCLK_GATE_D 0x42020
4093#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4094#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4095#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4096#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4097#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004098
Eric Anholt116ac8d2011-12-21 10:31:09 -08004099#define IVB_CHICKEN3 0x4200c
4100# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4101# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4102
Paulo Zanoni90a88642013-05-03 17:23:45 -03004103#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004104#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004105#define FORCE_ARB_IDLE_PLANES (1 << 14)
4106
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004107#define _CHICKEN_PIPESL_1_A 0x420b0
4108#define _CHICKEN_PIPESL_1_B 0x420b4
4109#define DPRS_MASK_VBLANK_SRD (1 << 0)
4110#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4111
Zhenyu Wang553bd142009-09-02 10:57:52 +08004112#define DISP_ARB_CTL 0x45000
4113#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004114#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004115#define DISP_ARB_CTL2 0x45004
4116#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004117#define GEN7_MSG_CTL 0x45010
4118#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4119#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004120
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004121/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004122#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4123# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004124#define COMMON_SLICE_CHICKEN2 0x7014
4125# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004126
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004127#define GEN7_L3CNTLREG1 0xB01C
4128#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004129#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004130
4131#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4132#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4133
Jesse Barnes61939d92012-10-02 17:43:38 -05004134#define GEN7_L3SQCREG4 0xb034
4135#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4136
Ben Widawsky63801f22013-12-12 17:26:03 -08004137/* GEN8 chicken */
4138#define HDC_CHICKEN0 0x7300
4139#define HDC_FORCE_NON_COHERENT (1<<4)
4140
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004141/* WaCatErrorRejectionIssue */
4142#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4143#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4144
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004145#define HSW_SCRATCH1 0xb038
4146#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4147
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004148#define HSW_FUSE_STRAP 0x42014
4149#define HSW_CDCLK_LIMIT (1 << 24)
4150
Zhenyu Wangb9055052009-06-05 15:38:38 +08004151/* PCH */
4152
Adam Jackson23e81d62012-06-06 15:45:44 -04004153/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004154#define SDE_AUDIO_POWER_D (1 << 27)
4155#define SDE_AUDIO_POWER_C (1 << 26)
4156#define SDE_AUDIO_POWER_B (1 << 25)
4157#define SDE_AUDIO_POWER_SHIFT (25)
4158#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4159#define SDE_GMBUS (1 << 24)
4160#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4161#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4162#define SDE_AUDIO_HDCP_MASK (3 << 22)
4163#define SDE_AUDIO_TRANSB (1 << 21)
4164#define SDE_AUDIO_TRANSA (1 << 20)
4165#define SDE_AUDIO_TRANS_MASK (3 << 20)
4166#define SDE_POISON (1 << 19)
4167/* 18 reserved */
4168#define SDE_FDI_RXB (1 << 17)
4169#define SDE_FDI_RXA (1 << 16)
4170#define SDE_FDI_MASK (3 << 16)
4171#define SDE_AUXD (1 << 15)
4172#define SDE_AUXC (1 << 14)
4173#define SDE_AUXB (1 << 13)
4174#define SDE_AUX_MASK (7 << 13)
4175/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004176#define SDE_CRT_HOTPLUG (1 << 11)
4177#define SDE_PORTD_HOTPLUG (1 << 10)
4178#define SDE_PORTC_HOTPLUG (1 << 9)
4179#define SDE_PORTB_HOTPLUG (1 << 8)
4180#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004181#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4182 SDE_SDVOB_HOTPLUG | \
4183 SDE_PORTB_HOTPLUG | \
4184 SDE_PORTC_HOTPLUG | \
4185 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004186#define SDE_TRANSB_CRC_DONE (1 << 5)
4187#define SDE_TRANSB_CRC_ERR (1 << 4)
4188#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4189#define SDE_TRANSA_CRC_DONE (1 << 2)
4190#define SDE_TRANSA_CRC_ERR (1 << 1)
4191#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4192#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004193
4194/* south display engine interrupt: CPT/PPT */
4195#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4196#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4197#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4198#define SDE_AUDIO_POWER_SHIFT_CPT 29
4199#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4200#define SDE_AUXD_CPT (1 << 27)
4201#define SDE_AUXC_CPT (1 << 26)
4202#define SDE_AUXB_CPT (1 << 25)
4203#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004204#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4205#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4206#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004207#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004208#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004209#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004210 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004211 SDE_PORTD_HOTPLUG_CPT | \
4212 SDE_PORTC_HOTPLUG_CPT | \
4213 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004214#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004215#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004216#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4217#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4218#define SDE_FDI_RXC_CPT (1 << 8)
4219#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4220#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4221#define SDE_FDI_RXB_CPT (1 << 4)
4222#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4223#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4224#define SDE_FDI_RXA_CPT (1 << 0)
4225#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4226 SDE_AUDIO_CP_REQ_B_CPT | \
4227 SDE_AUDIO_CP_REQ_A_CPT)
4228#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4229 SDE_AUDIO_CP_CHG_B_CPT | \
4230 SDE_AUDIO_CP_CHG_A_CPT)
4231#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4232 SDE_FDI_RXB_CPT | \
4233 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004234
4235#define SDEISR 0xc4000
4236#define SDEIMR 0xc4004
4237#define SDEIIR 0xc4008
4238#define SDEIER 0xc400c
4239
Paulo Zanoni86642812013-04-12 17:57:57 -03004240#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004241#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004242#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4243#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4244#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004245#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004246
Zhenyu Wangb9055052009-06-05 15:38:38 +08004247/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004248#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004249#define PORTD_HOTPLUG_ENABLE (1 << 20)
4250#define PORTD_PULSE_DURATION_2ms (0)
4251#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4252#define PORTD_PULSE_DURATION_6ms (2 << 18)
4253#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004254#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004255#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4256#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4257#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4258#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004259#define PORTC_HOTPLUG_ENABLE (1 << 12)
4260#define PORTC_PULSE_DURATION_2ms (0)
4261#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4262#define PORTC_PULSE_DURATION_6ms (2 << 10)
4263#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004264#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004265#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4266#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4267#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4268#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004269#define PORTB_HOTPLUG_ENABLE (1 << 4)
4270#define PORTB_PULSE_DURATION_2ms (0)
4271#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4272#define PORTB_PULSE_DURATION_6ms (2 << 2)
4273#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004274#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004275#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4276#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4277#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4278#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004279
4280#define PCH_GPIOA 0xc5010
4281#define PCH_GPIOB 0xc5014
4282#define PCH_GPIOC 0xc5018
4283#define PCH_GPIOD 0xc501c
4284#define PCH_GPIOE 0xc5020
4285#define PCH_GPIOF 0xc5024
4286
Eric Anholtf0217c42009-12-01 11:56:30 -08004287#define PCH_GMBUS0 0xc5100
4288#define PCH_GMBUS1 0xc5104
4289#define PCH_GMBUS2 0xc5108
4290#define PCH_GMBUS3 0xc510c
4291#define PCH_GMBUS4 0xc5110
4292#define PCH_GMBUS5 0xc5120
4293
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004294#define _PCH_DPLL_A 0xc6014
4295#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004296#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004297
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004298#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004299#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004300#define _PCH_FPA1 0xc6044
4301#define _PCH_FPB0 0xc6048
4302#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004303#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4304#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004305
4306#define PCH_DPLL_TEST 0xc606c
4307
4308#define PCH_DREF_CONTROL 0xC6200
4309#define DREF_CONTROL_MASK 0x7fc3
4310#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4311#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4312#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4313#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4314#define DREF_SSC_SOURCE_DISABLE (0<<11)
4315#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004316#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004317#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4318#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4319#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004320#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004321#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4322#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004323#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004324#define DREF_SSC4_DOWNSPREAD (0<<6)
4325#define DREF_SSC4_CENTERSPREAD (1<<6)
4326#define DREF_SSC1_DISABLE (0<<1)
4327#define DREF_SSC1_ENABLE (1<<1)
4328#define DREF_SSC4_DISABLE (0)
4329#define DREF_SSC4_ENABLE (1)
4330
4331#define PCH_RAWCLK_FREQ 0xc6204
4332#define FDL_TP1_TIMER_SHIFT 12
4333#define FDL_TP1_TIMER_MASK (3<<12)
4334#define FDL_TP2_TIMER_SHIFT 10
4335#define FDL_TP2_TIMER_MASK (3<<10)
4336#define RAWCLK_FREQ_MASK 0x3ff
4337
4338#define PCH_DPLL_TMR_CFG 0xc6208
4339
4340#define PCH_SSC4_PARMS 0xc6210
4341#define PCH_SSC4_AUX_PARMS 0xc6214
4342
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004343#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004344#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4345#define TRANS_DPLLA_SEL(pipe) 0
4346#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004347
Zhenyu Wangb9055052009-06-05 15:38:38 +08004348/* transcoder */
4349
Daniel Vetter275f01b22013-05-03 11:49:47 +02004350#define _PCH_TRANS_HTOTAL_A 0xe0000
4351#define TRANS_HTOTAL_SHIFT 16
4352#define TRANS_HACTIVE_SHIFT 0
4353#define _PCH_TRANS_HBLANK_A 0xe0004
4354#define TRANS_HBLANK_END_SHIFT 16
4355#define TRANS_HBLANK_START_SHIFT 0
4356#define _PCH_TRANS_HSYNC_A 0xe0008
4357#define TRANS_HSYNC_END_SHIFT 16
4358#define TRANS_HSYNC_START_SHIFT 0
4359#define _PCH_TRANS_VTOTAL_A 0xe000c
4360#define TRANS_VTOTAL_SHIFT 16
4361#define TRANS_VACTIVE_SHIFT 0
4362#define _PCH_TRANS_VBLANK_A 0xe0010
4363#define TRANS_VBLANK_END_SHIFT 16
4364#define TRANS_VBLANK_START_SHIFT 0
4365#define _PCH_TRANS_VSYNC_A 0xe0014
4366#define TRANS_VSYNC_END_SHIFT 16
4367#define TRANS_VSYNC_START_SHIFT 0
4368#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004369
Daniel Vettere3b95f12013-05-03 11:49:49 +02004370#define _PCH_TRANSA_DATA_M1 0xe0030
4371#define _PCH_TRANSA_DATA_N1 0xe0034
4372#define _PCH_TRANSA_DATA_M2 0xe0038
4373#define _PCH_TRANSA_DATA_N2 0xe003c
4374#define _PCH_TRANSA_LINK_M1 0xe0040
4375#define _PCH_TRANSA_LINK_N1 0xe0044
4376#define _PCH_TRANSA_LINK_M2 0xe0048
4377#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004378
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004379/* Per-transcoder DIP controls */
4380
4381#define _VIDEO_DIP_CTL_A 0xe0200
4382#define _VIDEO_DIP_DATA_A 0xe0208
4383#define _VIDEO_DIP_GCP_A 0xe0210
4384
4385#define _VIDEO_DIP_CTL_B 0xe1200
4386#define _VIDEO_DIP_DATA_B 0xe1208
4387#define _VIDEO_DIP_GCP_B 0xe1210
4388
4389#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4390#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4391#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4392
Ville Syrjäläb9064872013-01-24 15:29:31 +02004393#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4394#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4395#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004396
Ville Syrjäläb9064872013-01-24 15:29:31 +02004397#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4398#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4399#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004400
4401#define VLV_TVIDEO_DIP_CTL(pipe) \
4402 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4403#define VLV_TVIDEO_DIP_DATA(pipe) \
4404 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4405#define VLV_TVIDEO_DIP_GCP(pipe) \
4406 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4407
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004408/* Haswell DIP controls */
4409#define HSW_VIDEO_DIP_CTL_A 0x60200
4410#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4411#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4412#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4413#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4414#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4415#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4416#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4417#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4418#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4419#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4420#define HSW_VIDEO_DIP_GCP_A 0x60210
4421
4422#define HSW_VIDEO_DIP_CTL_B 0x61200
4423#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4424#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4425#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4426#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4427#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4428#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4429#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4430#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4431#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4432#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4433#define HSW_VIDEO_DIP_GCP_B 0x61210
4434
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004435#define HSW_TVIDEO_DIP_CTL(trans) \
4436 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4437#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4438 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004439#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4440 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004441#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4442 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4443#define HSW_TVIDEO_DIP_GCP(trans) \
4444 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4445#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4446 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004447
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004448#define HSW_STEREO_3D_CTL_A 0x70020
4449#define S3D_ENABLE (1<<31)
4450#define HSW_STEREO_3D_CTL_B 0x71020
4451
4452#define HSW_STEREO_3D_CTL(trans) \
4453 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4454
Daniel Vetter275f01b22013-05-03 11:49:47 +02004455#define _PCH_TRANS_HTOTAL_B 0xe1000
4456#define _PCH_TRANS_HBLANK_B 0xe1004
4457#define _PCH_TRANS_HSYNC_B 0xe1008
4458#define _PCH_TRANS_VTOTAL_B 0xe100c
4459#define _PCH_TRANS_VBLANK_B 0xe1010
4460#define _PCH_TRANS_VSYNC_B 0xe1014
4461#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004462
Daniel Vetter275f01b22013-05-03 11:49:47 +02004463#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4464#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4465#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4466#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4467#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4468#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4469#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4470 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004471
Daniel Vettere3b95f12013-05-03 11:49:49 +02004472#define _PCH_TRANSB_DATA_M1 0xe1030
4473#define _PCH_TRANSB_DATA_N1 0xe1034
4474#define _PCH_TRANSB_DATA_M2 0xe1038
4475#define _PCH_TRANSB_DATA_N2 0xe103c
4476#define _PCH_TRANSB_LINK_M1 0xe1040
4477#define _PCH_TRANSB_LINK_N1 0xe1044
4478#define _PCH_TRANSB_LINK_M2 0xe1048
4479#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004480
Daniel Vettere3b95f12013-05-03 11:49:49 +02004481#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4482#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4483#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4484#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4485#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4486#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4487#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4488#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004489
Daniel Vetterab9412b2013-05-03 11:49:46 +02004490#define _PCH_TRANSACONF 0xf0008
4491#define _PCH_TRANSBCONF 0xf1008
4492#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4493#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004494#define TRANS_DISABLE (0<<31)
4495#define TRANS_ENABLE (1<<31)
4496#define TRANS_STATE_MASK (1<<30)
4497#define TRANS_STATE_DISABLE (0<<30)
4498#define TRANS_STATE_ENABLE (1<<30)
4499#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4500#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4501#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4502#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004503#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004504#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004505#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004506#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004507#define TRANS_8BPC (0<<5)
4508#define TRANS_10BPC (1<<5)
4509#define TRANS_6BPC (2<<5)
4510#define TRANS_12BPC (3<<5)
4511
Daniel Vetterce401412012-10-31 22:52:30 +01004512#define _TRANSA_CHICKEN1 0xf0060
4513#define _TRANSB_CHICKEN1 0xf1060
4514#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4515#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004516#define _TRANSA_CHICKEN2 0xf0064
4517#define _TRANSB_CHICKEN2 0xf1064
4518#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004519#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4520#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4521#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4522#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4523#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004524
Jesse Barnes291427f2011-07-29 12:42:37 -07004525#define SOUTH_CHICKEN1 0xc2000
4526#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4527#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004528#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4529#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4530#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004531#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004532#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4533#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4534#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004535
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004536#define _FDI_RXA_CHICKEN 0xc200c
4537#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004538#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4539#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004540#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004541
Jesse Barnes382b0932010-10-07 16:01:25 -07004542#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004543#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004544#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004545#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004546#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004547
Zhenyu Wangb9055052009-06-05 15:38:38 +08004548/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004549#define _FDI_TXA_CTL 0x60100
4550#define _FDI_TXB_CTL 0x61100
4551#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004552#define FDI_TX_DISABLE (0<<31)
4553#define FDI_TX_ENABLE (1<<31)
4554#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4555#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4556#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4557#define FDI_LINK_TRAIN_NONE (3<<28)
4558#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4559#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4560#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4561#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4562#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4563#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4564#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4565#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004566/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4567 SNB has different settings. */
4568/* SNB A-stepping */
4569#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4570#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4571#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4572#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4573/* SNB B-stepping */
4574#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4575#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4576#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4577#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4578#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004579#define FDI_DP_PORT_WIDTH_SHIFT 19
4580#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4581#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004582#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004583/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004584#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004585
4586/* Ivybridge has different bits for lolz */
4587#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4588#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4589#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4590#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4591
Zhenyu Wangb9055052009-06-05 15:38:38 +08004592/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004593#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004594#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004595#define FDI_SCRAMBLING_ENABLE (0<<7)
4596#define FDI_SCRAMBLING_DISABLE (1<<7)
4597
4598/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004599#define _FDI_RXA_CTL 0xf000c
4600#define _FDI_RXB_CTL 0xf100c
4601#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004602#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004603/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004604#define FDI_FS_ERRC_ENABLE (1<<27)
4605#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004606#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004607#define FDI_8BPC (0<<16)
4608#define FDI_10BPC (1<<16)
4609#define FDI_6BPC (2<<16)
4610#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004611#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004612#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4613#define FDI_RX_PLL_ENABLE (1<<13)
4614#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4615#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4616#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4617#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4618#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004619#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004620/* CPT */
4621#define FDI_AUTO_TRAINING (1<<10)
4622#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4623#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4624#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4625#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4626#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004627
Paulo Zanoni04945642012-11-01 21:00:59 -02004628#define _FDI_RXA_MISC 0xf0010
4629#define _FDI_RXB_MISC 0xf1010
4630#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4631#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4632#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4633#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4634#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4635#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4636#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4637#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4638
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004639#define _FDI_RXA_TUSIZE1 0xf0030
4640#define _FDI_RXA_TUSIZE2 0xf0038
4641#define _FDI_RXB_TUSIZE1 0xf1030
4642#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004643#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4644#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004645
4646/* FDI_RX interrupt register format */
4647#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4648#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4649#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4650#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4651#define FDI_RX_FS_CODE_ERR (1<<6)
4652#define FDI_RX_FE_CODE_ERR (1<<5)
4653#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4654#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4655#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4656#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4657#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4658
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004659#define _FDI_RXA_IIR 0xf0014
4660#define _FDI_RXA_IMR 0xf0018
4661#define _FDI_RXB_IIR 0xf1014
4662#define _FDI_RXB_IMR 0xf1018
4663#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4664#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004665
4666#define FDI_PLL_CTL_1 0xfe000
4667#define FDI_PLL_CTL_2 0xfe004
4668
Zhenyu Wangb9055052009-06-05 15:38:38 +08004669#define PCH_LVDS 0xe1180
4670#define LVDS_DETECTED (1 << 1)
4671
Shobhit Kumar98364372012-06-15 11:55:14 -07004672/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004673#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4674#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4675#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004676#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4677#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004678#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4679#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004680
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004681#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4682#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4683#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4684#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4685#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004686
Jesse Barnes453c5422013-03-28 09:55:41 -07004687#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4688#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4689#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4690 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4691#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4692 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4693#define VLV_PIPE_PP_DIVISOR(pipe) \
4694 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4695
Zhenyu Wangb9055052009-06-05 15:38:38 +08004696#define PCH_PP_STATUS 0xc7200
4697#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004698#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004699#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004700#define EDP_FORCE_VDD (1 << 3)
4701#define EDP_BLC_ENABLE (1 << 2)
4702#define PANEL_POWER_RESET (1 << 1)
4703#define PANEL_POWER_OFF (0 << 0)
4704#define PANEL_POWER_ON (1 << 0)
4705#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004706#define PANEL_PORT_SELECT_MASK (3 << 30)
4707#define PANEL_PORT_SELECT_LVDS (0 << 30)
4708#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004709#define PANEL_PORT_SELECT_DPC (2 << 30)
4710#define PANEL_PORT_SELECT_DPD (3 << 30)
4711#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4712#define PANEL_POWER_UP_DELAY_SHIFT 16
4713#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4714#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4715
Zhenyu Wangb9055052009-06-05 15:38:38 +08004716#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004717#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4718#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4719#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4720#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4721
Zhenyu Wangb9055052009-06-05 15:38:38 +08004722#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004723#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4724#define PP_REFERENCE_DIVIDER_SHIFT 8
4725#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4726#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004727
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004728#define PCH_DP_B 0xe4100
4729#define PCH_DPB_AUX_CH_CTL 0xe4110
4730#define PCH_DPB_AUX_CH_DATA1 0xe4114
4731#define PCH_DPB_AUX_CH_DATA2 0xe4118
4732#define PCH_DPB_AUX_CH_DATA3 0xe411c
4733#define PCH_DPB_AUX_CH_DATA4 0xe4120
4734#define PCH_DPB_AUX_CH_DATA5 0xe4124
4735
4736#define PCH_DP_C 0xe4200
4737#define PCH_DPC_AUX_CH_CTL 0xe4210
4738#define PCH_DPC_AUX_CH_DATA1 0xe4214
4739#define PCH_DPC_AUX_CH_DATA2 0xe4218
4740#define PCH_DPC_AUX_CH_DATA3 0xe421c
4741#define PCH_DPC_AUX_CH_DATA4 0xe4220
4742#define PCH_DPC_AUX_CH_DATA5 0xe4224
4743
4744#define PCH_DP_D 0xe4300
4745#define PCH_DPD_AUX_CH_CTL 0xe4310
4746#define PCH_DPD_AUX_CH_DATA1 0xe4314
4747#define PCH_DPD_AUX_CH_DATA2 0xe4318
4748#define PCH_DPD_AUX_CH_DATA3 0xe431c
4749#define PCH_DPD_AUX_CH_DATA4 0xe4320
4750#define PCH_DPD_AUX_CH_DATA5 0xe4324
4751
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004752/* CPT */
4753#define PORT_TRANS_A_SEL_CPT 0
4754#define PORT_TRANS_B_SEL_CPT (1<<29)
4755#define PORT_TRANS_C_SEL_CPT (2<<29)
4756#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004757#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004758#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4759#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004760
4761#define TRANS_DP_CTL_A 0xe0300
4762#define TRANS_DP_CTL_B 0xe1300
4763#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004764#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004765#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4766#define TRANS_DP_PORT_SEL_B (0<<29)
4767#define TRANS_DP_PORT_SEL_C (1<<29)
4768#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004769#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004770#define TRANS_DP_PORT_SEL_MASK (3<<29)
4771#define TRANS_DP_AUDIO_ONLY (1<<26)
4772#define TRANS_DP_ENH_FRAMING (1<<18)
4773#define TRANS_DP_8BPC (0<<9)
4774#define TRANS_DP_10BPC (1<<9)
4775#define TRANS_DP_6BPC (2<<9)
4776#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004777#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004778#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4779#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4780#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4781#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004782#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004783
4784/* SNB eDP training params */
4785/* SNB A-stepping */
4786#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4787#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4788#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4789#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4790/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004791#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4792#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4793#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4794#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4795#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004796#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4797
Keith Packard1a2eb462011-11-16 16:26:07 -08004798/* IVB */
4799#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4800#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4801#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4802#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4803#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4804#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004805#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004806
4807/* legacy values */
4808#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4809#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4810#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4811#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4812#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4813
4814#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4815
Zou Nan haicae58522010-11-09 17:17:32 +08004816#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004817#define FORCEWAKE_VLV 0x1300b0
4818#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004819#define FORCEWAKE_MEDIA_VLV 0x1300b8
4820#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004821#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004822#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004823#define VLV_GTLC_WAKE_CTRL 0x130090
4824#define VLV_GTLC_PW_STATUS 0x130094
Deepak S669ab5a2014-01-10 15:18:26 +05304825#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4826#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
Keith Packard8d715f02011-11-18 20:39:01 -08004827#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004828#define FORCEWAKE_KERNEL 0x1
4829#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004830#define FORCEWAKE_MT_ACK 0x130040
4831#define ECOBUS 0xa180
4832#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004833
Ben Widawskydd202c62012-02-09 10:15:18 +01004834#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02004835#define GT_FIFO_SBDROPERR (1<<6)
4836#define GT_FIFO_BLOBDROPERR (1<<5)
4837#define GT_FIFO_SB_READ_ABORTERR (1<<4)
4838#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01004839#define GT_FIFO_OVFERR (1<<2)
4840#define GT_FIFO_IAWRERR (1<<1)
4841#define GT_FIFO_IARDERR (1<<0)
4842
Ville Syrjälä46520e22013-11-14 02:00:00 +02004843#define GTFIFOCTL 0x120008
4844#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01004845#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004846
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004847#define HSW_IDICR 0x9008
4848#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4849#define HSW_EDRAM_PRESENT 0x120010
4850
Daniel Vetter80e829f2012-03-31 11:21:57 +02004851#define GEN6_UCGCTL1 0x9400
4852# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004853# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004854
Eric Anholt406478d2011-11-07 16:07:04 -08004855#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004856# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004857# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004858# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004859# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004860# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004861
Jesse Barnese3f33d42012-06-14 11:04:50 -07004862#define GEN7_UCGCTL4 0x940c
4863#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4864
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004865#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004866#define GEN6_TURBO_DISABLE (1<<31)
4867#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004868#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004869#define GEN6_OFFSET(x) ((x)<<19)
4870#define GEN6_AGGRESSIVE_TURBO (0<<15)
4871#define GEN6_RC_VIDEO_FREQ 0xA00C
4872#define GEN6_RC_CONTROL 0xA090
4873#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4874#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4875#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4876#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4877#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004878#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004879#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004880#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4881#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4882#define GEN6_RP_DOWN_TIMEOUT 0xA010
4883#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004884#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004885#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004886#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004887#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004888#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004889#define GEN6_RP_CONTROL 0xA024
4890#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004891#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4892#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4893#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4894#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4895#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004896#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4897#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004898#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4899#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4900#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004901#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004902#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004903#define GEN6_RP_UP_THRESHOLD 0xA02C
4904#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004905#define GEN6_RP_CUR_UP_EI 0xA050
4906#define GEN6_CURICONT_MASK 0xffffff
4907#define GEN6_RP_CUR_UP 0xA054
4908#define GEN6_CURBSYTAVG_MASK 0xffffff
4909#define GEN6_RP_PREV_UP 0xA058
4910#define GEN6_RP_CUR_DOWN_EI 0xA05C
4911#define GEN6_CURIAVG_MASK 0xffffff
4912#define GEN6_RP_CUR_DOWN 0xA060
4913#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004914#define GEN6_RP_UP_EI 0xA068
4915#define GEN6_RP_DOWN_EI 0xA06C
4916#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4917#define GEN6_RC_STATE 0xA094
4918#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4919#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4920#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4921#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4922#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4923#define GEN6_RC_SLEEP 0xA0B0
4924#define GEN6_RC1e_THRESHOLD 0xA0B4
4925#define GEN6_RC6_THRESHOLD 0xA0B8
4926#define GEN6_RC6p_THRESHOLD 0xA0BC
4927#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004928#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004929
4930#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004931#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004932#define GEN6_PMIIR 0x44028
4933#define GEN6_PMIER 0x4402C
4934#define GEN6_PM_MBOX_EVENT (1<<25)
4935#define GEN6_PM_THERMAL_EVENT (1<<24)
4936#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4937#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4938#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4939#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4940#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07004941#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07004942 GEN6_PM_RP_DOWN_THRESHOLD | \
4943 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004944
Ben Widawskycce66a22012-03-27 18:59:38 -07004945#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07004946#define VLV_COUNTER_CONTROL 0x138104
4947#define VLV_COUNT_RANGE_HIGH (1<<15)
4948#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4949#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07004950#define GEN6_GT_GFX_RC6 0x138108
4951#define GEN6_GT_GFX_RC6p 0x13810C
4952#define GEN6_GT_GFX_RC6pp 0x138110
4953
Chris Wilson8fd26852010-12-08 18:40:43 +00004954#define GEN6_PCODE_MAILBOX 0x138124
4955#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004956#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004957#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4958#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004959#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4960#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03004961#define GEN6_PCODE_READ_D_COMP 0x10
4962#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08004963#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4964#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004965#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00004966#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004967#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01004968#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00004969
Ben Widawsky4d855292011-12-12 19:34:16 -08004970#define GEN6_GT_CORE_STATUS 0x138060
4971#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4972#define GEN6_RCn_MASK 7
4973#define GEN6_RC0 0
4974#define GEN6_RC3 2
4975#define GEN6_RC6 3
4976#define GEN6_RC7 4
4977
Ben Widawskye3689192012-05-25 16:56:22 -07004978#define GEN7_MISCCPCTL (0x9424)
4979#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4980
4981/* IVYBRIDGE DPF */
4982#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004983#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07004984#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4985#define GEN7_PARITY_ERROR_VALID (1<<13)
4986#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4987#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4988#define GEN7_PARITY_ERROR_ROW(reg) \
4989 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4990#define GEN7_PARITY_ERROR_BANK(reg) \
4991 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4992#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4993 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4994#define GEN7_L3CDERRST1_ENABLE (1<<7)
4995
Ben Widawskyb9524a12012-05-25 16:56:24 -07004996#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004997#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07004998#define GEN7_L3LOG_SIZE 0x80
4999
Jesse Barnes12f33822012-10-25 12:15:45 -07005000#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5001#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5002#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005003#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005004#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5005
Jesse Barnes8ab43972012-10-25 12:15:42 -07005006#define GEN7_ROW_CHICKEN2 0xe4f4
5007#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5008#define DOP_CLOCK_GATING_DISABLE (1<<0)
5009
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005010#define HSW_ROW_CHICKEN3 0xe49c
5011#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5012
Ben Widawskyfd392b62013-11-04 22:52:39 -08005013#define HALF_SLICE_CHICKEN3 0xe184
5014#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005015#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005016
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02005017#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005018#define INTEL_AUDIO_DEVCL 0x808629FB
5019#define INTEL_AUDIO_DEVBLC 0x80862801
5020#define INTEL_AUDIO_DEVCTG 0x80862802
5021
5022#define G4X_AUD_CNTL_ST 0x620B4
5023#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5024#define G4X_ELDV_DEVCTG (1 << 14)
5025#define G4X_ELD_ADDR (0xf << 5)
5026#define G4X_ELD_ACK (1 << 4)
5027#define G4X_HDMIW_HDMIEDID 0x6210C
5028
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005029#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005030#define IBX_HDMIW_HDMIEDID_B 0xE2150
5031#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5032 IBX_HDMIW_HDMIEDID_A, \
5033 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005034#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005035#define IBX_AUD_CNTL_ST_B 0xE21B4
5036#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5037 IBX_AUD_CNTL_ST_A, \
5038 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005039#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5040#define IBX_ELD_ADDRESS (0x1f << 5)
5041#define IBX_ELD_ACK (1 << 4)
5042#define IBX_AUD_CNTL_ST2 0xE20C0
5043#define IBX_ELD_VALIDB (1 << 0)
5044#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005045
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005046#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005047#define CPT_HDMIW_HDMIEDID_B 0xE5150
5048#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5049 CPT_HDMIW_HDMIEDID_A, \
5050 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005051#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005052#define CPT_AUD_CNTL_ST_B 0xE51B4
5053#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5054 CPT_AUD_CNTL_ST_A, \
5055 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005056#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005057
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005058#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5059#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5060#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5061 VLV_HDMIW_HDMIEDID_A, \
5062 VLV_HDMIW_HDMIEDID_B)
5063#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5064#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5065#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5066 VLV_AUD_CNTL_ST_A, \
5067 VLV_AUD_CNTL_ST_B)
5068#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5069
Eric Anholtae662d32012-01-03 09:23:29 -08005070/* These are the 4 32-bit write offset registers for each stream
5071 * output buffer. It determines the offset from the
5072 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5073 */
5074#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5075
Wu Fengguangb6daa022012-01-06 14:41:31 -06005076#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005077#define IBX_AUD_CONFIG_B 0xe2100
5078#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5079 IBX_AUD_CONFIG_A, \
5080 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005081#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005082#define CPT_AUD_CONFIG_B 0xe5100
5083#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5084 CPT_AUD_CONFIG_A, \
5085 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005086#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5087#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5088#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5089 VLV_AUD_CONFIG_A, \
5090 VLV_AUD_CONFIG_B)
5091
Wu Fengguangb6daa022012-01-06 14:41:31 -06005092#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5093#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5094#define AUD_CONFIG_UPPER_N_SHIFT 20
5095#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5096#define AUD_CONFIG_LOWER_N_SHIFT 4
5097#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5098#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005099#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5100#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5101#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5102#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5103#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5104#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5105#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5106#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5107#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5108#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5109#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005110#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5111
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005112/* HSW Audio */
5113#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5114#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5115#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5116 HSW_AUD_CONFIG_A, \
5117 HSW_AUD_CONFIG_B)
5118
5119#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5120#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5121#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5122 HSW_AUD_MISC_CTRL_A, \
5123 HSW_AUD_MISC_CTRL_B)
5124
5125#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5126#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5127#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5128 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5129 HSW_AUD_DIP_ELD_CTRL_ST_B)
5130
5131/* Audio Digital Converter */
5132#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5133#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5134#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5135 HSW_AUD_DIG_CNVT_1, \
5136 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005137#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005138
5139#define HSW_AUD_EDID_DATA_A 0x65050
5140#define HSW_AUD_EDID_DATA_B 0x65150
5141#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5142 HSW_AUD_EDID_DATA_A, \
5143 HSW_AUD_EDID_DATA_B)
5144
5145#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5146#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5147#define AUDIO_INACTIVE_C (1<<11)
5148#define AUDIO_INACTIVE_B (1<<7)
5149#define AUDIO_INACTIVE_A (1<<3)
5150#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5151#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5152#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5153#define AUDIO_ELD_VALID_A (1<<0)
5154#define AUDIO_ELD_VALID_B (1<<4)
5155#define AUDIO_ELD_VALID_C (1<<8)
5156#define AUDIO_CP_READY_A (1<<1)
5157#define AUDIO_CP_READY_B (1<<5)
5158#define AUDIO_CP_READY_C (1<<9)
5159
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005160/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005161#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5162#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5163#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5164#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005165#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5166#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005167#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005168#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5169#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005170#define HSW_PWR_WELL_FORCE_ON (1<<19)
5171#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005172
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005173/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005174#define TRANS_DDI_FUNC_CTL_A 0x60400
5175#define TRANS_DDI_FUNC_CTL_B 0x61400
5176#define TRANS_DDI_FUNC_CTL_C 0x62400
5177#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5178#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
5179 TRANS_DDI_FUNC_CTL_B)
5180#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005181/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005182#define TRANS_DDI_PORT_MASK (7<<28)
5183#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5184#define TRANS_DDI_PORT_NONE (0<<28)
5185#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5186#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5187#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5188#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5189#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5190#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5191#define TRANS_DDI_BPC_MASK (7<<20)
5192#define TRANS_DDI_BPC_8 (0<<20)
5193#define TRANS_DDI_BPC_10 (1<<20)
5194#define TRANS_DDI_BPC_6 (2<<20)
5195#define TRANS_DDI_BPC_12 (3<<20)
5196#define TRANS_DDI_PVSYNC (1<<17)
5197#define TRANS_DDI_PHSYNC (1<<16)
5198#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5199#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5200#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5201#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5202#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5203#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005204
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005205/* DisplayPort Transport Control */
5206#define DP_TP_CTL_A 0x64040
5207#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005208#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5209#define DP_TP_CTL_ENABLE (1<<31)
5210#define DP_TP_CTL_MODE_SST (0<<27)
5211#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005212#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005213#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005214#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5215#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5216#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005217#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5218#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005219#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005220#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005221
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005222/* DisplayPort Transport Status */
5223#define DP_TP_STATUS_A 0x64044
5224#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005225#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005226#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005227#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5228
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005229/* DDI Buffer Control */
5230#define DDI_BUF_CTL_A 0x64000
5231#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005232#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5233#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005234/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005235#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005236#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005237#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005238#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005239#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005240#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005241#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5242#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005243#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005244/* Broadwell */
5245#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5246#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5247#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5248#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5249#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5250#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5251#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5252#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5253#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005254#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005255#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005256#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005257#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005258#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005259#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5260
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005261/* DDI Buffer Translations */
5262#define DDI_BUF_TRANS_A 0x64E00
5263#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005264#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005265
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005266/* Sideband Interface (SBI) is programmed indirectly, via
5267 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5268 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005269#define SBI_ADDR 0xC6000
5270#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005271#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005272#define SBI_CTL_DEST_ICLK (0x0<<16)
5273#define SBI_CTL_DEST_MPHY (0x1<<16)
5274#define SBI_CTL_OP_IORD (0x2<<8)
5275#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005276#define SBI_CTL_OP_CRRD (0x6<<8)
5277#define SBI_CTL_OP_CRWR (0x7<<8)
5278#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005279#define SBI_RESPONSE_SUCCESS (0x0<<1)
5280#define SBI_BUSY (0x1<<0)
5281#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005282
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005283/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005284#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005285#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5286#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5287#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5288#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005289#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005290#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005291#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005292#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005293#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005294#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005295#define SBI_SSCAUXDIV6 0x0610
5296#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005297#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005298#define SBI_GEN0 0x1f00
5299#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005300
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005301/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005302#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005303#define PIXCLK_GATE_UNGATE (1<<0)
5304#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005305
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005306/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005307#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005308#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005309#define SPLL_PLL_SSC (1<<28)
5310#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005311#define SPLL_PLL_FREQ_810MHz (0<<26)
5312#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005313
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005314/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005315#define WRPLL_CTL1 0x46040
5316#define WRPLL_CTL2 0x46060
5317#define WRPLL_PLL_ENABLE (1<<31)
5318#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005319#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005320#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005321/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005322#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5323#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5324#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005325
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005326/* Port clock selection */
5327#define PORT_CLK_SEL_A 0x46100
5328#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005329#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005330#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5331#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5332#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005333#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005334#define PORT_CLK_SEL_WRPLL1 (4<<29)
5335#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005336#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005337
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005338/* Transcoder clock selection */
5339#define TRANS_CLK_SEL_A 0x46140
5340#define TRANS_CLK_SEL_B 0x46144
5341#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5342/* For each transcoder, we need to select the corresponding port clock */
5343#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5344#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005345
Paulo Zanonic9809792012-10-23 18:30:00 -02005346#define _TRANSA_MSA_MISC 0x60410
5347#define _TRANSB_MSA_MISC 0x61410
5348#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5349 _TRANSB_MSA_MISC)
5350#define TRANS_MSA_SYNC_CLK (1<<0)
5351#define TRANS_MSA_6_BPC (0<<5)
5352#define TRANS_MSA_8_BPC (1<<5)
5353#define TRANS_MSA_10_BPC (2<<5)
5354#define TRANS_MSA_12_BPC (3<<5)
5355#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005356
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005357/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005358#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005359#define LCPLL_PLL_DISABLE (1<<31)
5360#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005361#define LCPLL_CLK_FREQ_MASK (3<<26)
5362#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005363#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5364#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5365#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005366#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005367#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005368#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005369#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005370#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5371
5372#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5373#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5374#define D_COMP_COMP_FORCE (1<<8)
5375#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005376
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005377/* Pipe WM_LINETIME - watermark line time */
5378#define PIPE_WM_LINETIME_A 0x45270
5379#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005380#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5381 PIPE_WM_LINETIME_B)
5382#define PIPE_WM_LINETIME_MASK (0x1ff)
5383#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005384#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005385#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005386
5387/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005388#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005389#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5390#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5391#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5392
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005393#define WM_MISC 0x45260
5394#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5395
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005396#define WM_DBG 0x45280
5397#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5398#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5399#define WM_DBG_DISALLOW_SPRITE (1<<2)
5400
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005401/* pipe CSC */
5402#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5403#define _PIPE_A_CSC_COEFF_BY 0x49014
5404#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5405#define _PIPE_A_CSC_COEFF_BU 0x4901c
5406#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5407#define _PIPE_A_CSC_COEFF_BV 0x49024
5408#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005409#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5410#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5411#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005412#define _PIPE_A_CSC_PREOFF_HI 0x49030
5413#define _PIPE_A_CSC_PREOFF_ME 0x49034
5414#define _PIPE_A_CSC_PREOFF_LO 0x49038
5415#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5416#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5417#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5418
5419#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5420#define _PIPE_B_CSC_COEFF_BY 0x49114
5421#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5422#define _PIPE_B_CSC_COEFF_BU 0x4911c
5423#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5424#define _PIPE_B_CSC_COEFF_BV 0x49124
5425#define _PIPE_B_CSC_MODE 0x49128
5426#define _PIPE_B_CSC_PREOFF_HI 0x49130
5427#define _PIPE_B_CSC_PREOFF_ME 0x49134
5428#define _PIPE_B_CSC_PREOFF_LO 0x49138
5429#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5430#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5431#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5432
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005433#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5434#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5435#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5436#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5437#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5438#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5439#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5440#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5441#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5442#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5443#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5444#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5445#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5446
Jani Nikula3230bf12013-08-27 15:12:16 +03005447/* VLV MIPI registers */
5448
5449#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5450#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5451#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5452#define DPI_ENABLE (1 << 31) /* A + B */
5453#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5454#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5455#define DUAL_LINK_MODE_MASK (1 << 26)
5456#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5457#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5458#define DITHERING_ENABLE (1 << 25) /* A + B */
5459#define FLOPPED_HSTX (1 << 23)
5460#define DE_INVERT (1 << 19) /* XXX */
5461#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5462#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5463#define AFE_LATCHOUT (1 << 17)
5464#define LP_OUTPUT_HOLD (1 << 16)
5465#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5466#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5467#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5468#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5469#define CSB_SHIFT 9
5470#define CSB_MASK (3 << 9)
5471#define CSB_20MHZ (0 << 9)
5472#define CSB_10MHZ (1 << 9)
5473#define CSB_40MHZ (2 << 9)
5474#define BANDGAP_MASK (1 << 8)
5475#define BANDGAP_PNW_CIRCUIT (0 << 8)
5476#define BANDGAP_LNC_CIRCUIT (1 << 8)
5477#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5478#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5479#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5480#define TEARING_EFFECT_SHIFT 2 /* A + B */
5481#define TEARING_EFFECT_MASK (3 << 2)
5482#define TEARING_EFFECT_OFF (0 << 2)
5483#define TEARING_EFFECT_DSI (1 << 2)
5484#define TEARING_EFFECT_GPIO (2 << 2)
5485#define LANE_CONFIGURATION_SHIFT 0
5486#define LANE_CONFIGURATION_MASK (3 << 0)
5487#define LANE_CONFIGURATION_4LANE (0 << 0)
5488#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5489#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5490
5491#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5492#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5493#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5494#define TEARING_EFFECT_DELAY_SHIFT 0
5495#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5496
5497/* XXX: all bits reserved */
5498#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5499
5500/* MIPI DSI Controller and D-PHY registers */
5501
5502#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5503#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5504#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5505#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5506#define ULPS_STATE_MASK (3 << 1)
5507#define ULPS_STATE_ENTER (2 << 1)
5508#define ULPS_STATE_EXIT (1 << 1)
5509#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5510#define DEVICE_READY (1 << 0)
5511
5512#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5513#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5514#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5515#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5516#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5517#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5518#define TEARING_EFFECT (1 << 31)
5519#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5520#define GEN_READ_DATA_AVAIL (1 << 29)
5521#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5522#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5523#define RX_PROT_VIOLATION (1 << 26)
5524#define RX_INVALID_TX_LENGTH (1 << 25)
5525#define ACK_WITH_NO_ERROR (1 << 24)
5526#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5527#define LP_RX_TIMEOUT (1 << 22)
5528#define HS_TX_TIMEOUT (1 << 21)
5529#define DPI_FIFO_UNDERRUN (1 << 20)
5530#define LOW_CONTENTION (1 << 19)
5531#define HIGH_CONTENTION (1 << 18)
5532#define TXDSI_VC_ID_INVALID (1 << 17)
5533#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5534#define TXCHECKSUM_ERROR (1 << 15)
5535#define TXECC_MULTIBIT_ERROR (1 << 14)
5536#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5537#define TXFALSE_CONTROL_ERROR (1 << 12)
5538#define RXDSI_VC_ID_INVALID (1 << 11)
5539#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5540#define RXCHECKSUM_ERROR (1 << 9)
5541#define RXECC_MULTIBIT_ERROR (1 << 8)
5542#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5543#define RXFALSE_CONTROL_ERROR (1 << 6)
5544#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5545#define RX_LP_TX_SYNC_ERROR (1 << 4)
5546#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5547#define RXEOT_SYNC_ERROR (1 << 2)
5548#define RXSOT_SYNC_ERROR (1 << 1)
5549#define RXSOT_ERROR (1 << 0)
5550
5551#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5552#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5553#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5554#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5555#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5556#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5557#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5558#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5559#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5560#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5561#define VID_MODE_FORMAT_MASK (0xf << 7)
5562#define VID_MODE_NOT_SUPPORTED (0 << 7)
5563#define VID_MODE_FORMAT_RGB565 (1 << 7)
5564#define VID_MODE_FORMAT_RGB666 (2 << 7)
5565#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5566#define VID_MODE_FORMAT_RGB888 (4 << 7)
5567#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5568#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5569#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5570#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5571#define DATA_LANES_PRG_REG_SHIFT 0
5572#define DATA_LANES_PRG_REG_MASK (7 << 0)
5573
5574#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5575#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5576#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5577#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5578
5579#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5580#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5581#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5582#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5583
5584#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5585#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5586#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5587#define TURN_AROUND_TIMEOUT_MASK 0x3f
5588
5589#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5590#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5591#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5592#define DEVICE_RESET_TIMER_MASK 0xffff
5593
5594#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5595#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5596#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5597#define VERTICAL_ADDRESS_SHIFT 16
5598#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5599#define HORIZONTAL_ADDRESS_SHIFT 0
5600#define HORIZONTAL_ADDRESS_MASK 0xffff
5601
5602#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5603#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5604#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5605#define DBI_FIFO_EMPTY_HALF (0 << 0)
5606#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5607#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5608
5609/* regs below are bits 15:0 */
5610#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5611#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5612#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5613
5614#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5615#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5616#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5617
5618#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5619#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5620#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5621
5622#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5623#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5624#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5625
5626#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5627#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5628#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5629
5630#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5631#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5632#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5633
5634#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5635#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5636#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5637
5638#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5639#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5640#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5641/* regs above are bits 15:0 */
5642
5643#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5644#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5645#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5646#define DPI_LP_MODE (1 << 6)
5647#define BACKLIGHT_OFF (1 << 5)
5648#define BACKLIGHT_ON (1 << 4)
5649#define COLOR_MODE_OFF (1 << 3)
5650#define COLOR_MODE_ON (1 << 2)
5651#define TURN_ON (1 << 1)
5652#define SHUTDOWN (1 << 0)
5653
5654#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5655#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5656#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5657#define COMMAND_BYTE_SHIFT 0
5658#define COMMAND_BYTE_MASK (0x3f << 0)
5659
5660#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5661#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5662#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5663#define MASTER_INIT_TIMER_SHIFT 0
5664#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5665
5666#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5667#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5668#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5669#define MAX_RETURN_PKT_SIZE_SHIFT 0
5670#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5671
5672#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5673#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5674#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5675#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5676#define DISABLE_VIDEO_BTA (1 << 3)
5677#define IP_TG_CONFIG (1 << 2)
5678#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5679#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5680#define VIDEO_MODE_BURST (3 << 0)
5681
5682#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5683#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5684#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5685#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5686#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5687#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5688#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5689#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5690#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5691#define CLOCKSTOP (1 << 1)
5692#define EOT_DISABLE (1 << 0)
5693
5694#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5695#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5696#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5697#define LP_BYTECLK_SHIFT 0
5698#define LP_BYTECLK_MASK (0xffff << 0)
5699
5700/* bits 31:0 */
5701#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5702#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5703#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5704
5705/* bits 31:0 */
5706#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5707#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5708#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5709
5710#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5711#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5712#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5713#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5714#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5715#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5716#define LONG_PACKET_WORD_COUNT_SHIFT 8
5717#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5718#define SHORT_PACKET_PARAM_SHIFT 8
5719#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5720#define VIRTUAL_CHANNEL_SHIFT 6
5721#define VIRTUAL_CHANNEL_MASK (3 << 6)
5722#define DATA_TYPE_SHIFT 0
5723#define DATA_TYPE_MASK (3f << 0)
5724/* data type values, see include/video/mipi_display.h */
5725
5726#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5727#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5728#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5729#define DPI_FIFO_EMPTY (1 << 28)
5730#define DBI_FIFO_EMPTY (1 << 27)
5731#define LP_CTRL_FIFO_EMPTY (1 << 26)
5732#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5733#define LP_CTRL_FIFO_FULL (1 << 24)
5734#define HS_CTRL_FIFO_EMPTY (1 << 18)
5735#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5736#define HS_CTRL_FIFO_FULL (1 << 16)
5737#define LP_DATA_FIFO_EMPTY (1 << 10)
5738#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5739#define LP_DATA_FIFO_FULL (1 << 8)
5740#define HS_DATA_FIFO_EMPTY (1 << 2)
5741#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5742#define HS_DATA_FIFO_FULL (1 << 0)
5743
5744#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5745#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5746#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5747#define DBI_HS_LP_MODE_MASK (1 << 0)
5748#define DBI_LP_MODE (1 << 0)
5749#define DBI_HS_MODE (0 << 0)
5750
5751#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5752#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5753#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5754#define EXIT_ZERO_COUNT_SHIFT 24
5755#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5756#define TRAIL_COUNT_SHIFT 16
5757#define TRAIL_COUNT_MASK (0x1f << 16)
5758#define CLK_ZERO_COUNT_SHIFT 8
5759#define CLK_ZERO_COUNT_MASK (0xff << 8)
5760#define PREPARE_COUNT_SHIFT 0
5761#define PREPARE_COUNT_MASK (0x3f << 0)
5762
5763/* bits 31:0 */
5764#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5765#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5766#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5767
5768#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5769#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5770#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5771#define LP_HS_SSW_CNT_SHIFT 16
5772#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5773#define HS_LP_PWR_SW_CNT_SHIFT 0
5774#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5775
5776#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5777#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5778#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5779#define STOP_STATE_STALL_COUNTER_SHIFT 0
5780#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5781
5782#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5783#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5784#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5785#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5786#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5787#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5788#define RX_CONTENTION_DETECTED (1 << 0)
5789
5790/* XXX: only pipe A ?!? */
5791#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5792#define DBI_TYPEC_ENABLE (1 << 31)
5793#define DBI_TYPEC_WIP (1 << 30)
5794#define DBI_TYPEC_OPTION_SHIFT 28
5795#define DBI_TYPEC_OPTION_MASK (3 << 28)
5796#define DBI_TYPEC_FREQ_SHIFT 24
5797#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5798#define DBI_TYPEC_OVERRIDE (1 << 8)
5799#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5800#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5801
5802
5803/* MIPI adapter registers */
5804
5805#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5806#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5807#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5808#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5809#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5810#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5811#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5812#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5813#define READ_REQUEST_PRIORITY_SHIFT 3
5814#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5815#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5816#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5817#define RGB_FLIP_TO_BGR (1 << 2)
5818
5819#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5820#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5821#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5822#define DATA_MEM_ADDRESS_SHIFT 5
5823#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5824#define DATA_VALID (1 << 0)
5825
5826#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5827#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5828#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5829#define DATA_LENGTH_SHIFT 0
5830#define DATA_LENGTH_MASK (0xfffff << 0)
5831
5832#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5833#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5834#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5835#define COMMAND_MEM_ADDRESS_SHIFT 5
5836#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5837#define AUTO_PWG_ENABLE (1 << 2)
5838#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5839#define COMMAND_VALID (1 << 0)
5840
5841#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5842#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5843#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5844#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5845#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5846
5847#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5848#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5849#define MIPI_READ_DATA_RETURN(pipe, n) \
5850 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5851
5852#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5853#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5854#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5855#define READ_DATA_VALID(n) (1 << (n))
5856
Jesse Barnes585fb112008-07-29 11:54:06 -07005857#endif /* _I915_REG_H_ */