blob: ef8f8944d6993fbe9ff85f8201ca4fe5026e3d30 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259
Ville Syrjälä773538e82014-09-04 14:54:56 +0300260static void pps_lock(struct intel_dp *intel_dp)
261{
262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
263 struct intel_encoder *encoder = &intel_dig_port->base;
264 struct drm_device *dev = encoder->base.dev;
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 enum intel_display_power_domain power_domain;
267
268 /*
269 * See vlv_power_sequencer_reset() why we need
270 * a power domain reference here.
271 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100272 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300273 intel_display_power_get(dev_priv, power_domain);
274
275 mutex_lock(&dev_priv->pps_mutex);
276}
277
278static void pps_unlock(struct intel_dp *intel_dp)
279{
280 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
281 struct intel_encoder *encoder = &intel_dig_port->base;
282 struct drm_device *dev = encoder->base.dev;
283 struct drm_i915_private *dev_priv = dev->dev_private;
284 enum intel_display_power_domain power_domain;
285
286 mutex_unlock(&dev_priv->pps_mutex);
287
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100288 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300289 intel_display_power_put(dev_priv, power_domain);
290}
291
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300292static void
293vlv_power_sequencer_kick(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300299 bool pll_enabled, release_cl_override = false;
300 enum dpio_phy phy = DPIO_PHY(pipe);
301 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300302 uint32_t DP;
303
304 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
305 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
306 pipe_name(pipe), port_name(intel_dig_port->port)))
307 return;
308
309 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
310 pipe_name(pipe), port_name(intel_dig_port->port));
311
312 /* Preserve the BIOS-computed detected bit. This is
313 * supposed to be read-only.
314 */
315 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
316 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
317 DP |= DP_PORT_WIDTH(1);
318 DP |= DP_LINK_TRAIN_PAT_1;
319
320 if (IS_CHERRYVIEW(dev))
321 DP |= DP_PIPE_SELECT_CHV(pipe);
322 else if (pipe == PIPE_B)
323 DP |= DP_PIPEB_SELECT;
324
Ville Syrjäläd288f652014-10-28 13:20:22 +0200325 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
326
327 /*
328 * The DPLL for the pipe must be enabled for this to work.
329 * So enable temporarily it if it's not already enabled.
330 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300331 if (!pll_enabled) {
332 release_cl_override = IS_CHERRYVIEW(dev) &&
333 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
334
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000335 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
336 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
337 DRM_ERROR("Failed to force on pll for pipe %c!\n",
338 pipe_name(pipe));
339 return;
340 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300341 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200342
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300343 /*
344 * Similar magic as in intel_dp_enable_port().
345 * We _must_ do this port enable + disable trick
346 * to make this power seqeuencer lock onto the port.
347 * Otherwise even VDD force bit won't work.
348 */
349 I915_WRITE(intel_dp->output_reg, DP);
350 POSTING_READ(intel_dp->output_reg);
351
352 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300358 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360
361 if (release_cl_override)
362 chv_phy_powergate_ch(dev_priv, phy, ch, false);
363 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300364}
365
Jani Nikulabf13e812013-09-06 07:40:05 +0300366static enum pipe
367vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
368{
369 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300370 struct drm_device *dev = intel_dig_port->base.base.dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300372 struct intel_encoder *encoder;
373 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300374 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300375
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300376 lockdep_assert_held(&dev_priv->pps_mutex);
377
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 /* We should never land here with regular DP ports */
379 WARN_ON(!is_edp(intel_dp));
380
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300381 if (intel_dp->pps_pipe != INVALID_PIPE)
382 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 /*
385 * We don't have power sequencer currently.
386 * Pick one that's not used by other ports.
387 */
Jani Nikula19c80542015-12-16 12:48:16 +0200388 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300389 struct intel_dp *tmp;
390
391 if (encoder->type != INTEL_OUTPUT_EDP)
392 continue;
393
394 tmp = enc_to_intel_dp(&encoder->base);
395
396 if (tmp->pps_pipe != INVALID_PIPE)
397 pipes &= ~(1 << tmp->pps_pipe);
398 }
399
400 /*
401 * Didn't find one. This should not happen since there
402 * are two power sequencers and up to two eDP ports.
403 */
404 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300405 pipe = PIPE_A;
406 else
407 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 vlv_steal_power_sequencer(dev, pipe);
410 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
412 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
413 pipe_name(intel_dp->pps_pipe),
414 port_name(intel_dig_port->port));
415
416 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300417 intel_dp_init_panel_power_sequencer(dev, intel_dp);
418 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300420 /*
421 * Even vdd force doesn't work until we've made
422 * the power sequencer lock in on the port.
423 */
424 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300425
426 return intel_dp->pps_pipe;
427}
428
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300429typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
430 enum pipe pipe);
431
432static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
433 enum pipe pipe)
434{
435 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
436}
437
438static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
439 enum pipe pipe)
440{
441 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
442}
443
444static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
445 enum pipe pipe)
446{
447 return true;
448}
449
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300451vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
452 enum port port,
453 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454{
Jani Nikulabf13e812013-09-06 07:40:05 +0300455 enum pipe pipe;
456
Jani Nikulabf13e812013-09-06 07:40:05 +0300457 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
458 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
459 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300460
461 if (port_sel != PANEL_PORT_SELECT_VLV(port))
462 continue;
463
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300464 if (!pipe_check(dev_priv, pipe))
465 continue;
466
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300467 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300468 }
469
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300470 return INVALID_PIPE;
471}
472
473static void
474vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
475{
476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
477 struct drm_device *dev = intel_dig_port->base.base.dev;
478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479 enum port port = intel_dig_port->port;
480
481 lockdep_assert_held(&dev_priv->pps_mutex);
482
483 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484 /* first pick one where the panel is on */
485 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
486 vlv_pipe_has_pp_on);
487 /* didn't find one? pick one where vdd is on */
488 if (intel_dp->pps_pipe == INVALID_PIPE)
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_vdd_on);
491 /* didn't find one? pick one with just the correct port */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495
496 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
497 if (intel_dp->pps_pipe == INVALID_PIPE) {
498 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
499 port_name(port));
500 return;
501 }
502
503 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
504 port_name(port), pipe_name(intel_dp->pps_pipe));
505
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300506 intel_dp_init_panel_power_sequencer(dev, intel_dp);
507 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300508}
509
Ville Syrjälä773538e82014-09-04 14:54:56 +0300510void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
511{
512 struct drm_device *dev = dev_priv->dev;
513 struct intel_encoder *encoder;
514
Wayne Boyer666a4532015-12-09 12:29:35 -0800515 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300516 return;
517
518 /*
519 * We can't grab pps_mutex here due to deadlock with power_domain
520 * mutex when power_domain functions are called while holding pps_mutex.
521 * That also means that in order to use pps_pipe the code needs to
522 * hold both a power domain reference and pps_mutex, and the power domain
523 * reference get/put must be done while _not_ holding pps_mutex.
524 * pps_{lock,unlock}() do these steps in the correct order, so one
525 * should use them always.
526 */
527
Jani Nikula19c80542015-12-16 12:48:16 +0200528 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529 struct intel_dp *intel_dp;
530
531 if (encoder->type != INTEL_OUTPUT_EDP)
532 continue;
533
534 intel_dp = enc_to_intel_dp(&encoder->base);
535 intel_dp->pps_pipe = INVALID_PIPE;
536 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300537}
538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200539static i915_reg_t
540_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300541{
542 struct drm_device *dev = intel_dp_to_dev(intel_dp);
543
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530544 if (IS_BROXTON(dev))
545 return BXT_PP_CONTROL(0);
546 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300547 return PCH_PP_CONTROL;
548 else
549 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
550}
551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200552static i915_reg_t
553_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300554{
555 struct drm_device *dev = intel_dp_to_dev(intel_dp);
556
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530557 if (IS_BROXTON(dev))
558 return BXT_PP_STATUS(0);
559 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300560 return PCH_PP_STATUS;
561 else
562 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
563}
564
Clint Taylor01527b32014-07-07 13:01:46 -0700565/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
566 This function only applicable when panel PM state is not to be tracked */
567static int edp_notify_handler(struct notifier_block *this, unsigned long code,
568 void *unused)
569{
570 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
571 edp_notifier);
572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
573 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700574
575 if (!is_edp(intel_dp) || code != SYS_RESTART)
576 return 0;
577
Ville Syrjälä773538e82014-09-04 14:54:56 +0300578 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300579
Wayne Boyer666a4532015-12-09 12:29:35 -0800580 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300581 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200582 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300583 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584
Clint Taylor01527b32014-07-07 13:01:46 -0700585 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
586 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
587 pp_div = I915_READ(pp_div_reg);
588 pp_div &= PP_REFERENCE_DIVIDER_MASK;
589
590 /* 0x1F write to PP_DIV_REG sets max cycle delay */
591 I915_WRITE(pp_div_reg, pp_div | 0x1F);
592 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
593 msleep(intel_dp->panel_power_cycle_delay);
594 }
595
Ville Syrjälä773538e82014-09-04 14:54:56 +0300596 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 return 0;
599}
600
Daniel Vetter4be73782014-01-17 14:39:48 +0100601static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700602{
Paulo Zanoni30add222012-10-26 19:05:45 -0200603 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700604 struct drm_i915_private *dev_priv = dev->dev_private;
605
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606 lockdep_assert_held(&dev_priv->pps_mutex);
607
Wayne Boyer666a4532015-12-09 12:29:35 -0800608 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300609 intel_dp->pps_pipe == INVALID_PIPE)
610 return false;
611
Jani Nikulabf13e812013-09-06 07:40:05 +0300612 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700613}
614
Daniel Vetter4be73782014-01-17 14:39:48 +0100615static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700616{
Paulo Zanoni30add222012-10-26 19:05:45 -0200617 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700618 struct drm_i915_private *dev_priv = dev->dev_private;
619
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300620 lockdep_assert_held(&dev_priv->pps_mutex);
621
Wayne Boyer666a4532015-12-09 12:29:35 -0800622 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300623 intel_dp->pps_pipe == INVALID_PIPE)
624 return false;
625
Ville Syrjälä773538e82014-09-04 14:54:56 +0300626 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700627}
628
Keith Packard9b984da2011-09-19 13:54:47 -0700629static void
630intel_dp_check_edp(struct intel_dp *intel_dp)
631{
Paulo Zanoni30add222012-10-26 19:05:45 -0200632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700633 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700634
Keith Packard9b984da2011-09-19 13:54:47 -0700635 if (!is_edp(intel_dp))
636 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700637
Daniel Vetter4be73782014-01-17 14:39:48 +0100638 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700639 WARN(1, "eDP powered off while attempting aux channel communication.\n");
640 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300641 I915_READ(_pp_stat_reg(intel_dp)),
642 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700643 }
644}
645
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100646static uint32_t
647intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
648{
649 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
650 struct drm_device *dev = intel_dig_port->base.base.dev;
651 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200652 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100653 uint32_t status;
654 bool done;
655
Daniel Vetteref04f002012-12-01 21:03:59 +0100656#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300658 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300659 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 else
661 done = wait_for_atomic(C, 10) == 0;
662 if (!done)
663 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
664 has_aux_irq);
665#undef C
666
667 return status;
668}
669
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200670static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000671{
672 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200673 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674
Ville Syrjäläa457f542016-03-02 17:22:17 +0200675 if (index)
676 return 0;
677
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200680 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000681 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200682 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200688 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689
690 if (index)
691 return 0;
692
Ville Syrjäläa457f542016-03-02 17:22:17 +0200693 /*
694 * The clock divider is based off the cdclk or PCH rawclk, and would
695 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
696 * divide by 2000 and use that
697 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200698 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200700 else
701 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000702}
703
704static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300705{
706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200707 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300708
Ville Syrjäläa457f542016-03-02 17:22:17 +0200709 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300710 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100711 switch (index) {
712 case 0: return 63;
713 case 1: return 72;
714 default: return 0;
715 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300716 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200717
718 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300719}
720
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000721static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
722{
723 /*
724 * SKL doesn't need us to program the AUX clock divider (Hardware will
725 * derive the clock from CDCLK automatically). We still implement the
726 * get_aux_clock_divider vfunc to plug-in into the existing code.
727 */
728 return index ? 0 : 1;
729}
730
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200731static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
732 bool has_aux_irq,
733 int send_bytes,
734 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000735{
736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
737 struct drm_device *dev = intel_dig_port->base.base.dev;
738 uint32_t precharge, timeout;
739
740 if (IS_GEN6(dev))
741 precharge = 3;
742 else
743 precharge = 5;
744
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200745 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000746 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
747 else
748 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
749
750 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000751 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000752 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000753 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000755 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
757 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000758 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000759}
760
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000761static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t unused)
765{
766 return DP_AUX_CH_CTL_SEND_BUSY |
767 DP_AUX_CH_CTL_DONE |
768 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
769 DP_AUX_CH_CTL_TIME_OUT_ERROR |
770 DP_AUX_CH_CTL_TIME_OUT_1600us |
771 DP_AUX_CH_CTL_RECEIVE_ERROR |
772 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
773 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
774}
775
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700776static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100777intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200778 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700779 uint8_t *recv, int recv_size)
780{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200781 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
782 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200784 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100785 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100786 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000788 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100789 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200790 bool vdd;
791
Ville Syrjälä773538e82014-09-04 14:54:56 +0300792 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300793
Ville Syrjälä72c35002014-08-18 22:16:00 +0300794 /*
795 * We will be called with VDD already enabled for dpcd/edid/oui reads.
796 * In such cases we want to leave VDD enabled and it's up to upper layers
797 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
798 * ourselves.
799 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300800 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100801
802 /* dp aux is extremely sensitive to irq latency, hence request the
803 * lowest possible wakeup latency and so prevent the cpu from going into
804 * deep sleep states.
805 */
806 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Keith Packard9b984da2011-09-19 13:54:47 -0700808 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800809
Jesse Barnes11bee432011-08-01 15:02:20 -0700810 /* Try to wait for any previous AUX channel activity */
811 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100812 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700813 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
814 break;
815 msleep(1);
816 }
817
818 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300819 static u32 last_status = -1;
820 const u32 status = I915_READ(ch_ctl);
821
822 if (status != last_status) {
823 WARN(1, "dp_aux_ch not started status 0x%08x\n",
824 status);
825 last_status = status;
826 }
827
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100828 ret = -EBUSY;
829 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100830 }
831
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300832 /* Only 5 data registers! */
833 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
834 ret = -E2BIG;
835 goto out;
836 }
837
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000838 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000839 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
840 has_aux_irq,
841 send_bytes,
842 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000843
Chris Wilsonbc866252013-07-21 16:00:03 +0100844 /* Must try at least 3 times according to DP spec */
845 for (try = 0; try < 5; try++) {
846 /* Load the send data into the aux channel data registers */
847 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200848 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800849 intel_dp_pack_aux(send + i,
850 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400851
Chris Wilsonbc866252013-07-21 16:00:03 +0100852 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000853 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100854
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400856
Chris Wilsonbc866252013-07-21 16:00:03 +0100857 /* Clear done status and any errors */
858 I915_WRITE(ch_ctl,
859 status |
860 DP_AUX_CH_CTL_DONE |
861 DP_AUX_CH_CTL_TIME_OUT_ERROR |
862 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400863
Todd Previte74ebf292015-04-15 08:38:41 -0700864 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700866
867 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
868 * 400us delay required for errors and timeouts
869 * Timeout errors from the HW already meet this
870 * requirement so skip to next iteration
871 */
872 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
873 usleep_range(400, 500);
874 continue;
875 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700877 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100878 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700879 }
880
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700882 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100883 ret = -EBUSY;
884 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885 }
886
Jim Bridee058c942015-05-27 10:21:48 -0700887done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888 /* Check for timeout or receive error.
889 * Timeouts occur when the sink is not connected
890 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700891 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700892 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100893 ret = -EIO;
894 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700895 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700896
897 /* Timeouts occur when the device isn't connected, so they're
898 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800900 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100901 ret = -ETIMEDOUT;
902 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903 }
904
905 /* Unload any bytes sent back from the other side */
906 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
907 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800908
909 /*
910 * By BSpec: "Message sizes of 0 or >20 are not allowed."
911 * We have no idea of what happened so we return -EBUSY so
912 * drm layer takes care for the necessary retries.
913 */
914 if (recv_bytes == 0 || recv_bytes > 20) {
915 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
916 recv_bytes);
917 /*
918 * FIXME: This patch was created on top of a series that
919 * organize the retries at drm level. There EBUSY should
920 * also take care for 1ms wait before retrying.
921 * That aux retries re-org is still needed and after that is
922 * merged we remove this sleep from here.
923 */
924 usleep_range(1000, 1500);
925 ret = -EBUSY;
926 goto out;
927 }
928
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929 if (recv_bytes > recv_size)
930 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400931
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100932 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200933 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800934 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700935
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100936 ret = recv_bytes;
937out:
938 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
939
Jani Nikula884f19e2014-03-14 16:51:14 +0200940 if (vdd)
941 edp_panel_vdd_off(intel_dp, false);
942
Ville Syrjälä773538e82014-09-04 14:54:56 +0300943 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946}
947
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300948#define BARE_ADDRESS_SIZE 3
949#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950static ssize_t
951intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
954 uint8_t txbuf[20], rxbuf[20];
955 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200958 txbuf[0] = (msg->request << 4) |
959 ((msg->address >> 16) & 0xf);
960 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 txbuf[2] = msg->address & 0xff;
962 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 switch (msg->request & ~DP_AUX_I2C_MOT) {
965 case DP_AUX_NATIVE_WRITE:
966 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300967 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300968 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200969 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200970
Jani Nikula9d1a1032014-03-14 16:51:15 +0200971 if (WARN_ON(txsize > 20))
972 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973
Imre Deakd81a67c2016-01-29 14:52:26 +0200974 if (msg->buffer)
975 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
976 else
977 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
980 if (ret > 0) {
981 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200983 if (ret > 1) {
984 /* Number of bytes written in a short write. */
985 ret = clamp_t(int, rxbuf[1], 0, msg->size);
986 } else {
987 /* Return payload size. */
988 ret = msg->size;
989 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700990 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200991 break;
992
993 case DP_AUX_NATIVE_READ:
994 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300995 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200996 rxsize = msg->size + 1;
997
998 if (WARN_ON(rxsize > 20))
999 return -E2BIG;
1000
1001 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1002 if (ret > 0) {
1003 msg->reply = rxbuf[0] >> 4;
1004 /*
1005 * Assume happy day, and copy the data. The caller is
1006 * expected to check msg->reply before touching it.
1007 *
1008 * Return payload size.
1009 */
1010 ret--;
1011 memcpy(msg->buffer, rxbuf + 1, ret);
1012 }
1013 break;
1014
1015 default:
1016 ret = -EINVAL;
1017 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001018 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001019
Jani Nikula9d1a1032014-03-14 16:51:15 +02001020 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021}
1022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001023static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1024 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001025{
1026 switch (port) {
1027 case PORT_B:
1028 case PORT_C:
1029 case PORT_D:
1030 return DP_AUX_CH_CTL(port);
1031 default:
1032 MISSING_CASE(port);
1033 return DP_AUX_CH_CTL(PORT_B);
1034 }
1035}
1036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001037static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1038 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001039{
1040 switch (port) {
1041 case PORT_B:
1042 case PORT_C:
1043 case PORT_D:
1044 return DP_AUX_CH_DATA(port, index);
1045 default:
1046 MISSING_CASE(port);
1047 return DP_AUX_CH_DATA(PORT_B, index);
1048 }
1049}
1050
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001051static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1052 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001053{
1054 switch (port) {
1055 case PORT_A:
1056 return DP_AUX_CH_CTL(port);
1057 case PORT_B:
1058 case PORT_C:
1059 case PORT_D:
1060 return PCH_DP_AUX_CH_CTL(port);
1061 default:
1062 MISSING_CASE(port);
1063 return DP_AUX_CH_CTL(PORT_A);
1064 }
1065}
1066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001067static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1068 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001069{
1070 switch (port) {
1071 case PORT_A:
1072 return DP_AUX_CH_DATA(port, index);
1073 case PORT_B:
1074 case PORT_C:
1075 case PORT_D:
1076 return PCH_DP_AUX_CH_DATA(port, index);
1077 default:
1078 MISSING_CASE(port);
1079 return DP_AUX_CH_DATA(PORT_A, index);
1080 }
1081}
1082
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001083/*
1084 * On SKL we don't have Aux for port E so we rely
1085 * on VBT to set a proper alternate aux channel.
1086 */
1087static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1088{
1089 const struct ddi_vbt_port_info *info =
1090 &dev_priv->vbt.ddi_port_info[PORT_E];
1091
1092 switch (info->alternate_aux_channel) {
1093 case DP_AUX_A:
1094 return PORT_A;
1095 case DP_AUX_B:
1096 return PORT_B;
1097 case DP_AUX_C:
1098 return PORT_C;
1099 case DP_AUX_D:
1100 return PORT_D;
1101 default:
1102 MISSING_CASE(info->alternate_aux_channel);
1103 return PORT_A;
1104 }
1105}
1106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001107static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1108 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001109{
1110 if (port == PORT_E)
1111 port = skl_porte_aux_port(dev_priv);
1112
1113 switch (port) {
1114 case PORT_A:
1115 case PORT_B:
1116 case PORT_C:
1117 case PORT_D:
1118 return DP_AUX_CH_CTL(port);
1119 default:
1120 MISSING_CASE(port);
1121 return DP_AUX_CH_CTL(PORT_A);
1122 }
1123}
1124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001125static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1126 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001127{
1128 if (port == PORT_E)
1129 port = skl_porte_aux_port(dev_priv);
1130
1131 switch (port) {
1132 case PORT_A:
1133 case PORT_B:
1134 case PORT_C:
1135 case PORT_D:
1136 return DP_AUX_CH_DATA(port, index);
1137 default:
1138 MISSING_CASE(port);
1139 return DP_AUX_CH_DATA(PORT_A, index);
1140 }
1141}
1142
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001143static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1144 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001145{
1146 if (INTEL_INFO(dev_priv)->gen >= 9)
1147 return skl_aux_ctl_reg(dev_priv, port);
1148 else if (HAS_PCH_SPLIT(dev_priv))
1149 return ilk_aux_ctl_reg(dev_priv, port);
1150 else
1151 return g4x_aux_ctl_reg(dev_priv, port);
1152}
1153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001154static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1155 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001156{
1157 if (INTEL_INFO(dev_priv)->gen >= 9)
1158 return skl_aux_data_reg(dev_priv, port, index);
1159 else if (HAS_PCH_SPLIT(dev_priv))
1160 return ilk_aux_data_reg(dev_priv, port, index);
1161 else
1162 return g4x_aux_data_reg(dev_priv, port, index);
1163}
1164
1165static void intel_aux_reg_init(struct intel_dp *intel_dp)
1166{
1167 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1168 enum port port = dp_to_dig_port(intel_dp)->port;
1169 int i;
1170
1171 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1172 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1173 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1174}
1175
Jani Nikula9d1a1032014-03-14 16:51:15 +02001176static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001177intel_dp_aux_fini(struct intel_dp *intel_dp)
1178{
1179 drm_dp_aux_unregister(&intel_dp->aux);
1180 kfree(intel_dp->aux.name);
1181}
1182
1183static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001184intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001185{
Jani Nikula33ad6622014-03-14 16:51:16 +02001186 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1187 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001188 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001189
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001190 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001191
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001192 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1193 if (!intel_dp->aux.name)
1194 return -ENOMEM;
1195
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001196 intel_dp->aux.dev = connector->base.kdev;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001197 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001198
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001199 DRM_DEBUG_KMS("registering %s bus for %s\n",
1200 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001201 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001202
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001203 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001204 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001205 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001206 intel_dp->aux.name, ret);
1207 kfree(intel_dp->aux.name);
1208 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001209 }
David Flynn8316f332010-12-08 16:10:21 +00001210
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001211 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212}
1213
Imre Deak80f65de2014-02-11 17:12:49 +02001214static void
1215intel_dp_connector_unregister(struct intel_connector *intel_connector)
1216{
1217 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1218
Rafael Antognolli4d32c0d2016-01-21 15:10:20 -08001219 intel_dp_aux_fini(intel_dp);
Imre Deak80f65de2014-02-11 17:12:49 +02001220 intel_connector_unregister(intel_connector);
1221}
1222
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301223static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001224intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301225{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001226 if (intel_dp->num_sink_rates) {
1227 *sink_rates = intel_dp->sink_rates;
1228 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301229 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001230
1231 *sink_rates = default_rates;
1232
1233 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301234}
1235
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001236bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301237{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001238 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1239 struct drm_device *dev = dig_port->base.base.dev;
1240
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301241 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001242 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301243 return false;
1244
1245 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1246 (INTEL_INFO(dev)->gen >= 9))
1247 return true;
1248 else
1249 return false;
1250}
1251
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301252static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001253intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301254{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001255 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1256 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301257 int size;
1258
Sonika Jindal64987fc2015-05-26 17:50:13 +05301259 if (IS_BROXTON(dev)) {
1260 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301261 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001262 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301263 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301264 size = ARRAY_SIZE(skl_rates);
1265 } else {
1266 *source_rates = default_rates;
1267 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301268 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001269
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301270 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001271 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301272 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001273
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301274 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301275}
1276
Daniel Vetter0e503382014-07-04 11:26:04 -03001277static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001278intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001279 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001280{
1281 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001282 const struct dp_link_dpll *divisor = NULL;
1283 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001284
1285 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001286 divisor = gen4_dpll;
1287 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001288 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001289 divisor = pch_dpll;
1290 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001291 } else if (IS_CHERRYVIEW(dev)) {
1292 divisor = chv_dpll;
1293 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001294 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001295 divisor = vlv_dpll;
1296 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001297 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001298
1299 if (divisor && count) {
1300 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001301 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001302 pipe_config->dpll = divisor[i].dpll;
1303 pipe_config->clock_set = true;
1304 break;
1305 }
1306 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001307 }
1308}
1309
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001310static int intersect_rates(const int *source_rates, int source_len,
1311 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001312 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301313{
1314 int i = 0, j = 0, k = 0;
1315
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301316 while (i < source_len && j < sink_len) {
1317 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001318 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1319 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001320 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301321 ++k;
1322 ++i;
1323 ++j;
1324 } else if (source_rates[i] < sink_rates[j]) {
1325 ++i;
1326 } else {
1327 ++j;
1328 }
1329 }
1330 return k;
1331}
1332
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001333static int intel_dp_common_rates(struct intel_dp *intel_dp,
1334 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001335{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001336 const int *source_rates, *sink_rates;
1337 int source_len, sink_len;
1338
1339 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001340 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001341
1342 return intersect_rates(source_rates, source_len,
1343 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001344 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001345}
1346
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001347static void snprintf_int_array(char *str, size_t len,
1348 const int *array, int nelem)
1349{
1350 int i;
1351
1352 str[0] = '\0';
1353
1354 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001355 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001356 if (r >= len)
1357 return;
1358 str += r;
1359 len -= r;
1360 }
1361}
1362
1363static void intel_dp_print_rates(struct intel_dp *intel_dp)
1364{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001365 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001366 int source_len, sink_len, common_len;
1367 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001368 char str[128]; /* FIXME: too big for stack? */
1369
1370 if ((drm_debug & DRM_UT_KMS) == 0)
1371 return;
1372
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001373 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001374 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1375 DRM_DEBUG_KMS("source rates: %s\n", str);
1376
1377 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1378 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1379 DRM_DEBUG_KMS("sink rates: %s\n", str);
1380
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001381 common_len = intel_dp_common_rates(intel_dp, common_rates);
1382 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1383 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001384}
1385
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001386static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301387{
1388 int i = 0;
1389
1390 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1391 if (find == rates[i])
1392 break;
1393
1394 return i;
1395}
1396
Ville Syrjälä50fec212015-03-12 17:10:34 +02001397int
1398intel_dp_max_link_rate(struct intel_dp *intel_dp)
1399{
1400 int rates[DP_MAX_SUPPORTED_RATES] = {};
1401 int len;
1402
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001403 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001404 if (WARN_ON(len <= 0))
1405 return 162000;
1406
1407 return rates[rate_to_index(0, rates) - 1];
1408}
1409
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001410int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1411{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001412 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001413}
1414
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001415void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1416 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001417{
1418 if (intel_dp->num_sink_rates) {
1419 *link_bw = 0;
1420 *rate_select =
1421 intel_dp_rate_select(intel_dp, port_clock);
1422 } else {
1423 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1424 *rate_select = 0;
1425 }
1426}
1427
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001428bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001429intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001430 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001431{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001432 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001433 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001434 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001435 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001436 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001437 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001438 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001439 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001440 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001441 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001442 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001443 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301444 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001445 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001446 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001447 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1448 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001449 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301450
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001451 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301452
1453 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001454 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301455
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001456 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001457
Imre Deakbc7d38a2013-05-16 14:40:36 +03001458 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001459 pipe_config->has_pch_encoder = true;
1460
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001461 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001462 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001463 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001464
Jani Nikuladd06f902012-10-19 14:51:50 +03001465 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1466 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1467 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001468
1469 if (INTEL_INFO(dev)->gen >= 9) {
1470 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001471 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001472 if (ret)
1473 return ret;
1474 }
1475
Matt Roperb56676272015-11-04 09:05:27 -08001476 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001477 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1478 intel_connector->panel.fitting_mode);
1479 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001480 intel_pch_panel_fitting(intel_crtc, pipe_config,
1481 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001482 }
1483
Daniel Vettercb1793c2012-06-04 18:39:21 +02001484 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001485 return false;
1486
Daniel Vetter083f9562012-04-20 20:23:49 +02001487 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301488 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001489 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001490 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001491
Daniel Vetter36008362013-03-27 00:44:59 +01001492 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1493 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001494 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001495 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301496
1497 /* Get bpp from vbt only for panels that dont have bpp in edid */
1498 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001499 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001500 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001501 dev_priv->vbt.edp.bpp);
1502 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001503 }
1504
Jani Nikula344c5bb2014-09-09 11:25:13 +03001505 /*
1506 * Use the maximum clock and number of lanes the eDP panel
1507 * advertizes being capable of. The panels are generally
1508 * designed to support only a single clock and lane
1509 * configuration, and typically these values correspond to the
1510 * native resolution of the panel.
1511 */
1512 min_lane_count = max_lane_count;
1513 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001514 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001515
Daniel Vetter36008362013-03-27 00:44:59 +01001516 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001517 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1518 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001519
Dave Airliec6930992014-07-14 11:04:39 +10001520 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301521 for (lane_count = min_lane_count;
1522 lane_count <= max_lane_count;
1523 lane_count <<= 1) {
1524
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001525 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001526 link_avail = intel_dp_max_data_rate(link_clock,
1527 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001528
Daniel Vetter36008362013-03-27 00:44:59 +01001529 if (mode_rate <= link_avail) {
1530 goto found;
1531 }
1532 }
1533 }
1534 }
1535
1536 return false;
1537
1538found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001539 if (intel_dp->color_range_auto) {
1540 /*
1541 * See:
1542 * CEA-861-E - 5.1 Default Encoding Parameters
1543 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1544 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001545 pipe_config->limited_color_range =
1546 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1547 } else {
1548 pipe_config->limited_color_range =
1549 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001550 }
1551
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001552 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301553
Daniel Vetter657445f2013-05-04 10:09:18 +02001554 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001555 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001556
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001557 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1558 &link_bw, &rate_select);
1559
1560 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1561 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001562 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001563 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1564 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001566 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001567 adjusted_mode->crtc_clock,
1568 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001569 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001570
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301571 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301572 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001573 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301574 intel_link_compute_m_n(bpp, lane_count,
1575 intel_connector->panel.downclock_mode->clock,
1576 pipe_config->port_clock,
1577 &pipe_config->dp_m2_n2);
1578 }
1579
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001580 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001581 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001582
Daniel Vetter36008362013-03-27 00:44:59 +01001583 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001584}
1585
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001586void intel_dp_set_link_params(struct intel_dp *intel_dp,
1587 const struct intel_crtc_state *pipe_config)
1588{
1589 intel_dp->link_rate = pipe_config->port_clock;
1590 intel_dp->lane_count = pipe_config->lane_count;
1591}
1592
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001593static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001594{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001595 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001596 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001597 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001598 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001599 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001600 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001601
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001602 intel_dp_set_link_params(intel_dp, crtc->config);
1603
Keith Packard417e8222011-11-01 19:54:11 -07001604 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001605 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001606 *
1607 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001608 * SNB CPU
1609 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001610 * CPT PCH
1611 *
1612 * IBX PCH and CPU are the same for almost everything,
1613 * except that the CPU DP PLL is configured in this
1614 * register
1615 *
1616 * CPT PCH is quite different, having many bits moved
1617 * to the TRANS_DP_CTL register instead. That
1618 * configuration happens (oddly) in ironlake_pch_enable
1619 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001620
Keith Packard417e8222011-11-01 19:54:11 -07001621 /* Preserve the BIOS-computed detected bit. This is
1622 * supposed to be read-only.
1623 */
1624 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001625
Keith Packard417e8222011-11-01 19:54:11 -07001626 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001627 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001628 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001629
Keith Packard417e8222011-11-01 19:54:11 -07001630 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001631
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001632 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001633 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1634 intel_dp->DP |= DP_SYNC_HS_HIGH;
1635 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1636 intel_dp->DP |= DP_SYNC_VS_HIGH;
1637 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1638
Jani Nikula6aba5b62013-10-04 15:08:10 +03001639 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001640 intel_dp->DP |= DP_ENHANCED_FRAMING;
1641
Daniel Vetter7c62a162013-06-01 17:16:20 +02001642 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001643 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001644 u32 trans_dp;
1645
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001646 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001647
1648 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1649 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1650 trans_dp |= TRANS_DP_ENH_FRAMING;
1651 else
1652 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1653 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001654 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001655 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001656 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001657 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001658
1659 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1660 intel_dp->DP |= DP_SYNC_HS_HIGH;
1661 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1662 intel_dp->DP |= DP_SYNC_VS_HIGH;
1663 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1664
Jani Nikula6aba5b62013-10-04 15:08:10 +03001665 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001666 intel_dp->DP |= DP_ENHANCED_FRAMING;
1667
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001668 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001669 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001670 else if (crtc->pipe == PIPE_B)
1671 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001672 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001673}
1674
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001675#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1676#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001677
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001678#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1679#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001680
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001681#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1682#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001683
Daniel Vetter4be73782014-01-17 14:39:48 +01001684static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001685 u32 mask,
1686 u32 value)
1687{
Paulo Zanoni30add222012-10-26 19:05:45 -02001688 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001689 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001690 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001691
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001692 lockdep_assert_held(&dev_priv->pps_mutex);
1693
Jani Nikulabf13e812013-09-06 07:40:05 +03001694 pp_stat_reg = _pp_stat_reg(intel_dp);
1695 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001696
1697 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001698 mask, value,
1699 I915_READ(pp_stat_reg),
1700 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001701
Tvrtko Ursulin3f177622016-03-03 14:36:41 +00001702 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value,
1703 5 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
Keith Packard99ea7122011-11-01 19:57:50 -07001704 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001705 I915_READ(pp_stat_reg),
1706 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001707
1708 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001709}
1710
Daniel Vetter4be73782014-01-17 14:39:48 +01001711static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001712{
1713 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001714 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001715}
1716
Daniel Vetter4be73782014-01-17 14:39:48 +01001717static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001718{
Keith Packardbd943152011-09-18 23:09:52 -07001719 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001720 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001721}
Keith Packardbd943152011-09-18 23:09:52 -07001722
Daniel Vetter4be73782014-01-17 14:39:48 +01001723static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001724{
Abhay Kumard28d4732016-01-22 17:39:04 -08001725 ktime_t panel_power_on_time;
1726 s64 panel_power_off_duration;
1727
Keith Packard99ea7122011-11-01 19:57:50 -07001728 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001729
Abhay Kumard28d4732016-01-22 17:39:04 -08001730 /* take the difference of currrent time and panel power off time
1731 * and then make panel wait for t11_t12 if needed. */
1732 panel_power_on_time = ktime_get_boottime();
1733 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1734
Paulo Zanonidce56b32013-12-19 14:29:40 -02001735 /* When we disable the VDD override bit last we have to do the manual
1736 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001737 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1738 wait_remaining_ms_from_jiffies(jiffies,
1739 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001740
Daniel Vetter4be73782014-01-17 14:39:48 +01001741 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001742}
Keith Packardbd943152011-09-18 23:09:52 -07001743
Daniel Vetter4be73782014-01-17 14:39:48 +01001744static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001745{
1746 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1747 intel_dp->backlight_on_delay);
1748}
1749
Daniel Vetter4be73782014-01-17 14:39:48 +01001750static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001751{
1752 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1753 intel_dp->backlight_off_delay);
1754}
Keith Packard99ea7122011-11-01 19:57:50 -07001755
Keith Packard832dd3c2011-11-01 19:34:06 -07001756/* Read the current pp_control value, unlocking the register if it
1757 * is locked
1758 */
1759
Jesse Barnes453c5422013-03-28 09:55:41 -07001760static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001761{
Jesse Barnes453c5422013-03-28 09:55:41 -07001762 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1763 struct drm_i915_private *dev_priv = dev->dev_private;
1764 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001765
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001766 lockdep_assert_held(&dev_priv->pps_mutex);
1767
Jani Nikulabf13e812013-09-06 07:40:05 +03001768 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301769 if (!IS_BROXTON(dev)) {
1770 control &= ~PANEL_UNLOCK_MASK;
1771 control |= PANEL_UNLOCK_REGS;
1772 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001773 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001774}
1775
Ville Syrjälä951468f2014-09-04 14:55:31 +03001776/*
1777 * Must be paired with edp_panel_vdd_off().
1778 * Must hold pps_mutex around the whole on/off sequence.
1779 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1780 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001781static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001782{
Paulo Zanoni30add222012-10-26 19:05:45 -02001783 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001784 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1785 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001786 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001787 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001788 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001789 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001790 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001791
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001792 lockdep_assert_held(&dev_priv->pps_mutex);
1793
Keith Packard97af61f572011-09-28 16:23:51 -07001794 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001795 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001796
Egbert Eich2c623c12014-11-25 12:54:57 +01001797 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001798 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001799
Daniel Vetter4be73782014-01-17 14:39:48 +01001800 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001801 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001802
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001803 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001804 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001805
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001806 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1807 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001808
Daniel Vetter4be73782014-01-17 14:39:48 +01001809 if (!edp_have_panel_power(intel_dp))
1810 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001811
Jesse Barnes453c5422013-03-28 09:55:41 -07001812 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001813 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001814
Jani Nikulabf13e812013-09-06 07:40:05 +03001815 pp_stat_reg = _pp_stat_reg(intel_dp);
1816 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001817
1818 I915_WRITE(pp_ctrl_reg, pp);
1819 POSTING_READ(pp_ctrl_reg);
1820 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1821 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001822 /*
1823 * If the panel wasn't on, delay before accessing aux channel
1824 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001825 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001826 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1827 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001828 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001829 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001830
1831 return need_to_disable;
1832}
1833
Ville Syrjälä951468f2014-09-04 14:55:31 +03001834/*
1835 * Must be paired with intel_edp_panel_vdd_off() or
1836 * intel_edp_panel_off().
1837 * Nested calls to these functions are not allowed since
1838 * we drop the lock. Caller must use some higher level
1839 * locking to prevent nested calls from other threads.
1840 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001841void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001842{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001843 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001844
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001845 if (!is_edp(intel_dp))
1846 return;
1847
Ville Syrjälä773538e82014-09-04 14:54:56 +03001848 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001849 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001850 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001851
Rob Clarke2c719b2014-12-15 13:56:32 -05001852 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001853 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001854}
1855
Daniel Vetter4be73782014-01-17 14:39:48 +01001856static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001857{
Paulo Zanoni30add222012-10-26 19:05:45 -02001858 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001859 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001860 struct intel_digital_port *intel_dig_port =
1861 dp_to_dig_port(intel_dp);
1862 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1863 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001864 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001865 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001866
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001867 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001868
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001869 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001870
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001871 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001872 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001873
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001874 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1875 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001876
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001877 pp = ironlake_get_pp_control(intel_dp);
1878 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001879
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001880 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1881 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001882
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001883 I915_WRITE(pp_ctrl_reg, pp);
1884 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001885
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001886 /* Make sure sequencer is idle before allowing subsequent activity */
1887 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1888 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001889
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001890 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001891 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001892
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001893 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001894 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001895}
1896
Daniel Vetter4be73782014-01-17 14:39:48 +01001897static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001898{
1899 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1900 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001901
Ville Syrjälä773538e82014-09-04 14:54:56 +03001902 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001903 if (!intel_dp->want_panel_vdd)
1904 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001905 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001906}
1907
Imre Deakaba86892014-07-30 15:57:31 +03001908static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1909{
1910 unsigned long delay;
1911
1912 /*
1913 * Queue the timer to fire a long time from now (relative to the power
1914 * down delay) to keep the panel power up across a sequence of
1915 * operations.
1916 */
1917 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1918 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1919}
1920
Ville Syrjälä951468f2014-09-04 14:55:31 +03001921/*
1922 * Must be paired with edp_panel_vdd_on().
1923 * Must hold pps_mutex around the whole on/off sequence.
1924 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1925 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001926static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001927{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001928 struct drm_i915_private *dev_priv =
1929 intel_dp_to_dev(intel_dp)->dev_private;
1930
1931 lockdep_assert_held(&dev_priv->pps_mutex);
1932
Keith Packard97af61f572011-09-28 16:23:51 -07001933 if (!is_edp(intel_dp))
1934 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001935
Rob Clarke2c719b2014-12-15 13:56:32 -05001936 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001937 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001938
Keith Packardbd943152011-09-18 23:09:52 -07001939 intel_dp->want_panel_vdd = false;
1940
Imre Deakaba86892014-07-30 15:57:31 +03001941 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001942 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001943 else
1944 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001945}
1946
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001947static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001948{
Paulo Zanoni30add222012-10-26 19:05:45 -02001949 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001950 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001951 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001952 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001953
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001954 lockdep_assert_held(&dev_priv->pps_mutex);
1955
Keith Packard97af61f572011-09-28 16:23:51 -07001956 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001957 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001958
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001959 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1960 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001961
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001962 if (WARN(edp_have_panel_power(intel_dp),
1963 "eDP port %c panel power already on\n",
1964 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001965 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001966
Daniel Vetter4be73782014-01-17 14:39:48 +01001967 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001968
Jani Nikulabf13e812013-09-06 07:40:05 +03001969 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001970 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001971 if (IS_GEN5(dev)) {
1972 /* ILK workaround: disable reset around power sequence */
1973 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001974 I915_WRITE(pp_ctrl_reg, pp);
1975 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001976 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001977
Keith Packard1c0ae802011-09-19 13:59:29 -07001978 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001979 if (!IS_GEN5(dev))
1980 pp |= PANEL_POWER_RESET;
1981
Jesse Barnes453c5422013-03-28 09:55:41 -07001982 I915_WRITE(pp_ctrl_reg, pp);
1983 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001984
Daniel Vetter4be73782014-01-17 14:39:48 +01001985 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001986 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001987
Keith Packard05ce1a42011-09-29 16:33:01 -07001988 if (IS_GEN5(dev)) {
1989 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001990 I915_WRITE(pp_ctrl_reg, pp);
1991 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001992 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001993}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001994
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001995void intel_edp_panel_on(struct intel_dp *intel_dp)
1996{
1997 if (!is_edp(intel_dp))
1998 return;
1999
2000 pps_lock(intel_dp);
2001 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002002 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002003}
2004
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002005
2006static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002007{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002008 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2009 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002010 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002011 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002012 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002013 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002014 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002015
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002016 lockdep_assert_held(&dev_priv->pps_mutex);
2017
Keith Packard97af61f572011-09-28 16:23:51 -07002018 if (!is_edp(intel_dp))
2019 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002020
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002021 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2022 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002023
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002024 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2025 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002026
Jesse Barnes453c5422013-03-28 09:55:41 -07002027 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002028 /* We need to switch off panel power _and_ force vdd, for otherwise some
2029 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002030 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2031 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002032
Jani Nikulabf13e812013-09-06 07:40:05 +03002033 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002034
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002035 intel_dp->want_panel_vdd = false;
2036
Jesse Barnes453c5422013-03-28 09:55:41 -07002037 I915_WRITE(pp_ctrl_reg, pp);
2038 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002039
Abhay Kumard28d4732016-01-22 17:39:04 -08002040 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002041 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002042
2043 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002044 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002045 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002046}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002047
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002048void intel_edp_panel_off(struct intel_dp *intel_dp)
2049{
2050 if (!is_edp(intel_dp))
2051 return;
2052
2053 pps_lock(intel_dp);
2054 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002055 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002056}
2057
Jani Nikula1250d102014-08-12 17:11:39 +03002058/* Enable backlight in the panel power control. */
2059static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002061 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2062 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002063 struct drm_i915_private *dev_priv = dev->dev_private;
2064 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002065 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002066
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002067 /*
2068 * If we enable the backlight right away following a panel power
2069 * on, we may see slight flicker as the panel syncs with the eDP
2070 * link. So delay a bit to make sure the image is solid before
2071 * allowing it to appear.
2072 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002073 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002074
Ville Syrjälä773538e82014-09-04 14:54:56 +03002075 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002076
Jesse Barnes453c5422013-03-28 09:55:41 -07002077 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002078 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002079
Jani Nikulabf13e812013-09-06 07:40:05 +03002080 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002081
2082 I915_WRITE(pp_ctrl_reg, pp);
2083 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002084
Ville Syrjälä773538e82014-09-04 14:54:56 +03002085 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002086}
2087
Jani Nikula1250d102014-08-12 17:11:39 +03002088/* Enable backlight PWM and backlight PP control. */
2089void intel_edp_backlight_on(struct intel_dp *intel_dp)
2090{
2091 if (!is_edp(intel_dp))
2092 return;
2093
2094 DRM_DEBUG_KMS("\n");
2095
2096 intel_panel_enable_backlight(intel_dp->attached_connector);
2097 _intel_edp_backlight_on(intel_dp);
2098}
2099
2100/* Disable backlight in the panel power control. */
2101static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002102{
Paulo Zanoni30add222012-10-26 19:05:45 -02002103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002104 struct drm_i915_private *dev_priv = dev->dev_private;
2105 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002106 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002107
Keith Packardf01eca22011-09-28 16:48:10 -07002108 if (!is_edp(intel_dp))
2109 return;
2110
Ville Syrjälä773538e82014-09-04 14:54:56 +03002111 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002112
Jesse Barnes453c5422013-03-28 09:55:41 -07002113 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002114 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002115
Jani Nikulabf13e812013-09-06 07:40:05 +03002116 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002117
2118 I915_WRITE(pp_ctrl_reg, pp);
2119 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002120
Ville Syrjälä773538e82014-09-04 14:54:56 +03002121 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002122
Paulo Zanonidce56b32013-12-19 14:29:40 -02002123 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002124 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002125}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002126
Jani Nikula1250d102014-08-12 17:11:39 +03002127/* Disable backlight PP control and backlight PWM. */
2128void intel_edp_backlight_off(struct intel_dp *intel_dp)
2129{
2130 if (!is_edp(intel_dp))
2131 return;
2132
2133 DRM_DEBUG_KMS("\n");
2134
2135 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002136 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002137}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138
Jani Nikula73580fb72014-08-12 17:11:41 +03002139/*
2140 * Hook for controlling the panel power control backlight through the bl_power
2141 * sysfs attribute. Take care to handle multiple calls.
2142 */
2143static void intel_edp_backlight_power(struct intel_connector *connector,
2144 bool enable)
2145{
2146 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002147 bool is_enabled;
2148
Ville Syrjälä773538e82014-09-04 14:54:56 +03002149 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002150 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002151 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002152
2153 if (is_enabled == enable)
2154 return;
2155
Jani Nikula23ba9372014-08-27 14:08:43 +03002156 DRM_DEBUG_KMS("panel power control backlight %s\n",
2157 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002158
2159 if (enable)
2160 _intel_edp_backlight_on(intel_dp);
2161 else
2162 _intel_edp_backlight_off(intel_dp);
2163}
2164
Ville Syrjälä64e10772015-10-29 21:26:01 +02002165static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2166{
2167 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2168 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2169 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2170
2171 I915_STATE_WARN(cur_state != state,
2172 "DP port %c state assertion failure (expected %s, current %s)\n",
2173 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002174 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002175}
2176#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2177
2178static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2179{
2180 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2181
2182 I915_STATE_WARN(cur_state != state,
2183 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002184 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002185}
2186#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2187#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2188
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002189static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002190{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002191 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002192 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2193 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002194
Ville Syrjälä64e10772015-10-29 21:26:01 +02002195 assert_pipe_disabled(dev_priv, crtc->pipe);
2196 assert_dp_port_disabled(intel_dp);
2197 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002198
Ville Syrjäläabfce942015-10-29 21:26:03 +02002199 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2200 crtc->config->port_clock);
2201
2202 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2203
2204 if (crtc->config->port_clock == 162000)
2205 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2206 else
2207 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2208
2209 I915_WRITE(DP_A, intel_dp->DP);
2210 POSTING_READ(DP_A);
2211 udelay(500);
2212
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002213 /*
2214 * [DevILK] Work around required when enabling DP PLL
2215 * while a pipe is enabled going to FDI:
2216 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2217 * 2. Program DP PLL enable
2218 */
2219 if (IS_GEN5(dev_priv))
2220 intel_wait_for_vblank_if_active(dev_priv->dev, !crtc->pipe);
2221
Daniel Vetter07679352012-09-06 22:15:42 +02002222 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002223
Daniel Vetter07679352012-09-06 22:15:42 +02002224 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002225 POSTING_READ(DP_A);
2226 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002227}
2228
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002229static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002230{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002231 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002232 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2233 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002234
Ville Syrjälä64e10772015-10-29 21:26:01 +02002235 assert_pipe_disabled(dev_priv, crtc->pipe);
2236 assert_dp_port_disabled(intel_dp);
2237 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002238
Ville Syrjäläabfce942015-10-29 21:26:03 +02002239 DRM_DEBUG_KMS("disabling eDP PLL\n");
2240
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002241 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002242
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002243 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002244 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002245 udelay(200);
2246}
2247
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002248/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002249void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002250{
2251 int ret, i;
2252
2253 /* Should have a valid DPCD by this point */
2254 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2255 return;
2256
2257 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002258 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2259 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002260 } else {
2261 /*
2262 * When turning on, we need to retry for 1ms to give the sink
2263 * time to wake up.
2264 */
2265 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002266 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2267 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002268 if (ret == 1)
2269 break;
2270 msleep(1);
2271 }
2272 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002273
2274 if (ret != 1)
2275 DRM_DEBUG_KMS("failed to %s sink power state\n",
2276 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002277}
2278
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002279static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2280 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002281{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002282 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002283 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002284 struct drm_device *dev = encoder->base.dev;
2285 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002286 enum intel_display_power_domain power_domain;
2287 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002288 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002289
2290 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002291 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002292 return false;
2293
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002294 ret = false;
2295
Imre Deak6d129be2014-03-05 16:20:54 +02002296 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002297
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002298 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002299 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002300
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002301 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002302 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002303 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002304 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002305
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002306 for_each_pipe(dev_priv, p) {
2307 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2308 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2309 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002310 ret = true;
2311
2312 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002313 }
2314 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002315
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002316 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002318 } else if (IS_CHERRYVIEW(dev)) {
2319 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2320 } else {
2321 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002322 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002323
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002324 ret = true;
2325
2326out:
2327 intel_display_power_put(dev_priv, power_domain);
2328
2329 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002330}
2331
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002332static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002333 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002334{
2335 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002336 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002337 struct drm_device *dev = encoder->base.dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 enum port port = dp_to_dig_port(intel_dp)->port;
2340 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002341
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002342 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002343
2344 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002345
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002346 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002347 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2348
2349 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002350 flags |= DRM_MODE_FLAG_PHSYNC;
2351 else
2352 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002353
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002354 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002355 flags |= DRM_MODE_FLAG_PVSYNC;
2356 else
2357 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002358 } else {
2359 if (tmp & DP_SYNC_HS_HIGH)
2360 flags |= DRM_MODE_FLAG_PHSYNC;
2361 else
2362 flags |= DRM_MODE_FLAG_NHSYNC;
2363
2364 if (tmp & DP_SYNC_VS_HIGH)
2365 flags |= DRM_MODE_FLAG_PVSYNC;
2366 else
2367 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002368 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002369
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002370 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002371
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002372 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002373 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002374 pipe_config->limited_color_range = true;
2375
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002376 pipe_config->has_dp_encoder = true;
2377
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002378 pipe_config->lane_count =
2379 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2380
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002381 intel_dp_get_m_n(crtc, pipe_config);
2382
Ville Syrjälä18442d02013-09-13 16:00:08 +03002383 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002384 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002385 pipe_config->port_clock = 162000;
2386 else
2387 pipe_config->port_clock = 270000;
2388 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002389
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002390 pipe_config->base.adjusted_mode.crtc_clock =
2391 intel_dotclock_calculate(pipe_config->port_clock,
2392 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002393
Jani Nikula6aa23e62016-03-24 17:50:20 +02002394 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2395 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002396 /*
2397 * This is a big fat ugly hack.
2398 *
2399 * Some machines in UEFI boot mode provide us a VBT that has 18
2400 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2401 * unknown we fail to light up. Yet the same BIOS boots up with
2402 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2403 * max, not what it tells us to use.
2404 *
2405 * Note: This will still be broken if the eDP panel is not lit
2406 * up by the BIOS, and thus we can't get the mode at module
2407 * load.
2408 */
2409 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002410 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2411 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002412 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002413}
2414
Daniel Vettere8cb4552012-07-01 13:05:48 +02002415static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002416{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002417 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002418 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002419 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2420
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002421 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002422 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002423
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002424 if (HAS_PSR(dev) && !HAS_DDI(dev))
2425 intel_psr_disable(intel_dp);
2426
Daniel Vetter6cb49832012-05-20 17:14:50 +02002427 /* Make sure the panel is off before trying to change the mode. But also
2428 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002429 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002430 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002431 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002432 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002433
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002434 /* disable the port before the pipe on g4x */
2435 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002436 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002437}
2438
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002439static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002440{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002441 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002442 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002443
Ville Syrjälä49277c32014-03-31 18:21:26 +03002444 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002445
2446 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002447 if (port == PORT_A)
2448 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002449}
2450
2451static void vlv_post_disable_dp(struct intel_encoder *encoder)
2452{
2453 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2454
2455 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002456}
2457
Ville Syrjälä580d3812014-04-09 13:29:00 +03002458static void chv_post_disable_dp(struct intel_encoder *encoder)
2459{
2460 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002461 struct drm_device *dev = encoder->base.dev;
2462 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002463
2464 intel_dp_link_down(intel_dp);
2465
Ville Syrjäläa5805162015-05-26 20:42:30 +03002466 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002467
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002468 /* Assert data lane reset */
2469 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002470
Ville Syrjäläa5805162015-05-26 20:42:30 +03002471 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002472}
2473
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002474static void
2475_intel_dp_set_link_train(struct intel_dp *intel_dp,
2476 uint32_t *DP,
2477 uint8_t dp_train_pat)
2478{
2479 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2480 struct drm_device *dev = intel_dig_port->base.base.dev;
2481 struct drm_i915_private *dev_priv = dev->dev_private;
2482 enum port port = intel_dig_port->port;
2483
2484 if (HAS_DDI(dev)) {
2485 uint32_t temp = I915_READ(DP_TP_CTL(port));
2486
2487 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2488 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2489 else
2490 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2491
2492 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2493 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2494 case DP_TRAINING_PATTERN_DISABLE:
2495 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2496
2497 break;
2498 case DP_TRAINING_PATTERN_1:
2499 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2500 break;
2501 case DP_TRAINING_PATTERN_2:
2502 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2503 break;
2504 case DP_TRAINING_PATTERN_3:
2505 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2506 break;
2507 }
2508 I915_WRITE(DP_TP_CTL(port), temp);
2509
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002510 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2511 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002512 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2513
2514 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2515 case DP_TRAINING_PATTERN_DISABLE:
2516 *DP |= DP_LINK_TRAIN_OFF_CPT;
2517 break;
2518 case DP_TRAINING_PATTERN_1:
2519 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2520 break;
2521 case DP_TRAINING_PATTERN_2:
2522 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2523 break;
2524 case DP_TRAINING_PATTERN_3:
2525 DRM_ERROR("DP training pattern 3 not supported\n");
2526 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2527 break;
2528 }
2529
2530 } else {
2531 if (IS_CHERRYVIEW(dev))
2532 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2533 else
2534 *DP &= ~DP_LINK_TRAIN_MASK;
2535
2536 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2537 case DP_TRAINING_PATTERN_DISABLE:
2538 *DP |= DP_LINK_TRAIN_OFF;
2539 break;
2540 case DP_TRAINING_PATTERN_1:
2541 *DP |= DP_LINK_TRAIN_PAT_1;
2542 break;
2543 case DP_TRAINING_PATTERN_2:
2544 *DP |= DP_LINK_TRAIN_PAT_2;
2545 break;
2546 case DP_TRAINING_PATTERN_3:
2547 if (IS_CHERRYVIEW(dev)) {
2548 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2549 } else {
2550 DRM_ERROR("DP training pattern 3 not supported\n");
2551 *DP |= DP_LINK_TRAIN_PAT_2;
2552 }
2553 break;
2554 }
2555 }
2556}
2557
2558static void intel_dp_enable_port(struct intel_dp *intel_dp)
2559{
2560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2561 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002562 struct intel_crtc *crtc =
2563 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002564
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002565 /* enable with pattern 1 (as per spec) */
2566 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2567 DP_TRAINING_PATTERN_1);
2568
2569 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2570 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002571
2572 /*
2573 * Magic for VLV/CHV. We _must_ first set up the register
2574 * without actually enabling the port, and then do another
2575 * write to enable the port. Otherwise link training will
2576 * fail when the power sequencer is freshly used for this port.
2577 */
2578 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002579 if (crtc->config->has_audio)
2580 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002581
2582 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2583 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002584}
2585
Daniel Vettere8cb4552012-07-01 13:05:48 +02002586static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002587{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002588 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2589 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002590 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002591 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002592 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002593 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002594
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002595 if (WARN_ON(dp_reg & DP_PORT_EN))
2596 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002598 pps_lock(intel_dp);
2599
Wayne Boyer666a4532015-12-09 12:29:35 -08002600 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002601 vlv_init_panel_power_sequencer(intel_dp);
2602
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002603 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002604
2605 edp_panel_vdd_on(intel_dp);
2606 edp_panel_on(intel_dp);
2607 edp_panel_vdd_off(intel_dp, true);
2608
2609 pps_unlock(intel_dp);
2610
Wayne Boyer666a4532015-12-09 12:29:35 -08002611 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002612 unsigned int lane_mask = 0x0;
2613
2614 if (IS_CHERRYVIEW(dev))
2615 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2616
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002617 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2618 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002619 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002620
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002621 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2622 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002623 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002624
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002625 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002626 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002627 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002628 intel_audio_codec_enable(encoder);
2629 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002630}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002631
Jani Nikulaecff4f32013-09-06 07:38:29 +03002632static void g4x_enable_dp(struct intel_encoder *encoder)
2633{
Jani Nikula828f5c62013-09-05 16:44:45 +03002634 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2635
Jani Nikulaecff4f32013-09-06 07:38:29 +03002636 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002637 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002638}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002639
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002640static void vlv_enable_dp(struct intel_encoder *encoder)
2641{
Jani Nikula828f5c62013-09-05 16:44:45 +03002642 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2643
Daniel Vetter4be73782014-01-17 14:39:48 +01002644 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002645 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002646}
2647
Jani Nikulaecff4f32013-09-06 07:38:29 +03002648static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002649{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002650 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002651 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002652
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002653 intel_dp_prepare(encoder);
2654
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002655 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002656 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002657 ironlake_edp_pll_on(intel_dp);
2658}
2659
Ville Syrjälä83b84592014-10-16 21:29:51 +03002660static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2661{
2662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2663 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2664 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002665 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002666
2667 edp_panel_vdd_off_sync(intel_dp);
2668
2669 /*
2670 * VLV seems to get confused when multiple power seqeuencers
2671 * have the same port selected (even if only one has power/vdd
2672 * enabled). The failure manifests as vlv_wait_port_ready() failing
2673 * CHV on the other hand doesn't seem to mind having the same port
2674 * selected in multiple power seqeuencers, but let's clear the
2675 * port select always when logically disconnecting a power sequencer
2676 * from a port.
2677 */
2678 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2679 pipe_name(pipe), port_name(intel_dig_port->port));
2680 I915_WRITE(pp_on_reg, 0);
2681 POSTING_READ(pp_on_reg);
2682
2683 intel_dp->pps_pipe = INVALID_PIPE;
2684}
2685
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002686static void vlv_steal_power_sequencer(struct drm_device *dev,
2687 enum pipe pipe)
2688{
2689 struct drm_i915_private *dev_priv = dev->dev_private;
2690 struct intel_encoder *encoder;
2691
2692 lockdep_assert_held(&dev_priv->pps_mutex);
2693
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002694 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2695 return;
2696
Jani Nikula19c80542015-12-16 12:48:16 +02002697 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002698 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002699 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002700
2701 if (encoder->type != INTEL_OUTPUT_EDP)
2702 continue;
2703
2704 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002705 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002706
2707 if (intel_dp->pps_pipe != pipe)
2708 continue;
2709
2710 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002711 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002712
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002713 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002714 "stealing pipe %c power sequencer from active eDP port %c\n",
2715 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002716
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002717 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002718 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002719 }
2720}
2721
2722static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2723{
2724 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2725 struct intel_encoder *encoder = &intel_dig_port->base;
2726 struct drm_device *dev = encoder->base.dev;
2727 struct drm_i915_private *dev_priv = dev->dev_private;
2728 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002729
2730 lockdep_assert_held(&dev_priv->pps_mutex);
2731
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002732 if (!is_edp(intel_dp))
2733 return;
2734
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002735 if (intel_dp->pps_pipe == crtc->pipe)
2736 return;
2737
2738 /*
2739 * If another power sequencer was being used on this
2740 * port previously make sure to turn off vdd there while
2741 * we still have control of it.
2742 */
2743 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002744 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002745
2746 /*
2747 * We may be stealing the power
2748 * sequencer from another port.
2749 */
2750 vlv_steal_power_sequencer(dev, crtc->pipe);
2751
2752 /* now it's all ours */
2753 intel_dp->pps_pipe = crtc->pipe;
2754
2755 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2756 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2757
2758 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002759 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2760 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002761}
2762
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002763static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2764{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002765 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002766
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002767 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002768}
2769
Jani Nikulaecff4f32013-09-06 07:38:29 +03002770static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002771{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002772 intel_dp_prepare(encoder);
2773
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002774 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002775}
2776
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002777static void chv_pre_enable_dp(struct intel_encoder *encoder)
2778{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002779 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002780
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002781 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002782
2783 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002784 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002785}
2786
Ville Syrjälä9197c882014-04-09 13:29:05 +03002787static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2788{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002789 intel_dp_prepare(encoder);
2790
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002791 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002792}
2793
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002794static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2795{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002796 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002797}
2798
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002799/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002800 * Native read with retry for link status and receiver capability reads for
2801 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002802 *
2803 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2804 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002805 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002806static ssize_t
2807intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2808 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002809{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002810 ssize_t ret;
2811 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002812
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002813 /*
2814 * Sometime we just get the same incorrect byte repeated
2815 * over the entire buffer. Doing just one throw away read
2816 * initially seems to "solve" it.
2817 */
2818 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2819
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002820 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002821 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2822 if (ret == size)
2823 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002824 msleep(1);
2825 }
2826
Jani Nikula9d1a1032014-03-14 16:51:15 +02002827 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002828}
2829
2830/*
2831 * Fetch AUX CH registers 0x202 - 0x207 which contain
2832 * link status information
2833 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002834bool
Keith Packard93f62da2011-11-01 19:45:03 -07002835intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002836{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002837 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2838 DP_LANE0_1_STATUS,
2839 link_status,
2840 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002841}
2842
Paulo Zanoni11002442014-06-13 18:45:41 -03002843/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002844uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002845intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002846{
Paulo Zanoni30add222012-10-26 19:05:45 -02002847 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302848 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002849 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002850
Vandana Kannan93147262014-11-18 15:45:29 +05302851 if (IS_BROXTON(dev))
2852 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2853 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002854 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302855 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002856 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002857 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302858 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002859 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302860 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002861 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302862 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002863 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302864 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002865}
2866
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002867uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002868intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2869{
Paulo Zanoni30add222012-10-26 19:05:45 -02002870 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002871 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002872
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002873 if (INTEL_INFO(dev)->gen >= 9) {
2874 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2875 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2876 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2877 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2878 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2879 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2880 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302881 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2882 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002883 default:
2884 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2885 }
2886 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002887 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302888 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2889 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2890 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2891 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2892 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2893 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2894 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002895 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302896 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002897 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002898 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002899 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302900 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2901 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2903 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2906 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002907 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302908 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002909 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002910 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002911 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302912 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2913 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002917 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302918 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002919 }
2920 } else {
2921 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302922 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2923 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2924 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2925 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2926 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2927 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2928 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002929 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302930 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002931 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002932 }
2933}
2934
Daniel Vetter5829975c2015-04-16 11:36:52 +02002935static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002936{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002937 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002938 unsigned long demph_reg_value, preemph_reg_value,
2939 uniqtranscale_reg_value;
2940 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002941
2942 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302943 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002944 preemph_reg_value = 0x0004000;
2945 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302946 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002947 demph_reg_value = 0x2B405555;
2948 uniqtranscale_reg_value = 0x552AB83A;
2949 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302950 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002951 demph_reg_value = 0x2B404040;
2952 uniqtranscale_reg_value = 0x5548B83A;
2953 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002955 demph_reg_value = 0x2B245555;
2956 uniqtranscale_reg_value = 0x5560B83A;
2957 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002959 demph_reg_value = 0x2B405555;
2960 uniqtranscale_reg_value = 0x5598DA3A;
2961 break;
2962 default:
2963 return 0;
2964 }
2965 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302966 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002967 preemph_reg_value = 0x0002000;
2968 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002970 demph_reg_value = 0x2B404040;
2971 uniqtranscale_reg_value = 0x5552B83A;
2972 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002974 demph_reg_value = 0x2B404848;
2975 uniqtranscale_reg_value = 0x5580B83A;
2976 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002978 demph_reg_value = 0x2B404040;
2979 uniqtranscale_reg_value = 0x55ADDA3A;
2980 break;
2981 default:
2982 return 0;
2983 }
2984 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302985 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002986 preemph_reg_value = 0x0000000;
2987 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302988 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002989 demph_reg_value = 0x2B305555;
2990 uniqtranscale_reg_value = 0x5570B83A;
2991 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302992 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002993 demph_reg_value = 0x2B2B4040;
2994 uniqtranscale_reg_value = 0x55ADDA3A;
2995 break;
2996 default:
2997 return 0;
2998 }
2999 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303000 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003001 preemph_reg_value = 0x0006000;
3002 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003004 demph_reg_value = 0x1B405555;
3005 uniqtranscale_reg_value = 0x55ADDA3A;
3006 break;
3007 default:
3008 return 0;
3009 }
3010 break;
3011 default:
3012 return 0;
3013 }
3014
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003015 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3016 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003017
3018 return 0;
3019}
3020
Daniel Vetter5829975c2015-04-16 11:36:52 +02003021static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003022{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003023 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3024 u32 deemph_reg_value, margin_reg_value;
3025 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003026 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003027
3028 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003030 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003032 deemph_reg_value = 128;
3033 margin_reg_value = 52;
3034 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003036 deemph_reg_value = 128;
3037 margin_reg_value = 77;
3038 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003040 deemph_reg_value = 128;
3041 margin_reg_value = 102;
3042 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003044 deemph_reg_value = 128;
3045 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003046 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003047 break;
3048 default:
3049 return 0;
3050 }
3051 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303052 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003053 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003055 deemph_reg_value = 85;
3056 margin_reg_value = 78;
3057 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003059 deemph_reg_value = 85;
3060 margin_reg_value = 116;
3061 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303062 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003063 deemph_reg_value = 85;
3064 margin_reg_value = 154;
3065 break;
3066 default:
3067 return 0;
3068 }
3069 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303070 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003071 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073 deemph_reg_value = 64;
3074 margin_reg_value = 104;
3075 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003077 deemph_reg_value = 64;
3078 margin_reg_value = 154;
3079 break;
3080 default:
3081 return 0;
3082 }
3083 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303084 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303086 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003087 deemph_reg_value = 43;
3088 margin_reg_value = 154;
3089 break;
3090 default:
3091 return 0;
3092 }
3093 break;
3094 default:
3095 return 0;
3096 }
3097
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003098 chv_set_phy_signal_level(encoder, deemph_reg_value,
3099 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003100
3101 return 0;
3102}
3103
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003104static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003105gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003106{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003107 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003108
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003109 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303110 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003111 default:
3112 signal_levels |= DP_VOLTAGE_0_4;
3113 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003115 signal_levels |= DP_VOLTAGE_0_6;
3116 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303117 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003118 signal_levels |= DP_VOLTAGE_0_8;
3119 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003121 signal_levels |= DP_VOLTAGE_1_2;
3122 break;
3123 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003124 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003126 default:
3127 signal_levels |= DP_PRE_EMPHASIS_0;
3128 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003130 signal_levels |= DP_PRE_EMPHASIS_3_5;
3131 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003133 signal_levels |= DP_PRE_EMPHASIS_6;
3134 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003136 signal_levels |= DP_PRE_EMPHASIS_9_5;
3137 break;
3138 }
3139 return signal_levels;
3140}
3141
Zhenyu Wange3421a12010-04-08 09:43:27 +08003142/* Gen6's DP voltage swing and pre-emphasis control */
3143static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003144gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003145{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003146 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3147 DP_TRAIN_PRE_EMPHASIS_MASK);
3148 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003151 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003153 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003156 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003159 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3161 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003162 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003163 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003164 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3165 "0x%x\n", signal_levels);
3166 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003167 }
3168}
3169
Keith Packard1a2eb462011-11-16 16:26:07 -08003170/* Gen7's DP voltage swing and pre-emphasis control */
3171static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003172gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003173{
3174 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3175 DP_TRAIN_PRE_EMPHASIS_MASK);
3176 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003178 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003180 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303181 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003182 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3183
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003185 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003187 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3188
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003190 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003192 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3193
3194 default:
3195 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3196 "0x%x\n", signal_levels);
3197 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3198 }
3199}
3200
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003201void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003202intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003203{
3204 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003205 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003206 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003207 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003208 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003209 uint8_t train_set = intel_dp->train_set[0];
3210
David Weinehallf8896f52015-06-25 11:11:03 +03003211 if (HAS_DDI(dev)) {
3212 signal_levels = ddi_signal_levels(intel_dp);
3213
3214 if (IS_BROXTON(dev))
3215 signal_levels = 0;
3216 else
3217 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003218 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003219 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003220 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003221 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003222 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003223 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003224 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003225 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003226 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003227 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3228 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003229 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003230 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3231 }
3232
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303233 if (mask)
3234 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3235
3236 DRM_DEBUG_KMS("Using vswing level %d\n",
3237 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3238 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3239 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3240 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003241
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003242 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003243
3244 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3245 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003246}
3247
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003248void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003249intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3250 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003251{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003253 struct drm_i915_private *dev_priv =
3254 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003256 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003257
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003258 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003259 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003260}
3261
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003262void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003263{
3264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3265 struct drm_device *dev = intel_dig_port->base.base.dev;
3266 struct drm_i915_private *dev_priv = dev->dev_private;
3267 enum port port = intel_dig_port->port;
3268 uint32_t val;
3269
3270 if (!HAS_DDI(dev))
3271 return;
3272
3273 val = I915_READ(DP_TP_CTL(port));
3274 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3275 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3276 I915_WRITE(DP_TP_CTL(port), val);
3277
3278 /*
3279 * On PORT_A we can have only eDP in SST mode. There the only reason
3280 * we need to set idle transmission mode is to work around a HW issue
3281 * where we enable the pipe while not in idle link-training mode.
3282 * In this case there is requirement to wait for a minimum number of
3283 * idle patterns to be sent.
3284 */
3285 if (port == PORT_A)
3286 return;
3287
3288 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3289 1))
3290 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3291}
3292
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003293static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003294intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003295{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003297 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003298 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003299 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003300 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003301 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003302
Daniel Vetterbc76e322014-05-20 22:46:50 +02003303 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003304 return;
3305
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003306 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003307 return;
3308
Zhao Yakui28c97732009-10-09 11:39:41 +08003309 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003310
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003311 if ((IS_GEN7(dev) && port == PORT_A) ||
3312 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003313 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003314 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003315 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003316 if (IS_CHERRYVIEW(dev))
3317 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3318 else
3319 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003320 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003321 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003322 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003323 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003324
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003325 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3326 I915_WRITE(intel_dp->output_reg, DP);
3327 POSTING_READ(intel_dp->output_reg);
3328
3329 /*
3330 * HW workaround for IBX, we need to move the port
3331 * to transcoder A after disabling it to allow the
3332 * matching HDMI port to be enabled on transcoder A.
3333 */
3334 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003335 /*
3336 * We get CPU/PCH FIFO underruns on the other pipe when
3337 * doing the workaround. Sweep them under the rug.
3338 */
3339 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3340 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3341
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003342 /* always enable with pattern 1 (as per spec) */
3343 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3344 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3345 I915_WRITE(intel_dp->output_reg, DP);
3346 POSTING_READ(intel_dp->output_reg);
3347
3348 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003349 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003350 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003351
3352 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3353 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3354 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003355 }
3356
Keith Packardf01eca22011-09-28 16:48:10 -07003357 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003358
3359 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003360}
3361
Keith Packard26d61aa2011-07-25 20:01:09 -07003362static bool
3363intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003364{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003365 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3366 struct drm_device *dev = dig_port->base.base.dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368
Jani Nikula9d1a1032014-03-14 16:51:15 +02003369 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3370 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003371 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003372
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003373 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003374
Adam Jacksonedb39242012-09-18 10:58:49 -04003375 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3376 return false; /* DPCD not present */
3377
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303378 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3379 &intel_dp->sink_count, 1) < 0)
3380 return false;
3381
3382 /*
3383 * Sink count can change between short pulse hpd hence
3384 * a member variable in intel_dp will track any changes
3385 * between short pulse interrupts.
3386 */
3387 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3388
3389 /*
3390 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3391 * a dongle is present but no display. Unless we require to know
3392 * if a dongle is present or not, we don't need to update
3393 * downstream port information. So, an early return here saves
3394 * time from performing other operations which are not required.
3395 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303396 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303397 return false;
3398
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003399 /* Check if the panel supports PSR */
3400 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003401 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003402 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3403 intel_dp->psr_dpcd,
3404 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003405 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3406 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003407 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003408 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303409
3410 if (INTEL_INFO(dev)->gen >= 9 &&
3411 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3412 uint8_t frame_sync_cap;
3413
3414 dev_priv->psr.sink_support = true;
3415 intel_dp_dpcd_read_wake(&intel_dp->aux,
3416 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3417 &frame_sync_cap, 1);
3418 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3419 /* PSR2 needs frame sync as well */
3420 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3421 DRM_DEBUG_KMS("PSR2 %s on sink",
3422 dev_priv->psr.psr2_support ? "supported" : "not supported");
3423 }
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003424
3425 /* Read the eDP Display control capabilities registers */
3426 memset(intel_dp->edp_dpcd, 0, sizeof(intel_dp->edp_dpcd));
3427 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3428 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV,
3429 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3430 sizeof(intel_dp->edp_dpcd)))
3431 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3432 intel_dp->edp_dpcd);
Jani Nikula50003932013-09-20 16:42:17 +03003433 }
3434
Jani Nikulabc5133d2015-09-03 11:16:07 +03003435 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003436 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003437 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003438
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303439 /* Intermediate frequency support */
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +01003440 if (is_edp(intel_dp) && (intel_dp->edp_dpcd[0] >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003441 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003442 int i;
3443
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303444 intel_dp_dpcd_read_wake(&intel_dp->aux,
3445 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003446 sink_rates,
3447 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003448
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003449 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3450 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003451
3452 if (val == 0)
3453 break;
3454
Sonika Jindalaf77b972015-05-07 13:59:28 +05303455 /* Value read is in kHz while drm clock is saved in deca-kHz */
3456 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003457 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003458 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303459 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003460
3461 intel_dp_print_rates(intel_dp);
3462
Adam Jacksonedb39242012-09-18 10:58:49 -04003463 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3464 DP_DWN_STRM_PORT_PRESENT))
3465 return true; /* native DP sink */
3466
3467 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3468 return true; /* no per-port downstream info */
3469
Jani Nikula9d1a1032014-03-14 16:51:15 +02003470 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3471 intel_dp->downstream_ports,
3472 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003473 return false; /* downstream port status fetch failed */
3474
3475 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003476}
3477
Adam Jackson0d198322012-05-14 16:05:47 -04003478static void
3479intel_dp_probe_oui(struct intel_dp *intel_dp)
3480{
3481 u8 buf[3];
3482
3483 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3484 return;
3485
Jani Nikula9d1a1032014-03-14 16:51:15 +02003486 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003487 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3488 buf[0], buf[1], buf[2]);
3489
Jani Nikula9d1a1032014-03-14 16:51:15 +02003490 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003491 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3492 buf[0], buf[1], buf[2]);
3493}
3494
Dave Airlie0e32b392014-05-02 14:02:48 +10003495static bool
3496intel_dp_probe_mst(struct intel_dp *intel_dp)
3497{
3498 u8 buf[1];
3499
Nathan Schulte7cc96132016-03-15 10:14:05 -05003500 if (!i915.enable_dp_mst)
3501 return false;
3502
Dave Airlie0e32b392014-05-02 14:02:48 +10003503 if (!intel_dp->can_mst)
3504 return false;
3505
3506 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3507 return false;
3508
Dave Airlie0e32b392014-05-02 14:02:48 +10003509 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3510 if (buf[0] & DP_MST_CAP) {
3511 DRM_DEBUG_KMS("Sink is MST capable\n");
3512 intel_dp->is_mst = true;
3513 } else {
3514 DRM_DEBUG_KMS("Sink is not MST capable\n");
3515 intel_dp->is_mst = false;
3516 }
3517 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003518
3519 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3520 return intel_dp->is_mst;
3521}
3522
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003523static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003524{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003525 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003526 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003527 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003528 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003529 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003530 int count = 0;
3531 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003532
3533 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003534 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003535 ret = -EIO;
3536 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003537 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003538
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003539 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003540 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003541 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003542 ret = -EIO;
3543 goto out;
3544 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003545
Rodrigo Vivic6297842015-11-05 10:50:20 -08003546 do {
3547 intel_wait_for_vblank(dev, intel_crtc->pipe);
3548
3549 if (drm_dp_dpcd_readb(&intel_dp->aux,
3550 DP_TEST_SINK_MISC, &buf) < 0) {
3551 ret = -EIO;
3552 goto out;
3553 }
3554 count = buf & DP_TEST_COUNT_MASK;
3555 } while (--attempts && count);
3556
3557 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003558 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003559 ret = -ETIMEDOUT;
3560 }
3561
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003562 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003563 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003564 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003565}
3566
3567static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3568{
3569 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003570 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003571 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3572 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003573 int ret;
3574
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003575 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3576 return -EIO;
3577
3578 if (!(buf & DP_TEST_CRC_SUPPORTED))
3579 return -ENOTTY;
3580
3581 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3582 return -EIO;
3583
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003584 if (buf & DP_TEST_SINK_START) {
3585 ret = intel_dp_sink_crc_stop(intel_dp);
3586 if (ret)
3587 return ret;
3588 }
3589
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003590 hsw_disable_ips(intel_crtc);
3591
3592 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3593 buf | DP_TEST_SINK_START) < 0) {
3594 hsw_enable_ips(intel_crtc);
3595 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003596 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003597
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003598 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003599 return 0;
3600}
3601
3602int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3603{
3604 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3605 struct drm_device *dev = dig_port->base.base.dev;
3606 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3607 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003608 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003609 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003610
3611 ret = intel_dp_sink_crc_start(intel_dp);
3612 if (ret)
3613 return ret;
3614
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003615 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003616 intel_wait_for_vblank(dev, intel_crtc->pipe);
3617
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003618 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003619 DP_TEST_SINK_MISC, &buf) < 0) {
3620 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003621 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003622 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003623 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003624
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003625 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003626
3627 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003628 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3629 ret = -ETIMEDOUT;
3630 goto stop;
3631 }
3632
3633 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3634 ret = -EIO;
3635 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003636 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003637
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003638stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003639 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003640 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003641}
3642
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003643static bool
3644intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3645{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003646 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3647 DP_DEVICE_SERVICE_IRQ_VECTOR,
3648 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003649}
3650
Dave Airlie0e32b392014-05-02 14:02:48 +10003651static bool
3652intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3653{
3654 int ret;
3655
3656 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3657 DP_SINK_COUNT_ESI,
3658 sink_irq_vector, 14);
3659 if (ret != 14)
3660 return false;
3661
3662 return true;
3663}
3664
Todd Previtec5d5ab72015-04-15 08:38:38 -07003665static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003666{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003667 uint8_t test_result = DP_TEST_ACK;
3668 return test_result;
3669}
3670
3671static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3672{
3673 uint8_t test_result = DP_TEST_NAK;
3674 return test_result;
3675}
3676
3677static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3678{
3679 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003680 struct intel_connector *intel_connector = intel_dp->attached_connector;
3681 struct drm_connector *connector = &intel_connector->base;
3682
3683 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003684 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003685 intel_dp->aux.i2c_defer_count > 6) {
3686 /* Check EDID read for NACKs, DEFERs and corruption
3687 * (DP CTS 1.2 Core r1.1)
3688 * 4.2.2.4 : Failed EDID read, I2C_NAK
3689 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3690 * 4.2.2.6 : EDID corruption detected
3691 * Use failsafe mode for all cases
3692 */
3693 if (intel_dp->aux.i2c_nack_count > 0 ||
3694 intel_dp->aux.i2c_defer_count > 0)
3695 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3696 intel_dp->aux.i2c_nack_count,
3697 intel_dp->aux.i2c_defer_count);
3698 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3699 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303700 struct edid *block = intel_connector->detect_edid;
3701
3702 /* We have to write the checksum
3703 * of the last block read
3704 */
3705 block += intel_connector->detect_edid->extensions;
3706
Todd Previte559be302015-05-04 07:48:20 -07003707 if (!drm_dp_dpcd_write(&intel_dp->aux,
3708 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303709 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003710 1))
Todd Previte559be302015-05-04 07:48:20 -07003711 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3712
3713 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3714 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3715 }
3716
3717 /* Set test active flag here so userspace doesn't interrupt things */
3718 intel_dp->compliance_test_active = 1;
3719
Todd Previtec5d5ab72015-04-15 08:38:38 -07003720 return test_result;
3721}
3722
3723static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3724{
3725 uint8_t test_result = DP_TEST_NAK;
3726 return test_result;
3727}
3728
3729static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3730{
3731 uint8_t response = DP_TEST_NAK;
3732 uint8_t rxdata = 0;
3733 int status = 0;
3734
Todd Previtec5d5ab72015-04-15 08:38:38 -07003735 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3736 if (status <= 0) {
3737 DRM_DEBUG_KMS("Could not read test request from sink\n");
3738 goto update_status;
3739 }
3740
3741 switch (rxdata) {
3742 case DP_TEST_LINK_TRAINING:
3743 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3744 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3745 response = intel_dp_autotest_link_training(intel_dp);
3746 break;
3747 case DP_TEST_LINK_VIDEO_PATTERN:
3748 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3749 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3750 response = intel_dp_autotest_video_pattern(intel_dp);
3751 break;
3752 case DP_TEST_LINK_EDID_READ:
3753 DRM_DEBUG_KMS("EDID test requested\n");
3754 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3755 response = intel_dp_autotest_edid(intel_dp);
3756 break;
3757 case DP_TEST_LINK_PHY_TEST_PATTERN:
3758 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3759 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3760 response = intel_dp_autotest_phy_pattern(intel_dp);
3761 break;
3762 default:
3763 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3764 break;
3765 }
3766
3767update_status:
3768 status = drm_dp_dpcd_write(&intel_dp->aux,
3769 DP_TEST_RESPONSE,
3770 &response, 1);
3771 if (status <= 0)
3772 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003773}
3774
Dave Airlie0e32b392014-05-02 14:02:48 +10003775static int
3776intel_dp_check_mst_status(struct intel_dp *intel_dp)
3777{
3778 bool bret;
3779
3780 if (intel_dp->is_mst) {
3781 u8 esi[16] = { 0 };
3782 int ret = 0;
3783 int retry;
3784 bool handled;
3785 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3786go_again:
3787 if (bret == true) {
3788
3789 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003790 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003791 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003792 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3793 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003794 intel_dp_stop_link_train(intel_dp);
3795 }
3796
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003797 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003798 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3799
3800 if (handled) {
3801 for (retry = 0; retry < 3; retry++) {
3802 int wret;
3803 wret = drm_dp_dpcd_write(&intel_dp->aux,
3804 DP_SINK_COUNT_ESI+1,
3805 &esi[1], 3);
3806 if (wret == 3) {
3807 break;
3808 }
3809 }
3810
3811 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3812 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003813 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003814 goto go_again;
3815 }
3816 } else
3817 ret = 0;
3818
3819 return ret;
3820 } else {
3821 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3822 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3823 intel_dp->is_mst = false;
3824 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3825 /* send a hotplug event */
3826 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3827 }
3828 }
3829 return -EINVAL;
3830}
3831
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303832static void
3833intel_dp_check_link_status(struct intel_dp *intel_dp)
3834{
3835 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3836 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3837 u8 link_status[DP_LINK_STATUS_SIZE];
3838
3839 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3840
3841 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3842 DRM_ERROR("Failed to get link status\n");
3843 return;
3844 }
3845
3846 if (!intel_encoder->base.crtc)
3847 return;
3848
3849 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3850 return;
3851
3852 /* if link training is requested we should perform it always */
3853 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3854 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3855 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3856 intel_encoder->base.name);
3857 intel_dp_start_link_train(intel_dp);
3858 intel_dp_stop_link_train(intel_dp);
3859 }
3860}
3861
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003862/*
3863 * According to DP spec
3864 * 5.1.2:
3865 * 1. Read DPCD
3866 * 2. Configure link according to Receiver Capabilities
3867 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3868 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303869 *
3870 * intel_dp_short_pulse - handles short pulse interrupts
3871 * when full detection is not required.
3872 * Returns %true if short pulse is handled and full detection
3873 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003874 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303875static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303876intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003877{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003878 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003879 u8 sink_irq_vector;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303880 u8 old_sink_count = intel_dp->sink_count;
3881 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003882
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303883 /*
3884 * Clearing compliance test variables to allow capturing
3885 * of values for next automated test request.
3886 */
3887 intel_dp->compliance_test_active = 0;
3888 intel_dp->compliance_test_type = 0;
3889 intel_dp->compliance_test_data = 0;
3890
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303891 /*
3892 * Now read the DPCD to see if it's actually running
3893 * If the current value of sink count doesn't match with
3894 * the value that was stored earlier or dpcd read failed
3895 * we need to do full detection
3896 */
3897 ret = intel_dp_get_dpcd(intel_dp);
3898
3899 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3900 /* No need to proceed if we are going to do full detect */
3901 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003902 }
3903
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003904 /* Try to read the source of the interrupt */
3905 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3906 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3907 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003908 drm_dp_dpcd_writeb(&intel_dp->aux,
3909 DP_DEVICE_SERVICE_IRQ_VECTOR,
3910 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003911
3912 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003913 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003914 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3915 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3916 }
3917
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303918 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3919 intel_dp_check_link_status(intel_dp);
3920 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303921
3922 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003923}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003924
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003925/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003926static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003927intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003928{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003929 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003930 uint8_t type;
3931
3932 if (!intel_dp_get_dpcd(intel_dp))
3933 return connector_status_disconnected;
3934
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303935 if (is_edp(intel_dp))
3936 return connector_status_connected;
3937
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003938 /* if there's no downstream port, we're done */
3939 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003940 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003941
3942 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003943 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3944 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003945
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303946 return intel_dp->sink_count ?
3947 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003948 }
3949
3950 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003951 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003952 return connector_status_connected;
3953
3954 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003955 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3956 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3957 if (type == DP_DS_PORT_TYPE_VGA ||
3958 type == DP_DS_PORT_TYPE_NON_EDID)
3959 return connector_status_unknown;
3960 } else {
3961 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3962 DP_DWN_STRM_PORT_TYPE_MASK;
3963 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3964 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3965 return connector_status_unknown;
3966 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003967
3968 /* Anything else is out of spec, warn and ignore */
3969 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003970 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003971}
3972
3973static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003974edp_detect(struct intel_dp *intel_dp)
3975{
3976 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3977 enum drm_connector_status status;
3978
3979 status = intel_panel_detect(dev);
3980 if (status == connector_status_unknown)
3981 status = connector_status_connected;
3982
3983 return status;
3984}
3985
Jani Nikulab93433c2015-08-20 10:47:36 +03003986static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
3987 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003988{
Jani Nikulab93433c2015-08-20 10:47:36 +03003989 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003990
Jani Nikula0df53b72015-08-20 10:47:40 +03003991 switch (port->port) {
3992 case PORT_A:
3993 return true;
3994 case PORT_B:
3995 bit = SDE_PORTB_HOTPLUG;
3996 break;
3997 case PORT_C:
3998 bit = SDE_PORTC_HOTPLUG;
3999 break;
4000 case PORT_D:
4001 bit = SDE_PORTD_HOTPLUG;
4002 break;
4003 default:
4004 MISSING_CASE(port->port);
4005 return false;
4006 }
4007
4008 return I915_READ(SDEISR) & bit;
4009}
4010
4011static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4012 struct intel_digital_port *port)
4013{
4014 u32 bit;
4015
4016 switch (port->port) {
4017 case PORT_A:
4018 return true;
4019 case PORT_B:
4020 bit = SDE_PORTB_HOTPLUG_CPT;
4021 break;
4022 case PORT_C:
4023 bit = SDE_PORTC_HOTPLUG_CPT;
4024 break;
4025 case PORT_D:
4026 bit = SDE_PORTD_HOTPLUG_CPT;
4027 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004028 case PORT_E:
4029 bit = SDE_PORTE_HOTPLUG_SPT;
4030 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004031 default:
4032 MISSING_CASE(port->port);
4033 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004034 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004035
Jani Nikulab93433c2015-08-20 10:47:36 +03004036 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004037}
4038
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004039static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004040 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004041{
Jani Nikula9642c812015-08-20 10:47:41 +03004042 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004043
Jani Nikula9642c812015-08-20 10:47:41 +03004044 switch (port->port) {
4045 case PORT_B:
4046 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4047 break;
4048 case PORT_C:
4049 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4050 break;
4051 case PORT_D:
4052 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4053 break;
4054 default:
4055 MISSING_CASE(port->port);
4056 return false;
4057 }
4058
4059 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4060}
4061
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004062static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4063 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004064{
4065 u32 bit;
4066
4067 switch (port->port) {
4068 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004069 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004070 break;
4071 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004072 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004073 break;
4074 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004075 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004076 break;
4077 default:
4078 MISSING_CASE(port->port);
4079 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004080 }
4081
Jani Nikula1d245982015-08-20 10:47:37 +03004082 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004083}
4084
Jani Nikulae464bfd2015-08-20 10:47:42 +03004085static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304086 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004087{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304088 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4089 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004090 u32 bit;
4091
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304092 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4093 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004094 case PORT_A:
4095 bit = BXT_DE_PORT_HP_DDIA;
4096 break;
4097 case PORT_B:
4098 bit = BXT_DE_PORT_HP_DDIB;
4099 break;
4100 case PORT_C:
4101 bit = BXT_DE_PORT_HP_DDIC;
4102 break;
4103 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304104 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004105 return false;
4106 }
4107
4108 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4109}
4110
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004111/*
4112 * intel_digital_port_connected - is the specified port connected?
4113 * @dev_priv: i915 private structure
4114 * @port: the port to test
4115 *
4116 * Return %true if @port is connected, %false otherwise.
4117 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304118bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004119 struct intel_digital_port *port)
4120{
Jani Nikula0df53b72015-08-20 10:47:40 +03004121 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004122 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004123 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004124 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004125 else if (IS_BROXTON(dev_priv))
4126 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004127 else if (IS_GM45(dev_priv))
4128 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004129 else
4130 return g4x_digital_port_connected(dev_priv, port);
4131}
4132
Keith Packard8c241fe2011-09-28 16:38:44 -07004133static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004134intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004135{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004136 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004137
Jani Nikula9cd300e2012-10-19 14:51:52 +03004138 /* use cached edid if we have one */
4139 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004140 /* invalid edid */
4141 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004142 return NULL;
4143
Jani Nikula55e9ede2013-10-01 10:38:54 +03004144 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004145 } else
4146 return drm_get_edid(&intel_connector->base,
4147 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004148}
4149
Chris Wilsonbeb60602014-09-02 20:04:00 +01004150static void
4151intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004152{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004153 struct intel_connector *intel_connector = intel_dp->attached_connector;
4154 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004155
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304156 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004157 edid = intel_dp_get_edid(intel_dp);
4158 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004159
Chris Wilsonbeb60602014-09-02 20:04:00 +01004160 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4161 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4162 else
4163 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4164}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004165
Chris Wilsonbeb60602014-09-02 20:04:00 +01004166static void
4167intel_dp_unset_edid(struct intel_dp *intel_dp)
4168{
4169 struct intel_connector *intel_connector = intel_dp->attached_connector;
4170
4171 kfree(intel_connector->detect_edid);
4172 intel_connector->detect_edid = NULL;
4173
4174 intel_dp->has_audio = false;
4175}
4176
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304177static void
4178intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004179{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304180 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004181 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004182 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4183 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004184 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004185 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004186 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004187 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004188 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004189
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004190 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4191 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004192
Chris Wilsond410b562014-09-02 20:03:59 +01004193 /* Can't disconnect eDP, but you can close the lid... */
4194 if (is_edp(intel_dp))
4195 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004196 else if (intel_digital_port_connected(to_i915(dev),
4197 dp_to_dig_port(intel_dp)))
4198 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004199 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004200 status = connector_status_disconnected;
4201
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304202 if (status != connector_status_connected) {
4203 intel_dp->compliance_test_active = 0;
4204 intel_dp->compliance_test_type = 0;
4205 intel_dp->compliance_test_data = 0;
4206
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004207 if (intel_dp->is_mst) {
4208 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4209 intel_dp->is_mst,
4210 intel_dp->mst_mgr.mst_state);
4211 intel_dp->is_mst = false;
4212 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4213 intel_dp->is_mst);
4214 }
4215
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004216 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304217 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004218
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304219 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4220 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4221
Adam Jackson0d198322012-05-14 16:05:47 -04004222 intel_dp_probe_oui(intel_dp);
4223
Dave Airlie0e32b392014-05-02 14:02:48 +10004224 ret = intel_dp_probe_mst(intel_dp);
4225 if (ret) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304226 /*
4227 * If we are in MST mode then this connector
4228 * won't appear connected or have anything
4229 * with EDID on it
4230 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004231 status = connector_status_disconnected;
4232 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304233 } else if (connector->status == connector_status_connected) {
4234 /*
4235 * If display was connected already and is still connected
4236 * check links status, there has been known issues of
4237 * link loss triggerring long pulse!!!!
4238 */
4239 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4240 intel_dp_check_link_status(intel_dp);
4241 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4242 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004243 }
4244
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304245 /*
4246 * Clearing NACK and defer counts to get their exact values
4247 * while reading EDID which are required by Compliance tests
4248 * 4.2.2.4 and 4.2.2.5
4249 */
4250 intel_dp->aux.i2c_nack_count = 0;
4251 intel_dp->aux.i2c_defer_count = 0;
4252
Chris Wilsonbeb60602014-09-02 20:04:00 +01004253 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004254
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004255 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304256 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004257
Todd Previte09b1eb12015-04-20 15:27:34 -07004258 /* Try to read the source of the interrupt */
4259 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4260 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4261 /* Clear interrupt source */
4262 drm_dp_dpcd_writeb(&intel_dp->aux,
4263 DP_DEVICE_SERVICE_IRQ_VECTOR,
4264 sink_irq_vector);
4265
4266 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4267 intel_dp_handle_test_request(intel_dp);
4268 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4269 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4270 }
4271
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004272out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004273 if ((status != connector_status_connected) &&
4274 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304275 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304276
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004277 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304278 return;
4279}
4280
4281static enum drm_connector_status
4282intel_dp_detect(struct drm_connector *connector, bool force)
4283{
4284 struct intel_dp *intel_dp = intel_attached_dp(connector);
4285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4286 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4287 struct intel_connector *intel_connector = to_intel_connector(connector);
4288
4289 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4290 connector->base.id, connector->name);
4291
4292 if (intel_dp->is_mst) {
4293 /* MST devices are disconnected from a monitor POV */
4294 intel_dp_unset_edid(intel_dp);
4295 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4296 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4297 return connector_status_disconnected;
4298 }
4299
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304300 /* If full detect is not performed yet, do a full detect */
4301 if (!intel_dp->detect_done)
4302 intel_dp_long_pulse(intel_dp->attached_connector);
4303
4304 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304305
4306 if (intel_connector->detect_edid)
4307 return connector_status_connected;
4308 else
4309 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004310}
4311
Chris Wilsonbeb60602014-09-02 20:04:00 +01004312static void
4313intel_dp_force(struct drm_connector *connector)
4314{
4315 struct intel_dp *intel_dp = intel_attached_dp(connector);
4316 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004317 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004318 enum intel_display_power_domain power_domain;
4319
4320 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4321 connector->base.id, connector->name);
4322 intel_dp_unset_edid(intel_dp);
4323
4324 if (connector->status != connector_status_connected)
4325 return;
4326
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004327 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4328 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004329
4330 intel_dp_set_edid(intel_dp);
4331
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004332 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004333
4334 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4335 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4336}
4337
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004338static int intel_dp_get_modes(struct drm_connector *connector)
4339{
Jani Nikuladd06f902012-10-19 14:51:50 +03004340 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004341 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004342
Chris Wilsonbeb60602014-09-02 20:04:00 +01004343 edid = intel_connector->detect_edid;
4344 if (edid) {
4345 int ret = intel_connector_update_modes(connector, edid);
4346 if (ret)
4347 return ret;
4348 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004349
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004350 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004351 if (is_edp(intel_attached_dp(connector)) &&
4352 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004353 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004354
4355 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004356 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004357 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004358 drm_mode_probed_add(connector, mode);
4359 return 1;
4360 }
4361 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004362
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004363 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004364}
4365
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004366static bool
4367intel_dp_detect_audio(struct drm_connector *connector)
4368{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004369 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004370 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004371
Chris Wilsonbeb60602014-09-02 20:04:00 +01004372 edid = to_intel_connector(connector)->detect_edid;
4373 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004374 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004375
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004376 return has_audio;
4377}
4378
Chris Wilsonf6849602010-09-19 09:29:33 +01004379static int
4380intel_dp_set_property(struct drm_connector *connector,
4381 struct drm_property *property,
4382 uint64_t val)
4383{
Chris Wilsone953fd72011-02-21 22:23:52 +00004384 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004385 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004386 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4387 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004388 int ret;
4389
Rob Clark662595d2012-10-11 20:36:04 -05004390 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004391 if (ret)
4392 return ret;
4393
Chris Wilson3f43c482011-05-12 22:17:24 +01004394 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004395 int i = val;
4396 bool has_audio;
4397
4398 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004399 return 0;
4400
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004401 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004402
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004403 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004404 has_audio = intel_dp_detect_audio(connector);
4405 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004406 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004407
4408 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004409 return 0;
4410
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004411 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004412 goto done;
4413 }
4414
Chris Wilsone953fd72011-02-21 22:23:52 +00004415 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004416 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004417 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004418
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004419 switch (val) {
4420 case INTEL_BROADCAST_RGB_AUTO:
4421 intel_dp->color_range_auto = true;
4422 break;
4423 case INTEL_BROADCAST_RGB_FULL:
4424 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004425 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004426 break;
4427 case INTEL_BROADCAST_RGB_LIMITED:
4428 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004429 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004430 break;
4431 default:
4432 return -EINVAL;
4433 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004434
4435 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004436 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004437 return 0;
4438
Chris Wilsone953fd72011-02-21 22:23:52 +00004439 goto done;
4440 }
4441
Yuly Novikov53b41832012-10-26 12:04:00 +03004442 if (is_edp(intel_dp) &&
4443 property == connector->dev->mode_config.scaling_mode_property) {
4444 if (val == DRM_MODE_SCALE_NONE) {
4445 DRM_DEBUG_KMS("no scaling not supported\n");
4446 return -EINVAL;
4447 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004448 if (HAS_GMCH_DISPLAY(dev_priv) &&
4449 val == DRM_MODE_SCALE_CENTER) {
4450 DRM_DEBUG_KMS("centering not supported\n");
4451 return -EINVAL;
4452 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004453
4454 if (intel_connector->panel.fitting_mode == val) {
4455 /* the eDP scaling property is not changed */
4456 return 0;
4457 }
4458 intel_connector->panel.fitting_mode = val;
4459
4460 goto done;
4461 }
4462
Chris Wilsonf6849602010-09-19 09:29:33 +01004463 return -EINVAL;
4464
4465done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004466 if (intel_encoder->base.crtc)
4467 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004468
4469 return 0;
4470}
4471
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004472static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004473intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004474{
Jani Nikula1d508702012-10-19 14:51:49 +03004475 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004476
Chris Wilson10e972d2014-09-04 21:43:45 +01004477 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004478
Jani Nikula9cd300e2012-10-19 14:51:52 +03004479 if (!IS_ERR_OR_NULL(intel_connector->edid))
4480 kfree(intel_connector->edid);
4481
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004482 /* Can't call is_edp() since the encoder may have been destroyed
4483 * already. */
4484 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004485 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004486
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004487 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004488 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004489}
4490
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004491void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004492{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004493 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4494 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004495
Dave Airlie0e32b392014-05-02 14:02:48 +10004496 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004497 if (is_edp(intel_dp)) {
4498 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004499 /*
4500 * vdd might still be enabled do to the delayed vdd off.
4501 * Make sure vdd is actually turned off here.
4502 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004503 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004504 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004505 pps_unlock(intel_dp);
4506
Clint Taylor01527b32014-07-07 13:01:46 -07004507 if (intel_dp->edp_notifier.notifier_call) {
4508 unregister_reboot_notifier(&intel_dp->edp_notifier);
4509 intel_dp->edp_notifier.notifier_call = NULL;
4510 }
Keith Packardbd943152011-09-18 23:09:52 -07004511 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004512 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004513 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004514}
4515
Imre Deakbf93ba62016-04-18 10:04:21 +03004516void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004517{
4518 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4519
4520 if (!is_edp(intel_dp))
4521 return;
4522
Ville Syrjälä951468f2014-09-04 14:55:31 +03004523 /*
4524 * vdd might still be enabled do to the delayed vdd off.
4525 * Make sure vdd is actually turned off here.
4526 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004527 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004528 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004529 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004530 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004531}
4532
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004533static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4534{
4535 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4536 struct drm_device *dev = intel_dig_port->base.base.dev;
4537 struct drm_i915_private *dev_priv = dev->dev_private;
4538 enum intel_display_power_domain power_domain;
4539
4540 lockdep_assert_held(&dev_priv->pps_mutex);
4541
4542 if (!edp_have_panel_vdd(intel_dp))
4543 return;
4544
4545 /*
4546 * The VDD bit needs a power domain reference, so if the bit is
4547 * already enabled when we boot or resume, grab this reference and
4548 * schedule a vdd off, so we don't hold on to the reference
4549 * indefinitely.
4550 */
4551 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004552 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004553 intel_display_power_get(dev_priv, power_domain);
4554
4555 edp_panel_vdd_schedule_off(intel_dp);
4556}
4557
Imre Deakbf93ba62016-04-18 10:04:21 +03004558void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004559{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004560 struct intel_dp *intel_dp;
4561
4562 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4563 return;
4564
4565 intel_dp = enc_to_intel_dp(encoder);
4566
4567 pps_lock(intel_dp);
4568
4569 /*
4570 * Read out the current power sequencer assignment,
4571 * in case the BIOS did something with it.
4572 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004573 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004574 vlv_initial_power_sequencer_setup(intel_dp);
4575
4576 intel_edp_panel_vdd_sanitize(intel_dp);
4577
4578 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004579}
4580
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004581static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004582 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004583 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004584 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004585 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004586 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004587 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004588 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004589 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004590 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004591};
4592
4593static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4594 .get_modes = intel_dp_get_modes,
4595 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004596 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004597};
4598
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004599static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004600 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004601 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004602};
4603
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004604enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004605intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4606{
4607 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004608 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004609 struct drm_device *dev = intel_dig_port->base.base.dev;
4610 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004611 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004612 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004613
Takashi Iwai25400582015-11-19 12:09:56 +01004614 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4615 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004616 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004617
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004618 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4619 /*
4620 * vdd off can generate a long pulse on eDP which
4621 * would require vdd on to handle it, and thus we
4622 * would end up in an endless cycle of
4623 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4624 */
4625 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4626 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d52f82015-02-10 14:11:46 +02004627 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004628 }
4629
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004630 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4631 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004632 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004633
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004634 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004635 intel_display_power_get(dev_priv, power_domain);
4636
Dave Airlie0e32b392014-05-02 14:02:48 +10004637 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004638 /* indicate that we need to restart link training */
4639 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004640
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304641 intel_dp_long_pulse(intel_dp->attached_connector);
4642 if (intel_dp->is_mst)
4643 ret = IRQ_HANDLED;
4644 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004645
Dave Airlie0e32b392014-05-02 14:02:48 +10004646 } else {
4647 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304648 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4649 /*
4650 * If we were in MST mode, and device is not
4651 * there, get out of MST mode
4652 */
4653 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4654 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4655 intel_dp->is_mst = false;
4656 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4657 intel_dp->is_mst);
4658 goto put_power;
4659 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004660 }
4661
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304662 if (!intel_dp->is_mst) {
4663 if (!intel_dp_short_pulse(intel_dp)) {
4664 intel_dp_long_pulse(intel_dp->attached_connector);
4665 goto put_power;
4666 }
4667 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004668 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004669
4670 ret = IRQ_HANDLED;
4671
Imre Deak1c767b32014-08-18 14:42:42 +03004672put_power:
4673 intel_display_power_put(dev_priv, power_domain);
4674
4675 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004676}
4677
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004678/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004679bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004680{
4681 struct drm_i915_private *dev_priv = dev->dev_private;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004682
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004683 /*
4684 * eDP not supported on g4x. so bail out early just
4685 * for a bit extra safety in case the VBT is bonkers.
4686 */
4687 if (INTEL_INFO(dev)->gen < 5)
4688 return false;
4689
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004690 if (port == PORT_A)
4691 return true;
4692
Jani Nikula951d9ef2016-03-16 12:43:31 +02004693 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004694}
4695
Dave Airlie0e32b392014-05-02 14:02:48 +10004696void
Chris Wilsonf6849602010-09-19 09:29:33 +01004697intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4698{
Yuly Novikov53b41832012-10-26 12:04:00 +03004699 struct intel_connector *intel_connector = to_intel_connector(connector);
4700
Chris Wilson3f43c482011-05-12 22:17:24 +01004701 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004702 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004703 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004704
4705 if (is_edp(intel_dp)) {
4706 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004707 drm_object_attach_property(
4708 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004709 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004710 DRM_MODE_SCALE_ASPECT);
4711 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004712 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004713}
4714
Imre Deakdada1a92014-01-29 13:25:41 +02004715static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4716{
Abhay Kumard28d4732016-01-22 17:39:04 -08004717 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004718 intel_dp->last_power_on = jiffies;
4719 intel_dp->last_backlight_off = jiffies;
4720}
4721
Daniel Vetter67a54562012-10-20 20:57:45 +02004722static void
4723intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004724 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004725{
4726 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004727 struct edp_power_seq cur, vbt, spec,
4728 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304729 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004730 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004731
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004732 lockdep_assert_held(&dev_priv->pps_mutex);
4733
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004734 /* already initialized? */
4735 if (final->t11_t12 != 0)
4736 return;
4737
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304738 if (IS_BROXTON(dev)) {
4739 /*
4740 * TODO: BXT has 2 sets of PPS registers.
4741 * Correct Register for Broxton need to be identified
4742 * using VBT. hardcoding for now
4743 */
4744 pp_ctrl_reg = BXT_PP_CONTROL(0);
4745 pp_on_reg = BXT_PP_ON_DELAYS(0);
4746 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4747 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004748 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004749 pp_on_reg = PCH_PP_ON_DELAYS;
4750 pp_off_reg = PCH_PP_OFF_DELAYS;
4751 pp_div_reg = PCH_PP_DIVISOR;
4752 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004753 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4754
4755 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4756 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4757 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4758 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004759 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004760
4761 /* Workaround: Need to write PP_CONTROL with the unlock key as
4762 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304763 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004764
Jesse Barnes453c5422013-03-28 09:55:41 -07004765 pp_on = I915_READ(pp_on_reg);
4766 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304767 if (!IS_BROXTON(dev)) {
4768 I915_WRITE(pp_ctrl_reg, pp_ctl);
4769 pp_div = I915_READ(pp_div_reg);
4770 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004771
4772 /* Pull timing values out of registers */
4773 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4774 PANEL_POWER_UP_DELAY_SHIFT;
4775
4776 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4777 PANEL_LIGHT_ON_DELAY_SHIFT;
4778
4779 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4780 PANEL_LIGHT_OFF_DELAY_SHIFT;
4781
4782 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4783 PANEL_POWER_DOWN_DELAY_SHIFT;
4784
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304785 if (IS_BROXTON(dev)) {
4786 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4787 BXT_POWER_CYCLE_DELAY_SHIFT;
4788 if (tmp > 0)
4789 cur.t11_t12 = (tmp - 1) * 1000;
4790 else
4791 cur.t11_t12 = 0;
4792 } else {
4793 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004794 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304795 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004796
4797 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4798 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4799
Jani Nikula6aa23e62016-03-24 17:50:20 +02004800 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004801
4802 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4803 * our hw here, which are all in 100usec. */
4804 spec.t1_t3 = 210 * 10;
4805 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4806 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4807 spec.t10 = 500 * 10;
4808 /* This one is special and actually in units of 100ms, but zero
4809 * based in the hw (so we need to add 100 ms). But the sw vbt
4810 * table multiplies it with 1000 to make it in units of 100usec,
4811 * too. */
4812 spec.t11_t12 = (510 + 100) * 10;
4813
4814 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4815 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4816
4817 /* Use the max of the register settings and vbt. If both are
4818 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004819#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004820 spec.field : \
4821 max(cur.field, vbt.field))
4822 assign_final(t1_t3);
4823 assign_final(t8);
4824 assign_final(t9);
4825 assign_final(t10);
4826 assign_final(t11_t12);
4827#undef assign_final
4828
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004829#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004830 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4831 intel_dp->backlight_on_delay = get_delay(t8);
4832 intel_dp->backlight_off_delay = get_delay(t9);
4833 intel_dp->panel_power_down_delay = get_delay(t10);
4834 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4835#undef get_delay
4836
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004837 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4838 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4839 intel_dp->panel_power_cycle_delay);
4840
4841 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4842 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004843}
4844
4845static void
4846intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004847 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004848{
4849 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004850 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004851 int div = dev_priv->rawclk_freq / 1000;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004852 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004853 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004854 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004855
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004856 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004857
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304858 if (IS_BROXTON(dev)) {
4859 /*
4860 * TODO: BXT has 2 sets of PPS registers.
4861 * Correct Register for Broxton need to be identified
4862 * using VBT. hardcoding for now
4863 */
4864 pp_ctrl_reg = BXT_PP_CONTROL(0);
4865 pp_on_reg = BXT_PP_ON_DELAYS(0);
4866 pp_off_reg = BXT_PP_OFF_DELAYS(0);
4867
4868 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07004869 pp_on_reg = PCH_PP_ON_DELAYS;
4870 pp_off_reg = PCH_PP_OFF_DELAYS;
4871 pp_div_reg = PCH_PP_DIVISOR;
4872 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004873 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4874
4875 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4876 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4877 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004878 }
4879
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004880 /*
4881 * And finally store the new values in the power sequencer. The
4882 * backlight delays are set to 1 because we do manual waits on them. For
4883 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4884 * we'll end up waiting for the backlight off delay twice: once when we
4885 * do the manual sleep, and once when we disable the panel and wait for
4886 * the PP_STATUS bit to become zero.
4887 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004888 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004889 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4890 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004891 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004892 /* Compute the divisor for the pp clock, simply match the Bspec
4893 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304894 if (IS_BROXTON(dev)) {
4895 pp_div = I915_READ(pp_ctrl_reg);
4896 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4897 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4898 << BXT_POWER_CYCLE_DELAY_SHIFT);
4899 } else {
4900 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4901 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4902 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4903 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004904
4905 /* Haswell doesn't have any port selection bits for the panel
4906 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004907 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004908 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004909 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004910 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004911 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004912 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004913 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004914 }
4915
Jesse Barnes453c5422013-03-28 09:55:41 -07004916 pp_on |= port_sel;
4917
4918 I915_WRITE(pp_on_reg, pp_on);
4919 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304920 if (IS_BROXTON(dev))
4921 I915_WRITE(pp_ctrl_reg, pp_div);
4922 else
4923 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004924
Daniel Vetter67a54562012-10-20 20:57:45 +02004925 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004926 I915_READ(pp_on_reg),
4927 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304928 IS_BROXTON(dev) ?
4929 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07004930 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08004931}
4932
Vandana Kannanb33a2812015-02-13 15:33:03 +05304933/**
4934 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4935 * @dev: DRM device
4936 * @refresh_rate: RR to be programmed
4937 *
4938 * This function gets called when refresh rate (RR) has to be changed from
4939 * one frequency to another. Switches can be between high and low RR
4940 * supported by the panel or to any other RR based on media playback (in
4941 * this case, RR value needs to be passed from user space).
4942 *
4943 * The caller of this function needs to take a lock on dev_priv->drrs.
4944 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304945static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304946{
4947 struct drm_i915_private *dev_priv = dev->dev_private;
4948 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304949 struct intel_digital_port *dig_port = NULL;
4950 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004951 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304952 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304953 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304954
4955 if (refresh_rate <= 0) {
4956 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4957 return;
4958 }
4959
Vandana Kannan96178ee2015-01-10 02:25:56 +05304960 if (intel_dp == NULL) {
4961 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304962 return;
4963 }
4964
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004965 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004966 * FIXME: This needs proper synchronization with psr state for some
4967 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004968 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304969
Vandana Kannan96178ee2015-01-10 02:25:56 +05304970 dig_port = dp_to_dig_port(intel_dp);
4971 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02004972 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304973
4974 if (!intel_crtc) {
4975 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4976 return;
4977 }
4978
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004979 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304980
Vandana Kannan96178ee2015-01-10 02:25:56 +05304981 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304982 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4983 return;
4984 }
4985
Vandana Kannan96178ee2015-01-10 02:25:56 +05304986 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4987 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304988 index = DRRS_LOW_RR;
4989
Vandana Kannan96178ee2015-01-10 02:25:56 +05304990 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304991 DRM_DEBUG_KMS(
4992 "DRRS requested for previously set RR...ignoring\n");
4993 return;
4994 }
4995
4996 if (!intel_crtc->active) {
4997 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4998 return;
4999 }
5000
Durgadoss R44395bf2015-02-13 15:33:02 +05305001 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305002 switch (index) {
5003 case DRRS_HIGH_RR:
5004 intel_dp_set_m_n(intel_crtc, M1_N1);
5005 break;
5006 case DRRS_LOW_RR:
5007 intel_dp_set_m_n(intel_crtc, M2_N2);
5008 break;
5009 case DRRS_MAX_RR:
5010 default:
5011 DRM_ERROR("Unsupported refreshrate type\n");
5012 }
5013 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005014 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005015 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305016
Ville Syrjälä649636e2015-09-22 19:50:01 +03005017 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305018 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005019 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305020 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5021 else
5022 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305023 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005024 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305025 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5026 else
5027 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305028 }
5029 I915_WRITE(reg, val);
5030 }
5031
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305032 dev_priv->drrs.refresh_rate_type = index;
5033
5034 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5035}
5036
Vandana Kannanb33a2812015-02-13 15:33:03 +05305037/**
5038 * intel_edp_drrs_enable - init drrs struct if supported
5039 * @intel_dp: DP struct
5040 *
5041 * Initializes frontbuffer_bits and drrs.dp
5042 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305043void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5044{
5045 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5046 struct drm_i915_private *dev_priv = dev->dev_private;
5047 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5048 struct drm_crtc *crtc = dig_port->base.base.crtc;
5049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5050
5051 if (!intel_crtc->config->has_drrs) {
5052 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5053 return;
5054 }
5055
5056 mutex_lock(&dev_priv->drrs.mutex);
5057 if (WARN_ON(dev_priv->drrs.dp)) {
5058 DRM_ERROR("DRRS already enabled\n");
5059 goto unlock;
5060 }
5061
5062 dev_priv->drrs.busy_frontbuffer_bits = 0;
5063
5064 dev_priv->drrs.dp = intel_dp;
5065
5066unlock:
5067 mutex_unlock(&dev_priv->drrs.mutex);
5068}
5069
Vandana Kannanb33a2812015-02-13 15:33:03 +05305070/**
5071 * intel_edp_drrs_disable - Disable DRRS
5072 * @intel_dp: DP struct
5073 *
5074 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305075void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5076{
5077 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5080 struct drm_crtc *crtc = dig_port->base.base.crtc;
5081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5082
5083 if (!intel_crtc->config->has_drrs)
5084 return;
5085
5086 mutex_lock(&dev_priv->drrs.mutex);
5087 if (!dev_priv->drrs.dp) {
5088 mutex_unlock(&dev_priv->drrs.mutex);
5089 return;
5090 }
5091
5092 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5093 intel_dp_set_drrs_state(dev_priv->dev,
5094 intel_dp->attached_connector->panel.
5095 fixed_mode->vrefresh);
5096
5097 dev_priv->drrs.dp = NULL;
5098 mutex_unlock(&dev_priv->drrs.mutex);
5099
5100 cancel_delayed_work_sync(&dev_priv->drrs.work);
5101}
5102
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305103static void intel_edp_drrs_downclock_work(struct work_struct *work)
5104{
5105 struct drm_i915_private *dev_priv =
5106 container_of(work, typeof(*dev_priv), drrs.work.work);
5107 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305108
Vandana Kannan96178ee2015-01-10 02:25:56 +05305109 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305110
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305111 intel_dp = dev_priv->drrs.dp;
5112
5113 if (!intel_dp)
5114 goto unlock;
5115
5116 /*
5117 * The delayed work can race with an invalidate hence we need to
5118 * recheck.
5119 */
5120
5121 if (dev_priv->drrs.busy_frontbuffer_bits)
5122 goto unlock;
5123
5124 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5125 intel_dp_set_drrs_state(dev_priv->dev,
5126 intel_dp->attached_connector->panel.
5127 downclock_mode->vrefresh);
5128
5129unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305130 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305131}
5132
Vandana Kannanb33a2812015-02-13 15:33:03 +05305133/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305134 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305135 * @dev: DRM device
5136 * @frontbuffer_bits: frontbuffer plane tracking bits
5137 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305138 * This function gets called everytime rendering on the given planes start.
5139 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305140 *
5141 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5142 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305143void intel_edp_drrs_invalidate(struct drm_device *dev,
5144 unsigned frontbuffer_bits)
5145{
5146 struct drm_i915_private *dev_priv = dev->dev_private;
5147 struct drm_crtc *crtc;
5148 enum pipe pipe;
5149
Daniel Vetter9da7d692015-04-09 16:44:15 +02005150 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305151 return;
5152
Daniel Vetter88f933a2015-04-09 16:44:16 +02005153 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305154
Vandana Kannana93fad02015-01-10 02:25:59 +05305155 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005156 if (!dev_priv->drrs.dp) {
5157 mutex_unlock(&dev_priv->drrs.mutex);
5158 return;
5159 }
5160
Vandana Kannana93fad02015-01-10 02:25:59 +05305161 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5162 pipe = to_intel_crtc(crtc)->pipe;
5163
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005164 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5165 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5166
Ramalingam C0ddfd202015-06-15 20:50:05 +05305167 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005168 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305169 intel_dp_set_drrs_state(dev_priv->dev,
5170 dev_priv->drrs.dp->attached_connector->panel.
5171 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305172
Vandana Kannana93fad02015-01-10 02:25:59 +05305173 mutex_unlock(&dev_priv->drrs.mutex);
5174}
5175
Vandana Kannanb33a2812015-02-13 15:33:03 +05305176/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305177 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305178 * @dev: DRM device
5179 * @frontbuffer_bits: frontbuffer plane tracking bits
5180 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305181 * This function gets called every time rendering on the given planes has
5182 * completed or flip on a crtc is completed. So DRRS should be upclocked
5183 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5184 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305185 *
5186 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5187 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305188void intel_edp_drrs_flush(struct drm_device *dev,
5189 unsigned frontbuffer_bits)
5190{
5191 struct drm_i915_private *dev_priv = dev->dev_private;
5192 struct drm_crtc *crtc;
5193 enum pipe pipe;
5194
Daniel Vetter9da7d692015-04-09 16:44:15 +02005195 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305196 return;
5197
Daniel Vetter88f933a2015-04-09 16:44:16 +02005198 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305199
Vandana Kannana93fad02015-01-10 02:25:59 +05305200 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005201 if (!dev_priv->drrs.dp) {
5202 mutex_unlock(&dev_priv->drrs.mutex);
5203 return;
5204 }
5205
Vandana Kannana93fad02015-01-10 02:25:59 +05305206 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5207 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005208
5209 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305210 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5211
Ramalingam C0ddfd202015-06-15 20:50:05 +05305212 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005213 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305214 intel_dp_set_drrs_state(dev_priv->dev,
5215 dev_priv->drrs.dp->attached_connector->panel.
5216 fixed_mode->vrefresh);
5217
5218 /*
5219 * flush also means no more activity hence schedule downclock, if all
5220 * other fbs are quiescent too
5221 */
5222 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305223 schedule_delayed_work(&dev_priv->drrs.work,
5224 msecs_to_jiffies(1000));
5225 mutex_unlock(&dev_priv->drrs.mutex);
5226}
5227
Vandana Kannanb33a2812015-02-13 15:33:03 +05305228/**
5229 * DOC: Display Refresh Rate Switching (DRRS)
5230 *
5231 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5232 * which enables swtching between low and high refresh rates,
5233 * dynamically, based on the usage scenario. This feature is applicable
5234 * for internal panels.
5235 *
5236 * Indication that the panel supports DRRS is given by the panel EDID, which
5237 * would list multiple refresh rates for one resolution.
5238 *
5239 * DRRS is of 2 types - static and seamless.
5240 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5241 * (may appear as a blink on screen) and is used in dock-undock scenario.
5242 * Seamless DRRS involves changing RR without any visual effect to the user
5243 * and can be used during normal system usage. This is done by programming
5244 * certain registers.
5245 *
5246 * Support for static/seamless DRRS may be indicated in the VBT based on
5247 * inputs from the panel spec.
5248 *
5249 * DRRS saves power by switching to low RR based on usage scenarios.
5250 *
5251 * eDP DRRS:-
5252 * The implementation is based on frontbuffer tracking implementation.
5253 * When there is a disturbance on the screen triggered by user activity or a
5254 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5255 * When there is no movement on screen, after a timeout of 1 second, a switch
5256 * to low RR is made.
5257 * For integration with frontbuffer tracking code,
5258 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5259 *
5260 * DRRS can be further extended to support other internal panels and also
5261 * the scenario of video playback wherein RR is set based on the rate
5262 * requested by userspace.
5263 */
5264
5265/**
5266 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5267 * @intel_connector: eDP connector
5268 * @fixed_mode: preferred mode of panel
5269 *
5270 * This function is called only once at driver load to initialize basic
5271 * DRRS stuff.
5272 *
5273 * Returns:
5274 * Downclock mode if panel supports it, else return NULL.
5275 * DRRS support is determined by the presence of downclock mode (apart
5276 * from VBT setting).
5277 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305278static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305279intel_dp_drrs_init(struct intel_connector *intel_connector,
5280 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305281{
5282 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305283 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305284 struct drm_i915_private *dev_priv = dev->dev_private;
5285 struct drm_display_mode *downclock_mode = NULL;
5286
Daniel Vetter9da7d692015-04-09 16:44:15 +02005287 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5288 mutex_init(&dev_priv->drrs.mutex);
5289
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305290 if (INTEL_INFO(dev)->gen <= 6) {
5291 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5292 return NULL;
5293 }
5294
5295 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005296 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305297 return NULL;
5298 }
5299
5300 downclock_mode = intel_find_panel_downclock
5301 (dev, fixed_mode, connector);
5302
5303 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305304 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305305 return NULL;
5306 }
5307
Vandana Kannan96178ee2015-01-10 02:25:56 +05305308 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305309
Vandana Kannan96178ee2015-01-10 02:25:56 +05305310 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005311 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305312 return downclock_mode;
5313}
5314
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005315static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005316 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005317{
5318 struct drm_connector *connector = &intel_connector->base;
5319 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005320 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5321 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005322 struct drm_i915_private *dev_priv = dev->dev_private;
5323 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305324 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005325 bool has_dpcd;
5326 struct drm_display_mode *scan;
5327 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005328 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005329
5330 if (!is_edp(intel_dp))
5331 return true;
5332
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005333 pps_lock(intel_dp);
5334 intel_edp_panel_vdd_sanitize(intel_dp);
5335 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005336
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005337 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005338 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005339
5340 if (has_dpcd) {
5341 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5342 dev_priv->no_aux_handshake =
5343 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5344 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5345 } else {
5346 /* if this fails, presume the device is a ghost */
5347 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005348 return false;
5349 }
5350
5351 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005352 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005353 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005354 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005355
Daniel Vetter060c8772014-03-21 23:22:35 +01005356 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005357 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005358 if (edid) {
5359 if (drm_add_edid_modes(connector, edid)) {
5360 drm_mode_connector_update_edid_property(connector,
5361 edid);
5362 drm_edid_to_eld(connector, edid);
5363 } else {
5364 kfree(edid);
5365 edid = ERR_PTR(-EINVAL);
5366 }
5367 } else {
5368 edid = ERR_PTR(-ENOENT);
5369 }
5370 intel_connector->edid = edid;
5371
5372 /* prefer fixed mode from EDID if available */
5373 list_for_each_entry(scan, &connector->probed_modes, head) {
5374 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5375 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305376 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305377 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005378 break;
5379 }
5380 }
5381
5382 /* fallback to VBT if available for eDP */
5383 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5384 fixed_mode = drm_mode_duplicate(dev,
5385 dev_priv->vbt.lfp_lvds_vbt_mode);
5386 if (fixed_mode)
5387 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5388 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005389 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005390
Wayne Boyer666a4532015-12-09 12:29:35 -08005391 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005392 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5393 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005394
5395 /*
5396 * Figure out the current pipe for the initial backlight setup.
5397 * If the current pipe isn't valid, try the PPS pipe, and if that
5398 * fails just assume pipe A.
5399 */
5400 if (IS_CHERRYVIEW(dev))
5401 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5402 else
5403 pipe = PORT_TO_PIPE(intel_dp->DP);
5404
5405 if (pipe != PIPE_A && pipe != PIPE_B)
5406 pipe = intel_dp->pps_pipe;
5407
5408 if (pipe != PIPE_A && pipe != PIPE_B)
5409 pipe = PIPE_A;
5410
5411 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5412 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005413 }
5414
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305415 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005416 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005417 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005418
5419 return true;
5420}
5421
Paulo Zanoni16c25532013-06-12 17:27:25 -03005422bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005423intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5424 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005425{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005426 struct drm_connector *connector = &intel_connector->base;
5427 struct intel_dp *intel_dp = &intel_dig_port->dp;
5428 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5429 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005430 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005431 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005432 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005433
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005434 if (WARN(intel_dig_port->max_lanes < 1,
5435 "Not enough lanes (%d) for DP on port %c\n",
5436 intel_dig_port->max_lanes, port_name(port)))
5437 return false;
5438
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005439 intel_dp->pps_pipe = INVALID_PIPE;
5440
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005441 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005442 if (INTEL_INFO(dev)->gen >= 9)
5443 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005444 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5445 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5446 else if (HAS_PCH_SPLIT(dev))
5447 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5448 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005449 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005450
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005451 if (INTEL_INFO(dev)->gen >= 9)
5452 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5453 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005454 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005455
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005456 if (HAS_DDI(dev))
5457 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5458
Daniel Vetter07679352012-09-06 22:15:42 +02005459 /* Preserve the current hw state. */
5460 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005461 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005462
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005463 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305464 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005465 else
5466 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005467
Imre Deakf7d24902013-05-08 13:14:05 +03005468 /*
5469 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5470 * for DP the encoder type can be set by the caller to
5471 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5472 */
5473 if (type == DRM_MODE_CONNECTOR_eDP)
5474 intel_encoder->type = INTEL_OUTPUT_EDP;
5475
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005476 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005477 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5478 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005479 return false;
5480
Imre Deake7281ea2013-05-08 13:14:08 +03005481 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5482 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5483 port_name(port));
5484
Adam Jacksonb3295302010-07-16 14:46:28 -04005485 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005486 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5487
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005488 connector->interlace_allowed = true;
5489 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005490
Daniel Vetter66a92782012-07-12 20:08:18 +02005491 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005492 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005493
Chris Wilsondf0e9242010-09-09 16:20:55 +01005494 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005495 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005496
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005497 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005498 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5499 else
5500 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005501 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005502
Jani Nikula0b998362014-03-14 16:51:17 +02005503 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005504 switch (port) {
5505 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005506 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005507 break;
5508 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005509 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005510 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305511 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005512 break;
5513 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005514 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005515 break;
5516 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005517 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005518 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005519 case PORT_E:
5520 intel_encoder->hpd_pin = HPD_PORT_E;
5521 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005522 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005523 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005524 }
5525
Imre Deakdada1a92014-01-29 13:25:41 +02005526 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005527 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005528 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005529 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005530 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005531 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005532 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005533 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005534 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005535
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005536 ret = intel_dp_aux_init(intel_dp, intel_connector);
5537 if (ret)
5538 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005539
Dave Airlie0e32b392014-05-02 14:02:48 +10005540 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005541 if (HAS_DP_MST(dev) &&
5542 (port == PORT_B || port == PORT_C || port == PORT_D))
5543 intel_dp_mst_encoder_init(intel_dig_port,
5544 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005545
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005546 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005547 intel_dp_aux_fini(intel_dp);
5548 intel_dp_mst_encoder_cleanup(intel_dig_port);
5549 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005550 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005551
Chris Wilsonf6849602010-09-19 09:29:33 +01005552 intel_dp_add_properties(intel_dp, connector);
5553
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005554 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5555 * 0xd. Failure to do so will result in spurious interrupts being
5556 * generated on the port when a cable is not attached.
5557 */
5558 if (IS_G4X(dev) && !IS_GM45(dev)) {
5559 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5560 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5561 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005562
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005563 i915_debugfs_connector_add(connector);
5564
Paulo Zanoni16c25532013-06-12 17:27:25 -03005565 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005566
5567fail:
5568 if (is_edp(intel_dp)) {
5569 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5570 /*
5571 * vdd might still be enabled do to the delayed vdd off.
5572 * Make sure vdd is actually turned off here.
5573 */
5574 pps_lock(intel_dp);
5575 edp_panel_vdd_off_sync(intel_dp);
5576 pps_unlock(intel_dp);
5577 }
5578 drm_connector_unregister(connector);
5579 drm_connector_cleanup(connector);
5580
5581 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005582}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005583
5584void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005585intel_dp_init(struct drm_device *dev,
5586 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005587{
Dave Airlie13cf5502014-06-18 11:29:35 +10005588 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005589 struct intel_digital_port *intel_dig_port;
5590 struct intel_encoder *intel_encoder;
5591 struct drm_encoder *encoder;
5592 struct intel_connector *intel_connector;
5593
Daniel Vetterb14c5672013-09-19 12:18:32 +02005594 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005595 if (!intel_dig_port)
5596 return;
5597
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005598 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305599 if (!intel_connector)
5600 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005601
5602 intel_encoder = &intel_dig_port->base;
5603 encoder = &intel_encoder->base;
5604
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305605 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10005606 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305607 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005608
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005609 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005610 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005611 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005612 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005613 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005614 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005615 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005616 intel_encoder->pre_enable = chv_pre_enable_dp;
5617 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005618 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005619 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005620 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005621 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005622 intel_encoder->pre_enable = vlv_pre_enable_dp;
5623 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005624 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005625 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005626 intel_encoder->pre_enable = g4x_pre_enable_dp;
5627 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005628 if (INTEL_INFO(dev)->gen >= 5)
5629 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005630 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005631
Paulo Zanoni174edf12012-10-26 19:05:50 -02005632 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005633 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005634 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005635
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005636 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005637 if (IS_CHERRYVIEW(dev)) {
5638 if (port == PORT_D)
5639 intel_encoder->crtc_mask = 1 << 2;
5640 else
5641 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5642 } else {
5643 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5644 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005645 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005646
Dave Airlie13cf5502014-06-18 11:29:35 +10005647 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005648 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005649
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305650 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5651 goto err_init_connector;
5652
5653 return;
5654
5655err_init_connector:
5656 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305657err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305658 kfree(intel_connector);
5659err_connector_alloc:
5660 kfree(intel_dig_port);
5661
5662 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005663}
Dave Airlie0e32b392014-05-02 14:02:48 +10005664
5665void intel_dp_mst_suspend(struct drm_device *dev)
5666{
5667 struct drm_i915_private *dev_priv = dev->dev_private;
5668 int i;
5669
5670 /* disable MST */
5671 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005672 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005673 if (!intel_dig_port)
5674 continue;
5675
5676 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5677 if (!intel_dig_port->dp.can_mst)
5678 continue;
5679 if (intel_dig_port->dp.is_mst)
5680 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5681 }
5682 }
5683}
5684
5685void intel_dp_mst_resume(struct drm_device *dev)
5686{
5687 struct drm_i915_private *dev_priv = dev->dev_private;
5688 int i;
5689
5690 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005691 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005692 if (!intel_dig_port)
5693 continue;
5694 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5695 int ret;
5696
5697 if (!intel_dig_port->dp.can_mst)
5698 continue;
5699
5700 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5701 if (ret != 0) {
5702 intel_dp_check_mst_status(&intel_dig_port->dp);
5703 }
5704 }
5705 }
5706}