blob: a99f7fff47a8da454c76ec737b84520464334f49 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080044struct dp_link_dpll {
45 int link_bw;
46 struct dpll dpll;
47};
48
49static const struct dp_link_dpll gen4_dpll[] = {
50 { DP_LINK_BW_1_62,
51 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
52 { DP_LINK_BW_2_7,
53 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
54};
55
56static const struct dp_link_dpll pch_dpll[] = {
57 { DP_LINK_BW_1_62,
58 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
59 { DP_LINK_BW_2_7,
60 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
61};
62
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063static const struct dp_link_dpll vlv_dpll[] = {
64 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080065 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080066 { DP_LINK_BW_2_7,
67 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
68};
69
Chon Ming Leeef9348c2014-04-09 13:28:18 +030070/*
71 * CHV supports eDP 1.4 that have more link rates.
72 * Below only provides the fixed rate but exclude variable rate.
73 */
74static const struct dp_link_dpll chv_dpll[] = {
75 /*
76 * CHV requires to program fractional division for m2.
77 * m2 is stored in fixed point format using formula below
78 * (m2_int << 22) | m2_fraction
79 */
80 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
81 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
82 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
83 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
84 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
85 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
86};
Sonika Jindala8f3ef62015-03-05 10:02:30 +053087/* Skylake supports following rates */
88static const uint32_t gen9_rates[] = { 162000, 216000, 270000, 324000,
89 432000, 540000 };
90
91static const uint32_t default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070093/**
94 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
95 * @intel_dp: DP struct
96 *
97 * If a CPU or PCH DP output is attached to an eDP panel, this function
98 * will return true, and false otherwise.
99 */
100static bool is_edp(struct intel_dp *intel_dp)
101{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200102 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
103
104 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700105}
106
Imre Deak68b4d822013-05-08 13:14:06 +0300107static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108{
Imre Deak68b4d822013-05-08 13:14:06 +0300109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Chris Wilsondf0e9242010-09-09 16:20:55 +0100114static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100117}
118
Chris Wilsonea5b2132010-08-04 13:50:23 +0100119static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300120static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100121static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300122static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300123static void vlv_steal_power_sequencer(struct drm_device *dev,
124 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
Dave Airlie0e32b392014-05-02 14:02:48 +1000126int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700128{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700129 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131
132 switch (max_link_bw) {
133 case DP_LINK_BW_1_62:
134 case DP_LINK_BW_2_7:
135 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300136 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300137 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
138 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700139 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
140 max_link_bw = DP_LINK_BW_5_4;
141 else
142 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 struct drm_device *dev = intel_dig_port->base.base.dev;
157 u8 source_max, sink_max;
158
159 source_max = 4;
160 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
161 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
162 source_max = 2;
163
164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Daniel Vetter36008362013-03-27 00:44:59 +0100218 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
224 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700257/* hrawclock is 1/4 the FSB frequency */
258static int
259intel_hrawclk(struct drm_device *dev)
260{
261 struct drm_i915_private *dev_priv = dev->dev_private;
262 uint32_t clkcfg;
263
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530264 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
265 if (IS_VALLEYVIEW(dev))
266 return 200;
267
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700268 clkcfg = I915_READ(CLKCFG);
269 switch (clkcfg & CLKCFG_FSB_MASK) {
270 case CLKCFG_FSB_400:
271 return 100;
272 case CLKCFG_FSB_533:
273 return 133;
274 case CLKCFG_FSB_667:
275 return 166;
276 case CLKCFG_FSB_800:
277 return 200;
278 case CLKCFG_FSB_1067:
279 return 266;
280 case CLKCFG_FSB_1333:
281 return 333;
282 /* these two are just a guess; one of them might be right */
283 case CLKCFG_FSB_1600:
284 case CLKCFG_FSB_1600_ALT:
285 return 400;
286 default:
287 return 133;
288 }
289}
290
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294static void
295intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300296 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300297
Ville Syrjälä773538e82014-09-04 14:54:56 +0300298static void pps_lock(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct intel_encoder *encoder = &intel_dig_port->base;
302 struct drm_device *dev = encoder->base.dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
304 enum intel_display_power_domain power_domain;
305
306 /*
307 * See vlv_power_sequencer_reset() why we need
308 * a power domain reference here.
309 */
310 power_domain = intel_display_port_power_domain(encoder);
311 intel_display_power_get(dev_priv, power_domain);
312
313 mutex_lock(&dev_priv->pps_mutex);
314}
315
316static void pps_unlock(struct intel_dp *intel_dp)
317{
318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
319 struct intel_encoder *encoder = &intel_dig_port->base;
320 struct drm_device *dev = encoder->base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322 enum intel_display_power_domain power_domain;
323
324 mutex_unlock(&dev_priv->pps_mutex);
325
326 power_domain = intel_display_port_power_domain(encoder);
327 intel_display_power_put(dev_priv, power_domain);
328}
329
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300330static void
331vlv_power_sequencer_kick(struct intel_dp *intel_dp)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200337 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300338 uint32_t DP;
339
340 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
341 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
342 pipe_name(pipe), port_name(intel_dig_port->port)))
343 return;
344
345 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
346 pipe_name(pipe), port_name(intel_dig_port->port));
347
348 /* Preserve the BIOS-computed detected bit. This is
349 * supposed to be read-only.
350 */
351 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
352 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
353 DP |= DP_PORT_WIDTH(1);
354 DP |= DP_LINK_TRAIN_PAT_1;
355
356 if (IS_CHERRYVIEW(dev))
357 DP |= DP_PIPE_SELECT_CHV(pipe);
358 else if (pipe == PIPE_B)
359 DP |= DP_PIPEB_SELECT;
360
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
362
363 /*
364 * The DPLL for the pipe must be enabled for this to work.
365 * So enable temporarily it if it's not already enabled.
366 */
367 if (!pll_enabled)
368 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
369 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
370
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300371 /*
372 * Similar magic as in intel_dp_enable_port().
373 * We _must_ do this port enable + disable trick
374 * to make this power seqeuencer lock onto the port.
375 * Otherwise even VDD force bit won't work.
376 */
377 I915_WRITE(intel_dp->output_reg, DP);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
382
383 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
384 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200385
386 if (!pll_enabled)
387 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300388}
389
Jani Nikulabf13e812013-09-06 07:40:05 +0300390static enum pipe
391vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 struct intel_encoder *encoder;
397 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300399
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300400 lockdep_assert_held(&dev_priv->pps_mutex);
401
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300402 /* We should never land here with regular DP ports */
403 WARN_ON(!is_edp(intel_dp));
404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 if (intel_dp->pps_pipe != INVALID_PIPE)
406 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300407
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408 /*
409 * We don't have power sequencer currently.
410 * Pick one that's not used by other ports.
411 */
412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
413 base.head) {
414 struct intel_dp *tmp;
415
416 if (encoder->type != INTEL_OUTPUT_EDP)
417 continue;
418
419 tmp = enc_to_intel_dp(&encoder->base);
420
421 if (tmp->pps_pipe != INVALID_PIPE)
422 pipes &= ~(1 << tmp->pps_pipe);
423 }
424
425 /*
426 * Didn't find one. This should not happen since there
427 * are two power sequencers and up to two eDP ports.
428 */
429 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 pipe = PIPE_A;
431 else
432 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300434 vlv_steal_power_sequencer(dev, pipe);
435 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300436
437 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
438 pipe_name(intel_dp->pps_pipe),
439 port_name(intel_dig_port->port));
440
441 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300442 intel_dp_init_panel_power_sequencer(dev, intel_dp);
443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300445 /*
446 * Even vdd force doesn't work until we've made
447 * the power sequencer lock in on the port.
448 */
449 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
451 return intel_dp->pps_pipe;
452}
453
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
455 enum pipe pipe);
456
457static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
461}
462
463static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
467}
468
469static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return true;
473}
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300476vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
477 enum port port,
478 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479{
Jani Nikulabf13e812013-09-06 07:40:05 +0300480 enum pipe pipe;
481
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
483 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
484 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485
486 if (port_sel != PANEL_PORT_SELECT_VLV(port))
487 continue;
488
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 if (!pipe_check(dev_priv, pipe))
490 continue;
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300493 }
494
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 return INVALID_PIPE;
496}
497
498static void
499vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
500{
501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
502 struct drm_device *dev = intel_dig_port->base.base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300504 enum port port = intel_dig_port->port;
505
506 lockdep_assert_held(&dev_priv->pps_mutex);
507
508 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300509 /* first pick one where the panel is on */
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_pp_on);
512 /* didn't find one? pick one where vdd is on */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_has_vdd_on);
516 /* didn't find one? pick one with just the correct port */
517 if (intel_dp->pps_pipe == INVALID_PIPE)
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300520
521 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
522 if (intel_dp->pps_pipe == INVALID_PIPE) {
523 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
524 port_name(port));
525 return;
526 }
527
528 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
529 port_name(port), pipe_name(intel_dp->pps_pipe));
530
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300531 intel_dp_init_panel_power_sequencer(dev, intel_dp);
532 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300533}
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
536{
537 struct drm_device *dev = dev_priv->dev;
538 struct intel_encoder *encoder;
539
540 if (WARN_ON(!IS_VALLEYVIEW(dev)))
541 return;
542
543 /*
544 * We can't grab pps_mutex here due to deadlock with power_domain
545 * mutex when power_domain functions are called while holding pps_mutex.
546 * That also means that in order to use pps_pipe the code needs to
547 * hold both a power domain reference and pps_mutex, and the power domain
548 * reference get/put must be done while _not_ holding pps_mutex.
549 * pps_{lock,unlock}() do these steps in the correct order, so one
550 * should use them always.
551 */
552
553 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
554 struct intel_dp *intel_dp;
555
556 if (encoder->type != INTEL_OUTPUT_EDP)
557 continue;
558
559 intel_dp = enc_to_intel_dp(&encoder->base);
560 intel_dp->pps_pipe = INVALID_PIPE;
561 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300562}
563
564static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
565{
566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
567
568 if (HAS_PCH_SPLIT(dev))
569 return PCH_PP_CONTROL;
570 else
571 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
572}
573
574static u32 _pp_stat_reg(struct intel_dp *intel_dp)
575{
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577
578 if (HAS_PCH_SPLIT(dev))
579 return PCH_PP_STATUS;
580 else
581 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
582}
583
Clint Taylor01527b32014-07-07 13:01:46 -0700584/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
585 This function only applicable when panel PM state is not to be tracked */
586static int edp_notify_handler(struct notifier_block *this, unsigned long code,
587 void *unused)
588{
589 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
590 edp_notifier);
591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 u32 pp_div;
594 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700595
596 if (!is_edp(intel_dp) || code != SYS_RESTART)
597 return 0;
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
Clint Taylor01527b32014-07-07 13:01:46 -0700604 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
605 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
606 pp_div = I915_READ(pp_div_reg);
607 pp_div &= PP_REFERENCE_DIVIDER_MASK;
608
609 /* 0x1F write to PP_DIV_REG sets max cycle delay */
610 I915_WRITE(pp_div_reg, pp_div | 0x1F);
611 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
612 msleep(intel_dp->panel_power_cycle_delay);
613 }
614
Ville Syrjälä773538e82014-09-04 14:54:56 +0300615 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616
Clint Taylor01527b32014-07-07 13:01:46 -0700617 return 0;
618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Jani Nikulabf13e812013-09-06 07:40:05 +0300631 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Daniel Vetter4be73782014-01-17 14:39:48 +0100634static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
638
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300639 lockdep_assert_held(&dev_priv->pps_mutex);
640
Ville Syrjälä9a423562014-10-16 21:29:48 +0300641 if (IS_VALLEYVIEW(dev) &&
642 intel_dp->pps_pipe == INVALID_PIPE)
643 return false;
644
Ville Syrjälä773538e82014-09-04 14:54:56 +0300645 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700646}
647
Keith Packard9b984da2011-09-19 13:54:47 -0700648static void
649intel_dp_check_edp(struct intel_dp *intel_dp)
650{
Paulo Zanoni30add222012-10-26 19:05:45 -0200651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700653
Keith Packard9b984da2011-09-19 13:54:47 -0700654 if (!is_edp(intel_dp))
655 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700656
Daniel Vetter4be73782014-01-17 14:39:48 +0100657 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700658 WARN(1, "eDP powered off while attempting aux channel communication.\n");
659 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300660 I915_READ(_pp_stat_reg(intel_dp)),
661 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700662 }
663}
664
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665static uint32_t
666intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300671 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 uint32_t status;
673 bool done;
674
Daniel Vetteref04f002012-12-01 21:03:59 +0100675#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300677 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300678 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100679 else
680 done = wait_for_atomic(C, 10) == 0;
681 if (!done)
682 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
683 has_aux_irq);
684#undef C
685
686 return status;
687}
688
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692 struct drm_device *dev = intel_dig_port->base.base.dev;
693
694 /*
695 * The clock divider is based off the hrawclk, and would like to run at
696 * 2MHz. So, take the hrawclk value and divide by 2 and use that
697 */
698 return index ? 0 : intel_hrawclk(dev) / 2;
699}
700
701static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
705
706 if (index)
707 return 0;
708
709 if (intel_dig_port->port == PORT_A) {
710 if (IS_GEN6(dev) || IS_GEN7(dev))
711 return 200; /* SNB & IVB eDP input clock at 400Mhz */
712 else
713 return 225; /* eDP input clock at 450Mhz */
714 } else {
715 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
716 }
717}
718
719static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300720{
721 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
722 struct drm_device *dev = intel_dig_port->base.base.dev;
723 struct drm_i915_private *dev_priv = dev->dev_private;
724
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100726 if (index)
727 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000728 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300729 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
730 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 switch (index) {
732 case 0: return 63;
733 case 1: return 72;
734 default: return 0;
735 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100737 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300738 }
739}
740
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
742{
743 return index ? 0 : 100;
744}
745
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000746static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 /*
749 * SKL doesn't need us to program the AUX clock divider (Hardware will
750 * derive the clock from CDCLK automatically). We still implement the
751 * get_aux_clock_divider vfunc to plug-in into the existing code.
752 */
753 return index ? 0 : 1;
754}
755
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000756static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
757 bool has_aux_irq,
758 int send_bytes,
759 uint32_t aux_clock_divider)
760{
761 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
762 struct drm_device *dev = intel_dig_port->base.base.dev;
763 uint32_t precharge, timeout;
764
765 if (IS_GEN6(dev))
766 precharge = 3;
767 else
768 precharge = 5;
769
770 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
771 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
772 else
773 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
774
775 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000780 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000781 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
782 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784}
785
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000786static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
787 bool has_aux_irq,
788 int send_bytes,
789 uint32_t unused)
790{
791 return DP_AUX_CH_CTL_SEND_BUSY |
792 DP_AUX_CH_CTL_DONE |
793 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
794 DP_AUX_CH_CTL_TIME_OUT_ERROR |
795 DP_AUX_CH_CTL_TIME_OUT_1600us |
796 DP_AUX_CH_CTL_RECEIVE_ERROR |
797 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
798 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
799}
800
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700801static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100802intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200803 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint8_t *recv, int recv_size)
805{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200806 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
807 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300809 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100811 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100812 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000814 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100815 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200816 bool vdd;
817
Ville Syrjälä773538e82014-09-04 14:54:56 +0300818 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300819
Ville Syrjälä72c35002014-08-18 22:16:00 +0300820 /*
821 * We will be called with VDD already enabled for dpcd/edid/oui reads.
822 * In such cases we want to leave VDD enabled and it's up to upper layers
823 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
824 * ourselves.
825 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300826 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100827
828 /* dp aux is extremely sensitive to irq latency, hence request the
829 * lowest possible wakeup latency and so prevent the cpu from going into
830 * deep sleep states.
831 */
832 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Keith Packard9b984da2011-09-19 13:54:47 -0700834 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800835
Paulo Zanonic67a4702013-08-19 13:18:09 -0300836 intel_aux_display_runtime_get(dev_priv);
837
Jesse Barnes11bee432011-08-01 15:02:20 -0700838 /* Try to wait for any previous AUX channel activity */
839 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100840 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700841 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
842 break;
843 msleep(1);
844 }
845
846 if (try == 3) {
847 WARN(1, "dp_aux_ch not started status 0x%08x\n",
848 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 ret = -EBUSY;
850 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100851 }
852
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300853 /* Only 5 data registers! */
854 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
855 ret = -E2BIG;
856 goto out;
857 }
858
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000859 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000860 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
861 has_aux_irq,
862 send_bytes,
863 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 /* Must try at least 3 times according to DP spec */
866 for (try = 0; try < 5; try++) {
867 /* Load the send data into the aux channel data registers */
868 for (i = 0; i < send_bytes; i += 4)
869 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800870 intel_dp_pack_aux(send + i,
871 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400872
Chris Wilsonbc866252013-07-21 16:00:03 +0100873 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000874 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400877
Chris Wilsonbc866252013-07-21 16:00:03 +0100878 /* Clear done status and any errors */
879 I915_WRITE(ch_ctl,
880 status |
881 DP_AUX_CH_CTL_DONE |
882 DP_AUX_CH_CTL_TIME_OUT_ERROR |
883 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400884
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
886 DP_AUX_CH_CTL_RECEIVE_ERROR))
887 continue;
888 if (status & DP_AUX_CH_CTL_DONE)
889 break;
890 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100891 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 break;
893 }
894
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700896 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100897 ret = -EBUSY;
898 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 }
900
901 /* Check for timeout or receive error.
902 * Timeouts occur when the sink is not connected
903 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700905 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100906 ret = -EIO;
907 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700908 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700909
910 /* Timeouts occur when the device isn't connected, so they're
911 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700912 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800913 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100914 ret = -ETIMEDOUT;
915 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700916 }
917
918 /* Unload any bytes sent back from the other side */
919 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
920 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921 if (recv_bytes > recv_size)
922 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400923
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100924 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800925 intel_dp_unpack_aux(I915_READ(ch_data + i),
926 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700927
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100928 ret = recv_bytes;
929out:
930 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300931 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932
Jani Nikula884f19e2014-03-14 16:51:14 +0200933 if (vdd)
934 edp_panel_vdd_off(intel_dp, false);
935
Ville Syrjälä773538e82014-09-04 14:54:56 +0300936 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300937
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939}
940
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300941#define BARE_ADDRESS_SIZE 3
942#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200943static ssize_t
944intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200946 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
947 uint8_t txbuf[20], rxbuf[20];
948 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951 txbuf[0] = msg->request << 4;
952 txbuf[1] = msg->address >> 8;
953 txbuf[2] = msg->address & 0xff;
954 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 switch (msg->request & ~DP_AUX_I2C_MOT) {
957 case DP_AUX_NATIVE_WRITE:
958 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300959 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 if (WARN_ON(txsize > 20))
963 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
968 if (ret > 0) {
969 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Jani Nikula9d1a1032014-03-14 16:51:15 +0200971 /* Return payload size. */
972 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 break;
975
976 case DP_AUX_NATIVE_READ:
977 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300978 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 rxsize = msg->size + 1;
980
981 if (WARN_ON(rxsize > 20))
982 return -E2BIG;
983
984 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
985 if (ret > 0) {
986 msg->reply = rxbuf[0] >> 4;
987 /*
988 * Assume happy day, and copy the data. The caller is
989 * expected to check msg->reply before touching it.
990 *
991 * Return payload size.
992 */
993 ret--;
994 memcpy(msg->buffer, rxbuf + 1, ret);
995 }
996 break;
997
998 default:
999 ret = -EINVAL;
1000 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001001 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001002
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001004}
1005
Jani Nikula9d1a1032014-03-14 16:51:15 +02001006static void
1007intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001009 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001010 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1011 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001012 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001013 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014
Jani Nikula33ad6622014-03-14 16:51:16 +02001015 switch (port) {
1016 case PORT_A:
1017 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001018 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001019 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001020 case PORT_B:
1021 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001022 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 break;
1024 case PORT_C:
1025 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001026 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 break;
1028 case PORT_D:
1029 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001030 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001031 break;
1032 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001033 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001034 }
1035
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001036 /*
1037 * The AUX_CTL register is usually DP_CTL + 0x10.
1038 *
1039 * On Haswell and Broadwell though:
1040 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1041 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1042 *
1043 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1044 */
1045 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001047
Jani Nikula0b998362014-03-14 16:51:17 +02001048 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001049 intel_dp->aux.dev = dev->dev;
1050 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001051
Jani Nikula0b998362014-03-14 16:51:17 +02001052 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1053 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001054
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001055 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001056 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001057 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001058 name, ret);
1059 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001060 }
David Flynn8316f332010-12-08 16:10:21 +00001061
Jani Nikula0b998362014-03-14 16:51:17 +02001062 ret = sysfs_create_link(&connector->base.kdev->kobj,
1063 &intel_dp->aux.ddc.dev.kobj,
1064 intel_dp->aux.ddc.dev.kobj.name);
1065 if (ret < 0) {
1066 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001067 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001068 }
1069}
1070
Imre Deak80f65de2014-02-11 17:12:49 +02001071static void
1072intel_dp_connector_unregister(struct intel_connector *intel_connector)
1073{
1074 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1075
Dave Airlie0e32b392014-05-02 14:02:48 +10001076 if (!intel_connector->mst_port)
1077 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1078 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001079 intel_connector_unregister(intel_connector);
1080}
1081
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001082static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001083skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_bw)
Damien Lespiau5416d872014-11-14 17:24:33 +00001084{
1085 u32 ctrl1;
1086
1087 pipe_config->ddi_pll_sel = SKL_DPLL0;
1088 pipe_config->dpll_hw_state.cfgcr1 = 0;
1089 pipe_config->dpll_hw_state.cfgcr2 = 0;
1090
1091 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1092 switch (link_bw) {
1093 case DP_LINK_BW_1_62:
1094 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1095 SKL_DPLL0);
1096 break;
1097 case DP_LINK_BW_2_7:
1098 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1099 SKL_DPLL0);
1100 break;
1101 case DP_LINK_BW_5_4:
1102 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1103 SKL_DPLL0);
1104 break;
1105 }
1106 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1107}
1108
1109static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001110hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001111{
1112 switch (link_bw) {
1113 case DP_LINK_BW_1_62:
1114 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1115 break;
1116 case DP_LINK_BW_2_7:
1117 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1118 break;
1119 case DP_LINK_BW_5_4:
1120 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1121 break;
1122 }
1123}
1124
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301125static int
1126intel_read_sink_rates(struct intel_dp *intel_dp, uint32_t *sink_rates)
1127{
1128 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1129 int i = 0;
1130 uint16_t val;
1131
1132 if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0]) {
1133 /*
1134 * Receiver supports only main-link rate selection by
1135 * link rate table method, so read link rates from
1136 * supported_link_rates
1137 */
1138 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i) {
1139 val = le16_to_cpu(intel_dp->supported_rates[i]);
1140 if (val == 0)
1141 break;
1142
1143 sink_rates[i] = val * 200;
1144 }
1145
1146 if (i <= 0)
1147 DRM_ERROR("No rates in SUPPORTED_LINK_RATES");
1148 }
1149 return i;
1150}
1151
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301152static int
1153intel_read_source_rates(struct intel_dp *intel_dp, uint32_t *source_rates)
1154{
1155 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1156 int i;
1157 int max_default_rate;
1158
1159 if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0]) {
1160 for (i = 0; i < ARRAY_SIZE(gen9_rates); ++i)
1161 source_rates[i] = gen9_rates[i];
1162 } else {
1163 /* Index of the max_link_bw supported + 1 */
1164 max_default_rate = (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
1165 for (i = 0; i < max_default_rate; ++i)
1166 source_rates[i] = default_rates[i];
1167 }
1168 return i;
1169}
1170
Daniel Vetter0e503382014-07-04 11:26:04 -03001171static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001172intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001173 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001174{
1175 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001176 const struct dp_link_dpll *divisor = NULL;
1177 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001178
1179 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001180 divisor = gen4_dpll;
1181 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001182 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001183 divisor = pch_dpll;
1184 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001185 } else if (IS_CHERRYVIEW(dev)) {
1186 divisor = chv_dpll;
1187 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001188 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001189 divisor = vlv_dpll;
1190 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001191 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001192
1193 if (divisor && count) {
1194 for (i = 0; i < count; i++) {
1195 if (link_bw == divisor[i].link_bw) {
1196 pipe_config->dpll = divisor[i].dpll;
1197 pipe_config->clock_set = true;
1198 break;
1199 }
1200 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001201 }
1202}
1203
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301204static int intel_supported_rates(const uint32_t *source_rates, int source_len,
1205const uint32_t *sink_rates, int sink_len, uint32_t *supported_rates)
1206{
1207 int i = 0, j = 0, k = 0;
1208
1209 /* For panels with edp version less than 1.4 */
1210 if (sink_len == 0) {
1211 for (i = 0; i < source_len; ++i)
1212 supported_rates[i] = source_rates[i];
1213 return source_len;
1214 }
1215
1216 /* For edp1.4 panels, find the common rates between source and sink */
1217 while (i < source_len && j < sink_len) {
1218 if (source_rates[i] == sink_rates[j]) {
1219 supported_rates[k] = source_rates[i];
1220 ++k;
1221 ++i;
1222 ++j;
1223 } else if (source_rates[i] < sink_rates[j]) {
1224 ++i;
1225 } else {
1226 ++j;
1227 }
1228 }
1229 return k;
1230}
1231
1232static int rate_to_index(uint32_t find, const uint32_t *rates)
1233{
1234 int i = 0;
1235
1236 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1237 if (find == rates[i])
1238 break;
1239
1240 return i;
1241}
1242
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001243bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001244intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001245 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001246{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001247 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001248 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001249 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001250 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001251 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001252 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001253 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001255 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001256 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001257 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001258 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301259 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001260 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001261 int link_avail, link_clock;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301262 uint32_t sink_rates[8];
1263 uint32_t supported_rates[8] = {0};
1264 uint32_t source_rates[8];
1265 int source_len, sink_len, supported_len;
1266
1267 sink_len = intel_read_sink_rates(intel_dp, sink_rates);
1268
1269 source_len = intel_read_source_rates(intel_dp, source_rates);
1270
1271 supported_len = intel_supported_rates(source_rates, source_len,
1272 sink_rates, sink_len, supported_rates);
1273
1274 /* No common link rates between source and sink */
1275 WARN_ON(supported_len <= 0);
1276
1277 max_clock = supported_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001278
Imre Deakbc7d38a2013-05-16 14:40:36 +03001279 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001280 pipe_config->has_pch_encoder = true;
1281
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001282 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001283 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001284 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001285
Jani Nikuladd06f902012-10-19 14:51:50 +03001286 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1287 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1288 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001289 if (!HAS_PCH_SPLIT(dev))
1290 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1291 intel_connector->panel.fitting_mode);
1292 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001293 intel_pch_panel_fitting(intel_crtc, pipe_config,
1294 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001295 }
1296
Daniel Vettercb1793c2012-06-04 18:39:21 +02001297 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001298 return false;
1299
Daniel Vetter083f9562012-04-20 20:23:49 +02001300 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301301 "max bw %d pixel clock %iKHz\n",
1302 max_lane_count, supported_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001303 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001304
Daniel Vetter36008362013-03-27 00:44:59 +01001305 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1306 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001307 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001308 if (is_edp(intel_dp)) {
1309 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1310 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1311 dev_priv->vbt.edp_bpp);
1312 bpp = dev_priv->vbt.edp_bpp;
1313 }
1314
Jani Nikula344c5bb2014-09-09 11:25:13 +03001315 /*
1316 * Use the maximum clock and number of lanes the eDP panel
1317 * advertizes being capable of. The panels are generally
1318 * designed to support only a single clock and lane
1319 * configuration, and typically these values correspond to the
1320 * native resolution of the panel.
1321 */
1322 min_lane_count = max_lane_count;
1323 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001324 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001325
Daniel Vetter36008362013-03-27 00:44:59 +01001326 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001327 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1328 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001329
Dave Airliec6930992014-07-14 11:04:39 +10001330 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301331 for (lane_count = min_lane_count;
1332 lane_count <= max_lane_count;
1333 lane_count <<= 1) {
1334
1335 link_clock = supported_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001336 link_avail = intel_dp_max_data_rate(link_clock,
1337 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001338
Daniel Vetter36008362013-03-27 00:44:59 +01001339 if (mode_rate <= link_avail) {
1340 goto found;
1341 }
1342 }
1343 }
1344 }
1345
1346 return false;
1347
1348found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001349 if (intel_dp->color_range_auto) {
1350 /*
1351 * See:
1352 * CEA-861-E - 5.1 Default Encoding Parameters
1353 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1354 */
Thierry Reding18316c82012-12-20 15:41:44 +01001355 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001356 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1357 else
1358 intel_dp->color_range = 0;
1359 }
1360
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001361 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001362 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001363
Daniel Vetter36008362013-03-27 00:44:59 +01001364 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301365
1366 intel_dp->link_bw =
1367 drm_dp_link_rate_to_bw_code(supported_rates[clock]);
1368
1369 if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0]) {
1370 intel_dp->rate_select =
1371 rate_to_index(supported_rates[clock], sink_rates);
1372 intel_dp->link_bw = 0;
1373 }
1374
Daniel Vetter657445f2013-05-04 10:09:18 +02001375 pipe_config->pipe_bpp = bpp;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301376 pipe_config->port_clock = supported_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001377
Daniel Vetter36008362013-03-27 00:44:59 +01001378 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1379 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001380 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001381 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1382 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001383
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001384 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001385 adjusted_mode->crtc_clock,
1386 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001387 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001388
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301389 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301390 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001391 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301392 intel_link_compute_m_n(bpp, lane_count,
1393 intel_connector->panel.downclock_mode->clock,
1394 pipe_config->port_clock,
1395 &pipe_config->dp_m2_n2);
1396 }
1397
Damien Lespiau5416d872014-11-14 17:24:33 +00001398 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1399 skl_edp_set_pll_config(pipe_config, intel_dp->link_bw);
1400 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001401 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1402 else
1403 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001404
Daniel Vetter36008362013-03-27 00:44:59 +01001405 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001406}
1407
Daniel Vetter7c62a162013-06-01 17:16:20 +02001408static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001409{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001410 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1411 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1412 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001413 struct drm_i915_private *dev_priv = dev->dev_private;
1414 u32 dpa_ctl;
1415
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001416 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1417 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001418 dpa_ctl = I915_READ(DP_A);
1419 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1420
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001421 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001422 /* For a long time we've carried around a ILK-DevA w/a for the
1423 * 160MHz clock. If we're really unlucky, it's still required.
1424 */
1425 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001426 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001427 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001428 } else {
1429 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001430 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001431 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001432
Daniel Vetterea9b6002012-11-29 15:59:31 +01001433 I915_WRITE(DP_A, dpa_ctl);
1434
1435 POSTING_READ(DP_A);
1436 udelay(500);
1437}
1438
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001439static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001441 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001442 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001443 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001444 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001445 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001446 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001447
Keith Packard417e8222011-11-01 19:54:11 -07001448 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001449 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001450 *
1451 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001452 * SNB CPU
1453 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001454 * CPT PCH
1455 *
1456 * IBX PCH and CPU are the same for almost everything,
1457 * except that the CPU DP PLL is configured in this
1458 * register
1459 *
1460 * CPT PCH is quite different, having many bits moved
1461 * to the TRANS_DP_CTL register instead. That
1462 * configuration happens (oddly) in ironlake_pch_enable
1463 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001464
Keith Packard417e8222011-11-01 19:54:11 -07001465 /* Preserve the BIOS-computed detected bit. This is
1466 * supposed to be read-only.
1467 */
1468 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001469
Keith Packard417e8222011-11-01 19:54:11 -07001470 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001471 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001472 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001473
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001474 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001475 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001476
Keith Packard417e8222011-11-01 19:54:11 -07001477 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001478
Imre Deakbc7d38a2013-05-16 14:40:36 +03001479 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001480 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1481 intel_dp->DP |= DP_SYNC_HS_HIGH;
1482 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1483 intel_dp->DP |= DP_SYNC_VS_HIGH;
1484 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1485
Jani Nikula6aba5b62013-10-04 15:08:10 +03001486 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001487 intel_dp->DP |= DP_ENHANCED_FRAMING;
1488
Daniel Vetter7c62a162013-06-01 17:16:20 +02001489 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001490 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001491 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001492 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001493
1494 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1495 intel_dp->DP |= DP_SYNC_HS_HIGH;
1496 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1497 intel_dp->DP |= DP_SYNC_VS_HIGH;
1498 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1499
Jani Nikula6aba5b62013-10-04 15:08:10 +03001500 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001501 intel_dp->DP |= DP_ENHANCED_FRAMING;
1502
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001503 if (!IS_CHERRYVIEW(dev)) {
1504 if (crtc->pipe == 1)
1505 intel_dp->DP |= DP_PIPEB_SELECT;
1506 } else {
1507 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1508 }
Keith Packard417e8222011-11-01 19:54:11 -07001509 } else {
1510 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001511 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512}
1513
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001514#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1515#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001516
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001517#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1518#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001519
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001520#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1521#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001522
Daniel Vetter4be73782014-01-17 14:39:48 +01001523static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001524 u32 mask,
1525 u32 value)
1526{
Paulo Zanoni30add222012-10-26 19:05:45 -02001527 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001528 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001529 u32 pp_stat_reg, pp_ctrl_reg;
1530
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001531 lockdep_assert_held(&dev_priv->pps_mutex);
1532
Jani Nikulabf13e812013-09-06 07:40:05 +03001533 pp_stat_reg = _pp_stat_reg(intel_dp);
1534 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001535
1536 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001537 mask, value,
1538 I915_READ(pp_stat_reg),
1539 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001540
Jesse Barnes453c5422013-03-28 09:55:41 -07001541 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001542 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001543 I915_READ(pp_stat_reg),
1544 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001545 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001546
1547 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001548}
1549
Daniel Vetter4be73782014-01-17 14:39:48 +01001550static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001551{
1552 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001553 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001554}
1555
Daniel Vetter4be73782014-01-17 14:39:48 +01001556static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001557{
Keith Packardbd943152011-09-18 23:09:52 -07001558 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001559 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001560}
Keith Packardbd943152011-09-18 23:09:52 -07001561
Daniel Vetter4be73782014-01-17 14:39:48 +01001562static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001563{
1564 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001565
1566 /* When we disable the VDD override bit last we have to do the manual
1567 * wait. */
1568 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1569 intel_dp->panel_power_cycle_delay);
1570
Daniel Vetter4be73782014-01-17 14:39:48 +01001571 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001572}
Keith Packardbd943152011-09-18 23:09:52 -07001573
Daniel Vetter4be73782014-01-17 14:39:48 +01001574static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001575{
1576 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1577 intel_dp->backlight_on_delay);
1578}
1579
Daniel Vetter4be73782014-01-17 14:39:48 +01001580static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001581{
1582 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1583 intel_dp->backlight_off_delay);
1584}
Keith Packard99ea7122011-11-01 19:57:50 -07001585
Keith Packard832dd3c2011-11-01 19:34:06 -07001586/* Read the current pp_control value, unlocking the register if it
1587 * is locked
1588 */
1589
Jesse Barnes453c5422013-03-28 09:55:41 -07001590static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001591{
Jesse Barnes453c5422013-03-28 09:55:41 -07001592 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1593 struct drm_i915_private *dev_priv = dev->dev_private;
1594 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001595
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001596 lockdep_assert_held(&dev_priv->pps_mutex);
1597
Jani Nikulabf13e812013-09-06 07:40:05 +03001598 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001599 control &= ~PANEL_UNLOCK_MASK;
1600 control |= PANEL_UNLOCK_REGS;
1601 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001602}
1603
Ville Syrjälä951468f2014-09-04 14:55:31 +03001604/*
1605 * Must be paired with edp_panel_vdd_off().
1606 * Must hold pps_mutex around the whole on/off sequence.
1607 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1608 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001609static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001610{
Paulo Zanoni30add222012-10-26 19:05:45 -02001611 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001612 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1613 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001614 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001615 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001616 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001617 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001618 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001619
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001620 lockdep_assert_held(&dev_priv->pps_mutex);
1621
Keith Packard97af61f572011-09-28 16:23:51 -07001622 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001623 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001624
Egbert Eich2c623c12014-11-25 12:54:57 +01001625 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001626 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001627
Daniel Vetter4be73782014-01-17 14:39:48 +01001628 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001629 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001630
Imre Deak4e6e1a52014-03-27 17:45:11 +02001631 power_domain = intel_display_port_power_domain(intel_encoder);
1632 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001633
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001634 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1635 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001636
Daniel Vetter4be73782014-01-17 14:39:48 +01001637 if (!edp_have_panel_power(intel_dp))
1638 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001639
Jesse Barnes453c5422013-03-28 09:55:41 -07001640 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001641 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001642
Jani Nikulabf13e812013-09-06 07:40:05 +03001643 pp_stat_reg = _pp_stat_reg(intel_dp);
1644 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001645
1646 I915_WRITE(pp_ctrl_reg, pp);
1647 POSTING_READ(pp_ctrl_reg);
1648 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1649 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001650 /*
1651 * If the panel wasn't on, delay before accessing aux channel
1652 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001653 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001654 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1655 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001656 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001657 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001658
1659 return need_to_disable;
1660}
1661
Ville Syrjälä951468f2014-09-04 14:55:31 +03001662/*
1663 * Must be paired with intel_edp_panel_vdd_off() or
1664 * intel_edp_panel_off().
1665 * Nested calls to these functions are not allowed since
1666 * we drop the lock. Caller must use some higher level
1667 * locking to prevent nested calls from other threads.
1668 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001669void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001670{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001671 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001672
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001673 if (!is_edp(intel_dp))
1674 return;
1675
Ville Syrjälä773538e82014-09-04 14:54:56 +03001676 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001677 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001678 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001679
Rob Clarke2c719b2014-12-15 13:56:32 -05001680 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001681 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001682}
1683
Daniel Vetter4be73782014-01-17 14:39:48 +01001684static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001685{
Paulo Zanoni30add222012-10-26 19:05:45 -02001686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001688 struct intel_digital_port *intel_dig_port =
1689 dp_to_dig_port(intel_dp);
1690 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1691 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001692 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001693 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001694
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001695 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001696
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001697 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001698
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001699 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001700 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001701
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001702 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1703 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001704
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001705 pp = ironlake_get_pp_control(intel_dp);
1706 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001707
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001708 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1709 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001710
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001711 I915_WRITE(pp_ctrl_reg, pp);
1712 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001713
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001714 /* Make sure sequencer is idle before allowing subsequent activity */
1715 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1716 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001717
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001718 if ((pp & POWER_TARGET_ON) == 0)
1719 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001720
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001721 power_domain = intel_display_port_power_domain(intel_encoder);
1722 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001723}
1724
Daniel Vetter4be73782014-01-17 14:39:48 +01001725static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001726{
1727 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1728 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001729
Ville Syrjälä773538e82014-09-04 14:54:56 +03001730 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001731 if (!intel_dp->want_panel_vdd)
1732 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001733 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001734}
1735
Imre Deakaba86892014-07-30 15:57:31 +03001736static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1737{
1738 unsigned long delay;
1739
1740 /*
1741 * Queue the timer to fire a long time from now (relative to the power
1742 * down delay) to keep the panel power up across a sequence of
1743 * operations.
1744 */
1745 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1746 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1747}
1748
Ville Syrjälä951468f2014-09-04 14:55:31 +03001749/*
1750 * Must be paired with edp_panel_vdd_on().
1751 * Must hold pps_mutex around the whole on/off sequence.
1752 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1753 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001754static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001755{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001756 struct drm_i915_private *dev_priv =
1757 intel_dp_to_dev(intel_dp)->dev_private;
1758
1759 lockdep_assert_held(&dev_priv->pps_mutex);
1760
Keith Packard97af61f572011-09-28 16:23:51 -07001761 if (!is_edp(intel_dp))
1762 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001763
Rob Clarke2c719b2014-12-15 13:56:32 -05001764 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001765 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001766
Keith Packardbd943152011-09-18 23:09:52 -07001767 intel_dp->want_panel_vdd = false;
1768
Imre Deakaba86892014-07-30 15:57:31 +03001769 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001770 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001771 else
1772 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001773}
1774
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001775static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001776{
Paulo Zanoni30add222012-10-26 19:05:45 -02001777 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001778 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001779 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001780 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001781
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001782 lockdep_assert_held(&dev_priv->pps_mutex);
1783
Keith Packard97af61f572011-09-28 16:23:51 -07001784 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001785 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001786
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001787 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1788 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001789
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001790 if (WARN(edp_have_panel_power(intel_dp),
1791 "eDP port %c panel power already on\n",
1792 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001793 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001794
Daniel Vetter4be73782014-01-17 14:39:48 +01001795 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001796
Jani Nikulabf13e812013-09-06 07:40:05 +03001797 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001798 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001799 if (IS_GEN5(dev)) {
1800 /* ILK workaround: disable reset around power sequence */
1801 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001802 I915_WRITE(pp_ctrl_reg, pp);
1803 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001804 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001805
Keith Packard1c0ae802011-09-19 13:59:29 -07001806 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001807 if (!IS_GEN5(dev))
1808 pp |= PANEL_POWER_RESET;
1809
Jesse Barnes453c5422013-03-28 09:55:41 -07001810 I915_WRITE(pp_ctrl_reg, pp);
1811 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001814 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001815
Keith Packard05ce1a42011-09-29 16:33:01 -07001816 if (IS_GEN5(dev)) {
1817 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001818 I915_WRITE(pp_ctrl_reg, pp);
1819 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001820 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001821}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001822
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001823void intel_edp_panel_on(struct intel_dp *intel_dp)
1824{
1825 if (!is_edp(intel_dp))
1826 return;
1827
1828 pps_lock(intel_dp);
1829 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001830 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001831}
1832
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001833
1834static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001835{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001836 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1837 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001838 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001839 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001840 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001841 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001842 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001843
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001844 lockdep_assert_held(&dev_priv->pps_mutex);
1845
Keith Packard97af61f572011-09-28 16:23:51 -07001846 if (!is_edp(intel_dp))
1847 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001848
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001849 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1850 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001851
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001852 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1853 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001854
Jesse Barnes453c5422013-03-28 09:55:41 -07001855 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001856 /* We need to switch off panel power _and_ force vdd, for otherwise some
1857 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001858 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1859 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001860
Jani Nikulabf13e812013-09-06 07:40:05 +03001861 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001862
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001863 intel_dp->want_panel_vdd = false;
1864
Jesse Barnes453c5422013-03-28 09:55:41 -07001865 I915_WRITE(pp_ctrl_reg, pp);
1866 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001867
Paulo Zanonidce56b32013-12-19 14:29:40 -02001868 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001869 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001870
1871 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001872 power_domain = intel_display_port_power_domain(intel_encoder);
1873 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001874}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001875
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001876void intel_edp_panel_off(struct intel_dp *intel_dp)
1877{
1878 if (!is_edp(intel_dp))
1879 return;
1880
1881 pps_lock(intel_dp);
1882 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001883 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001884}
1885
Jani Nikula1250d102014-08-12 17:11:39 +03001886/* Enable backlight in the panel power control. */
1887static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001888{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001889 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1890 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001891 struct drm_i915_private *dev_priv = dev->dev_private;
1892 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001893 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001894
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001895 /*
1896 * If we enable the backlight right away following a panel power
1897 * on, we may see slight flicker as the panel syncs with the eDP
1898 * link. So delay a bit to make sure the image is solid before
1899 * allowing it to appear.
1900 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001901 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001902
Ville Syrjälä773538e82014-09-04 14:54:56 +03001903 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001904
Jesse Barnes453c5422013-03-28 09:55:41 -07001905 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001906 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001907
Jani Nikulabf13e812013-09-06 07:40:05 +03001908 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001909
1910 I915_WRITE(pp_ctrl_reg, pp);
1911 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001912
Ville Syrjälä773538e82014-09-04 14:54:56 +03001913 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001914}
1915
Jani Nikula1250d102014-08-12 17:11:39 +03001916/* Enable backlight PWM and backlight PP control. */
1917void intel_edp_backlight_on(struct intel_dp *intel_dp)
1918{
1919 if (!is_edp(intel_dp))
1920 return;
1921
1922 DRM_DEBUG_KMS("\n");
1923
1924 intel_panel_enable_backlight(intel_dp->attached_connector);
1925 _intel_edp_backlight_on(intel_dp);
1926}
1927
1928/* Disable backlight in the panel power control. */
1929static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001930{
Paulo Zanoni30add222012-10-26 19:05:45 -02001931 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001932 struct drm_i915_private *dev_priv = dev->dev_private;
1933 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001934 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001935
Keith Packardf01eca22011-09-28 16:48:10 -07001936 if (!is_edp(intel_dp))
1937 return;
1938
Ville Syrjälä773538e82014-09-04 14:54:56 +03001939 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001940
Jesse Barnes453c5422013-03-28 09:55:41 -07001941 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001942 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001943
Jani Nikulabf13e812013-09-06 07:40:05 +03001944 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001945
1946 I915_WRITE(pp_ctrl_reg, pp);
1947 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001948
Ville Syrjälä773538e82014-09-04 14:54:56 +03001949 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001950
Paulo Zanonidce56b32013-12-19 14:29:40 -02001951 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001952 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001953}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001954
Jani Nikula1250d102014-08-12 17:11:39 +03001955/* Disable backlight PP control and backlight PWM. */
1956void intel_edp_backlight_off(struct intel_dp *intel_dp)
1957{
1958 if (!is_edp(intel_dp))
1959 return;
1960
1961 DRM_DEBUG_KMS("\n");
1962
1963 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001964 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001965}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001966
Jani Nikula73580fb72014-08-12 17:11:41 +03001967/*
1968 * Hook for controlling the panel power control backlight through the bl_power
1969 * sysfs attribute. Take care to handle multiple calls.
1970 */
1971static void intel_edp_backlight_power(struct intel_connector *connector,
1972 bool enable)
1973{
1974 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001975 bool is_enabled;
1976
Ville Syrjälä773538e82014-09-04 14:54:56 +03001977 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001978 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001979 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001980
1981 if (is_enabled == enable)
1982 return;
1983
Jani Nikula23ba9372014-08-27 14:08:43 +03001984 DRM_DEBUG_KMS("panel power control backlight %s\n",
1985 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001986
1987 if (enable)
1988 _intel_edp_backlight_on(intel_dp);
1989 else
1990 _intel_edp_backlight_off(intel_dp);
1991}
1992
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001993static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001994{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001995 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1996 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1997 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 u32 dpa_ctl;
2000
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002001 assert_pipe_disabled(dev_priv,
2002 to_intel_crtc(crtc)->pipe);
2003
Jesse Barnesd240f202010-08-13 15:43:26 -07002004 DRM_DEBUG_KMS("\n");
2005 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002006 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2007 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2008
2009 /* We don't adjust intel_dp->DP while tearing down the link, to
2010 * facilitate link retraining (e.g. after hotplug). Hence clear all
2011 * enable bits here to ensure that we don't enable too much. */
2012 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2013 intel_dp->DP |= DP_PLL_ENABLE;
2014 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002015 POSTING_READ(DP_A);
2016 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002017}
2018
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002019static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002020{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002021 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2022 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2023 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002024 struct drm_i915_private *dev_priv = dev->dev_private;
2025 u32 dpa_ctl;
2026
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002027 assert_pipe_disabled(dev_priv,
2028 to_intel_crtc(crtc)->pipe);
2029
Jesse Barnesd240f202010-08-13 15:43:26 -07002030 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002031 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2032 "dp pll off, should be on\n");
2033 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2034
2035 /* We can't rely on the value tracked for the DP register in
2036 * intel_dp->DP because link_down must not change that (otherwise link
2037 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002038 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002039 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002040 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002041 udelay(200);
2042}
2043
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002044/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002045void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002046{
2047 int ret, i;
2048
2049 /* Should have a valid DPCD by this point */
2050 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2051 return;
2052
2053 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002054 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2055 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002056 } else {
2057 /*
2058 * When turning on, we need to retry for 1ms to give the sink
2059 * time to wake up.
2060 */
2061 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002062 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2063 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002064 if (ret == 1)
2065 break;
2066 msleep(1);
2067 }
2068 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002069
2070 if (ret != 1)
2071 DRM_DEBUG_KMS("failed to %s sink power state\n",
2072 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002073}
2074
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002075static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2076 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002077{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002078 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002079 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002080 struct drm_device *dev = encoder->base.dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002082 enum intel_display_power_domain power_domain;
2083 u32 tmp;
2084
2085 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002086 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002087 return false;
2088
2089 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002090
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002091 if (!(tmp & DP_PORT_EN))
2092 return false;
2093
Imre Deakbc7d38a2013-05-16 14:40:36 +03002094 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002095 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002096 } else if (IS_CHERRYVIEW(dev)) {
2097 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002098 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002099 *pipe = PORT_TO_PIPE(tmp);
2100 } else {
2101 u32 trans_sel;
2102 u32 trans_dp;
2103 int i;
2104
2105 switch (intel_dp->output_reg) {
2106 case PCH_DP_B:
2107 trans_sel = TRANS_DP_PORT_SEL_B;
2108 break;
2109 case PCH_DP_C:
2110 trans_sel = TRANS_DP_PORT_SEL_C;
2111 break;
2112 case PCH_DP_D:
2113 trans_sel = TRANS_DP_PORT_SEL_D;
2114 break;
2115 default:
2116 return true;
2117 }
2118
Damien Lespiau055e3932014-08-18 13:49:10 +01002119 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002120 trans_dp = I915_READ(TRANS_DP_CTL(i));
2121 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2122 *pipe = i;
2123 return true;
2124 }
2125 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002126
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002127 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2128 intel_dp->output_reg);
2129 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002130
2131 return true;
2132}
2133
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002134static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002135 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002136{
2137 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002138 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002139 struct drm_device *dev = encoder->base.dev;
2140 struct drm_i915_private *dev_priv = dev->dev_private;
2141 enum port port = dp_to_dig_port(intel_dp)->port;
2142 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002143 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002144
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002145 tmp = I915_READ(intel_dp->output_reg);
2146 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2147 pipe_config->has_audio = true;
2148
Xiong Zhang63000ef2013-06-28 12:59:06 +08002149 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002150 if (tmp & DP_SYNC_HS_HIGH)
2151 flags |= DRM_MODE_FLAG_PHSYNC;
2152 else
2153 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002154
Xiong Zhang63000ef2013-06-28 12:59:06 +08002155 if (tmp & DP_SYNC_VS_HIGH)
2156 flags |= DRM_MODE_FLAG_PVSYNC;
2157 else
2158 flags |= DRM_MODE_FLAG_NVSYNC;
2159 } else {
2160 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2161 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2162 flags |= DRM_MODE_FLAG_PHSYNC;
2163 else
2164 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002165
Xiong Zhang63000ef2013-06-28 12:59:06 +08002166 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2167 flags |= DRM_MODE_FLAG_PVSYNC;
2168 else
2169 flags |= DRM_MODE_FLAG_NVSYNC;
2170 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002171
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002172 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002173
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002174 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2175 tmp & DP_COLOR_RANGE_16_235)
2176 pipe_config->limited_color_range = true;
2177
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002178 pipe_config->has_dp_encoder = true;
2179
2180 intel_dp_get_m_n(crtc, pipe_config);
2181
Ville Syrjälä18442d02013-09-13 16:00:08 +03002182 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002183 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2184 pipe_config->port_clock = 162000;
2185 else
2186 pipe_config->port_clock = 270000;
2187 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002188
2189 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2190 &pipe_config->dp_m_n);
2191
2192 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2193 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2194
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002195 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002196
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002197 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2198 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2199 /*
2200 * This is a big fat ugly hack.
2201 *
2202 * Some machines in UEFI boot mode provide us a VBT that has 18
2203 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2204 * unknown we fail to light up. Yet the same BIOS boots up with
2205 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2206 * max, not what it tells us to use.
2207 *
2208 * Note: This will still be broken if the eDP panel is not lit
2209 * up by the BIOS, and thus we can't get the mode at module
2210 * load.
2211 */
2212 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2213 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2214 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2215 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002216}
2217
Daniel Vettere8cb4552012-07-01 13:05:48 +02002218static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002219{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002220 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002221 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002222 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2223
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002224 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002225 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002226
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002227 if (HAS_PSR(dev) && !HAS_DDI(dev))
2228 intel_psr_disable(intel_dp);
2229
Daniel Vetter6cb49832012-05-20 17:14:50 +02002230 /* Make sure the panel is off before trying to change the mode. But also
2231 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002232 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002233 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002234 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002235 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002236
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002237 /* disable the port before the pipe on g4x */
2238 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002239 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002240}
2241
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002242static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002243{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002244 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002245 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002246
Ville Syrjälä49277c32014-03-31 18:21:26 +03002247 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002248 if (port == PORT_A)
2249 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002250}
2251
2252static void vlv_post_disable_dp(struct intel_encoder *encoder)
2253{
2254 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2255
2256 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002257}
2258
Ville Syrjälä580d3812014-04-09 13:29:00 +03002259static void chv_post_disable_dp(struct intel_encoder *encoder)
2260{
2261 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2262 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2263 struct drm_device *dev = encoder->base.dev;
2264 struct drm_i915_private *dev_priv = dev->dev_private;
2265 struct intel_crtc *intel_crtc =
2266 to_intel_crtc(encoder->base.crtc);
2267 enum dpio_channel ch = vlv_dport_to_channel(dport);
2268 enum pipe pipe = intel_crtc->pipe;
2269 u32 val;
2270
2271 intel_dp_link_down(intel_dp);
2272
2273 mutex_lock(&dev_priv->dpio_lock);
2274
2275 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002276 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002277 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002278 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002279
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002280 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2281 val |= CHV_PCS_REQ_SOFTRESET_EN;
2282 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2283
2284 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002285 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002286 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2287
2288 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2289 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2290 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002291
2292 mutex_unlock(&dev_priv->dpio_lock);
2293}
2294
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002295static void
2296_intel_dp_set_link_train(struct intel_dp *intel_dp,
2297 uint32_t *DP,
2298 uint8_t dp_train_pat)
2299{
2300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2301 struct drm_device *dev = intel_dig_port->base.base.dev;
2302 struct drm_i915_private *dev_priv = dev->dev_private;
2303 enum port port = intel_dig_port->port;
2304
2305 if (HAS_DDI(dev)) {
2306 uint32_t temp = I915_READ(DP_TP_CTL(port));
2307
2308 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2309 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2310 else
2311 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2312
2313 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2314 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2315 case DP_TRAINING_PATTERN_DISABLE:
2316 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2317
2318 break;
2319 case DP_TRAINING_PATTERN_1:
2320 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2321 break;
2322 case DP_TRAINING_PATTERN_2:
2323 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2324 break;
2325 case DP_TRAINING_PATTERN_3:
2326 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2327 break;
2328 }
2329 I915_WRITE(DP_TP_CTL(port), temp);
2330
2331 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2332 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2333
2334 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2335 case DP_TRAINING_PATTERN_DISABLE:
2336 *DP |= DP_LINK_TRAIN_OFF_CPT;
2337 break;
2338 case DP_TRAINING_PATTERN_1:
2339 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2340 break;
2341 case DP_TRAINING_PATTERN_2:
2342 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2343 break;
2344 case DP_TRAINING_PATTERN_3:
2345 DRM_ERROR("DP training pattern 3 not supported\n");
2346 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2347 break;
2348 }
2349
2350 } else {
2351 if (IS_CHERRYVIEW(dev))
2352 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2353 else
2354 *DP &= ~DP_LINK_TRAIN_MASK;
2355
2356 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2357 case DP_TRAINING_PATTERN_DISABLE:
2358 *DP |= DP_LINK_TRAIN_OFF;
2359 break;
2360 case DP_TRAINING_PATTERN_1:
2361 *DP |= DP_LINK_TRAIN_PAT_1;
2362 break;
2363 case DP_TRAINING_PATTERN_2:
2364 *DP |= DP_LINK_TRAIN_PAT_2;
2365 break;
2366 case DP_TRAINING_PATTERN_3:
2367 if (IS_CHERRYVIEW(dev)) {
2368 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2369 } else {
2370 DRM_ERROR("DP training pattern 3 not supported\n");
2371 *DP |= DP_LINK_TRAIN_PAT_2;
2372 }
2373 break;
2374 }
2375 }
2376}
2377
2378static void intel_dp_enable_port(struct intel_dp *intel_dp)
2379{
2380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2381 struct drm_i915_private *dev_priv = dev->dev_private;
2382
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002383 /* enable with pattern 1 (as per spec) */
2384 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2385 DP_TRAINING_PATTERN_1);
2386
2387 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2388 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002389
2390 /*
2391 * Magic for VLV/CHV. We _must_ first set up the register
2392 * without actually enabling the port, and then do another
2393 * write to enable the port. Otherwise link training will
2394 * fail when the power sequencer is freshly used for this port.
2395 */
2396 intel_dp->DP |= DP_PORT_EN;
2397
2398 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2399 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002400}
2401
Daniel Vettere8cb4552012-07-01 13:05:48 +02002402static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002403{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002404 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2405 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002406 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002407 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002408 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002409
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002410 if (WARN_ON(dp_reg & DP_PORT_EN))
2411 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002412
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002413 pps_lock(intel_dp);
2414
2415 if (IS_VALLEYVIEW(dev))
2416 vlv_init_panel_power_sequencer(intel_dp);
2417
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002418 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002419
2420 edp_panel_vdd_on(intel_dp);
2421 edp_panel_on(intel_dp);
2422 edp_panel_vdd_off(intel_dp, true);
2423
2424 pps_unlock(intel_dp);
2425
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002426 if (IS_VALLEYVIEW(dev))
2427 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2428
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002429 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2430 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002431 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002432 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002433
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002434 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002435 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2436 pipe_name(crtc->pipe));
2437 intel_audio_codec_enable(encoder);
2438 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002439}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002440
Jani Nikulaecff4f32013-09-06 07:38:29 +03002441static void g4x_enable_dp(struct intel_encoder *encoder)
2442{
Jani Nikula828f5c62013-09-05 16:44:45 +03002443 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2444
Jani Nikulaecff4f32013-09-06 07:38:29 +03002445 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002446 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002447}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002448
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002449static void vlv_enable_dp(struct intel_encoder *encoder)
2450{
Jani Nikula828f5c62013-09-05 16:44:45 +03002451 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2452
Daniel Vetter4be73782014-01-17 14:39:48 +01002453 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002454 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002455}
2456
Jani Nikulaecff4f32013-09-06 07:38:29 +03002457static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002458{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002459 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002460 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002461
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002462 intel_dp_prepare(encoder);
2463
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002464 /* Only ilk+ has port A */
2465 if (dport->port == PORT_A) {
2466 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002467 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002468 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002469}
2470
Ville Syrjälä83b84592014-10-16 21:29:51 +03002471static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2472{
2473 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2474 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2475 enum pipe pipe = intel_dp->pps_pipe;
2476 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2477
2478 edp_panel_vdd_off_sync(intel_dp);
2479
2480 /*
2481 * VLV seems to get confused when multiple power seqeuencers
2482 * have the same port selected (even if only one has power/vdd
2483 * enabled). The failure manifests as vlv_wait_port_ready() failing
2484 * CHV on the other hand doesn't seem to mind having the same port
2485 * selected in multiple power seqeuencers, but let's clear the
2486 * port select always when logically disconnecting a power sequencer
2487 * from a port.
2488 */
2489 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2490 pipe_name(pipe), port_name(intel_dig_port->port));
2491 I915_WRITE(pp_on_reg, 0);
2492 POSTING_READ(pp_on_reg);
2493
2494 intel_dp->pps_pipe = INVALID_PIPE;
2495}
2496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002497static void vlv_steal_power_sequencer(struct drm_device *dev,
2498 enum pipe pipe)
2499{
2500 struct drm_i915_private *dev_priv = dev->dev_private;
2501 struct intel_encoder *encoder;
2502
2503 lockdep_assert_held(&dev_priv->pps_mutex);
2504
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002505 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2506 return;
2507
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002508 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2509 base.head) {
2510 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002511 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002512
2513 if (encoder->type != INTEL_OUTPUT_EDP)
2514 continue;
2515
2516 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002517 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002518
2519 if (intel_dp->pps_pipe != pipe)
2520 continue;
2521
2522 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002523 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002524
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002525 WARN(encoder->connectors_active,
2526 "stealing pipe %c power sequencer from active eDP port %c\n",
2527 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002528
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002529 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002530 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002531 }
2532}
2533
2534static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2535{
2536 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2537 struct intel_encoder *encoder = &intel_dig_port->base;
2538 struct drm_device *dev = encoder->base.dev;
2539 struct drm_i915_private *dev_priv = dev->dev_private;
2540 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002541
2542 lockdep_assert_held(&dev_priv->pps_mutex);
2543
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002544 if (!is_edp(intel_dp))
2545 return;
2546
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002547 if (intel_dp->pps_pipe == crtc->pipe)
2548 return;
2549
2550 /*
2551 * If another power sequencer was being used on this
2552 * port previously make sure to turn off vdd there while
2553 * we still have control of it.
2554 */
2555 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002556 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002557
2558 /*
2559 * We may be stealing the power
2560 * sequencer from another port.
2561 */
2562 vlv_steal_power_sequencer(dev, crtc->pipe);
2563
2564 /* now it's all ours */
2565 intel_dp->pps_pipe = crtc->pipe;
2566
2567 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2568 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2569
2570 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002571 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2572 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002573}
2574
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002575static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2576{
2577 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2578 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002579 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002580 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002581 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002582 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002583 int pipe = intel_crtc->pipe;
2584 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002585
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002586 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002587
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002588 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002589 val = 0;
2590 if (pipe)
2591 val |= (1<<21);
2592 else
2593 val &= ~(1<<21);
2594 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002595 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2596 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2597 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002598
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002599 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002600
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002601 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002602}
2603
Jani Nikulaecff4f32013-09-06 07:38:29 +03002604static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002605{
2606 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2607 struct drm_device *dev = encoder->base.dev;
2608 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002609 struct intel_crtc *intel_crtc =
2610 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002611 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002612 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002613
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002614 intel_dp_prepare(encoder);
2615
Jesse Barnes89b667f2013-04-18 14:51:36 -07002616 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002617 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002618 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002619 DPIO_PCS_TX_LANE2_RESET |
2620 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002621 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002622 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2623 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2624 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2625 DPIO_PCS_CLK_SOFT_RESET);
2626
2627 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002628 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2629 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2630 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002631 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002632}
2633
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002634static void chv_pre_enable_dp(struct intel_encoder *encoder)
2635{
2636 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2637 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2638 struct drm_device *dev = encoder->base.dev;
2639 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002640 struct intel_crtc *intel_crtc =
2641 to_intel_crtc(encoder->base.crtc);
2642 enum dpio_channel ch = vlv_dport_to_channel(dport);
2643 int pipe = intel_crtc->pipe;
2644 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002645 u32 val;
2646
2647 mutex_lock(&dev_priv->dpio_lock);
2648
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002649 /* allow hardware to manage TX FIFO reset source */
2650 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2651 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2652 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2653
2654 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2655 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2656 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2657
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002658 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002659 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002660 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002661 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002662
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002663 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2664 val |= CHV_PCS_REQ_SOFTRESET_EN;
2665 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2666
2667 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002668 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002669 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2670
2671 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2672 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2673 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002674
2675 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002676 for (i = 0; i < 4; i++) {
2677 /* Set the latency optimal bit */
2678 data = (i == 1) ? 0x0 : 0x6;
2679 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2680 data << DPIO_FRC_LATENCY_SHFIT);
2681
2682 /* Set the upar bit */
2683 data = (i == 1) ? 0x0 : 0x1;
2684 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2685 data << DPIO_UPAR_SHIFT);
2686 }
2687
2688 /* Data lane stagger programming */
2689 /* FIXME: Fix up value only after power analysis */
2690
2691 mutex_unlock(&dev_priv->dpio_lock);
2692
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002693 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002694}
2695
Ville Syrjälä9197c882014-04-09 13:29:05 +03002696static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2697{
2698 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2699 struct drm_device *dev = encoder->base.dev;
2700 struct drm_i915_private *dev_priv = dev->dev_private;
2701 struct intel_crtc *intel_crtc =
2702 to_intel_crtc(encoder->base.crtc);
2703 enum dpio_channel ch = vlv_dport_to_channel(dport);
2704 enum pipe pipe = intel_crtc->pipe;
2705 u32 val;
2706
Ville Syrjälä625695f2014-06-28 02:04:02 +03002707 intel_dp_prepare(encoder);
2708
Ville Syrjälä9197c882014-04-09 13:29:05 +03002709 mutex_lock(&dev_priv->dpio_lock);
2710
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002711 /* program left/right clock distribution */
2712 if (pipe != PIPE_B) {
2713 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2714 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2715 if (ch == DPIO_CH0)
2716 val |= CHV_BUFLEFTENA1_FORCE;
2717 if (ch == DPIO_CH1)
2718 val |= CHV_BUFRIGHTENA1_FORCE;
2719 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2720 } else {
2721 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2722 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2723 if (ch == DPIO_CH0)
2724 val |= CHV_BUFLEFTENA2_FORCE;
2725 if (ch == DPIO_CH1)
2726 val |= CHV_BUFRIGHTENA2_FORCE;
2727 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2728 }
2729
Ville Syrjälä9197c882014-04-09 13:29:05 +03002730 /* program clock channel usage */
2731 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2732 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2733 if (pipe != PIPE_B)
2734 val &= ~CHV_PCS_USEDCLKCHANNEL;
2735 else
2736 val |= CHV_PCS_USEDCLKCHANNEL;
2737 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2738
2739 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2740 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2741 if (pipe != PIPE_B)
2742 val &= ~CHV_PCS_USEDCLKCHANNEL;
2743 else
2744 val |= CHV_PCS_USEDCLKCHANNEL;
2745 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2746
2747 /*
2748 * This a a bit weird since generally CL
2749 * matches the pipe, but here we need to
2750 * pick the CL based on the port.
2751 */
2752 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2753 if (pipe != PIPE_B)
2754 val &= ~CHV_CMN_USEDCLKCHANNEL;
2755 else
2756 val |= CHV_CMN_USEDCLKCHANNEL;
2757 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2758
2759 mutex_unlock(&dev_priv->dpio_lock);
2760}
2761
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002762/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002763 * Native read with retry for link status and receiver capability reads for
2764 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002765 *
2766 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2767 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002768 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002769static ssize_t
2770intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2771 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002772{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002773 ssize_t ret;
2774 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002775
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002776 /*
2777 * Sometime we just get the same incorrect byte repeated
2778 * over the entire buffer. Doing just one throw away read
2779 * initially seems to "solve" it.
2780 */
2781 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2782
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002783 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002784 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2785 if (ret == size)
2786 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002787 msleep(1);
2788 }
2789
Jani Nikula9d1a1032014-03-14 16:51:15 +02002790 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002791}
2792
2793/*
2794 * Fetch AUX CH registers 0x202 - 0x207 which contain
2795 * link status information
2796 */
2797static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002798intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002799{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002800 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2801 DP_LANE0_1_STATUS,
2802 link_status,
2803 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002804}
2805
Paulo Zanoni11002442014-06-13 18:45:41 -03002806/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002807static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002808intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002809{
Paulo Zanoni30add222012-10-26 19:05:45 -02002810 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302811 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002812 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002813
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302814 if (INTEL_INFO(dev)->gen >= 9) {
2815 if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
2816 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002817 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302818 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302819 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002820 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302821 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002822 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302823 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002824 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302825 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002826}
2827
2828static uint8_t
2829intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2830{
Paulo Zanoni30add222012-10-26 19:05:45 -02002831 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002832 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002833
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002834 if (INTEL_INFO(dev)->gen >= 9) {
2835 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2836 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2837 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2838 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2839 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2840 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2841 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302842 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2843 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002844 default:
2845 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2846 }
2847 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002848 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302849 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2850 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2851 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2852 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2853 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2854 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2855 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002856 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302857 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002858 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002859 } else if (IS_VALLEYVIEW(dev)) {
2860 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302861 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2862 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2863 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2864 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2865 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2866 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2867 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002868 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302869 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002870 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002871 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002872 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302873 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2874 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2875 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2876 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2877 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002878 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302879 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002880 }
2881 } else {
2882 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302883 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2884 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2885 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2886 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2887 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2888 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2889 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002890 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302891 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002892 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002893 }
2894}
2895
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002896static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2897{
2898 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002901 struct intel_crtc *intel_crtc =
2902 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002903 unsigned long demph_reg_value, preemph_reg_value,
2904 uniqtranscale_reg_value;
2905 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002906 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002907 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002908
2909 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302910 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002911 preemph_reg_value = 0x0004000;
2912 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302913 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002914 demph_reg_value = 0x2B405555;
2915 uniqtranscale_reg_value = 0x552AB83A;
2916 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002918 demph_reg_value = 0x2B404040;
2919 uniqtranscale_reg_value = 0x5548B83A;
2920 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002922 demph_reg_value = 0x2B245555;
2923 uniqtranscale_reg_value = 0x5560B83A;
2924 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002926 demph_reg_value = 0x2B405555;
2927 uniqtranscale_reg_value = 0x5598DA3A;
2928 break;
2929 default:
2930 return 0;
2931 }
2932 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002934 preemph_reg_value = 0x0002000;
2935 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302936 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002937 demph_reg_value = 0x2B404040;
2938 uniqtranscale_reg_value = 0x5552B83A;
2939 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302940 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002941 demph_reg_value = 0x2B404848;
2942 uniqtranscale_reg_value = 0x5580B83A;
2943 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002945 demph_reg_value = 0x2B404040;
2946 uniqtranscale_reg_value = 0x55ADDA3A;
2947 break;
2948 default:
2949 return 0;
2950 }
2951 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302952 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002953 preemph_reg_value = 0x0000000;
2954 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002956 demph_reg_value = 0x2B305555;
2957 uniqtranscale_reg_value = 0x5570B83A;
2958 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002960 demph_reg_value = 0x2B2B4040;
2961 uniqtranscale_reg_value = 0x55ADDA3A;
2962 break;
2963 default:
2964 return 0;
2965 }
2966 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302967 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002968 preemph_reg_value = 0x0006000;
2969 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002971 demph_reg_value = 0x1B405555;
2972 uniqtranscale_reg_value = 0x55ADDA3A;
2973 break;
2974 default:
2975 return 0;
2976 }
2977 break;
2978 default:
2979 return 0;
2980 }
2981
Chris Wilson0980a602013-07-26 19:57:35 +01002982 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002983 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2984 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2985 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002986 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002987 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2988 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2989 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2990 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002991 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992
2993 return 0;
2994}
2995
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002996static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2997{
2998 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2999 struct drm_i915_private *dev_priv = dev->dev_private;
3000 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3001 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003002 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003003 uint8_t train_set = intel_dp->train_set[0];
3004 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003005 enum pipe pipe = intel_crtc->pipe;
3006 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003007
3008 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303009 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003010 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303011 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003012 deemph_reg_value = 128;
3013 margin_reg_value = 52;
3014 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003016 deemph_reg_value = 128;
3017 margin_reg_value = 77;
3018 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003020 deemph_reg_value = 128;
3021 margin_reg_value = 102;
3022 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303023 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003024 deemph_reg_value = 128;
3025 margin_reg_value = 154;
3026 /* FIXME extra to set for 1200 */
3027 break;
3028 default:
3029 return 0;
3030 }
3031 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003033 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303034 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003035 deemph_reg_value = 85;
3036 margin_reg_value = 78;
3037 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003039 deemph_reg_value = 85;
3040 margin_reg_value = 116;
3041 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003043 deemph_reg_value = 85;
3044 margin_reg_value = 154;
3045 break;
3046 default:
3047 return 0;
3048 }
3049 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003051 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303052 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003053 deemph_reg_value = 64;
3054 margin_reg_value = 104;
3055 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303056 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003057 deemph_reg_value = 64;
3058 margin_reg_value = 154;
3059 break;
3060 default:
3061 return 0;
3062 }
3063 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303064 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003065 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003067 deemph_reg_value = 43;
3068 margin_reg_value = 154;
3069 break;
3070 default:
3071 return 0;
3072 }
3073 break;
3074 default:
3075 return 0;
3076 }
3077
3078 mutex_lock(&dev_priv->dpio_lock);
3079
3080 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003081 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3082 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003083 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3084 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003085 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3086
3087 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3088 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003089 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3090 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003091 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003092
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003093 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3094 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3095 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3096 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3097
3098 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3099 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3100 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3101 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3102
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003103 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003104 for (i = 0; i < 4; i++) {
3105 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3106 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3107 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3108 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3109 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003110
3111 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003112 for (i = 0; i < 4; i++) {
3113 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003114 val &= ~DPIO_SWING_MARGIN000_MASK;
3115 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003116 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3117 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003118
3119 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003120 for (i = 0; i < 4; i++) {
3121 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3122 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3123 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3124 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125
3126 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003130
3131 /*
3132 * The document said it needs to set bit 27 for ch0 and bit 26
3133 * for ch1. Might be a typo in the doc.
3134 * For now, for this unique transition scale selection, set bit
3135 * 27 for ch0 and ch1.
3136 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003137 for (i = 0; i < 4; i++) {
3138 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3139 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3140 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3141 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003142
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003143 for (i = 0; i < 4; i++) {
3144 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3145 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3146 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3147 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3148 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003149 }
3150
3151 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003152 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3153 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3154 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3155
3156 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3157 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3158 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003159
3160 /* LRC Bypass */
3161 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3162 val |= DPIO_LRC_BYPASS;
3163 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3164
3165 mutex_unlock(&dev_priv->dpio_lock);
3166
3167 return 0;
3168}
3169
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003170static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003171intel_get_adjust_train(struct intel_dp *intel_dp,
3172 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003173{
3174 uint8_t v = 0;
3175 uint8_t p = 0;
3176 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003177 uint8_t voltage_max;
3178 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179
Jesse Barnes33a34e42010-09-08 12:42:02 -07003180 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003181 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3182 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003183
3184 if (this_v > v)
3185 v = this_v;
3186 if (this_p > p)
3187 p = this_p;
3188 }
3189
Keith Packard1a2eb462011-11-16 16:26:07 -08003190 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003191 if (v >= voltage_max)
3192 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003193
Keith Packard1a2eb462011-11-16 16:26:07 -08003194 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3195 if (p >= preemph_max)
3196 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003197
3198 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003199 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003200}
3201
3202static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003203intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003204{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003205 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003206
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003207 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209 default:
3210 signal_levels |= DP_VOLTAGE_0_4;
3211 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003213 signal_levels |= DP_VOLTAGE_0_6;
3214 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003216 signal_levels |= DP_VOLTAGE_0_8;
3217 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003219 signal_levels |= DP_VOLTAGE_1_2;
3220 break;
3221 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003222 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003224 default:
3225 signal_levels |= DP_PRE_EMPHASIS_0;
3226 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003228 signal_levels |= DP_PRE_EMPHASIS_3_5;
3229 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303230 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003231 signal_levels |= DP_PRE_EMPHASIS_6;
3232 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003234 signal_levels |= DP_PRE_EMPHASIS_9_5;
3235 break;
3236 }
3237 return signal_levels;
3238}
3239
Zhenyu Wange3421a12010-04-08 09:43:27 +08003240/* Gen6's DP voltage swing and pre-emphasis control */
3241static uint32_t
3242intel_gen6_edp_signal_levels(uint8_t train_set)
3243{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003244 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3245 DP_TRAIN_PRE_EMPHASIS_MASK);
3246 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003249 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003251 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3253 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003254 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003257 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003260 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003261 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003262 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3263 "0x%x\n", signal_levels);
3264 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003265 }
3266}
3267
Keith Packard1a2eb462011-11-16 16:26:07 -08003268/* Gen7's DP voltage swing and pre-emphasis control */
3269static uint32_t
3270intel_gen7_edp_signal_levels(uint8_t train_set)
3271{
3272 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3273 DP_TRAIN_PRE_EMPHASIS_MASK);
3274 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003276 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003278 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003280 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3281
Sonika Jindalbd600182014-08-08 16:23:41 +05303282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003283 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303284 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003285 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3286
Sonika Jindalbd600182014-08-08 16:23:41 +05303287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003288 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003290 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3291
3292 default:
3293 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3294 "0x%x\n", signal_levels);
3295 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3296 }
3297}
3298
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003299/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3300static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003301intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003302{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003303 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3304 DP_TRAIN_PRE_EMPHASIS_MASK);
3305 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303307 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303308 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303309 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303311 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303313 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003314
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303316 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303318 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303320 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003321
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303323 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303325 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303326
3327 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3328 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003329 default:
3330 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3331 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303332 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003333 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334}
3335
Paulo Zanonif0a34242012-12-06 16:51:50 -02003336/* Properly updates "DP" with the correct signal levels. */
3337static void
3338intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3339{
3340 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003341 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003342 struct drm_device *dev = intel_dig_port->base.base.dev;
3343 uint32_t signal_levels, mask;
3344 uint8_t train_set = intel_dp->train_set[0];
3345
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003346 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003347 signal_levels = intel_hsw_signal_levels(train_set);
3348 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003349 } else if (IS_CHERRYVIEW(dev)) {
3350 signal_levels = intel_chv_signal_levels(intel_dp);
3351 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003352 } else if (IS_VALLEYVIEW(dev)) {
3353 signal_levels = intel_vlv_signal_levels(intel_dp);
3354 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003355 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003356 signal_levels = intel_gen7_edp_signal_levels(train_set);
3357 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003358 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003359 signal_levels = intel_gen6_edp_signal_levels(train_set);
3360 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3361 } else {
3362 signal_levels = intel_gen4_signal_levels(train_set);
3363 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3364 }
3365
3366 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3367
3368 *DP = (*DP & ~mask) | signal_levels;
3369}
3370
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003371static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003372intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003373 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003374 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003375{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003376 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3377 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003378 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003379 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3380 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003381
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003382 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003383
Jani Nikula70aff662013-09-27 15:10:44 +03003384 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003385 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003386
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003387 buf[0] = dp_train_pat;
3388 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003389 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003390 /* don't write DP_TRAINING_LANEx_SET on disable */
3391 len = 1;
3392 } else {
3393 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3394 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3395 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003396 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003397
Jani Nikula9d1a1032014-03-14 16:51:15 +02003398 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3399 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003400
3401 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003402}
3403
Jani Nikula70aff662013-09-27 15:10:44 +03003404static bool
3405intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3406 uint8_t dp_train_pat)
3407{
Jani Nikula953d22e2013-10-04 15:08:47 +03003408 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003409 intel_dp_set_signal_levels(intel_dp, DP);
3410 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3411}
3412
3413static bool
3414intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003415 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003416{
3417 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3418 struct drm_device *dev = intel_dig_port->base.base.dev;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 int ret;
3421
3422 intel_get_adjust_train(intel_dp, link_status);
3423 intel_dp_set_signal_levels(intel_dp, DP);
3424
3425 I915_WRITE(intel_dp->output_reg, *DP);
3426 POSTING_READ(intel_dp->output_reg);
3427
Jani Nikula9d1a1032014-03-14 16:51:15 +02003428 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3429 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003430
3431 return ret == intel_dp->lane_count;
3432}
3433
Imre Deak3ab9c632013-05-03 12:57:41 +03003434static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3435{
3436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3437 struct drm_device *dev = intel_dig_port->base.base.dev;
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439 enum port port = intel_dig_port->port;
3440 uint32_t val;
3441
3442 if (!HAS_DDI(dev))
3443 return;
3444
3445 val = I915_READ(DP_TP_CTL(port));
3446 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3447 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3448 I915_WRITE(DP_TP_CTL(port), val);
3449
3450 /*
3451 * On PORT_A we can have only eDP in SST mode. There the only reason
3452 * we need to set idle transmission mode is to work around a HW issue
3453 * where we enable the pipe while not in idle link-training mode.
3454 * In this case there is requirement to wait for a minimum number of
3455 * idle patterns to be sent.
3456 */
3457 if (port == PORT_A)
3458 return;
3459
3460 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3461 1))
3462 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3463}
3464
Jesse Barnes33a34e42010-09-08 12:42:02 -07003465/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003466void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003467intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003468{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003469 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003470 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003471 int i;
3472 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003473 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003474 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003475 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003476
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003477 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003478 intel_ddi_prepare_link_retrain(encoder);
3479
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003480 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003481 link_config[0] = intel_dp->link_bw;
3482 link_config[1] = intel_dp->lane_count;
3483 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3484 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003485 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303486 if (INTEL_INFO(dev)->gen >= 9 && intel_dp->supported_rates[0])
3487 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3488 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003489
3490 link_config[0] = 0;
3491 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003492 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003493
3494 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003495
Jani Nikula70aff662013-09-27 15:10:44 +03003496 /* clock recovery */
3497 if (!intel_dp_reset_link_train(intel_dp, &DP,
3498 DP_TRAINING_PATTERN_1 |
3499 DP_LINK_SCRAMBLING_DISABLE)) {
3500 DRM_ERROR("failed to enable link training\n");
3501 return;
3502 }
3503
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003504 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003505 voltage_tries = 0;
3506 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003507 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003508 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003509
Daniel Vettera7c96552012-10-18 10:15:30 +02003510 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003511 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3512 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003513 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003514 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003515
Daniel Vetter01916272012-10-18 10:15:25 +02003516 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003517 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003518 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003519 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003520
3521 /* Check to see if we've tried the max voltage */
3522 for (i = 0; i < intel_dp->lane_count; i++)
3523 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3524 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003525 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003526 ++loop_tries;
3527 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003528 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003529 break;
3530 }
Jani Nikula70aff662013-09-27 15:10:44 +03003531 intel_dp_reset_link_train(intel_dp, &DP,
3532 DP_TRAINING_PATTERN_1 |
3533 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003534 voltage_tries = 0;
3535 continue;
3536 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003537
3538 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003539 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003540 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003541 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003542 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003543 break;
3544 }
3545 } else
3546 voltage_tries = 0;
3547 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003548
Jani Nikula70aff662013-09-27 15:10:44 +03003549 /* Update training set as requested by target */
3550 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3551 DRM_ERROR("failed to update link training\n");
3552 break;
3553 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003554 }
3555
Jesse Barnes33a34e42010-09-08 12:42:02 -07003556 intel_dp->DP = DP;
3557}
3558
Paulo Zanonic19b0662012-10-15 15:51:41 -03003559void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003560intel_dp_complete_link_train(struct intel_dp *intel_dp)
3561{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003562 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003563 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003564 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003565 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3566
3567 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3568 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3569 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003570
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003572 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003573 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003574 DP_LINK_SCRAMBLING_DISABLE)) {
3575 DRM_ERROR("failed to start channel equalization\n");
3576 return;
3577 }
3578
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003579 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003580 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581 channel_eq = false;
3582 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003583 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003584
Jesse Barnes37f80972011-01-05 14:45:24 -08003585 if (cr_tries > 5) {
3586 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003587 break;
3588 }
3589
Daniel Vettera7c96552012-10-18 10:15:30 +02003590 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003591 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3592 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003594 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003595
Jesse Barnes37f80972011-01-05 14:45:24 -08003596 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003597 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003598 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003599 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003600 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003601 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003602 cr_tries++;
3603 continue;
3604 }
3605
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003606 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003607 channel_eq = true;
3608 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003610
Jesse Barnes37f80972011-01-05 14:45:24 -08003611 /* Try 5 times, then try clock recovery if that fails */
3612 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003613 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003614 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003615 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003616 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003617 tries = 0;
3618 cr_tries++;
3619 continue;
3620 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003621
Jani Nikula70aff662013-09-27 15:10:44 +03003622 /* Update training set as requested by target */
3623 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3624 DRM_ERROR("failed to update link training\n");
3625 break;
3626 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003627 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003628 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003629
Imre Deak3ab9c632013-05-03 12:57:41 +03003630 intel_dp_set_idle_link_train(intel_dp);
3631
3632 intel_dp->DP = DP;
3633
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003634 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003635 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003636
Imre Deak3ab9c632013-05-03 12:57:41 +03003637}
3638
3639void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3640{
Jani Nikula70aff662013-09-27 15:10:44 +03003641 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003642 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003643}
3644
3645static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003646intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003647{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003648 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003649 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003650 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003652 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653
Daniel Vetterbc76e322014-05-20 22:46:50 +02003654 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003655 return;
3656
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003657 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003658 return;
3659
Zhao Yakui28c97732009-10-09 11:39:41 +08003660 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003661
Imre Deakbc7d38a2013-05-16 14:40:36 +03003662 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003663 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003664 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003665 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003666 if (IS_CHERRYVIEW(dev))
3667 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3668 else
3669 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003670 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003671 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003672 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003673
Daniel Vetter493a7082012-05-30 12:31:56 +02003674 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003675 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003676 /* Hardware workaround: leaving our transcoder select
3677 * set to transcoder B while it's off will prevent the
3678 * corresponding HDMI output on transcoder A.
3679 *
3680 * Combine this with another hardware workaround:
3681 * transcoder select bit can only be cleared while the
3682 * port is enabled.
3683 */
3684 DP &= ~DP_PIPEB_SELECT;
3685 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003686 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003687 }
3688
Wu Fengguang832afda2011-12-09 20:42:21 +08003689 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003690 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3691 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003692 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003693}
3694
Keith Packard26d61aa2011-07-25 20:01:09 -07003695static bool
3696intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003697{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003698 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3699 struct drm_device *dev = dig_port->base.base.dev;
3700 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303701 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003702
Jani Nikula9d1a1032014-03-14 16:51:15 +02003703 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3704 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003705 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003706
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003707 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003708
Adam Jacksonedb39242012-09-18 10:58:49 -04003709 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3710 return false; /* DPCD not present */
3711
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003712 /* Check if the panel supports PSR */
3713 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003714 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003715 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3716 intel_dp->psr_dpcd,
3717 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003718 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3719 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003720 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003721 }
Jani Nikula50003932013-09-20 16:42:17 +03003722 }
3723
Jani Nikula7809a612014-10-29 11:03:26 +02003724 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003725 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003726 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3727 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003728 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003729 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003730 } else
3731 intel_dp->use_tps3 = false;
3732
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303733 /* Intermediate frequency support */
3734 if (is_edp(intel_dp) &&
3735 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3736 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3737 (rev >= 0x03)) { /* eDp v1.4 or higher */
3738 intel_dp_dpcd_read_wake(&intel_dp->aux,
3739 DP_SUPPORTED_LINK_RATES,
3740 intel_dp->supported_rates,
3741 sizeof(intel_dp->supported_rates));
3742 }
Adam Jacksonedb39242012-09-18 10:58:49 -04003743 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3744 DP_DWN_STRM_PORT_PRESENT))
3745 return true; /* native DP sink */
3746
3747 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3748 return true; /* no per-port downstream info */
3749
Jani Nikula9d1a1032014-03-14 16:51:15 +02003750 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3751 intel_dp->downstream_ports,
3752 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003753 return false; /* downstream port status fetch failed */
3754
3755 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003756}
3757
Adam Jackson0d198322012-05-14 16:05:47 -04003758static void
3759intel_dp_probe_oui(struct intel_dp *intel_dp)
3760{
3761 u8 buf[3];
3762
3763 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3764 return;
3765
Jani Nikula9d1a1032014-03-14 16:51:15 +02003766 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003767 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3768 buf[0], buf[1], buf[2]);
3769
Jani Nikula9d1a1032014-03-14 16:51:15 +02003770 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003771 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3772 buf[0], buf[1], buf[2]);
3773}
3774
Dave Airlie0e32b392014-05-02 14:02:48 +10003775static bool
3776intel_dp_probe_mst(struct intel_dp *intel_dp)
3777{
3778 u8 buf[1];
3779
3780 if (!intel_dp->can_mst)
3781 return false;
3782
3783 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3784 return false;
3785
Dave Airlie0e32b392014-05-02 14:02:48 +10003786 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3787 if (buf[0] & DP_MST_CAP) {
3788 DRM_DEBUG_KMS("Sink is MST capable\n");
3789 intel_dp->is_mst = true;
3790 } else {
3791 DRM_DEBUG_KMS("Sink is not MST capable\n");
3792 intel_dp->is_mst = false;
3793 }
3794 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003795
3796 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3797 return intel_dp->is_mst;
3798}
3799
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003800int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3801{
3802 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3803 struct drm_device *dev = intel_dig_port->base.base.dev;
3804 struct intel_crtc *intel_crtc =
3805 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003806 u8 buf;
3807 int test_crc_count;
3808 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003809
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003810 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003811 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003812
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003813 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003814 return -ENOTTY;
3815
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003816 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003817 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003818
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003819 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003820 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003821 return -EIO;
3822
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003823 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3824 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003825 test_crc_count = buf & DP_TEST_COUNT_MASK;
3826
3827 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003828 if (drm_dp_dpcd_readb(&intel_dp->aux,
3829 DP_TEST_SINK_MISC, &buf) < 0)
3830 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003831 intel_wait_for_vblank(dev, intel_crtc->pipe);
3832 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3833
3834 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003835 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3836 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003837 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003838
Jani Nikula9d1a1032014-03-14 16:51:15 +02003839 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003840 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003841
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003842 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3843 return -EIO;
3844 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3845 buf & ~DP_TEST_SINK_START) < 0)
3846 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003847
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003848 return 0;
3849}
3850
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003851static bool
3852intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3853{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003854 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3855 DP_DEVICE_SERVICE_IRQ_VECTOR,
3856 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003857}
3858
Dave Airlie0e32b392014-05-02 14:02:48 +10003859static bool
3860intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3861{
3862 int ret;
3863
3864 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3865 DP_SINK_COUNT_ESI,
3866 sink_irq_vector, 14);
3867 if (ret != 14)
3868 return false;
3869
3870 return true;
3871}
3872
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003873static void
3874intel_dp_handle_test_request(struct intel_dp *intel_dp)
3875{
3876 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003877 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003878}
3879
Dave Airlie0e32b392014-05-02 14:02:48 +10003880static int
3881intel_dp_check_mst_status(struct intel_dp *intel_dp)
3882{
3883 bool bret;
3884
3885 if (intel_dp->is_mst) {
3886 u8 esi[16] = { 0 };
3887 int ret = 0;
3888 int retry;
3889 bool handled;
3890 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3891go_again:
3892 if (bret == true) {
3893
3894 /* check link status - esi[10] = 0x200c */
3895 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3896 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3897 intel_dp_start_link_train(intel_dp);
3898 intel_dp_complete_link_train(intel_dp);
3899 intel_dp_stop_link_train(intel_dp);
3900 }
3901
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003902 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003903 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3904
3905 if (handled) {
3906 for (retry = 0; retry < 3; retry++) {
3907 int wret;
3908 wret = drm_dp_dpcd_write(&intel_dp->aux,
3909 DP_SINK_COUNT_ESI+1,
3910 &esi[1], 3);
3911 if (wret == 3) {
3912 break;
3913 }
3914 }
3915
3916 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3917 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003918 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003919 goto go_again;
3920 }
3921 } else
3922 ret = 0;
3923
3924 return ret;
3925 } else {
3926 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3927 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3928 intel_dp->is_mst = false;
3929 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3930 /* send a hotplug event */
3931 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3932 }
3933 }
3934 return -EINVAL;
3935}
3936
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003937/*
3938 * According to DP spec
3939 * 5.1.2:
3940 * 1. Read DPCD
3941 * 2. Configure link according to Receiver Capabilities
3942 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3943 * 4. Check link status on receipt of hot-plug interrupt
3944 */
Damien Lespiaua5146202015-02-10 19:32:22 +00003945static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003946intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003947{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003948 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003949 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003950 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003951 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003952
Dave Airlie5b215bc2014-08-05 10:40:20 +10003953 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3954
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003955 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003956 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003957
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003958 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003959 return;
3960
Imre Deak1a125d82014-08-18 14:42:46 +03003961 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3962 return;
3963
Keith Packard92fd8fd2011-07-25 19:50:10 -07003964 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003965 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003966 return;
3967 }
3968
Keith Packard92fd8fd2011-07-25 19:50:10 -07003969 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003970 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003971 return;
3972 }
3973
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003974 /* Try to read the source of the interrupt */
3975 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3976 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3977 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003978 drm_dp_dpcd_writeb(&intel_dp->aux,
3979 DP_DEVICE_SERVICE_IRQ_VECTOR,
3980 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003981
3982 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3983 intel_dp_handle_test_request(intel_dp);
3984 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3985 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3986 }
3987
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003988 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003989 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03003990 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003991 intel_dp_start_link_train(intel_dp);
3992 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003993 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003994 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003995}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003996
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003997/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003998static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003999intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004000{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004001 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004002 uint8_t type;
4003
4004 if (!intel_dp_get_dpcd(intel_dp))
4005 return connector_status_disconnected;
4006
4007 /* if there's no downstream port, we're done */
4008 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004009 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004010
4011 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004012 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4013 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004014 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004015
4016 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4017 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004018 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004019
Adam Jackson23235172012-09-20 16:42:45 -04004020 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4021 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004022 }
4023
4024 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004025 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004026 return connector_status_connected;
4027
4028 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004029 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4030 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4031 if (type == DP_DS_PORT_TYPE_VGA ||
4032 type == DP_DS_PORT_TYPE_NON_EDID)
4033 return connector_status_unknown;
4034 } else {
4035 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4036 DP_DWN_STRM_PORT_TYPE_MASK;
4037 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4038 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4039 return connector_status_unknown;
4040 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004041
4042 /* Anything else is out of spec, warn and ignore */
4043 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004044 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004045}
4046
4047static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004048edp_detect(struct intel_dp *intel_dp)
4049{
4050 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4051 enum drm_connector_status status;
4052
4053 status = intel_panel_detect(dev);
4054 if (status == connector_status_unknown)
4055 status = connector_status_connected;
4056
4057 return status;
4058}
4059
4060static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004061ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004062{
Paulo Zanoni30add222012-10-26 19:05:45 -02004063 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004064 struct drm_i915_private *dev_priv = dev->dev_private;
4065 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004066
Damien Lespiau1b469632012-12-13 16:09:01 +00004067 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4068 return connector_status_disconnected;
4069
Keith Packard26d61aa2011-07-25 20:01:09 -07004070 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004071}
4072
Dave Airlie2a592be2014-09-01 16:58:12 +10004073static int g4x_digital_port_connected(struct drm_device *dev,
4074 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004075{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004076 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004077 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004078
Todd Previte232a6ee2014-01-23 00:13:41 -07004079 if (IS_VALLEYVIEW(dev)) {
4080 switch (intel_dig_port->port) {
4081 case PORT_B:
4082 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4083 break;
4084 case PORT_C:
4085 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4086 break;
4087 case PORT_D:
4088 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4089 break;
4090 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004091 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004092 }
4093 } else {
4094 switch (intel_dig_port->port) {
4095 case PORT_B:
4096 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4097 break;
4098 case PORT_C:
4099 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4100 break;
4101 case PORT_D:
4102 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4103 break;
4104 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004105 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004106 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004107 }
4108
Chris Wilson10f76a32012-05-11 18:01:32 +01004109 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004110 return 0;
4111 return 1;
4112}
4113
4114static enum drm_connector_status
4115g4x_dp_detect(struct intel_dp *intel_dp)
4116{
4117 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4118 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4119 int ret;
4120
4121 /* Can't disconnect eDP, but you can close the lid... */
4122 if (is_edp(intel_dp)) {
4123 enum drm_connector_status status;
4124
4125 status = intel_panel_detect(dev);
4126 if (status == connector_status_unknown)
4127 status = connector_status_connected;
4128 return status;
4129 }
4130
4131 ret = g4x_digital_port_connected(dev, intel_dig_port);
4132 if (ret == -EINVAL)
4133 return connector_status_unknown;
4134 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004135 return connector_status_disconnected;
4136
Keith Packard26d61aa2011-07-25 20:01:09 -07004137 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004138}
4139
Keith Packard8c241fe2011-09-28 16:38:44 -07004140static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004141intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004142{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004143 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004144
Jani Nikula9cd300e2012-10-19 14:51:52 +03004145 /* use cached edid if we have one */
4146 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004147 /* invalid edid */
4148 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004149 return NULL;
4150
Jani Nikula55e9ede2013-10-01 10:38:54 +03004151 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004152 } else
4153 return drm_get_edid(&intel_connector->base,
4154 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004155}
4156
Chris Wilsonbeb60602014-09-02 20:04:00 +01004157static void
4158intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004159{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004160 struct intel_connector *intel_connector = intel_dp->attached_connector;
4161 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004162
Chris Wilsonbeb60602014-09-02 20:04:00 +01004163 edid = intel_dp_get_edid(intel_dp);
4164 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004165
Chris Wilsonbeb60602014-09-02 20:04:00 +01004166 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4167 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4168 else
4169 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4170}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004171
Chris Wilsonbeb60602014-09-02 20:04:00 +01004172static void
4173intel_dp_unset_edid(struct intel_dp *intel_dp)
4174{
4175 struct intel_connector *intel_connector = intel_dp->attached_connector;
4176
4177 kfree(intel_connector->detect_edid);
4178 intel_connector->detect_edid = NULL;
4179
4180 intel_dp->has_audio = false;
4181}
4182
4183static enum intel_display_power_domain
4184intel_dp_power_get(struct intel_dp *dp)
4185{
4186 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4187 enum intel_display_power_domain power_domain;
4188
4189 power_domain = intel_display_port_power_domain(encoder);
4190 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4191
4192 return power_domain;
4193}
4194
4195static void
4196intel_dp_power_put(struct intel_dp *dp,
4197 enum intel_display_power_domain power_domain)
4198{
4199 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4200 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004201}
4202
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004203static enum drm_connector_status
4204intel_dp_detect(struct drm_connector *connector, bool force)
4205{
4206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004207 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4208 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004209 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004210 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004211 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004212 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004213
Chris Wilson164c8592013-07-20 20:27:08 +01004214 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004215 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004216 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004217
Dave Airlie0e32b392014-05-02 14:02:48 +10004218 if (intel_dp->is_mst) {
4219 /* MST devices are disconnected from a monitor POV */
4220 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4221 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004222 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004223 }
4224
Chris Wilsonbeb60602014-09-02 20:04:00 +01004225 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004226
Chris Wilsond410b562014-09-02 20:03:59 +01004227 /* Can't disconnect eDP, but you can close the lid... */
4228 if (is_edp(intel_dp))
4229 status = edp_detect(intel_dp);
4230 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004231 status = ironlake_dp_detect(intel_dp);
4232 else
4233 status = g4x_dp_detect(intel_dp);
4234 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004235 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004236
Adam Jackson0d198322012-05-14 16:05:47 -04004237 intel_dp_probe_oui(intel_dp);
4238
Dave Airlie0e32b392014-05-02 14:02:48 +10004239 ret = intel_dp_probe_mst(intel_dp);
4240 if (ret) {
4241 /* if we are in MST mode then this connector
4242 won't appear connected or have anything with EDID on it */
4243 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4244 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4245 status = connector_status_disconnected;
4246 goto out;
4247 }
4248
Chris Wilsonbeb60602014-09-02 20:04:00 +01004249 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004250
Paulo Zanonid63885d2012-10-26 19:05:49 -02004251 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4252 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004253 status = connector_status_connected;
4254
4255out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004256 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004257 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004258}
4259
Chris Wilsonbeb60602014-09-02 20:04:00 +01004260static void
4261intel_dp_force(struct drm_connector *connector)
4262{
4263 struct intel_dp *intel_dp = intel_attached_dp(connector);
4264 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4265 enum intel_display_power_domain power_domain;
4266
4267 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4268 connector->base.id, connector->name);
4269 intel_dp_unset_edid(intel_dp);
4270
4271 if (connector->status != connector_status_connected)
4272 return;
4273
4274 power_domain = intel_dp_power_get(intel_dp);
4275
4276 intel_dp_set_edid(intel_dp);
4277
4278 intel_dp_power_put(intel_dp, power_domain);
4279
4280 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4281 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4282}
4283
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004284static int intel_dp_get_modes(struct drm_connector *connector)
4285{
Jani Nikuladd06f902012-10-19 14:51:50 +03004286 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004287 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004288
Chris Wilsonbeb60602014-09-02 20:04:00 +01004289 edid = intel_connector->detect_edid;
4290 if (edid) {
4291 int ret = intel_connector_update_modes(connector, edid);
4292 if (ret)
4293 return ret;
4294 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004295
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004296 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004297 if (is_edp(intel_attached_dp(connector)) &&
4298 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004299 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004300
4301 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004302 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004303 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004304 drm_mode_probed_add(connector, mode);
4305 return 1;
4306 }
4307 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004308
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004309 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004310}
4311
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004312static bool
4313intel_dp_detect_audio(struct drm_connector *connector)
4314{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004315 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004316 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004317
Chris Wilsonbeb60602014-09-02 20:04:00 +01004318 edid = to_intel_connector(connector)->detect_edid;
4319 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004320 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004321
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004322 return has_audio;
4323}
4324
Chris Wilsonf6849602010-09-19 09:29:33 +01004325static int
4326intel_dp_set_property(struct drm_connector *connector,
4327 struct drm_property *property,
4328 uint64_t val)
4329{
Chris Wilsone953fd72011-02-21 22:23:52 +00004330 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004331 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004332 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4333 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004334 int ret;
4335
Rob Clark662595d2012-10-11 20:36:04 -05004336 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004337 if (ret)
4338 return ret;
4339
Chris Wilson3f43c482011-05-12 22:17:24 +01004340 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004341 int i = val;
4342 bool has_audio;
4343
4344 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004345 return 0;
4346
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004347 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004348
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004349 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004350 has_audio = intel_dp_detect_audio(connector);
4351 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004352 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004353
4354 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004355 return 0;
4356
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004357 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004358 goto done;
4359 }
4360
Chris Wilsone953fd72011-02-21 22:23:52 +00004361 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004362 bool old_auto = intel_dp->color_range_auto;
4363 uint32_t old_range = intel_dp->color_range;
4364
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004365 switch (val) {
4366 case INTEL_BROADCAST_RGB_AUTO:
4367 intel_dp->color_range_auto = true;
4368 break;
4369 case INTEL_BROADCAST_RGB_FULL:
4370 intel_dp->color_range_auto = false;
4371 intel_dp->color_range = 0;
4372 break;
4373 case INTEL_BROADCAST_RGB_LIMITED:
4374 intel_dp->color_range_auto = false;
4375 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4376 break;
4377 default:
4378 return -EINVAL;
4379 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004380
4381 if (old_auto == intel_dp->color_range_auto &&
4382 old_range == intel_dp->color_range)
4383 return 0;
4384
Chris Wilsone953fd72011-02-21 22:23:52 +00004385 goto done;
4386 }
4387
Yuly Novikov53b41832012-10-26 12:04:00 +03004388 if (is_edp(intel_dp) &&
4389 property == connector->dev->mode_config.scaling_mode_property) {
4390 if (val == DRM_MODE_SCALE_NONE) {
4391 DRM_DEBUG_KMS("no scaling not supported\n");
4392 return -EINVAL;
4393 }
4394
4395 if (intel_connector->panel.fitting_mode == val) {
4396 /* the eDP scaling property is not changed */
4397 return 0;
4398 }
4399 intel_connector->panel.fitting_mode = val;
4400
4401 goto done;
4402 }
4403
Chris Wilsonf6849602010-09-19 09:29:33 +01004404 return -EINVAL;
4405
4406done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004407 if (intel_encoder->base.crtc)
4408 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004409
4410 return 0;
4411}
4412
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004413static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004414intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004415{
Jani Nikula1d508702012-10-19 14:51:49 +03004416 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004417
Chris Wilson10e972d2014-09-04 21:43:45 +01004418 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004419
Jani Nikula9cd300e2012-10-19 14:51:52 +03004420 if (!IS_ERR_OR_NULL(intel_connector->edid))
4421 kfree(intel_connector->edid);
4422
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004423 /* Can't call is_edp() since the encoder may have been destroyed
4424 * already. */
4425 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004426 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004427
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004428 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004429 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004430}
4431
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004432void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004433{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004434 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4435 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004436
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004437 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004438 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004439 if (is_edp(intel_dp)) {
4440 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004441 /*
4442 * vdd might still be enabled do to the delayed vdd off.
4443 * Make sure vdd is actually turned off here.
4444 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004445 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004446 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004447 pps_unlock(intel_dp);
4448
Clint Taylor01527b32014-07-07 13:01:46 -07004449 if (intel_dp->edp_notifier.notifier_call) {
4450 unregister_reboot_notifier(&intel_dp->edp_notifier);
4451 intel_dp->edp_notifier.notifier_call = NULL;
4452 }
Keith Packardbd943152011-09-18 23:09:52 -07004453 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004454 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004455 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004456}
4457
Imre Deak07f9cd02014-08-18 14:42:45 +03004458static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4459{
4460 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4461
4462 if (!is_edp(intel_dp))
4463 return;
4464
Ville Syrjälä951468f2014-09-04 14:55:31 +03004465 /*
4466 * vdd might still be enabled do to the delayed vdd off.
4467 * Make sure vdd is actually turned off here.
4468 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004469 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004470 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004471 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004472 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004473}
4474
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004475static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4476{
4477 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4478 struct drm_device *dev = intel_dig_port->base.base.dev;
4479 struct drm_i915_private *dev_priv = dev->dev_private;
4480 enum intel_display_power_domain power_domain;
4481
4482 lockdep_assert_held(&dev_priv->pps_mutex);
4483
4484 if (!edp_have_panel_vdd(intel_dp))
4485 return;
4486
4487 /*
4488 * The VDD bit needs a power domain reference, so if the bit is
4489 * already enabled when we boot or resume, grab this reference and
4490 * schedule a vdd off, so we don't hold on to the reference
4491 * indefinitely.
4492 */
4493 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4494 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4495 intel_display_power_get(dev_priv, power_domain);
4496
4497 edp_panel_vdd_schedule_off(intel_dp);
4498}
4499
Imre Deak6d93c0c2014-07-31 14:03:36 +03004500static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4501{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004502 struct intel_dp *intel_dp;
4503
4504 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4505 return;
4506
4507 intel_dp = enc_to_intel_dp(encoder);
4508
4509 pps_lock(intel_dp);
4510
4511 /*
4512 * Read out the current power sequencer assignment,
4513 * in case the BIOS did something with it.
4514 */
4515 if (IS_VALLEYVIEW(encoder->dev))
4516 vlv_initial_power_sequencer_setup(intel_dp);
4517
4518 intel_edp_panel_vdd_sanitize(intel_dp);
4519
4520 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004521}
4522
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004523static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004524 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004525 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004526 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004527 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004528 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004529 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004530 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004531 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004532};
4533
4534static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4535 .get_modes = intel_dp_get_modes,
4536 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004537 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004538};
4539
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004540static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004541 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004542 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004543};
4544
Dave Airlie0e32b392014-05-02 14:02:48 +10004545void
Eric Anholt21d40d32010-03-25 11:11:14 -07004546intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004547{
Dave Airlie0e32b392014-05-02 14:02:48 +10004548 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004549}
4550
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004551enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004552intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4553{
4554 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004555 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004556 struct drm_device *dev = intel_dig_port->base.base.dev;
4557 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004558 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004559 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004560
Dave Airlie0e32b392014-05-02 14:02:48 +10004561 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4562 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004563
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004564 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4565 /*
4566 * vdd off can generate a long pulse on eDP which
4567 * would require vdd on to handle it, and thus we
4568 * would end up in an endless cycle of
4569 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4570 */
4571 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4572 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d52f82015-02-10 14:11:46 +02004573 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004574 }
4575
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004576 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4577 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004578 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004579
Imre Deak1c767b32014-08-18 14:42:42 +03004580 power_domain = intel_display_port_power_domain(intel_encoder);
4581 intel_display_power_get(dev_priv, power_domain);
4582
Dave Airlie0e32b392014-05-02 14:02:48 +10004583 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004584
4585 if (HAS_PCH_SPLIT(dev)) {
4586 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4587 goto mst_fail;
4588 } else {
4589 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4590 goto mst_fail;
4591 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004592
4593 if (!intel_dp_get_dpcd(intel_dp)) {
4594 goto mst_fail;
4595 }
4596
4597 intel_dp_probe_oui(intel_dp);
4598
4599 if (!intel_dp_probe_mst(intel_dp))
4600 goto mst_fail;
4601
4602 } else {
4603 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004604 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004605 goto mst_fail;
4606 }
4607
4608 if (!intel_dp->is_mst) {
4609 /*
4610 * we'll check the link status via the normal hot plug path later -
4611 * but for short hpds we should check it now
4612 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004613 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004614 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004615 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004616 }
4617 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004618
4619 ret = IRQ_HANDLED;
4620
Imre Deak1c767b32014-08-18 14:42:42 +03004621 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004622mst_fail:
4623 /* if we were in MST mode, and device is not there get out of MST mode */
4624 if (intel_dp->is_mst) {
4625 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4626 intel_dp->is_mst = false;
4627 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4628 }
Imre Deak1c767b32014-08-18 14:42:42 +03004629put_power:
4630 intel_display_power_put(dev_priv, power_domain);
4631
4632 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004633}
4634
Zhenyu Wange3421a12010-04-08 09:43:27 +08004635/* Return which DP Port should be selected for Transcoder DP control */
4636int
Akshay Joshi0206e352011-08-16 15:34:10 -04004637intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004638{
4639 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004640 struct intel_encoder *intel_encoder;
4641 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004642
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004643 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4644 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004645
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004646 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4647 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004648 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004649 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004650
Zhenyu Wange3421a12010-04-08 09:43:27 +08004651 return -1;
4652}
4653
Zhao Yakui36e83a12010-06-12 14:32:21 +08004654/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004655bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004656{
4657 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004658 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004659 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004660 static const short port_mapping[] = {
4661 [PORT_B] = PORT_IDPB,
4662 [PORT_C] = PORT_IDPC,
4663 [PORT_D] = PORT_IDPD,
4664 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004665
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004666 if (port == PORT_A)
4667 return true;
4668
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004669 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004670 return false;
4671
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004672 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4673 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004674
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004675 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004676 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4677 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004678 return true;
4679 }
4680 return false;
4681}
4682
Dave Airlie0e32b392014-05-02 14:02:48 +10004683void
Chris Wilsonf6849602010-09-19 09:29:33 +01004684intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4685{
Yuly Novikov53b41832012-10-26 12:04:00 +03004686 struct intel_connector *intel_connector = to_intel_connector(connector);
4687
Chris Wilson3f43c482011-05-12 22:17:24 +01004688 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004689 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004690 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004691
4692 if (is_edp(intel_dp)) {
4693 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004694 drm_object_attach_property(
4695 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004696 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004697 DRM_MODE_SCALE_ASPECT);
4698 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004699 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004700}
4701
Imre Deakdada1a92014-01-29 13:25:41 +02004702static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4703{
4704 intel_dp->last_power_cycle = jiffies;
4705 intel_dp->last_power_on = jiffies;
4706 intel_dp->last_backlight_off = jiffies;
4707}
4708
Daniel Vetter67a54562012-10-20 20:57:45 +02004709static void
4710intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004711 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004712{
4713 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004714 struct edp_power_seq cur, vbt, spec,
4715 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004716 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004717 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004718
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004719 lockdep_assert_held(&dev_priv->pps_mutex);
4720
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004721 /* already initialized? */
4722 if (final->t11_t12 != 0)
4723 return;
4724
Jesse Barnes453c5422013-03-28 09:55:41 -07004725 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004726 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004727 pp_on_reg = PCH_PP_ON_DELAYS;
4728 pp_off_reg = PCH_PP_OFF_DELAYS;
4729 pp_div_reg = PCH_PP_DIVISOR;
4730 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004731 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4732
4733 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4734 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4735 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4736 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004737 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004738
4739 /* Workaround: Need to write PP_CONTROL with the unlock key as
4740 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004741 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004742 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004743
Jesse Barnes453c5422013-03-28 09:55:41 -07004744 pp_on = I915_READ(pp_on_reg);
4745 pp_off = I915_READ(pp_off_reg);
4746 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004747
4748 /* Pull timing values out of registers */
4749 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4750 PANEL_POWER_UP_DELAY_SHIFT;
4751
4752 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4753 PANEL_LIGHT_ON_DELAY_SHIFT;
4754
4755 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4756 PANEL_LIGHT_OFF_DELAY_SHIFT;
4757
4758 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4759 PANEL_POWER_DOWN_DELAY_SHIFT;
4760
4761 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4762 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4763
4764 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4765 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4766
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004767 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004768
4769 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4770 * our hw here, which are all in 100usec. */
4771 spec.t1_t3 = 210 * 10;
4772 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4773 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4774 spec.t10 = 500 * 10;
4775 /* This one is special and actually in units of 100ms, but zero
4776 * based in the hw (so we need to add 100 ms). But the sw vbt
4777 * table multiplies it with 1000 to make it in units of 100usec,
4778 * too. */
4779 spec.t11_t12 = (510 + 100) * 10;
4780
4781 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4782 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4783
4784 /* Use the max of the register settings and vbt. If both are
4785 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004786#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004787 spec.field : \
4788 max(cur.field, vbt.field))
4789 assign_final(t1_t3);
4790 assign_final(t8);
4791 assign_final(t9);
4792 assign_final(t10);
4793 assign_final(t11_t12);
4794#undef assign_final
4795
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004796#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004797 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4798 intel_dp->backlight_on_delay = get_delay(t8);
4799 intel_dp->backlight_off_delay = get_delay(t9);
4800 intel_dp->panel_power_down_delay = get_delay(t10);
4801 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4802#undef get_delay
4803
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004804 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4805 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4806 intel_dp->panel_power_cycle_delay);
4807
4808 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4809 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004810}
4811
4812static void
4813intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004814 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004815{
4816 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004817 u32 pp_on, pp_off, pp_div, port_sel = 0;
4818 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4819 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004820 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004821 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004822
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004823 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004824
4825 if (HAS_PCH_SPLIT(dev)) {
4826 pp_on_reg = PCH_PP_ON_DELAYS;
4827 pp_off_reg = PCH_PP_OFF_DELAYS;
4828 pp_div_reg = PCH_PP_DIVISOR;
4829 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004830 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4831
4832 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4833 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4834 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004835 }
4836
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004837 /*
4838 * And finally store the new values in the power sequencer. The
4839 * backlight delays are set to 1 because we do manual waits on them. For
4840 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4841 * we'll end up waiting for the backlight off delay twice: once when we
4842 * do the manual sleep, and once when we disable the panel and wait for
4843 * the PP_STATUS bit to become zero.
4844 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004845 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004846 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4847 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004848 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004849 /* Compute the divisor for the pp clock, simply match the Bspec
4850 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004851 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004852 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004853 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4854
4855 /* Haswell doesn't have any port selection bits for the panel
4856 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004857 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004858 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004859 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004860 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004861 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004862 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004863 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004864 }
4865
Jesse Barnes453c5422013-03-28 09:55:41 -07004866 pp_on |= port_sel;
4867
4868 I915_WRITE(pp_on_reg, pp_on);
4869 I915_WRITE(pp_off_reg, pp_off);
4870 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004871
Daniel Vetter67a54562012-10-20 20:57:45 +02004872 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004873 I915_READ(pp_on_reg),
4874 I915_READ(pp_off_reg),
4875 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004876}
4877
Vandana Kannanb33a2812015-02-13 15:33:03 +05304878/**
4879 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4880 * @dev: DRM device
4881 * @refresh_rate: RR to be programmed
4882 *
4883 * This function gets called when refresh rate (RR) has to be changed from
4884 * one frequency to another. Switches can be between high and low RR
4885 * supported by the panel or to any other RR based on media playback (in
4886 * this case, RR value needs to be passed from user space).
4887 *
4888 * The caller of this function needs to take a lock on dev_priv->drrs.
4889 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304890static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304891{
4892 struct drm_i915_private *dev_priv = dev->dev_private;
4893 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304894 struct intel_digital_port *dig_port = NULL;
4895 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004896 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304897 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304898 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304899 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304900
4901 if (refresh_rate <= 0) {
4902 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4903 return;
4904 }
4905
Vandana Kannan96178ee2015-01-10 02:25:56 +05304906 if (intel_dp == NULL) {
4907 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304908 return;
4909 }
4910
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004911 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004912 * FIXME: This needs proper synchronization with psr state for some
4913 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004914 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304915
Vandana Kannan96178ee2015-01-10 02:25:56 +05304916 dig_port = dp_to_dig_port(intel_dp);
4917 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304918 intel_crtc = encoder->new_crtc;
4919
4920 if (!intel_crtc) {
4921 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4922 return;
4923 }
4924
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004925 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304926
Vandana Kannan96178ee2015-01-10 02:25:56 +05304927 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304928 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4929 return;
4930 }
4931
Vandana Kannan96178ee2015-01-10 02:25:56 +05304932 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4933 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304934 index = DRRS_LOW_RR;
4935
Vandana Kannan96178ee2015-01-10 02:25:56 +05304936 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304937 DRM_DEBUG_KMS(
4938 "DRRS requested for previously set RR...ignoring\n");
4939 return;
4940 }
4941
4942 if (!intel_crtc->active) {
4943 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4944 return;
4945 }
4946
Durgadoss R44395bf2015-02-13 15:33:02 +05304947 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05304948 switch (index) {
4949 case DRRS_HIGH_RR:
4950 intel_dp_set_m_n(intel_crtc, M1_N1);
4951 break;
4952 case DRRS_LOW_RR:
4953 intel_dp_set_m_n(intel_crtc, M2_N2);
4954 break;
4955 case DRRS_MAX_RR:
4956 default:
4957 DRM_ERROR("Unsupported refreshrate type\n");
4958 }
4959 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004960 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304961 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05304962
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304963 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304964 if (IS_VALLEYVIEW(dev))
4965 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
4966 else
4967 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304968 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304969 if (IS_VALLEYVIEW(dev))
4970 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
4971 else
4972 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304973 }
4974 I915_WRITE(reg, val);
4975 }
4976
Vandana Kannan4e9ac942015-01-22 15:14:45 +05304977 dev_priv->drrs.refresh_rate_type = index;
4978
4979 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4980}
4981
Vandana Kannanb33a2812015-02-13 15:33:03 +05304982/**
4983 * intel_edp_drrs_enable - init drrs struct if supported
4984 * @intel_dp: DP struct
4985 *
4986 * Initializes frontbuffer_bits and drrs.dp
4987 */
Vandana Kannanc3955782015-01-22 15:17:40 +05304988void intel_edp_drrs_enable(struct intel_dp *intel_dp)
4989{
4990 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4993 struct drm_crtc *crtc = dig_port->base.base.crtc;
4994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4995
4996 if (!intel_crtc->config->has_drrs) {
4997 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
4998 return;
4999 }
5000
5001 mutex_lock(&dev_priv->drrs.mutex);
5002 if (WARN_ON(dev_priv->drrs.dp)) {
5003 DRM_ERROR("DRRS already enabled\n");
5004 goto unlock;
5005 }
5006
5007 dev_priv->drrs.busy_frontbuffer_bits = 0;
5008
5009 dev_priv->drrs.dp = intel_dp;
5010
5011unlock:
5012 mutex_unlock(&dev_priv->drrs.mutex);
5013}
5014
Vandana Kannanb33a2812015-02-13 15:33:03 +05305015/**
5016 * intel_edp_drrs_disable - Disable DRRS
5017 * @intel_dp: DP struct
5018 *
5019 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305020void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5021{
5022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5023 struct drm_i915_private *dev_priv = dev->dev_private;
5024 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5025 struct drm_crtc *crtc = dig_port->base.base.crtc;
5026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5027
5028 if (!intel_crtc->config->has_drrs)
5029 return;
5030
5031 mutex_lock(&dev_priv->drrs.mutex);
5032 if (!dev_priv->drrs.dp) {
5033 mutex_unlock(&dev_priv->drrs.mutex);
5034 return;
5035 }
5036
5037 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5038 intel_dp_set_drrs_state(dev_priv->dev,
5039 intel_dp->attached_connector->panel.
5040 fixed_mode->vrefresh);
5041
5042 dev_priv->drrs.dp = NULL;
5043 mutex_unlock(&dev_priv->drrs.mutex);
5044
5045 cancel_delayed_work_sync(&dev_priv->drrs.work);
5046}
5047
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305048static void intel_edp_drrs_downclock_work(struct work_struct *work)
5049{
5050 struct drm_i915_private *dev_priv =
5051 container_of(work, typeof(*dev_priv), drrs.work.work);
5052 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305053
Vandana Kannan96178ee2015-01-10 02:25:56 +05305054 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305055
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305056 intel_dp = dev_priv->drrs.dp;
5057
5058 if (!intel_dp)
5059 goto unlock;
5060
5061 /*
5062 * The delayed work can race with an invalidate hence we need to
5063 * recheck.
5064 */
5065
5066 if (dev_priv->drrs.busy_frontbuffer_bits)
5067 goto unlock;
5068
5069 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5070 intel_dp_set_drrs_state(dev_priv->dev,
5071 intel_dp->attached_connector->panel.
5072 downclock_mode->vrefresh);
5073
5074unlock:
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305075
Vandana Kannan96178ee2015-01-10 02:25:56 +05305076 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305077}
5078
Vandana Kannanb33a2812015-02-13 15:33:03 +05305079/**
5080 * intel_edp_drrs_invalidate - Invalidate DRRS
5081 * @dev: DRM device
5082 * @frontbuffer_bits: frontbuffer plane tracking bits
5083 *
5084 * When there is a disturbance on screen (due to cursor movement/time
5085 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5086 * high RR.
5087 *
5088 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5089 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305090void intel_edp_drrs_invalidate(struct drm_device *dev,
5091 unsigned frontbuffer_bits)
5092{
5093 struct drm_i915_private *dev_priv = dev->dev_private;
5094 struct drm_crtc *crtc;
5095 enum pipe pipe;
5096
5097 if (!dev_priv->drrs.dp)
5098 return;
5099
Ramalingam C3954e732015-03-03 12:11:46 +05305100 cancel_delayed_work_sync(&dev_priv->drrs.work);
5101
Vandana Kannana93fad02015-01-10 02:25:59 +05305102 mutex_lock(&dev_priv->drrs.mutex);
5103 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5104 pipe = to_intel_crtc(crtc)->pipe;
5105
5106 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305107 intel_dp_set_drrs_state(dev_priv->dev,
5108 dev_priv->drrs.dp->attached_connector->panel.
5109 fixed_mode->vrefresh);
5110 }
5111
5112 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5113
5114 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5115 mutex_unlock(&dev_priv->drrs.mutex);
5116}
5117
Vandana Kannanb33a2812015-02-13 15:33:03 +05305118/**
5119 * intel_edp_drrs_flush - Flush DRRS
5120 * @dev: DRM device
5121 * @frontbuffer_bits: frontbuffer plane tracking bits
5122 *
5123 * When there is no movement on screen, DRRS work can be scheduled.
5124 * This DRRS work is responsible for setting relevant registers after a
5125 * timeout of 1 second.
5126 *
5127 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5128 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305129void intel_edp_drrs_flush(struct drm_device *dev,
5130 unsigned frontbuffer_bits)
5131{
5132 struct drm_i915_private *dev_priv = dev->dev_private;
5133 struct drm_crtc *crtc;
5134 enum pipe pipe;
5135
5136 if (!dev_priv->drrs.dp)
5137 return;
5138
Ramalingam C3954e732015-03-03 12:11:46 +05305139 cancel_delayed_work_sync(&dev_priv->drrs.work);
5140
Vandana Kannana93fad02015-01-10 02:25:59 +05305141 mutex_lock(&dev_priv->drrs.mutex);
5142 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5143 pipe = to_intel_crtc(crtc)->pipe;
5144 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5145
Vandana Kannana93fad02015-01-10 02:25:59 +05305146 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5147 !dev_priv->drrs.busy_frontbuffer_bits)
5148 schedule_delayed_work(&dev_priv->drrs.work,
5149 msecs_to_jiffies(1000));
5150 mutex_unlock(&dev_priv->drrs.mutex);
5151}
5152
Vandana Kannanb33a2812015-02-13 15:33:03 +05305153/**
5154 * DOC: Display Refresh Rate Switching (DRRS)
5155 *
5156 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5157 * which enables swtching between low and high refresh rates,
5158 * dynamically, based on the usage scenario. This feature is applicable
5159 * for internal panels.
5160 *
5161 * Indication that the panel supports DRRS is given by the panel EDID, which
5162 * would list multiple refresh rates for one resolution.
5163 *
5164 * DRRS is of 2 types - static and seamless.
5165 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5166 * (may appear as a blink on screen) and is used in dock-undock scenario.
5167 * Seamless DRRS involves changing RR without any visual effect to the user
5168 * and can be used during normal system usage. This is done by programming
5169 * certain registers.
5170 *
5171 * Support for static/seamless DRRS may be indicated in the VBT based on
5172 * inputs from the panel spec.
5173 *
5174 * DRRS saves power by switching to low RR based on usage scenarios.
5175 *
5176 * eDP DRRS:-
5177 * The implementation is based on frontbuffer tracking implementation.
5178 * When there is a disturbance on the screen triggered by user activity or a
5179 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5180 * When there is no movement on screen, after a timeout of 1 second, a switch
5181 * to low RR is made.
5182 * For integration with frontbuffer tracking code,
5183 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5184 *
5185 * DRRS can be further extended to support other internal panels and also
5186 * the scenario of video playback wherein RR is set based on the rate
5187 * requested by userspace.
5188 */
5189
5190/**
5191 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5192 * @intel_connector: eDP connector
5193 * @fixed_mode: preferred mode of panel
5194 *
5195 * This function is called only once at driver load to initialize basic
5196 * DRRS stuff.
5197 *
5198 * Returns:
5199 * Downclock mode if panel supports it, else return NULL.
5200 * DRRS support is determined by the presence of downclock mode (apart
5201 * from VBT setting).
5202 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305203static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305204intel_dp_drrs_init(struct intel_connector *intel_connector,
5205 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305206{
5207 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305208 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305209 struct drm_i915_private *dev_priv = dev->dev_private;
5210 struct drm_display_mode *downclock_mode = NULL;
5211
5212 if (INTEL_INFO(dev)->gen <= 6) {
5213 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5214 return NULL;
5215 }
5216
5217 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005218 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305219 return NULL;
5220 }
5221
5222 downclock_mode = intel_find_panel_downclock
5223 (dev, fixed_mode, connector);
5224
5225 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305226 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305227 return NULL;
5228 }
5229
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305230 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5231
Vandana Kannan96178ee2015-01-10 02:25:56 +05305232 mutex_init(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305233
Vandana Kannan96178ee2015-01-10 02:25:56 +05305234 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305235
Vandana Kannan96178ee2015-01-10 02:25:56 +05305236 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005237 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305238 return downclock_mode;
5239}
5240
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005241static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005242 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005243{
5244 struct drm_connector *connector = &intel_connector->base;
5245 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005246 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5247 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005248 struct drm_i915_private *dev_priv = dev->dev_private;
5249 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305250 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005251 bool has_dpcd;
5252 struct drm_display_mode *scan;
5253 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005254 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005255
Vandana Kannan96178ee2015-01-10 02:25:56 +05305256 dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305257
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005258 if (!is_edp(intel_dp))
5259 return true;
5260
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005261 pps_lock(intel_dp);
5262 intel_edp_panel_vdd_sanitize(intel_dp);
5263 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005264
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005265 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005266 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005267
5268 if (has_dpcd) {
5269 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5270 dev_priv->no_aux_handshake =
5271 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5272 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5273 } else {
5274 /* if this fails, presume the device is a ghost */
5275 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005276 return false;
5277 }
5278
5279 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005280 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005281 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005282 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005283
Daniel Vetter060c8772014-03-21 23:22:35 +01005284 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005285 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005286 if (edid) {
5287 if (drm_add_edid_modes(connector, edid)) {
5288 drm_mode_connector_update_edid_property(connector,
5289 edid);
5290 drm_edid_to_eld(connector, edid);
5291 } else {
5292 kfree(edid);
5293 edid = ERR_PTR(-EINVAL);
5294 }
5295 } else {
5296 edid = ERR_PTR(-ENOENT);
5297 }
5298 intel_connector->edid = edid;
5299
5300 /* prefer fixed mode from EDID if available */
5301 list_for_each_entry(scan, &connector->probed_modes, head) {
5302 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5303 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305304 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305305 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005306 break;
5307 }
5308 }
5309
5310 /* fallback to VBT if available for eDP */
5311 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5312 fixed_mode = drm_mode_duplicate(dev,
5313 dev_priv->vbt.lfp_lvds_vbt_mode);
5314 if (fixed_mode)
5315 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5316 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005317 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005318
Clint Taylor01527b32014-07-07 13:01:46 -07005319 if (IS_VALLEYVIEW(dev)) {
5320 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5321 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005322
5323 /*
5324 * Figure out the current pipe for the initial backlight setup.
5325 * If the current pipe isn't valid, try the PPS pipe, and if that
5326 * fails just assume pipe A.
5327 */
5328 if (IS_CHERRYVIEW(dev))
5329 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5330 else
5331 pipe = PORT_TO_PIPE(intel_dp->DP);
5332
5333 if (pipe != PIPE_A && pipe != PIPE_B)
5334 pipe = intel_dp->pps_pipe;
5335
5336 if (pipe != PIPE_A && pipe != PIPE_B)
5337 pipe = PIPE_A;
5338
5339 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5340 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005341 }
5342
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305343 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005344 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005345 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005346
5347 return true;
5348}
5349
Paulo Zanoni16c25532013-06-12 17:27:25 -03005350bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005351intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5352 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005353{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005354 struct drm_connector *connector = &intel_connector->base;
5355 struct intel_dp *intel_dp = &intel_dig_port->dp;
5356 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5357 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005358 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005359 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005360 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005361
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005362 intel_dp->pps_pipe = INVALID_PIPE;
5363
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005364 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005365 if (INTEL_INFO(dev)->gen >= 9)
5366 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5367 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005368 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5369 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5370 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5371 else if (HAS_PCH_SPLIT(dev))
5372 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5373 else
5374 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5375
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005376 if (INTEL_INFO(dev)->gen >= 9)
5377 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5378 else
5379 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005380
Daniel Vetter07679352012-09-06 22:15:42 +02005381 /* Preserve the current hw state. */
5382 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005383 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005384
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005385 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305386 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005387 else
5388 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005389
Imre Deakf7d24902013-05-08 13:14:05 +03005390 /*
5391 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5392 * for DP the encoder type can be set by the caller to
5393 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5394 */
5395 if (type == DRM_MODE_CONNECTOR_eDP)
5396 intel_encoder->type = INTEL_OUTPUT_EDP;
5397
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005398 /* eDP only on port B and/or C on vlv/chv */
5399 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5400 port != PORT_B && port != PORT_C))
5401 return false;
5402
Imre Deake7281ea2013-05-08 13:14:08 +03005403 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5404 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5405 port_name(port));
5406
Adam Jacksonb3295302010-07-16 14:46:28 -04005407 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005408 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5409
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005410 connector->interlace_allowed = true;
5411 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005412
Daniel Vetter66a92782012-07-12 20:08:18 +02005413 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005414 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005415
Chris Wilsondf0e9242010-09-09 16:20:55 +01005416 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005417 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005418
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005419 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005420 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5421 else
5422 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005423 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005424
Jani Nikula0b998362014-03-14 16:51:17 +02005425 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005426 switch (port) {
5427 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005428 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005429 break;
5430 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005431 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005432 break;
5433 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005434 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005435 break;
5436 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005437 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005438 break;
5439 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005440 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005441 }
5442
Imre Deakdada1a92014-01-29 13:25:41 +02005443 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005444 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005445 intel_dp_init_panel_power_timestamps(intel_dp);
5446 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005447 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005448 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005449 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005450 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005451 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005452
Jani Nikula9d1a1032014-03-14 16:51:15 +02005453 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005454
Dave Airlie0e32b392014-05-02 14:02:48 +10005455 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005456 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005457 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005458 intel_dp_mst_encoder_init(intel_dig_port,
5459 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005460 }
5461 }
5462
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005463 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005464 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005465 if (is_edp(intel_dp)) {
5466 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005467 /*
5468 * vdd might still be enabled do to the delayed vdd off.
5469 * Make sure vdd is actually turned off here.
5470 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005471 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005472 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005473 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005474 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005475 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005476 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005477 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005478 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005479
Chris Wilsonf6849602010-09-19 09:29:33 +01005480 intel_dp_add_properties(intel_dp, connector);
5481
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005482 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5483 * 0xd. Failure to do so will result in spurious interrupts being
5484 * generated on the port when a cable is not attached.
5485 */
5486 if (IS_G4X(dev) && !IS_GM45(dev)) {
5487 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5488 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5489 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005490
5491 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005492}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005493
5494void
5495intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5496{
Dave Airlie13cf5502014-06-18 11:29:35 +10005497 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005498 struct intel_digital_port *intel_dig_port;
5499 struct intel_encoder *intel_encoder;
5500 struct drm_encoder *encoder;
5501 struct intel_connector *intel_connector;
5502
Daniel Vetterb14c5672013-09-19 12:18:32 +02005503 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005504 if (!intel_dig_port)
5505 return;
5506
Daniel Vetterb14c5672013-09-19 12:18:32 +02005507 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005508 if (!intel_connector) {
5509 kfree(intel_dig_port);
5510 return;
5511 }
5512
5513 intel_encoder = &intel_dig_port->base;
5514 encoder = &intel_encoder->base;
5515
5516 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5517 DRM_MODE_ENCODER_TMDS);
5518
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005519 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005520 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005521 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005522 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005523 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005524 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005525 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005526 intel_encoder->pre_enable = chv_pre_enable_dp;
5527 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005528 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005529 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005530 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005531 intel_encoder->pre_enable = vlv_pre_enable_dp;
5532 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005533 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005534 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005535 intel_encoder->pre_enable = g4x_pre_enable_dp;
5536 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005537 if (INTEL_INFO(dev)->gen >= 5)
5538 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005539 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005540
Paulo Zanoni174edf12012-10-26 19:05:50 -02005541 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005542 intel_dig_port->dp.output_reg = output_reg;
5543
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005544 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005545 if (IS_CHERRYVIEW(dev)) {
5546 if (port == PORT_D)
5547 intel_encoder->crtc_mask = 1 << 2;
5548 else
5549 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5550 } else {
5551 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5552 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005553 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005554 intel_encoder->hot_plug = intel_dp_hot_plug;
5555
Dave Airlie13cf5502014-06-18 11:29:35 +10005556 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5557 dev_priv->hpd_irq_port[port] = intel_dig_port;
5558
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005559 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5560 drm_encoder_cleanup(encoder);
5561 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005562 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005563 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005564}
Dave Airlie0e32b392014-05-02 14:02:48 +10005565
5566void intel_dp_mst_suspend(struct drm_device *dev)
5567{
5568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 int i;
5570
5571 /* disable MST */
5572 for (i = 0; i < I915_MAX_PORTS; i++) {
5573 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5574 if (!intel_dig_port)
5575 continue;
5576
5577 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5578 if (!intel_dig_port->dp.can_mst)
5579 continue;
5580 if (intel_dig_port->dp.is_mst)
5581 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5582 }
5583 }
5584}
5585
5586void intel_dp_mst_resume(struct drm_device *dev)
5587{
5588 struct drm_i915_private *dev_priv = dev->dev_private;
5589 int i;
5590
5591 for (i = 0; i < I915_MAX_PORTS; i++) {
5592 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5593 if (!intel_dig_port)
5594 continue;
5595 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5596 int ret;
5597
5598 if (!intel_dig_port->dp.can_mst)
5599 continue;
5600
5601 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5602 if (ret != 0) {
5603 intel_dp_check_mst_status(&intel_dig_port->dp);
5604 }
5605 }
5606 }
5607}