blob: b4c5b9bb62079820292080ca0819603d2b3e282d [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
94static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020095 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020096static const int chv_rates[] = { 162000, 202500, 210000, 216000,
97 243000, 270000, 324000, 405000,
98 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020099static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300100
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700101/**
102 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
103 * @intel_dp: DP struct
104 *
105 * If a CPU or PCH DP output is attached to an eDP panel, this function
106 * will return true, and false otherwise.
107 */
108static bool is_edp(struct intel_dp *intel_dp)
109{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
111
112 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700113}
114
Imre Deak68b4d822013-05-08 13:14:06 +0300115static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700116{
Imre Deak68b4d822013-05-08 13:14:06 +0300117 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
118
119 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700120}
121
Chris Wilsondf0e9242010-09-09 16:20:55 +0100122static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
123{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200124 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100125}
126
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300128static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100129static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300130static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300131static void vlv_steal_power_sequencer(struct drm_device *dev,
132 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 struct drm_device *dev = intel_dig_port->base.base.dev;
157 u8 source_max, sink_max;
158
159 source_max = 4;
160 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
161 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
162 source_max = 2;
163
164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
224 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700257/* hrawclock is 1/4 the FSB frequency */
258static int
259intel_hrawclk(struct drm_device *dev)
260{
261 struct drm_i915_private *dev_priv = dev->dev_private;
262 uint32_t clkcfg;
263
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530264 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
265 if (IS_VALLEYVIEW(dev))
266 return 200;
267
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700268 clkcfg = I915_READ(CLKCFG);
269 switch (clkcfg & CLKCFG_FSB_MASK) {
270 case CLKCFG_FSB_400:
271 return 100;
272 case CLKCFG_FSB_533:
273 return 133;
274 case CLKCFG_FSB_667:
275 return 166;
276 case CLKCFG_FSB_800:
277 return 200;
278 case CLKCFG_FSB_1067:
279 return 266;
280 case CLKCFG_FSB_1333:
281 return 333;
282 /* these two are just a guess; one of them might be right */
283 case CLKCFG_FSB_1600:
284 case CLKCFG_FSB_1600_ALT:
285 return 400;
286 default:
287 return 133;
288 }
289}
290
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294static void
295intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300296 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300297
Ville Syrjälä773538e82014-09-04 14:54:56 +0300298static void pps_lock(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct intel_encoder *encoder = &intel_dig_port->base;
302 struct drm_device *dev = encoder->base.dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
304 enum intel_display_power_domain power_domain;
305
306 /*
307 * See vlv_power_sequencer_reset() why we need
308 * a power domain reference here.
309 */
310 power_domain = intel_display_port_power_domain(encoder);
311 intel_display_power_get(dev_priv, power_domain);
312
313 mutex_lock(&dev_priv->pps_mutex);
314}
315
316static void pps_unlock(struct intel_dp *intel_dp)
317{
318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
319 struct intel_encoder *encoder = &intel_dig_port->base;
320 struct drm_device *dev = encoder->base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322 enum intel_display_power_domain power_domain;
323
324 mutex_unlock(&dev_priv->pps_mutex);
325
326 power_domain = intel_display_port_power_domain(encoder);
327 intel_display_power_put(dev_priv, power_domain);
328}
329
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300330static void
331vlv_power_sequencer_kick(struct intel_dp *intel_dp)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200337 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300338 uint32_t DP;
339
340 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
341 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
342 pipe_name(pipe), port_name(intel_dig_port->port)))
343 return;
344
345 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
346 pipe_name(pipe), port_name(intel_dig_port->port));
347
348 /* Preserve the BIOS-computed detected bit. This is
349 * supposed to be read-only.
350 */
351 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
352 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
353 DP |= DP_PORT_WIDTH(1);
354 DP |= DP_LINK_TRAIN_PAT_1;
355
356 if (IS_CHERRYVIEW(dev))
357 DP |= DP_PIPE_SELECT_CHV(pipe);
358 else if (pipe == PIPE_B)
359 DP |= DP_PIPEB_SELECT;
360
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
362
363 /*
364 * The DPLL for the pipe must be enabled for this to work.
365 * So enable temporarily it if it's not already enabled.
366 */
367 if (!pll_enabled)
368 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
369 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
370
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300371 /*
372 * Similar magic as in intel_dp_enable_port().
373 * We _must_ do this port enable + disable trick
374 * to make this power seqeuencer lock onto the port.
375 * Otherwise even VDD force bit won't work.
376 */
377 I915_WRITE(intel_dp->output_reg, DP);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
382
383 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
384 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200385
386 if (!pll_enabled)
387 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300388}
389
Jani Nikulabf13e812013-09-06 07:40:05 +0300390static enum pipe
391vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 struct intel_encoder *encoder;
397 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300399
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300400 lockdep_assert_held(&dev_priv->pps_mutex);
401
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300402 /* We should never land here with regular DP ports */
403 WARN_ON(!is_edp(intel_dp));
404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 if (intel_dp->pps_pipe != INVALID_PIPE)
406 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300407
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408 /*
409 * We don't have power sequencer currently.
410 * Pick one that's not used by other ports.
411 */
412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
413 base.head) {
414 struct intel_dp *tmp;
415
416 if (encoder->type != INTEL_OUTPUT_EDP)
417 continue;
418
419 tmp = enc_to_intel_dp(&encoder->base);
420
421 if (tmp->pps_pipe != INVALID_PIPE)
422 pipes &= ~(1 << tmp->pps_pipe);
423 }
424
425 /*
426 * Didn't find one. This should not happen since there
427 * are two power sequencers and up to two eDP ports.
428 */
429 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 pipe = PIPE_A;
431 else
432 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300434 vlv_steal_power_sequencer(dev, pipe);
435 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300436
437 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
438 pipe_name(intel_dp->pps_pipe),
439 port_name(intel_dig_port->port));
440
441 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300442 intel_dp_init_panel_power_sequencer(dev, intel_dp);
443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300445 /*
446 * Even vdd force doesn't work until we've made
447 * the power sequencer lock in on the port.
448 */
449 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
451 return intel_dp->pps_pipe;
452}
453
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
455 enum pipe pipe);
456
457static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
461}
462
463static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
467}
468
469static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return true;
473}
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300476vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
477 enum port port,
478 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479{
Jani Nikulabf13e812013-09-06 07:40:05 +0300480 enum pipe pipe;
481
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
483 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
484 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485
486 if (port_sel != PANEL_PORT_SELECT_VLV(port))
487 continue;
488
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 if (!pipe_check(dev_priv, pipe))
490 continue;
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300493 }
494
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 return INVALID_PIPE;
496}
497
498static void
499vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
500{
501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
502 struct drm_device *dev = intel_dig_port->base.base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300504 enum port port = intel_dig_port->port;
505
506 lockdep_assert_held(&dev_priv->pps_mutex);
507
508 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300509 /* first pick one where the panel is on */
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_pp_on);
512 /* didn't find one? pick one where vdd is on */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_has_vdd_on);
516 /* didn't find one? pick one with just the correct port */
517 if (intel_dp->pps_pipe == INVALID_PIPE)
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300520
521 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
522 if (intel_dp->pps_pipe == INVALID_PIPE) {
523 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
524 port_name(port));
525 return;
526 }
527
528 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
529 port_name(port), pipe_name(intel_dp->pps_pipe));
530
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300531 intel_dp_init_panel_power_sequencer(dev, intel_dp);
532 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300533}
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
536{
537 struct drm_device *dev = dev_priv->dev;
538 struct intel_encoder *encoder;
539
540 if (WARN_ON(!IS_VALLEYVIEW(dev)))
541 return;
542
543 /*
544 * We can't grab pps_mutex here due to deadlock with power_domain
545 * mutex when power_domain functions are called while holding pps_mutex.
546 * That also means that in order to use pps_pipe the code needs to
547 * hold both a power domain reference and pps_mutex, and the power domain
548 * reference get/put must be done while _not_ holding pps_mutex.
549 * pps_{lock,unlock}() do these steps in the correct order, so one
550 * should use them always.
551 */
552
553 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
554 struct intel_dp *intel_dp;
555
556 if (encoder->type != INTEL_OUTPUT_EDP)
557 continue;
558
559 intel_dp = enc_to_intel_dp(&encoder->base);
560 intel_dp->pps_pipe = INVALID_PIPE;
561 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300562}
563
564static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
565{
566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
567
568 if (HAS_PCH_SPLIT(dev))
569 return PCH_PP_CONTROL;
570 else
571 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
572}
573
574static u32 _pp_stat_reg(struct intel_dp *intel_dp)
575{
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577
578 if (HAS_PCH_SPLIT(dev))
579 return PCH_PP_STATUS;
580 else
581 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
582}
583
Clint Taylor01527b32014-07-07 13:01:46 -0700584/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
585 This function only applicable when panel PM state is not to be tracked */
586static int edp_notify_handler(struct notifier_block *this, unsigned long code,
587 void *unused)
588{
589 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
590 edp_notifier);
591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 u32 pp_div;
594 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700595
596 if (!is_edp(intel_dp) || code != SYS_RESTART)
597 return 0;
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
Clint Taylor01527b32014-07-07 13:01:46 -0700604 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
605 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
606 pp_div = I915_READ(pp_div_reg);
607 pp_div &= PP_REFERENCE_DIVIDER_MASK;
608
609 /* 0x1F write to PP_DIV_REG sets max cycle delay */
610 I915_WRITE(pp_div_reg, pp_div | 0x1F);
611 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
612 msleep(intel_dp->panel_power_cycle_delay);
613 }
614
Ville Syrjälä773538e82014-09-04 14:54:56 +0300615 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616
Clint Taylor01527b32014-07-07 13:01:46 -0700617 return 0;
618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Jani Nikulabf13e812013-09-06 07:40:05 +0300631 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Daniel Vetter4be73782014-01-17 14:39:48 +0100634static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
638
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300639 lockdep_assert_held(&dev_priv->pps_mutex);
640
Ville Syrjälä9a423562014-10-16 21:29:48 +0300641 if (IS_VALLEYVIEW(dev) &&
642 intel_dp->pps_pipe == INVALID_PIPE)
643 return false;
644
Ville Syrjälä773538e82014-09-04 14:54:56 +0300645 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700646}
647
Keith Packard9b984da2011-09-19 13:54:47 -0700648static void
649intel_dp_check_edp(struct intel_dp *intel_dp)
650{
Paulo Zanoni30add222012-10-26 19:05:45 -0200651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700653
Keith Packard9b984da2011-09-19 13:54:47 -0700654 if (!is_edp(intel_dp))
655 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700656
Daniel Vetter4be73782014-01-17 14:39:48 +0100657 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700658 WARN(1, "eDP powered off while attempting aux channel communication.\n");
659 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300660 I915_READ(_pp_stat_reg(intel_dp)),
661 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700662 }
663}
664
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665static uint32_t
666intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300671 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 uint32_t status;
673 bool done;
674
Daniel Vetteref04f002012-12-01 21:03:59 +0100675#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300677 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300678 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100679 else
680 done = wait_for_atomic(C, 10) == 0;
681 if (!done)
682 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
683 has_aux_irq);
684#undef C
685
686 return status;
687}
688
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692 struct drm_device *dev = intel_dig_port->base.base.dev;
693
694 /*
695 * The clock divider is based off the hrawclk, and would like to run at
696 * 2MHz. So, take the hrawclk value and divide by 2 and use that
697 */
698 return index ? 0 : intel_hrawclk(dev) / 2;
699}
700
701static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706
707 if (index)
708 return 0;
709
710 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712 } else {
713 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
714 }
715}
716
717static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300718{
719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 struct drm_device *dev = intel_dig_port->base.base.dev;
721 struct drm_i915_private *dev_priv = dev->dev_private;
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100724 if (index)
725 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300726 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300727 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
728 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 switch (index) {
730 case 0: return 63;
731 case 1: return 72;
732 default: return 0;
733 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000734 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100735 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300736 }
737}
738
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000739static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
740{
741 return index ? 0 : 100;
742}
743
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000744static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
745{
746 /*
747 * SKL doesn't need us to program the AUX clock divider (Hardware will
748 * derive the clock from CDCLK automatically). We still implement the
749 * get_aux_clock_divider vfunc to plug-in into the existing code.
750 */
751 return index ? 0 : 1;
752}
753
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
755 bool has_aux_irq,
756 int send_bytes,
757 uint32_t aux_clock_divider)
758{
759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760 struct drm_device *dev = intel_dig_port->base.base.dev;
761 uint32_t precharge, timeout;
762
763 if (IS_GEN6(dev))
764 precharge = 3;
765 else
766 precharge = 5;
767
768 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
769 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
770 else
771 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
772
773 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782}
783
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000784static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
785 bool has_aux_irq,
786 int send_bytes,
787 uint32_t unused)
788{
789 return DP_AUX_CH_CTL_SEND_BUSY |
790 DP_AUX_CH_CTL_DONE |
791 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
792 DP_AUX_CH_CTL_TIME_OUT_ERROR |
793 DP_AUX_CH_CTL_TIME_OUT_1600us |
794 DP_AUX_CH_CTL_RECEIVE_ERROR |
795 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
796 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
797}
798
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100800intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200801 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint8_t *recv, int recv_size)
803{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
805 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300807 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100809 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000812 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100813 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200814 bool vdd;
815
Ville Syrjälä773538e82014-09-04 14:54:56 +0300816 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300817
Ville Syrjälä72c35002014-08-18 22:16:00 +0300818 /*
819 * We will be called with VDD already enabled for dpcd/edid/oui reads.
820 * In such cases we want to leave VDD enabled and it's up to upper layers
821 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
822 * ourselves.
823 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300824 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100825
826 /* dp aux is extremely sensitive to irq latency, hence request the
827 * lowest possible wakeup latency and so prevent the cpu from going into
828 * deep sleep states.
829 */
830 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Keith Packard9b984da2011-09-19 13:54:47 -0700832 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800833
Paulo Zanonic67a4702013-08-19 13:18:09 -0300834 intel_aux_display_runtime_get(dev_priv);
835
Jesse Barnes11bee432011-08-01 15:02:20 -0700836 /* Try to wait for any previous AUX channel activity */
837 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100838 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700839 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
840 break;
841 msleep(1);
842 }
843
844 if (try == 3) {
845 WARN(1, "dp_aux_ch not started status 0x%08x\n",
846 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100847 ret = -EBUSY;
848 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100849 }
850
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300851 /* Only 5 data registers! */
852 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
853 ret = -E2BIG;
854 goto out;
855 }
856
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000857 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000858 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
859 has_aux_irq,
860 send_bytes,
861 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Must try at least 3 times according to DP spec */
864 for (try = 0; try < 5; try++) {
865 /* Load the send data into the aux channel data registers */
866 for (i = 0; i < send_bytes; i += 4)
867 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800868 intel_dp_pack_aux(send + i,
869 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000872 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100873
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 /* Clear done status and any errors */
877 I915_WRITE(ch_ctl,
878 status |
879 DP_AUX_CH_CTL_DONE |
880 DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400882
Todd Previte74ebf292015-04-15 08:38:41 -0700883 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700885
886 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
887 * 400us delay required for errors and timeouts
888 * Timeout errors from the HW already meet this
889 * requirement so skip to next iteration
890 */
891 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
892 usleep_range(400, 500);
893 continue;
894 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100895 if (status & DP_AUX_CH_CTL_DONE)
896 break;
897 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100898 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 break;
900 }
901
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EBUSY;
905 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 }
907
908 /* Check for timeout or receive error.
909 * Timeouts occur when the sink is not connected
910 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700911 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700912 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100913 ret = -EIO;
914 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700915 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700916
917 /* Timeouts occur when the device isn't connected, so they're
918 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700919 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800920 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 ret = -ETIMEDOUT;
922 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923 }
924
925 /* Unload any bytes sent back from the other side */
926 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
927 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700928 if (recv_bytes > recv_size)
929 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400930
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100931 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800932 intel_dp_unpack_aux(I915_READ(ch_data + i),
933 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100935 ret = recv_bytes;
936out:
937 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300938 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939
Jani Nikula884f19e2014-03-14 16:51:14 +0200940 if (vdd)
941 edp_panel_vdd_off(intel_dp, false);
942
Ville Syrjälä773538e82014-09-04 14:54:56 +0300943 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946}
947
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300948#define BARE_ADDRESS_SIZE 3
949#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950static ssize_t
951intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
954 uint8_t txbuf[20], rxbuf[20];
955 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200958 txbuf[0] = (msg->request << 4) |
959 ((msg->address >> 16) & 0xf);
960 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 txbuf[2] = msg->address & 0xff;
962 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 switch (msg->request & ~DP_AUX_I2C_MOT) {
965 case DP_AUX_NATIVE_WRITE:
966 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300967 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200968 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 if (WARN_ON(txsize > 20))
971 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
976 if (ret > 0) {
977 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200979 if (ret > 1) {
980 /* Number of bytes written in a short write. */
981 ret = clamp_t(int, rxbuf[1], 0, msg->size);
982 } else {
983 /* Return payload size. */
984 ret = msg->size;
985 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987 break;
988
989 case DP_AUX_NATIVE_READ:
990 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300991 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 rxsize = msg->size + 1;
993
994 if (WARN_ON(rxsize > 20))
995 return -E2BIG;
996
997 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
998 if (ret > 0) {
999 msg->reply = rxbuf[0] >> 4;
1000 /*
1001 * Assume happy day, and copy the data. The caller is
1002 * expected to check msg->reply before touching it.
1003 *
1004 * Return payload size.
1005 */
1006 ret--;
1007 memcpy(msg->buffer, rxbuf + 1, ret);
1008 }
1009 break;
1010
1011 default:
1012 ret = -EINVAL;
1013 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001015
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017}
1018
Jani Nikula9d1a1032014-03-14 16:51:15 +02001019static void
1020intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Jani Nikula33ad6622014-03-14 16:51:16 +02001028 switch (port) {
1029 case PORT_A:
1030 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001033 case PORT_B:
1034 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001035 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001036 break;
1037 case PORT_C:
1038 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001039 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 break;
1041 case PORT_D:
1042 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001043 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001044 break;
1045 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 }
1048
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001049 /*
1050 * The AUX_CTL register is usually DP_CTL + 0x10.
1051 *
1052 * On Haswell and Broadwell though:
1053 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1054 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1055 *
1056 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1057 */
1058 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001059 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001060
Jani Nikula0b998362014-03-14 16:51:17 +02001061 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001062 intel_dp->aux.dev = dev->dev;
1063 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001064
Jani Nikula0b998362014-03-14 16:51:17 +02001065 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1066 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001067
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001068 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001069 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001070 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name, ret);
1072 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001073 }
David Flynn8316f332010-12-08 16:10:21 +00001074
Jani Nikula0b998362014-03-14 16:51:17 +02001075 ret = sysfs_create_link(&connector->base.kdev->kobj,
1076 &intel_dp->aux.ddc.dev.kobj,
1077 intel_dp->aux.ddc.dev.kobj.name);
1078 if (ret < 0) {
1079 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001080 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
1082}
1083
Imre Deak80f65de2014-02-11 17:12:49 +02001084static void
1085intel_dp_connector_unregister(struct intel_connector *intel_connector)
1086{
1087 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1088
Dave Airlie0e32b392014-05-02 14:02:48 +10001089 if (!intel_connector->mst_port)
1090 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1091 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001092 intel_connector_unregister(intel_connector);
1093}
1094
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001095static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301096skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001097{
1098 u32 ctrl1;
1099
1100 pipe_config->ddi_pll_sel = SKL_DPLL0;
1101 pipe_config->dpll_hw_state.cfgcr1 = 0;
1102 pipe_config->dpll_hw_state.cfgcr2 = 0;
1103
1104 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301105 switch (link_clock / 2) {
1106 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001107 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001108 SKL_DPLL0);
1109 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301110 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001111 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001112 SKL_DPLL0);
1113 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301114 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001115 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001116 SKL_DPLL0);
1117 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301118 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001119 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301120 SKL_DPLL0);
1121 break;
1122 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1123 results in CDCLK change. Need to handle the change of CDCLK by
1124 disabling pipes and re-enabling them */
1125 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001126 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301127 SKL_DPLL0);
1128 break;
1129 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001130 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301131 SKL_DPLL0);
1132 break;
1133
Damien Lespiau5416d872014-11-14 17:24:33 +00001134 }
1135 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1136}
1137
1138static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001139hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001140{
1141 switch (link_bw) {
1142 case DP_LINK_BW_1_62:
1143 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1144 break;
1145 case DP_LINK_BW_2_7:
1146 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1147 break;
1148 case DP_LINK_BW_5_4:
1149 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1150 break;
1151 }
1152}
1153
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301154static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001155intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301156{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001157 if (intel_dp->num_sink_rates) {
1158 *sink_rates = intel_dp->sink_rates;
1159 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301160 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001161
1162 *sink_rates = default_rates;
1163
1164 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301165}
1166
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301167static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001168intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301169{
Sonika Jindal637a9c62015-05-07 09:52:08 +05301170 if (IS_SKYLAKE(dev)) {
1171 *source_rates = skl_rates;
1172 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001173 } else if (IS_CHERRYVIEW(dev)) {
1174 *source_rates = chv_rates;
1175 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301176 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001177
1178 *source_rates = default_rates;
1179
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001180 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1181 /* WaDisableHBR2:skl */
1182 return (DP_LINK_BW_2_7 >> 3) + 1;
1183 else if (INTEL_INFO(dev)->gen >= 8 ||
1184 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1185 return (DP_LINK_BW_5_4 >> 3) + 1;
1186 else
1187 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301188}
1189
Daniel Vetter0e503382014-07-04 11:26:04 -03001190static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001191intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001192 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001193{
1194 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001195 const struct dp_link_dpll *divisor = NULL;
1196 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001197
1198 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001199 divisor = gen4_dpll;
1200 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001201 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001202 divisor = pch_dpll;
1203 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001204 } else if (IS_CHERRYVIEW(dev)) {
1205 divisor = chv_dpll;
1206 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001207 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001208 divisor = vlv_dpll;
1209 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001210 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001211
1212 if (divisor && count) {
1213 for (i = 0; i < count; i++) {
1214 if (link_bw == divisor[i].link_bw) {
1215 pipe_config->dpll = divisor[i].dpll;
1216 pipe_config->clock_set = true;
1217 break;
1218 }
1219 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001220 }
1221}
1222
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001223static int intersect_rates(const int *source_rates, int source_len,
1224 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001225 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301226{
1227 int i = 0, j = 0, k = 0;
1228
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301229 while (i < source_len && j < sink_len) {
1230 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001231 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1232 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001233 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301234 ++k;
1235 ++i;
1236 ++j;
1237 } else if (source_rates[i] < sink_rates[j]) {
1238 ++i;
1239 } else {
1240 ++j;
1241 }
1242 }
1243 return k;
1244}
1245
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001246static int intel_dp_common_rates(struct intel_dp *intel_dp,
1247 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001248{
1249 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1250 const int *source_rates, *sink_rates;
1251 int source_len, sink_len;
1252
1253 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1254 source_len = intel_dp_source_rates(dev, &source_rates);
1255
1256 return intersect_rates(source_rates, source_len,
1257 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001258 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001259}
1260
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001261static void snprintf_int_array(char *str, size_t len,
1262 const int *array, int nelem)
1263{
1264 int i;
1265
1266 str[0] = '\0';
1267
1268 for (i = 0; i < nelem; i++) {
1269 int r = snprintf(str, len, "%d,", array[i]);
1270 if (r >= len)
1271 return;
1272 str += r;
1273 len -= r;
1274 }
1275}
1276
1277static void intel_dp_print_rates(struct intel_dp *intel_dp)
1278{
1279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1280 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001281 int source_len, sink_len, common_len;
1282 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001283 char str[128]; /* FIXME: too big for stack? */
1284
1285 if ((drm_debug & DRM_UT_KMS) == 0)
1286 return;
1287
1288 source_len = intel_dp_source_rates(dev, &source_rates);
1289 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1290 DRM_DEBUG_KMS("source rates: %s\n", str);
1291
1292 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1293 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1294 DRM_DEBUG_KMS("sink rates: %s\n", str);
1295
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 common_len = intel_dp_common_rates(intel_dp, common_rates);
1297 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1298 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001299}
1300
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001301static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301302{
1303 int i = 0;
1304
1305 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1306 if (find == rates[i])
1307 break;
1308
1309 return i;
1310}
1311
Ville Syrjälä50fec212015-03-12 17:10:34 +02001312int
1313intel_dp_max_link_rate(struct intel_dp *intel_dp)
1314{
1315 int rates[DP_MAX_SUPPORTED_RATES] = {};
1316 int len;
1317
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001318 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001319 if (WARN_ON(len <= 0))
1320 return 162000;
1321
1322 return rates[rate_to_index(0, rates) - 1];
1323}
1324
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001325int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1326{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001327 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001328}
1329
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001330bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001331intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001332 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001333{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001334 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001335 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001336 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001337 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001338 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001339 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001340 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001342 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001343 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001344 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001345 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301346 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001347 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001348 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001349 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1350 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301351
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001352 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301353
1354 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001357 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001358
Imre Deakbc7d38a2013-05-16 14:40:36 +03001359 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001360 pipe_config->has_pch_encoder = true;
1361
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001362 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001363 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001364 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001365
Jani Nikuladd06f902012-10-19 14:51:50 +03001366 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1367 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1368 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001369
1370 if (INTEL_INFO(dev)->gen >= 9) {
1371 int ret;
1372 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1373 if (ret)
1374 return ret;
1375 }
1376
Jesse Barnes2dd24552013-04-25 12:55:01 -07001377 if (!HAS_PCH_SPLIT(dev))
1378 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1379 intel_connector->panel.fitting_mode);
1380 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001381 intel_pch_panel_fitting(intel_crtc, pipe_config,
1382 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001383 }
1384
Daniel Vettercb1793c2012-06-04 18:39:21 +02001385 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001386 return false;
1387
Daniel Vetter083f9562012-04-20 20:23:49 +02001388 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301389 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001390 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001391 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001392
Daniel Vetter36008362013-03-27 00:44:59 +01001393 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1394 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001395 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001396 if (is_edp(intel_dp)) {
1397 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1398 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1399 dev_priv->vbt.edp_bpp);
1400 bpp = dev_priv->vbt.edp_bpp;
1401 }
1402
Jani Nikula344c5bb2014-09-09 11:25:13 +03001403 /*
1404 * Use the maximum clock and number of lanes the eDP panel
1405 * advertizes being capable of. The panels are generally
1406 * designed to support only a single clock and lane
1407 * configuration, and typically these values correspond to the
1408 * native resolution of the panel.
1409 */
1410 min_lane_count = max_lane_count;
1411 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001412 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001413
Daniel Vetter36008362013-03-27 00:44:59 +01001414 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001415 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1416 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001417
Dave Airliec6930992014-07-14 11:04:39 +10001418 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301419 for (lane_count = min_lane_count;
1420 lane_count <= max_lane_count;
1421 lane_count <<= 1) {
1422
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001423 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001424 link_avail = intel_dp_max_data_rate(link_clock,
1425 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001426
Daniel Vetter36008362013-03-27 00:44:59 +01001427 if (mode_rate <= link_avail) {
1428 goto found;
1429 }
1430 }
1431 }
1432 }
1433
1434 return false;
1435
1436found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001437 if (intel_dp->color_range_auto) {
1438 /*
1439 * See:
1440 * CEA-861-E - 5.1 Default Encoding Parameters
1441 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1442 */
Thierry Reding18316c82012-12-20 15:41:44 +01001443 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001444 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1445 else
1446 intel_dp->color_range = 0;
1447 }
1448
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001449 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001450 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001451
Daniel Vetter36008362013-03-27 00:44:59 +01001452 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301453
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001454 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001455 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001457 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001458 } else {
1459 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001460 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001461 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301462 }
1463
Daniel Vetter657445f2013-05-04 10:09:18 +02001464 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001466
Daniel Vetter36008362013-03-27 00:44:59 +01001467 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1468 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001469 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001470 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1471 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001472
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001473 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001474 adjusted_mode->crtc_clock,
1475 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001476 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001477
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301478 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301479 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001480 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301481 intel_link_compute_m_n(bpp, lane_count,
1482 intel_connector->panel.downclock_mode->clock,
1483 pipe_config->port_clock,
1484 &pipe_config->dp_m2_n2);
1485 }
1486
Damien Lespiau5416d872014-11-14 17:24:33 +00001487 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001488 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301489 else if (IS_BROXTON(dev))
1490 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001491 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001492 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1493 else
1494 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001495
Daniel Vetter36008362013-03-27 00:44:59 +01001496 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001497}
1498
Daniel Vetter7c62a162013-06-01 17:16:20 +02001499static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001500{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001501 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1502 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1503 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 u32 dpa_ctl;
1506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001507 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1508 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001509 dpa_ctl = I915_READ(DP_A);
1510 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1511
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001512 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001513 /* For a long time we've carried around a ILK-DevA w/a for the
1514 * 160MHz clock. If we're really unlucky, it's still required.
1515 */
1516 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001517 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001518 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001519 } else {
1520 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001521 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001523
Daniel Vetterea9b6002012-11-29 15:59:31 +01001524 I915_WRITE(DP_A, dpa_ctl);
1525
1526 POSTING_READ(DP_A);
1527 udelay(500);
1528}
1529
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001530static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001532 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001533 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001534 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001535 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001536 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001537 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538
Keith Packard417e8222011-11-01 19:54:11 -07001539 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001540 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001541 *
1542 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001543 * SNB CPU
1544 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001545 * CPT PCH
1546 *
1547 * IBX PCH and CPU are the same for almost everything,
1548 * except that the CPU DP PLL is configured in this
1549 * register
1550 *
1551 * CPT PCH is quite different, having many bits moved
1552 * to the TRANS_DP_CTL register instead. That
1553 * configuration happens (oddly) in ironlake_pch_enable
1554 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001555
Keith Packard417e8222011-11-01 19:54:11 -07001556 /* Preserve the BIOS-computed detected bit. This is
1557 * supposed to be read-only.
1558 */
1559 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560
Keith Packard417e8222011-11-01 19:54:11 -07001561 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001562 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001563 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001565 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001566 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001567
Keith Packard417e8222011-11-01 19:54:11 -07001568 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001569
Imre Deakbc7d38a2013-05-16 14:40:36 +03001570 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001571 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1572 intel_dp->DP |= DP_SYNC_HS_HIGH;
1573 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1574 intel_dp->DP |= DP_SYNC_VS_HIGH;
1575 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1576
Jani Nikula6aba5b62013-10-04 15:08:10 +03001577 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001578 intel_dp->DP |= DP_ENHANCED_FRAMING;
1579
Daniel Vetter7c62a162013-06-01 17:16:20 +02001580 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001581 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001582 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001583 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001584
1585 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1586 intel_dp->DP |= DP_SYNC_HS_HIGH;
1587 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1588 intel_dp->DP |= DP_SYNC_VS_HIGH;
1589 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1590
Jani Nikula6aba5b62013-10-04 15:08:10 +03001591 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001592 intel_dp->DP |= DP_ENHANCED_FRAMING;
1593
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001594 if (!IS_CHERRYVIEW(dev)) {
1595 if (crtc->pipe == 1)
1596 intel_dp->DP |= DP_PIPEB_SELECT;
1597 } else {
1598 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1599 }
Keith Packard417e8222011-11-01 19:54:11 -07001600 } else {
1601 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001602 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001603}
1604
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001605#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1606#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001607
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001608#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1609#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001610
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001611#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1612#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001613
Daniel Vetter4be73782014-01-17 14:39:48 +01001614static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001615 u32 mask,
1616 u32 value)
1617{
Paulo Zanoni30add222012-10-26 19:05:45 -02001618 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001619 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001620 u32 pp_stat_reg, pp_ctrl_reg;
1621
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001622 lockdep_assert_held(&dev_priv->pps_mutex);
1623
Jani Nikulabf13e812013-09-06 07:40:05 +03001624 pp_stat_reg = _pp_stat_reg(intel_dp);
1625 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001626
1627 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001628 mask, value,
1629 I915_READ(pp_stat_reg),
1630 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001631
Jesse Barnes453c5422013-03-28 09:55:41 -07001632 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001633 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001634 I915_READ(pp_stat_reg),
1635 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001636 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001637
1638 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001639}
1640
Daniel Vetter4be73782014-01-17 14:39:48 +01001641static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001642{
1643 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001644 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001645}
1646
Daniel Vetter4be73782014-01-17 14:39:48 +01001647static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001648{
Keith Packardbd943152011-09-18 23:09:52 -07001649 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001650 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001651}
Keith Packardbd943152011-09-18 23:09:52 -07001652
Daniel Vetter4be73782014-01-17 14:39:48 +01001653static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001654{
1655 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001656
1657 /* When we disable the VDD override bit last we have to do the manual
1658 * wait. */
1659 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1660 intel_dp->panel_power_cycle_delay);
1661
Daniel Vetter4be73782014-01-17 14:39:48 +01001662 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001663}
Keith Packardbd943152011-09-18 23:09:52 -07001664
Daniel Vetter4be73782014-01-17 14:39:48 +01001665static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001666{
1667 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1668 intel_dp->backlight_on_delay);
1669}
1670
Daniel Vetter4be73782014-01-17 14:39:48 +01001671static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001672{
1673 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1674 intel_dp->backlight_off_delay);
1675}
Keith Packard99ea7122011-11-01 19:57:50 -07001676
Keith Packard832dd3c2011-11-01 19:34:06 -07001677/* Read the current pp_control value, unlocking the register if it
1678 * is locked
1679 */
1680
Jesse Barnes453c5422013-03-28 09:55:41 -07001681static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001682{
Jesse Barnes453c5422013-03-28 09:55:41 -07001683 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1684 struct drm_i915_private *dev_priv = dev->dev_private;
1685 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001686
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001687 lockdep_assert_held(&dev_priv->pps_mutex);
1688
Jani Nikulabf13e812013-09-06 07:40:05 +03001689 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001690 control &= ~PANEL_UNLOCK_MASK;
1691 control |= PANEL_UNLOCK_REGS;
1692 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001693}
1694
Ville Syrjälä951468f2014-09-04 14:55:31 +03001695/*
1696 * Must be paired with edp_panel_vdd_off().
1697 * Must hold pps_mutex around the whole on/off sequence.
1698 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1699 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001700static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001701{
Paulo Zanoni30add222012-10-26 19:05:45 -02001702 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1704 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001705 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001706 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001707 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001708 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001709 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001710
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001711 lockdep_assert_held(&dev_priv->pps_mutex);
1712
Keith Packard97af61f572011-09-28 16:23:51 -07001713 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001714 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001715
Egbert Eich2c623c12014-11-25 12:54:57 +01001716 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001717 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001718
Daniel Vetter4be73782014-01-17 14:39:48 +01001719 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001720 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001721
Imre Deak4e6e1a52014-03-27 17:45:11 +02001722 power_domain = intel_display_port_power_domain(intel_encoder);
1723 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001724
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001725 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1726 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001727
Daniel Vetter4be73782014-01-17 14:39:48 +01001728 if (!edp_have_panel_power(intel_dp))
1729 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001730
Jesse Barnes453c5422013-03-28 09:55:41 -07001731 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001732 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001733
Jani Nikulabf13e812013-09-06 07:40:05 +03001734 pp_stat_reg = _pp_stat_reg(intel_dp);
1735 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001736
1737 I915_WRITE(pp_ctrl_reg, pp);
1738 POSTING_READ(pp_ctrl_reg);
1739 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1740 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001741 /*
1742 * If the panel wasn't on, delay before accessing aux channel
1743 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001744 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001745 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1746 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001747 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001748 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001749
1750 return need_to_disable;
1751}
1752
Ville Syrjälä951468f2014-09-04 14:55:31 +03001753/*
1754 * Must be paired with intel_edp_panel_vdd_off() or
1755 * intel_edp_panel_off().
1756 * Nested calls to these functions are not allowed since
1757 * we drop the lock. Caller must use some higher level
1758 * locking to prevent nested calls from other threads.
1759 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001760void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001761{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001762 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001763
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001764 if (!is_edp(intel_dp))
1765 return;
1766
Ville Syrjälä773538e82014-09-04 14:54:56 +03001767 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001768 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001769 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001770
Rob Clarke2c719b2014-12-15 13:56:32 -05001771 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001772 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001773}
1774
Daniel Vetter4be73782014-01-17 14:39:48 +01001775static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001776{
Paulo Zanoni30add222012-10-26 19:05:45 -02001777 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001778 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001779 struct intel_digital_port *intel_dig_port =
1780 dp_to_dig_port(intel_dp);
1781 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1782 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001783 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001784 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001785
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001786 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001787
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001788 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001789
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001790 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001791 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001792
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001793 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1794 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001795
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001796 pp = ironlake_get_pp_control(intel_dp);
1797 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001798
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001799 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1800 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001801
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001802 I915_WRITE(pp_ctrl_reg, pp);
1803 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001804
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001805 /* Make sure sequencer is idle before allowing subsequent activity */
1806 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1807 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001808
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001809 if ((pp & POWER_TARGET_ON) == 0)
1810 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001811
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001812 power_domain = intel_display_port_power_domain(intel_encoder);
1813 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001814}
1815
Daniel Vetter4be73782014-01-17 14:39:48 +01001816static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001817{
1818 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1819 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001820
Ville Syrjälä773538e82014-09-04 14:54:56 +03001821 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001822 if (!intel_dp->want_panel_vdd)
1823 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001824 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001825}
1826
Imre Deakaba86892014-07-30 15:57:31 +03001827static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1828{
1829 unsigned long delay;
1830
1831 /*
1832 * Queue the timer to fire a long time from now (relative to the power
1833 * down delay) to keep the panel power up across a sequence of
1834 * operations.
1835 */
1836 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1837 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1838}
1839
Ville Syrjälä951468f2014-09-04 14:55:31 +03001840/*
1841 * Must be paired with edp_panel_vdd_on().
1842 * Must hold pps_mutex around the whole on/off sequence.
1843 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1844 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001845static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001846{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001847 struct drm_i915_private *dev_priv =
1848 intel_dp_to_dev(intel_dp)->dev_private;
1849
1850 lockdep_assert_held(&dev_priv->pps_mutex);
1851
Keith Packard97af61f572011-09-28 16:23:51 -07001852 if (!is_edp(intel_dp))
1853 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001854
Rob Clarke2c719b2014-12-15 13:56:32 -05001855 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001856 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001857
Keith Packardbd943152011-09-18 23:09:52 -07001858 intel_dp->want_panel_vdd = false;
1859
Imre Deakaba86892014-07-30 15:57:31 +03001860 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001861 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001862 else
1863 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001864}
1865
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001866static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001867{
Paulo Zanoni30add222012-10-26 19:05:45 -02001868 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001869 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001870 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001871 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001872
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001873 lockdep_assert_held(&dev_priv->pps_mutex);
1874
Keith Packard97af61f572011-09-28 16:23:51 -07001875 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001876 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001877
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001878 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1879 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001880
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001881 if (WARN(edp_have_panel_power(intel_dp),
1882 "eDP port %c panel power already on\n",
1883 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001884 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001885
Daniel Vetter4be73782014-01-17 14:39:48 +01001886 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001887
Jani Nikulabf13e812013-09-06 07:40:05 +03001888 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001889 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001890 if (IS_GEN5(dev)) {
1891 /* ILK workaround: disable reset around power sequence */
1892 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001893 I915_WRITE(pp_ctrl_reg, pp);
1894 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001895 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001896
Keith Packard1c0ae802011-09-19 13:59:29 -07001897 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001898 if (!IS_GEN5(dev))
1899 pp |= PANEL_POWER_RESET;
1900
Jesse Barnes453c5422013-03-28 09:55:41 -07001901 I915_WRITE(pp_ctrl_reg, pp);
1902 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001903
Daniel Vetter4be73782014-01-17 14:39:48 +01001904 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001905 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001906
Keith Packard05ce1a42011-09-29 16:33:01 -07001907 if (IS_GEN5(dev)) {
1908 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001909 I915_WRITE(pp_ctrl_reg, pp);
1910 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001911 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001912}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001913
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001914void intel_edp_panel_on(struct intel_dp *intel_dp)
1915{
1916 if (!is_edp(intel_dp))
1917 return;
1918
1919 pps_lock(intel_dp);
1920 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001921 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001922}
1923
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001924
1925static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001926{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001927 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1928 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001930 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001931 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001932 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001933 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001934
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001935 lockdep_assert_held(&dev_priv->pps_mutex);
1936
Keith Packard97af61f572011-09-28 16:23:51 -07001937 if (!is_edp(intel_dp))
1938 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001939
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001940 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1941 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001942
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001943 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1944 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001945
Jesse Barnes453c5422013-03-28 09:55:41 -07001946 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001947 /* We need to switch off panel power _and_ force vdd, for otherwise some
1948 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001949 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1950 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001951
Jani Nikulabf13e812013-09-06 07:40:05 +03001952 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001953
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001954 intel_dp->want_panel_vdd = false;
1955
Jesse Barnes453c5422013-03-28 09:55:41 -07001956 I915_WRITE(pp_ctrl_reg, pp);
1957 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001958
Paulo Zanonidce56b32013-12-19 14:29:40 -02001959 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001960 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001961
1962 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001963 power_domain = intel_display_port_power_domain(intel_encoder);
1964 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001965}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001966
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001967void intel_edp_panel_off(struct intel_dp *intel_dp)
1968{
1969 if (!is_edp(intel_dp))
1970 return;
1971
1972 pps_lock(intel_dp);
1973 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001974 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001975}
1976
Jani Nikula1250d102014-08-12 17:11:39 +03001977/* Enable backlight in the panel power control. */
1978static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001979{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001980 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1981 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001984 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001985
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001986 /*
1987 * If we enable the backlight right away following a panel power
1988 * on, we may see slight flicker as the panel syncs with the eDP
1989 * link. So delay a bit to make sure the image is solid before
1990 * allowing it to appear.
1991 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001992 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001993
Ville Syrjälä773538e82014-09-04 14:54:56 +03001994 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001995
Jesse Barnes453c5422013-03-28 09:55:41 -07001996 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001997 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001998
Jani Nikulabf13e812013-09-06 07:40:05 +03001999 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002000
2001 I915_WRITE(pp_ctrl_reg, pp);
2002 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002003
Ville Syrjälä773538e82014-09-04 14:54:56 +03002004 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002005}
2006
Jani Nikula1250d102014-08-12 17:11:39 +03002007/* Enable backlight PWM and backlight PP control. */
2008void intel_edp_backlight_on(struct intel_dp *intel_dp)
2009{
2010 if (!is_edp(intel_dp))
2011 return;
2012
2013 DRM_DEBUG_KMS("\n");
2014
2015 intel_panel_enable_backlight(intel_dp->attached_connector);
2016 _intel_edp_backlight_on(intel_dp);
2017}
2018
2019/* Disable backlight in the panel power control. */
2020static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002021{
Paulo Zanoni30add222012-10-26 19:05:45 -02002022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002023 struct drm_i915_private *dev_priv = dev->dev_private;
2024 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002025 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002026
Keith Packardf01eca22011-09-28 16:48:10 -07002027 if (!is_edp(intel_dp))
2028 return;
2029
Ville Syrjälä773538e82014-09-04 14:54:56 +03002030 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002031
Jesse Barnes453c5422013-03-28 09:55:41 -07002032 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002033 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002034
Jani Nikulabf13e812013-09-06 07:40:05 +03002035 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002036
2037 I915_WRITE(pp_ctrl_reg, pp);
2038 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002039
Ville Syrjälä773538e82014-09-04 14:54:56 +03002040 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002041
Paulo Zanonidce56b32013-12-19 14:29:40 -02002042 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002043 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002044}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002045
Jani Nikula1250d102014-08-12 17:11:39 +03002046/* Disable backlight PP control and backlight PWM. */
2047void intel_edp_backlight_off(struct intel_dp *intel_dp)
2048{
2049 if (!is_edp(intel_dp))
2050 return;
2051
2052 DRM_DEBUG_KMS("\n");
2053
2054 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002055 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002056}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002057
Jani Nikula73580fb72014-08-12 17:11:41 +03002058/*
2059 * Hook for controlling the panel power control backlight through the bl_power
2060 * sysfs attribute. Take care to handle multiple calls.
2061 */
2062static void intel_edp_backlight_power(struct intel_connector *connector,
2063 bool enable)
2064{
2065 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002066 bool is_enabled;
2067
Ville Syrjälä773538e82014-09-04 14:54:56 +03002068 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002069 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002070 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002071
2072 if (is_enabled == enable)
2073 return;
2074
Jani Nikula23ba9372014-08-27 14:08:43 +03002075 DRM_DEBUG_KMS("panel power control backlight %s\n",
2076 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002077
2078 if (enable)
2079 _intel_edp_backlight_on(intel_dp);
2080 else
2081 _intel_edp_backlight_off(intel_dp);
2082}
2083
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002084static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002085{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002086 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2087 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2088 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 u32 dpa_ctl;
2091
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002092 assert_pipe_disabled(dev_priv,
2093 to_intel_crtc(crtc)->pipe);
2094
Jesse Barnesd240f202010-08-13 15:43:26 -07002095 DRM_DEBUG_KMS("\n");
2096 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002097 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2098 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2099
2100 /* We don't adjust intel_dp->DP while tearing down the link, to
2101 * facilitate link retraining (e.g. after hotplug). Hence clear all
2102 * enable bits here to ensure that we don't enable too much. */
2103 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2104 intel_dp->DP |= DP_PLL_ENABLE;
2105 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002106 POSTING_READ(DP_A);
2107 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002108}
2109
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002110static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2113 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2114 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002115 struct drm_i915_private *dev_priv = dev->dev_private;
2116 u32 dpa_ctl;
2117
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002118 assert_pipe_disabled(dev_priv,
2119 to_intel_crtc(crtc)->pipe);
2120
Jesse Barnesd240f202010-08-13 15:43:26 -07002121 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002122 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2123 "dp pll off, should be on\n");
2124 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2125
2126 /* We can't rely on the value tracked for the DP register in
2127 * intel_dp->DP because link_down must not change that (otherwise link
2128 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002129 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002130 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002131 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002132 udelay(200);
2133}
2134
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002135/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002136void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002137{
2138 int ret, i;
2139
2140 /* Should have a valid DPCD by this point */
2141 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2142 return;
2143
2144 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002145 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2146 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002147 } else {
2148 /*
2149 * When turning on, we need to retry for 1ms to give the sink
2150 * time to wake up.
2151 */
2152 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002153 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2154 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002155 if (ret == 1)
2156 break;
2157 msleep(1);
2158 }
2159 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002160
2161 if (ret != 1)
2162 DRM_DEBUG_KMS("failed to %s sink power state\n",
2163 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002164}
2165
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002166static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2167 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002168{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002169 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002170 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002171 struct drm_device *dev = encoder->base.dev;
2172 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002173 enum intel_display_power_domain power_domain;
2174 u32 tmp;
2175
2176 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002177 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002178 return false;
2179
2180 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002181
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002182 if (!(tmp & DP_PORT_EN))
2183 return false;
2184
Imre Deakbc7d38a2013-05-16 14:40:36 +03002185 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002186 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002187 } else if (IS_CHERRYVIEW(dev)) {
2188 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002189 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002190 *pipe = PORT_TO_PIPE(tmp);
2191 } else {
2192 u32 trans_sel;
2193 u32 trans_dp;
2194 int i;
2195
2196 switch (intel_dp->output_reg) {
2197 case PCH_DP_B:
2198 trans_sel = TRANS_DP_PORT_SEL_B;
2199 break;
2200 case PCH_DP_C:
2201 trans_sel = TRANS_DP_PORT_SEL_C;
2202 break;
2203 case PCH_DP_D:
2204 trans_sel = TRANS_DP_PORT_SEL_D;
2205 break;
2206 default:
2207 return true;
2208 }
2209
Damien Lespiau055e3932014-08-18 13:49:10 +01002210 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002211 trans_dp = I915_READ(TRANS_DP_CTL(i));
2212 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2213 *pipe = i;
2214 return true;
2215 }
2216 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002217
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002218 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2219 intel_dp->output_reg);
2220 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002221
2222 return true;
2223}
2224
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002225static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002226 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002227{
2228 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002229 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002230 struct drm_device *dev = encoder->base.dev;
2231 struct drm_i915_private *dev_priv = dev->dev_private;
2232 enum port port = dp_to_dig_port(intel_dp)->port;
2233 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002234 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002235
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002236 tmp = I915_READ(intel_dp->output_reg);
2237 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2238 pipe_config->has_audio = true;
2239
Xiong Zhang63000ef2013-06-28 12:59:06 +08002240 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002241 if (tmp & DP_SYNC_HS_HIGH)
2242 flags |= DRM_MODE_FLAG_PHSYNC;
2243 else
2244 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002245
Xiong Zhang63000ef2013-06-28 12:59:06 +08002246 if (tmp & DP_SYNC_VS_HIGH)
2247 flags |= DRM_MODE_FLAG_PVSYNC;
2248 else
2249 flags |= DRM_MODE_FLAG_NVSYNC;
2250 } else {
2251 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2252 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2253 flags |= DRM_MODE_FLAG_PHSYNC;
2254 else
2255 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002256
Xiong Zhang63000ef2013-06-28 12:59:06 +08002257 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2258 flags |= DRM_MODE_FLAG_PVSYNC;
2259 else
2260 flags |= DRM_MODE_FLAG_NVSYNC;
2261 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002262
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002263 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002264
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002265 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2266 tmp & DP_COLOR_RANGE_16_235)
2267 pipe_config->limited_color_range = true;
2268
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002269 pipe_config->has_dp_encoder = true;
2270
2271 intel_dp_get_m_n(crtc, pipe_config);
2272
Ville Syrjälä18442d02013-09-13 16:00:08 +03002273 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002274 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2275 pipe_config->port_clock = 162000;
2276 else
2277 pipe_config->port_clock = 270000;
2278 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002279
2280 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2281 &pipe_config->dp_m_n);
2282
2283 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2284 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2285
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002286 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002287
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002288 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2289 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2290 /*
2291 * This is a big fat ugly hack.
2292 *
2293 * Some machines in UEFI boot mode provide us a VBT that has 18
2294 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2295 * unknown we fail to light up. Yet the same BIOS boots up with
2296 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2297 * max, not what it tells us to use.
2298 *
2299 * Note: This will still be broken if the eDP panel is not lit
2300 * up by the BIOS, and thus we can't get the mode at module
2301 * load.
2302 */
2303 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2304 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2305 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2306 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002307}
2308
Daniel Vettere8cb4552012-07-01 13:05:48 +02002309static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002310{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002311 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002312 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002313 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002315 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002316 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002317
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002318 if (HAS_PSR(dev) && !HAS_DDI(dev))
2319 intel_psr_disable(intel_dp);
2320
Daniel Vetter6cb49832012-05-20 17:14:50 +02002321 /* Make sure the panel is off before trying to change the mode. But also
2322 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002323 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002324 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002325 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002326 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002327
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002328 /* disable the port before the pipe on g4x */
2329 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002330 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002331}
2332
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002333static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002334{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002335 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002336 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002337
Ville Syrjälä49277c32014-03-31 18:21:26 +03002338 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002339 if (port == PORT_A)
2340 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002341}
2342
2343static void vlv_post_disable_dp(struct intel_encoder *encoder)
2344{
2345 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2346
2347 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002348}
2349
Ville Syrjälä580d3812014-04-09 13:29:00 +03002350static void chv_post_disable_dp(struct intel_encoder *encoder)
2351{
2352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2353 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2354 struct drm_device *dev = encoder->base.dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct intel_crtc *intel_crtc =
2357 to_intel_crtc(encoder->base.crtc);
2358 enum dpio_channel ch = vlv_dport_to_channel(dport);
2359 enum pipe pipe = intel_crtc->pipe;
2360 u32 val;
2361
2362 intel_dp_link_down(intel_dp);
2363
2364 mutex_lock(&dev_priv->dpio_lock);
2365
2366 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002368 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002369 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002370
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002371 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2372 val |= CHV_PCS_REQ_SOFTRESET_EN;
2373 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2374
2375 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002376 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002377 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2378
2379 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2380 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2381 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002382
2383 mutex_unlock(&dev_priv->dpio_lock);
2384}
2385
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002386static void
2387_intel_dp_set_link_train(struct intel_dp *intel_dp,
2388 uint32_t *DP,
2389 uint8_t dp_train_pat)
2390{
2391 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2392 struct drm_device *dev = intel_dig_port->base.base.dev;
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 enum port port = intel_dig_port->port;
2395
2396 if (HAS_DDI(dev)) {
2397 uint32_t temp = I915_READ(DP_TP_CTL(port));
2398
2399 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2400 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2401 else
2402 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2403
2404 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2405 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2406 case DP_TRAINING_PATTERN_DISABLE:
2407 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2408
2409 break;
2410 case DP_TRAINING_PATTERN_1:
2411 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2412 break;
2413 case DP_TRAINING_PATTERN_2:
2414 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2415 break;
2416 case DP_TRAINING_PATTERN_3:
2417 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2418 break;
2419 }
2420 I915_WRITE(DP_TP_CTL(port), temp);
2421
2422 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2423 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2424
2425 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2426 case DP_TRAINING_PATTERN_DISABLE:
2427 *DP |= DP_LINK_TRAIN_OFF_CPT;
2428 break;
2429 case DP_TRAINING_PATTERN_1:
2430 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2431 break;
2432 case DP_TRAINING_PATTERN_2:
2433 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2434 break;
2435 case DP_TRAINING_PATTERN_3:
2436 DRM_ERROR("DP training pattern 3 not supported\n");
2437 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2438 break;
2439 }
2440
2441 } else {
2442 if (IS_CHERRYVIEW(dev))
2443 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2444 else
2445 *DP &= ~DP_LINK_TRAIN_MASK;
2446
2447 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2448 case DP_TRAINING_PATTERN_DISABLE:
2449 *DP |= DP_LINK_TRAIN_OFF;
2450 break;
2451 case DP_TRAINING_PATTERN_1:
2452 *DP |= DP_LINK_TRAIN_PAT_1;
2453 break;
2454 case DP_TRAINING_PATTERN_2:
2455 *DP |= DP_LINK_TRAIN_PAT_2;
2456 break;
2457 case DP_TRAINING_PATTERN_3:
2458 if (IS_CHERRYVIEW(dev)) {
2459 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2460 } else {
2461 DRM_ERROR("DP training pattern 3 not supported\n");
2462 *DP |= DP_LINK_TRAIN_PAT_2;
2463 }
2464 break;
2465 }
2466 }
2467}
2468
2469static void intel_dp_enable_port(struct intel_dp *intel_dp)
2470{
2471 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002474 /* enable with pattern 1 (as per spec) */
2475 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2476 DP_TRAINING_PATTERN_1);
2477
2478 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2479 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002480
2481 /*
2482 * Magic for VLV/CHV. We _must_ first set up the register
2483 * without actually enabling the port, and then do another
2484 * write to enable the port. Otherwise link training will
2485 * fail when the power sequencer is freshly used for this port.
2486 */
2487 intel_dp->DP |= DP_PORT_EN;
2488
2489 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2490 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002491}
2492
Daniel Vettere8cb4552012-07-01 13:05:48 +02002493static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002494{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002495 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2496 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002498 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002499 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002500
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002501 if (WARN_ON(dp_reg & DP_PORT_EN))
2502 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002503
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002504 pps_lock(intel_dp);
2505
2506 if (IS_VALLEYVIEW(dev))
2507 vlv_init_panel_power_sequencer(intel_dp);
2508
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002509 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002510
2511 edp_panel_vdd_on(intel_dp);
2512 edp_panel_on(intel_dp);
2513 edp_panel_vdd_off(intel_dp, true);
2514
2515 pps_unlock(intel_dp);
2516
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002517 if (IS_VALLEYVIEW(dev))
2518 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2519
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002520 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2521 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002523 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002525 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002526 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2527 pipe_name(crtc->pipe));
2528 intel_audio_codec_enable(encoder);
2529 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002530}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002531
Jani Nikulaecff4f32013-09-06 07:38:29 +03002532static void g4x_enable_dp(struct intel_encoder *encoder)
2533{
Jani Nikula828f5c62013-09-05 16:44:45 +03002534 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2535
Jani Nikulaecff4f32013-09-06 07:38:29 +03002536 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002537 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002538}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002539
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002540static void vlv_enable_dp(struct intel_encoder *encoder)
2541{
Jani Nikula828f5c62013-09-05 16:44:45 +03002542 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2543
Daniel Vetter4be73782014-01-17 14:39:48 +01002544 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002545 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002546}
2547
Jani Nikulaecff4f32013-09-06 07:38:29 +03002548static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002550 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002551 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002552
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002553 intel_dp_prepare(encoder);
2554
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002555 /* Only ilk+ has port A */
2556 if (dport->port == PORT_A) {
2557 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002558 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002559 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002560}
2561
Ville Syrjälä83b84592014-10-16 21:29:51 +03002562static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2563{
2564 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2565 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2566 enum pipe pipe = intel_dp->pps_pipe;
2567 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2568
2569 edp_panel_vdd_off_sync(intel_dp);
2570
2571 /*
2572 * VLV seems to get confused when multiple power seqeuencers
2573 * have the same port selected (even if only one has power/vdd
2574 * enabled). The failure manifests as vlv_wait_port_ready() failing
2575 * CHV on the other hand doesn't seem to mind having the same port
2576 * selected in multiple power seqeuencers, but let's clear the
2577 * port select always when logically disconnecting a power sequencer
2578 * from a port.
2579 */
2580 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2581 pipe_name(pipe), port_name(intel_dig_port->port));
2582 I915_WRITE(pp_on_reg, 0);
2583 POSTING_READ(pp_on_reg);
2584
2585 intel_dp->pps_pipe = INVALID_PIPE;
2586}
2587
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002588static void vlv_steal_power_sequencer(struct drm_device *dev,
2589 enum pipe pipe)
2590{
2591 struct drm_i915_private *dev_priv = dev->dev_private;
2592 struct intel_encoder *encoder;
2593
2594 lockdep_assert_held(&dev_priv->pps_mutex);
2595
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002596 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2597 return;
2598
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002599 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2600 base.head) {
2601 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002602 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002603
2604 if (encoder->type != INTEL_OUTPUT_EDP)
2605 continue;
2606
2607 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002608 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002609
2610 if (intel_dp->pps_pipe != pipe)
2611 continue;
2612
2613 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002614 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002615
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002616 WARN(encoder->connectors_active,
2617 "stealing pipe %c power sequencer from active eDP port %c\n",
2618 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002619
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002620 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002621 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002622 }
2623}
2624
2625static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2626{
2627 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2628 struct intel_encoder *encoder = &intel_dig_port->base;
2629 struct drm_device *dev = encoder->base.dev;
2630 struct drm_i915_private *dev_priv = dev->dev_private;
2631 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002632
2633 lockdep_assert_held(&dev_priv->pps_mutex);
2634
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002635 if (!is_edp(intel_dp))
2636 return;
2637
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002638 if (intel_dp->pps_pipe == crtc->pipe)
2639 return;
2640
2641 /*
2642 * If another power sequencer was being used on this
2643 * port previously make sure to turn off vdd there while
2644 * we still have control of it.
2645 */
2646 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002647 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002648
2649 /*
2650 * We may be stealing the power
2651 * sequencer from another port.
2652 */
2653 vlv_steal_power_sequencer(dev, crtc->pipe);
2654
2655 /* now it's all ours */
2656 intel_dp->pps_pipe = crtc->pipe;
2657
2658 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2659 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2660
2661 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002662 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2663 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002664}
2665
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002666static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2667{
2668 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2669 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002670 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002671 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002672 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002673 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674 int pipe = intel_crtc->pipe;
2675 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002676
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002677 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002678
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002679 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002680 val = 0;
2681 if (pipe)
2682 val |= (1<<21);
2683 else
2684 val &= ~(1<<21);
2685 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002686 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2687 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2688 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002689
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002690 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002691
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002692 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002693}
2694
Jani Nikulaecff4f32013-09-06 07:38:29 +03002695static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002696{
2697 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2698 struct drm_device *dev = encoder->base.dev;
2699 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002700 struct intel_crtc *intel_crtc =
2701 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002702 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002703 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002704
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002705 intel_dp_prepare(encoder);
2706
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002708 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002709 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002710 DPIO_PCS_TX_LANE2_RESET |
2711 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002712 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002713 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2714 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2715 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2716 DPIO_PCS_CLK_SOFT_RESET);
2717
2718 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002719 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2720 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2721 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002722 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002723}
2724
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002725static void chv_pre_enable_dp(struct intel_encoder *encoder)
2726{
2727 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2728 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2729 struct drm_device *dev = encoder->base.dev;
2730 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002731 struct intel_crtc *intel_crtc =
2732 to_intel_crtc(encoder->base.crtc);
2733 enum dpio_channel ch = vlv_dport_to_channel(dport);
2734 int pipe = intel_crtc->pipe;
2735 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002736 u32 val;
2737
2738 mutex_lock(&dev_priv->dpio_lock);
2739
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002740 /* allow hardware to manage TX FIFO reset source */
2741 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2742 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2743 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2744
2745 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2746 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2747 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2748
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002749 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002750 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002751 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002752 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002753
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002754 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2755 val |= CHV_PCS_REQ_SOFTRESET_EN;
2756 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2757
2758 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002759 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002760 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2761
2762 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2763 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2764 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002765
2766 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002767 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002768 /* Set the upar bit */
2769 data = (i == 1) ? 0x0 : 0x1;
2770 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2771 data << DPIO_UPAR_SHIFT);
2772 }
2773
2774 /* Data lane stagger programming */
2775 /* FIXME: Fix up value only after power analysis */
2776
2777 mutex_unlock(&dev_priv->dpio_lock);
2778
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002779 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002780}
2781
Ville Syrjälä9197c882014-04-09 13:29:05 +03002782static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2783{
2784 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2785 struct drm_device *dev = encoder->base.dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc =
2788 to_intel_crtc(encoder->base.crtc);
2789 enum dpio_channel ch = vlv_dport_to_channel(dport);
2790 enum pipe pipe = intel_crtc->pipe;
2791 u32 val;
2792
Ville Syrjälä625695f2014-06-28 02:04:02 +03002793 intel_dp_prepare(encoder);
2794
Ville Syrjälä9197c882014-04-09 13:29:05 +03002795 mutex_lock(&dev_priv->dpio_lock);
2796
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002797 /* program left/right clock distribution */
2798 if (pipe != PIPE_B) {
2799 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2800 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2801 if (ch == DPIO_CH0)
2802 val |= CHV_BUFLEFTENA1_FORCE;
2803 if (ch == DPIO_CH1)
2804 val |= CHV_BUFRIGHTENA1_FORCE;
2805 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2806 } else {
2807 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2808 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2809 if (ch == DPIO_CH0)
2810 val |= CHV_BUFLEFTENA2_FORCE;
2811 if (ch == DPIO_CH1)
2812 val |= CHV_BUFRIGHTENA2_FORCE;
2813 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2814 }
2815
Ville Syrjälä9197c882014-04-09 13:29:05 +03002816 /* program clock channel usage */
2817 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2818 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2819 if (pipe != PIPE_B)
2820 val &= ~CHV_PCS_USEDCLKCHANNEL;
2821 else
2822 val |= CHV_PCS_USEDCLKCHANNEL;
2823 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2824
2825 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2826 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2827 if (pipe != PIPE_B)
2828 val &= ~CHV_PCS_USEDCLKCHANNEL;
2829 else
2830 val |= CHV_PCS_USEDCLKCHANNEL;
2831 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2832
2833 /*
2834 * This a a bit weird since generally CL
2835 * matches the pipe, but here we need to
2836 * pick the CL based on the port.
2837 */
2838 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2839 if (pipe != PIPE_B)
2840 val &= ~CHV_CMN_USEDCLKCHANNEL;
2841 else
2842 val |= CHV_CMN_USEDCLKCHANNEL;
2843 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2844
2845 mutex_unlock(&dev_priv->dpio_lock);
2846}
2847
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002848/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002849 * Native read with retry for link status and receiver capability reads for
2850 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002851 *
2852 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2853 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002854 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002855static ssize_t
2856intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2857 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002858{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002859 ssize_t ret;
2860 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002861
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002862 /*
2863 * Sometime we just get the same incorrect byte repeated
2864 * over the entire buffer. Doing just one throw away read
2865 * initially seems to "solve" it.
2866 */
2867 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2868
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002869 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002870 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2871 if (ret == size)
2872 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002873 msleep(1);
2874 }
2875
Jani Nikula9d1a1032014-03-14 16:51:15 +02002876 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002877}
2878
2879/*
2880 * Fetch AUX CH registers 0x202 - 0x207 which contain
2881 * link status information
2882 */
2883static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002884intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002885{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002886 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2887 DP_LANE0_1_STATUS,
2888 link_status,
2889 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002890}
2891
Paulo Zanoni11002442014-06-13 18:45:41 -03002892/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002893static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002894intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002895{
Paulo Zanoni30add222012-10-26 19:05:45 -02002896 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302897 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002898 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002899
Vandana Kannan93147262014-11-18 15:45:29 +05302900 if (IS_BROXTON(dev))
2901 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2902 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302903 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302904 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002905 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302906 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302907 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002908 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302909 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002910 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302911 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002912 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302913 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002914}
2915
2916static uint8_t
2917intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2918{
Paulo Zanoni30add222012-10-26 19:05:45 -02002919 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002920 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002921
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002922 if (INTEL_INFO(dev)->gen >= 9) {
2923 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2924 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2925 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2926 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2927 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2928 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2929 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302930 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2931 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002932 default:
2933 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2934 }
2935 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002936 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2938 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2941 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2942 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2943 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002944 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002946 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002947 } else if (IS_VALLEYVIEW(dev)) {
2948 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2952 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2953 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2954 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002956 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302957 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002958 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002959 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002960 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2962 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2963 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2965 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002966 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302967 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002968 }
2969 } else {
2970 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2972 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2974 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2976 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002978 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002980 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002981 }
2982}
2983
Daniel Vetter5829975c2015-04-16 11:36:52 +02002984static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002985{
2986 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2987 struct drm_i915_private *dev_priv = dev->dev_private;
2988 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002989 struct intel_crtc *intel_crtc =
2990 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002991 unsigned long demph_reg_value, preemph_reg_value,
2992 uniqtranscale_reg_value;
2993 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002994 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002995 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996
2997 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302998 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002999 preemph_reg_value = 0x0004000;
3000 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003002 demph_reg_value = 0x2B405555;
3003 uniqtranscale_reg_value = 0x552AB83A;
3004 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003006 demph_reg_value = 0x2B404040;
3007 uniqtranscale_reg_value = 0x5548B83A;
3008 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303009 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003010 demph_reg_value = 0x2B245555;
3011 uniqtranscale_reg_value = 0x5560B83A;
3012 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003014 demph_reg_value = 0x2B405555;
3015 uniqtranscale_reg_value = 0x5598DA3A;
3016 break;
3017 default:
3018 return 0;
3019 }
3020 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 preemph_reg_value = 0x0002000;
3023 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003025 demph_reg_value = 0x2B404040;
3026 uniqtranscale_reg_value = 0x5552B83A;
3027 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303028 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003029 demph_reg_value = 0x2B404848;
3030 uniqtranscale_reg_value = 0x5580B83A;
3031 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 demph_reg_value = 0x2B404040;
3034 uniqtranscale_reg_value = 0x55ADDA3A;
3035 break;
3036 default:
3037 return 0;
3038 }
3039 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041 preemph_reg_value = 0x0000000;
3042 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044 demph_reg_value = 0x2B305555;
3045 uniqtranscale_reg_value = 0x5570B83A;
3046 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303047 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003048 demph_reg_value = 0x2B2B4040;
3049 uniqtranscale_reg_value = 0x55ADDA3A;
3050 break;
3051 default:
3052 return 0;
3053 }
3054 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003056 preemph_reg_value = 0x0006000;
3057 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003059 demph_reg_value = 0x1B405555;
3060 uniqtranscale_reg_value = 0x55ADDA3A;
3061 break;
3062 default:
3063 return 0;
3064 }
3065 break;
3066 default:
3067 return 0;
3068 }
3069
Chris Wilson0980a602013-07-26 19:57:35 +01003070 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003071 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3072 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3073 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003075 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3076 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3077 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3078 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003079 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003080
3081 return 0;
3082}
3083
Daniel Vetter5829975c2015-04-16 11:36:52 +02003084static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085{
3086 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3089 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003090 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003091 uint8_t train_set = intel_dp->train_set[0];
3092 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003093 enum pipe pipe = intel_crtc->pipe;
3094 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003095
3096 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003098 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003100 deemph_reg_value = 128;
3101 margin_reg_value = 52;
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003104 deemph_reg_value = 128;
3105 margin_reg_value = 77;
3106 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303107 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003108 deemph_reg_value = 128;
3109 margin_reg_value = 102;
3110 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003112 deemph_reg_value = 128;
3113 margin_reg_value = 154;
3114 /* FIXME extra to set for 1200 */
3115 break;
3116 default:
3117 return 0;
3118 }
3119 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303120 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003121 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003123 deemph_reg_value = 85;
3124 margin_reg_value = 78;
3125 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003127 deemph_reg_value = 85;
3128 margin_reg_value = 116;
3129 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 deemph_reg_value = 85;
3132 margin_reg_value = 154;
3133 break;
3134 default:
3135 return 0;
3136 }
3137 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003139 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141 deemph_reg_value = 64;
3142 margin_reg_value = 104;
3143 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145 deemph_reg_value = 64;
3146 margin_reg_value = 154;
3147 break;
3148 default:
3149 return 0;
3150 }
3151 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003153 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003155 deemph_reg_value = 43;
3156 margin_reg_value = 154;
3157 break;
3158 default:
3159 return 0;
3160 }
3161 break;
3162 default:
3163 return 0;
3164 }
3165
3166 mutex_lock(&dev_priv->dpio_lock);
3167
3168 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003169 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3170 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003171 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3172 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003173 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3174
3175 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3176 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003177 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3178 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003179 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003180
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003181 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3182 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3183 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3184 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3185
3186 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3187 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3188 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3189 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3190
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003191 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003192 for (i = 0; i < 4; i++) {
3193 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3194 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3195 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3196 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3197 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003198
3199 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003200 for (i = 0; i < 4; i++) {
3201 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003202 val &= ~DPIO_SWING_MARGIN000_MASK;
3203 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003204 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3205 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003206
3207 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003208 for (i = 0; i < 4; i++) {
3209 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3210 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3211 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3212 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003213
3214 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003216 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003218
3219 /*
3220 * The document said it needs to set bit 27 for ch0 and bit 26
3221 * for ch1. Might be a typo in the doc.
3222 * For now, for this unique transition scale selection, set bit
3223 * 27 for ch0 and ch1.
3224 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003225 for (i = 0; i < 4; i++) {
3226 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3227 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3228 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3229 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003230
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003231 for (i = 0; i < 4; i++) {
3232 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3233 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3234 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3235 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3236 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003237 }
3238
3239 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003240 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3241 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3242 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3243
3244 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3245 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3246 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003247
3248 /* LRC Bypass */
3249 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3250 val |= DPIO_LRC_BYPASS;
3251 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3252
3253 mutex_unlock(&dev_priv->dpio_lock);
3254
3255 return 0;
3256}
3257
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003258static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003259intel_get_adjust_train(struct intel_dp *intel_dp,
3260 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003261{
3262 uint8_t v = 0;
3263 uint8_t p = 0;
3264 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003265 uint8_t voltage_max;
3266 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003267
Jesse Barnes33a34e42010-09-08 12:42:02 -07003268 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003269 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3270 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003271
3272 if (this_v > v)
3273 v = this_v;
3274 if (this_p > p)
3275 p = this_p;
3276 }
3277
Keith Packard1a2eb462011-11-16 16:26:07 -08003278 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003279 if (v >= voltage_max)
3280 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281
Keith Packard1a2eb462011-11-16 16:26:07 -08003282 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3283 if (p >= preemph_max)
3284 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003285
3286 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003287 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003288}
3289
3290static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003291gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003293 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003294
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003295 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003297 default:
3298 signal_levels |= DP_VOLTAGE_0_4;
3299 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303300 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003301 signal_levels |= DP_VOLTAGE_0_6;
3302 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303303 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003304 signal_levels |= DP_VOLTAGE_0_8;
3305 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003307 signal_levels |= DP_VOLTAGE_1_2;
3308 break;
3309 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003310 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303311 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003312 default:
3313 signal_levels |= DP_PRE_EMPHASIS_0;
3314 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003316 signal_levels |= DP_PRE_EMPHASIS_3_5;
3317 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003319 signal_levels |= DP_PRE_EMPHASIS_6;
3320 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322 signal_levels |= DP_PRE_EMPHASIS_9_5;
3323 break;
3324 }
3325 return signal_levels;
3326}
3327
Zhenyu Wange3421a12010-04-08 09:43:27 +08003328/* Gen6's DP voltage swing and pre-emphasis control */
3329static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003330gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003331{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003332 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3333 DP_TRAIN_PRE_EMPHASIS_MASK);
3334 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003337 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003339 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003342 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3344 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003345 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003348 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003349 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003350 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3351 "0x%x\n", signal_levels);
3352 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003353 }
3354}
3355
Keith Packard1a2eb462011-11-16 16:26:07 -08003356/* Gen7's DP voltage swing and pre-emphasis control */
3357static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003358gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003359{
3360 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3361 DP_TRAIN_PRE_EMPHASIS_MASK);
3362 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003364 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003366 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303367 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003368 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3369
Sonika Jindalbd600182014-08-08 16:23:41 +05303370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003371 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003373 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3374
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003376 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003378 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3379
3380 default:
3381 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3382 "0x%x\n", signal_levels);
3383 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3384 }
3385}
3386
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003387/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3388static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003389hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003390{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003391 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3392 DP_TRAIN_PRE_EMPHASIS_MASK);
3393 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303395 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303397 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303399 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303401 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003402
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303404 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303406 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303407 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303408 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003409
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303411 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303413 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303414
3415 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3416 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003417 default:
3418 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3419 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303420 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003421 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003422}
3423
Daniel Vetter5829975c2015-04-16 11:36:52 +02003424static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303425{
3426 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3427 enum port port = dport->port;
3428 struct drm_device *dev = dport->base.base.dev;
3429 struct intel_encoder *encoder = &dport->base;
3430 uint8_t train_set = intel_dp->train_set[0];
3431 uint32_t level = 0;
3432
3433 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3434 DP_TRAIN_PRE_EMPHASIS_MASK);
3435 switch (signal_levels) {
3436 default:
3437 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3439 level = 0;
3440 break;
3441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3442 level = 1;
3443 break;
3444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3445 level = 2;
3446 break;
3447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3448 level = 3;
3449 break;
3450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3451 level = 4;
3452 break;
3453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3454 level = 5;
3455 break;
3456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3457 level = 6;
3458 break;
3459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3460 level = 7;
3461 break;
3462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3463 level = 8;
3464 break;
3465 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3466 level = 9;
3467 break;
3468 }
3469
3470 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3471}
3472
Paulo Zanonif0a34242012-12-06 16:51:50 -02003473/* Properly updates "DP" with the correct signal levels. */
3474static void
3475intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3476{
3477 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003478 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003479 struct drm_device *dev = intel_dig_port->base.base.dev;
3480 uint32_t signal_levels, mask;
3481 uint8_t train_set = intel_dp->train_set[0];
3482
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303483 if (IS_BROXTON(dev)) {
3484 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003485 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303486 mask = 0;
3487 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003488 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003489 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003490 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003491 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003492 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003493 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003494 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003495 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003496 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003497 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003498 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003499 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003500 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003501 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3502 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003503 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003504 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3505 }
3506
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303507 if (mask)
3508 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3509
3510 DRM_DEBUG_KMS("Using vswing level %d\n",
3511 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3512 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3513 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3514 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003515
3516 *DP = (*DP & ~mask) | signal_levels;
3517}
3518
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003519static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003520intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003521 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003522 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003524 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3525 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003526 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003527 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3528 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003530 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003531
Jani Nikula70aff662013-09-27 15:10:44 +03003532 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003533 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003534
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003535 buf[0] = dp_train_pat;
3536 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003537 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003538 /* don't write DP_TRAINING_LANEx_SET on disable */
3539 len = 1;
3540 } else {
3541 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3542 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3543 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003544 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003545
Jani Nikula9d1a1032014-03-14 16:51:15 +02003546 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3547 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003548
3549 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550}
3551
Jani Nikula70aff662013-09-27 15:10:44 +03003552static bool
3553intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3554 uint8_t dp_train_pat)
3555{
Mika Kahola4e96c972015-04-29 09:17:39 +03003556 if (!intel_dp->train_set_valid)
3557 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003558 intel_dp_set_signal_levels(intel_dp, DP);
3559 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3560}
3561
3562static bool
3563intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003564 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003565{
3566 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3567 struct drm_device *dev = intel_dig_port->base.base.dev;
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569 int ret;
3570
3571 intel_get_adjust_train(intel_dp, link_status);
3572 intel_dp_set_signal_levels(intel_dp, DP);
3573
3574 I915_WRITE(intel_dp->output_reg, *DP);
3575 POSTING_READ(intel_dp->output_reg);
3576
Jani Nikula9d1a1032014-03-14 16:51:15 +02003577 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3578 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003579
3580 return ret == intel_dp->lane_count;
3581}
3582
Imre Deak3ab9c632013-05-03 12:57:41 +03003583static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3584{
3585 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3586 struct drm_device *dev = intel_dig_port->base.base.dev;
3587 struct drm_i915_private *dev_priv = dev->dev_private;
3588 enum port port = intel_dig_port->port;
3589 uint32_t val;
3590
3591 if (!HAS_DDI(dev))
3592 return;
3593
3594 val = I915_READ(DP_TP_CTL(port));
3595 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3596 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3597 I915_WRITE(DP_TP_CTL(port), val);
3598
3599 /*
3600 * On PORT_A we can have only eDP in SST mode. There the only reason
3601 * we need to set idle transmission mode is to work around a HW issue
3602 * where we enable the pipe while not in idle link-training mode.
3603 * In this case there is requirement to wait for a minimum number of
3604 * idle patterns to be sent.
3605 */
3606 if (port == PORT_A)
3607 return;
3608
3609 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3610 1))
3611 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3612}
3613
Jesse Barnes33a34e42010-09-08 12:42:02 -07003614/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003615void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003616intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003617{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003618 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003619 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003620 int i;
3621 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003622 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003623 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003624 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003626 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003627 intel_ddi_prepare_link_retrain(encoder);
3628
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003629 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003630 link_config[0] = intel_dp->link_bw;
3631 link_config[1] = intel_dp->lane_count;
3632 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3633 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003634 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003635 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303636 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3637 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003638
3639 link_config[0] = 0;
3640 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003641 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642
3643 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003644
Jani Nikula70aff662013-09-27 15:10:44 +03003645 /* clock recovery */
3646 if (!intel_dp_reset_link_train(intel_dp, &DP,
3647 DP_TRAINING_PATTERN_1 |
3648 DP_LINK_SCRAMBLING_DISABLE)) {
3649 DRM_ERROR("failed to enable link training\n");
3650 return;
3651 }
3652
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003654 voltage_tries = 0;
3655 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003656 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003657 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658
Daniel Vettera7c96552012-10-18 10:15:30 +02003659 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003660 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3661 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003662 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003663 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003664
Daniel Vetter01916272012-10-18 10:15:25 +02003665 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003666 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003667 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003668 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003669
Mika Kahola4e96c972015-04-29 09:17:39 +03003670 /*
3671 * if we used previously trained voltage and pre-emphasis values
3672 * and we don't get clock recovery, reset link training values
3673 */
3674 if (intel_dp->train_set_valid) {
3675 DRM_DEBUG_KMS("clock recovery not ok, reset");
3676 /* clear the flag as we are not reusing train set */
3677 intel_dp->train_set_valid = false;
3678 if (!intel_dp_reset_link_train(intel_dp, &DP,
3679 DP_TRAINING_PATTERN_1 |
3680 DP_LINK_SCRAMBLING_DISABLE)) {
3681 DRM_ERROR("failed to enable link training\n");
3682 return;
3683 }
3684 continue;
3685 }
3686
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003687 /* Check to see if we've tried the max voltage */
3688 for (i = 0; i < intel_dp->lane_count; i++)
3689 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3690 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003691 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003692 ++loop_tries;
3693 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003694 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003695 break;
3696 }
Jani Nikula70aff662013-09-27 15:10:44 +03003697 intel_dp_reset_link_train(intel_dp, &DP,
3698 DP_TRAINING_PATTERN_1 |
3699 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003700 voltage_tries = 0;
3701 continue;
3702 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003703
3704 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003705 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003706 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003707 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003708 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003709 break;
3710 }
3711 } else
3712 voltage_tries = 0;
3713 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003714
Jani Nikula70aff662013-09-27 15:10:44 +03003715 /* Update training set as requested by target */
3716 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3717 DRM_ERROR("failed to update link training\n");
3718 break;
3719 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003720 }
3721
Jesse Barnes33a34e42010-09-08 12:42:02 -07003722 intel_dp->DP = DP;
3723}
3724
Paulo Zanonic19b0662012-10-15 15:51:41 -03003725void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003726intel_dp_complete_link_train(struct intel_dp *intel_dp)
3727{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003728 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003729 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003730 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003731 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3732
3733 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3734 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3735 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003736
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003737 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003738 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003739 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003740 DP_LINK_SCRAMBLING_DISABLE)) {
3741 DRM_ERROR("failed to start channel equalization\n");
3742 return;
3743 }
3744
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003745 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003746 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003747 channel_eq = false;
3748 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003749 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003750
Jesse Barnes37f80972011-01-05 14:45:24 -08003751 if (cr_tries > 5) {
3752 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003753 break;
3754 }
3755
Daniel Vettera7c96552012-10-18 10:15:30 +02003756 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003757 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3758 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003759 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003760 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003761
Jesse Barnes37f80972011-01-05 14:45:24 -08003762 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003763 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003764 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003765 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003766 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003767 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003768 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003769 cr_tries++;
3770 continue;
3771 }
3772
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003773 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003774 channel_eq = true;
3775 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003776 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003777
Jesse Barnes37f80972011-01-05 14:45:24 -08003778 /* Try 5 times, then try clock recovery if that fails */
3779 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003780 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003781 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003782 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003783 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003784 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003785 tries = 0;
3786 cr_tries++;
3787 continue;
3788 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003789
Jani Nikula70aff662013-09-27 15:10:44 +03003790 /* Update training set as requested by target */
3791 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3792 DRM_ERROR("failed to update link training\n");
3793 break;
3794 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003795 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003796 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003797
Imre Deak3ab9c632013-05-03 12:57:41 +03003798 intel_dp_set_idle_link_train(intel_dp);
3799
3800 intel_dp->DP = DP;
3801
Mika Kahola4e96c972015-04-29 09:17:39 +03003802 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003803 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003804 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003805 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003806}
3807
3808void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3809{
Jani Nikula70aff662013-09-27 15:10:44 +03003810 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003811 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003812}
3813
3814static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003815intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003816{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003817 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003818 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003819 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003820 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003821 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003822
Daniel Vetterbc76e322014-05-20 22:46:50 +02003823 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003824 return;
3825
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003826 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003827 return;
3828
Zhao Yakui28c97732009-10-09 11:39:41 +08003829 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003830
Imre Deakbc7d38a2013-05-16 14:40:36 +03003831 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003832 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003833 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003834 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003835 if (IS_CHERRYVIEW(dev))
3836 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3837 else
3838 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003839 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003840 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003841 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003842
Daniel Vetter493a7082012-05-30 12:31:56 +02003843 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003844 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003845 /* Hardware workaround: leaving our transcoder select
3846 * set to transcoder B while it's off will prevent the
3847 * corresponding HDMI output on transcoder A.
3848 *
3849 * Combine this with another hardware workaround:
3850 * transcoder select bit can only be cleared while the
3851 * port is enabled.
3852 */
3853 DP &= ~DP_PIPEB_SELECT;
3854 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003855 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003856 }
3857
Wu Fengguang832afda2011-12-09 20:42:21 +08003858 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003859 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3860 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003861 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003862}
3863
Keith Packard26d61aa2011-07-25 20:01:09 -07003864static bool
3865intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003866{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003867 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3868 struct drm_device *dev = dig_port->base.base.dev;
3869 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303870 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003871
Jani Nikula9d1a1032014-03-14 16:51:15 +02003872 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3873 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003874 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003875
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003876 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003877
Adam Jacksonedb39242012-09-18 10:58:49 -04003878 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3879 return false; /* DPCD not present */
3880
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003881 /* Check if the panel supports PSR */
3882 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003883 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003884 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3885 intel_dp->psr_dpcd,
3886 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003887 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3888 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003889 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003890 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303891
3892 if (INTEL_INFO(dev)->gen >= 9 &&
3893 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3894 uint8_t frame_sync_cap;
3895
3896 dev_priv->psr.sink_support = true;
3897 intel_dp_dpcd_read_wake(&intel_dp->aux,
3898 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3899 &frame_sync_cap, 1);
3900 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3901 /* PSR2 needs frame sync as well */
3902 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3903 DRM_DEBUG_KMS("PSR2 %s on sink",
3904 dev_priv->psr.psr2_support ? "supported" : "not supported");
3905 }
Jani Nikula50003932013-09-20 16:42:17 +03003906 }
3907
Jani Nikula7809a612014-10-29 11:03:26 +02003908 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003909 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003910 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3911 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003912 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003913 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003914 } else
3915 intel_dp->use_tps3 = false;
3916
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303917 /* Intermediate frequency support */
3918 if (is_edp(intel_dp) &&
3919 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3920 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3921 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003922 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003923 int i;
3924
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303925 intel_dp_dpcd_read_wake(&intel_dp->aux,
3926 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003927 sink_rates,
3928 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003929
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003930 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3931 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003932
3933 if (val == 0)
3934 break;
3935
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003936 intel_dp->sink_rates[i] = val * 200;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003937 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003938 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303939 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003940
3941 intel_dp_print_rates(intel_dp);
3942
Adam Jacksonedb39242012-09-18 10:58:49 -04003943 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3944 DP_DWN_STRM_PORT_PRESENT))
3945 return true; /* native DP sink */
3946
3947 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3948 return true; /* no per-port downstream info */
3949
Jani Nikula9d1a1032014-03-14 16:51:15 +02003950 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3951 intel_dp->downstream_ports,
3952 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003953 return false; /* downstream port status fetch failed */
3954
3955 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003956}
3957
Adam Jackson0d198322012-05-14 16:05:47 -04003958static void
3959intel_dp_probe_oui(struct intel_dp *intel_dp)
3960{
3961 u8 buf[3];
3962
3963 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3964 return;
3965
Jani Nikula9d1a1032014-03-14 16:51:15 +02003966 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003967 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3968 buf[0], buf[1], buf[2]);
3969
Jani Nikula9d1a1032014-03-14 16:51:15 +02003970 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003971 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3972 buf[0], buf[1], buf[2]);
3973}
3974
Dave Airlie0e32b392014-05-02 14:02:48 +10003975static bool
3976intel_dp_probe_mst(struct intel_dp *intel_dp)
3977{
3978 u8 buf[1];
3979
3980 if (!intel_dp->can_mst)
3981 return false;
3982
3983 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3984 return false;
3985
Dave Airlie0e32b392014-05-02 14:02:48 +10003986 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3987 if (buf[0] & DP_MST_CAP) {
3988 DRM_DEBUG_KMS("Sink is MST capable\n");
3989 intel_dp->is_mst = true;
3990 } else {
3991 DRM_DEBUG_KMS("Sink is not MST capable\n");
3992 intel_dp->is_mst = false;
3993 }
3994 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003995
3996 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3997 return intel_dp->is_mst;
3998}
3999
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004000int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4001{
4002 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4003 struct drm_device *dev = intel_dig_port->base.base.dev;
4004 struct intel_crtc *intel_crtc =
4005 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004006 u8 buf;
4007 int test_crc_count;
4008 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004009
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004010 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004011 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004012
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004013 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004014 return -ENOTTY;
4015
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004016 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004017 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004018
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004019 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004020 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004021 return -EIO;
4022
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004023 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4024 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004025 test_crc_count = buf & DP_TEST_COUNT_MASK;
4026
4027 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004028 if (drm_dp_dpcd_readb(&intel_dp->aux,
4029 DP_TEST_SINK_MISC, &buf) < 0)
4030 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004031 intel_wait_for_vblank(dev, intel_crtc->pipe);
4032 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4033
4034 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004035 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4036 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004037 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004038
Jani Nikula9d1a1032014-03-14 16:51:15 +02004039 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004040 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004041
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004042 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4043 return -EIO;
4044 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4045 buf & ~DP_TEST_SINK_START) < 0)
4046 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004047
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004048 return 0;
4049}
4050
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004051static bool
4052intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4053{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004054 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4055 DP_DEVICE_SERVICE_IRQ_VECTOR,
4056 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004057}
4058
Dave Airlie0e32b392014-05-02 14:02:48 +10004059static bool
4060intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4061{
4062 int ret;
4063
4064 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4065 DP_SINK_COUNT_ESI,
4066 sink_irq_vector, 14);
4067 if (ret != 14)
4068 return false;
4069
4070 return true;
4071}
4072
Todd Previtec5d5ab72015-04-15 08:38:38 -07004073static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004074{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004075 uint8_t test_result = DP_TEST_ACK;
4076 return test_result;
4077}
4078
4079static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4080{
4081 uint8_t test_result = DP_TEST_NAK;
4082 return test_result;
4083}
4084
4085static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4086{
4087 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004088 struct intel_connector *intel_connector = intel_dp->attached_connector;
4089 struct drm_connector *connector = &intel_connector->base;
4090
4091 if (intel_connector->detect_edid == NULL ||
4092 connector->edid_corrupt == 1 ||
4093 intel_dp->aux.i2c_defer_count > 6) {
4094 /* Check EDID read for NACKs, DEFERs and corruption
4095 * (DP CTS 1.2 Core r1.1)
4096 * 4.2.2.4 : Failed EDID read, I2C_NAK
4097 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4098 * 4.2.2.6 : EDID corruption detected
4099 * Use failsafe mode for all cases
4100 */
4101 if (intel_dp->aux.i2c_nack_count > 0 ||
4102 intel_dp->aux.i2c_defer_count > 0)
4103 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4104 intel_dp->aux.i2c_nack_count,
4105 intel_dp->aux.i2c_defer_count);
4106 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4107 } else {
4108 if (!drm_dp_dpcd_write(&intel_dp->aux,
4109 DP_TEST_EDID_CHECKSUM,
4110 &intel_connector->detect_edid->checksum,
4111 1));
4112 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4113
4114 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4115 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4116 }
4117
4118 /* Set test active flag here so userspace doesn't interrupt things */
4119 intel_dp->compliance_test_active = 1;
4120
Todd Previtec5d5ab72015-04-15 08:38:38 -07004121 return test_result;
4122}
4123
4124static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4125{
4126 uint8_t test_result = DP_TEST_NAK;
4127 return test_result;
4128}
4129
4130static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4131{
4132 uint8_t response = DP_TEST_NAK;
4133 uint8_t rxdata = 0;
4134 int status = 0;
4135
Todd Previte559be302015-05-04 07:48:20 -07004136 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004137 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004138 intel_dp->compliance_test_data = 0;
4139
Todd Previtec5d5ab72015-04-15 08:38:38 -07004140 intel_dp->aux.i2c_nack_count = 0;
4141 intel_dp->aux.i2c_defer_count = 0;
4142
4143 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4144 if (status <= 0) {
4145 DRM_DEBUG_KMS("Could not read test request from sink\n");
4146 goto update_status;
4147 }
4148
4149 switch (rxdata) {
4150 case DP_TEST_LINK_TRAINING:
4151 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4152 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4153 response = intel_dp_autotest_link_training(intel_dp);
4154 break;
4155 case DP_TEST_LINK_VIDEO_PATTERN:
4156 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4157 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4158 response = intel_dp_autotest_video_pattern(intel_dp);
4159 break;
4160 case DP_TEST_LINK_EDID_READ:
4161 DRM_DEBUG_KMS("EDID test requested\n");
4162 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4163 response = intel_dp_autotest_edid(intel_dp);
4164 break;
4165 case DP_TEST_LINK_PHY_TEST_PATTERN:
4166 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4167 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4168 response = intel_dp_autotest_phy_pattern(intel_dp);
4169 break;
4170 default:
4171 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4172 break;
4173 }
4174
4175update_status:
4176 status = drm_dp_dpcd_write(&intel_dp->aux,
4177 DP_TEST_RESPONSE,
4178 &response, 1);
4179 if (status <= 0)
4180 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004181}
4182
Dave Airlie0e32b392014-05-02 14:02:48 +10004183static int
4184intel_dp_check_mst_status(struct intel_dp *intel_dp)
4185{
4186 bool bret;
4187
4188 if (intel_dp->is_mst) {
4189 u8 esi[16] = { 0 };
4190 int ret = 0;
4191 int retry;
4192 bool handled;
4193 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4194go_again:
4195 if (bret == true) {
4196
4197 /* check link status - esi[10] = 0x200c */
4198 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4199 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4200 intel_dp_start_link_train(intel_dp);
4201 intel_dp_complete_link_train(intel_dp);
4202 intel_dp_stop_link_train(intel_dp);
4203 }
4204
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004205 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004206 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4207
4208 if (handled) {
4209 for (retry = 0; retry < 3; retry++) {
4210 int wret;
4211 wret = drm_dp_dpcd_write(&intel_dp->aux,
4212 DP_SINK_COUNT_ESI+1,
4213 &esi[1], 3);
4214 if (wret == 3) {
4215 break;
4216 }
4217 }
4218
4219 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4220 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004221 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004222 goto go_again;
4223 }
4224 } else
4225 ret = 0;
4226
4227 return ret;
4228 } else {
4229 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4230 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4231 intel_dp->is_mst = false;
4232 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4233 /* send a hotplug event */
4234 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4235 }
4236 }
4237 return -EINVAL;
4238}
4239
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004240/*
4241 * According to DP spec
4242 * 5.1.2:
4243 * 1. Read DPCD
4244 * 2. Configure link according to Receiver Capabilities
4245 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4246 * 4. Check link status on receipt of hot-plug interrupt
4247 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004248static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004249intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004250{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004251 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004252 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004253 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004254 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004255
Dave Airlie5b215bc2014-08-05 10:40:20 +10004256 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4257
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004258 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004259 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004260
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004261 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004262 return;
4263
Imre Deak1a125d82014-08-18 14:42:46 +03004264 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4265 return;
4266
Keith Packard92fd8fd2011-07-25 19:50:10 -07004267 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004268 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004269 return;
4270 }
4271
Keith Packard92fd8fd2011-07-25 19:50:10 -07004272 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004273 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004274 return;
4275 }
4276
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004277 /* Try to read the source of the interrupt */
4278 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4279 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4280 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004281 drm_dp_dpcd_writeb(&intel_dp->aux,
4282 DP_DEVICE_SERVICE_IRQ_VECTOR,
4283 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004284
4285 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004286 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004287 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4288 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4289 }
4290
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004291 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004292 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004293 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004294 intel_dp_start_link_train(intel_dp);
4295 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004296 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004297 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004298}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004299
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004300/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004301static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004302intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004303{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004304 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004305 uint8_t type;
4306
4307 if (!intel_dp_get_dpcd(intel_dp))
4308 return connector_status_disconnected;
4309
4310 /* if there's no downstream port, we're done */
4311 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004312 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004313
4314 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004315 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4316 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004317 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004318
4319 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4320 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004321 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004322
Adam Jackson23235172012-09-20 16:42:45 -04004323 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4324 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004325 }
4326
4327 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004328 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004329 return connector_status_connected;
4330
4331 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004332 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4333 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4334 if (type == DP_DS_PORT_TYPE_VGA ||
4335 type == DP_DS_PORT_TYPE_NON_EDID)
4336 return connector_status_unknown;
4337 } else {
4338 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4339 DP_DWN_STRM_PORT_TYPE_MASK;
4340 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4341 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4342 return connector_status_unknown;
4343 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004344
4345 /* Anything else is out of spec, warn and ignore */
4346 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004347 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004348}
4349
4350static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004351edp_detect(struct intel_dp *intel_dp)
4352{
4353 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4354 enum drm_connector_status status;
4355
4356 status = intel_panel_detect(dev);
4357 if (status == connector_status_unknown)
4358 status = connector_status_connected;
4359
4360 return status;
4361}
4362
4363static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004364ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004365{
Paulo Zanoni30add222012-10-26 19:05:45 -02004366 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004367 struct drm_i915_private *dev_priv = dev->dev_private;
4368 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004369
Damien Lespiau1b469632012-12-13 16:09:01 +00004370 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4371 return connector_status_disconnected;
4372
Keith Packard26d61aa2011-07-25 20:01:09 -07004373 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004374}
4375
Dave Airlie2a592be2014-09-01 16:58:12 +10004376static int g4x_digital_port_connected(struct drm_device *dev,
4377 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004378{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004379 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004380 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004381
Todd Previte232a6ee2014-01-23 00:13:41 -07004382 if (IS_VALLEYVIEW(dev)) {
4383 switch (intel_dig_port->port) {
4384 case PORT_B:
4385 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4386 break;
4387 case PORT_C:
4388 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4389 break;
4390 case PORT_D:
4391 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4392 break;
4393 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004394 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004395 }
4396 } else {
4397 switch (intel_dig_port->port) {
4398 case PORT_B:
4399 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4400 break;
4401 case PORT_C:
4402 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4403 break;
4404 case PORT_D:
4405 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4406 break;
4407 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004408 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004409 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004410 }
4411
Chris Wilson10f76a32012-05-11 18:01:32 +01004412 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004413 return 0;
4414 return 1;
4415}
4416
4417static enum drm_connector_status
4418g4x_dp_detect(struct intel_dp *intel_dp)
4419{
4420 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4421 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4422 int ret;
4423
4424 /* Can't disconnect eDP, but you can close the lid... */
4425 if (is_edp(intel_dp)) {
4426 enum drm_connector_status status;
4427
4428 status = intel_panel_detect(dev);
4429 if (status == connector_status_unknown)
4430 status = connector_status_connected;
4431 return status;
4432 }
4433
4434 ret = g4x_digital_port_connected(dev, intel_dig_port);
4435 if (ret == -EINVAL)
4436 return connector_status_unknown;
4437 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004438 return connector_status_disconnected;
4439
Keith Packard26d61aa2011-07-25 20:01:09 -07004440 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004441}
4442
Keith Packard8c241fe2011-09-28 16:38:44 -07004443static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004444intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004445{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004446 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004447
Jani Nikula9cd300e2012-10-19 14:51:52 +03004448 /* use cached edid if we have one */
4449 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004450 /* invalid edid */
4451 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004452 return NULL;
4453
Jani Nikula55e9ede2013-10-01 10:38:54 +03004454 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004455 } else
4456 return drm_get_edid(&intel_connector->base,
4457 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004458}
4459
Chris Wilsonbeb60602014-09-02 20:04:00 +01004460static void
4461intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004462{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004463 struct intel_connector *intel_connector = intel_dp->attached_connector;
4464 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004465
Chris Wilsonbeb60602014-09-02 20:04:00 +01004466 edid = intel_dp_get_edid(intel_dp);
4467 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004468
Chris Wilsonbeb60602014-09-02 20:04:00 +01004469 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4470 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4471 else
4472 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4473}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004474
Chris Wilsonbeb60602014-09-02 20:04:00 +01004475static void
4476intel_dp_unset_edid(struct intel_dp *intel_dp)
4477{
4478 struct intel_connector *intel_connector = intel_dp->attached_connector;
4479
4480 kfree(intel_connector->detect_edid);
4481 intel_connector->detect_edid = NULL;
4482
4483 intel_dp->has_audio = false;
4484}
4485
4486static enum intel_display_power_domain
4487intel_dp_power_get(struct intel_dp *dp)
4488{
4489 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4490 enum intel_display_power_domain power_domain;
4491
4492 power_domain = intel_display_port_power_domain(encoder);
4493 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4494
4495 return power_domain;
4496}
4497
4498static void
4499intel_dp_power_put(struct intel_dp *dp,
4500 enum intel_display_power_domain power_domain)
4501{
4502 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4503 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004504}
4505
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004506static enum drm_connector_status
4507intel_dp_detect(struct drm_connector *connector, bool force)
4508{
4509 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004510 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4511 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004512 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004513 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004514 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004515 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004516 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004517
Chris Wilson164c8592013-07-20 20:27:08 +01004518 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004519 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004520 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004521
Dave Airlie0e32b392014-05-02 14:02:48 +10004522 if (intel_dp->is_mst) {
4523 /* MST devices are disconnected from a monitor POV */
4524 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4525 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004526 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004527 }
4528
Chris Wilsonbeb60602014-09-02 20:04:00 +01004529 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004530
Chris Wilsond410b562014-09-02 20:03:59 +01004531 /* Can't disconnect eDP, but you can close the lid... */
4532 if (is_edp(intel_dp))
4533 status = edp_detect(intel_dp);
4534 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004535 status = ironlake_dp_detect(intel_dp);
4536 else
4537 status = g4x_dp_detect(intel_dp);
4538 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004539 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004540
Adam Jackson0d198322012-05-14 16:05:47 -04004541 intel_dp_probe_oui(intel_dp);
4542
Dave Airlie0e32b392014-05-02 14:02:48 +10004543 ret = intel_dp_probe_mst(intel_dp);
4544 if (ret) {
4545 /* if we are in MST mode then this connector
4546 won't appear connected or have anything with EDID on it */
4547 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4548 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4549 status = connector_status_disconnected;
4550 goto out;
4551 }
4552
Chris Wilsonbeb60602014-09-02 20:04:00 +01004553 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004554
Paulo Zanonid63885d2012-10-26 19:05:49 -02004555 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4556 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004557 status = connector_status_connected;
4558
Todd Previte09b1eb12015-04-20 15:27:34 -07004559 /* Try to read the source of the interrupt */
4560 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4561 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4562 /* Clear interrupt source */
4563 drm_dp_dpcd_writeb(&intel_dp->aux,
4564 DP_DEVICE_SERVICE_IRQ_VECTOR,
4565 sink_irq_vector);
4566
4567 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4568 intel_dp_handle_test_request(intel_dp);
4569 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4570 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4571 }
4572
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004573out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004574 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004575 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004576}
4577
Chris Wilsonbeb60602014-09-02 20:04:00 +01004578static void
4579intel_dp_force(struct drm_connector *connector)
4580{
4581 struct intel_dp *intel_dp = intel_attached_dp(connector);
4582 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4583 enum intel_display_power_domain power_domain;
4584
4585 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4586 connector->base.id, connector->name);
4587 intel_dp_unset_edid(intel_dp);
4588
4589 if (connector->status != connector_status_connected)
4590 return;
4591
4592 power_domain = intel_dp_power_get(intel_dp);
4593
4594 intel_dp_set_edid(intel_dp);
4595
4596 intel_dp_power_put(intel_dp, power_domain);
4597
4598 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4599 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4600}
4601
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004602static int intel_dp_get_modes(struct drm_connector *connector)
4603{
Jani Nikuladd06f902012-10-19 14:51:50 +03004604 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004605 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004606
Chris Wilsonbeb60602014-09-02 20:04:00 +01004607 edid = intel_connector->detect_edid;
4608 if (edid) {
4609 int ret = intel_connector_update_modes(connector, edid);
4610 if (ret)
4611 return ret;
4612 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004613
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004614 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004615 if (is_edp(intel_attached_dp(connector)) &&
4616 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004617 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004618
4619 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004620 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004621 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004622 drm_mode_probed_add(connector, mode);
4623 return 1;
4624 }
4625 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004626
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004627 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004628}
4629
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004630static bool
4631intel_dp_detect_audio(struct drm_connector *connector)
4632{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004633 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004634 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004635
Chris Wilsonbeb60602014-09-02 20:04:00 +01004636 edid = to_intel_connector(connector)->detect_edid;
4637 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004638 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004639
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004640 return has_audio;
4641}
4642
Chris Wilsonf6849602010-09-19 09:29:33 +01004643static int
4644intel_dp_set_property(struct drm_connector *connector,
4645 struct drm_property *property,
4646 uint64_t val)
4647{
Chris Wilsone953fd72011-02-21 22:23:52 +00004648 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004649 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004650 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4651 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004652 int ret;
4653
Rob Clark662595d2012-10-11 20:36:04 -05004654 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004655 if (ret)
4656 return ret;
4657
Chris Wilson3f43c482011-05-12 22:17:24 +01004658 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004659 int i = val;
4660 bool has_audio;
4661
4662 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004663 return 0;
4664
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004665 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004666
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004667 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004668 has_audio = intel_dp_detect_audio(connector);
4669 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004670 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004671
4672 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004673 return 0;
4674
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004675 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004676 goto done;
4677 }
4678
Chris Wilsone953fd72011-02-21 22:23:52 +00004679 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004680 bool old_auto = intel_dp->color_range_auto;
4681 uint32_t old_range = intel_dp->color_range;
4682
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004683 switch (val) {
4684 case INTEL_BROADCAST_RGB_AUTO:
4685 intel_dp->color_range_auto = true;
4686 break;
4687 case INTEL_BROADCAST_RGB_FULL:
4688 intel_dp->color_range_auto = false;
4689 intel_dp->color_range = 0;
4690 break;
4691 case INTEL_BROADCAST_RGB_LIMITED:
4692 intel_dp->color_range_auto = false;
4693 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4694 break;
4695 default:
4696 return -EINVAL;
4697 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004698
4699 if (old_auto == intel_dp->color_range_auto &&
4700 old_range == intel_dp->color_range)
4701 return 0;
4702
Chris Wilsone953fd72011-02-21 22:23:52 +00004703 goto done;
4704 }
4705
Yuly Novikov53b41832012-10-26 12:04:00 +03004706 if (is_edp(intel_dp) &&
4707 property == connector->dev->mode_config.scaling_mode_property) {
4708 if (val == DRM_MODE_SCALE_NONE) {
4709 DRM_DEBUG_KMS("no scaling not supported\n");
4710 return -EINVAL;
4711 }
4712
4713 if (intel_connector->panel.fitting_mode == val) {
4714 /* the eDP scaling property is not changed */
4715 return 0;
4716 }
4717 intel_connector->panel.fitting_mode = val;
4718
4719 goto done;
4720 }
4721
Chris Wilsonf6849602010-09-19 09:29:33 +01004722 return -EINVAL;
4723
4724done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004725 if (intel_encoder->base.crtc)
4726 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004727
4728 return 0;
4729}
4730
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004731static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004732intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004733{
Jani Nikula1d508702012-10-19 14:51:49 +03004734 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004735
Chris Wilson10e972d2014-09-04 21:43:45 +01004736 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004737
Jani Nikula9cd300e2012-10-19 14:51:52 +03004738 if (!IS_ERR_OR_NULL(intel_connector->edid))
4739 kfree(intel_connector->edid);
4740
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004741 /* Can't call is_edp() since the encoder may have been destroyed
4742 * already. */
4743 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004744 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004745
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004746 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004747 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004748}
4749
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004750void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004751{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004752 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4753 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004754
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004755 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004756 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004757 if (is_edp(intel_dp)) {
4758 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004759 /*
4760 * vdd might still be enabled do to the delayed vdd off.
4761 * Make sure vdd is actually turned off here.
4762 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004763 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004764 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004765 pps_unlock(intel_dp);
4766
Clint Taylor01527b32014-07-07 13:01:46 -07004767 if (intel_dp->edp_notifier.notifier_call) {
4768 unregister_reboot_notifier(&intel_dp->edp_notifier);
4769 intel_dp->edp_notifier.notifier_call = NULL;
4770 }
Keith Packardbd943152011-09-18 23:09:52 -07004771 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004772 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004773 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004774}
4775
Imre Deak07f9cd02014-08-18 14:42:45 +03004776static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4777{
4778 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4779
4780 if (!is_edp(intel_dp))
4781 return;
4782
Ville Syrjälä951468f2014-09-04 14:55:31 +03004783 /*
4784 * vdd might still be enabled do to the delayed vdd off.
4785 * Make sure vdd is actually turned off here.
4786 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004787 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004788 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004789 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004790 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004791}
4792
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004793static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4794{
4795 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4796 struct drm_device *dev = intel_dig_port->base.base.dev;
4797 struct drm_i915_private *dev_priv = dev->dev_private;
4798 enum intel_display_power_domain power_domain;
4799
4800 lockdep_assert_held(&dev_priv->pps_mutex);
4801
4802 if (!edp_have_panel_vdd(intel_dp))
4803 return;
4804
4805 /*
4806 * The VDD bit needs a power domain reference, so if the bit is
4807 * already enabled when we boot or resume, grab this reference and
4808 * schedule a vdd off, so we don't hold on to the reference
4809 * indefinitely.
4810 */
4811 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4812 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4813 intel_display_power_get(dev_priv, power_domain);
4814
4815 edp_panel_vdd_schedule_off(intel_dp);
4816}
4817
Imre Deak6d93c0c2014-07-31 14:03:36 +03004818static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4819{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004820 struct intel_dp *intel_dp;
4821
4822 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4823 return;
4824
4825 intel_dp = enc_to_intel_dp(encoder);
4826
4827 pps_lock(intel_dp);
4828
4829 /*
4830 * Read out the current power sequencer assignment,
4831 * in case the BIOS did something with it.
4832 */
4833 if (IS_VALLEYVIEW(encoder->dev))
4834 vlv_initial_power_sequencer_setup(intel_dp);
4835
4836 intel_edp_panel_vdd_sanitize(intel_dp);
4837
4838 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004839}
4840
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004841static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004842 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004843 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004844 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004845 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004846 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004847 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004848 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004849 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004850 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004851};
4852
4853static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4854 .get_modes = intel_dp_get_modes,
4855 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004856 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004857};
4858
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004859static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004860 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004861 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004862};
4863
Dave Airlie0e32b392014-05-02 14:02:48 +10004864void
Eric Anholt21d40d32010-03-25 11:11:14 -07004865intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004866{
Dave Airlie0e32b392014-05-02 14:02:48 +10004867 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004868}
4869
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004870enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004871intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4872{
4873 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004874 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004875 struct drm_device *dev = intel_dig_port->base.base.dev;
4876 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004877 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004878 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004879
Dave Airlie0e32b392014-05-02 14:02:48 +10004880 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4881 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004882
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004883 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4884 /*
4885 * vdd off can generate a long pulse on eDP which
4886 * would require vdd on to handle it, and thus we
4887 * would end up in an endless cycle of
4888 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4889 */
4890 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4891 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d52f82015-02-10 14:11:46 +02004892 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004893 }
4894
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004895 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4896 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004897 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004898
Imre Deak1c767b32014-08-18 14:42:42 +03004899 power_domain = intel_display_port_power_domain(intel_encoder);
4900 intel_display_power_get(dev_priv, power_domain);
4901
Dave Airlie0e32b392014-05-02 14:02:48 +10004902 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004903 /* indicate that we need to restart link training */
4904 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004905
4906 if (HAS_PCH_SPLIT(dev)) {
4907 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4908 goto mst_fail;
4909 } else {
4910 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4911 goto mst_fail;
4912 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004913
4914 if (!intel_dp_get_dpcd(intel_dp)) {
4915 goto mst_fail;
4916 }
4917
4918 intel_dp_probe_oui(intel_dp);
4919
4920 if (!intel_dp_probe_mst(intel_dp))
4921 goto mst_fail;
4922
4923 } else {
4924 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004925 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004926 goto mst_fail;
4927 }
4928
4929 if (!intel_dp->is_mst) {
4930 /*
4931 * we'll check the link status via the normal hot plug path later -
4932 * but for short hpds we should check it now
4933 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004934 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004935 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004936 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004937 }
4938 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004939
4940 ret = IRQ_HANDLED;
4941
Imre Deak1c767b32014-08-18 14:42:42 +03004942 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004943mst_fail:
4944 /* if we were in MST mode, and device is not there get out of MST mode */
4945 if (intel_dp->is_mst) {
4946 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4947 intel_dp->is_mst = false;
4948 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4949 }
Imre Deak1c767b32014-08-18 14:42:42 +03004950put_power:
4951 intel_display_power_put(dev_priv, power_domain);
4952
4953 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004954}
4955
Zhenyu Wange3421a12010-04-08 09:43:27 +08004956/* Return which DP Port should be selected for Transcoder DP control */
4957int
Akshay Joshi0206e352011-08-16 15:34:10 -04004958intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004959{
4960 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004961 struct intel_encoder *intel_encoder;
4962 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004963
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004964 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4965 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004966
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004967 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4968 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004969 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004970 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004971
Zhenyu Wange3421a12010-04-08 09:43:27 +08004972 return -1;
4973}
4974
Zhao Yakui36e83a12010-06-12 14:32:21 +08004975/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004976bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004977{
4978 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004979 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004980 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004981 static const short port_mapping[] = {
4982 [PORT_B] = PORT_IDPB,
4983 [PORT_C] = PORT_IDPC,
4984 [PORT_D] = PORT_IDPD,
4985 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004986
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004987 if (port == PORT_A)
4988 return true;
4989
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004990 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004991 return false;
4992
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004993 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4994 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004995
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004996 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004997 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4998 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004999 return true;
5000 }
5001 return false;
5002}
5003
Dave Airlie0e32b392014-05-02 14:02:48 +10005004void
Chris Wilsonf6849602010-09-19 09:29:33 +01005005intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5006{
Yuly Novikov53b41832012-10-26 12:04:00 +03005007 struct intel_connector *intel_connector = to_intel_connector(connector);
5008
Chris Wilson3f43c482011-05-12 22:17:24 +01005009 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005010 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005011 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005012
5013 if (is_edp(intel_dp)) {
5014 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005015 drm_object_attach_property(
5016 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005017 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005018 DRM_MODE_SCALE_ASPECT);
5019 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005020 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005021}
5022
Imre Deakdada1a92014-01-29 13:25:41 +02005023static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5024{
5025 intel_dp->last_power_cycle = jiffies;
5026 intel_dp->last_power_on = jiffies;
5027 intel_dp->last_backlight_off = jiffies;
5028}
5029
Daniel Vetter67a54562012-10-20 20:57:45 +02005030static void
5031intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005032 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005033{
5034 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005035 struct edp_power_seq cur, vbt, spec,
5036 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005037 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005038 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005039
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005040 lockdep_assert_held(&dev_priv->pps_mutex);
5041
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005042 /* already initialized? */
5043 if (final->t11_t12 != 0)
5044 return;
5045
Jesse Barnes453c5422013-03-28 09:55:41 -07005046 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005047 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005048 pp_on_reg = PCH_PP_ON_DELAYS;
5049 pp_off_reg = PCH_PP_OFF_DELAYS;
5050 pp_div_reg = PCH_PP_DIVISOR;
5051 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005052 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5053
5054 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5055 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5056 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5057 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005058 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005059
5060 /* Workaround: Need to write PP_CONTROL with the unlock key as
5061 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005062 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005063 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005064
Jesse Barnes453c5422013-03-28 09:55:41 -07005065 pp_on = I915_READ(pp_on_reg);
5066 pp_off = I915_READ(pp_off_reg);
5067 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005068
5069 /* Pull timing values out of registers */
5070 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5071 PANEL_POWER_UP_DELAY_SHIFT;
5072
5073 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5074 PANEL_LIGHT_ON_DELAY_SHIFT;
5075
5076 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5077 PANEL_LIGHT_OFF_DELAY_SHIFT;
5078
5079 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5080 PANEL_POWER_DOWN_DELAY_SHIFT;
5081
5082 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5083 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5084
5085 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5086 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5087
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005088 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005089
5090 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5091 * our hw here, which are all in 100usec. */
5092 spec.t1_t3 = 210 * 10;
5093 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5094 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5095 spec.t10 = 500 * 10;
5096 /* This one is special and actually in units of 100ms, but zero
5097 * based in the hw (so we need to add 100 ms). But the sw vbt
5098 * table multiplies it with 1000 to make it in units of 100usec,
5099 * too. */
5100 spec.t11_t12 = (510 + 100) * 10;
5101
5102 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5103 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5104
5105 /* Use the max of the register settings and vbt. If both are
5106 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005107#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005108 spec.field : \
5109 max(cur.field, vbt.field))
5110 assign_final(t1_t3);
5111 assign_final(t8);
5112 assign_final(t9);
5113 assign_final(t10);
5114 assign_final(t11_t12);
5115#undef assign_final
5116
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005117#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005118 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5119 intel_dp->backlight_on_delay = get_delay(t8);
5120 intel_dp->backlight_off_delay = get_delay(t9);
5121 intel_dp->panel_power_down_delay = get_delay(t10);
5122 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5123#undef get_delay
5124
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005125 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5126 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5127 intel_dp->panel_power_cycle_delay);
5128
5129 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5130 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005131}
5132
5133static void
5134intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005135 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005136{
5137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005138 u32 pp_on, pp_off, pp_div, port_sel = 0;
5139 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5140 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005141 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005142 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005143
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005144 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005145
5146 if (HAS_PCH_SPLIT(dev)) {
5147 pp_on_reg = PCH_PP_ON_DELAYS;
5148 pp_off_reg = PCH_PP_OFF_DELAYS;
5149 pp_div_reg = PCH_PP_DIVISOR;
5150 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005151 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5152
5153 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5154 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5155 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005156 }
5157
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005158 /*
5159 * And finally store the new values in the power sequencer. The
5160 * backlight delays are set to 1 because we do manual waits on them. For
5161 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5162 * we'll end up waiting for the backlight off delay twice: once when we
5163 * do the manual sleep, and once when we disable the panel and wait for
5164 * the PP_STATUS bit to become zero.
5165 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005166 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005167 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5168 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005169 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005170 /* Compute the divisor for the pp clock, simply match the Bspec
5171 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005172 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005173 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005174 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5175
5176 /* Haswell doesn't have any port selection bits for the panel
5177 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005178 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005179 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005180 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005181 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005182 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005183 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005184 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005185 }
5186
Jesse Barnes453c5422013-03-28 09:55:41 -07005187 pp_on |= port_sel;
5188
5189 I915_WRITE(pp_on_reg, pp_on);
5190 I915_WRITE(pp_off_reg, pp_off);
5191 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005192
Daniel Vetter67a54562012-10-20 20:57:45 +02005193 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005194 I915_READ(pp_on_reg),
5195 I915_READ(pp_off_reg),
5196 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005197}
5198
Vandana Kannanb33a2812015-02-13 15:33:03 +05305199/**
5200 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5201 * @dev: DRM device
5202 * @refresh_rate: RR to be programmed
5203 *
5204 * This function gets called when refresh rate (RR) has to be changed from
5205 * one frequency to another. Switches can be between high and low RR
5206 * supported by the panel or to any other RR based on media playback (in
5207 * this case, RR value needs to be passed from user space).
5208 *
5209 * The caller of this function needs to take a lock on dev_priv->drrs.
5210 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305211static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305212{
5213 struct drm_i915_private *dev_priv = dev->dev_private;
5214 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305215 struct intel_digital_port *dig_port = NULL;
5216 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005217 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305218 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305219 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305220 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305221
5222 if (refresh_rate <= 0) {
5223 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5224 return;
5225 }
5226
Vandana Kannan96178ee2015-01-10 02:25:56 +05305227 if (intel_dp == NULL) {
5228 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305229 return;
5230 }
5231
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005232 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005233 * FIXME: This needs proper synchronization with psr state for some
5234 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005235 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305236
Vandana Kannan96178ee2015-01-10 02:25:56 +05305237 dig_port = dp_to_dig_port(intel_dp);
5238 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005239 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305240
5241 if (!intel_crtc) {
5242 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5243 return;
5244 }
5245
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005246 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305247
Vandana Kannan96178ee2015-01-10 02:25:56 +05305248 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305249 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5250 return;
5251 }
5252
Vandana Kannan96178ee2015-01-10 02:25:56 +05305253 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5254 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305255 index = DRRS_LOW_RR;
5256
Vandana Kannan96178ee2015-01-10 02:25:56 +05305257 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305258 DRM_DEBUG_KMS(
5259 "DRRS requested for previously set RR...ignoring\n");
5260 return;
5261 }
5262
5263 if (!intel_crtc->active) {
5264 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5265 return;
5266 }
5267
Durgadoss R44395bf2015-02-13 15:33:02 +05305268 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305269 switch (index) {
5270 case DRRS_HIGH_RR:
5271 intel_dp_set_m_n(intel_crtc, M1_N1);
5272 break;
5273 case DRRS_LOW_RR:
5274 intel_dp_set_m_n(intel_crtc, M2_N2);
5275 break;
5276 case DRRS_MAX_RR:
5277 default:
5278 DRM_ERROR("Unsupported refreshrate type\n");
5279 }
5280 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005281 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305282 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305283
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305284 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305285 if (IS_VALLEYVIEW(dev))
5286 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5287 else
5288 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305289 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305290 if (IS_VALLEYVIEW(dev))
5291 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5292 else
5293 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305294 }
5295 I915_WRITE(reg, val);
5296 }
5297
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305298 dev_priv->drrs.refresh_rate_type = index;
5299
5300 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5301}
5302
Vandana Kannanb33a2812015-02-13 15:33:03 +05305303/**
5304 * intel_edp_drrs_enable - init drrs struct if supported
5305 * @intel_dp: DP struct
5306 *
5307 * Initializes frontbuffer_bits and drrs.dp
5308 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305309void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5310{
5311 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5312 struct drm_i915_private *dev_priv = dev->dev_private;
5313 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5314 struct drm_crtc *crtc = dig_port->base.base.crtc;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5316
5317 if (!intel_crtc->config->has_drrs) {
5318 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5319 return;
5320 }
5321
5322 mutex_lock(&dev_priv->drrs.mutex);
5323 if (WARN_ON(dev_priv->drrs.dp)) {
5324 DRM_ERROR("DRRS already enabled\n");
5325 goto unlock;
5326 }
5327
5328 dev_priv->drrs.busy_frontbuffer_bits = 0;
5329
5330 dev_priv->drrs.dp = intel_dp;
5331
5332unlock:
5333 mutex_unlock(&dev_priv->drrs.mutex);
5334}
5335
Vandana Kannanb33a2812015-02-13 15:33:03 +05305336/**
5337 * intel_edp_drrs_disable - Disable DRRS
5338 * @intel_dp: DP struct
5339 *
5340 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305341void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5342{
5343 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5344 struct drm_i915_private *dev_priv = dev->dev_private;
5345 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5346 struct drm_crtc *crtc = dig_port->base.base.crtc;
5347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5348
5349 if (!intel_crtc->config->has_drrs)
5350 return;
5351
5352 mutex_lock(&dev_priv->drrs.mutex);
5353 if (!dev_priv->drrs.dp) {
5354 mutex_unlock(&dev_priv->drrs.mutex);
5355 return;
5356 }
5357
5358 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5359 intel_dp_set_drrs_state(dev_priv->dev,
5360 intel_dp->attached_connector->panel.
5361 fixed_mode->vrefresh);
5362
5363 dev_priv->drrs.dp = NULL;
5364 mutex_unlock(&dev_priv->drrs.mutex);
5365
5366 cancel_delayed_work_sync(&dev_priv->drrs.work);
5367}
5368
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305369static void intel_edp_drrs_downclock_work(struct work_struct *work)
5370{
5371 struct drm_i915_private *dev_priv =
5372 container_of(work, typeof(*dev_priv), drrs.work.work);
5373 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305374
Vandana Kannan96178ee2015-01-10 02:25:56 +05305375 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305376
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305377 intel_dp = dev_priv->drrs.dp;
5378
5379 if (!intel_dp)
5380 goto unlock;
5381
5382 /*
5383 * The delayed work can race with an invalidate hence we need to
5384 * recheck.
5385 */
5386
5387 if (dev_priv->drrs.busy_frontbuffer_bits)
5388 goto unlock;
5389
5390 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5391 intel_dp_set_drrs_state(dev_priv->dev,
5392 intel_dp->attached_connector->panel.
5393 downclock_mode->vrefresh);
5394
5395unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305396 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305397}
5398
Vandana Kannanb33a2812015-02-13 15:33:03 +05305399/**
5400 * intel_edp_drrs_invalidate - Invalidate DRRS
5401 * @dev: DRM device
5402 * @frontbuffer_bits: frontbuffer plane tracking bits
5403 *
5404 * When there is a disturbance on screen (due to cursor movement/time
5405 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5406 * high RR.
5407 *
5408 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5409 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305410void intel_edp_drrs_invalidate(struct drm_device *dev,
5411 unsigned frontbuffer_bits)
5412{
5413 struct drm_i915_private *dev_priv = dev->dev_private;
5414 struct drm_crtc *crtc;
5415 enum pipe pipe;
5416
Daniel Vetter9da7d692015-04-09 16:44:15 +02005417 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305418 return;
5419
Daniel Vetter88f933a2015-04-09 16:44:16 +02005420 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305421
Vandana Kannana93fad02015-01-10 02:25:59 +05305422 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005423 if (!dev_priv->drrs.dp) {
5424 mutex_unlock(&dev_priv->drrs.mutex);
5425 return;
5426 }
5427
Vandana Kannana93fad02015-01-10 02:25:59 +05305428 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5429 pipe = to_intel_crtc(crtc)->pipe;
5430
5431 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305432 intel_dp_set_drrs_state(dev_priv->dev,
5433 dev_priv->drrs.dp->attached_connector->panel.
5434 fixed_mode->vrefresh);
5435 }
5436
5437 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5438
5439 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5440 mutex_unlock(&dev_priv->drrs.mutex);
5441}
5442
Vandana Kannanb33a2812015-02-13 15:33:03 +05305443/**
5444 * intel_edp_drrs_flush - Flush DRRS
5445 * @dev: DRM device
5446 * @frontbuffer_bits: frontbuffer plane tracking bits
5447 *
5448 * When there is no movement on screen, DRRS work can be scheduled.
5449 * This DRRS work is responsible for setting relevant registers after a
5450 * timeout of 1 second.
5451 *
5452 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5453 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305454void intel_edp_drrs_flush(struct drm_device *dev,
5455 unsigned frontbuffer_bits)
5456{
5457 struct drm_i915_private *dev_priv = dev->dev_private;
5458 struct drm_crtc *crtc;
5459 enum pipe pipe;
5460
Daniel Vetter9da7d692015-04-09 16:44:15 +02005461 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305462 return;
5463
Daniel Vetter88f933a2015-04-09 16:44:16 +02005464 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305465
Vandana Kannana93fad02015-01-10 02:25:59 +05305466 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005467 if (!dev_priv->drrs.dp) {
5468 mutex_unlock(&dev_priv->drrs.mutex);
5469 return;
5470 }
5471
Vandana Kannana93fad02015-01-10 02:25:59 +05305472 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5473 pipe = to_intel_crtc(crtc)->pipe;
5474 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5475
Vandana Kannana93fad02015-01-10 02:25:59 +05305476 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5477 !dev_priv->drrs.busy_frontbuffer_bits)
5478 schedule_delayed_work(&dev_priv->drrs.work,
5479 msecs_to_jiffies(1000));
5480 mutex_unlock(&dev_priv->drrs.mutex);
5481}
5482
Vandana Kannanb33a2812015-02-13 15:33:03 +05305483/**
5484 * DOC: Display Refresh Rate Switching (DRRS)
5485 *
5486 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5487 * which enables swtching between low and high refresh rates,
5488 * dynamically, based on the usage scenario. This feature is applicable
5489 * for internal panels.
5490 *
5491 * Indication that the panel supports DRRS is given by the panel EDID, which
5492 * would list multiple refresh rates for one resolution.
5493 *
5494 * DRRS is of 2 types - static and seamless.
5495 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5496 * (may appear as a blink on screen) and is used in dock-undock scenario.
5497 * Seamless DRRS involves changing RR without any visual effect to the user
5498 * and can be used during normal system usage. This is done by programming
5499 * certain registers.
5500 *
5501 * Support for static/seamless DRRS may be indicated in the VBT based on
5502 * inputs from the panel spec.
5503 *
5504 * DRRS saves power by switching to low RR based on usage scenarios.
5505 *
5506 * eDP DRRS:-
5507 * The implementation is based on frontbuffer tracking implementation.
5508 * When there is a disturbance on the screen triggered by user activity or a
5509 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5510 * When there is no movement on screen, after a timeout of 1 second, a switch
5511 * to low RR is made.
5512 * For integration with frontbuffer tracking code,
5513 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5514 *
5515 * DRRS can be further extended to support other internal panels and also
5516 * the scenario of video playback wherein RR is set based on the rate
5517 * requested by userspace.
5518 */
5519
5520/**
5521 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5522 * @intel_connector: eDP connector
5523 * @fixed_mode: preferred mode of panel
5524 *
5525 * This function is called only once at driver load to initialize basic
5526 * DRRS stuff.
5527 *
5528 * Returns:
5529 * Downclock mode if panel supports it, else return NULL.
5530 * DRRS support is determined by the presence of downclock mode (apart
5531 * from VBT setting).
5532 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305533static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305534intel_dp_drrs_init(struct intel_connector *intel_connector,
5535 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305536{
5537 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305538 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305539 struct drm_i915_private *dev_priv = dev->dev_private;
5540 struct drm_display_mode *downclock_mode = NULL;
5541
Daniel Vetter9da7d692015-04-09 16:44:15 +02005542 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5543 mutex_init(&dev_priv->drrs.mutex);
5544
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305545 if (INTEL_INFO(dev)->gen <= 6) {
5546 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5547 return NULL;
5548 }
5549
5550 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005551 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305552 return NULL;
5553 }
5554
5555 downclock_mode = intel_find_panel_downclock
5556 (dev, fixed_mode, connector);
5557
5558 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305559 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305560 return NULL;
5561 }
5562
Vandana Kannan96178ee2015-01-10 02:25:56 +05305563 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305564
Vandana Kannan96178ee2015-01-10 02:25:56 +05305565 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005566 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305567 return downclock_mode;
5568}
5569
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005570static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005571 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005572{
5573 struct drm_connector *connector = &intel_connector->base;
5574 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005575 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5576 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005577 struct drm_i915_private *dev_priv = dev->dev_private;
5578 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305579 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005580 bool has_dpcd;
5581 struct drm_display_mode *scan;
5582 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005583 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005584
5585 if (!is_edp(intel_dp))
5586 return true;
5587
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005588 pps_lock(intel_dp);
5589 intel_edp_panel_vdd_sanitize(intel_dp);
5590 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005591
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005592 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005593 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005594
5595 if (has_dpcd) {
5596 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5597 dev_priv->no_aux_handshake =
5598 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5599 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5600 } else {
5601 /* if this fails, presume the device is a ghost */
5602 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005603 return false;
5604 }
5605
5606 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005607 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005608 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005609 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005610
Daniel Vetter060c8772014-03-21 23:22:35 +01005611 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005612 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005613 if (edid) {
5614 if (drm_add_edid_modes(connector, edid)) {
5615 drm_mode_connector_update_edid_property(connector,
5616 edid);
5617 drm_edid_to_eld(connector, edid);
5618 } else {
5619 kfree(edid);
5620 edid = ERR_PTR(-EINVAL);
5621 }
5622 } else {
5623 edid = ERR_PTR(-ENOENT);
5624 }
5625 intel_connector->edid = edid;
5626
5627 /* prefer fixed mode from EDID if available */
5628 list_for_each_entry(scan, &connector->probed_modes, head) {
5629 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5630 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305631 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305632 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005633 break;
5634 }
5635 }
5636
5637 /* fallback to VBT if available for eDP */
5638 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5639 fixed_mode = drm_mode_duplicate(dev,
5640 dev_priv->vbt.lfp_lvds_vbt_mode);
5641 if (fixed_mode)
5642 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5643 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005644 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005645
Clint Taylor01527b32014-07-07 13:01:46 -07005646 if (IS_VALLEYVIEW(dev)) {
5647 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5648 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005649
5650 /*
5651 * Figure out the current pipe for the initial backlight setup.
5652 * If the current pipe isn't valid, try the PPS pipe, and if that
5653 * fails just assume pipe A.
5654 */
5655 if (IS_CHERRYVIEW(dev))
5656 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5657 else
5658 pipe = PORT_TO_PIPE(intel_dp->DP);
5659
5660 if (pipe != PIPE_A && pipe != PIPE_B)
5661 pipe = intel_dp->pps_pipe;
5662
5663 if (pipe != PIPE_A && pipe != PIPE_B)
5664 pipe = PIPE_A;
5665
5666 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5667 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005668 }
5669
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305670 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005671 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005672 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005673
5674 return true;
5675}
5676
Paulo Zanoni16c25532013-06-12 17:27:25 -03005677bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005678intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5679 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005680{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005681 struct drm_connector *connector = &intel_connector->base;
5682 struct intel_dp *intel_dp = &intel_dig_port->dp;
5683 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5684 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005685 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005686 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005687 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005688
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005689 intel_dp->pps_pipe = INVALID_PIPE;
5690
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005691 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005692 if (INTEL_INFO(dev)->gen >= 9)
5693 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5694 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005695 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5696 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5697 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5698 else if (HAS_PCH_SPLIT(dev))
5699 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5700 else
5701 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5702
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005703 if (INTEL_INFO(dev)->gen >= 9)
5704 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5705 else
5706 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005707
Daniel Vetter07679352012-09-06 22:15:42 +02005708 /* Preserve the current hw state. */
5709 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005710 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005711
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005712 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305713 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005714 else
5715 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005716
Imre Deakf7d24902013-05-08 13:14:05 +03005717 /*
5718 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5719 * for DP the encoder type can be set by the caller to
5720 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5721 */
5722 if (type == DRM_MODE_CONNECTOR_eDP)
5723 intel_encoder->type = INTEL_OUTPUT_EDP;
5724
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005725 /* eDP only on port B and/or C on vlv/chv */
5726 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5727 port != PORT_B && port != PORT_C))
5728 return false;
5729
Imre Deake7281ea2013-05-08 13:14:08 +03005730 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5731 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5732 port_name(port));
5733
Adam Jacksonb3295302010-07-16 14:46:28 -04005734 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005735 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5736
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005737 connector->interlace_allowed = true;
5738 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005739
Daniel Vetter66a92782012-07-12 20:08:18 +02005740 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005741 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005742
Chris Wilsondf0e9242010-09-09 16:20:55 +01005743 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005744 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005745
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005746 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005747 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5748 else
5749 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005750 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005751
Jani Nikula0b998362014-03-14 16:51:17 +02005752 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005753 switch (port) {
5754 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005755 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005756 break;
5757 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005758 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005759 break;
5760 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005761 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005762 break;
5763 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005764 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005765 break;
5766 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005767 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005768 }
5769
Imre Deakdada1a92014-01-29 13:25:41 +02005770 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005771 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005772 intel_dp_init_panel_power_timestamps(intel_dp);
5773 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005774 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005775 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005776 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005777 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005778 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005779
Jani Nikula9d1a1032014-03-14 16:51:15 +02005780 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005781
Dave Airlie0e32b392014-05-02 14:02:48 +10005782 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005783 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005784 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005785 intel_dp_mst_encoder_init(intel_dig_port,
5786 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005787 }
5788 }
5789
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005790 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005791 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005792 if (is_edp(intel_dp)) {
5793 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005794 /*
5795 * vdd might still be enabled do to the delayed vdd off.
5796 * Make sure vdd is actually turned off here.
5797 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005798 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005799 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005800 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005801 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005802 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005803 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005804 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005805 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005806
Chris Wilsonf6849602010-09-19 09:29:33 +01005807 intel_dp_add_properties(intel_dp, connector);
5808
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005809 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5810 * 0xd. Failure to do so will result in spurious interrupts being
5811 * generated on the port when a cable is not attached.
5812 */
5813 if (IS_G4X(dev) && !IS_GM45(dev)) {
5814 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5815 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5816 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005817
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005818 i915_debugfs_connector_add(connector);
5819
Paulo Zanoni16c25532013-06-12 17:27:25 -03005820 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005821}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005822
5823void
5824intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5825{
Dave Airlie13cf5502014-06-18 11:29:35 +10005826 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005827 struct intel_digital_port *intel_dig_port;
5828 struct intel_encoder *intel_encoder;
5829 struct drm_encoder *encoder;
5830 struct intel_connector *intel_connector;
5831
Daniel Vetterb14c5672013-09-19 12:18:32 +02005832 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005833 if (!intel_dig_port)
5834 return;
5835
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005836 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005837 if (!intel_connector) {
5838 kfree(intel_dig_port);
5839 return;
5840 }
5841
5842 intel_encoder = &intel_dig_port->base;
5843 encoder = &intel_encoder->base;
5844
5845 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5846 DRM_MODE_ENCODER_TMDS);
5847
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005848 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005849 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005850 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005851 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005852 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005853 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005854 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005855 intel_encoder->pre_enable = chv_pre_enable_dp;
5856 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005857 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005858 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005859 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005860 intel_encoder->pre_enable = vlv_pre_enable_dp;
5861 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005862 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005863 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005864 intel_encoder->pre_enable = g4x_pre_enable_dp;
5865 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005866 if (INTEL_INFO(dev)->gen >= 5)
5867 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005868 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005869
Paulo Zanoni174edf12012-10-26 19:05:50 -02005870 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005871 intel_dig_port->dp.output_reg = output_reg;
5872
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005873 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005874 if (IS_CHERRYVIEW(dev)) {
5875 if (port == PORT_D)
5876 intel_encoder->crtc_mask = 1 << 2;
5877 else
5878 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5879 } else {
5880 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5881 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005882 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005883 intel_encoder->hot_plug = intel_dp_hot_plug;
5884
Dave Airlie13cf5502014-06-18 11:29:35 +10005885 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5886 dev_priv->hpd_irq_port[port] = intel_dig_port;
5887
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005888 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5889 drm_encoder_cleanup(encoder);
5890 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005891 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005892 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005893}
Dave Airlie0e32b392014-05-02 14:02:48 +10005894
5895void intel_dp_mst_suspend(struct drm_device *dev)
5896{
5897 struct drm_i915_private *dev_priv = dev->dev_private;
5898 int i;
5899
5900 /* disable MST */
5901 for (i = 0; i < I915_MAX_PORTS; i++) {
5902 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5903 if (!intel_dig_port)
5904 continue;
5905
5906 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5907 if (!intel_dig_port->dp.can_mst)
5908 continue;
5909 if (intel_dig_port->dp.is_mst)
5910 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5911 }
5912 }
5913}
5914
5915void intel_dp_mst_resume(struct drm_device *dev)
5916{
5917 struct drm_i915_private *dev_priv = dev->dev_private;
5918 int i;
5919
5920 for (i = 0; i < I915_MAX_PORTS; i++) {
5921 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5922 if (!intel_dig_port)
5923 continue;
5924 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5925 int ret;
5926
5927 if (!intel_dig_port->dp.can_mst)
5928 continue;
5929
5930 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5931 if (ret != 0) {
5932 intel_dp_check_mst_status(&intel_dig_port->dp);
5933 }
5934 }
5935 }
5936}