Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Keith Packard <keithp@keithp.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 30 | #include <linux/export.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drmP.h> |
| 32 | #include <drm/drm_crtc.h> |
| 33 | #include <drm/drm_crtc_helper.h> |
| 34 | #include <drm/drm_edid.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/i915_drm.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 37 | #include "i915_drv.h" |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 38 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 39 | #define DP_LINK_CHECK_TIMEOUT (10 * 1000) |
| 40 | |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 41 | /** |
| 42 | * is_edp - is the given port attached to an eDP panel (either CPU or PCH) |
| 43 | * @intel_dp: DP struct |
| 44 | * |
| 45 | * If a CPU or PCH DP output is attached to an eDP panel, this function |
| 46 | * will return true, and false otherwise. |
| 47 | */ |
| 48 | static bool is_edp(struct intel_dp *intel_dp) |
| 49 | { |
| 50 | return intel_dp->base.type == INTEL_OUTPUT_EDP; |
| 51 | } |
| 52 | |
| 53 | /** |
| 54 | * is_pch_edp - is the port on the PCH and attached to an eDP panel? |
| 55 | * @intel_dp: DP struct |
| 56 | * |
| 57 | * Returns true if the given DP struct corresponds to a PCH DP port attached |
| 58 | * to an eDP panel, false otherwise. Helpful for determining whether we |
| 59 | * may need FDI resources for a given DP output or not. |
| 60 | */ |
| 61 | static bool is_pch_edp(struct intel_dp *intel_dp) |
| 62 | { |
| 63 | return intel_dp->is_pch_edp; |
| 64 | } |
| 65 | |
Adam Jackson | 1c95822 | 2011-10-14 17:22:25 -0400 | [diff] [blame] | 66 | /** |
| 67 | * is_cpu_edp - is the port on the CPU and attached to an eDP panel? |
| 68 | * @intel_dp: DP struct |
| 69 | * |
| 70 | * Returns true if the given DP struct corresponds to a CPU eDP port. |
| 71 | */ |
| 72 | static bool is_cpu_edp(struct intel_dp *intel_dp) |
| 73 | { |
| 74 | return is_edp(intel_dp) && !is_pch_edp(intel_dp); |
| 75 | } |
| 76 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 77 | static struct intel_dp *intel_attached_dp(struct drm_connector *connector) |
| 78 | { |
| 79 | return container_of(intel_attached_encoder(connector), |
| 80 | struct intel_dp, base); |
| 81 | } |
| 82 | |
Jesse Barnes | 814948a | 2010-10-07 16:01:09 -0700 | [diff] [blame] | 83 | /** |
| 84 | * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP? |
| 85 | * @encoder: DRM encoder |
| 86 | * |
| 87 | * Return true if @encoder corresponds to a PCH attached eDP panel. Needed |
| 88 | * by intel_display.c. |
| 89 | */ |
| 90 | bool intel_encoder_is_pch_edp(struct drm_encoder *encoder) |
| 91 | { |
| 92 | struct intel_dp *intel_dp; |
| 93 | |
| 94 | if (!encoder) |
| 95 | return false; |
| 96 | |
| 97 | intel_dp = enc_to_intel_dp(encoder); |
| 98 | |
| 99 | return is_pch_edp(intel_dp); |
| 100 | } |
| 101 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 102 | static void intel_dp_link_down(struct intel_dp *intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 103 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 104 | void |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 105 | intel_edp_link_config(struct intel_encoder *intel_encoder, |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 106 | int *lane_num, int *link_bw) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 107 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 108 | struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 109 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 110 | *lane_num = intel_dp->lane_count; |
Daniel Vetter | 3b5c662 | 2012-10-18 10:15:31 +0200 | [diff] [blame] | 111 | *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 112 | } |
| 113 | |
Daniel Vetter | 94bf2ce | 2012-06-04 18:39:19 +0200 | [diff] [blame] | 114 | int |
| 115 | intel_edp_target_clock(struct intel_encoder *intel_encoder, |
| 116 | struct drm_display_mode *mode) |
| 117 | { |
| 118 | struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 119 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Daniel Vetter | 94bf2ce | 2012-06-04 18:39:19 +0200 | [diff] [blame] | 120 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 121 | if (intel_connector->panel.fixed_mode) |
| 122 | return intel_connector->panel.fixed_mode->clock; |
Daniel Vetter | 94bf2ce | 2012-06-04 18:39:19 +0200 | [diff] [blame] | 123 | else |
| 124 | return mode->clock; |
| 125 | } |
| 126 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 127 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 128 | intel_dp_max_link_bw(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 129 | { |
Jesse Barnes | 7183dc2 | 2011-07-07 11:10:58 -0700 | [diff] [blame] | 130 | int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE]; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 131 | |
| 132 | switch (max_link_bw) { |
| 133 | case DP_LINK_BW_1_62: |
| 134 | case DP_LINK_BW_2_7: |
| 135 | break; |
| 136 | default: |
| 137 | max_link_bw = DP_LINK_BW_1_62; |
| 138 | break; |
| 139 | } |
| 140 | return max_link_bw; |
| 141 | } |
| 142 | |
| 143 | static int |
| 144 | intel_dp_link_clock(uint8_t link_bw) |
| 145 | { |
| 146 | if (link_bw == DP_LINK_BW_2_7) |
| 147 | return 270000; |
| 148 | else |
| 149 | return 162000; |
| 150 | } |
| 151 | |
Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 152 | /* |
| 153 | * The units on the numbers in the next two are... bizarre. Examples will |
| 154 | * make it clearer; this one parallels an example in the eDP spec. |
| 155 | * |
| 156 | * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as: |
| 157 | * |
| 158 | * 270000 * 1 * 8 / 10 == 216000 |
| 159 | * |
| 160 | * The actual data capacity of that configuration is 2.16Gbit/s, so the |
| 161 | * units are decakilobits. ->clock in a drm_display_mode is in kilohertz - |
| 162 | * or equivalently, kilopixels per second - so for 1680x1050R it'd be |
| 163 | * 119000. At 18bpp that's 2142000 kilobits per second. |
| 164 | * |
| 165 | * Thus the strange-looking division by 10 in intel_dp_link_required, to |
| 166 | * get the result in decakilobits instead of kilobits. |
| 167 | */ |
| 168 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 169 | static int |
Keith Packard | c898261 | 2012-01-25 08:16:25 -0800 | [diff] [blame] | 170 | intel_dp_link_required(int pixel_clock, int bpp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 171 | { |
Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 172 | return (pixel_clock * bpp + 9) / 10; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | static int |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 176 | intel_dp_max_data_rate(int max_link_clock, int max_lanes) |
| 177 | { |
| 178 | return (max_link_clock * max_lanes * 8) / 10; |
| 179 | } |
| 180 | |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 181 | static bool |
| 182 | intel_dp_adjust_dithering(struct intel_dp *intel_dp, |
| 183 | struct drm_display_mode *mode, |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 184 | bool adjust_mode) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 185 | { |
| 186 | int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp)); |
Daniel Vetter | 397fe15 | 2012-10-22 22:56:43 +0200 | [diff] [blame] | 187 | int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd); |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 188 | int max_rate, mode_rate; |
| 189 | |
| 190 | mode_rate = intel_dp_link_required(mode->clock, 24); |
| 191 | max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); |
| 192 | |
| 193 | if (mode_rate > max_rate) { |
| 194 | mode_rate = intel_dp_link_required(mode->clock, 18); |
| 195 | if (mode_rate > max_rate) |
| 196 | return false; |
| 197 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 198 | if (adjust_mode) |
| 199 | mode->private_flags |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 200 | |= INTEL_MODE_DP_FORCE_6BPC; |
| 201 | |
| 202 | return true; |
| 203 | } |
| 204 | |
| 205 | return true; |
| 206 | } |
| 207 | |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 208 | static int |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 209 | intel_dp_mode_valid(struct drm_connector *connector, |
| 210 | struct drm_display_mode *mode) |
| 211 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 212 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 213 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 214 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 215 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 216 | if (is_edp(intel_dp) && fixed_mode) { |
| 217 | if (mode->hdisplay > fixed_mode->hdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 218 | return MODE_PANEL; |
| 219 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 220 | if (mode->vdisplay > fixed_mode->vdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 221 | return MODE_PANEL; |
| 222 | } |
| 223 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 224 | if (!intel_dp_adjust_dithering(intel_dp, mode, false)) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 225 | return MODE_CLOCK_HIGH; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 226 | |
| 227 | if (mode->clock < 10000) |
| 228 | return MODE_CLOCK_LOW; |
| 229 | |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 230 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 231 | return MODE_H_ILLEGAL; |
| 232 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 233 | return MODE_OK; |
| 234 | } |
| 235 | |
| 236 | static uint32_t |
| 237 | pack_aux(uint8_t *src, int src_bytes) |
| 238 | { |
| 239 | int i; |
| 240 | uint32_t v = 0; |
| 241 | |
| 242 | if (src_bytes > 4) |
| 243 | src_bytes = 4; |
| 244 | for (i = 0; i < src_bytes; i++) |
| 245 | v |= ((uint32_t) src[i]) << ((3-i) * 8); |
| 246 | return v; |
| 247 | } |
| 248 | |
| 249 | static void |
| 250 | unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes) |
| 251 | { |
| 252 | int i; |
| 253 | if (dst_bytes > 4) |
| 254 | dst_bytes = 4; |
| 255 | for (i = 0; i < dst_bytes; i++) |
| 256 | dst[i] = src >> ((3-i) * 8); |
| 257 | } |
| 258 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 259 | /* hrawclock is 1/4 the FSB frequency */ |
| 260 | static int |
| 261 | intel_hrawclk(struct drm_device *dev) |
| 262 | { |
| 263 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 264 | uint32_t clkcfg; |
| 265 | |
Vijay Purushothaman | 9473c8f | 2012-09-27 19:13:01 +0530 | [diff] [blame] | 266 | /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */ |
| 267 | if (IS_VALLEYVIEW(dev)) |
| 268 | return 200; |
| 269 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 270 | clkcfg = I915_READ(CLKCFG); |
| 271 | switch (clkcfg & CLKCFG_FSB_MASK) { |
| 272 | case CLKCFG_FSB_400: |
| 273 | return 100; |
| 274 | case CLKCFG_FSB_533: |
| 275 | return 133; |
| 276 | case CLKCFG_FSB_667: |
| 277 | return 166; |
| 278 | case CLKCFG_FSB_800: |
| 279 | return 200; |
| 280 | case CLKCFG_FSB_1067: |
| 281 | return 266; |
| 282 | case CLKCFG_FSB_1333: |
| 283 | return 333; |
| 284 | /* these two are just a guess; one of them might be right */ |
| 285 | case CLKCFG_FSB_1600: |
| 286 | case CLKCFG_FSB_1600_ALT: |
| 287 | return 400; |
| 288 | default: |
| 289 | return 133; |
| 290 | } |
| 291 | } |
| 292 | |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 293 | static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp) |
| 294 | { |
| 295 | struct drm_device *dev = intel_dp->base.base.dev; |
| 296 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 297 | |
| 298 | return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0; |
| 299 | } |
| 300 | |
| 301 | static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp) |
| 302 | { |
| 303 | struct drm_device *dev = intel_dp->base.base.dev; |
| 304 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 305 | |
| 306 | return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0; |
| 307 | } |
| 308 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 309 | static void |
| 310 | intel_dp_check_edp(struct intel_dp *intel_dp) |
| 311 | { |
| 312 | struct drm_device *dev = intel_dp->base.base.dev; |
| 313 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 314 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 315 | if (!is_edp(intel_dp)) |
| 316 | return; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 317 | if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) { |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 318 | WARN(1, "eDP powered off while attempting aux channel communication.\n"); |
| 319 | DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n", |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 320 | I915_READ(PCH_PP_STATUS), |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 321 | I915_READ(PCH_PP_CONTROL)); |
| 322 | } |
| 323 | } |
| 324 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 325 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 326 | intel_dp_aux_ch(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 327 | uint8_t *send, int send_bytes, |
| 328 | uint8_t *recv, int recv_size) |
| 329 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 330 | uint32_t output_reg = intel_dp->output_reg; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 331 | struct drm_device *dev = intel_dp->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 332 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 333 | uint32_t ch_ctl = output_reg + 0x10; |
| 334 | uint32_t ch_data = ch_ctl + 4; |
| 335 | int i; |
| 336 | int recv_bytes; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 337 | uint32_t status; |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 338 | uint32_t aux_clock_divider; |
Daniel Vetter | 6b4e0a9 | 2012-06-14 22:15:00 +0200 | [diff] [blame] | 339 | int try, precharge; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 340 | |
Paulo Zanoni | 750eb99 | 2012-10-18 16:25:08 +0200 | [diff] [blame] | 341 | if (IS_HASWELL(dev)) { |
| 342 | switch (intel_dp->port) { |
| 343 | case PORT_A: |
| 344 | ch_ctl = DPA_AUX_CH_CTL; |
| 345 | ch_data = DPA_AUX_CH_DATA1; |
| 346 | break; |
| 347 | case PORT_B: |
| 348 | ch_ctl = PCH_DPB_AUX_CH_CTL; |
| 349 | ch_data = PCH_DPB_AUX_CH_DATA1; |
| 350 | break; |
| 351 | case PORT_C: |
| 352 | ch_ctl = PCH_DPC_AUX_CH_CTL; |
| 353 | ch_data = PCH_DPC_AUX_CH_DATA1; |
| 354 | break; |
| 355 | case PORT_D: |
| 356 | ch_ctl = PCH_DPD_AUX_CH_CTL; |
| 357 | ch_data = PCH_DPD_AUX_CH_DATA1; |
| 358 | break; |
| 359 | default: |
| 360 | BUG(); |
| 361 | } |
| 362 | } |
| 363 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 364 | intel_dp_check_edp(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 365 | /* The clock divider is based off the hrawclk, |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 366 | * and would like to run at 2MHz. So, take the |
| 367 | * hrawclk value and divide by 2 and use that |
Jesse Barnes | 6176b8f | 2010-09-08 12:42:00 -0700 | [diff] [blame] | 368 | * |
| 369 | * Note that PCH attached eDP panels should use a 125MHz input |
| 370 | * clock divider. |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 371 | */ |
Adam Jackson | 1c95822 | 2011-10-14 17:22:25 -0400 | [diff] [blame] | 372 | if (is_cpu_edp(intel_dp)) { |
Vijay Purushothaman | 9473c8f | 2012-09-27 19:13:01 +0530 | [diff] [blame] | 373 | if (IS_VALLEYVIEW(dev)) |
| 374 | aux_clock_divider = 100; |
| 375 | else if (IS_GEN6(dev) || IS_GEN7(dev)) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 376 | aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */ |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 377 | else |
| 378 | aux_clock_divider = 225; /* eDP input clock at 450Mhz */ |
| 379 | } else if (HAS_PCH_SPLIT(dev)) |
Daniel Vetter | 6b3ec1c | 2012-10-20 20:57:44 +0200 | [diff] [blame] | 380 | aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 381 | else |
| 382 | aux_clock_divider = intel_hrawclk(dev) / 2; |
| 383 | |
Daniel Vetter | 6b4e0a9 | 2012-06-14 22:15:00 +0200 | [diff] [blame] | 384 | if (IS_GEN6(dev)) |
| 385 | precharge = 3; |
| 386 | else |
| 387 | precharge = 5; |
| 388 | |
Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 389 | /* Try to wait for any previous AUX channel activity */ |
| 390 | for (try = 0; try < 3; try++) { |
| 391 | status = I915_READ(ch_ctl); |
| 392 | if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
| 393 | break; |
| 394 | msleep(1); |
| 395 | } |
| 396 | |
| 397 | if (try == 3) { |
| 398 | WARN(1, "dp_aux_ch not started status 0x%08x\n", |
| 399 | I915_READ(ch_ctl)); |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 400 | return -EBUSY; |
| 401 | } |
| 402 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 403 | /* Must try at least 3 times according to DP spec */ |
| 404 | for (try = 0; try < 5; try++) { |
| 405 | /* Load the send data into the aux channel data registers */ |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 406 | for (i = 0; i < send_bytes; i += 4) |
| 407 | I915_WRITE(ch_data + i, |
| 408 | pack_aux(send + i, send_bytes - i)); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 409 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 410 | /* Send the command and wait for it to complete */ |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 411 | I915_WRITE(ch_ctl, |
| 412 | DP_AUX_CH_CTL_SEND_BUSY | |
| 413 | DP_AUX_CH_CTL_TIME_OUT_400us | |
| 414 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | |
| 415 | (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) | |
| 416 | (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) | |
| 417 | DP_AUX_CH_CTL_DONE | |
| 418 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 419 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 420 | for (;;) { |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 421 | status = I915_READ(ch_ctl); |
| 422 | if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
| 423 | break; |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 424 | udelay(100); |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 425 | } |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 426 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 427 | /* Clear done status and any errors */ |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 428 | I915_WRITE(ch_ctl, |
| 429 | status | |
| 430 | DP_AUX_CH_CTL_DONE | |
| 431 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 432 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
Adam Jackson | d7e96fe | 2011-07-26 15:39:46 -0400 | [diff] [blame] | 433 | |
| 434 | if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 435 | DP_AUX_CH_CTL_RECEIVE_ERROR)) |
| 436 | continue; |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 437 | if (status & DP_AUX_CH_CTL_DONE) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 438 | break; |
| 439 | } |
| 440 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 441 | if ((status & DP_AUX_CH_CTL_DONE) == 0) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 442 | DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status); |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 443 | return -EBUSY; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 444 | } |
| 445 | |
| 446 | /* Check for timeout or receive error. |
| 447 | * Timeouts occur when the sink is not connected |
| 448 | */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 449 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 450 | DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status); |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 451 | return -EIO; |
| 452 | } |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 453 | |
| 454 | /* Timeouts occur when the device isn't connected, so they're |
| 455 | * "normal" -- don't fill the kernel log with these */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 456 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 457 | DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status); |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 458 | return -ETIMEDOUT; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 459 | } |
| 460 | |
| 461 | /* Unload any bytes sent back from the other side */ |
| 462 | recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> |
| 463 | DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 464 | if (recv_bytes > recv_size) |
| 465 | recv_bytes = recv_size; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 466 | |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 467 | for (i = 0; i < recv_bytes; i += 4) |
| 468 | unpack_aux(I915_READ(ch_data + i), |
| 469 | recv + i, recv_bytes - i); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 470 | |
| 471 | return recv_bytes; |
| 472 | } |
| 473 | |
| 474 | /* Write data to the aux channel in native mode */ |
| 475 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 476 | intel_dp_aux_native_write(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 477 | uint16_t address, uint8_t *send, int send_bytes) |
| 478 | { |
| 479 | int ret; |
| 480 | uint8_t msg[20]; |
| 481 | int msg_bytes; |
| 482 | uint8_t ack; |
| 483 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 484 | intel_dp_check_edp(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 485 | if (send_bytes > 16) |
| 486 | return -1; |
| 487 | msg[0] = AUX_NATIVE_WRITE << 4; |
| 488 | msg[1] = address >> 8; |
Zhenyu Wang | eebc863 | 2009-07-24 01:00:30 +0800 | [diff] [blame] | 489 | msg[2] = address & 0xff; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 490 | msg[3] = send_bytes - 1; |
| 491 | memcpy(&msg[4], send, send_bytes); |
| 492 | msg_bytes = send_bytes + 4; |
| 493 | for (;;) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 494 | ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 495 | if (ret < 0) |
| 496 | return ret; |
| 497 | if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) |
| 498 | break; |
| 499 | else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER) |
| 500 | udelay(100); |
| 501 | else |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 502 | return -EIO; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 503 | } |
| 504 | return send_bytes; |
| 505 | } |
| 506 | |
| 507 | /* Write a single byte to the aux channel in native mode */ |
| 508 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 509 | intel_dp_aux_native_write_1(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 510 | uint16_t address, uint8_t byte) |
| 511 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 512 | return intel_dp_aux_native_write(intel_dp, address, &byte, 1); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | /* read bytes from a native aux channel */ |
| 516 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 517 | intel_dp_aux_native_read(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 518 | uint16_t address, uint8_t *recv, int recv_bytes) |
| 519 | { |
| 520 | uint8_t msg[4]; |
| 521 | int msg_bytes; |
| 522 | uint8_t reply[20]; |
| 523 | int reply_bytes; |
| 524 | uint8_t ack; |
| 525 | int ret; |
| 526 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 527 | intel_dp_check_edp(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 528 | msg[0] = AUX_NATIVE_READ << 4; |
| 529 | msg[1] = address >> 8; |
| 530 | msg[2] = address & 0xff; |
| 531 | msg[3] = recv_bytes - 1; |
| 532 | |
| 533 | msg_bytes = 4; |
| 534 | reply_bytes = recv_bytes + 1; |
| 535 | |
| 536 | for (;;) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 537 | ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 538 | reply, reply_bytes); |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 539 | if (ret == 0) |
| 540 | return -EPROTO; |
| 541 | if (ret < 0) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 542 | return ret; |
| 543 | ack = reply[0]; |
| 544 | if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) { |
| 545 | memcpy(recv, reply + 1, ret - 1); |
| 546 | return ret - 1; |
| 547 | } |
| 548 | else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER) |
| 549 | udelay(100); |
| 550 | else |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 551 | return -EIO; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 552 | } |
| 553 | } |
| 554 | |
| 555 | static int |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 556 | intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode, |
| 557 | uint8_t write_byte, uint8_t *read_byte) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 558 | { |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 559 | struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 560 | struct intel_dp *intel_dp = container_of(adapter, |
| 561 | struct intel_dp, |
| 562 | adapter); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 563 | uint16_t address = algo_data->address; |
| 564 | uint8_t msg[5]; |
| 565 | uint8_t reply[2]; |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 566 | unsigned retry; |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 567 | int msg_bytes; |
| 568 | int reply_bytes; |
| 569 | int ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 570 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 571 | intel_dp_check_edp(intel_dp); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 572 | /* Set up the command byte */ |
| 573 | if (mode & MODE_I2C_READ) |
| 574 | msg[0] = AUX_I2C_READ << 4; |
| 575 | else |
| 576 | msg[0] = AUX_I2C_WRITE << 4; |
| 577 | |
| 578 | if (!(mode & MODE_I2C_STOP)) |
| 579 | msg[0] |= AUX_I2C_MOT << 4; |
| 580 | |
| 581 | msg[1] = address >> 8; |
| 582 | msg[2] = address; |
| 583 | |
| 584 | switch (mode) { |
| 585 | case MODE_I2C_WRITE: |
| 586 | msg[3] = 0; |
| 587 | msg[4] = write_byte; |
| 588 | msg_bytes = 5; |
| 589 | reply_bytes = 1; |
| 590 | break; |
| 591 | case MODE_I2C_READ: |
| 592 | msg[3] = 0; |
| 593 | msg_bytes = 4; |
| 594 | reply_bytes = 2; |
| 595 | break; |
| 596 | default: |
| 597 | msg_bytes = 3; |
| 598 | reply_bytes = 1; |
| 599 | break; |
| 600 | } |
| 601 | |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 602 | for (retry = 0; retry < 5; retry++) { |
| 603 | ret = intel_dp_aux_ch(intel_dp, |
| 604 | msg, msg_bytes, |
| 605 | reply, reply_bytes); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 606 | if (ret < 0) { |
Dave Airlie | 3ff9916 | 2009-12-08 14:03:47 +1000 | [diff] [blame] | 607 | DRM_DEBUG_KMS("aux_ch failed %d\n", ret); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 608 | return ret; |
| 609 | } |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 610 | |
| 611 | switch (reply[0] & AUX_NATIVE_REPLY_MASK) { |
| 612 | case AUX_NATIVE_REPLY_ACK: |
| 613 | /* I2C-over-AUX Reply field is only valid |
| 614 | * when paired with AUX ACK. |
| 615 | */ |
| 616 | break; |
| 617 | case AUX_NATIVE_REPLY_NACK: |
| 618 | DRM_DEBUG_KMS("aux_ch native nack\n"); |
| 619 | return -EREMOTEIO; |
| 620 | case AUX_NATIVE_REPLY_DEFER: |
| 621 | udelay(100); |
| 622 | continue; |
| 623 | default: |
| 624 | DRM_ERROR("aux_ch invalid native reply 0x%02x\n", |
| 625 | reply[0]); |
| 626 | return -EREMOTEIO; |
| 627 | } |
| 628 | |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 629 | switch (reply[0] & AUX_I2C_REPLY_MASK) { |
| 630 | case AUX_I2C_REPLY_ACK: |
| 631 | if (mode == MODE_I2C_READ) { |
| 632 | *read_byte = reply[1]; |
| 633 | } |
| 634 | return reply_bytes - 1; |
| 635 | case AUX_I2C_REPLY_NACK: |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 636 | DRM_DEBUG_KMS("aux_i2c nack\n"); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 637 | return -EREMOTEIO; |
| 638 | case AUX_I2C_REPLY_DEFER: |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 639 | DRM_DEBUG_KMS("aux_i2c defer\n"); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 640 | udelay(100); |
| 641 | break; |
| 642 | default: |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 643 | DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 644 | return -EREMOTEIO; |
| 645 | } |
| 646 | } |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 647 | |
| 648 | DRM_ERROR("too many retries, giving up\n"); |
| 649 | return -EREMOTEIO; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 650 | } |
| 651 | |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 652 | static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 653 | static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync); |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 654 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 655 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 656 | intel_dp_i2c_init(struct intel_dp *intel_dp, |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 657 | struct intel_connector *intel_connector, const char *name) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 658 | { |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 659 | int ret; |
| 660 | |
Zhenyu Wang | d54e9d2 | 2009-10-19 15:43:51 +0800 | [diff] [blame] | 661 | DRM_DEBUG_KMS("i2c_init %s\n", name); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 662 | intel_dp->algo.running = false; |
| 663 | intel_dp->algo.address = 0; |
| 664 | intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 665 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 666 | memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter)); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 667 | intel_dp->adapter.owner = THIS_MODULE; |
| 668 | intel_dp->adapter.class = I2C_CLASS_DDC; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 669 | strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 670 | intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0'; |
| 671 | intel_dp->adapter.algo_data = &intel_dp->algo; |
| 672 | intel_dp->adapter.dev.parent = &intel_connector->base.kdev; |
| 673 | |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 674 | ironlake_edp_panel_vdd_on(intel_dp); |
| 675 | ret = i2c_dp_aux_add_bus(&intel_dp->adapter); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 676 | ironlake_edp_panel_vdd_off(intel_dp, false); |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 677 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 678 | } |
| 679 | |
| 680 | static bool |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 681 | intel_dp_mode_fixup(struct drm_encoder *encoder, |
| 682 | const struct drm_display_mode *mode, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 683 | struct drm_display_mode *adjusted_mode) |
| 684 | { |
Zhao Yakui | 0d3a1be | 2010-07-19 09:43:13 +0100 | [diff] [blame] | 685 | struct drm_device *dev = encoder->dev; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 686 | struct intel_dp *intel_dp = enc_to_intel_dp(encoder); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 687 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 688 | int lane_count, clock; |
Daniel Vetter | 397fe15 | 2012-10-22 22:56:43 +0200 | [diff] [blame] | 689 | int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 690 | int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0; |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 691 | int bpp, mode_rate; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 692 | static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 }; |
| 693 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 694 | if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) { |
| 695 | intel_fixed_panel_mode(intel_connector->panel.fixed_mode, |
| 696 | adjusted_mode); |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 697 | intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN, |
| 698 | mode, adjusted_mode); |
Zhao Yakui | 0d3a1be | 2010-07-19 09:43:13 +0100 | [diff] [blame] | 699 | } |
| 700 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 701 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 702 | return false; |
| 703 | |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 704 | DRM_DEBUG_KMS("DP link computation with max lane count %i " |
| 705 | "max bw %02x pixel clock %iKHz\n", |
Daniel Vetter | 7124465 | 2012-06-04 18:39:20 +0200 | [diff] [blame] | 706 | max_lane_count, bws[max_clock], adjusted_mode->clock); |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 707 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 708 | if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true)) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 709 | return false; |
| 710 | |
| 711 | bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24; |
Daniel Vetter | 7124465 | 2012-06-04 18:39:20 +0200 | [diff] [blame] | 712 | mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp); |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 713 | |
Jesse Barnes | 2514bc5 | 2012-06-21 15:13:50 -0700 | [diff] [blame] | 714 | for (clock = 0; clock <= max_clock; clock++) { |
| 715 | for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) { |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 716 | int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 717 | |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 718 | if (mode_rate <= link_avail) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 719 | intel_dp->link_bw = bws[clock]; |
| 720 | intel_dp->lane_count = lane_count; |
| 721 | adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw); |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 722 | DRM_DEBUG_KMS("DP link bw %02x lane " |
| 723 | "count %d clock %d bpp %d\n", |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 724 | intel_dp->link_bw, intel_dp->lane_count, |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 725 | adjusted_mode->clock, bpp); |
| 726 | DRM_DEBUG_KMS("DP link bw required %i available %i\n", |
| 727 | mode_rate, link_avail); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 728 | return true; |
| 729 | } |
| 730 | } |
| 731 | } |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 732 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 733 | return false; |
| 734 | } |
| 735 | |
| 736 | struct intel_dp_m_n { |
| 737 | uint32_t tu; |
| 738 | uint32_t gmch_m; |
| 739 | uint32_t gmch_n; |
| 740 | uint32_t link_m; |
| 741 | uint32_t link_n; |
| 742 | }; |
| 743 | |
| 744 | static void |
| 745 | intel_reduce_ratio(uint32_t *num, uint32_t *den) |
| 746 | { |
| 747 | while (*num > 0xffffff || *den > 0xffffff) { |
| 748 | *num >>= 1; |
| 749 | *den >>= 1; |
| 750 | } |
| 751 | } |
| 752 | |
| 753 | static void |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 754 | intel_dp_compute_m_n(int bpp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 755 | int nlanes, |
| 756 | int pixel_clock, |
| 757 | int link_clock, |
| 758 | struct intel_dp_m_n *m_n) |
| 759 | { |
| 760 | m_n->tu = 64; |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 761 | m_n->gmch_m = (pixel_clock * bpp) >> 3; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 762 | m_n->gmch_n = link_clock * nlanes; |
| 763 | intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n); |
| 764 | m_n->link_m = pixel_clock; |
| 765 | m_n->link_n = link_clock; |
| 766 | intel_reduce_ratio(&m_n->link_m, &m_n->link_n); |
| 767 | } |
| 768 | |
| 769 | void |
| 770 | intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode, |
| 771 | struct drm_display_mode *adjusted_mode) |
| 772 | { |
| 773 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 774 | struct intel_encoder *encoder; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 775 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 776 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Jesse Barnes | 858fa035 | 2011-06-24 12:19:24 -0700 | [diff] [blame] | 777 | int lane_count = 4; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 778 | struct intel_dp_m_n m_n; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 779 | int pipe = intel_crtc->pipe; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 780 | |
| 781 | /* |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 782 | * Find the lane count in the intel_encoder private |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 783 | */ |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 784 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
| 785 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 786 | |
Keith Packard | 9a10f40 | 2011-11-02 13:03:47 -0700 | [diff] [blame] | 787 | if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT || |
| 788 | intel_dp->base.type == INTEL_OUTPUT_EDP) |
| 789 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 790 | lane_count = intel_dp->lane_count; |
Jesse Barnes | 5119066 | 2010-10-07 16:01:08 -0700 | [diff] [blame] | 791 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 792 | } |
| 793 | } |
| 794 | |
| 795 | /* |
| 796 | * Compute the GMCH and Link ratios. The '3' here is |
| 797 | * the number of bytes_per_pixel post-LUT, which we always |
| 798 | * set up for 8-bits of R/G/B, or 3 bytes total. |
| 799 | */ |
Jesse Barnes | 858fa035 | 2011-06-24 12:19:24 -0700 | [diff] [blame] | 800 | intel_dp_compute_m_n(intel_crtc->bpp, lane_count, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 801 | mode->clock, adjusted_mode->clock, &m_n); |
| 802 | |
Paulo Zanoni | 1eb8dfe | 2012-10-18 12:42:10 -0300 | [diff] [blame] | 803 | if (IS_HASWELL(dev)) { |
| 804 | I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m); |
| 805 | I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n); |
| 806 | I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m); |
| 807 | I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n); |
| 808 | } else if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | 7346bfa | 2012-10-15 15:51:35 -0300 | [diff] [blame] | 809 | I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 810 | I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n); |
| 811 | I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m); |
| 812 | I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n); |
Vijay Purushothaman | 74a4dd2 | 2012-09-27 19:13:04 +0530 | [diff] [blame] | 813 | } else if (IS_VALLEYVIEW(dev)) { |
| 814 | I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m); |
| 815 | I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n); |
| 816 | I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m); |
| 817 | I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 818 | } else { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 819 | I915_WRITE(PIPE_GMCH_DATA_M(pipe), |
Paulo Zanoni | 7346bfa | 2012-10-15 15:51:35 -0300 | [diff] [blame] | 820 | TU_SIZE(m_n.tu) | m_n.gmch_m); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 821 | I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n); |
| 822 | I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m); |
| 823 | I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 824 | } |
| 825 | } |
| 826 | |
Paulo Zanoni | 247d89f | 2012-10-15 15:51:33 -0300 | [diff] [blame] | 827 | void intel_dp_init_link_config(struct intel_dp *intel_dp) |
| 828 | { |
| 829 | memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE); |
| 830 | intel_dp->link_configuration[0] = intel_dp->link_bw; |
| 831 | intel_dp->link_configuration[1] = intel_dp->lane_count; |
| 832 | intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B; |
| 833 | /* |
| 834 | * Check for DPCD version > 1.1 and enhanced framing support |
| 835 | */ |
| 836 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 837 | (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) { |
| 838 | intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN; |
| 839 | } |
| 840 | } |
| 841 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 842 | static void |
| 843 | intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode, |
| 844 | struct drm_display_mode *adjusted_mode) |
| 845 | { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 846 | struct drm_device *dev = encoder->dev; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 847 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 848 | struct intel_dp *intel_dp = enc_to_intel_dp(encoder); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 849 | struct drm_crtc *crtc = intel_dp->base.base.crtc; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 850 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 851 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 852 | /* |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 853 | * There are four kinds of DP registers: |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 854 | * |
| 855 | * IBX PCH |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 856 | * SNB CPU |
| 857 | * IVB CPU |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 858 | * CPT PCH |
| 859 | * |
| 860 | * IBX PCH and CPU are the same for almost everything, |
| 861 | * except that the CPU DP PLL is configured in this |
| 862 | * register |
| 863 | * |
| 864 | * CPT PCH is quite different, having many bits moved |
| 865 | * to the TRANS_DP_CTL register instead. That |
| 866 | * configuration happens (oddly) in ironlake_pch_enable |
| 867 | */ |
Adam Jackson | 9c9e792 | 2010-04-05 17:57:59 -0400 | [diff] [blame] | 868 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 869 | /* Preserve the BIOS-computed detected bit. This is |
| 870 | * supposed to be read-only. |
| 871 | */ |
| 872 | intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 873 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 874 | /* Handle DP bits in common between all three register formats */ |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 875 | intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 876 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 877 | switch (intel_dp->lane_count) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 878 | case 1: |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 879 | intel_dp->DP |= DP_PORT_WIDTH_1; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 880 | break; |
| 881 | case 2: |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 882 | intel_dp->DP |= DP_PORT_WIDTH_2; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 883 | break; |
| 884 | case 4: |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 885 | intel_dp->DP |= DP_PORT_WIDTH_4; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 886 | break; |
| 887 | } |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 888 | if (intel_dp->has_audio) { |
| 889 | DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n", |
| 890 | pipe_name(intel_crtc->pipe)); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 891 | intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE; |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 892 | intel_write_eld(encoder, adjusted_mode); |
| 893 | } |
Paulo Zanoni | 247d89f | 2012-10-15 15:51:33 -0300 | [diff] [blame] | 894 | |
| 895 | intel_dp_init_link_config(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 896 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 897 | /* Split out the IBX/CPU vs CPT settings */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 898 | |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 899 | if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 900 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 901 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 902 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 903 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 904 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
| 905 | |
| 906 | if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN) |
| 907 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 908 | |
| 909 | intel_dp->DP |= intel_crtc->pipe << 29; |
| 910 | |
| 911 | /* don't miss out required setting for eDP */ |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 912 | if (adjusted_mode->clock < 200000) |
| 913 | intel_dp->DP |= DP_PLL_FREQ_160MHZ; |
| 914 | else |
| 915 | intel_dp->DP |= DP_PLL_FREQ_270MHZ; |
| 916 | } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) { |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 917 | intel_dp->DP |= intel_dp->color_range; |
| 918 | |
| 919 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 920 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 921 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 922 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 923 | intel_dp->DP |= DP_LINK_TRAIN_OFF; |
| 924 | |
| 925 | if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN) |
| 926 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 927 | |
| 928 | if (intel_crtc->pipe == 1) |
| 929 | intel_dp->DP |= DP_PIPEB_SELECT; |
| 930 | |
| 931 | if (is_cpu_edp(intel_dp)) { |
| 932 | /* don't miss out required setting for eDP */ |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 933 | if (adjusted_mode->clock < 200000) |
| 934 | intel_dp->DP |= DP_PLL_FREQ_160MHZ; |
| 935 | else |
| 936 | intel_dp->DP |= DP_PLL_FREQ_270MHZ; |
| 937 | } |
| 938 | } else { |
| 939 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 940 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 941 | } |
| 942 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 943 | #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK) |
| 944 | #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE) |
| 945 | |
| 946 | #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK) |
| 947 | #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE) |
| 948 | |
| 949 | #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK) |
| 950 | #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE) |
| 951 | |
| 952 | static void ironlake_wait_panel_status(struct intel_dp *intel_dp, |
| 953 | u32 mask, |
| 954 | u32 value) |
| 955 | { |
| 956 | struct drm_device *dev = intel_dp->base.base.dev; |
| 957 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 958 | |
| 959 | DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n", |
| 960 | mask, value, |
| 961 | I915_READ(PCH_PP_STATUS), |
| 962 | I915_READ(PCH_PP_CONTROL)); |
| 963 | |
| 964 | if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) { |
| 965 | DRM_ERROR("Panel status timeout: status %08x control %08x\n", |
| 966 | I915_READ(PCH_PP_STATUS), |
| 967 | I915_READ(PCH_PP_CONTROL)); |
| 968 | } |
| 969 | } |
| 970 | |
| 971 | static void ironlake_wait_panel_on(struct intel_dp *intel_dp) |
| 972 | { |
| 973 | DRM_DEBUG_KMS("Wait for panel power on\n"); |
| 974 | ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE); |
| 975 | } |
| 976 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 977 | static void ironlake_wait_panel_off(struct intel_dp *intel_dp) |
| 978 | { |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 979 | DRM_DEBUG_KMS("Wait for panel power off time\n"); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 980 | ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 981 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 982 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 983 | static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp) |
| 984 | { |
| 985 | DRM_DEBUG_KMS("Wait for panel power cycle\n"); |
| 986 | ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE); |
| 987 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 988 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 989 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 990 | /* Read the current pp_control value, unlocking the register if it |
| 991 | * is locked |
| 992 | */ |
| 993 | |
| 994 | static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv) |
| 995 | { |
| 996 | u32 control = I915_READ(PCH_PP_CONTROL); |
| 997 | |
| 998 | control &= ~PANEL_UNLOCK_MASK; |
| 999 | control |= PANEL_UNLOCK_REGS; |
| 1000 | return control; |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1001 | } |
| 1002 | |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1003 | static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp) |
| 1004 | { |
| 1005 | struct drm_device *dev = intel_dp->base.base.dev; |
| 1006 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1007 | u32 pp; |
| 1008 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1009 | if (!is_edp(intel_dp)) |
| 1010 | return; |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1011 | DRM_DEBUG_KMS("Turn eDP VDD on\n"); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1012 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1013 | WARN(intel_dp->want_panel_vdd, |
| 1014 | "eDP VDD already requested on\n"); |
| 1015 | |
| 1016 | intel_dp->want_panel_vdd = true; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1017 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1018 | if (ironlake_edp_have_panel_vdd(intel_dp)) { |
| 1019 | DRM_DEBUG_KMS("eDP VDD already on\n"); |
| 1020 | return; |
| 1021 | } |
| 1022 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1023 | if (!ironlake_edp_have_panel_power(intel_dp)) |
| 1024 | ironlake_wait_panel_power_cycle(intel_dp); |
| 1025 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1026 | pp = ironlake_get_pp_control(dev_priv); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1027 | pp |= EDP_FORCE_VDD; |
| 1028 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1029 | POSTING_READ(PCH_PP_CONTROL); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1030 | DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n", |
| 1031 | I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL)); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 1032 | |
| 1033 | /* |
| 1034 | * If the panel wasn't on, delay before accessing aux channel |
| 1035 | */ |
| 1036 | if (!ironlake_edp_have_panel_power(intel_dp)) { |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1037 | DRM_DEBUG_KMS("eDP was not running\n"); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1038 | msleep(intel_dp->panel_power_up_delay); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1039 | } |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1040 | } |
| 1041 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1042 | static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp) |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1043 | { |
| 1044 | struct drm_device *dev = intel_dp->base.base.dev; |
| 1045 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1046 | u32 pp; |
| 1047 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1048 | if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) { |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1049 | pp = ironlake_get_pp_control(dev_priv); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1050 | pp &= ~EDP_FORCE_VDD; |
| 1051 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1052 | POSTING_READ(PCH_PP_CONTROL); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1053 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1054 | /* Make sure sequencer is idle before allowing subsequent activity */ |
| 1055 | DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n", |
| 1056 | I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1057 | |
| 1058 | msleep(intel_dp->panel_power_down_delay); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1059 | } |
| 1060 | } |
| 1061 | |
| 1062 | static void ironlake_panel_vdd_work(struct work_struct *__work) |
| 1063 | { |
| 1064 | struct intel_dp *intel_dp = container_of(to_delayed_work(__work), |
| 1065 | struct intel_dp, panel_vdd_work); |
| 1066 | struct drm_device *dev = intel_dp->base.base.dev; |
| 1067 | |
Keith Packard | 627f767 | 2011-10-31 11:30:10 -0700 | [diff] [blame] | 1068 | mutex_lock(&dev->mode_config.mutex); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1069 | ironlake_panel_vdd_off_sync(intel_dp); |
Keith Packard | 627f767 | 2011-10-31 11:30:10 -0700 | [diff] [blame] | 1070 | mutex_unlock(&dev->mode_config.mutex); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1071 | } |
| 1072 | |
| 1073 | static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync) |
| 1074 | { |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1075 | if (!is_edp(intel_dp)) |
| 1076 | return; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1077 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1078 | DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd); |
| 1079 | WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on"); |
Keith Packard | f2e8b18 | 2011-11-01 20:01:35 -0700 | [diff] [blame] | 1080 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1081 | intel_dp->want_panel_vdd = false; |
| 1082 | |
| 1083 | if (sync) { |
| 1084 | ironlake_panel_vdd_off_sync(intel_dp); |
| 1085 | } else { |
| 1086 | /* |
| 1087 | * Queue the timer to fire a long |
| 1088 | * time from now (relative to the power down delay) |
| 1089 | * to keep the panel power up across a sequence of operations |
| 1090 | */ |
| 1091 | schedule_delayed_work(&intel_dp->panel_vdd_work, |
| 1092 | msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5)); |
| 1093 | } |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1094 | } |
| 1095 | |
Keith Packard | 86a3073 | 2011-10-20 13:40:33 -0700 | [diff] [blame] | 1096 | static void ironlake_edp_panel_on(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1097 | { |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 1098 | struct drm_device *dev = intel_dp->base.base.dev; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1099 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1100 | u32 pp; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1101 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1102 | if (!is_edp(intel_dp)) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1103 | return; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1104 | |
| 1105 | DRM_DEBUG_KMS("Turn eDP power on\n"); |
| 1106 | |
| 1107 | if (ironlake_edp_have_panel_power(intel_dp)) { |
| 1108 | DRM_DEBUG_KMS("eDP power already on\n"); |
Keith Packard | 7d639f3 | 2011-09-29 16:05:34 -0700 | [diff] [blame] | 1109 | return; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1110 | } |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1111 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1112 | ironlake_wait_panel_power_cycle(intel_dp); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1113 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1114 | pp = ironlake_get_pp_control(dev_priv); |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1115 | if (IS_GEN5(dev)) { |
| 1116 | /* ILK workaround: disable reset around power sequence */ |
| 1117 | pp &= ~PANEL_POWER_RESET; |
| 1118 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1119 | POSTING_READ(PCH_PP_CONTROL); |
| 1120 | } |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1121 | |
Keith Packard | 1c0ae80 | 2011-09-19 13:59:29 -0700 | [diff] [blame] | 1122 | pp |= POWER_TARGET_ON; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1123 | if (!IS_GEN5(dev)) |
| 1124 | pp |= PANEL_POWER_RESET; |
| 1125 | |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1126 | I915_WRITE(PCH_PP_CONTROL, pp); |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 1127 | POSTING_READ(PCH_PP_CONTROL); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1128 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1129 | ironlake_wait_panel_on(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1130 | |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1131 | if (IS_GEN5(dev)) { |
| 1132 | pp |= PANEL_POWER_RESET; /* restore panel reset bit */ |
| 1133 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1134 | POSTING_READ(PCH_PP_CONTROL); |
| 1135 | } |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1136 | } |
| 1137 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1138 | static void ironlake_edp_panel_off(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1139 | { |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1140 | struct drm_device *dev = intel_dp->base.base.dev; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1141 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1142 | u32 pp; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1143 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1144 | if (!is_edp(intel_dp)) |
| 1145 | return; |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1146 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1147 | DRM_DEBUG_KMS("Turn eDP power off\n"); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1148 | |
Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 1149 | WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n"); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1150 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1151 | pp = ironlake_get_pp_control(dev_priv); |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 1152 | /* We need to switch off panel power _and_ force vdd, for otherwise some |
| 1153 | * panels get very unhappy and cease to work. */ |
| 1154 | pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1155 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1156 | POSTING_READ(PCH_PP_CONTROL); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1157 | |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 1158 | intel_dp->want_panel_vdd = false; |
| 1159 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1160 | ironlake_wait_panel_off(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1161 | } |
| 1162 | |
Keith Packard | 86a3073 | 2011-10-20 13:40:33 -0700 | [diff] [blame] | 1163 | static void ironlake_edp_backlight_on(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1164 | { |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1165 | struct drm_device *dev = intel_dp->base.base.dev; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1166 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 035aa3d | 2012-10-20 20:57:42 +0200 | [diff] [blame] | 1167 | int pipe = to_intel_crtc(intel_dp->base.base.crtc)->pipe; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1168 | u32 pp; |
| 1169 | |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1170 | if (!is_edp(intel_dp)) |
| 1171 | return; |
| 1172 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1173 | DRM_DEBUG_KMS("\n"); |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 1174 | /* |
| 1175 | * If we enable the backlight right away following a panel power |
| 1176 | * on, we may see slight flicker as the panel syncs with the eDP |
| 1177 | * link. So delay a bit to make sure the image is solid before |
| 1178 | * allowing it to appear. |
| 1179 | */ |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1180 | msleep(intel_dp->backlight_on_delay); |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1181 | pp = ironlake_get_pp_control(dev_priv); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1182 | pp |= EDP_BLC_ENABLE; |
| 1183 | I915_WRITE(PCH_PP_CONTROL, pp); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1184 | POSTING_READ(PCH_PP_CONTROL); |
Daniel Vetter | 035aa3d | 2012-10-20 20:57:42 +0200 | [diff] [blame] | 1185 | |
| 1186 | intel_panel_enable_backlight(dev, pipe); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1187 | } |
| 1188 | |
Keith Packard | 86a3073 | 2011-10-20 13:40:33 -0700 | [diff] [blame] | 1189 | static void ironlake_edp_backlight_off(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1190 | { |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1191 | struct drm_device *dev = intel_dp->base.base.dev; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1192 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1193 | u32 pp; |
| 1194 | |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1195 | if (!is_edp(intel_dp)) |
| 1196 | return; |
| 1197 | |
Daniel Vetter | 035aa3d | 2012-10-20 20:57:42 +0200 | [diff] [blame] | 1198 | intel_panel_disable_backlight(dev); |
| 1199 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1200 | DRM_DEBUG_KMS("\n"); |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1201 | pp = ironlake_get_pp_control(dev_priv); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1202 | pp &= ~EDP_BLC_ENABLE; |
| 1203 | I915_WRITE(PCH_PP_CONTROL, pp); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1204 | POSTING_READ(PCH_PP_CONTROL); |
| 1205 | msleep(intel_dp->backlight_off_delay); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1206 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1207 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1208 | static void ironlake_edp_pll_on(struct intel_dp *intel_dp) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1209 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1210 | struct drm_device *dev = intel_dp->base.base.dev; |
| 1211 | struct drm_crtc *crtc = intel_dp->base.base.crtc; |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1212 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1213 | u32 dpa_ctl; |
| 1214 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1215 | assert_pipe_disabled(dev_priv, |
| 1216 | to_intel_crtc(crtc)->pipe); |
| 1217 | |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1218 | DRM_DEBUG_KMS("\n"); |
| 1219 | dpa_ctl = I915_READ(DP_A); |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 1220 | WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n"); |
| 1221 | WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n"); |
| 1222 | |
| 1223 | /* We don't adjust intel_dp->DP while tearing down the link, to |
| 1224 | * facilitate link retraining (e.g. after hotplug). Hence clear all |
| 1225 | * enable bits here to ensure that we don't enable too much. */ |
| 1226 | intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE); |
| 1227 | intel_dp->DP |= DP_PLL_ENABLE; |
| 1228 | I915_WRITE(DP_A, intel_dp->DP); |
Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 1229 | POSTING_READ(DP_A); |
| 1230 | udelay(200); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1231 | } |
| 1232 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1233 | static void ironlake_edp_pll_off(struct intel_dp *intel_dp) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1234 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1235 | struct drm_device *dev = intel_dp->base.base.dev; |
| 1236 | struct drm_crtc *crtc = intel_dp->base.base.crtc; |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1237 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1238 | u32 dpa_ctl; |
| 1239 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1240 | assert_pipe_disabled(dev_priv, |
| 1241 | to_intel_crtc(crtc)->pipe); |
| 1242 | |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1243 | dpa_ctl = I915_READ(DP_A); |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 1244 | WARN((dpa_ctl & DP_PLL_ENABLE) == 0, |
| 1245 | "dp pll off, should be on\n"); |
| 1246 | WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n"); |
| 1247 | |
| 1248 | /* We can't rely on the value tracked for the DP register in |
| 1249 | * intel_dp->DP because link_down must not change that (otherwise link |
| 1250 | * re-training will fail. */ |
Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 1251 | dpa_ctl &= ~DP_PLL_ENABLE; |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1252 | I915_WRITE(DP_A, dpa_ctl); |
Chris Wilson | 1af5fa1 | 2010-09-08 21:07:28 +0100 | [diff] [blame] | 1253 | POSTING_READ(DP_A); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1254 | udelay(200); |
| 1255 | } |
| 1256 | |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 1257 | /* If the sink supports it, try to set the power state appropriately */ |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1258 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode) |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 1259 | { |
| 1260 | int ret, i; |
| 1261 | |
| 1262 | /* Should have a valid DPCD by this point */ |
| 1263 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) |
| 1264 | return; |
| 1265 | |
| 1266 | if (mode != DRM_MODE_DPMS_ON) { |
| 1267 | ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER, |
| 1268 | DP_SET_POWER_D3); |
| 1269 | if (ret != 1) |
| 1270 | DRM_DEBUG_DRIVER("failed to write sink power state\n"); |
| 1271 | } else { |
| 1272 | /* |
| 1273 | * When turning on, we need to retry for 1ms to give the sink |
| 1274 | * time to wake up. |
| 1275 | */ |
| 1276 | for (i = 0; i < 3; i++) { |
| 1277 | ret = intel_dp_aux_native_write_1(intel_dp, |
| 1278 | DP_SET_POWER, |
| 1279 | DP_SET_POWER_D0); |
| 1280 | if (ret == 1) |
| 1281 | break; |
| 1282 | msleep(1); |
| 1283 | } |
| 1284 | } |
| 1285 | } |
| 1286 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1287 | static bool intel_dp_get_hw_state(struct intel_encoder *encoder, |
| 1288 | enum pipe *pipe) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1289 | { |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1290 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 1291 | struct drm_device *dev = encoder->base.dev; |
| 1292 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1293 | u32 tmp = I915_READ(intel_dp->output_reg); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1294 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1295 | if (!(tmp & DP_PORT_EN)) |
| 1296 | return false; |
| 1297 | |
| 1298 | if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) { |
| 1299 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 1300 | } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) { |
| 1301 | *pipe = PORT_TO_PIPE(tmp); |
| 1302 | } else { |
| 1303 | u32 trans_sel; |
| 1304 | u32 trans_dp; |
| 1305 | int i; |
| 1306 | |
| 1307 | switch (intel_dp->output_reg) { |
| 1308 | case PCH_DP_B: |
| 1309 | trans_sel = TRANS_DP_PORT_SEL_B; |
| 1310 | break; |
| 1311 | case PCH_DP_C: |
| 1312 | trans_sel = TRANS_DP_PORT_SEL_C; |
| 1313 | break; |
| 1314 | case PCH_DP_D: |
| 1315 | trans_sel = TRANS_DP_PORT_SEL_D; |
| 1316 | break; |
| 1317 | default: |
| 1318 | return true; |
| 1319 | } |
| 1320 | |
| 1321 | for_each_pipe(i) { |
| 1322 | trans_dp = I915_READ(TRANS_DP_CTL(i)); |
| 1323 | if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) { |
| 1324 | *pipe = i; |
| 1325 | return true; |
| 1326 | } |
| 1327 | } |
| 1328 | } |
| 1329 | |
| 1330 | DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg); |
| 1331 | |
| 1332 | return true; |
| 1333 | } |
| 1334 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1335 | static void intel_disable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1336 | { |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1337 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 1338 | |
| 1339 | /* Make sure the panel is off before trying to change the mode. But also |
| 1340 | * ensure that we have vdd while we switch off the panel. */ |
| 1341 | ironlake_edp_panel_vdd_on(intel_dp); |
Keith Packard | 21264c6 | 2011-11-01 20:25:21 -0700 | [diff] [blame] | 1342 | ironlake_edp_backlight_off(intel_dp); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 1343 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 1344 | ironlake_edp_panel_off(intel_dp); |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 1345 | |
| 1346 | /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */ |
| 1347 | if (!is_cpu_edp(intel_dp)) |
| 1348 | intel_dp_link_down(intel_dp); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1349 | } |
| 1350 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1351 | static void intel_post_disable_dp(struct intel_encoder *encoder) |
| 1352 | { |
| 1353 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 1354 | |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 1355 | if (is_cpu_edp(intel_dp)) { |
| 1356 | intel_dp_link_down(intel_dp); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1357 | ironlake_edp_pll_off(intel_dp); |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 1358 | } |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1359 | } |
| 1360 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1361 | static void intel_enable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1362 | { |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1363 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 1364 | struct drm_device *dev = encoder->base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1365 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1366 | uint32_t dp_reg = I915_READ(intel_dp->output_reg); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1367 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 1368 | if (WARN_ON(dp_reg & DP_PORT_EN)) |
| 1369 | return; |
| 1370 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1371 | ironlake_edp_panel_vdd_on(intel_dp); |
| 1372 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 1373 | intel_dp_start_link_train(intel_dp); |
| 1374 | ironlake_edp_panel_on(intel_dp); |
| 1375 | ironlake_edp_panel_vdd_off(intel_dp, true); |
| 1376 | intel_dp_complete_link_train(intel_dp); |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1377 | ironlake_edp_backlight_on(intel_dp); |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1378 | } |
| 1379 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1380 | static void intel_pre_enable_dp(struct intel_encoder *encoder) |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1381 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1382 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1383 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1384 | if (is_cpu_edp(intel_dp)) |
| 1385 | ironlake_edp_pll_on(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1386 | } |
| 1387 | |
| 1388 | /* |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 1389 | * Native read with retry for link status and receiver capability reads for |
| 1390 | * cases where the sink may still be asleep. |
| 1391 | */ |
| 1392 | static bool |
| 1393 | intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address, |
| 1394 | uint8_t *recv, int recv_bytes) |
| 1395 | { |
| 1396 | int ret, i; |
| 1397 | |
| 1398 | /* |
| 1399 | * Sinks are *supposed* to come up within 1ms from an off state, |
| 1400 | * but we're also supposed to retry 3 times per the spec. |
| 1401 | */ |
| 1402 | for (i = 0; i < 3; i++) { |
| 1403 | ret = intel_dp_aux_native_read(intel_dp, address, recv, |
| 1404 | recv_bytes); |
| 1405 | if (ret == recv_bytes) |
| 1406 | return true; |
| 1407 | msleep(1); |
| 1408 | } |
| 1409 | |
| 1410 | return false; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1411 | } |
| 1412 | |
| 1413 | /* |
| 1414 | * Fetch AUX CH registers 0x202 - 0x207 which contain |
| 1415 | * link status information |
| 1416 | */ |
| 1417 | static bool |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1418 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1419 | { |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 1420 | return intel_dp_aux_native_read_retry(intel_dp, |
| 1421 | DP_LANE0_1_STATUS, |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1422 | link_status, |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 1423 | DP_LINK_STATUS_SIZE); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1424 | } |
| 1425 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1426 | #if 0 |
| 1427 | static char *voltage_names[] = { |
| 1428 | "0.4V", "0.6V", "0.8V", "1.2V" |
| 1429 | }; |
| 1430 | static char *pre_emph_names[] = { |
| 1431 | "0dB", "3.5dB", "6dB", "9.5dB" |
| 1432 | }; |
| 1433 | static char *link_train_names[] = { |
| 1434 | "pattern 1", "pattern 2", "idle", "off" |
| 1435 | }; |
| 1436 | #endif |
| 1437 | |
| 1438 | /* |
| 1439 | * These are source-specific values; current Intel hardware supports |
| 1440 | * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB |
| 1441 | */ |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1442 | |
| 1443 | static uint8_t |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1444 | intel_dp_voltage_max(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1445 | { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1446 | struct drm_device *dev = intel_dp->base.base.dev; |
| 1447 | |
| 1448 | if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) |
| 1449 | return DP_TRAIN_VOLTAGE_SWING_800; |
| 1450 | else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp)) |
| 1451 | return DP_TRAIN_VOLTAGE_SWING_1200; |
| 1452 | else |
| 1453 | return DP_TRAIN_VOLTAGE_SWING_800; |
| 1454 | } |
| 1455 | |
| 1456 | static uint8_t |
| 1457 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing) |
| 1458 | { |
| 1459 | struct drm_device *dev = intel_dp->base.base.dev; |
| 1460 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1461 | if (IS_HASWELL(dev)) { |
| 1462 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 1463 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1464 | return DP_TRAIN_PRE_EMPHASIS_9_5; |
| 1465 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1466 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1467 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1468 | return DP_TRAIN_PRE_EMPHASIS_3_5; |
| 1469 | case DP_TRAIN_VOLTAGE_SWING_1200: |
| 1470 | default: |
| 1471 | return DP_TRAIN_PRE_EMPHASIS_0; |
| 1472 | } |
| 1473 | } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1474 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 1475 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1476 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1477 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1478 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1479 | return DP_TRAIN_PRE_EMPHASIS_3_5; |
| 1480 | default: |
| 1481 | return DP_TRAIN_PRE_EMPHASIS_0; |
| 1482 | } |
| 1483 | } else { |
| 1484 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 1485 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1486 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1487 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1488 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1489 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1490 | return DP_TRAIN_PRE_EMPHASIS_3_5; |
| 1491 | case DP_TRAIN_VOLTAGE_SWING_1200: |
| 1492 | default: |
| 1493 | return DP_TRAIN_PRE_EMPHASIS_0; |
| 1494 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1495 | } |
| 1496 | } |
| 1497 | |
| 1498 | static void |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1499 | intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1500 | { |
| 1501 | uint8_t v = 0; |
| 1502 | uint8_t p = 0; |
| 1503 | int lane; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1504 | uint8_t voltage_max; |
| 1505 | uint8_t preemph_max; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1506 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1507 | for (lane = 0; lane < intel_dp->lane_count; lane++) { |
Daniel Vetter | 0f037bd | 2012-10-18 10:15:27 +0200 | [diff] [blame] | 1508 | uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane); |
| 1509 | uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1510 | |
| 1511 | if (this_v > v) |
| 1512 | v = this_v; |
| 1513 | if (this_p > p) |
| 1514 | p = this_p; |
| 1515 | } |
| 1516 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1517 | voltage_max = intel_dp_voltage_max(intel_dp); |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1518 | if (v >= voltage_max) |
| 1519 | v = voltage_max | DP_TRAIN_MAX_SWING_REACHED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1520 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1521 | preemph_max = intel_dp_pre_emphasis_max(intel_dp, v); |
| 1522 | if (p >= preemph_max) |
| 1523 | p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1524 | |
| 1525 | for (lane = 0; lane < 4; lane++) |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1526 | intel_dp->train_set[lane] = v | p; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1527 | } |
| 1528 | |
| 1529 | static uint32_t |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1530 | intel_dp_signal_levels(uint8_t train_set) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1531 | { |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1532 | uint32_t signal_levels = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1533 | |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1534 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1535 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1536 | default: |
| 1537 | signal_levels |= DP_VOLTAGE_0_4; |
| 1538 | break; |
| 1539 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1540 | signal_levels |= DP_VOLTAGE_0_6; |
| 1541 | break; |
| 1542 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1543 | signal_levels |= DP_VOLTAGE_0_8; |
| 1544 | break; |
| 1545 | case DP_TRAIN_VOLTAGE_SWING_1200: |
| 1546 | signal_levels |= DP_VOLTAGE_1_2; |
| 1547 | break; |
| 1548 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1549 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1550 | case DP_TRAIN_PRE_EMPHASIS_0: |
| 1551 | default: |
| 1552 | signal_levels |= DP_PRE_EMPHASIS_0; |
| 1553 | break; |
| 1554 | case DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1555 | signal_levels |= DP_PRE_EMPHASIS_3_5; |
| 1556 | break; |
| 1557 | case DP_TRAIN_PRE_EMPHASIS_6: |
| 1558 | signal_levels |= DP_PRE_EMPHASIS_6; |
| 1559 | break; |
| 1560 | case DP_TRAIN_PRE_EMPHASIS_9_5: |
| 1561 | signal_levels |= DP_PRE_EMPHASIS_9_5; |
| 1562 | break; |
| 1563 | } |
| 1564 | return signal_levels; |
| 1565 | } |
| 1566 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1567 | /* Gen6's DP voltage swing and pre-emphasis control */ |
| 1568 | static uint32_t |
| 1569 | intel_gen6_edp_signal_levels(uint8_t train_set) |
| 1570 | { |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1571 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 1572 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 1573 | switch (signal_levels) { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1574 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1575 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1576 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
| 1577 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1578 | return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1579 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1580 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1581 | return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1582 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1583 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1584 | return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1585 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1586 | case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1587 | return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1588 | default: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1589 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 1590 | "0x%x\n", signal_levels); |
| 1591 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1592 | } |
| 1593 | } |
| 1594 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1595 | /* Gen7's DP voltage swing and pre-emphasis control */ |
| 1596 | static uint32_t |
| 1597 | intel_gen7_edp_signal_levels(uint8_t train_set) |
| 1598 | { |
| 1599 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 1600 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 1601 | switch (signal_levels) { |
| 1602 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1603 | return EDP_LINK_TRAIN_400MV_0DB_IVB; |
| 1604 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1605 | return EDP_LINK_TRAIN_400MV_3_5DB_IVB; |
| 1606 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1607 | return EDP_LINK_TRAIN_400MV_6DB_IVB; |
| 1608 | |
| 1609 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1610 | return EDP_LINK_TRAIN_600MV_0DB_IVB; |
| 1611 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1612 | return EDP_LINK_TRAIN_600MV_3_5DB_IVB; |
| 1613 | |
| 1614 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1615 | return EDP_LINK_TRAIN_800MV_0DB_IVB; |
| 1616 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1617 | return EDP_LINK_TRAIN_800MV_3_5DB_IVB; |
| 1618 | |
| 1619 | default: |
| 1620 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 1621 | "0x%x\n", signal_levels); |
| 1622 | return EDP_LINK_TRAIN_500MV_0DB_IVB; |
| 1623 | } |
| 1624 | } |
| 1625 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1626 | /* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */ |
| 1627 | static uint32_t |
| 1628 | intel_dp_signal_levels_hsw(uint8_t train_set) |
| 1629 | { |
| 1630 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 1631 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 1632 | switch (signal_levels) { |
| 1633 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1634 | return DDI_BUF_EMP_400MV_0DB_HSW; |
| 1635 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1636 | return DDI_BUF_EMP_400MV_3_5DB_HSW; |
| 1637 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1638 | return DDI_BUF_EMP_400MV_6DB_HSW; |
| 1639 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5: |
| 1640 | return DDI_BUF_EMP_400MV_9_5DB_HSW; |
| 1641 | |
| 1642 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1643 | return DDI_BUF_EMP_600MV_0DB_HSW; |
| 1644 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1645 | return DDI_BUF_EMP_600MV_3_5DB_HSW; |
| 1646 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1647 | return DDI_BUF_EMP_600MV_6DB_HSW; |
| 1648 | |
| 1649 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1650 | return DDI_BUF_EMP_800MV_0DB_HSW; |
| 1651 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1652 | return DDI_BUF_EMP_800MV_3_5DB_HSW; |
| 1653 | default: |
| 1654 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 1655 | "0x%x\n", signal_levels); |
| 1656 | return DDI_BUF_EMP_400MV_0DB_HSW; |
| 1657 | } |
| 1658 | } |
| 1659 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1660 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1661 | intel_dp_set_link_train(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1662 | uint32_t dp_reg_value, |
Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 1663 | uint8_t dp_train_pat) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1664 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 1665 | struct drm_device *dev = intel_dp->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1666 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1667 | int ret; |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1668 | uint32_t temp; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1669 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1670 | if (IS_HASWELL(dev)) { |
| 1671 | temp = I915_READ(DP_TP_CTL(intel_dp->port)); |
| 1672 | |
| 1673 | if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE) |
| 1674 | temp |= DP_TP_CTL_SCRAMBLE_DISABLE; |
| 1675 | else |
| 1676 | temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE; |
| 1677 | |
| 1678 | temp &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 1679 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 1680 | case DP_TRAINING_PATTERN_DISABLE: |
| 1681 | temp |= DP_TP_CTL_LINK_TRAIN_IDLE; |
| 1682 | I915_WRITE(DP_TP_CTL(intel_dp->port), temp); |
| 1683 | |
| 1684 | if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) & |
| 1685 | DP_TP_STATUS_IDLE_DONE), 1)) |
| 1686 | DRM_ERROR("Timed out waiting for DP idle patterns\n"); |
| 1687 | |
| 1688 | temp &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 1689 | temp |= DP_TP_CTL_LINK_TRAIN_NORMAL; |
| 1690 | |
| 1691 | break; |
| 1692 | case DP_TRAINING_PATTERN_1: |
| 1693 | temp |= DP_TP_CTL_LINK_TRAIN_PAT1; |
| 1694 | break; |
| 1695 | case DP_TRAINING_PATTERN_2: |
| 1696 | temp |= DP_TP_CTL_LINK_TRAIN_PAT2; |
| 1697 | break; |
| 1698 | case DP_TRAINING_PATTERN_3: |
| 1699 | temp |= DP_TP_CTL_LINK_TRAIN_PAT3; |
| 1700 | break; |
| 1701 | } |
| 1702 | I915_WRITE(DP_TP_CTL(intel_dp->port), temp); |
| 1703 | |
| 1704 | } else if (HAS_PCH_CPT(dev) && |
| 1705 | (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) { |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1706 | dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT; |
| 1707 | |
| 1708 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 1709 | case DP_TRAINING_PATTERN_DISABLE: |
| 1710 | dp_reg_value |= DP_LINK_TRAIN_OFF_CPT; |
| 1711 | break; |
| 1712 | case DP_TRAINING_PATTERN_1: |
| 1713 | dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT; |
| 1714 | break; |
| 1715 | case DP_TRAINING_PATTERN_2: |
| 1716 | dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT; |
| 1717 | break; |
| 1718 | case DP_TRAINING_PATTERN_3: |
| 1719 | DRM_ERROR("DP training pattern 3 not supported\n"); |
| 1720 | dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT; |
| 1721 | break; |
| 1722 | } |
| 1723 | |
| 1724 | } else { |
| 1725 | dp_reg_value &= ~DP_LINK_TRAIN_MASK; |
| 1726 | |
| 1727 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 1728 | case DP_TRAINING_PATTERN_DISABLE: |
| 1729 | dp_reg_value |= DP_LINK_TRAIN_OFF; |
| 1730 | break; |
| 1731 | case DP_TRAINING_PATTERN_1: |
| 1732 | dp_reg_value |= DP_LINK_TRAIN_PAT_1; |
| 1733 | break; |
| 1734 | case DP_TRAINING_PATTERN_2: |
| 1735 | dp_reg_value |= DP_LINK_TRAIN_PAT_2; |
| 1736 | break; |
| 1737 | case DP_TRAINING_PATTERN_3: |
| 1738 | DRM_ERROR("DP training pattern 3 not supported\n"); |
| 1739 | dp_reg_value |= DP_LINK_TRAIN_PAT_2; |
| 1740 | break; |
| 1741 | } |
| 1742 | } |
| 1743 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1744 | I915_WRITE(intel_dp->output_reg, dp_reg_value); |
| 1745 | POSTING_READ(intel_dp->output_reg); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1746 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1747 | intel_dp_aux_native_write_1(intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1748 | DP_TRAINING_PATTERN_SET, |
| 1749 | dp_train_pat); |
| 1750 | |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1751 | if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) != |
| 1752 | DP_TRAINING_PATTERN_DISABLE) { |
| 1753 | ret = intel_dp_aux_native_write(intel_dp, |
| 1754 | DP_TRAINING_LANE0_SET, |
| 1755 | intel_dp->train_set, |
| 1756 | intel_dp->lane_count); |
| 1757 | if (ret != intel_dp->lane_count) |
| 1758 | return false; |
| 1759 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1760 | |
| 1761 | return true; |
| 1762 | } |
| 1763 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1764 | /* Enable corresponding port and start training pattern 1 */ |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1765 | void |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1766 | intel_dp_start_link_train(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1767 | { |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1768 | struct drm_encoder *encoder = &intel_dp->base.base; |
| 1769 | struct drm_device *dev = encoder->dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1770 | int i; |
| 1771 | uint8_t voltage; |
| 1772 | bool clock_recovery = false; |
Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 1773 | int voltage_tries, loop_tries; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1774 | uint32_t DP = intel_dp->DP; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1775 | |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1776 | if (IS_HASWELL(dev)) |
| 1777 | intel_ddi_prepare_link_retrain(encoder); |
| 1778 | |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1779 | /* Write the link configuration data */ |
| 1780 | intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, |
| 1781 | intel_dp->link_configuration, |
| 1782 | DP_LINK_CONFIGURATION_SIZE); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1783 | |
| 1784 | DP |= DP_PORT_EN; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1785 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1786 | memset(intel_dp->train_set, 0, 4); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1787 | voltage = 0xff; |
Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 1788 | voltage_tries = 0; |
| 1789 | loop_tries = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1790 | clock_recovery = false; |
| 1791 | for (;;) { |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1792 | /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1793 | uint8_t link_status[DP_LINK_STATUS_SIZE]; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1794 | uint32_t signal_levels; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1795 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1796 | if (IS_HASWELL(dev)) { |
| 1797 | signal_levels = intel_dp_signal_levels_hsw( |
| 1798 | intel_dp->train_set[0]); |
| 1799 | DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels; |
| 1800 | } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1801 | signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]); |
| 1802 | DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels; |
| 1803 | } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) { |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1804 | signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1805 | DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels; |
| 1806 | } else { |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1807 | signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1808 | DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels; |
| 1809 | } |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1810 | DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", |
| 1811 | signal_levels); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1812 | |
Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 1813 | /* Set training pattern 1 */ |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1814 | if (!intel_dp_set_link_train(intel_dp, DP, |
Adam Jackson | 8105585 | 2011-07-21 17:48:37 -0400 | [diff] [blame] | 1815 | DP_TRAINING_PATTERN_1 | |
| 1816 | DP_LINK_SCRAMBLING_DISABLE)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1817 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1818 | |
Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 1819 | drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd); |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1820 | if (!intel_dp_get_link_status(intel_dp, link_status)) { |
| 1821 | DRM_ERROR("failed to get link status\n"); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1822 | break; |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1823 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1824 | |
Daniel Vetter | 0191627 | 2012-10-18 10:15:25 +0200 | [diff] [blame] | 1825 | if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) { |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1826 | DRM_DEBUG_KMS("clock recovery OK\n"); |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1827 | clock_recovery = true; |
| 1828 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1829 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1830 | |
| 1831 | /* Check to see if we've tried the max voltage */ |
| 1832 | for (i = 0; i < intel_dp->lane_count; i++) |
| 1833 | if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0) |
| 1834 | break; |
Paulo Zanoni | 0d71068 | 2012-06-29 16:03:34 -0300 | [diff] [blame] | 1835 | if (i == intel_dp->lane_count && voltage_tries == 5) { |
Chris Wilson | 2477367 | 2012-09-26 16:48:30 +0100 | [diff] [blame] | 1836 | if (++loop_tries == 5) { |
Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 1837 | DRM_DEBUG_KMS("too many full retries, give up\n"); |
| 1838 | break; |
| 1839 | } |
| 1840 | memset(intel_dp->train_set, 0, 4); |
| 1841 | voltage_tries = 0; |
| 1842 | continue; |
| 1843 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1844 | |
| 1845 | /* Check to see if we've tried the same voltage 5 times */ |
Chris Wilson | 2477367 | 2012-09-26 16:48:30 +0100 | [diff] [blame] | 1846 | if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) { |
| 1847 | voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK; |
Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 1848 | voltage_tries = 0; |
Chris Wilson | 2477367 | 2012-09-26 16:48:30 +0100 | [diff] [blame] | 1849 | } else |
| 1850 | ++voltage_tries; |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1851 | |
| 1852 | /* Compute new intel_dp->train_set as requested by target */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1853 | intel_get_adjust_train(intel_dp, link_status); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1854 | } |
| 1855 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1856 | intel_dp->DP = DP; |
| 1857 | } |
| 1858 | |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1859 | void |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1860 | intel_dp_complete_link_train(struct intel_dp *intel_dp) |
| 1861 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 1862 | struct drm_device *dev = intel_dp->base.base.dev; |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1863 | bool channel_eq = false; |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1864 | int tries, cr_tries; |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1865 | uint32_t DP = intel_dp->DP; |
| 1866 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1867 | /* channel equalization */ |
| 1868 | tries = 0; |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1869 | cr_tries = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1870 | channel_eq = false; |
| 1871 | for (;;) { |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1872 | /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */ |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1873 | uint32_t signal_levels; |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1874 | uint8_t link_status[DP_LINK_STATUS_SIZE]; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1875 | |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1876 | if (cr_tries > 5) { |
| 1877 | DRM_ERROR("failed to train DP, aborting\n"); |
| 1878 | intel_dp_link_down(intel_dp); |
| 1879 | break; |
| 1880 | } |
| 1881 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1882 | if (IS_HASWELL(dev)) { |
| 1883 | signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]); |
| 1884 | DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels; |
| 1885 | } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1886 | signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]); |
| 1887 | DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels; |
| 1888 | } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) { |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1889 | signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1890 | DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels; |
| 1891 | } else { |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1892 | signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1893 | DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels; |
| 1894 | } |
| 1895 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1896 | /* channel eq pattern */ |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1897 | if (!intel_dp_set_link_train(intel_dp, DP, |
Adam Jackson | 8105585 | 2011-07-21 17:48:37 -0400 | [diff] [blame] | 1898 | DP_TRAINING_PATTERN_2 | |
| 1899 | DP_LINK_SCRAMBLING_DISABLE)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1900 | break; |
| 1901 | |
Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 1902 | drm_dp_link_train_channel_eq_delay(intel_dp->dpcd); |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1903 | if (!intel_dp_get_link_status(intel_dp, link_status)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1904 | break; |
Jesse Barnes | 869184a | 2010-10-07 16:01:22 -0700 | [diff] [blame] | 1905 | |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1906 | /* Make sure clock is still ok */ |
Daniel Vetter | 0191627 | 2012-10-18 10:15:25 +0200 | [diff] [blame] | 1907 | if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) { |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1908 | intel_dp_start_link_train(intel_dp); |
| 1909 | cr_tries++; |
| 1910 | continue; |
| 1911 | } |
| 1912 | |
Daniel Vetter | 1ffdff1 | 2012-10-18 10:15:24 +0200 | [diff] [blame] | 1913 | if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) { |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1914 | channel_eq = true; |
| 1915 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1916 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1917 | |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1918 | /* Try 5 times, then try clock recovery if that fails */ |
| 1919 | if (tries > 5) { |
| 1920 | intel_dp_link_down(intel_dp); |
| 1921 | intel_dp_start_link_train(intel_dp); |
| 1922 | tries = 0; |
| 1923 | cr_tries++; |
| 1924 | continue; |
| 1925 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1926 | |
| 1927 | /* Compute new intel_dp->train_set as requested by target */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1928 | intel_get_adjust_train(intel_dp, link_status); |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1929 | ++tries; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1930 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1931 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1932 | if (channel_eq) |
| 1933 | DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n"); |
| 1934 | |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1935 | intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1936 | } |
| 1937 | |
| 1938 | static void |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1939 | intel_dp_link_down(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1940 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 1941 | struct drm_device *dev = intel_dp->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1942 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1943 | uint32_t DP = intel_dp->DP; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1944 | |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1945 | /* |
| 1946 | * DDI code has a strict mode set sequence and we should try to respect |
| 1947 | * it, otherwise we might hang the machine in many different ways. So we |
| 1948 | * really should be disabling the port only on a complete crtc_disable |
| 1949 | * sequence. This function is just called under two conditions on DDI |
| 1950 | * code: |
| 1951 | * - Link train failed while doing crtc_enable, and on this case we |
| 1952 | * really should respect the mode set sequence and wait for a |
| 1953 | * crtc_disable. |
| 1954 | * - Someone turned the monitor off and intel_dp_check_link_status |
| 1955 | * called us. We don't need to disable the whole port on this case, so |
| 1956 | * when someone turns the monitor on again, |
| 1957 | * intel_ddi_prepare_link_retrain will take care of redoing the link |
| 1958 | * train. |
| 1959 | */ |
| 1960 | if (IS_HASWELL(dev)) |
| 1961 | return; |
| 1962 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 1963 | if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)) |
Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 1964 | return; |
| 1965 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1966 | DRM_DEBUG_KMS("\n"); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1967 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1968 | if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1969 | DP &= ~DP_LINK_TRAIN_MASK_CPT; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1970 | I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1971 | } else { |
| 1972 | DP &= ~DP_LINK_TRAIN_MASK; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1973 | I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1974 | } |
Chris Wilson | fe255d0 | 2010-09-11 21:37:48 +0100 | [diff] [blame] | 1975 | POSTING_READ(intel_dp->output_reg); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 1976 | |
Chris Wilson | fe255d0 | 2010-09-11 21:37:48 +0100 | [diff] [blame] | 1977 | msleep(17); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 1978 | |
Daniel Vetter | 493a708 | 2012-05-30 12:31:56 +0200 | [diff] [blame] | 1979 | if (HAS_PCH_IBX(dev) && |
Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 1980 | I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) { |
Chris Wilson | 31acbcc | 2011-04-17 06:38:35 +0100 | [diff] [blame] | 1981 | struct drm_crtc *crtc = intel_dp->base.base.crtc; |
| 1982 | |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 1983 | /* Hardware workaround: leaving our transcoder select |
| 1984 | * set to transcoder B while it's off will prevent the |
| 1985 | * corresponding HDMI output on transcoder A. |
| 1986 | * |
| 1987 | * Combine this with another hardware workaround: |
| 1988 | * transcoder select bit can only be cleared while the |
| 1989 | * port is enabled. |
| 1990 | */ |
| 1991 | DP &= ~DP_PIPEB_SELECT; |
| 1992 | I915_WRITE(intel_dp->output_reg, DP); |
| 1993 | |
| 1994 | /* Changes to enable or select take place the vblank |
| 1995 | * after being written. |
| 1996 | */ |
Chris Wilson | 31acbcc | 2011-04-17 06:38:35 +0100 | [diff] [blame] | 1997 | if (crtc == NULL) { |
| 1998 | /* We can arrive here never having been attached |
| 1999 | * to a CRTC, for instance, due to inheriting |
| 2000 | * random state from the BIOS. |
| 2001 | * |
| 2002 | * If the pipe is not running, play safe and |
| 2003 | * wait for the clocks to stabilise before |
| 2004 | * continuing. |
| 2005 | */ |
| 2006 | POSTING_READ(intel_dp->output_reg); |
| 2007 | msleep(50); |
| 2008 | } else |
| 2009 | intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe); |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 2010 | } |
| 2011 | |
Wu Fengguang | 832afda | 2011-12-09 20:42:21 +0800 | [diff] [blame] | 2012 | DP &= ~DP_AUDIO_OUTPUT_ENABLE; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2013 | I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN); |
| 2014 | POSTING_READ(intel_dp->output_reg); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 2015 | msleep(intel_dp->panel_power_down_delay); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2016 | } |
| 2017 | |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2018 | static bool |
| 2019 | intel_dp_get_dpcd(struct intel_dp *intel_dp) |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2020 | { |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2021 | if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd, |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 2022 | sizeof(intel_dp->dpcd)) == 0) |
| 2023 | return false; /* aux transfer failed */ |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2024 | |
Adam Jackson | b091cd9 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 2025 | if (intel_dp->dpcd[DP_DPCD_REV] == 0) |
| 2026 | return false; /* DPCD not present */ |
| 2027 | |
| 2028 | if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & |
| 2029 | DP_DWN_STRM_PORT_PRESENT)) |
| 2030 | return true; /* native DP sink */ |
| 2031 | |
| 2032 | if (intel_dp->dpcd[DP_DPCD_REV] == 0x10) |
| 2033 | return true; /* no per-port downstream info */ |
| 2034 | |
| 2035 | if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0, |
| 2036 | intel_dp->downstream_ports, |
| 2037 | DP_MAX_DOWNSTREAM_PORTS) == 0) |
| 2038 | return false; /* downstream port status fetch failed */ |
| 2039 | |
| 2040 | return true; |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2041 | } |
| 2042 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2043 | static void |
| 2044 | intel_dp_probe_oui(struct intel_dp *intel_dp) |
| 2045 | { |
| 2046 | u8 buf[3]; |
| 2047 | |
| 2048 | if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT)) |
| 2049 | return; |
| 2050 | |
Daniel Vetter | 351cfc3 | 2012-06-12 13:20:47 +0200 | [diff] [blame] | 2051 | ironlake_edp_panel_vdd_on(intel_dp); |
| 2052 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2053 | if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3)) |
| 2054 | DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n", |
| 2055 | buf[0], buf[1], buf[2]); |
| 2056 | |
| 2057 | if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3)) |
| 2058 | DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n", |
| 2059 | buf[0], buf[1], buf[2]); |
Daniel Vetter | 351cfc3 | 2012-06-12 13:20:47 +0200 | [diff] [blame] | 2060 | |
| 2061 | ironlake_edp_panel_vdd_off(intel_dp, false); |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2062 | } |
| 2063 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2064 | static bool |
| 2065 | intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector) |
| 2066 | { |
| 2067 | int ret; |
| 2068 | |
| 2069 | ret = intel_dp_aux_native_read_retry(intel_dp, |
| 2070 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 2071 | sink_irq_vector, 1); |
| 2072 | if (!ret) |
| 2073 | return false; |
| 2074 | |
| 2075 | return true; |
| 2076 | } |
| 2077 | |
| 2078 | static void |
| 2079 | intel_dp_handle_test_request(struct intel_dp *intel_dp) |
| 2080 | { |
| 2081 | /* NAK by default */ |
Daniel Vetter | 9324cf7 | 2012-10-20 21:13:05 +0200 | [diff] [blame] | 2082 | intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2083 | } |
| 2084 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2085 | /* |
| 2086 | * According to DP spec |
| 2087 | * 5.1.2: |
| 2088 | * 1. Read DPCD |
| 2089 | * 2. Configure link according to Receiver Capabilities |
| 2090 | * 3. Use Link Training from 2.5.3.3 and 3.5.1.3 |
| 2091 | * 4. Check link status on receipt of hot-plug interrupt |
| 2092 | */ |
| 2093 | |
| 2094 | static void |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2095 | intel_dp_check_link_status(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2096 | { |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2097 | u8 sink_irq_vector; |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 2098 | u8 link_status[DP_LINK_STATUS_SIZE]; |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2099 | |
Daniel Vetter | 24e804b | 2012-07-26 19:25:46 +0200 | [diff] [blame] | 2100 | if (!intel_dp->base.connectors_active) |
Keith Packard | d2b996a | 2011-07-25 22:37:51 -0700 | [diff] [blame] | 2101 | return; |
Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 2102 | |
Daniel Vetter | 24e804b | 2012-07-26 19:25:46 +0200 | [diff] [blame] | 2103 | if (WARN_ON(!intel_dp->base.base.crtc)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2104 | return; |
| 2105 | |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2106 | /* Try to read receiver status if the link appears to be up */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 2107 | if (!intel_dp_get_link_status(intel_dp, link_status)) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2108 | intel_dp_link_down(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2109 | return; |
| 2110 | } |
| 2111 | |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2112 | /* Now read the DPCD to see if it's actually running */ |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2113 | if (!intel_dp_get_dpcd(intel_dp)) { |
Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 2114 | intel_dp_link_down(intel_dp); |
| 2115 | return; |
| 2116 | } |
| 2117 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2118 | /* Try to read the source of the interrupt */ |
| 2119 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 2120 | intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) { |
| 2121 | /* Clear interrupt source */ |
| 2122 | intel_dp_aux_native_write_1(intel_dp, |
| 2123 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 2124 | sink_irq_vector); |
| 2125 | |
| 2126 | if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST) |
| 2127 | intel_dp_handle_test_request(intel_dp); |
| 2128 | if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ)) |
| 2129 | DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n"); |
| 2130 | } |
| 2131 | |
Daniel Vetter | 1ffdff1 | 2012-10-18 10:15:24 +0200 | [diff] [blame] | 2132 | if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) { |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2133 | DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n", |
| 2134 | drm_get_encoder_name(&intel_dp->base.base)); |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 2135 | intel_dp_start_link_train(intel_dp); |
| 2136 | intel_dp_complete_link_train(intel_dp); |
| 2137 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2138 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2139 | |
Adam Jackson | 07d3dc1 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2140 | /* XXX this is probably wrong for multiple downstream ports */ |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2141 | static enum drm_connector_status |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2142 | intel_dp_detect_dpcd(struct intel_dp *intel_dp) |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 2143 | { |
Adam Jackson | 07d3dc1 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2144 | uint8_t *dpcd = intel_dp->dpcd; |
| 2145 | bool hpd; |
| 2146 | uint8_t type; |
| 2147 | |
| 2148 | if (!intel_dp_get_dpcd(intel_dp)) |
| 2149 | return connector_status_disconnected; |
| 2150 | |
| 2151 | /* if there's no downstream port, we're done */ |
| 2152 | if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT)) |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2153 | return connector_status_connected; |
Adam Jackson | 07d3dc1 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2154 | |
| 2155 | /* If we're HPD-aware, SINK_COUNT changes dynamically */ |
| 2156 | hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD); |
| 2157 | if (hpd) { |
Adam Jackson | da131a4 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 2158 | uint8_t reg; |
Adam Jackson | 07d3dc1 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2159 | if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT, |
Adam Jackson | da131a4 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 2160 | ®, 1)) |
Adam Jackson | 07d3dc1 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2161 | return connector_status_unknown; |
Adam Jackson | da131a4 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 2162 | return DP_GET_SINK_COUNT(reg) ? connector_status_connected |
| 2163 | : connector_status_disconnected; |
Adam Jackson | 07d3dc1 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2164 | } |
| 2165 | |
| 2166 | /* If no HPD, poke DDC gently */ |
| 2167 | if (drm_probe_ddc(&intel_dp->adapter)) |
| 2168 | return connector_status_connected; |
| 2169 | |
| 2170 | /* Well we tried, say unknown for unreliable port types */ |
| 2171 | type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; |
| 2172 | if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID) |
| 2173 | return connector_status_unknown; |
| 2174 | |
| 2175 | /* Anything else is out of spec, warn and ignore */ |
| 2176 | DRM_DEBUG_KMS("Broken DP branch device, ignoring\n"); |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2177 | return connector_status_disconnected; |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 2178 | } |
| 2179 | |
| 2180 | static enum drm_connector_status |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2181 | ironlake_dp_detect(struct intel_dp *intel_dp) |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2182 | { |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2183 | enum drm_connector_status status; |
| 2184 | |
Chris Wilson | fe16d94 | 2011-02-12 10:29:38 +0000 | [diff] [blame] | 2185 | /* Can't disconnect eDP, but you can close the lid... */ |
| 2186 | if (is_edp(intel_dp)) { |
| 2187 | status = intel_panel_detect(intel_dp->base.base.dev); |
| 2188 | if (status == connector_status_unknown) |
| 2189 | status = connector_status_connected; |
| 2190 | return status; |
| 2191 | } |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 2192 | |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2193 | return intel_dp_detect_dpcd(intel_dp); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2194 | } |
| 2195 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2196 | static enum drm_connector_status |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2197 | g4x_dp_detect(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2198 | { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2199 | struct drm_device *dev = intel_dp->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2200 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 2201 | uint32_t bit; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2202 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2203 | switch (intel_dp->output_reg) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2204 | case DP_B: |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 2205 | bit = DPB_HOTPLUG_LIVE_STATUS; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2206 | break; |
| 2207 | case DP_C: |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 2208 | bit = DPC_HOTPLUG_LIVE_STATUS; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2209 | break; |
| 2210 | case DP_D: |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 2211 | bit = DPD_HOTPLUG_LIVE_STATUS; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2212 | break; |
| 2213 | default: |
| 2214 | return connector_status_unknown; |
| 2215 | } |
| 2216 | |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 2217 | if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2218 | return connector_status_disconnected; |
| 2219 | |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2220 | return intel_dp_detect_dpcd(intel_dp); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2221 | } |
| 2222 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2223 | static struct edid * |
| 2224 | intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter) |
| 2225 | { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2226 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2227 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2228 | /* use cached edid if we have one */ |
| 2229 | if (intel_connector->edid) { |
| 2230 | struct edid *edid; |
| 2231 | int size; |
| 2232 | |
| 2233 | /* invalid edid */ |
| 2234 | if (IS_ERR(intel_connector->edid)) |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2235 | return NULL; |
| 2236 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2237 | size = (intel_connector->edid->extensions + 1) * EDID_LENGTH; |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2238 | edid = kmalloc(size, GFP_KERNEL); |
| 2239 | if (!edid) |
| 2240 | return NULL; |
| 2241 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2242 | memcpy(edid, intel_connector->edid, size); |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2243 | return edid; |
| 2244 | } |
| 2245 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2246 | return drm_get_edid(connector, adapter); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2247 | } |
| 2248 | |
| 2249 | static int |
| 2250 | intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter) |
| 2251 | { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2252 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2253 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2254 | /* use cached edid if we have one */ |
| 2255 | if (intel_connector->edid) { |
| 2256 | /* invalid edid */ |
| 2257 | if (IS_ERR(intel_connector->edid)) |
| 2258 | return 0; |
| 2259 | |
| 2260 | return intel_connector_update_modes(connector, |
| 2261 | intel_connector->edid); |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2262 | } |
| 2263 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2264 | return intel_ddc_get_modes(connector, adapter); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2265 | } |
| 2266 | |
| 2267 | |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2268 | /** |
| 2269 | * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection. |
| 2270 | * |
| 2271 | * \return true if DP port is connected. |
| 2272 | * \return false if DP port is disconnected. |
| 2273 | */ |
| 2274 | static enum drm_connector_status |
| 2275 | intel_dp_detect(struct drm_connector *connector, bool force) |
| 2276 | { |
| 2277 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
| 2278 | struct drm_device *dev = intel_dp->base.base.dev; |
| 2279 | enum drm_connector_status status; |
| 2280 | struct edid *edid = NULL; |
| 2281 | |
| 2282 | intel_dp->has_audio = false; |
| 2283 | |
| 2284 | if (HAS_PCH_SPLIT(dev)) |
| 2285 | status = ironlake_dp_detect(intel_dp); |
| 2286 | else |
| 2287 | status = g4x_dp_detect(intel_dp); |
Adam Jackson | 1b9be9d | 2011-07-12 17:38:01 -0400 | [diff] [blame] | 2288 | |
Adam Jackson | ac66ae8 | 2011-07-12 17:38:03 -0400 | [diff] [blame] | 2289 | DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n", |
| 2290 | intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2], |
| 2291 | intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5], |
| 2292 | intel_dp->dpcd[6], intel_dp->dpcd[7]); |
Adam Jackson | 1b9be9d | 2011-07-12 17:38:01 -0400 | [diff] [blame] | 2293 | |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2294 | if (status != connector_status_connected) |
| 2295 | return status; |
| 2296 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2297 | intel_dp_probe_oui(intel_dp); |
| 2298 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2299 | if (intel_dp->force_audio != HDMI_AUDIO_AUTO) { |
| 2300 | intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2301 | } else { |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2302 | edid = intel_dp_get_edid(connector, &intel_dp->adapter); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2303 | if (edid) { |
| 2304 | intel_dp->has_audio = drm_detect_monitor_audio(edid); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2305 | kfree(edid); |
| 2306 | } |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2307 | } |
| 2308 | |
| 2309 | return connector_status_connected; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2310 | } |
| 2311 | |
| 2312 | static int intel_dp_get_modes(struct drm_connector *connector) |
| 2313 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2314 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2315 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2316 | struct drm_device *dev = intel_dp->base.base.dev; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2317 | int ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2318 | |
| 2319 | /* We should parse the EDID data and find out if it has an audio sink |
| 2320 | */ |
| 2321 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2322 | ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter); |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2323 | if (ret) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2324 | return ret; |
| 2325 | |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2326 | /* if eDP has no EDID, fall back to fixed mode */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2327 | if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) { |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2328 | struct drm_display_mode *mode; |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2329 | mode = drm_mode_duplicate(dev, |
| 2330 | intel_connector->panel.fixed_mode); |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2331 | if (mode) { |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2332 | drm_mode_probed_add(connector, mode); |
| 2333 | return 1; |
| 2334 | } |
| 2335 | } |
| 2336 | return 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2337 | } |
| 2338 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2339 | static bool |
| 2340 | intel_dp_detect_audio(struct drm_connector *connector) |
| 2341 | { |
| 2342 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
| 2343 | struct edid *edid; |
| 2344 | bool has_audio = false; |
| 2345 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2346 | edid = intel_dp_get_edid(connector, &intel_dp->adapter); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2347 | if (edid) { |
| 2348 | has_audio = drm_detect_monitor_audio(edid); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2349 | kfree(edid); |
| 2350 | } |
| 2351 | |
| 2352 | return has_audio; |
| 2353 | } |
| 2354 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2355 | static int |
| 2356 | intel_dp_set_property(struct drm_connector *connector, |
| 2357 | struct drm_property *property, |
| 2358 | uint64_t val) |
| 2359 | { |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2360 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2361 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
| 2362 | int ret; |
| 2363 | |
| 2364 | ret = drm_connector_property_set_value(connector, property, val); |
| 2365 | if (ret) |
| 2366 | return ret; |
| 2367 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2368 | if (property == dev_priv->force_audio_property) { |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2369 | int i = val; |
| 2370 | bool has_audio; |
| 2371 | |
| 2372 | if (i == intel_dp->force_audio) |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2373 | return 0; |
| 2374 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2375 | intel_dp->force_audio = i; |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2376 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2377 | if (i == HDMI_AUDIO_AUTO) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2378 | has_audio = intel_dp_detect_audio(connector); |
| 2379 | else |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2380 | has_audio = (i == HDMI_AUDIO_ON); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2381 | |
| 2382 | if (has_audio == intel_dp->has_audio) |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2383 | return 0; |
| 2384 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2385 | intel_dp->has_audio = has_audio; |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2386 | goto done; |
| 2387 | } |
| 2388 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2389 | if (property == dev_priv->broadcast_rgb_property) { |
| 2390 | if (val == !!intel_dp->color_range) |
| 2391 | return 0; |
| 2392 | |
| 2393 | intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0; |
| 2394 | goto done; |
| 2395 | } |
| 2396 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2397 | return -EINVAL; |
| 2398 | |
| 2399 | done: |
| 2400 | if (intel_dp->base.base.crtc) { |
| 2401 | struct drm_crtc *crtc = intel_dp->base.base.crtc; |
Daniel Vetter | a6778b3 | 2012-07-02 09:56:42 +0200 | [diff] [blame] | 2402 | intel_set_mode(crtc, &crtc->mode, |
| 2403 | crtc->x, crtc->y, crtc->fb); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2404 | } |
| 2405 | |
| 2406 | return 0; |
| 2407 | } |
| 2408 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2409 | static void |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2410 | intel_dp_destroy(struct drm_connector *connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2411 | { |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2412 | struct drm_device *dev = connector->dev; |
Jani Nikula | be3cd5e | 2012-10-12 10:33:05 +0300 | [diff] [blame] | 2413 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2414 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2415 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2416 | if (!IS_ERR_OR_NULL(intel_connector->edid)) |
| 2417 | kfree(intel_connector->edid); |
| 2418 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2419 | if (is_edp(intel_dp)) { |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2420 | intel_panel_destroy_backlight(dev); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2421 | intel_panel_fini(&intel_connector->panel); |
| 2422 | } |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2423 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2424 | drm_sysfs_connector_remove(connector); |
| 2425 | drm_connector_cleanup(connector); |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 2426 | kfree(connector); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2427 | } |
| 2428 | |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 2429 | static void intel_dp_encoder_destroy(struct drm_encoder *encoder) |
| 2430 | { |
| 2431 | struct intel_dp *intel_dp = enc_to_intel_dp(encoder); |
| 2432 | |
| 2433 | i2c_del_adapter(&intel_dp->adapter); |
| 2434 | drm_encoder_cleanup(encoder); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2435 | if (is_edp(intel_dp)) { |
| 2436 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
| 2437 | ironlake_panel_vdd_off_sync(intel_dp); |
| 2438 | } |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 2439 | kfree(intel_dp); |
| 2440 | } |
| 2441 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2442 | static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2443 | .mode_fixup = intel_dp_mode_fixup, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2444 | .mode_set = intel_dp_mode_set, |
Daniel Vetter | 1f70385 | 2012-07-11 16:51:39 +0200 | [diff] [blame] | 2445 | .disable = intel_encoder_noop, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2446 | }; |
| 2447 | |
Paulo Zanoni | a7902ac5 | 2012-10-15 15:51:42 -0300 | [diff] [blame] | 2448 | static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = { |
| 2449 | .mode_fixup = intel_dp_mode_fixup, |
| 2450 | .mode_set = intel_ddi_mode_set, |
| 2451 | .disable = intel_encoder_noop, |
| 2452 | }; |
| 2453 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2454 | static const struct drm_connector_funcs intel_dp_connector_funcs = { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2455 | .dpms = intel_connector_dpms, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2456 | .detect = intel_dp_detect, |
| 2457 | .fill_modes = drm_helper_probe_single_connector_modes, |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2458 | .set_property = intel_dp_set_property, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2459 | .destroy = intel_dp_destroy, |
| 2460 | }; |
| 2461 | |
| 2462 | static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = { |
| 2463 | .get_modes = intel_dp_get_modes, |
| 2464 | .mode_valid = intel_dp_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2465 | .best_encoder = intel_best_encoder, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2466 | }; |
| 2467 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2468 | static const struct drm_encoder_funcs intel_dp_enc_funcs = { |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 2469 | .destroy = intel_dp_encoder_destroy, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2470 | }; |
| 2471 | |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 2472 | static void |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2473 | intel_dp_hot_plug(struct intel_encoder *intel_encoder) |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2474 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2475 | struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base); |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2476 | |
Jesse Barnes | 885a501 | 2011-07-07 11:11:01 -0700 | [diff] [blame] | 2477 | intel_dp_check_link_status(intel_dp); |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2478 | } |
| 2479 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2480 | /* Return which DP Port should be selected for Transcoder DP control */ |
| 2481 | int |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2482 | intel_trans_dp_port_sel(struct drm_crtc *crtc) |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2483 | { |
| 2484 | struct drm_device *dev = crtc->dev; |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 2485 | struct intel_encoder *encoder; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2486 | |
Daniel Vetter | 6c2b7c1 | 2012-07-05 09:50:24 +0200 | [diff] [blame] | 2487 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
| 2488 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2489 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 2490 | if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT || |
| 2491 | intel_dp->base.type == INTEL_OUTPUT_EDP) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2492 | return intel_dp->output_reg; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2493 | } |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2494 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2495 | return -1; |
| 2496 | } |
| 2497 | |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 2498 | /* check the VBT to see whether the eDP is on DP-D port */ |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 2499 | bool intel_dpd_is_edp(struct drm_device *dev) |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 2500 | { |
| 2501 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2502 | struct child_device_config *p_child; |
| 2503 | int i; |
| 2504 | |
| 2505 | if (!dev_priv->child_dev_num) |
| 2506 | return false; |
| 2507 | |
| 2508 | for (i = 0; i < dev_priv->child_dev_num; i++) { |
| 2509 | p_child = dev_priv->child_dev + i; |
| 2510 | |
| 2511 | if (p_child->dvo_port == PORT_IDPD && |
| 2512 | p_child->device_type == DEVICE_TYPE_eDP) |
| 2513 | return true; |
| 2514 | } |
| 2515 | return false; |
| 2516 | } |
| 2517 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2518 | static void |
| 2519 | intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector) |
| 2520 | { |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2521 | intel_attach_force_audio_property(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2522 | intel_attach_broadcast_rgb_property(connector); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2523 | } |
| 2524 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame^] | 2525 | static void |
| 2526 | intel_dp_init_panel_power_sequencer(struct drm_device *dev, |
| 2527 | struct intel_dp *intel_dp) |
| 2528 | { |
| 2529 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2530 | struct edp_power_seq cur, vbt, spec, final; |
| 2531 | u32 pp_on, pp_off, pp_div, pp; |
| 2532 | |
| 2533 | /* Workaround: Need to write PP_CONTROL with the unlock key as |
| 2534 | * the very first thing. */ |
| 2535 | pp = ironlake_get_pp_control(dev_priv); |
| 2536 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 2537 | |
| 2538 | pp_on = I915_READ(PCH_PP_ON_DELAYS); |
| 2539 | pp_off = I915_READ(PCH_PP_OFF_DELAYS); |
| 2540 | pp_div = I915_READ(PCH_PP_DIVISOR); |
| 2541 | |
| 2542 | /* Pull timing values out of registers */ |
| 2543 | cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >> |
| 2544 | PANEL_POWER_UP_DELAY_SHIFT; |
| 2545 | |
| 2546 | cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >> |
| 2547 | PANEL_LIGHT_ON_DELAY_SHIFT; |
| 2548 | |
| 2549 | cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >> |
| 2550 | PANEL_LIGHT_OFF_DELAY_SHIFT; |
| 2551 | |
| 2552 | cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >> |
| 2553 | PANEL_POWER_DOWN_DELAY_SHIFT; |
| 2554 | |
| 2555 | cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >> |
| 2556 | PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000; |
| 2557 | |
| 2558 | DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 2559 | cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12); |
| 2560 | |
| 2561 | vbt = dev_priv->edp.pps; |
| 2562 | |
| 2563 | /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of |
| 2564 | * our hw here, which are all in 100usec. */ |
| 2565 | spec.t1_t3 = 210 * 10; |
| 2566 | spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */ |
| 2567 | spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */ |
| 2568 | spec.t10 = 500 * 10; |
| 2569 | /* This one is special and actually in units of 100ms, but zero |
| 2570 | * based in the hw (so we need to add 100 ms). But the sw vbt |
| 2571 | * table multiplies it with 1000 to make it in units of 100usec, |
| 2572 | * too. */ |
| 2573 | spec.t11_t12 = (510 + 100) * 10; |
| 2574 | |
| 2575 | DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 2576 | vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12); |
| 2577 | |
| 2578 | /* Use the max of the register settings and vbt. If both are |
| 2579 | * unset, fall back to the spec limits. */ |
| 2580 | #define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \ |
| 2581 | spec.field : \ |
| 2582 | max(cur.field, vbt.field)) |
| 2583 | assign_final(t1_t3); |
| 2584 | assign_final(t8); |
| 2585 | assign_final(t9); |
| 2586 | assign_final(t10); |
| 2587 | assign_final(t11_t12); |
| 2588 | #undef assign_final |
| 2589 | |
| 2590 | #define get_delay(field) (DIV_ROUND_UP(final.field, 10)) |
| 2591 | intel_dp->panel_power_up_delay = get_delay(t1_t3); |
| 2592 | intel_dp->backlight_on_delay = get_delay(t8); |
| 2593 | intel_dp->backlight_off_delay = get_delay(t9); |
| 2594 | intel_dp->panel_power_down_delay = get_delay(t10); |
| 2595 | intel_dp->panel_power_cycle_delay = get_delay(t11_t12); |
| 2596 | #undef get_delay |
| 2597 | |
| 2598 | /* And finally store the new values in the power sequencer. */ |
| 2599 | pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) | |
| 2600 | (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT); |
| 2601 | pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) | |
| 2602 | (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT); |
| 2603 | /* Compute the divisor for the pp clock, simply match the Bspec |
| 2604 | * formula. */ |
| 2605 | pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1) |
| 2606 | << PP_REFERENCE_DIVIDER_SHIFT; |
| 2607 | pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000) |
| 2608 | << PANEL_POWER_CYCLE_DELAY_SHIFT); |
| 2609 | |
| 2610 | /* Haswell doesn't have any port selection bits for the panel |
| 2611 | * power sequencer any more. */ |
| 2612 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) { |
| 2613 | if (is_cpu_edp(intel_dp)) |
| 2614 | pp_on |= PANEL_POWER_PORT_DP_A; |
| 2615 | else |
| 2616 | pp_on |= PANEL_POWER_PORT_DP_D; |
| 2617 | } |
| 2618 | |
| 2619 | I915_WRITE(PCH_PP_ON_DELAYS, pp_on); |
| 2620 | I915_WRITE(PCH_PP_OFF_DELAYS, pp_off); |
| 2621 | I915_WRITE(PCH_PP_DIVISOR, pp_div); |
| 2622 | |
| 2623 | |
| 2624 | DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n", |
| 2625 | intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay, |
| 2626 | intel_dp->panel_power_cycle_delay); |
| 2627 | |
| 2628 | DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n", |
| 2629 | intel_dp->backlight_on_delay, intel_dp->backlight_off_delay); |
| 2630 | |
| 2631 | DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n", |
| 2632 | I915_READ(PCH_PP_ON_DELAYS), |
| 2633 | I915_READ(PCH_PP_OFF_DELAYS), |
| 2634 | I915_READ(PCH_PP_DIVISOR)); |
| 2635 | } |
| 2636 | |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2637 | void |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 2638 | intel_dp_init(struct drm_device *dev, int output_reg, enum port port) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2639 | { |
| 2640 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2641 | struct drm_connector *connector; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2642 | struct intel_dp *intel_dp; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2643 | struct intel_encoder *intel_encoder; |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 2644 | struct intel_connector *intel_connector; |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2645 | struct drm_display_mode *fixed_mode = NULL; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2646 | const char *name = NULL; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2647 | int type; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2648 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2649 | intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL); |
| 2650 | if (!intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2651 | return; |
| 2652 | |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2653 | intel_dp->output_reg = output_reg; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 2654 | intel_dp->port = port; |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2655 | /* Preserve the current hw state. */ |
| 2656 | intel_dp->DP = I915_READ(intel_dp->output_reg); |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2657 | |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 2658 | intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL); |
| 2659 | if (!intel_connector) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2660 | kfree(intel_dp); |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 2661 | return; |
| 2662 | } |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2663 | intel_encoder = &intel_dp->base; |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2664 | intel_dp->attached_connector = intel_connector; |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 2665 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2666 | if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D) |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2667 | if (intel_dpd_is_edp(dev)) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2668 | intel_dp->is_pch_edp = true; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2669 | |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 2670 | /* |
| 2671 | * FIXME : We need to initialize built-in panels before external panels. |
| 2672 | * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup |
| 2673 | */ |
| 2674 | if (IS_VALLEYVIEW(dev) && output_reg == DP_C) { |
| 2675 | type = DRM_MODE_CONNECTOR_eDP; |
| 2676 | intel_encoder->type = INTEL_OUTPUT_EDP; |
| 2677 | } else if (output_reg == DP_A || is_pch_edp(intel_dp)) { |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2678 | type = DRM_MODE_CONNECTOR_eDP; |
| 2679 | intel_encoder->type = INTEL_OUTPUT_EDP; |
| 2680 | } else { |
| 2681 | type = DRM_MODE_CONNECTOR_DisplayPort; |
| 2682 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
| 2683 | } |
| 2684 | |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 2685 | connector = &intel_connector->base; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2686 | drm_connector_init(dev, connector, &intel_dp_connector_funcs, type); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2687 | drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs); |
| 2688 | |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 2689 | connector->polled = DRM_CONNECTOR_POLL_HPD; |
| 2690 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 2691 | intel_encoder->cloneable = false; |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 2692 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 2693 | INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, |
| 2694 | ironlake_panel_vdd_work); |
Zhenyu Wang | 6251ec0 | 2010-01-12 05:38:32 +0800 | [diff] [blame] | 2695 | |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 2696 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
Jesse Barnes | ee7b9f9 | 2012-04-20 17:11:53 +0100 | [diff] [blame] | 2697 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2698 | connector->interlace_allowed = true; |
| 2699 | connector->doublescan_allowed = 0; |
| 2700 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 2701 | drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2702 | DRM_MODE_ENCODER_TMDS); |
Paulo Zanoni | a7902ac5 | 2012-10-15 15:51:42 -0300 | [diff] [blame] | 2703 | |
| 2704 | if (IS_HASWELL(dev)) |
| 2705 | drm_encoder_helper_add(&intel_encoder->base, |
| 2706 | &intel_dp_helper_funcs_hsw); |
| 2707 | else |
| 2708 | drm_encoder_helper_add(&intel_encoder->base, |
| 2709 | &intel_dp_helper_funcs); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2710 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2711 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2712 | drm_sysfs_connector_add(connector); |
| 2713 | |
Paulo Zanoni | a7902ac5 | 2012-10-15 15:51:42 -0300 | [diff] [blame] | 2714 | if (IS_HASWELL(dev)) { |
| 2715 | intel_encoder->enable = intel_enable_ddi; |
| 2716 | intel_encoder->pre_enable = intel_ddi_pre_enable; |
| 2717 | intel_encoder->disable = intel_disable_ddi; |
| 2718 | intel_encoder->post_disable = intel_ddi_post_disable; |
| 2719 | intel_encoder->get_hw_state = intel_ddi_get_hw_state; |
| 2720 | } else { |
| 2721 | intel_encoder->enable = intel_enable_dp; |
| 2722 | intel_encoder->pre_enable = intel_pre_enable_dp; |
| 2723 | intel_encoder->disable = intel_disable_dp; |
| 2724 | intel_encoder->post_disable = intel_post_disable_dp; |
| 2725 | intel_encoder->get_hw_state = intel_dp_get_hw_state; |
| 2726 | } |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2727 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2728 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2729 | /* Set up the DDC bus. */ |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 2730 | switch (port) { |
| 2731 | case PORT_A: |
| 2732 | name = "DPDDC-A"; |
| 2733 | break; |
| 2734 | case PORT_B: |
| 2735 | dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS; |
| 2736 | name = "DPDDC-B"; |
| 2737 | break; |
| 2738 | case PORT_C: |
| 2739 | dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS; |
| 2740 | name = "DPDDC-C"; |
| 2741 | break; |
| 2742 | case PORT_D: |
| 2743 | dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS; |
| 2744 | name = "DPDDC-D"; |
| 2745 | break; |
| 2746 | default: |
| 2747 | WARN(1, "Invalid port %c\n", port_name(port)); |
| 2748 | break; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2749 | } |
| 2750 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame^] | 2751 | if (is_edp(intel_dp)) |
| 2752 | intel_dp_init_panel_power_sequencer(dev, intel_dp); |
Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 2753 | |
| 2754 | intel_dp_i2c_init(intel_dp, intel_connector, name); |
| 2755 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame^] | 2756 | /* Cache DPCD and EDID for edp. */ |
Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 2757 | if (is_edp(intel_dp)) { |
| 2758 | bool ret; |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2759 | struct drm_display_mode *scan; |
Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 2760 | struct edid *edid; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2761 | |
| 2762 | ironlake_edp_panel_vdd_on(intel_dp); |
Keith Packard | 59f3e27 | 2011-07-25 20:01:56 -0700 | [diff] [blame] | 2763 | ret = intel_dp_get_dpcd(intel_dp); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2764 | ironlake_edp_panel_vdd_off(intel_dp, false); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2765 | |
Keith Packard | 59f3e27 | 2011-07-25 20:01:56 -0700 | [diff] [blame] | 2766 | if (ret) { |
Jesse Barnes | 7183dc2 | 2011-07-07 11:10:58 -0700 | [diff] [blame] | 2767 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) |
| 2768 | dev_priv->no_aux_handshake = |
| 2769 | intel_dp->dpcd[DP_MAX_DOWNSPREAD] & |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 2770 | DP_NO_AUX_HANDSHAKE_LINK_TRAINING; |
| 2771 | } else { |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2772 | /* if this fails, presume the device is a ghost */ |
Takashi Iwai | 48898b0 | 2011-03-18 09:06:49 +0000 | [diff] [blame] | 2773 | DRM_INFO("failed to retrieve link info, disabling eDP\n"); |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2774 | intel_dp_encoder_destroy(&intel_dp->base.base); |
Takashi Iwai | 48898b0 | 2011-03-18 09:06:49 +0000 | [diff] [blame] | 2775 | intel_dp_destroy(&intel_connector->base); |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2776 | return; |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 2777 | } |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 2778 | |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2779 | ironlake_edp_panel_vdd_on(intel_dp); |
| 2780 | edid = drm_get_edid(connector, &intel_dp->adapter); |
| 2781 | if (edid) { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2782 | if (drm_add_edid_modes(connector, edid)) { |
| 2783 | drm_mode_connector_update_edid_property(connector, edid); |
| 2784 | drm_edid_to_eld(connector, edid); |
| 2785 | } else { |
| 2786 | kfree(edid); |
| 2787 | edid = ERR_PTR(-EINVAL); |
| 2788 | } |
| 2789 | } else { |
| 2790 | edid = ERR_PTR(-ENOENT); |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2791 | } |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2792 | intel_connector->edid = edid; |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2793 | |
| 2794 | /* prefer fixed mode from EDID if available */ |
| 2795 | list_for_each_entry(scan, &connector->probed_modes, head) { |
| 2796 | if ((scan->type & DRM_MODE_TYPE_PREFERRED)) { |
| 2797 | fixed_mode = drm_mode_duplicate(dev, scan); |
| 2798 | break; |
| 2799 | } |
| 2800 | } |
| 2801 | |
| 2802 | /* fallback to VBT if available for eDP */ |
| 2803 | if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) { |
| 2804 | fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode); |
| 2805 | if (fixed_mode) |
| 2806 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
| 2807 | } |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2808 | |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2809 | ironlake_edp_panel_vdd_off(intel_dp, false); |
| 2810 | } |
Keith Packard | 552fb0b | 2011-09-28 16:31:53 -0700 | [diff] [blame] | 2811 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2812 | intel_encoder->hot_plug = intel_dp_hot_plug; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2813 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2814 | if (is_edp(intel_dp)) { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2815 | intel_panel_init(&intel_connector->panel, fixed_mode); |
Jani Nikula | 0657b6b | 2012-10-19 14:51:46 +0300 | [diff] [blame] | 2816 | intel_panel_setup_backlight(connector); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2817 | } |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2818 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2819 | intel_dp_add_properties(intel_dp, connector); |
| 2820 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2821 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 2822 | * 0xd. Failure to do so will result in spurious interrupts being |
| 2823 | * generated on the port when a cable is not attached. |
| 2824 | */ |
| 2825 | if (IS_G4X(dev) && !IS_GM45(dev)) { |
| 2826 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 2827 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 2828 | } |
| 2829 | } |