blob: def55cdfef2547066b4e1c2a46ae79c9564cf453 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +0200114static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
293static enum pipe
294vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
298 struct drm_device *dev = intel_dig_port->base.base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum port port = intel_dig_port->port;
301 enum pipe pipe;
302
303 /* modeset should have pipe */
304 if (crtc)
305 return to_intel_crtc(crtc)->pipe;
306
307 /* init time, try to find a pipe with this port selected */
308 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
309 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
310 PANEL_PORT_SELECT_MASK;
311 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
312 return pipe;
313 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
314 return pipe;
315 }
316
317 /* shrug */
318 return PIPE_A;
319}
320
321static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
322{
323 struct drm_device *dev = intel_dp_to_dev(intel_dp);
324
325 if (HAS_PCH_SPLIT(dev))
326 return PCH_PP_CONTROL;
327 else
328 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
329}
330
331static u32 _pp_stat_reg(struct intel_dp *intel_dp)
332{
333 struct drm_device *dev = intel_dp_to_dev(intel_dp);
334
335 if (HAS_PCH_SPLIT(dev))
336 return PCH_PP_STATUS;
337 else
338 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
339}
340
Clint Taylor01527b32014-07-07 13:01:46 -0700341/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
342 This function only applicable when panel PM state is not to be tracked */
343static int edp_notify_handler(struct notifier_block *this, unsigned long code,
344 void *unused)
345{
346 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
347 edp_notifier);
348 struct drm_device *dev = intel_dp_to_dev(intel_dp);
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 u32 pp_div;
351 u32 pp_ctrl_reg, pp_div_reg;
352 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
353
354 if (!is_edp(intel_dp) || code != SYS_RESTART)
355 return 0;
356
357 if (IS_VALLEYVIEW(dev)) {
358 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
359 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
360 pp_div = I915_READ(pp_div_reg);
361 pp_div &= PP_REFERENCE_DIVIDER_MASK;
362
363 /* 0x1F write to PP_DIV_REG sets max cycle delay */
364 I915_WRITE(pp_div_reg, pp_div | 0x1F);
365 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
366 msleep(intel_dp->panel_power_cycle_delay);
367 }
368
369 return 0;
370}
371
Daniel Vetter4be73782014-01-17 14:39:48 +0100372static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700373{
Paulo Zanoni30add222012-10-26 19:05:45 -0200374 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376
Jani Nikulabf13e812013-09-06 07:40:05 +0300377 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700378}
379
Daniel Vetter4be73782014-01-17 14:39:48 +0100380static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700381{
Paulo Zanoni30add222012-10-26 19:05:45 -0200382 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700383 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300384 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
385 struct intel_encoder *intel_encoder = &intel_dig_port->base;
386 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700387
Imre Deakbb4932c2014-04-14 20:24:33 +0300388 power_domain = intel_display_port_power_domain(intel_encoder);
389 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300390 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700391}
392
Keith Packard9b984da2011-09-19 13:54:47 -0700393static void
394intel_dp_check_edp(struct intel_dp *intel_dp)
395{
Paulo Zanoni30add222012-10-26 19:05:45 -0200396 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700397 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700398
Keith Packard9b984da2011-09-19 13:54:47 -0700399 if (!is_edp(intel_dp))
400 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700401
Daniel Vetter4be73782014-01-17 14:39:48 +0100402 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700403 WARN(1, "eDP powered off while attempting aux channel communication.\n");
404 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300405 I915_READ(_pp_stat_reg(intel_dp)),
406 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700407 }
408}
409
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100410static uint32_t
411intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
412{
413 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
414 struct drm_device *dev = intel_dig_port->base.base.dev;
415 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300416 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100417 uint32_t status;
418 bool done;
419
Daniel Vetteref04f002012-12-01 21:03:59 +0100420#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100421 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300422 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300423 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100424 else
425 done = wait_for_atomic(C, 10) == 0;
426 if (!done)
427 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
428 has_aux_irq);
429#undef C
430
431 return status;
432}
433
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000434static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
435{
436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
437 struct drm_device *dev = intel_dig_port->base.base.dev;
438
439 /*
440 * The clock divider is based off the hrawclk, and would like to run at
441 * 2MHz. So, take the hrawclk value and divide by 2 and use that
442 */
443 return index ? 0 : intel_hrawclk(dev) / 2;
444}
445
446static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
447{
448 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
449 struct drm_device *dev = intel_dig_port->base.base.dev;
450
451 if (index)
452 return 0;
453
454 if (intel_dig_port->port == PORT_A) {
455 if (IS_GEN6(dev) || IS_GEN7(dev))
456 return 200; /* SNB & IVB eDP input clock at 400Mhz */
457 else
458 return 225; /* eDP input clock at 450Mhz */
459 } else {
460 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
461 }
462}
463
464static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300465{
466 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
467 struct drm_device *dev = intel_dig_port->base.base.dev;
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000470 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100471 if (index)
472 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000473 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300474 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
475 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100476 switch (index) {
477 case 0: return 63;
478 case 1: return 72;
479 default: return 0;
480 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000481 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100482 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300483 }
484}
485
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000486static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
487{
488 return index ? 0 : 100;
489}
490
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000491static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
492 bool has_aux_irq,
493 int send_bytes,
494 uint32_t aux_clock_divider)
495{
496 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
497 struct drm_device *dev = intel_dig_port->base.base.dev;
498 uint32_t precharge, timeout;
499
500 if (IS_GEN6(dev))
501 precharge = 3;
502 else
503 precharge = 5;
504
505 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
506 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
507 else
508 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
509
510 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000511 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000513 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000514 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000515 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000516 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
517 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000518 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000519}
520
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100522intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523 uint8_t *send, int send_bytes,
524 uint8_t *recv, int recv_size)
525{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200526 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
527 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300529 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100531 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100532 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000534 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100535 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200536 bool vdd;
537
538 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539
540 /* dp aux is extremely sensitive to irq latency, hence request the
541 * lowest possible wakeup latency and so prevent the cpu from going into
542 * deep sleep states.
543 */
544 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545
Keith Packard9b984da2011-09-19 13:54:47 -0700546 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800547
Paulo Zanonic67a4702013-08-19 13:18:09 -0300548 intel_aux_display_runtime_get(dev_priv);
549
Jesse Barnes11bee432011-08-01 15:02:20 -0700550 /* Try to wait for any previous AUX channel activity */
551 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100552 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700553 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
554 break;
555 msleep(1);
556 }
557
558 if (try == 3) {
559 WARN(1, "dp_aux_ch not started status 0x%08x\n",
560 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100561 ret = -EBUSY;
562 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100563 }
564
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300565 /* Only 5 data registers! */
566 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
567 ret = -E2BIG;
568 goto out;
569 }
570
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000571 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000572 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
573 has_aux_irq,
574 send_bytes,
575 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000576
Chris Wilsonbc866252013-07-21 16:00:03 +0100577 /* Must try at least 3 times according to DP spec */
578 for (try = 0; try < 5; try++) {
579 /* Load the send data into the aux channel data registers */
580 for (i = 0; i < send_bytes; i += 4)
581 I915_WRITE(ch_data + i,
582 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400583
Chris Wilsonbc866252013-07-21 16:00:03 +0100584 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000585 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100586
Chris Wilsonbc866252013-07-21 16:00:03 +0100587 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400588
Chris Wilsonbc866252013-07-21 16:00:03 +0100589 /* Clear done status and any errors */
590 I915_WRITE(ch_ctl,
591 status |
592 DP_AUX_CH_CTL_DONE |
593 DP_AUX_CH_CTL_TIME_OUT_ERROR |
594 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400595
Chris Wilsonbc866252013-07-21 16:00:03 +0100596 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
597 DP_AUX_CH_CTL_RECEIVE_ERROR))
598 continue;
599 if (status & DP_AUX_CH_CTL_DONE)
600 break;
601 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100602 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603 break;
604 }
605
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700607 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100608 ret = -EBUSY;
609 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700610 }
611
612 /* Check for timeout or receive error.
613 * Timeouts occur when the sink is not connected
614 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700615 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700616 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100617 ret = -EIO;
618 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700619 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700620
621 /* Timeouts occur when the device isn't connected, so they're
622 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700623 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800624 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100625 ret = -ETIMEDOUT;
626 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700627 }
628
629 /* Unload any bytes sent back from the other side */
630 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
631 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632 if (recv_bytes > recv_size)
633 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400634
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100635 for (i = 0; i < recv_bytes; i += 4)
636 unpack_aux(I915_READ(ch_data + i),
637 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700638
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100639 ret = recv_bytes;
640out:
641 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300642 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100643
Jani Nikula884f19e2014-03-14 16:51:14 +0200644 if (vdd)
645 edp_panel_vdd_off(intel_dp, false);
646
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100647 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648}
649
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300650#define BARE_ADDRESS_SIZE 3
651#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200652static ssize_t
653intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700654{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200655 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
656 uint8_t txbuf[20], rxbuf[20];
657 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700659
Jani Nikula9d1a1032014-03-14 16:51:15 +0200660 txbuf[0] = msg->request << 4;
661 txbuf[1] = msg->address >> 8;
662 txbuf[2] = msg->address & 0xff;
663 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300664
Jani Nikula9d1a1032014-03-14 16:51:15 +0200665 switch (msg->request & ~DP_AUX_I2C_MOT) {
666 case DP_AUX_NATIVE_WRITE:
667 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300668 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200669 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200670
Jani Nikula9d1a1032014-03-14 16:51:15 +0200671 if (WARN_ON(txsize > 20))
672 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673
Jani Nikula9d1a1032014-03-14 16:51:15 +0200674 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700675
Jani Nikula9d1a1032014-03-14 16:51:15 +0200676 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
677 if (ret > 0) {
678 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Jani Nikula9d1a1032014-03-14 16:51:15 +0200680 /* Return payload size. */
681 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700682 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200683 break;
684
685 case DP_AUX_NATIVE_READ:
686 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300687 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200688 rxsize = msg->size + 1;
689
690 if (WARN_ON(rxsize > 20))
691 return -E2BIG;
692
693 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
694 if (ret > 0) {
695 msg->reply = rxbuf[0] >> 4;
696 /*
697 * Assume happy day, and copy the data. The caller is
698 * expected to check msg->reply before touching it.
699 *
700 * Return payload size.
701 */
702 ret--;
703 memcpy(msg->buffer, rxbuf + 1, ret);
704 }
705 break;
706
707 default:
708 ret = -EINVAL;
709 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700710 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200711
Jani Nikula9d1a1032014-03-14 16:51:15 +0200712 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700713}
714
Jani Nikula9d1a1032014-03-14 16:51:15 +0200715static void
716intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700717{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200721 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000722 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700723
Jani Nikula33ad6622014-03-14 16:51:16 +0200724 switch (port) {
725 case PORT_A:
726 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200727 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000728 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200729 case PORT_B:
730 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200731 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200732 break;
733 case PORT_C:
734 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200735 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200736 break;
737 case PORT_D:
738 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200739 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000740 break;
741 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200742 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000743 }
744
Jani Nikula33ad6622014-03-14 16:51:16 +0200745 if (!HAS_DDI(dev))
746 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000747
Jani Nikula0b998362014-03-14 16:51:17 +0200748 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200749 intel_dp->aux.dev = dev->dev;
750 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000751
Jani Nikula0b998362014-03-14 16:51:17 +0200752 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
753 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700754
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000755 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200756 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000757 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200758 name, ret);
759 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000760 }
David Flynn8316f332010-12-08 16:10:21 +0000761
Jani Nikula0b998362014-03-14 16:51:17 +0200762 ret = sysfs_create_link(&connector->base.kdev->kobj,
763 &intel_dp->aux.ddc.dev.kobj,
764 intel_dp->aux.ddc.dev.kobj.name);
765 if (ret < 0) {
766 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000767 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700768 }
769}
770
Imre Deak80f65de2014-02-11 17:12:49 +0200771static void
772intel_dp_connector_unregister(struct intel_connector *intel_connector)
773{
774 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
775
Dave Airlie0e32b392014-05-02 14:02:48 +1000776 if (!intel_connector->mst_port)
777 sysfs_remove_link(&intel_connector->base.kdev->kobj,
778 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200779 intel_connector_unregister(intel_connector);
780}
781
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200782static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300783hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
784{
785 switch (link_bw) {
786 case DP_LINK_BW_1_62:
787 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
788 break;
789 case DP_LINK_BW_2_7:
790 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
791 break;
792 case DP_LINK_BW_5_4:
793 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
794 break;
795 }
796}
797
798static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200799intel_dp_set_clock(struct intel_encoder *encoder,
800 struct intel_crtc_config *pipe_config, int link_bw)
801{
802 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800803 const struct dp_link_dpll *divisor = NULL;
804 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200805
806 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800807 divisor = gen4_dpll;
808 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200809 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800810 divisor = pch_dpll;
811 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300812 } else if (IS_CHERRYVIEW(dev)) {
813 divisor = chv_dpll;
814 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200815 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800816 divisor = vlv_dpll;
817 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200818 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800819
820 if (divisor && count) {
821 for (i = 0; i < count; i++) {
822 if (link_bw == divisor[i].link_bw) {
823 pipe_config->dpll = divisor[i].dpll;
824 pipe_config->clock_set = true;
825 break;
826 }
827 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200828 }
829}
830
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200831bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100832intel_dp_compute_config(struct intel_encoder *encoder,
833 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100835 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100837 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300839 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700840 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300841 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300843 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300844 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700845 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300846 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700847 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200848 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700849 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200850 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700851
Imre Deakbc7d38a2013-05-16 14:40:36 +0300852 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100853 pipe_config->has_pch_encoder = true;
854
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200855 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700856 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200857 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
Jani Nikuladd06f902012-10-19 14:51:50 +0300859 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
860 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
861 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700862 if (!HAS_PCH_SPLIT(dev))
863 intel_gmch_panel_fitting(intel_crtc, pipe_config,
864 intel_connector->panel.fitting_mode);
865 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700866 intel_pch_panel_fitting(intel_crtc, pipe_config,
867 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100868 }
869
Daniel Vettercb1793c2012-06-04 18:39:21 +0200870 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200871 return false;
872
Daniel Vetter083f9562012-04-20 20:23:49 +0200873 DRM_DEBUG_KMS("DP link computation with max lane count %i "
874 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100875 max_lane_count, bws[max_clock],
876 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200877
Daniel Vetter36008362013-03-27 00:44:59 +0100878 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
879 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200880 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300881 if (is_edp(intel_dp)) {
882 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
883 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
884 dev_priv->vbt.edp_bpp);
885 bpp = dev_priv->vbt.edp_bpp;
886 }
887
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300888 if (IS_BROADWELL(dev)) {
889 /* Yes, it's an ugly hack. */
890 min_lane_count = max_lane_count;
891 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
892 min_lane_count);
893 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300894 min_lane_count = min(dev_priv->vbt.edp_lanes,
895 max_lane_count);
896 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
897 min_lane_count);
898 }
899
900 if (dev_priv->vbt.edp_rate) {
901 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
902 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
903 bws[min_clock]);
904 }
Imre Deak79842112013-07-18 17:44:13 +0300905 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200906
Daniel Vetter36008362013-03-27 00:44:59 +0100907 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100908 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
909 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200910
Dave Airliec6930992014-07-14 11:04:39 +1000911 for (clock = min_clock; clock <= max_clock; clock++) {
912 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +0100913 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
914 link_avail = intel_dp_max_data_rate(link_clock,
915 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200916
Daniel Vetter36008362013-03-27 00:44:59 +0100917 if (mode_rate <= link_avail) {
918 goto found;
919 }
920 }
921 }
922 }
923
924 return false;
925
926found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200927 if (intel_dp->color_range_auto) {
928 /*
929 * See:
930 * CEA-861-E - 5.1 Default Encoding Parameters
931 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
932 */
Thierry Reding18316c82012-12-20 15:41:44 +0100933 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200934 intel_dp->color_range = DP_COLOR_RANGE_16_235;
935 else
936 intel_dp->color_range = 0;
937 }
938
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200939 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100940 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200941
Daniel Vetter36008362013-03-27 00:44:59 +0100942 intel_dp->link_bw = bws[clock];
943 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200944 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200945 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200946
Daniel Vetter36008362013-03-27 00:44:59 +0100947 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
948 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200949 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100950 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
951 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200953 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100954 adjusted_mode->crtc_clock,
955 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200956 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530958 if (intel_connector->panel.downclock_mode != NULL &&
959 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -0700960 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530961 intel_link_compute_m_n(bpp, lane_count,
962 intel_connector->panel.downclock_mode->clock,
963 pipe_config->port_clock,
964 &pipe_config->dp_m2_n2);
965 }
966
Damien Lespiauea155f32014-07-29 18:06:20 +0100967 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -0300968 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
969 else
970 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200971
Daniel Vetter36008362013-03-27 00:44:59 +0100972 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973}
974
Daniel Vetter7c62a162013-06-01 17:16:20 +0200975static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100976{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200977 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
978 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
979 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100980 struct drm_i915_private *dev_priv = dev->dev_private;
981 u32 dpa_ctl;
982
Daniel Vetterff9a6752013-06-01 17:16:21 +0200983 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100984 dpa_ctl = I915_READ(DP_A);
985 dpa_ctl &= ~DP_PLL_FREQ_MASK;
986
Daniel Vetterff9a6752013-06-01 17:16:21 +0200987 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100988 /* For a long time we've carried around a ILK-DevA w/a for the
989 * 160MHz clock. If we're really unlucky, it's still required.
990 */
991 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100992 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200993 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100994 } else {
995 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200996 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100997 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100998
Daniel Vetterea9b6002012-11-29 15:59:31 +0100999 I915_WRITE(DP_A, dpa_ctl);
1000
1001 POSTING_READ(DP_A);
1002 udelay(500);
1003}
1004
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001005static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001006{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001007 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001008 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001009 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001010 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001011 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1012 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013
Keith Packard417e8222011-11-01 19:54:11 -07001014 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001015 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001016 *
1017 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001018 * SNB CPU
1019 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001020 * CPT PCH
1021 *
1022 * IBX PCH and CPU are the same for almost everything,
1023 * except that the CPU DP PLL is configured in this
1024 * register
1025 *
1026 * CPT PCH is quite different, having many bits moved
1027 * to the TRANS_DP_CTL register instead. That
1028 * configuration happens (oddly) in ironlake_pch_enable
1029 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001030
Keith Packard417e8222011-11-01 19:54:11 -07001031 /* Preserve the BIOS-computed detected bit. This is
1032 * supposed to be read-only.
1033 */
1034 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001035
Keith Packard417e8222011-11-01 19:54:11 -07001036 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001037 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001038 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001039
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001040 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001041 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001042 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001043 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001044 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001045 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001046
Keith Packard417e8222011-11-01 19:54:11 -07001047 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001048
Imre Deakbc7d38a2013-05-16 14:40:36 +03001049 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001050 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1051 intel_dp->DP |= DP_SYNC_HS_HIGH;
1052 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1053 intel_dp->DP |= DP_SYNC_VS_HIGH;
1054 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1055
Jani Nikula6aba5b62013-10-04 15:08:10 +03001056 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001057 intel_dp->DP |= DP_ENHANCED_FRAMING;
1058
Daniel Vetter7c62a162013-06-01 17:16:20 +02001059 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001060 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001061 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001062 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001063
1064 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1065 intel_dp->DP |= DP_SYNC_HS_HIGH;
1066 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1067 intel_dp->DP |= DP_SYNC_VS_HIGH;
1068 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1069
Jani Nikula6aba5b62013-10-04 15:08:10 +03001070 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001071 intel_dp->DP |= DP_ENHANCED_FRAMING;
1072
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001073 if (!IS_CHERRYVIEW(dev)) {
1074 if (crtc->pipe == 1)
1075 intel_dp->DP |= DP_PIPEB_SELECT;
1076 } else {
1077 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1078 }
Keith Packard417e8222011-11-01 19:54:11 -07001079 } else {
1080 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001081 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001082}
1083
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001084#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1085#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001086
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001087#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1088#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001089
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001090#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1091#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001092
Daniel Vetter4be73782014-01-17 14:39:48 +01001093static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001094 u32 mask,
1095 u32 value)
1096{
Paulo Zanoni30add222012-10-26 19:05:45 -02001097 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001098 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001099 u32 pp_stat_reg, pp_ctrl_reg;
1100
Jani Nikulabf13e812013-09-06 07:40:05 +03001101 pp_stat_reg = _pp_stat_reg(intel_dp);
1102 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001103
1104 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001105 mask, value,
1106 I915_READ(pp_stat_reg),
1107 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001108
Jesse Barnes453c5422013-03-28 09:55:41 -07001109 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001110 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001111 I915_READ(pp_stat_reg),
1112 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001113 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001114
1115 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001116}
1117
Daniel Vetter4be73782014-01-17 14:39:48 +01001118static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001119{
1120 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001121 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001122}
1123
Daniel Vetter4be73782014-01-17 14:39:48 +01001124static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001125{
Keith Packardbd943152011-09-18 23:09:52 -07001126 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001127 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001128}
Keith Packardbd943152011-09-18 23:09:52 -07001129
Daniel Vetter4be73782014-01-17 14:39:48 +01001130static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001131{
1132 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001133
1134 /* When we disable the VDD override bit last we have to do the manual
1135 * wait. */
1136 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1137 intel_dp->panel_power_cycle_delay);
1138
Daniel Vetter4be73782014-01-17 14:39:48 +01001139 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001140}
Keith Packardbd943152011-09-18 23:09:52 -07001141
Daniel Vetter4be73782014-01-17 14:39:48 +01001142static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001143{
1144 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1145 intel_dp->backlight_on_delay);
1146}
1147
Daniel Vetter4be73782014-01-17 14:39:48 +01001148static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001149{
1150 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1151 intel_dp->backlight_off_delay);
1152}
Keith Packard99ea7122011-11-01 19:57:50 -07001153
Keith Packard832dd3c2011-11-01 19:34:06 -07001154/* Read the current pp_control value, unlocking the register if it
1155 * is locked
1156 */
1157
Jesse Barnes453c5422013-03-28 09:55:41 -07001158static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001159{
Jesse Barnes453c5422013-03-28 09:55:41 -07001160 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1161 struct drm_i915_private *dev_priv = dev->dev_private;
1162 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001163
Jani Nikulabf13e812013-09-06 07:40:05 +03001164 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001165 control &= ~PANEL_UNLOCK_MASK;
1166 control |= PANEL_UNLOCK_REGS;
1167 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001168}
1169
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001170static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001171{
Paulo Zanoni30add222012-10-26 19:05:45 -02001172 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001173 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1174 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001175 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001176 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001177 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001178 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001179 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001180
Keith Packard97af61f572011-09-28 16:23:51 -07001181 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001182 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001183
1184 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001185
Daniel Vetter4be73782014-01-17 14:39:48 +01001186 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001187 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001188
Imre Deak4e6e1a52014-03-27 17:45:11 +02001189 power_domain = intel_display_port_power_domain(intel_encoder);
1190 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001191
Paulo Zanonib0665d52013-10-30 19:50:27 -02001192 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001193
Daniel Vetter4be73782014-01-17 14:39:48 +01001194 if (!edp_have_panel_power(intel_dp))
1195 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001196
Jesse Barnes453c5422013-03-28 09:55:41 -07001197 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001198 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001199
Jani Nikulabf13e812013-09-06 07:40:05 +03001200 pp_stat_reg = _pp_stat_reg(intel_dp);
1201 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001202
1203 I915_WRITE(pp_ctrl_reg, pp);
1204 POSTING_READ(pp_ctrl_reg);
1205 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1206 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001207 /*
1208 * If the panel wasn't on, delay before accessing aux channel
1209 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001210 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001211 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001212 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001213 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001214
1215 return need_to_disable;
1216}
1217
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001218void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001219{
1220 if (is_edp(intel_dp)) {
1221 bool vdd = _edp_panel_vdd_on(intel_dp);
1222
1223 WARN(!vdd, "eDP VDD already requested on\n");
1224 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001225}
1226
Daniel Vetter4be73782014-01-17 14:39:48 +01001227static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001228{
Paulo Zanoni30add222012-10-26 19:05:45 -02001229 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001230 struct drm_i915_private *dev_priv = dev->dev_private;
1231 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001232 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001233
Rob Clark51fd3712013-11-19 12:10:12 -05001234 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001235
Daniel Vetter4be73782014-01-17 14:39:48 +01001236 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001237 struct intel_digital_port *intel_dig_port =
1238 dp_to_dig_port(intel_dp);
1239 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1240 enum intel_display_power_domain power_domain;
1241
Paulo Zanonib0665d52013-10-30 19:50:27 -02001242 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1243
Jesse Barnes453c5422013-03-28 09:55:41 -07001244 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001245 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001246
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001247 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1248 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001249
1250 I915_WRITE(pp_ctrl_reg, pp);
1251 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001252
Keith Packardbd943152011-09-18 23:09:52 -07001253 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001254 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1255 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001256
1257 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001258 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001259
Imre Deak4e6e1a52014-03-27 17:45:11 +02001260 power_domain = intel_display_port_power_domain(intel_encoder);
1261 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001262 }
1263}
1264
Daniel Vetter4be73782014-01-17 14:39:48 +01001265static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001266{
1267 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1268 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001269 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001270
Rob Clark51fd3712013-11-19 12:10:12 -05001271 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001272 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001273 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001274}
1275
Imre Deakaba86892014-07-30 15:57:31 +03001276static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1277{
1278 unsigned long delay;
1279
1280 /*
1281 * Queue the timer to fire a long time from now (relative to the power
1282 * down delay) to keep the panel power up across a sequence of
1283 * operations.
1284 */
1285 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1286 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1287}
1288
Daniel Vetter4be73782014-01-17 14:39:48 +01001289static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001290{
Keith Packard97af61f572011-09-28 16:23:51 -07001291 if (!is_edp(intel_dp))
1292 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001293
Keith Packardbd943152011-09-18 23:09:52 -07001294 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001295
Keith Packardbd943152011-09-18 23:09:52 -07001296 intel_dp->want_panel_vdd = false;
1297
Imre Deakaba86892014-07-30 15:57:31 +03001298 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001299 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001300 else
1301 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001302}
1303
Daniel Vetter4be73782014-01-17 14:39:48 +01001304void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001305{
Paulo Zanoni30add222012-10-26 19:05:45 -02001306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001307 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001308 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001309 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001310
Keith Packard97af61f572011-09-28 16:23:51 -07001311 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001312 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001313
1314 DRM_DEBUG_KMS("Turn eDP power on\n");
1315
Daniel Vetter4be73782014-01-17 14:39:48 +01001316 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001317 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001318 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001319 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001320
Daniel Vetter4be73782014-01-17 14:39:48 +01001321 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001322
Jani Nikulabf13e812013-09-06 07:40:05 +03001323 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001324 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001325 if (IS_GEN5(dev)) {
1326 /* ILK workaround: disable reset around power sequence */
1327 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001328 I915_WRITE(pp_ctrl_reg, pp);
1329 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001330 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001331
Keith Packard1c0ae802011-09-19 13:59:29 -07001332 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001333 if (!IS_GEN5(dev))
1334 pp |= PANEL_POWER_RESET;
1335
Jesse Barnes453c5422013-03-28 09:55:41 -07001336 I915_WRITE(pp_ctrl_reg, pp);
1337 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001338
Daniel Vetter4be73782014-01-17 14:39:48 +01001339 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001340 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001341
Keith Packard05ce1a42011-09-29 16:33:01 -07001342 if (IS_GEN5(dev)) {
1343 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001344 I915_WRITE(pp_ctrl_reg, pp);
1345 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001346 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001347}
1348
Daniel Vetter4be73782014-01-17 14:39:48 +01001349void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001350{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001351 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1352 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001353 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001354 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001355 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001356 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001357 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001358
Keith Packard97af61f572011-09-28 16:23:51 -07001359 if (!is_edp(intel_dp))
1360 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001361
Keith Packard99ea7122011-11-01 19:57:50 -07001362 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001363
Jani Nikula24f3e092014-03-17 16:43:36 +02001364 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1365
Jesse Barnes453c5422013-03-28 09:55:41 -07001366 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001367 /* We need to switch off panel power _and_ force vdd, for otherwise some
1368 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001369 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1370 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001371
Jani Nikulabf13e812013-09-06 07:40:05 +03001372 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001373
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001374 intel_dp->want_panel_vdd = false;
1375
Jesse Barnes453c5422013-03-28 09:55:41 -07001376 I915_WRITE(pp_ctrl_reg, pp);
1377 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001378
Paulo Zanonidce56b32013-12-19 14:29:40 -02001379 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001380 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001381
1382 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001383 power_domain = intel_display_port_power_domain(intel_encoder);
1384 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001385}
1386
Daniel Vetter4be73782014-01-17 14:39:48 +01001387void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001388{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001389 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1390 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001391 struct drm_i915_private *dev_priv = dev->dev_private;
1392 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001393 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001394
Keith Packardf01eca22011-09-28 16:48:10 -07001395 if (!is_edp(intel_dp))
1396 return;
1397
Zhao Yakui28c97732009-10-09 11:39:41 +08001398 DRM_DEBUG_KMS("\n");
Jesse Barnesf7d23232014-03-31 11:13:56 -07001399
1400 intel_panel_enable_backlight(intel_dp->attached_connector);
1401
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001402 /*
1403 * If we enable the backlight right away following a panel power
1404 * on, we may see slight flicker as the panel syncs with the eDP
1405 * link. So delay a bit to make sure the image is solid before
1406 * allowing it to appear.
1407 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001408 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001409 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001410 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001411
Jani Nikulabf13e812013-09-06 07:40:05 +03001412 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001413
1414 I915_WRITE(pp_ctrl_reg, pp);
1415 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001416}
1417
Daniel Vetter4be73782014-01-17 14:39:48 +01001418void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001419{
Paulo Zanoni30add222012-10-26 19:05:45 -02001420 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001421 struct drm_i915_private *dev_priv = dev->dev_private;
1422 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001423 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001424
Keith Packardf01eca22011-09-28 16:48:10 -07001425 if (!is_edp(intel_dp))
1426 return;
1427
Zhao Yakui28c97732009-10-09 11:39:41 +08001428 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001429 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001430 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001431
Jani Nikulabf13e812013-09-06 07:40:05 +03001432 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001433
1434 I915_WRITE(pp_ctrl_reg, pp);
1435 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001436 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001437
1438 edp_wait_backlight_off(intel_dp);
1439
1440 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001441}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001443static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001444{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001445 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1446 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1447 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001448 struct drm_i915_private *dev_priv = dev->dev_private;
1449 u32 dpa_ctl;
1450
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001451 assert_pipe_disabled(dev_priv,
1452 to_intel_crtc(crtc)->pipe);
1453
Jesse Barnesd240f202010-08-13 15:43:26 -07001454 DRM_DEBUG_KMS("\n");
1455 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001456 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1457 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1458
1459 /* We don't adjust intel_dp->DP while tearing down the link, to
1460 * facilitate link retraining (e.g. after hotplug). Hence clear all
1461 * enable bits here to ensure that we don't enable too much. */
1462 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1463 intel_dp->DP |= DP_PLL_ENABLE;
1464 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001465 POSTING_READ(DP_A);
1466 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001467}
1468
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001469static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001470{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001471 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1472 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1473 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 u32 dpa_ctl;
1476
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001477 assert_pipe_disabled(dev_priv,
1478 to_intel_crtc(crtc)->pipe);
1479
Jesse Barnesd240f202010-08-13 15:43:26 -07001480 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001481 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1482 "dp pll off, should be on\n");
1483 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1484
1485 /* We can't rely on the value tracked for the DP register in
1486 * intel_dp->DP because link_down must not change that (otherwise link
1487 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001488 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001489 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001490 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001491 udelay(200);
1492}
1493
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001494/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001495void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001496{
1497 int ret, i;
1498
1499 /* Should have a valid DPCD by this point */
1500 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1501 return;
1502
1503 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001504 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1505 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001506 if (ret != 1)
1507 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1508 } else {
1509 /*
1510 * When turning on, we need to retry for 1ms to give the sink
1511 * time to wake up.
1512 */
1513 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001514 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1515 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001516 if (ret == 1)
1517 break;
1518 msleep(1);
1519 }
1520 }
1521}
1522
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001523static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1524 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001525{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001526 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001527 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001528 struct drm_device *dev = encoder->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001530 enum intel_display_power_domain power_domain;
1531 u32 tmp;
1532
1533 power_domain = intel_display_port_power_domain(encoder);
1534 if (!intel_display_power_enabled(dev_priv, power_domain))
1535 return false;
1536
1537 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001538
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001539 if (!(tmp & DP_PORT_EN))
1540 return false;
1541
Imre Deakbc7d38a2013-05-16 14:40:36 +03001542 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001543 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001544 } else if (IS_CHERRYVIEW(dev)) {
1545 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001546 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001547 *pipe = PORT_TO_PIPE(tmp);
1548 } else {
1549 u32 trans_sel;
1550 u32 trans_dp;
1551 int i;
1552
1553 switch (intel_dp->output_reg) {
1554 case PCH_DP_B:
1555 trans_sel = TRANS_DP_PORT_SEL_B;
1556 break;
1557 case PCH_DP_C:
1558 trans_sel = TRANS_DP_PORT_SEL_C;
1559 break;
1560 case PCH_DP_D:
1561 trans_sel = TRANS_DP_PORT_SEL_D;
1562 break;
1563 default:
1564 return true;
1565 }
1566
1567 for_each_pipe(i) {
1568 trans_dp = I915_READ(TRANS_DP_CTL(i));
1569 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1570 *pipe = i;
1571 return true;
1572 }
1573 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001574
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001575 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1576 intel_dp->output_reg);
1577 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001578
1579 return true;
1580}
1581
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001582static void intel_dp_get_config(struct intel_encoder *encoder,
1583 struct intel_crtc_config *pipe_config)
1584{
1585 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001586 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001587 struct drm_device *dev = encoder->base.dev;
1588 struct drm_i915_private *dev_priv = dev->dev_private;
1589 enum port port = dp_to_dig_port(intel_dp)->port;
1590 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001591 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001592
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001593 tmp = I915_READ(intel_dp->output_reg);
1594 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1595 pipe_config->has_audio = true;
1596
Xiong Zhang63000ef2013-06-28 12:59:06 +08001597 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001598 if (tmp & DP_SYNC_HS_HIGH)
1599 flags |= DRM_MODE_FLAG_PHSYNC;
1600 else
1601 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001602
Xiong Zhang63000ef2013-06-28 12:59:06 +08001603 if (tmp & DP_SYNC_VS_HIGH)
1604 flags |= DRM_MODE_FLAG_PVSYNC;
1605 else
1606 flags |= DRM_MODE_FLAG_NVSYNC;
1607 } else {
1608 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1609 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1610 flags |= DRM_MODE_FLAG_PHSYNC;
1611 else
1612 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001613
Xiong Zhang63000ef2013-06-28 12:59:06 +08001614 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1615 flags |= DRM_MODE_FLAG_PVSYNC;
1616 else
1617 flags |= DRM_MODE_FLAG_NVSYNC;
1618 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001619
1620 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001621
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001622 pipe_config->has_dp_encoder = true;
1623
1624 intel_dp_get_m_n(crtc, pipe_config);
1625
Ville Syrjälä18442d02013-09-13 16:00:08 +03001626 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001627 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1628 pipe_config->port_clock = 162000;
1629 else
1630 pipe_config->port_clock = 270000;
1631 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001632
1633 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1634 &pipe_config->dp_m_n);
1635
1636 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1637 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1638
Damien Lespiau241bfc32013-09-25 16:45:37 +01001639 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001640
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001641 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1642 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1643 /*
1644 * This is a big fat ugly hack.
1645 *
1646 * Some machines in UEFI boot mode provide us a VBT that has 18
1647 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1648 * unknown we fail to light up. Yet the same BIOS boots up with
1649 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1650 * max, not what it tells us to use.
1651 *
1652 * Note: This will still be broken if the eDP panel is not lit
1653 * up by the BIOS, and thus we can't get the mode at module
1654 * load.
1655 */
1656 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1657 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1658 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1659 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001660}
1661
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001662static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001663{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001664 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001665}
1666
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001667static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1668{
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670
Ben Widawsky18b59922013-09-20 09:35:30 -07001671 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001672 return false;
1673
Ben Widawsky18b59922013-09-20 09:35:30 -07001674 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001675}
1676
1677static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1678 struct edp_vsc_psr *vsc_psr)
1679{
1680 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1681 struct drm_device *dev = dig_port->base.base.dev;
1682 struct drm_i915_private *dev_priv = dev->dev_private;
1683 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1684 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1685 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1686 uint32_t *data = (uint32_t *) vsc_psr;
1687 unsigned int i;
1688
1689 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1690 the video DIP being updated before program video DIP data buffer
1691 registers for DIP being updated. */
1692 I915_WRITE(ctl_reg, 0);
1693 POSTING_READ(ctl_reg);
1694
1695 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1696 if (i < sizeof(struct edp_vsc_psr))
1697 I915_WRITE(data_reg + i, *data++);
1698 else
1699 I915_WRITE(data_reg + i, 0);
1700 }
1701
1702 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1703 POSTING_READ(ctl_reg);
1704}
1705
1706static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1707{
1708 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 struct edp_vsc_psr psr_vsc;
1711
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001712 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1713 memset(&psr_vsc, 0, sizeof(psr_vsc));
1714 psr_vsc.sdp_header.HB0 = 0;
1715 psr_vsc.sdp_header.HB1 = 0x7;
1716 psr_vsc.sdp_header.HB2 = 0x2;
1717 psr_vsc.sdp_header.HB3 = 0x8;
1718 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1719
1720 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001721 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001722 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001723}
1724
1725static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1726{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001727 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1728 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001729 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001730 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001731 int precharge = 0x3;
1732 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001733 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001734
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001735 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1736
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001737 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1738 only_standby = true;
1739
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001740 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001741 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001742 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1743 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001744 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001745 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1746 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001747
1748 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001749 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1750 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1751 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001752 DP_AUX_CH_CTL_TIME_OUT_400us |
1753 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1754 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1755 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1756}
1757
1758static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1759{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001760 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1761 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 uint32_t max_sleep_time = 0x1f;
1764 uint32_t idle_frames = 1;
1765 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001766 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001767 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001768
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001769 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1770 only_standby = true;
1771
1772 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001773 val |= EDP_PSR_LINK_STANDBY;
1774 val |= EDP_PSR_TP2_TP3_TIME_0us;
1775 val |= EDP_PSR_TP1_TIME_0us;
1776 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001777 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001778 } else
1779 val |= EDP_PSR_LINK_DISABLE;
1780
Ben Widawsky18b59922013-09-20 09:35:30 -07001781 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001782 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001783 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1784 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1785 EDP_PSR_ENABLE);
1786}
1787
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001788static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1789{
1790 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1791 struct drm_device *dev = dig_port->base.base.dev;
1792 struct drm_i915_private *dev_priv = dev->dev_private;
1793 struct drm_crtc *crtc = dig_port->base.base.crtc;
1794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001795
Daniel Vetterf0355c42014-07-11 10:30:15 -07001796 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001797 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1798 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
1799
Rodrigo Vivia031d702013-10-03 16:15:06 -03001800 dev_priv->psr.source_ok = false;
1801
Daniel Vetter9ca15302014-07-11 10:30:16 -07001802 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001803 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001804 return false;
1805 }
1806
Jani Nikulad330a952014-01-21 11:24:25 +02001807 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001808 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001809 return false;
1810 }
1811
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001812 /* Below limitations aren't valid for Broadwell */
1813 if (IS_BROADWELL(dev))
1814 goto out;
1815
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001816 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1817 S3D_ENABLE) {
1818 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001819 return false;
1820 }
1821
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001822 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001823 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001824 return false;
1825 }
1826
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001827 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001828 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001829 return true;
1830}
1831
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001832static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001833{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001834 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1835 struct drm_device *dev = intel_dig_port->base.base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001837
Daniel Vetter36383792014-07-11 10:30:13 -07001838 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1839 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001840 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001841
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001842 /* Enable PSR on the panel */
1843 intel_edp_psr_enable_sink(intel_dp);
1844
1845 /* Enable PSR on the host */
1846 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001847
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001848 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001849}
1850
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001851void intel_edp_psr_enable(struct intel_dp *intel_dp)
1852{
1853 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001854 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001855
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001856 if (!HAS_PSR(dev)) {
1857 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1858 return;
1859 }
1860
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001861 if (!is_edp_psr(intel_dp)) {
1862 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1863 return;
1864 }
1865
Daniel Vetterf0355c42014-07-11 10:30:15 -07001866 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001867 if (dev_priv->psr.enabled) {
1868 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07001869 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001870 return;
1871 }
1872
Daniel Vetter9ca15302014-07-11 10:30:16 -07001873 dev_priv->psr.busy_frontbuffer_bits = 0;
1874
Rodrigo Vivi16487252014-06-12 10:16:39 -07001875 /* Setup PSR once */
1876 intel_edp_psr_setup(intel_dp);
1877
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001878 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07001879 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001880 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001881}
1882
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001883void intel_edp_psr_disable(struct intel_dp *intel_dp)
1884{
1885 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887
Daniel Vetterf0355c42014-07-11 10:30:15 -07001888 mutex_lock(&dev_priv->psr.lock);
1889 if (!dev_priv->psr.enabled) {
1890 mutex_unlock(&dev_priv->psr.lock);
1891 return;
1892 }
1893
Daniel Vetter36383792014-07-11 10:30:13 -07001894 if (dev_priv->psr.active) {
1895 I915_WRITE(EDP_PSR_CTL(dev),
1896 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001897
Daniel Vetter36383792014-07-11 10:30:13 -07001898 /* Wait till PSR is idle */
1899 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
1900 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1901 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1902
1903 dev_priv->psr.active = false;
1904 } else {
1905 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1906 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001907
Daniel Vetter2807cf62014-07-11 10:30:11 -07001908 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001909 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07001910
1911 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001912}
1913
Daniel Vetterf02a3262014-06-16 19:51:21 +02001914static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001915{
1916 struct drm_i915_private *dev_priv =
1917 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07001918 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001919
Daniel Vetterf0355c42014-07-11 10:30:15 -07001920 mutex_lock(&dev_priv->psr.lock);
1921 intel_dp = dev_priv->psr.enabled;
1922
Daniel Vetter2807cf62014-07-11 10:30:11 -07001923 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07001924 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001925
Daniel Vetter9ca15302014-07-11 10:30:16 -07001926 /*
1927 * The delayed work can race with an invalidate hence we need to
1928 * recheck. Since psr_flush first clears this and then reschedules we
1929 * won't ever miss a flush when bailing out here.
1930 */
1931 if (dev_priv->psr.busy_frontbuffer_bits)
1932 goto unlock;
1933
1934 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001935unlock:
1936 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001937}
1938
Daniel Vetter9ca15302014-07-11 10:30:16 -07001939static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
1942
Daniel Vetter36383792014-07-11 10:30:13 -07001943 if (dev_priv->psr.active) {
1944 u32 val = I915_READ(EDP_PSR_CTL(dev));
1945
1946 WARN_ON(!(val & EDP_PSR_ENABLE));
1947
1948 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
1949
1950 dev_priv->psr.active = false;
1951 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001952
Daniel Vetter9ca15302014-07-11 10:30:16 -07001953}
1954
1955void intel_edp_psr_invalidate(struct drm_device *dev,
1956 unsigned frontbuffer_bits)
1957{
1958 struct drm_i915_private *dev_priv = dev->dev_private;
1959 struct drm_crtc *crtc;
1960 enum pipe pipe;
1961
Daniel Vetter9ca15302014-07-11 10:30:16 -07001962 mutex_lock(&dev_priv->psr.lock);
1963 if (!dev_priv->psr.enabled) {
1964 mutex_unlock(&dev_priv->psr.lock);
1965 return;
1966 }
1967
1968 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
1969 pipe = to_intel_crtc(crtc)->pipe;
1970
1971 intel_edp_psr_do_exit(dev);
1972
1973 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
1974
1975 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1976 mutex_unlock(&dev_priv->psr.lock);
1977}
1978
1979void intel_edp_psr_flush(struct drm_device *dev,
1980 unsigned frontbuffer_bits)
1981{
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 struct drm_crtc *crtc;
1984 enum pipe pipe;
1985
Daniel Vetter9ca15302014-07-11 10:30:16 -07001986 mutex_lock(&dev_priv->psr.lock);
1987 if (!dev_priv->psr.enabled) {
1988 mutex_unlock(&dev_priv->psr.lock);
1989 return;
1990 }
1991
1992 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
1993 pipe = to_intel_crtc(crtc)->pipe;
1994 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
1995
1996 /*
1997 * On Haswell sprite plane updates don't result in a psr invalidating
1998 * signal in the hardware. Which means we need to manually fake this in
1999 * software for all flushes, not just when we've seen a preceding
2000 * invalidation through frontbuffer rendering.
2001 */
2002 if (IS_HASWELL(dev) &&
2003 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2004 intel_edp_psr_do_exit(dev);
2005
2006 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2007 schedule_delayed_work(&dev_priv->psr.work,
2008 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002009 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002010}
2011
2012void intel_edp_psr_init(struct drm_device *dev)
2013{
2014 struct drm_i915_private *dev_priv = dev->dev_private;
2015
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002016 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002017 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002018}
2019
Daniel Vettere8cb4552012-07-01 13:05:48 +02002020static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002021{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002022 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002023 enum port port = dp_to_dig_port(intel_dp)->port;
2024 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002025
2026 /* Make sure the panel is off before trying to change the mode. But also
2027 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002028 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002029 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002030 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002031 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002032
2033 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03002034 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02002035 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002036}
2037
Ville Syrjälä49277c32014-03-31 18:21:26 +03002038static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002039{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002040 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002041 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002042
Ville Syrjälä49277c32014-03-31 18:21:26 +03002043 if (port != PORT_A)
2044 return;
2045
2046 intel_dp_link_down(intel_dp);
2047 ironlake_edp_pll_off(intel_dp);
2048}
2049
2050static void vlv_post_disable_dp(struct intel_encoder *encoder)
2051{
2052 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2053
2054 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002055}
2056
Ville Syrjälä580d3812014-04-09 13:29:00 +03002057static void chv_post_disable_dp(struct intel_encoder *encoder)
2058{
2059 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2060 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2061 struct drm_device *dev = encoder->base.dev;
2062 struct drm_i915_private *dev_priv = dev->dev_private;
2063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(encoder->base.crtc);
2065 enum dpio_channel ch = vlv_dport_to_channel(dport);
2066 enum pipe pipe = intel_crtc->pipe;
2067 u32 val;
2068
2069 intel_dp_link_down(intel_dp);
2070
2071 mutex_lock(&dev_priv->dpio_lock);
2072
2073 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002074 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002075 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002076 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002077
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002078 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2079 val |= CHV_PCS_REQ_SOFTRESET_EN;
2080 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2081
2082 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002083 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002084 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2085
2086 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2087 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2088 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002089
2090 mutex_unlock(&dev_priv->dpio_lock);
2091}
2092
Daniel Vettere8cb4552012-07-01 13:05:48 +02002093static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002094{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002095 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2096 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002097 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002098 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002099
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002100 if (WARN_ON(dp_reg & DP_PORT_EN))
2101 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002102
Jani Nikula24f3e092014-03-17 16:43:36 +02002103 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002104 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2105 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002106 intel_edp_panel_on(intel_dp);
2107 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002108 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002109 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002110}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002111
Jani Nikulaecff4f32013-09-06 07:38:29 +03002112static void g4x_enable_dp(struct intel_encoder *encoder)
2113{
Jani Nikula828f5c62013-09-05 16:44:45 +03002114 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2115
Jani Nikulaecff4f32013-09-06 07:38:29 +03002116 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002117 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002118}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002119
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002120static void vlv_enable_dp(struct intel_encoder *encoder)
2121{
Jani Nikula828f5c62013-09-05 16:44:45 +03002122 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2123
Daniel Vetter4be73782014-01-17 14:39:48 +01002124 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002125}
2126
Jani Nikulaecff4f32013-09-06 07:38:29 +03002127static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002128{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002129 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002130 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002131
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002132 intel_dp_prepare(encoder);
2133
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002134 /* Only ilk+ has port A */
2135 if (dport->port == PORT_A) {
2136 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002137 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002138 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002139}
2140
2141static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2142{
2143 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2144 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002145 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002146 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002147 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002148 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002149 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002150 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002151 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002152
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002153 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002154
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002155 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002156 val = 0;
2157 if (pipe)
2158 val |= (1<<21);
2159 else
2160 val &= ~(1<<21);
2161 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002162 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2163 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2164 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002165
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002166 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002167
Imre Deak2cac6132014-01-30 16:50:42 +02002168 if (is_edp(intel_dp)) {
2169 /* init power sequencer on this pipe and port */
2170 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2171 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2172 &power_seq);
2173 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002174
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002175 intel_enable_dp(encoder);
2176
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002177 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002178}
2179
Jani Nikulaecff4f32013-09-06 07:38:29 +03002180static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002181{
2182 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2183 struct drm_device *dev = encoder->base.dev;
2184 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002185 struct intel_crtc *intel_crtc =
2186 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002187 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002188 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002189
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002190 intel_dp_prepare(encoder);
2191
Jesse Barnes89b667f2013-04-18 14:51:36 -07002192 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002193 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002194 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002195 DPIO_PCS_TX_LANE2_RESET |
2196 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002197 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002198 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2199 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2200 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2201 DPIO_PCS_CLK_SOFT_RESET);
2202
2203 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002204 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2205 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2206 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002207 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002208}
2209
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002210static void chv_pre_enable_dp(struct intel_encoder *encoder)
2211{
2212 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2213 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2214 struct drm_device *dev = encoder->base.dev;
2215 struct drm_i915_private *dev_priv = dev->dev_private;
2216 struct edp_power_seq power_seq;
2217 struct intel_crtc *intel_crtc =
2218 to_intel_crtc(encoder->base.crtc);
2219 enum dpio_channel ch = vlv_dport_to_channel(dport);
2220 int pipe = intel_crtc->pipe;
2221 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002222 u32 val;
2223
2224 mutex_lock(&dev_priv->dpio_lock);
2225
2226 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002227 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002228 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002229 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002230
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002231 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2232 val |= CHV_PCS_REQ_SOFTRESET_EN;
2233 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2234
2235 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002236 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002237 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2238
2239 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2240 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2241 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002242
2243 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002244 for (i = 0; i < 4; i++) {
2245 /* Set the latency optimal bit */
2246 data = (i == 1) ? 0x0 : 0x6;
2247 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2248 data << DPIO_FRC_LATENCY_SHFIT);
2249
2250 /* Set the upar bit */
2251 data = (i == 1) ? 0x0 : 0x1;
2252 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2253 data << DPIO_UPAR_SHIFT);
2254 }
2255
2256 /* Data lane stagger programming */
2257 /* FIXME: Fix up value only after power analysis */
2258
2259 mutex_unlock(&dev_priv->dpio_lock);
2260
2261 if (is_edp(intel_dp)) {
2262 /* init power sequencer on this pipe and port */
2263 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2264 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2265 &power_seq);
2266 }
2267
2268 intel_enable_dp(encoder);
2269
2270 vlv_wait_port_ready(dev_priv, dport);
2271}
2272
Ville Syrjälä9197c882014-04-09 13:29:05 +03002273static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2274{
2275 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2276 struct drm_device *dev = encoder->base.dev;
2277 struct drm_i915_private *dev_priv = dev->dev_private;
2278 struct intel_crtc *intel_crtc =
2279 to_intel_crtc(encoder->base.crtc);
2280 enum dpio_channel ch = vlv_dport_to_channel(dport);
2281 enum pipe pipe = intel_crtc->pipe;
2282 u32 val;
2283
Ville Syrjälä625695f2014-06-28 02:04:02 +03002284 intel_dp_prepare(encoder);
2285
Ville Syrjälä9197c882014-04-09 13:29:05 +03002286 mutex_lock(&dev_priv->dpio_lock);
2287
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002288 /* program left/right clock distribution */
2289 if (pipe != PIPE_B) {
2290 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2291 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2292 if (ch == DPIO_CH0)
2293 val |= CHV_BUFLEFTENA1_FORCE;
2294 if (ch == DPIO_CH1)
2295 val |= CHV_BUFRIGHTENA1_FORCE;
2296 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2297 } else {
2298 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2299 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2300 if (ch == DPIO_CH0)
2301 val |= CHV_BUFLEFTENA2_FORCE;
2302 if (ch == DPIO_CH1)
2303 val |= CHV_BUFRIGHTENA2_FORCE;
2304 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2305 }
2306
Ville Syrjälä9197c882014-04-09 13:29:05 +03002307 /* program clock channel usage */
2308 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2309 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2310 if (pipe != PIPE_B)
2311 val &= ~CHV_PCS_USEDCLKCHANNEL;
2312 else
2313 val |= CHV_PCS_USEDCLKCHANNEL;
2314 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2315
2316 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2317 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2318 if (pipe != PIPE_B)
2319 val &= ~CHV_PCS_USEDCLKCHANNEL;
2320 else
2321 val |= CHV_PCS_USEDCLKCHANNEL;
2322 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2323
2324 /*
2325 * This a a bit weird since generally CL
2326 * matches the pipe, but here we need to
2327 * pick the CL based on the port.
2328 */
2329 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2330 if (pipe != PIPE_B)
2331 val &= ~CHV_CMN_USEDCLKCHANNEL;
2332 else
2333 val |= CHV_CMN_USEDCLKCHANNEL;
2334 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2335
2336 mutex_unlock(&dev_priv->dpio_lock);
2337}
2338
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002339/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002340 * Native read with retry for link status and receiver capability reads for
2341 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002342 *
2343 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2344 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002345 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002346static ssize_t
2347intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2348 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002349{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002350 ssize_t ret;
2351 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002352
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002353 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002354 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2355 if (ret == size)
2356 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002357 msleep(1);
2358 }
2359
Jani Nikula9d1a1032014-03-14 16:51:15 +02002360 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002361}
2362
2363/*
2364 * Fetch AUX CH registers 0x202 - 0x207 which contain
2365 * link status information
2366 */
2367static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002368intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002369{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002370 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2371 DP_LANE0_1_STATUS,
2372 link_status,
2373 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002374}
2375
Paulo Zanoni11002442014-06-13 18:45:41 -03002376/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002377static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002378intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002379{
Paulo Zanoni30add222012-10-26 19:05:45 -02002380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002381 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002382
Paulo Zanoni9576c272014-06-13 18:45:40 -03002383 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002384 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002385 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002386 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002387 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002388 return DP_TRAIN_VOLTAGE_SWING_1200;
2389 else
2390 return DP_TRAIN_VOLTAGE_SWING_800;
2391}
2392
2393static uint8_t
2394intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2395{
Paulo Zanoni30add222012-10-26 19:05:45 -02002396 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002397 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002398
Paulo Zanoni9576c272014-06-13 18:45:40 -03002399 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002400 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2401 case DP_TRAIN_VOLTAGE_SWING_400:
2402 return DP_TRAIN_PRE_EMPHASIS_9_5;
2403 case DP_TRAIN_VOLTAGE_SWING_600:
2404 return DP_TRAIN_PRE_EMPHASIS_6;
2405 case DP_TRAIN_VOLTAGE_SWING_800:
2406 return DP_TRAIN_PRE_EMPHASIS_3_5;
2407 case DP_TRAIN_VOLTAGE_SWING_1200:
2408 default:
2409 return DP_TRAIN_PRE_EMPHASIS_0;
2410 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002411 } else if (IS_VALLEYVIEW(dev)) {
2412 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2413 case DP_TRAIN_VOLTAGE_SWING_400:
2414 return DP_TRAIN_PRE_EMPHASIS_9_5;
2415 case DP_TRAIN_VOLTAGE_SWING_600:
2416 return DP_TRAIN_PRE_EMPHASIS_6;
2417 case DP_TRAIN_VOLTAGE_SWING_800:
2418 return DP_TRAIN_PRE_EMPHASIS_3_5;
2419 case DP_TRAIN_VOLTAGE_SWING_1200:
2420 default:
2421 return DP_TRAIN_PRE_EMPHASIS_0;
2422 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002423 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002424 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2425 case DP_TRAIN_VOLTAGE_SWING_400:
2426 return DP_TRAIN_PRE_EMPHASIS_6;
2427 case DP_TRAIN_VOLTAGE_SWING_600:
2428 case DP_TRAIN_VOLTAGE_SWING_800:
2429 return DP_TRAIN_PRE_EMPHASIS_3_5;
2430 default:
2431 return DP_TRAIN_PRE_EMPHASIS_0;
2432 }
2433 } else {
2434 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2435 case DP_TRAIN_VOLTAGE_SWING_400:
2436 return DP_TRAIN_PRE_EMPHASIS_6;
2437 case DP_TRAIN_VOLTAGE_SWING_600:
2438 return DP_TRAIN_PRE_EMPHASIS_6;
2439 case DP_TRAIN_VOLTAGE_SWING_800:
2440 return DP_TRAIN_PRE_EMPHASIS_3_5;
2441 case DP_TRAIN_VOLTAGE_SWING_1200:
2442 default:
2443 return DP_TRAIN_PRE_EMPHASIS_0;
2444 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002445 }
2446}
2447
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002448static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2449{
2450 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2451 struct drm_i915_private *dev_priv = dev->dev_private;
2452 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002453 struct intel_crtc *intel_crtc =
2454 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002455 unsigned long demph_reg_value, preemph_reg_value,
2456 uniqtranscale_reg_value;
2457 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002458 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002459 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002460
2461 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2462 case DP_TRAIN_PRE_EMPHASIS_0:
2463 preemph_reg_value = 0x0004000;
2464 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2465 case DP_TRAIN_VOLTAGE_SWING_400:
2466 demph_reg_value = 0x2B405555;
2467 uniqtranscale_reg_value = 0x552AB83A;
2468 break;
2469 case DP_TRAIN_VOLTAGE_SWING_600:
2470 demph_reg_value = 0x2B404040;
2471 uniqtranscale_reg_value = 0x5548B83A;
2472 break;
2473 case DP_TRAIN_VOLTAGE_SWING_800:
2474 demph_reg_value = 0x2B245555;
2475 uniqtranscale_reg_value = 0x5560B83A;
2476 break;
2477 case DP_TRAIN_VOLTAGE_SWING_1200:
2478 demph_reg_value = 0x2B405555;
2479 uniqtranscale_reg_value = 0x5598DA3A;
2480 break;
2481 default:
2482 return 0;
2483 }
2484 break;
2485 case DP_TRAIN_PRE_EMPHASIS_3_5:
2486 preemph_reg_value = 0x0002000;
2487 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2488 case DP_TRAIN_VOLTAGE_SWING_400:
2489 demph_reg_value = 0x2B404040;
2490 uniqtranscale_reg_value = 0x5552B83A;
2491 break;
2492 case DP_TRAIN_VOLTAGE_SWING_600:
2493 demph_reg_value = 0x2B404848;
2494 uniqtranscale_reg_value = 0x5580B83A;
2495 break;
2496 case DP_TRAIN_VOLTAGE_SWING_800:
2497 demph_reg_value = 0x2B404040;
2498 uniqtranscale_reg_value = 0x55ADDA3A;
2499 break;
2500 default:
2501 return 0;
2502 }
2503 break;
2504 case DP_TRAIN_PRE_EMPHASIS_6:
2505 preemph_reg_value = 0x0000000;
2506 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2507 case DP_TRAIN_VOLTAGE_SWING_400:
2508 demph_reg_value = 0x2B305555;
2509 uniqtranscale_reg_value = 0x5570B83A;
2510 break;
2511 case DP_TRAIN_VOLTAGE_SWING_600:
2512 demph_reg_value = 0x2B2B4040;
2513 uniqtranscale_reg_value = 0x55ADDA3A;
2514 break;
2515 default:
2516 return 0;
2517 }
2518 break;
2519 case DP_TRAIN_PRE_EMPHASIS_9_5:
2520 preemph_reg_value = 0x0006000;
2521 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2522 case DP_TRAIN_VOLTAGE_SWING_400:
2523 demph_reg_value = 0x1B405555;
2524 uniqtranscale_reg_value = 0x55ADDA3A;
2525 break;
2526 default:
2527 return 0;
2528 }
2529 break;
2530 default:
2531 return 0;
2532 }
2533
Chris Wilson0980a602013-07-26 19:57:35 +01002534 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002535 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2536 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2537 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002538 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002539 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2540 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2541 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2542 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002543 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002544
2545 return 0;
2546}
2547
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002548static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2549{
2550 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2551 struct drm_i915_private *dev_priv = dev->dev_private;
2552 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2553 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002554 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002555 uint8_t train_set = intel_dp->train_set[0];
2556 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002557 enum pipe pipe = intel_crtc->pipe;
2558 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002559
2560 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2561 case DP_TRAIN_PRE_EMPHASIS_0:
2562 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2563 case DP_TRAIN_VOLTAGE_SWING_400:
2564 deemph_reg_value = 128;
2565 margin_reg_value = 52;
2566 break;
2567 case DP_TRAIN_VOLTAGE_SWING_600:
2568 deemph_reg_value = 128;
2569 margin_reg_value = 77;
2570 break;
2571 case DP_TRAIN_VOLTAGE_SWING_800:
2572 deemph_reg_value = 128;
2573 margin_reg_value = 102;
2574 break;
2575 case DP_TRAIN_VOLTAGE_SWING_1200:
2576 deemph_reg_value = 128;
2577 margin_reg_value = 154;
2578 /* FIXME extra to set for 1200 */
2579 break;
2580 default:
2581 return 0;
2582 }
2583 break;
2584 case DP_TRAIN_PRE_EMPHASIS_3_5:
2585 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2586 case DP_TRAIN_VOLTAGE_SWING_400:
2587 deemph_reg_value = 85;
2588 margin_reg_value = 78;
2589 break;
2590 case DP_TRAIN_VOLTAGE_SWING_600:
2591 deemph_reg_value = 85;
2592 margin_reg_value = 116;
2593 break;
2594 case DP_TRAIN_VOLTAGE_SWING_800:
2595 deemph_reg_value = 85;
2596 margin_reg_value = 154;
2597 break;
2598 default:
2599 return 0;
2600 }
2601 break;
2602 case DP_TRAIN_PRE_EMPHASIS_6:
2603 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2604 case DP_TRAIN_VOLTAGE_SWING_400:
2605 deemph_reg_value = 64;
2606 margin_reg_value = 104;
2607 break;
2608 case DP_TRAIN_VOLTAGE_SWING_600:
2609 deemph_reg_value = 64;
2610 margin_reg_value = 154;
2611 break;
2612 default:
2613 return 0;
2614 }
2615 break;
2616 case DP_TRAIN_PRE_EMPHASIS_9_5:
2617 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2618 case DP_TRAIN_VOLTAGE_SWING_400:
2619 deemph_reg_value = 43;
2620 margin_reg_value = 154;
2621 break;
2622 default:
2623 return 0;
2624 }
2625 break;
2626 default:
2627 return 0;
2628 }
2629
2630 mutex_lock(&dev_priv->dpio_lock);
2631
2632 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002633 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2634 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2635 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2636
2637 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2638 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2639 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002640
2641 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002642 for (i = 0; i < 4; i++) {
2643 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2644 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2645 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2646 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2647 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002648
2649 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002650 for (i = 0; i < 4; i++) {
2651 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002652 val &= ~DPIO_SWING_MARGIN000_MASK;
2653 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002654 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2655 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002656
2657 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002658 for (i = 0; i < 4; i++) {
2659 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2660 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2661 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2662 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002663
2664 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2665 == DP_TRAIN_PRE_EMPHASIS_0) &&
2666 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2667 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2668
2669 /*
2670 * The document said it needs to set bit 27 for ch0 and bit 26
2671 * for ch1. Might be a typo in the doc.
2672 * For now, for this unique transition scale selection, set bit
2673 * 27 for ch0 and ch1.
2674 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002675 for (i = 0; i < 4; i++) {
2676 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2677 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2678 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2679 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002680
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002681 for (i = 0; i < 4; i++) {
2682 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2683 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2684 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2685 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2686 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002687 }
2688
2689 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002690 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2691 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2692 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2693
2694 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2695 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2696 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002697
2698 /* LRC Bypass */
2699 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2700 val |= DPIO_LRC_BYPASS;
2701 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2702
2703 mutex_unlock(&dev_priv->dpio_lock);
2704
2705 return 0;
2706}
2707
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002708static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002709intel_get_adjust_train(struct intel_dp *intel_dp,
2710 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002711{
2712 uint8_t v = 0;
2713 uint8_t p = 0;
2714 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002715 uint8_t voltage_max;
2716 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002717
Jesse Barnes33a34e42010-09-08 12:42:02 -07002718 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002719 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2720 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721
2722 if (this_v > v)
2723 v = this_v;
2724 if (this_p > p)
2725 p = this_p;
2726 }
2727
Keith Packard1a2eb462011-11-16 16:26:07 -08002728 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002729 if (v >= voltage_max)
2730 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002731
Keith Packard1a2eb462011-11-16 16:26:07 -08002732 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2733 if (p >= preemph_max)
2734 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002735
2736 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002737 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002738}
2739
2740static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002741intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002742{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002743 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002744
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002745 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002746 case DP_TRAIN_VOLTAGE_SWING_400:
2747 default:
2748 signal_levels |= DP_VOLTAGE_0_4;
2749 break;
2750 case DP_TRAIN_VOLTAGE_SWING_600:
2751 signal_levels |= DP_VOLTAGE_0_6;
2752 break;
2753 case DP_TRAIN_VOLTAGE_SWING_800:
2754 signal_levels |= DP_VOLTAGE_0_8;
2755 break;
2756 case DP_TRAIN_VOLTAGE_SWING_1200:
2757 signal_levels |= DP_VOLTAGE_1_2;
2758 break;
2759 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002760 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002761 case DP_TRAIN_PRE_EMPHASIS_0:
2762 default:
2763 signal_levels |= DP_PRE_EMPHASIS_0;
2764 break;
2765 case DP_TRAIN_PRE_EMPHASIS_3_5:
2766 signal_levels |= DP_PRE_EMPHASIS_3_5;
2767 break;
2768 case DP_TRAIN_PRE_EMPHASIS_6:
2769 signal_levels |= DP_PRE_EMPHASIS_6;
2770 break;
2771 case DP_TRAIN_PRE_EMPHASIS_9_5:
2772 signal_levels |= DP_PRE_EMPHASIS_9_5;
2773 break;
2774 }
2775 return signal_levels;
2776}
2777
Zhenyu Wange3421a12010-04-08 09:43:27 +08002778/* Gen6's DP voltage swing and pre-emphasis control */
2779static uint32_t
2780intel_gen6_edp_signal_levels(uint8_t train_set)
2781{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002782 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2783 DP_TRAIN_PRE_EMPHASIS_MASK);
2784 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002785 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002786 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2787 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2788 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2789 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002790 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002791 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2792 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002793 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002794 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2795 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002796 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002797 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2798 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002799 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002800 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2801 "0x%x\n", signal_levels);
2802 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002803 }
2804}
2805
Keith Packard1a2eb462011-11-16 16:26:07 -08002806/* Gen7's DP voltage swing and pre-emphasis control */
2807static uint32_t
2808intel_gen7_edp_signal_levels(uint8_t train_set)
2809{
2810 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2811 DP_TRAIN_PRE_EMPHASIS_MASK);
2812 switch (signal_levels) {
2813 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2814 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2815 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2816 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2817 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2818 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2819
2820 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2821 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2822 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2823 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2824
2825 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2826 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2827 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2828 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2829
2830 default:
2831 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2832 "0x%x\n", signal_levels);
2833 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2834 }
2835}
2836
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002837/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2838static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002839intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002840{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002841 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2842 DP_TRAIN_PRE_EMPHASIS_MASK);
2843 switch (signal_levels) {
2844 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2845 return DDI_BUF_EMP_400MV_0DB_HSW;
2846 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2847 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2848 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2849 return DDI_BUF_EMP_400MV_6DB_HSW;
2850 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2851 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002852
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002853 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2854 return DDI_BUF_EMP_600MV_0DB_HSW;
2855 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2856 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2857 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2858 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002859
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002860 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2861 return DDI_BUF_EMP_800MV_0DB_HSW;
2862 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2863 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2864 default:
2865 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2866 "0x%x\n", signal_levels);
2867 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002868 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002869}
2870
Paulo Zanonif0a34242012-12-06 16:51:50 -02002871/* Properly updates "DP" with the correct signal levels. */
2872static void
2873intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2874{
2875 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002876 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002877 struct drm_device *dev = intel_dig_port->base.base.dev;
2878 uint32_t signal_levels, mask;
2879 uint8_t train_set = intel_dp->train_set[0];
2880
Paulo Zanoni9576c272014-06-13 18:45:40 -03002881 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002882 signal_levels = intel_hsw_signal_levels(train_set);
2883 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002884 } else if (IS_CHERRYVIEW(dev)) {
2885 signal_levels = intel_chv_signal_levels(intel_dp);
2886 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002887 } else if (IS_VALLEYVIEW(dev)) {
2888 signal_levels = intel_vlv_signal_levels(intel_dp);
2889 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002890 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002891 signal_levels = intel_gen7_edp_signal_levels(train_set);
2892 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002893 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002894 signal_levels = intel_gen6_edp_signal_levels(train_set);
2895 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2896 } else {
2897 signal_levels = intel_gen4_signal_levels(train_set);
2898 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2899 }
2900
2901 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2902
2903 *DP = (*DP & ~mask) | signal_levels;
2904}
2905
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002906static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002907intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002908 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002909 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002910{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002911 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2912 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002913 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002914 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002915 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2916 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002917
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002918 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002919 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002920
2921 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2922 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2923 else
2924 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2925
2926 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2927 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2928 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002929 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2930
2931 break;
2932 case DP_TRAINING_PATTERN_1:
2933 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2934 break;
2935 case DP_TRAINING_PATTERN_2:
2936 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2937 break;
2938 case DP_TRAINING_PATTERN_3:
2939 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2940 break;
2941 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002942 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002943
Imre Deakbc7d38a2013-05-16 14:40:36 +03002944 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002945 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002946
2947 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2948 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002949 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002950 break;
2951 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002952 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002953 break;
2954 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002955 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002956 break;
2957 case DP_TRAINING_PATTERN_3:
2958 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002959 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002960 break;
2961 }
2962
2963 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03002964 if (IS_CHERRYVIEW(dev))
2965 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2966 else
2967 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002968
2969 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2970 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002971 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002972 break;
2973 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002974 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002975 break;
2976 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002977 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002978 break;
2979 case DP_TRAINING_PATTERN_3:
Ville Syrjäläaad3d142014-06-28 02:04:25 +03002980 if (IS_CHERRYVIEW(dev)) {
2981 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2982 } else {
2983 DRM_ERROR("DP training pattern 3 not supported\n");
2984 *DP |= DP_LINK_TRAIN_PAT_2;
2985 }
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002986 break;
2987 }
2988 }
2989
Jani Nikula70aff662013-09-27 15:10:44 +03002990 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002991 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002992
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002993 buf[0] = dp_train_pat;
2994 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002995 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002996 /* don't write DP_TRAINING_LANEx_SET on disable */
2997 len = 1;
2998 } else {
2999 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3000 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3001 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003002 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003003
Jani Nikula9d1a1032014-03-14 16:51:15 +02003004 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3005 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003006
3007 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003008}
3009
Jani Nikula70aff662013-09-27 15:10:44 +03003010static bool
3011intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3012 uint8_t dp_train_pat)
3013{
Jani Nikula953d22e2013-10-04 15:08:47 +03003014 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003015 intel_dp_set_signal_levels(intel_dp, DP);
3016 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3017}
3018
3019static bool
3020intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003021 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003022{
3023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3024 struct drm_device *dev = intel_dig_port->base.base.dev;
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 int ret;
3027
3028 intel_get_adjust_train(intel_dp, link_status);
3029 intel_dp_set_signal_levels(intel_dp, DP);
3030
3031 I915_WRITE(intel_dp->output_reg, *DP);
3032 POSTING_READ(intel_dp->output_reg);
3033
Jani Nikula9d1a1032014-03-14 16:51:15 +02003034 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3035 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003036
3037 return ret == intel_dp->lane_count;
3038}
3039
Imre Deak3ab9c632013-05-03 12:57:41 +03003040static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3041{
3042 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3043 struct drm_device *dev = intel_dig_port->base.base.dev;
3044 struct drm_i915_private *dev_priv = dev->dev_private;
3045 enum port port = intel_dig_port->port;
3046 uint32_t val;
3047
3048 if (!HAS_DDI(dev))
3049 return;
3050
3051 val = I915_READ(DP_TP_CTL(port));
3052 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3053 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3054 I915_WRITE(DP_TP_CTL(port), val);
3055
3056 /*
3057 * On PORT_A we can have only eDP in SST mode. There the only reason
3058 * we need to set idle transmission mode is to work around a HW issue
3059 * where we enable the pipe while not in idle link-training mode.
3060 * In this case there is requirement to wait for a minimum number of
3061 * idle patterns to be sent.
3062 */
3063 if (port == PORT_A)
3064 return;
3065
3066 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3067 1))
3068 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3069}
3070
Jesse Barnes33a34e42010-09-08 12:42:02 -07003071/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003072void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003073intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003074{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003075 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003076 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003077 int i;
3078 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003079 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003080 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003081 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003082
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003083 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003084 intel_ddi_prepare_link_retrain(encoder);
3085
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003086 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003087 link_config[0] = intel_dp->link_bw;
3088 link_config[1] = intel_dp->lane_count;
3089 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3090 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003091 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003092
3093 link_config[0] = 0;
3094 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003095 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003096
3097 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003098
Jani Nikula70aff662013-09-27 15:10:44 +03003099 /* clock recovery */
3100 if (!intel_dp_reset_link_train(intel_dp, &DP,
3101 DP_TRAINING_PATTERN_1 |
3102 DP_LINK_SCRAMBLING_DISABLE)) {
3103 DRM_ERROR("failed to enable link training\n");
3104 return;
3105 }
3106
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003107 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003108 voltage_tries = 0;
3109 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003110 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003111 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003112
Daniel Vettera7c96552012-10-18 10:15:30 +02003113 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003114 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3115 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003116 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003117 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003118
Daniel Vetter01916272012-10-18 10:15:25 +02003119 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003120 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003121 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003122 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003123
3124 /* Check to see if we've tried the max voltage */
3125 for (i = 0; i < intel_dp->lane_count; i++)
3126 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3127 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003128 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003129 ++loop_tries;
3130 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003131 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003132 break;
3133 }
Jani Nikula70aff662013-09-27 15:10:44 +03003134 intel_dp_reset_link_train(intel_dp, &DP,
3135 DP_TRAINING_PATTERN_1 |
3136 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003137 voltage_tries = 0;
3138 continue;
3139 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003140
3141 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003142 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003143 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003144 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003145 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003146 break;
3147 }
3148 } else
3149 voltage_tries = 0;
3150 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003151
Jani Nikula70aff662013-09-27 15:10:44 +03003152 /* Update training set as requested by target */
3153 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3154 DRM_ERROR("failed to update link training\n");
3155 break;
3156 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003157 }
3158
Jesse Barnes33a34e42010-09-08 12:42:02 -07003159 intel_dp->DP = DP;
3160}
3161
Paulo Zanonic19b0662012-10-15 15:51:41 -03003162void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003163intel_dp_complete_link_train(struct intel_dp *intel_dp)
3164{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003165 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003166 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003167 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003168 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3169
3170 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3171 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3172 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003173
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003174 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003175 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003176 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003177 DP_LINK_SCRAMBLING_DISABLE)) {
3178 DRM_ERROR("failed to start channel equalization\n");
3179 return;
3180 }
3181
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003182 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003183 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184 channel_eq = false;
3185 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003186 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003187
Jesse Barnes37f80972011-01-05 14:45:24 -08003188 if (cr_tries > 5) {
3189 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003190 break;
3191 }
3192
Daniel Vettera7c96552012-10-18 10:15:30 +02003193 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003194 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3195 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003197 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003198
Jesse Barnes37f80972011-01-05 14:45:24 -08003199 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003200 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003201 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003202 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003203 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003204 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003205 cr_tries++;
3206 continue;
3207 }
3208
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003209 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003210 channel_eq = true;
3211 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003212 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003213
Jesse Barnes37f80972011-01-05 14:45:24 -08003214 /* Try 5 times, then try clock recovery if that fails */
3215 if (tries > 5) {
3216 intel_dp_link_down(intel_dp);
3217 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003218 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003219 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003220 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003221 tries = 0;
3222 cr_tries++;
3223 continue;
3224 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003225
Jani Nikula70aff662013-09-27 15:10:44 +03003226 /* Update training set as requested by target */
3227 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3228 DRM_ERROR("failed to update link training\n");
3229 break;
3230 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003231 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003232 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003233
Imre Deak3ab9c632013-05-03 12:57:41 +03003234 intel_dp_set_idle_link_train(intel_dp);
3235
3236 intel_dp->DP = DP;
3237
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003238 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003239 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003240
Imre Deak3ab9c632013-05-03 12:57:41 +03003241}
3242
3243void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3244{
Jani Nikula70aff662013-09-27 15:10:44 +03003245 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003246 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003247}
3248
3249static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003250intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003251{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003253 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003254 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003256 struct intel_crtc *intel_crtc =
3257 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003258 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003259
Daniel Vetterbc76e322014-05-20 22:46:50 +02003260 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003261 return;
3262
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003263 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003264 return;
3265
Zhao Yakui28c97732009-10-09 11:39:41 +08003266 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003267
Imre Deakbc7d38a2013-05-16 14:40:36 +03003268 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003269 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003270 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003271 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003272 if (IS_CHERRYVIEW(dev))
3273 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3274 else
3275 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003276 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003277 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003278 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003279
Daniel Vetter493a7082012-05-30 12:31:56 +02003280 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003281 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003282 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003283
Eric Anholt5bddd172010-11-18 09:32:59 +08003284 /* Hardware workaround: leaving our transcoder select
3285 * set to transcoder B while it's off will prevent the
3286 * corresponding HDMI output on transcoder A.
3287 *
3288 * Combine this with another hardware workaround:
3289 * transcoder select bit can only be cleared while the
3290 * port is enabled.
3291 */
3292 DP &= ~DP_PIPEB_SELECT;
3293 I915_WRITE(intel_dp->output_reg, DP);
3294
3295 /* Changes to enable or select take place the vblank
3296 * after being written.
3297 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003298 if (WARN_ON(crtc == NULL)) {
3299 /* We should never try to disable a port without a crtc
3300 * attached. For paranoia keep the code around for a
3301 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003302 POSTING_READ(intel_dp->output_reg);
3303 msleep(50);
3304 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003305 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003306 }
3307
Wu Fengguang832afda2011-12-09 20:42:21 +08003308 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003309 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3310 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003311 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003312}
3313
Keith Packard26d61aa2011-07-25 20:01:09 -07003314static bool
3315intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003316{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003317 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3318 struct drm_device *dev = dig_port->base.base.dev;
3319 struct drm_i915_private *dev_priv = dev->dev_private;
3320
Damien Lespiau577c7a52012-12-13 16:09:02 +00003321 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3322
Jani Nikula9d1a1032014-03-14 16:51:15 +02003323 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3324 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003325 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003326
Damien Lespiau577c7a52012-12-13 16:09:02 +00003327 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3328 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3329 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3330
Adam Jacksonedb39242012-09-18 10:58:49 -04003331 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3332 return false; /* DPCD not present */
3333
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003334 /* Check if the panel supports PSR */
3335 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003336 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003337 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3338 intel_dp->psr_dpcd,
3339 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003340 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3341 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003342 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003343 }
Jani Nikula50003932013-09-20 16:42:17 +03003344 }
3345
Todd Previte06ea66b2014-01-20 10:19:39 -07003346 /* Training Pattern 3 support */
3347 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3348 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3349 intel_dp->use_tps3 = true;
3350 DRM_DEBUG_KMS("Displayport TPS3 supported");
3351 } else
3352 intel_dp->use_tps3 = false;
3353
Adam Jacksonedb39242012-09-18 10:58:49 -04003354 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3355 DP_DWN_STRM_PORT_PRESENT))
3356 return true; /* native DP sink */
3357
3358 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3359 return true; /* no per-port downstream info */
3360
Jani Nikula9d1a1032014-03-14 16:51:15 +02003361 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3362 intel_dp->downstream_ports,
3363 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003364 return false; /* downstream port status fetch failed */
3365
3366 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003367}
3368
Adam Jackson0d198322012-05-14 16:05:47 -04003369static void
3370intel_dp_probe_oui(struct intel_dp *intel_dp)
3371{
3372 u8 buf[3];
3373
3374 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3375 return;
3376
Jani Nikula24f3e092014-03-17 16:43:36 +02003377 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003378
Jani Nikula9d1a1032014-03-14 16:51:15 +02003379 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003380 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3381 buf[0], buf[1], buf[2]);
3382
Jani Nikula9d1a1032014-03-14 16:51:15 +02003383 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003384 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3385 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003386
Daniel Vetter4be73782014-01-17 14:39:48 +01003387 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003388}
3389
Dave Airlie0e32b392014-05-02 14:02:48 +10003390static bool
3391intel_dp_probe_mst(struct intel_dp *intel_dp)
3392{
3393 u8 buf[1];
3394
3395 if (!intel_dp->can_mst)
3396 return false;
3397
3398 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3399 return false;
3400
3401 _edp_panel_vdd_on(intel_dp);
3402 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3403 if (buf[0] & DP_MST_CAP) {
3404 DRM_DEBUG_KMS("Sink is MST capable\n");
3405 intel_dp->is_mst = true;
3406 } else {
3407 DRM_DEBUG_KMS("Sink is not MST capable\n");
3408 intel_dp->is_mst = false;
3409 }
3410 }
3411 edp_panel_vdd_off(intel_dp, false);
3412
3413 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3414 return intel_dp->is_mst;
3415}
3416
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003417int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3418{
3419 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3420 struct drm_device *dev = intel_dig_port->base.base.dev;
3421 struct intel_crtc *intel_crtc =
3422 to_intel_crtc(intel_dig_port->base.base.crtc);
3423 u8 buf[1];
3424
Jani Nikula9d1a1032014-03-14 16:51:15 +02003425 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003426 return -EAGAIN;
3427
3428 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3429 return -ENOTTY;
3430
Jani Nikula9d1a1032014-03-14 16:51:15 +02003431 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3432 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003433 return -EAGAIN;
3434
3435 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3436 intel_wait_for_vblank(dev, intel_crtc->pipe);
3437 intel_wait_for_vblank(dev, intel_crtc->pipe);
3438
Jani Nikula9d1a1032014-03-14 16:51:15 +02003439 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003440 return -EAGAIN;
3441
Jani Nikula9d1a1032014-03-14 16:51:15 +02003442 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003443 return 0;
3444}
3445
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003446static bool
3447intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3448{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003449 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3450 DP_DEVICE_SERVICE_IRQ_VECTOR,
3451 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003452}
3453
Dave Airlie0e32b392014-05-02 14:02:48 +10003454static bool
3455intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3456{
3457 int ret;
3458
3459 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3460 DP_SINK_COUNT_ESI,
3461 sink_irq_vector, 14);
3462 if (ret != 14)
3463 return false;
3464
3465 return true;
3466}
3467
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003468static void
3469intel_dp_handle_test_request(struct intel_dp *intel_dp)
3470{
3471 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003472 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003473}
3474
Dave Airlie0e32b392014-05-02 14:02:48 +10003475static int
3476intel_dp_check_mst_status(struct intel_dp *intel_dp)
3477{
3478 bool bret;
3479
3480 if (intel_dp->is_mst) {
3481 u8 esi[16] = { 0 };
3482 int ret = 0;
3483 int retry;
3484 bool handled;
3485 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3486go_again:
3487 if (bret == true) {
3488
3489 /* check link status - esi[10] = 0x200c */
3490 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3491 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3492 intel_dp_start_link_train(intel_dp);
3493 intel_dp_complete_link_train(intel_dp);
3494 intel_dp_stop_link_train(intel_dp);
3495 }
3496
3497 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3498 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3499
3500 if (handled) {
3501 for (retry = 0; retry < 3; retry++) {
3502 int wret;
3503 wret = drm_dp_dpcd_write(&intel_dp->aux,
3504 DP_SINK_COUNT_ESI+1,
3505 &esi[1], 3);
3506 if (wret == 3) {
3507 break;
3508 }
3509 }
3510
3511 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3512 if (bret == true) {
3513 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3514 goto go_again;
3515 }
3516 } else
3517 ret = 0;
3518
3519 return ret;
3520 } else {
3521 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3522 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3523 intel_dp->is_mst = false;
3524 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3525 /* send a hotplug event */
3526 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3527 }
3528 }
3529 return -EINVAL;
3530}
3531
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003532/*
3533 * According to DP spec
3534 * 5.1.2:
3535 * 1. Read DPCD
3536 * 2. Configure link according to Receiver Capabilities
3537 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3538 * 4. Check link status on receipt of hot-plug interrupt
3539 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003540void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003541intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003542{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003543 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003544 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003545 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003546
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003547 /* FIXME: This access isn't protected by any locks. */
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003548 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003549 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003550
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003551 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003552 return;
3553
Keith Packard92fd8fd2011-07-25 19:50:10 -07003554 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003555 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003556 return;
3557 }
3558
Keith Packard92fd8fd2011-07-25 19:50:10 -07003559 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003560 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003561 return;
3562 }
3563
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003564 /* Try to read the source of the interrupt */
3565 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3566 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3567 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003568 drm_dp_dpcd_writeb(&intel_dp->aux,
3569 DP_DEVICE_SERVICE_IRQ_VECTOR,
3570 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003571
3572 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3573 intel_dp_handle_test_request(intel_dp);
3574 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3575 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3576 }
3577
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003578 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003579 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03003580 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003581 intel_dp_start_link_train(intel_dp);
3582 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003583 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003584 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003586
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003587/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003588static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003589intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003590{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003591 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003592 uint8_t type;
3593
3594 if (!intel_dp_get_dpcd(intel_dp))
3595 return connector_status_disconnected;
3596
3597 /* if there's no downstream port, we're done */
3598 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003599 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003600
3601 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003602 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3603 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003604 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003605
3606 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3607 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003608 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003609
Adam Jackson23235172012-09-20 16:42:45 -04003610 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3611 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003612 }
3613
3614 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003615 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003616 return connector_status_connected;
3617
3618 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003619 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3620 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3621 if (type == DP_DS_PORT_TYPE_VGA ||
3622 type == DP_DS_PORT_TYPE_NON_EDID)
3623 return connector_status_unknown;
3624 } else {
3625 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3626 DP_DWN_STRM_PORT_TYPE_MASK;
3627 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3628 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3629 return connector_status_unknown;
3630 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003631
3632 /* Anything else is out of spec, warn and ignore */
3633 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003634 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003635}
3636
3637static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003638ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003639{
Paulo Zanoni30add222012-10-26 19:05:45 -02003640 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003643 enum drm_connector_status status;
3644
Chris Wilsonfe16d942011-02-12 10:29:38 +00003645 /* Can't disconnect eDP, but you can close the lid... */
3646 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003647 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003648 if (status == connector_status_unknown)
3649 status = connector_status_connected;
3650 return status;
3651 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003652
Damien Lespiau1b469632012-12-13 16:09:01 +00003653 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3654 return connector_status_disconnected;
3655
Keith Packard26d61aa2011-07-25 20:01:09 -07003656 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003657}
3658
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003659static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003660g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003661{
Paulo Zanoni30add222012-10-26 19:05:45 -02003662 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003663 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003664 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003665 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003666
Jesse Barnes35aad752013-03-01 13:14:31 -08003667 /* Can't disconnect eDP, but you can close the lid... */
3668 if (is_edp(intel_dp)) {
3669 enum drm_connector_status status;
3670
3671 status = intel_panel_detect(dev);
3672 if (status == connector_status_unknown)
3673 status = connector_status_connected;
3674 return status;
3675 }
3676
Todd Previte232a6ee2014-01-23 00:13:41 -07003677 if (IS_VALLEYVIEW(dev)) {
3678 switch (intel_dig_port->port) {
3679 case PORT_B:
3680 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3681 break;
3682 case PORT_C:
3683 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3684 break;
3685 case PORT_D:
3686 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3687 break;
3688 default:
3689 return connector_status_unknown;
3690 }
3691 } else {
3692 switch (intel_dig_port->port) {
3693 case PORT_B:
3694 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3695 break;
3696 case PORT_C:
3697 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3698 break;
3699 case PORT_D:
3700 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3701 break;
3702 default:
3703 return connector_status_unknown;
3704 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003705 }
3706
Chris Wilson10f76a32012-05-11 18:01:32 +01003707 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003708 return connector_status_disconnected;
3709
Keith Packard26d61aa2011-07-25 20:01:09 -07003710 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003711}
3712
Keith Packard8c241fe2011-09-28 16:38:44 -07003713static struct edid *
3714intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3715{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003716 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003717
Jani Nikula9cd300e2012-10-19 14:51:52 +03003718 /* use cached edid if we have one */
3719 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003720 /* invalid edid */
3721 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003722 return NULL;
3723
Jani Nikula55e9ede2013-10-01 10:38:54 +03003724 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003725 }
3726
Jani Nikula9cd300e2012-10-19 14:51:52 +03003727 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003728}
3729
3730static int
3731intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3732{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003733 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003734
Jani Nikula9cd300e2012-10-19 14:51:52 +03003735 /* use cached edid if we have one */
3736 if (intel_connector->edid) {
3737 /* invalid edid */
3738 if (IS_ERR(intel_connector->edid))
3739 return 0;
3740
3741 return intel_connector_update_modes(connector,
3742 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003743 }
3744
Jani Nikula9cd300e2012-10-19 14:51:52 +03003745 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003746}
3747
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003748static enum drm_connector_status
3749intel_dp_detect(struct drm_connector *connector, bool force)
3750{
3751 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003752 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3753 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003754 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003755 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003756 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003757 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003758 struct edid *edid = NULL;
Dave Airlie0e32b392014-05-02 14:02:48 +10003759 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003760
Imre Deak671dedd2014-03-05 16:20:53 +02003761 power_domain = intel_display_port_power_domain(intel_encoder);
3762 intel_display_power_get(dev_priv, power_domain);
3763
Chris Wilson164c8592013-07-20 20:27:08 +01003764 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003765 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003766
Dave Airlie0e32b392014-05-02 14:02:48 +10003767 if (intel_dp->is_mst) {
3768 /* MST devices are disconnected from a monitor POV */
3769 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3770 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3771 status = connector_status_disconnected;
3772 goto out;
3773 }
3774
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003775 intel_dp->has_audio = false;
3776
3777 if (HAS_PCH_SPLIT(dev))
3778 status = ironlake_dp_detect(intel_dp);
3779 else
3780 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003781
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003782 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003783 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003784
Adam Jackson0d198322012-05-14 16:05:47 -04003785 intel_dp_probe_oui(intel_dp);
3786
Dave Airlie0e32b392014-05-02 14:02:48 +10003787 ret = intel_dp_probe_mst(intel_dp);
3788 if (ret) {
3789 /* if we are in MST mode then this connector
3790 won't appear connected or have anything with EDID on it */
3791 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3792 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3793 status = connector_status_disconnected;
3794 goto out;
3795 }
3796
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003797 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3798 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003799 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003800 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003801 if (edid) {
3802 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003803 kfree(edid);
3804 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003805 }
3806
Paulo Zanonid63885d2012-10-26 19:05:49 -02003807 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3808 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003809 status = connector_status_connected;
3810
3811out:
Imre Deak671dedd2014-03-05 16:20:53 +02003812 intel_display_power_put(dev_priv, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003813 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003814}
3815
3816static int intel_dp_get_modes(struct drm_connector *connector)
3817{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003818 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003819 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3820 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003821 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003822 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003823 struct drm_i915_private *dev_priv = dev->dev_private;
3824 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003825 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003826
3827 /* We should parse the EDID data and find out if it has an audio sink
3828 */
3829
Imre Deak671dedd2014-03-05 16:20:53 +02003830 power_domain = intel_display_port_power_domain(intel_encoder);
3831 intel_display_power_get(dev_priv, power_domain);
3832
Jani Nikula0b998362014-03-14 16:51:17 +02003833 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003834 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003835 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003836 return ret;
3837
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003838 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003839 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003840 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003841 mode = drm_mode_duplicate(dev,
3842 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003843 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003844 drm_mode_probed_add(connector, mode);
3845 return 1;
3846 }
3847 }
3848 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003849}
3850
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003851static bool
3852intel_dp_detect_audio(struct drm_connector *connector)
3853{
3854 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003855 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3856 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3857 struct drm_device *dev = connector->dev;
3858 struct drm_i915_private *dev_priv = dev->dev_private;
3859 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003860 struct edid *edid;
3861 bool has_audio = false;
3862
Imre Deak671dedd2014-03-05 16:20:53 +02003863 power_domain = intel_display_port_power_domain(intel_encoder);
3864 intel_display_power_get(dev_priv, power_domain);
3865
Jani Nikula0b998362014-03-14 16:51:17 +02003866 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003867 if (edid) {
3868 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003869 kfree(edid);
3870 }
3871
Imre Deak671dedd2014-03-05 16:20:53 +02003872 intel_display_power_put(dev_priv, power_domain);
3873
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003874 return has_audio;
3875}
3876
Chris Wilsonf6849602010-09-19 09:29:33 +01003877static int
3878intel_dp_set_property(struct drm_connector *connector,
3879 struct drm_property *property,
3880 uint64_t val)
3881{
Chris Wilsone953fd72011-02-21 22:23:52 +00003882 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003883 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003884 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3885 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003886 int ret;
3887
Rob Clark662595d2012-10-11 20:36:04 -05003888 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003889 if (ret)
3890 return ret;
3891
Chris Wilson3f43c482011-05-12 22:17:24 +01003892 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003893 int i = val;
3894 bool has_audio;
3895
3896 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003897 return 0;
3898
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003899 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003900
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003901 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003902 has_audio = intel_dp_detect_audio(connector);
3903 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003904 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003905
3906 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003907 return 0;
3908
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003909 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003910 goto done;
3911 }
3912
Chris Wilsone953fd72011-02-21 22:23:52 +00003913 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003914 bool old_auto = intel_dp->color_range_auto;
3915 uint32_t old_range = intel_dp->color_range;
3916
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003917 switch (val) {
3918 case INTEL_BROADCAST_RGB_AUTO:
3919 intel_dp->color_range_auto = true;
3920 break;
3921 case INTEL_BROADCAST_RGB_FULL:
3922 intel_dp->color_range_auto = false;
3923 intel_dp->color_range = 0;
3924 break;
3925 case INTEL_BROADCAST_RGB_LIMITED:
3926 intel_dp->color_range_auto = false;
3927 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3928 break;
3929 default:
3930 return -EINVAL;
3931 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003932
3933 if (old_auto == intel_dp->color_range_auto &&
3934 old_range == intel_dp->color_range)
3935 return 0;
3936
Chris Wilsone953fd72011-02-21 22:23:52 +00003937 goto done;
3938 }
3939
Yuly Novikov53b41832012-10-26 12:04:00 +03003940 if (is_edp(intel_dp) &&
3941 property == connector->dev->mode_config.scaling_mode_property) {
3942 if (val == DRM_MODE_SCALE_NONE) {
3943 DRM_DEBUG_KMS("no scaling not supported\n");
3944 return -EINVAL;
3945 }
3946
3947 if (intel_connector->panel.fitting_mode == val) {
3948 /* the eDP scaling property is not changed */
3949 return 0;
3950 }
3951 intel_connector->panel.fitting_mode = val;
3952
3953 goto done;
3954 }
3955
Chris Wilsonf6849602010-09-19 09:29:33 +01003956 return -EINVAL;
3957
3958done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003959 if (intel_encoder->base.crtc)
3960 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003961
3962 return 0;
3963}
3964
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003965static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003966intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003967{
Jani Nikula1d508702012-10-19 14:51:49 +03003968 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003969
Jani Nikula9cd300e2012-10-19 14:51:52 +03003970 if (!IS_ERR_OR_NULL(intel_connector->edid))
3971 kfree(intel_connector->edid);
3972
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003973 /* Can't call is_edp() since the encoder may have been destroyed
3974 * already. */
3975 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003976 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003977
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003978 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003979 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003980}
3981
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003982void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003983{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003984 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3985 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003986 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003987
Dave Airlie4f71d0c2014-06-04 16:02:28 +10003988 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10003989 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003990 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003991 if (is_edp(intel_dp)) {
3992 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05003993 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01003994 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05003995 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Clint Taylor01527b32014-07-07 13:01:46 -07003996 if (intel_dp->edp_notifier.notifier_call) {
3997 unregister_reboot_notifier(&intel_dp->edp_notifier);
3998 intel_dp->edp_notifier.notifier_call = NULL;
3999 }
Keith Packardbd943152011-09-18 23:09:52 -07004000 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004001 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004002}
4003
Imre Deak6d93c0c2014-07-31 14:03:36 +03004004static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4005{
4006 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4007}
4008
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004009static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004010 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004011 .detect = intel_dp_detect,
4012 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004013 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004014 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004015};
4016
4017static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4018 .get_modes = intel_dp_get_modes,
4019 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004020 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004021};
4022
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004023static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004024 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004025 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004026};
4027
Dave Airlie0e32b392014-05-02 14:02:48 +10004028void
Eric Anholt21d40d32010-03-25 11:11:14 -07004029intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004030{
Dave Airlie0e32b392014-05-02 14:02:48 +10004031 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004032}
4033
Dave Airlie13cf5502014-06-18 11:29:35 +10004034bool
4035intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4036{
4037 struct intel_dp *intel_dp = &intel_dig_port->dp;
Dave Airlie0e32b392014-05-02 14:02:48 +10004038 struct drm_device *dev = intel_dig_port->base.base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 int ret;
4041 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4042 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004043
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004044 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4045 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004046 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004047
Dave Airlie0e32b392014-05-02 14:02:48 +10004048 if (long_hpd) {
4049 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4050 goto mst_fail;
4051
4052 if (!intel_dp_get_dpcd(intel_dp)) {
4053 goto mst_fail;
4054 }
4055
4056 intel_dp_probe_oui(intel_dp);
4057
4058 if (!intel_dp_probe_mst(intel_dp))
4059 goto mst_fail;
4060
4061 } else {
4062 if (intel_dp->is_mst) {
4063 ret = intel_dp_check_mst_status(intel_dp);
4064 if (ret == -EINVAL)
4065 goto mst_fail;
4066 }
4067
4068 if (!intel_dp->is_mst) {
4069 /*
4070 * we'll check the link status via the normal hot plug path later -
4071 * but for short hpds we should check it now
4072 */
4073 intel_dp_check_link_status(intel_dp);
4074 }
4075 }
Dave Airlie13cf5502014-06-18 11:29:35 +10004076 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10004077mst_fail:
4078 /* if we were in MST mode, and device is not there get out of MST mode */
4079 if (intel_dp->is_mst) {
4080 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4081 intel_dp->is_mst = false;
4082 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4083 }
4084 return true;
Dave Airlie13cf5502014-06-18 11:29:35 +10004085}
4086
Zhenyu Wange3421a12010-04-08 09:43:27 +08004087/* Return which DP Port should be selected for Transcoder DP control */
4088int
Akshay Joshi0206e352011-08-16 15:34:10 -04004089intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004090{
4091 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004092 struct intel_encoder *intel_encoder;
4093 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004094
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004095 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4096 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004097
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004098 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4099 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004100 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004101 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004102
Zhenyu Wange3421a12010-04-08 09:43:27 +08004103 return -1;
4104}
4105
Zhao Yakui36e83a12010-06-12 14:32:21 +08004106/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004107bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004108{
4109 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004110 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004111 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004112 static const short port_mapping[] = {
4113 [PORT_B] = PORT_IDPB,
4114 [PORT_C] = PORT_IDPC,
4115 [PORT_D] = PORT_IDPD,
4116 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004117
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004118 if (port == PORT_A)
4119 return true;
4120
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004121 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004122 return false;
4123
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004124 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4125 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004126
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004127 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004128 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4129 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004130 return true;
4131 }
4132 return false;
4133}
4134
Dave Airlie0e32b392014-05-02 14:02:48 +10004135void
Chris Wilsonf6849602010-09-19 09:29:33 +01004136intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4137{
Yuly Novikov53b41832012-10-26 12:04:00 +03004138 struct intel_connector *intel_connector = to_intel_connector(connector);
4139
Chris Wilson3f43c482011-05-12 22:17:24 +01004140 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004141 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004142 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004143
4144 if (is_edp(intel_dp)) {
4145 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004146 drm_object_attach_property(
4147 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004148 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004149 DRM_MODE_SCALE_ASPECT);
4150 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004151 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004152}
4153
Imre Deakdada1a92014-01-29 13:25:41 +02004154static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4155{
4156 intel_dp->last_power_cycle = jiffies;
4157 intel_dp->last_power_on = jiffies;
4158 intel_dp->last_backlight_off = jiffies;
4159}
4160
Daniel Vetter67a54562012-10-20 20:57:45 +02004161static void
4162intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004163 struct intel_dp *intel_dp,
4164 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004165{
4166 struct drm_i915_private *dev_priv = dev->dev_private;
4167 struct edp_power_seq cur, vbt, spec, final;
4168 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004169 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004170
4171 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004172 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004173 pp_on_reg = PCH_PP_ON_DELAYS;
4174 pp_off_reg = PCH_PP_OFF_DELAYS;
4175 pp_div_reg = PCH_PP_DIVISOR;
4176 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004177 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4178
4179 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4180 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4181 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4182 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004183 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004184
4185 /* Workaround: Need to write PP_CONTROL with the unlock key as
4186 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004187 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004188 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004189
Jesse Barnes453c5422013-03-28 09:55:41 -07004190 pp_on = I915_READ(pp_on_reg);
4191 pp_off = I915_READ(pp_off_reg);
4192 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004193
4194 /* Pull timing values out of registers */
4195 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4196 PANEL_POWER_UP_DELAY_SHIFT;
4197
4198 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4199 PANEL_LIGHT_ON_DELAY_SHIFT;
4200
4201 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4202 PANEL_LIGHT_OFF_DELAY_SHIFT;
4203
4204 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4205 PANEL_POWER_DOWN_DELAY_SHIFT;
4206
4207 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4208 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4209
4210 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4211 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4212
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004213 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004214
4215 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4216 * our hw here, which are all in 100usec. */
4217 spec.t1_t3 = 210 * 10;
4218 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4219 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4220 spec.t10 = 500 * 10;
4221 /* This one is special and actually in units of 100ms, but zero
4222 * based in the hw (so we need to add 100 ms). But the sw vbt
4223 * table multiplies it with 1000 to make it in units of 100usec,
4224 * too. */
4225 spec.t11_t12 = (510 + 100) * 10;
4226
4227 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4228 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4229
4230 /* Use the max of the register settings and vbt. If both are
4231 * unset, fall back to the spec limits. */
4232#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4233 spec.field : \
4234 max(cur.field, vbt.field))
4235 assign_final(t1_t3);
4236 assign_final(t8);
4237 assign_final(t9);
4238 assign_final(t10);
4239 assign_final(t11_t12);
4240#undef assign_final
4241
4242#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4243 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4244 intel_dp->backlight_on_delay = get_delay(t8);
4245 intel_dp->backlight_off_delay = get_delay(t9);
4246 intel_dp->panel_power_down_delay = get_delay(t10);
4247 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4248#undef get_delay
4249
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004250 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4251 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4252 intel_dp->panel_power_cycle_delay);
4253
4254 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4255 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4256
4257 if (out)
4258 *out = final;
4259}
4260
4261static void
4262intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4263 struct intel_dp *intel_dp,
4264 struct edp_power_seq *seq)
4265{
4266 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004267 u32 pp_on, pp_off, pp_div, port_sel = 0;
4268 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4269 int pp_on_reg, pp_off_reg, pp_div_reg;
4270
4271 if (HAS_PCH_SPLIT(dev)) {
4272 pp_on_reg = PCH_PP_ON_DELAYS;
4273 pp_off_reg = PCH_PP_OFF_DELAYS;
4274 pp_div_reg = PCH_PP_DIVISOR;
4275 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004276 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4277
4278 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4279 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4280 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004281 }
4282
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004283 /*
4284 * And finally store the new values in the power sequencer. The
4285 * backlight delays are set to 1 because we do manual waits on them. For
4286 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4287 * we'll end up waiting for the backlight off delay twice: once when we
4288 * do the manual sleep, and once when we disable the panel and wait for
4289 * the PP_STATUS bit to become zero.
4290 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004291 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004292 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4293 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004294 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004295 /* Compute the divisor for the pp clock, simply match the Bspec
4296 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004297 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004298 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004299 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4300
4301 /* Haswell doesn't have any port selection bits for the panel
4302 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004303 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004304 if (dp_to_dig_port(intel_dp)->port == PORT_B)
4305 port_sel = PANEL_PORT_SELECT_DPB_VLV;
4306 else
4307 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03004308 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4309 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004310 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004311 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004312 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004313 }
4314
Jesse Barnes453c5422013-03-28 09:55:41 -07004315 pp_on |= port_sel;
4316
4317 I915_WRITE(pp_on_reg, pp_on);
4318 I915_WRITE(pp_off_reg, pp_off);
4319 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004320
Daniel Vetter67a54562012-10-20 20:57:45 +02004321 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004322 I915_READ(pp_on_reg),
4323 I915_READ(pp_off_reg),
4324 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004325}
4326
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304327void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4328{
4329 struct drm_i915_private *dev_priv = dev->dev_private;
4330 struct intel_encoder *encoder;
4331 struct intel_dp *intel_dp = NULL;
4332 struct intel_crtc_config *config = NULL;
4333 struct intel_crtc *intel_crtc = NULL;
4334 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4335 u32 reg, val;
4336 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4337
4338 if (refresh_rate <= 0) {
4339 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4340 return;
4341 }
4342
4343 if (intel_connector == NULL) {
4344 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4345 return;
4346 }
4347
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004348 /*
4349 * FIXME: This needs proper synchronization with psr state. But really
4350 * hard to tell without seeing the user of this function of this code.
4351 * Check locking and ordering once that lands.
4352 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304353 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4354 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4355 return;
4356 }
4357
4358 encoder = intel_attached_encoder(&intel_connector->base);
4359 intel_dp = enc_to_intel_dp(&encoder->base);
4360 intel_crtc = encoder->new_crtc;
4361
4362 if (!intel_crtc) {
4363 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4364 return;
4365 }
4366
4367 config = &intel_crtc->config;
4368
4369 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4370 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4371 return;
4372 }
4373
4374 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4375 index = DRRS_LOW_RR;
4376
4377 if (index == intel_dp->drrs_state.refresh_rate_type) {
4378 DRM_DEBUG_KMS(
4379 "DRRS requested for previously set RR...ignoring\n");
4380 return;
4381 }
4382
4383 if (!intel_crtc->active) {
4384 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4385 return;
4386 }
4387
4388 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4389 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4390 val = I915_READ(reg);
4391 if (index > DRRS_HIGH_RR) {
4392 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004393 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304394 } else {
4395 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4396 }
4397 I915_WRITE(reg, val);
4398 }
4399
4400 /*
4401 * mutex taken to ensure that there is no race between differnt
4402 * drrs calls trying to update refresh rate. This scenario may occur
4403 * in future when idleness detection based DRRS in kernel and
4404 * possible calls from user space to set differnt RR are made.
4405 */
4406
4407 mutex_lock(&intel_dp->drrs_state.mutex);
4408
4409 intel_dp->drrs_state.refresh_rate_type = index;
4410
4411 mutex_unlock(&intel_dp->drrs_state.mutex);
4412
4413 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4414}
4415
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304416static struct drm_display_mode *
4417intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4418 struct intel_connector *intel_connector,
4419 struct drm_display_mode *fixed_mode)
4420{
4421 struct drm_connector *connector = &intel_connector->base;
4422 struct intel_dp *intel_dp = &intel_dig_port->dp;
4423 struct drm_device *dev = intel_dig_port->base.base.dev;
4424 struct drm_i915_private *dev_priv = dev->dev_private;
4425 struct drm_display_mode *downclock_mode = NULL;
4426
4427 if (INTEL_INFO(dev)->gen <= 6) {
4428 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4429 return NULL;
4430 }
4431
4432 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004433 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304434 return NULL;
4435 }
4436
4437 downclock_mode = intel_find_panel_downclock
4438 (dev, fixed_mode, connector);
4439
4440 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004441 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304442 return NULL;
4443 }
4444
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304445 dev_priv->drrs.connector = intel_connector;
4446
4447 mutex_init(&intel_dp->drrs_state.mutex);
4448
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304449 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4450
4451 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004452 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304453 return downclock_mode;
4454}
4455
Imre Deakaba86892014-07-30 15:57:31 +03004456void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4457{
4458 struct drm_device *dev = intel_encoder->base.dev;
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 struct intel_dp *intel_dp;
4461 enum intel_display_power_domain power_domain;
4462
4463 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4464 return;
4465
4466 intel_dp = enc_to_intel_dp(&intel_encoder->base);
4467 if (!edp_have_panel_vdd(intel_dp))
4468 return;
4469 /*
4470 * The VDD bit needs a power domain reference, so if the bit is
4471 * already enabled when we boot or resume, grab this reference and
4472 * schedule a vdd off, so we don't hold on to the reference
4473 * indefinitely.
4474 */
4475 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4476 power_domain = intel_display_port_power_domain(intel_encoder);
4477 intel_display_power_get(dev_priv, power_domain);
4478
4479 edp_panel_vdd_schedule_off(intel_dp);
4480}
4481
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004482static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004483 struct intel_connector *intel_connector,
4484 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004485{
4486 struct drm_connector *connector = &intel_connector->base;
4487 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004488 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4489 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004490 struct drm_i915_private *dev_priv = dev->dev_private;
4491 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304492 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004493 bool has_dpcd;
4494 struct drm_display_mode *scan;
4495 struct edid *edid;
4496
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304497 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4498
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004499 if (!is_edp(intel_dp))
4500 return true;
4501
Imre Deakaba86892014-07-30 15:57:31 +03004502 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004503
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004504 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004505 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004506 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004507 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004508
4509 if (has_dpcd) {
4510 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4511 dev_priv->no_aux_handshake =
4512 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4513 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4514 } else {
4515 /* if this fails, presume the device is a ghost */
4516 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004517 return false;
4518 }
4519
4520 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004521 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004522
Daniel Vetter060c8772014-03-21 23:22:35 +01004523 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004524 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004525 if (edid) {
4526 if (drm_add_edid_modes(connector, edid)) {
4527 drm_mode_connector_update_edid_property(connector,
4528 edid);
4529 drm_edid_to_eld(connector, edid);
4530 } else {
4531 kfree(edid);
4532 edid = ERR_PTR(-EINVAL);
4533 }
4534 } else {
4535 edid = ERR_PTR(-ENOENT);
4536 }
4537 intel_connector->edid = edid;
4538
4539 /* prefer fixed mode from EDID if available */
4540 list_for_each_entry(scan, &connector->probed_modes, head) {
4541 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4542 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304543 downclock_mode = intel_dp_drrs_init(
4544 intel_dig_port,
4545 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004546 break;
4547 }
4548 }
4549
4550 /* fallback to VBT if available for eDP */
4551 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4552 fixed_mode = drm_mode_duplicate(dev,
4553 dev_priv->vbt.lfp_lvds_vbt_mode);
4554 if (fixed_mode)
4555 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4556 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004557 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004558
Clint Taylor01527b32014-07-07 13:01:46 -07004559 if (IS_VALLEYVIEW(dev)) {
4560 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4561 register_reboot_notifier(&intel_dp->edp_notifier);
4562 }
4563
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304564 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004565 intel_panel_setup_backlight(connector);
4566
4567 return true;
4568}
4569
Paulo Zanoni16c25532013-06-12 17:27:25 -03004570bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004571intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4572 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004573{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004574 struct drm_connector *connector = &intel_connector->base;
4575 struct intel_dp *intel_dp = &intel_dig_port->dp;
4576 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4577 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004578 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004579 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004580 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004581 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004582
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004583 /* intel_dp vfuncs */
4584 if (IS_VALLEYVIEW(dev))
4585 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4586 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4587 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4588 else if (HAS_PCH_SPLIT(dev))
4589 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4590 else
4591 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4592
Damien Lespiau153b1102014-01-21 13:37:15 +00004593 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4594
Daniel Vetter07679352012-09-06 22:15:42 +02004595 /* Preserve the current hw state. */
4596 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004597 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004598
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004599 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304600 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004601 else
4602 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004603
Imre Deakf7d24902013-05-08 13:14:05 +03004604 /*
4605 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4606 * for DP the encoder type can be set by the caller to
4607 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4608 */
4609 if (type == DRM_MODE_CONNECTOR_eDP)
4610 intel_encoder->type = INTEL_OUTPUT_EDP;
4611
Imre Deake7281ea2013-05-08 13:14:08 +03004612 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4613 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4614 port_name(port));
4615
Adam Jacksonb3295302010-07-16 14:46:28 -04004616 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004617 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4618
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004619 connector->interlace_allowed = true;
4620 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004621
Daniel Vetter66a92782012-07-12 20:08:18 +02004622 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004623 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004624
Chris Wilsondf0e9242010-09-09 16:20:55 +01004625 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01004626 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004627
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004628 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004629 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4630 else
4631 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004632 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004633
Jani Nikula0b998362014-03-14 16:51:17 +02004634 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004635 switch (port) {
4636 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004637 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004638 break;
4639 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004640 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004641 break;
4642 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004643 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004644 break;
4645 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004646 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004647 break;
4648 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004649 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004650 }
4651
Imre Deakdada1a92014-01-29 13:25:41 +02004652 if (is_edp(intel_dp)) {
4653 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004654 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004655 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004656
Jani Nikula9d1a1032014-03-14 16:51:15 +02004657 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004658
Dave Airlie0e32b392014-05-02 14:02:48 +10004659 /* init MST on ports that can support it */
4660 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4661 if (port == PORT_B || port == PORT_C || port == PORT_D) {
4662 intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
4663 }
4664 }
4665
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004666 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004667 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004668 if (is_edp(intel_dp)) {
4669 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004670 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004671 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004672 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004673 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01004674 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004675 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004676 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004677 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004678
Chris Wilsonf6849602010-09-19 09:29:33 +01004679 intel_dp_add_properties(intel_dp, connector);
4680
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004681 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4682 * 0xd. Failure to do so will result in spurious interrupts being
4683 * generated on the port when a cable is not attached.
4684 */
4685 if (IS_G4X(dev) && !IS_GM45(dev)) {
4686 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4687 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4688 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004689
4690 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004691}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004692
4693void
4694intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4695{
Dave Airlie13cf5502014-06-18 11:29:35 +10004696 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004697 struct intel_digital_port *intel_dig_port;
4698 struct intel_encoder *intel_encoder;
4699 struct drm_encoder *encoder;
4700 struct intel_connector *intel_connector;
4701
Daniel Vetterb14c5672013-09-19 12:18:32 +02004702 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004703 if (!intel_dig_port)
4704 return;
4705
Daniel Vetterb14c5672013-09-19 12:18:32 +02004706 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004707 if (!intel_connector) {
4708 kfree(intel_dig_port);
4709 return;
4710 }
4711
4712 intel_encoder = &intel_dig_port->base;
4713 encoder = &intel_encoder->base;
4714
4715 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4716 DRM_MODE_ENCODER_TMDS);
4717
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004718 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004719 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004720 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004721 intel_encoder->get_config = intel_dp_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004722 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004723 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004724 intel_encoder->pre_enable = chv_pre_enable_dp;
4725 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004726 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004727 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004728 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004729 intel_encoder->pre_enable = vlv_pre_enable_dp;
4730 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004731 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004732 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004733 intel_encoder->pre_enable = g4x_pre_enable_dp;
4734 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004735 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004736 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004737
Paulo Zanoni174edf12012-10-26 19:05:50 -02004738 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004739 intel_dig_port->dp.output_reg = output_reg;
4740
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004741 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004742 if (IS_CHERRYVIEW(dev)) {
4743 if (port == PORT_D)
4744 intel_encoder->crtc_mask = 1 << 2;
4745 else
4746 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4747 } else {
4748 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4749 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004750 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004751 intel_encoder->hot_plug = intel_dp_hot_plug;
4752
Dave Airlie13cf5502014-06-18 11:29:35 +10004753 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4754 dev_priv->hpd_irq_port[port] = intel_dig_port;
4755
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004756 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4757 drm_encoder_cleanup(encoder);
4758 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004759 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004760 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004761}
Dave Airlie0e32b392014-05-02 14:02:48 +10004762
4763void intel_dp_mst_suspend(struct drm_device *dev)
4764{
4765 struct drm_i915_private *dev_priv = dev->dev_private;
4766 int i;
4767
4768 /* disable MST */
4769 for (i = 0; i < I915_MAX_PORTS; i++) {
4770 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4771 if (!intel_dig_port)
4772 continue;
4773
4774 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4775 if (!intel_dig_port->dp.can_mst)
4776 continue;
4777 if (intel_dig_port->dp.is_mst)
4778 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
4779 }
4780 }
4781}
4782
4783void intel_dp_mst_resume(struct drm_device *dev)
4784{
4785 struct drm_i915_private *dev_priv = dev->dev_private;
4786 int i;
4787
4788 for (i = 0; i < I915_MAX_PORTS; i++) {
4789 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4790 if (!intel_dig_port)
4791 continue;
4792 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4793 int ret;
4794
4795 if (!intel_dig_port->dp.can_mst)
4796 continue;
4797
4798 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
4799 if (ret != 0) {
4800 intel_dp_check_mst_status(&intel_dig_port->dp);
4801 }
4802 }
4803 }
4804}