blob: 9ac034ee0ddd2a33fb206128c196ad299c301f9a [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
112static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700115 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117 switch (max_link_bw) {
118 case DP_LINK_BW_1_62:
119 case DP_LINK_BW_2_7:
120 break;
121 default:
122 max_link_bw = DP_LINK_BW_1_62;
123 break;
124 }
125 return max_link_bw;
126}
127
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400128/*
129 * The units on the numbers in the next two are... bizarre. Examples will
130 * make it clearer; this one parallels an example in the eDP spec.
131 *
132 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
133 *
134 * 270000 * 1 * 8 / 10 == 216000
135 *
136 * The actual data capacity of that configuration is 2.16Gbit/s, so the
137 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
138 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
139 * 119000. At 18bpp that's 2142000 kilobits per second.
140 *
141 * Thus the strange-looking division by 10 in intel_dp_link_required, to
142 * get the result in decakilobits instead of kilobits.
143 */
144
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145static int
Keith Packardc8982612012-01-25 08:16:25 -0800146intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400148 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149}
150
151static int
Dave Airliefe27d532010-06-30 11:46:17 +1000152intel_dp_max_data_rate(int max_link_clock, int max_lanes)
153{
154 return (max_link_clock * max_lanes * 8) / 10;
155}
156
157static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158intel_dp_mode_valid(struct drm_connector *connector,
159 struct drm_display_mode *mode)
160{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100161 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 struct intel_connector *intel_connector = to_intel_connector(connector);
163 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100164 int target_clock = mode->clock;
165 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (is_edp(intel_dp) && fixed_mode) {
168 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100169 return MODE_PANEL;
170
Jani Nikuladd06f902012-10-19 14:51:50 +0300171 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100172 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200173
174 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100175 }
176
Daniel Vetter36008362013-03-27 00:44:59 +0100177 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
178 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
179
180 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
181 mode_rate = intel_dp_link_required(target_clock, 18);
182
183 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185
186 if (mode->clock < 10000)
187 return MODE_CLOCK_LOW;
188
Daniel Vetter0af78a22012-05-23 11:30:55 +0200189 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
190 return MODE_H_ILLEGAL;
191
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192 return MODE_OK;
193}
194
195static uint32_t
196pack_aux(uint8_t *src, int src_bytes)
197{
198 int i;
199 uint32_t v = 0;
200
201 if (src_bytes > 4)
202 src_bytes = 4;
203 for (i = 0; i < src_bytes; i++)
204 v |= ((uint32_t) src[i]) << ((3-i) * 8);
205 return v;
206}
207
208static void
209unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
210{
211 int i;
212 if (dst_bytes > 4)
213 dst_bytes = 4;
214 for (i = 0; i < dst_bytes; i++)
215 dst[i] = src >> ((3-i) * 8);
216}
217
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700218/* hrawclock is 1/4 the FSB frequency */
219static int
220intel_hrawclk(struct drm_device *dev)
221{
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t clkcfg;
224
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530225 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
226 if (IS_VALLEYVIEW(dev))
227 return 200;
228
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700229 clkcfg = I915_READ(CLKCFG);
230 switch (clkcfg & CLKCFG_FSB_MASK) {
231 case CLKCFG_FSB_400:
232 return 100;
233 case CLKCFG_FSB_533:
234 return 133;
235 case CLKCFG_FSB_667:
236 return 166;
237 case CLKCFG_FSB_800:
238 return 200;
239 case CLKCFG_FSB_1067:
240 return 266;
241 case CLKCFG_FSB_1333:
242 return 333;
243 /* these two are just a guess; one of them might be right */
244 case CLKCFG_FSB_1600:
245 case CLKCFG_FSB_1600_ALT:
246 return 400;
247 default:
248 return 133;
249 }
250}
251
Keith Packardebf33b12011-09-29 15:53:27 -0700252static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
253{
Paulo Zanoni30add222012-10-26 19:05:45 -0200254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700256 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700257
Jesse Barnes453c5422013-03-28 09:55:41 -0700258 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
259 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700260}
261
262static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
263{
Paulo Zanoni30add222012-10-26 19:05:45 -0200264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700265 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700266 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700267
Jesse Barnes453c5422013-03-28 09:55:41 -0700268 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
269 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700270}
271
Keith Packard9b984da2011-09-19 13:54:47 -0700272static void
273intel_dp_check_edp(struct intel_dp *intel_dp)
274{
Paulo Zanoni30add222012-10-26 19:05:45 -0200275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700277 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700278
Keith Packard9b984da2011-09-19 13:54:47 -0700279 if (!is_edp(intel_dp))
280 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700281
282 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
283 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
284
Keith Packardebf33b12011-09-29 15:53:27 -0700285 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700286 WARN(1, "eDP powered off while attempting aux channel communication.\n");
287 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700288 I915_READ(pp_stat_reg),
289 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700290 }
291}
292
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100293static uint32_t
294intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_device *dev = intel_dig_port->base.base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300299 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 uint32_t status;
301 bool done;
302
Daniel Vetteref04f002012-12-01 21:03:59 +0100303#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300305 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
306 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100307 else
308 done = wait_for_atomic(C, 10) == 0;
309 if (!done)
310 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
311 has_aux_irq);
312#undef C
313
314 return status;
315}
316
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100318intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 uint8_t *send, int send_bytes,
320 uint8_t *recv, int recv_size)
321{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
323 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300325 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700328 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700329 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200330 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100331 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
332
333 /* dp aux is extremely sensitive to irq latency, hence request the
334 * lowest possible wakeup latency and so prevent the cpu from going into
335 * deep sleep states.
336 */
337 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338
Keith Packard9b984da2011-09-19 13:54:47 -0700339 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700341 * and would like to run at 2MHz. So, take the
342 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700343 *
344 * Note that PCH attached eDP panels should use a 125MHz input
345 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 */
Adam Jackson1c958222011-10-14 17:22:25 -0400347 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200348 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200349 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
350 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530351 aux_clock_divider = 100;
352 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800353 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800354 else
355 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300356 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
357 /* Workaround for non-ULT HSW */
358 aux_clock_divider = 74;
359 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200360 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300361 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800362 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300363 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800364
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200365 if (IS_GEN6(dev))
366 precharge = 3;
367 else
368 precharge = 5;
369
Jesse Barnes11bee432011-08-01 15:02:20 -0700370 /* Try to wait for any previous AUX channel activity */
371 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100372 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700373 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
374 break;
375 msleep(1);
376 }
377
378 if (try == 3) {
379 WARN(1, "dp_aux_ch not started status 0x%08x\n",
380 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100381 ret = -EBUSY;
382 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100383 }
384
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700385 /* Must try at least 3 times according to DP spec */
386 for (try = 0; try < 5; try++) {
387 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100388 for (i = 0; i < send_bytes; i += 4)
389 I915_WRITE(ch_data + i,
390 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400391
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700392 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 I915_WRITE(ch_ctl,
394 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100396 DP_AUX_CH_CTL_TIME_OUT_400us |
397 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
398 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
399 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
400 DP_AUX_CH_CTL_DONE |
401 DP_AUX_CH_CTL_TIME_OUT_ERROR |
402 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100403
404 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 I915_WRITE(ch_ctl,
408 status |
409 DP_AUX_CH_CTL_DONE |
410 DP_AUX_CH_CTL_TIME_OUT_ERROR |
411 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400412
413 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
414 DP_AUX_CH_CTL_RECEIVE_ERROR))
415 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 break;
418 }
419
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700421 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 ret = -EBUSY;
423 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 }
425
426 /* Check for timeout or receive error.
427 * Timeouts occur when the sink is not connected
428 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700429 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700430 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431 ret = -EIO;
432 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700434
435 /* Timeouts occur when the device isn't connected, so they're
436 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800438 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100439 ret = -ETIMEDOUT;
440 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 }
442
443 /* Unload any bytes sent back from the other side */
444 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
445 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 if (recv_bytes > recv_size)
447 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400448
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 for (i = 0; i < recv_bytes; i += 4)
450 unpack_aux(I915_READ(ch_data + i),
451 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100453 ret = recv_bytes;
454out:
455 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
456
457 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458}
459
460/* Write data to the aux channel in native mode */
461static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100462intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 uint16_t address, uint8_t *send, int send_bytes)
464{
465 int ret;
466 uint8_t msg[20];
467 int msg_bytes;
468 uint8_t ack;
469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 if (send_bytes > 16)
472 return -1;
473 msg[0] = AUX_NATIVE_WRITE << 4;
474 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800475 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 msg[3] = send_bytes - 1;
477 memcpy(&msg[4], send, send_bytes);
478 msg_bytes = send_bytes + 4;
479 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100480 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (ret < 0)
482 return ret;
483 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
484 break;
485 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
486 udelay(100);
487 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700488 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 }
490 return send_bytes;
491}
492
493/* Write a single byte to the aux channel in native mode */
494static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100495intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 uint16_t address, uint8_t byte)
497{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499}
500
501/* read bytes from a native aux channel */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t *recv, int recv_bytes)
505{
506 uint8_t msg[4];
507 int msg_bytes;
508 uint8_t reply[20];
509 int reply_bytes;
510 uint8_t ack;
511 int ret;
512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514 msg[0] = AUX_NATIVE_READ << 4;
515 msg[1] = address >> 8;
516 msg[2] = address & 0xff;
517 msg[3] = recv_bytes - 1;
518
519 msg_bytes = 4;
520 reply_bytes = recv_bytes + 1;
521
522 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700525 if (ret == 0)
526 return -EPROTO;
527 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 return ret;
529 ack = reply[0];
530 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
531 memcpy(recv, reply + 1, ret - 1);
532 return ret - 1;
533 }
534 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
535 udelay(100);
536 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700537 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539}
540
541static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000542intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
543 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Dave Airlieab2c0672009-12-04 10:55:24 +1000545 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 struct intel_dp *intel_dp = container_of(adapter,
547 struct intel_dp,
548 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 uint16_t address = algo_data->address;
550 uint8_t msg[5];
551 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000552 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 int msg_bytes;
554 int reply_bytes;
555 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556
Keith Packard9b984da2011-09-19 13:54:47 -0700557 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000558 /* Set up the command byte */
559 if (mode & MODE_I2C_READ)
560 msg[0] = AUX_I2C_READ << 4;
561 else
562 msg[0] = AUX_I2C_WRITE << 4;
563
564 if (!(mode & MODE_I2C_STOP))
565 msg[0] |= AUX_I2C_MOT << 4;
566
567 msg[1] = address >> 8;
568 msg[2] = address;
569
570 switch (mode) {
571 case MODE_I2C_WRITE:
572 msg[3] = 0;
573 msg[4] = write_byte;
574 msg_bytes = 5;
575 reply_bytes = 1;
576 break;
577 case MODE_I2C_READ:
578 msg[3] = 0;
579 msg_bytes = 4;
580 reply_bytes = 2;
581 break;
582 default:
583 msg_bytes = 3;
584 reply_bytes = 1;
585 break;
586 }
587
David Flynn8316f332010-12-08 16:10:21 +0000588 for (retry = 0; retry < 5; retry++) {
589 ret = intel_dp_aux_ch(intel_dp,
590 msg, msg_bytes,
591 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000593 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000594 return ret;
595 }
David Flynn8316f332010-12-08 16:10:21 +0000596
597 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
598 case AUX_NATIVE_REPLY_ACK:
599 /* I2C-over-AUX Reply field is only valid
600 * when paired with AUX ACK.
601 */
602 break;
603 case AUX_NATIVE_REPLY_NACK:
604 DRM_DEBUG_KMS("aux_ch native nack\n");
605 return -EREMOTEIO;
606 case AUX_NATIVE_REPLY_DEFER:
607 udelay(100);
608 continue;
609 default:
610 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
611 reply[0]);
612 return -EREMOTEIO;
613 }
614
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 switch (reply[0] & AUX_I2C_REPLY_MASK) {
616 case AUX_I2C_REPLY_ACK:
617 if (mode == MODE_I2C_READ) {
618 *read_byte = reply[1];
619 }
620 return reply_bytes - 1;
621 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000622 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 return -EREMOTEIO;
624 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000625 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 udelay(100);
627 break;
628 default:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 return -EREMOTEIO;
631 }
632 }
David Flynn8316f332010-12-08 16:10:21 +0000633
634 DRM_ERROR("too many retries, giving up\n");
635 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636}
637
638static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800640 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641{
Keith Packard0b5c5412011-09-28 16:41:05 -0700642 int ret;
643
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800644 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645 intel_dp->algo.running = false;
646 intel_dp->algo.address = 0;
647 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650 intel_dp->adapter.owner = THIS_MODULE;
651 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100653 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
654 intel_dp->adapter.algo_data = &intel_dp->algo;
655 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
656
Keith Packard0b5c5412011-09-28 16:41:05 -0700657 ironlake_edp_panel_vdd_on(intel_dp);
658 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700659 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700660 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661}
662
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200663static void
664intel_dp_set_clock(struct intel_encoder *encoder,
665 struct intel_crtc_config *pipe_config, int link_bw)
666{
667 struct drm_device *dev = encoder->base.dev;
668
669 if (IS_G4X(dev)) {
670 if (link_bw == DP_LINK_BW_1_62) {
671 pipe_config->dpll.p1 = 2;
672 pipe_config->dpll.p2 = 10;
673 pipe_config->dpll.n = 2;
674 pipe_config->dpll.m1 = 23;
675 pipe_config->dpll.m2 = 8;
676 } else {
677 pipe_config->dpll.p1 = 1;
678 pipe_config->dpll.p2 = 10;
679 pipe_config->dpll.n = 1;
680 pipe_config->dpll.m1 = 14;
681 pipe_config->dpll.m2 = 2;
682 }
683 pipe_config->clock_set = true;
684 } else if (IS_HASWELL(dev)) {
685 /* Haswell has special-purpose DP DDI clocks. */
686 } else if (HAS_PCH_SPLIT(dev)) {
687 if (link_bw == DP_LINK_BW_1_62) {
688 pipe_config->dpll.n = 1;
689 pipe_config->dpll.p1 = 2;
690 pipe_config->dpll.p2 = 10;
691 pipe_config->dpll.m1 = 12;
692 pipe_config->dpll.m2 = 9;
693 } else {
694 pipe_config->dpll.n = 2;
695 pipe_config->dpll.p1 = 1;
696 pipe_config->dpll.p2 = 10;
697 pipe_config->dpll.m1 = 14;
698 pipe_config->dpll.m2 = 8;
699 }
700 pipe_config->clock_set = true;
701 } else if (IS_VALLEYVIEW(dev)) {
702 /* FIXME: Need to figure out optimized DP clocks for vlv. */
703 }
704}
705
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200706bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100707intel_dp_compute_config(struct intel_encoder *encoder,
708 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700709{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100710 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100711 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100712 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100713 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700714 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300715 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700716 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200717 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100718 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200719 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100721 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700722
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100723 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
724 pipe_config->has_pch_encoder = true;
725
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200726 pipe_config->has_dp_encoder = true;
727
Jani Nikuladd06f902012-10-19 14:51:50 +0300728 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
729 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
730 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700731 if (!HAS_PCH_SPLIT(dev))
732 intel_gmch_panel_fitting(intel_crtc, pipe_config,
733 intel_connector->panel.fitting_mode);
734 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700735 intel_pch_panel_fitting(intel_crtc, pipe_config,
736 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100737 }
Daniel Vetter36008362013-03-27 00:44:59 +0100738 /* We need to take the panel's fixed mode into account. */
739 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100740
Daniel Vettercb1793c2012-06-04 18:39:21 +0200741 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200742 return false;
743
Daniel Vetter083f9562012-04-20 20:23:49 +0200744 DRM_DEBUG_KMS("DP link computation with max lane count %i "
745 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200746 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200747
Daniel Vetter36008362013-03-27 00:44:59 +0100748 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
749 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200750 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100751 for (; bpp >= 6*3; bpp -= 2*3) {
752 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200753
Daniel Vetter36008362013-03-27 00:44:59 +0100754 for (clock = 0; clock <= max_clock; clock++) {
755 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
756 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
757 link_avail = intel_dp_max_data_rate(link_clock,
758 lane_count);
759
760 if (mode_rate <= link_avail) {
761 goto found;
762 }
763 }
764 }
765 }
766
767 return false;
768
769found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200770 if (intel_dp->color_range_auto) {
771 /*
772 * See:
773 * CEA-861-E - 5.1 Default Encoding Parameters
774 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
775 */
Thierry Reding18316c82012-12-20 15:41:44 +0100776 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200777 intel_dp->color_range = DP_COLOR_RANGE_16_235;
778 else
779 intel_dp->color_range = 0;
780 }
781
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200782 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100783 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200784
Daniel Vetter36008362013-03-27 00:44:59 +0100785 intel_dp->link_bw = bws[clock];
786 intel_dp->lane_count = lane_count;
787 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100788 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200789
Daniel Vetter36008362013-03-27 00:44:59 +0100790 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
791 intel_dp->link_bw, intel_dp->lane_count,
792 adjusted_mode->clock, bpp);
793 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
794 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200796 intel_link_compute_m_n(bpp, lane_count,
797 target_clock, adjusted_mode->clock,
798 &pipe_config->dp_m_n);
799
Daniel Vetter57c21962013-04-04 17:19:37 +0200800 /*
801 * XXX: We have a strange regression where using the vbt edp bpp value
802 * for the link bw computation results in black screens, the panel only
803 * works when we do the computation at the usual 24bpp (but still
804 * requires us to use 18bpp). Until that's fully debugged, stay
805 * bug-for-bug compatible with the old code.
806 */
807 if (is_edp(intel_dp) && dev_priv->edp.bpp) {
808 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n",
809 bpp, dev_priv->edp.bpp);
810 bpp = min_t(int, bpp, dev_priv->edp.bpp);
811 }
812 pipe_config->pipe_bpp = bpp;
813
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200814 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
815
Daniel Vetter36008362013-03-27 00:44:59 +0100816 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817}
818
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300819void intel_dp_init_link_config(struct intel_dp *intel_dp)
820{
821 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
822 intel_dp->link_configuration[0] = intel_dp->link_bw;
823 intel_dp->link_configuration[1] = intel_dp->lane_count;
824 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
825 /*
826 * Check for DPCD version > 1.1 and enhanced framing support
827 */
828 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
829 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
830 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
831 }
832}
833
Daniel Vetterea9b6002012-11-29 15:59:31 +0100834static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
835{
836 struct drm_device *dev = crtc->dev;
837 struct drm_i915_private *dev_priv = dev->dev_private;
838 u32 dpa_ctl;
839
840 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
841 dpa_ctl = I915_READ(DP_A);
842 dpa_ctl &= ~DP_PLL_FREQ_MASK;
843
844 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100845 /* For a long time we've carried around a ILK-DevA w/a for the
846 * 160MHz clock. If we're really unlucky, it's still required.
847 */
848 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100849 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100850 } else {
851 dpa_ctl |= DP_PLL_FREQ_270MHZ;
852 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100853
Daniel Vetterea9b6002012-11-29 15:59:31 +0100854 I915_WRITE(DP_A, dpa_ctl);
855
856 POSTING_READ(DP_A);
857 udelay(500);
858}
859
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860static void
861intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
862 struct drm_display_mode *adjusted_mode)
863{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800864 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100866 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200867 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
869
Keith Packard417e8222011-11-01 19:54:11 -0700870 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800871 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700872 *
873 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800874 * SNB CPU
875 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700876 * CPT PCH
877 *
878 * IBX PCH and CPU are the same for almost everything,
879 * except that the CPU DP PLL is configured in this
880 * register
881 *
882 * CPT PCH is quite different, having many bits moved
883 * to the TRANS_DP_CTL register instead. That
884 * configuration happens (oddly) in ironlake_pch_enable
885 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400886
Keith Packard417e8222011-11-01 19:54:11 -0700887 /* Preserve the BIOS-computed detected bit. This is
888 * supposed to be read-only.
889 */
890 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891
Keith Packard417e8222011-11-01 19:54:11 -0700892 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700893 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894
Chris Wilsonea5b2132010-08-04 13:50:23 +0100895 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100897 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700898 break;
899 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100900 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700901 break;
902 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100903 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 break;
905 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800906 if (intel_dp->has_audio) {
907 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
908 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100909 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800910 intel_write_eld(encoder, adjusted_mode);
911 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300912
913 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914
Keith Packard417e8222011-11-01 19:54:11 -0700915 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800916
Gajanan Bhat19c03922012-09-27 19:13:07 +0530917 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800918 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
919 intel_dp->DP |= DP_SYNC_HS_HIGH;
920 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
921 intel_dp->DP |= DP_SYNC_VS_HIGH;
922 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
923
924 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
925 intel_dp->DP |= DP_ENHANCED_FRAMING;
926
927 intel_dp->DP |= intel_crtc->pipe << 29;
928
929 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800930 if (adjusted_mode->clock < 200000)
931 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
932 else
933 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
934 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700935 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200936 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700937
938 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
939 intel_dp->DP |= DP_SYNC_HS_HIGH;
940 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
941 intel_dp->DP |= DP_SYNC_VS_HIGH;
942 intel_dp->DP |= DP_LINK_TRAIN_OFF;
943
944 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
945 intel_dp->DP |= DP_ENHANCED_FRAMING;
946
947 if (intel_crtc->pipe == 1)
948 intel_dp->DP |= DP_PIPEB_SELECT;
949
Jesse Barnesb2634012013-03-28 09:55:40 -0700950 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700951 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700952 if (adjusted_mode->clock < 200000)
953 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
954 else
955 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
956 }
957 } else {
958 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800959 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100960
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800961 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100962 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963}
964
Keith Packard99ea7122011-11-01 19:57:50 -0700965#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
966#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
967
968#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
969#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
970
971#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
972#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
973
974static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
975 u32 mask,
976 u32 value)
977{
Paulo Zanoni30add222012-10-26 19:05:45 -0200978 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700979 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700980 u32 pp_stat_reg, pp_ctrl_reg;
981
982 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
983 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700984
985 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700986 mask, value,
987 I915_READ(pp_stat_reg),
988 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700989
Jesse Barnes453c5422013-03-28 09:55:41 -0700990 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700991 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700992 I915_READ(pp_stat_reg),
993 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700994 }
995}
996
997static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
998{
999 DRM_DEBUG_KMS("Wait for panel power on\n");
1000 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1001}
1002
Keith Packardbd943152011-09-18 23:09:52 -07001003static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1004{
Keith Packardbd943152011-09-18 23:09:52 -07001005 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001006 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001007}
Keith Packardbd943152011-09-18 23:09:52 -07001008
Keith Packard99ea7122011-11-01 19:57:50 -07001009static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1010{
1011 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1012 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1013}
Keith Packardbd943152011-09-18 23:09:52 -07001014
Keith Packard99ea7122011-11-01 19:57:50 -07001015
Keith Packard832dd3c2011-11-01 19:34:06 -07001016/* Read the current pp_control value, unlocking the register if it
1017 * is locked
1018 */
1019
Jesse Barnes453c5422013-03-28 09:55:41 -07001020static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001021{
Jesse Barnes453c5422013-03-28 09:55:41 -07001022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1023 struct drm_i915_private *dev_priv = dev->dev_private;
1024 u32 control;
1025 u32 pp_ctrl_reg;
1026
1027 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1028 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -07001029
1030 control &= ~PANEL_UNLOCK_MASK;
1031 control |= PANEL_UNLOCK_REGS;
1032 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001033}
1034
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001035void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001036{
Paulo Zanoni30add222012-10-26 19:05:45 -02001037 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001038 struct drm_i915_private *dev_priv = dev->dev_private;
1039 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001040 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001041
Keith Packard97af61f572011-09-28 16:23:51 -07001042 if (!is_edp(intel_dp))
1043 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001044 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001045
Keith Packardbd943152011-09-18 23:09:52 -07001046 WARN(intel_dp->want_panel_vdd,
1047 "eDP VDD already requested on\n");
1048
1049 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001050
Keith Packardbd943152011-09-18 23:09:52 -07001051 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1052 DRM_DEBUG_KMS("eDP VDD already on\n");
1053 return;
1054 }
1055
Keith Packard99ea7122011-11-01 19:57:50 -07001056 if (!ironlake_edp_have_panel_power(intel_dp))
1057 ironlake_wait_panel_power_cycle(intel_dp);
1058
Jesse Barnes453c5422013-03-28 09:55:41 -07001059 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001060 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001061
Jesse Barnes453c5422013-03-28 09:55:41 -07001062 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1063 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1064
1065 I915_WRITE(pp_ctrl_reg, pp);
1066 POSTING_READ(pp_ctrl_reg);
1067 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1068 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001069 /*
1070 * If the panel wasn't on, delay before accessing aux channel
1071 */
1072 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001073 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001074 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001075 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001076}
1077
Keith Packardbd943152011-09-18 23:09:52 -07001078static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001079{
Paulo Zanoni30add222012-10-26 19:05:45 -02001080 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001081 struct drm_i915_private *dev_priv = dev->dev_private;
1082 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001083 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001084
Daniel Vettera0e99e62012-12-02 01:05:46 +01001085 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1086
Keith Packardbd943152011-09-18 23:09:52 -07001087 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001088 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001089 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001090
1091 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1092 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1093
1094 I915_WRITE(pp_ctrl_reg, pp);
1095 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001096
Keith Packardbd943152011-09-18 23:09:52 -07001097 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001098 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1099 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001100 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001101 }
1102}
1103
1104static void ironlake_panel_vdd_work(struct work_struct *__work)
1105{
1106 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1107 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001108 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001109
Keith Packard627f7672011-10-31 11:30:10 -07001110 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001111 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001112 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001113}
1114
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001115void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001116{
Keith Packard97af61f572011-09-28 16:23:51 -07001117 if (!is_edp(intel_dp))
1118 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001119
Keith Packardbd943152011-09-18 23:09:52 -07001120 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1121 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001122
Keith Packardbd943152011-09-18 23:09:52 -07001123 intel_dp->want_panel_vdd = false;
1124
1125 if (sync) {
1126 ironlake_panel_vdd_off_sync(intel_dp);
1127 } else {
1128 /*
1129 * Queue the timer to fire a long
1130 * time from now (relative to the power down delay)
1131 * to keep the panel power up across a sequence of operations
1132 */
1133 schedule_delayed_work(&intel_dp->panel_vdd_work,
1134 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1135 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001136}
1137
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001138void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001139{
Paulo Zanoni30add222012-10-26 19:05:45 -02001140 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001141 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001142 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001143 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001144
Keith Packard97af61f572011-09-28 16:23:51 -07001145 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001146 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001147
1148 DRM_DEBUG_KMS("Turn eDP power on\n");
1149
1150 if (ironlake_edp_have_panel_power(intel_dp)) {
1151 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001152 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001153 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001154
Keith Packard99ea7122011-11-01 19:57:50 -07001155 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001156
Jesse Barnes453c5422013-03-28 09:55:41 -07001157 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001158 if (IS_GEN5(dev)) {
1159 /* ILK workaround: disable reset around power sequence */
1160 pp &= ~PANEL_POWER_RESET;
1161 I915_WRITE(PCH_PP_CONTROL, pp);
1162 POSTING_READ(PCH_PP_CONTROL);
1163 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001164
Keith Packard1c0ae802011-09-19 13:59:29 -07001165 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001166 if (!IS_GEN5(dev))
1167 pp |= PANEL_POWER_RESET;
1168
Jesse Barnes453c5422013-03-28 09:55:41 -07001169 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1170
1171 I915_WRITE(pp_ctrl_reg, pp);
1172 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001173
Keith Packard99ea7122011-11-01 19:57:50 -07001174 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001175
Keith Packard05ce1a42011-09-29 16:33:01 -07001176 if (IS_GEN5(dev)) {
1177 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1178 I915_WRITE(PCH_PP_CONTROL, pp);
1179 POSTING_READ(PCH_PP_CONTROL);
1180 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001181}
1182
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001183void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001184{
Paulo Zanoni30add222012-10-26 19:05:45 -02001185 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001186 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001187 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001188 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001189
Keith Packard97af61f572011-09-28 16:23:51 -07001190 if (!is_edp(intel_dp))
1191 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001192
Keith Packard99ea7122011-11-01 19:57:50 -07001193 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001194
Daniel Vetter6cb49832012-05-20 17:14:50 +02001195 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001196
Jesse Barnes453c5422013-03-28 09:55:41 -07001197 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001198 /* We need to switch off panel power _and_ force vdd, for otherwise some
1199 * panels get very unhappy and cease to work. */
1200 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001201
1202 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1203
1204 I915_WRITE(pp_ctrl_reg, pp);
1205 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001206
Daniel Vetter35a38552012-08-12 22:17:14 +02001207 intel_dp->want_panel_vdd = false;
1208
Keith Packard99ea7122011-11-01 19:57:50 -07001209 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001210}
1211
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001212void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001213{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001214 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1215 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001216 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001217 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001218 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001219 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001220
Keith Packardf01eca22011-09-28 16:48:10 -07001221 if (!is_edp(intel_dp))
1222 return;
1223
Zhao Yakui28c97732009-10-09 11:39:41 +08001224 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001225 /*
1226 * If we enable the backlight right away following a panel power
1227 * on, we may see slight flicker as the panel syncs with the eDP
1228 * link. So delay a bit to make sure the image is solid before
1229 * allowing it to appear.
1230 */
Keith Packardf01eca22011-09-28 16:48:10 -07001231 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001232 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001233 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001234
1235 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1236
1237 I915_WRITE(pp_ctrl_reg, pp);
1238 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001239
1240 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001241}
1242
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001243void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001244{
Paulo Zanoni30add222012-10-26 19:05:45 -02001245 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001246 struct drm_i915_private *dev_priv = dev->dev_private;
1247 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001248 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001249
Keith Packardf01eca22011-09-28 16:48:10 -07001250 if (!is_edp(intel_dp))
1251 return;
1252
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001253 intel_panel_disable_backlight(dev);
1254
Zhao Yakui28c97732009-10-09 11:39:41 +08001255 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001256 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001257 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001258
1259 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1260
1261 I915_WRITE(pp_ctrl_reg, pp);
1262 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001263 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001264}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001265
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001266static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001267{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001268 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1269 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1270 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001271 struct drm_i915_private *dev_priv = dev->dev_private;
1272 u32 dpa_ctl;
1273
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001274 assert_pipe_disabled(dev_priv,
1275 to_intel_crtc(crtc)->pipe);
1276
Jesse Barnesd240f202010-08-13 15:43:26 -07001277 DRM_DEBUG_KMS("\n");
1278 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001279 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1280 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1281
1282 /* We don't adjust intel_dp->DP while tearing down the link, to
1283 * facilitate link retraining (e.g. after hotplug). Hence clear all
1284 * enable bits here to ensure that we don't enable too much. */
1285 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1286 intel_dp->DP |= DP_PLL_ENABLE;
1287 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001288 POSTING_READ(DP_A);
1289 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001290}
1291
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001292static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001293{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1295 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1296 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001297 struct drm_i915_private *dev_priv = dev->dev_private;
1298 u32 dpa_ctl;
1299
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001300 assert_pipe_disabled(dev_priv,
1301 to_intel_crtc(crtc)->pipe);
1302
Jesse Barnesd240f202010-08-13 15:43:26 -07001303 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001304 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1305 "dp pll off, should be on\n");
1306 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1307
1308 /* We can't rely on the value tracked for the DP register in
1309 * intel_dp->DP because link_down must not change that (otherwise link
1310 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001311 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001312 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001313 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001314 udelay(200);
1315}
1316
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001317/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001318void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001319{
1320 int ret, i;
1321
1322 /* Should have a valid DPCD by this point */
1323 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1324 return;
1325
1326 if (mode != DRM_MODE_DPMS_ON) {
1327 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1328 DP_SET_POWER_D3);
1329 if (ret != 1)
1330 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1331 } else {
1332 /*
1333 * When turning on, we need to retry for 1ms to give the sink
1334 * time to wake up.
1335 */
1336 for (i = 0; i < 3; i++) {
1337 ret = intel_dp_aux_native_write_1(intel_dp,
1338 DP_SET_POWER,
1339 DP_SET_POWER_D0);
1340 if (ret == 1)
1341 break;
1342 msleep(1);
1343 }
1344 }
1345}
1346
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001347static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1348 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001349{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001350 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1351 struct drm_device *dev = encoder->base.dev;
1352 struct drm_i915_private *dev_priv = dev->dev_private;
1353 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001354
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001355 if (!(tmp & DP_PORT_EN))
1356 return false;
1357
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001358 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001359 *pipe = PORT_TO_PIPE_CPT(tmp);
1360 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1361 *pipe = PORT_TO_PIPE(tmp);
1362 } else {
1363 u32 trans_sel;
1364 u32 trans_dp;
1365 int i;
1366
1367 switch (intel_dp->output_reg) {
1368 case PCH_DP_B:
1369 trans_sel = TRANS_DP_PORT_SEL_B;
1370 break;
1371 case PCH_DP_C:
1372 trans_sel = TRANS_DP_PORT_SEL_C;
1373 break;
1374 case PCH_DP_D:
1375 trans_sel = TRANS_DP_PORT_SEL_D;
1376 break;
1377 default:
1378 return true;
1379 }
1380
1381 for_each_pipe(i) {
1382 trans_dp = I915_READ(TRANS_DP_CTL(i));
1383 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1384 *pipe = i;
1385 return true;
1386 }
1387 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001388
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001389 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1390 intel_dp->output_reg);
1391 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001392
Daniel Vetter2af88982013-04-04 01:15:45 +02001393 return true;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001394}
1395
Daniel Vettere8cb4552012-07-01 13:05:48 +02001396static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001397{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001398 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001399
1400 /* Make sure the panel is off before trying to change the mode. But also
1401 * ensure that we have vdd while we switch off the panel. */
1402 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001403 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001404 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001405 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001406
1407 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1408 if (!is_cpu_edp(intel_dp))
1409 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001410}
1411
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001412static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001413{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001414 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001415 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001416
Daniel Vetter37398502012-09-06 22:15:44 +02001417 if (is_cpu_edp(intel_dp)) {
1418 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001419 if (!IS_VALLEYVIEW(dev))
1420 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001421 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001422}
1423
Daniel Vettere8cb4552012-07-01 13:05:48 +02001424static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001425{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001426 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1427 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001428 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001429 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001431 if (WARN_ON(dp_reg & DP_PORT_EN))
1432 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001433
1434 ironlake_edp_panel_vdd_on(intel_dp);
1435 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1436 intel_dp_start_link_train(intel_dp);
1437 ironlake_edp_panel_on(intel_dp);
1438 ironlake_edp_panel_vdd_off(intel_dp, true);
1439 intel_dp_complete_link_train(intel_dp);
1440 ironlake_edp_backlight_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001441
1442 if (IS_VALLEYVIEW(dev)) {
1443 struct intel_digital_port *dport =
1444 enc_to_dig_port(&encoder->base);
1445 int channel = vlv_dport_to_channel(dport);
1446
1447 vlv_wait_port_ready(dev_priv, channel);
1448 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001449}
1450
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001451static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001452{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001453 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001454 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001455 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001456
Jesse Barnesb2634012013-03-28 09:55:40 -07001457 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001458 ironlake_edp_pll_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001459
1460 if (IS_VALLEYVIEW(dev)) {
1461 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1462 struct intel_crtc *intel_crtc =
1463 to_intel_crtc(encoder->base.crtc);
1464 int port = vlv_dport_to_channel(dport);
1465 int pipe = intel_crtc->pipe;
1466 u32 val;
1467
1468 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1469
1470 val = intel_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
1471 val = 0;
1472 if (pipe)
1473 val |= (1<<21);
1474 else
1475 val &= ~(1<<21);
1476 val |= 0x001000c4;
1477 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
1478
1479 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
1480 0x00760018);
1481 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
1482 0x00400888);
1483 }
1484}
1485
1486static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
1487{
1488 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1489 struct drm_device *dev = encoder->base.dev;
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491 int port = vlv_dport_to_channel(dport);
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
1496 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1497
1498 /* Program Tx lane resets to default */
1499 intel_dpio_write(dev_priv, DPIO_PCS_TX(port),
1500 DPIO_PCS_TX_LANE2_RESET |
1501 DPIO_PCS_TX_LANE1_RESET);
1502 intel_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1503 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1504 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1505 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1506 DPIO_PCS_CLK_SOFT_RESET);
1507
1508 /* Fix up inter-pair skew failure */
1509 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
1510 intel_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
1511 intel_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512}
1513
1514/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001515 * Native read with retry for link status and receiver capability reads for
1516 * cases where the sink may still be asleep.
1517 */
1518static bool
1519intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1520 uint8_t *recv, int recv_bytes)
1521{
1522 int ret, i;
1523
1524 /*
1525 * Sinks are *supposed* to come up within 1ms from an off state,
1526 * but we're also supposed to retry 3 times per the spec.
1527 */
1528 for (i = 0; i < 3; i++) {
1529 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1530 recv_bytes);
1531 if (ret == recv_bytes)
1532 return true;
1533 msleep(1);
1534 }
1535
1536 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537}
1538
1539/*
1540 * Fetch AUX CH registers 0x202 - 0x207 which contain
1541 * link status information
1542 */
1543static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001544intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001545{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001546 return intel_dp_aux_native_read_retry(intel_dp,
1547 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001548 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001549 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001550}
1551
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001552#if 0
1553static char *voltage_names[] = {
1554 "0.4V", "0.6V", "0.8V", "1.2V"
1555};
1556static char *pre_emph_names[] = {
1557 "0dB", "3.5dB", "6dB", "9.5dB"
1558};
1559static char *link_train_names[] = {
1560 "pattern 1", "pattern 2", "idle", "off"
1561};
1562#endif
1563
1564/*
1565 * These are source-specific values; current Intel hardware supports
1566 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1567 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001568
1569static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001570intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001571{
Paulo Zanoni30add222012-10-26 19:05:45 -02001572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001573
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001574 if (IS_VALLEYVIEW(dev))
1575 return DP_TRAIN_VOLTAGE_SWING_1200;
1576 else if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
Keith Packard1a2eb462011-11-16 16:26:07 -08001577 return DP_TRAIN_VOLTAGE_SWING_800;
1578 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1579 return DP_TRAIN_VOLTAGE_SWING_1200;
1580 else
1581 return DP_TRAIN_VOLTAGE_SWING_800;
1582}
1583
1584static uint8_t
1585intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1586{
Paulo Zanoni30add222012-10-26 19:05:45 -02001587 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001588
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001589 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001590 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1591 case DP_TRAIN_VOLTAGE_SWING_400:
1592 return DP_TRAIN_PRE_EMPHASIS_9_5;
1593 case DP_TRAIN_VOLTAGE_SWING_600:
1594 return DP_TRAIN_PRE_EMPHASIS_6;
1595 case DP_TRAIN_VOLTAGE_SWING_800:
1596 return DP_TRAIN_PRE_EMPHASIS_3_5;
1597 case DP_TRAIN_VOLTAGE_SWING_1200:
1598 default:
1599 return DP_TRAIN_PRE_EMPHASIS_0;
1600 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001601 } else if (IS_VALLEYVIEW(dev)) {
1602 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1603 case DP_TRAIN_VOLTAGE_SWING_400:
1604 return DP_TRAIN_PRE_EMPHASIS_9_5;
1605 case DP_TRAIN_VOLTAGE_SWING_600:
1606 return DP_TRAIN_PRE_EMPHASIS_6;
1607 case DP_TRAIN_VOLTAGE_SWING_800:
1608 return DP_TRAIN_PRE_EMPHASIS_3_5;
1609 case DP_TRAIN_VOLTAGE_SWING_1200:
1610 default:
1611 return DP_TRAIN_PRE_EMPHASIS_0;
1612 }
1613 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001614 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1615 case DP_TRAIN_VOLTAGE_SWING_400:
1616 return DP_TRAIN_PRE_EMPHASIS_6;
1617 case DP_TRAIN_VOLTAGE_SWING_600:
1618 case DP_TRAIN_VOLTAGE_SWING_800:
1619 return DP_TRAIN_PRE_EMPHASIS_3_5;
1620 default:
1621 return DP_TRAIN_PRE_EMPHASIS_0;
1622 }
1623 } else {
1624 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1625 case DP_TRAIN_VOLTAGE_SWING_400:
1626 return DP_TRAIN_PRE_EMPHASIS_6;
1627 case DP_TRAIN_VOLTAGE_SWING_600:
1628 return DP_TRAIN_PRE_EMPHASIS_6;
1629 case DP_TRAIN_VOLTAGE_SWING_800:
1630 return DP_TRAIN_PRE_EMPHASIS_3_5;
1631 case DP_TRAIN_VOLTAGE_SWING_1200:
1632 default:
1633 return DP_TRAIN_PRE_EMPHASIS_0;
1634 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001635 }
1636}
1637
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001638static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1639{
1640 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1641 struct drm_i915_private *dev_priv = dev->dev_private;
1642 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1643 unsigned long demph_reg_value, preemph_reg_value,
1644 uniqtranscale_reg_value;
1645 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07001646 int port = vlv_dport_to_channel(dport);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001647
Jesse Barnes89b667f2013-04-18 14:51:36 -07001648 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1649
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001650 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1651 case DP_TRAIN_PRE_EMPHASIS_0:
1652 preemph_reg_value = 0x0004000;
1653 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1654 case DP_TRAIN_VOLTAGE_SWING_400:
1655 demph_reg_value = 0x2B405555;
1656 uniqtranscale_reg_value = 0x552AB83A;
1657 break;
1658 case DP_TRAIN_VOLTAGE_SWING_600:
1659 demph_reg_value = 0x2B404040;
1660 uniqtranscale_reg_value = 0x5548B83A;
1661 break;
1662 case DP_TRAIN_VOLTAGE_SWING_800:
1663 demph_reg_value = 0x2B245555;
1664 uniqtranscale_reg_value = 0x5560B83A;
1665 break;
1666 case DP_TRAIN_VOLTAGE_SWING_1200:
1667 demph_reg_value = 0x2B405555;
1668 uniqtranscale_reg_value = 0x5598DA3A;
1669 break;
1670 default:
1671 return 0;
1672 }
1673 break;
1674 case DP_TRAIN_PRE_EMPHASIS_3_5:
1675 preemph_reg_value = 0x0002000;
1676 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1677 case DP_TRAIN_VOLTAGE_SWING_400:
1678 demph_reg_value = 0x2B404040;
1679 uniqtranscale_reg_value = 0x5552B83A;
1680 break;
1681 case DP_TRAIN_VOLTAGE_SWING_600:
1682 demph_reg_value = 0x2B404848;
1683 uniqtranscale_reg_value = 0x5580B83A;
1684 break;
1685 case DP_TRAIN_VOLTAGE_SWING_800:
1686 demph_reg_value = 0x2B404040;
1687 uniqtranscale_reg_value = 0x55ADDA3A;
1688 break;
1689 default:
1690 return 0;
1691 }
1692 break;
1693 case DP_TRAIN_PRE_EMPHASIS_6:
1694 preemph_reg_value = 0x0000000;
1695 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1696 case DP_TRAIN_VOLTAGE_SWING_400:
1697 demph_reg_value = 0x2B305555;
1698 uniqtranscale_reg_value = 0x5570B83A;
1699 break;
1700 case DP_TRAIN_VOLTAGE_SWING_600:
1701 demph_reg_value = 0x2B2B4040;
1702 uniqtranscale_reg_value = 0x55ADDA3A;
1703 break;
1704 default:
1705 return 0;
1706 }
1707 break;
1708 case DP_TRAIN_PRE_EMPHASIS_9_5:
1709 preemph_reg_value = 0x0006000;
1710 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1711 case DP_TRAIN_VOLTAGE_SWING_400:
1712 demph_reg_value = 0x1B405555;
1713 uniqtranscale_reg_value = 0x55ADDA3A;
1714 break;
1715 default:
1716 return 0;
1717 }
1718 break;
1719 default:
1720 return 0;
1721 }
1722
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001723 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
1724 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
1725 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1726 uniqtranscale_reg_value);
1727 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
1728 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1729 intel_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
1730 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001731
1732 return 0;
1733}
1734
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001735static void
Keith Packard93f62da2011-11-01 19:45:03 -07001736intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001737{
1738 uint8_t v = 0;
1739 uint8_t p = 0;
1740 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001741 uint8_t voltage_max;
1742 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001743
Jesse Barnes33a34e42010-09-08 12:42:02 -07001744 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001745 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1746 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001747
1748 if (this_v > v)
1749 v = this_v;
1750 if (this_p > p)
1751 p = this_p;
1752 }
1753
Keith Packard1a2eb462011-11-16 16:26:07 -08001754 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001755 if (v >= voltage_max)
1756 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001757
Keith Packard1a2eb462011-11-16 16:26:07 -08001758 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1759 if (p >= preemph_max)
1760 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001761
1762 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001763 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001764}
1765
1766static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001767intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001768{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001769 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001770
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001771 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001772 case DP_TRAIN_VOLTAGE_SWING_400:
1773 default:
1774 signal_levels |= DP_VOLTAGE_0_4;
1775 break;
1776 case DP_TRAIN_VOLTAGE_SWING_600:
1777 signal_levels |= DP_VOLTAGE_0_6;
1778 break;
1779 case DP_TRAIN_VOLTAGE_SWING_800:
1780 signal_levels |= DP_VOLTAGE_0_8;
1781 break;
1782 case DP_TRAIN_VOLTAGE_SWING_1200:
1783 signal_levels |= DP_VOLTAGE_1_2;
1784 break;
1785 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001786 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001787 case DP_TRAIN_PRE_EMPHASIS_0:
1788 default:
1789 signal_levels |= DP_PRE_EMPHASIS_0;
1790 break;
1791 case DP_TRAIN_PRE_EMPHASIS_3_5:
1792 signal_levels |= DP_PRE_EMPHASIS_3_5;
1793 break;
1794 case DP_TRAIN_PRE_EMPHASIS_6:
1795 signal_levels |= DP_PRE_EMPHASIS_6;
1796 break;
1797 case DP_TRAIN_PRE_EMPHASIS_9_5:
1798 signal_levels |= DP_PRE_EMPHASIS_9_5;
1799 break;
1800 }
1801 return signal_levels;
1802}
1803
Zhenyu Wange3421a12010-04-08 09:43:27 +08001804/* Gen6's DP voltage swing and pre-emphasis control */
1805static uint32_t
1806intel_gen6_edp_signal_levels(uint8_t train_set)
1807{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001808 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1809 DP_TRAIN_PRE_EMPHASIS_MASK);
1810 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001811 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001812 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1813 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1814 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1815 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001816 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001817 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1818 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001819 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001820 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1821 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001822 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001823 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1824 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001825 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001826 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1827 "0x%x\n", signal_levels);
1828 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001829 }
1830}
1831
Keith Packard1a2eb462011-11-16 16:26:07 -08001832/* Gen7's DP voltage swing and pre-emphasis control */
1833static uint32_t
1834intel_gen7_edp_signal_levels(uint8_t train_set)
1835{
1836 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1837 DP_TRAIN_PRE_EMPHASIS_MASK);
1838 switch (signal_levels) {
1839 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1840 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1841 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1842 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1843 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1844 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1845
1846 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1847 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1848 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1849 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1850
1851 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1852 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1853 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1854 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1855
1856 default:
1857 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1858 "0x%x\n", signal_levels);
1859 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1860 }
1861}
1862
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001863/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1864static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001865intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001866{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001867 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1868 DP_TRAIN_PRE_EMPHASIS_MASK);
1869 switch (signal_levels) {
1870 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1871 return DDI_BUF_EMP_400MV_0DB_HSW;
1872 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1873 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1874 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1875 return DDI_BUF_EMP_400MV_6DB_HSW;
1876 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1877 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001878
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001879 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1880 return DDI_BUF_EMP_600MV_0DB_HSW;
1881 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1882 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1883 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1884 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001885
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001886 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1887 return DDI_BUF_EMP_800MV_0DB_HSW;
1888 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1889 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1890 default:
1891 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1892 "0x%x\n", signal_levels);
1893 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001894 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001895}
1896
Paulo Zanonif0a34242012-12-06 16:51:50 -02001897/* Properly updates "DP" with the correct signal levels. */
1898static void
1899intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1900{
1901 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1902 struct drm_device *dev = intel_dig_port->base.base.dev;
1903 uint32_t signal_levels, mask;
1904 uint8_t train_set = intel_dp->train_set[0];
1905
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001906 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001907 signal_levels = intel_hsw_signal_levels(train_set);
1908 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001909 } else if (IS_VALLEYVIEW(dev)) {
1910 signal_levels = intel_vlv_signal_levels(intel_dp);
1911 mask = 0;
1912 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001913 signal_levels = intel_gen7_edp_signal_levels(train_set);
1914 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1915 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1916 signal_levels = intel_gen6_edp_signal_levels(train_set);
1917 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1918 } else {
1919 signal_levels = intel_gen4_signal_levels(train_set);
1920 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1921 }
1922
1923 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1924
1925 *DP = (*DP & ~mask) | signal_levels;
1926}
1927
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001929intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001931 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001933 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1934 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001935 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001936 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001937 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001938 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001939
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001940 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001941 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001942
1943 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1944 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1945 else
1946 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1947
1948 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1949 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1950 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001951
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001952 if (port != PORT_A) {
1953 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1954 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001955
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001956 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1957 DP_TP_STATUS_IDLE_DONE), 1))
1958 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1959
1960 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1961 }
1962
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001963 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1964
1965 break;
1966 case DP_TRAINING_PATTERN_1:
1967 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1968 break;
1969 case DP_TRAINING_PATTERN_2:
1970 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1971 break;
1972 case DP_TRAINING_PATTERN_3:
1973 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1974 break;
1975 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001976 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001977
1978 } else if (HAS_PCH_CPT(dev) &&
1979 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001980 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1981
1982 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1983 case DP_TRAINING_PATTERN_DISABLE:
1984 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1985 break;
1986 case DP_TRAINING_PATTERN_1:
1987 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1988 break;
1989 case DP_TRAINING_PATTERN_2:
1990 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1991 break;
1992 case DP_TRAINING_PATTERN_3:
1993 DRM_ERROR("DP training pattern 3 not supported\n");
1994 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1995 break;
1996 }
1997
1998 } else {
1999 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
2000
2001 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2002 case DP_TRAINING_PATTERN_DISABLE:
2003 dp_reg_value |= DP_LINK_TRAIN_OFF;
2004 break;
2005 case DP_TRAINING_PATTERN_1:
2006 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
2007 break;
2008 case DP_TRAINING_PATTERN_2:
2009 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2010 break;
2011 case DP_TRAINING_PATTERN_3:
2012 DRM_ERROR("DP training pattern 3 not supported\n");
2013 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2014 break;
2015 }
2016 }
2017
Chris Wilsonea5b2132010-08-04 13:50:23 +01002018 I915_WRITE(intel_dp->output_reg, dp_reg_value);
2019 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002020
Chris Wilsonea5b2132010-08-04 13:50:23 +01002021 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002022 DP_TRAINING_PATTERN_SET,
2023 dp_train_pat);
2024
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002025 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
2026 DP_TRAINING_PATTERN_DISABLE) {
2027 ret = intel_dp_aux_native_write(intel_dp,
2028 DP_TRAINING_LANE0_SET,
2029 intel_dp->train_set,
2030 intel_dp->lane_count);
2031 if (ret != intel_dp->lane_count)
2032 return false;
2033 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002034
2035 return true;
2036}
2037
Jesse Barnes33a34e42010-09-08 12:42:02 -07002038/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002039void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002040intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002041{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002042 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002043 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002044 int i;
2045 uint8_t voltage;
2046 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07002047 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002048 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002049
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002050 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002051 intel_ddi_prepare_link_retrain(encoder);
2052
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002053 /* Write the link configuration data */
2054 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2055 intel_dp->link_configuration,
2056 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002057
2058 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002059
Jesse Barnes33a34e42010-09-08 12:42:02 -07002060 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002061 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002062 voltage_tries = 0;
2063 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002064 clock_recovery = false;
2065 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002066 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002067 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002068
Paulo Zanonif0a34242012-12-06 16:51:50 -02002069 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002070
Daniel Vettera7c96552012-10-18 10:15:30 +02002071 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002072 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002073 DP_TRAINING_PATTERN_1 |
2074 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002075 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002076
Daniel Vettera7c96552012-10-18 10:15:30 +02002077 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002078 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2079 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002080 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002081 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002082
Daniel Vetter01916272012-10-18 10:15:25 +02002083 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002084 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002085 clock_recovery = true;
2086 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002087 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002088
2089 /* Check to see if we've tried the max voltage */
2090 for (i = 0; i < intel_dp->lane_count; i++)
2091 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2092 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002093 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002094 ++loop_tries;
2095 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002096 DRM_DEBUG_KMS("too many full retries, give up\n");
2097 break;
2098 }
2099 memset(intel_dp->train_set, 0, 4);
2100 voltage_tries = 0;
2101 continue;
2102 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002103
2104 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002105 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002106 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002107 if (voltage_tries == 5) {
2108 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2109 break;
2110 }
2111 } else
2112 voltage_tries = 0;
2113 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002114
2115 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002116 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002117 }
2118
Jesse Barnes33a34e42010-09-08 12:42:02 -07002119 intel_dp->DP = DP;
2120}
2121
Paulo Zanonic19b0662012-10-15 15:51:41 -03002122void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002123intel_dp_complete_link_train(struct intel_dp *intel_dp)
2124{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002125 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002126 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002127 uint32_t DP = intel_dp->DP;
2128
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002129 /* channel equalization */
2130 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002131 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002132 channel_eq = false;
2133 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002134 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002135
Jesse Barnes37f80972011-01-05 14:45:24 -08002136 if (cr_tries > 5) {
2137 DRM_ERROR("failed to train DP, aborting\n");
2138 intel_dp_link_down(intel_dp);
2139 break;
2140 }
2141
Paulo Zanonif0a34242012-12-06 16:51:50 -02002142 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002143
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002144 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002145 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002146 DP_TRAINING_PATTERN_2 |
2147 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002148 break;
2149
Daniel Vettera7c96552012-10-18 10:15:30 +02002150 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002151 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002152 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002153
Jesse Barnes37f80972011-01-05 14:45:24 -08002154 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002155 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002156 intel_dp_start_link_train(intel_dp);
2157 cr_tries++;
2158 continue;
2159 }
2160
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002161 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002162 channel_eq = true;
2163 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002164 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002165
Jesse Barnes37f80972011-01-05 14:45:24 -08002166 /* Try 5 times, then try clock recovery if that fails */
2167 if (tries > 5) {
2168 intel_dp_link_down(intel_dp);
2169 intel_dp_start_link_train(intel_dp);
2170 tries = 0;
2171 cr_tries++;
2172 continue;
2173 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002174
2175 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002176 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002177 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002178 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002179
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002180 if (channel_eq)
2181 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2182
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002183 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002184}
2185
2186static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002187intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002188{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002189 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2190 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002191 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002192 struct intel_crtc *intel_crtc =
2193 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002194 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002195
Paulo Zanonic19b0662012-10-15 15:51:41 -03002196 /*
2197 * DDI code has a strict mode set sequence and we should try to respect
2198 * it, otherwise we might hang the machine in many different ways. So we
2199 * really should be disabling the port only on a complete crtc_disable
2200 * sequence. This function is just called under two conditions on DDI
2201 * code:
2202 * - Link train failed while doing crtc_enable, and on this case we
2203 * really should respect the mode set sequence and wait for a
2204 * crtc_disable.
2205 * - Someone turned the monitor off and intel_dp_check_link_status
2206 * called us. We don't need to disable the whole port on this case, so
2207 * when someone turns the monitor on again,
2208 * intel_ddi_prepare_link_retrain will take care of redoing the link
2209 * train.
2210 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002211 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002212 return;
2213
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002214 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002215 return;
2216
Zhao Yakui28c97732009-10-09 11:39:41 +08002217 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002218
Keith Packard1a2eb462011-11-16 16:26:07 -08002219 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002220 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002221 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002222 } else {
2223 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002224 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002225 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002226 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002227
Daniel Vetterab527ef2012-11-29 15:59:33 +01002228 /* We don't really know why we're doing this */
2229 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002230
Daniel Vetter493a7082012-05-30 12:31:56 +02002231 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002232 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002233 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002234
Eric Anholt5bddd172010-11-18 09:32:59 +08002235 /* Hardware workaround: leaving our transcoder select
2236 * set to transcoder B while it's off will prevent the
2237 * corresponding HDMI output on transcoder A.
2238 *
2239 * Combine this with another hardware workaround:
2240 * transcoder select bit can only be cleared while the
2241 * port is enabled.
2242 */
2243 DP &= ~DP_PIPEB_SELECT;
2244 I915_WRITE(intel_dp->output_reg, DP);
2245
2246 /* Changes to enable or select take place the vblank
2247 * after being written.
2248 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002249 if (WARN_ON(crtc == NULL)) {
2250 /* We should never try to disable a port without a crtc
2251 * attached. For paranoia keep the code around for a
2252 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002253 POSTING_READ(intel_dp->output_reg);
2254 msleep(50);
2255 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002256 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002257 }
2258
Wu Fengguang832afda2011-12-09 20:42:21 +08002259 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002260 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2261 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002262 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002263}
2264
Keith Packard26d61aa2011-07-25 20:01:09 -07002265static bool
2266intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002267{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002268 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2269
Keith Packard92fd8fd2011-07-25 19:50:10 -07002270 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002271 sizeof(intel_dp->dpcd)) == 0)
2272 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002273
Damien Lespiau577c7a52012-12-13 16:09:02 +00002274 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2275 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2276 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2277
Adam Jacksonedb39242012-09-18 10:58:49 -04002278 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2279 return false; /* DPCD not present */
2280
2281 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2282 DP_DWN_STRM_PORT_PRESENT))
2283 return true; /* native DP sink */
2284
2285 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2286 return true; /* no per-port downstream info */
2287
2288 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2289 intel_dp->downstream_ports,
2290 DP_MAX_DOWNSTREAM_PORTS) == 0)
2291 return false; /* downstream port status fetch failed */
2292
2293 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002294}
2295
Adam Jackson0d198322012-05-14 16:05:47 -04002296static void
2297intel_dp_probe_oui(struct intel_dp *intel_dp)
2298{
2299 u8 buf[3];
2300
2301 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2302 return;
2303
Daniel Vetter351cfc32012-06-12 13:20:47 +02002304 ironlake_edp_panel_vdd_on(intel_dp);
2305
Adam Jackson0d198322012-05-14 16:05:47 -04002306 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2307 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2308 buf[0], buf[1], buf[2]);
2309
2310 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2311 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2312 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002313
2314 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002315}
2316
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002317static bool
2318intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2319{
2320 int ret;
2321
2322 ret = intel_dp_aux_native_read_retry(intel_dp,
2323 DP_DEVICE_SERVICE_IRQ_VECTOR,
2324 sink_irq_vector, 1);
2325 if (!ret)
2326 return false;
2327
2328 return true;
2329}
2330
2331static void
2332intel_dp_handle_test_request(struct intel_dp *intel_dp)
2333{
2334 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002335 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002336}
2337
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002338/*
2339 * According to DP spec
2340 * 5.1.2:
2341 * 1. Read DPCD
2342 * 2. Configure link according to Receiver Capabilities
2343 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2344 * 4. Check link status on receipt of hot-plug interrupt
2345 */
2346
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002347void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002348intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002349{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002350 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002351 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002352 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002353
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002354 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002355 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002356
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002357 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002358 return;
2359
Keith Packard92fd8fd2011-07-25 19:50:10 -07002360 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002361 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002362 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002363 return;
2364 }
2365
Keith Packard92fd8fd2011-07-25 19:50:10 -07002366 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002367 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002368 intel_dp_link_down(intel_dp);
2369 return;
2370 }
2371
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002372 /* Try to read the source of the interrupt */
2373 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2374 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2375 /* Clear interrupt source */
2376 intel_dp_aux_native_write_1(intel_dp,
2377 DP_DEVICE_SERVICE_IRQ_VECTOR,
2378 sink_irq_vector);
2379
2380 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2381 intel_dp_handle_test_request(intel_dp);
2382 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2383 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2384 }
2385
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002386 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002387 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002388 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002389 intel_dp_start_link_train(intel_dp);
2390 intel_dp_complete_link_train(intel_dp);
2391 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002392}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002393
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002394/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002395static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002396intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002397{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002398 uint8_t *dpcd = intel_dp->dpcd;
2399 bool hpd;
2400 uint8_t type;
2401
2402 if (!intel_dp_get_dpcd(intel_dp))
2403 return connector_status_disconnected;
2404
2405 /* if there's no downstream port, we're done */
2406 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002407 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002408
2409 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2410 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2411 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002412 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002413 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002414 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002415 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002416 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2417 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002418 }
2419
2420 /* If no HPD, poke DDC gently */
2421 if (drm_probe_ddc(&intel_dp->adapter))
2422 return connector_status_connected;
2423
2424 /* Well we tried, say unknown for unreliable port types */
2425 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2426 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2427 return connector_status_unknown;
2428
2429 /* Anything else is out of spec, warn and ignore */
2430 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002431 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002432}
2433
2434static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002435ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002436{
Paulo Zanoni30add222012-10-26 19:05:45 -02002437 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002438 struct drm_i915_private *dev_priv = dev->dev_private;
2439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002440 enum drm_connector_status status;
2441
Chris Wilsonfe16d942011-02-12 10:29:38 +00002442 /* Can't disconnect eDP, but you can close the lid... */
2443 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002444 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002445 if (status == connector_status_unknown)
2446 status = connector_status_connected;
2447 return status;
2448 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002449
Damien Lespiau1b469632012-12-13 16:09:01 +00002450 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2451 return connector_status_disconnected;
2452
Keith Packard26d61aa2011-07-25 20:01:09 -07002453 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002454}
2455
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002456static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002457g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002458{
Paulo Zanoni30add222012-10-26 19:05:45 -02002459 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002460 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002461 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002462 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002463
Jesse Barnes35aad752013-03-01 13:14:31 -08002464 /* Can't disconnect eDP, but you can close the lid... */
2465 if (is_edp(intel_dp)) {
2466 enum drm_connector_status status;
2467
2468 status = intel_panel_detect(dev);
2469 if (status == connector_status_unknown)
2470 status = connector_status_connected;
2471 return status;
2472 }
2473
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002474 switch (intel_dig_port->port) {
2475 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002476 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002477 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002478 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002479 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002481 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002482 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002483 break;
2484 default:
2485 return connector_status_unknown;
2486 }
2487
Chris Wilson10f76a32012-05-11 18:01:32 +01002488 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002489 return connector_status_disconnected;
2490
Keith Packard26d61aa2011-07-25 20:01:09 -07002491 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002492}
2493
Keith Packard8c241fe2011-09-28 16:38:44 -07002494static struct edid *
2495intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2496{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002497 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002498
Jani Nikula9cd300e2012-10-19 14:51:52 +03002499 /* use cached edid if we have one */
2500 if (intel_connector->edid) {
2501 struct edid *edid;
2502 int size;
2503
2504 /* invalid edid */
2505 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002506 return NULL;
2507
Jani Nikula9cd300e2012-10-19 14:51:52 +03002508 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002509 edid = kmalloc(size, GFP_KERNEL);
2510 if (!edid)
2511 return NULL;
2512
Jani Nikula9cd300e2012-10-19 14:51:52 +03002513 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002514 return edid;
2515 }
2516
Jani Nikula9cd300e2012-10-19 14:51:52 +03002517 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002518}
2519
2520static int
2521intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2522{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002523 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002524
Jani Nikula9cd300e2012-10-19 14:51:52 +03002525 /* use cached edid if we have one */
2526 if (intel_connector->edid) {
2527 /* invalid edid */
2528 if (IS_ERR(intel_connector->edid))
2529 return 0;
2530
2531 return intel_connector_update_modes(connector,
2532 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002533 }
2534
Jani Nikula9cd300e2012-10-19 14:51:52 +03002535 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002536}
2537
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002538static enum drm_connector_status
2539intel_dp_detect(struct drm_connector *connector, bool force)
2540{
2541 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002542 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2543 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002544 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002545 enum drm_connector_status status;
2546 struct edid *edid = NULL;
2547
2548 intel_dp->has_audio = false;
2549
2550 if (HAS_PCH_SPLIT(dev))
2551 status = ironlake_dp_detect(intel_dp);
2552 else
2553 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002554
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002555 if (status != connector_status_connected)
2556 return status;
2557
Adam Jackson0d198322012-05-14 16:05:47 -04002558 intel_dp_probe_oui(intel_dp);
2559
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002560 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2561 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002562 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002563 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002564 if (edid) {
2565 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002566 kfree(edid);
2567 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002568 }
2569
Paulo Zanonid63885d2012-10-26 19:05:49 -02002570 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2571 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002572 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002573}
2574
2575static int intel_dp_get_modes(struct drm_connector *connector)
2576{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002577 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002578 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002579 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002580 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002581
2582 /* We should parse the EDID data and find out if it has an audio sink
2583 */
2584
Keith Packard8c241fe2011-09-28 16:38:44 -07002585 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002586 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002587 return ret;
2588
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002589 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002590 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002591 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002592 mode = drm_mode_duplicate(dev,
2593 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002594 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002595 drm_mode_probed_add(connector, mode);
2596 return 1;
2597 }
2598 }
2599 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002600}
2601
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002602static bool
2603intel_dp_detect_audio(struct drm_connector *connector)
2604{
2605 struct intel_dp *intel_dp = intel_attached_dp(connector);
2606 struct edid *edid;
2607 bool has_audio = false;
2608
Keith Packard8c241fe2011-09-28 16:38:44 -07002609 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002610 if (edid) {
2611 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002612 kfree(edid);
2613 }
2614
2615 return has_audio;
2616}
2617
Chris Wilsonf6849602010-09-19 09:29:33 +01002618static int
2619intel_dp_set_property(struct drm_connector *connector,
2620 struct drm_property *property,
2621 uint64_t val)
2622{
Chris Wilsone953fd72011-02-21 22:23:52 +00002623 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002624 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002625 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2626 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002627 int ret;
2628
Rob Clark662595d2012-10-11 20:36:04 -05002629 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002630 if (ret)
2631 return ret;
2632
Chris Wilson3f43c482011-05-12 22:17:24 +01002633 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002634 int i = val;
2635 bool has_audio;
2636
2637 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002638 return 0;
2639
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002640 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002641
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002642 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002643 has_audio = intel_dp_detect_audio(connector);
2644 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002645 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002646
2647 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002648 return 0;
2649
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002650 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002651 goto done;
2652 }
2653
Chris Wilsone953fd72011-02-21 22:23:52 +00002654 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002655 switch (val) {
2656 case INTEL_BROADCAST_RGB_AUTO:
2657 intel_dp->color_range_auto = true;
2658 break;
2659 case INTEL_BROADCAST_RGB_FULL:
2660 intel_dp->color_range_auto = false;
2661 intel_dp->color_range = 0;
2662 break;
2663 case INTEL_BROADCAST_RGB_LIMITED:
2664 intel_dp->color_range_auto = false;
2665 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2666 break;
2667 default:
2668 return -EINVAL;
2669 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002670 goto done;
2671 }
2672
Yuly Novikov53b41832012-10-26 12:04:00 +03002673 if (is_edp(intel_dp) &&
2674 property == connector->dev->mode_config.scaling_mode_property) {
2675 if (val == DRM_MODE_SCALE_NONE) {
2676 DRM_DEBUG_KMS("no scaling not supported\n");
2677 return -EINVAL;
2678 }
2679
2680 if (intel_connector->panel.fitting_mode == val) {
2681 /* the eDP scaling property is not changed */
2682 return 0;
2683 }
2684 intel_connector->panel.fitting_mode = val;
2685
2686 goto done;
2687 }
2688
Chris Wilsonf6849602010-09-19 09:29:33 +01002689 return -EINVAL;
2690
2691done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002692 if (intel_encoder->base.crtc)
2693 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002694
2695 return 0;
2696}
2697
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002698static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002699intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002700{
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002701 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002702 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002703
Jani Nikula9cd300e2012-10-19 14:51:52 +03002704 if (!IS_ERR_OR_NULL(intel_connector->edid))
2705 kfree(intel_connector->edid);
2706
Jani Nikuladc652f92013-04-12 15:18:38 +03002707 if (is_edp(intel_dp))
Jani Nikula1d508702012-10-19 14:51:49 +03002708 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002709
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002710 drm_sysfs_connector_remove(connector);
2711 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002712 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002713}
2714
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002715void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002716{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002717 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2718 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002719
2720 i2c_del_adapter(&intel_dp->adapter);
2721 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002722 if (is_edp(intel_dp)) {
2723 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2724 ironlake_panel_vdd_off_sync(intel_dp);
2725 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002726 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002727}
2728
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002729static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002730 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002731};
2732
2733static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002734 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002735 .detect = intel_dp_detect,
2736 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002737 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002738 .destroy = intel_dp_destroy,
2739};
2740
2741static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2742 .get_modes = intel_dp_get_modes,
2743 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002744 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002745};
2746
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002747static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002748 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002749};
2750
Chris Wilson995b6762010-08-20 13:23:26 +01002751static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002752intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002753{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002754 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002755
Jesse Barnes885a5012011-07-07 11:11:01 -07002756 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002757}
2758
Zhenyu Wange3421a12010-04-08 09:43:27 +08002759/* Return which DP Port should be selected for Transcoder DP control */
2760int
Akshay Joshi0206e352011-08-16 15:34:10 -04002761intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002762{
2763 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002764 struct intel_encoder *intel_encoder;
2765 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002766
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002767 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2768 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002769
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002770 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2771 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002772 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002773 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002774
Zhenyu Wange3421a12010-04-08 09:43:27 +08002775 return -1;
2776}
2777
Zhao Yakui36e83a12010-06-12 14:32:21 +08002778/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002779bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002780{
2781 struct drm_i915_private *dev_priv = dev->dev_private;
2782 struct child_device_config *p_child;
2783 int i;
2784
2785 if (!dev_priv->child_dev_num)
2786 return false;
2787
2788 for (i = 0; i < dev_priv->child_dev_num; i++) {
2789 p_child = dev_priv->child_dev + i;
2790
2791 if (p_child->dvo_port == PORT_IDPD &&
2792 p_child->device_type == DEVICE_TYPE_eDP)
2793 return true;
2794 }
2795 return false;
2796}
2797
Chris Wilsonf6849602010-09-19 09:29:33 +01002798static void
2799intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2800{
Yuly Novikov53b41832012-10-26 12:04:00 +03002801 struct intel_connector *intel_connector = to_intel_connector(connector);
2802
Chris Wilson3f43c482011-05-12 22:17:24 +01002803 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002804 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002805 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002806
2807 if (is_edp(intel_dp)) {
2808 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002809 drm_object_attach_property(
2810 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002811 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002812 DRM_MODE_SCALE_ASPECT);
2813 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002814 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002815}
2816
Daniel Vetter67a54562012-10-20 20:57:45 +02002817static void
2818intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002819 struct intel_dp *intel_dp,
2820 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002821{
2822 struct drm_i915_private *dev_priv = dev->dev_private;
2823 struct edp_power_seq cur, vbt, spec, final;
2824 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002825 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2826
2827 if (HAS_PCH_SPLIT(dev)) {
2828 pp_control_reg = PCH_PP_CONTROL;
2829 pp_on_reg = PCH_PP_ON_DELAYS;
2830 pp_off_reg = PCH_PP_OFF_DELAYS;
2831 pp_div_reg = PCH_PP_DIVISOR;
2832 } else {
2833 pp_control_reg = PIPEA_PP_CONTROL;
2834 pp_on_reg = PIPEA_PP_ON_DELAYS;
2835 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2836 pp_div_reg = PIPEA_PP_DIVISOR;
2837 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002838
2839 /* Workaround: Need to write PP_CONTROL with the unlock key as
2840 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002841 pp = ironlake_get_pp_control(intel_dp);
2842 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002843
Jesse Barnes453c5422013-03-28 09:55:41 -07002844 pp_on = I915_READ(pp_on_reg);
2845 pp_off = I915_READ(pp_off_reg);
2846 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002847
2848 /* Pull timing values out of registers */
2849 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2850 PANEL_POWER_UP_DELAY_SHIFT;
2851
2852 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2853 PANEL_LIGHT_ON_DELAY_SHIFT;
2854
2855 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2856 PANEL_LIGHT_OFF_DELAY_SHIFT;
2857
2858 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2859 PANEL_POWER_DOWN_DELAY_SHIFT;
2860
2861 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2862 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2863
2864 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2865 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2866
2867 vbt = dev_priv->edp.pps;
2868
2869 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2870 * our hw here, which are all in 100usec. */
2871 spec.t1_t3 = 210 * 10;
2872 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2873 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2874 spec.t10 = 500 * 10;
2875 /* This one is special and actually in units of 100ms, but zero
2876 * based in the hw (so we need to add 100 ms). But the sw vbt
2877 * table multiplies it with 1000 to make it in units of 100usec,
2878 * too. */
2879 spec.t11_t12 = (510 + 100) * 10;
2880
2881 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2882 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2883
2884 /* Use the max of the register settings and vbt. If both are
2885 * unset, fall back to the spec limits. */
2886#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2887 spec.field : \
2888 max(cur.field, vbt.field))
2889 assign_final(t1_t3);
2890 assign_final(t8);
2891 assign_final(t9);
2892 assign_final(t10);
2893 assign_final(t11_t12);
2894#undef assign_final
2895
2896#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2897 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2898 intel_dp->backlight_on_delay = get_delay(t8);
2899 intel_dp->backlight_off_delay = get_delay(t9);
2900 intel_dp->panel_power_down_delay = get_delay(t10);
2901 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2902#undef get_delay
2903
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002904 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2905 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2906 intel_dp->panel_power_cycle_delay);
2907
2908 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2909 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2910
2911 if (out)
2912 *out = final;
2913}
2914
2915static void
2916intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2917 struct intel_dp *intel_dp,
2918 struct edp_power_seq *seq)
2919{
2920 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002921 u32 pp_on, pp_off, pp_div, port_sel = 0;
2922 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2923 int pp_on_reg, pp_off_reg, pp_div_reg;
2924
2925 if (HAS_PCH_SPLIT(dev)) {
2926 pp_on_reg = PCH_PP_ON_DELAYS;
2927 pp_off_reg = PCH_PP_OFF_DELAYS;
2928 pp_div_reg = PCH_PP_DIVISOR;
2929 } else {
2930 pp_on_reg = PIPEA_PP_ON_DELAYS;
2931 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2932 pp_div_reg = PIPEA_PP_DIVISOR;
2933 }
2934
2935 if (IS_VALLEYVIEW(dev))
2936 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002937
Daniel Vetter67a54562012-10-20 20:57:45 +02002938 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002939 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2940 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2941 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2942 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002943 /* Compute the divisor for the pp clock, simply match the Bspec
2944 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002945 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002946 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002947 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2948
2949 /* Haswell doesn't have any port selection bits for the panel
2950 * power sequencer any more. */
2951 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2952 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002953 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002954 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002955 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002956 }
2957
Jesse Barnes453c5422013-03-28 09:55:41 -07002958 pp_on |= port_sel;
2959
2960 I915_WRITE(pp_on_reg, pp_on);
2961 I915_WRITE(pp_off_reg, pp_off);
2962 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002963
Daniel Vetter67a54562012-10-20 20:57:45 +02002964 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002965 I915_READ(pp_on_reg),
2966 I915_READ(pp_off_reg),
2967 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002968}
2969
2970void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002971intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2972 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002973{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002974 struct drm_connector *connector = &intel_connector->base;
2975 struct intel_dp *intel_dp = &intel_dig_port->dp;
2976 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2977 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002978 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002979 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002980 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002981 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002982 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002983 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002984
Daniel Vetter07679352012-09-06 22:15:42 +02002985 /* Preserve the current hw state. */
2986 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002987 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002988
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002989 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002990 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002991 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002992
Gajanan Bhat19c03922012-09-27 19:13:07 +05302993 /*
2994 * FIXME : We need to initialize built-in panels before external panels.
2995 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2996 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002997 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302998 type = DRM_MODE_CONNECTOR_eDP;
2999 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003000 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04003001 type = DRM_MODE_CONNECTOR_eDP;
3002 intel_encoder->type = INTEL_OUTPUT_EDP;
3003 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003004 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
3005 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
3006 * rewrite it.
3007 */
Adam Jacksonb3295302010-07-16 14:46:28 -04003008 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003009 }
3010
Adam Jacksonb3295302010-07-16 14:46:28 -04003011 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003012 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3013
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003014 connector->interlace_allowed = true;
3015 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003016
Daniel Vetter66a92782012-07-12 20:08:18 +02003017 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3018 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003019
Chris Wilsondf0e9242010-09-09 16:20:55 +01003020 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003021 drm_sysfs_connector_add(connector);
3022
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003023 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003024 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3025 else
3026 intel_connector->get_hw_state = intel_connector_get_hw_state;
3027
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003028 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3029 if (HAS_DDI(dev)) {
3030 switch (intel_dig_port->port) {
3031 case PORT_A:
3032 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3033 break;
3034 case PORT_B:
3035 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3036 break;
3037 case PORT_C:
3038 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3039 break;
3040 case PORT_D:
3041 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3042 break;
3043 default:
3044 BUG();
3045 }
3046 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003047
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003048 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003049 switch (port) {
3050 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003051 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003052 name = "DPDDC-A";
3053 break;
3054 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003055 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003056 name = "DPDDC-B";
3057 break;
3058 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003059 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003060 name = "DPDDC-C";
3061 break;
3062 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003063 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003064 name = "DPDDC-D";
3065 break;
3066 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003067 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003068 }
3069
Daniel Vetter67a54562012-10-20 20:57:45 +02003070 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003071 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10003072
3073 intel_dp_i2c_init(intel_dp, intel_connector, name);
3074
Daniel Vetter67a54562012-10-20 20:57:45 +02003075 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10003076 if (is_edp(intel_dp)) {
3077 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003078 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10003079 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08003080
3081 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07003082 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07003083 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07003084
Keith Packard59f3e272011-07-25 20:01:56 -07003085 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07003086 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3087 dev_priv->no_aux_handshake =
3088 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07003089 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3090 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00003091 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00003092 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003093 intel_dp_encoder_destroy(&intel_encoder->base);
3094 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00003095 return;
Jesse Barnes89667382010-10-07 16:01:21 -07003096 }
Jesse Barnes89667382010-10-07 16:01:21 -07003097
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003098 /* We now know it's not a ghost, init power sequence regs. */
3099 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3100 &power_seq);
3101
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003102 ironlake_edp_panel_vdd_on(intel_dp);
3103 edid = drm_get_edid(connector, &intel_dp->adapter);
3104 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003105 if (drm_add_edid_modes(connector, edid)) {
3106 drm_mode_connector_update_edid_property(connector, edid);
3107 drm_edid_to_eld(connector, edid);
3108 } else {
3109 kfree(edid);
3110 edid = ERR_PTR(-EINVAL);
3111 }
3112 } else {
3113 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003114 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03003115 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003116
3117 /* prefer fixed mode from EDID if available */
3118 list_for_each_entry(scan, &connector->probed_modes, head) {
3119 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3120 fixed_mode = drm_mode_duplicate(dev, scan);
3121 break;
3122 }
3123 }
3124
3125 /* fallback to VBT if available for eDP */
3126 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
3127 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
3128 if (fixed_mode)
3129 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3130 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003131
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003132 ironlake_edp_panel_vdd_off(intel_dp, false);
3133 }
Keith Packard552fb0b2011-09-28 16:31:53 -07003134
Jesse Barnes4d926462010-10-07 16:01:07 -07003135 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03003136 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03003137 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003138 }
3139
Chris Wilsonf6849602010-09-19 09:29:33 +01003140 intel_dp_add_properties(intel_dp, connector);
3141
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003142 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3143 * 0xd. Failure to do so will result in spurious interrupts being
3144 * generated on the port when a cable is not attached.
3145 */
3146 if (IS_G4X(dev) && !IS_GM45(dev)) {
3147 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3148 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3149 }
3150}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003151
3152void
3153intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3154{
3155 struct intel_digital_port *intel_dig_port;
3156 struct intel_encoder *intel_encoder;
3157 struct drm_encoder *encoder;
3158 struct intel_connector *intel_connector;
3159
3160 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3161 if (!intel_dig_port)
3162 return;
3163
3164 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3165 if (!intel_connector) {
3166 kfree(intel_dig_port);
3167 return;
3168 }
3169
3170 intel_encoder = &intel_dig_port->base;
3171 encoder = &intel_encoder->base;
3172
3173 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3174 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003175 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003176
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003177 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003178 intel_encoder->enable = intel_enable_dp;
3179 intel_encoder->pre_enable = intel_pre_enable_dp;
3180 intel_encoder->disable = intel_disable_dp;
3181 intel_encoder->post_disable = intel_post_disable_dp;
3182 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003183 if (IS_VALLEYVIEW(dev))
3184 intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003185
Paulo Zanoni174edf12012-10-26 19:05:50 -02003186 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003187 intel_dig_port->dp.output_reg = output_reg;
3188
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003189 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003190 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3191 intel_encoder->cloneable = false;
3192 intel_encoder->hot_plug = intel_dp_hot_plug;
3193
3194 intel_dp_init_connector(intel_dig_port, intel_connector);
3195}