blob: 944dfe199f6ea062b732b5c1207f79225b7b9d3d [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Zhao Yakuiae266c92009-11-24 09:48:46 +080039
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045struct intel_dp {
46 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 bool has_audio;
Keith Packardc8110e52009-05-06 11:51:10 -070051 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070052 uint8_t link_bw;
53 uint8_t lane_count;
54 uint8_t dpcd[4];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070055 struct i2c_adapter adapter;
56 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040057 bool is_pch_edp;
Jesse Barnes33a34e42010-09-08 12:42:02 -070058 uint8_t train_set[4];
59 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070060};
61
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070062/**
63 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
64 * @intel_dp: DP struct
65 *
66 * If a CPU or PCH DP output is attached to an eDP panel, this function
67 * will return true, and false otherwise.
68 */
69static bool is_edp(struct intel_dp *intel_dp)
70{
71 return intel_dp->base.type == INTEL_OUTPUT_EDP;
72}
73
74/**
75 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
76 * @intel_dp: DP struct
77 *
78 * Returns true if the given DP struct corresponds to a PCH DP port attached
79 * to an eDP panel, false otherwise. Helpful for determining whether we
80 * may need FDI resources for a given DP output or not.
81 */
82static bool is_pch_edp(struct intel_dp *intel_dp)
83{
84 return intel_dp->is_pch_edp;
85}
86
Chris Wilsonea5b2132010-08-04 13:50:23 +010087static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
88{
Chris Wilson4ef69c72010-09-09 15:14:28 +010089 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +010090}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091
Chris Wilsondf0e9242010-09-09 16:20:55 +010092static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
93{
94 return container_of(intel_attached_encoder(connector),
95 struct intel_dp, base);
96}
97
Jesse Barnes814948a2010-10-07 16:01:09 -070098/**
99 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
100 * @encoder: DRM encoder
101 *
102 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
103 * by intel_display.c.
104 */
105bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
106{
107 struct intel_dp *intel_dp;
108
109 if (!encoder)
110 return false;
111
112 intel_dp = enc_to_intel_dp(encoder);
113
114 return is_pch_edp(intel_dp);
115}
116
Jesse Barnes33a34e42010-09-08 12:42:02 -0700117static void intel_dp_start_link_train(struct intel_dp *intel_dp);
118static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100119static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700120
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800121void
Eric Anholt21d40d32010-03-25 11:11:14 -0700122intel_edp_link_config (struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100123 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800124{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100125 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800126
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127 *lane_num = intel_dp->lane_count;
128 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800129 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100130 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800131 *link_bw = 270000;
132}
133
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700134static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100135intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137 int max_lane_count = 4;
138
Chris Wilsonea5b2132010-08-04 13:50:23 +0100139 if (intel_dp->dpcd[0] >= 0x11) {
140 max_lane_count = intel_dp->dpcd[2] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 switch (max_lane_count) {
142 case 1: case 2: case 4:
143 break;
144 default:
145 max_lane_count = 4;
146 }
147 }
148 return max_lane_count;
149}
150
151static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100152intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100154 int max_link_bw = intel_dp->dpcd[1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700155
156 switch (max_link_bw) {
157 case DP_LINK_BW_1_62:
158 case DP_LINK_BW_2_7:
159 break;
160 default:
161 max_link_bw = DP_LINK_BW_1_62;
162 break;
163 }
164 return max_link_bw;
165}
166
167static int
168intel_dp_link_clock(uint8_t link_bw)
169{
170 if (link_bw == DP_LINK_BW_2_7)
171 return 270000;
172 else
173 return 162000;
174}
175
176/* I think this is a fiction */
177static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100178intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800180 struct drm_i915_private *dev_priv = dev->dev_private;
181
Jesse Barnes4d926462010-10-07 16:01:07 -0700182 if (is_edp(intel_dp))
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100183 return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800184 else
185 return pixel_clock * 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186}
187
188static int
Dave Airliefe27d532010-06-30 11:46:17 +1000189intel_dp_max_data_rate(int max_link_clock, int max_lanes)
190{
191 return (max_link_clock * max_lanes * 8) / 10;
192}
193
194static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700195intel_dp_mode_valid(struct drm_connector *connector,
196 struct drm_display_mode *mode)
197{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100198 struct intel_dp *intel_dp = intel_attached_dp(connector);
Zhao Yakui7de56f42010-07-19 09:43:14 +0100199 struct drm_device *dev = connector->dev;
200 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100201 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
202 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jesse Barnes4d926462010-10-07 16:01:07 -0700204 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
Zhao Yakui7de56f42010-07-19 09:43:14 +0100205 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
206 return MODE_PANEL;
207
208 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
209 return MODE_PANEL;
210 }
211
Dave Airliefe27d532010-06-30 11:46:17 +1000212 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
213 which are outside spec tolerances but somehow work by magic */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700214 if (!is_edp(intel_dp) &&
Chris Wilsonea5b2132010-08-04 13:50:23 +0100215 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
Dave Airliefe27d532010-06-30 11:46:17 +1000216 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217 return MODE_CLOCK_HIGH;
218
219 if (mode->clock < 10000)
220 return MODE_CLOCK_LOW;
221
222 return MODE_OK;
223}
224
225static uint32_t
226pack_aux(uint8_t *src, int src_bytes)
227{
228 int i;
229 uint32_t v = 0;
230
231 if (src_bytes > 4)
232 src_bytes = 4;
233 for (i = 0; i < src_bytes; i++)
234 v |= ((uint32_t) src[i]) << ((3-i) * 8);
235 return v;
236}
237
238static void
239unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
240{
241 int i;
242 if (dst_bytes > 4)
243 dst_bytes = 4;
244 for (i = 0; i < dst_bytes; i++)
245 dst[i] = src >> ((3-i) * 8);
246}
247
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700248/* hrawclock is 1/4 the FSB frequency */
249static int
250intel_hrawclk(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 uint32_t clkcfg;
254
255 clkcfg = I915_READ(CLKCFG);
256 switch (clkcfg & CLKCFG_FSB_MASK) {
257 case CLKCFG_FSB_400:
258 return 100;
259 case CLKCFG_FSB_533:
260 return 133;
261 case CLKCFG_FSB_667:
262 return 166;
263 case CLKCFG_FSB_800:
264 return 200;
265 case CLKCFG_FSB_1067:
266 return 266;
267 case CLKCFG_FSB_1333:
268 return 333;
269 /* these two are just a guess; one of them might be right */
270 case CLKCFG_FSB_1600:
271 case CLKCFG_FSB_1600_ALT:
272 return 400;
273 default:
274 return 133;
275 }
276}
277
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700278static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100279intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700280 uint8_t *send, int send_bytes,
281 uint8_t *recv, int recv_size)
282{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100283 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700285 struct drm_i915_private *dev_priv = dev->dev_private;
286 uint32_t ch_ctl = output_reg + 0x10;
287 uint32_t ch_data = ch_ctl + 4;
288 int i;
289 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700290 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700291 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800292 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700293
294 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700295 * and would like to run at 2MHz. So, take the
296 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700297 *
298 * Note that PCH attached eDP panels should use a 125MHz input
299 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700300 */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700301 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800302 if (IS_GEN6(dev))
303 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
304 else
305 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
306 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500307 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800308 else
309 aux_clock_divider = intel_hrawclk(dev) / 2;
310
Zhenyu Wange3421a12010-04-08 09:43:27 +0800311 if (IS_GEN6(dev))
312 precharge = 3;
313 else
314 precharge = 5;
315
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100316 if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
317 DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
318 I915_READ(ch_ctl));
319 return -EBUSY;
320 }
321
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700322 /* Must try at least 3 times according to DP spec */
323 for (try = 0; try < 5; try++) {
324 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100325 for (i = 0; i < send_bytes; i += 4)
326 I915_WRITE(ch_data + i,
327 pack_aux(send + i, send_bytes - i));
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700328
329 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100330 I915_WRITE(ch_ctl,
331 DP_AUX_CH_CTL_SEND_BUSY |
332 DP_AUX_CH_CTL_TIME_OUT_400us |
333 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
334 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
335 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
336 DP_AUX_CH_CTL_DONE |
337 DP_AUX_CH_CTL_TIME_OUT_ERROR |
338 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700339 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700340 status = I915_READ(ch_ctl);
341 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
342 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100343 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700344 }
345
346 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100347 I915_WRITE(ch_ctl,
348 status |
349 DP_AUX_CH_CTL_DONE |
350 DP_AUX_CH_CTL_TIME_OUT_ERROR |
351 DP_AUX_CH_CTL_RECEIVE_ERROR);
352 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700353 break;
354 }
355
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700356 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700357 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700358 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700359 }
360
361 /* Check for timeout or receive error.
362 * Timeouts occur when the sink is not connected
363 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700364 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700365 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700366 return -EIO;
367 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700368
369 /* Timeouts occur when the device isn't connected, so they're
370 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700371 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800372 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700373 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700374 }
375
376 /* Unload any bytes sent back from the other side */
377 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
378 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700379 if (recv_bytes > recv_size)
380 recv_bytes = recv_size;
381
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100382 for (i = 0; i < recv_bytes; i += 4)
383 unpack_aux(I915_READ(ch_data + i),
384 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700385
386 return recv_bytes;
387}
388
389/* Write data to the aux channel in native mode */
390static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100391intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700392 uint16_t address, uint8_t *send, int send_bytes)
393{
394 int ret;
395 uint8_t msg[20];
396 int msg_bytes;
397 uint8_t ack;
398
399 if (send_bytes > 16)
400 return -1;
401 msg[0] = AUX_NATIVE_WRITE << 4;
402 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800403 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404 msg[3] = send_bytes - 1;
405 memcpy(&msg[4], send, send_bytes);
406 msg_bytes = send_bytes + 4;
407 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100408 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700409 if (ret < 0)
410 return ret;
411 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
412 break;
413 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
414 udelay(100);
415 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700416 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 }
418 return send_bytes;
419}
420
421/* Write a single byte to the aux channel in native mode */
422static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100423intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 uint16_t address, uint8_t byte)
425{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100426 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700427}
428
429/* read bytes from a native aux channel */
430static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100431intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700432 uint16_t address, uint8_t *recv, int recv_bytes)
433{
434 uint8_t msg[4];
435 int msg_bytes;
436 uint8_t reply[20];
437 int reply_bytes;
438 uint8_t ack;
439 int ret;
440
441 msg[0] = AUX_NATIVE_READ << 4;
442 msg[1] = address >> 8;
443 msg[2] = address & 0xff;
444 msg[3] = recv_bytes - 1;
445
446 msg_bytes = 4;
447 reply_bytes = recv_bytes + 1;
448
449 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100450 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700451 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700452 if (ret == 0)
453 return -EPROTO;
454 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700455 return ret;
456 ack = reply[0];
457 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
458 memcpy(recv, reply + 1, ret - 1);
459 return ret - 1;
460 }
461 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
462 udelay(100);
463 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700464 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700465 }
466}
467
468static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000469intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
470 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471{
Dave Airlieab2c0672009-12-04 10:55:24 +1000472 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100473 struct intel_dp *intel_dp = container_of(adapter,
474 struct intel_dp,
475 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000476 uint16_t address = algo_data->address;
477 uint8_t msg[5];
478 uint8_t reply[2];
479 int msg_bytes;
480 int reply_bytes;
481 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700482
Dave Airlieab2c0672009-12-04 10:55:24 +1000483 /* Set up the command byte */
484 if (mode & MODE_I2C_READ)
485 msg[0] = AUX_I2C_READ << 4;
486 else
487 msg[0] = AUX_I2C_WRITE << 4;
488
489 if (!(mode & MODE_I2C_STOP))
490 msg[0] |= AUX_I2C_MOT << 4;
491
492 msg[1] = address >> 8;
493 msg[2] = address;
494
495 switch (mode) {
496 case MODE_I2C_WRITE:
497 msg[3] = 0;
498 msg[4] = write_byte;
499 msg_bytes = 5;
500 reply_bytes = 1;
501 break;
502 case MODE_I2C_READ:
503 msg[3] = 0;
504 msg_bytes = 4;
505 reply_bytes = 2;
506 break;
507 default:
508 msg_bytes = 3;
509 reply_bytes = 1;
510 break;
511 }
512
513 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100514 ret = intel_dp_aux_ch(intel_dp,
Dave Airlieab2c0672009-12-04 10:55:24 +1000515 msg, msg_bytes,
516 reply, reply_bytes);
517 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000518 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000519 return ret;
520 }
521 switch (reply[0] & AUX_I2C_REPLY_MASK) {
522 case AUX_I2C_REPLY_ACK:
523 if (mode == MODE_I2C_READ) {
524 *read_byte = reply[1];
525 }
526 return reply_bytes - 1;
527 case AUX_I2C_REPLY_NACK:
Dave Airlie3ff99162009-12-08 14:03:47 +1000528 DRM_DEBUG_KMS("aux_ch nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000529 return -EREMOTEIO;
530 case AUX_I2C_REPLY_DEFER:
Dave Airlie3ff99162009-12-08 14:03:47 +1000531 DRM_DEBUG_KMS("aux_ch defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000532 udelay(100);
533 break;
534 default:
535 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
536 return -EREMOTEIO;
537 }
538 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539}
540
541static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100542intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800543 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800545 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 intel_dp->algo.running = false;
547 intel_dp->algo.address = 0;
548 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700549
Chris Wilsonea5b2132010-08-04 13:50:23 +0100550 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
551 intel_dp->adapter.owner = THIS_MODULE;
552 intel_dp->adapter.class = I2C_CLASS_DDC;
553 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
554 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
555 intel_dp->adapter.algo_data = &intel_dp->algo;
556 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
557
558 return i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559}
560
561static bool
562intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
563 struct drm_display_mode *adjusted_mode)
564{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100565 struct drm_device *dev = encoder->dev;
566 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100567 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700568 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100569 int max_lane_count = intel_dp_max_lane_count(intel_dp);
570 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700571 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
572
Jesse Barnes4d926462010-10-07 16:01:07 -0700573 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100574 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
575 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
576 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100577 /*
578 * the mode->clock is used to calculate the Data&Link M/N
579 * of the pipe. For the eDP the fixed clock should be used.
580 */
581 mode->clock = dev_priv->panel_fixed_mode->clock;
582 }
583
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
585 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000586 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700587
Chris Wilsonea5b2132010-08-04 13:50:23 +0100588 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800589 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100590 intel_dp->link_bw = bws[clock];
591 intel_dp->lane_count = lane_count;
592 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800593 DRM_DEBUG_KMS("Display port link bw %02x lane "
594 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100595 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700596 adjusted_mode->clock);
597 return true;
598 }
599 }
600 }
Dave Airliefe27d532010-06-30 11:46:17 +1000601
Jesse Barnes4d926462010-10-07 16:01:07 -0700602 if (is_edp(intel_dp)) {
Dave Airliefe27d532010-06-30 11:46:17 +1000603 /* okay we failed just pick the highest */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100604 intel_dp->lane_count = max_lane_count;
605 intel_dp->link_bw = bws[max_clock];
606 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Dave Airliefe27d532010-06-30 11:46:17 +1000607 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
608 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100609 intel_dp->link_bw, intel_dp->lane_count,
Dave Airliefe27d532010-06-30 11:46:17 +1000610 adjusted_mode->clock);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100611
Dave Airliefe27d532010-06-30 11:46:17 +1000612 return true;
613 }
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100614
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615 return false;
616}
617
618struct intel_dp_m_n {
619 uint32_t tu;
620 uint32_t gmch_m;
621 uint32_t gmch_n;
622 uint32_t link_m;
623 uint32_t link_n;
624};
625
626static void
627intel_reduce_ratio(uint32_t *num, uint32_t *den)
628{
629 while (*num > 0xffffff || *den > 0xffffff) {
630 *num >>= 1;
631 *den >>= 1;
632 }
633}
634
635static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800636intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700637 int nlanes,
638 int pixel_clock,
639 int link_clock,
640 struct intel_dp_m_n *m_n)
641{
642 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800643 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644 m_n->gmch_n = link_clock * nlanes;
645 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
646 m_n->link_m = pixel_clock;
647 m_n->link_n = link_clock;
648 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
649}
650
651void
652intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
653 struct drm_display_mode *adjusted_mode)
654{
655 struct drm_device *dev = crtc->dev;
656 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800657 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Zhao Yakui36e83a12010-06-12 14:32:21 +0800660 int lane_count = 4, bpp = 24;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661 struct intel_dp_m_n m_n;
662
663 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700664 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700665 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800666 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200669 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700670 continue;
671
Chris Wilsonea5b2132010-08-04 13:50:23 +0100672 intel_dp = enc_to_intel_dp(encoder);
673 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
674 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700675 break;
676 } else if (is_edp(intel_dp)) {
677 lane_count = dev_priv->edp.lanes;
678 bpp = dev_priv->edp.bpp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679 break;
680 }
681 }
682
683 /*
684 * Compute the GMCH and Link ratios. The '3' here is
685 * the number of bytes_per_pixel post-LUT, which we always
686 * set up for 8-bits of R/G/B, or 3 bytes total.
687 */
Zhao Yakui36e83a12010-06-12 14:32:21 +0800688 intel_dp_compute_m_n(bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700689 mode->clock, adjusted_mode->clock, &m_n);
690
Eric Anholtc619eed2010-01-28 16:45:52 -0800691 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800692 if (intel_crtc->pipe == 0) {
693 I915_WRITE(TRANSA_DATA_M1,
694 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
695 m_n.gmch_m);
696 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
697 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
698 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
699 } else {
700 I915_WRITE(TRANSB_DATA_M1,
701 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
702 m_n.gmch_m);
703 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
704 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
705 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
706 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700707 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800708 if (intel_crtc->pipe == 0) {
709 I915_WRITE(PIPEA_GMCH_DATA_M,
710 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
711 m_n.gmch_m);
712 I915_WRITE(PIPEA_GMCH_DATA_N,
713 m_n.gmch_n);
714 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
715 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
716 } else {
717 I915_WRITE(PIPEB_GMCH_DATA_M,
718 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
719 m_n.gmch_m);
720 I915_WRITE(PIPEB_GMCH_DATA_N,
721 m_n.gmch_n);
722 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
723 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
724 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700725 }
726}
727
728static void
729intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
730 struct drm_display_mode *adjusted_mode)
731{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800732 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100734 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
736
Chris Wilsonea5b2132010-08-04 13:50:23 +0100737 intel_dp->DP = (DP_VOLTAGE_0_4 |
Adam Jackson9c9e7922010-04-05 17:57:59 -0400738 DP_PRE_EMPHASIS_0);
739
740 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741 intel_dp->DP |= DP_SYNC_HS_HIGH;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400742 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 intel_dp->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700744
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700745 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100746 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800747 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100748 intel_dp->DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700749
Chris Wilsonea5b2132010-08-04 13:50:23 +0100750 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700751 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100752 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700753 break;
754 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100755 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700756 break;
757 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100758 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759 break;
760 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100761 if (intel_dp->has_audio)
762 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763
Chris Wilsonea5b2132010-08-04 13:50:23 +0100764 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
765 intel_dp->link_configuration[0] = intel_dp->link_bw;
766 intel_dp->link_configuration[1] = intel_dp->lane_count;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700767
768 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400769 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700770 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100771 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
772 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
773 intel_dp->DP |= DP_ENHANCED_FRAMING;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774 }
775
Zhenyu Wange3421a12010-04-08 09:43:27 +0800776 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
777 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800779
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700780 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800781 /* don't miss out required setting for eDP */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100782 intel_dp->DP |= DP_PLL_ENABLE;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800783 if (adjusted_mode->clock < 200000)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100784 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800785 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800787 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788}
789
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700790/* Returns true if the panel was already on when called */
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700791static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -0700792{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700793 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -0700794 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700795 u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
Jesse Barnes9934c132010-07-22 13:18:19 -0700796
Chris Wilson913d8d12010-08-07 11:01:35 +0100797 if (I915_READ(PCH_PP_STATUS) & PP_ON)
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700798 return true;
Jesse Barnes9934c132010-07-22 13:18:19 -0700799
800 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700801
802 /* ILK workaround: disable reset around power sequence */
803 pp &= ~PANEL_POWER_RESET;
804 I915_WRITE(PCH_PP_CONTROL, pp);
805 POSTING_READ(PCH_PP_CONTROL);
806
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700807 pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
Jesse Barnes9934c132010-07-22 13:18:19 -0700808 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700809 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700810
Hette Visser27d64332010-09-24 10:51:30 +0100811 /* Ouch. We need to wait here for some panels, like Dell e6510
812 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
813 */
814 msleep(300);
815
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700816 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
817 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100818 DRM_ERROR("panel on wait timed out: 0x%08x\n",
819 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700820
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700821 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700822 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700823 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700824
825 return false;
Jesse Barnes9934c132010-07-22 13:18:19 -0700826}
827
828static void ironlake_edp_panel_off (struct drm_device *dev)
829{
830 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700831 u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
832 PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
Jesse Barnes9934c132010-07-22 13:18:19 -0700833
834 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700835
836 /* ILK workaround: disable reset around power sequence */
837 pp &= ~PANEL_POWER_RESET;
838 I915_WRITE(PCH_PP_CONTROL, pp);
839 POSTING_READ(PCH_PP_CONTROL);
840
Jesse Barnes9934c132010-07-22 13:18:19 -0700841 pp &= ~POWER_TARGET_ON;
842 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700843 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700844
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700845 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100846 DRM_ERROR("panel off wait timed out: 0x%08x\n",
847 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700848
Jesse Barnes3969c9c92010-09-08 12:42:03 -0700849 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700850 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700851 POSTING_READ(PCH_PP_CONTROL);
Hette Visser27d64332010-09-24 10:51:30 +0100852
853 /* Ouch. We need to wait here for some panels, like Dell e6510
854 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
855 */
856 msleep(300);
Jesse Barnes9934c132010-07-22 13:18:19 -0700857}
858
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500859static void ironlake_edp_backlight_on (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800860{
861 struct drm_i915_private *dev_priv = dev->dev_private;
862 u32 pp;
863
Zhao Yakui28c97732009-10-09 11:39:41 +0800864 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700865 /*
866 * If we enable the backlight right away following a panel power
867 * on, we may see slight flicker as the panel syncs with the eDP
868 * link. So delay a bit to make sure the image is solid before
869 * allowing it to appear.
870 */
871 msleep(300);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800872 pp = I915_READ(PCH_PP_CONTROL);
873 pp |= EDP_BLC_ENABLE;
874 I915_WRITE(PCH_PP_CONTROL, pp);
875}
876
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500877static void ironlake_edp_backlight_off (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 u32 pp;
881
Zhao Yakui28c97732009-10-09 11:39:41 +0800882 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800883 pp = I915_READ(PCH_PP_CONTROL);
884 pp &= ~EDP_BLC_ENABLE;
885 I915_WRITE(PCH_PP_CONTROL, pp);
886}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887
Jesse Barnesd240f202010-08-13 15:43:26 -0700888static void ironlake_edp_pll_on(struct drm_encoder *encoder)
889{
890 struct drm_device *dev = encoder->dev;
891 struct drm_i915_private *dev_priv = dev->dev_private;
892 u32 dpa_ctl;
893
894 DRM_DEBUG_KMS("\n");
895 dpa_ctl = I915_READ(DP_A);
896 dpa_ctl &= ~DP_PLL_ENABLE;
897 I915_WRITE(DP_A, dpa_ctl);
898}
899
900static void ironlake_edp_pll_off(struct drm_encoder *encoder)
901{
902 struct drm_device *dev = encoder->dev;
903 struct drm_i915_private *dev_priv = dev->dev_private;
904 u32 dpa_ctl;
905
906 dpa_ctl = I915_READ(DP_A);
907 dpa_ctl |= DP_PLL_ENABLE;
908 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +0100909 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -0700910 udelay(200);
911}
912
913static void intel_dp_prepare(struct drm_encoder *encoder)
914{
915 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
916 struct drm_device *dev = encoder->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
919
Jesse Barnes4d926462010-10-07 16:01:07 -0700920 if (is_edp(intel_dp)) {
Jesse Barnesd240f202010-08-13 15:43:26 -0700921 ironlake_edp_backlight_off(dev);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700922 ironlake_edp_panel_on(intel_dp);
923 if (!is_pch_edp(intel_dp))
924 ironlake_edp_pll_on(encoder);
925 else
926 ironlake_edp_pll_off(encoder);
Jesse Barnesd240f202010-08-13 15:43:26 -0700927 }
928 if (dp_reg & DP_PORT_EN)
929 intel_dp_link_down(intel_dp);
930}
931
932static void intel_dp_commit(struct drm_encoder *encoder)
933{
934 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
935 struct drm_device *dev = encoder->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -0700936
Jesse Barnes33a34e42010-09-08 12:42:02 -0700937 intel_dp_start_link_train(intel_dp);
938
Jesse Barnes4d926462010-10-07 16:01:07 -0700939 if (is_edp(intel_dp))
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700940 ironlake_edp_panel_on(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -0700941
942 intel_dp_complete_link_train(intel_dp);
943
Jesse Barnes4d926462010-10-07 16:01:07 -0700944 if (is_edp(intel_dp))
Jesse Barnesd240f202010-08-13 15:43:26 -0700945 ironlake_edp_backlight_on(dev);
946}
947
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948static void
949intel_dp_dpms(struct drm_encoder *encoder, int mode)
950{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100951 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800952 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100954 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955
956 if (mode != DRM_MODE_DPMS_ON) {
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700957 if (is_edp(intel_dp))
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700958 ironlake_edp_backlight_off(dev);
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700959 if (dp_reg & DP_PORT_EN)
960 intel_dp_link_down(intel_dp);
Jesse Barnes4d926462010-10-07 16:01:07 -0700961 if (is_edp(intel_dp))
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700962 ironlake_edp_panel_off(dev);
963 if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
Jesse Barnesd240f202010-08-13 15:43:26 -0700964 ironlake_edp_pll_off(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 } else {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800966 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes4d926462010-10-07 16:01:07 -0700967 if (is_edp(intel_dp))
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700968 ironlake_edp_panel_on(intel_dp);
969 intel_dp_start_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -0700970 intel_dp_complete_link_train(intel_dp);
Jesse Barnes4d926462010-10-07 16:01:07 -0700971 if (is_edp(intel_dp))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500972 ironlake_edp_backlight_on(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800973 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100975 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976}
977
978/*
979 * Fetch AUX CH registers 0x202 - 0x207 which contain
980 * link status information
981 */
982static bool
Jesse Barnes33a34e42010-09-08 12:42:02 -0700983intel_dp_get_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700984{
985 int ret;
986
Chris Wilsonea5b2132010-08-04 13:50:23 +0100987 ret = intel_dp_aux_native_read(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700988 DP_LANE0_1_STATUS,
Jesse Barnes33a34e42010-09-08 12:42:02 -0700989 intel_dp->link_status, DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700990 if (ret != DP_LINK_STATUS_SIZE)
991 return false;
992 return true;
993}
994
995static uint8_t
996intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
997 int r)
998{
999 return link_status[r - DP_LANE0_1_STATUS];
1000}
1001
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002static uint8_t
1003intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
1004 int lane)
1005{
1006 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1007 int s = ((lane & 1) ?
1008 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1009 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1010 uint8_t l = intel_dp_link_status(link_status, i);
1011
1012 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1013}
1014
1015static uint8_t
1016intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1017 int lane)
1018{
1019 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1020 int s = ((lane & 1) ?
1021 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1022 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1023 uint8_t l = intel_dp_link_status(link_status, i);
1024
1025 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1026}
1027
1028
1029#if 0
1030static char *voltage_names[] = {
1031 "0.4V", "0.6V", "0.8V", "1.2V"
1032};
1033static char *pre_emph_names[] = {
1034 "0dB", "3.5dB", "6dB", "9.5dB"
1035};
1036static char *link_train_names[] = {
1037 "pattern 1", "pattern 2", "idle", "off"
1038};
1039#endif
1040
1041/*
1042 * These are source-specific values; current Intel hardware supports
1043 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1044 */
1045#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1046
1047static uint8_t
1048intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1049{
1050 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1051 case DP_TRAIN_VOLTAGE_SWING_400:
1052 return DP_TRAIN_PRE_EMPHASIS_6;
1053 case DP_TRAIN_VOLTAGE_SWING_600:
1054 return DP_TRAIN_PRE_EMPHASIS_6;
1055 case DP_TRAIN_VOLTAGE_SWING_800:
1056 return DP_TRAIN_PRE_EMPHASIS_3_5;
1057 case DP_TRAIN_VOLTAGE_SWING_1200:
1058 default:
1059 return DP_TRAIN_PRE_EMPHASIS_0;
1060 }
1061}
1062
1063static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001064intel_get_adjust_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001065{
1066 uint8_t v = 0;
1067 uint8_t p = 0;
1068 int lane;
1069
Jesse Barnes33a34e42010-09-08 12:42:02 -07001070 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1071 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1072 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001073
1074 if (this_v > v)
1075 v = this_v;
1076 if (this_p > p)
1077 p = this_p;
1078 }
1079
1080 if (v >= I830_DP_VOLTAGE_MAX)
1081 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1082
1083 if (p >= intel_dp_pre_emphasis_max(v))
1084 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1085
1086 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001087 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001088}
1089
1090static uint32_t
1091intel_dp_signal_levels(uint8_t train_set, int lane_count)
1092{
1093 uint32_t signal_levels = 0;
1094
1095 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1096 case DP_TRAIN_VOLTAGE_SWING_400:
1097 default:
1098 signal_levels |= DP_VOLTAGE_0_4;
1099 break;
1100 case DP_TRAIN_VOLTAGE_SWING_600:
1101 signal_levels |= DP_VOLTAGE_0_6;
1102 break;
1103 case DP_TRAIN_VOLTAGE_SWING_800:
1104 signal_levels |= DP_VOLTAGE_0_8;
1105 break;
1106 case DP_TRAIN_VOLTAGE_SWING_1200:
1107 signal_levels |= DP_VOLTAGE_1_2;
1108 break;
1109 }
1110 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1111 case DP_TRAIN_PRE_EMPHASIS_0:
1112 default:
1113 signal_levels |= DP_PRE_EMPHASIS_0;
1114 break;
1115 case DP_TRAIN_PRE_EMPHASIS_3_5:
1116 signal_levels |= DP_PRE_EMPHASIS_3_5;
1117 break;
1118 case DP_TRAIN_PRE_EMPHASIS_6:
1119 signal_levels |= DP_PRE_EMPHASIS_6;
1120 break;
1121 case DP_TRAIN_PRE_EMPHASIS_9_5:
1122 signal_levels |= DP_PRE_EMPHASIS_9_5;
1123 break;
1124 }
1125 return signal_levels;
1126}
1127
Zhenyu Wange3421a12010-04-08 09:43:27 +08001128/* Gen6's DP voltage swing and pre-emphasis control */
1129static uint32_t
1130intel_gen6_edp_signal_levels(uint8_t train_set)
1131{
1132 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1133 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1134 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1135 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1136 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1137 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1138 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1139 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1140 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1141 default:
1142 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1143 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1144 }
1145}
1146
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001147static uint8_t
1148intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1149 int lane)
1150{
1151 int i = DP_LANE0_1_STATUS + (lane >> 1);
1152 int s = (lane & 1) * 4;
1153 uint8_t l = intel_dp_link_status(link_status, i);
1154
1155 return (l >> s) & 0xf;
1156}
1157
1158/* Check for clock recovery is done on all channels */
1159static bool
1160intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1161{
1162 int lane;
1163 uint8_t lane_status;
1164
1165 for (lane = 0; lane < lane_count; lane++) {
1166 lane_status = intel_get_lane_status(link_status, lane);
1167 if ((lane_status & DP_LANE_CR_DONE) == 0)
1168 return false;
1169 }
1170 return true;
1171}
1172
1173/* Check to see if channel eq is done on all channels */
1174#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1175 DP_LANE_CHANNEL_EQ_DONE|\
1176 DP_LANE_SYMBOL_LOCKED)
1177static bool
Jesse Barnes33a34e42010-09-08 12:42:02 -07001178intel_channel_eq_ok(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001179{
1180 uint8_t lane_align;
1181 uint8_t lane_status;
1182 int lane;
1183
Jesse Barnes33a34e42010-09-08 12:42:02 -07001184 lane_align = intel_dp_link_status(intel_dp->link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001185 DP_LANE_ALIGN_STATUS_UPDATED);
1186 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1187 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001188 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1189 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1191 return false;
1192 }
1193 return true;
1194}
1195
1196static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001197intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001198 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001199 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001200{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001201 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001202 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001203 int ret;
1204
Chris Wilsonea5b2132010-08-04 13:50:23 +01001205 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1206 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207
Chris Wilsonea5b2132010-08-04 13:50:23 +01001208 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001209 DP_TRAINING_PATTERN_SET,
1210 dp_train_pat);
1211
Chris Wilsonea5b2132010-08-04 13:50:23 +01001212 ret = intel_dp_aux_native_write(intel_dp,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001213 DP_TRAINING_LANE0_SET,
1214 intel_dp->train_set, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001215 if (ret != 4)
1216 return false;
1217
1218 return true;
1219}
1220
Jesse Barnes33a34e42010-09-08 12:42:02 -07001221/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001222static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001223intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001224{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001225 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001227 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001228 int i;
1229 uint8_t voltage;
1230 bool clock_recovery = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001231 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001232 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001233 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001234
Keith Packardb99a9d92010-10-03 00:33:05 -07001235 /* Enable output, wait for it to become active */
1236 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1237 POSTING_READ(intel_dp->output_reg);
1238 intel_wait_for_vblank(dev, intel_crtc->pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001239
1240 /* Write the link configuration data */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001241 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1242 intel_dp->link_configuration,
1243 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244
1245 DP |= DP_PORT_EN;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001246 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001247 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1248 else
1249 DP &= ~DP_LINK_TRAIN_MASK;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001250 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001251 voltage = 0xff;
1252 tries = 0;
1253 clock_recovery = false;
1254 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001255 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001256 uint32_t signal_levels;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001257 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001258 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001259 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1260 } else {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001261 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001262 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1263 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001265 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001266 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1267 else
1268 reg = DP | DP_LINK_TRAIN_PAT_1;
1269
Chris Wilsonea5b2132010-08-04 13:50:23 +01001270 if (!intel_dp_set_link_train(intel_dp, reg,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001271 DP_TRAINING_PATTERN_1))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001272 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001273 /* Set training pattern 1 */
1274
1275 udelay(100);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001276 if (!intel_dp_get_link_status(intel_dp))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001277 break;
1278
Jesse Barnes33a34e42010-09-08 12:42:02 -07001279 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001280 clock_recovery = true;
1281 break;
1282 }
1283
1284 /* Check to see if we've tried the max voltage */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001285 for (i = 0; i < intel_dp->lane_count; i++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001286 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001287 break;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001288 if (i == intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001289 break;
1290
1291 /* Check to see if we've tried the same voltage 5 times */
Jesse Barnes33a34e42010-09-08 12:42:02 -07001292 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293 ++tries;
1294 if (tries == 5)
1295 break;
1296 } else
1297 tries = 0;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001298 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001299
Jesse Barnes33a34e42010-09-08 12:42:02 -07001300 /* Compute new intel_dp->train_set as requested by target */
1301 intel_get_adjust_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001302 }
1303
Jesse Barnes33a34e42010-09-08 12:42:02 -07001304 intel_dp->DP = DP;
1305}
1306
1307static void
1308intel_dp_complete_link_train(struct intel_dp *intel_dp)
1309{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001310 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001311 struct drm_i915_private *dev_priv = dev->dev_private;
1312 bool channel_eq = false;
1313 int tries;
1314 u32 reg;
1315 uint32_t DP = intel_dp->DP;
1316
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001317 /* channel equalization */
1318 tries = 0;
1319 channel_eq = false;
1320 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001321 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001322 uint32_t signal_levels;
1323
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001324 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001325 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001326 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1327 } else {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001328 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001329 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1330 }
1331
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001332 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001333 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1334 else
1335 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001336
1337 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001338 if (!intel_dp_set_link_train(intel_dp, reg,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001339 DP_TRAINING_PATTERN_2))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001340 break;
1341
1342 udelay(400);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001343 if (!intel_dp_get_link_status(intel_dp))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001344 break;
1345
Jesse Barnes33a34e42010-09-08 12:42:02 -07001346 if (intel_channel_eq_ok(intel_dp)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001347 channel_eq = true;
1348 break;
1349 }
1350
1351 /* Try 5 times */
1352 if (tries > 5)
1353 break;
1354
Jesse Barnes33a34e42010-09-08 12:42:02 -07001355 /* Compute new intel_dp->train_set as requested by target */
1356 intel_get_adjust_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001357 ++tries;
1358 }
1359
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001360 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001361 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1362 else
1363 reg = DP | DP_LINK_TRAIN_OFF;
1364
Chris Wilsonea5b2132010-08-04 13:50:23 +01001365 I915_WRITE(intel_dp->output_reg, reg);
1366 POSTING_READ(intel_dp->output_reg);
1367 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001368 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1369}
1370
1371static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001372intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001373{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001374 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001375 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001376 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001377
Zhao Yakui28c97732009-10-09 11:39:41 +08001378 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001379
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001380 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001381 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001382 I915_WRITE(intel_dp->output_reg, DP);
1383 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001384 udelay(100);
1385 }
1386
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001387 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001388 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001389 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001390 } else {
1391 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001392 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001393 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001394 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001395
Chris Wilsonfe255d02010-09-11 21:37:48 +01001396 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001397
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001398 if (is_edp(intel_dp))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001399 DP |= DP_LINK_TRAIN_OFF;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001400 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1401 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001402}
1403
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404/*
1405 * According to DP spec
1406 * 5.1.2:
1407 * 1. Read DPCD
1408 * 2. Configure link according to Receiver Capabilities
1409 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1410 * 4. Check link status on receipt of hot-plug interrupt
1411 */
1412
1413static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001414intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001415{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001416 if (!intel_dp->base.base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001417 return;
1418
Jesse Barnes33a34e42010-09-08 12:42:02 -07001419 if (!intel_dp_get_link_status(intel_dp)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001420 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001421 return;
1422 }
1423
Jesse Barnes33a34e42010-09-08 12:42:02 -07001424 if (!intel_channel_eq_ok(intel_dp)) {
1425 intel_dp_start_link_train(intel_dp);
1426 intel_dp_complete_link_train(intel_dp);
1427 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001428}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001429
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001430static enum drm_connector_status
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001431ironlake_dp_detect(struct drm_connector *connector)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001432{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001433 struct intel_dp *intel_dp = intel_attached_dp(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001434 enum drm_connector_status status;
1435
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001436 /* Can't disconnect eDP */
Jesse Barnes4d926462010-10-07 16:01:07 -07001437 if (is_edp(intel_dp))
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001438 return connector_status_connected;
1439
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001440 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001441 if (intel_dp_aux_native_read(intel_dp,
1442 0x000, intel_dp->dpcd,
1443 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001444 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001445 if (intel_dp->dpcd[0] != 0)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001446 status = connector_status_connected;
1447 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001448 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1449 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001450 return status;
1451}
1452
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001453/**
1454 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1455 *
1456 * \return true if DP port is connected.
1457 * \return false if DP port is disconnected.
1458 */
1459static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001460intel_dp_detect(struct drm_connector *connector, bool force)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001461{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001462 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001463 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001464 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001465 uint32_t temp, bit;
1466 enum drm_connector_status status;
1467
Chris Wilsonea5b2132010-08-04 13:50:23 +01001468 intel_dp->has_audio = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001469
Eric Anholtc619eed2010-01-28 16:45:52 -08001470 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001471 return ironlake_dp_detect(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001472
Chris Wilsonea5b2132010-08-04 13:50:23 +01001473 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001474 case DP_B:
1475 bit = DPB_HOTPLUG_INT_STATUS;
1476 break;
1477 case DP_C:
1478 bit = DPC_HOTPLUG_INT_STATUS;
1479 break;
1480 case DP_D:
1481 bit = DPD_HOTPLUG_INT_STATUS;
1482 break;
1483 default:
1484 return connector_status_unknown;
1485 }
1486
1487 temp = I915_READ(PORT_HOTPLUG_STAT);
1488
1489 if ((temp & bit) == 0)
1490 return connector_status_disconnected;
1491
1492 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001493 if (intel_dp_aux_native_read(intel_dp,
1494 0x000, intel_dp->dpcd,
1495 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001496 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001497 if (intel_dp->dpcd[0] != 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001498 status = connector_status_connected;
1499 }
1500 return status;
1501}
1502
1503static int intel_dp_get_modes(struct drm_connector *connector)
1504{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001505 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001506 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001507 struct drm_i915_private *dev_priv = dev->dev_private;
1508 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509
1510 /* We should parse the EDID data and find out if it has an audio sink
1511 */
1512
Chris Wilsonf899fc62010-07-20 15:44:45 -07001513 ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01001514 if (ret) {
Jesse Barnes4d926462010-10-07 16:01:07 -07001515 if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01001516 struct drm_display_mode *newmode;
1517 list_for_each_entry(newmode, &connector->probed_modes,
1518 head) {
1519 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1520 dev_priv->panel_fixed_mode =
1521 drm_mode_duplicate(dev, newmode);
1522 break;
1523 }
1524 }
1525 }
1526
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001527 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01001528 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001529
1530 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07001531 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001532 if (dev_priv->panel_fixed_mode != NULL) {
1533 struct drm_display_mode *mode;
1534 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1535 drm_mode_probed_add(connector, mode);
1536 return 1;
1537 }
1538 }
1539 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001540}
1541
1542static void
1543intel_dp_destroy (struct drm_connector *connector)
1544{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001545 drm_sysfs_connector_remove(connector);
1546 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001547 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001548}
1549
Daniel Vetter24d05922010-08-20 18:08:28 +02001550static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1551{
1552 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1553
1554 i2c_del_adapter(&intel_dp->adapter);
1555 drm_encoder_cleanup(encoder);
1556 kfree(intel_dp);
1557}
1558
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001559static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1560 .dpms = intel_dp_dpms,
1561 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07001562 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001563 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07001564 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565};
1566
1567static const struct drm_connector_funcs intel_dp_connector_funcs = {
1568 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001569 .detect = intel_dp_detect,
1570 .fill_modes = drm_helper_probe_single_connector_modes,
1571 .destroy = intel_dp_destroy,
1572};
1573
1574static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1575 .get_modes = intel_dp_get_modes,
1576 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001577 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001578};
1579
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001580static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02001581 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001582};
1583
Chris Wilson995b6762010-08-20 13:23:26 +01001584static void
Eric Anholt21d40d32010-03-25 11:11:14 -07001585intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07001586{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001587 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07001588
Chris Wilsonea5b2132010-08-04 13:50:23 +01001589 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1590 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07001591}
1592
Zhenyu Wange3421a12010-04-08 09:43:27 +08001593/* Return which DP Port should be selected for Transcoder DP control */
1594int
1595intel_trans_dp_port_sel (struct drm_crtc *crtc)
1596{
1597 struct drm_device *dev = crtc->dev;
1598 struct drm_mode_config *mode_config = &dev->mode_config;
1599 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001600
1601 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001602 struct intel_dp *intel_dp;
1603
Dan Carpenterd8201ab2010-05-07 10:39:00 +02001604 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08001605 continue;
1606
Chris Wilsonea5b2132010-08-04 13:50:23 +01001607 intel_dp = enc_to_intel_dp(encoder);
1608 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1609 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001610 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001611
Zhenyu Wange3421a12010-04-08 09:43:27 +08001612 return -1;
1613}
1614
Zhao Yakui36e83a12010-06-12 14:32:21 +08001615/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04001616bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08001617{
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 struct child_device_config *p_child;
1620 int i;
1621
1622 if (!dev_priv->child_dev_num)
1623 return false;
1624
1625 for (i = 0; i < dev_priv->child_dev_num; i++) {
1626 p_child = dev_priv->child_dev + i;
1627
1628 if (p_child->dvo_port == PORT_IDPD &&
1629 p_child->device_type == DEVICE_TYPE_eDP)
1630 return true;
1631 }
1632 return false;
1633}
1634
Keith Packardc8110e52009-05-06 11:51:10 -07001635void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001636intel_dp_init(struct drm_device *dev, int output_reg)
1637{
1638 struct drm_i915_private *dev_priv = dev->dev_private;
1639 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001640 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07001641 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001642 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001643 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04001644 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001645
Chris Wilsonea5b2132010-08-04 13:50:23 +01001646 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1647 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001648 return;
1649
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001650 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1651 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001652 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001653 return;
1654 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001655 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001656
Chris Wilsonea5b2132010-08-04 13:50:23 +01001657 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04001658 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01001659 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04001660
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001661 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04001662 type = DRM_MODE_CONNECTOR_eDP;
1663 intel_encoder->type = INTEL_OUTPUT_EDP;
1664 } else {
1665 type = DRM_MODE_CONNECTOR_DisplayPort;
1666 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1667 }
1668
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001669 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04001670 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001671 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1672
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001673 connector->polled = DRM_CONNECTOR_POLL_HPD;
1674
Zhao Yakui652af9d2009-12-02 10:03:33 +08001675 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07001676 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001677 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07001678 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001679 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07001680 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08001681
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001682 if (is_edp(intel_dp))
Eric Anholt21d40d32010-03-25 11:11:14 -07001683 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08001684
Eric Anholt21d40d32010-03-25 11:11:14 -07001685 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686 connector->interlace_allowed = true;
1687 connector->doublescan_allowed = 0;
1688
Chris Wilsonea5b2132010-08-04 13:50:23 +01001689 intel_dp->output_reg = output_reg;
1690 intel_dp->has_audio = false;
1691 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001692
Chris Wilson4ef69c72010-09-09 15:14:28 +01001693 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001695 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001696
Chris Wilsondf0e9242010-09-09 16:20:55 +01001697 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001698 drm_sysfs_connector_add(connector);
1699
1700 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001701 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001702 case DP_A:
1703 name = "DPDDC-A";
1704 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001705 case DP_B:
1706 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001707 dev_priv->hotplug_supported_mask |=
1708 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001709 name = "DPDDC-B";
1710 break;
1711 case DP_C:
1712 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001713 dev_priv->hotplug_supported_mask |=
1714 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001715 name = "DPDDC-C";
1716 break;
1717 case DP_D:
1718 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001719 dev_priv->hotplug_supported_mask |=
1720 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001721 name = "DPDDC-D";
1722 break;
1723 }
1724
Chris Wilsonea5b2132010-08-04 13:50:23 +01001725 intel_dp_i2c_init(intel_dp, intel_connector, name);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001726
Eric Anholt21d40d32010-03-25 11:11:14 -07001727 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001728
Jesse Barnes4d926462010-10-07 16:01:07 -07001729 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001730 /* initialize panel mode from VBT if available for eDP */
1731 if (dev_priv->lfp_lvds_vbt_mode) {
1732 dev_priv->panel_fixed_mode =
1733 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1734 if (dev_priv->panel_fixed_mode) {
1735 dev_priv->panel_fixed_mode->type |=
1736 DRM_MODE_TYPE_PREFERRED;
1737 }
1738 }
1739 }
1740
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001741 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1742 * 0xd. Failure to do so will result in spurious interrupts being
1743 * generated on the port when a cable is not attached.
1744 */
1745 if (IS_G4X(dev) && !IS_GM45(dev)) {
1746 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1747 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1748 }
1749}