blob: 081eb36871907110f33eacb023e8e9990ae31960 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119
Dave Airlie0e32b392014-05-02 14:02:48 +1000120int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Daniel Vetter36008362013-03-27 00:44:59 +0100212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800242void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 if (index)
701 return 0;
702
703 if (intel_dig_port->port == PORT_A) {
704 if (IS_GEN6(dev) || IS_GEN7(dev))
705 return 200; /* SNB & IVB eDP input clock at 400Mhz */
706 else
707 return 225; /* eDP input clock at 450Mhz */
708 } else {
709 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
710 }
711}
712
713static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714{
715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
716 struct drm_device *dev = intel_dig_port->base.base.dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 if (index)
721 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000722 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
724 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100725 switch (index) {
726 case 0: return 63;
727 case 1: return 72;
728 default: return 0;
729 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300732 }
733}
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
736{
737 return index ? 0 : 100;
738}
739
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000740static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
741{
742 /*
743 * SKL doesn't need us to program the AUX clock divider (Hardware will
744 * derive the clock from CDCLK automatically). We still implement the
745 * get_aux_clock_divider vfunc to plug-in into the existing code.
746 */
747 return index ? 0 : 1;
748}
749
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
751 bool has_aux_irq,
752 int send_bytes,
753 uint32_t aux_clock_divider)
754{
755 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
756 struct drm_device *dev = intel_dig_port->base.base.dev;
757 uint32_t precharge, timeout;
758
759 if (IS_GEN6(dev))
760 precharge = 3;
761 else
762 precharge = 5;
763
764 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
765 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
766 else
767 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
768
769 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
776 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778}
779
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000780static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
781 bool has_aux_irq,
782 int send_bytes,
783 uint32_t unused)
784{
785 return DP_AUX_CH_CTL_SEND_BUSY |
786 DP_AUX_CH_CTL_DONE |
787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
789 DP_AUX_CH_CTL_TIME_OUT_1600us |
790 DP_AUX_CH_CTL_RECEIVE_ERROR |
791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
793}
794
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200797 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 uint8_t *recv, int recv_size)
799{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300803 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100805 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100809 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200810 bool vdd;
811
Ville Syrjälä773538e82014-09-04 14:54:56 +0300812 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300813
Ville Syrjälä72c35002014-08-18 22:16:00 +0300814 /*
815 * We will be called with VDD already enabled for dpcd/edid/oui reads.
816 * In such cases we want to leave VDD enabled and it's up to upper layers
817 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
818 * ourselves.
819 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300820 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100821
822 /* dp aux is extremely sensitive to irq latency, hence request the
823 * lowest possible wakeup latency and so prevent the cpu from going into
824 * deep sleep states.
825 */
826 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827
Keith Packard9b984da2011-09-19 13:54:47 -0700828 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800829
Paulo Zanonic67a4702013-08-19 13:18:09 -0300830 intel_aux_display_runtime_get(dev_priv);
831
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 /* Try to wait for any previous AUX channel activity */
833 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100834 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700835 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
836 break;
837 msleep(1);
838 }
839
840 if (try == 3) {
841 WARN(1, "dp_aux_ch not started status 0x%08x\n",
842 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843 ret = -EBUSY;
844 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100845 }
846
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847 /* Only 5 data registers! */
848 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
849 ret = -E2BIG;
850 goto out;
851 }
852
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000853 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000854 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
855 has_aux_irq,
856 send_bytes,
857 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Must try at least 3 times according to DP spec */
860 for (try = 0; try < 5; try++) {
861 /* Load the send data into the aux channel data registers */
862 for (i = 0; i < send_bytes; i += 4)
863 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800864 intel_dp_pack_aux(send + i,
865 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000868 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400871
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 /* Clear done status and any errors */
873 I915_WRITE(ch_ctl,
874 status |
875 DP_AUX_CH_CTL_DONE |
876 DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
880 DP_AUX_CH_CTL_RECEIVE_ERROR))
881 continue;
882 if (status & DP_AUX_CH_CTL_DONE)
883 break;
884 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 break;
887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
895 /* Check for timeout or receive error.
896 * Timeouts occur when the sink is not connected
897 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700899 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100900 ret = -EIO;
901 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903
904 /* Timeouts occur when the device isn't connected, so they're
905 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800907 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 ret = -ETIMEDOUT;
909 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 }
911
912 /* Unload any bytes sent back from the other side */
913 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
914 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915 if (recv_bytes > recv_size)
916 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400917
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100918 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_unpack_aux(I915_READ(ch_data + i),
920 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 ret = recv_bytes;
923out:
924 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300925 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926
Jani Nikula884f19e2014-03-14 16:51:14 +0200927 if (vdd)
928 edp_panel_vdd_off(intel_dp, false);
929
Ville Syrjälä773538e82014-09-04 14:54:56 +0300930 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300931
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933}
934
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300935#define BARE_ADDRESS_SIZE 3
936#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937static ssize_t
938intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
941 uint8_t txbuf[20], rxbuf[20];
942 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Jani Nikula9d1a1032014-03-14 16:51:15 +0200945 txbuf[0] = msg->request << 4;
946 txbuf[1] = msg->address >> 8;
947 txbuf[2] = msg->address & 0xff;
948 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300949
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950 switch (msg->request & ~DP_AUX_I2C_MOT) {
951 case DP_AUX_NATIVE_WRITE:
952 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300953 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 if (WARN_ON(txsize > 20))
957 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
962 if (ret > 0) {
963 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 /* Return payload size. */
966 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 break;
969
970 case DP_AUX_NATIVE_READ:
971 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300972 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 rxsize = msg->size + 1;
974
975 if (WARN_ON(rxsize > 20))
976 return -E2BIG;
977
978 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
979 if (ret > 0) {
980 msg->reply = rxbuf[0] >> 4;
981 /*
982 * Assume happy day, and copy the data. The caller is
983 * expected to check msg->reply before touching it.
984 *
985 * Return payload size.
986 */
987 ret--;
988 memcpy(msg->buffer, rxbuf + 1, ret);
989 }
990 break;
991
992 default:
993 ret = -EINVAL;
994 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200996
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998}
999
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000static void
1001intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001004 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1005 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001006 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001007 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008
Jani Nikula33ad6622014-03-14 16:51:16 +02001009 switch (port) {
1010 case PORT_A:
1011 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001012 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001013 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 case PORT_B:
1015 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001016 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001017 break;
1018 case PORT_C:
1019 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001020 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001021 break;
1022 case PORT_D:
1023 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001024 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001025 break;
1026 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001028 }
1029
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001030 /*
1031 * The AUX_CTL register is usually DP_CTL + 0x10.
1032 *
1033 * On Haswell and Broadwell though:
1034 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1035 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1036 *
1037 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1038 */
1039 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001041
Jani Nikula0b998362014-03-14 16:51:17 +02001042 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001043 intel_dp->aux.dev = dev->dev;
1044 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001045
Jani Nikula0b998362014-03-14 16:51:17 +02001046 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1047 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001049 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001050 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001051 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001052 name, ret);
1053 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001054 }
David Flynn8316f332010-12-08 16:10:21 +00001055
Jani Nikula0b998362014-03-14 16:51:17 +02001056 ret = sysfs_create_link(&connector->base.kdev->kobj,
1057 &intel_dp->aux.ddc.dev.kobj,
1058 intel_dp->aux.ddc.dev.kobj.name);
1059 if (ret < 0) {
1060 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001061 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001062 }
1063}
1064
Imre Deak80f65de2014-02-11 17:12:49 +02001065static void
1066intel_dp_connector_unregister(struct intel_connector *intel_connector)
1067{
1068 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1069
Dave Airlie0e32b392014-05-02 14:02:48 +10001070 if (!intel_connector->mst_port)
1071 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1072 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001073 intel_connector_unregister(intel_connector);
1074}
1075
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001076static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001077skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_bw)
Damien Lespiau5416d872014-11-14 17:24:33 +00001078{
1079 u32 ctrl1;
1080
1081 pipe_config->ddi_pll_sel = SKL_DPLL0;
1082 pipe_config->dpll_hw_state.cfgcr1 = 0;
1083 pipe_config->dpll_hw_state.cfgcr2 = 0;
1084
1085 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1086 switch (link_bw) {
1087 case DP_LINK_BW_1_62:
1088 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1089 SKL_DPLL0);
1090 break;
1091 case DP_LINK_BW_2_7:
1092 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1093 SKL_DPLL0);
1094 break;
1095 case DP_LINK_BW_5_4:
1096 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1097 SKL_DPLL0);
1098 break;
1099 }
1100 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1101}
1102
1103static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001104hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001105{
1106 switch (link_bw) {
1107 case DP_LINK_BW_1_62:
1108 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1109 break;
1110 case DP_LINK_BW_2_7:
1111 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1112 break;
1113 case DP_LINK_BW_5_4:
1114 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1115 break;
1116 }
1117}
1118
1119static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001120intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001121 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001122{
1123 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001124 const struct dp_link_dpll *divisor = NULL;
1125 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001126
1127 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001128 divisor = gen4_dpll;
1129 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001130 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001131 divisor = pch_dpll;
1132 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001133 } else if (IS_CHERRYVIEW(dev)) {
1134 divisor = chv_dpll;
1135 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001136 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001137 divisor = vlv_dpll;
1138 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001139 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001140
1141 if (divisor && count) {
1142 for (i = 0; i < count; i++) {
1143 if (link_bw == divisor[i].link_bw) {
1144 pipe_config->dpll = divisor[i].dpll;
1145 pipe_config->clock_set = true;
1146 break;
1147 }
1148 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001149 }
1150}
1151
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001152bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001153intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001154 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001155{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001156 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001157 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001158 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001159 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001160 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001161 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001162 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001163 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001164 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001165 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001166 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001167 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001168 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001169 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001170 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001171 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172
Imre Deakbc7d38a2013-05-16 14:40:36 +03001173 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001174 pipe_config->has_pch_encoder = true;
1175
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001176 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001177 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001178 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001179
Jani Nikuladd06f902012-10-19 14:51:50 +03001180 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1181 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1182 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001183 if (!HAS_PCH_SPLIT(dev))
1184 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1185 intel_connector->panel.fitting_mode);
1186 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001187 intel_pch_panel_fitting(intel_crtc, pipe_config,
1188 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001189 }
1190
Daniel Vettercb1793c2012-06-04 18:39:21 +02001191 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001192 return false;
1193
Daniel Vetter083f9562012-04-20 20:23:49 +02001194 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1195 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001196 max_lane_count, bws[max_clock],
1197 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001198
Daniel Vetter36008362013-03-27 00:44:59 +01001199 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1200 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001201 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001202 if (is_edp(intel_dp)) {
1203 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1204 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1205 dev_priv->vbt.edp_bpp);
1206 bpp = dev_priv->vbt.edp_bpp;
1207 }
1208
Jani Nikula344c5bb2014-09-09 11:25:13 +03001209 /*
1210 * Use the maximum clock and number of lanes the eDP panel
1211 * advertizes being capable of. The panels are generally
1212 * designed to support only a single clock and lane
1213 * configuration, and typically these values correspond to the
1214 * native resolution of the panel.
1215 */
1216 min_lane_count = max_lane_count;
1217 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001218 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001219
Daniel Vetter36008362013-03-27 00:44:59 +01001220 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001221 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1222 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001223
Dave Airliec6930992014-07-14 11:04:39 +10001224 for (clock = min_clock; clock <= max_clock; clock++) {
1225 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001226 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1227 link_avail = intel_dp_max_data_rate(link_clock,
1228 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001229
Daniel Vetter36008362013-03-27 00:44:59 +01001230 if (mode_rate <= link_avail) {
1231 goto found;
1232 }
1233 }
1234 }
1235 }
1236
1237 return false;
1238
1239found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001240 if (intel_dp->color_range_auto) {
1241 /*
1242 * See:
1243 * CEA-861-E - 5.1 Default Encoding Parameters
1244 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1245 */
Thierry Reding18316c82012-12-20 15:41:44 +01001246 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001247 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1248 else
1249 intel_dp->color_range = 0;
1250 }
1251
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001252 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001253 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001254
Daniel Vetter36008362013-03-27 00:44:59 +01001255 intel_dp->link_bw = bws[clock];
1256 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001257 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001258 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001259
Daniel Vetter36008362013-03-27 00:44:59 +01001260 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1261 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001262 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001263 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1264 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001265
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001266 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001267 adjusted_mode->crtc_clock,
1268 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001269 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001270
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301271 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301272 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001273 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301274 intel_link_compute_m_n(bpp, lane_count,
1275 intel_connector->panel.downclock_mode->clock,
1276 pipe_config->port_clock,
1277 &pipe_config->dp_m2_n2);
1278 }
1279
Damien Lespiau5416d872014-11-14 17:24:33 +00001280 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1281 skl_edp_set_pll_config(pipe_config, intel_dp->link_bw);
1282 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001283 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1284 else
1285 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001286
Daniel Vetter36008362013-03-27 00:44:59 +01001287 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001288}
1289
Daniel Vetter7c62a162013-06-01 17:16:20 +02001290static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001291{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001292 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1293 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1294 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001295 struct drm_i915_private *dev_priv = dev->dev_private;
1296 u32 dpa_ctl;
1297
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001298 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1299 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001300 dpa_ctl = I915_READ(DP_A);
1301 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1302
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001303 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001304 /* For a long time we've carried around a ILK-DevA w/a for the
1305 * 160MHz clock. If we're really unlucky, it's still required.
1306 */
1307 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001308 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001309 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001310 } else {
1311 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001312 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001313 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001314
Daniel Vetterea9b6002012-11-29 15:59:31 +01001315 I915_WRITE(DP_A, dpa_ctl);
1316
1317 POSTING_READ(DP_A);
1318 udelay(500);
1319}
1320
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001321static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001322{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001323 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001324 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001325 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001326 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001327 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001328 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001329
Keith Packard417e8222011-11-01 19:54:11 -07001330 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001331 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001332 *
1333 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001334 * SNB CPU
1335 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001336 * CPT PCH
1337 *
1338 * IBX PCH and CPU are the same for almost everything,
1339 * except that the CPU DP PLL is configured in this
1340 * register
1341 *
1342 * CPT PCH is quite different, having many bits moved
1343 * to the TRANS_DP_CTL register instead. That
1344 * configuration happens (oddly) in ironlake_pch_enable
1345 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001346
Keith Packard417e8222011-11-01 19:54:11 -07001347 /* Preserve the BIOS-computed detected bit. This is
1348 * supposed to be read-only.
1349 */
1350 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001351
Keith Packard417e8222011-11-01 19:54:11 -07001352 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001353 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001354 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001355
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001356 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001357 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001358
Keith Packard417e8222011-11-01 19:54:11 -07001359 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001360
Imre Deakbc7d38a2013-05-16 14:40:36 +03001361 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001362 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1363 intel_dp->DP |= DP_SYNC_HS_HIGH;
1364 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1365 intel_dp->DP |= DP_SYNC_VS_HIGH;
1366 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1367
Jani Nikula6aba5b62013-10-04 15:08:10 +03001368 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001369 intel_dp->DP |= DP_ENHANCED_FRAMING;
1370
Daniel Vetter7c62a162013-06-01 17:16:20 +02001371 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001372 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001373 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001374 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001375
1376 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1377 intel_dp->DP |= DP_SYNC_HS_HIGH;
1378 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1379 intel_dp->DP |= DP_SYNC_VS_HIGH;
1380 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1381
Jani Nikula6aba5b62013-10-04 15:08:10 +03001382 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001383 intel_dp->DP |= DP_ENHANCED_FRAMING;
1384
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001385 if (!IS_CHERRYVIEW(dev)) {
1386 if (crtc->pipe == 1)
1387 intel_dp->DP |= DP_PIPEB_SELECT;
1388 } else {
1389 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1390 }
Keith Packard417e8222011-11-01 19:54:11 -07001391 } else {
1392 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001393 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001394}
1395
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001396#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1397#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001398
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001399#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1400#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001401
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001402#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1403#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001404
Daniel Vetter4be73782014-01-17 14:39:48 +01001405static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001406 u32 mask,
1407 u32 value)
1408{
Paulo Zanoni30add222012-10-26 19:05:45 -02001409 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001410 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001411 u32 pp_stat_reg, pp_ctrl_reg;
1412
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001413 lockdep_assert_held(&dev_priv->pps_mutex);
1414
Jani Nikulabf13e812013-09-06 07:40:05 +03001415 pp_stat_reg = _pp_stat_reg(intel_dp);
1416 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001417
1418 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001419 mask, value,
1420 I915_READ(pp_stat_reg),
1421 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001422
Jesse Barnes453c5422013-03-28 09:55:41 -07001423 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001424 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001425 I915_READ(pp_stat_reg),
1426 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001427 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001428
1429 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001430}
1431
Daniel Vetter4be73782014-01-17 14:39:48 +01001432static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001433{
1434 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001435 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001436}
1437
Daniel Vetter4be73782014-01-17 14:39:48 +01001438static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001439{
Keith Packardbd943152011-09-18 23:09:52 -07001440 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001441 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001442}
Keith Packardbd943152011-09-18 23:09:52 -07001443
Daniel Vetter4be73782014-01-17 14:39:48 +01001444static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001445{
1446 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001447
1448 /* When we disable the VDD override bit last we have to do the manual
1449 * wait. */
1450 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1451 intel_dp->panel_power_cycle_delay);
1452
Daniel Vetter4be73782014-01-17 14:39:48 +01001453 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001454}
Keith Packardbd943152011-09-18 23:09:52 -07001455
Daniel Vetter4be73782014-01-17 14:39:48 +01001456static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001457{
1458 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1459 intel_dp->backlight_on_delay);
1460}
1461
Daniel Vetter4be73782014-01-17 14:39:48 +01001462static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001463{
1464 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1465 intel_dp->backlight_off_delay);
1466}
Keith Packard99ea7122011-11-01 19:57:50 -07001467
Keith Packard832dd3c2011-11-01 19:34:06 -07001468/* Read the current pp_control value, unlocking the register if it
1469 * is locked
1470 */
1471
Jesse Barnes453c5422013-03-28 09:55:41 -07001472static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001473{
Jesse Barnes453c5422013-03-28 09:55:41 -07001474 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001477
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001478 lockdep_assert_held(&dev_priv->pps_mutex);
1479
Jani Nikulabf13e812013-09-06 07:40:05 +03001480 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001481 control &= ~PANEL_UNLOCK_MASK;
1482 control |= PANEL_UNLOCK_REGS;
1483 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001484}
1485
Ville Syrjälä951468f2014-09-04 14:55:31 +03001486/*
1487 * Must be paired with edp_panel_vdd_off().
1488 * Must hold pps_mutex around the whole on/off sequence.
1489 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1490 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001491static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001492{
Paulo Zanoni30add222012-10-26 19:05:45 -02001493 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1495 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001496 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001497 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001498 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001499 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001500 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001501
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001502 lockdep_assert_held(&dev_priv->pps_mutex);
1503
Keith Packard97af61f572011-09-28 16:23:51 -07001504 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001505 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001506
Egbert Eich2c623c12014-11-25 12:54:57 +01001507 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001508 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001509
Daniel Vetter4be73782014-01-17 14:39:48 +01001510 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001511 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001512
Imre Deak4e6e1a52014-03-27 17:45:11 +02001513 power_domain = intel_display_port_power_domain(intel_encoder);
1514 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001515
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001516 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1517 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001518
Daniel Vetter4be73782014-01-17 14:39:48 +01001519 if (!edp_have_panel_power(intel_dp))
1520 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001521
Jesse Barnes453c5422013-03-28 09:55:41 -07001522 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001523 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001524
Jani Nikulabf13e812013-09-06 07:40:05 +03001525 pp_stat_reg = _pp_stat_reg(intel_dp);
1526 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001527
1528 I915_WRITE(pp_ctrl_reg, pp);
1529 POSTING_READ(pp_ctrl_reg);
1530 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1531 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001532 /*
1533 * If the panel wasn't on, delay before accessing aux channel
1534 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001535 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001536 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1537 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001538 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001539 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001540
1541 return need_to_disable;
1542}
1543
Ville Syrjälä951468f2014-09-04 14:55:31 +03001544/*
1545 * Must be paired with intel_edp_panel_vdd_off() or
1546 * intel_edp_panel_off().
1547 * Nested calls to these functions are not allowed since
1548 * we drop the lock. Caller must use some higher level
1549 * locking to prevent nested calls from other threads.
1550 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001551void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001552{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001553 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001554
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001555 if (!is_edp(intel_dp))
1556 return;
1557
Ville Syrjälä773538e82014-09-04 14:54:56 +03001558 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001559 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001560 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001561
Rob Clarke2c719b2014-12-15 13:56:32 -05001562 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001563 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001564}
1565
Daniel Vetter4be73782014-01-17 14:39:48 +01001566static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001567{
Paulo Zanoni30add222012-10-26 19:05:45 -02001568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001569 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001570 struct intel_digital_port *intel_dig_port =
1571 dp_to_dig_port(intel_dp);
1572 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1573 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001574 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001575 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001576
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001577 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001578
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001579 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001580
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001581 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001582 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001583
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001584 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1585 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001586
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001587 pp = ironlake_get_pp_control(intel_dp);
1588 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001589
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001590 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1591 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001592
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001593 I915_WRITE(pp_ctrl_reg, pp);
1594 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001595
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001596 /* Make sure sequencer is idle before allowing subsequent activity */
1597 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1598 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001599
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001600 if ((pp & POWER_TARGET_ON) == 0)
1601 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001602
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001603 power_domain = intel_display_port_power_domain(intel_encoder);
1604 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001605}
1606
Daniel Vetter4be73782014-01-17 14:39:48 +01001607static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001608{
1609 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1610 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001611
Ville Syrjälä773538e82014-09-04 14:54:56 +03001612 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001613 if (!intel_dp->want_panel_vdd)
1614 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001615 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001616}
1617
Imre Deakaba86892014-07-30 15:57:31 +03001618static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1619{
1620 unsigned long delay;
1621
1622 /*
1623 * Queue the timer to fire a long time from now (relative to the power
1624 * down delay) to keep the panel power up across a sequence of
1625 * operations.
1626 */
1627 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1628 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1629}
1630
Ville Syrjälä951468f2014-09-04 14:55:31 +03001631/*
1632 * Must be paired with edp_panel_vdd_on().
1633 * Must hold pps_mutex around the whole on/off sequence.
1634 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1635 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001636static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001637{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001638 struct drm_i915_private *dev_priv =
1639 intel_dp_to_dev(intel_dp)->dev_private;
1640
1641 lockdep_assert_held(&dev_priv->pps_mutex);
1642
Keith Packard97af61f572011-09-28 16:23:51 -07001643 if (!is_edp(intel_dp))
1644 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001645
Rob Clarke2c719b2014-12-15 13:56:32 -05001646 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001647 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001648
Keith Packardbd943152011-09-18 23:09:52 -07001649 intel_dp->want_panel_vdd = false;
1650
Imre Deakaba86892014-07-30 15:57:31 +03001651 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001652 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001653 else
1654 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001655}
1656
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001657static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001658{
Paulo Zanoni30add222012-10-26 19:05:45 -02001659 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001660 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001661 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001662 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001663
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001664 lockdep_assert_held(&dev_priv->pps_mutex);
1665
Keith Packard97af61f572011-09-28 16:23:51 -07001666 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001667 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001668
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001669 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1670 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001671
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001672 if (WARN(edp_have_panel_power(intel_dp),
1673 "eDP port %c panel power already on\n",
1674 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001675 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001676
Daniel Vetter4be73782014-01-17 14:39:48 +01001677 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001678
Jani Nikulabf13e812013-09-06 07:40:05 +03001679 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001680 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001681 if (IS_GEN5(dev)) {
1682 /* ILK workaround: disable reset around power sequence */
1683 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001684 I915_WRITE(pp_ctrl_reg, pp);
1685 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001686 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001687
Keith Packard1c0ae802011-09-19 13:59:29 -07001688 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001689 if (!IS_GEN5(dev))
1690 pp |= PANEL_POWER_RESET;
1691
Jesse Barnes453c5422013-03-28 09:55:41 -07001692 I915_WRITE(pp_ctrl_reg, pp);
1693 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001694
Daniel Vetter4be73782014-01-17 14:39:48 +01001695 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001696 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001697
Keith Packard05ce1a42011-09-29 16:33:01 -07001698 if (IS_GEN5(dev)) {
1699 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001700 I915_WRITE(pp_ctrl_reg, pp);
1701 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001702 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001703}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001704
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001705void intel_edp_panel_on(struct intel_dp *intel_dp)
1706{
1707 if (!is_edp(intel_dp))
1708 return;
1709
1710 pps_lock(intel_dp);
1711 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001712 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001713}
1714
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001715
1716static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001717{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1719 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001720 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001721 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001722 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001723 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001724 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001725
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001726 lockdep_assert_held(&dev_priv->pps_mutex);
1727
Keith Packard97af61f572011-09-28 16:23:51 -07001728 if (!is_edp(intel_dp))
1729 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001730
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001731 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1732 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001733
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001734 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1735 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001736
Jesse Barnes453c5422013-03-28 09:55:41 -07001737 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001738 /* We need to switch off panel power _and_ force vdd, for otherwise some
1739 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001740 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1741 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001742
Jani Nikulabf13e812013-09-06 07:40:05 +03001743 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001744
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001745 intel_dp->want_panel_vdd = false;
1746
Jesse Barnes453c5422013-03-28 09:55:41 -07001747 I915_WRITE(pp_ctrl_reg, pp);
1748 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001749
Paulo Zanonidce56b32013-12-19 14:29:40 -02001750 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001751 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001752
1753 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001754 power_domain = intel_display_port_power_domain(intel_encoder);
1755 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001756}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001757
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001758void intel_edp_panel_off(struct intel_dp *intel_dp)
1759{
1760 if (!is_edp(intel_dp))
1761 return;
1762
1763 pps_lock(intel_dp);
1764 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001765 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001766}
1767
Jani Nikula1250d102014-08-12 17:11:39 +03001768/* Enable backlight in the panel power control. */
1769static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001770{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001771 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1772 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001775 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001776
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001777 /*
1778 * If we enable the backlight right away following a panel power
1779 * on, we may see slight flicker as the panel syncs with the eDP
1780 * link. So delay a bit to make sure the image is solid before
1781 * allowing it to appear.
1782 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001783 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001784
Ville Syrjälä773538e82014-09-04 14:54:56 +03001785 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001786
Jesse Barnes453c5422013-03-28 09:55:41 -07001787 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001788 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001789
Jani Nikulabf13e812013-09-06 07:40:05 +03001790 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001791
1792 I915_WRITE(pp_ctrl_reg, pp);
1793 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001794
Ville Syrjälä773538e82014-09-04 14:54:56 +03001795 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001796}
1797
Jani Nikula1250d102014-08-12 17:11:39 +03001798/* Enable backlight PWM and backlight PP control. */
1799void intel_edp_backlight_on(struct intel_dp *intel_dp)
1800{
1801 if (!is_edp(intel_dp))
1802 return;
1803
1804 DRM_DEBUG_KMS("\n");
1805
1806 intel_panel_enable_backlight(intel_dp->attached_connector);
1807 _intel_edp_backlight_on(intel_dp);
1808}
1809
1810/* Disable backlight in the panel power control. */
1811static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001812{
Paulo Zanoni30add222012-10-26 19:05:45 -02001813 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001814 struct drm_i915_private *dev_priv = dev->dev_private;
1815 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001816 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001817
Keith Packardf01eca22011-09-28 16:48:10 -07001818 if (!is_edp(intel_dp))
1819 return;
1820
Ville Syrjälä773538e82014-09-04 14:54:56 +03001821 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001822
Jesse Barnes453c5422013-03-28 09:55:41 -07001823 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001824 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001825
Jani Nikulabf13e812013-09-06 07:40:05 +03001826 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001827
1828 I915_WRITE(pp_ctrl_reg, pp);
1829 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001830
Ville Syrjälä773538e82014-09-04 14:54:56 +03001831 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001832
Paulo Zanonidce56b32013-12-19 14:29:40 -02001833 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001834 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001835}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001836
Jani Nikula1250d102014-08-12 17:11:39 +03001837/* Disable backlight PP control and backlight PWM. */
1838void intel_edp_backlight_off(struct intel_dp *intel_dp)
1839{
1840 if (!is_edp(intel_dp))
1841 return;
1842
1843 DRM_DEBUG_KMS("\n");
1844
1845 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001846 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001847}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001848
Jani Nikula73580fb72014-08-12 17:11:41 +03001849/*
1850 * Hook for controlling the panel power control backlight through the bl_power
1851 * sysfs attribute. Take care to handle multiple calls.
1852 */
1853static void intel_edp_backlight_power(struct intel_connector *connector,
1854 bool enable)
1855{
1856 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001857 bool is_enabled;
1858
Ville Syrjälä773538e82014-09-04 14:54:56 +03001859 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001860 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001861 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001862
1863 if (is_enabled == enable)
1864 return;
1865
Jani Nikula23ba9372014-08-27 14:08:43 +03001866 DRM_DEBUG_KMS("panel power control backlight %s\n",
1867 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001868
1869 if (enable)
1870 _intel_edp_backlight_on(intel_dp);
1871 else
1872 _intel_edp_backlight_off(intel_dp);
1873}
1874
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001875static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001876{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1878 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1879 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001880 struct drm_i915_private *dev_priv = dev->dev_private;
1881 u32 dpa_ctl;
1882
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001883 assert_pipe_disabled(dev_priv,
1884 to_intel_crtc(crtc)->pipe);
1885
Jesse Barnesd240f202010-08-13 15:43:26 -07001886 DRM_DEBUG_KMS("\n");
1887 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001888 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1889 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1890
1891 /* We don't adjust intel_dp->DP while tearing down the link, to
1892 * facilitate link retraining (e.g. after hotplug). Hence clear all
1893 * enable bits here to ensure that we don't enable too much. */
1894 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1895 intel_dp->DP |= DP_PLL_ENABLE;
1896 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001897 POSTING_READ(DP_A);
1898 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001899}
1900
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001901static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001902{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001903 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1904 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1905 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001906 struct drm_i915_private *dev_priv = dev->dev_private;
1907 u32 dpa_ctl;
1908
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001909 assert_pipe_disabled(dev_priv,
1910 to_intel_crtc(crtc)->pipe);
1911
Jesse Barnesd240f202010-08-13 15:43:26 -07001912 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001913 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1914 "dp pll off, should be on\n");
1915 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1916
1917 /* We can't rely on the value tracked for the DP register in
1918 * intel_dp->DP because link_down must not change that (otherwise link
1919 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001920 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001921 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001922 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001923 udelay(200);
1924}
1925
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001926/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001927void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001928{
1929 int ret, i;
1930
1931 /* Should have a valid DPCD by this point */
1932 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1933 return;
1934
1935 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001936 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1937 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001938 } else {
1939 /*
1940 * When turning on, we need to retry for 1ms to give the sink
1941 * time to wake up.
1942 */
1943 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001944 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1945 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001946 if (ret == 1)
1947 break;
1948 msleep(1);
1949 }
1950 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001951
1952 if (ret != 1)
1953 DRM_DEBUG_KMS("failed to %s sink power state\n",
1954 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001955}
1956
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001957static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1958 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001959{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001960 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001961 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001962 struct drm_device *dev = encoder->base.dev;
1963 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001964 enum intel_display_power_domain power_domain;
1965 u32 tmp;
1966
1967 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001968 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001969 return false;
1970
1971 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001972
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001973 if (!(tmp & DP_PORT_EN))
1974 return false;
1975
Imre Deakbc7d38a2013-05-16 14:40:36 +03001976 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001977 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001978 } else if (IS_CHERRYVIEW(dev)) {
1979 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001980 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001981 *pipe = PORT_TO_PIPE(tmp);
1982 } else {
1983 u32 trans_sel;
1984 u32 trans_dp;
1985 int i;
1986
1987 switch (intel_dp->output_reg) {
1988 case PCH_DP_B:
1989 trans_sel = TRANS_DP_PORT_SEL_B;
1990 break;
1991 case PCH_DP_C:
1992 trans_sel = TRANS_DP_PORT_SEL_C;
1993 break;
1994 case PCH_DP_D:
1995 trans_sel = TRANS_DP_PORT_SEL_D;
1996 break;
1997 default:
1998 return true;
1999 }
2000
Damien Lespiau055e3932014-08-18 13:49:10 +01002001 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002002 trans_dp = I915_READ(TRANS_DP_CTL(i));
2003 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2004 *pipe = i;
2005 return true;
2006 }
2007 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002008
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002009 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2010 intel_dp->output_reg);
2011 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002012
2013 return true;
2014}
2015
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002016static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002017 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002018{
2019 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002020 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002021 struct drm_device *dev = encoder->base.dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 enum port port = dp_to_dig_port(intel_dp)->port;
2024 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002025 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002026
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002027 tmp = I915_READ(intel_dp->output_reg);
2028 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2029 pipe_config->has_audio = true;
2030
Xiong Zhang63000ef2013-06-28 12:59:06 +08002031 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002032 if (tmp & DP_SYNC_HS_HIGH)
2033 flags |= DRM_MODE_FLAG_PHSYNC;
2034 else
2035 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002036
Xiong Zhang63000ef2013-06-28 12:59:06 +08002037 if (tmp & DP_SYNC_VS_HIGH)
2038 flags |= DRM_MODE_FLAG_PVSYNC;
2039 else
2040 flags |= DRM_MODE_FLAG_NVSYNC;
2041 } else {
2042 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2043 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2044 flags |= DRM_MODE_FLAG_PHSYNC;
2045 else
2046 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002047
Xiong Zhang63000ef2013-06-28 12:59:06 +08002048 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2049 flags |= DRM_MODE_FLAG_PVSYNC;
2050 else
2051 flags |= DRM_MODE_FLAG_NVSYNC;
2052 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002053
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002054 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002055
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002056 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2057 tmp & DP_COLOR_RANGE_16_235)
2058 pipe_config->limited_color_range = true;
2059
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002060 pipe_config->has_dp_encoder = true;
2061
2062 intel_dp_get_m_n(crtc, pipe_config);
2063
Ville Syrjälä18442d02013-09-13 16:00:08 +03002064 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002065 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2066 pipe_config->port_clock = 162000;
2067 else
2068 pipe_config->port_clock = 270000;
2069 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002070
2071 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2072 &pipe_config->dp_m_n);
2073
2074 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2075 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2076
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002077 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002078
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002079 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2080 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2081 /*
2082 * This is a big fat ugly hack.
2083 *
2084 * Some machines in UEFI boot mode provide us a VBT that has 18
2085 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2086 * unknown we fail to light up. Yet the same BIOS boots up with
2087 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2088 * max, not what it tells us to use.
2089 *
2090 * Note: This will still be broken if the eDP panel is not lit
2091 * up by the BIOS, and thus we can't get the mode at module
2092 * load.
2093 */
2094 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2095 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2096 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2097 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002098}
2099
Daniel Vettere8cb4552012-07-01 13:05:48 +02002100static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002101{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002102 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002103 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002104 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2105
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002106 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002107 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002108
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002109 if (HAS_PSR(dev) && !HAS_DDI(dev))
2110 intel_psr_disable(intel_dp);
2111
Daniel Vetter6cb49832012-05-20 17:14:50 +02002112 /* Make sure the panel is off before trying to change the mode. But also
2113 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002114 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002115 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002116 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002117 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002118
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002119 /* disable the port before the pipe on g4x */
2120 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002121 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002122}
2123
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002124static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002125{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002126 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002127 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002128
Ville Syrjälä49277c32014-03-31 18:21:26 +03002129 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002130 if (port == PORT_A)
2131 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002132}
2133
2134static void vlv_post_disable_dp(struct intel_encoder *encoder)
2135{
2136 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2137
2138 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002139}
2140
Ville Syrjälä580d3812014-04-09 13:29:00 +03002141static void chv_post_disable_dp(struct intel_encoder *encoder)
2142{
2143 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2144 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2145 struct drm_device *dev = encoder->base.dev;
2146 struct drm_i915_private *dev_priv = dev->dev_private;
2147 struct intel_crtc *intel_crtc =
2148 to_intel_crtc(encoder->base.crtc);
2149 enum dpio_channel ch = vlv_dport_to_channel(dport);
2150 enum pipe pipe = intel_crtc->pipe;
2151 u32 val;
2152
2153 intel_dp_link_down(intel_dp);
2154
2155 mutex_lock(&dev_priv->dpio_lock);
2156
2157 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002158 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002159 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002160 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002161
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002162 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2163 val |= CHV_PCS_REQ_SOFTRESET_EN;
2164 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2165
2166 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002167 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002168 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2169
2170 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2171 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2172 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002173
2174 mutex_unlock(&dev_priv->dpio_lock);
2175}
2176
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002177static void
2178_intel_dp_set_link_train(struct intel_dp *intel_dp,
2179 uint32_t *DP,
2180 uint8_t dp_train_pat)
2181{
2182 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2183 struct drm_device *dev = intel_dig_port->base.base.dev;
2184 struct drm_i915_private *dev_priv = dev->dev_private;
2185 enum port port = intel_dig_port->port;
2186
2187 if (HAS_DDI(dev)) {
2188 uint32_t temp = I915_READ(DP_TP_CTL(port));
2189
2190 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2191 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2192 else
2193 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2194
2195 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2196 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2197 case DP_TRAINING_PATTERN_DISABLE:
2198 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2199
2200 break;
2201 case DP_TRAINING_PATTERN_1:
2202 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2203 break;
2204 case DP_TRAINING_PATTERN_2:
2205 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2206 break;
2207 case DP_TRAINING_PATTERN_3:
2208 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2209 break;
2210 }
2211 I915_WRITE(DP_TP_CTL(port), temp);
2212
2213 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2214 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2215
2216 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2217 case DP_TRAINING_PATTERN_DISABLE:
2218 *DP |= DP_LINK_TRAIN_OFF_CPT;
2219 break;
2220 case DP_TRAINING_PATTERN_1:
2221 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2222 break;
2223 case DP_TRAINING_PATTERN_2:
2224 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2225 break;
2226 case DP_TRAINING_PATTERN_3:
2227 DRM_ERROR("DP training pattern 3 not supported\n");
2228 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2229 break;
2230 }
2231
2232 } else {
2233 if (IS_CHERRYVIEW(dev))
2234 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2235 else
2236 *DP &= ~DP_LINK_TRAIN_MASK;
2237
2238 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2239 case DP_TRAINING_PATTERN_DISABLE:
2240 *DP |= DP_LINK_TRAIN_OFF;
2241 break;
2242 case DP_TRAINING_PATTERN_1:
2243 *DP |= DP_LINK_TRAIN_PAT_1;
2244 break;
2245 case DP_TRAINING_PATTERN_2:
2246 *DP |= DP_LINK_TRAIN_PAT_2;
2247 break;
2248 case DP_TRAINING_PATTERN_3:
2249 if (IS_CHERRYVIEW(dev)) {
2250 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2251 } else {
2252 DRM_ERROR("DP training pattern 3 not supported\n");
2253 *DP |= DP_LINK_TRAIN_PAT_2;
2254 }
2255 break;
2256 }
2257 }
2258}
2259
2260static void intel_dp_enable_port(struct intel_dp *intel_dp)
2261{
2262 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2263 struct drm_i915_private *dev_priv = dev->dev_private;
2264
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002265 /* enable with pattern 1 (as per spec) */
2266 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2267 DP_TRAINING_PATTERN_1);
2268
2269 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2270 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002271
2272 /*
2273 * Magic for VLV/CHV. We _must_ first set up the register
2274 * without actually enabling the port, and then do another
2275 * write to enable the port. Otherwise link training will
2276 * fail when the power sequencer is freshly used for this port.
2277 */
2278 intel_dp->DP |= DP_PORT_EN;
2279
2280 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2281 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002282}
2283
Daniel Vettere8cb4552012-07-01 13:05:48 +02002284static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002285{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002286 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2287 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002288 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002289 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002290 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002291
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002292 if (WARN_ON(dp_reg & DP_PORT_EN))
2293 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002294
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002295 pps_lock(intel_dp);
2296
2297 if (IS_VALLEYVIEW(dev))
2298 vlv_init_panel_power_sequencer(intel_dp);
2299
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002300 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002301
2302 edp_panel_vdd_on(intel_dp);
2303 edp_panel_on(intel_dp);
2304 edp_panel_vdd_off(intel_dp, true);
2305
2306 pps_unlock(intel_dp);
2307
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002308 if (IS_VALLEYVIEW(dev))
2309 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2310
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002311 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2312 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002313 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002314 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002316 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002317 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2318 pipe_name(crtc->pipe));
2319 intel_audio_codec_enable(encoder);
2320 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002321}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002322
Jani Nikulaecff4f32013-09-06 07:38:29 +03002323static void g4x_enable_dp(struct intel_encoder *encoder)
2324{
Jani Nikula828f5c62013-09-05 16:44:45 +03002325 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2326
Jani Nikulaecff4f32013-09-06 07:38:29 +03002327 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002328 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002329}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002330
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002331static void vlv_enable_dp(struct intel_encoder *encoder)
2332{
Jani Nikula828f5c62013-09-05 16:44:45 +03002333 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2334
Daniel Vetter4be73782014-01-17 14:39:48 +01002335 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002336 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002337}
2338
Jani Nikulaecff4f32013-09-06 07:38:29 +03002339static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002340{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002341 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002342 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002343
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002344 intel_dp_prepare(encoder);
2345
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002346 /* Only ilk+ has port A */
2347 if (dport->port == PORT_A) {
2348 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002349 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002350 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002351}
2352
Ville Syrjälä83b84592014-10-16 21:29:51 +03002353static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2354{
2355 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2356 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2357 enum pipe pipe = intel_dp->pps_pipe;
2358 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2359
2360 edp_panel_vdd_off_sync(intel_dp);
2361
2362 /*
2363 * VLV seems to get confused when multiple power seqeuencers
2364 * have the same port selected (even if only one has power/vdd
2365 * enabled). The failure manifests as vlv_wait_port_ready() failing
2366 * CHV on the other hand doesn't seem to mind having the same port
2367 * selected in multiple power seqeuencers, but let's clear the
2368 * port select always when logically disconnecting a power sequencer
2369 * from a port.
2370 */
2371 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2372 pipe_name(pipe), port_name(intel_dig_port->port));
2373 I915_WRITE(pp_on_reg, 0);
2374 POSTING_READ(pp_on_reg);
2375
2376 intel_dp->pps_pipe = INVALID_PIPE;
2377}
2378
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002379static void vlv_steal_power_sequencer(struct drm_device *dev,
2380 enum pipe pipe)
2381{
2382 struct drm_i915_private *dev_priv = dev->dev_private;
2383 struct intel_encoder *encoder;
2384
2385 lockdep_assert_held(&dev_priv->pps_mutex);
2386
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002387 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2388 return;
2389
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002390 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2391 base.head) {
2392 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002393 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002394
2395 if (encoder->type != INTEL_OUTPUT_EDP)
2396 continue;
2397
2398 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002399 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002400
2401 if (intel_dp->pps_pipe != pipe)
2402 continue;
2403
2404 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002405 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002406
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002407 WARN(encoder->connectors_active,
2408 "stealing pipe %c power sequencer from active eDP port %c\n",
2409 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002410
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002411 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002412 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002413 }
2414}
2415
2416static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2417{
2418 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2419 struct intel_encoder *encoder = &intel_dig_port->base;
2420 struct drm_device *dev = encoder->base.dev;
2421 struct drm_i915_private *dev_priv = dev->dev_private;
2422 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002423
2424 lockdep_assert_held(&dev_priv->pps_mutex);
2425
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002426 if (!is_edp(intel_dp))
2427 return;
2428
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002429 if (intel_dp->pps_pipe == crtc->pipe)
2430 return;
2431
2432 /*
2433 * If another power sequencer was being used on this
2434 * port previously make sure to turn off vdd there while
2435 * we still have control of it.
2436 */
2437 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002438 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002439
2440 /*
2441 * We may be stealing the power
2442 * sequencer from another port.
2443 */
2444 vlv_steal_power_sequencer(dev, crtc->pipe);
2445
2446 /* now it's all ours */
2447 intel_dp->pps_pipe = crtc->pipe;
2448
2449 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2450 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2451
2452 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002453 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2454 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002455}
2456
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002457static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2458{
2459 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2460 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002461 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002462 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002463 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002464 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002465 int pipe = intel_crtc->pipe;
2466 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002467
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002468 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002469
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002470 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002471 val = 0;
2472 if (pipe)
2473 val |= (1<<21);
2474 else
2475 val &= ~(1<<21);
2476 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002477 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2478 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2479 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002480
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002481 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002482
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002483 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002484}
2485
Jani Nikulaecff4f32013-09-06 07:38:29 +03002486static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002487{
2488 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2489 struct drm_device *dev = encoder->base.dev;
2490 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002491 struct intel_crtc *intel_crtc =
2492 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002493 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002494 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002495
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002496 intel_dp_prepare(encoder);
2497
Jesse Barnes89b667f2013-04-18 14:51:36 -07002498 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002499 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002500 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002501 DPIO_PCS_TX_LANE2_RESET |
2502 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002503 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002504 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2505 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2506 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2507 DPIO_PCS_CLK_SOFT_RESET);
2508
2509 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002510 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2511 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2512 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002513 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002514}
2515
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002516static void chv_pre_enable_dp(struct intel_encoder *encoder)
2517{
2518 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2519 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2520 struct drm_device *dev = encoder->base.dev;
2521 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002522 struct intel_crtc *intel_crtc =
2523 to_intel_crtc(encoder->base.crtc);
2524 enum dpio_channel ch = vlv_dport_to_channel(dport);
2525 int pipe = intel_crtc->pipe;
2526 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002527 u32 val;
2528
2529 mutex_lock(&dev_priv->dpio_lock);
2530
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002531 /* allow hardware to manage TX FIFO reset source */
2532 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2533 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2534 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2535
2536 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2537 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2538 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2539
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002540 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002541 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002542 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002543 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002544
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002545 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2546 val |= CHV_PCS_REQ_SOFTRESET_EN;
2547 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2548
2549 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002550 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002551 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2552
2553 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2554 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2555 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002556
2557 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002558 for (i = 0; i < 4; i++) {
2559 /* Set the latency optimal bit */
2560 data = (i == 1) ? 0x0 : 0x6;
2561 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2562 data << DPIO_FRC_LATENCY_SHFIT);
2563
2564 /* Set the upar bit */
2565 data = (i == 1) ? 0x0 : 0x1;
2566 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2567 data << DPIO_UPAR_SHIFT);
2568 }
2569
2570 /* Data lane stagger programming */
2571 /* FIXME: Fix up value only after power analysis */
2572
2573 mutex_unlock(&dev_priv->dpio_lock);
2574
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002575 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002576}
2577
Ville Syrjälä9197c882014-04-09 13:29:05 +03002578static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2579{
2580 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2581 struct drm_device *dev = encoder->base.dev;
2582 struct drm_i915_private *dev_priv = dev->dev_private;
2583 struct intel_crtc *intel_crtc =
2584 to_intel_crtc(encoder->base.crtc);
2585 enum dpio_channel ch = vlv_dport_to_channel(dport);
2586 enum pipe pipe = intel_crtc->pipe;
2587 u32 val;
2588
Ville Syrjälä625695f2014-06-28 02:04:02 +03002589 intel_dp_prepare(encoder);
2590
Ville Syrjälä9197c882014-04-09 13:29:05 +03002591 mutex_lock(&dev_priv->dpio_lock);
2592
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002593 /* program left/right clock distribution */
2594 if (pipe != PIPE_B) {
2595 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2596 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2597 if (ch == DPIO_CH0)
2598 val |= CHV_BUFLEFTENA1_FORCE;
2599 if (ch == DPIO_CH1)
2600 val |= CHV_BUFRIGHTENA1_FORCE;
2601 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2602 } else {
2603 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2604 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2605 if (ch == DPIO_CH0)
2606 val |= CHV_BUFLEFTENA2_FORCE;
2607 if (ch == DPIO_CH1)
2608 val |= CHV_BUFRIGHTENA2_FORCE;
2609 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2610 }
2611
Ville Syrjälä9197c882014-04-09 13:29:05 +03002612 /* program clock channel usage */
2613 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2614 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2615 if (pipe != PIPE_B)
2616 val &= ~CHV_PCS_USEDCLKCHANNEL;
2617 else
2618 val |= CHV_PCS_USEDCLKCHANNEL;
2619 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2620
2621 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2622 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2623 if (pipe != PIPE_B)
2624 val &= ~CHV_PCS_USEDCLKCHANNEL;
2625 else
2626 val |= CHV_PCS_USEDCLKCHANNEL;
2627 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2628
2629 /*
2630 * This a a bit weird since generally CL
2631 * matches the pipe, but here we need to
2632 * pick the CL based on the port.
2633 */
2634 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2635 if (pipe != PIPE_B)
2636 val &= ~CHV_CMN_USEDCLKCHANNEL;
2637 else
2638 val |= CHV_CMN_USEDCLKCHANNEL;
2639 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2640
2641 mutex_unlock(&dev_priv->dpio_lock);
2642}
2643
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002644/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002645 * Native read with retry for link status and receiver capability reads for
2646 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002647 *
2648 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2649 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002650 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002651static ssize_t
2652intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2653 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002654{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002655 ssize_t ret;
2656 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002657
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002658 /*
2659 * Sometime we just get the same incorrect byte repeated
2660 * over the entire buffer. Doing just one throw away read
2661 * initially seems to "solve" it.
2662 */
2663 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2664
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002665 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002666 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2667 if (ret == size)
2668 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002669 msleep(1);
2670 }
2671
Jani Nikula9d1a1032014-03-14 16:51:15 +02002672 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002673}
2674
2675/*
2676 * Fetch AUX CH registers 0x202 - 0x207 which contain
2677 * link status information
2678 */
2679static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002680intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002682 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2683 DP_LANE0_1_STATUS,
2684 link_status,
2685 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002686}
2687
Paulo Zanoni11002442014-06-13 18:45:41 -03002688/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002689static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002690intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002691{
Paulo Zanoni30add222012-10-26 19:05:45 -02002692 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002693 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002694
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002695 if (INTEL_INFO(dev)->gen >= 9)
2696 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2697 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302698 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002699 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302700 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002701 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302702 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002703 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302704 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002705}
2706
2707static uint8_t
2708intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2709{
Paulo Zanoni30add222012-10-26 19:05:45 -02002710 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002711 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002712
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002713 if (INTEL_INFO(dev)->gen >= 9) {
2714 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2715 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2716 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2717 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2718 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2719 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2720 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2721 default:
2722 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2723 }
2724 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002725 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302726 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2727 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2728 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2729 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2730 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2731 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2732 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002733 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302734 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002735 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002736 } else if (IS_VALLEYVIEW(dev)) {
2737 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302738 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2739 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2740 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2741 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2742 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2743 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2744 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002745 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302746 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002747 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002748 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002749 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302750 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2751 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2752 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2753 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2754 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002755 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302756 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002757 }
2758 } else {
2759 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302760 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2761 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2762 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2763 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2764 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2765 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2766 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002767 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302768 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002769 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002770 }
2771}
2772
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002773static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2774{
2775 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002778 struct intel_crtc *intel_crtc =
2779 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002780 unsigned long demph_reg_value, preemph_reg_value,
2781 uniqtranscale_reg_value;
2782 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002783 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002784 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002785
2786 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302787 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002788 preemph_reg_value = 0x0004000;
2789 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302790 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002791 demph_reg_value = 0x2B405555;
2792 uniqtranscale_reg_value = 0x552AB83A;
2793 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302794 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002795 demph_reg_value = 0x2B404040;
2796 uniqtranscale_reg_value = 0x5548B83A;
2797 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302798 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002799 demph_reg_value = 0x2B245555;
2800 uniqtranscale_reg_value = 0x5560B83A;
2801 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302802 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002803 demph_reg_value = 0x2B405555;
2804 uniqtranscale_reg_value = 0x5598DA3A;
2805 break;
2806 default:
2807 return 0;
2808 }
2809 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302810 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002811 preemph_reg_value = 0x0002000;
2812 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302813 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002814 demph_reg_value = 0x2B404040;
2815 uniqtranscale_reg_value = 0x5552B83A;
2816 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302817 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002818 demph_reg_value = 0x2B404848;
2819 uniqtranscale_reg_value = 0x5580B83A;
2820 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302821 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002822 demph_reg_value = 0x2B404040;
2823 uniqtranscale_reg_value = 0x55ADDA3A;
2824 break;
2825 default:
2826 return 0;
2827 }
2828 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302829 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002830 preemph_reg_value = 0x0000000;
2831 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302832 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002833 demph_reg_value = 0x2B305555;
2834 uniqtranscale_reg_value = 0x5570B83A;
2835 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302836 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002837 demph_reg_value = 0x2B2B4040;
2838 uniqtranscale_reg_value = 0x55ADDA3A;
2839 break;
2840 default:
2841 return 0;
2842 }
2843 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302844 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002845 preemph_reg_value = 0x0006000;
2846 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302847 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002848 demph_reg_value = 0x1B405555;
2849 uniqtranscale_reg_value = 0x55ADDA3A;
2850 break;
2851 default:
2852 return 0;
2853 }
2854 break;
2855 default:
2856 return 0;
2857 }
2858
Chris Wilson0980a602013-07-26 19:57:35 +01002859 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002860 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2861 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2862 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002863 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002864 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2865 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2866 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2867 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002868 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002869
2870 return 0;
2871}
2872
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002873static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2874{
2875 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2876 struct drm_i915_private *dev_priv = dev->dev_private;
2877 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2878 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002879 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002880 uint8_t train_set = intel_dp->train_set[0];
2881 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002882 enum pipe pipe = intel_crtc->pipe;
2883 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002884
2885 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302886 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002887 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302888 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002889 deemph_reg_value = 128;
2890 margin_reg_value = 52;
2891 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302892 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002893 deemph_reg_value = 128;
2894 margin_reg_value = 77;
2895 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302896 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002897 deemph_reg_value = 128;
2898 margin_reg_value = 102;
2899 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302900 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002901 deemph_reg_value = 128;
2902 margin_reg_value = 154;
2903 /* FIXME extra to set for 1200 */
2904 break;
2905 default:
2906 return 0;
2907 }
2908 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302909 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002910 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302911 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002912 deemph_reg_value = 85;
2913 margin_reg_value = 78;
2914 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002916 deemph_reg_value = 85;
2917 margin_reg_value = 116;
2918 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302919 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002920 deemph_reg_value = 85;
2921 margin_reg_value = 154;
2922 break;
2923 default:
2924 return 0;
2925 }
2926 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302927 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002928 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002930 deemph_reg_value = 64;
2931 margin_reg_value = 104;
2932 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002934 deemph_reg_value = 64;
2935 margin_reg_value = 154;
2936 break;
2937 default:
2938 return 0;
2939 }
2940 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002942 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302943 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002944 deemph_reg_value = 43;
2945 margin_reg_value = 154;
2946 break;
2947 default:
2948 return 0;
2949 }
2950 break;
2951 default:
2952 return 0;
2953 }
2954
2955 mutex_lock(&dev_priv->dpio_lock);
2956
2957 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002958 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2959 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002960 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
2961 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03002962 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2963
2964 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2965 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002966 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
2967 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03002968 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002969
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002970 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
2971 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
2972 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
2973 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
2974
2975 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
2976 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
2977 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
2978 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
2979
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002980 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002981 for (i = 0; i < 4; i++) {
2982 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2983 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2984 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2985 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2986 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002987
2988 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002989 for (i = 0; i < 4; i++) {
2990 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002991 val &= ~DPIO_SWING_MARGIN000_MASK;
2992 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002993 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2994 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002995
2996 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002997 for (i = 0; i < 4; i++) {
2998 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2999 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3000 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3001 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003002
3003 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003005 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003007
3008 /*
3009 * The document said it needs to set bit 27 for ch0 and bit 26
3010 * for ch1. Might be a typo in the doc.
3011 * For now, for this unique transition scale selection, set bit
3012 * 27 for ch0 and ch1.
3013 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003014 for (i = 0; i < 4; i++) {
3015 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3016 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3017 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3018 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003019
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003020 for (i = 0; i < 4; i++) {
3021 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3022 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3023 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3024 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3025 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003026 }
3027
3028 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003029 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3030 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3031 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3032
3033 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3034 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3035 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003036
3037 /* LRC Bypass */
3038 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3039 val |= DPIO_LRC_BYPASS;
3040 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3041
3042 mutex_unlock(&dev_priv->dpio_lock);
3043
3044 return 0;
3045}
3046
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003047static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003048intel_get_adjust_train(struct intel_dp *intel_dp,
3049 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003050{
3051 uint8_t v = 0;
3052 uint8_t p = 0;
3053 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003054 uint8_t voltage_max;
3055 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003056
Jesse Barnes33a34e42010-09-08 12:42:02 -07003057 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003058 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3059 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003060
3061 if (this_v > v)
3062 v = this_v;
3063 if (this_p > p)
3064 p = this_p;
3065 }
3066
Keith Packard1a2eb462011-11-16 16:26:07 -08003067 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003068 if (v >= voltage_max)
3069 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003070
Keith Packard1a2eb462011-11-16 16:26:07 -08003071 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3072 if (p >= preemph_max)
3073 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003074
3075 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003076 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003077}
3078
3079static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003080intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003081{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003082 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003083
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003084 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003086 default:
3087 signal_levels |= DP_VOLTAGE_0_4;
3088 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003090 signal_levels |= DP_VOLTAGE_0_6;
3091 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303092 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003093 signal_levels |= DP_VOLTAGE_0_8;
3094 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003096 signal_levels |= DP_VOLTAGE_1_2;
3097 break;
3098 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003099 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003101 default:
3102 signal_levels |= DP_PRE_EMPHASIS_0;
3103 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003105 signal_levels |= DP_PRE_EMPHASIS_3_5;
3106 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303107 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003108 signal_levels |= DP_PRE_EMPHASIS_6;
3109 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303110 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003111 signal_levels |= DP_PRE_EMPHASIS_9_5;
3112 break;
3113 }
3114 return signal_levels;
3115}
3116
Zhenyu Wange3421a12010-04-08 09:43:27 +08003117/* Gen6's DP voltage swing and pre-emphasis control */
3118static uint32_t
3119intel_gen6_edp_signal_levels(uint8_t train_set)
3120{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003121 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3122 DP_TRAIN_PRE_EMPHASIS_MASK);
3123 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3125 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003126 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003128 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003131 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003134 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3136 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003137 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003138 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003139 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3140 "0x%x\n", signal_levels);
3141 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003142 }
3143}
3144
Keith Packard1a2eb462011-11-16 16:26:07 -08003145/* Gen7's DP voltage swing and pre-emphasis control */
3146static uint32_t
3147intel_gen7_edp_signal_levels(uint8_t train_set)
3148{
3149 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3150 DP_TRAIN_PRE_EMPHASIS_MASK);
3151 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003153 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003155 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003157 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3158
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003160 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303161 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003162 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3163
Sonika Jindalbd600182014-08-08 16:23:41 +05303164 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003165 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003167 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3168
3169 default:
3170 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3171 "0x%x\n", signal_levels);
3172 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3173 }
3174}
3175
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003176/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3177static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003178intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003180 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3181 DP_TRAIN_PRE_EMPHASIS_MASK);
3182 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303184 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303186 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303188 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303190 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003191
Sonika Jindalbd600182014-08-08 16:23:41 +05303192 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303193 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303195 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303196 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303197 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003198
Sonika Jindalbd600182014-08-08 16:23:41 +05303199 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303200 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303202 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003203 default:
3204 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3205 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303206 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003207 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003208}
3209
Paulo Zanonif0a34242012-12-06 16:51:50 -02003210/* Properly updates "DP" with the correct signal levels. */
3211static void
3212intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3213{
3214 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003215 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003216 struct drm_device *dev = intel_dig_port->base.base.dev;
3217 uint32_t signal_levels, mask;
3218 uint8_t train_set = intel_dp->train_set[0];
3219
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003220 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003221 signal_levels = intel_hsw_signal_levels(train_set);
3222 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003223 } else if (IS_CHERRYVIEW(dev)) {
3224 signal_levels = intel_chv_signal_levels(intel_dp);
3225 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003226 } else if (IS_VALLEYVIEW(dev)) {
3227 signal_levels = intel_vlv_signal_levels(intel_dp);
3228 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003229 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003230 signal_levels = intel_gen7_edp_signal_levels(train_set);
3231 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003232 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003233 signal_levels = intel_gen6_edp_signal_levels(train_set);
3234 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3235 } else {
3236 signal_levels = intel_gen4_signal_levels(train_set);
3237 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3238 }
3239
3240 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3241
3242 *DP = (*DP & ~mask) | signal_levels;
3243}
3244
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003245static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003246intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003247 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003248 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003249{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003250 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3251 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003252 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003253 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3254 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003256 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003257
Jani Nikula70aff662013-09-27 15:10:44 +03003258 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003259 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003260
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003261 buf[0] = dp_train_pat;
3262 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003263 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003264 /* don't write DP_TRAINING_LANEx_SET on disable */
3265 len = 1;
3266 } else {
3267 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3268 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3269 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003270 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003271
Jani Nikula9d1a1032014-03-14 16:51:15 +02003272 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3273 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003274
3275 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003276}
3277
Jani Nikula70aff662013-09-27 15:10:44 +03003278static bool
3279intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3280 uint8_t dp_train_pat)
3281{
Jani Nikula953d22e2013-10-04 15:08:47 +03003282 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003283 intel_dp_set_signal_levels(intel_dp, DP);
3284 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3285}
3286
3287static bool
3288intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003289 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003290{
3291 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3292 struct drm_device *dev = intel_dig_port->base.base.dev;
3293 struct drm_i915_private *dev_priv = dev->dev_private;
3294 int ret;
3295
3296 intel_get_adjust_train(intel_dp, link_status);
3297 intel_dp_set_signal_levels(intel_dp, DP);
3298
3299 I915_WRITE(intel_dp->output_reg, *DP);
3300 POSTING_READ(intel_dp->output_reg);
3301
Jani Nikula9d1a1032014-03-14 16:51:15 +02003302 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3303 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003304
3305 return ret == intel_dp->lane_count;
3306}
3307
Imre Deak3ab9c632013-05-03 12:57:41 +03003308static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3309{
3310 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3311 struct drm_device *dev = intel_dig_port->base.base.dev;
3312 struct drm_i915_private *dev_priv = dev->dev_private;
3313 enum port port = intel_dig_port->port;
3314 uint32_t val;
3315
3316 if (!HAS_DDI(dev))
3317 return;
3318
3319 val = I915_READ(DP_TP_CTL(port));
3320 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3321 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3322 I915_WRITE(DP_TP_CTL(port), val);
3323
3324 /*
3325 * On PORT_A we can have only eDP in SST mode. There the only reason
3326 * we need to set idle transmission mode is to work around a HW issue
3327 * where we enable the pipe while not in idle link-training mode.
3328 * In this case there is requirement to wait for a minimum number of
3329 * idle patterns to be sent.
3330 */
3331 if (port == PORT_A)
3332 return;
3333
3334 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3335 1))
3336 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3337}
3338
Jesse Barnes33a34e42010-09-08 12:42:02 -07003339/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003340void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003341intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003342{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003343 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003344 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003345 int i;
3346 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003347 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003348 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003349 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003351 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003352 intel_ddi_prepare_link_retrain(encoder);
3353
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003354 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003355 link_config[0] = intel_dp->link_bw;
3356 link_config[1] = intel_dp->lane_count;
3357 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3358 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003359 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003360
3361 link_config[0] = 0;
3362 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003363 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364
3365 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003366
Jani Nikula70aff662013-09-27 15:10:44 +03003367 /* clock recovery */
3368 if (!intel_dp_reset_link_train(intel_dp, &DP,
3369 DP_TRAINING_PATTERN_1 |
3370 DP_LINK_SCRAMBLING_DISABLE)) {
3371 DRM_ERROR("failed to enable link training\n");
3372 return;
3373 }
3374
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003375 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003376 voltage_tries = 0;
3377 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003378 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003379 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003380
Daniel Vettera7c96552012-10-18 10:15:30 +02003381 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003382 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3383 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003384 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003385 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003386
Daniel Vetter01916272012-10-18 10:15:25 +02003387 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003388 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003389 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003390 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003391
3392 /* Check to see if we've tried the max voltage */
3393 for (i = 0; i < intel_dp->lane_count; i++)
3394 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3395 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003396 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003397 ++loop_tries;
3398 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003399 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003400 break;
3401 }
Jani Nikula70aff662013-09-27 15:10:44 +03003402 intel_dp_reset_link_train(intel_dp, &DP,
3403 DP_TRAINING_PATTERN_1 |
3404 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003405 voltage_tries = 0;
3406 continue;
3407 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003408
3409 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003410 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003411 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003412 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003413 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003414 break;
3415 }
3416 } else
3417 voltage_tries = 0;
3418 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003419
Jani Nikula70aff662013-09-27 15:10:44 +03003420 /* Update training set as requested by target */
3421 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3422 DRM_ERROR("failed to update link training\n");
3423 break;
3424 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003425 }
3426
Jesse Barnes33a34e42010-09-08 12:42:02 -07003427 intel_dp->DP = DP;
3428}
3429
Paulo Zanonic19b0662012-10-15 15:51:41 -03003430void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003431intel_dp_complete_link_train(struct intel_dp *intel_dp)
3432{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003433 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003434 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003435 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003436 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3437
3438 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3439 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3440 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003441
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003442 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003443 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003444 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003445 DP_LINK_SCRAMBLING_DISABLE)) {
3446 DRM_ERROR("failed to start channel equalization\n");
3447 return;
3448 }
3449
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003450 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003451 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452 channel_eq = false;
3453 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003454 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003455
Jesse Barnes37f80972011-01-05 14:45:24 -08003456 if (cr_tries > 5) {
3457 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003458 break;
3459 }
3460
Daniel Vettera7c96552012-10-18 10:15:30 +02003461 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003462 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3463 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003464 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003465 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003466
Jesse Barnes37f80972011-01-05 14:45:24 -08003467 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003468 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003469 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003470 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003471 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003472 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003473 cr_tries++;
3474 continue;
3475 }
3476
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003477 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003478 channel_eq = true;
3479 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003480 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003481
Jesse Barnes37f80972011-01-05 14:45:24 -08003482 /* Try 5 times, then try clock recovery if that fails */
3483 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003484 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003485 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003486 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003487 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003488 tries = 0;
3489 cr_tries++;
3490 continue;
3491 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003492
Jani Nikula70aff662013-09-27 15:10:44 +03003493 /* Update training set as requested by target */
3494 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3495 DRM_ERROR("failed to update link training\n");
3496 break;
3497 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003498 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003499 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003500
Imre Deak3ab9c632013-05-03 12:57:41 +03003501 intel_dp_set_idle_link_train(intel_dp);
3502
3503 intel_dp->DP = DP;
3504
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003505 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003506 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003507
Imre Deak3ab9c632013-05-03 12:57:41 +03003508}
3509
3510void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3511{
Jani Nikula70aff662013-09-27 15:10:44 +03003512 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003513 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003514}
3515
3516static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003517intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003518{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003519 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003520 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003521 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003522 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003523 struct intel_crtc *intel_crtc =
3524 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003525 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003526
Daniel Vetterbc76e322014-05-20 22:46:50 +02003527 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003528 return;
3529
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003530 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003531 return;
3532
Zhao Yakui28c97732009-10-09 11:39:41 +08003533 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003534
Imre Deakbc7d38a2013-05-16 14:40:36 +03003535 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003536 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003537 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003538 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003539 if (IS_CHERRYVIEW(dev))
3540 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3541 else
3542 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003543 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003544 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003545 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003546
Daniel Vetter493a7082012-05-30 12:31:56 +02003547 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003548 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003549 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003550
Eric Anholt5bddd172010-11-18 09:32:59 +08003551 /* Hardware workaround: leaving our transcoder select
3552 * set to transcoder B while it's off will prevent the
3553 * corresponding HDMI output on transcoder A.
3554 *
3555 * Combine this with another hardware workaround:
3556 * transcoder select bit can only be cleared while the
3557 * port is enabled.
3558 */
3559 DP &= ~DP_PIPEB_SELECT;
3560 I915_WRITE(intel_dp->output_reg, DP);
3561
3562 /* Changes to enable or select take place the vblank
3563 * after being written.
3564 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003565 if (WARN_ON(crtc == NULL)) {
3566 /* We should never try to disable a port without a crtc
3567 * attached. For paranoia keep the code around for a
3568 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003569 POSTING_READ(intel_dp->output_reg);
3570 msleep(50);
3571 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003572 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003573 }
3574
Wu Fengguang832afda2011-12-09 20:42:21 +08003575 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003576 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3577 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003578 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003579}
3580
Keith Packard26d61aa2011-07-25 20:01:09 -07003581static bool
3582intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003583{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003584 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3585 struct drm_device *dev = dig_port->base.base.dev;
3586 struct drm_i915_private *dev_priv = dev->dev_private;
3587
Jani Nikula9d1a1032014-03-14 16:51:15 +02003588 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3589 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003590 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003591
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003592 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003593
Adam Jacksonedb39242012-09-18 10:58:49 -04003594 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3595 return false; /* DPCD not present */
3596
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003597 /* Check if the panel supports PSR */
3598 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003599 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003600 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3601 intel_dp->psr_dpcd,
3602 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003603 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3604 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003605 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003606 }
Jani Nikula50003932013-09-20 16:42:17 +03003607 }
3608
Jani Nikula7809a612014-10-29 11:03:26 +02003609 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003610 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003611 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3612 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003613 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003614 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003615 } else
3616 intel_dp->use_tps3 = false;
3617
Adam Jacksonedb39242012-09-18 10:58:49 -04003618 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3619 DP_DWN_STRM_PORT_PRESENT))
3620 return true; /* native DP sink */
3621
3622 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3623 return true; /* no per-port downstream info */
3624
Jani Nikula9d1a1032014-03-14 16:51:15 +02003625 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3626 intel_dp->downstream_ports,
3627 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003628 return false; /* downstream port status fetch failed */
3629
3630 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003631}
3632
Adam Jackson0d198322012-05-14 16:05:47 -04003633static void
3634intel_dp_probe_oui(struct intel_dp *intel_dp)
3635{
3636 u8 buf[3];
3637
3638 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3639 return;
3640
Jani Nikula9d1a1032014-03-14 16:51:15 +02003641 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003642 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3643 buf[0], buf[1], buf[2]);
3644
Jani Nikula9d1a1032014-03-14 16:51:15 +02003645 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003646 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3647 buf[0], buf[1], buf[2]);
3648}
3649
Dave Airlie0e32b392014-05-02 14:02:48 +10003650static bool
3651intel_dp_probe_mst(struct intel_dp *intel_dp)
3652{
3653 u8 buf[1];
3654
3655 if (!intel_dp->can_mst)
3656 return false;
3657
3658 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3659 return false;
3660
Dave Airlie0e32b392014-05-02 14:02:48 +10003661 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3662 if (buf[0] & DP_MST_CAP) {
3663 DRM_DEBUG_KMS("Sink is MST capable\n");
3664 intel_dp->is_mst = true;
3665 } else {
3666 DRM_DEBUG_KMS("Sink is not MST capable\n");
3667 intel_dp->is_mst = false;
3668 }
3669 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003670
3671 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3672 return intel_dp->is_mst;
3673}
3674
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003675int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3676{
3677 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3678 struct drm_device *dev = intel_dig_port->base.base.dev;
3679 struct intel_crtc *intel_crtc =
3680 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003681 u8 buf;
3682 int test_crc_count;
3683 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003684
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003685 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003686 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003687
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003688 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003689 return -ENOTTY;
3690
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003691 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003692 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003693
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003694 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003695 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003696 return -EIO;
3697
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003698 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3699 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003700 test_crc_count = buf & DP_TEST_COUNT_MASK;
3701
3702 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003703 if (drm_dp_dpcd_readb(&intel_dp->aux,
3704 DP_TEST_SINK_MISC, &buf) < 0)
3705 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003706 intel_wait_for_vblank(dev, intel_crtc->pipe);
3707 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3708
3709 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003710 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3711 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003712 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003713
Jani Nikula9d1a1032014-03-14 16:51:15 +02003714 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003715 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003716
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003717 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3718 return -EIO;
3719 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3720 buf & ~DP_TEST_SINK_START) < 0)
3721 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003722
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003723 return 0;
3724}
3725
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003726static bool
3727intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3728{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003729 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3730 DP_DEVICE_SERVICE_IRQ_VECTOR,
3731 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003732}
3733
Dave Airlie0e32b392014-05-02 14:02:48 +10003734static bool
3735intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3736{
3737 int ret;
3738
3739 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3740 DP_SINK_COUNT_ESI,
3741 sink_irq_vector, 14);
3742 if (ret != 14)
3743 return false;
3744
3745 return true;
3746}
3747
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003748static void
3749intel_dp_handle_test_request(struct intel_dp *intel_dp)
3750{
3751 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003752 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003753}
3754
Dave Airlie0e32b392014-05-02 14:02:48 +10003755static int
3756intel_dp_check_mst_status(struct intel_dp *intel_dp)
3757{
3758 bool bret;
3759
3760 if (intel_dp->is_mst) {
3761 u8 esi[16] = { 0 };
3762 int ret = 0;
3763 int retry;
3764 bool handled;
3765 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3766go_again:
3767 if (bret == true) {
3768
3769 /* check link status - esi[10] = 0x200c */
3770 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3771 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3772 intel_dp_start_link_train(intel_dp);
3773 intel_dp_complete_link_train(intel_dp);
3774 intel_dp_stop_link_train(intel_dp);
3775 }
3776
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003777 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003778 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3779
3780 if (handled) {
3781 for (retry = 0; retry < 3; retry++) {
3782 int wret;
3783 wret = drm_dp_dpcd_write(&intel_dp->aux,
3784 DP_SINK_COUNT_ESI+1,
3785 &esi[1], 3);
3786 if (wret == 3) {
3787 break;
3788 }
3789 }
3790
3791 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3792 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003793 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003794 goto go_again;
3795 }
3796 } else
3797 ret = 0;
3798
3799 return ret;
3800 } else {
3801 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3802 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3803 intel_dp->is_mst = false;
3804 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3805 /* send a hotplug event */
3806 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3807 }
3808 }
3809 return -EINVAL;
3810}
3811
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003812/*
3813 * According to DP spec
3814 * 5.1.2:
3815 * 1. Read DPCD
3816 * 2. Configure link according to Receiver Capabilities
3817 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3818 * 4. Check link status on receipt of hot-plug interrupt
3819 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003820void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003821intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003822{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003823 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003824 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003825 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003826 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003827
Dave Airlie5b215bc2014-08-05 10:40:20 +10003828 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3829
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003830 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003831 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003832
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003833 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003834 return;
3835
Imre Deak1a125d82014-08-18 14:42:46 +03003836 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3837 return;
3838
Keith Packard92fd8fd2011-07-25 19:50:10 -07003839 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003840 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003841 return;
3842 }
3843
Keith Packard92fd8fd2011-07-25 19:50:10 -07003844 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003845 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003846 return;
3847 }
3848
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003849 /* Try to read the source of the interrupt */
3850 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3851 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3852 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003853 drm_dp_dpcd_writeb(&intel_dp->aux,
3854 DP_DEVICE_SERVICE_IRQ_VECTOR,
3855 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003856
3857 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3858 intel_dp_handle_test_request(intel_dp);
3859 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3860 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3861 }
3862
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003863 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003864 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03003865 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003866 intel_dp_start_link_train(intel_dp);
3867 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003868 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003869 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003870}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003871
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003872/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003873static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003874intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003875{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003876 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003877 uint8_t type;
3878
3879 if (!intel_dp_get_dpcd(intel_dp))
3880 return connector_status_disconnected;
3881
3882 /* if there's no downstream port, we're done */
3883 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003884 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003885
3886 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003887 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3888 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003889 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003890
3891 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3892 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003893 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003894
Adam Jackson23235172012-09-20 16:42:45 -04003895 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3896 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003897 }
3898
3899 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003900 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003901 return connector_status_connected;
3902
3903 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003904 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3905 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3906 if (type == DP_DS_PORT_TYPE_VGA ||
3907 type == DP_DS_PORT_TYPE_NON_EDID)
3908 return connector_status_unknown;
3909 } else {
3910 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3911 DP_DWN_STRM_PORT_TYPE_MASK;
3912 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3913 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3914 return connector_status_unknown;
3915 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003916
3917 /* Anything else is out of spec, warn and ignore */
3918 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003919 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003920}
3921
3922static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003923edp_detect(struct intel_dp *intel_dp)
3924{
3925 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3926 enum drm_connector_status status;
3927
3928 status = intel_panel_detect(dev);
3929 if (status == connector_status_unknown)
3930 status = connector_status_connected;
3931
3932 return status;
3933}
3934
3935static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003936ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003937{
Paulo Zanoni30add222012-10-26 19:05:45 -02003938 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003939 struct drm_i915_private *dev_priv = dev->dev_private;
3940 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003941
Damien Lespiau1b469632012-12-13 16:09:01 +00003942 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3943 return connector_status_disconnected;
3944
Keith Packard26d61aa2011-07-25 20:01:09 -07003945 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003946}
3947
Dave Airlie2a592be2014-09-01 16:58:12 +10003948static int g4x_digital_port_connected(struct drm_device *dev,
3949 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003950{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003951 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01003952 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003953
Todd Previte232a6ee2014-01-23 00:13:41 -07003954 if (IS_VALLEYVIEW(dev)) {
3955 switch (intel_dig_port->port) {
3956 case PORT_B:
3957 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3958 break;
3959 case PORT_C:
3960 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3961 break;
3962 case PORT_D:
3963 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3964 break;
3965 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003966 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003967 }
3968 } else {
3969 switch (intel_dig_port->port) {
3970 case PORT_B:
3971 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3972 break;
3973 case PORT_C:
3974 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3975 break;
3976 case PORT_D:
3977 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3978 break;
3979 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003980 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003981 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003982 }
3983
Chris Wilson10f76a32012-05-11 18:01:32 +01003984 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10003985 return 0;
3986 return 1;
3987}
3988
3989static enum drm_connector_status
3990g4x_dp_detect(struct intel_dp *intel_dp)
3991{
3992 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3993 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3994 int ret;
3995
3996 /* Can't disconnect eDP, but you can close the lid... */
3997 if (is_edp(intel_dp)) {
3998 enum drm_connector_status status;
3999
4000 status = intel_panel_detect(dev);
4001 if (status == connector_status_unknown)
4002 status = connector_status_connected;
4003 return status;
4004 }
4005
4006 ret = g4x_digital_port_connected(dev, intel_dig_port);
4007 if (ret == -EINVAL)
4008 return connector_status_unknown;
4009 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004010 return connector_status_disconnected;
4011
Keith Packard26d61aa2011-07-25 20:01:09 -07004012 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004013}
4014
Keith Packard8c241fe2011-09-28 16:38:44 -07004015static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004016intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004017{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004018 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004019
Jani Nikula9cd300e2012-10-19 14:51:52 +03004020 /* use cached edid if we have one */
4021 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004022 /* invalid edid */
4023 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004024 return NULL;
4025
Jani Nikula55e9ede2013-10-01 10:38:54 +03004026 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004027 } else
4028 return drm_get_edid(&intel_connector->base,
4029 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004030}
4031
Chris Wilsonbeb60602014-09-02 20:04:00 +01004032static void
4033intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004034{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004035 struct intel_connector *intel_connector = intel_dp->attached_connector;
4036 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004037
Chris Wilsonbeb60602014-09-02 20:04:00 +01004038 edid = intel_dp_get_edid(intel_dp);
4039 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004040
Chris Wilsonbeb60602014-09-02 20:04:00 +01004041 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4042 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4043 else
4044 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4045}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004046
Chris Wilsonbeb60602014-09-02 20:04:00 +01004047static void
4048intel_dp_unset_edid(struct intel_dp *intel_dp)
4049{
4050 struct intel_connector *intel_connector = intel_dp->attached_connector;
4051
4052 kfree(intel_connector->detect_edid);
4053 intel_connector->detect_edid = NULL;
4054
4055 intel_dp->has_audio = false;
4056}
4057
4058static enum intel_display_power_domain
4059intel_dp_power_get(struct intel_dp *dp)
4060{
4061 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4062 enum intel_display_power_domain power_domain;
4063
4064 power_domain = intel_display_port_power_domain(encoder);
4065 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4066
4067 return power_domain;
4068}
4069
4070static void
4071intel_dp_power_put(struct intel_dp *dp,
4072 enum intel_display_power_domain power_domain)
4073{
4074 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4075 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004076}
4077
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004078static enum drm_connector_status
4079intel_dp_detect(struct drm_connector *connector, bool force)
4080{
4081 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004082 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4083 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004084 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004085 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004086 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004087 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004088
Chris Wilson164c8592013-07-20 20:27:08 +01004089 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004090 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004091 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004092
Dave Airlie0e32b392014-05-02 14:02:48 +10004093 if (intel_dp->is_mst) {
4094 /* MST devices are disconnected from a monitor POV */
4095 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4096 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004097 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004098 }
4099
Chris Wilsonbeb60602014-09-02 20:04:00 +01004100 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004101
Chris Wilsond410b562014-09-02 20:03:59 +01004102 /* Can't disconnect eDP, but you can close the lid... */
4103 if (is_edp(intel_dp))
4104 status = edp_detect(intel_dp);
4105 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004106 status = ironlake_dp_detect(intel_dp);
4107 else
4108 status = g4x_dp_detect(intel_dp);
4109 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004110 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004111
Adam Jackson0d198322012-05-14 16:05:47 -04004112 intel_dp_probe_oui(intel_dp);
4113
Dave Airlie0e32b392014-05-02 14:02:48 +10004114 ret = intel_dp_probe_mst(intel_dp);
4115 if (ret) {
4116 /* if we are in MST mode then this connector
4117 won't appear connected or have anything with EDID on it */
4118 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4119 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4120 status = connector_status_disconnected;
4121 goto out;
4122 }
4123
Chris Wilsonbeb60602014-09-02 20:04:00 +01004124 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004125
Paulo Zanonid63885d2012-10-26 19:05:49 -02004126 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4127 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004128 status = connector_status_connected;
4129
4130out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004131 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004132 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004133}
4134
Chris Wilsonbeb60602014-09-02 20:04:00 +01004135static void
4136intel_dp_force(struct drm_connector *connector)
4137{
4138 struct intel_dp *intel_dp = intel_attached_dp(connector);
4139 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4140 enum intel_display_power_domain power_domain;
4141
4142 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4143 connector->base.id, connector->name);
4144 intel_dp_unset_edid(intel_dp);
4145
4146 if (connector->status != connector_status_connected)
4147 return;
4148
4149 power_domain = intel_dp_power_get(intel_dp);
4150
4151 intel_dp_set_edid(intel_dp);
4152
4153 intel_dp_power_put(intel_dp, power_domain);
4154
4155 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4156 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4157}
4158
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004159static int intel_dp_get_modes(struct drm_connector *connector)
4160{
Jani Nikuladd06f902012-10-19 14:51:50 +03004161 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004162 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004163
Chris Wilsonbeb60602014-09-02 20:04:00 +01004164 edid = intel_connector->detect_edid;
4165 if (edid) {
4166 int ret = intel_connector_update_modes(connector, edid);
4167 if (ret)
4168 return ret;
4169 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004170
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004171 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004172 if (is_edp(intel_attached_dp(connector)) &&
4173 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004174 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004175
4176 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004177 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004178 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004179 drm_mode_probed_add(connector, mode);
4180 return 1;
4181 }
4182 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004183
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004184 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004185}
4186
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004187static bool
4188intel_dp_detect_audio(struct drm_connector *connector)
4189{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004190 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004191 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004192
Chris Wilsonbeb60602014-09-02 20:04:00 +01004193 edid = to_intel_connector(connector)->detect_edid;
4194 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004195 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004196
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004197 return has_audio;
4198}
4199
Chris Wilsonf6849602010-09-19 09:29:33 +01004200static int
4201intel_dp_set_property(struct drm_connector *connector,
4202 struct drm_property *property,
4203 uint64_t val)
4204{
Chris Wilsone953fd72011-02-21 22:23:52 +00004205 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004206 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004207 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4208 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004209 int ret;
4210
Rob Clark662595d2012-10-11 20:36:04 -05004211 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004212 if (ret)
4213 return ret;
4214
Chris Wilson3f43c482011-05-12 22:17:24 +01004215 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004216 int i = val;
4217 bool has_audio;
4218
4219 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004220 return 0;
4221
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004222 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004223
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004224 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004225 has_audio = intel_dp_detect_audio(connector);
4226 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004227 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004228
4229 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004230 return 0;
4231
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004232 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004233 goto done;
4234 }
4235
Chris Wilsone953fd72011-02-21 22:23:52 +00004236 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004237 bool old_auto = intel_dp->color_range_auto;
4238 uint32_t old_range = intel_dp->color_range;
4239
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004240 switch (val) {
4241 case INTEL_BROADCAST_RGB_AUTO:
4242 intel_dp->color_range_auto = true;
4243 break;
4244 case INTEL_BROADCAST_RGB_FULL:
4245 intel_dp->color_range_auto = false;
4246 intel_dp->color_range = 0;
4247 break;
4248 case INTEL_BROADCAST_RGB_LIMITED:
4249 intel_dp->color_range_auto = false;
4250 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4251 break;
4252 default:
4253 return -EINVAL;
4254 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004255
4256 if (old_auto == intel_dp->color_range_auto &&
4257 old_range == intel_dp->color_range)
4258 return 0;
4259
Chris Wilsone953fd72011-02-21 22:23:52 +00004260 goto done;
4261 }
4262
Yuly Novikov53b41832012-10-26 12:04:00 +03004263 if (is_edp(intel_dp) &&
4264 property == connector->dev->mode_config.scaling_mode_property) {
4265 if (val == DRM_MODE_SCALE_NONE) {
4266 DRM_DEBUG_KMS("no scaling not supported\n");
4267 return -EINVAL;
4268 }
4269
4270 if (intel_connector->panel.fitting_mode == val) {
4271 /* the eDP scaling property is not changed */
4272 return 0;
4273 }
4274 intel_connector->panel.fitting_mode = val;
4275
4276 goto done;
4277 }
4278
Chris Wilsonf6849602010-09-19 09:29:33 +01004279 return -EINVAL;
4280
4281done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004282 if (intel_encoder->base.crtc)
4283 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004284
4285 return 0;
4286}
4287
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004288static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004289intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004290{
Jani Nikula1d508702012-10-19 14:51:49 +03004291 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004292
Chris Wilson10e972d2014-09-04 21:43:45 +01004293 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004294
Jani Nikula9cd300e2012-10-19 14:51:52 +03004295 if (!IS_ERR_OR_NULL(intel_connector->edid))
4296 kfree(intel_connector->edid);
4297
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004298 /* Can't call is_edp() since the encoder may have been destroyed
4299 * already. */
4300 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004301 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004302
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004303 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004304 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004305}
4306
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004307void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004308{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004309 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4310 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004311
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004312 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004313 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004314 if (is_edp(intel_dp)) {
4315 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004316 /*
4317 * vdd might still be enabled do to the delayed vdd off.
4318 * Make sure vdd is actually turned off here.
4319 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004320 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004321 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004322 pps_unlock(intel_dp);
4323
Clint Taylor01527b32014-07-07 13:01:46 -07004324 if (intel_dp->edp_notifier.notifier_call) {
4325 unregister_reboot_notifier(&intel_dp->edp_notifier);
4326 intel_dp->edp_notifier.notifier_call = NULL;
4327 }
Keith Packardbd943152011-09-18 23:09:52 -07004328 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004329 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004330 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004331}
4332
Imre Deak07f9cd02014-08-18 14:42:45 +03004333static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4334{
4335 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4336
4337 if (!is_edp(intel_dp))
4338 return;
4339
Ville Syrjälä951468f2014-09-04 14:55:31 +03004340 /*
4341 * vdd might still be enabled do to the delayed vdd off.
4342 * Make sure vdd is actually turned off here.
4343 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004344 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004345 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004346 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004347 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004348}
4349
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004350static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4351{
4352 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4353 struct drm_device *dev = intel_dig_port->base.base.dev;
4354 struct drm_i915_private *dev_priv = dev->dev_private;
4355 enum intel_display_power_domain power_domain;
4356
4357 lockdep_assert_held(&dev_priv->pps_mutex);
4358
4359 if (!edp_have_panel_vdd(intel_dp))
4360 return;
4361
4362 /*
4363 * The VDD bit needs a power domain reference, so if the bit is
4364 * already enabled when we boot or resume, grab this reference and
4365 * schedule a vdd off, so we don't hold on to the reference
4366 * indefinitely.
4367 */
4368 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4369 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4370 intel_display_power_get(dev_priv, power_domain);
4371
4372 edp_panel_vdd_schedule_off(intel_dp);
4373}
4374
Imre Deak6d93c0c2014-07-31 14:03:36 +03004375static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4376{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004377 struct intel_dp *intel_dp;
4378
4379 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4380 return;
4381
4382 intel_dp = enc_to_intel_dp(encoder);
4383
4384 pps_lock(intel_dp);
4385
4386 /*
4387 * Read out the current power sequencer assignment,
4388 * in case the BIOS did something with it.
4389 */
4390 if (IS_VALLEYVIEW(encoder->dev))
4391 vlv_initial_power_sequencer_setup(intel_dp);
4392
4393 intel_edp_panel_vdd_sanitize(intel_dp);
4394
4395 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004396}
4397
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004398static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004399 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004400 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004401 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004402 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004403 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004404 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004405};
4406
4407static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4408 .get_modes = intel_dp_get_modes,
4409 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004410 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004411};
4412
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004413static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004414 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004415 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004416};
4417
Dave Airlie0e32b392014-05-02 14:02:48 +10004418void
Eric Anholt21d40d32010-03-25 11:11:14 -07004419intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004420{
Dave Airlie0e32b392014-05-02 14:02:48 +10004421 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004422}
4423
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004424enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004425intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4426{
4427 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004428 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004429 struct drm_device *dev = intel_dig_port->base.base.dev;
4430 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004431 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004432 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004433
Dave Airlie0e32b392014-05-02 14:02:48 +10004434 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4435 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004436
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004437 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4438 /*
4439 * vdd off can generate a long pulse on eDP which
4440 * would require vdd on to handle it, and thus we
4441 * would end up in an endless cycle of
4442 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4443 */
4444 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4445 port_name(intel_dig_port->port));
4446 return false;
4447 }
4448
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004449 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4450 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004451 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004452
Imre Deak1c767b32014-08-18 14:42:42 +03004453 power_domain = intel_display_port_power_domain(intel_encoder);
4454 intel_display_power_get(dev_priv, power_domain);
4455
Dave Airlie0e32b392014-05-02 14:02:48 +10004456 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004457
4458 if (HAS_PCH_SPLIT(dev)) {
4459 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4460 goto mst_fail;
4461 } else {
4462 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4463 goto mst_fail;
4464 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004465
4466 if (!intel_dp_get_dpcd(intel_dp)) {
4467 goto mst_fail;
4468 }
4469
4470 intel_dp_probe_oui(intel_dp);
4471
4472 if (!intel_dp_probe_mst(intel_dp))
4473 goto mst_fail;
4474
4475 } else {
4476 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004477 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004478 goto mst_fail;
4479 }
4480
4481 if (!intel_dp->is_mst) {
4482 /*
4483 * we'll check the link status via the normal hot plug path later -
4484 * but for short hpds we should check it now
4485 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004486 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004487 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004488 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004489 }
4490 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004491
4492 ret = IRQ_HANDLED;
4493
Imre Deak1c767b32014-08-18 14:42:42 +03004494 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004495mst_fail:
4496 /* if we were in MST mode, and device is not there get out of MST mode */
4497 if (intel_dp->is_mst) {
4498 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4499 intel_dp->is_mst = false;
4500 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4501 }
Imre Deak1c767b32014-08-18 14:42:42 +03004502put_power:
4503 intel_display_power_put(dev_priv, power_domain);
4504
4505 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004506}
4507
Zhenyu Wange3421a12010-04-08 09:43:27 +08004508/* Return which DP Port should be selected for Transcoder DP control */
4509int
Akshay Joshi0206e352011-08-16 15:34:10 -04004510intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004511{
4512 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004513 struct intel_encoder *intel_encoder;
4514 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004515
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004516 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4517 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004518
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004519 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4520 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004521 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004522 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004523
Zhenyu Wange3421a12010-04-08 09:43:27 +08004524 return -1;
4525}
4526
Zhao Yakui36e83a12010-06-12 14:32:21 +08004527/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004528bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004529{
4530 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004531 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004532 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004533 static const short port_mapping[] = {
4534 [PORT_B] = PORT_IDPB,
4535 [PORT_C] = PORT_IDPC,
4536 [PORT_D] = PORT_IDPD,
4537 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004538
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004539 if (port == PORT_A)
4540 return true;
4541
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004542 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004543 return false;
4544
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004545 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4546 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004547
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004548 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004549 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4550 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004551 return true;
4552 }
4553 return false;
4554}
4555
Dave Airlie0e32b392014-05-02 14:02:48 +10004556void
Chris Wilsonf6849602010-09-19 09:29:33 +01004557intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4558{
Yuly Novikov53b41832012-10-26 12:04:00 +03004559 struct intel_connector *intel_connector = to_intel_connector(connector);
4560
Chris Wilson3f43c482011-05-12 22:17:24 +01004561 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004562 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004563 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004564
4565 if (is_edp(intel_dp)) {
4566 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004567 drm_object_attach_property(
4568 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004569 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004570 DRM_MODE_SCALE_ASPECT);
4571 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004572 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004573}
4574
Imre Deakdada1a92014-01-29 13:25:41 +02004575static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4576{
4577 intel_dp->last_power_cycle = jiffies;
4578 intel_dp->last_power_on = jiffies;
4579 intel_dp->last_backlight_off = jiffies;
4580}
4581
Daniel Vetter67a54562012-10-20 20:57:45 +02004582static void
4583intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004584 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004585{
4586 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004587 struct edp_power_seq cur, vbt, spec,
4588 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004589 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004590 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004591
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004592 lockdep_assert_held(&dev_priv->pps_mutex);
4593
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004594 /* already initialized? */
4595 if (final->t11_t12 != 0)
4596 return;
4597
Jesse Barnes453c5422013-03-28 09:55:41 -07004598 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004599 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004600 pp_on_reg = PCH_PP_ON_DELAYS;
4601 pp_off_reg = PCH_PP_OFF_DELAYS;
4602 pp_div_reg = PCH_PP_DIVISOR;
4603 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004604 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4605
4606 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4607 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4608 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4609 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004610 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004611
4612 /* Workaround: Need to write PP_CONTROL with the unlock key as
4613 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004614 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004615 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004616
Jesse Barnes453c5422013-03-28 09:55:41 -07004617 pp_on = I915_READ(pp_on_reg);
4618 pp_off = I915_READ(pp_off_reg);
4619 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004620
4621 /* Pull timing values out of registers */
4622 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4623 PANEL_POWER_UP_DELAY_SHIFT;
4624
4625 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4626 PANEL_LIGHT_ON_DELAY_SHIFT;
4627
4628 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4629 PANEL_LIGHT_OFF_DELAY_SHIFT;
4630
4631 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4632 PANEL_POWER_DOWN_DELAY_SHIFT;
4633
4634 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4635 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4636
4637 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4638 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4639
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004640 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004641
4642 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4643 * our hw here, which are all in 100usec. */
4644 spec.t1_t3 = 210 * 10;
4645 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4646 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4647 spec.t10 = 500 * 10;
4648 /* This one is special and actually in units of 100ms, but zero
4649 * based in the hw (so we need to add 100 ms). But the sw vbt
4650 * table multiplies it with 1000 to make it in units of 100usec,
4651 * too. */
4652 spec.t11_t12 = (510 + 100) * 10;
4653
4654 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4655 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4656
4657 /* Use the max of the register settings and vbt. If both are
4658 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004659#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004660 spec.field : \
4661 max(cur.field, vbt.field))
4662 assign_final(t1_t3);
4663 assign_final(t8);
4664 assign_final(t9);
4665 assign_final(t10);
4666 assign_final(t11_t12);
4667#undef assign_final
4668
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004669#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004670 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4671 intel_dp->backlight_on_delay = get_delay(t8);
4672 intel_dp->backlight_off_delay = get_delay(t9);
4673 intel_dp->panel_power_down_delay = get_delay(t10);
4674 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4675#undef get_delay
4676
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004677 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4678 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4679 intel_dp->panel_power_cycle_delay);
4680
4681 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4682 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004683}
4684
4685static void
4686intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004687 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004688{
4689 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004690 u32 pp_on, pp_off, pp_div, port_sel = 0;
4691 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4692 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004693 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004694 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004695
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004696 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004697
4698 if (HAS_PCH_SPLIT(dev)) {
4699 pp_on_reg = PCH_PP_ON_DELAYS;
4700 pp_off_reg = PCH_PP_OFF_DELAYS;
4701 pp_div_reg = PCH_PP_DIVISOR;
4702 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004703 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4704
4705 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4706 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4707 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004708 }
4709
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004710 /*
4711 * And finally store the new values in the power sequencer. The
4712 * backlight delays are set to 1 because we do manual waits on them. For
4713 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4714 * we'll end up waiting for the backlight off delay twice: once when we
4715 * do the manual sleep, and once when we disable the panel and wait for
4716 * the PP_STATUS bit to become zero.
4717 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004718 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004719 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4720 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004721 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004722 /* Compute the divisor for the pp clock, simply match the Bspec
4723 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004724 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004725 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004726 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4727
4728 /* Haswell doesn't have any port selection bits for the panel
4729 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004730 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004731 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004732 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004733 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004734 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004735 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004736 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004737 }
4738
Jesse Barnes453c5422013-03-28 09:55:41 -07004739 pp_on |= port_sel;
4740
4741 I915_WRITE(pp_on_reg, pp_on);
4742 I915_WRITE(pp_off_reg, pp_off);
4743 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004744
Daniel Vetter67a54562012-10-20 20:57:45 +02004745 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004746 I915_READ(pp_on_reg),
4747 I915_READ(pp_off_reg),
4748 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004749}
4750
Vandana Kannan96178ee2015-01-10 02:25:56 +05304751static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304752{
4753 struct drm_i915_private *dev_priv = dev->dev_private;
4754 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304755 struct intel_digital_port *dig_port = NULL;
4756 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004757 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304758 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304759 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304760 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304761
4762 if (refresh_rate <= 0) {
4763 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4764 return;
4765 }
4766
Vandana Kannan96178ee2015-01-10 02:25:56 +05304767 if (intel_dp == NULL) {
4768 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304769 return;
4770 }
4771
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004772 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004773 * FIXME: This needs proper synchronization with psr state for some
4774 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004775 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304776
Vandana Kannan96178ee2015-01-10 02:25:56 +05304777 dig_port = dp_to_dig_port(intel_dp);
4778 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304779 intel_crtc = encoder->new_crtc;
4780
4781 if (!intel_crtc) {
4782 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4783 return;
4784 }
4785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004786 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304787
Vandana Kannan96178ee2015-01-10 02:25:56 +05304788 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304789 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4790 return;
4791 }
4792
Vandana Kannan96178ee2015-01-10 02:25:56 +05304793 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4794 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304795 index = DRRS_LOW_RR;
4796
Vandana Kannan96178ee2015-01-10 02:25:56 +05304797 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304798 DRM_DEBUG_KMS(
4799 "DRRS requested for previously set RR...ignoring\n");
4800 return;
4801 }
4802
4803 if (!intel_crtc->active) {
4804 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4805 return;
4806 }
4807
4808 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004809 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304810 val = I915_READ(reg);
4811 if (index > DRRS_HIGH_RR) {
4812 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004813 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304814 } else {
4815 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4816 }
4817 I915_WRITE(reg, val);
4818 }
4819
4820 /*
4821 * mutex taken to ensure that there is no race between differnt
4822 * drrs calls trying to update refresh rate. This scenario may occur
4823 * in future when idleness detection based DRRS in kernel and
4824 * possible calls from user space to set differnt RR are made.
4825 */
4826
Vandana Kannan96178ee2015-01-10 02:25:56 +05304827 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304828
Vandana Kannan96178ee2015-01-10 02:25:56 +05304829 dev_priv->drrs.refresh_rate_type = index;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304830
Vandana Kannan96178ee2015-01-10 02:25:56 +05304831 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304832
4833 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4834}
4835
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304836static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05304837intel_dp_drrs_init(struct intel_connector *intel_connector,
4838 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304839{
4840 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304841 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304842 struct drm_i915_private *dev_priv = dev->dev_private;
4843 struct drm_display_mode *downclock_mode = NULL;
4844
4845 if (INTEL_INFO(dev)->gen <= 6) {
4846 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4847 return NULL;
4848 }
4849
4850 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004851 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304852 return NULL;
4853 }
4854
4855 downclock_mode = intel_find_panel_downclock
4856 (dev, fixed_mode, connector);
4857
4858 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004859 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304860 return NULL;
4861 }
4862
Vandana Kannan96178ee2015-01-10 02:25:56 +05304863 mutex_init(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304864
Vandana Kannan96178ee2015-01-10 02:25:56 +05304865 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304866
Vandana Kannan96178ee2015-01-10 02:25:56 +05304867 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004868 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304869 return downclock_mode;
4870}
4871
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004872static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004873 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004874{
4875 struct drm_connector *connector = &intel_connector->base;
4876 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004877 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4878 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004879 struct drm_i915_private *dev_priv = dev->dev_private;
4880 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304881 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004882 bool has_dpcd;
4883 struct drm_display_mode *scan;
4884 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02004885 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004886
Vandana Kannan96178ee2015-01-10 02:25:56 +05304887 dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304888
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004889 if (!is_edp(intel_dp))
4890 return true;
4891
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004892 pps_lock(intel_dp);
4893 intel_edp_panel_vdd_sanitize(intel_dp);
4894 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004895
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004896 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004897 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004898
4899 if (has_dpcd) {
4900 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4901 dev_priv->no_aux_handshake =
4902 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4903 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4904 } else {
4905 /* if this fails, presume the device is a ghost */
4906 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004907 return false;
4908 }
4909
4910 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004911 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004912 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004913 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004914
Daniel Vetter060c8772014-03-21 23:22:35 +01004915 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004916 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004917 if (edid) {
4918 if (drm_add_edid_modes(connector, edid)) {
4919 drm_mode_connector_update_edid_property(connector,
4920 edid);
4921 drm_edid_to_eld(connector, edid);
4922 } else {
4923 kfree(edid);
4924 edid = ERR_PTR(-EINVAL);
4925 }
4926 } else {
4927 edid = ERR_PTR(-ENOENT);
4928 }
4929 intel_connector->edid = edid;
4930
4931 /* prefer fixed mode from EDID if available */
4932 list_for_each_entry(scan, &connector->probed_modes, head) {
4933 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4934 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304935 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304936 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004937 break;
4938 }
4939 }
4940
4941 /* fallback to VBT if available for eDP */
4942 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4943 fixed_mode = drm_mode_duplicate(dev,
4944 dev_priv->vbt.lfp_lvds_vbt_mode);
4945 if (fixed_mode)
4946 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4947 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004948 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004949
Clint Taylor01527b32014-07-07 13:01:46 -07004950 if (IS_VALLEYVIEW(dev)) {
4951 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4952 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02004953
4954 /*
4955 * Figure out the current pipe for the initial backlight setup.
4956 * If the current pipe isn't valid, try the PPS pipe, and if that
4957 * fails just assume pipe A.
4958 */
4959 if (IS_CHERRYVIEW(dev))
4960 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
4961 else
4962 pipe = PORT_TO_PIPE(intel_dp->DP);
4963
4964 if (pipe != PIPE_A && pipe != PIPE_B)
4965 pipe = intel_dp->pps_pipe;
4966
4967 if (pipe != PIPE_A && pipe != PIPE_B)
4968 pipe = PIPE_A;
4969
4970 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
4971 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07004972 }
4973
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304974 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004975 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02004976 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004977
4978 return true;
4979}
4980
Paulo Zanoni16c25532013-06-12 17:27:25 -03004981bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004982intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4983 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004984{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004985 struct drm_connector *connector = &intel_connector->base;
4986 struct intel_dp *intel_dp = &intel_dig_port->dp;
4987 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4988 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004989 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004990 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02004991 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004992
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03004993 intel_dp->pps_pipe = INVALID_PIPE;
4994
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004995 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00004996 if (INTEL_INFO(dev)->gen >= 9)
4997 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
4998 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004999 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5000 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5001 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5002 else if (HAS_PCH_SPLIT(dev))
5003 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5004 else
5005 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5006
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005007 if (INTEL_INFO(dev)->gen >= 9)
5008 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5009 else
5010 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005011
Daniel Vetter07679352012-09-06 22:15:42 +02005012 /* Preserve the current hw state. */
5013 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005014 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005015
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005016 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305017 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005018 else
5019 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005020
Imre Deakf7d24902013-05-08 13:14:05 +03005021 /*
5022 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5023 * for DP the encoder type can be set by the caller to
5024 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5025 */
5026 if (type == DRM_MODE_CONNECTOR_eDP)
5027 intel_encoder->type = INTEL_OUTPUT_EDP;
5028
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005029 /* eDP only on port B and/or C on vlv/chv */
5030 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5031 port != PORT_B && port != PORT_C))
5032 return false;
5033
Imre Deake7281ea2013-05-08 13:14:08 +03005034 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5035 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5036 port_name(port));
5037
Adam Jacksonb3295302010-07-16 14:46:28 -04005038 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005039 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5040
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005041 connector->interlace_allowed = true;
5042 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005043
Daniel Vetter66a92782012-07-12 20:08:18 +02005044 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005045 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005046
Chris Wilsondf0e9242010-09-09 16:20:55 +01005047 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005048 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005049
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005050 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005051 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5052 else
5053 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005054 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005055
Jani Nikula0b998362014-03-14 16:51:17 +02005056 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005057 switch (port) {
5058 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005059 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005060 break;
5061 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005062 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005063 break;
5064 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005065 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005066 break;
5067 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005068 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005069 break;
5070 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005071 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005072 }
5073
Imre Deakdada1a92014-01-29 13:25:41 +02005074 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005075 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005076 intel_dp_init_panel_power_timestamps(intel_dp);
5077 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005078 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005079 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005080 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005081 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005082 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005083
Jani Nikula9d1a1032014-03-14 16:51:15 +02005084 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005085
Dave Airlie0e32b392014-05-02 14:02:48 +10005086 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005087 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005088 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005089 intel_dp_mst_encoder_init(intel_dig_port,
5090 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005091 }
5092 }
5093
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005094 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005095 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005096 if (is_edp(intel_dp)) {
5097 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005098 /*
5099 * vdd might still be enabled do to the delayed vdd off.
5100 * Make sure vdd is actually turned off here.
5101 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005102 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005103 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005104 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005105 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005106 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005107 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005108 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005109 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005110
Chris Wilsonf6849602010-09-19 09:29:33 +01005111 intel_dp_add_properties(intel_dp, connector);
5112
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005113 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5114 * 0xd. Failure to do so will result in spurious interrupts being
5115 * generated on the port when a cable is not attached.
5116 */
5117 if (IS_G4X(dev) && !IS_GM45(dev)) {
5118 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5119 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5120 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005121
5122 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005123}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005124
5125void
5126intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5127{
Dave Airlie13cf5502014-06-18 11:29:35 +10005128 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005129 struct intel_digital_port *intel_dig_port;
5130 struct intel_encoder *intel_encoder;
5131 struct drm_encoder *encoder;
5132 struct intel_connector *intel_connector;
5133
Daniel Vetterb14c5672013-09-19 12:18:32 +02005134 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005135 if (!intel_dig_port)
5136 return;
5137
Daniel Vetterb14c5672013-09-19 12:18:32 +02005138 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005139 if (!intel_connector) {
5140 kfree(intel_dig_port);
5141 return;
5142 }
5143
5144 intel_encoder = &intel_dig_port->base;
5145 encoder = &intel_encoder->base;
5146
5147 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5148 DRM_MODE_ENCODER_TMDS);
5149
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005150 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005151 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005152 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005153 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005154 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005155 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005156 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005157 intel_encoder->pre_enable = chv_pre_enable_dp;
5158 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005159 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005160 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005161 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005162 intel_encoder->pre_enable = vlv_pre_enable_dp;
5163 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005164 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005165 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005166 intel_encoder->pre_enable = g4x_pre_enable_dp;
5167 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005168 if (INTEL_INFO(dev)->gen >= 5)
5169 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005170 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005171
Paulo Zanoni174edf12012-10-26 19:05:50 -02005172 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005173 intel_dig_port->dp.output_reg = output_reg;
5174
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005175 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005176 if (IS_CHERRYVIEW(dev)) {
5177 if (port == PORT_D)
5178 intel_encoder->crtc_mask = 1 << 2;
5179 else
5180 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5181 } else {
5182 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5183 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005184 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005185 intel_encoder->hot_plug = intel_dp_hot_plug;
5186
Dave Airlie13cf5502014-06-18 11:29:35 +10005187 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5188 dev_priv->hpd_irq_port[port] = intel_dig_port;
5189
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005190 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5191 drm_encoder_cleanup(encoder);
5192 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005193 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005194 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005195}
Dave Airlie0e32b392014-05-02 14:02:48 +10005196
5197void intel_dp_mst_suspend(struct drm_device *dev)
5198{
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200 int i;
5201
5202 /* disable MST */
5203 for (i = 0; i < I915_MAX_PORTS; i++) {
5204 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5205 if (!intel_dig_port)
5206 continue;
5207
5208 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5209 if (!intel_dig_port->dp.can_mst)
5210 continue;
5211 if (intel_dig_port->dp.is_mst)
5212 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5213 }
5214 }
5215}
5216
5217void intel_dp_mst_resume(struct drm_device *dev)
5218{
5219 struct drm_i915_private *dev_priv = dev->dev_private;
5220 int i;
5221
5222 for (i = 0; i < I915_MAX_PORTS; i++) {
5223 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5224 if (!intel_dig_port)
5225 continue;
5226 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5227 int ret;
5228
5229 if (!intel_dig_port->dp.can_mst)
5230 continue;
5231
5232 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5233 if (ret != 0) {
5234 intel_dp_check_mst_status(&intel_dig_port->dp);
5235 }
5236 }
5237 }
5238}