blob: a89585d809beb87192011110945f33c8e462c4a5 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119
Dave Airlie0e32b392014-05-02 14:02:48 +1000120int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Daniel Vetter36008362013-03-27 00:44:59 +0100212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800242void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
444
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 if (index)
701 return 0;
702
703 if (intel_dig_port->port == PORT_A) {
704 if (IS_GEN6(dev) || IS_GEN7(dev))
705 return 200; /* SNB & IVB eDP input clock at 400Mhz */
706 else
707 return 225; /* eDP input clock at 450Mhz */
708 } else {
709 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
710 }
711}
712
713static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714{
715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
716 struct drm_device *dev = intel_dig_port->base.base.dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 if (index)
721 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000722 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
724 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100725 switch (index) {
726 case 0: return 63;
727 case 1: return 72;
728 default: return 0;
729 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300732 }
733}
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
736{
737 return index ? 0 : 100;
738}
739
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000740static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
741{
742 /*
743 * SKL doesn't need us to program the AUX clock divider (Hardware will
744 * derive the clock from CDCLK automatically). We still implement the
745 * get_aux_clock_divider vfunc to plug-in into the existing code.
746 */
747 return index ? 0 : 1;
748}
749
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
751 bool has_aux_irq,
752 int send_bytes,
753 uint32_t aux_clock_divider)
754{
755 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
756 struct drm_device *dev = intel_dig_port->base.base.dev;
757 uint32_t precharge, timeout;
758
759 if (IS_GEN6(dev))
760 precharge = 3;
761 else
762 precharge = 5;
763
764 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
765 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
766 else
767 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
768
769 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
776 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778}
779
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000780static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
781 bool has_aux_irq,
782 int send_bytes,
783 uint32_t unused)
784{
785 return DP_AUX_CH_CTL_SEND_BUSY |
786 DP_AUX_CH_CTL_DONE |
787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
789 DP_AUX_CH_CTL_TIME_OUT_1600us |
790 DP_AUX_CH_CTL_RECEIVE_ERROR |
791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
793}
794
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200797 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 uint8_t *recv, int recv_size)
799{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300803 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100805 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100809 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200810 bool vdd;
811
Ville Syrjälä773538e82014-09-04 14:54:56 +0300812 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300813
Ville Syrjälä72c35002014-08-18 22:16:00 +0300814 /*
815 * We will be called with VDD already enabled for dpcd/edid/oui reads.
816 * In such cases we want to leave VDD enabled and it's up to upper layers
817 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
818 * ourselves.
819 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300820 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100821
822 /* dp aux is extremely sensitive to irq latency, hence request the
823 * lowest possible wakeup latency and so prevent the cpu from going into
824 * deep sleep states.
825 */
826 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827
Keith Packard9b984da2011-09-19 13:54:47 -0700828 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800829
Paulo Zanonic67a4702013-08-19 13:18:09 -0300830 intel_aux_display_runtime_get(dev_priv);
831
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 /* Try to wait for any previous AUX channel activity */
833 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100834 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700835 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
836 break;
837 msleep(1);
838 }
839
840 if (try == 3) {
841 WARN(1, "dp_aux_ch not started status 0x%08x\n",
842 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843 ret = -EBUSY;
844 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100845 }
846
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847 /* Only 5 data registers! */
848 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
849 ret = -E2BIG;
850 goto out;
851 }
852
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000853 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000854 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
855 has_aux_irq,
856 send_bytes,
857 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Must try at least 3 times according to DP spec */
860 for (try = 0; try < 5; try++) {
861 /* Load the send data into the aux channel data registers */
862 for (i = 0; i < send_bytes; i += 4)
863 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800864 intel_dp_pack_aux(send + i,
865 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000868 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400871
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 /* Clear done status and any errors */
873 I915_WRITE(ch_ctl,
874 status |
875 DP_AUX_CH_CTL_DONE |
876 DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
880 DP_AUX_CH_CTL_RECEIVE_ERROR))
881 continue;
882 if (status & DP_AUX_CH_CTL_DONE)
883 break;
884 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 break;
887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
895 /* Check for timeout or receive error.
896 * Timeouts occur when the sink is not connected
897 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700899 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100900 ret = -EIO;
901 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903
904 /* Timeouts occur when the device isn't connected, so they're
905 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800907 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 ret = -ETIMEDOUT;
909 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 }
911
912 /* Unload any bytes sent back from the other side */
913 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
914 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915 if (recv_bytes > recv_size)
916 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400917
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100918 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_unpack_aux(I915_READ(ch_data + i),
920 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 ret = recv_bytes;
923out:
924 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300925 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926
Jani Nikula884f19e2014-03-14 16:51:14 +0200927 if (vdd)
928 edp_panel_vdd_off(intel_dp, false);
929
Ville Syrjälä773538e82014-09-04 14:54:56 +0300930 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300931
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933}
934
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300935#define BARE_ADDRESS_SIZE 3
936#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937static ssize_t
938intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
941 uint8_t txbuf[20], rxbuf[20];
942 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Jani Nikula9d1a1032014-03-14 16:51:15 +0200945 txbuf[0] = msg->request << 4;
946 txbuf[1] = msg->address >> 8;
947 txbuf[2] = msg->address & 0xff;
948 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300949
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950 switch (msg->request & ~DP_AUX_I2C_MOT) {
951 case DP_AUX_NATIVE_WRITE:
952 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300953 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 if (WARN_ON(txsize > 20))
957 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
962 if (ret > 0) {
963 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 /* Return payload size. */
966 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 break;
969
970 case DP_AUX_NATIVE_READ:
971 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300972 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 rxsize = msg->size + 1;
974
975 if (WARN_ON(rxsize > 20))
976 return -E2BIG;
977
978 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
979 if (ret > 0) {
980 msg->reply = rxbuf[0] >> 4;
981 /*
982 * Assume happy day, and copy the data. The caller is
983 * expected to check msg->reply before touching it.
984 *
985 * Return payload size.
986 */
987 ret--;
988 memcpy(msg->buffer, rxbuf + 1, ret);
989 }
990 break;
991
992 default:
993 ret = -EINVAL;
994 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200996
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998}
999
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000static void
1001intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001004 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1005 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001006 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001007 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008
Jani Nikula33ad6622014-03-14 16:51:16 +02001009 switch (port) {
1010 case PORT_A:
1011 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001012 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001013 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 case PORT_B:
1015 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001016 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001017 break;
1018 case PORT_C:
1019 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001020 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001021 break;
1022 case PORT_D:
1023 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001024 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001025 break;
1026 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001028 }
1029
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001030 /*
1031 * The AUX_CTL register is usually DP_CTL + 0x10.
1032 *
1033 * On Haswell and Broadwell though:
1034 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1035 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1036 *
1037 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1038 */
1039 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001041
Jani Nikula0b998362014-03-14 16:51:17 +02001042 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001043 intel_dp->aux.dev = dev->dev;
1044 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001045
Jani Nikula0b998362014-03-14 16:51:17 +02001046 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1047 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001049 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001050 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001051 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001052 name, ret);
1053 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001054 }
David Flynn8316f332010-12-08 16:10:21 +00001055
Jani Nikula0b998362014-03-14 16:51:17 +02001056 ret = sysfs_create_link(&connector->base.kdev->kobj,
1057 &intel_dp->aux.ddc.dev.kobj,
1058 intel_dp->aux.ddc.dev.kobj.name);
1059 if (ret < 0) {
1060 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001061 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001062 }
1063}
1064
Imre Deak80f65de2014-02-11 17:12:49 +02001065static void
1066intel_dp_connector_unregister(struct intel_connector *intel_connector)
1067{
1068 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1069
Dave Airlie0e32b392014-05-02 14:02:48 +10001070 if (!intel_connector->mst_port)
1071 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1072 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001073 intel_connector_unregister(intel_connector);
1074}
1075
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001076static void
Daniel Vetter0e503382014-07-04 11:26:04 -03001077hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1078{
1079 switch (link_bw) {
1080 case DP_LINK_BW_1_62:
1081 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1082 break;
1083 case DP_LINK_BW_2_7:
1084 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1085 break;
1086 case DP_LINK_BW_5_4:
1087 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1088 break;
1089 }
1090}
1091
1092static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001093intel_dp_set_clock(struct intel_encoder *encoder,
1094 struct intel_crtc_config *pipe_config, int link_bw)
1095{
1096 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001097 const struct dp_link_dpll *divisor = NULL;
1098 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001099
1100 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001101 divisor = gen4_dpll;
1102 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001103 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001104 divisor = pch_dpll;
1105 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001106 } else if (IS_CHERRYVIEW(dev)) {
1107 divisor = chv_dpll;
1108 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001109 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001110 divisor = vlv_dpll;
1111 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001112 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001113
1114 if (divisor && count) {
1115 for (i = 0; i < count; i++) {
1116 if (link_bw == divisor[i].link_bw) {
1117 pipe_config->dpll = divisor[i].dpll;
1118 pipe_config->clock_set = true;
1119 break;
1120 }
1121 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001122 }
1123}
1124
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001125bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001126intel_dp_compute_config(struct intel_encoder *encoder,
1127 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001128{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001129 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001130 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001131 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001132 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001133 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001134 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001135 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001136 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001137 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001138 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001139 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001140 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001141 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001142 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001143 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001144 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001145
Imre Deakbc7d38a2013-05-16 14:40:36 +03001146 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001147 pipe_config->has_pch_encoder = true;
1148
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001149 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001150 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001151 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001152
Jani Nikuladd06f902012-10-19 14:51:50 +03001153 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1154 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1155 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001156 if (!HAS_PCH_SPLIT(dev))
1157 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1158 intel_connector->panel.fitting_mode);
1159 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001160 intel_pch_panel_fitting(intel_crtc, pipe_config,
1161 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001162 }
1163
Daniel Vettercb1793c2012-06-04 18:39:21 +02001164 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001165 return false;
1166
Daniel Vetter083f9562012-04-20 20:23:49 +02001167 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1168 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001169 max_lane_count, bws[max_clock],
1170 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001171
Daniel Vetter36008362013-03-27 00:44:59 +01001172 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1173 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001174 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001175 if (is_edp(intel_dp)) {
1176 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1177 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1178 dev_priv->vbt.edp_bpp);
1179 bpp = dev_priv->vbt.edp_bpp;
1180 }
1181
Jani Nikula344c5bb2014-09-09 11:25:13 +03001182 /*
1183 * Use the maximum clock and number of lanes the eDP panel
1184 * advertizes being capable of. The panels are generally
1185 * designed to support only a single clock and lane
1186 * configuration, and typically these values correspond to the
1187 * native resolution of the panel.
1188 */
1189 min_lane_count = max_lane_count;
1190 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001191 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001192
Daniel Vetter36008362013-03-27 00:44:59 +01001193 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001194 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1195 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001196
Dave Airliec6930992014-07-14 11:04:39 +10001197 for (clock = min_clock; clock <= max_clock; clock++) {
1198 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001199 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1200 link_avail = intel_dp_max_data_rate(link_clock,
1201 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001202
Daniel Vetter36008362013-03-27 00:44:59 +01001203 if (mode_rate <= link_avail) {
1204 goto found;
1205 }
1206 }
1207 }
1208 }
1209
1210 return false;
1211
1212found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001213 if (intel_dp->color_range_auto) {
1214 /*
1215 * See:
1216 * CEA-861-E - 5.1 Default Encoding Parameters
1217 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1218 */
Thierry Reding18316c82012-12-20 15:41:44 +01001219 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001220 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1221 else
1222 intel_dp->color_range = 0;
1223 }
1224
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001225 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001226 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001227
Daniel Vetter36008362013-03-27 00:44:59 +01001228 intel_dp->link_bw = bws[clock];
1229 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001230 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001231 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001232
Daniel Vetter36008362013-03-27 00:44:59 +01001233 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1234 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001235 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001236 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1237 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001238
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001239 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001240 adjusted_mode->crtc_clock,
1241 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001242 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001243
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301244 if (intel_connector->panel.downclock_mode != NULL &&
1245 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001246 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301247 intel_link_compute_m_n(bpp, lane_count,
1248 intel_connector->panel.downclock_mode->clock,
1249 pipe_config->port_clock,
1250 &pipe_config->dp_m2_n2);
1251 }
1252
Damien Lespiauea155f32014-07-29 18:06:20 +01001253 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001254 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1255 else
1256 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001257
Daniel Vetter36008362013-03-27 00:44:59 +01001258 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001259}
1260
Daniel Vetter7c62a162013-06-01 17:16:20 +02001261static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001262{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001263 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1264 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1265 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001266 struct drm_i915_private *dev_priv = dev->dev_private;
1267 u32 dpa_ctl;
1268
Daniel Vetterff9a6752013-06-01 17:16:21 +02001269 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001270 dpa_ctl = I915_READ(DP_A);
1271 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1272
Daniel Vetterff9a6752013-06-01 17:16:21 +02001273 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001274 /* For a long time we've carried around a ILK-DevA w/a for the
1275 * 160MHz clock. If we're really unlucky, it's still required.
1276 */
1277 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001278 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001279 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001280 } else {
1281 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001282 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001283 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001284
Daniel Vetterea9b6002012-11-29 15:59:31 +01001285 I915_WRITE(DP_A, dpa_ctl);
1286
1287 POSTING_READ(DP_A);
1288 udelay(500);
1289}
1290
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001291static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001292{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001293 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001294 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001295 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001296 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001297 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1298 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001299
Keith Packard417e8222011-11-01 19:54:11 -07001300 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001301 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001302 *
1303 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001304 * SNB CPU
1305 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001306 * CPT PCH
1307 *
1308 * IBX PCH and CPU are the same for almost everything,
1309 * except that the CPU DP PLL is configured in this
1310 * register
1311 *
1312 * CPT PCH is quite different, having many bits moved
1313 * to the TRANS_DP_CTL register instead. That
1314 * configuration happens (oddly) in ironlake_pch_enable
1315 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001316
Keith Packard417e8222011-11-01 19:54:11 -07001317 /* Preserve the BIOS-computed detected bit. This is
1318 * supposed to be read-only.
1319 */
1320 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001321
Keith Packard417e8222011-11-01 19:54:11 -07001322 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001323 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001324 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001325
Jani Nikulac1dec792014-10-27 16:26:56 +02001326 if (crtc->config.has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001327 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001328
Keith Packard417e8222011-11-01 19:54:11 -07001329 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001330
Imre Deakbc7d38a2013-05-16 14:40:36 +03001331 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001332 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1333 intel_dp->DP |= DP_SYNC_HS_HIGH;
1334 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1335 intel_dp->DP |= DP_SYNC_VS_HIGH;
1336 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1337
Jani Nikula6aba5b62013-10-04 15:08:10 +03001338 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001339 intel_dp->DP |= DP_ENHANCED_FRAMING;
1340
Daniel Vetter7c62a162013-06-01 17:16:20 +02001341 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001342 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001343 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001344 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001345
1346 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1347 intel_dp->DP |= DP_SYNC_HS_HIGH;
1348 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1349 intel_dp->DP |= DP_SYNC_VS_HIGH;
1350 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1351
Jani Nikula6aba5b62013-10-04 15:08:10 +03001352 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001353 intel_dp->DP |= DP_ENHANCED_FRAMING;
1354
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001355 if (!IS_CHERRYVIEW(dev)) {
1356 if (crtc->pipe == 1)
1357 intel_dp->DP |= DP_PIPEB_SELECT;
1358 } else {
1359 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1360 }
Keith Packard417e8222011-11-01 19:54:11 -07001361 } else {
1362 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001363 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001364}
1365
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001366#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1367#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001368
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001369#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1370#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001371
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001372#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1373#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001374
Daniel Vetter4be73782014-01-17 14:39:48 +01001375static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001376 u32 mask,
1377 u32 value)
1378{
Paulo Zanoni30add222012-10-26 19:05:45 -02001379 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001380 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001381 u32 pp_stat_reg, pp_ctrl_reg;
1382
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001383 lockdep_assert_held(&dev_priv->pps_mutex);
1384
Jani Nikulabf13e812013-09-06 07:40:05 +03001385 pp_stat_reg = _pp_stat_reg(intel_dp);
1386 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001387
1388 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001389 mask, value,
1390 I915_READ(pp_stat_reg),
1391 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001392
Jesse Barnes453c5422013-03-28 09:55:41 -07001393 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001394 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001395 I915_READ(pp_stat_reg),
1396 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001397 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001398
1399 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001400}
1401
Daniel Vetter4be73782014-01-17 14:39:48 +01001402static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001403{
1404 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001405 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001406}
1407
Daniel Vetter4be73782014-01-17 14:39:48 +01001408static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001409{
Keith Packardbd943152011-09-18 23:09:52 -07001410 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001411 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001412}
Keith Packardbd943152011-09-18 23:09:52 -07001413
Daniel Vetter4be73782014-01-17 14:39:48 +01001414static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001415{
1416 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001417
1418 /* When we disable the VDD override bit last we have to do the manual
1419 * wait. */
1420 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1421 intel_dp->panel_power_cycle_delay);
1422
Daniel Vetter4be73782014-01-17 14:39:48 +01001423 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001424}
Keith Packardbd943152011-09-18 23:09:52 -07001425
Daniel Vetter4be73782014-01-17 14:39:48 +01001426static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001427{
1428 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1429 intel_dp->backlight_on_delay);
1430}
1431
Daniel Vetter4be73782014-01-17 14:39:48 +01001432static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001433{
1434 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1435 intel_dp->backlight_off_delay);
1436}
Keith Packard99ea7122011-11-01 19:57:50 -07001437
Keith Packard832dd3c2011-11-01 19:34:06 -07001438/* Read the current pp_control value, unlocking the register if it
1439 * is locked
1440 */
1441
Jesse Barnes453c5422013-03-28 09:55:41 -07001442static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001443{
Jesse Barnes453c5422013-03-28 09:55:41 -07001444 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1445 struct drm_i915_private *dev_priv = dev->dev_private;
1446 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001447
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001448 lockdep_assert_held(&dev_priv->pps_mutex);
1449
Jani Nikulabf13e812013-09-06 07:40:05 +03001450 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001451 control &= ~PANEL_UNLOCK_MASK;
1452 control |= PANEL_UNLOCK_REGS;
1453 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001454}
1455
Ville Syrjälä951468f2014-09-04 14:55:31 +03001456/*
1457 * Must be paired with edp_panel_vdd_off().
1458 * Must hold pps_mutex around the whole on/off sequence.
1459 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1460 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001461static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001462{
Paulo Zanoni30add222012-10-26 19:05:45 -02001463 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001464 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1465 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001466 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001467 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001468 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001469 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001470 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001471
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001472 lockdep_assert_held(&dev_priv->pps_mutex);
1473
Keith Packard97af61f572011-09-28 16:23:51 -07001474 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001475 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001476
1477 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001478
Daniel Vetter4be73782014-01-17 14:39:48 +01001479 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001480 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001481
Imre Deak4e6e1a52014-03-27 17:45:11 +02001482 power_domain = intel_display_port_power_domain(intel_encoder);
1483 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001484
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001485 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1486 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001487
Daniel Vetter4be73782014-01-17 14:39:48 +01001488 if (!edp_have_panel_power(intel_dp))
1489 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001490
Jesse Barnes453c5422013-03-28 09:55:41 -07001491 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001492 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001493
Jani Nikulabf13e812013-09-06 07:40:05 +03001494 pp_stat_reg = _pp_stat_reg(intel_dp);
1495 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001496
1497 I915_WRITE(pp_ctrl_reg, pp);
1498 POSTING_READ(pp_ctrl_reg);
1499 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1500 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001501 /*
1502 * If the panel wasn't on, delay before accessing aux channel
1503 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001504 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001505 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1506 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001507 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001508 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001509
1510 return need_to_disable;
1511}
1512
Ville Syrjälä951468f2014-09-04 14:55:31 +03001513/*
1514 * Must be paired with intel_edp_panel_vdd_off() or
1515 * intel_edp_panel_off().
1516 * Nested calls to these functions are not allowed since
1517 * we drop the lock. Caller must use some higher level
1518 * locking to prevent nested calls from other threads.
1519 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001520void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001521{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001522 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001523
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001524 if (!is_edp(intel_dp))
1525 return;
1526
Ville Syrjälä773538e82014-09-04 14:54:56 +03001527 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001528 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001529 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001530
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001531 WARN(!vdd, "eDP port %c VDD already requested on\n",
1532 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001533}
1534
Daniel Vetter4be73782014-01-17 14:39:48 +01001535static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001536{
Paulo Zanoni30add222012-10-26 19:05:45 -02001537 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001538 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001539 struct intel_digital_port *intel_dig_port =
1540 dp_to_dig_port(intel_dp);
1541 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1542 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001543 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001544 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001545
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001546 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001547
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001548 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001549
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001550 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001551 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001552
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001553 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1554 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001555
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001556 pp = ironlake_get_pp_control(intel_dp);
1557 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001558
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001559 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1560 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001561
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001562 I915_WRITE(pp_ctrl_reg, pp);
1563 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001564
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001565 /* Make sure sequencer is idle before allowing subsequent activity */
1566 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1567 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001568
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001569 if ((pp & POWER_TARGET_ON) == 0)
1570 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001571
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001572 power_domain = intel_display_port_power_domain(intel_encoder);
1573 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001574}
1575
Daniel Vetter4be73782014-01-17 14:39:48 +01001576static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001577{
1578 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1579 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001580
Ville Syrjälä773538e82014-09-04 14:54:56 +03001581 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001582 if (!intel_dp->want_panel_vdd)
1583 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001584 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001585}
1586
Imre Deakaba86892014-07-30 15:57:31 +03001587static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1588{
1589 unsigned long delay;
1590
1591 /*
1592 * Queue the timer to fire a long time from now (relative to the power
1593 * down delay) to keep the panel power up across a sequence of
1594 * operations.
1595 */
1596 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1597 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1598}
1599
Ville Syrjälä951468f2014-09-04 14:55:31 +03001600/*
1601 * Must be paired with edp_panel_vdd_on().
1602 * Must hold pps_mutex around the whole on/off sequence.
1603 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1604 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001605static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001606{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001607 struct drm_i915_private *dev_priv =
1608 intel_dp_to_dev(intel_dp)->dev_private;
1609
1610 lockdep_assert_held(&dev_priv->pps_mutex);
1611
Keith Packard97af61f572011-09-28 16:23:51 -07001612 if (!is_edp(intel_dp))
1613 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001614
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001615 WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
1616 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001617
Keith Packardbd943152011-09-18 23:09:52 -07001618 intel_dp->want_panel_vdd = false;
1619
Imre Deakaba86892014-07-30 15:57:31 +03001620 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001621 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001622 else
1623 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001624}
1625
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001626static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001627{
Paulo Zanoni30add222012-10-26 19:05:45 -02001628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001629 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001630 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001631 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001632
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001633 lockdep_assert_held(&dev_priv->pps_mutex);
1634
Keith Packard97af61f572011-09-28 16:23:51 -07001635 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001636 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001637
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001638 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1639 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001640
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001641 if (WARN(edp_have_panel_power(intel_dp),
1642 "eDP port %c panel power already on\n",
1643 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001644 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001645
Daniel Vetter4be73782014-01-17 14:39:48 +01001646 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001647
Jani Nikulabf13e812013-09-06 07:40:05 +03001648 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001649 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001650 if (IS_GEN5(dev)) {
1651 /* ILK workaround: disable reset around power sequence */
1652 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001653 I915_WRITE(pp_ctrl_reg, pp);
1654 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001655 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001656
Keith Packard1c0ae802011-09-19 13:59:29 -07001657 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001658 if (!IS_GEN5(dev))
1659 pp |= PANEL_POWER_RESET;
1660
Jesse Barnes453c5422013-03-28 09:55:41 -07001661 I915_WRITE(pp_ctrl_reg, pp);
1662 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001663
Daniel Vetter4be73782014-01-17 14:39:48 +01001664 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001665 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001666
Keith Packard05ce1a42011-09-29 16:33:01 -07001667 if (IS_GEN5(dev)) {
1668 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001669 I915_WRITE(pp_ctrl_reg, pp);
1670 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001671 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001672}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001673
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001674void intel_edp_panel_on(struct intel_dp *intel_dp)
1675{
1676 if (!is_edp(intel_dp))
1677 return;
1678
1679 pps_lock(intel_dp);
1680 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001681 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001682}
1683
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001684
1685static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001686{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1688 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001689 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001690 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001691 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001692 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001693 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001694
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001695 lockdep_assert_held(&dev_priv->pps_mutex);
1696
Keith Packard97af61f572011-09-28 16:23:51 -07001697 if (!is_edp(intel_dp))
1698 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001699
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001700 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1701 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001702
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001703 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1704 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001705
Jesse Barnes453c5422013-03-28 09:55:41 -07001706 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001707 /* We need to switch off panel power _and_ force vdd, for otherwise some
1708 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001709 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1710 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001711
Jani Nikulabf13e812013-09-06 07:40:05 +03001712 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001713
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001714 intel_dp->want_panel_vdd = false;
1715
Jesse Barnes453c5422013-03-28 09:55:41 -07001716 I915_WRITE(pp_ctrl_reg, pp);
1717 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001718
Paulo Zanonidce56b32013-12-19 14:29:40 -02001719 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001720 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001721
1722 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001723 power_domain = intel_display_port_power_domain(intel_encoder);
1724 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001725}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001726
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001727void intel_edp_panel_off(struct intel_dp *intel_dp)
1728{
1729 if (!is_edp(intel_dp))
1730 return;
1731
1732 pps_lock(intel_dp);
1733 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001734 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001735}
1736
Jani Nikula1250d102014-08-12 17:11:39 +03001737/* Enable backlight in the panel power control. */
1738static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001739{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001740 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1741 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001744 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001745
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001746 /*
1747 * If we enable the backlight right away following a panel power
1748 * on, we may see slight flicker as the panel syncs with the eDP
1749 * link. So delay a bit to make sure the image is solid before
1750 * allowing it to appear.
1751 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001752 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001753
Ville Syrjälä773538e82014-09-04 14:54:56 +03001754 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001755
Jesse Barnes453c5422013-03-28 09:55:41 -07001756 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001757 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001758
Jani Nikulabf13e812013-09-06 07:40:05 +03001759 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001760
1761 I915_WRITE(pp_ctrl_reg, pp);
1762 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001763
Ville Syrjälä773538e82014-09-04 14:54:56 +03001764 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001765}
1766
Jani Nikula1250d102014-08-12 17:11:39 +03001767/* Enable backlight PWM and backlight PP control. */
1768void intel_edp_backlight_on(struct intel_dp *intel_dp)
1769{
1770 if (!is_edp(intel_dp))
1771 return;
1772
1773 DRM_DEBUG_KMS("\n");
1774
1775 intel_panel_enable_backlight(intel_dp->attached_connector);
1776 _intel_edp_backlight_on(intel_dp);
1777}
1778
1779/* Disable backlight in the panel power control. */
1780static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001781{
Paulo Zanoni30add222012-10-26 19:05:45 -02001782 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001783 struct drm_i915_private *dev_priv = dev->dev_private;
1784 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001785 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001786
Keith Packardf01eca22011-09-28 16:48:10 -07001787 if (!is_edp(intel_dp))
1788 return;
1789
Ville Syrjälä773538e82014-09-04 14:54:56 +03001790 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001791
Jesse Barnes453c5422013-03-28 09:55:41 -07001792 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001793 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001794
Jani Nikulabf13e812013-09-06 07:40:05 +03001795 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001796
1797 I915_WRITE(pp_ctrl_reg, pp);
1798 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001799
Ville Syrjälä773538e82014-09-04 14:54:56 +03001800 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001801
Paulo Zanonidce56b32013-12-19 14:29:40 -02001802 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001803 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001804}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001805
Jani Nikula1250d102014-08-12 17:11:39 +03001806/* Disable backlight PP control and backlight PWM. */
1807void intel_edp_backlight_off(struct intel_dp *intel_dp)
1808{
1809 if (!is_edp(intel_dp))
1810 return;
1811
1812 DRM_DEBUG_KMS("\n");
1813
1814 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001815 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001816}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817
Jani Nikula73580fb72014-08-12 17:11:41 +03001818/*
1819 * Hook for controlling the panel power control backlight through the bl_power
1820 * sysfs attribute. Take care to handle multiple calls.
1821 */
1822static void intel_edp_backlight_power(struct intel_connector *connector,
1823 bool enable)
1824{
1825 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001826 bool is_enabled;
1827
Ville Syrjälä773538e82014-09-04 14:54:56 +03001828 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001829 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001830 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001831
1832 if (is_enabled == enable)
1833 return;
1834
Jani Nikula23ba9372014-08-27 14:08:43 +03001835 DRM_DEBUG_KMS("panel power control backlight %s\n",
1836 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001837
1838 if (enable)
1839 _intel_edp_backlight_on(intel_dp);
1840 else
1841 _intel_edp_backlight_off(intel_dp);
1842}
1843
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001844static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001845{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001846 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1847 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1848 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001849 struct drm_i915_private *dev_priv = dev->dev_private;
1850 u32 dpa_ctl;
1851
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001852 assert_pipe_disabled(dev_priv,
1853 to_intel_crtc(crtc)->pipe);
1854
Jesse Barnesd240f202010-08-13 15:43:26 -07001855 DRM_DEBUG_KMS("\n");
1856 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001857 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1858 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1859
1860 /* We don't adjust intel_dp->DP while tearing down the link, to
1861 * facilitate link retraining (e.g. after hotplug). Hence clear all
1862 * enable bits here to ensure that we don't enable too much. */
1863 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1864 intel_dp->DP |= DP_PLL_ENABLE;
1865 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001866 POSTING_READ(DP_A);
1867 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001868}
1869
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001870static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001871{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001872 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1873 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1874 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001875 struct drm_i915_private *dev_priv = dev->dev_private;
1876 u32 dpa_ctl;
1877
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001878 assert_pipe_disabled(dev_priv,
1879 to_intel_crtc(crtc)->pipe);
1880
Jesse Barnesd240f202010-08-13 15:43:26 -07001881 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001882 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1883 "dp pll off, should be on\n");
1884 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1885
1886 /* We can't rely on the value tracked for the DP register in
1887 * intel_dp->DP because link_down must not change that (otherwise link
1888 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001889 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001890 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001891 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001892 udelay(200);
1893}
1894
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001895/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001896void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001897{
1898 int ret, i;
1899
1900 /* Should have a valid DPCD by this point */
1901 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1902 return;
1903
1904 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001905 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1906 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001907 } else {
1908 /*
1909 * When turning on, we need to retry for 1ms to give the sink
1910 * time to wake up.
1911 */
1912 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001913 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1914 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001915 if (ret == 1)
1916 break;
1917 msleep(1);
1918 }
1919 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001920
1921 if (ret != 1)
1922 DRM_DEBUG_KMS("failed to %s sink power state\n",
1923 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001924}
1925
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001926static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1927 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001928{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001929 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001930 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001931 struct drm_device *dev = encoder->base.dev;
1932 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001933 enum intel_display_power_domain power_domain;
1934 u32 tmp;
1935
1936 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001937 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001938 return false;
1939
1940 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001941
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001942 if (!(tmp & DP_PORT_EN))
1943 return false;
1944
Imre Deakbc7d38a2013-05-16 14:40:36 +03001945 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001946 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001947 } else if (IS_CHERRYVIEW(dev)) {
1948 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001949 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001950 *pipe = PORT_TO_PIPE(tmp);
1951 } else {
1952 u32 trans_sel;
1953 u32 trans_dp;
1954 int i;
1955
1956 switch (intel_dp->output_reg) {
1957 case PCH_DP_B:
1958 trans_sel = TRANS_DP_PORT_SEL_B;
1959 break;
1960 case PCH_DP_C:
1961 trans_sel = TRANS_DP_PORT_SEL_C;
1962 break;
1963 case PCH_DP_D:
1964 trans_sel = TRANS_DP_PORT_SEL_D;
1965 break;
1966 default:
1967 return true;
1968 }
1969
Damien Lespiau055e3932014-08-18 13:49:10 +01001970 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001971 trans_dp = I915_READ(TRANS_DP_CTL(i));
1972 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1973 *pipe = i;
1974 return true;
1975 }
1976 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001977
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001978 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1979 intel_dp->output_reg);
1980 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001981
1982 return true;
1983}
1984
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001985static void intel_dp_get_config(struct intel_encoder *encoder,
1986 struct intel_crtc_config *pipe_config)
1987{
1988 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001989 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001990 struct drm_device *dev = encoder->base.dev;
1991 struct drm_i915_private *dev_priv = dev->dev_private;
1992 enum port port = dp_to_dig_port(intel_dp)->port;
1993 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001994 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001995
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001996 tmp = I915_READ(intel_dp->output_reg);
1997 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1998 pipe_config->has_audio = true;
1999
Xiong Zhang63000ef2013-06-28 12:59:06 +08002000 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002001 if (tmp & DP_SYNC_HS_HIGH)
2002 flags |= DRM_MODE_FLAG_PHSYNC;
2003 else
2004 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002005
Xiong Zhang63000ef2013-06-28 12:59:06 +08002006 if (tmp & DP_SYNC_VS_HIGH)
2007 flags |= DRM_MODE_FLAG_PVSYNC;
2008 else
2009 flags |= DRM_MODE_FLAG_NVSYNC;
2010 } else {
2011 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2012 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2013 flags |= DRM_MODE_FLAG_PHSYNC;
2014 else
2015 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002016
Xiong Zhang63000ef2013-06-28 12:59:06 +08002017 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2018 flags |= DRM_MODE_FLAG_PVSYNC;
2019 else
2020 flags |= DRM_MODE_FLAG_NVSYNC;
2021 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002022
2023 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002024
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002025 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2026 tmp & DP_COLOR_RANGE_16_235)
2027 pipe_config->limited_color_range = true;
2028
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002029 pipe_config->has_dp_encoder = true;
2030
2031 intel_dp_get_m_n(crtc, pipe_config);
2032
Ville Syrjälä18442d02013-09-13 16:00:08 +03002033 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002034 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2035 pipe_config->port_clock = 162000;
2036 else
2037 pipe_config->port_clock = 270000;
2038 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002039
2040 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2041 &pipe_config->dp_m_n);
2042
2043 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2044 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2045
Damien Lespiau241bfc32013-09-25 16:45:37 +01002046 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002047
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002048 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2049 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2050 /*
2051 * This is a big fat ugly hack.
2052 *
2053 * Some machines in UEFI boot mode provide us a VBT that has 18
2054 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2055 * unknown we fail to light up. Yet the same BIOS boots up with
2056 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2057 * max, not what it tells us to use.
2058 *
2059 * Note: This will still be broken if the eDP panel is not lit
2060 * up by the BIOS, and thus we can't get the mode at module
2061 * load.
2062 */
2063 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2064 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2065 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2066 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002067}
2068
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002069static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002070{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002071 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002072}
2073
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002074static bool intel_edp_is_psr_enabled(struct drm_device *dev)
2075{
2076 struct drm_i915_private *dev_priv = dev->dev_private;
2077
Ben Widawsky18b59922013-09-20 09:35:30 -07002078 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002079 return false;
2080
Ben Widawsky18b59922013-09-20 09:35:30 -07002081 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002082}
2083
2084static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
2085 struct edp_vsc_psr *vsc_psr)
2086{
2087 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2088 struct drm_device *dev = dig_port->base.base.dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2091 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2092 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2093 uint32_t *data = (uint32_t *) vsc_psr;
2094 unsigned int i;
2095
2096 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2097 the video DIP being updated before program video DIP data buffer
2098 registers for DIP being updated. */
2099 I915_WRITE(ctl_reg, 0);
2100 POSTING_READ(ctl_reg);
2101
2102 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2103 if (i < sizeof(struct edp_vsc_psr))
2104 I915_WRITE(data_reg + i, *data++);
2105 else
2106 I915_WRITE(data_reg + i, 0);
2107 }
2108
2109 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2110 POSTING_READ(ctl_reg);
2111}
2112
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002113static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002114{
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002115 struct edp_vsc_psr psr_vsc;
2116
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002117 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2118 memset(&psr_vsc, 0, sizeof(psr_vsc));
2119 psr_vsc.sdp_header.HB0 = 0;
2120 psr_vsc.sdp_header.HB1 = 0x7;
2121 psr_vsc.sdp_header.HB2 = 0x2;
2122 psr_vsc.sdp_header.HB3 = 0x8;
2123 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002124}
2125
2126static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2127{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002128 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2129 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002130 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002131 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002132 int precharge = 0x3;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002133 bool only_standby = false;
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002134 static const uint8_t aux_msg[] = {
2135 [0] = DP_AUX_NATIVE_WRITE << 4,
2136 [1] = DP_SET_POWER >> 8,
2137 [2] = DP_SET_POWER & 0xff,
2138 [3] = 1 - 1,
2139 [4] = DP_SET_POWER_D0,
2140 };
2141 int i;
2142
2143 BUILD_BUG_ON(sizeof(aux_msg) > 20);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002144
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002145 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2146
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002147 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2148 only_standby = true;
2149
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002150 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002151 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002152 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2153 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002154 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002155 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2156 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002157
2158 /* Setup AUX registers */
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002159 for (i = 0; i < sizeof(aux_msg); i += 4)
2160 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -08002161 intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002162
Ben Widawsky18b59922013-09-20 09:35:30 -07002163 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002164 DP_AUX_CH_CTL_TIME_OUT_400us |
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002165 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002166 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2167 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2168}
2169
2170static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2171{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002172 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2173 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002174 struct drm_i915_private *dev_priv = dev->dev_private;
2175 uint32_t max_sleep_time = 0x1f;
2176 uint32_t idle_frames = 1;
2177 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002178 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002179 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002180
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002181 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2182 only_standby = true;
2183
2184 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002185 val |= EDP_PSR_LINK_STANDBY;
2186 val |= EDP_PSR_TP2_TP3_TIME_0us;
2187 val |= EDP_PSR_TP1_TIME_0us;
2188 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002189 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002190 } else
2191 val |= EDP_PSR_LINK_DISABLE;
2192
Ben Widawsky18b59922013-09-20 09:35:30 -07002193 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002194 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002195 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2196 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2197 EDP_PSR_ENABLE);
2198}
2199
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002200static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2201{
2202 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2203 struct drm_device *dev = dig_port->base.base.dev;
2204 struct drm_i915_private *dev_priv = dev->dev_private;
2205 struct drm_crtc *crtc = dig_port->base.base.crtc;
2206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002207
Daniel Vetterf0355c42014-07-11 10:30:15 -07002208 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002209 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2210 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2211
Rodrigo Vivia031d702013-10-03 16:15:06 -03002212 dev_priv->psr.source_ok = false;
2213
Daniel Vetter9ca15302014-07-11 10:30:16 -07002214 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002215 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002216 return false;
2217 }
2218
Jani Nikulad330a952014-01-21 11:24:25 +02002219 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002220 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002221 return false;
2222 }
2223
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002224 /* Below limitations aren't valid for Broadwell */
2225 if (IS_BROADWELL(dev))
2226 goto out;
2227
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002228 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2229 S3D_ENABLE) {
2230 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002231 return false;
2232 }
2233
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002234 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002235 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002236 return false;
2237 }
2238
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002239 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002240 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002241 return true;
2242}
2243
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002244static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002245{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002246 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2247 struct drm_device *dev = intel_dig_port->base.base.dev;
2248 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002249
Daniel Vetter36383792014-07-11 10:30:13 -07002250 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2251 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002252 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002253
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002254 /* Enable/Re-enable PSR on the host */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002255 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002256
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002257 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002258}
2259
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002260void intel_edp_psr_enable(struct intel_dp *intel_dp)
2261{
2262 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002263 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002264
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002265 if (!HAS_PSR(dev)) {
2266 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2267 return;
2268 }
2269
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002270 if (!is_edp_psr(intel_dp)) {
2271 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2272 return;
2273 }
2274
Daniel Vetterf0355c42014-07-11 10:30:15 -07002275 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002276 if (dev_priv->psr.enabled) {
2277 DRM_DEBUG_KMS("PSR already in use\n");
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002278 goto unlock;
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002279 }
2280
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002281 if (!intel_edp_psr_match_conditions(intel_dp))
2282 goto unlock;
2283
Daniel Vetter9ca15302014-07-11 10:30:16 -07002284 dev_priv->psr.busy_frontbuffer_bits = 0;
2285
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002286 intel_edp_psr_setup_vsc(intel_dp);
Rodrigo Vivi16487252014-06-12 10:16:39 -07002287
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002288 /* Avoid continuous PSR exit by masking memup and hpd */
2289 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2290 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002291
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002292 /* Enable PSR on the panel */
2293 intel_edp_psr_enable_sink(intel_dp);
2294
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002295 dev_priv->psr.enabled = intel_dp;
2296unlock:
Daniel Vetterf0355c42014-07-11 10:30:15 -07002297 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002298}
2299
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002300void intel_edp_psr_disable(struct intel_dp *intel_dp)
2301{
2302 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2303 struct drm_i915_private *dev_priv = dev->dev_private;
2304
Daniel Vetterf0355c42014-07-11 10:30:15 -07002305 mutex_lock(&dev_priv->psr.lock);
2306 if (!dev_priv->psr.enabled) {
2307 mutex_unlock(&dev_priv->psr.lock);
2308 return;
2309 }
2310
Daniel Vetter36383792014-07-11 10:30:13 -07002311 if (dev_priv->psr.active) {
2312 I915_WRITE(EDP_PSR_CTL(dev),
2313 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002314
Daniel Vetter36383792014-07-11 10:30:13 -07002315 /* Wait till PSR is idle */
2316 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2317 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2318 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2319
2320 dev_priv->psr.active = false;
2321 } else {
2322 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2323 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002324
Daniel Vetter2807cf62014-07-11 10:30:11 -07002325 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002326 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002327
2328 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002329}
2330
Daniel Vetterf02a3262014-06-16 19:51:21 +02002331static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002332{
2333 struct drm_i915_private *dev_priv =
2334 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002335 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002336
Rodrigo Vivi8d7f4fe2014-09-24 18:16:58 -04002337 /* We have to make sure PSR is ready for re-enable
2338 * otherwise it keeps disabled until next full enable/disable cycle.
2339 * PSR might take some time to get fully disabled
2340 * and be ready for re-enable.
2341 */
2342 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2343 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2344 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2345 return;
2346 }
2347
Daniel Vetterf0355c42014-07-11 10:30:15 -07002348 mutex_lock(&dev_priv->psr.lock);
2349 intel_dp = dev_priv->psr.enabled;
2350
Daniel Vetter2807cf62014-07-11 10:30:11 -07002351 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002352 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002353
Daniel Vetter9ca15302014-07-11 10:30:16 -07002354 /*
2355 * The delayed work can race with an invalidate hence we need to
2356 * recheck. Since psr_flush first clears this and then reschedules we
2357 * won't ever miss a flush when bailing out here.
2358 */
2359 if (dev_priv->psr.busy_frontbuffer_bits)
2360 goto unlock;
2361
2362 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002363unlock:
2364 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002365}
2366
Daniel Vetter9ca15302014-07-11 10:30:16 -07002367static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002368{
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370
Daniel Vetter36383792014-07-11 10:30:13 -07002371 if (dev_priv->psr.active) {
2372 u32 val = I915_READ(EDP_PSR_CTL(dev));
2373
2374 WARN_ON(!(val & EDP_PSR_ENABLE));
2375
2376 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2377
2378 dev_priv->psr.active = false;
2379 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002380
Daniel Vetter9ca15302014-07-11 10:30:16 -07002381}
2382
2383void intel_edp_psr_invalidate(struct drm_device *dev,
2384 unsigned frontbuffer_bits)
2385{
2386 struct drm_i915_private *dev_priv = dev->dev_private;
2387 struct drm_crtc *crtc;
2388 enum pipe pipe;
2389
Daniel Vetter9ca15302014-07-11 10:30:16 -07002390 mutex_lock(&dev_priv->psr.lock);
2391 if (!dev_priv->psr.enabled) {
2392 mutex_unlock(&dev_priv->psr.lock);
2393 return;
2394 }
2395
2396 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2397 pipe = to_intel_crtc(crtc)->pipe;
2398
2399 intel_edp_psr_do_exit(dev);
2400
2401 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2402
2403 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2404 mutex_unlock(&dev_priv->psr.lock);
2405}
2406
2407void intel_edp_psr_flush(struct drm_device *dev,
2408 unsigned frontbuffer_bits)
2409{
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 struct drm_crtc *crtc;
2412 enum pipe pipe;
2413
Daniel Vetter9ca15302014-07-11 10:30:16 -07002414 mutex_lock(&dev_priv->psr.lock);
2415 if (!dev_priv->psr.enabled) {
2416 mutex_unlock(&dev_priv->psr.lock);
2417 return;
2418 }
2419
2420 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2421 pipe = to_intel_crtc(crtc)->pipe;
2422 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2423
2424 /*
2425 * On Haswell sprite plane updates don't result in a psr invalidating
2426 * signal in the hardware. Which means we need to manually fake this in
2427 * software for all flushes, not just when we've seen a preceding
2428 * invalidation through frontbuffer rendering.
2429 */
2430 if (IS_HASWELL(dev) &&
2431 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2432 intel_edp_psr_do_exit(dev);
2433
2434 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2435 schedule_delayed_work(&dev_priv->psr.work,
2436 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002437 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002438}
2439
2440void intel_edp_psr_init(struct drm_device *dev)
2441{
2442 struct drm_i915_private *dev_priv = dev->dev_private;
2443
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002444 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002445 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002446}
2447
Daniel Vettere8cb4552012-07-01 13:05:48 +02002448static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002449{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002450 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002451 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002452 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2453
2454 if (crtc->config.has_audio)
2455 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002456
2457 /* Make sure the panel is off before trying to change the mode. But also
2458 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002459 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002460 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002461 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002462 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002463
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002464 /* disable the port before the pipe on g4x */
2465 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002466 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002467}
2468
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002469static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002470{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002471 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002472 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002473
Ville Syrjälä49277c32014-03-31 18:21:26 +03002474 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002475 if (port == PORT_A)
2476 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002477}
2478
2479static void vlv_post_disable_dp(struct intel_encoder *encoder)
2480{
2481 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2482
2483 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002484}
2485
Ville Syrjälä580d3812014-04-09 13:29:00 +03002486static void chv_post_disable_dp(struct intel_encoder *encoder)
2487{
2488 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2489 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2490 struct drm_device *dev = encoder->base.dev;
2491 struct drm_i915_private *dev_priv = dev->dev_private;
2492 struct intel_crtc *intel_crtc =
2493 to_intel_crtc(encoder->base.crtc);
2494 enum dpio_channel ch = vlv_dport_to_channel(dport);
2495 enum pipe pipe = intel_crtc->pipe;
2496 u32 val;
2497
2498 intel_dp_link_down(intel_dp);
2499
2500 mutex_lock(&dev_priv->dpio_lock);
2501
2502 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002503 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002504 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002505 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002506
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002507 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2508 val |= CHV_PCS_REQ_SOFTRESET_EN;
2509 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2510
2511 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002512 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002513 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2514
2515 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2516 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2517 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002518
2519 mutex_unlock(&dev_priv->dpio_lock);
2520}
2521
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002522static void
2523_intel_dp_set_link_train(struct intel_dp *intel_dp,
2524 uint32_t *DP,
2525 uint8_t dp_train_pat)
2526{
2527 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2528 struct drm_device *dev = intel_dig_port->base.base.dev;
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 enum port port = intel_dig_port->port;
2531
2532 if (HAS_DDI(dev)) {
2533 uint32_t temp = I915_READ(DP_TP_CTL(port));
2534
2535 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2536 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2537 else
2538 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2539
2540 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2541 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2542 case DP_TRAINING_PATTERN_DISABLE:
2543 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2544
2545 break;
2546 case DP_TRAINING_PATTERN_1:
2547 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2548 break;
2549 case DP_TRAINING_PATTERN_2:
2550 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2551 break;
2552 case DP_TRAINING_PATTERN_3:
2553 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2554 break;
2555 }
2556 I915_WRITE(DP_TP_CTL(port), temp);
2557
2558 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2559 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2560
2561 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2562 case DP_TRAINING_PATTERN_DISABLE:
2563 *DP |= DP_LINK_TRAIN_OFF_CPT;
2564 break;
2565 case DP_TRAINING_PATTERN_1:
2566 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2567 break;
2568 case DP_TRAINING_PATTERN_2:
2569 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2570 break;
2571 case DP_TRAINING_PATTERN_3:
2572 DRM_ERROR("DP training pattern 3 not supported\n");
2573 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2574 break;
2575 }
2576
2577 } else {
2578 if (IS_CHERRYVIEW(dev))
2579 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2580 else
2581 *DP &= ~DP_LINK_TRAIN_MASK;
2582
2583 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2584 case DP_TRAINING_PATTERN_DISABLE:
2585 *DP |= DP_LINK_TRAIN_OFF;
2586 break;
2587 case DP_TRAINING_PATTERN_1:
2588 *DP |= DP_LINK_TRAIN_PAT_1;
2589 break;
2590 case DP_TRAINING_PATTERN_2:
2591 *DP |= DP_LINK_TRAIN_PAT_2;
2592 break;
2593 case DP_TRAINING_PATTERN_3:
2594 if (IS_CHERRYVIEW(dev)) {
2595 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2596 } else {
2597 DRM_ERROR("DP training pattern 3 not supported\n");
2598 *DP |= DP_LINK_TRAIN_PAT_2;
2599 }
2600 break;
2601 }
2602 }
2603}
2604
2605static void intel_dp_enable_port(struct intel_dp *intel_dp)
2606{
2607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2608 struct drm_i915_private *dev_priv = dev->dev_private;
2609
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002610 /* enable with pattern 1 (as per spec) */
2611 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2612 DP_TRAINING_PATTERN_1);
2613
2614 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2615 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002616
2617 /*
2618 * Magic for VLV/CHV. We _must_ first set up the register
2619 * without actually enabling the port, and then do another
2620 * write to enable the port. Otherwise link training will
2621 * fail when the power sequencer is freshly used for this port.
2622 */
2623 intel_dp->DP |= DP_PORT_EN;
2624
2625 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2626 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002627}
2628
Daniel Vettere8cb4552012-07-01 13:05:48 +02002629static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002630{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002631 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2632 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002634 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002635 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002637 if (WARN_ON(dp_reg & DP_PORT_EN))
2638 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002639
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002640 pps_lock(intel_dp);
2641
2642 if (IS_VALLEYVIEW(dev))
2643 vlv_init_panel_power_sequencer(intel_dp);
2644
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002645 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002646
2647 edp_panel_vdd_on(intel_dp);
2648 edp_panel_on(intel_dp);
2649 edp_panel_vdd_off(intel_dp, true);
2650
2651 pps_unlock(intel_dp);
2652
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002653 if (IS_VALLEYVIEW(dev))
2654 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2655
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002656 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2657 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002659 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002660
2661 if (crtc->config.has_audio) {
2662 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2663 pipe_name(crtc->pipe));
2664 intel_audio_codec_enable(encoder);
2665 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002666}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002667
Jani Nikulaecff4f32013-09-06 07:38:29 +03002668static void g4x_enable_dp(struct intel_encoder *encoder)
2669{
Jani Nikula828f5c62013-09-05 16:44:45 +03002670 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2671
Jani Nikulaecff4f32013-09-06 07:38:29 +03002672 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002673 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002674}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002675
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002676static void vlv_enable_dp(struct intel_encoder *encoder)
2677{
Jani Nikula828f5c62013-09-05 16:44:45 +03002678 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2679
Daniel Vetter4be73782014-01-17 14:39:48 +01002680 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681}
2682
Jani Nikulaecff4f32013-09-06 07:38:29 +03002683static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002684{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002685 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002686 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002687
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002688 intel_dp_prepare(encoder);
2689
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002690 /* Only ilk+ has port A */
2691 if (dport->port == PORT_A) {
2692 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002693 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002694 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002695}
2696
Ville Syrjälä83b84592014-10-16 21:29:51 +03002697static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2698{
2699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2700 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2701 enum pipe pipe = intel_dp->pps_pipe;
2702 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2703
2704 edp_panel_vdd_off_sync(intel_dp);
2705
2706 /*
2707 * VLV seems to get confused when multiple power seqeuencers
2708 * have the same port selected (even if only one has power/vdd
2709 * enabled). The failure manifests as vlv_wait_port_ready() failing
2710 * CHV on the other hand doesn't seem to mind having the same port
2711 * selected in multiple power seqeuencers, but let's clear the
2712 * port select always when logically disconnecting a power sequencer
2713 * from a port.
2714 */
2715 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2716 pipe_name(pipe), port_name(intel_dig_port->port));
2717 I915_WRITE(pp_on_reg, 0);
2718 POSTING_READ(pp_on_reg);
2719
2720 intel_dp->pps_pipe = INVALID_PIPE;
2721}
2722
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002723static void vlv_steal_power_sequencer(struct drm_device *dev,
2724 enum pipe pipe)
2725{
2726 struct drm_i915_private *dev_priv = dev->dev_private;
2727 struct intel_encoder *encoder;
2728
2729 lockdep_assert_held(&dev_priv->pps_mutex);
2730
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002731 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2732 return;
2733
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002734 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2735 base.head) {
2736 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002737 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002738
2739 if (encoder->type != INTEL_OUTPUT_EDP)
2740 continue;
2741
2742 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002743 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002744
2745 if (intel_dp->pps_pipe != pipe)
2746 continue;
2747
2748 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002749 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002750
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002751 WARN(encoder->connectors_active,
2752 "stealing pipe %c power sequencer from active eDP port %c\n",
2753 pipe_name(pipe), port_name(port));
2754
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002755 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002756 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002757 }
2758}
2759
2760static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2761{
2762 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2763 struct intel_encoder *encoder = &intel_dig_port->base;
2764 struct drm_device *dev = encoder->base.dev;
2765 struct drm_i915_private *dev_priv = dev->dev_private;
2766 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767
2768 lockdep_assert_held(&dev_priv->pps_mutex);
2769
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002770 if (!is_edp(intel_dp))
2771 return;
2772
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002773 if (intel_dp->pps_pipe == crtc->pipe)
2774 return;
2775
2776 /*
2777 * If another power sequencer was being used on this
2778 * port previously make sure to turn off vdd there while
2779 * we still have control of it.
2780 */
2781 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002782 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002783
2784 /*
2785 * We may be stealing the power
2786 * sequencer from another port.
2787 */
2788 vlv_steal_power_sequencer(dev, crtc->pipe);
2789
2790 /* now it's all ours */
2791 intel_dp->pps_pipe = crtc->pipe;
2792
2793 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2794 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2795
2796 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002797 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2798 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002799}
2800
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002801static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2802{
2803 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2804 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002805 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002806 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002807 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002808 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002809 int pipe = intel_crtc->pipe;
2810 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002811
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002812 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002813
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002814 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002815 val = 0;
2816 if (pipe)
2817 val |= (1<<21);
2818 else
2819 val &= ~(1<<21);
2820 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002821 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2822 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2823 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002824
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002825 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002826
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002827 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002828}
2829
Jani Nikulaecff4f32013-09-06 07:38:29 +03002830static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002831{
2832 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2833 struct drm_device *dev = encoder->base.dev;
2834 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002835 struct intel_crtc *intel_crtc =
2836 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002837 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002838 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002839
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002840 intel_dp_prepare(encoder);
2841
Jesse Barnes89b667f2013-04-18 14:51:36 -07002842 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002843 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002844 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002845 DPIO_PCS_TX_LANE2_RESET |
2846 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002847 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002848 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2849 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2850 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2851 DPIO_PCS_CLK_SOFT_RESET);
2852
2853 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002854 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2855 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2856 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002857 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002858}
2859
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002860static void chv_pre_enable_dp(struct intel_encoder *encoder)
2861{
2862 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2863 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2864 struct drm_device *dev = encoder->base.dev;
2865 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002866 struct intel_crtc *intel_crtc =
2867 to_intel_crtc(encoder->base.crtc);
2868 enum dpio_channel ch = vlv_dport_to_channel(dport);
2869 int pipe = intel_crtc->pipe;
2870 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002871 u32 val;
2872
2873 mutex_lock(&dev_priv->dpio_lock);
2874
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002875 /* allow hardware to manage TX FIFO reset source */
2876 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2877 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2878 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2879
2880 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2881 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2882 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2883
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002884 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002885 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002886 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002887 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002888
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002889 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2890 val |= CHV_PCS_REQ_SOFTRESET_EN;
2891 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2892
2893 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002894 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002895 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2896
2897 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2898 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2899 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002900
2901 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002902 for (i = 0; i < 4; i++) {
2903 /* Set the latency optimal bit */
2904 data = (i == 1) ? 0x0 : 0x6;
2905 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2906 data << DPIO_FRC_LATENCY_SHFIT);
2907
2908 /* Set the upar bit */
2909 data = (i == 1) ? 0x0 : 0x1;
2910 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2911 data << DPIO_UPAR_SHIFT);
2912 }
2913
2914 /* Data lane stagger programming */
2915 /* FIXME: Fix up value only after power analysis */
2916
2917 mutex_unlock(&dev_priv->dpio_lock);
2918
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002919 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002920}
2921
Ville Syrjälä9197c882014-04-09 13:29:05 +03002922static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2923{
2924 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2925 struct drm_device *dev = encoder->base.dev;
2926 struct drm_i915_private *dev_priv = dev->dev_private;
2927 struct intel_crtc *intel_crtc =
2928 to_intel_crtc(encoder->base.crtc);
2929 enum dpio_channel ch = vlv_dport_to_channel(dport);
2930 enum pipe pipe = intel_crtc->pipe;
2931 u32 val;
2932
Ville Syrjälä625695f2014-06-28 02:04:02 +03002933 intel_dp_prepare(encoder);
2934
Ville Syrjälä9197c882014-04-09 13:29:05 +03002935 mutex_lock(&dev_priv->dpio_lock);
2936
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002937 /* program left/right clock distribution */
2938 if (pipe != PIPE_B) {
2939 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2940 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2941 if (ch == DPIO_CH0)
2942 val |= CHV_BUFLEFTENA1_FORCE;
2943 if (ch == DPIO_CH1)
2944 val |= CHV_BUFRIGHTENA1_FORCE;
2945 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2946 } else {
2947 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2948 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2949 if (ch == DPIO_CH0)
2950 val |= CHV_BUFLEFTENA2_FORCE;
2951 if (ch == DPIO_CH1)
2952 val |= CHV_BUFRIGHTENA2_FORCE;
2953 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2954 }
2955
Ville Syrjälä9197c882014-04-09 13:29:05 +03002956 /* program clock channel usage */
2957 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2958 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2959 if (pipe != PIPE_B)
2960 val &= ~CHV_PCS_USEDCLKCHANNEL;
2961 else
2962 val |= CHV_PCS_USEDCLKCHANNEL;
2963 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2964
2965 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2966 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2967 if (pipe != PIPE_B)
2968 val &= ~CHV_PCS_USEDCLKCHANNEL;
2969 else
2970 val |= CHV_PCS_USEDCLKCHANNEL;
2971 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2972
2973 /*
2974 * This a a bit weird since generally CL
2975 * matches the pipe, but here we need to
2976 * pick the CL based on the port.
2977 */
2978 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2979 if (pipe != PIPE_B)
2980 val &= ~CHV_CMN_USEDCLKCHANNEL;
2981 else
2982 val |= CHV_CMN_USEDCLKCHANNEL;
2983 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2984
2985 mutex_unlock(&dev_priv->dpio_lock);
2986}
2987
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002988/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002989 * Native read with retry for link status and receiver capability reads for
2990 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002991 *
2992 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2993 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002994 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002995static ssize_t
2996intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2997 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002998{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002999 ssize_t ret;
3000 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003001
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003002 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003003 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3004 if (ret == size)
3005 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003006 msleep(1);
3007 }
3008
Jani Nikula9d1a1032014-03-14 16:51:15 +02003009 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003010}
3011
3012/*
3013 * Fetch AUX CH registers 0x202 - 0x207 which contain
3014 * link status information
3015 */
3016static bool
Keith Packard93f62da2011-11-01 19:45:03 -07003017intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003018{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003019 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3020 DP_LANE0_1_STATUS,
3021 link_status,
3022 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003023}
3024
Paulo Zanoni11002442014-06-13 18:45:41 -03003025/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003026static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003027intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003028{
Paulo Zanoni30add222012-10-26 19:05:45 -02003029 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003030 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003031
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003032 if (INTEL_INFO(dev)->gen >= 9)
3033 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3034 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003036 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303037 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003038 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003040 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003042}
3043
3044static uint8_t
3045intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3046{
Paulo Zanoni30add222012-10-26 19:05:45 -02003047 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003048 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003049
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003050 if (INTEL_INFO(dev)->gen >= 9) {
3051 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3052 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3053 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3055 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3056 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3057 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3058 default:
3059 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3060 }
3061 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003062 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303063 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3064 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3066 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3067 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3068 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3069 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003070 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003072 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003073 } else if (IS_VALLEYVIEW(dev)) {
3074 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303075 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3076 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3078 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3079 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3080 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003082 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003084 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003085 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003086 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3088 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3090 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3091 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003092 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003094 }
3095 } else {
3096 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3098 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3100 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3101 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3102 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003104 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303105 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003106 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003107 }
3108}
3109
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003110static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
3111{
3112 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3113 struct drm_i915_private *dev_priv = dev->dev_private;
3114 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003115 struct intel_crtc *intel_crtc =
3116 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003117 unsigned long demph_reg_value, preemph_reg_value,
3118 uniqtranscale_reg_value;
3119 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003120 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003121 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003122
3123 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303124 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003125 preemph_reg_value = 0x0004000;
3126 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003128 demph_reg_value = 0x2B405555;
3129 uniqtranscale_reg_value = 0x552AB83A;
3130 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303131 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003132 demph_reg_value = 0x2B404040;
3133 uniqtranscale_reg_value = 0x5548B83A;
3134 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003136 demph_reg_value = 0x2B245555;
3137 uniqtranscale_reg_value = 0x5560B83A;
3138 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003140 demph_reg_value = 0x2B405555;
3141 uniqtranscale_reg_value = 0x5598DA3A;
3142 break;
3143 default:
3144 return 0;
3145 }
3146 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003148 preemph_reg_value = 0x0002000;
3149 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003151 demph_reg_value = 0x2B404040;
3152 uniqtranscale_reg_value = 0x5552B83A;
3153 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303154 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003155 demph_reg_value = 0x2B404848;
3156 uniqtranscale_reg_value = 0x5580B83A;
3157 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003159 demph_reg_value = 0x2B404040;
3160 uniqtranscale_reg_value = 0x55ADDA3A;
3161 break;
3162 default:
3163 return 0;
3164 }
3165 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003167 preemph_reg_value = 0x0000000;
3168 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303169 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003170 demph_reg_value = 0x2B305555;
3171 uniqtranscale_reg_value = 0x5570B83A;
3172 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303173 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003174 demph_reg_value = 0x2B2B4040;
3175 uniqtranscale_reg_value = 0x55ADDA3A;
3176 break;
3177 default:
3178 return 0;
3179 }
3180 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303181 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003182 preemph_reg_value = 0x0006000;
3183 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003185 demph_reg_value = 0x1B405555;
3186 uniqtranscale_reg_value = 0x55ADDA3A;
3187 break;
3188 default:
3189 return 0;
3190 }
3191 break;
3192 default:
3193 return 0;
3194 }
3195
Chris Wilson0980a602013-07-26 19:57:35 +01003196 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003197 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3198 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3199 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003200 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003201 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3202 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3203 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3204 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003205 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003206
3207 return 0;
3208}
3209
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003210static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3211{
3212 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3213 struct drm_i915_private *dev_priv = dev->dev_private;
3214 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3215 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003216 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003217 uint8_t train_set = intel_dp->train_set[0];
3218 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003219 enum pipe pipe = intel_crtc->pipe;
3220 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003221
3222 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003224 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003226 deemph_reg_value = 128;
3227 margin_reg_value = 52;
3228 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003230 deemph_reg_value = 128;
3231 margin_reg_value = 77;
3232 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003234 deemph_reg_value = 128;
3235 margin_reg_value = 102;
3236 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003238 deemph_reg_value = 128;
3239 margin_reg_value = 154;
3240 /* FIXME extra to set for 1200 */
3241 break;
3242 default:
3243 return 0;
3244 }
3245 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303246 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003247 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003249 deemph_reg_value = 85;
3250 margin_reg_value = 78;
3251 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003253 deemph_reg_value = 85;
3254 margin_reg_value = 116;
3255 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003257 deemph_reg_value = 85;
3258 margin_reg_value = 154;
3259 break;
3260 default:
3261 return 0;
3262 }
3263 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303264 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003265 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003267 deemph_reg_value = 64;
3268 margin_reg_value = 104;
3269 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003271 deemph_reg_value = 64;
3272 margin_reg_value = 154;
3273 break;
3274 default:
3275 return 0;
3276 }
3277 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003279 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003281 deemph_reg_value = 43;
3282 margin_reg_value = 154;
3283 break;
3284 default:
3285 return 0;
3286 }
3287 break;
3288 default:
3289 return 0;
3290 }
3291
3292 mutex_lock(&dev_priv->dpio_lock);
3293
3294 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003295 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3296 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003297 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3298 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003299 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3300
3301 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3302 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003303 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3304 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003305 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003306
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003307 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3308 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3309 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3310 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3311
3312 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3313 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3314 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3315 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3316
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003317 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003318 for (i = 0; i < 4; i++) {
3319 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3320 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3321 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3322 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3323 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003324
3325 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003326 for (i = 0; i < 4; i++) {
3327 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003328 val &= ~DPIO_SWING_MARGIN000_MASK;
3329 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003330 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3331 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003332
3333 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003334 for (i = 0; i < 4; i++) {
3335 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3336 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3337 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3338 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003339
3340 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003342 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003344
3345 /*
3346 * The document said it needs to set bit 27 for ch0 and bit 26
3347 * for ch1. Might be a typo in the doc.
3348 * For now, for this unique transition scale selection, set bit
3349 * 27 for ch0 and ch1.
3350 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003351 for (i = 0; i < 4; i++) {
3352 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3353 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3354 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3355 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003356
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003357 for (i = 0; i < 4; i++) {
3358 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3359 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3360 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3361 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3362 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003363 }
3364
3365 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003366 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3367 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3368 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3369
3370 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3371 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3372 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003373
3374 /* LRC Bypass */
3375 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3376 val |= DPIO_LRC_BYPASS;
3377 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3378
3379 mutex_unlock(&dev_priv->dpio_lock);
3380
3381 return 0;
3382}
3383
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003384static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003385intel_get_adjust_train(struct intel_dp *intel_dp,
3386 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003387{
3388 uint8_t v = 0;
3389 uint8_t p = 0;
3390 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003391 uint8_t voltage_max;
3392 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003393
Jesse Barnes33a34e42010-09-08 12:42:02 -07003394 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003395 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3396 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003397
3398 if (this_v > v)
3399 v = this_v;
3400 if (this_p > p)
3401 p = this_p;
3402 }
3403
Keith Packard1a2eb462011-11-16 16:26:07 -08003404 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003405 if (v >= voltage_max)
3406 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407
Keith Packard1a2eb462011-11-16 16:26:07 -08003408 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3409 if (p >= preemph_max)
3410 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003411
3412 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003413 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003414}
3415
3416static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003417intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003418{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003419 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003420
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003421 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303422 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003423 default:
3424 signal_levels |= DP_VOLTAGE_0_4;
3425 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303426 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003427 signal_levels |= DP_VOLTAGE_0_6;
3428 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003430 signal_levels |= DP_VOLTAGE_0_8;
3431 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433 signal_levels |= DP_VOLTAGE_1_2;
3434 break;
3435 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003436 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003438 default:
3439 signal_levels |= DP_PRE_EMPHASIS_0;
3440 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003442 signal_levels |= DP_PRE_EMPHASIS_3_5;
3443 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003445 signal_levels |= DP_PRE_EMPHASIS_6;
3446 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448 signal_levels |= DP_PRE_EMPHASIS_9_5;
3449 break;
3450 }
3451 return signal_levels;
3452}
3453
Zhenyu Wange3421a12010-04-08 09:43:27 +08003454/* Gen6's DP voltage swing and pre-emphasis control */
3455static uint32_t
3456intel_gen6_edp_signal_levels(uint8_t train_set)
3457{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003458 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3459 DP_TRAIN_PRE_EMPHASIS_MASK);
3460 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3462 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003463 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303464 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003465 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3467 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003468 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3470 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003471 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003474 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003475 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003476 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3477 "0x%x\n", signal_levels);
3478 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003479 }
3480}
3481
Keith Packard1a2eb462011-11-16 16:26:07 -08003482/* Gen7's DP voltage swing and pre-emphasis control */
3483static uint32_t
3484intel_gen7_edp_signal_levels(uint8_t train_set)
3485{
3486 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3487 DP_TRAIN_PRE_EMPHASIS_MASK);
3488 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303489 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003490 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303491 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003492 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003494 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3495
Sonika Jindalbd600182014-08-08 16:23:41 +05303496 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003497 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303498 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003499 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3500
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003502 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303503 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003504 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3505
3506 default:
3507 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3508 "0x%x\n", signal_levels);
3509 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3510 }
3511}
3512
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003513/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3514static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003515intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003516{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003517 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3518 DP_TRAIN_PRE_EMPHASIS_MASK);
3519 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303520 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303521 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303522 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303523 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303524 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303525 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303526 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303527 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003528
Sonika Jindalbd600182014-08-08 16:23:41 +05303529 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303530 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303531 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303532 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303533 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303534 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003535
Sonika Jindalbd600182014-08-08 16:23:41 +05303536 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303537 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303538 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303539 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003540 default:
3541 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3542 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303543 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003544 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003545}
3546
Paulo Zanonif0a34242012-12-06 16:51:50 -02003547/* Properly updates "DP" with the correct signal levels. */
3548static void
3549intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3550{
3551 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003552 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003553 struct drm_device *dev = intel_dig_port->base.base.dev;
3554 uint32_t signal_levels, mask;
3555 uint8_t train_set = intel_dp->train_set[0];
3556
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003557 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003558 signal_levels = intel_hsw_signal_levels(train_set);
3559 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003560 } else if (IS_CHERRYVIEW(dev)) {
3561 signal_levels = intel_chv_signal_levels(intel_dp);
3562 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003563 } else if (IS_VALLEYVIEW(dev)) {
3564 signal_levels = intel_vlv_signal_levels(intel_dp);
3565 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003566 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003567 signal_levels = intel_gen7_edp_signal_levels(train_set);
3568 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003569 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003570 signal_levels = intel_gen6_edp_signal_levels(train_set);
3571 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3572 } else {
3573 signal_levels = intel_gen4_signal_levels(train_set);
3574 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3575 }
3576
3577 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3578
3579 *DP = (*DP & ~mask) | signal_levels;
3580}
3581
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003582static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003583intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003584 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003585 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003586{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003587 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3588 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003589 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003590 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3591 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003592
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003593 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003594
Jani Nikula70aff662013-09-27 15:10:44 +03003595 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003596 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003597
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003598 buf[0] = dp_train_pat;
3599 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003600 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003601 /* don't write DP_TRAINING_LANEx_SET on disable */
3602 len = 1;
3603 } else {
3604 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3605 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3606 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003607 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003608
Jani Nikula9d1a1032014-03-14 16:51:15 +02003609 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3610 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003611
3612 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613}
3614
Jani Nikula70aff662013-09-27 15:10:44 +03003615static bool
3616intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3617 uint8_t dp_train_pat)
3618{
Jani Nikula953d22e2013-10-04 15:08:47 +03003619 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003620 intel_dp_set_signal_levels(intel_dp, DP);
3621 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3622}
3623
3624static bool
3625intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003626 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003627{
3628 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3629 struct drm_device *dev = intel_dig_port->base.base.dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 int ret;
3632
3633 intel_get_adjust_train(intel_dp, link_status);
3634 intel_dp_set_signal_levels(intel_dp, DP);
3635
3636 I915_WRITE(intel_dp->output_reg, *DP);
3637 POSTING_READ(intel_dp->output_reg);
3638
Jani Nikula9d1a1032014-03-14 16:51:15 +02003639 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3640 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003641
3642 return ret == intel_dp->lane_count;
3643}
3644
Imre Deak3ab9c632013-05-03 12:57:41 +03003645static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3646{
3647 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3648 struct drm_device *dev = intel_dig_port->base.base.dev;
3649 struct drm_i915_private *dev_priv = dev->dev_private;
3650 enum port port = intel_dig_port->port;
3651 uint32_t val;
3652
3653 if (!HAS_DDI(dev))
3654 return;
3655
3656 val = I915_READ(DP_TP_CTL(port));
3657 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3658 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3659 I915_WRITE(DP_TP_CTL(port), val);
3660
3661 /*
3662 * On PORT_A we can have only eDP in SST mode. There the only reason
3663 * we need to set idle transmission mode is to work around a HW issue
3664 * where we enable the pipe while not in idle link-training mode.
3665 * In this case there is requirement to wait for a minimum number of
3666 * idle patterns to be sent.
3667 */
3668 if (port == PORT_A)
3669 return;
3670
3671 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3672 1))
3673 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3674}
3675
Jesse Barnes33a34e42010-09-08 12:42:02 -07003676/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003677void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003678intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003679{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003680 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003681 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003682 int i;
3683 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003684 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003685 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003686 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003687
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003688 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003689 intel_ddi_prepare_link_retrain(encoder);
3690
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003691 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003692 link_config[0] = intel_dp->link_bw;
3693 link_config[1] = intel_dp->lane_count;
3694 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3695 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003696 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003697
3698 link_config[0] = 0;
3699 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003700 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003701
3702 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003703
Jani Nikula70aff662013-09-27 15:10:44 +03003704 /* clock recovery */
3705 if (!intel_dp_reset_link_train(intel_dp, &DP,
3706 DP_TRAINING_PATTERN_1 |
3707 DP_LINK_SCRAMBLING_DISABLE)) {
3708 DRM_ERROR("failed to enable link training\n");
3709 return;
3710 }
3711
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003712 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003713 voltage_tries = 0;
3714 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003716 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003717
Daniel Vettera7c96552012-10-18 10:15:30 +02003718 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003719 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3720 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003721 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003722 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003723
Daniel Vetter01916272012-10-18 10:15:25 +02003724 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003725 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003726 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003727 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003728
3729 /* Check to see if we've tried the max voltage */
3730 for (i = 0; i < intel_dp->lane_count; i++)
3731 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3732 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003733 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003734 ++loop_tries;
3735 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003736 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003737 break;
3738 }
Jani Nikula70aff662013-09-27 15:10:44 +03003739 intel_dp_reset_link_train(intel_dp, &DP,
3740 DP_TRAINING_PATTERN_1 |
3741 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003742 voltage_tries = 0;
3743 continue;
3744 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003745
3746 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003747 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003748 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003749 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003750 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003751 break;
3752 }
3753 } else
3754 voltage_tries = 0;
3755 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003756
Jani Nikula70aff662013-09-27 15:10:44 +03003757 /* Update training set as requested by target */
3758 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3759 DRM_ERROR("failed to update link training\n");
3760 break;
3761 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003762 }
3763
Jesse Barnes33a34e42010-09-08 12:42:02 -07003764 intel_dp->DP = DP;
3765}
3766
Paulo Zanonic19b0662012-10-15 15:51:41 -03003767void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003768intel_dp_complete_link_train(struct intel_dp *intel_dp)
3769{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003770 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003771 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003772 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003773 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3774
3775 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3776 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3777 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003778
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003779 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003780 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003781 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003782 DP_LINK_SCRAMBLING_DISABLE)) {
3783 DRM_ERROR("failed to start channel equalization\n");
3784 return;
3785 }
3786
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003787 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003788 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003789 channel_eq = false;
3790 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003791 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003792
Jesse Barnes37f80972011-01-05 14:45:24 -08003793 if (cr_tries > 5) {
3794 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003795 break;
3796 }
3797
Daniel Vettera7c96552012-10-18 10:15:30 +02003798 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003799 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3800 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003801 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003802 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003803
Jesse Barnes37f80972011-01-05 14:45:24 -08003804 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003805 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003806 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003807 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003808 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003809 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003810 cr_tries++;
3811 continue;
3812 }
3813
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003814 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003815 channel_eq = true;
3816 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003817 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003818
Jesse Barnes37f80972011-01-05 14:45:24 -08003819 /* Try 5 times, then try clock recovery if that fails */
3820 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003821 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003822 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003823 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003824 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003825 tries = 0;
3826 cr_tries++;
3827 continue;
3828 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003829
Jani Nikula70aff662013-09-27 15:10:44 +03003830 /* Update training set as requested by target */
3831 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3832 DRM_ERROR("failed to update link training\n");
3833 break;
3834 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003835 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003836 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003837
Imre Deak3ab9c632013-05-03 12:57:41 +03003838 intel_dp_set_idle_link_train(intel_dp);
3839
3840 intel_dp->DP = DP;
3841
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003842 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003843 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003844
Imre Deak3ab9c632013-05-03 12:57:41 +03003845}
3846
3847void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3848{
Jani Nikula70aff662013-09-27 15:10:44 +03003849 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003850 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003851}
3852
3853static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003854intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003855{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003856 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003857 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003858 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003859 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003860 struct intel_crtc *intel_crtc =
3861 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003862 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003863
Daniel Vetterbc76e322014-05-20 22:46:50 +02003864 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003865 return;
3866
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003867 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003868 return;
3869
Zhao Yakui28c97732009-10-09 11:39:41 +08003870 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003871
Imre Deakbc7d38a2013-05-16 14:40:36 +03003872 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003873 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003874 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003875 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003876 if (IS_CHERRYVIEW(dev))
3877 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3878 else
3879 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003880 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003881 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003882 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003883
Daniel Vetter493a7082012-05-30 12:31:56 +02003884 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003885 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003886 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003887
Eric Anholt5bddd172010-11-18 09:32:59 +08003888 /* Hardware workaround: leaving our transcoder select
3889 * set to transcoder B while it's off will prevent the
3890 * corresponding HDMI output on transcoder A.
3891 *
3892 * Combine this with another hardware workaround:
3893 * transcoder select bit can only be cleared while the
3894 * port is enabled.
3895 */
3896 DP &= ~DP_PIPEB_SELECT;
3897 I915_WRITE(intel_dp->output_reg, DP);
3898
3899 /* Changes to enable or select take place the vblank
3900 * after being written.
3901 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003902 if (WARN_ON(crtc == NULL)) {
3903 /* We should never try to disable a port without a crtc
3904 * attached. For paranoia keep the code around for a
3905 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003906 POSTING_READ(intel_dp->output_reg);
3907 msleep(50);
3908 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003909 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003910 }
3911
Wu Fengguang832afda2011-12-09 20:42:21 +08003912 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003913 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3914 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003915 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003916}
3917
Keith Packard26d61aa2011-07-25 20:01:09 -07003918static bool
3919intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003920{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003921 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3922 struct drm_device *dev = dig_port->base.base.dev;
3923 struct drm_i915_private *dev_priv = dev->dev_private;
3924
Jani Nikula9d1a1032014-03-14 16:51:15 +02003925 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3926 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003927 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003928
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003929 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003930
Adam Jacksonedb39242012-09-18 10:58:49 -04003931 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3932 return false; /* DPCD not present */
3933
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003934 /* Check if the panel supports PSR */
3935 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003936 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003937 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3938 intel_dp->psr_dpcd,
3939 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003940 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3941 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003942 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003943 }
Jani Nikula50003932013-09-20 16:42:17 +03003944 }
3945
Todd Previte06ea66b2014-01-20 10:19:39 -07003946 /* Training Pattern 3 support */
3947 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3948 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3949 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003950 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003951 } else
3952 intel_dp->use_tps3 = false;
3953
Adam Jacksonedb39242012-09-18 10:58:49 -04003954 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3955 DP_DWN_STRM_PORT_PRESENT))
3956 return true; /* native DP sink */
3957
3958 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3959 return true; /* no per-port downstream info */
3960
Jani Nikula9d1a1032014-03-14 16:51:15 +02003961 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3962 intel_dp->downstream_ports,
3963 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003964 return false; /* downstream port status fetch failed */
3965
3966 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003967}
3968
Adam Jackson0d198322012-05-14 16:05:47 -04003969static void
3970intel_dp_probe_oui(struct intel_dp *intel_dp)
3971{
3972 u8 buf[3];
3973
3974 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3975 return;
3976
Jani Nikula9d1a1032014-03-14 16:51:15 +02003977 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003978 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3979 buf[0], buf[1], buf[2]);
3980
Jani Nikula9d1a1032014-03-14 16:51:15 +02003981 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003982 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3983 buf[0], buf[1], buf[2]);
3984}
3985
Dave Airlie0e32b392014-05-02 14:02:48 +10003986static bool
3987intel_dp_probe_mst(struct intel_dp *intel_dp)
3988{
3989 u8 buf[1];
3990
3991 if (!intel_dp->can_mst)
3992 return false;
3993
3994 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3995 return false;
3996
Dave Airlie0e32b392014-05-02 14:02:48 +10003997 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3998 if (buf[0] & DP_MST_CAP) {
3999 DRM_DEBUG_KMS("Sink is MST capable\n");
4000 intel_dp->is_mst = true;
4001 } else {
4002 DRM_DEBUG_KMS("Sink is not MST capable\n");
4003 intel_dp->is_mst = false;
4004 }
4005 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004006
4007 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4008 return intel_dp->is_mst;
4009}
4010
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004011int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4012{
4013 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4014 struct drm_device *dev = intel_dig_port->base.base.dev;
4015 struct intel_crtc *intel_crtc =
4016 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004017 u8 buf;
4018 int test_crc_count;
4019 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004020
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004021 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004022 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004023
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004024 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004025 return -ENOTTY;
4026
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004027 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004028 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004029
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004030 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004031 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004032 return -EIO;
4033
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004034 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4035 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004036 test_crc_count = buf & DP_TEST_COUNT_MASK;
4037
4038 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004039 if (drm_dp_dpcd_readb(&intel_dp->aux,
4040 DP_TEST_SINK_MISC, &buf) < 0)
4041 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004042 intel_wait_for_vblank(dev, intel_crtc->pipe);
4043 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4044
4045 if (attempts == 0) {
4046 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
4047 return -EIO;
4048 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004049
Jani Nikula9d1a1032014-03-14 16:51:15 +02004050 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004051 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004052
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004053 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4054 return -EIO;
4055 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4056 buf & ~DP_TEST_SINK_START) < 0)
4057 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004058
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004059 return 0;
4060}
4061
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004062static bool
4063intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4064{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004065 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4066 DP_DEVICE_SERVICE_IRQ_VECTOR,
4067 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004068}
4069
Dave Airlie0e32b392014-05-02 14:02:48 +10004070static bool
4071intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4072{
4073 int ret;
4074
4075 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4076 DP_SINK_COUNT_ESI,
4077 sink_irq_vector, 14);
4078 if (ret != 14)
4079 return false;
4080
4081 return true;
4082}
4083
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004084static void
4085intel_dp_handle_test_request(struct intel_dp *intel_dp)
4086{
4087 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004088 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004089}
4090
Dave Airlie0e32b392014-05-02 14:02:48 +10004091static int
4092intel_dp_check_mst_status(struct intel_dp *intel_dp)
4093{
4094 bool bret;
4095
4096 if (intel_dp->is_mst) {
4097 u8 esi[16] = { 0 };
4098 int ret = 0;
4099 int retry;
4100 bool handled;
4101 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4102go_again:
4103 if (bret == true) {
4104
4105 /* check link status - esi[10] = 0x200c */
4106 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4107 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4108 intel_dp_start_link_train(intel_dp);
4109 intel_dp_complete_link_train(intel_dp);
4110 intel_dp_stop_link_train(intel_dp);
4111 }
4112
4113 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4114 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4115
4116 if (handled) {
4117 for (retry = 0; retry < 3; retry++) {
4118 int wret;
4119 wret = drm_dp_dpcd_write(&intel_dp->aux,
4120 DP_SINK_COUNT_ESI+1,
4121 &esi[1], 3);
4122 if (wret == 3) {
4123 break;
4124 }
4125 }
4126
4127 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4128 if (bret == true) {
4129 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4130 goto go_again;
4131 }
4132 } else
4133 ret = 0;
4134
4135 return ret;
4136 } else {
4137 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4138 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4139 intel_dp->is_mst = false;
4140 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4141 /* send a hotplug event */
4142 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4143 }
4144 }
4145 return -EINVAL;
4146}
4147
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004148/*
4149 * According to DP spec
4150 * 5.1.2:
4151 * 1. Read DPCD
4152 * 2. Configure link according to Receiver Capabilities
4153 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4154 * 4. Check link status on receipt of hot-plug interrupt
4155 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004156void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004157intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004158{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004159 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004160 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004161 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004162 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004163
Dave Airlie5b215bc2014-08-05 10:40:20 +10004164 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4165
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004166 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004167 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004168
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004169 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004170 return;
4171
Imre Deak1a125d82014-08-18 14:42:46 +03004172 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4173 return;
4174
Keith Packard92fd8fd2011-07-25 19:50:10 -07004175 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004176 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004177 return;
4178 }
4179
Keith Packard92fd8fd2011-07-25 19:50:10 -07004180 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004181 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004182 return;
4183 }
4184
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004185 /* Try to read the source of the interrupt */
4186 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4187 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4188 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004189 drm_dp_dpcd_writeb(&intel_dp->aux,
4190 DP_DEVICE_SERVICE_IRQ_VECTOR,
4191 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004192
4193 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4194 intel_dp_handle_test_request(intel_dp);
4195 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4196 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4197 }
4198
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004199 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004200 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004201 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004202 intel_dp_start_link_train(intel_dp);
4203 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004204 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004205 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004206}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004207
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004208/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004209static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004210intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004211{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004212 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004213 uint8_t type;
4214
4215 if (!intel_dp_get_dpcd(intel_dp))
4216 return connector_status_disconnected;
4217
4218 /* if there's no downstream port, we're done */
4219 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004220 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004221
4222 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004223 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4224 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004225 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004226
4227 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4228 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004229 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004230
Adam Jackson23235172012-09-20 16:42:45 -04004231 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4232 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004233 }
4234
4235 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004236 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004237 return connector_status_connected;
4238
4239 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004240 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4241 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4242 if (type == DP_DS_PORT_TYPE_VGA ||
4243 type == DP_DS_PORT_TYPE_NON_EDID)
4244 return connector_status_unknown;
4245 } else {
4246 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4247 DP_DWN_STRM_PORT_TYPE_MASK;
4248 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4249 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4250 return connector_status_unknown;
4251 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004252
4253 /* Anything else is out of spec, warn and ignore */
4254 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004255 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004256}
4257
4258static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004259edp_detect(struct intel_dp *intel_dp)
4260{
4261 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4262 enum drm_connector_status status;
4263
4264 status = intel_panel_detect(dev);
4265 if (status == connector_status_unknown)
4266 status = connector_status_connected;
4267
4268 return status;
4269}
4270
4271static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004272ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004273{
Paulo Zanoni30add222012-10-26 19:05:45 -02004274 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004275 struct drm_i915_private *dev_priv = dev->dev_private;
4276 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004277
Damien Lespiau1b469632012-12-13 16:09:01 +00004278 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4279 return connector_status_disconnected;
4280
Keith Packard26d61aa2011-07-25 20:01:09 -07004281 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004282}
4283
Dave Airlie2a592be2014-09-01 16:58:12 +10004284static int g4x_digital_port_connected(struct drm_device *dev,
4285 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004286{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004288 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004289
Todd Previte232a6ee2014-01-23 00:13:41 -07004290 if (IS_VALLEYVIEW(dev)) {
4291 switch (intel_dig_port->port) {
4292 case PORT_B:
4293 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4294 break;
4295 case PORT_C:
4296 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4297 break;
4298 case PORT_D:
4299 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4300 break;
4301 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004302 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004303 }
4304 } else {
4305 switch (intel_dig_port->port) {
4306 case PORT_B:
4307 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4308 break;
4309 case PORT_C:
4310 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4311 break;
4312 case PORT_D:
4313 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4314 break;
4315 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004316 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004317 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004318 }
4319
Chris Wilson10f76a32012-05-11 18:01:32 +01004320 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004321 return 0;
4322 return 1;
4323}
4324
4325static enum drm_connector_status
4326g4x_dp_detect(struct intel_dp *intel_dp)
4327{
4328 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4330 int ret;
4331
4332 /* Can't disconnect eDP, but you can close the lid... */
4333 if (is_edp(intel_dp)) {
4334 enum drm_connector_status status;
4335
4336 status = intel_panel_detect(dev);
4337 if (status == connector_status_unknown)
4338 status = connector_status_connected;
4339 return status;
4340 }
4341
4342 ret = g4x_digital_port_connected(dev, intel_dig_port);
4343 if (ret == -EINVAL)
4344 return connector_status_unknown;
4345 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004346 return connector_status_disconnected;
4347
Keith Packard26d61aa2011-07-25 20:01:09 -07004348 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004349}
4350
Keith Packard8c241fe2011-09-28 16:38:44 -07004351static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004352intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004353{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004354 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004355
Jani Nikula9cd300e2012-10-19 14:51:52 +03004356 /* use cached edid if we have one */
4357 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004358 /* invalid edid */
4359 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004360 return NULL;
4361
Jani Nikula55e9ede2013-10-01 10:38:54 +03004362 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004363 } else
4364 return drm_get_edid(&intel_connector->base,
4365 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004366}
4367
Chris Wilsonbeb60602014-09-02 20:04:00 +01004368static void
4369intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004370{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004371 struct intel_connector *intel_connector = intel_dp->attached_connector;
4372 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004373
Chris Wilsonbeb60602014-09-02 20:04:00 +01004374 edid = intel_dp_get_edid(intel_dp);
4375 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004376
Chris Wilsonbeb60602014-09-02 20:04:00 +01004377 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4378 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4379 else
4380 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4381}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004382
Chris Wilsonbeb60602014-09-02 20:04:00 +01004383static void
4384intel_dp_unset_edid(struct intel_dp *intel_dp)
4385{
4386 struct intel_connector *intel_connector = intel_dp->attached_connector;
4387
4388 kfree(intel_connector->detect_edid);
4389 intel_connector->detect_edid = NULL;
4390
4391 intel_dp->has_audio = false;
4392}
4393
4394static enum intel_display_power_domain
4395intel_dp_power_get(struct intel_dp *dp)
4396{
4397 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4398 enum intel_display_power_domain power_domain;
4399
4400 power_domain = intel_display_port_power_domain(encoder);
4401 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4402
4403 return power_domain;
4404}
4405
4406static void
4407intel_dp_power_put(struct intel_dp *dp,
4408 enum intel_display_power_domain power_domain)
4409{
4410 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4411 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004412}
4413
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004414static enum drm_connector_status
4415intel_dp_detect(struct drm_connector *connector, bool force)
4416{
4417 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004418 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4419 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004420 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004421 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004422 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004423 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004424
Chris Wilson164c8592013-07-20 20:27:08 +01004425 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004426 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004427 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004428
Dave Airlie0e32b392014-05-02 14:02:48 +10004429 if (intel_dp->is_mst) {
4430 /* MST devices are disconnected from a monitor POV */
4431 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4432 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004433 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004434 }
4435
Chris Wilsonbeb60602014-09-02 20:04:00 +01004436 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004437
Chris Wilsond410b562014-09-02 20:03:59 +01004438 /* Can't disconnect eDP, but you can close the lid... */
4439 if (is_edp(intel_dp))
4440 status = edp_detect(intel_dp);
4441 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004442 status = ironlake_dp_detect(intel_dp);
4443 else
4444 status = g4x_dp_detect(intel_dp);
4445 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004446 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004447
Adam Jackson0d198322012-05-14 16:05:47 -04004448 intel_dp_probe_oui(intel_dp);
4449
Dave Airlie0e32b392014-05-02 14:02:48 +10004450 ret = intel_dp_probe_mst(intel_dp);
4451 if (ret) {
4452 /* if we are in MST mode then this connector
4453 won't appear connected or have anything with EDID on it */
4454 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4455 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4456 status = connector_status_disconnected;
4457 goto out;
4458 }
4459
Chris Wilsonbeb60602014-09-02 20:04:00 +01004460 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004461
Paulo Zanonid63885d2012-10-26 19:05:49 -02004462 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4463 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004464 status = connector_status_connected;
4465
4466out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004467 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004468 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004469}
4470
Chris Wilsonbeb60602014-09-02 20:04:00 +01004471static void
4472intel_dp_force(struct drm_connector *connector)
4473{
4474 struct intel_dp *intel_dp = intel_attached_dp(connector);
4475 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4476 enum intel_display_power_domain power_domain;
4477
4478 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4479 connector->base.id, connector->name);
4480 intel_dp_unset_edid(intel_dp);
4481
4482 if (connector->status != connector_status_connected)
4483 return;
4484
4485 power_domain = intel_dp_power_get(intel_dp);
4486
4487 intel_dp_set_edid(intel_dp);
4488
4489 intel_dp_power_put(intel_dp, power_domain);
4490
4491 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4492 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4493}
4494
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004495static int intel_dp_get_modes(struct drm_connector *connector)
4496{
Jani Nikuladd06f902012-10-19 14:51:50 +03004497 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004498 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004499
Chris Wilsonbeb60602014-09-02 20:04:00 +01004500 edid = intel_connector->detect_edid;
4501 if (edid) {
4502 int ret = intel_connector_update_modes(connector, edid);
4503 if (ret)
4504 return ret;
4505 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004506
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004507 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004508 if (is_edp(intel_attached_dp(connector)) &&
4509 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004510 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004511
4512 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004513 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004514 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004515 drm_mode_probed_add(connector, mode);
4516 return 1;
4517 }
4518 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004519
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004520 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004521}
4522
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004523static bool
4524intel_dp_detect_audio(struct drm_connector *connector)
4525{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004526 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004527 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004528
Chris Wilsonbeb60602014-09-02 20:04:00 +01004529 edid = to_intel_connector(connector)->detect_edid;
4530 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004531 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004532
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004533 return has_audio;
4534}
4535
Chris Wilsonf6849602010-09-19 09:29:33 +01004536static int
4537intel_dp_set_property(struct drm_connector *connector,
4538 struct drm_property *property,
4539 uint64_t val)
4540{
Chris Wilsone953fd72011-02-21 22:23:52 +00004541 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004542 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004543 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4544 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004545 int ret;
4546
Rob Clark662595d2012-10-11 20:36:04 -05004547 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004548 if (ret)
4549 return ret;
4550
Chris Wilson3f43c482011-05-12 22:17:24 +01004551 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004552 int i = val;
4553 bool has_audio;
4554
4555 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004556 return 0;
4557
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004558 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004559
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004560 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004561 has_audio = intel_dp_detect_audio(connector);
4562 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004563 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004564
4565 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004566 return 0;
4567
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004568 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004569 goto done;
4570 }
4571
Chris Wilsone953fd72011-02-21 22:23:52 +00004572 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004573 bool old_auto = intel_dp->color_range_auto;
4574 uint32_t old_range = intel_dp->color_range;
4575
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004576 switch (val) {
4577 case INTEL_BROADCAST_RGB_AUTO:
4578 intel_dp->color_range_auto = true;
4579 break;
4580 case INTEL_BROADCAST_RGB_FULL:
4581 intel_dp->color_range_auto = false;
4582 intel_dp->color_range = 0;
4583 break;
4584 case INTEL_BROADCAST_RGB_LIMITED:
4585 intel_dp->color_range_auto = false;
4586 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4587 break;
4588 default:
4589 return -EINVAL;
4590 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004591
4592 if (old_auto == intel_dp->color_range_auto &&
4593 old_range == intel_dp->color_range)
4594 return 0;
4595
Chris Wilsone953fd72011-02-21 22:23:52 +00004596 goto done;
4597 }
4598
Yuly Novikov53b41832012-10-26 12:04:00 +03004599 if (is_edp(intel_dp) &&
4600 property == connector->dev->mode_config.scaling_mode_property) {
4601 if (val == DRM_MODE_SCALE_NONE) {
4602 DRM_DEBUG_KMS("no scaling not supported\n");
4603 return -EINVAL;
4604 }
4605
4606 if (intel_connector->panel.fitting_mode == val) {
4607 /* the eDP scaling property is not changed */
4608 return 0;
4609 }
4610 intel_connector->panel.fitting_mode = val;
4611
4612 goto done;
4613 }
4614
Chris Wilsonf6849602010-09-19 09:29:33 +01004615 return -EINVAL;
4616
4617done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004618 if (intel_encoder->base.crtc)
4619 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004620
4621 return 0;
4622}
4623
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004624static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004625intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004626{
Jani Nikula1d508702012-10-19 14:51:49 +03004627 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004628
Chris Wilson10e972d2014-09-04 21:43:45 +01004629 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004630
Jani Nikula9cd300e2012-10-19 14:51:52 +03004631 if (!IS_ERR_OR_NULL(intel_connector->edid))
4632 kfree(intel_connector->edid);
4633
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004634 /* Can't call is_edp() since the encoder may have been destroyed
4635 * already. */
4636 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004637 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004638
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004639 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004640 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004641}
4642
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004643void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004644{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004645 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4646 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004647
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004648 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004649 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004650 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004651 if (is_edp(intel_dp)) {
4652 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004653 /*
4654 * vdd might still be enabled do to the delayed vdd off.
4655 * Make sure vdd is actually turned off here.
4656 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004657 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004658 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004659 pps_unlock(intel_dp);
4660
Clint Taylor01527b32014-07-07 13:01:46 -07004661 if (intel_dp->edp_notifier.notifier_call) {
4662 unregister_reboot_notifier(&intel_dp->edp_notifier);
4663 intel_dp->edp_notifier.notifier_call = NULL;
4664 }
Keith Packardbd943152011-09-18 23:09:52 -07004665 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004666 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004667}
4668
Imre Deak07f9cd02014-08-18 14:42:45 +03004669static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4670{
4671 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4672
4673 if (!is_edp(intel_dp))
4674 return;
4675
Ville Syrjälä951468f2014-09-04 14:55:31 +03004676 /*
4677 * vdd might still be enabled do to the delayed vdd off.
4678 * Make sure vdd is actually turned off here.
4679 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004680 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004681 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004682 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004683}
4684
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004685static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4686{
4687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4688 struct drm_device *dev = intel_dig_port->base.base.dev;
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 enum intel_display_power_domain power_domain;
4691
4692 lockdep_assert_held(&dev_priv->pps_mutex);
4693
4694 if (!edp_have_panel_vdd(intel_dp))
4695 return;
4696
4697 /*
4698 * The VDD bit needs a power domain reference, so if the bit is
4699 * already enabled when we boot or resume, grab this reference and
4700 * schedule a vdd off, so we don't hold on to the reference
4701 * indefinitely.
4702 */
4703 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4704 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4705 intel_display_power_get(dev_priv, power_domain);
4706
4707 edp_panel_vdd_schedule_off(intel_dp);
4708}
4709
Imre Deak6d93c0c2014-07-31 14:03:36 +03004710static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4711{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004712 struct intel_dp *intel_dp;
4713
4714 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4715 return;
4716
4717 intel_dp = enc_to_intel_dp(encoder);
4718
4719 pps_lock(intel_dp);
4720
4721 /*
4722 * Read out the current power sequencer assignment,
4723 * in case the BIOS did something with it.
4724 */
4725 if (IS_VALLEYVIEW(encoder->dev))
4726 vlv_initial_power_sequencer_setup(intel_dp);
4727
4728 intel_edp_panel_vdd_sanitize(intel_dp);
4729
4730 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004731}
4732
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004733static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004734 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004735 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004736 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004737 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004738 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004739 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004740};
4741
4742static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4743 .get_modes = intel_dp_get_modes,
4744 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004745 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004746};
4747
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004748static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004749 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004750 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004751};
4752
Dave Airlie0e32b392014-05-02 14:02:48 +10004753void
Eric Anholt21d40d32010-03-25 11:11:14 -07004754intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004755{
Dave Airlie0e32b392014-05-02 14:02:48 +10004756 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004757}
4758
Dave Airlie13cf5502014-06-18 11:29:35 +10004759bool
4760intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4761{
4762 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004763 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004764 struct drm_device *dev = intel_dig_port->base.base.dev;
4765 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004766 enum intel_display_power_domain power_domain;
4767 bool ret = true;
4768
Dave Airlie0e32b392014-05-02 14:02:48 +10004769 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4770 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004771
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004772 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4773 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004774 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004775
Imre Deak1c767b32014-08-18 14:42:42 +03004776 power_domain = intel_display_port_power_domain(intel_encoder);
4777 intel_display_power_get(dev_priv, power_domain);
4778
Dave Airlie0e32b392014-05-02 14:02:48 +10004779 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004780
4781 if (HAS_PCH_SPLIT(dev)) {
4782 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4783 goto mst_fail;
4784 } else {
4785 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4786 goto mst_fail;
4787 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004788
4789 if (!intel_dp_get_dpcd(intel_dp)) {
4790 goto mst_fail;
4791 }
4792
4793 intel_dp_probe_oui(intel_dp);
4794
4795 if (!intel_dp_probe_mst(intel_dp))
4796 goto mst_fail;
4797
4798 } else {
4799 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004800 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004801 goto mst_fail;
4802 }
4803
4804 if (!intel_dp->is_mst) {
4805 /*
4806 * we'll check the link status via the normal hot plug path later -
4807 * but for short hpds we should check it now
4808 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004809 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004810 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004811 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004812 }
4813 }
Imre Deak1c767b32014-08-18 14:42:42 +03004814 ret = false;
4815 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004816mst_fail:
4817 /* if we were in MST mode, and device is not there get out of MST mode */
4818 if (intel_dp->is_mst) {
4819 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4820 intel_dp->is_mst = false;
4821 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4822 }
Imre Deak1c767b32014-08-18 14:42:42 +03004823put_power:
4824 intel_display_power_put(dev_priv, power_domain);
4825
4826 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004827}
4828
Zhenyu Wange3421a12010-04-08 09:43:27 +08004829/* Return which DP Port should be selected for Transcoder DP control */
4830int
Akshay Joshi0206e352011-08-16 15:34:10 -04004831intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004832{
4833 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004834 struct intel_encoder *intel_encoder;
4835 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004836
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004837 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4838 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004839
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004840 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4841 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004842 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004843 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004844
Zhenyu Wange3421a12010-04-08 09:43:27 +08004845 return -1;
4846}
4847
Zhao Yakui36e83a12010-06-12 14:32:21 +08004848/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004849bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004850{
4851 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004852 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004853 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004854 static const short port_mapping[] = {
4855 [PORT_B] = PORT_IDPB,
4856 [PORT_C] = PORT_IDPC,
4857 [PORT_D] = PORT_IDPD,
4858 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004859
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004860 if (port == PORT_A)
4861 return true;
4862
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004863 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004864 return false;
4865
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004866 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4867 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004868
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004869 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004870 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4871 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004872 return true;
4873 }
4874 return false;
4875}
4876
Dave Airlie0e32b392014-05-02 14:02:48 +10004877void
Chris Wilsonf6849602010-09-19 09:29:33 +01004878intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4879{
Yuly Novikov53b41832012-10-26 12:04:00 +03004880 struct intel_connector *intel_connector = to_intel_connector(connector);
4881
Chris Wilson3f43c482011-05-12 22:17:24 +01004882 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004883 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004884 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004885
4886 if (is_edp(intel_dp)) {
4887 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004888 drm_object_attach_property(
4889 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004890 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004891 DRM_MODE_SCALE_ASPECT);
4892 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004893 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004894}
4895
Imre Deakdada1a92014-01-29 13:25:41 +02004896static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4897{
4898 intel_dp->last_power_cycle = jiffies;
4899 intel_dp->last_power_on = jiffies;
4900 intel_dp->last_backlight_off = jiffies;
4901}
4902
Daniel Vetter67a54562012-10-20 20:57:45 +02004903static void
4904intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004905 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004906{
4907 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004908 struct edp_power_seq cur, vbt, spec,
4909 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004910 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004911 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004912
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004913 lockdep_assert_held(&dev_priv->pps_mutex);
4914
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004915 /* already initialized? */
4916 if (final->t11_t12 != 0)
4917 return;
4918
Jesse Barnes453c5422013-03-28 09:55:41 -07004919 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004920 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004921 pp_on_reg = PCH_PP_ON_DELAYS;
4922 pp_off_reg = PCH_PP_OFF_DELAYS;
4923 pp_div_reg = PCH_PP_DIVISOR;
4924 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004925 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4926
4927 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4928 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4929 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4930 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004931 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004932
4933 /* Workaround: Need to write PP_CONTROL with the unlock key as
4934 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004935 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004936 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004937
Jesse Barnes453c5422013-03-28 09:55:41 -07004938 pp_on = I915_READ(pp_on_reg);
4939 pp_off = I915_READ(pp_off_reg);
4940 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004941
4942 /* Pull timing values out of registers */
4943 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4944 PANEL_POWER_UP_DELAY_SHIFT;
4945
4946 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4947 PANEL_LIGHT_ON_DELAY_SHIFT;
4948
4949 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4950 PANEL_LIGHT_OFF_DELAY_SHIFT;
4951
4952 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4953 PANEL_POWER_DOWN_DELAY_SHIFT;
4954
4955 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4956 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4957
4958 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4959 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4960
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004961 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004962
4963 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4964 * our hw here, which are all in 100usec. */
4965 spec.t1_t3 = 210 * 10;
4966 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4967 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4968 spec.t10 = 500 * 10;
4969 /* This one is special and actually in units of 100ms, but zero
4970 * based in the hw (so we need to add 100 ms). But the sw vbt
4971 * table multiplies it with 1000 to make it in units of 100usec,
4972 * too. */
4973 spec.t11_t12 = (510 + 100) * 10;
4974
4975 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4976 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4977
4978 /* Use the max of the register settings and vbt. If both are
4979 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004980#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004981 spec.field : \
4982 max(cur.field, vbt.field))
4983 assign_final(t1_t3);
4984 assign_final(t8);
4985 assign_final(t9);
4986 assign_final(t10);
4987 assign_final(t11_t12);
4988#undef assign_final
4989
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004990#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004991 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4992 intel_dp->backlight_on_delay = get_delay(t8);
4993 intel_dp->backlight_off_delay = get_delay(t9);
4994 intel_dp->panel_power_down_delay = get_delay(t10);
4995 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4996#undef get_delay
4997
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004998 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4999 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5000 intel_dp->panel_power_cycle_delay);
5001
5002 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5003 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005004}
5005
5006static void
5007intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005008 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005009{
5010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005011 u32 pp_on, pp_off, pp_div, port_sel = 0;
5012 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5013 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005014 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005015 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005016
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005017 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005018
5019 if (HAS_PCH_SPLIT(dev)) {
5020 pp_on_reg = PCH_PP_ON_DELAYS;
5021 pp_off_reg = PCH_PP_OFF_DELAYS;
5022 pp_div_reg = PCH_PP_DIVISOR;
5023 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005024 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5025
5026 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5027 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5028 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005029 }
5030
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005031 /*
5032 * And finally store the new values in the power sequencer. The
5033 * backlight delays are set to 1 because we do manual waits on them. For
5034 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5035 * we'll end up waiting for the backlight off delay twice: once when we
5036 * do the manual sleep, and once when we disable the panel and wait for
5037 * the PP_STATUS bit to become zero.
5038 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005039 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005040 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5041 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005042 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005043 /* Compute the divisor for the pp clock, simply match the Bspec
5044 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005045 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005046 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005047 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5048
5049 /* Haswell doesn't have any port selection bits for the panel
5050 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005051 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005052 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005053 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005054 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005055 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005056 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005057 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005058 }
5059
Jesse Barnes453c5422013-03-28 09:55:41 -07005060 pp_on |= port_sel;
5061
5062 I915_WRITE(pp_on_reg, pp_on);
5063 I915_WRITE(pp_off_reg, pp_off);
5064 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005065
Daniel Vetter67a54562012-10-20 20:57:45 +02005066 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005067 I915_READ(pp_on_reg),
5068 I915_READ(pp_off_reg),
5069 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005070}
5071
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305072void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5073{
5074 struct drm_i915_private *dev_priv = dev->dev_private;
5075 struct intel_encoder *encoder;
5076 struct intel_dp *intel_dp = NULL;
5077 struct intel_crtc_config *config = NULL;
5078 struct intel_crtc *intel_crtc = NULL;
5079 struct intel_connector *intel_connector = dev_priv->drrs.connector;
5080 u32 reg, val;
5081 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
5082
5083 if (refresh_rate <= 0) {
5084 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5085 return;
5086 }
5087
5088 if (intel_connector == NULL) {
5089 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
5090 return;
5091 }
5092
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005093 /*
5094 * FIXME: This needs proper synchronization with psr state. But really
5095 * hard to tell without seeing the user of this function of this code.
5096 * Check locking and ordering once that lands.
5097 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305098 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
5099 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
5100 return;
5101 }
5102
5103 encoder = intel_attached_encoder(&intel_connector->base);
5104 intel_dp = enc_to_intel_dp(&encoder->base);
5105 intel_crtc = encoder->new_crtc;
5106
5107 if (!intel_crtc) {
5108 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5109 return;
5110 }
5111
5112 config = &intel_crtc->config;
5113
5114 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
5115 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5116 return;
5117 }
5118
5119 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
5120 index = DRRS_LOW_RR;
5121
5122 if (index == intel_dp->drrs_state.refresh_rate_type) {
5123 DRM_DEBUG_KMS(
5124 "DRRS requested for previously set RR...ignoring\n");
5125 return;
5126 }
5127
5128 if (!intel_crtc->active) {
5129 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5130 return;
5131 }
5132
5133 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
5134 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
5135 val = I915_READ(reg);
5136 if (index > DRRS_HIGH_RR) {
5137 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07005138 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305139 } else {
5140 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5141 }
5142 I915_WRITE(reg, val);
5143 }
5144
5145 /*
5146 * mutex taken to ensure that there is no race between differnt
5147 * drrs calls trying to update refresh rate. This scenario may occur
5148 * in future when idleness detection based DRRS in kernel and
5149 * possible calls from user space to set differnt RR are made.
5150 */
5151
5152 mutex_lock(&intel_dp->drrs_state.mutex);
5153
5154 intel_dp->drrs_state.refresh_rate_type = index;
5155
5156 mutex_unlock(&intel_dp->drrs_state.mutex);
5157
5158 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5159}
5160
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305161static struct drm_display_mode *
5162intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
5163 struct intel_connector *intel_connector,
5164 struct drm_display_mode *fixed_mode)
5165{
5166 struct drm_connector *connector = &intel_connector->base;
5167 struct intel_dp *intel_dp = &intel_dig_port->dp;
5168 struct drm_device *dev = intel_dig_port->base.base.dev;
5169 struct drm_i915_private *dev_priv = dev->dev_private;
5170 struct drm_display_mode *downclock_mode = NULL;
5171
5172 if (INTEL_INFO(dev)->gen <= 6) {
5173 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5174 return NULL;
5175 }
5176
5177 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005178 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305179 return NULL;
5180 }
5181
5182 downclock_mode = intel_find_panel_downclock
5183 (dev, fixed_mode, connector);
5184
5185 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005186 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305187 return NULL;
5188 }
5189
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305190 dev_priv->drrs.connector = intel_connector;
5191
5192 mutex_init(&intel_dp->drrs_state.mutex);
5193
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305194 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
5195
5196 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005197 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305198 return downclock_mode;
5199}
5200
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005201static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005202 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005203{
5204 struct drm_connector *connector = &intel_connector->base;
5205 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005206 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5207 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005208 struct drm_i915_private *dev_priv = dev->dev_private;
5209 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305210 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005211 bool has_dpcd;
5212 struct drm_display_mode *scan;
5213 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005214 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005215
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305216 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5217
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005218 if (!is_edp(intel_dp))
5219 return true;
5220
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005221 pps_lock(intel_dp);
5222 intel_edp_panel_vdd_sanitize(intel_dp);
5223 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005224
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005225 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005226 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005227
5228 if (has_dpcd) {
5229 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5230 dev_priv->no_aux_handshake =
5231 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5232 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5233 } else {
5234 /* if this fails, presume the device is a ghost */
5235 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005236 return false;
5237 }
5238
5239 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005240 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005241 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005242 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005243
Daniel Vetter060c8772014-03-21 23:22:35 +01005244 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005245 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005246 if (edid) {
5247 if (drm_add_edid_modes(connector, edid)) {
5248 drm_mode_connector_update_edid_property(connector,
5249 edid);
5250 drm_edid_to_eld(connector, edid);
5251 } else {
5252 kfree(edid);
5253 edid = ERR_PTR(-EINVAL);
5254 }
5255 } else {
5256 edid = ERR_PTR(-ENOENT);
5257 }
5258 intel_connector->edid = edid;
5259
5260 /* prefer fixed mode from EDID if available */
5261 list_for_each_entry(scan, &connector->probed_modes, head) {
5262 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5263 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305264 downclock_mode = intel_dp_drrs_init(
5265 intel_dig_port,
5266 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005267 break;
5268 }
5269 }
5270
5271 /* fallback to VBT if available for eDP */
5272 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5273 fixed_mode = drm_mode_duplicate(dev,
5274 dev_priv->vbt.lfp_lvds_vbt_mode);
5275 if (fixed_mode)
5276 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5277 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005278 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005279
Clint Taylor01527b32014-07-07 13:01:46 -07005280 if (IS_VALLEYVIEW(dev)) {
5281 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5282 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005283
5284 /*
5285 * Figure out the current pipe for the initial backlight setup.
5286 * If the current pipe isn't valid, try the PPS pipe, and if that
5287 * fails just assume pipe A.
5288 */
5289 if (IS_CHERRYVIEW(dev))
5290 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5291 else
5292 pipe = PORT_TO_PIPE(intel_dp->DP);
5293
5294 if (pipe != PIPE_A && pipe != PIPE_B)
5295 pipe = intel_dp->pps_pipe;
5296
5297 if (pipe != PIPE_A && pipe != PIPE_B)
5298 pipe = PIPE_A;
5299
5300 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5301 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005302 }
5303
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305304 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005305 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005306 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005307
5308 return true;
5309}
5310
Paulo Zanoni16c25532013-06-12 17:27:25 -03005311bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005312intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5313 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005314{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005315 struct drm_connector *connector = &intel_connector->base;
5316 struct intel_dp *intel_dp = &intel_dig_port->dp;
5317 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5318 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005319 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005320 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005321 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005322
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005323 intel_dp->pps_pipe = INVALID_PIPE;
5324
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005325 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005326 if (INTEL_INFO(dev)->gen >= 9)
5327 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5328 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005329 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5330 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5331 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5332 else if (HAS_PCH_SPLIT(dev))
5333 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5334 else
5335 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5336
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005337 if (INTEL_INFO(dev)->gen >= 9)
5338 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5339 else
5340 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005341
Daniel Vetter07679352012-09-06 22:15:42 +02005342 /* Preserve the current hw state. */
5343 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005344 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005345
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005346 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305347 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005348 else
5349 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005350
Imre Deakf7d24902013-05-08 13:14:05 +03005351 /*
5352 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5353 * for DP the encoder type can be set by the caller to
5354 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5355 */
5356 if (type == DRM_MODE_CONNECTOR_eDP)
5357 intel_encoder->type = INTEL_OUTPUT_EDP;
5358
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005359 /* eDP only on port B and/or C on vlv/chv */
5360 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5361 port != PORT_B && port != PORT_C))
5362 return false;
5363
Imre Deake7281ea2013-05-08 13:14:08 +03005364 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5365 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5366 port_name(port));
5367
Adam Jacksonb3295302010-07-16 14:46:28 -04005368 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005369 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5370
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005371 connector->interlace_allowed = true;
5372 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005373
Daniel Vetter66a92782012-07-12 20:08:18 +02005374 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005375 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005376
Chris Wilsondf0e9242010-09-09 16:20:55 +01005377 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005378 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005379
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005380 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005381 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5382 else
5383 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005384 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005385
Jani Nikula0b998362014-03-14 16:51:17 +02005386 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005387 switch (port) {
5388 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005389 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005390 break;
5391 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005392 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005393 break;
5394 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005395 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005396 break;
5397 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005398 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005399 break;
5400 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005401 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005402 }
5403
Imre Deakdada1a92014-01-29 13:25:41 +02005404 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005405 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005406 intel_dp_init_panel_power_timestamps(intel_dp);
5407 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005408 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005409 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005410 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005411 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005412 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005413
Jani Nikula9d1a1032014-03-14 16:51:15 +02005414 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005415
Dave Airlie0e32b392014-05-02 14:02:48 +10005416 /* init MST on ports that can support it */
5417 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5418 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005419 intel_dp_mst_encoder_init(intel_dig_port,
5420 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005421 }
5422 }
5423
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005424 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005425 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005426 if (is_edp(intel_dp)) {
5427 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005428 /*
5429 * vdd might still be enabled do to the delayed vdd off.
5430 * Make sure vdd is actually turned off here.
5431 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005432 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005433 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005434 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005435 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005436 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005437 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005438 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005439 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005440
Chris Wilsonf6849602010-09-19 09:29:33 +01005441 intel_dp_add_properties(intel_dp, connector);
5442
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005443 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5444 * 0xd. Failure to do so will result in spurious interrupts being
5445 * generated on the port when a cable is not attached.
5446 */
5447 if (IS_G4X(dev) && !IS_GM45(dev)) {
5448 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5449 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5450 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005451
5452 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005453}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005454
5455void
5456intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5457{
Dave Airlie13cf5502014-06-18 11:29:35 +10005458 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005459 struct intel_digital_port *intel_dig_port;
5460 struct intel_encoder *intel_encoder;
5461 struct drm_encoder *encoder;
5462 struct intel_connector *intel_connector;
5463
Daniel Vetterb14c5672013-09-19 12:18:32 +02005464 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005465 if (!intel_dig_port)
5466 return;
5467
Daniel Vetterb14c5672013-09-19 12:18:32 +02005468 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005469 if (!intel_connector) {
5470 kfree(intel_dig_port);
5471 return;
5472 }
5473
5474 intel_encoder = &intel_dig_port->base;
5475 encoder = &intel_encoder->base;
5476
5477 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5478 DRM_MODE_ENCODER_TMDS);
5479
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005480 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005481 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005482 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005483 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005484 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005485 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005486 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005487 intel_encoder->pre_enable = chv_pre_enable_dp;
5488 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005489 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005490 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005491 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005492 intel_encoder->pre_enable = vlv_pre_enable_dp;
5493 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005494 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005495 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005496 intel_encoder->pre_enable = g4x_pre_enable_dp;
5497 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005498 if (INTEL_INFO(dev)->gen >= 5)
5499 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005500 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005501
Paulo Zanoni174edf12012-10-26 19:05:50 -02005502 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005503 intel_dig_port->dp.output_reg = output_reg;
5504
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005505 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005506 if (IS_CHERRYVIEW(dev)) {
5507 if (port == PORT_D)
5508 intel_encoder->crtc_mask = 1 << 2;
5509 else
5510 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5511 } else {
5512 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5513 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005514 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005515 intel_encoder->hot_plug = intel_dp_hot_plug;
5516
Dave Airlie13cf5502014-06-18 11:29:35 +10005517 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5518 dev_priv->hpd_irq_port[port] = intel_dig_port;
5519
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005520 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5521 drm_encoder_cleanup(encoder);
5522 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005523 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005524 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005525}
Dave Airlie0e32b392014-05-02 14:02:48 +10005526
5527void intel_dp_mst_suspend(struct drm_device *dev)
5528{
5529 struct drm_i915_private *dev_priv = dev->dev_private;
5530 int i;
5531
5532 /* disable MST */
5533 for (i = 0; i < I915_MAX_PORTS; i++) {
5534 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5535 if (!intel_dig_port)
5536 continue;
5537
5538 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5539 if (!intel_dig_port->dp.can_mst)
5540 continue;
5541 if (intel_dig_port->dp.is_mst)
5542 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5543 }
5544 }
5545}
5546
5547void intel_dp_mst_resume(struct drm_device *dev)
5548{
5549 struct drm_i915_private *dev_priv = dev->dev_private;
5550 int i;
5551
5552 for (i = 0; i < I915_MAX_PORTS; i++) {
5553 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5554 if (!intel_dig_port)
5555 continue;
5556 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5557 int ret;
5558
5559 if (!intel_dig_port->dp.can_mst)
5560 continue;
5561
5562 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5563 if (ret != 0) {
5564 intel_dp_check_mst_status(&intel_dig_port->dp);
5565 }
5566 }
5567 }
5568}