blob: 89ee43061d3ae5aa77565c44394920fb4a591f0a [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
Paul Mundtf43dc232011-01-13 15:06:28 +09005 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01006 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09007 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090016 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#undef DEBUG
19
Paul Mundt85f094e2008-04-25 16:04:20 +090020#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010021#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090022#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010023#include <linux/cpufreq.h>
24#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090025#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000026#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010027#include <linux/err.h>
28#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010029#include <linux/init.h>
30#include <linux/interrupt.h>
31#include <linux/ioport.h>
Ulrich Hechtb96408b2018-02-15 13:02:41 +010032#include <linux/ktime.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010033#include <linux/major.h>
34#include <linux/module.h>
35#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010036#include <linux/of.h>
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +020037#include <linux/of_device.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010038#include <linux/platform_device.h>
39#include <linux/pm_runtime.h>
40#include <linux/scatterlist.h>
41#include <linux/serial.h>
42#include <linux/serial_sci.h>
43#include <linux/sh_dma.h>
44#include <linux/slab.h>
45#include <linux/string.h>
46#include <linux/sysrq.h>
47#include <linux/timer.h>
48#include <linux/tty.h>
49#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090050
51#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090052#include <asm/sh_bios.h>
Bartosz Golaszewski507fd012019-10-03 11:29:12 +020053#include <asm/platform_early.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020056#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include "sh-sci.h"
58
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010059/* Offsets into the sci_port->irqs array */
60enum {
61 SCIx_ERI_IRQ,
62 SCIx_RXI_IRQ,
63 SCIx_TXI_IRQ,
64 SCIx_BRI_IRQ,
Chris Brandt628c5342018-07-31 05:41:39 -050065 SCIx_DRI_IRQ,
66 SCIx_TEI_IRQ,
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010067 SCIx_NR_IRQS,
68
69 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
70};
71
72#define SCIx_IRQ_IS_MUXED(port) \
73 ((port)->irqs[SCIx_ERI_IRQ] == \
74 (port)->irqs[SCIx_RXI_IRQ]) || \
75 ((port)->irqs[SCIx_ERI_IRQ] && \
76 ((port)->irqs[SCIx_RXI_IRQ] < 0))
77
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010078enum SCI_CLKS {
79 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010080 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010081 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
82 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010083 SCI_NUM_CLKS
84};
85
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010086/* Bit x set means sampling rate x + 1 is supported */
87#define SCI_SR(x) BIT((x) - 1)
88#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
89
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010090#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
91 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
92 SCI_SR(19) | SCI_SR(27)
93
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010094#define min_sr(_port) ffs((_port)->sampling_rate_mask)
95#define max_sr(_port) fls((_port)->sampling_rate_mask)
96
97/* Iterate over all supported sampling rates, from high to low */
98#define for_each_sr(_sr, _port) \
99 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
100 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
101
Laurent Pincharte095ee62017-01-11 16:43:34 +0200102struct plat_sci_reg {
103 u8 offset, size;
104};
105
106struct sci_port_params {
107 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200108 unsigned int fifosize;
109 unsigned int overrun_reg;
110 unsigned int overrun_mask;
111 unsigned int sampling_rate_mask;
112 unsigned int error_mask;
113 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200114};
115
Paul Mundte108b2c2006-09-27 16:32:13 +0900116struct sci_port {
117 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Paul Mundtce6738b2011-01-19 15:24:40 +0900119 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200120 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200121 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100122 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900123 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200124 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900125
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100126 /* Clocks */
127 struct clk *clks[SCI_NUM_CLKS];
128 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900129
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100130 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900131 char *irqstr[SCIx_NR_IRQS];
132
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900133 struct dma_chan *chan_tx;
134 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900135
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900136#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +0200137 struct dma_chan *chan_tx_saved;
138 struct dma_chan *chan_rx_saved;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Ulrich Hechtb96408b2018-02-15 13:02:41 +0100148 struct hrtimer rx_timer;
149 unsigned int rx_timeout; /* microseconds */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100151 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100152 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100153 struct timer_list rx_fifo_timer;
154 int rx_fifo_timeout;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +0200155 u16 hscif_tot;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200156
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200157 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200158 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900159};
160
Paul Mundte108b2c2006-09-27 16:32:13 +0900161#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
162
163static struct sci_port sci_ports[SCI_NPORTS];
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +0100164static unsigned long sci_ports_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165static struct uart_driver sci_uart_driver;
166
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900167static inline struct sci_port *
168to_sci_port(struct uart_port *uart)
169{
170 return container_of(uart, struct sci_port, port);
171}
172
Laurent Pincharte095ee62017-01-11 16:43:34 +0200173static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900174 /*
175 * Common SCI definitions, dependent on the port's regshift
176 * value.
177 */
178 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200179 .regs = {
180 [SCSMR] = { 0x00, 8 },
181 [SCBRR] = { 0x01, 8 },
182 [SCSCR] = { 0x02, 8 },
183 [SCxTDR] = { 0x03, 8 },
184 [SCxSR] = { 0x04, 8 },
185 [SCxRDR] = { 0x05, 8 },
186 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200187 .fifosize = 1,
188 .overrun_reg = SCxSR,
189 .overrun_mask = SCI_ORER,
190 .sampling_rate_mask = SCI_SR(32),
191 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
192 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900193 },
194
195 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200196 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900197 */
198 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200199 .regs = {
200 [SCSMR] = { 0x00, 8 },
201 [SCBRR] = { 0x02, 8 },
202 [SCSCR] = { 0x04, 8 },
203 [SCxTDR] = { 0x06, 8 },
204 [SCxSR] = { 0x08, 16 },
205 [SCxRDR] = { 0x0a, 8 },
206 [SCFCR] = { 0x0c, 8 },
207 [SCFDR] = { 0x0e, 16 },
208 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200209 .fifosize = 1,
210 .overrun_reg = SCxSR,
211 .overrun_mask = SCI_ORER,
212 .sampling_rate_mask = SCI_SR(32),
213 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
214 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900215 },
216
217 /*
218 * Common SCIFA definitions.
219 */
220 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200221 .regs = {
222 [SCSMR] = { 0x00, 16 },
223 [SCBRR] = { 0x04, 8 },
224 [SCSCR] = { 0x08, 16 },
225 [SCxTDR] = { 0x20, 8 },
226 [SCxSR] = { 0x14, 16 },
227 [SCxRDR] = { 0x24, 8 },
228 [SCFCR] = { 0x18, 16 },
229 [SCFDR] = { 0x1c, 16 },
230 [SCPCR] = { 0x30, 16 },
231 [SCPDR] = { 0x34, 16 },
232 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200233 .fifosize = 64,
234 .overrun_reg = SCxSR,
235 .overrun_mask = SCIFA_ORER,
236 .sampling_rate_mask = SCI_SR_SCIFAB,
237 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
238 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900239 },
240
241 /*
242 * Common SCIFB definitions.
243 */
244 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200245 .regs = {
246 [SCSMR] = { 0x00, 16 },
247 [SCBRR] = { 0x04, 8 },
248 [SCSCR] = { 0x08, 16 },
249 [SCxTDR] = { 0x40, 8 },
250 [SCxSR] = { 0x14, 16 },
251 [SCxRDR] = { 0x60, 8 },
252 [SCFCR] = { 0x18, 16 },
253 [SCTFDR] = { 0x38, 16 },
254 [SCRFDR] = { 0x3c, 16 },
255 [SCPCR] = { 0x30, 16 },
256 [SCPDR] = { 0x34, 16 },
257 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200258 .fifosize = 256,
259 .overrun_reg = SCxSR,
260 .overrun_mask = SCIFA_ORER,
261 .sampling_rate_mask = SCI_SR_SCIFAB,
262 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
263 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900264 },
265
266 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100267 * Common SH-2(A) SCIF definitions for ports with FIFO data
268 * count registers.
269 */
270 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200271 .regs = {
272 [SCSMR] = { 0x00, 16 },
273 [SCBRR] = { 0x04, 8 },
274 [SCSCR] = { 0x08, 16 },
275 [SCxTDR] = { 0x0c, 8 },
276 [SCxSR] = { 0x10, 16 },
277 [SCxRDR] = { 0x14, 8 },
278 [SCFCR] = { 0x18, 16 },
279 [SCFDR] = { 0x1c, 16 },
280 [SCSPTR] = { 0x20, 16 },
281 [SCLSR] = { 0x24, 16 },
282 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200283 .fifosize = 16,
284 .overrun_reg = SCLSR,
285 .overrun_mask = SCLSR_ORER,
286 .sampling_rate_mask = SCI_SR(32),
287 .error_mask = SCIF_DEFAULT_ERROR_MASK,
288 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100289 },
290
291 /*
Biju Das3b2cd602021-06-03 23:17:56 +0100292 * The "SCIFA" that is in RZ/A2, RZ/G2L and RZ/T.
Geert Uytterhoeven10c63442018-08-30 14:54:03 +0200293 * It looks like a normal SCIF with FIFO data, but with a
294 * compressed address space. Also, the break out of interrupts
295 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
296 */
297 [SCIx_RZ_SCIFA_REGTYPE] = {
298 .regs = {
299 [SCSMR] = { 0x00, 16 },
300 [SCBRR] = { 0x02, 8 },
301 [SCSCR] = { 0x04, 16 },
302 [SCxTDR] = { 0x06, 8 },
303 [SCxSR] = { 0x08, 16 },
304 [SCxRDR] = { 0x0A, 8 },
305 [SCFCR] = { 0x0C, 16 },
306 [SCFDR] = { 0x0E, 16 },
307 [SCSPTR] = { 0x10, 16 },
308 [SCLSR] = { 0x12, 16 },
Biju Das3b2cd602021-06-03 23:17:56 +0100309 [SEMR] = { 0x14, 8 },
Geert Uytterhoeven10c63442018-08-30 14:54:03 +0200310 },
311 .fifosize = 16,
312 .overrun_reg = SCLSR,
313 .overrun_mask = SCLSR_ORER,
314 .sampling_rate_mask = SCI_SR(32),
315 .error_mask = SCIF_DEFAULT_ERROR_MASK,
316 .error_clear = SCIF_ERROR_CLEAR,
317 },
318
319 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900320 * Common SH-3 SCIF definitions.
321 */
322 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200323 .regs = {
324 [SCSMR] = { 0x00, 8 },
325 [SCBRR] = { 0x02, 8 },
326 [SCSCR] = { 0x04, 8 },
327 [SCxTDR] = { 0x06, 8 },
328 [SCxSR] = { 0x08, 16 },
329 [SCxRDR] = { 0x0a, 8 },
330 [SCFCR] = { 0x0c, 8 },
331 [SCFDR] = { 0x0e, 16 },
332 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200333 .fifosize = 16,
334 .overrun_reg = SCLSR,
335 .overrun_mask = SCLSR_ORER,
336 .sampling_rate_mask = SCI_SR(32),
337 .error_mask = SCIF_DEFAULT_ERROR_MASK,
338 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900339 },
340
341 /*
342 * Common SH-4(A) SCIF(B) definitions.
343 */
344 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200345 .regs = {
346 [SCSMR] = { 0x00, 16 },
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +0200347 [SCBRR] = { 0x04, 8 },
348 [SCSCR] = { 0x08, 16 },
349 [SCxTDR] = { 0x0c, 8 },
350 [SCxSR] = { 0x10, 16 },
351 [SCxRDR] = { 0x14, 8 },
352 [SCFCR] = { 0x18, 16 },
353 [SCFDR] = { 0x1c, 16 },
354 [SCSPTR] = { 0x20, 16 },
355 [SCLSR] = { 0x24, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200356 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200357 .fifosize = 16,
358 .overrun_reg = SCLSR,
359 .overrun_mask = SCLSR_ORER,
360 .sampling_rate_mask = SCI_SR(32),
361 .error_mask = SCIF_DEFAULT_ERROR_MASK,
362 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100363 },
364
365 /*
366 * Common SCIF definitions for ports with a Baud Rate Generator for
367 * External Clock (BRG).
368 */
369 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200370 .regs = {
371 [SCSMR] = { 0x00, 16 },
372 [SCBRR] = { 0x04, 8 },
373 [SCSCR] = { 0x08, 16 },
374 [SCxTDR] = { 0x0c, 8 },
375 [SCxSR] = { 0x10, 16 },
376 [SCxRDR] = { 0x14, 8 },
377 [SCFCR] = { 0x18, 16 },
378 [SCFDR] = { 0x1c, 16 },
379 [SCSPTR] = { 0x20, 16 },
380 [SCLSR] = { 0x24, 16 },
381 [SCDL] = { 0x30, 16 },
382 [SCCKS] = { 0x34, 16 },
383 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200384 .fifosize = 16,
385 .overrun_reg = SCLSR,
386 .overrun_mask = SCLSR_ORER,
387 .sampling_rate_mask = SCI_SR(32),
388 .error_mask = SCIF_DEFAULT_ERROR_MASK,
389 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200390 },
391
392 /*
393 * Common HSCIF definitions.
394 */
395 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200396 .regs = {
397 [SCSMR] = { 0x00, 16 },
398 [SCBRR] = { 0x04, 8 },
399 [SCSCR] = { 0x08, 16 },
400 [SCxTDR] = { 0x0c, 8 },
401 [SCxSR] = { 0x10, 16 },
402 [SCxRDR] = { 0x14, 8 },
403 [SCFCR] = { 0x18, 16 },
404 [SCFDR] = { 0x1c, 16 },
405 [SCSPTR] = { 0x20, 16 },
406 [SCLSR] = { 0x24, 16 },
407 [HSSRR] = { 0x40, 16 },
408 [SCDL] = { 0x30, 16 },
409 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100410 [HSRTRGR] = { 0x54, 16 },
411 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200412 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200413 .fifosize = 128,
414 .overrun_reg = SCLSR,
415 .overrun_mask = SCLSR_ORER,
416 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
417 .error_mask = SCIF_DEFAULT_ERROR_MASK,
418 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900419 },
420
421 /*
422 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
423 * register.
424 */
425 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200426 .regs = {
427 [SCSMR] = { 0x00, 16 },
428 [SCBRR] = { 0x04, 8 },
429 [SCSCR] = { 0x08, 16 },
430 [SCxTDR] = { 0x0c, 8 },
431 [SCxSR] = { 0x10, 16 },
432 [SCxRDR] = { 0x14, 8 },
433 [SCFCR] = { 0x18, 16 },
434 [SCFDR] = { 0x1c, 16 },
435 [SCLSR] = { 0x24, 16 },
436 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200437 .fifosize = 16,
438 .overrun_reg = SCLSR,
439 .overrun_mask = SCLSR_ORER,
440 .sampling_rate_mask = SCI_SR(32),
441 .error_mask = SCIF_DEFAULT_ERROR_MASK,
442 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900443 },
444
445 /*
446 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
447 * count registers.
448 */
449 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200450 .regs = {
451 [SCSMR] = { 0x00, 16 },
452 [SCBRR] = { 0x04, 8 },
453 [SCSCR] = { 0x08, 16 },
454 [SCxTDR] = { 0x0c, 8 },
455 [SCxSR] = { 0x10, 16 },
456 [SCxRDR] = { 0x14, 8 },
457 [SCFCR] = { 0x18, 16 },
458 [SCFDR] = { 0x1c, 16 },
459 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
460 [SCRFDR] = { 0x20, 16 },
461 [SCSPTR] = { 0x24, 16 },
462 [SCLSR] = { 0x28, 16 },
463 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200464 .fifosize = 16,
465 .overrun_reg = SCLSR,
466 .overrun_mask = SCLSR_ORER,
467 .sampling_rate_mask = SCI_SR(32),
468 .error_mask = SCIF_DEFAULT_ERROR_MASK,
469 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900470 },
471
472 /*
473 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
474 * registers.
475 */
476 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200477 .regs = {
478 [SCSMR] = { 0x00, 16 },
479 [SCBRR] = { 0x04, 8 },
480 [SCSCR] = { 0x08, 16 },
481 [SCxTDR] = { 0x20, 8 },
482 [SCxSR] = { 0x14, 16 },
483 [SCxRDR] = { 0x24, 8 },
484 [SCFCR] = { 0x18, 16 },
485 [SCFDR] = { 0x1c, 16 },
486 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100487 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200488 .overrun_reg = SCxSR,
489 .overrun_mask = SCIFA_ORER,
490 .sampling_rate_mask = SCI_SR(16),
491 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
492 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900493 },
494};
495
Laurent Pincharte095ee62017-01-11 16:43:34 +0200496#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900497
Paul Mundt61a69762011-06-14 12:40:19 +0900498/*
499 * The "offset" here is rather misleading, in that it refers to an enum
500 * value relative to the port mapping rather than the fixed offset
501 * itself, which needs to be manually retrieved from the platform's
502 * register map for the given port.
503 */
504static unsigned int sci_serial_in(struct uart_port *p, int offset)
505{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200506 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900507
508 if (reg->size == 8)
509 return ioread8(p->membase + (reg->offset << p->regshift));
510 else if (reg->size == 16)
511 return ioread16(p->membase + (reg->offset << p->regshift));
512 else
513 WARN(1, "Invalid register access\n");
514
515 return 0;
516}
517
518static void sci_serial_out(struct uart_port *p, int offset, int value)
519{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200520 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900521
522 if (reg->size == 8)
523 iowrite8(value, p->membase + (reg->offset << p->regshift));
524 else if (reg->size == 16)
525 iowrite16(value, p->membase + (reg->offset << p->regshift));
526 else
527 WARN(1, "Invalid register access\n");
528}
529
Paul Mundt23241d42011-06-28 13:55:31 +0900530static void sci_port_enable(struct sci_port *sci_port)
531{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100532 unsigned int i;
533
Paul Mundt23241d42011-06-28 13:55:31 +0900534 if (!sci_port->port.dev)
535 return;
536
537 pm_runtime_get_sync(sci_port->port.dev);
538
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100539 for (i = 0; i < SCI_NUM_CLKS; i++) {
540 clk_prepare_enable(sci_port->clks[i]);
541 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
542 }
543 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900544}
545
546static void sci_port_disable(struct sci_port *sci_port)
547{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100548 unsigned int i;
549
Paul Mundt23241d42011-06-28 13:55:31 +0900550 if (!sci_port->port.dev)
551 return;
552
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100553 for (i = SCI_NUM_CLKS; i-- > 0; )
554 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900555
556 pm_runtime_put_sync(sci_port->port.dev);
557}
558
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200559static inline unsigned long port_rx_irq_mask(struct uart_port *port)
560{
561 /*
562 * Not all ports (such as SCIFA) will support REIE. Rather than
563 * special-casing the port type, we check the port initialization
564 * IRQ enable mask to see whether the IRQ is desired at all. If
565 * it's unset, it's logically inferred that there's no point in
566 * testing for it.
567 */
568 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
569}
570
571static void sci_start_tx(struct uart_port *port)
572{
573 struct sci_port *s = to_sci_port(port);
574 unsigned short ctrl;
575
576#ifdef CONFIG_SERIAL_SH_SCI_DMA
577 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
578 u16 new, scr = serial_port_in(port, SCSCR);
579 if (s->chan_tx)
580 new = scr | SCSCR_TDRQE;
581 else
582 new = scr & ~SCSCR_TDRQE;
583 if (new != scr)
584 serial_port_out(port, SCSCR, new);
585 }
586
587 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
588 dma_submit_error(s->cookie_tx)) {
589 s->cookie_tx = 0;
590 schedule_work(&s->work_tx);
591 }
592#endif
593
594 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
595 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
596 ctrl = serial_port_in(port, SCSCR);
597 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
598 }
599}
600
601static void sci_stop_tx(struct uart_port *port)
602{
603 unsigned short ctrl;
604
605 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
606 ctrl = serial_port_in(port, SCSCR);
607
608 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
609 ctrl &= ~SCSCR_TDRQE;
610
611 ctrl &= ~SCSCR_TIE;
612
613 serial_port_out(port, SCSCR, ctrl);
Yoshihiro Shimoda08a84412021-06-10 20:08:06 +0900614
615#ifdef CONFIG_SERIAL_SH_SCI_DMA
616 if (to_sci_port(port)->chan_tx &&
617 !dma_submit_error(to_sci_port(port)->cookie_tx)) {
618 dmaengine_terminate_async(to_sci_port(port)->chan_tx);
619 to_sci_port(port)->cookie_tx = -EINVAL;
620 }
621#endif
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200622}
623
624static void sci_start_rx(struct uart_port *port)
625{
626 unsigned short ctrl;
627
628 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
629
630 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
631 ctrl &= ~SCSCR_RDRQE;
632
633 serial_port_out(port, SCSCR, ctrl);
634}
635
636static void sci_stop_rx(struct uart_port *port)
637{
638 unsigned short ctrl;
639
640 ctrl = serial_port_in(port, SCSCR);
641
642 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
643 ctrl &= ~SCSCR_RDRQE;
644
645 ctrl &= ~port_rx_irq_mask(port);
646
647 serial_port_out(port, SCSCR, ctrl);
648}
649
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200650static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
651{
652 if (port->type == PORT_SCI) {
653 /* Just store the mask */
654 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200655 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200656 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
657 /* Only clear the status bits we want to clear */
658 serial_port_out(port, SCxSR,
659 serial_port_in(port, SCxSR) & mask);
660 } else {
661 /* Store the mask, clear parity/framing errors */
662 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
663 }
664}
665
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100666#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
667 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900668
669#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900670static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 unsigned short status;
673 int c;
674
Paul Mundte108b2c2006-09-27 16:32:13 +0900675 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900676 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200678 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 continue;
680 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500681 break;
682 } while (1);
683
684 if (!(status & SCxSR_RDxF(port)))
685 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900686
Paul Mundtb12bb292012-03-30 19:50:15 +0900687 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900688
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900689 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900690 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200691 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
693 return c;
694}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900695#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900697static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 unsigned short status;
700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900702 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 } while (!(status & SCxSR_TDxE(port)));
704
Paul Mundtb12bb292012-03-30 19:50:15 +0900705 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200706 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100708#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
709 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
Paul Mundt61a69762011-06-14 12:40:19 +0900711static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900712{
Paul Mundt61a69762011-06-14 12:40:19 +0900713 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900714
Paul Mundt61a69762011-06-14 12:40:19 +0900715 /*
716 * Use port-specific handler if provided.
717 */
718 if (s->cfg->ops && s->cfg->ops->init_pins) {
719 s->cfg->ops->init_pins(port, cflag);
720 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900721 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200723 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200724 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200725 u16 ctrl = serial_port_in(port, SCPCR);
726
727 /* Enable RXD and TXD pin functions */
728 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200729 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200730 /* RTS# is output, active low, unless autorts */
731 if (!(port->mctrl & TIOCM_RTS)) {
732 ctrl |= SCPCR_RTSC;
733 data |= SCPDR_RTSD;
734 } else if (!s->autorts) {
735 ctrl |= SCPCR_RTSC;
736 data &= ~SCPDR_RTSD;
737 } else {
738 /* Enable RTS# pin function */
739 ctrl &= ~SCPCR_RTSC;
740 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200741 /* Enable CTS# pin function */
742 ctrl &= ~SCPCR_CTSC;
743 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200744 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200745 serial_port_out(port, SCPCR, ctrl);
746 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200747 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800748
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200749 /* RTS# is always output; and active low, unless autorts */
750 status |= SCSPTR_RTSIO;
751 if (!(port->mctrl & TIOCM_RTS))
752 status |= SCSPTR_RTSDT;
753 else if (!s->autorts)
754 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200755 /* CTS# and SCK are inputs */
756 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
757 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900758 }
Paul Mundtd5701642008-12-16 20:07:27 +0900759}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900761static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900762{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200763 struct sci_port *s = to_sci_port(port);
764 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200765 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900766
767 reg = sci_getreg(port, SCTFDR);
768 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200769 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900770
771 reg = sci_getreg(port, SCFDR);
772 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900773 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900774
Paul Mundtb12bb292012-03-30 19:50:15 +0900775 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900776}
777
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900778static int sci_txroom(struct uart_port *port)
779{
Paul Mundt72b294c2011-06-14 17:38:19 +0900780 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900781}
782
783static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900784{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200785 struct sci_port *s = to_sci_port(port);
786 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200787 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900788
789 reg = sci_getreg(port, SCRFDR);
790 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200791 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900792
793 reg = sci_getreg(port, SCFDR);
794 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200795 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900796
Paul Mundtb12bb292012-03-30 19:50:15 +0900797 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900798}
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800/* ********************************************************************** *
801 * the interrupt related routines *
802 * ********************************************************************** */
803
804static void sci_transmit_chars(struct uart_port *port)
805{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700806 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 unsigned short status;
809 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900810 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
Paul Mundtb12bb292012-03-30 19:50:15 +0900812 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900814 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900815 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900816 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900817 else
Paul Mundt8e698612009-06-24 19:44:32 +0900818 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900819 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 return;
821 }
822
Paul Mundt72b294c2011-06-14 17:38:19 +0900823 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825 do {
826 unsigned char c;
827
828 if (port->x_char) {
829 c = port->x_char;
830 port->x_char = 0;
831 } else if (!uart_circ_empty(xmit) && !stopped) {
832 c = xmit->buf[xmit->tail];
833 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
834 } else {
835 break;
836 }
837
Paul Mundtb12bb292012-03-30 19:50:15 +0900838 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
840 port->icount.tx++;
841 } while (--count > 0);
842
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200843 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
845 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
846 uart_write_wakeup(port);
Hoan Nguyen An93bcefd2019-03-18 18:26:32 +0900847 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100848 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850}
851
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900852static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
Jiri Slaby227434f2013-01-03 15:53:01 +0100854 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 int i, count, copied = 0;
856 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800857 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
Paul Mundtb12bb292012-03-30 19:50:15 +0900859 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 if (!(status & SCxSR_RDxF(port)))
861 return;
862
863 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100865 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
867 /* If for any reason we can't copy more data, we're done! */
868 if (count == 0)
869 break;
870
871 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900872 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200873 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900875 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100876 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900878 for (i = 0; i < count; i++) {
Kazuhiro Fujita3dc4db32020-03-27 18:17:28 +0000879 char c;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900880
Kazuhiro Fujita3dc4db32020-03-27 18:17:28 +0000881 if (port->type == PORT_SCIF ||
882 port->type == PORT_HSCIF) {
883 status = serial_port_in(port, SCxSR);
884 c = serial_port_in(port, SCxRDR);
885 } else {
886 c = serial_port_in(port, SCxRDR);
887 status = serial_port_in(port, SCxSR);
888 }
David Howells7d12e782006-10-05 14:55:46 +0100889 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 count--; i--;
891 continue;
892 }
893
894 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900895 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800896 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900897 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900898 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900899 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800900 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900901 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900902 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800903 } else
904 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900905
Jiri Slaby92a19f92013-01-03 15:53:03 +0100906 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
908 }
909
Paul Mundtb12bb292012-03-30 19:50:15 +0900910 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200911 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 copied += count;
914 port->icount.rx += count;
915 }
916
917 if (copied) {
918 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100919 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 } else {
Ulrich Hecht78420552018-02-15 13:02:27 +0100921 /* TTY buffers full; read from RX reg to prevent lockup */
922 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900923 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200924 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926}
927
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900928static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
930 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900931 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100932 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900933 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100935 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200936 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100937 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900938
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100939 /* overrun error */
940 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
941 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900942
Joe Perches9b971cd2014-03-11 10:10:46 -0700943 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 }
945
Paul Mundte108b2c2006-09-27 16:32:13 +0900946 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200947 /* frame error */
948 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900949
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200950 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
951 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900952
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200953 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 }
955
Paul Mundte108b2c2006-09-27 16:32:13 +0900956 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900958 port->icount.parity++;
959
Jiri Slaby92a19f92013-01-03 15:53:03 +0100960 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900961 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900962
Joe Perches9b971cd2014-03-11 10:10:46 -0700963 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 }
965
Alan Cox33f0f882006-01-09 20:54:13 -0800966 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100967 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
969 return copied;
970}
971
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900972static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900973{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100974 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900975 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200976 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200977 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200978 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900979
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200980 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900981 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900982 return 0;
983
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200984 status = serial_port_in(port, s->params->overrun_reg);
985 if (status & s->params->overrun_mask) {
986 status &= ~s->params->overrun_mask;
987 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900988
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900989 port->icount.overrun++;
990
Jiri Slaby92a19f92013-01-03 15:53:03 +0100991 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100992 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900993
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900994 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900995 copied++;
996 }
997
998 return copied;
999}
1000
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001001static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
1003 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +09001004 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +01001005 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
Paul Mundt0b3d4ef2007-03-14 13:22:37 +09001007 if (uart_handle_break(port))
1008 return 0;
1009
Laurent Pinchartd5cb1312017-01-11 16:43:38 +02001010 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001011 port->icount.brk++;
1012
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001014 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001015 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001016
1017 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 }
1019
Alan Cox33f0f882006-01-09 20:54:13 -08001020 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001021 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001022
Paul Mundtd830fa42008-12-16 19:29:38 +09001023 copied += sci_handle_fifo_overrun(port);
1024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 return copied;
1026}
1027
Ulrich Hechta380ed42017-02-02 18:10:16 +01001028static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1029{
1030 unsigned int bits;
1031
Geert Uytterhoeven2ea2e012021-05-10 14:07:55 +02001032 if (rx_trig >= port->fifosize)
1033 rx_trig = port->fifosize - 1;
Ulrich Hechta380ed42017-02-02 18:10:16 +01001034 if (rx_trig < 1)
1035 rx_trig = 1;
Ulrich Hechta380ed42017-02-02 18:10:16 +01001036
1037 /* HSCIF can be set to an arbitrary level. */
1038 if (sci_getreg(port, HSRTRGR)->size) {
1039 serial_port_out(port, HSRTRGR, rx_trig);
1040 return rx_trig;
1041 }
1042
1043 switch (port->type) {
1044 case PORT_SCIF:
1045 if (rx_trig < 4) {
1046 bits = 0;
1047 rx_trig = 1;
1048 } else if (rx_trig < 8) {
1049 bits = SCFCR_RTRG0;
1050 rx_trig = 4;
1051 } else if (rx_trig < 14) {
1052 bits = SCFCR_RTRG1;
1053 rx_trig = 8;
1054 } else {
1055 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1056 rx_trig = 14;
1057 }
1058 break;
1059 case PORT_SCIFA:
1060 case PORT_SCIFB:
1061 if (rx_trig < 16) {
1062 bits = 0;
1063 rx_trig = 1;
1064 } else if (rx_trig < 32) {
1065 bits = SCFCR_RTRG0;
1066 rx_trig = 16;
1067 } else if (rx_trig < 48) {
1068 bits = SCFCR_RTRG1;
1069 rx_trig = 32;
1070 } else {
1071 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1072 rx_trig = 48;
1073 }
1074 break;
1075 default:
1076 WARN(1, "unknown FIFO configuration");
1077 return 1;
1078 }
1079
1080 serial_port_out(port, SCFCR,
1081 (serial_port_in(port, SCFCR) &
1082 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1083
1084 return rx_trig;
1085}
1086
Ulrich Hecht03940372017-02-03 11:38:18 +01001087static int scif_rtrg_enabled(struct uart_port *port)
1088{
1089 if (sci_getreg(port, HSRTRGR)->size)
1090 return serial_port_in(port, HSRTRGR) != 0;
1091 else
1092 return (serial_port_in(port, SCFCR) &
1093 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1094}
1095
Kees Cooke99e88a2017-10-16 14:43:17 -07001096static void rx_fifo_timer_fn(struct timer_list *t)
Ulrich Hecht03940372017-02-03 11:38:18 +01001097{
Kees Cooke99e88a2017-10-16 14:43:17 -07001098 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
Ulrich Hecht03940372017-02-03 11:38:18 +01001099 struct uart_port *port = &s->port;
1100
1101 dev_dbg(port->dev, "Rx timed out\n");
1102 scif_set_rtrg(port, 1);
1103}
1104
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001105static ssize_t rx_fifo_trigger_show(struct device *dev,
1106 struct device_attribute *attr, char *buf)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001107{
1108 struct uart_port *port = dev_get_drvdata(dev);
1109 struct sci_port *sci = to_sci_port(port);
1110
1111 return sprintf(buf, "%d\n", sci->rx_trigger);
1112}
1113
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001114static ssize_t rx_fifo_trigger_store(struct device *dev,
1115 struct device_attribute *attr,
1116 const char *buf, size_t count)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001117{
1118 struct uart_port *port = dev_get_drvdata(dev);
1119 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001120 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001121 long r;
1122
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001123 ret = kstrtol(buf, 0, &r);
1124 if (ret)
1125 return ret;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001126
Ulrich Hecht5d231882017-02-03 11:38:19 +01001127 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001128 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1129 scif_set_rtrg(port, 1);
1130
Ulrich Hecht5d231882017-02-03 11:38:19 +01001131 return count;
1132}
1133
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001134static DEVICE_ATTR_RW(rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001135
1136static ssize_t rx_fifo_timeout_show(struct device *dev,
1137 struct device_attribute *attr,
1138 char *buf)
1139{
1140 struct uart_port *port = dev_get_drvdata(dev);
1141 struct sci_port *sci = to_sci_port(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001142 int v;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001143
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001144 if (port->type == PORT_HSCIF)
1145 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1146 else
1147 v = sci->rx_fifo_timeout;
1148
1149 return sprintf(buf, "%d\n", v);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001150}
1151
1152static ssize_t rx_fifo_timeout_store(struct device *dev,
1153 struct device_attribute *attr,
1154 const char *buf,
1155 size_t count)
1156{
1157 struct uart_port *port = dev_get_drvdata(dev);
1158 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001159 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001160 long r;
1161
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001162 ret = kstrtol(buf, 0, &r);
1163 if (ret)
1164 return ret;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001165
1166 if (port->type == PORT_HSCIF) {
1167 if (r < 0 || r > 3)
1168 return -EINVAL;
1169 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1170 } else {
1171 sci->rx_fifo_timeout = r;
1172 scif_set_rtrg(port, 1);
1173 if (r > 0)
Kees Cooke99e88a2017-10-16 14:43:17 -07001174 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001175 }
1176
Ulrich Hecht5d231882017-02-03 11:38:19 +01001177 return count;
1178}
1179
Joe Perchesb6b996b2017-12-19 10:15:07 -08001180static DEVICE_ATTR_RW(rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001181
1182
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001183#ifdef CONFIG_SERIAL_SH_SCI_DMA
1184static void sci_dma_tx_complete(void *arg)
1185{
1186 struct sci_port *s = arg;
1187 struct uart_port *port = &s->port;
1188 struct circ_buf *xmit = &port->state->xmit;
1189 unsigned long flags;
1190
1191 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1192
1193 spin_lock_irqsave(&port->lock, flags);
1194
1195 xmit->tail += s->tx_dma_len;
1196 xmit->tail &= UART_XMIT_SIZE - 1;
1197
1198 port->icount.tx += s->tx_dma_len;
1199
1200 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1201 uart_write_wakeup(port);
1202
1203 if (!uart_circ_empty(xmit)) {
1204 s->cookie_tx = 0;
1205 schedule_work(&s->work_tx);
1206 } else {
1207 s->cookie_tx = -EINVAL;
1208 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1209 u16 ctrl = serial_port_in(port, SCSCR);
1210 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1211 }
1212 }
1213
1214 spin_unlock_irqrestore(&port->lock, flags);
1215}
1216
1217/* Locking: called with port lock held */
1218static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1219{
1220 struct uart_port *port = &s->port;
1221 struct tty_port *tport = &port->state->port;
1222 int copied;
1223
1224 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001225 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001226 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001227
1228 port->icount.rx += copied;
1229
1230 return copied;
1231}
1232
1233static int sci_dma_rx_find_active(struct sci_port *s)
1234{
1235 unsigned int i;
1236
1237 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1238 if (s->active_rx == s->cookie_rx[i])
1239 return i;
1240
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001241 return -1;
1242}
1243
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001244static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1245{
1246 unsigned int i;
1247
1248 s->chan_rx = NULL;
1249 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1250 s->cookie_rx[i] = -EINVAL;
1251 s->active_rx = 0;
1252}
1253
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001254static void sci_dma_rx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001255{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001256 struct dma_chan *chan = s->chan_rx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001257
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001258 s->chan_rx_saved = NULL;
1259 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001260 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001261 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1262 sg_dma_address(&s->sg_rx[0]));
1263 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001264}
1265
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001266static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1267{
1268 long sec = usec / 1000000;
1269 long nsec = (usec % 1000000) * 1000;
1270 ktime_t t = ktime_set(sec, nsec);
1271
1272 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1273}
1274
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001275static void sci_dma_rx_reenable_irq(struct sci_port *s)
1276{
1277 struct uart_port *port = &s->port;
1278 u16 scr;
1279
1280 /* Direct new serial port interrupts back to CPU */
1281 scr = serial_port_in(port, SCSCR);
1282 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1283 scr &= ~SCSCR_RDRQE;
1284 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1285 }
1286 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1287}
1288
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001289static void sci_dma_rx_complete(void *arg)
1290{
1291 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001292 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001293 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001294 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001295 unsigned long flags;
1296 int active, count = 0;
1297
1298 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1299 s->active_rx);
1300
1301 spin_lock_irqsave(&port->lock, flags);
1302
1303 active = sci_dma_rx_find_active(s);
1304 if (active >= 0)
1305 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1306
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001307 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001308
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001309 if (count)
1310 tty_flip_buffer_push(&port->state->port);
1311
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001312 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1313 DMA_DEV_TO_MEM,
1314 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1315 if (!desc)
1316 goto fail;
1317
1318 desc->callback = sci_dma_rx_complete;
1319 desc->callback_param = s;
1320 s->cookie_rx[active] = dmaengine_submit(desc);
1321 if (dma_submit_error(s->cookie_rx[active]))
1322 goto fail;
1323
1324 s->active_rx = s->cookie_rx[!active];
1325
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001326 dma_async_issue_pending(chan);
1327
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001328 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001329 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1330 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001331 return;
1332
1333fail:
1334 spin_unlock_irqrestore(&port->lock, flags);
1335 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001336 /* Switch to PIO */
1337 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoeven26f07392019-01-07 17:23:19 +01001338 dmaengine_terminate_async(chan);
1339 sci_dma_rx_chan_invalidate(s);
1340 sci_dma_rx_reenable_irq(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001341 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001342}
1343
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001344static void sci_dma_tx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001345{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001346 struct dma_chan *chan = s->chan_tx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001347
Geert Uytterhoevenf6611312018-07-06 11:05:42 +02001348 cancel_work_sync(&s->work_tx);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001349 s->chan_tx_saved = s->chan_tx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001350 s->cookie_tx = -EINVAL;
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001351 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001352 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1353 DMA_TO_DEVICE);
1354 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001355}
1356
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001357static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001358{
1359 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001360 struct uart_port *port = &s->port;
1361 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001362 int i;
1363
1364 for (i = 0; i < 2; i++) {
1365 struct scatterlist *sg = &s->sg_rx[i];
1366 struct dma_async_tx_descriptor *desc;
1367
1368 desc = dmaengine_prep_slave_sg(chan,
1369 sg, 1, DMA_DEV_TO_MEM,
1370 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1371 if (!desc)
1372 goto fail;
1373
1374 desc->callback = sci_dma_rx_complete;
1375 desc->callback_param = s;
1376 s->cookie_rx[i] = dmaengine_submit(desc);
1377 if (dma_submit_error(s->cookie_rx[i]))
1378 goto fail;
1379
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001380 }
1381
1382 s->active_rx = s->cookie_rx[0];
1383
1384 dma_async_issue_pending(chan);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001385 return 0;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001386
1387fail:
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001388 /* Switch to PIO */
1389 if (!port_lock_held)
1390 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001391 if (i)
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001392 dmaengine_terminate_async(chan);
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001393 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001394 sci_start_rx(port);
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001395 if (!port_lock_held)
1396 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001397 return -EAGAIN;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001398}
1399
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001400static void sci_dma_tx_work_fn(struct work_struct *work)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001401{
1402 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1403 struct dma_async_tx_descriptor *desc;
1404 struct dma_chan *chan = s->chan_tx;
1405 struct uart_port *port = &s->port;
1406 struct circ_buf *xmit = &port->state->xmit;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001407 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001408 dma_addr_t buf;
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001409 int head, tail;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001410
1411 /*
1412 * DMA is idle now.
1413 * Port xmit buffer is already mapped, and it is one page... Just adjust
1414 * offsets and lengths. Since it is a circular buffer, we have to
1415 * transmit till the end, and then the rest. Take the port lock to get a
1416 * consistent xmit buffer state.
1417 */
1418 spin_lock_irq(&port->lock);
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001419 head = xmit->head;
1420 tail = xmit->tail;
1421 buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1));
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001422 s->tx_dma_len = min_t(unsigned int,
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001423 CIRC_CNT(head, tail, UART_XMIT_SIZE),
1424 CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE));
1425 if (!s->tx_dma_len) {
1426 /* Transmit buffer has been flushed */
1427 spin_unlock_irq(&port->lock);
1428 return;
1429 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001430
1431 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1432 DMA_MEM_TO_DEV,
1433 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1434 if (!desc) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001435 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001436 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001437 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001438 }
1439
1440 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1441 DMA_TO_DEVICE);
1442
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001443 desc->callback = sci_dma_tx_complete;
1444 desc->callback_param = s;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001445 s->cookie_tx = dmaengine_submit(desc);
1446 if (dma_submit_error(s->cookie_tx)) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001447 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001448 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001449 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001450 }
1451
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001452 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001453 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001454 __func__, xmit->buf, tail, head, s->cookie_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001455
1456 dma_async_issue_pending(chan);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001457 return;
1458
1459switch_to_pio:
1460 spin_lock_irqsave(&port->lock, flags);
1461 s->chan_tx = NULL;
1462 sci_start_tx(port);
1463 spin_unlock_irqrestore(&port->lock, flags);
1464 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001465}
1466
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001467static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001468{
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001469 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001470 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001471 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001472 struct dma_tx_state state;
1473 enum dma_status status;
1474 unsigned long flags;
1475 unsigned int read;
1476 int active, count;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001477
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001478 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001479
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001480 spin_lock_irqsave(&port->lock, flags);
1481
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001482 active = sci_dma_rx_find_active(s);
1483 if (active < 0) {
1484 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001485 return HRTIMER_NORESTART;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001486 }
1487
1488 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001489 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001490 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001491 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1492 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001493
1494 /* Let packet complete handler take care of the packet */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001495 return HRTIMER_NORESTART;
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001496 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001497
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001498 dmaengine_pause(chan);
1499
1500 /*
1501 * sometimes DMA transfer doesn't stop even if it is stopped and
1502 * data keeps on coming until transaction is complete so check
1503 * for DMA_COMPLETE again
1504 * Let packet complete handler take care of the packet
1505 */
1506 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1507 if (status == DMA_COMPLETE) {
1508 spin_unlock_irqrestore(&port->lock, flags);
1509 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001510 return HRTIMER_NORESTART;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001511 }
1512
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001513 /* Handle incomplete DMA receive */
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001514 dmaengine_terminate_async(s->chan_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001515 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001516
1517 if (read) {
1518 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1519 if (count)
1520 tty_flip_buffer_push(&port->state->port);
1521 }
1522
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001523 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001524 sci_dma_rx_submit(s, true);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001525
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001526 sci_dma_rx_reenable_irq(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001527
1528 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001529
1530 return HRTIMER_NORESTART;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001531}
1532
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001533static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001534 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001535{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001536 struct dma_chan *chan;
1537 struct dma_slave_config cfg;
1538 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001539
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001540 chan = dma_request_slave_channel(port->dev,
1541 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001542 if (!chan) {
Ulrich Hechtc58a3ae2018-10-12 15:47:49 +02001543 dev_dbg(port->dev, "dma_request_slave_channel failed\n");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001544 return NULL;
1545 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001546
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001547 memset(&cfg, 0, sizeof(cfg));
1548 cfg.direction = dir;
1549 if (dir == DMA_MEM_TO_DEV) {
1550 cfg.dst_addr = port->mapbase +
1551 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1552 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1553 } else {
1554 cfg.src_addr = port->mapbase +
1555 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1556 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1557 }
1558
1559 ret = dmaengine_slave_config(chan, &cfg);
1560 if (ret) {
1561 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1562 dma_release_channel(chan);
1563 return NULL;
1564 }
1565
1566 return chan;
1567}
1568
1569static void sci_request_dma(struct uart_port *port)
1570{
1571 struct sci_port *s = to_sci_port(port);
1572 struct dma_chan *chan;
1573
1574 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1575
George G. Davis099506c2019-05-14 23:29:34 -04001576 /*
1577 * DMA on console may interfere with Kernel log messages which use
1578 * plain putchar(). So, simply don't use it with a console.
1579 */
1580 if (uart_console(port))
1581 return;
1582
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001583 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001584 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001585
1586 s->cookie_tx = -EINVAL;
Andy Lowe74647792017-09-22 20:29:30 +02001587
1588 /*
1589 * Don't request a dma channel if no channel was specified
1590 * in the device tree.
1591 */
1592 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1593 return;
1594
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001595 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001596 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1597 if (chan) {
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001598 /* UART circular tx buffer is an aligned page. */
1599 s->tx_dma_addr = dma_map_single(chan->device->dev,
1600 port->state->xmit.buf,
1601 UART_XMIT_SIZE,
1602 DMA_TO_DEVICE);
1603 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1604 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1605 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001606 } else {
1607 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1608 __func__, UART_XMIT_SIZE,
1609 port->state->xmit.buf, &s->tx_dma_addr);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001610
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001611 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001612 s->chan_tx_saved = s->chan_tx = chan;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001613 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001614 }
1615
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001616 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001617 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1618 if (chan) {
1619 unsigned int i;
1620 dma_addr_t dma;
1621 void *buf;
1622
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001623 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1624 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1625 &dma, GFP_KERNEL);
1626 if (!buf) {
1627 dev_warn(port->dev,
1628 "Failed to allocate Rx dma buffer, using PIO\n");
1629 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001630 return;
1631 }
1632
1633 for (i = 0; i < 2; i++) {
1634 struct scatterlist *sg = &s->sg_rx[i];
1635
1636 sg_init_table(sg, 1);
1637 s->rx_buf[i] = buf;
1638 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001639 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001640
1641 buf += s->buf_len_rx;
1642 dma += s->buf_len_rx;
1643 }
1644
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001645 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001646 s->rx_timer.function = sci_dma_rx_timer_fn;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001647
Geert Uytterhoeven202dc3c2018-10-09 19:41:58 +02001648 s->chan_rx_saved = s->chan_rx = chan;
1649
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001650 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001651 sci_dma_rx_submit(s, false);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001652 }
1653}
1654
1655static void sci_free_dma(struct uart_port *port)
1656{
1657 struct sci_port *s = to_sci_port(port);
1658
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001659 if (s->chan_tx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001660 sci_dma_tx_release(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001661 if (s->chan_rx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001662 sci_dma_rx_release(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001663}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001664
1665static void sci_flush_buffer(struct uart_port *port)
1666{
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001667 struct sci_port *s = to_sci_port(port);
1668
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001669 /*
1670 * In uart_flush_buffer(), the xmit circular buffer has just been
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001671 * cleared, so we have to reset tx_dma_len accordingly, and stop any
1672 * pending transfers
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001673 */
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001674 s->tx_dma_len = 0;
1675 if (s->chan_tx) {
1676 dmaengine_terminate_async(s->chan_tx);
1677 s->cookie_tx = -EINVAL;
1678 }
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001679}
1680#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001681static inline void sci_request_dma(struct uart_port *port)
1682{
1683}
1684
1685static inline void sci_free_dma(struct uart_port *port)
1686{
1687}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001688
1689#define sci_flush_buffer NULL
1690#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001691
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001692static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001694 struct uart_port *port = ptr;
1695 struct sci_port *s = to_sci_port(port);
1696
Ulrich Hecht03940372017-02-03 11:38:18 +01001697#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001698 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001699 u16 scr = serial_port_in(port, SCSCR);
1700 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001701
1702 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001703 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001704 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001705 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001706 } else {
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001707 if (sci_dma_rx_submit(s, false) < 0)
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001708 goto handle_pio;
1709
Paul Mundtf43dc232011-01-13 15:06:28 +09001710 scr &= ~SCSCR_RIE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001711 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001712 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001713 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001714 serial_port_out(port, SCxSR,
1715 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001716 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001717 jiffies, s->rx_timeout);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001718 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001719
1720 return IRQ_HANDLED;
1721 }
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001722
1723handle_pio:
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001724#endif
1725
Ulrich Hecht03940372017-02-03 11:38:18 +01001726 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1727 if (!scif_rtrg_enabled(port))
1728 scif_set_rtrg(port, s->rx_trigger);
1729
1730 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001731 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
Ulrich Hecht03940372017-02-03 11:38:18 +01001732 }
1733
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 /* I think sci_receive_chars has to be called irrespective
1735 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1736 * to be disabled?
1737 */
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001738 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739
1740 return IRQ_HANDLED;
1741}
1742
David Howells7d12e782006-10-05 14:55:46 +01001743static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
1745 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001746 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
Stuart Menefyfd78a762009-07-29 23:01:24 +09001748 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001750 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751
1752 return IRQ_HANDLED;
1753}
1754
Chris Brandt628c5342018-07-31 05:41:39 -05001755static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1756{
1757 struct uart_port *port = ptr;
1758
1759 /* Handle BREAKs */
1760 sci_handle_breaks(port);
Ulrich Hecht87b80612021-08-16 18:22:01 +02001761
1762 /* drop invalid character received before break was detected */
1763 serial_port_in(port, SCxRDR);
1764
Chris Brandt628c5342018-07-31 05:41:39 -05001765 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1766
1767 return IRQ_HANDLED;
1768}
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001769
David Howells7d12e782006-10-05 14:55:46 +01001770static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771{
1772 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001773 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
Chris Brandt628c5342018-07-31 05:41:39 -05001775 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001776 /* Break and Error interrupts are muxed */
1777 unsigned short ssr_status = serial_port_in(port, SCxSR);
1778
1779 /* Break Interrupt */
1780 if (ssr_status & SCxSR_BRK(port))
1781 sci_br_interrupt(irq, ptr);
1782
1783 /* Break only? */
1784 if (!(ssr_status & SCxSR_ERRORS(port)))
1785 return IRQ_HANDLED;
1786 }
1787
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 /* Handle errors */
1789 if (port->type == PORT_SCI) {
1790 if (sci_handle_errors(port)) {
1791 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001792 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001793 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 }
1795 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001796 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001797 if (!s->chan_rx)
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001798 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 }
1800
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001801 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
1803 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001804 if (!s->chan_tx)
1805 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
1807 return IRQ_HANDLED;
1808}
1809
David Howells7d12e782006-10-05 14:55:46 +01001810static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001812 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001813 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001814 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001815 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816
Paul Mundtb12bb292012-03-30 19:50:15 +09001817 ssr_status = serial_port_in(port, SCxSR);
1818 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001819 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001820 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001821 else if (sci_getreg(port, s->params->overrun_reg)->size)
1822 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001823
Paul Mundtf43dc232011-01-13 15:06:28 +09001824 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
1826 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001827 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001828 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001829 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001830
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001831 /*
1832 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1833 * DR flags
1834 */
1835 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001836 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001837 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001838
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001840 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001841 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001842
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 /* Break Interrupt */
Ulrich Hecht87b80612021-08-16 18:22:01 +02001844 if (s->irqs[SCIx_ERI_IRQ] != s->irqs[SCIx_BRI_IRQ] &&
1845 (ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001846 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001848 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001849 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001850 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001851 ret = IRQ_HANDLED;
1852 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001853
Michael Trimarchia8884e32008-10-31 16:10:23 +09001854 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855}
1856
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001857static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001858 const char *desc;
1859 irq_handler_t handler;
1860} sci_irq_desc[] = {
1861 /*
1862 * Split out handlers, the default case.
1863 */
1864 [SCIx_ERI_IRQ] = {
1865 .desc = "rx err",
1866 .handler = sci_er_interrupt,
1867 },
1868
1869 [SCIx_RXI_IRQ] = {
1870 .desc = "rx full",
1871 .handler = sci_rx_interrupt,
1872 },
1873
1874 [SCIx_TXI_IRQ] = {
1875 .desc = "tx empty",
1876 .handler = sci_tx_interrupt,
1877 },
1878
1879 [SCIx_BRI_IRQ] = {
1880 .desc = "break",
1881 .handler = sci_br_interrupt,
1882 },
1883
Chris Brandt628c5342018-07-31 05:41:39 -05001884 [SCIx_DRI_IRQ] = {
1885 .desc = "rx ready",
1886 .handler = sci_rx_interrupt,
1887 },
1888
1889 [SCIx_TEI_IRQ] = {
1890 .desc = "tx end",
1891 .handler = sci_tx_interrupt,
1892 },
1893
Paul Mundt9174fc82011-06-28 15:25:36 +09001894 /*
1895 * Special muxed handler.
1896 */
1897 [SCIx_MUX_IRQ] = {
1898 .desc = "mux",
1899 .handler = sci_mpxed_interrupt,
1900 },
1901};
1902
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903static int sci_request_irq(struct sci_port *port)
1904{
Paul Mundt9174fc82011-06-28 15:25:36 +09001905 struct uart_port *up = &port->port;
Chris Brandt628c5342018-07-31 05:41:39 -05001906 int i, j, w, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907
Paul Mundt9174fc82011-06-28 15:25:36 +09001908 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001909 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001910 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001911
Chris Brandt628c5342018-07-31 05:41:39 -05001912 /* Check if already registered (muxed) */
1913 for (w = 0; w < i; w++)
1914 if (port->irqs[w] == port->irqs[i])
1915 w = i + 1;
1916 if (w > i)
1917 continue;
1918
Paul Mundt9174fc82011-06-28 15:25:36 +09001919 if (SCIx_IRQ_IS_MUXED(port)) {
1920 i = SCIx_MUX_IRQ;
1921 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001922 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001923 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001924
Paul Mundt0e8963d2012-05-18 18:21:06 +09001925 /*
1926 * Certain port types won't support all of the
1927 * available interrupt sources.
1928 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001929 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001930 continue;
1931 }
1932
Paul Mundt9174fc82011-06-28 15:25:36 +09001933 desc = sci_irq_desc + i;
Chris Brandt628c5342018-07-31 05:41:39 -05001934 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1935 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001936 if (!port->irqstr[j]) {
1937 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001938 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001939 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001940
Paul Mundt9174fc82011-06-28 15:25:36 +09001941 ret = request_irq(irq, desc->handler, up->irqflags,
1942 port->irqstr[j], port);
1943 if (unlikely(ret)) {
1944 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1945 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 }
1947 }
1948
1949 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001950
1951out_noirq:
1952 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001953 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001954
1955out_nomem:
1956 while (--j >= 0)
1957 kfree(port->irqstr[j]);
1958
1959 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960}
1961
1962static void sci_free_irq(struct sci_port *port)
1963{
Chris Brandt4d959872019-01-28 13:25:56 -05001964 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965
Paul Mundt9174fc82011-06-28 15:25:36 +09001966 /*
1967 * Intentionally in reverse order so we iterate over the muxed
1968 * IRQ first.
1969 */
1970 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001971 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001972
1973 /*
1974 * Certain port types won't support all of the available
1975 * interrupt sources.
1976 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001977 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001978 continue;
1979
Chris Brandt4d959872019-01-28 13:25:56 -05001980 /* Check if already freed (irq was muxed) */
1981 for (j = 0; j < i; j++)
1982 if (port->irqs[j] == irq)
1983 j = i + 1;
1984 if (j > i)
1985 continue;
1986
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001987 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001988 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Paul Mundt9174fc82011-06-28 15:25:36 +09001990 if (SCIx_IRQ_IS_MUXED(port)) {
1991 /* If there's only one IRQ, we're done. */
1992 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 }
1994 }
1995}
1996
1997static unsigned int sci_tx_empty(struct uart_port *port)
1998{
Paul Mundtb12bb292012-03-30 19:50:15 +09001999 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09002000 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002001
2002 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003}
2004
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002005static void sci_set_rts(struct uart_port *port, bool state)
2006{
2007 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2008 u16 data = serial_port_in(port, SCPDR);
2009
2010 /* Active low */
2011 if (state)
2012 data &= ~SCPDR_RTSD;
2013 else
2014 data |= SCPDR_RTSD;
2015 serial_port_out(port, SCPDR, data);
2016
2017 /* RTS# is output */
2018 serial_port_out(port, SCPCR,
2019 serial_port_in(port, SCPCR) | SCPCR_RTSC);
2020 } else if (sci_getreg(port, SCSPTR)->size) {
2021 u16 ctrl = serial_port_in(port, SCSPTR);
2022
2023 /* Active low */
2024 if (state)
2025 ctrl &= ~SCSPTR_RTSDT;
2026 else
2027 ctrl |= SCSPTR_RTSDT;
2028 serial_port_out(port, SCSPTR, ctrl);
2029 }
2030}
2031
2032static bool sci_get_cts(struct uart_port *port)
2033{
2034 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2035 /* Active low */
2036 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2037 } else if (sci_getreg(port, SCSPTR)->size) {
2038 /* Active low */
2039 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2040 }
2041
2042 return true;
2043}
2044
Paul Mundtcdf7c422011-11-24 20:18:32 +09002045/*
2046 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2047 * CTS/RTS is supported in hardware by at least one port and controlled
2048 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2049 * handled via the ->init_pins() op, which is a bit of a one-way street,
2050 * lacking any ability to defer pin control -- this will later be
2051 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002052 *
2053 * Other modes (such as loopback) are supported generically on certain
2054 * port types, but not others. For these it's sufficient to test for the
2055 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002056 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2058{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002059 struct sci_port *s = to_sci_port(port);
2060
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002061 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002062 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002063
2064 /*
2065 * Standard loopback mode for SCFCR ports.
2066 */
2067 reg = sci_getreg(port, SCFCR);
2068 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01002069 serial_port_out(port, SCFCR,
2070 serial_port_in(port, SCFCR) |
2071 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002072 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002073
2074 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002075
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002076 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002077 return;
2078
2079 if (!(mctrl & TIOCM_RTS)) {
2080 /* Disable Auto RTS */
2081 serial_port_out(port, SCFCR,
2082 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2083
2084 /* Clear RTS */
2085 sci_set_rts(port, 0);
2086 } else if (s->autorts) {
2087 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2088 /* Enable RTS# pin function */
2089 serial_port_out(port, SCPCR,
2090 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2091 }
2092
2093 /* Enable Auto RTS */
2094 serial_port_out(port, SCFCR,
2095 serial_port_in(port, SCFCR) | SCFCR_MCE);
2096 } else {
2097 /* Set RTS */
2098 sci_set_rts(port, 1);
2099 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100}
2101
2102static unsigned int sci_get_mctrl(struct uart_port *port)
2103{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002104 struct sci_port *s = to_sci_port(port);
2105 struct mctrl_gpios *gpios = s->gpios;
2106 unsigned int mctrl = 0;
2107
2108 mctrl_gpio_get(gpios, &mctrl);
2109
Paul Mundtcdf7c422011-11-24 20:18:32 +09002110 /*
2111 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002112 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002113 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002114 if (s->autorts) {
2115 if (sci_get_cts(port))
2116 mctrl |= TIOCM_CTS;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002117 } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002118 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002119 }
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002120 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002121 mctrl |= TIOCM_DSR;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002122 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002123 mctrl |= TIOCM_CAR;
2124
2125 return mctrl;
2126}
2127
2128static void sci_enable_ms(struct uart_port *port)
2129{
2130 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131}
2132
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133static void sci_break_ctl(struct uart_port *port, int break_state)
2134{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002135 unsigned short scscr, scsptr;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002136 unsigned long flags;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002137
Wang Qing77124a42021-03-10 11:07:02 +08002138 /* check whether the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02002139 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002140 /*
2141 * Not supported by hardware. Most parts couple break and rx
2142 * interrupts together, with break detection always enabled.
2143 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002144 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002145 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002146
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002147 spin_lock_irqsave(&port->lock, flags);
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002148 scsptr = serial_port_in(port, SCSPTR);
2149 scscr = serial_port_in(port, SCSCR);
2150
2151 if (break_state == -1) {
2152 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2153 scscr &= ~SCSCR_TE;
2154 } else {
2155 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2156 scscr |= SCSCR_TE;
2157 }
2158
2159 serial_port_out(port, SCSPTR, scsptr);
2160 serial_port_out(port, SCSCR, scscr);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002161 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162}
2163
2164static int sci_startup(struct uart_port *port)
2165{
Magnus Damma5660ad2009-01-21 15:14:38 +00002166 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002167 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002169 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2170
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002171 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002172
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002173 ret = sci_request_irq(s);
2174 if (unlikely(ret < 0)) {
2175 sci_free_dma(port);
2176 return ret;
2177 }
2178
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 return 0;
2180}
2181
2182static void sci_shutdown(struct uart_port *port)
2183{
Magnus Damma5660ad2009-01-21 15:14:38 +00002184 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002185 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002186 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002188 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2189
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002190 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002191 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2192
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002193 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002195 sci_stop_tx(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002196 /*
2197 * Stop RX and TX, disable related interrupts, keep clock source
2198 * and HSCIF TOT bits
2199 */
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002200 scr = serial_port_in(port, SCSCR);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002201 serial_port_out(port, SCSCR, scr &
2202 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002203 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002204
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002205#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02002206 if (s->chan_rx_saved) {
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002207 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2208 port->line);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002209 hrtimer_cancel(&s->rx_timer);
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002210 }
2211#endif
2212
Geert Uytterhoevenc5a92622018-07-06 11:08:36 +02002213 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2214 del_timer_sync(&s->rx_fifo_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002216 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217}
2218
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002219static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2220 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002221{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002222 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002223 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002224 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002225
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002226 if (s->port.type != PORT_HSCIF)
2227 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002228
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002229 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002230 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2231 if (abs(err) >= abs(min_err))
2232 continue;
2233
2234 min_err = err;
2235 *srr = sr - 1;
2236
2237 if (!err)
2238 break;
2239 }
2240
2241 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2242 *srr + 1);
2243 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002244}
2245
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002246static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2247 unsigned long freq, unsigned int *dlr,
2248 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002249{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002250 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002251 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002252
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002253 if (s->port.type != PORT_HSCIF)
2254 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002255
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002256 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002257 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2258 dl = clamp(dl, 1U, 65535U);
2259
2260 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2261 if (abs(err) >= abs(min_err))
2262 continue;
2263
2264 min_err = err;
2265 *dlr = dl;
2266 *srr = sr - 1;
2267
2268 if (!err)
2269 break;
2270 }
2271
2272 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2273 min_err, *dlr, *srr + 1);
2274 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002275}
2276
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002277/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002278static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2279 unsigned int *brr, unsigned int *srr,
2280 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002281{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002282 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002283 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002284 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002285
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002286 if (s->port.type != PORT_HSCIF)
2287 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002288
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002289 /*
2290 * Find the combination of sample rate and clock select with the
2291 * smallest deviation from the desired baud rate.
2292 * Prefer high sample rates to maximise the receive margin.
2293 *
2294 * M: Receive margin (%)
2295 * N: Ratio of bit rate to clock (N = sampling rate)
2296 * D: Clock duty (D = 0 to 1.0)
2297 * L: Frame length (L = 9 to 12)
2298 * F: Absolute value of clock frequency deviation
2299 *
2300 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2301 * (|D - 0.5| / N * (1 + F))|
2302 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2303 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002304 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002305 for (c = 0; c <= 3; c++) {
2306 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002307 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002308
2309 /*
2310 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002311 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002312 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002313 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002314 *
2315 * Watch out for overflow when calculating the desired
2316 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002317 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002318 if (bps > UINT_MAX / prediv)
2319 break;
2320
2321 scrate = prediv * bps;
2322 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002323 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002324
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002325 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002326 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002327 continue;
2328
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002329 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002330 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002331 *srr = sr - 1;
2332 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002333
2334 if (!err)
2335 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002336 }
2337 }
2338
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002339found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002340 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2341 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002342 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002343}
2344
Magnus Damm1ba76222011-08-03 03:47:36 +00002345static void sci_reset(struct uart_port *port)
2346{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002347 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002348 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002349 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002350
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002351 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002352
Paul Mundt0979e0e2011-11-24 18:35:49 +09002353 reg = sci_getreg(port, SCFCR);
2354 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002355 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002356
2357 sci_clear_SCxSR(port,
2358 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2359 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002360 if (sci_getreg(port, SCLSR)->size) {
2361 status = serial_port_in(port, SCLSR);
2362 status &= ~(SCLSR_TO | SCLSR_ORER);
2363 serial_port_out(port, SCLSR, status);
2364 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002365
Ulrich Hecht03940372017-02-03 11:38:18 +01002366 if (s->rx_trigger > 1) {
2367 if (s->rx_fifo_timeout) {
2368 scif_set_rtrg(port, 1);
Kees Cooke99e88a2017-10-16 14:43:17 -07002369 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hecht03940372017-02-03 11:38:18 +01002370 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002371 if (port->type == PORT_SCIFA ||
2372 port->type == PORT_SCIFB)
2373 scif_set_rtrg(port, 1);
2374 else
2375 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002376 }
2377 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002378}
2379
Alan Cox606d0992006-12-08 02:38:45 -08002380static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2381 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382{
Ulrich Hecht03940372017-02-03 11:38:18 +01002383 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002384 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2385 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002386 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002387 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002388 int min_err = INT_MAX, err;
2389 unsigned long max_freq = 0;
2390 int best_clk = -1;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002391 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002393 if ((termios->c_cflag & CSIZE) == CS7)
2394 smr_val |= SCSMR_CHR;
2395 if (termios->c_cflag & PARENB)
2396 smr_val |= SCSMR_PE;
2397 if (termios->c_cflag & PARODD)
2398 smr_val |= SCSMR_PE | SCSMR_ODD;
2399 if (termios->c_cflag & CSTOPB)
2400 smr_val |= SCSMR_STOP;
2401
Magnus Damm154280f2009-12-22 03:37:28 +00002402 /*
2403 * earlyprintk comes here early on with port->uartclk set to zero.
2404 * the clock framework is not up and running at this point so here
2405 * we assume that 115200 is the maximum baud rate. please note that
2406 * the baud rate is not programmed during earlyprintk - it is assumed
2407 * that the previous boot loader has enabled required clocks and
2408 * setup the baud rate generator hardware for us already.
2409 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002410 if (!port->uartclk) {
2411 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2412 goto done;
2413 }
Magnus Damm154280f2009-12-22 03:37:28 +00002414
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002415 for (i = 0; i < SCI_NUM_CLKS; i++)
2416 max_freq = max(max_freq, s->clk_rates[i]);
2417
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002418 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002419 if (!baud)
2420 goto done;
2421
2422 /*
2423 * There can be multiple sources for the sampling clock. Find the one
2424 * that gives us the smallest deviation from the desired baud rate.
2425 */
2426
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002427 /* Optional Undivided External Clock */
2428 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2429 port->type != PORT_SCIFB) {
2430 err = sci_sck_calc(s, baud, &srr1);
2431 if (abs(err) < abs(min_err)) {
2432 best_clk = SCI_SCK;
2433 scr_val = SCSCR_CKE1;
2434 sccks = SCCKS_CKS;
2435 min_err = err;
2436 srr = srr1;
2437 if (!err)
2438 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002439 }
2440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002442 /* Optional BRG Frequency Divided External Clock */
2443 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2444 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2445 &srr1);
2446 if (abs(err) < abs(min_err)) {
2447 best_clk = SCI_SCIF_CLK;
2448 scr_val = SCSCR_CKE1;
2449 sccks = 0;
2450 min_err = err;
2451 dl = dl1;
2452 srr = srr1;
2453 if (!err)
2454 goto done;
2455 }
2456 }
2457
2458 /* Optional BRG Frequency Divided Internal Clock */
2459 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2460 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2461 &srr1);
2462 if (abs(err) < abs(min_err)) {
2463 best_clk = SCI_BRG_INT;
2464 scr_val = SCSCR_CKE1;
2465 sccks = SCCKS_XIN;
2466 min_err = err;
2467 dl = dl1;
2468 srr = srr1;
2469 if (!min_err)
2470 goto done;
2471 }
2472 }
2473
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002474 /* Divided Functional Clock using standard Bit Rate Register */
2475 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2476 if (abs(err) < abs(min_err)) {
2477 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002478 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002479 min_err = err;
2480 brr = brr1;
2481 srr = srr1;
2482 cks = cks1;
2483 }
2484
2485done:
2486 if (best_clk >= 0)
2487 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2488 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489
Paul Mundt23241d42011-06-28 13:55:31 +09002490 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002491
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002492 /*
2493 * Program the optional External Baud Rate Generator (BRG) first.
2494 * It controls the mux to select (H)SCK or frequency divided clock.
2495 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002496 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2497 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002498 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002499 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002500
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002501 spin_lock_irqsave(&port->lock, flags);
2502
Magnus Damm1ba76222011-08-03 03:47:36 +00002503 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002504
Paul Mundte108b2c2006-09-27 16:32:13 +09002505 uart_update_timeout(port, termios->c_cflag, baud);
2506
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002507 /* byte size and parity */
Jiri Slaby3ec2ff32021-06-10 11:02:47 +02002508 bits = tty_get_frame_size(termios->c_cflag);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002509
Biju Das3b2cd602021-06-03 23:17:56 +01002510 if (sci_getreg(port, SEMR)->size)
2511 serial_port_out(port, SEMR, 0);
2512
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002513 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002514 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2515 switch (srr + 1) {
2516 case 5: smr_val |= SCSMR_SRC_5; break;
2517 case 7: smr_val |= SCSMR_SRC_7; break;
2518 case 11: smr_val |= SCSMR_SRC_11; break;
2519 case 13: smr_val |= SCSMR_SRC_13; break;
2520 case 16: smr_val |= SCSMR_SRC_16; break;
2521 case 17: smr_val |= SCSMR_SRC_17; break;
2522 case 19: smr_val |= SCSMR_SRC_19; break;
2523 case 27: smr_val |= SCSMR_SRC_27; break;
2524 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002525 smr_val |= cks;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002526 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002527 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002528 serial_port_out(port, SCBRR, brr);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002529 if (sci_getreg(port, HSSRR)->size) {
2530 unsigned int hssrr = srr | HSCIF_SRE;
2531 /* Calculate deviation from intended rate at the
2532 * center of the last stop bit in sampling clocks.
2533 */
2534 int last_stop = bits * 2 - 1;
Geert Uytterhoevenace96562019-04-01 13:25:10 +02002535 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2536 (int)(srr + 1),
2537 2 * (int)baud);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002538
2539 if (abs(deviation) >= 2) {
2540 /* At least two sampling clocks off at the
2541 * last stop bit; we can increase the error
2542 * margin by shifting the sampling point.
2543 */
Geert Uytterhoeven6b877842019-03-29 10:10:26 +01002544 int shift = clamp(deviation / 2, -8, 7);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002545
2546 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2547 HSCIF_SRHP_MASK;
2548 hssrr |= HSCIF_SRDE;
2549 }
2550 serial_port_out(port, HSSRR, hssrr);
2551 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002552
2553 /* Wait one bit interval */
2554 udelay((1000000 + (baud - 1)) / baud);
2555 } else {
2556 /* Don't touch the bit rate configuration */
2557 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002558 smr_val |= serial_port_in(port, SCSMR) &
2559 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002560 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002561 serial_port_out(port, SCSMR, smr_val);
2562 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563
Paul Mundtd5701642008-12-16 20:07:27 +09002564 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002565
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002566 port->status &= ~UPSTAT_AUTOCTS;
2567 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002568 reg = sci_getreg(port, SCFCR);
2569 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002570 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002571
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002572 if ((port->flags & UPF_HARD_FLOW) &&
2573 (termios->c_cflag & CRTSCTS)) {
2574 /* There is no CTS interrupt to restart the hardware */
2575 port->status |= UPSTAT_AUTOCTS;
2576 /* MCE is enabled when RTS is raised */
2577 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002578 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002579
2580 /*
2581 * As we've done a sci_reset() above, ensure we don't
2582 * interfere with the FIFOs while toggling MCE. As the
2583 * reset values could still be set, simply mask them out.
2584 */
2585 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2586
Paul Mundtb12bb292012-03-30 19:50:15 +09002587 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002588 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002589 if (port->flags & UPF_HARD_FLOW) {
2590 /* Refresh (Auto) RTS */
2591 sci_set_mctrl(port, port->mctrl);
2592 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002593
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002594 scr_val |= SCSCR_RE | SCSCR_TE |
2595 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002596 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002597 if ((srr + 1 == 5) &&
2598 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2599 /*
2600 * In asynchronous mode, when the sampling rate is 1/5, first
2601 * received data may become invalid on some SCIFA and SCIFB.
2602 * To avoid this problem wait more than 1 serial data time (1
2603 * bit time x serial data number) after setting SCSCR.RE = 1.
2604 */
2605 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2606 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607
Ulrich Hechtf9f54982021-04-15 11:35:47 +02002608 /* Calculate delay for 2 DMA buffers (4 FIFO). */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002609 s->rx_frame = (10000 * bits) / (baud / 100);
Ulrich Hecht03940372017-02-03 11:38:18 +01002610#ifdef CONFIG_SERIAL_SH_SCI_DMA
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002611 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002612#endif
2613
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002615 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002616
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002617 spin_unlock_irqrestore(&port->lock, flags);
2618
Paul Mundt23241d42011-06-28 13:55:31 +09002619 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002620
2621 if (UART_ENABLE_MS(port, termios->c_cflag))
2622 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623}
2624
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002625static void sci_pm(struct uart_port *port, unsigned int state,
2626 unsigned int oldstate)
2627{
2628 struct sci_port *sci_port = to_sci_port(port);
2629
2630 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002631 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002632 sci_port_disable(sci_port);
2633 break;
2634 default:
2635 sci_port_enable(sci_port);
2636 break;
2637 }
2638}
2639
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640static const char *sci_type(struct uart_port *port)
2641{
2642 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002643 case PORT_IRDA:
2644 return "irda";
2645 case PORT_SCI:
2646 return "sci";
2647 case PORT_SCIF:
2648 return "scif";
2649 case PORT_SCIFA:
2650 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002651 case PORT_SCIFB:
2652 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002653 case PORT_HSCIF:
2654 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 }
2656
Paul Mundtfa439722008-09-04 18:53:58 +09002657 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658}
2659
Paul Mundtf6e94952011-01-21 15:25:36 +09002660static int sci_remap_port(struct uart_port *port)
2661{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002662 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002663
2664 /*
2665 * Nothing to do if there's already an established membase.
2666 */
2667 if (port->membase)
2668 return 0;
2669
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002670 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +01002671 port->membase = ioremap(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002672 if (unlikely(!port->membase)) {
2673 dev_err(port->dev, "can't remap port#%d\n", port->line);
2674 return -ENXIO;
2675 }
2676 } else {
2677 /*
2678 * For the simple (and majority of) cases where we don't
2679 * need to do any remapping, just cast the cookie
2680 * directly.
2681 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002682 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002683 }
2684
2685 return 0;
2686}
2687
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688static void sci_release_port(struct uart_port *port)
2689{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002690 struct sci_port *sport = to_sci_port(port);
2691
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002692 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002693 iounmap(port->membase);
2694 port->membase = NULL;
2695 }
2696
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002697 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698}
2699
2700static int sci_request_port(struct uart_port *port)
2701{
Paul Mundte2651642011-01-20 21:24:03 +09002702 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002703 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002704 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002706 res = request_mem_region(port->mapbase, sport->reg_size,
2707 dev_name(port->dev));
2708 if (unlikely(res == NULL)) {
2709 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002710 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002711 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712
Paul Mundtf6e94952011-01-21 15:25:36 +09002713 ret = sci_remap_port(port);
2714 if (unlikely(ret != 0)) {
2715 release_resource(res);
2716 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002717 }
Paul Mundte2651642011-01-20 21:24:03 +09002718
2719 return 0;
2720}
2721
2722static void sci_config_port(struct uart_port *port, int flags)
2723{
2724 if (flags & UART_CONFIG_TYPE) {
2725 struct sci_port *sport = to_sci_port(port);
2726
2727 port->type = sport->cfg->type;
2728 sci_request_port(port);
2729 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730}
2731
2732static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2733{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734 if (ser->baud_base < 2400)
2735 /* No paper tape reader for Mitch.. */
2736 return -EINVAL;
2737
2738 return 0;
2739}
2740
Julia Lawall069a47e2016-09-01 19:51:35 +02002741static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742 .tx_empty = sci_tx_empty,
2743 .set_mctrl = sci_set_mctrl,
2744 .get_mctrl = sci_get_mctrl,
2745 .start_tx = sci_start_tx,
2746 .stop_tx = sci_stop_tx,
2747 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002748 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 .break_ctl = sci_break_ctl,
2750 .startup = sci_startup,
2751 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002752 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002754 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755 .type = sci_type,
2756 .release_port = sci_release_port,
2757 .request_port = sci_request_port,
2758 .config_port = sci_config_port,
2759 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002760#ifdef CONFIG_CONSOLE_POLL
2761 .poll_get_char = sci_poll_get_char,
2762 .poll_put_char = sci_poll_put_char,
2763#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764};
2765
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002766static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2767{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002768 const char *clk_names[] = {
2769 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002770 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002771 [SCI_BRG_INT] = "brg_int",
2772 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002773 };
2774 struct clk *clk;
2775 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002776
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002777 if (sci_port->cfg->type == PORT_HSCIF)
2778 clk_names[SCI_SCK] = "hsck";
2779
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002780 for (i = 0; i < SCI_NUM_CLKS; i++) {
2781 clk = devm_clk_get(dev, clk_names[i]);
2782 if (PTR_ERR(clk) == -EPROBE_DEFER)
2783 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002784
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002785 if (IS_ERR(clk) && i == SCI_FCK) {
2786 /*
2787 * "fck" used to be called "sci_ick", and we need to
2788 * maintain DT backward compatibility.
2789 */
2790 clk = devm_clk_get(dev, "sci_ick");
2791 if (PTR_ERR(clk) == -EPROBE_DEFER)
2792 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002793
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002794 if (!IS_ERR(clk))
2795 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002796
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002797 /*
2798 * Not all SH platforms declare a clock lookup entry
2799 * for SCI devices, in which case we need to get the
2800 * global "peripheral_clk" clock.
2801 */
2802 clk = devm_clk_get(dev, "peripheral_clk");
2803 if (!IS_ERR(clk))
2804 goto found;
2805
2806 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2807 PTR_ERR(clk));
2808 return PTR_ERR(clk);
2809 }
2810
2811found:
2812 if (IS_ERR(clk))
2813 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2814 PTR_ERR(clk));
2815 else
Geert Uytterhoevend63c16f2018-06-01 11:28:21 +02002816 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2817 clk, clk_get_rate(clk));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002818 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2819 }
2820 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002821}
2822
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002823static const struct sci_port_params *
2824sci_probe_regmap(const struct plat_sci_port *cfg)
2825{
2826 unsigned int regtype;
2827
2828 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2829 return &sci_port_params[cfg->regtype];
2830
2831 switch (cfg->type) {
2832 case PORT_SCI:
2833 regtype = SCIx_SCI_REGTYPE;
2834 break;
2835 case PORT_IRDA:
2836 regtype = SCIx_IRDA_REGTYPE;
2837 break;
2838 case PORT_SCIFA:
2839 regtype = SCIx_SCIFA_REGTYPE;
2840 break;
2841 case PORT_SCIFB:
2842 regtype = SCIx_SCIFB_REGTYPE;
2843 break;
2844 case PORT_SCIF:
2845 /*
2846 * The SH-4 is a bit of a misnomer here, although that's
2847 * where this particular port layout originated. This
2848 * configuration (or some slight variation thereof)
2849 * remains the dominant model for all SCIFs.
2850 */
2851 regtype = SCIx_SH4_SCIF_REGTYPE;
2852 break;
2853 case PORT_HSCIF:
2854 regtype = SCIx_HSCIF_REGTYPE;
2855 break;
2856 default:
2857 pr_err("Can't probe register map for given port\n");
2858 return NULL;
2859 }
2860
2861 return &sci_port_params[regtype];
2862}
2863
Bill Pemberton9671f092012-11-19 13:21:50 -05002864static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002865 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002866 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002867{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002868 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002869 const struct resource *res;
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +02002870 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002871 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002872
Paul Mundt50f09592011-12-02 20:09:48 +09002873 sci_port->cfg = p;
2874
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002875 port->ops = &sci_uart_ops;
2876 port->iotype = UPIO_MEM;
2877 port->line = index;
Dmitry Safonovdc9a3252019-12-13 00:06:40 +00002878 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_SH_SCI_CONSOLE);
Markus Pietrek75136d42010-01-15 08:33:20 +09002879
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002880 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2881 if (res == NULL)
2882 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002883
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002884 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002885 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002886
Geert Uytterhoeven392fb8d2019-10-01 20:07:43 +02002887 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) {
2888 if (i)
2889 sci_port->irqs[i] = platform_get_irq_optional(dev, i);
2890 else
2891 sci_port->irqs[i] = platform_get_irq(dev, i);
2892 }
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002893
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002894 /* The SCI generates several interrupts. They can be muxed together or
2895 * connected to different interrupt lines. In the muxed case only one
Chris Brandt628c5342018-07-31 05:41:39 -05002896 * interrupt resource is specified as there is only one interrupt ID.
2897 * In the non-muxed case, up to 6 interrupt signals might be generated
2898 * from the SCI, however those signals might have their own individual
2899 * interrupt ID numbers, or muxed together with another interrupt.
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002900 */
2901 if (sci_port->irqs[0] < 0)
2902 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002903
Chris Brandt628c5342018-07-31 05:41:39 -05002904 if (sci_port->irqs[1] < 0)
2905 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2906 sci_port->irqs[i] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002907
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002908 sci_port->params = sci_probe_regmap(p);
2909 if (unlikely(sci_port->params == NULL))
2910 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002911
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002912 switch (p->type) {
2913 case PORT_SCIFB:
2914 sci_port->rx_trigger = 48;
2915 break;
2916 case PORT_HSCIF:
2917 sci_port->rx_trigger = 64;
2918 break;
2919 case PORT_SCIFA:
2920 sci_port->rx_trigger = 32;
2921 break;
2922 case PORT_SCIF:
2923 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2924 /* RX triggering not implemented for this IP */
2925 sci_port->rx_trigger = 1;
2926 else
2927 sci_port->rx_trigger = 8;
2928 break;
2929 default:
2930 sci_port->rx_trigger = 1;
2931 break;
2932 }
2933
Ulrich Hecht03940372017-02-03 11:38:18 +01002934 sci_port->rx_fifo_timeout = 0;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002935 sci_port->hscif_tot = 0;
Ulrich Hecht03940372017-02-03 11:38:18 +01002936
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002937 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2938 * match the SoC datasheet, this should be investigated. Let platform
2939 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002940 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002941 sci_port->sampling_rate_mask = p->sampling_rate
2942 ? SCI_SR(p->sampling_rate)
2943 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002944
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002945 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002946 ret = sci_init_clocks(sci_port, &dev->dev);
2947 if (ret < 0)
2948 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002949
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002950 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002951
2952 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002953 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002954
Paul Mundtce6738b2011-01-19 15:24:40 +09002955 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002956 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002957 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002958
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002959 if (port->type == PORT_SCI) {
2960 if (sci_port->reg_size >= 0x20)
2961 port->regshift = 2;
2962 else
2963 port->regshift = 1;
2964 }
2965
Paul Mundtce6738b2011-01-19 15:24:40 +09002966 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002967 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002968 * for the multi-IRQ ports, which is where we are primarily
2969 * concerned with the shutdown path synchronization.
2970 *
2971 * For the muxed case there's nothing more to do.
2972 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002973 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002974 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002975
Paul Mundt61a69762011-06-14 12:40:19 +09002976 port->serial_in = sci_serial_in;
2977 port->serial_out = sci_serial_out;
2978
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002979 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002980}
2981
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002982static void sci_cleanup_single(struct sci_port *port)
2983{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002984 pm_runtime_disable(port->port.dev);
2985}
2986
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002987#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2988 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002989static void serial_console_putchar(struct uart_port *port, int ch)
2990{
2991 sci_poll_put_char(port, ch);
2992}
2993
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994/*
2995 * Print a string to the serial port trying not to disturb
2996 * any possible real use of the port...
2997 */
2998static void serial_console_write(struct console *co, const char *s,
2999 unsigned count)
3000{
Paul Mundt906b17d2011-01-21 16:19:53 +09003001 struct sci_port *sci_port = &sci_ports[co->index];
3002 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003003 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003004 unsigned long flags;
3005 int locked = 1;
3006
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003007 if (port->sysrq)
3008 locked = 0;
Dmitry Safonovdc9a3252019-12-13 00:06:40 +00003009 else if (oops_in_progress)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003010 locked = spin_trylock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003011 else
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003012 spin_lock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003013
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003014 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003015 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003016 ctrl_temp = SCSCR_RE | SCSCR_TE |
3017 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003018 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003019 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09003020
Magnus Damm501b8252009-01-21 15:14:30 +00003021 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09003022
3023 /* wait until fifo is empty and last bit has been transmitted */
3024 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09003025 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09003026 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003027
3028 /* restore the SCSCR */
3029 serial_port_out(port, SCSCR, ctrl);
3030
3031 if (locked)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003032 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033}
3034
Bill Pemberton9671f092012-11-19 13:21:50 -05003035static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00003037 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038 struct uart_port *port;
3039 int baud = 115200;
3040 int bits = 8;
3041 int parity = 'n';
3042 int flow = 'n';
3043 int ret;
3044
Paul Mundte108b2c2006-09-27 16:32:13 +09003045 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09003046 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09003047 */
Paul Mundt906b17d2011-01-21 16:19:53 +09003048 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09003049 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09003050
Paul Mundt906b17d2011-01-21 16:19:53 +09003051 sci_port = &sci_ports[co->index];
3052 port = &sci_port->port;
3053
Alexandre Courbotb2267a62011-02-09 03:18:46 +00003054 /*
3055 * Refuse to handle uninitialized ports.
3056 */
3057 if (!port->ops)
3058 return -ENODEV;
3059
Paul Mundtf6e94952011-01-21 15:25:36 +09003060 ret = sci_remap_port(port);
3061 if (unlikely(ret != 0))
3062 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09003063
Linus Torvalds1da177e2005-04-16 15:20:36 -07003064 if (options)
3065 uart_parse_options(options, &baud, &parity, &bits, &flow);
3066
Paul Mundtab7cfb52011-06-01 14:47:42 +09003067 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068}
3069
3070static struct console serial_console = {
3071 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09003072 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073 .write = serial_console_write,
3074 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09003075 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09003077 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078};
3079
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003080#ifdef CONFIG_SUPERH
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003081static struct console early_serial_console = {
3082 .name = "early_ttySC",
3083 .write = serial_console_write,
3084 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09003085 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003086};
Paul Mundtecdf8a42011-01-21 00:05:48 +09003087
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003088static char early_serial_buf[32];
3089
Bill Pemberton9671f092012-11-19 13:21:50 -05003090static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003091{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003092 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003093
3094 if (early_serial_console.data)
3095 return -EEXIST;
3096
3097 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003098
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003099 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003100
3101 serial_console_setup(&early_serial_console, early_serial_buf);
3102
3103 if (!strstr(early_serial_buf, "keep"))
3104 early_serial_console.flags |= CON_BOOT;
3105
3106 register_console(&early_serial_console);
3107 return 0;
3108}
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003109#endif
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003110
3111#define SCI_CONSOLE (&serial_console)
3112
Paul Mundtecdf8a42011-01-21 00:05:48 +09003113#else
Bill Pemberton9671f092012-11-19 13:21:50 -05003114static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003115{
3116 return -EINVAL;
3117}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003118
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003119#define SCI_CONSOLE NULL
3120
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003121#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003123static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124
Sjoerd Simons352b9262017-04-20 14:13:01 +02003125static DEFINE_MUTEX(sci_uart_registration_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126static struct uart_driver sci_uart_driver = {
3127 .owner = THIS_MODULE,
3128 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129 .dev_name = "ttySC",
3130 .major = SCI_MAJOR,
3131 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09003132 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133 .cons = SCI_CONSOLE,
3134};
3135
Paul Mundt54507f62009-05-08 23:48:33 +09003136static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00003137{
Paul Mundtd535a232011-01-19 17:19:35 +09003138 struct sci_port *port = platform_get_drvdata(dev);
Yoshihiro Shimoda641a41d2018-10-30 15:13:35 +09003139 unsigned int type = port->port.type; /* uart_remove_... clears it */
Magnus Damme552de22009-01-21 15:13:42 +00003140
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003141 sci_ports_in_use &= ~BIT(port->port.line);
Paul Mundtd535a232011-01-19 17:19:35 +09003142 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00003143
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003144 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09003145
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003146 if (port->port.fifosize > 1)
3147 device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3148 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
3149 device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003150
Magnus Damme552de22009-01-21 15:13:42 +00003151 return 0;
3152}
3153
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003154
3155#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3156#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3157#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003158
3159static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003160 /* SoC-specific types */
3161 {
3162 .compatible = "renesas,scif-r7s72100",
3163 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3164 },
Geert Uytterhoeven10c63442018-08-30 14:54:03 +02003165 {
3166 .compatible = "renesas,scif-r7s9210",
3167 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3168 },
Biju Das3b2cd602021-06-03 23:17:56 +01003169 {
3170 .compatible = "renesas,scif-r9a07g044",
3171 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3172 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003173 /* Family-specific types */
3174 {
3175 .compatible = "renesas,rcar-gen1-scif",
3176 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3177 }, {
3178 .compatible = "renesas,rcar-gen2-scif",
3179 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3180 }, {
3181 .compatible = "renesas,rcar-gen3-scif",
3182 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3183 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003184 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003185 {
3186 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003187 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003188 }, {
3189 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003190 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003191 }, {
3192 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003193 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003194 }, {
3195 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003196 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003197 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003198 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003199 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003200 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003201 /* Terminator */
3202 },
3203};
3204MODULE_DEVICE_TABLE(of, of_sci_match);
3205
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003206static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3207 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003208{
3209 struct device_node *np = pdev->dev.of_node;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003210 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003211 struct sci_port *sp;
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003212 const void *data;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003213 int id;
3214
3215 if (!IS_ENABLED(CONFIG_OF) || !np)
3216 return NULL;
3217
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003218 data = of_device_get_match_data(&pdev->dev);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003219
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003220 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003221 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003222 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003223
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003224 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003225 id = of_alias_get_id(np, "serial");
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003226 if (id < 0 && ~sci_ports_in_use)
3227 id = ffz(sci_ports_in_use);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003228 if (id < 0) {
3229 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3230 return NULL;
3231 }
Geert Uytterhoeven090fa4b2018-02-23 14:38:35 +01003232 if (id >= ARRAY_SIZE(sci_ports)) {
3233 dev_err(&pdev->dev, "serial%d out of range\n", id);
3234 return NULL;
3235 }
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003236
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003237 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003238 *dev_id = id;
3239
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003240 p->type = SCI_OF_TYPE(data);
3241 p->regtype = SCI_OF_REGTYPE(data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003242
Sergei Shtylyov43c61282017-08-13 22:11:24 +03003243 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003244
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003245 return p;
3246}
3247
Bill Pemberton9671f092012-11-19 13:21:50 -05003248static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003249 unsigned int index,
3250 struct plat_sci_port *p,
3251 struct sci_port *sciport)
3252{
Magnus Damm0ee70712009-01-21 15:13:50 +00003253 int ret;
3254
3255 /* Sanity check */
3256 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003257 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003258 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003259 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003260 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003261 }
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003262 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3263 if (sci_ports_in_use & BIT(index))
3264 return -EBUSY;
Magnus Damm0ee70712009-01-21 15:13:50 +00003265
Sjoerd Simons352b9262017-04-20 14:13:01 +02003266 mutex_lock(&sci_uart_registration_lock);
3267 if (!sci_uart_driver.state) {
3268 ret = uart_register_driver(&sci_uart_driver);
3269 if (ret) {
3270 mutex_unlock(&sci_uart_registration_lock);
3271 return ret;
3272 }
3273 }
3274 mutex_unlock(&sci_uart_registration_lock);
3275
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003276 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003277 if (ret)
3278 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003279
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003280 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
Frieder Schrempfe55a0972019-08-02 10:04:10 +00003281 if (IS_ERR(sciport->gpios))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003282 return PTR_ERR(sciport->gpios);
3283
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003284 if (sciport->has_rtscts) {
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02003285 if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
3286 mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003287 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3288 return -EINVAL;
3289 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003290 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003291 }
3292
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003293 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3294 if (ret) {
3295 sci_cleanup_single(sciport);
3296 return ret;
3297 }
3298
3299 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003300}
3301
Bill Pemberton9671f092012-11-19 13:21:50 -05003302static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003304 struct plat_sci_port *p;
3305 struct sci_port *sp;
3306 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003307 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003308
Paul Mundtecdf8a42011-01-21 00:05:48 +09003309 /*
3310 * If we've come here via earlyprintk initialization, head off to
3311 * the special early probe. We don't have sufficient device state
3312 * to make it beyond this yet.
3313 */
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003314#ifdef CONFIG_SUPERH
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003315 if (is_sh_early_platform_device(dev))
Paul Mundtecdf8a42011-01-21 00:05:48 +09003316 return sci_probe_earlyprintk(dev);
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003317#endif
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003318
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003319 if (dev->dev.of_node) {
3320 p = sci_parse_dt(dev, &dev_id);
3321 if (p == NULL)
3322 return -EINVAL;
3323 } else {
3324 p = dev->dev.platform_data;
3325 if (p == NULL) {
3326 dev_err(&dev->dev, "no platform data supplied\n");
3327 return -EINVAL;
3328 }
3329
3330 dev_id = dev->id;
3331 }
3332
3333 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003334 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003335
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003336 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003337 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003338 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003339
Ulrich Hecht5d231882017-02-03 11:38:19 +01003340 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003341 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003342 if (ret)
3343 return ret;
3344 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003345 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3346 sp->port.type == PORT_HSCIF) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003347 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003348 if (ret) {
3349 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003350 device_remove_file(&dev->dev,
3351 &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003352 }
3353 return ret;
3354 }
3355 }
3356
Linus Torvalds1da177e2005-04-16 15:20:36 -07003357#ifdef CONFIG_SH_STANDARD_BIOS
3358 sh_bios_gdb_detach();
3359#endif
3360
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003361 sci_ports_in_use |= BIT(dev_id);
Paul Mundte108b2c2006-09-27 16:32:13 +09003362 return 0;
3363}
3364
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003365static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003366{
Paul Mundtd535a232011-01-19 17:19:35 +09003367 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003368
Paul Mundtd535a232011-01-19 17:19:35 +09003369 if (sport)
3370 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003371
3372 return 0;
3373}
3374
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003375static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003376{
Paul Mundtd535a232011-01-19 17:19:35 +09003377 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003378
Paul Mundtd535a232011-01-19 17:19:35 +09003379 if (sport)
3380 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003381
3382 return 0;
3383}
3384
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003385static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003386
Paul Mundte108b2c2006-09-27 16:32:13 +09003387static struct platform_driver sci_driver = {
3388 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003389 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003390 .driver = {
3391 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003392 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003393 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003394 },
3395};
3396
3397static int __init sci_init(void)
3398{
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003399 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003400
Sjoerd Simons352b9262017-04-20 14:13:01 +02003401 return platform_driver_register(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003402}
3403
3404static void __exit sci_exit(void)
3405{
Paul Mundte108b2c2006-09-27 16:32:13 +09003406 platform_driver_unregister(&sci_driver);
Sjoerd Simons352b9262017-04-20 14:13:01 +02003407
3408 if (sci_uart_driver.state)
3409 uart_unregister_driver(&sci_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410}
3411
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003412#if defined(CONFIG_SUPERH) && defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003413sh_early_platform_init_buffer("earlyprintk", &sci_driver,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003414 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3415#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003416#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
Matthias Kaehlckedd076cf2017-10-09 18:26:22 -07003417static struct plat_sci_port port_cfg __initdata;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003418
3419static int __init early_console_setup(struct earlycon_device *device,
3420 int type)
3421{
3422 if (!device->port.membase)
3423 return -ENODEV;
3424
3425 device->port.serial_in = sci_serial_in;
3426 device->port.serial_out = sci_serial_out;
3427 device->port.type = type;
3428 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003429 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003430 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003431 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003432 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3433 sci_serial_out(&sci_ports[0].port, SCSCR,
3434 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003435
3436 device->con->write = serial_console_write;
3437 return 0;
3438}
3439static int __init sci_early_console_setup(struct earlycon_device *device,
3440 const char *opt)
3441{
3442 return early_console_setup(device, PORT_SCI);
3443}
3444static int __init scif_early_console_setup(struct earlycon_device *device,
3445 const char *opt)
3446{
3447 return early_console_setup(device, PORT_SCIF);
3448}
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003449static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3450 const char *opt)
3451{
3452 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3453 return early_console_setup(device, PORT_SCIF);
3454}
Biju Das3b2cd602021-06-03 23:17:56 +01003455
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003456static int __init scifa_early_console_setup(struct earlycon_device *device,
3457 const char *opt)
3458{
3459 return early_console_setup(device, PORT_SCIFA);
3460}
3461static int __init scifb_early_console_setup(struct earlycon_device *device,
3462 const char *opt)
3463{
3464 return early_console_setup(device, PORT_SCIFB);
3465}
3466static int __init hscif_early_console_setup(struct earlycon_device *device,
3467 const char *opt)
3468{
3469 return early_console_setup(device, PORT_HSCIF);
3470}
3471
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003472OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003473OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003474OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
Biju Das3b2cd602021-06-03 23:17:56 +01003475OF_EARLYCON_DECLARE(scif, "renesas,scif-r9a07g044", rzscifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003476OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003477OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003478OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3479#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3480
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481module_init(sci_init);
3482module_exit(sci_exit);
3483
Paul Mundte108b2c2006-09-27 16:32:13 +09003484MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003485MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003486MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003487MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");