blob: a04ed40279d10dfba69b916b73b815a92b4412e1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100128 /* Clocks */
129 struct clk *clks[SCI_NUM_CLKS];
130 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900131
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100132 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900133 char *irqstr[SCIx_NR_IRQS];
134
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct dma_chan *chan_tx;
136 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900137
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000149 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200151
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200152 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200153 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900154};
155
Paul Mundte108b2c2006-09-27 16:32:13 +0900156#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
157
158static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static struct uart_driver sci_uart_driver;
160
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900161static inline struct sci_port *
162to_sci_port(struct uart_port *uart)
163{
164 return container_of(uart, struct sci_port, port);
165}
166
Laurent Pincharte095ee62017-01-11 16:43:34 +0200167static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900168 /*
169 * Common SCI definitions, dependent on the port's regshift
170 * value.
171 */
172 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200173 .regs = {
174 [SCSMR] = { 0x00, 8 },
175 [SCBRR] = { 0x01, 8 },
176 [SCSCR] = { 0x02, 8 },
177 [SCxTDR] = { 0x03, 8 },
178 [SCxSR] = { 0x04, 8 },
179 [SCxRDR] = { 0x05, 8 },
180 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200181 .fifosize = 1,
182 .overrun_reg = SCxSR,
183 .overrun_mask = SCI_ORER,
184 .sampling_rate_mask = SCI_SR(32),
185 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
186 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900187 },
188
189 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200190 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900191 */
192 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200193 .regs = {
194 [SCSMR] = { 0x00, 8 },
195 [SCBRR] = { 0x02, 8 },
196 [SCSCR] = { 0x04, 8 },
197 [SCxTDR] = { 0x06, 8 },
198 [SCxSR] = { 0x08, 16 },
199 [SCxRDR] = { 0x0a, 8 },
200 [SCFCR] = { 0x0c, 8 },
201 [SCFDR] = { 0x0e, 16 },
202 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200203 .fifosize = 1,
204 .overrun_reg = SCxSR,
205 .overrun_mask = SCI_ORER,
206 .sampling_rate_mask = SCI_SR(32),
207 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
208 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900209 },
210
211 /*
212 * Common SCIFA definitions.
213 */
214 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200215 .regs = {
216 [SCSMR] = { 0x00, 16 },
217 [SCBRR] = { 0x04, 8 },
218 [SCSCR] = { 0x08, 16 },
219 [SCxTDR] = { 0x20, 8 },
220 [SCxSR] = { 0x14, 16 },
221 [SCxRDR] = { 0x24, 8 },
222 [SCFCR] = { 0x18, 16 },
223 [SCFDR] = { 0x1c, 16 },
224 [SCPCR] = { 0x30, 16 },
225 [SCPDR] = { 0x34, 16 },
226 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200227 .fifosize = 64,
228 .overrun_reg = SCxSR,
229 .overrun_mask = SCIFA_ORER,
230 .sampling_rate_mask = SCI_SR_SCIFAB,
231 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
232 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900233 },
234
235 /*
236 * Common SCIFB definitions.
237 */
238 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200239 .regs = {
240 [SCSMR] = { 0x00, 16 },
241 [SCBRR] = { 0x04, 8 },
242 [SCSCR] = { 0x08, 16 },
243 [SCxTDR] = { 0x40, 8 },
244 [SCxSR] = { 0x14, 16 },
245 [SCxRDR] = { 0x60, 8 },
246 [SCFCR] = { 0x18, 16 },
247 [SCTFDR] = { 0x38, 16 },
248 [SCRFDR] = { 0x3c, 16 },
249 [SCPCR] = { 0x30, 16 },
250 [SCPDR] = { 0x34, 16 },
251 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200252 .fifosize = 256,
253 .overrun_reg = SCxSR,
254 .overrun_mask = SCIFA_ORER,
255 .sampling_rate_mask = SCI_SR_SCIFAB,
256 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
257 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900258 },
259
260 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100261 * Common SH-2(A) SCIF definitions for ports with FIFO data
262 * count registers.
263 */
264 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200265 .regs = {
266 [SCSMR] = { 0x00, 16 },
267 [SCBRR] = { 0x04, 8 },
268 [SCSCR] = { 0x08, 16 },
269 [SCxTDR] = { 0x0c, 8 },
270 [SCxSR] = { 0x10, 16 },
271 [SCxRDR] = { 0x14, 8 },
272 [SCFCR] = { 0x18, 16 },
273 [SCFDR] = { 0x1c, 16 },
274 [SCSPTR] = { 0x20, 16 },
275 [SCLSR] = { 0x24, 16 },
276 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200277 .fifosize = 16,
278 .overrun_reg = SCLSR,
279 .overrun_mask = SCLSR_ORER,
280 .sampling_rate_mask = SCI_SR(32),
281 .error_mask = SCIF_DEFAULT_ERROR_MASK,
282 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100283 },
284
285 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900286 * Common SH-3 SCIF definitions.
287 */
288 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200289 .regs = {
290 [SCSMR] = { 0x00, 8 },
291 [SCBRR] = { 0x02, 8 },
292 [SCSCR] = { 0x04, 8 },
293 [SCxTDR] = { 0x06, 8 },
294 [SCxSR] = { 0x08, 16 },
295 [SCxRDR] = { 0x0a, 8 },
296 [SCFCR] = { 0x0c, 8 },
297 [SCFDR] = { 0x0e, 16 },
298 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200299 .fifosize = 16,
300 .overrun_reg = SCLSR,
301 .overrun_mask = SCLSR_ORER,
302 .sampling_rate_mask = SCI_SR(32),
303 .error_mask = SCIF_DEFAULT_ERROR_MASK,
304 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900305 },
306
307 /*
308 * Common SH-4(A) SCIF(B) definitions.
309 */
310 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200311 .regs = {
312 [SCSMR] = { 0x00, 16 },
313 [SCBRR] = { 0x04, 8 },
314 [SCSCR] = { 0x08, 16 },
315 [SCxTDR] = { 0x0c, 8 },
316 [SCxSR] = { 0x10, 16 },
317 [SCxRDR] = { 0x14, 8 },
318 [SCFCR] = { 0x18, 16 },
319 [SCFDR] = { 0x1c, 16 },
320 [SCSPTR] = { 0x20, 16 },
321 [SCLSR] = { 0x24, 16 },
322 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200323 .fifosize = 16,
324 .overrun_reg = SCLSR,
325 .overrun_mask = SCLSR_ORER,
326 .sampling_rate_mask = SCI_SR(32),
327 .error_mask = SCIF_DEFAULT_ERROR_MASK,
328 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100329 },
330
331 /*
332 * Common SCIF definitions for ports with a Baud Rate Generator for
333 * External Clock (BRG).
334 */
335 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200336 .regs = {
337 [SCSMR] = { 0x00, 16 },
338 [SCBRR] = { 0x04, 8 },
339 [SCSCR] = { 0x08, 16 },
340 [SCxTDR] = { 0x0c, 8 },
341 [SCxSR] = { 0x10, 16 },
342 [SCxRDR] = { 0x14, 8 },
343 [SCFCR] = { 0x18, 16 },
344 [SCFDR] = { 0x1c, 16 },
345 [SCSPTR] = { 0x20, 16 },
346 [SCLSR] = { 0x24, 16 },
347 [SCDL] = { 0x30, 16 },
348 [SCCKS] = { 0x34, 16 },
349 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200350 .fifosize = 16,
351 .overrun_reg = SCLSR,
352 .overrun_mask = SCLSR_ORER,
353 .sampling_rate_mask = SCI_SR(32),
354 .error_mask = SCIF_DEFAULT_ERROR_MASK,
355 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200356 },
357
358 /*
359 * Common HSCIF definitions.
360 */
361 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200362 .regs = {
363 [SCSMR] = { 0x00, 16 },
364 [SCBRR] = { 0x04, 8 },
365 [SCSCR] = { 0x08, 16 },
366 [SCxTDR] = { 0x0c, 8 },
367 [SCxSR] = { 0x10, 16 },
368 [SCxRDR] = { 0x14, 8 },
369 [SCFCR] = { 0x18, 16 },
370 [SCFDR] = { 0x1c, 16 },
371 [SCSPTR] = { 0x20, 16 },
372 [SCLSR] = { 0x24, 16 },
373 [HSSRR] = { 0x40, 16 },
374 [SCDL] = { 0x30, 16 },
375 [SCCKS] = { 0x34, 16 },
376 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200377 .fifosize = 128,
378 .overrun_reg = SCLSR,
379 .overrun_mask = SCLSR_ORER,
380 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
381 .error_mask = SCIF_DEFAULT_ERROR_MASK,
382 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900383 },
384
385 /*
386 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
387 * register.
388 */
389 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200390 .regs = {
391 [SCSMR] = { 0x00, 16 },
392 [SCBRR] = { 0x04, 8 },
393 [SCSCR] = { 0x08, 16 },
394 [SCxTDR] = { 0x0c, 8 },
395 [SCxSR] = { 0x10, 16 },
396 [SCxRDR] = { 0x14, 8 },
397 [SCFCR] = { 0x18, 16 },
398 [SCFDR] = { 0x1c, 16 },
399 [SCLSR] = { 0x24, 16 },
400 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200401 .fifosize = 16,
402 .overrun_reg = SCLSR,
403 .overrun_mask = SCLSR_ORER,
404 .sampling_rate_mask = SCI_SR(32),
405 .error_mask = SCIF_DEFAULT_ERROR_MASK,
406 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900407 },
408
409 /*
410 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
411 * count registers.
412 */
413 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200414 .regs = {
415 [SCSMR] = { 0x00, 16 },
416 [SCBRR] = { 0x04, 8 },
417 [SCSCR] = { 0x08, 16 },
418 [SCxTDR] = { 0x0c, 8 },
419 [SCxSR] = { 0x10, 16 },
420 [SCxRDR] = { 0x14, 8 },
421 [SCFCR] = { 0x18, 16 },
422 [SCFDR] = { 0x1c, 16 },
423 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
424 [SCRFDR] = { 0x20, 16 },
425 [SCSPTR] = { 0x24, 16 },
426 [SCLSR] = { 0x28, 16 },
427 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200428 .fifosize = 16,
429 .overrun_reg = SCLSR,
430 .overrun_mask = SCLSR_ORER,
431 .sampling_rate_mask = SCI_SR(32),
432 .error_mask = SCIF_DEFAULT_ERROR_MASK,
433 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900434 },
435
436 /*
437 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
438 * registers.
439 */
440 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200441 .regs = {
442 [SCSMR] = { 0x00, 16 },
443 [SCBRR] = { 0x04, 8 },
444 [SCSCR] = { 0x08, 16 },
445 [SCxTDR] = { 0x20, 8 },
446 [SCxSR] = { 0x14, 16 },
447 [SCxRDR] = { 0x24, 8 },
448 [SCFCR] = { 0x18, 16 },
449 [SCFDR] = { 0x1c, 16 },
450 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200451 .fifosize = 16,
452 .overrun_reg = SCxSR,
453 .overrun_mask = SCIFA_ORER,
454 .sampling_rate_mask = SCI_SR(16),
455 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
456 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900457 },
458};
459
Laurent Pincharte095ee62017-01-11 16:43:34 +0200460#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900461
Paul Mundt61a69762011-06-14 12:40:19 +0900462/*
463 * The "offset" here is rather misleading, in that it refers to an enum
464 * value relative to the port mapping rather than the fixed offset
465 * itself, which needs to be manually retrieved from the platform's
466 * register map for the given port.
467 */
468static unsigned int sci_serial_in(struct uart_port *p, int offset)
469{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200470 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900471
472 if (reg->size == 8)
473 return ioread8(p->membase + (reg->offset << p->regshift));
474 else if (reg->size == 16)
475 return ioread16(p->membase + (reg->offset << p->regshift));
476 else
477 WARN(1, "Invalid register access\n");
478
479 return 0;
480}
481
482static void sci_serial_out(struct uart_port *p, int offset, int value)
483{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200484 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900485
486 if (reg->size == 8)
487 iowrite8(value, p->membase + (reg->offset << p->regshift));
488 else if (reg->size == 16)
489 iowrite16(value, p->membase + (reg->offset << p->regshift));
490 else
491 WARN(1, "Invalid register access\n");
492}
493
Paul Mundt23241d42011-06-28 13:55:31 +0900494static void sci_port_enable(struct sci_port *sci_port)
495{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100496 unsigned int i;
497
Paul Mundt23241d42011-06-28 13:55:31 +0900498 if (!sci_port->port.dev)
499 return;
500
501 pm_runtime_get_sync(sci_port->port.dev);
502
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100503 for (i = 0; i < SCI_NUM_CLKS; i++) {
504 clk_prepare_enable(sci_port->clks[i]);
505 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
506 }
507 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900508}
509
510static void sci_port_disable(struct sci_port *sci_port)
511{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100512 unsigned int i;
513
Paul Mundt23241d42011-06-28 13:55:31 +0900514 if (!sci_port->port.dev)
515 return;
516
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100517 for (i = SCI_NUM_CLKS; i-- > 0; )
518 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900519
520 pm_runtime_put_sync(sci_port->port.dev);
521}
522
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200523static inline unsigned long port_rx_irq_mask(struct uart_port *port)
524{
525 /*
526 * Not all ports (such as SCIFA) will support REIE. Rather than
527 * special-casing the port type, we check the port initialization
528 * IRQ enable mask to see whether the IRQ is desired at all. If
529 * it's unset, it's logically inferred that there's no point in
530 * testing for it.
531 */
532 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
533}
534
535static void sci_start_tx(struct uart_port *port)
536{
537 struct sci_port *s = to_sci_port(port);
538 unsigned short ctrl;
539
540#ifdef CONFIG_SERIAL_SH_SCI_DMA
541 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
542 u16 new, scr = serial_port_in(port, SCSCR);
543 if (s->chan_tx)
544 new = scr | SCSCR_TDRQE;
545 else
546 new = scr & ~SCSCR_TDRQE;
547 if (new != scr)
548 serial_port_out(port, SCSCR, new);
549 }
550
551 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
552 dma_submit_error(s->cookie_tx)) {
553 s->cookie_tx = 0;
554 schedule_work(&s->work_tx);
555 }
556#endif
557
558 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
559 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
560 ctrl = serial_port_in(port, SCSCR);
561 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
562 }
563}
564
565static void sci_stop_tx(struct uart_port *port)
566{
567 unsigned short ctrl;
568
569 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
570 ctrl = serial_port_in(port, SCSCR);
571
572 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
573 ctrl &= ~SCSCR_TDRQE;
574
575 ctrl &= ~SCSCR_TIE;
576
577 serial_port_out(port, SCSCR, ctrl);
578}
579
580static void sci_start_rx(struct uart_port *port)
581{
582 unsigned short ctrl;
583
584 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
585
586 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
587 ctrl &= ~SCSCR_RDRQE;
588
589 serial_port_out(port, SCSCR, ctrl);
590}
591
592static void sci_stop_rx(struct uart_port *port)
593{
594 unsigned short ctrl;
595
596 ctrl = serial_port_in(port, SCSCR);
597
598 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
599 ctrl &= ~SCSCR_RDRQE;
600
601 ctrl &= ~port_rx_irq_mask(port);
602
603 serial_port_out(port, SCSCR, ctrl);
604}
605
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200606static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
607{
608 if (port->type == PORT_SCI) {
609 /* Just store the mask */
610 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200611 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200612 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
613 /* Only clear the status bits we want to clear */
614 serial_port_out(port, SCxSR,
615 serial_port_in(port, SCxSR) & mask);
616 } else {
617 /* Store the mask, clear parity/framing errors */
618 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
619 }
620}
621
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100622#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
623 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900624
625#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900626static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 unsigned short status;
629 int c;
630
Paul Mundte108b2c2006-09-27 16:32:13 +0900631 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900632 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200634 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 continue;
636 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500637 break;
638 } while (1);
639
640 if (!(status & SCxSR_RDxF(port)))
641 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900642
Paul Mundtb12bb292012-03-30 19:50:15 +0900643 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900644
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900645 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900646 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200647 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 return c;
650}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900651#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900653static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 unsigned short status;
656
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900658 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 } while (!(status & SCxSR_TDxE(port)));
660
Paul Mundtb12bb292012-03-30 19:50:15 +0900661 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200662 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100664#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
665 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Paul Mundt61a69762011-06-14 12:40:19 +0900667static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900668{
Paul Mundt61a69762011-06-14 12:40:19 +0900669 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900670
Paul Mundt61a69762011-06-14 12:40:19 +0900671 /*
672 * Use port-specific handler if provided.
673 */
674 if (s->cfg->ops && s->cfg->ops->init_pins) {
675 s->cfg->ops->init_pins(port, cflag);
676 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900677 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200679 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
680 u16 ctrl = serial_port_in(port, SCPCR);
681
682 /* Enable RXD and TXD pin functions */
683 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200684 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200685 /* RTS# is output, driven 1 */
686 ctrl |= SCPCR_RTSC;
687 serial_port_out(port, SCPDR,
688 serial_port_in(port, SCPDR) | SCPDR_RTSD);
689 /* Enable CTS# pin function */
690 ctrl &= ~SCPCR_CTSC;
691 }
692 serial_port_out(port, SCPCR, ctrl);
693 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200694 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800695
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200696 /* RTS# is output, driven 1 */
697 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
698 /* CTS# and SCK are inputs */
699 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
700 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900701 }
Paul Mundtd5701642008-12-16 20:07:27 +0900702}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900704static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900705{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200706 struct sci_port *s = to_sci_port(port);
707 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200708 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900709
710 reg = sci_getreg(port, SCTFDR);
711 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200712 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900713
714 reg = sci_getreg(port, SCFDR);
715 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900716 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900717
Paul Mundtb12bb292012-03-30 19:50:15 +0900718 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900719}
720
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900721static int sci_txroom(struct uart_port *port)
722{
Paul Mundt72b294c2011-06-14 17:38:19 +0900723 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900724}
725
726static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900727{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200728 struct sci_port *s = to_sci_port(port);
729 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200730 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900731
732 reg = sci_getreg(port, SCRFDR);
733 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200734 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900735
736 reg = sci_getreg(port, SCFDR);
737 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200738 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900739
Paul Mundtb12bb292012-03-30 19:50:15 +0900740 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900741}
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743/* ********************************************************************** *
744 * the interrupt related routines *
745 * ********************************************************************** */
746
747static void sci_transmit_chars(struct uart_port *port)
748{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700749 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 unsigned short status;
752 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900753 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Paul Mundtb12bb292012-03-30 19:50:15 +0900755 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900757 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900758 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900759 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900760 else
Paul Mundt8e698612009-06-24 19:44:32 +0900761 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900762 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 return;
764 }
765
Paul Mundt72b294c2011-06-14 17:38:19 +0900766 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768 do {
769 unsigned char c;
770
771 if (port->x_char) {
772 c = port->x_char;
773 port->x_char = 0;
774 } else if (!uart_circ_empty(xmit) && !stopped) {
775 c = xmit->buf[xmit->tail];
776 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
777 } else {
778 break;
779 }
780
Paul Mundtb12bb292012-03-30 19:50:15 +0900781 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
783 port->icount.tx++;
784 } while (--count > 0);
785
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200786 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
788 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
789 uart_write_wakeup(port);
790 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100791 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900793 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900795 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900796 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200797 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Paul Mundt8e698612009-06-24 19:44:32 +0900800 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900801 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 }
803}
804
805/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900806#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900808static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809{
Jiri Slaby227434f2013-01-03 15:53:01 +0100810 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 int i, count, copied = 0;
812 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800813 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Paul Mundtb12bb292012-03-30 19:50:15 +0900815 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 if (!(status & SCxSR_RDxF(port)))
817 return;
818
819 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100821 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
823 /* If for any reason we can't copy more data, we're done! */
824 if (count == 0)
825 break;
826
827 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900828 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200829 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900831 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100832 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900834 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900835 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900836
Paul Mundtb12bb292012-03-30 19:50:15 +0900837 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100838 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 count--; i--;
840 continue;
841 }
842
843 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900844 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800845 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900846 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900847 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900848 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800849 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900850 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900851 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800852 } else
853 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900854
Jiri Slaby92a19f92013-01-03 15:53:03 +0100855 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 }
857 }
858
Paul Mundtb12bb292012-03-30 19:50:15 +0900859 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200860 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 copied += count;
863 port->icount.rx += count;
864 }
865
866 if (copied) {
867 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100868 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900870 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200871 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 }
873}
874
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900875static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876{
877 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900878 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100879 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900880 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100882 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200883 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100884 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900885
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100886 /* overrun error */
887 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
888 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900889
Joe Perches9b971cd2014-03-11 10:10:46 -0700890 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 }
892
Paul Mundte108b2c2006-09-27 16:32:13 +0900893 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200894 /* frame error */
895 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900896
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200897 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
898 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900899
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200900 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 }
902
Paul Mundte108b2c2006-09-27 16:32:13 +0900903 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900905 port->icount.parity++;
906
Jiri Slaby92a19f92013-01-03 15:53:03 +0100907 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900908 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900909
Joe Perches9b971cd2014-03-11 10:10:46 -0700910 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 }
912
Alan Cox33f0f882006-01-09 20:54:13 -0800913 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100914 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
916 return copied;
917}
918
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900919static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900920{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100921 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900922 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200923 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200924 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200925 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900926
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200927 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900928 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900929 return 0;
930
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200931 status = serial_port_in(port, s->params->overrun_reg);
932 if (status & s->params->overrun_mask) {
933 status &= ~s->params->overrun_mask;
934 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900935
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900936 port->icount.overrun++;
937
Jiri Slaby92a19f92013-01-03 15:53:03 +0100938 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100939 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900940
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900941 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900942 copied++;
943 }
944
945 return copied;
946}
947
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900948static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
950 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900951 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100952 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900954 if (uart_handle_break(port))
955 return 0;
956
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200957 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900958 port->icount.brk++;
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100961 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800962 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900963
964 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 }
966
Alan Cox33f0f882006-01-09 20:54:13 -0800967 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100968 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900969
Paul Mundtd830fa42008-12-16 19:29:38 +0900970 copied += sci_handle_fifo_overrun(port);
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 return copied;
973}
974
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200975#ifdef CONFIG_SERIAL_SH_SCI_DMA
976static void sci_dma_tx_complete(void *arg)
977{
978 struct sci_port *s = arg;
979 struct uart_port *port = &s->port;
980 struct circ_buf *xmit = &port->state->xmit;
981 unsigned long flags;
982
983 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
984
985 spin_lock_irqsave(&port->lock, flags);
986
987 xmit->tail += s->tx_dma_len;
988 xmit->tail &= UART_XMIT_SIZE - 1;
989
990 port->icount.tx += s->tx_dma_len;
991
992 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
993 uart_write_wakeup(port);
994
995 if (!uart_circ_empty(xmit)) {
996 s->cookie_tx = 0;
997 schedule_work(&s->work_tx);
998 } else {
999 s->cookie_tx = -EINVAL;
1000 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1001 u16 ctrl = serial_port_in(port, SCSCR);
1002 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1003 }
1004 }
1005
1006 spin_unlock_irqrestore(&port->lock, flags);
1007}
1008
1009/* Locking: called with port lock held */
1010static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1011{
1012 struct uart_port *port = &s->port;
1013 struct tty_port *tport = &port->state->port;
1014 int copied;
1015
1016 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001017 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001018 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001019
1020 port->icount.rx += copied;
1021
1022 return copied;
1023}
1024
1025static int sci_dma_rx_find_active(struct sci_port *s)
1026{
1027 unsigned int i;
1028
1029 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1030 if (s->active_rx == s->cookie_rx[i])
1031 return i;
1032
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001033 return -1;
1034}
1035
1036static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1037{
1038 struct dma_chan *chan = s->chan_rx;
1039 struct uart_port *port = &s->port;
1040 unsigned long flags;
1041
1042 spin_lock_irqsave(&port->lock, flags);
1043 s->chan_rx = NULL;
1044 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1045 spin_unlock_irqrestore(&port->lock, flags);
1046 dmaengine_terminate_all(chan);
1047 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1048 sg_dma_address(&s->sg_rx[0]));
1049 dma_release_channel(chan);
1050 if (enable_pio)
1051 sci_start_rx(port);
1052}
1053
1054static void sci_dma_rx_complete(void *arg)
1055{
1056 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001057 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001058 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001059 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001060 unsigned long flags;
1061 int active, count = 0;
1062
1063 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1064 s->active_rx);
1065
1066 spin_lock_irqsave(&port->lock, flags);
1067
1068 active = sci_dma_rx_find_active(s);
1069 if (active >= 0)
1070 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1071
1072 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1073
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001074 if (count)
1075 tty_flip_buffer_push(&port->state->port);
1076
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001077 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1078 DMA_DEV_TO_MEM,
1079 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1080 if (!desc)
1081 goto fail;
1082
1083 desc->callback = sci_dma_rx_complete;
1084 desc->callback_param = s;
1085 s->cookie_rx[active] = dmaengine_submit(desc);
1086 if (dma_submit_error(s->cookie_rx[active]))
1087 goto fail;
1088
1089 s->active_rx = s->cookie_rx[!active];
1090
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001091 dma_async_issue_pending(chan);
1092
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001093 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001094 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1095 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001096 return;
1097
1098fail:
1099 spin_unlock_irqrestore(&port->lock, flags);
1100 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1101 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001102}
1103
1104static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1105{
1106 struct dma_chan *chan = s->chan_tx;
1107 struct uart_port *port = &s->port;
1108 unsigned long flags;
1109
1110 spin_lock_irqsave(&port->lock, flags);
1111 s->chan_tx = NULL;
1112 s->cookie_tx = -EINVAL;
1113 spin_unlock_irqrestore(&port->lock, flags);
1114 dmaengine_terminate_all(chan);
1115 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1116 DMA_TO_DEVICE);
1117 dma_release_channel(chan);
1118 if (enable_pio)
1119 sci_start_tx(port);
1120}
1121
1122static void sci_submit_rx(struct sci_port *s)
1123{
1124 struct dma_chan *chan = s->chan_rx;
1125 int i;
1126
1127 for (i = 0; i < 2; i++) {
1128 struct scatterlist *sg = &s->sg_rx[i];
1129 struct dma_async_tx_descriptor *desc;
1130
1131 desc = dmaengine_prep_slave_sg(chan,
1132 sg, 1, DMA_DEV_TO_MEM,
1133 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1134 if (!desc)
1135 goto fail;
1136
1137 desc->callback = sci_dma_rx_complete;
1138 desc->callback_param = s;
1139 s->cookie_rx[i] = dmaengine_submit(desc);
1140 if (dma_submit_error(s->cookie_rx[i]))
1141 goto fail;
1142
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001143 }
1144
1145 s->active_rx = s->cookie_rx[0];
1146
1147 dma_async_issue_pending(chan);
1148 return;
1149
1150fail:
1151 if (i)
1152 dmaengine_terminate_all(chan);
1153 for (i = 0; i < 2; i++)
1154 s->cookie_rx[i] = -EINVAL;
1155 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001156 sci_rx_dma_release(s, true);
1157}
1158
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001159static void work_fn_tx(struct work_struct *work)
1160{
1161 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1162 struct dma_async_tx_descriptor *desc;
1163 struct dma_chan *chan = s->chan_tx;
1164 struct uart_port *port = &s->port;
1165 struct circ_buf *xmit = &port->state->xmit;
1166 dma_addr_t buf;
1167
1168 /*
1169 * DMA is idle now.
1170 * Port xmit buffer is already mapped, and it is one page... Just adjust
1171 * offsets and lengths. Since it is a circular buffer, we have to
1172 * transmit till the end, and then the rest. Take the port lock to get a
1173 * consistent xmit buffer state.
1174 */
1175 spin_lock_irq(&port->lock);
1176 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1177 s->tx_dma_len = min_t(unsigned int,
1178 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1179 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1180 spin_unlock_irq(&port->lock);
1181
1182 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1183 DMA_MEM_TO_DEV,
1184 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1185 if (!desc) {
1186 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1187 /* switch to PIO */
1188 sci_tx_dma_release(s, true);
1189 return;
1190 }
1191
1192 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1193 DMA_TO_DEVICE);
1194
1195 spin_lock_irq(&port->lock);
1196 desc->callback = sci_dma_tx_complete;
1197 desc->callback_param = s;
1198 spin_unlock_irq(&port->lock);
1199 s->cookie_tx = dmaengine_submit(desc);
1200 if (dma_submit_error(s->cookie_tx)) {
1201 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1202 /* switch to PIO */
1203 sci_tx_dma_release(s, true);
1204 return;
1205 }
1206
1207 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1208 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1209
1210 dma_async_issue_pending(chan);
1211}
1212
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001213static void rx_timer_fn(unsigned long arg)
1214{
1215 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001216 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001217 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001218 struct dma_tx_state state;
1219 enum dma_status status;
1220 unsigned long flags;
1221 unsigned int read;
1222 int active, count;
1223 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001224
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001225 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001226
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001227 spin_lock_irqsave(&port->lock, flags);
1228
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001229 active = sci_dma_rx_find_active(s);
1230 if (active < 0) {
1231 spin_unlock_irqrestore(&port->lock, flags);
1232 return;
1233 }
1234
1235 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001236 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001237 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001238 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1239 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001240
1241 /* Let packet complete handler take care of the packet */
1242 return;
1243 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001244
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001245 dmaengine_pause(chan);
1246
1247 /*
1248 * sometimes DMA transfer doesn't stop even if it is stopped and
1249 * data keeps on coming until transaction is complete so check
1250 * for DMA_COMPLETE again
1251 * Let packet complete handler take care of the packet
1252 */
1253 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1254 if (status == DMA_COMPLETE) {
1255 spin_unlock_irqrestore(&port->lock, flags);
1256 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1257 return;
1258 }
1259
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001260 /* Handle incomplete DMA receive */
1261 dmaengine_terminate_all(s->chan_rx);
1262 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001263
1264 if (read) {
1265 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1266 if (count)
1267 tty_flip_buffer_push(&port->state->port);
1268 }
1269
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001270 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1271 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001272
1273 /* Direct new serial port interrupts back to CPU */
1274 scr = serial_port_in(port, SCSCR);
1275 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1276 scr &= ~SCSCR_RDRQE;
1277 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1278 }
1279 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1280
1281 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001282}
1283
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001284static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001285 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001286{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001287 struct dma_chan *chan;
1288 struct dma_slave_config cfg;
1289 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001290
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001291 chan = dma_request_slave_channel(port->dev,
1292 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001293 if (!chan) {
1294 dev_warn(port->dev,
1295 "dma_request_slave_channel_compat failed\n");
1296 return NULL;
1297 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001298
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001299 memset(&cfg, 0, sizeof(cfg));
1300 cfg.direction = dir;
1301 if (dir == DMA_MEM_TO_DEV) {
1302 cfg.dst_addr = port->mapbase +
1303 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1304 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1305 } else {
1306 cfg.src_addr = port->mapbase +
1307 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1308 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1309 }
1310
1311 ret = dmaengine_slave_config(chan, &cfg);
1312 if (ret) {
1313 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1314 dma_release_channel(chan);
1315 return NULL;
1316 }
1317
1318 return chan;
1319}
1320
1321static void sci_request_dma(struct uart_port *port)
1322{
1323 struct sci_port *s = to_sci_port(port);
1324 struct dma_chan *chan;
1325
1326 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1327
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001328 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001329 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001330
1331 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001332 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001333 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1334 if (chan) {
1335 s->chan_tx = chan;
1336 /* UART circular tx buffer is an aligned page. */
1337 s->tx_dma_addr = dma_map_single(chan->device->dev,
1338 port->state->xmit.buf,
1339 UART_XMIT_SIZE,
1340 DMA_TO_DEVICE);
1341 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1342 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1343 dma_release_channel(chan);
1344 s->chan_tx = NULL;
1345 } else {
1346 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1347 __func__, UART_XMIT_SIZE,
1348 port->state->xmit.buf, &s->tx_dma_addr);
1349 }
1350
1351 INIT_WORK(&s->work_tx, work_fn_tx);
1352 }
1353
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001354 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001355 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1356 if (chan) {
1357 unsigned int i;
1358 dma_addr_t dma;
1359 void *buf;
1360
1361 s->chan_rx = chan;
1362
1363 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1364 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1365 &dma, GFP_KERNEL);
1366 if (!buf) {
1367 dev_warn(port->dev,
1368 "Failed to allocate Rx dma buffer, using PIO\n");
1369 dma_release_channel(chan);
1370 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001371 return;
1372 }
1373
1374 for (i = 0; i < 2; i++) {
1375 struct scatterlist *sg = &s->sg_rx[i];
1376
1377 sg_init_table(sg, 1);
1378 s->rx_buf[i] = buf;
1379 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001380 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001381
1382 buf += s->buf_len_rx;
1383 dma += s->buf_len_rx;
1384 }
1385
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001386 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1387
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001388 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1389 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001390 }
1391}
1392
1393static void sci_free_dma(struct uart_port *port)
1394{
1395 struct sci_port *s = to_sci_port(port);
1396
1397 if (s->chan_tx)
1398 sci_tx_dma_release(s, false);
1399 if (s->chan_rx)
1400 sci_rx_dma_release(s, false);
1401}
1402#else
1403static inline void sci_request_dma(struct uart_port *port)
1404{
1405}
1406
1407static inline void sci_free_dma(struct uart_port *port)
1408{
1409}
1410#endif
1411
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001412static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001414#ifdef CONFIG_SERIAL_SH_SCI_DMA
1415 struct uart_port *port = ptr;
1416 struct sci_port *s = to_sci_port(port);
1417
1418 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001419 u16 scr = serial_port_in(port, SCSCR);
1420 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001421
1422 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001423 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001424 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001425 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001426 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001427 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001428 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001429 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001430 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001431 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001432 serial_port_out(port, SCxSR,
1433 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001434 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1435 jiffies, s->rx_timeout);
1436 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001437
1438 return IRQ_HANDLED;
1439 }
1440#endif
1441
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 /* I think sci_receive_chars has to be called irrespective
1443 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1444 * to be disabled?
1445 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001446 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
1448 return IRQ_HANDLED;
1449}
1450
David Howells7d12e782006-10-05 14:55:46 +01001451static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452{
1453 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001454 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Stuart Menefyfd78a762009-07-29 23:01:24 +09001456 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001458 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 return IRQ_HANDLED;
1461}
1462
David Howells7d12e782006-10-05 14:55:46 +01001463static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464{
1465 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001466 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
1468 /* Handle errors */
1469 if (port->type == PORT_SCI) {
1470 if (sci_handle_errors(port)) {
1471 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001472 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001473 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 }
1475 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001476 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001477 if (!s->chan_rx)
1478 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 }
1480
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001481 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
1483 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001484 if (!s->chan_tx)
1485 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
1487 return IRQ_HANDLED;
1488}
1489
David Howells7d12e782006-10-05 14:55:46 +01001490static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491{
1492 struct uart_port *port = ptr;
1493
1494 /* Handle BREAKs */
1495 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001496 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497
1498 return IRQ_HANDLED;
1499}
1500
David Howells7d12e782006-10-05 14:55:46 +01001501static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001503 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001504 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001505 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001506 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Paul Mundtb12bb292012-03-30 19:50:15 +09001508 ssr_status = serial_port_in(port, SCxSR);
1509 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001510 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001511 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001512 else if (sci_getreg(port, s->params->overrun_reg)->size)
1513 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001514
Paul Mundtf43dc232011-01-13 15:06:28 +09001515 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
1517 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001518 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001519 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001520 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001521
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001522 /*
1523 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1524 * DR flags
1525 */
1526 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001527 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001528 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001529
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001531 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001532 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001533
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001535 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001536 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001538 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001539 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001540 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001541 ret = IRQ_HANDLED;
1542 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001543
Michael Trimarchia8884e32008-10-31 16:10:23 +09001544 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545}
1546
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001547static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001548 const char *desc;
1549 irq_handler_t handler;
1550} sci_irq_desc[] = {
1551 /*
1552 * Split out handlers, the default case.
1553 */
1554 [SCIx_ERI_IRQ] = {
1555 .desc = "rx err",
1556 .handler = sci_er_interrupt,
1557 },
1558
1559 [SCIx_RXI_IRQ] = {
1560 .desc = "rx full",
1561 .handler = sci_rx_interrupt,
1562 },
1563
1564 [SCIx_TXI_IRQ] = {
1565 .desc = "tx empty",
1566 .handler = sci_tx_interrupt,
1567 },
1568
1569 [SCIx_BRI_IRQ] = {
1570 .desc = "break",
1571 .handler = sci_br_interrupt,
1572 },
1573
1574 /*
1575 * Special muxed handler.
1576 */
1577 [SCIx_MUX_IRQ] = {
1578 .desc = "mux",
1579 .handler = sci_mpxed_interrupt,
1580 },
1581};
1582
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583static int sci_request_irq(struct sci_port *port)
1584{
Paul Mundt9174fc82011-06-28 15:25:36 +09001585 struct uart_port *up = &port->port;
1586 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Paul Mundt9174fc82011-06-28 15:25:36 +09001588 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001589 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001590 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001591
Paul Mundt9174fc82011-06-28 15:25:36 +09001592 if (SCIx_IRQ_IS_MUXED(port)) {
1593 i = SCIx_MUX_IRQ;
1594 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001595 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001596 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001597
Paul Mundt0e8963d2012-05-18 18:21:06 +09001598 /*
1599 * Certain port types won't support all of the
1600 * available interrupt sources.
1601 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001602 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001603 continue;
1604 }
1605
Paul Mundt9174fc82011-06-28 15:25:36 +09001606 desc = sci_irq_desc + i;
1607 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1608 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001609 if (!port->irqstr[j]) {
1610 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001611 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001612 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001613
Paul Mundt9174fc82011-06-28 15:25:36 +09001614 ret = request_irq(irq, desc->handler, up->irqflags,
1615 port->irqstr[j], port);
1616 if (unlikely(ret)) {
1617 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1618 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 }
1620 }
1621
1622 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001623
1624out_noirq:
1625 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001626 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001627
1628out_nomem:
1629 while (--j >= 0)
1630 kfree(port->irqstr[j]);
1631
1632 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633}
1634
1635static void sci_free_irq(struct sci_port *port)
1636{
1637 int i;
1638
Paul Mundt9174fc82011-06-28 15:25:36 +09001639 /*
1640 * Intentionally in reverse order so we iterate over the muxed
1641 * IRQ first.
1642 */
1643 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001644 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001645
1646 /*
1647 * Certain port types won't support all of the available
1648 * interrupt sources.
1649 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001650 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001651 continue;
1652
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001653 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001654 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
Paul Mundt9174fc82011-06-28 15:25:36 +09001656 if (SCIx_IRQ_IS_MUXED(port)) {
1657 /* If there's only one IRQ, we're done. */
1658 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 }
1660 }
1661}
1662
1663static unsigned int sci_tx_empty(struct uart_port *port)
1664{
Paul Mundtb12bb292012-03-30 19:50:15 +09001665 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001666 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001667
1668 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669}
1670
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001671static void sci_set_rts(struct uart_port *port, bool state)
1672{
1673 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1674 u16 data = serial_port_in(port, SCPDR);
1675
1676 /* Active low */
1677 if (state)
1678 data &= ~SCPDR_RTSD;
1679 else
1680 data |= SCPDR_RTSD;
1681 serial_port_out(port, SCPDR, data);
1682
1683 /* RTS# is output */
1684 serial_port_out(port, SCPCR,
1685 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1686 } else if (sci_getreg(port, SCSPTR)->size) {
1687 u16 ctrl = serial_port_in(port, SCSPTR);
1688
1689 /* Active low */
1690 if (state)
1691 ctrl &= ~SCSPTR_RTSDT;
1692 else
1693 ctrl |= SCSPTR_RTSDT;
1694 serial_port_out(port, SCSPTR, ctrl);
1695 }
1696}
1697
1698static bool sci_get_cts(struct uart_port *port)
1699{
1700 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1701 /* Active low */
1702 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1703 } else if (sci_getreg(port, SCSPTR)->size) {
1704 /* Active low */
1705 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1706 }
1707
1708 return true;
1709}
1710
Paul Mundtcdf7c422011-11-24 20:18:32 +09001711/*
1712 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1713 * CTS/RTS is supported in hardware by at least one port and controlled
1714 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1715 * handled via the ->init_pins() op, which is a bit of a one-way street,
1716 * lacking any ability to defer pin control -- this will later be
1717 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001718 *
1719 * Other modes (such as loopback) are supported generically on certain
1720 * port types, but not others. For these it's sufficient to test for the
1721 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001722 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1724{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001725 struct sci_port *s = to_sci_port(port);
1726
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001727 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001728 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001729
1730 /*
1731 * Standard loopback mode for SCFCR ports.
1732 */
1733 reg = sci_getreg(port, SCFCR);
1734 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001735 serial_port_out(port, SCFCR,
1736 serial_port_in(port, SCFCR) |
1737 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001738 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001739
1740 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001741
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001742 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001743 return;
1744
1745 if (!(mctrl & TIOCM_RTS)) {
1746 /* Disable Auto RTS */
1747 serial_port_out(port, SCFCR,
1748 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1749
1750 /* Clear RTS */
1751 sci_set_rts(port, 0);
1752 } else if (s->autorts) {
1753 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1754 /* Enable RTS# pin function */
1755 serial_port_out(port, SCPCR,
1756 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1757 }
1758
1759 /* Enable Auto RTS */
1760 serial_port_out(port, SCFCR,
1761 serial_port_in(port, SCFCR) | SCFCR_MCE);
1762 } else {
1763 /* Set RTS */
1764 sci_set_rts(port, 1);
1765 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766}
1767
1768static unsigned int sci_get_mctrl(struct uart_port *port)
1769{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001770 struct sci_port *s = to_sci_port(port);
1771 struct mctrl_gpios *gpios = s->gpios;
1772 unsigned int mctrl = 0;
1773
1774 mctrl_gpio_get(gpios, &mctrl);
1775
Paul Mundtcdf7c422011-11-24 20:18:32 +09001776 /*
1777 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001778 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001779 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001780 if (s->autorts) {
1781 if (sci_get_cts(port))
1782 mctrl |= TIOCM_CTS;
1783 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001784 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001785 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001786 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1787 mctrl |= TIOCM_DSR;
1788 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1789 mctrl |= TIOCM_CAR;
1790
1791 return mctrl;
1792}
1793
1794static void sci_enable_ms(struct uart_port *port)
1795{
1796 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797}
1798
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799static void sci_break_ctl(struct uart_port *port, int break_state)
1800{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001801 unsigned short scscr, scsptr;
1802
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001803 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001804 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001805 /*
1806 * Not supported by hardware. Most parts couple break and rx
1807 * interrupts together, with break detection always enabled.
1808 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001809 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001810 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001811
1812 scsptr = serial_port_in(port, SCSPTR);
1813 scscr = serial_port_in(port, SCSCR);
1814
1815 if (break_state == -1) {
1816 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1817 scscr &= ~SCSCR_TE;
1818 } else {
1819 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1820 scscr |= SCSCR_TE;
1821 }
1822
1823 serial_port_out(port, SCSPTR, scsptr);
1824 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825}
1826
1827static int sci_startup(struct uart_port *port)
1828{
Magnus Damma5660ad2009-01-21 15:14:38 +00001829 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001830 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001832 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1833
Paul Mundt073e84c2011-01-19 17:30:53 +09001834 ret = sci_request_irq(s);
1835 if (unlikely(ret < 0))
1836 return ret;
1837
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001838 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001839
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 return 0;
1841}
1842
1843static void sci_shutdown(struct uart_port *port)
1844{
Magnus Damma5660ad2009-01-21 15:14:38 +00001845 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001846 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001847 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001849 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1850
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001851 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001852 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1853
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001854 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001856 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001857 /* Stop RX and TX, disable related interrupts, keep clock source */
1858 scr = serial_port_in(port, SCSCR);
1859 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001860 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001861
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001862#ifdef CONFIG_SERIAL_SH_SCI_DMA
1863 if (s->chan_rx) {
1864 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1865 port->line);
1866 del_timer_sync(&s->rx_timer);
1867 }
1868#endif
1869
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001870 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872}
1873
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001874static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1875 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001876{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001877 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001878 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001879 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001880
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001881 if (s->port.type != PORT_HSCIF)
1882 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001883
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001884 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001885 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1886 if (abs(err) >= abs(min_err))
1887 continue;
1888
1889 min_err = err;
1890 *srr = sr - 1;
1891
1892 if (!err)
1893 break;
1894 }
1895
1896 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1897 *srr + 1);
1898 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001899}
1900
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001901static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1902 unsigned long freq, unsigned int *dlr,
1903 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001904{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001905 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001906 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001907
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001908 if (s->port.type != PORT_HSCIF)
1909 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001910
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001911 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001912 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1913 dl = clamp(dl, 1U, 65535U);
1914
1915 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1916 if (abs(err) >= abs(min_err))
1917 continue;
1918
1919 min_err = err;
1920 *dlr = dl;
1921 *srr = sr - 1;
1922
1923 if (!err)
1924 break;
1925 }
1926
1927 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1928 min_err, *dlr, *srr + 1);
1929 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001930}
1931
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001932/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001933static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
1934 unsigned int *brr, unsigned int *srr,
1935 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02001936{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001937 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001938 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001939 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001940
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001941 if (s->port.type != PORT_HSCIF)
1942 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001943
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001944 /*
1945 * Find the combination of sample rate and clock select with the
1946 * smallest deviation from the desired baud rate.
1947 * Prefer high sample rates to maximise the receive margin.
1948 *
1949 * M: Receive margin (%)
1950 * N: Ratio of bit rate to clock (N = sampling rate)
1951 * D: Clock duty (D = 0 to 1.0)
1952 * L: Frame length (L = 9 to 12)
1953 * F: Absolute value of clock frequency deviation
1954 *
1955 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
1956 * (|D - 0.5| / N * (1 + F))|
1957 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
1958 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001959 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02001960 for (c = 0; c <= 3; c++) {
1961 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001962 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001963
1964 /*
1965 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001966 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001967 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01001968 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001969 *
1970 * Watch out for overflow when calculating the desired
1971 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001972 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01001973 if (bps > UINT_MAX / prediv)
1974 break;
1975
1976 scrate = prediv * bps;
1977 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01001978 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001979
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01001980 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001981 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001982 continue;
1983
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001984 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01001985 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001986 *srr = sr - 1;
1987 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001988
1989 if (!err)
1990 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001991 }
1992 }
1993
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001994found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01001995 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
1996 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001997 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001998}
1999
Magnus Damm1ba76222011-08-03 03:47:36 +00002000static void sci_reset(struct uart_port *port)
2001{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002002 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002003 unsigned int status;
2004
2005 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002006 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002007 } while (!(status & SCxSR_TEND(port)));
2008
Paul Mundtb12bb292012-03-30 19:50:15 +09002009 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002010
Paul Mundt0979e0e2011-11-24 18:35:49 +09002011 reg = sci_getreg(port, SCFCR);
2012 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002013 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002014
2015 sci_clear_SCxSR(port,
2016 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2017 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002018 if (sci_getreg(port, SCLSR)->size) {
2019 status = serial_port_in(port, SCLSR);
2020 status &= ~(SCLSR_TO | SCLSR_ORER);
2021 serial_port_out(port, SCLSR, status);
2022 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002023}
2024
Alan Cox606d0992006-12-08 02:38:45 -08002025static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2026 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002028 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002029 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2030 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002031 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002032 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002033 int min_err = INT_MAX, err;
2034 unsigned long max_freq = 0;
2035 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002037 if ((termios->c_cflag & CSIZE) == CS7)
2038 smr_val |= SCSMR_CHR;
2039 if (termios->c_cflag & PARENB)
2040 smr_val |= SCSMR_PE;
2041 if (termios->c_cflag & PARODD)
2042 smr_val |= SCSMR_PE | SCSMR_ODD;
2043 if (termios->c_cflag & CSTOPB)
2044 smr_val |= SCSMR_STOP;
2045
Magnus Damm154280f2009-12-22 03:37:28 +00002046 /*
2047 * earlyprintk comes here early on with port->uartclk set to zero.
2048 * the clock framework is not up and running at this point so here
2049 * we assume that 115200 is the maximum baud rate. please note that
2050 * the baud rate is not programmed during earlyprintk - it is assumed
2051 * that the previous boot loader has enabled required clocks and
2052 * setup the baud rate generator hardware for us already.
2053 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002054 if (!port->uartclk) {
2055 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2056 goto done;
2057 }
Magnus Damm154280f2009-12-22 03:37:28 +00002058
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002059 for (i = 0; i < SCI_NUM_CLKS; i++)
2060 max_freq = max(max_freq, s->clk_rates[i]);
2061
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002062 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002063 if (!baud)
2064 goto done;
2065
2066 /*
2067 * There can be multiple sources for the sampling clock. Find the one
2068 * that gives us the smallest deviation from the desired baud rate.
2069 */
2070
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002071 /* Optional Undivided External Clock */
2072 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2073 port->type != PORT_SCIFB) {
2074 err = sci_sck_calc(s, baud, &srr1);
2075 if (abs(err) < abs(min_err)) {
2076 best_clk = SCI_SCK;
2077 scr_val = SCSCR_CKE1;
2078 sccks = SCCKS_CKS;
2079 min_err = err;
2080 srr = srr1;
2081 if (!err)
2082 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002083 }
2084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002086 /* Optional BRG Frequency Divided External Clock */
2087 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2088 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2089 &srr1);
2090 if (abs(err) < abs(min_err)) {
2091 best_clk = SCI_SCIF_CLK;
2092 scr_val = SCSCR_CKE1;
2093 sccks = 0;
2094 min_err = err;
2095 dl = dl1;
2096 srr = srr1;
2097 if (!err)
2098 goto done;
2099 }
2100 }
2101
2102 /* Optional BRG Frequency Divided Internal Clock */
2103 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2104 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2105 &srr1);
2106 if (abs(err) < abs(min_err)) {
2107 best_clk = SCI_BRG_INT;
2108 scr_val = SCSCR_CKE1;
2109 sccks = SCCKS_XIN;
2110 min_err = err;
2111 dl = dl1;
2112 srr = srr1;
2113 if (!min_err)
2114 goto done;
2115 }
2116 }
2117
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002118 /* Divided Functional Clock using standard Bit Rate Register */
2119 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2120 if (abs(err) < abs(min_err)) {
2121 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002122 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002123 min_err = err;
2124 brr = brr1;
2125 srr = srr1;
2126 cks = cks1;
2127 }
2128
2129done:
2130 if (best_clk >= 0)
2131 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2132 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
Paul Mundt23241d42011-06-28 13:55:31 +09002134 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002135
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002136 /*
2137 * Program the optional External Baud Rate Generator (BRG) first.
2138 * It controls the mux to select (H)SCK or frequency divided clock.
2139 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002140 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2141 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002142 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002143 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002144
Magnus Damm1ba76222011-08-03 03:47:36 +00002145 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002146
Paul Mundte108b2c2006-09-27 16:32:13 +09002147 uart_update_timeout(port, termios->c_cflag, baud);
2148
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002149 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002150 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2151 switch (srr + 1) {
2152 case 5: smr_val |= SCSMR_SRC_5; break;
2153 case 7: smr_val |= SCSMR_SRC_7; break;
2154 case 11: smr_val |= SCSMR_SRC_11; break;
2155 case 13: smr_val |= SCSMR_SRC_13; break;
2156 case 16: smr_val |= SCSMR_SRC_16; break;
2157 case 17: smr_val |= SCSMR_SRC_17; break;
2158 case 19: smr_val |= SCSMR_SRC_19; break;
2159 case 27: smr_val |= SCSMR_SRC_27; break;
2160 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002161 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002162 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002163 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2164 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002165 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002166 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002167 serial_port_out(port, SCBRR, brr);
2168 if (sci_getreg(port, HSSRR)->size)
2169 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2170
2171 /* Wait one bit interval */
2172 udelay((1000000 + (baud - 1)) / baud);
2173 } else {
2174 /* Don't touch the bit rate configuration */
2175 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002176 smr_val |= serial_port_in(port, SCSMR) &
2177 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002178 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2179 serial_port_out(port, SCSCR, scr_val);
2180 serial_port_out(port, SCSMR, smr_val);
2181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182
Paul Mundtd5701642008-12-16 20:07:27 +09002183 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002184
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002185 port->status &= ~UPSTAT_AUTOCTS;
2186 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002187 reg = sci_getreg(port, SCFCR);
2188 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002189 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002190
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002191 if ((port->flags & UPF_HARD_FLOW) &&
2192 (termios->c_cflag & CRTSCTS)) {
2193 /* There is no CTS interrupt to restart the hardware */
2194 port->status |= UPSTAT_AUTOCTS;
2195 /* MCE is enabled when RTS is raised */
2196 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002197 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002198
2199 /*
2200 * As we've done a sci_reset() above, ensure we don't
2201 * interfere with the FIFOs while toggling MCE. As the
2202 * reset values could still be set, simply mask them out.
2203 */
2204 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2205
Paul Mundtb12bb292012-03-30 19:50:15 +09002206 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002207 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002208
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002209 scr_val |= SCSCR_RE | SCSCR_TE |
2210 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002211 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2212 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002213 if ((srr + 1 == 5) &&
2214 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2215 /*
2216 * In asynchronous mode, when the sampling rate is 1/5, first
2217 * received data may become invalid on some SCIFA and SCIFB.
2218 * To avoid this problem wait more than 1 serial data time (1
2219 * bit time x serial data number) after setting SCSCR.RE = 1.
2220 */
2221 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2222 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002224#ifdef CONFIG_SERIAL_SH_SCI_DMA
2225 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002226 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002227 * See serial_core.c::uart_update_timeout().
2228 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2229 * function calculates 1 jiffie for the data plus 5 jiffies for the
2230 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2231 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2232 * value obtained by this formula is too small. Therefore, if the value
2233 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002234 */
2235 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002236 unsigned int bits;
2237
2238 /* byte size and parity */
2239 switch (termios->c_cflag & CSIZE) {
2240 case CS5:
2241 bits = 7;
2242 break;
2243 case CS6:
2244 bits = 8;
2245 break;
2246 case CS7:
2247 bits = 9;
2248 break;
2249 default:
2250 bits = 10;
2251 break;
2252 }
2253
2254 if (termios->c_cflag & CSTOPB)
2255 bits++;
2256 if (termios->c_cflag & PARENB)
2257 bits++;
2258 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2259 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002260 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002261 s->rx_timeout * 1000 / HZ, port->timeout);
2262 if (s->rx_timeout < msecs_to_jiffies(20))
2263 s->rx_timeout = msecs_to_jiffies(20);
2264 }
2265#endif
2266
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002268 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002269
Paul Mundt23241d42011-06-28 13:55:31 +09002270 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002271
2272 if (UART_ENABLE_MS(port, termios->c_cflag))
2273 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274}
2275
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002276static void sci_pm(struct uart_port *port, unsigned int state,
2277 unsigned int oldstate)
2278{
2279 struct sci_port *sci_port = to_sci_port(port);
2280
2281 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002282 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002283 sci_port_disable(sci_port);
2284 break;
2285 default:
2286 sci_port_enable(sci_port);
2287 break;
2288 }
2289}
2290
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291static const char *sci_type(struct uart_port *port)
2292{
2293 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002294 case PORT_IRDA:
2295 return "irda";
2296 case PORT_SCI:
2297 return "sci";
2298 case PORT_SCIF:
2299 return "scif";
2300 case PORT_SCIFA:
2301 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002302 case PORT_SCIFB:
2303 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002304 case PORT_HSCIF:
2305 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 }
2307
Paul Mundtfa439722008-09-04 18:53:58 +09002308 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309}
2310
Paul Mundtf6e94952011-01-21 15:25:36 +09002311static int sci_remap_port(struct uart_port *port)
2312{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002313 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002314
2315 /*
2316 * Nothing to do if there's already an established membase.
2317 */
2318 if (port->membase)
2319 return 0;
2320
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002321 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002322 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002323 if (unlikely(!port->membase)) {
2324 dev_err(port->dev, "can't remap port#%d\n", port->line);
2325 return -ENXIO;
2326 }
2327 } else {
2328 /*
2329 * For the simple (and majority of) cases where we don't
2330 * need to do any remapping, just cast the cookie
2331 * directly.
2332 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002333 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002334 }
2335
2336 return 0;
2337}
2338
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339static void sci_release_port(struct uart_port *port)
2340{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002341 struct sci_port *sport = to_sci_port(port);
2342
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002343 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002344 iounmap(port->membase);
2345 port->membase = NULL;
2346 }
2347
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002348 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349}
2350
2351static int sci_request_port(struct uart_port *port)
2352{
Paul Mundte2651642011-01-20 21:24:03 +09002353 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002354 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002355 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002357 res = request_mem_region(port->mapbase, sport->reg_size,
2358 dev_name(port->dev));
2359 if (unlikely(res == NULL)) {
2360 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002361 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363
Paul Mundtf6e94952011-01-21 15:25:36 +09002364 ret = sci_remap_port(port);
2365 if (unlikely(ret != 0)) {
2366 release_resource(res);
2367 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002368 }
Paul Mundte2651642011-01-20 21:24:03 +09002369
2370 return 0;
2371}
2372
2373static void sci_config_port(struct uart_port *port, int flags)
2374{
2375 if (flags & UART_CONFIG_TYPE) {
2376 struct sci_port *sport = to_sci_port(port);
2377
2378 port->type = sport->cfg->type;
2379 sci_request_port(port);
2380 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381}
2382
2383static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2384{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385 if (ser->baud_base < 2400)
2386 /* No paper tape reader for Mitch.. */
2387 return -EINVAL;
2388
2389 return 0;
2390}
2391
Julia Lawall069a47e2016-09-01 19:51:35 +02002392static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 .tx_empty = sci_tx_empty,
2394 .set_mctrl = sci_set_mctrl,
2395 .get_mctrl = sci_get_mctrl,
2396 .start_tx = sci_start_tx,
2397 .stop_tx = sci_stop_tx,
2398 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002399 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 .break_ctl = sci_break_ctl,
2401 .startup = sci_startup,
2402 .shutdown = sci_shutdown,
2403 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002404 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405 .type = sci_type,
2406 .release_port = sci_release_port,
2407 .request_port = sci_request_port,
2408 .config_port = sci_config_port,
2409 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002410#ifdef CONFIG_CONSOLE_POLL
2411 .poll_get_char = sci_poll_get_char,
2412 .poll_put_char = sci_poll_put_char,
2413#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414};
2415
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002416static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2417{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002418 const char *clk_names[] = {
2419 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002420 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002421 [SCI_BRG_INT] = "brg_int",
2422 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002423 };
2424 struct clk *clk;
2425 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002426
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002427 if (sci_port->cfg->type == PORT_HSCIF)
2428 clk_names[SCI_SCK] = "hsck";
2429
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002430 for (i = 0; i < SCI_NUM_CLKS; i++) {
2431 clk = devm_clk_get(dev, clk_names[i]);
2432 if (PTR_ERR(clk) == -EPROBE_DEFER)
2433 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002434
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002435 if (IS_ERR(clk) && i == SCI_FCK) {
2436 /*
2437 * "fck" used to be called "sci_ick", and we need to
2438 * maintain DT backward compatibility.
2439 */
2440 clk = devm_clk_get(dev, "sci_ick");
2441 if (PTR_ERR(clk) == -EPROBE_DEFER)
2442 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002443
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002444 if (!IS_ERR(clk))
2445 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002446
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002447 /*
2448 * Not all SH platforms declare a clock lookup entry
2449 * for SCI devices, in which case we need to get the
2450 * global "peripheral_clk" clock.
2451 */
2452 clk = devm_clk_get(dev, "peripheral_clk");
2453 if (!IS_ERR(clk))
2454 goto found;
2455
2456 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2457 PTR_ERR(clk));
2458 return PTR_ERR(clk);
2459 }
2460
2461found:
2462 if (IS_ERR(clk))
2463 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2464 PTR_ERR(clk));
2465 else
2466 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2467 clk, clk);
2468 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2469 }
2470 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002471}
2472
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002473static const struct sci_port_params *
2474sci_probe_regmap(const struct plat_sci_port *cfg)
2475{
2476 unsigned int regtype;
2477
2478 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2479 return &sci_port_params[cfg->regtype];
2480
2481 switch (cfg->type) {
2482 case PORT_SCI:
2483 regtype = SCIx_SCI_REGTYPE;
2484 break;
2485 case PORT_IRDA:
2486 regtype = SCIx_IRDA_REGTYPE;
2487 break;
2488 case PORT_SCIFA:
2489 regtype = SCIx_SCIFA_REGTYPE;
2490 break;
2491 case PORT_SCIFB:
2492 regtype = SCIx_SCIFB_REGTYPE;
2493 break;
2494 case PORT_SCIF:
2495 /*
2496 * The SH-4 is a bit of a misnomer here, although that's
2497 * where this particular port layout originated. This
2498 * configuration (or some slight variation thereof)
2499 * remains the dominant model for all SCIFs.
2500 */
2501 regtype = SCIx_SH4_SCIF_REGTYPE;
2502 break;
2503 case PORT_HSCIF:
2504 regtype = SCIx_HSCIF_REGTYPE;
2505 break;
2506 default:
2507 pr_err("Can't probe register map for given port\n");
2508 return NULL;
2509 }
2510
2511 return &sci_port_params[regtype];
2512}
2513
Bill Pemberton9671f092012-11-19 13:21:50 -05002514static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002515 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002516 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002517{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002518 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002519 const struct resource *res;
2520 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002521 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002522
Paul Mundt50f09592011-12-02 20:09:48 +09002523 sci_port->cfg = p;
2524
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002525 port->ops = &sci_uart_ops;
2526 port->iotype = UPIO_MEM;
2527 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002528
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002529 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2530 if (res == NULL)
2531 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002532
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002533 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002534 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002535
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002536 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2537 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002538
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002539 /* The SCI generates several interrupts. They can be muxed together or
2540 * connected to different interrupt lines. In the muxed case only one
2541 * interrupt resource is specified. In the non-muxed case three or four
2542 * interrupt resources are specified, as the BRI interrupt is optional.
2543 */
2544 if (sci_port->irqs[0] < 0)
2545 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002546
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002547 if (sci_port->irqs[1] < 0) {
2548 sci_port->irqs[1] = sci_port->irqs[0];
2549 sci_port->irqs[2] = sci_port->irqs[0];
2550 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002551 }
2552
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002553 sci_port->params = sci_probe_regmap(p);
2554 if (unlikely(sci_port->params == NULL))
2555 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002556
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002557 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2558 * match the SoC datasheet, this should be investigated. Let platform
2559 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002560 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002561 sci_port->sampling_rate_mask = p->sampling_rate
2562 ? SCI_SR(p->sampling_rate)
2563 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002564
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002565 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002566 ret = sci_init_clocks(sci_port, &dev->dev);
2567 if (ret < 0)
2568 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002569
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002570 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002571
2572 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002573 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002574
Paul Mundtce6738b2011-01-19 15:24:40 +09002575 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002576 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002577 port->regshift = p->regshift;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002578 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002579
2580 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002581 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002582 * for the multi-IRQ ports, which is where we are primarily
2583 * concerned with the shutdown path synchronization.
2584 *
2585 * For the muxed case there's nothing more to do.
2586 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002587 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002588 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002589
Paul Mundt61a69762011-06-14 12:40:19 +09002590 port->serial_in = sci_serial_in;
2591 port->serial_out = sci_serial_out;
2592
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002593 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002594}
2595
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002596static void sci_cleanup_single(struct sci_port *port)
2597{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002598 pm_runtime_disable(port->port.dev);
2599}
2600
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002601#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2602 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002603static void serial_console_putchar(struct uart_port *port, int ch)
2604{
2605 sci_poll_put_char(port, ch);
2606}
2607
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608/*
2609 * Print a string to the serial port trying not to disturb
2610 * any possible real use of the port...
2611 */
2612static void serial_console_write(struct console *co, const char *s,
2613 unsigned count)
2614{
Paul Mundt906b17d2011-01-21 16:19:53 +09002615 struct sci_port *sci_port = &sci_ports[co->index];
2616 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002617 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002618 unsigned long flags;
2619 int locked = 1;
2620
2621 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002622#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002623 if (port->sysrq)
2624 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002625 else
2626#endif
2627 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002628 locked = spin_trylock(&port->lock);
2629 else
2630 spin_lock(&port->lock);
2631
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002632 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002633 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002634 ctrl_temp = SCSCR_RE | SCSCR_TE |
2635 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002636 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2637 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002638
Magnus Damm501b8252009-01-21 15:14:30 +00002639 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002640
2641 /* wait until fifo is empty and last bit has been transmitted */
2642 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002643 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002644 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002645
2646 /* restore the SCSCR */
2647 serial_port_out(port, SCSCR, ctrl);
2648
2649 if (locked)
2650 spin_unlock(&port->lock);
2651 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652}
2653
Bill Pemberton9671f092012-11-19 13:21:50 -05002654static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002656 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657 struct uart_port *port;
2658 int baud = 115200;
2659 int bits = 8;
2660 int parity = 'n';
2661 int flow = 'n';
2662 int ret;
2663
Paul Mundte108b2c2006-09-27 16:32:13 +09002664 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002665 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002666 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002667 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002668 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002669
Paul Mundt906b17d2011-01-21 16:19:53 +09002670 sci_port = &sci_ports[co->index];
2671 port = &sci_port->port;
2672
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002673 /*
2674 * Refuse to handle uninitialized ports.
2675 */
2676 if (!port->ops)
2677 return -ENODEV;
2678
Paul Mundtf6e94952011-01-21 15:25:36 +09002679 ret = sci_remap_port(port);
2680 if (unlikely(ret != 0))
2681 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002682
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683 if (options)
2684 uart_parse_options(options, &baud, &parity, &bits, &flow);
2685
Paul Mundtab7cfb52011-06-01 14:47:42 +09002686 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687}
2688
2689static struct console serial_console = {
2690 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002691 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692 .write = serial_console_write,
2693 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002694 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002696 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697};
2698
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002699static struct console early_serial_console = {
2700 .name = "early_ttySC",
2701 .write = serial_console_write,
2702 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002703 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002704};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002705
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002706static char early_serial_buf[32];
2707
Bill Pemberton9671f092012-11-19 13:21:50 -05002708static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002709{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002710 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002711
2712 if (early_serial_console.data)
2713 return -EEXIST;
2714
2715 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002716
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002717 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002718
2719 serial_console_setup(&early_serial_console, early_serial_buf);
2720
2721 if (!strstr(early_serial_buf, "keep"))
2722 early_serial_console.flags |= CON_BOOT;
2723
2724 register_console(&early_serial_console);
2725 return 0;
2726}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002727
2728#define SCI_CONSOLE (&serial_console)
2729
Paul Mundtecdf8a42011-01-21 00:05:48 +09002730#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002731static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002732{
2733 return -EINVAL;
2734}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002736#define SCI_CONSOLE NULL
2737
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002738#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002740static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741
2742static struct uart_driver sci_uart_driver = {
2743 .owner = THIS_MODULE,
2744 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745 .dev_name = "ttySC",
2746 .major = SCI_MAJOR,
2747 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002748 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002749 .cons = SCI_CONSOLE,
2750};
2751
Paul Mundt54507f62009-05-08 23:48:33 +09002752static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002753{
Paul Mundtd535a232011-01-19 17:19:35 +09002754 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002755
Paul Mundtd535a232011-01-19 17:19:35 +09002756 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002757
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002758 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002759
Magnus Damme552de22009-01-21 15:13:42 +00002760 return 0;
2761}
2762
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002763
2764#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2765#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2766#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002767
2768static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002769 /* SoC-specific types */
2770 {
2771 .compatible = "renesas,scif-r7s72100",
2772 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2773 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002774 /* Family-specific types */
2775 {
2776 .compatible = "renesas,rcar-gen1-scif",
2777 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2778 }, {
2779 .compatible = "renesas,rcar-gen2-scif",
2780 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2781 }, {
2782 .compatible = "renesas,rcar-gen3-scif",
2783 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2784 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002785 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002786 {
2787 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002788 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002789 }, {
2790 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002791 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002792 }, {
2793 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002794 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002795 }, {
2796 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002797 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002798 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002799 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002800 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002801 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002802 /* Terminator */
2803 },
2804};
2805MODULE_DEVICE_TABLE(of, of_sci_match);
2806
2807static struct plat_sci_port *
2808sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2809{
2810 struct device_node *np = pdev->dev.of_node;
2811 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002812 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002813 struct sci_port *sp;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002814 int id;
2815
2816 if (!IS_ENABLED(CONFIG_OF) || !np)
2817 return NULL;
2818
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002819 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002820 if (!match)
2821 return NULL;
2822
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002823 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002824 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002825 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002826
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002827 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002828 id = of_alias_get_id(np, "serial");
2829 if (id < 0) {
2830 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2831 return NULL;
2832 }
2833
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002834 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002835 *dev_id = id;
2836
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002837 p->type = SCI_OF_TYPE(match->data);
2838 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002839
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002840 if (of_find_property(np, "uart-has-rtscts", NULL))
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002841 sp->has_rtscts = true;
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002842
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002843 return p;
2844}
2845
Bill Pemberton9671f092012-11-19 13:21:50 -05002846static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002847 unsigned int index,
2848 struct plat_sci_port *p,
2849 struct sci_port *sciport)
2850{
Magnus Damm0ee70712009-01-21 15:13:50 +00002851 int ret;
2852
2853 /* Sanity check */
2854 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002855 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002856 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002857 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002858 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002859 }
2860
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002861 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002862 if (ret)
2863 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002864
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002865 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2866 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2867 return PTR_ERR(sciport->gpios);
2868
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002869 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002870 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2871 UART_GPIO_CTS)) ||
2872 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2873 UART_GPIO_RTS))) {
2874 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2875 return -EINVAL;
2876 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002877 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002878 }
2879
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002880 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2881 if (ret) {
2882 sci_cleanup_single(sciport);
2883 return ret;
2884 }
2885
2886 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002887}
2888
Bill Pemberton9671f092012-11-19 13:21:50 -05002889static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002891 struct plat_sci_port *p;
2892 struct sci_port *sp;
2893 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002894 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002895
Paul Mundtecdf8a42011-01-21 00:05:48 +09002896 /*
2897 * If we've come here via earlyprintk initialization, head off to
2898 * the special early probe. We don't have sufficient device state
2899 * to make it beyond this yet.
2900 */
2901 if (is_early_platform_device(dev))
2902 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002903
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002904 if (dev->dev.of_node) {
2905 p = sci_parse_dt(dev, &dev_id);
2906 if (p == NULL)
2907 return -EINVAL;
2908 } else {
2909 p = dev->dev.platform_data;
2910 if (p == NULL) {
2911 dev_err(&dev->dev, "no platform data supplied\n");
2912 return -EINVAL;
2913 }
2914
2915 dev_id = dev->id;
2916 }
2917
2918 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09002919 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00002920
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002921 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09002922 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002923 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00002924
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925#ifdef CONFIG_SH_STANDARD_BIOS
2926 sh_bios_gdb_detach();
2927#endif
2928
Paul Mundte108b2c2006-09-27 16:32:13 +09002929 return 0;
2930}
2931
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002932static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09002933{
Paul Mundtd535a232011-01-19 17:19:35 +09002934 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09002935
Paul Mundtd535a232011-01-19 17:19:35 +09002936 if (sport)
2937 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002938
2939 return 0;
2940}
2941
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002942static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09002943{
Paul Mundtd535a232011-01-19 17:19:35 +09002944 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09002945
Paul Mundtd535a232011-01-19 17:19:35 +09002946 if (sport)
2947 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002948
2949 return 0;
2950}
2951
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002952static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09002953
Paul Mundte108b2c2006-09-27 16:32:13 +09002954static struct platform_driver sci_driver = {
2955 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01002956 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09002957 .driver = {
2958 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09002959 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002960 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09002961 },
2962};
2963
2964static int __init sci_init(void)
2965{
2966 int ret;
2967
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002968 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09002969
Paul Mundte108b2c2006-09-27 16:32:13 +09002970 ret = uart_register_driver(&sci_uart_driver);
2971 if (likely(ret == 0)) {
2972 ret = platform_driver_register(&sci_driver);
2973 if (unlikely(ret))
2974 uart_unregister_driver(&sci_uart_driver);
2975 }
2976
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977 return ret;
2978}
2979
2980static void __exit sci_exit(void)
2981{
Paul Mundte108b2c2006-09-27 16:32:13 +09002982 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 uart_unregister_driver(&sci_uart_driver);
2984}
2985
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002986#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
2987early_platform_init_buffer("earlyprintk", &sci_driver,
2988 early_serial_buf, ARRAY_SIZE(early_serial_buf));
2989#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002990#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
2991static struct __init plat_sci_port port_cfg;
2992
2993static int __init early_console_setup(struct earlycon_device *device,
2994 int type)
2995{
2996 if (!device->port.membase)
2997 return -ENODEV;
2998
2999 device->port.serial_in = sci_serial_in;
3000 device->port.serial_out = sci_serial_out;
3001 device->port.type = type;
3002 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003003 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003004 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003005 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003006 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3007 sci_serial_out(&sci_ports[0].port, SCSCR,
3008 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003009
3010 device->con->write = serial_console_write;
3011 return 0;
3012}
3013static int __init sci_early_console_setup(struct earlycon_device *device,
3014 const char *opt)
3015{
3016 return early_console_setup(device, PORT_SCI);
3017}
3018static int __init scif_early_console_setup(struct earlycon_device *device,
3019 const char *opt)
3020{
3021 return early_console_setup(device, PORT_SCIF);
3022}
3023static int __init scifa_early_console_setup(struct earlycon_device *device,
3024 const char *opt)
3025{
3026 return early_console_setup(device, PORT_SCIFA);
3027}
3028static int __init scifb_early_console_setup(struct earlycon_device *device,
3029 const char *opt)
3030{
3031 return early_console_setup(device, PORT_SCIFB);
3032}
3033static int __init hscif_early_console_setup(struct earlycon_device *device,
3034 const char *opt)
3035{
3036 return early_console_setup(device, PORT_HSCIF);
3037}
3038
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003039OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003040OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003041OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003042OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003043OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3044#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3045
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046module_init(sci_init);
3047module_exit(sci_exit);
3048
Paul Mundte108b2c2006-09-27 16:32:13 +09003049MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003050MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003051MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003052MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");