Greg Kroah-Hartman | e3b3d0f | 2017-11-06 18:11:51 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO) |
| 4 | * |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 5 | * Copyright (C) 2002 - 2011 Paul Mundt |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 6 | * Copyright (C) 2015 Glider bvba |
Markus Brunner | 3ea6bc3 | 2007-08-20 08:59:33 +0900 | [diff] [blame] | 7 | * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
| 9 | * based off of the old drivers/char/sh-sci.c by: |
| 10 | * |
| 11 | * Copyright (C) 1999, 2000 Niibe Yutaka |
| 12 | * Copyright (C) 2000 Sugioka Toshinobu |
| 13 | * Modified to support multiple serial ports. Stuart Menefy (May 2000). |
| 14 | * Modified to support SecureEdge. David McCullough (2002) |
| 15 | * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003). |
Magnus Damm | d89ddd1 | 2007-07-25 11:42:56 +0900 | [diff] [blame] | 16 | * Removed SH7300 support (Jul 2007). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | */ |
Paul Mundt | 0b3d4ef | 2007-03-14 13:22:37 +0900 | [diff] [blame] | 18 | #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
| 19 | #define SUPPORT_SYSRQ |
| 20 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | |
| 22 | #undef DEBUG |
| 23 | |
Paul Mundt | 85f094e | 2008-04-25 16:04:20 +0900 | [diff] [blame] | 24 | #include <linux/clk.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 25 | #include <linux/console.h> |
Paul Mundt | fa5da2f | 2007-03-08 17:27:37 +0900 | [diff] [blame] | 26 | #include <linux/ctype.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 27 | #include <linux/cpufreq.h> |
| 28 | #include <linux/delay.h> |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 29 | #include <linux/dmaengine.h> |
Magnus Damm | 5beabc7 | 2011-08-02 09:42:54 +0000 | [diff] [blame] | 30 | #include <linux/dma-mapping.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 31 | #include <linux/err.h> |
| 32 | #include <linux/errno.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 33 | #include <linux/init.h> |
| 34 | #include <linux/interrupt.h> |
| 35 | #include <linux/ioport.h> |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 36 | #include <linux/ktime.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 37 | #include <linux/major.h> |
| 38 | #include <linux/module.h> |
| 39 | #include <linux/mm.h> |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 40 | #include <linux/of.h> |
Geert Uytterhoeven | 6e605a0 | 2017-10-04 14:21:56 +0200 | [diff] [blame] | 41 | #include <linux/of_device.h> |
Laurent Pinchart | 8fb9631 | 2013-12-06 10:59:10 +0100 | [diff] [blame] | 42 | #include <linux/platform_device.h> |
| 43 | #include <linux/pm_runtime.h> |
| 44 | #include <linux/scatterlist.h> |
| 45 | #include <linux/serial.h> |
| 46 | #include <linux/serial_sci.h> |
| 47 | #include <linux/sh_dma.h> |
| 48 | #include <linux/slab.h> |
| 49 | #include <linux/string.h> |
| 50 | #include <linux/sysrq.h> |
| 51 | #include <linux/timer.h> |
| 52 | #include <linux/tty.h> |
| 53 | #include <linux/tty_flip.h> |
Paul Mundt | 85f094e | 2008-04-25 16:04:20 +0900 | [diff] [blame] | 54 | |
| 55 | #ifdef CONFIG_SUPERH |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 56 | #include <asm/sh_bios.h> |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 57 | #include <asm/platform_early.h> |
Paul Mundt | b7a76e4 | 2006-02-01 03:06:06 -0800 | [diff] [blame] | 58 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 60 | #include "serial_mctrl_gpio.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | #include "sh-sci.h" |
| 62 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 63 | /* Offsets into the sci_port->irqs array */ |
| 64 | enum { |
| 65 | SCIx_ERI_IRQ, |
| 66 | SCIx_RXI_IRQ, |
| 67 | SCIx_TXI_IRQ, |
| 68 | SCIx_BRI_IRQ, |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 69 | SCIx_DRI_IRQ, |
| 70 | SCIx_TEI_IRQ, |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 71 | SCIx_NR_IRQS, |
| 72 | |
| 73 | SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */ |
| 74 | }; |
| 75 | |
| 76 | #define SCIx_IRQ_IS_MUXED(port) \ |
| 77 | ((port)->irqs[SCIx_ERI_IRQ] == \ |
| 78 | (port)->irqs[SCIx_RXI_IRQ]) || \ |
| 79 | ((port)->irqs[SCIx_ERI_IRQ] && \ |
| 80 | ((port)->irqs[SCIx_RXI_IRQ] < 0)) |
| 81 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 82 | enum SCI_CLKS { |
| 83 | SCI_FCK, /* Functional Clock */ |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 84 | SCI_SCK, /* Optional External Clock */ |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 85 | SCI_BRG_INT, /* Optional BRG Internal Clock Source */ |
| 86 | SCI_SCIF_CLK, /* Optional BRG External Clock Source */ |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 87 | SCI_NUM_CLKS |
| 88 | }; |
| 89 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 90 | /* Bit x set means sampling rate x + 1 is supported */ |
| 91 | #define SCI_SR(x) BIT((x) - 1) |
| 92 | #define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1) |
| 93 | |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 94 | #define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \ |
| 95 | SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \ |
| 96 | SCI_SR(19) | SCI_SR(27) |
| 97 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 98 | #define min_sr(_port) ffs((_port)->sampling_rate_mask) |
| 99 | #define max_sr(_port) fls((_port)->sampling_rate_mask) |
| 100 | |
| 101 | /* Iterate over all supported sampling rates, from high to low */ |
| 102 | #define for_each_sr(_sr, _port) \ |
| 103 | for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \ |
| 104 | if ((_port)->sampling_rate_mask & SCI_SR((_sr))) |
| 105 | |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 106 | struct plat_sci_reg { |
| 107 | u8 offset, size; |
| 108 | }; |
| 109 | |
| 110 | struct sci_port_params { |
| 111 | const struct plat_sci_reg regs[SCIx_NR_REGS]; |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 112 | unsigned int fifosize; |
| 113 | unsigned int overrun_reg; |
| 114 | unsigned int overrun_mask; |
| 115 | unsigned int sampling_rate_mask; |
| 116 | unsigned int error_mask; |
| 117 | unsigned int error_clear; |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 118 | }; |
| 119 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 120 | struct sci_port { |
| 121 | struct uart_port port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 123 | /* Platform configuration */ |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 124 | const struct sci_port_params *params; |
Laurent Pinchart | daf5a89 | 2017-01-11 16:43:35 +0200 | [diff] [blame] | 125 | const struct plat_sci_port *cfg; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 126 | unsigned int sampling_rate_mask; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 127 | resource_size_t reg_size; |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 128 | struct mctrl_gpios *gpios; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 129 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 130 | /* Clocks */ |
| 131 | struct clk *clks[SCI_NUM_CLKS]; |
| 132 | unsigned long clk_rates[SCI_NUM_CLKS]; |
Paul Mundt | edad1f2 | 2009-11-25 16:23:35 +0900 | [diff] [blame] | 133 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 134 | int irqs[SCIx_NR_IRQS]; |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 135 | char *irqstr[SCIx_NR_IRQS]; |
| 136 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 137 | struct dma_chan *chan_tx; |
| 138 | struct dma_chan *chan_rx; |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 139 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 140 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 141 | struct dma_chan *chan_tx_saved; |
| 142 | struct dma_chan *chan_rx_saved; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 143 | dma_cookie_t cookie_tx; |
| 144 | dma_cookie_t cookie_rx[2]; |
| 145 | dma_cookie_t active_rx; |
Geert Uytterhoeven | 7990442 | 2015-08-21 20:02:42 +0200 | [diff] [blame] | 146 | dma_addr_t tx_dma_addr; |
| 147 | unsigned int tx_dma_len; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 148 | struct scatterlist sg_rx[2]; |
Yoshihiro Shimoda | 7b39d90 | 2015-08-21 20:02:54 +0200 | [diff] [blame] | 149 | void *rx_buf[2]; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 150 | size_t buf_len_rx; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 151 | struct work_struct work_tx; |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 152 | struct hrtimer rx_timer; |
| 153 | unsigned int rx_timeout; /* microseconds */ |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 154 | #endif |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 155 | unsigned int rx_frame; |
Ulrich Hecht | 18e8cf1 | 2017-02-03 11:38:17 +0100 | [diff] [blame] | 156 | int rx_trigger; |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 157 | struct timer_list rx_fifo_timer; |
| 158 | int rx_fifo_timeout; |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 159 | u16 hscif_tot; |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 160 | |
Laurent Pinchart | 97ed979 | 2017-01-11 16:43:39 +0200 | [diff] [blame] | 161 | bool has_rtscts; |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 162 | bool autorts; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 163 | }; |
| 164 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 165 | #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS |
| 166 | |
| 167 | static struct sci_port sci_ports[SCI_NPORTS]; |
Geert Uytterhoeven | 7678f4c | 2018-03-05 18:17:40 +0100 | [diff] [blame] | 168 | static unsigned long sci_ports_in_use; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | static struct uart_driver sci_uart_driver; |
| 170 | |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 171 | static inline struct sci_port * |
| 172 | to_sci_port(struct uart_port *uart) |
| 173 | { |
| 174 | return container_of(uart, struct sci_port, port); |
| 175 | } |
| 176 | |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 177 | static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = { |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 178 | /* |
| 179 | * Common SCI definitions, dependent on the port's regshift |
| 180 | * value. |
| 181 | */ |
| 182 | [SCIx_SCI_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 183 | .regs = { |
| 184 | [SCSMR] = { 0x00, 8 }, |
| 185 | [SCBRR] = { 0x01, 8 }, |
| 186 | [SCSCR] = { 0x02, 8 }, |
| 187 | [SCxTDR] = { 0x03, 8 }, |
| 188 | [SCxSR] = { 0x04, 8 }, |
| 189 | [SCxRDR] = { 0x05, 8 }, |
| 190 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 191 | .fifosize = 1, |
| 192 | .overrun_reg = SCxSR, |
| 193 | .overrun_mask = SCI_ORER, |
| 194 | .sampling_rate_mask = SCI_SR(32), |
| 195 | .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER, |
| 196 | .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 197 | }, |
| 198 | |
| 199 | /* |
Laurent Pinchart | a752ba1 | 2017-01-11 16:43:32 +0200 | [diff] [blame] | 200 | * Common definitions for legacy IrDA ports. |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 201 | */ |
| 202 | [SCIx_IRDA_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 203 | .regs = { |
| 204 | [SCSMR] = { 0x00, 8 }, |
| 205 | [SCBRR] = { 0x02, 8 }, |
| 206 | [SCSCR] = { 0x04, 8 }, |
| 207 | [SCxTDR] = { 0x06, 8 }, |
| 208 | [SCxSR] = { 0x08, 16 }, |
| 209 | [SCxRDR] = { 0x0a, 8 }, |
| 210 | [SCFCR] = { 0x0c, 8 }, |
| 211 | [SCFDR] = { 0x0e, 16 }, |
| 212 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 213 | .fifosize = 1, |
| 214 | .overrun_reg = SCxSR, |
| 215 | .overrun_mask = SCI_ORER, |
| 216 | .sampling_rate_mask = SCI_SR(32), |
| 217 | .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER, |
| 218 | .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 219 | }, |
| 220 | |
| 221 | /* |
| 222 | * Common SCIFA definitions. |
| 223 | */ |
| 224 | [SCIx_SCIFA_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 225 | .regs = { |
| 226 | [SCSMR] = { 0x00, 16 }, |
| 227 | [SCBRR] = { 0x04, 8 }, |
| 228 | [SCSCR] = { 0x08, 16 }, |
| 229 | [SCxTDR] = { 0x20, 8 }, |
| 230 | [SCxSR] = { 0x14, 16 }, |
| 231 | [SCxRDR] = { 0x24, 8 }, |
| 232 | [SCFCR] = { 0x18, 16 }, |
| 233 | [SCFDR] = { 0x1c, 16 }, |
| 234 | [SCPCR] = { 0x30, 16 }, |
| 235 | [SCPDR] = { 0x34, 16 }, |
| 236 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 237 | .fifosize = 64, |
| 238 | .overrun_reg = SCxSR, |
| 239 | .overrun_mask = SCIFA_ORER, |
| 240 | .sampling_rate_mask = SCI_SR_SCIFAB, |
| 241 | .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER, |
| 242 | .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 243 | }, |
| 244 | |
| 245 | /* |
| 246 | * Common SCIFB definitions. |
| 247 | */ |
| 248 | [SCIx_SCIFB_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 249 | .regs = { |
| 250 | [SCSMR] = { 0x00, 16 }, |
| 251 | [SCBRR] = { 0x04, 8 }, |
| 252 | [SCSCR] = { 0x08, 16 }, |
| 253 | [SCxTDR] = { 0x40, 8 }, |
| 254 | [SCxSR] = { 0x14, 16 }, |
| 255 | [SCxRDR] = { 0x60, 8 }, |
| 256 | [SCFCR] = { 0x18, 16 }, |
| 257 | [SCTFDR] = { 0x38, 16 }, |
| 258 | [SCRFDR] = { 0x3c, 16 }, |
| 259 | [SCPCR] = { 0x30, 16 }, |
| 260 | [SCPDR] = { 0x34, 16 }, |
| 261 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 262 | .fifosize = 256, |
| 263 | .overrun_reg = SCxSR, |
| 264 | .overrun_mask = SCIFA_ORER, |
| 265 | .sampling_rate_mask = SCI_SR_SCIFAB, |
| 266 | .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER, |
| 267 | .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 268 | }, |
| 269 | |
| 270 | /* |
Phil Edworthy | 3af1f8a | 2011-10-03 15:16:47 +0100 | [diff] [blame] | 271 | * Common SH-2(A) SCIF definitions for ports with FIFO data |
| 272 | * count registers. |
| 273 | */ |
| 274 | [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 275 | .regs = { |
| 276 | [SCSMR] = { 0x00, 16 }, |
| 277 | [SCBRR] = { 0x04, 8 }, |
| 278 | [SCSCR] = { 0x08, 16 }, |
| 279 | [SCxTDR] = { 0x0c, 8 }, |
| 280 | [SCxSR] = { 0x10, 16 }, |
| 281 | [SCxRDR] = { 0x14, 8 }, |
| 282 | [SCFCR] = { 0x18, 16 }, |
| 283 | [SCFDR] = { 0x1c, 16 }, |
| 284 | [SCSPTR] = { 0x20, 16 }, |
| 285 | [SCLSR] = { 0x24, 16 }, |
| 286 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 287 | .fifosize = 16, |
| 288 | .overrun_reg = SCLSR, |
| 289 | .overrun_mask = SCLSR_ORER, |
| 290 | .sampling_rate_mask = SCI_SR(32), |
| 291 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 292 | .error_clear = SCIF_ERROR_CLEAR, |
Phil Edworthy | 3af1f8a | 2011-10-03 15:16:47 +0100 | [diff] [blame] | 293 | }, |
| 294 | |
| 295 | /* |
Geert Uytterhoeven | 10c6344 | 2018-08-30 14:54:03 +0200 | [diff] [blame] | 296 | * The "SCIFA" that is in RZ/T and RZ/A2. |
| 297 | * It looks like a normal SCIF with FIFO data, but with a |
| 298 | * compressed address space. Also, the break out of interrupts |
| 299 | * are different: ERI/BRI, RXI, TXI, TEI, DRI. |
| 300 | */ |
| 301 | [SCIx_RZ_SCIFA_REGTYPE] = { |
| 302 | .regs = { |
| 303 | [SCSMR] = { 0x00, 16 }, |
| 304 | [SCBRR] = { 0x02, 8 }, |
| 305 | [SCSCR] = { 0x04, 16 }, |
| 306 | [SCxTDR] = { 0x06, 8 }, |
| 307 | [SCxSR] = { 0x08, 16 }, |
| 308 | [SCxRDR] = { 0x0A, 8 }, |
| 309 | [SCFCR] = { 0x0C, 16 }, |
| 310 | [SCFDR] = { 0x0E, 16 }, |
| 311 | [SCSPTR] = { 0x10, 16 }, |
| 312 | [SCLSR] = { 0x12, 16 }, |
| 313 | }, |
| 314 | .fifosize = 16, |
| 315 | .overrun_reg = SCLSR, |
| 316 | .overrun_mask = SCLSR_ORER, |
| 317 | .sampling_rate_mask = SCI_SR(32), |
| 318 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 319 | .error_clear = SCIF_ERROR_CLEAR, |
| 320 | }, |
| 321 | |
| 322 | /* |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 323 | * Common SH-3 SCIF definitions. |
| 324 | */ |
| 325 | [SCIx_SH3_SCIF_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 326 | .regs = { |
| 327 | [SCSMR] = { 0x00, 8 }, |
| 328 | [SCBRR] = { 0x02, 8 }, |
| 329 | [SCSCR] = { 0x04, 8 }, |
| 330 | [SCxTDR] = { 0x06, 8 }, |
| 331 | [SCxSR] = { 0x08, 16 }, |
| 332 | [SCxRDR] = { 0x0a, 8 }, |
| 333 | [SCFCR] = { 0x0c, 8 }, |
| 334 | [SCFDR] = { 0x0e, 16 }, |
| 335 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 336 | .fifosize = 16, |
| 337 | .overrun_reg = SCLSR, |
| 338 | .overrun_mask = SCLSR_ORER, |
| 339 | .sampling_rate_mask = SCI_SR(32), |
| 340 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 341 | .error_clear = SCIF_ERROR_CLEAR, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 342 | }, |
| 343 | |
| 344 | /* |
| 345 | * Common SH-4(A) SCIF(B) definitions. |
| 346 | */ |
| 347 | [SCIx_SH4_SCIF_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 348 | .regs = { |
| 349 | [SCSMR] = { 0x00, 16 }, |
Geert Uytterhoeven | a1c2fd7 | 2018-08-30 14:54:04 +0200 | [diff] [blame] | 350 | [SCBRR] = { 0x04, 8 }, |
| 351 | [SCSCR] = { 0x08, 16 }, |
| 352 | [SCxTDR] = { 0x0c, 8 }, |
| 353 | [SCxSR] = { 0x10, 16 }, |
| 354 | [SCxRDR] = { 0x14, 8 }, |
| 355 | [SCFCR] = { 0x18, 16 }, |
| 356 | [SCFDR] = { 0x1c, 16 }, |
| 357 | [SCSPTR] = { 0x20, 16 }, |
| 358 | [SCLSR] = { 0x24, 16 }, |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 359 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 360 | .fifosize = 16, |
| 361 | .overrun_reg = SCLSR, |
| 362 | .overrun_mask = SCLSR_ORER, |
| 363 | .sampling_rate_mask = SCI_SR(32), |
| 364 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 365 | .error_clear = SCIF_ERROR_CLEAR, |
Geert Uytterhoeven | b8bbd6b | 2015-11-12 13:36:06 +0100 | [diff] [blame] | 366 | }, |
| 367 | |
| 368 | /* |
| 369 | * Common SCIF definitions for ports with a Baud Rate Generator for |
| 370 | * External Clock (BRG). |
| 371 | */ |
| 372 | [SCIx_SH4_SCIF_BRG_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 373 | .regs = { |
| 374 | [SCSMR] = { 0x00, 16 }, |
| 375 | [SCBRR] = { 0x04, 8 }, |
| 376 | [SCSCR] = { 0x08, 16 }, |
| 377 | [SCxTDR] = { 0x0c, 8 }, |
| 378 | [SCxSR] = { 0x10, 16 }, |
| 379 | [SCxRDR] = { 0x14, 8 }, |
| 380 | [SCFCR] = { 0x18, 16 }, |
| 381 | [SCFDR] = { 0x1c, 16 }, |
| 382 | [SCSPTR] = { 0x20, 16 }, |
| 383 | [SCLSR] = { 0x24, 16 }, |
| 384 | [SCDL] = { 0x30, 16 }, |
| 385 | [SCCKS] = { 0x34, 16 }, |
| 386 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 387 | .fifosize = 16, |
| 388 | .overrun_reg = SCLSR, |
| 389 | .overrun_mask = SCLSR_ORER, |
| 390 | .sampling_rate_mask = SCI_SR(32), |
| 391 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 392 | .error_clear = SCIF_ERROR_CLEAR, |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 393 | }, |
| 394 | |
| 395 | /* |
| 396 | * Common HSCIF definitions. |
| 397 | */ |
| 398 | [SCIx_HSCIF_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 399 | .regs = { |
| 400 | [SCSMR] = { 0x00, 16 }, |
| 401 | [SCBRR] = { 0x04, 8 }, |
| 402 | [SCSCR] = { 0x08, 16 }, |
| 403 | [SCxTDR] = { 0x0c, 8 }, |
| 404 | [SCxSR] = { 0x10, 16 }, |
| 405 | [SCxRDR] = { 0x14, 8 }, |
| 406 | [SCFCR] = { 0x18, 16 }, |
| 407 | [SCFDR] = { 0x1c, 16 }, |
| 408 | [SCSPTR] = { 0x20, 16 }, |
| 409 | [SCLSR] = { 0x24, 16 }, |
| 410 | [HSSRR] = { 0x40, 16 }, |
| 411 | [SCDL] = { 0x30, 16 }, |
| 412 | [SCCKS] = { 0x34, 16 }, |
Ulrich Hecht | 54e14ae | 2017-02-02 18:10:14 +0100 | [diff] [blame] | 413 | [HSRTRGR] = { 0x54, 16 }, |
| 414 | [HSTTRGR] = { 0x58, 16 }, |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 415 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 416 | .fifosize = 128, |
| 417 | .overrun_reg = SCLSR, |
| 418 | .overrun_mask = SCLSR_ORER, |
| 419 | .sampling_rate_mask = SCI_SR_RANGE(8, 32), |
| 420 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 421 | .error_clear = SCIF_ERROR_CLEAR, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 422 | }, |
| 423 | |
| 424 | /* |
| 425 | * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR |
| 426 | * register. |
| 427 | */ |
| 428 | [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 429 | .regs = { |
| 430 | [SCSMR] = { 0x00, 16 }, |
| 431 | [SCBRR] = { 0x04, 8 }, |
| 432 | [SCSCR] = { 0x08, 16 }, |
| 433 | [SCxTDR] = { 0x0c, 8 }, |
| 434 | [SCxSR] = { 0x10, 16 }, |
| 435 | [SCxRDR] = { 0x14, 8 }, |
| 436 | [SCFCR] = { 0x18, 16 }, |
| 437 | [SCFDR] = { 0x1c, 16 }, |
| 438 | [SCLSR] = { 0x24, 16 }, |
| 439 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 440 | .fifosize = 16, |
| 441 | .overrun_reg = SCLSR, |
| 442 | .overrun_mask = SCLSR_ORER, |
| 443 | .sampling_rate_mask = SCI_SR(32), |
| 444 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 445 | .error_clear = SCIF_ERROR_CLEAR, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 446 | }, |
| 447 | |
| 448 | /* |
| 449 | * Common SH-4(A) SCIF(B) definitions for ports with FIFO data |
| 450 | * count registers. |
| 451 | */ |
| 452 | [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 453 | .regs = { |
| 454 | [SCSMR] = { 0x00, 16 }, |
| 455 | [SCBRR] = { 0x04, 8 }, |
| 456 | [SCSCR] = { 0x08, 16 }, |
| 457 | [SCxTDR] = { 0x0c, 8 }, |
| 458 | [SCxSR] = { 0x10, 16 }, |
| 459 | [SCxRDR] = { 0x14, 8 }, |
| 460 | [SCFCR] = { 0x18, 16 }, |
| 461 | [SCFDR] = { 0x1c, 16 }, |
| 462 | [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */ |
| 463 | [SCRFDR] = { 0x20, 16 }, |
| 464 | [SCSPTR] = { 0x24, 16 }, |
| 465 | [SCLSR] = { 0x28, 16 }, |
| 466 | }, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 467 | .fifosize = 16, |
| 468 | .overrun_reg = SCLSR, |
| 469 | .overrun_mask = SCLSR_ORER, |
| 470 | .sampling_rate_mask = SCI_SR(32), |
| 471 | .error_mask = SCIF_DEFAULT_ERROR_MASK, |
| 472 | .error_clear = SCIF_ERROR_CLEAR, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 473 | }, |
| 474 | |
| 475 | /* |
| 476 | * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR |
| 477 | * registers. |
| 478 | */ |
| 479 | [SCIx_SH7705_SCIF_REGTYPE] = { |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 480 | .regs = { |
| 481 | [SCSMR] = { 0x00, 16 }, |
| 482 | [SCBRR] = { 0x04, 8 }, |
| 483 | [SCSCR] = { 0x08, 16 }, |
| 484 | [SCxTDR] = { 0x20, 8 }, |
| 485 | [SCxSR] = { 0x14, 16 }, |
| 486 | [SCxRDR] = { 0x24, 8 }, |
| 487 | [SCFCR] = { 0x18, 16 }, |
| 488 | [SCFDR] = { 0x1c, 16 }, |
| 489 | }, |
Ulrich Hecht | 18e8cf1 | 2017-02-03 11:38:17 +0100 | [diff] [blame] | 490 | .fifosize = 64, |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 491 | .overrun_reg = SCxSR, |
| 492 | .overrun_mask = SCIFA_ORER, |
| 493 | .sampling_rate_mask = SCI_SR(16), |
| 494 | .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER, |
| 495 | .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER, |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 496 | }, |
| 497 | }; |
| 498 | |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 499 | #define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset]) |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 500 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 501 | /* |
| 502 | * The "offset" here is rather misleading, in that it refers to an enum |
| 503 | * value relative to the port mapping rather than the fixed offset |
| 504 | * itself, which needs to be manually retrieved from the platform's |
| 505 | * register map for the given port. |
| 506 | */ |
| 507 | static unsigned int sci_serial_in(struct uart_port *p, int offset) |
| 508 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 509 | const struct plat_sci_reg *reg = sci_getreg(p, offset); |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 510 | |
| 511 | if (reg->size == 8) |
| 512 | return ioread8(p->membase + (reg->offset << p->regshift)); |
| 513 | else if (reg->size == 16) |
| 514 | return ioread16(p->membase + (reg->offset << p->regshift)); |
| 515 | else |
| 516 | WARN(1, "Invalid register access\n"); |
| 517 | |
| 518 | return 0; |
| 519 | } |
| 520 | |
| 521 | static void sci_serial_out(struct uart_port *p, int offset, int value) |
| 522 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 523 | const struct plat_sci_reg *reg = sci_getreg(p, offset); |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 524 | |
| 525 | if (reg->size == 8) |
| 526 | iowrite8(value, p->membase + (reg->offset << p->regshift)); |
| 527 | else if (reg->size == 16) |
| 528 | iowrite16(value, p->membase + (reg->offset << p->regshift)); |
| 529 | else |
| 530 | WARN(1, "Invalid register access\n"); |
| 531 | } |
| 532 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 533 | static void sci_port_enable(struct sci_port *sci_port) |
| 534 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 535 | unsigned int i; |
| 536 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 537 | if (!sci_port->port.dev) |
| 538 | return; |
| 539 | |
| 540 | pm_runtime_get_sync(sci_port->port.dev); |
| 541 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 542 | for (i = 0; i < SCI_NUM_CLKS; i++) { |
| 543 | clk_prepare_enable(sci_port->clks[i]); |
| 544 | sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]); |
| 545 | } |
| 546 | sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK]; |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 547 | } |
| 548 | |
| 549 | static void sci_port_disable(struct sci_port *sci_port) |
| 550 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 551 | unsigned int i; |
| 552 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 553 | if (!sci_port->port.dev) |
| 554 | return; |
| 555 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 556 | for (i = SCI_NUM_CLKS; i-- > 0; ) |
| 557 | clk_disable_unprepare(sci_port->clks[i]); |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 558 | |
| 559 | pm_runtime_put_sync(sci_port->port.dev); |
| 560 | } |
| 561 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 562 | static inline unsigned long port_rx_irq_mask(struct uart_port *port) |
| 563 | { |
| 564 | /* |
| 565 | * Not all ports (such as SCIFA) will support REIE. Rather than |
| 566 | * special-casing the port type, we check the port initialization |
| 567 | * IRQ enable mask to see whether the IRQ is desired at all. If |
| 568 | * it's unset, it's logically inferred that there's no point in |
| 569 | * testing for it. |
| 570 | */ |
| 571 | return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE); |
| 572 | } |
| 573 | |
| 574 | static void sci_start_tx(struct uart_port *port) |
| 575 | { |
| 576 | struct sci_port *s = to_sci_port(port); |
| 577 | unsigned short ctrl; |
| 578 | |
| 579 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
| 580 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 581 | u16 new, scr = serial_port_in(port, SCSCR); |
| 582 | if (s->chan_tx) |
| 583 | new = scr | SCSCR_TDRQE; |
| 584 | else |
| 585 | new = scr & ~SCSCR_TDRQE; |
| 586 | if (new != scr) |
| 587 | serial_port_out(port, SCSCR, new); |
| 588 | } |
| 589 | |
| 590 | if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) && |
| 591 | dma_submit_error(s->cookie_tx)) { |
| 592 | s->cookie_tx = 0; |
| 593 | schedule_work(&s->work_tx); |
| 594 | } |
| 595 | #endif |
| 596 | |
| 597 | if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 598 | /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */ |
| 599 | ctrl = serial_port_in(port, SCSCR); |
| 600 | serial_port_out(port, SCSCR, ctrl | SCSCR_TIE); |
| 601 | } |
| 602 | } |
| 603 | |
| 604 | static void sci_stop_tx(struct uart_port *port) |
| 605 | { |
| 606 | unsigned short ctrl; |
| 607 | |
| 608 | /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */ |
| 609 | ctrl = serial_port_in(port, SCSCR); |
| 610 | |
| 611 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 612 | ctrl &= ~SCSCR_TDRQE; |
| 613 | |
| 614 | ctrl &= ~SCSCR_TIE; |
| 615 | |
| 616 | serial_port_out(port, SCSCR, ctrl); |
| 617 | } |
| 618 | |
| 619 | static void sci_start_rx(struct uart_port *port) |
| 620 | { |
| 621 | unsigned short ctrl; |
| 622 | |
| 623 | ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port); |
| 624 | |
| 625 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 626 | ctrl &= ~SCSCR_RDRQE; |
| 627 | |
| 628 | serial_port_out(port, SCSCR, ctrl); |
| 629 | } |
| 630 | |
| 631 | static void sci_stop_rx(struct uart_port *port) |
| 632 | { |
| 633 | unsigned short ctrl; |
| 634 | |
| 635 | ctrl = serial_port_in(port, SCSCR); |
| 636 | |
| 637 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 638 | ctrl &= ~SCSCR_RDRQE; |
| 639 | |
| 640 | ctrl &= ~port_rx_irq_mask(port); |
| 641 | |
| 642 | serial_port_out(port, SCSCR, ctrl); |
| 643 | } |
| 644 | |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 645 | static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask) |
| 646 | { |
| 647 | if (port->type == PORT_SCI) { |
| 648 | /* Just store the mask */ |
| 649 | serial_port_out(port, SCxSR, mask); |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 650 | } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) { |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 651 | /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */ |
| 652 | /* Only clear the status bits we want to clear */ |
| 653 | serial_port_out(port, SCxSR, |
| 654 | serial_port_in(port, SCxSR) & mask); |
| 655 | } else { |
| 656 | /* Store the mask, clear parity/framing errors */ |
| 657 | serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC)); |
| 658 | } |
| 659 | } |
| 660 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 661 | #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \ |
| 662 | defined(CONFIG_SERIAL_SH_SCI_EARLYCON) |
Paul Mundt | 1f6fd5c | 2008-12-17 14:53:24 +0900 | [diff] [blame] | 663 | |
| 664 | #ifdef CONFIG_CONSOLE_POLL |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 665 | static int sci_poll_get_char(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | unsigned short status; |
| 668 | int c; |
| 669 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 670 | do { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 671 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | if (status & SCxSR_ERRORS(port)) { |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 673 | sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 674 | continue; |
| 675 | } |
Jason Wessel | 3f255eb | 2010-05-20 21:04:23 -0500 | [diff] [blame] | 676 | break; |
| 677 | } while (1); |
| 678 | |
| 679 | if (!(status & SCxSR_RDxF(port))) |
| 680 | return NO_POLL_CHAR; |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 681 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 682 | c = serial_port_in(port, SCxRDR); |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 683 | |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 684 | /* Dummy read */ |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 685 | serial_port_in(port, SCxSR); |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 686 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 687 | |
| 688 | return c; |
| 689 | } |
Paul Mundt | 1f6fd5c | 2008-12-17 14:53:24 +0900 | [diff] [blame] | 690 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 691 | |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 692 | static void sci_poll_put_char(struct uart_port *port, unsigned char c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 | unsigned short status; |
| 695 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 696 | do { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 697 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | } while (!(status & SCxSR_TDxE(port))); |
| 699 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 700 | serial_port_out(port, SCxTDR, c); |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 701 | sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 702 | } |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 703 | #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE || |
| 704 | CONFIG_SERIAL_SH_SCI_EARLYCON */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 705 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 706 | static void sci_init_pins(struct uart_port *port, unsigned int cflag) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 707 | { |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 708 | struct sci_port *s = to_sci_port(port); |
Markus Brunner | 3ea6bc3 | 2007-08-20 08:59:33 +0900 | [diff] [blame] | 709 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 710 | /* |
| 711 | * Use port-specific handler if provided. |
| 712 | */ |
| 713 | if (s->cfg->ops && s->cfg->ops->init_pins) { |
| 714 | s->cfg->ops->init_pins(port, cflag); |
| 715 | return; |
Markus Brunner | 3ea6bc3 | 2007-08-20 08:59:33 +0900 | [diff] [blame] | 716 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | |
Geert Uytterhoeven | e9d7a45 | 2016-06-03 12:00:09 +0200 | [diff] [blame] | 718 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
Geert Uytterhoeven | cfa6eb2 | 2017-03-28 11:13:46 +0200 | [diff] [blame] | 719 | u16 data = serial_port_in(port, SCPDR); |
Geert Uytterhoeven | e9d7a45 | 2016-06-03 12:00:09 +0200 | [diff] [blame] | 720 | u16 ctrl = serial_port_in(port, SCPCR); |
| 721 | |
| 722 | /* Enable RXD and TXD pin functions */ |
| 723 | ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC); |
Laurent Pinchart | 97ed979 | 2017-01-11 16:43:39 +0200 | [diff] [blame] | 724 | if (to_sci_port(port)->has_rtscts) { |
Geert Uytterhoeven | cfa6eb2 | 2017-03-28 11:13:46 +0200 | [diff] [blame] | 725 | /* RTS# is output, active low, unless autorts */ |
| 726 | if (!(port->mctrl & TIOCM_RTS)) { |
| 727 | ctrl |= SCPCR_RTSC; |
| 728 | data |= SCPDR_RTSD; |
| 729 | } else if (!s->autorts) { |
| 730 | ctrl |= SCPCR_RTSC; |
| 731 | data &= ~SCPDR_RTSD; |
| 732 | } else { |
| 733 | /* Enable RTS# pin function */ |
| 734 | ctrl &= ~SCPCR_RTSC; |
| 735 | } |
Geert Uytterhoeven | e9d7a45 | 2016-06-03 12:00:09 +0200 | [diff] [blame] | 736 | /* Enable CTS# pin function */ |
| 737 | ctrl &= ~SCPCR_CTSC; |
| 738 | } |
Geert Uytterhoeven | cfa6eb2 | 2017-03-28 11:13:46 +0200 | [diff] [blame] | 739 | serial_port_out(port, SCPDR, data); |
Geert Uytterhoeven | e9d7a45 | 2016-06-03 12:00:09 +0200 | [diff] [blame] | 740 | serial_port_out(port, SCPCR, ctrl); |
| 741 | } else if (sci_getreg(port, SCSPTR)->size) { |
Geert Uytterhoeven | d2b9775 | 2016-06-03 12:00:08 +0200 | [diff] [blame] | 742 | u16 status = serial_port_in(port, SCSPTR); |
Paul Mundt | b7a76e4 | 2006-02-01 03:06:06 -0800 | [diff] [blame] | 743 | |
Geert Uytterhoeven | cfa6eb2 | 2017-03-28 11:13:46 +0200 | [diff] [blame] | 744 | /* RTS# is always output; and active low, unless autorts */ |
| 745 | status |= SCSPTR_RTSIO; |
| 746 | if (!(port->mctrl & TIOCM_RTS)) |
| 747 | status |= SCSPTR_RTSDT; |
| 748 | else if (!s->autorts) |
| 749 | status &= ~SCSPTR_RTSDT; |
Geert Uytterhoeven | d2b9775 | 2016-06-03 12:00:08 +0200 | [diff] [blame] | 750 | /* CTS# and SCK are inputs */ |
| 751 | status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO); |
| 752 | serial_port_out(port, SCSPTR, status); |
Paul Mundt | faf02f8 | 2011-12-02 17:44:50 +0900 | [diff] [blame] | 753 | } |
Paul Mundt | d570164 | 2008-12-16 20:07:27 +0900 | [diff] [blame] | 754 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 755 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 756 | static int sci_txfill(struct uart_port *port) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 757 | { |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 758 | struct sci_port *s = to_sci_port(port); |
| 759 | unsigned int fifo_mask = (s->params->fifosize << 1) - 1; |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 760 | const struct plat_sci_reg *reg; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 761 | |
| 762 | reg = sci_getreg(port, SCTFDR); |
| 763 | if (reg->size) |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 764 | return serial_port_in(port, SCTFDR) & fifo_mask; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 765 | |
| 766 | reg = sci_getreg(port, SCFDR); |
| 767 | if (reg->size) |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 768 | return serial_port_in(port, SCFDR) >> 8; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 769 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 770 | return !(serial_port_in(port, SCxSR) & SCI_TDRE); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 771 | } |
| 772 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 773 | static int sci_txroom(struct uart_port *port) |
| 774 | { |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 775 | return port->fifosize - sci_txfill(port); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 776 | } |
| 777 | |
| 778 | static int sci_rxfill(struct uart_port *port) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 779 | { |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 780 | struct sci_port *s = to_sci_port(port); |
| 781 | unsigned int fifo_mask = (s->params->fifosize << 1) - 1; |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 782 | const struct plat_sci_reg *reg; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 783 | |
| 784 | reg = sci_getreg(port, SCRFDR); |
| 785 | if (reg->size) |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 786 | return serial_port_in(port, SCRFDR) & fifo_mask; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 787 | |
| 788 | reg = sci_getreg(port, SCFDR); |
| 789 | if (reg->size) |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 790 | return serial_port_in(port, SCFDR) & fifo_mask; |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 791 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 792 | return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 793 | } |
| 794 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | /* ********************************************************************** * |
| 796 | * the interrupt related routines * |
| 797 | * ********************************************************************** */ |
| 798 | |
| 799 | static void sci_transmit_chars(struct uart_port *port) |
| 800 | { |
Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 801 | struct circ_buf *xmit = &port->state->xmit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 802 | unsigned int stopped = uart_tx_stopped(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 803 | unsigned short status; |
| 804 | unsigned short ctrl; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 805 | int count; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 806 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 807 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | if (!(status & SCxSR_TDxE(port))) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 809 | ctrl = serial_port_in(port, SCSCR); |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 810 | if (uart_circ_empty(xmit)) |
Paul Mundt | 8e69861 | 2009-06-24 19:44:32 +0900 | [diff] [blame] | 811 | ctrl &= ~SCSCR_TIE; |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 812 | else |
Paul Mundt | 8e69861 | 2009-06-24 19:44:32 +0900 | [diff] [blame] | 813 | ctrl |= SCSCR_TIE; |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 814 | serial_port_out(port, SCSCR, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 815 | return; |
| 816 | } |
| 817 | |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 818 | count = sci_txroom(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | |
| 820 | do { |
| 821 | unsigned char c; |
| 822 | |
| 823 | if (port->x_char) { |
| 824 | c = port->x_char; |
| 825 | port->x_char = 0; |
| 826 | } else if (!uart_circ_empty(xmit) && !stopped) { |
| 827 | c = xmit->buf[xmit->tail]; |
| 828 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); |
| 829 | } else { |
| 830 | break; |
| 831 | } |
| 832 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 833 | serial_port_out(port, SCxTDR, c); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 834 | |
| 835 | port->icount.tx++; |
| 836 | } while (--count > 0); |
| 837 | |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 838 | sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | |
| 840 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 841 | uart_write_wakeup(port); |
Hoan Nguyen An | 93bcefd | 2019-03-18 18:26:32 +0900 | [diff] [blame] | 842 | if (uart_circ_empty(xmit)) |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 843 | sci_stop_tx(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 844 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 845 | } |
| 846 | |
| 847 | /* On SH3, SCIF may read end-of-break as a space->mark char */ |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 848 | #define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); }) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 849 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 850 | static void sci_receive_chars(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 851 | { |
Jiri Slaby | 227434f | 2013-01-03 15:53:01 +0100 | [diff] [blame] | 852 | struct tty_port *tport = &port->state->port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 853 | int i, count, copied = 0; |
| 854 | unsigned short status; |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 855 | unsigned char flag; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 856 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 857 | status = serial_port_in(port, SCxSR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 858 | if (!(status & SCxSR_RDxF(port))) |
| 859 | return; |
| 860 | |
| 861 | while (1) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | /* Don't copy more bytes than there is room for in the buffer */ |
Jiri Slaby | 227434f | 2013-01-03 15:53:01 +0100 | [diff] [blame] | 863 | count = tty_buffer_request_room(tport, sci_rxfill(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 864 | |
| 865 | /* If for any reason we can't copy more data, we're done! */ |
| 866 | if (count == 0) |
| 867 | break; |
| 868 | |
| 869 | if (port->type == PORT_SCI) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 870 | char c = serial_port_in(port, SCxRDR); |
Laurent Pinchart | d5cb131 | 2017-01-11 16:43:38 +0200 | [diff] [blame] | 871 | if (uart_handle_sysrq_char(port, c)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 872 | count = 0; |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 873 | else |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 874 | tty_insert_flip_char(tport, c, TTY_NORMAL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | } else { |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 876 | for (i = 0; i < count; i++) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 877 | char c = serial_port_in(port, SCxRDR); |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 878 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 879 | status = serial_port_in(port, SCxSR); |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 880 | if (uart_handle_sysrq_char(port, c)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 881 | count--; i--; |
| 882 | continue; |
| 883 | } |
| 884 | |
| 885 | /* Store data and status */ |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 886 | if (status & SCxSR_FER(port)) { |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 887 | flag = TTY_FRAME; |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 888 | port->icount.frame++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 889 | dev_notice(port->dev, "frame error\n"); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 890 | } else if (status & SCxSR_PER(port)) { |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 891 | flag = TTY_PARITY; |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 892 | port->icount.parity++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 893 | dev_notice(port->dev, "parity error\n"); |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 894 | } else |
| 895 | flag = TTY_NORMAL; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 896 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 897 | tty_insert_flip_char(tport, c, flag); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 898 | } |
| 899 | } |
| 900 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 901 | serial_port_in(port, SCxSR); /* dummy read */ |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 902 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 903 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 904 | copied += count; |
| 905 | port->icount.rx += count; |
| 906 | } |
| 907 | |
| 908 | if (copied) { |
| 909 | /* Tell the rest of the system the news. New characters! */ |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 910 | tty_flip_buffer_push(tport); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | } else { |
Ulrich Hecht | 7842055 | 2018-02-15 13:02:27 +0100 | [diff] [blame] | 912 | /* TTY buffers full; read from RX reg to prevent lockup */ |
| 913 | serial_port_in(port, SCxRDR); |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 914 | serial_port_in(port, SCxSR); /* dummy read */ |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 915 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | } |
| 917 | } |
| 918 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 919 | static int sci_handle_errors(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 920 | { |
| 921 | int copied = 0; |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 922 | unsigned short status = serial_port_in(port, SCxSR); |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 923 | struct tty_port *tport = &port->state->port; |
Paul Mundt | debf950 | 2011-06-08 18:19:37 +0900 | [diff] [blame] | 924 | struct sci_port *s = to_sci_port(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 925 | |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 926 | /* Handle overruns */ |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 927 | if (status & s->params->overrun_mask) { |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 928 | port->icount.overrun++; |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 929 | |
Laurent Pinchart | 3ae988d | 2013-12-06 10:59:17 +0100 | [diff] [blame] | 930 | /* overrun error */ |
| 931 | if (tty_insert_flip_char(tport, 0, TTY_OVERRUN)) |
| 932 | copied++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 933 | |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 934 | dev_notice(port->dev, "overrun error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 935 | } |
| 936 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 937 | if (status & SCxSR_FER(port)) { |
Laurent Pinchart | d5cb131 | 2017-01-11 16:43:38 +0200 | [diff] [blame] | 938 | /* frame error */ |
| 939 | port->icount.frame++; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 940 | |
Laurent Pinchart | d5cb131 | 2017-01-11 16:43:38 +0200 | [diff] [blame] | 941 | if (tty_insert_flip_char(tport, 0, TTY_FRAME)) |
| 942 | copied++; |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 943 | |
Laurent Pinchart | d5cb131 | 2017-01-11 16:43:38 +0200 | [diff] [blame] | 944 | dev_notice(port->dev, "frame error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 945 | } |
| 946 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 947 | if (status & SCxSR_PER(port)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 948 | /* parity error */ |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 949 | port->icount.parity++; |
| 950 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 951 | if (tty_insert_flip_char(tport, 0, TTY_PARITY)) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 952 | copied++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 953 | |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 954 | dev_notice(port->dev, "parity error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 955 | } |
| 956 | |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 957 | if (copied) |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 958 | tty_flip_buffer_push(tport); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 959 | |
| 960 | return copied; |
| 961 | } |
| 962 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 963 | static int sci_handle_fifo_overrun(struct uart_port *port) |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 964 | { |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 965 | struct tty_port *tport = &port->state->port; |
Paul Mundt | debf950 | 2011-06-08 18:19:37 +0900 | [diff] [blame] | 966 | struct sci_port *s = to_sci_port(port); |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 967 | const struct plat_sci_reg *reg; |
Geert Uytterhoeven | 2e0842a | 2015-04-30 18:21:32 +0200 | [diff] [blame] | 968 | int copied = 0; |
Geert Uytterhoeven | 75c249f | 2015-04-30 18:21:31 +0200 | [diff] [blame] | 969 | u16 status; |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 970 | |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 971 | reg = sci_getreg(port, s->params->overrun_reg); |
Paul Mundt | 4b8c59a | 2011-06-14 17:53:34 +0900 | [diff] [blame] | 972 | if (!reg->size) |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 973 | return 0; |
| 974 | |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 975 | status = serial_port_in(port, s->params->overrun_reg); |
| 976 | if (status & s->params->overrun_mask) { |
| 977 | status &= ~s->params->overrun_mask; |
| 978 | serial_port_out(port, s->params->overrun_reg, status); |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 979 | |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 980 | port->icount.overrun++; |
| 981 | |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 982 | tty_insert_flip_char(tport, 0, TTY_OVERRUN); |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 983 | tty_flip_buffer_push(tport); |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 984 | |
Yoshihiro Kaneko | 51b31f1 | 2015-01-26 20:53:29 +0900 | [diff] [blame] | 985 | dev_dbg(port->dev, "overrun error\n"); |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 986 | copied++; |
| 987 | } |
| 988 | |
| 989 | return copied; |
| 990 | } |
| 991 | |
Paul Mundt | 94c8b6d | 2011-01-20 23:26:18 +0900 | [diff] [blame] | 992 | static int sci_handle_breaks(struct uart_port *port) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 993 | { |
| 994 | int copied = 0; |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 995 | unsigned short status = serial_port_in(port, SCxSR); |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 996 | struct tty_port *tport = &port->state->port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 997 | |
Paul Mundt | 0b3d4ef | 2007-03-14 13:22:37 +0900 | [diff] [blame] | 998 | if (uart_handle_break(port)) |
| 999 | return 0; |
| 1000 | |
Laurent Pinchart | d5cb131 | 2017-01-11 16:43:38 +0200 | [diff] [blame] | 1001 | if (status & SCxSR_BRK(port)) { |
Paul Mundt | d97fbbe | 2011-11-24 19:15:06 +0900 | [diff] [blame] | 1002 | port->icount.brk++; |
| 1003 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1004 | /* Notify of BREAK */ |
Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 1005 | if (tty_insert_flip_char(tport, 0, TTY_BREAK)) |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 1006 | copied++; |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 1007 | |
| 1008 | dev_dbg(port->dev, "BREAK detected\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1009 | } |
| 1010 | |
Alan Cox | 33f0f88 | 2006-01-09 20:54:13 -0800 | [diff] [blame] | 1011 | if (copied) |
Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 1012 | tty_flip_buffer_push(tport); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 1013 | |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1014 | copied += sci_handle_fifo_overrun(port); |
| 1015 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1016 | return copied; |
| 1017 | } |
| 1018 | |
Ulrich Hecht | a380ed4 | 2017-02-02 18:10:16 +0100 | [diff] [blame] | 1019 | static int scif_set_rtrg(struct uart_port *port, int rx_trig) |
| 1020 | { |
| 1021 | unsigned int bits; |
| 1022 | |
| 1023 | if (rx_trig < 1) |
| 1024 | rx_trig = 1; |
| 1025 | if (rx_trig >= port->fifosize) |
| 1026 | rx_trig = port->fifosize; |
| 1027 | |
| 1028 | /* HSCIF can be set to an arbitrary level. */ |
| 1029 | if (sci_getreg(port, HSRTRGR)->size) { |
| 1030 | serial_port_out(port, HSRTRGR, rx_trig); |
| 1031 | return rx_trig; |
| 1032 | } |
| 1033 | |
| 1034 | switch (port->type) { |
| 1035 | case PORT_SCIF: |
| 1036 | if (rx_trig < 4) { |
| 1037 | bits = 0; |
| 1038 | rx_trig = 1; |
| 1039 | } else if (rx_trig < 8) { |
| 1040 | bits = SCFCR_RTRG0; |
| 1041 | rx_trig = 4; |
| 1042 | } else if (rx_trig < 14) { |
| 1043 | bits = SCFCR_RTRG1; |
| 1044 | rx_trig = 8; |
| 1045 | } else { |
| 1046 | bits = SCFCR_RTRG0 | SCFCR_RTRG1; |
| 1047 | rx_trig = 14; |
| 1048 | } |
| 1049 | break; |
| 1050 | case PORT_SCIFA: |
| 1051 | case PORT_SCIFB: |
| 1052 | if (rx_trig < 16) { |
| 1053 | bits = 0; |
| 1054 | rx_trig = 1; |
| 1055 | } else if (rx_trig < 32) { |
| 1056 | bits = SCFCR_RTRG0; |
| 1057 | rx_trig = 16; |
| 1058 | } else if (rx_trig < 48) { |
| 1059 | bits = SCFCR_RTRG1; |
| 1060 | rx_trig = 32; |
| 1061 | } else { |
| 1062 | bits = SCFCR_RTRG0 | SCFCR_RTRG1; |
| 1063 | rx_trig = 48; |
| 1064 | } |
| 1065 | break; |
| 1066 | default: |
| 1067 | WARN(1, "unknown FIFO configuration"); |
| 1068 | return 1; |
| 1069 | } |
| 1070 | |
| 1071 | serial_port_out(port, SCFCR, |
| 1072 | (serial_port_in(port, SCFCR) & |
| 1073 | ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits); |
| 1074 | |
| 1075 | return rx_trig; |
| 1076 | } |
| 1077 | |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 1078 | static int scif_rtrg_enabled(struct uart_port *port) |
| 1079 | { |
| 1080 | if (sci_getreg(port, HSRTRGR)->size) |
| 1081 | return serial_port_in(port, HSRTRGR) != 0; |
| 1082 | else |
| 1083 | return (serial_port_in(port, SCFCR) & |
| 1084 | (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0; |
| 1085 | } |
| 1086 | |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 1087 | static void rx_fifo_timer_fn(struct timer_list *t) |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 1088 | { |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 1089 | struct sci_port *s = from_timer(s, t, rx_fifo_timer); |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 1090 | struct uart_port *port = &s->port; |
| 1091 | |
| 1092 | dev_dbg(port->dev, "Rx timed out\n"); |
| 1093 | scif_set_rtrg(port, 1); |
| 1094 | } |
| 1095 | |
Geert Uytterhoeven | 7027e62 | 2019-07-31 14:45:55 +0200 | [diff] [blame] | 1096 | static ssize_t rx_fifo_trigger_show(struct device *dev, |
| 1097 | struct device_attribute *attr, char *buf) |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1098 | { |
| 1099 | struct uart_port *port = dev_get_drvdata(dev); |
| 1100 | struct sci_port *sci = to_sci_port(port); |
| 1101 | |
| 1102 | return sprintf(buf, "%d\n", sci->rx_trigger); |
| 1103 | } |
| 1104 | |
Geert Uytterhoeven | 7027e62 | 2019-07-31 14:45:55 +0200 | [diff] [blame] | 1105 | static ssize_t rx_fifo_trigger_store(struct device *dev, |
| 1106 | struct device_attribute *attr, |
| 1107 | const char *buf, size_t count) |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1108 | { |
| 1109 | struct uart_port *port = dev_get_drvdata(dev); |
| 1110 | struct sci_port *sci = to_sci_port(port); |
Dan Carpenter | 4ab3c51 | 2017-07-17 11:34:23 +0300 | [diff] [blame] | 1111 | int ret; |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1112 | long r; |
| 1113 | |
Dan Carpenter | 4ab3c51 | 2017-07-17 11:34:23 +0300 | [diff] [blame] | 1114 | ret = kstrtol(buf, 0, &r); |
| 1115 | if (ret) |
| 1116 | return ret; |
Ulrich Hecht | 90afa52 | 2017-02-08 18:31:14 +0100 | [diff] [blame] | 1117 | |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1118 | sci->rx_trigger = scif_set_rtrg(port, r); |
Ulrich Hecht | 90afa52 | 2017-02-08 18:31:14 +0100 | [diff] [blame] | 1119 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 1120 | scif_set_rtrg(port, 1); |
| 1121 | |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1122 | return count; |
| 1123 | } |
| 1124 | |
Geert Uytterhoeven | 7027e62 | 2019-07-31 14:45:55 +0200 | [diff] [blame] | 1125 | static DEVICE_ATTR_RW(rx_fifo_trigger); |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1126 | |
| 1127 | static ssize_t rx_fifo_timeout_show(struct device *dev, |
| 1128 | struct device_attribute *attr, |
| 1129 | char *buf) |
| 1130 | { |
| 1131 | struct uart_port *port = dev_get_drvdata(dev); |
| 1132 | struct sci_port *sci = to_sci_port(port); |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 1133 | int v; |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1134 | |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 1135 | if (port->type == PORT_HSCIF) |
| 1136 | v = sci->hscif_tot >> HSSCR_TOT_SHIFT; |
| 1137 | else |
| 1138 | v = sci->rx_fifo_timeout; |
| 1139 | |
| 1140 | return sprintf(buf, "%d\n", v); |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1141 | } |
| 1142 | |
| 1143 | static ssize_t rx_fifo_timeout_store(struct device *dev, |
| 1144 | struct device_attribute *attr, |
| 1145 | const char *buf, |
| 1146 | size_t count) |
| 1147 | { |
| 1148 | struct uart_port *port = dev_get_drvdata(dev); |
| 1149 | struct sci_port *sci = to_sci_port(port); |
Dan Carpenter | 4ab3c51 | 2017-07-17 11:34:23 +0300 | [diff] [blame] | 1150 | int ret; |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1151 | long r; |
| 1152 | |
Dan Carpenter | 4ab3c51 | 2017-07-17 11:34:23 +0300 | [diff] [blame] | 1153 | ret = kstrtol(buf, 0, &r); |
| 1154 | if (ret) |
| 1155 | return ret; |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 1156 | |
| 1157 | if (port->type == PORT_HSCIF) { |
| 1158 | if (r < 0 || r > 3) |
| 1159 | return -EINVAL; |
| 1160 | sci->hscif_tot = r << HSSCR_TOT_SHIFT; |
| 1161 | } else { |
| 1162 | sci->rx_fifo_timeout = r; |
| 1163 | scif_set_rtrg(port, 1); |
| 1164 | if (r > 0) |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 1165 | timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0); |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 1166 | } |
| 1167 | |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1168 | return count; |
| 1169 | } |
| 1170 | |
Joe Perches | b6b996b | 2017-12-19 10:15:07 -0800 | [diff] [blame] | 1171 | static DEVICE_ATTR_RW(rx_fifo_timeout); |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 1172 | |
| 1173 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1174 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
| 1175 | static void sci_dma_tx_complete(void *arg) |
| 1176 | { |
| 1177 | struct sci_port *s = arg; |
| 1178 | struct uart_port *port = &s->port; |
| 1179 | struct circ_buf *xmit = &port->state->xmit; |
| 1180 | unsigned long flags; |
| 1181 | |
| 1182 | dev_dbg(port->dev, "%s(%d)\n", __func__, port->line); |
| 1183 | |
| 1184 | spin_lock_irqsave(&port->lock, flags); |
| 1185 | |
| 1186 | xmit->tail += s->tx_dma_len; |
| 1187 | xmit->tail &= UART_XMIT_SIZE - 1; |
| 1188 | |
| 1189 | port->icount.tx += s->tx_dma_len; |
| 1190 | |
| 1191 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) |
| 1192 | uart_write_wakeup(port); |
| 1193 | |
| 1194 | if (!uart_circ_empty(xmit)) { |
| 1195 | s->cookie_tx = 0; |
| 1196 | schedule_work(&s->work_tx); |
| 1197 | } else { |
| 1198 | s->cookie_tx = -EINVAL; |
| 1199 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 1200 | u16 ctrl = serial_port_in(port, SCSCR); |
| 1201 | serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE); |
| 1202 | } |
| 1203 | } |
| 1204 | |
| 1205 | spin_unlock_irqrestore(&port->lock, flags); |
| 1206 | } |
| 1207 | |
| 1208 | /* Locking: called with port lock held */ |
| 1209 | static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count) |
| 1210 | { |
| 1211 | struct uart_port *port = &s->port; |
| 1212 | struct tty_port *tport = &port->state->port; |
| 1213 | int copied; |
| 1214 | |
| 1215 | copied = tty_insert_flip_string(tport, buf, count); |
Takatoshi Akiyama | 6fc5a52 | 2016-11-07 16:56:50 +0100 | [diff] [blame] | 1216 | if (copied < count) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1217 | port->icount.buf_overrun++; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1218 | |
| 1219 | port->icount.rx += copied; |
| 1220 | |
| 1221 | return copied; |
| 1222 | } |
| 1223 | |
| 1224 | static int sci_dma_rx_find_active(struct sci_port *s) |
| 1225 | { |
| 1226 | unsigned int i; |
| 1227 | |
| 1228 | for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++) |
| 1229 | if (s->active_rx == s->cookie_rx[i]) |
| 1230 | return i; |
| 1231 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1232 | return -1; |
| 1233 | } |
| 1234 | |
Geert Uytterhoeven | 11b3770 | 2019-01-07 17:23:17 +0100 | [diff] [blame] | 1235 | static void sci_dma_rx_chan_invalidate(struct sci_port *s) |
| 1236 | { |
| 1237 | unsigned int i; |
| 1238 | |
| 1239 | s->chan_rx = NULL; |
| 1240 | for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++) |
| 1241 | s->cookie_rx[i] = -EINVAL; |
| 1242 | s->active_rx = 0; |
| 1243 | } |
| 1244 | |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1245 | static void sci_dma_rx_release(struct sci_port *s) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1246 | { |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1247 | struct dma_chan *chan = s->chan_rx_saved; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1248 | |
Geert Uytterhoeven | 11b3770 | 2019-01-07 17:23:17 +0100 | [diff] [blame] | 1249 | s->chan_rx_saved = NULL; |
| 1250 | sci_dma_rx_chan_invalidate(s); |
Geert Uytterhoeven | 6eefc68 | 2018-07-06 11:05:43 +0200 | [diff] [blame] | 1251 | dmaengine_terminate_sync(chan); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1252 | dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0], |
| 1253 | sg_dma_address(&s->sg_rx[0])); |
| 1254 | dma_release_channel(chan); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1255 | } |
| 1256 | |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1257 | static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec) |
| 1258 | { |
| 1259 | long sec = usec / 1000000; |
| 1260 | long nsec = (usec % 1000000) * 1000; |
| 1261 | ktime_t t = ktime_set(sec, nsec); |
| 1262 | |
| 1263 | hrtimer_start(hrt, t, HRTIMER_MODE_REL); |
| 1264 | } |
| 1265 | |
Geert Uytterhoeven | 38766e4 | 2019-01-07 17:23:18 +0100 | [diff] [blame] | 1266 | static void sci_dma_rx_reenable_irq(struct sci_port *s) |
| 1267 | { |
| 1268 | struct uart_port *port = &s->port; |
| 1269 | u16 scr; |
| 1270 | |
| 1271 | /* Direct new serial port interrupts back to CPU */ |
| 1272 | scr = serial_port_in(port, SCSCR); |
| 1273 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 1274 | scr &= ~SCSCR_RDRQE; |
| 1275 | enable_irq(s->irqs[SCIx_RXI_IRQ]); |
| 1276 | } |
| 1277 | serial_port_out(port, SCSCR, scr | SCSCR_RIE); |
| 1278 | } |
| 1279 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1280 | static void sci_dma_rx_complete(void *arg) |
| 1281 | { |
| 1282 | struct sci_port *s = arg; |
Muhammad Hamza Farooq | 1d3db60 | 2015-09-18 13:08:30 +0200 | [diff] [blame] | 1283 | struct dma_chan *chan = s->chan_rx; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1284 | struct uart_port *port = &s->port; |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1285 | struct dma_async_tx_descriptor *desc; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1286 | unsigned long flags; |
| 1287 | int active, count = 0; |
| 1288 | |
| 1289 | dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line, |
| 1290 | s->active_rx); |
| 1291 | |
| 1292 | spin_lock_irqsave(&port->lock, flags); |
| 1293 | |
| 1294 | active = sci_dma_rx_find_active(s); |
| 1295 | if (active >= 0) |
| 1296 | count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx); |
| 1297 | |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1298 | start_hrtimer_us(&s->rx_timer, s->rx_timeout); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1299 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1300 | if (count) |
| 1301 | tty_flip_buffer_push(&port->state->port); |
| 1302 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1303 | desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1, |
| 1304 | DMA_DEV_TO_MEM, |
| 1305 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 1306 | if (!desc) |
| 1307 | goto fail; |
| 1308 | |
| 1309 | desc->callback = sci_dma_rx_complete; |
| 1310 | desc->callback_param = s; |
| 1311 | s->cookie_rx[active] = dmaengine_submit(desc); |
| 1312 | if (dma_submit_error(s->cookie_rx[active])) |
| 1313 | goto fail; |
| 1314 | |
| 1315 | s->active_rx = s->cookie_rx[!active]; |
| 1316 | |
Muhammad Hamza Farooq | 1d3db60 | 2015-09-18 13:08:30 +0200 | [diff] [blame] | 1317 | dma_async_issue_pending(chan); |
| 1318 | |
Takatoshi Akiyama | 6fc5a52 | 2016-11-07 16:56:50 +0100 | [diff] [blame] | 1319 | spin_unlock_irqrestore(&port->lock, flags); |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1320 | dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n", |
| 1321 | __func__, s->cookie_rx[active], active, s->active_rx); |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1322 | return; |
| 1323 | |
| 1324 | fail: |
| 1325 | spin_unlock_irqrestore(&port->lock, flags); |
| 1326 | dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n"); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1327 | /* Switch to PIO */ |
| 1328 | spin_lock_irqsave(&port->lock, flags); |
Geert Uytterhoeven | 26f0739 | 2019-01-07 17:23:19 +0100 | [diff] [blame] | 1329 | dmaengine_terminate_async(chan); |
| 1330 | sci_dma_rx_chan_invalidate(s); |
| 1331 | sci_dma_rx_reenable_irq(s); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1332 | spin_unlock_irqrestore(&port->lock, flags); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1333 | } |
| 1334 | |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1335 | static void sci_dma_tx_release(struct sci_port *s) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1336 | { |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1337 | struct dma_chan *chan = s->chan_tx_saved; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1338 | |
Geert Uytterhoeven | f661131 | 2018-07-06 11:05:42 +0200 | [diff] [blame] | 1339 | cancel_work_sync(&s->work_tx); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1340 | s->chan_tx_saved = s->chan_tx = NULL; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1341 | s->cookie_tx = -EINVAL; |
Geert Uytterhoeven | 6eefc68 | 2018-07-06 11:05:43 +0200 | [diff] [blame] | 1342 | dmaengine_terminate_sync(chan); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1343 | dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE, |
| 1344 | DMA_TO_DEVICE); |
| 1345 | dma_release_channel(chan); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1346 | } |
| 1347 | |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1348 | static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1349 | { |
| 1350 | struct dma_chan *chan = s->chan_rx; |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1351 | struct uart_port *port = &s->port; |
| 1352 | unsigned long flags; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1353 | int i; |
| 1354 | |
| 1355 | for (i = 0; i < 2; i++) { |
| 1356 | struct scatterlist *sg = &s->sg_rx[i]; |
| 1357 | struct dma_async_tx_descriptor *desc; |
| 1358 | |
| 1359 | desc = dmaengine_prep_slave_sg(chan, |
| 1360 | sg, 1, DMA_DEV_TO_MEM, |
| 1361 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 1362 | if (!desc) |
| 1363 | goto fail; |
| 1364 | |
| 1365 | desc->callback = sci_dma_rx_complete; |
| 1366 | desc->callback_param = s; |
| 1367 | s->cookie_rx[i] = dmaengine_submit(desc); |
| 1368 | if (dma_submit_error(s->cookie_rx[i])) |
| 1369 | goto fail; |
| 1370 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1371 | } |
| 1372 | |
| 1373 | s->active_rx = s->cookie_rx[0]; |
| 1374 | |
| 1375 | dma_async_issue_pending(chan); |
Geert Uytterhoeven | 71ab1c0 | 2018-12-13 19:44:43 +0100 | [diff] [blame] | 1376 | return 0; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1377 | |
| 1378 | fail: |
Geert Uytterhoeven | dd1f225 | 2018-12-13 19:44:41 +0100 | [diff] [blame] | 1379 | /* Switch to PIO */ |
| 1380 | if (!port_lock_held) |
| 1381 | spin_lock_irqsave(&port->lock, flags); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1382 | if (i) |
Geert Uytterhoeven | 6eefc68 | 2018-07-06 11:05:43 +0200 | [diff] [blame] | 1383 | dmaengine_terminate_async(chan); |
Geert Uytterhoeven | 11b3770 | 2019-01-07 17:23:17 +0100 | [diff] [blame] | 1384 | sci_dma_rx_chan_invalidate(s); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1385 | sci_start_rx(port); |
Geert Uytterhoeven | dd1f225 | 2018-12-13 19:44:41 +0100 | [diff] [blame] | 1386 | if (!port_lock_held) |
| 1387 | spin_unlock_irqrestore(&port->lock, flags); |
Geert Uytterhoeven | 71ab1c0 | 2018-12-13 19:44:43 +0100 | [diff] [blame] | 1388 | return -EAGAIN; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1389 | } |
| 1390 | |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1391 | static void sci_dma_tx_work_fn(struct work_struct *work) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1392 | { |
| 1393 | struct sci_port *s = container_of(work, struct sci_port, work_tx); |
| 1394 | struct dma_async_tx_descriptor *desc; |
| 1395 | struct dma_chan *chan = s->chan_tx; |
| 1396 | struct uart_port *port = &s->port; |
| 1397 | struct circ_buf *xmit = &port->state->xmit; |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1398 | unsigned long flags; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1399 | dma_addr_t buf; |
Geert Uytterhoeven | 8493eab | 2019-06-24 14:35:39 +0200 | [diff] [blame] | 1400 | int head, tail; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1401 | |
| 1402 | /* |
| 1403 | * DMA is idle now. |
| 1404 | * Port xmit buffer is already mapped, and it is one page... Just adjust |
| 1405 | * offsets and lengths. Since it is a circular buffer, we have to |
| 1406 | * transmit till the end, and then the rest. Take the port lock to get a |
| 1407 | * consistent xmit buffer state. |
| 1408 | */ |
| 1409 | spin_lock_irq(&port->lock); |
Geert Uytterhoeven | 8493eab | 2019-06-24 14:35:39 +0200 | [diff] [blame] | 1410 | head = xmit->head; |
| 1411 | tail = xmit->tail; |
| 1412 | buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1)); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1413 | s->tx_dma_len = min_t(unsigned int, |
Geert Uytterhoeven | 8493eab | 2019-06-24 14:35:39 +0200 | [diff] [blame] | 1414 | CIRC_CNT(head, tail, UART_XMIT_SIZE), |
| 1415 | CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE)); |
| 1416 | if (!s->tx_dma_len) { |
| 1417 | /* Transmit buffer has been flushed */ |
| 1418 | spin_unlock_irq(&port->lock); |
| 1419 | return; |
| 1420 | } |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1421 | |
| 1422 | desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len, |
| 1423 | DMA_MEM_TO_DEV, |
| 1424 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
| 1425 | if (!desc) { |
Geert Uytterhoeven | 8493eab | 2019-06-24 14:35:39 +0200 | [diff] [blame] | 1426 | spin_unlock_irq(&port->lock); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1427 | dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n"); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1428 | goto switch_to_pio; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1429 | } |
| 1430 | |
| 1431 | dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len, |
| 1432 | DMA_TO_DEVICE); |
| 1433 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1434 | desc->callback = sci_dma_tx_complete; |
| 1435 | desc->callback_param = s; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1436 | s->cookie_tx = dmaengine_submit(desc); |
| 1437 | if (dma_submit_error(s->cookie_tx)) { |
Geert Uytterhoeven | 8493eab | 2019-06-24 14:35:39 +0200 | [diff] [blame] | 1438 | spin_unlock_irq(&port->lock); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1439 | dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n"); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1440 | goto switch_to_pio; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1441 | } |
| 1442 | |
Geert Uytterhoeven | 8493eab | 2019-06-24 14:35:39 +0200 | [diff] [blame] | 1443 | spin_unlock_irq(&port->lock); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1444 | dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n", |
Geert Uytterhoeven | 8493eab | 2019-06-24 14:35:39 +0200 | [diff] [blame] | 1445 | __func__, xmit->buf, tail, head, s->cookie_tx); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1446 | |
| 1447 | dma_async_issue_pending(chan); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1448 | return; |
| 1449 | |
| 1450 | switch_to_pio: |
| 1451 | spin_lock_irqsave(&port->lock, flags); |
| 1452 | s->chan_tx = NULL; |
| 1453 | sci_start_tx(port); |
| 1454 | spin_unlock_irqrestore(&port->lock, flags); |
| 1455 | return; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1456 | } |
| 1457 | |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1458 | static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1459 | { |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1460 | struct sci_port *s = container_of(t, struct sci_port, rx_timer); |
Muhammad Hamza Farooq | e7327c0 | 2015-09-18 13:08:32 +0200 | [diff] [blame] | 1461 | struct dma_chan *chan = s->chan_rx; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1462 | struct uart_port *port = &s->port; |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1463 | struct dma_tx_state state; |
| 1464 | enum dma_status status; |
| 1465 | unsigned long flags; |
| 1466 | unsigned int read; |
| 1467 | int active, count; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1468 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1469 | dev_dbg(port->dev, "DMA Rx timed out\n"); |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1470 | |
Takatoshi Akiyama | 6fc5a52 | 2016-11-07 16:56:50 +0100 | [diff] [blame] | 1471 | spin_lock_irqsave(&port->lock, flags); |
| 1472 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1473 | active = sci_dma_rx_find_active(s); |
| 1474 | if (active < 0) { |
| 1475 | spin_unlock_irqrestore(&port->lock, flags); |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1476 | return HRTIMER_NORESTART; |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1477 | } |
| 1478 | |
| 1479 | status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state); |
Muhammad Hamza Farooq | 3b96304 | 2015-09-18 13:08:31 +0200 | [diff] [blame] | 1480 | if (status == DMA_COMPLETE) { |
Takatoshi Akiyama | 6fc5a52 | 2016-11-07 16:56:50 +0100 | [diff] [blame] | 1481 | spin_unlock_irqrestore(&port->lock, flags); |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1482 | dev_dbg(port->dev, "Cookie %d #%d has already completed\n", |
| 1483 | s->active_rx, active); |
Muhammad Hamza Farooq | 3b96304 | 2015-09-18 13:08:31 +0200 | [diff] [blame] | 1484 | |
| 1485 | /* Let packet complete handler take care of the packet */ |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1486 | return HRTIMER_NORESTART; |
Muhammad Hamza Farooq | 3b96304 | 2015-09-18 13:08:31 +0200 | [diff] [blame] | 1487 | } |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1488 | |
Muhammad Hamza Farooq | e7327c0 | 2015-09-18 13:08:32 +0200 | [diff] [blame] | 1489 | dmaengine_pause(chan); |
| 1490 | |
| 1491 | /* |
| 1492 | * sometimes DMA transfer doesn't stop even if it is stopped and |
| 1493 | * data keeps on coming until transaction is complete so check |
| 1494 | * for DMA_COMPLETE again |
| 1495 | * Let packet complete handler take care of the packet |
| 1496 | */ |
| 1497 | status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state); |
| 1498 | if (status == DMA_COMPLETE) { |
| 1499 | spin_unlock_irqrestore(&port->lock, flags); |
| 1500 | dev_dbg(port->dev, "Transaction complete after DMA engine was stopped"); |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1501 | return HRTIMER_NORESTART; |
Muhammad Hamza Farooq | e7327c0 | 2015-09-18 13:08:32 +0200 | [diff] [blame] | 1502 | } |
| 1503 | |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1504 | /* Handle incomplete DMA receive */ |
Geert Uytterhoeven | 6eefc68 | 2018-07-06 11:05:43 +0200 | [diff] [blame] | 1505 | dmaengine_terminate_async(s->chan_rx); |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1506 | read = sg_dma_len(&s->sg_rx[active]) - state.residue; |
Geert Uytterhoeven | 67f462b0 | 2015-09-18 13:08:25 +0200 | [diff] [blame] | 1507 | |
| 1508 | if (read) { |
| 1509 | count = sci_dma_rx_push(s, s->rx_buf[active], read); |
| 1510 | if (count) |
| 1511 | tty_flip_buffer_push(&port->state->port); |
| 1512 | } |
| 1513 | |
Geert Uytterhoeven | 756981b | 2015-09-18 13:08:26 +0200 | [diff] [blame] | 1514 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1515 | sci_dma_rx_submit(s, true); |
Muhammad Hamza Farooq | 371cfed | 2015-09-18 13:08:29 +0200 | [diff] [blame] | 1516 | |
Geert Uytterhoeven | 38766e4 | 2019-01-07 17:23:18 +0100 | [diff] [blame] | 1517 | sci_dma_rx_reenable_irq(s); |
Muhammad Hamza Farooq | 371cfed | 2015-09-18 13:08:29 +0200 | [diff] [blame] | 1518 | |
| 1519 | spin_unlock_irqrestore(&port->lock, flags); |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1520 | |
| 1521 | return HRTIMER_NORESTART; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1522 | } |
| 1523 | |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1524 | static struct dma_chan *sci_request_dma_chan(struct uart_port *port, |
Laurent Pinchart | 219fb0c | 2017-01-11 16:43:37 +0200 | [diff] [blame] | 1525 | enum dma_transfer_direction dir) |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1526 | { |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1527 | struct dma_chan *chan; |
| 1528 | struct dma_slave_config cfg; |
| 1529 | int ret; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1530 | |
Laurent Pinchart | 219fb0c | 2017-01-11 16:43:37 +0200 | [diff] [blame] | 1531 | chan = dma_request_slave_channel(port->dev, |
| 1532 | dir == DMA_MEM_TO_DEV ? "tx" : "rx"); |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1533 | if (!chan) { |
Ulrich Hecht | c58a3ae | 2018-10-12 15:47:49 +0200 | [diff] [blame] | 1534 | dev_dbg(port->dev, "dma_request_slave_channel failed\n"); |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1535 | return NULL; |
| 1536 | } |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1537 | |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1538 | memset(&cfg, 0, sizeof(cfg)); |
| 1539 | cfg.direction = dir; |
| 1540 | if (dir == DMA_MEM_TO_DEV) { |
| 1541 | cfg.dst_addr = port->mapbase + |
| 1542 | (sci_getreg(port, SCxTDR)->offset << port->regshift); |
| 1543 | cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 1544 | } else { |
| 1545 | cfg.src_addr = port->mapbase + |
| 1546 | (sci_getreg(port, SCxRDR)->offset << port->regshift); |
| 1547 | cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
| 1548 | } |
| 1549 | |
| 1550 | ret = dmaengine_slave_config(chan, &cfg); |
| 1551 | if (ret) { |
| 1552 | dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret); |
| 1553 | dma_release_channel(chan); |
| 1554 | return NULL; |
| 1555 | } |
| 1556 | |
| 1557 | return chan; |
| 1558 | } |
| 1559 | |
| 1560 | static void sci_request_dma(struct uart_port *port) |
| 1561 | { |
| 1562 | struct sci_port *s = to_sci_port(port); |
| 1563 | struct dma_chan *chan; |
| 1564 | |
| 1565 | dev_dbg(port->dev, "%s: port %d\n", __func__, port->line); |
| 1566 | |
George G. Davis | 099506c | 2019-05-14 23:29:34 -0400 | [diff] [blame] | 1567 | /* |
| 1568 | * DMA on console may interfere with Kernel log messages which use |
| 1569 | * plain putchar(). So, simply don't use it with a console. |
| 1570 | */ |
| 1571 | if (uart_console(port)) |
| 1572 | return; |
| 1573 | |
Laurent Pinchart | 219fb0c | 2017-01-11 16:43:37 +0200 | [diff] [blame] | 1574 | if (!port->dev->of_node) |
Geert Uytterhoeven | ff44112 | 2015-09-18 13:08:33 +0200 | [diff] [blame] | 1575 | return; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1576 | |
| 1577 | s->cookie_tx = -EINVAL; |
Andy Lowe | 7464779 | 2017-09-22 20:29:30 +0200 | [diff] [blame] | 1578 | |
| 1579 | /* |
| 1580 | * Don't request a dma channel if no channel was specified |
| 1581 | * in the device tree. |
| 1582 | */ |
| 1583 | if (!of_find_property(port->dev->of_node, "dmas", NULL)) |
| 1584 | return; |
| 1585 | |
Laurent Pinchart | 219fb0c | 2017-01-11 16:43:37 +0200 | [diff] [blame] | 1586 | chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1587 | dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan); |
| 1588 | if (chan) { |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1589 | /* UART circular tx buffer is an aligned page. */ |
| 1590 | s->tx_dma_addr = dma_map_single(chan->device->dev, |
| 1591 | port->state->xmit.buf, |
| 1592 | UART_XMIT_SIZE, |
| 1593 | DMA_TO_DEVICE); |
| 1594 | if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) { |
| 1595 | dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n"); |
| 1596 | dma_release_channel(chan); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1597 | } else { |
| 1598 | dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n", |
| 1599 | __func__, UART_XMIT_SIZE, |
| 1600 | port->state->xmit.buf, &s->tx_dma_addr); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1601 | |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1602 | INIT_WORK(&s->work_tx, sci_dma_tx_work_fn); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1603 | s->chan_tx_saved = s->chan_tx = chan; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1604 | } |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1605 | } |
| 1606 | |
Laurent Pinchart | 219fb0c | 2017-01-11 16:43:37 +0200 | [diff] [blame] | 1607 | chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1608 | dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan); |
| 1609 | if (chan) { |
| 1610 | unsigned int i; |
| 1611 | dma_addr_t dma; |
| 1612 | void *buf; |
| 1613 | |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1614 | s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize); |
| 1615 | buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2, |
| 1616 | &dma, GFP_KERNEL); |
| 1617 | if (!buf) { |
| 1618 | dev_warn(port->dev, |
| 1619 | "Failed to allocate Rx dma buffer, using PIO\n"); |
| 1620 | dma_release_channel(chan); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1621 | return; |
| 1622 | } |
| 1623 | |
| 1624 | for (i = 0; i < 2; i++) { |
| 1625 | struct scatterlist *sg = &s->sg_rx[i]; |
| 1626 | |
| 1627 | sg_init_table(sg, 1); |
| 1628 | s->rx_buf[i] = buf; |
| 1629 | sg_dma_address(sg) = dma; |
Yoshihiro Shimoda | d09959e | 2015-12-04 15:21:19 +0100 | [diff] [blame] | 1630 | sg_dma_len(sg) = s->buf_len_rx; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1631 | |
| 1632 | buf += s->buf_len_rx; |
| 1633 | dma += s->buf_len_rx; |
| 1634 | } |
| 1635 | |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1636 | hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1637 | s->rx_timer.function = sci_dma_rx_timer_fn; |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1638 | |
Geert Uytterhoeven | 202dc3c | 2018-10-09 19:41:58 +0200 | [diff] [blame] | 1639 | s->chan_rx_saved = s->chan_rx = chan; |
| 1640 | |
Geert Uytterhoeven | 756981b | 2015-09-18 13:08:26 +0200 | [diff] [blame] | 1641 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1642 | sci_dma_rx_submit(s, false); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1643 | } |
| 1644 | } |
| 1645 | |
| 1646 | static void sci_free_dma(struct uart_port *port) |
| 1647 | { |
| 1648 | struct sci_port *s = to_sci_port(port); |
| 1649 | |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1650 | if (s->chan_tx_saved) |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1651 | sci_dma_tx_release(s); |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 1652 | if (s->chan_rx_saved) |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1653 | sci_dma_rx_release(s); |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1654 | } |
Geert Uytterhoeven | 1cf4a7e | 2017-04-25 20:15:35 +0200 | [diff] [blame] | 1655 | |
| 1656 | static void sci_flush_buffer(struct uart_port *port) |
| 1657 | { |
Geert Uytterhoeven | 775b7ff | 2019-06-24 14:35:40 +0200 | [diff] [blame] | 1658 | struct sci_port *s = to_sci_port(port); |
| 1659 | |
Geert Uytterhoeven | 1cf4a7e | 2017-04-25 20:15:35 +0200 | [diff] [blame] | 1660 | /* |
| 1661 | * In uart_flush_buffer(), the xmit circular buffer has just been |
Geert Uytterhoeven | 775b7ff | 2019-06-24 14:35:40 +0200 | [diff] [blame] | 1662 | * cleared, so we have to reset tx_dma_len accordingly, and stop any |
| 1663 | * pending transfers |
Geert Uytterhoeven | 1cf4a7e | 2017-04-25 20:15:35 +0200 | [diff] [blame] | 1664 | */ |
Geert Uytterhoeven | 775b7ff | 2019-06-24 14:35:40 +0200 | [diff] [blame] | 1665 | s->tx_dma_len = 0; |
| 1666 | if (s->chan_tx) { |
| 1667 | dmaengine_terminate_async(s->chan_tx); |
| 1668 | s->cookie_tx = -EINVAL; |
| 1669 | } |
Geert Uytterhoeven | 1cf4a7e | 2017-04-25 20:15:35 +0200 | [diff] [blame] | 1670 | } |
| 1671 | #else /* !CONFIG_SERIAL_SH_SCI_DMA */ |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1672 | static inline void sci_request_dma(struct uart_port *port) |
| 1673 | { |
| 1674 | } |
| 1675 | |
| 1676 | static inline void sci_free_dma(struct uart_port *port) |
| 1677 | { |
| 1678 | } |
Geert Uytterhoeven | 1cf4a7e | 2017-04-25 20:15:35 +0200 | [diff] [blame] | 1679 | |
| 1680 | #define sci_flush_buffer NULL |
| 1681 | #endif /* !CONFIG_SERIAL_SH_SCI_DMA */ |
Geert Uytterhoeven | e1910fc | 2015-09-18 13:08:24 +0200 | [diff] [blame] | 1682 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1683 | static irqreturn_t sci_rx_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1684 | { |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1685 | struct uart_port *port = ptr; |
| 1686 | struct sci_port *s = to_sci_port(port); |
| 1687 | |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 1688 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1689 | if (s->chan_rx) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1690 | u16 scr = serial_port_in(port, SCSCR); |
| 1691 | u16 ssr = serial_port_in(port, SCxSR); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1692 | |
| 1693 | /* Disable future Rx interrupts */ |
Guennadi Liakhovetski | d1d4b10 | 2010-05-23 16:39:09 +0000 | [diff] [blame] | 1694 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1695 | disable_irq_nosync(irq); |
Geert Uytterhoeven | 26de4f1 | 2014-03-11 11:11:19 +0100 | [diff] [blame] | 1696 | scr |= SCSCR_RDRQE; |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1697 | } else { |
Geert Uytterhoeven | 8fcf7a6 | 2019-01-07 17:23:20 +0100 | [diff] [blame] | 1698 | if (sci_dma_rx_submit(s, false) < 0) |
Geert Uytterhoeven | 71ab1c0 | 2018-12-13 19:44:43 +0100 | [diff] [blame] | 1699 | goto handle_pio; |
| 1700 | |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1701 | scr &= ~SCSCR_RIE; |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1702 | } |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1703 | serial_port_out(port, SCSCR, scr); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1704 | /* Clear current interrupt */ |
Geert Uytterhoeven | 54af500 | 2015-08-21 20:02:28 +0200 | [diff] [blame] | 1705 | serial_port_out(port, SCxSR, |
| 1706 | ssr & ~(SCIF_DR | SCxSR_RDxF(port))); |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1707 | dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n", |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 1708 | jiffies, s->rx_timeout); |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1709 | start_hrtimer_us(&s->rx_timer, s->rx_timeout); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1710 | |
| 1711 | return IRQ_HANDLED; |
| 1712 | } |
Geert Uytterhoeven | 71ab1c0 | 2018-12-13 19:44:43 +0100 | [diff] [blame] | 1713 | |
| 1714 | handle_pio: |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1715 | #endif |
| 1716 | |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 1717 | if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) { |
| 1718 | if (!scif_rtrg_enabled(port)) |
| 1719 | scif_set_rtrg(port, s->rx_trigger); |
| 1720 | |
| 1721 | mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP( |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 1722 | s->rx_frame * HZ * s->rx_fifo_timeout, 1000000)); |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 1723 | } |
| 1724 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1725 | /* I think sci_receive_chars has to be called irrespective |
| 1726 | * of whether the I_IXOFF is set, otherwise, how is the interrupt |
| 1727 | * to be disabled? |
| 1728 | */ |
Geert Uytterhoeven | ed8c8e1 | 2018-11-07 14:37:31 +0100 | [diff] [blame] | 1729 | sci_receive_chars(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1730 | |
| 1731 | return IRQ_HANDLED; |
| 1732 | } |
| 1733 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1734 | static irqreturn_t sci_tx_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1735 | { |
| 1736 | struct uart_port *port = ptr; |
Stuart Menefy | fd78a76 | 2009-07-29 23:01:24 +0900 | [diff] [blame] | 1737 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1738 | |
Stuart Menefy | fd78a76 | 2009-07-29 23:01:24 +0900 | [diff] [blame] | 1739 | spin_lock_irqsave(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1740 | sci_transmit_chars(port); |
Stuart Menefy | fd78a76 | 2009-07-29 23:01:24 +0900 | [diff] [blame] | 1741 | spin_unlock_irqrestore(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1742 | |
| 1743 | return IRQ_HANDLED; |
| 1744 | } |
| 1745 | |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 1746 | static irqreturn_t sci_br_interrupt(int irq, void *ptr) |
| 1747 | { |
| 1748 | struct uart_port *port = ptr; |
| 1749 | |
| 1750 | /* Handle BREAKs */ |
| 1751 | sci_handle_breaks(port); |
| 1752 | sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port)); |
| 1753 | |
| 1754 | return IRQ_HANDLED; |
| 1755 | } |
Chris Brandt | 8b0bbd9 | 2018-07-11 09:41:30 -0500 | [diff] [blame] | 1756 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1757 | static irqreturn_t sci_er_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1758 | { |
| 1759 | struct uart_port *port = ptr; |
Geert Uytterhoeven | e6403c1 | 2015-08-21 20:02:55 +0200 | [diff] [blame] | 1760 | struct sci_port *s = to_sci_port(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1761 | |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 1762 | if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) { |
Chris Brandt | 8b0bbd9 | 2018-07-11 09:41:30 -0500 | [diff] [blame] | 1763 | /* Break and Error interrupts are muxed */ |
| 1764 | unsigned short ssr_status = serial_port_in(port, SCxSR); |
| 1765 | |
| 1766 | /* Break Interrupt */ |
| 1767 | if (ssr_status & SCxSR_BRK(port)) |
| 1768 | sci_br_interrupt(irq, ptr); |
| 1769 | |
| 1770 | /* Break only? */ |
| 1771 | if (!(ssr_status & SCxSR_ERRORS(port))) |
| 1772 | return IRQ_HANDLED; |
| 1773 | } |
| 1774 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1775 | /* Handle errors */ |
| 1776 | if (port->type == PORT_SCI) { |
| 1777 | if (sci_handle_errors(port)) { |
| 1778 | /* discard character in rx buffer */ |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1779 | serial_port_in(port, SCxSR); |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 1780 | sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1781 | } |
| 1782 | } else { |
Paul Mundt | d830fa4 | 2008-12-16 19:29:38 +0900 | [diff] [blame] | 1783 | sci_handle_fifo_overrun(port); |
Geert Uytterhoeven | e6403c1 | 2015-08-21 20:02:55 +0200 | [diff] [blame] | 1784 | if (!s->chan_rx) |
Geert Uytterhoeven | ed8c8e1 | 2018-11-07 14:37:31 +0100 | [diff] [blame] | 1785 | sci_receive_chars(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1786 | } |
| 1787 | |
Geert Uytterhoeven | a1b5b43 | 2015-08-21 20:02:25 +0200 | [diff] [blame] | 1788 | sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1789 | |
| 1790 | /* Kick the transmission */ |
Yoshihiro Shimoda | 8eadb56 | 2015-08-21 20:02:56 +0200 | [diff] [blame] | 1791 | if (!s->chan_tx) |
| 1792 | sci_tx_interrupt(irq, ptr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1793 | |
| 1794 | return IRQ_HANDLED; |
| 1795 | } |
| 1796 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1797 | static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1798 | { |
Nobuhiro Iwamatsu | cb772fe7 | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1799 | unsigned short ssr_status, scr_status, err_enabled, orer_status = 0; |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1800 | struct uart_port *port = ptr; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1801 | struct sci_port *s = to_sci_port(port); |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1802 | irqreturn_t ret = IRQ_NONE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1803 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1804 | ssr_status = serial_port_in(port, SCxSR); |
| 1805 | scr_status = serial_port_in(port, SCSCR); |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 1806 | if (s->params->overrun_reg == SCxSR) |
Nobuhiro Iwamatsu | cb772fe7 | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1807 | orer_status = ssr_status; |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 1808 | else if (sci_getreg(port, s->params->overrun_reg)->size) |
| 1809 | orer_status = serial_port_in(port, s->params->overrun_reg); |
Nobuhiro Iwamatsu | cb772fe7 | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1810 | |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1811 | err_enabled = scr_status & port_rx_irq_mask(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1812 | |
| 1813 | /* Tx Interrupt */ |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1814 | if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) && |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1815 | !s->chan_tx) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1816 | ret = sci_tx_interrupt(irq, ptr); |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1817 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1818 | /* |
| 1819 | * Rx Interrupt: if we're using DMA, the DMA controller clears RDF / |
| 1820 | * DR flags |
| 1821 | */ |
| 1822 | if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) && |
Geert Uytterhoeven | e0a12a2 | 2015-08-21 20:02:35 +0200 | [diff] [blame] | 1823 | (scr_status & SCSCR_RIE)) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1824 | ret = sci_rx_interrupt(irq, ptr); |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1825 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1826 | /* Error Interrupt */ |
SUGIOKA Toshinobu | dd4da3a | 2009-07-07 05:32:07 +0000 | [diff] [blame] | 1827 | if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1828 | ret = sci_er_interrupt(irq, ptr); |
Paul Mundt | f43dc23 | 2011-01-13 15:06:28 +0900 | [diff] [blame] | 1829 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1830 | /* Break Interrupt */ |
SUGIOKA Toshinobu | dd4da3a | 2009-07-07 05:32:07 +0000 | [diff] [blame] | 1831 | if ((ssr_status & SCxSR_BRK(port)) && err_enabled) |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1832 | ret = sci_br_interrupt(irq, ptr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1833 | |
Hisashi Nakamura | 8b6ff84 | 2015-01-26 21:25:48 +0900 | [diff] [blame] | 1834 | /* Overrun Interrupt */ |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 1835 | if (orer_status & s->params->overrun_mask) { |
Nobuhiro Iwamatsu | cb772fe7 | 2015-03-17 01:19:19 +0900 | [diff] [blame] | 1836 | sci_handle_fifo_overrun(port); |
Yoshihiro Shimoda | 9080307 | 2015-08-21 20:02:36 +0200 | [diff] [blame] | 1837 | ret = IRQ_HANDLED; |
| 1838 | } |
Hisashi Nakamura | 8b6ff84 | 2015-01-26 21:25:48 +0900 | [diff] [blame] | 1839 | |
Michael Trimarchi | a8884e3 | 2008-10-31 16:10:23 +0900 | [diff] [blame] | 1840 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1841 | } |
| 1842 | |
Geert Uytterhoeven | d56a91e | 2015-08-21 20:02:32 +0200 | [diff] [blame] | 1843 | static const struct sci_irq_desc { |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1844 | const char *desc; |
| 1845 | irq_handler_t handler; |
| 1846 | } sci_irq_desc[] = { |
| 1847 | /* |
| 1848 | * Split out handlers, the default case. |
| 1849 | */ |
| 1850 | [SCIx_ERI_IRQ] = { |
| 1851 | .desc = "rx err", |
| 1852 | .handler = sci_er_interrupt, |
| 1853 | }, |
| 1854 | |
| 1855 | [SCIx_RXI_IRQ] = { |
| 1856 | .desc = "rx full", |
| 1857 | .handler = sci_rx_interrupt, |
| 1858 | }, |
| 1859 | |
| 1860 | [SCIx_TXI_IRQ] = { |
| 1861 | .desc = "tx empty", |
| 1862 | .handler = sci_tx_interrupt, |
| 1863 | }, |
| 1864 | |
| 1865 | [SCIx_BRI_IRQ] = { |
| 1866 | .desc = "break", |
| 1867 | .handler = sci_br_interrupt, |
| 1868 | }, |
| 1869 | |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 1870 | [SCIx_DRI_IRQ] = { |
| 1871 | .desc = "rx ready", |
| 1872 | .handler = sci_rx_interrupt, |
| 1873 | }, |
| 1874 | |
| 1875 | [SCIx_TEI_IRQ] = { |
| 1876 | .desc = "tx end", |
| 1877 | .handler = sci_tx_interrupt, |
| 1878 | }, |
| 1879 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1880 | /* |
| 1881 | * Special muxed handler. |
| 1882 | */ |
| 1883 | [SCIx_MUX_IRQ] = { |
| 1884 | .desc = "mux", |
| 1885 | .handler = sci_mpxed_interrupt, |
| 1886 | }, |
| 1887 | }; |
| 1888 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1889 | static int sci_request_irq(struct sci_port *port) |
| 1890 | { |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1891 | struct uart_port *up = &port->port; |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 1892 | int i, j, w, ret = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1893 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1894 | for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) { |
Geert Uytterhoeven | d56a91e | 2015-08-21 20:02:32 +0200 | [diff] [blame] | 1895 | const struct sci_irq_desc *desc; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1896 | int irq; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 1897 | |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 1898 | /* Check if already registered (muxed) */ |
| 1899 | for (w = 0; w < i; w++) |
| 1900 | if (port->irqs[w] == port->irqs[i]) |
| 1901 | w = i + 1; |
| 1902 | if (w > i) |
| 1903 | continue; |
| 1904 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1905 | if (SCIx_IRQ_IS_MUXED(port)) { |
| 1906 | i = SCIx_MUX_IRQ; |
| 1907 | irq = up->irq; |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1908 | } else { |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1909 | irq = port->irqs[i]; |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1910 | |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1911 | /* |
| 1912 | * Certain port types won't support all of the |
| 1913 | * available interrupt sources. |
| 1914 | */ |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1915 | if (unlikely(irq < 0)) |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1916 | continue; |
| 1917 | } |
| 1918 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1919 | desc = sci_irq_desc + i; |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 1920 | port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s", |
| 1921 | dev_name(up->dev), desc->desc); |
Pan Bian | 623ac1d | 2016-12-03 18:40:25 +0800 | [diff] [blame] | 1922 | if (!port->irqstr[j]) { |
| 1923 | ret = -ENOMEM; |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1924 | goto out_nomem; |
Pan Bian | 623ac1d | 2016-12-03 18:40:25 +0800 | [diff] [blame] | 1925 | } |
Paul Mundt | 762c69e | 2008-12-16 18:55:26 +0900 | [diff] [blame] | 1926 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1927 | ret = request_irq(irq, desc->handler, up->irqflags, |
| 1928 | port->irqstr[j], port); |
| 1929 | if (unlikely(ret)) { |
| 1930 | dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc); |
| 1931 | goto out_noirq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1932 | } |
| 1933 | } |
| 1934 | |
| 1935 | return 0; |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1936 | |
| 1937 | out_noirq: |
| 1938 | while (--i >= 0) |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1939 | free_irq(port->irqs[i], port); |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1940 | |
| 1941 | out_nomem: |
| 1942 | while (--j >= 0) |
| 1943 | kfree(port->irqstr[j]); |
| 1944 | |
| 1945 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1946 | } |
| 1947 | |
| 1948 | static void sci_free_irq(struct sci_port *port) |
| 1949 | { |
Chris Brandt | 4d95987 | 2019-01-28 13:25:56 -0500 | [diff] [blame] | 1950 | int i, j; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1951 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1952 | /* |
| 1953 | * Intentionally in reverse order so we iterate over the muxed |
| 1954 | * IRQ first. |
| 1955 | */ |
| 1956 | for (i = 0; i < SCIx_NR_IRQS; i++) { |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1957 | int irq = port->irqs[i]; |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1958 | |
| 1959 | /* |
| 1960 | * Certain port types won't support all of the available |
| 1961 | * interrupt sources. |
| 1962 | */ |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1963 | if (unlikely(irq < 0)) |
Paul Mundt | 0e8963d | 2012-05-18 18:21:06 +0900 | [diff] [blame] | 1964 | continue; |
| 1965 | |
Chris Brandt | 4d95987 | 2019-01-28 13:25:56 -0500 | [diff] [blame] | 1966 | /* Check if already freed (irq was muxed) */ |
| 1967 | for (j = 0; j < i; j++) |
| 1968 | if (port->irqs[j] == irq) |
| 1969 | j = i + 1; |
| 1970 | if (j > i) |
| 1971 | continue; |
| 1972 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 1973 | free_irq(port->irqs[i], port); |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1974 | kfree(port->irqstr[i]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1975 | |
Paul Mundt | 9174fc8 | 2011-06-28 15:25:36 +0900 | [diff] [blame] | 1976 | if (SCIx_IRQ_IS_MUXED(port)) { |
| 1977 | /* If there's only one IRQ, we're done. */ |
| 1978 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1979 | } |
| 1980 | } |
| 1981 | } |
| 1982 | |
| 1983 | static unsigned int sci_tx_empty(struct uart_port *port) |
| 1984 | { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 1985 | unsigned short status = serial_port_in(port, SCxSR); |
Paul Mundt | 72b294c | 2011-06-14 17:38:19 +0900 | [diff] [blame] | 1986 | unsigned short in_tx_fifo = sci_txfill(port); |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 1987 | |
| 1988 | return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1989 | } |
| 1990 | |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 1991 | static void sci_set_rts(struct uart_port *port, bool state) |
| 1992 | { |
| 1993 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 1994 | u16 data = serial_port_in(port, SCPDR); |
| 1995 | |
| 1996 | /* Active low */ |
| 1997 | if (state) |
| 1998 | data &= ~SCPDR_RTSD; |
| 1999 | else |
| 2000 | data |= SCPDR_RTSD; |
| 2001 | serial_port_out(port, SCPDR, data); |
| 2002 | |
| 2003 | /* RTS# is output */ |
| 2004 | serial_port_out(port, SCPCR, |
| 2005 | serial_port_in(port, SCPCR) | SCPCR_RTSC); |
| 2006 | } else if (sci_getreg(port, SCSPTR)->size) { |
| 2007 | u16 ctrl = serial_port_in(port, SCSPTR); |
| 2008 | |
| 2009 | /* Active low */ |
| 2010 | if (state) |
| 2011 | ctrl &= ~SCSPTR_RTSDT; |
| 2012 | else |
| 2013 | ctrl |= SCSPTR_RTSDT; |
| 2014 | serial_port_out(port, SCSPTR, ctrl); |
| 2015 | } |
| 2016 | } |
| 2017 | |
| 2018 | static bool sci_get_cts(struct uart_port *port) |
| 2019 | { |
| 2020 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 2021 | /* Active low */ |
| 2022 | return !(serial_port_in(port, SCPDR) & SCPDR_CTSD); |
| 2023 | } else if (sci_getreg(port, SCSPTR)->size) { |
| 2024 | /* Active low */ |
| 2025 | return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT); |
| 2026 | } |
| 2027 | |
| 2028 | return true; |
| 2029 | } |
| 2030 | |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 2031 | /* |
| 2032 | * Modem control is a bit of a mixed bag for SCI(F) ports. Generally |
| 2033 | * CTS/RTS is supported in hardware by at least one port and controlled |
| 2034 | * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently |
| 2035 | * handled via the ->init_pins() op, which is a bit of a one-way street, |
| 2036 | * lacking any ability to defer pin control -- this will later be |
| 2037 | * converted over to the GPIO framework). |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 2038 | * |
| 2039 | * Other modes (such as loopback) are supported generically on certain |
| 2040 | * port types, but not others. For these it's sufficient to test for the |
| 2041 | * existence of the support register and simply ignore the port type. |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 2042 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2043 | static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl) |
| 2044 | { |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2045 | struct sci_port *s = to_sci_port(port); |
| 2046 | |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 2047 | if (mctrl & TIOCM_LOOP) { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 2048 | const struct plat_sci_reg *reg; |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 2049 | |
| 2050 | /* |
| 2051 | * Standard loopback mode for SCFCR ports. |
| 2052 | */ |
| 2053 | reg = sci_getreg(port, SCFCR); |
| 2054 | if (reg->size) |
Geert Uytterhoeven | 26de4f1 | 2014-03-11 11:11:19 +0100 | [diff] [blame] | 2055 | serial_port_out(port, SCFCR, |
| 2056 | serial_port_in(port, SCFCR) | |
| 2057 | SCFCR_LOOP); |
Paul Mundt | dc7e3ef | 2011-11-24 20:20:53 +0900 | [diff] [blame] | 2058 | } |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2059 | |
| 2060 | mctrl_gpio_set(s->gpios, mctrl); |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2061 | |
Laurent Pinchart | 97ed979 | 2017-01-11 16:43:39 +0200 | [diff] [blame] | 2062 | if (!s->has_rtscts) |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2063 | return; |
| 2064 | |
| 2065 | if (!(mctrl & TIOCM_RTS)) { |
| 2066 | /* Disable Auto RTS */ |
| 2067 | serial_port_out(port, SCFCR, |
| 2068 | serial_port_in(port, SCFCR) & ~SCFCR_MCE); |
| 2069 | |
| 2070 | /* Clear RTS */ |
| 2071 | sci_set_rts(port, 0); |
| 2072 | } else if (s->autorts) { |
| 2073 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) { |
| 2074 | /* Enable RTS# pin function */ |
| 2075 | serial_port_out(port, SCPCR, |
| 2076 | serial_port_in(port, SCPCR) & ~SCPCR_RTSC); |
| 2077 | } |
| 2078 | |
| 2079 | /* Enable Auto RTS */ |
| 2080 | serial_port_out(port, SCFCR, |
| 2081 | serial_port_in(port, SCFCR) | SCFCR_MCE); |
| 2082 | } else { |
| 2083 | /* Set RTS */ |
| 2084 | sci_set_rts(port, 1); |
| 2085 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2086 | } |
| 2087 | |
| 2088 | static unsigned int sci_get_mctrl(struct uart_port *port) |
| 2089 | { |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2090 | struct sci_port *s = to_sci_port(port); |
| 2091 | struct mctrl_gpios *gpios = s->gpios; |
| 2092 | unsigned int mctrl = 0; |
| 2093 | |
| 2094 | mctrl_gpio_get(gpios, &mctrl); |
| 2095 | |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 2096 | /* |
| 2097 | * CTS/RTS is handled in hardware when supported, while nothing |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2098 | * else is wired up. |
Paul Mundt | cdf7c42 | 2011-11-24 20:18:32 +0900 | [diff] [blame] | 2099 | */ |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2100 | if (s->autorts) { |
| 2101 | if (sci_get_cts(port)) |
| 2102 | mctrl |= TIOCM_CTS; |
Geert Uytterhoeven | a16c4c5 | 2019-08-14 11:29:24 +0200 | [diff] [blame] | 2103 | } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) { |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2104 | mctrl |= TIOCM_CTS; |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2105 | } |
Geert Uytterhoeven | a16c4c5 | 2019-08-14 11:29:24 +0200 | [diff] [blame] | 2106 | if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)) |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2107 | mctrl |= TIOCM_DSR; |
Geert Uytterhoeven | a16c4c5 | 2019-08-14 11:29:24 +0200 | [diff] [blame] | 2108 | if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)) |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2109 | mctrl |= TIOCM_CAR; |
| 2110 | |
| 2111 | return mctrl; |
| 2112 | } |
| 2113 | |
| 2114 | static void sci_enable_ms(struct uart_port *port) |
| 2115 | { |
| 2116 | mctrl_gpio_enable_ms(to_sci_port(port)->gpios); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2117 | } |
| 2118 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2119 | static void sci_break_ctl(struct uart_port *port, int break_state) |
| 2120 | { |
Shimoda, Yoshihiro | bbb4ce5 | 2012-04-06 09:59:14 +0900 | [diff] [blame] | 2121 | unsigned short scscr, scsptr; |
Takatoshi Akiyama | 1be2266 | 2017-11-02 11:14:55 +0100 | [diff] [blame] | 2122 | unsigned long flags; |
Shimoda, Yoshihiro | bbb4ce5 | 2012-04-06 09:59:14 +0900 | [diff] [blame] | 2123 | |
Shimoda, Yoshihiro | a4e02f6 | 2012-04-12 19:19:21 +0900 | [diff] [blame] | 2124 | /* check wheter the port has SCSPTR */ |
Geert Uytterhoeven | abbf121 | 2016-06-03 12:00:05 +0200 | [diff] [blame] | 2125 | if (!sci_getreg(port, SCSPTR)->size) { |
Shimoda, Yoshihiro | bbb4ce5 | 2012-04-06 09:59:14 +0900 | [diff] [blame] | 2126 | /* |
| 2127 | * Not supported by hardware. Most parts couple break and rx |
| 2128 | * interrupts together, with break detection always enabled. |
| 2129 | */ |
Shimoda, Yoshihiro | a4e02f6 | 2012-04-12 19:19:21 +0900 | [diff] [blame] | 2130 | return; |
Shimoda, Yoshihiro | bbb4ce5 | 2012-04-06 09:59:14 +0900 | [diff] [blame] | 2131 | } |
Shimoda, Yoshihiro | a4e02f6 | 2012-04-12 19:19:21 +0900 | [diff] [blame] | 2132 | |
Takatoshi Akiyama | 1be2266 | 2017-11-02 11:14:55 +0100 | [diff] [blame] | 2133 | spin_lock_irqsave(&port->lock, flags); |
Shimoda, Yoshihiro | a4e02f6 | 2012-04-12 19:19:21 +0900 | [diff] [blame] | 2134 | scsptr = serial_port_in(port, SCSPTR); |
| 2135 | scscr = serial_port_in(port, SCSCR); |
| 2136 | |
| 2137 | if (break_state == -1) { |
| 2138 | scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT; |
| 2139 | scscr &= ~SCSCR_TE; |
| 2140 | } else { |
| 2141 | scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO; |
| 2142 | scscr |= SCSCR_TE; |
| 2143 | } |
| 2144 | |
| 2145 | serial_port_out(port, SCSPTR, scsptr); |
| 2146 | serial_port_out(port, SCSCR, scscr); |
Takatoshi Akiyama | 1be2266 | 2017-11-02 11:14:55 +0100 | [diff] [blame] | 2147 | spin_unlock_irqrestore(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2148 | } |
| 2149 | |
| 2150 | static int sci_startup(struct uart_port *port) |
| 2151 | { |
Magnus Damm | a5660ad | 2009-01-21 15:14:38 +0000 | [diff] [blame] | 2152 | struct sci_port *s = to_sci_port(port); |
Paul Mundt | 073e84c | 2011-01-19 17:30:53 +0900 | [diff] [blame] | 2153 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2154 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2155 | dev_dbg(port->dev, "%s(%d)\n", __func__, port->line); |
| 2156 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2157 | sci_request_dma(port); |
Paul Mundt | 073e84c | 2011-01-19 17:30:53 +0900 | [diff] [blame] | 2158 | |
Takatoshi Akiyama | 3c91017 | 2017-02-27 15:56:31 +0900 | [diff] [blame] | 2159 | ret = sci_request_irq(s); |
| 2160 | if (unlikely(ret < 0)) { |
| 2161 | sci_free_dma(port); |
| 2162 | return ret; |
| 2163 | } |
| 2164 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2165 | return 0; |
| 2166 | } |
| 2167 | |
| 2168 | static void sci_shutdown(struct uart_port *port) |
| 2169 | { |
Magnus Damm | a5660ad | 2009-01-21 15:14:38 +0000 | [diff] [blame] | 2170 | struct sci_port *s = to_sci_port(port); |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 2171 | unsigned long flags; |
Geert Uytterhoeven | 5fd2b6e | 2016-06-26 11:20:21 +0200 | [diff] [blame] | 2172 | u16 scr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2173 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2174 | dev_dbg(port->dev, "%s(%d)\n", __func__, port->line); |
| 2175 | |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2176 | s->autorts = false; |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2177 | mctrl_gpio_disable_ms(to_sci_port(port)->gpios); |
| 2178 | |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 2179 | spin_lock_irqsave(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2180 | sci_stop_rx(port); |
Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 2181 | sci_stop_tx(port); |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 2182 | /* |
| 2183 | * Stop RX and TX, disable related interrupts, keep clock source |
| 2184 | * and HSCIF TOT bits |
| 2185 | */ |
Geert Uytterhoeven | 5fd2b6e | 2016-06-26 11:20:21 +0200 | [diff] [blame] | 2186 | scr = serial_port_in(port, SCSCR); |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 2187 | serial_port_out(port, SCSCR, scr & |
| 2188 | (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot)); |
Shinya Kuribayashi | 33b48e1 | 2012-11-16 10:54:49 +0900 | [diff] [blame] | 2189 | spin_unlock_irqrestore(&port->lock, flags); |
Paul Mundt | 073e84c | 2011-01-19 17:30:53 +0900 | [diff] [blame] | 2190 | |
Aleksandar Mitev | 9ab7655 | 2015-09-18 13:08:28 +0200 | [diff] [blame] | 2191 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
Geert Uytterhoeven | 2c4ee23 | 2018-07-06 11:05:41 +0200 | [diff] [blame] | 2192 | if (s->chan_rx_saved) { |
Aleksandar Mitev | 9ab7655 | 2015-09-18 13:08:28 +0200 | [diff] [blame] | 2193 | dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__, |
| 2194 | port->line); |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 2195 | hrtimer_cancel(&s->rx_timer); |
Aleksandar Mitev | 9ab7655 | 2015-09-18 13:08:28 +0200 | [diff] [blame] | 2196 | } |
| 2197 | #endif |
| 2198 | |
Geert Uytterhoeven | c5a9262 | 2018-07-06 11:08:36 +0200 | [diff] [blame] | 2199 | if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) |
| 2200 | del_timer_sync(&s->rx_fifo_timer); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2201 | sci_free_irq(s); |
Takatoshi Akiyama | 3c91017 | 2017-02-27 15:56:31 +0900 | [diff] [blame] | 2202 | sci_free_dma(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2203 | } |
| 2204 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2205 | static int sci_sck_calc(struct sci_port *s, unsigned int bps, |
| 2206 | unsigned int *srr) |
Paul Mundt | 26c92f3 | 2009-06-24 18:23:52 +0900 | [diff] [blame] | 2207 | { |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2208 | unsigned long freq = s->clk_rates[SCI_SCK]; |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2209 | int err, min_err = INT_MAX; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2210 | unsigned int sr; |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2211 | |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 2212 | if (s->port.type != PORT_HSCIF) |
| 2213 | freq *= 2; |
Paul Mundt | e8183a6 | 2011-01-19 17:51:37 +0900 | [diff] [blame] | 2214 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2215 | for_each_sr(sr, s) { |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2216 | err = DIV_ROUND_CLOSEST(freq, sr) - bps; |
| 2217 | if (abs(err) >= abs(min_err)) |
| 2218 | continue; |
| 2219 | |
| 2220 | min_err = err; |
| 2221 | *srr = sr - 1; |
| 2222 | |
| 2223 | if (!err) |
| 2224 | break; |
| 2225 | } |
| 2226 | |
| 2227 | dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err, |
| 2228 | *srr + 1); |
| 2229 | return min_err; |
Paul Mundt | 26c92f3 | 2009-06-24 18:23:52 +0900 | [diff] [blame] | 2230 | } |
| 2231 | |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2232 | static int sci_brg_calc(struct sci_port *s, unsigned int bps, |
| 2233 | unsigned long freq, unsigned int *dlr, |
| 2234 | unsigned int *srr) |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2235 | { |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2236 | int err, min_err = INT_MAX; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2237 | unsigned int sr, dl; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2238 | |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 2239 | if (s->port.type != PORT_HSCIF) |
| 2240 | freq *= 2; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2241 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2242 | for_each_sr(sr, s) { |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2243 | dl = DIV_ROUND_CLOSEST(freq, sr * bps); |
| 2244 | dl = clamp(dl, 1U, 65535U); |
| 2245 | |
| 2246 | err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps; |
| 2247 | if (abs(err) >= abs(min_err)) |
| 2248 | continue; |
| 2249 | |
| 2250 | min_err = err; |
| 2251 | *dlr = dl; |
| 2252 | *srr = sr - 1; |
| 2253 | |
| 2254 | if (!err) |
| 2255 | break; |
| 2256 | } |
| 2257 | |
| 2258 | dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps, |
| 2259 | min_err, *dlr, *srr + 1); |
| 2260 | return min_err; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2261 | } |
| 2262 | |
Geert Uytterhoeven | b4a5c45 | 2015-11-16 17:22:16 +0100 | [diff] [blame] | 2263 | /* calculate sample rate, BRR, and clock select */ |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2264 | static int sci_scbrr_calc(struct sci_port *s, unsigned int bps, |
| 2265 | unsigned int *brr, unsigned int *srr, |
| 2266 | unsigned int *cks) |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2267 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2268 | unsigned long freq = s->clk_rates[SCI_FCK]; |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2269 | unsigned int sr, br, prediv, scrate, c; |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2270 | int err, min_err = INT_MAX; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2271 | |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 2272 | if (s->port.type != PORT_HSCIF) |
| 2273 | freq *= 2; |
Geert Uytterhoeven | b4a5c45 | 2015-11-16 17:22:16 +0100 | [diff] [blame] | 2274 | |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2275 | /* |
| 2276 | * Find the combination of sample rate and clock select with the |
| 2277 | * smallest deviation from the desired baud rate. |
| 2278 | * Prefer high sample rates to maximise the receive margin. |
| 2279 | * |
| 2280 | * M: Receive margin (%) |
| 2281 | * N: Ratio of bit rate to clock (N = sampling rate) |
| 2282 | * D: Clock duty (D = 0 to 1.0) |
| 2283 | * L: Frame length (L = 9 to 12) |
| 2284 | * F: Absolute value of clock frequency deviation |
| 2285 | * |
| 2286 | * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) - |
| 2287 | * (|D - 0.5| / N * (1 + F))| |
| 2288 | * NOTE: Usually, treat D for 0.5, F is 0 by this calculation. |
| 2289 | */ |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2290 | for_each_sr(sr, s) { |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2291 | for (c = 0; c <= 3; c++) { |
| 2292 | /* integerized formulas from HSCIF documentation */ |
Geert Uytterhoeven | 7b5c0c0 | 2016-01-04 14:45:20 +0100 | [diff] [blame] | 2293 | prediv = sr * (1 << (2 * c + 1)); |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2294 | |
| 2295 | /* |
| 2296 | * We need to calculate: |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2297 | * |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2298 | * br = freq / (prediv * bps) clamped to [1..256] |
Geert Uytterhoeven | 881a748 | 2015-11-16 15:54:47 +0100 | [diff] [blame] | 2299 | * err = freq / (br * prediv) - bps |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2300 | * |
| 2301 | * Watch out for overflow when calculating the desired |
| 2302 | * sampling clock rate! |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2303 | */ |
Geert Uytterhoeven | de01e6c | 2015-11-13 17:04:56 +0100 | [diff] [blame] | 2304 | if (bps > UINT_MAX / prediv) |
| 2305 | break; |
| 2306 | |
| 2307 | scrate = prediv * bps; |
| 2308 | br = DIV_ROUND_CLOSEST(freq, scrate); |
Geert Uytterhoeven | 95a2703 | 2015-11-13 16:56:08 +0100 | [diff] [blame] | 2309 | br = clamp(br, 1U, 256U); |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2310 | |
Geert Uytterhoeven | 881a748 | 2015-11-16 15:54:47 +0100 | [diff] [blame] | 2311 | err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps; |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2312 | if (abs(err) >= abs(min_err)) |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2313 | continue; |
| 2314 | |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2315 | min_err = err; |
Geert Uytterhoeven | 95a2703 | 2015-11-13 16:56:08 +0100 | [diff] [blame] | 2316 | *brr = br - 1; |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2317 | *srr = sr - 1; |
| 2318 | *cks = c; |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2319 | |
| 2320 | if (!err) |
| 2321 | goto found; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2322 | } |
| 2323 | } |
| 2324 | |
Geert Uytterhoeven | 6c51332 | 2015-11-16 16:33:22 +0100 | [diff] [blame] | 2325 | found: |
Geert Uytterhoeven | 881a748 | 2015-11-16 15:54:47 +0100 | [diff] [blame] | 2326 | dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps, |
| 2327 | min_err, *brr, *srr + 1, *cks); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2328 | return min_err; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2329 | } |
| 2330 | |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2331 | static void sci_reset(struct uart_port *port) |
| 2332 | { |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 2333 | const struct plat_sci_reg *reg; |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2334 | unsigned int status; |
Ulrich Hecht | 18e8cf1 | 2017-02-03 11:38:17 +0100 | [diff] [blame] | 2335 | struct sci_port *s = to_sci_port(port); |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2336 | |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 2337 | serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */ |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2338 | |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2339 | reg = sci_getreg(port, SCFCR); |
| 2340 | if (reg->size) |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2341 | serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST); |
Geert Uytterhoeven | 2768cf4 | 2016-06-24 16:59:15 +0200 | [diff] [blame] | 2342 | |
| 2343 | sci_clear_SCxSR(port, |
| 2344 | SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) & |
| 2345 | SCxSR_BREAK_CLEAR(port)); |
Geert Uytterhoeven | fc2af33 | 2016-06-24 16:59:16 +0200 | [diff] [blame] | 2346 | if (sci_getreg(port, SCLSR)->size) { |
| 2347 | status = serial_port_in(port, SCLSR); |
| 2348 | status &= ~(SCLSR_TO | SCLSR_ORER); |
| 2349 | serial_port_out(port, SCLSR, status); |
| 2350 | } |
Ulrich Hecht | 18e8cf1 | 2017-02-03 11:38:17 +0100 | [diff] [blame] | 2351 | |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 2352 | if (s->rx_trigger > 1) { |
| 2353 | if (s->rx_fifo_timeout) { |
| 2354 | scif_set_rtrg(port, 1); |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 2355 | timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0); |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 2356 | } else { |
Ulrich Hecht | 90afa52 | 2017-02-08 18:31:14 +0100 | [diff] [blame] | 2357 | if (port->type == PORT_SCIFA || |
| 2358 | port->type == PORT_SCIFB) |
| 2359 | scif_set_rtrg(port, 1); |
| 2360 | else |
| 2361 | scif_set_rtrg(port, s->rx_trigger); |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 2362 | } |
| 2363 | } |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2364 | } |
| 2365 | |
Alan Cox | 606d099 | 2006-12-08 02:38:45 -0800 | [diff] [blame] | 2366 | static void sci_set_termios(struct uart_port *port, struct ktermios *termios, |
| 2367 | struct ktermios *old) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2368 | { |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 2369 | unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits; |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2370 | unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0; |
| 2371 | unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0; |
Paul Mundt | 00b9de9 | 2009-06-24 17:53:33 +0900 | [diff] [blame] | 2372 | struct sci_port *s = to_sci_port(port); |
Geert Uytterhoeven | d3184e6 | 2015-08-21 20:02:33 +0200 | [diff] [blame] | 2373 | const struct plat_sci_reg *reg; |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2374 | int min_err = INT_MAX, err; |
| 2375 | unsigned long max_freq = 0; |
| 2376 | int best_clk = -1; |
Takatoshi Akiyama | 1be2266 | 2017-11-02 11:14:55 +0100 | [diff] [blame] | 2377 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2378 | |
Nobuhiro Iwamatsu | 730c4e7 | 2014-07-14 16:10:00 +0900 | [diff] [blame] | 2379 | if ((termios->c_cflag & CSIZE) == CS7) |
| 2380 | smr_val |= SCSMR_CHR; |
| 2381 | if (termios->c_cflag & PARENB) |
| 2382 | smr_val |= SCSMR_PE; |
| 2383 | if (termios->c_cflag & PARODD) |
| 2384 | smr_val |= SCSMR_PE | SCSMR_ODD; |
| 2385 | if (termios->c_cflag & CSTOPB) |
| 2386 | smr_val |= SCSMR_STOP; |
| 2387 | |
Magnus Damm | 154280f | 2009-12-22 03:37:28 +0000 | [diff] [blame] | 2388 | /* |
| 2389 | * earlyprintk comes here early on with port->uartclk set to zero. |
| 2390 | * the clock framework is not up and running at this point so here |
| 2391 | * we assume that 115200 is the maximum baud rate. please note that |
| 2392 | * the baud rate is not programmed during earlyprintk - it is assumed |
| 2393 | * that the previous boot loader has enabled required clocks and |
| 2394 | * setup the baud rate generator hardware for us already. |
| 2395 | */ |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2396 | if (!port->uartclk) { |
| 2397 | baud = uart_get_baud_rate(port, termios, old, 0, 115200); |
| 2398 | goto done; |
| 2399 | } |
Magnus Damm | 154280f | 2009-12-22 03:37:28 +0000 | [diff] [blame] | 2400 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2401 | for (i = 0; i < SCI_NUM_CLKS; i++) |
| 2402 | max_freq = max(max_freq, s->clk_rates[i]); |
| 2403 | |
Geert Uytterhoeven | 69eee8e | 2016-01-04 14:45:21 +0100 | [diff] [blame] | 2404 | baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s)); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2405 | if (!baud) |
| 2406 | goto done; |
| 2407 | |
| 2408 | /* |
| 2409 | * There can be multiple sources for the sampling clock. Find the one |
| 2410 | * that gives us the smallest deviation from the desired baud rate. |
| 2411 | */ |
| 2412 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2413 | /* Optional Undivided External Clock */ |
| 2414 | if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA && |
| 2415 | port->type != PORT_SCIFB) { |
| 2416 | err = sci_sck_calc(s, baud, &srr1); |
| 2417 | if (abs(err) < abs(min_err)) { |
| 2418 | best_clk = SCI_SCK; |
| 2419 | scr_val = SCSCR_CKE1; |
| 2420 | sccks = SCCKS_CKS; |
| 2421 | min_err = err; |
| 2422 | srr = srr1; |
| 2423 | if (!err) |
| 2424 | goto done; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2425 | } |
| 2426 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2427 | |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2428 | /* Optional BRG Frequency Divided External Clock */ |
| 2429 | if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) { |
| 2430 | err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1, |
| 2431 | &srr1); |
| 2432 | if (abs(err) < abs(min_err)) { |
| 2433 | best_clk = SCI_SCIF_CLK; |
| 2434 | scr_val = SCSCR_CKE1; |
| 2435 | sccks = 0; |
| 2436 | min_err = err; |
| 2437 | dl = dl1; |
| 2438 | srr = srr1; |
| 2439 | if (!err) |
| 2440 | goto done; |
| 2441 | } |
| 2442 | } |
| 2443 | |
| 2444 | /* Optional BRG Frequency Divided Internal Clock */ |
| 2445 | if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) { |
| 2446 | err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1, |
| 2447 | &srr1); |
| 2448 | if (abs(err) < abs(min_err)) { |
| 2449 | best_clk = SCI_BRG_INT; |
| 2450 | scr_val = SCSCR_CKE1; |
| 2451 | sccks = SCCKS_XIN; |
| 2452 | min_err = err; |
| 2453 | dl = dl1; |
| 2454 | srr = srr1; |
| 2455 | if (!min_err) |
| 2456 | goto done; |
| 2457 | } |
| 2458 | } |
| 2459 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2460 | /* Divided Functional Clock using standard Bit Rate Register */ |
| 2461 | err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1); |
| 2462 | if (abs(err) < abs(min_err)) { |
| 2463 | best_clk = SCI_FCK; |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2464 | scr_val = 0; |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2465 | min_err = err; |
| 2466 | brr = brr1; |
| 2467 | srr = srr1; |
| 2468 | cks = cks1; |
| 2469 | } |
| 2470 | |
| 2471 | done: |
| 2472 | if (best_clk >= 0) |
| 2473 | dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n", |
| 2474 | s->clks[best_clk], baud, min_err); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2475 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 2476 | sci_port_enable(s); |
Alexandre Courbot | 3600338 | 2011-03-03 08:04:42 +0000 | [diff] [blame] | 2477 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2478 | /* |
| 2479 | * Program the optional External Baud Rate Generator (BRG) first. |
| 2480 | * It controls the mux to select (H)SCK or frequency divided clock. |
| 2481 | */ |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2482 | if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) { |
| 2483 | serial_port_out(port, SCDL, dl); |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2484 | serial_port_out(port, SCCKS, sccks); |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2485 | } |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2486 | |
Takatoshi Akiyama | 1be2266 | 2017-11-02 11:14:55 +0100 | [diff] [blame] | 2487 | spin_lock_irqsave(&port->lock, flags); |
| 2488 | |
Magnus Damm | 1ba7622 | 2011-08-03 03:47:36 +0000 | [diff] [blame] | 2489 | sci_reset(port); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2490 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2491 | uart_update_timeout(port, termios->c_cflag, baud); |
| 2492 | |
Ulrich Hecht | 63ba1e0 | 2018-04-04 17:48:51 +0200 | [diff] [blame] | 2493 | /* byte size and parity */ |
| 2494 | switch (termios->c_cflag & CSIZE) { |
| 2495 | case CS5: |
| 2496 | bits = 7; |
| 2497 | break; |
| 2498 | case CS6: |
| 2499 | bits = 8; |
| 2500 | break; |
| 2501 | case CS7: |
| 2502 | bits = 9; |
| 2503 | break; |
| 2504 | default: |
| 2505 | bits = 10; |
| 2506 | break; |
| 2507 | } |
| 2508 | |
| 2509 | if (termios->c_cflag & CSTOPB) |
| 2510 | bits++; |
| 2511 | if (termios->c_cflag & PARENB) |
| 2512 | bits++; |
| 2513 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2514 | if (best_clk >= 0) { |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 2515 | if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) |
| 2516 | switch (srr + 1) { |
| 2517 | case 5: smr_val |= SCSMR_SRC_5; break; |
| 2518 | case 7: smr_val |= SCSMR_SRC_7; break; |
| 2519 | case 11: smr_val |= SCSMR_SRC_11; break; |
| 2520 | case 13: smr_val |= SCSMR_SRC_13; break; |
| 2521 | case 16: smr_val |= SCSMR_SRC_16; break; |
| 2522 | case 17: smr_val |= SCSMR_SRC_17; break; |
| 2523 | case 19: smr_val |= SCSMR_SRC_19; break; |
| 2524 | case 27: smr_val |= SCSMR_SRC_27; break; |
| 2525 | } |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2526 | smr_val |= cks; |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 2527 | serial_port_out(port, SCSCR, scr_val | s->hscif_tot); |
Takashi Yoshii | 9d482cc | 2012-11-16 10:52:49 +0900 | [diff] [blame] | 2528 | serial_port_out(port, SCSMR, smr_val); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2529 | serial_port_out(port, SCBRR, brr); |
Ulrich Hecht | 63ba1e0 | 2018-04-04 17:48:51 +0200 | [diff] [blame] | 2530 | if (sci_getreg(port, HSSRR)->size) { |
| 2531 | unsigned int hssrr = srr | HSCIF_SRE; |
| 2532 | /* Calculate deviation from intended rate at the |
| 2533 | * center of the last stop bit in sampling clocks. |
| 2534 | */ |
| 2535 | int last_stop = bits * 2 - 1; |
Geert Uytterhoeven | ace9656 | 2019-04-01 13:25:10 +0200 | [diff] [blame] | 2536 | int deviation = DIV_ROUND_CLOSEST(min_err * last_stop * |
| 2537 | (int)(srr + 1), |
| 2538 | 2 * (int)baud); |
Ulrich Hecht | 63ba1e0 | 2018-04-04 17:48:51 +0200 | [diff] [blame] | 2539 | |
| 2540 | if (abs(deviation) >= 2) { |
| 2541 | /* At least two sampling clocks off at the |
| 2542 | * last stop bit; we can increase the error |
| 2543 | * margin by shifting the sampling point. |
| 2544 | */ |
Geert Uytterhoeven | 6b87784 | 2019-03-29 10:10:26 +0100 | [diff] [blame] | 2545 | int shift = clamp(deviation / 2, -8, 7); |
Ulrich Hecht | 63ba1e0 | 2018-04-04 17:48:51 +0200 | [diff] [blame] | 2546 | |
| 2547 | hssrr |= (shift << HSCIF_SRHP_SHIFT) & |
| 2548 | HSCIF_SRHP_MASK; |
| 2549 | hssrr |= HSCIF_SRDE; |
| 2550 | } |
| 2551 | serial_port_out(port, HSSRR, hssrr); |
| 2552 | } |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2553 | |
| 2554 | /* Wait one bit interval */ |
| 2555 | udelay((1000000 + (baud - 1)) / baud); |
| 2556 | } else { |
| 2557 | /* Don't touch the bit rate configuration */ |
| 2558 | scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0); |
Geert Uytterhoeven | 3a964ab | 2016-01-04 14:45:19 +0100 | [diff] [blame] | 2559 | smr_val |= serial_port_in(port, SCSMR) & |
| 2560 | (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS); |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 2561 | serial_port_out(port, SCSCR, scr_val | s->hscif_tot); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2562 | serial_port_out(port, SCSMR, smr_val); |
| 2563 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2564 | |
Paul Mundt | d570164 | 2008-12-16 20:07:27 +0900 | [diff] [blame] | 2565 | sci_init_pins(port, termios->c_cflag); |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2566 | |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2567 | port->status &= ~UPSTAT_AUTOCTS; |
| 2568 | s->autorts = false; |
Paul Mundt | 73c3d53 | 2011-12-02 19:02:06 +0900 | [diff] [blame] | 2569 | reg = sci_getreg(port, SCFCR); |
| 2570 | if (reg->size) { |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2571 | unsigned short ctrl = serial_port_in(port, SCFCR); |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2572 | |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 2573 | if ((port->flags & UPF_HARD_FLOW) && |
| 2574 | (termios->c_cflag & CRTSCTS)) { |
| 2575 | /* There is no CTS interrupt to restart the hardware */ |
| 2576 | port->status |= UPSTAT_AUTOCTS; |
| 2577 | /* MCE is enabled when RTS is raised */ |
| 2578 | s->autorts = true; |
Paul Mundt | faf02f8 | 2011-12-02 17:44:50 +0900 | [diff] [blame] | 2579 | } |
Paul Mundt | 73c3d53 | 2011-12-02 19:02:06 +0900 | [diff] [blame] | 2580 | |
| 2581 | /* |
| 2582 | * As we've done a sci_reset() above, ensure we don't |
| 2583 | * interfere with the FIFOs while toggling MCE. As the |
| 2584 | * reset values could still be set, simply mask them out. |
| 2585 | */ |
| 2586 | ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST); |
| 2587 | |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 2588 | serial_port_out(port, SCFCR, ctrl); |
Paul Mundt | 0979e0e | 2011-11-24 18:35:49 +0900 | [diff] [blame] | 2589 | } |
Geert Uytterhoeven | 5f76895 | 2017-03-28 11:13:45 +0200 | [diff] [blame] | 2590 | if (port->flags & UPF_HARD_FLOW) { |
| 2591 | /* Refresh (Auto) RTS */ |
| 2592 | sci_set_mctrl(port, port->mctrl); |
| 2593 | } |
Paul Mundt | b7a76e4 | 2006-02-01 03:06:06 -0800 | [diff] [blame] | 2594 | |
Laurent Pinchart | 9f8325b | 2017-01-11 16:43:23 +0200 | [diff] [blame] | 2595 | scr_val |= SCSCR_RE | SCSCR_TE | |
| 2596 | (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)); |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 2597 | serial_port_out(port, SCSCR, scr_val | s->hscif_tot); |
Geert Uytterhoeven | 92a0574 | 2016-01-04 14:45:22 +0100 | [diff] [blame] | 2598 | if ((srr + 1 == 5) && |
| 2599 | (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) { |
| 2600 | /* |
| 2601 | * In asynchronous mode, when the sampling rate is 1/5, first |
| 2602 | * received data may become invalid on some SCIFA and SCIFB. |
| 2603 | * To avoid this problem wait more than 1 serial data time (1 |
| 2604 | * bit time x serial data number) after setting SCSCR.RE = 1. |
| 2605 | */ |
| 2606 | udelay(DIV_ROUND_UP(10 * 1000000, baud)); |
| 2607 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2608 | |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 2609 | /* |
Nobuhiro Iwamatsu | 5f6d851 | 2015-03-17 01:19:54 +0900 | [diff] [blame] | 2610 | * Calculate delay for 2 DMA buffers (4 FIFO). |
Geert Uytterhoeven | f5835c1 | 2015-08-21 20:02:38 +0200 | [diff] [blame] | 2611 | * See serial_core.c::uart_update_timeout(). |
| 2612 | * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above |
| 2613 | * function calculates 1 jiffie for the data plus 5 jiffies for the |
| 2614 | * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA |
| 2615 | * buffers (4 FIFO sizes), but when performing a faster transfer, the |
| 2616 | * value obtained by this formula is too small. Therefore, if the value |
| 2617 | * is smaller than 20ms, use 20ms as the timeout value for DMA. |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 2618 | */ |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 2619 | s->rx_frame = (10000 * bits) / (baud / 100); |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 2620 | #ifdef CONFIG_SERIAL_SH_SCI_DMA |
Ulrich Hecht | b96408b | 2018-02-15 13:02:41 +0100 | [diff] [blame] | 2621 | s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame; |
| 2622 | if (s->rx_timeout < 20) |
| 2623 | s->rx_timeout = 20; |
Guennadi Liakhovetski | 3089f38 | 2010-03-19 13:53:04 +0000 | [diff] [blame] | 2624 | #endif |
| 2625 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2626 | if ((termios->c_cflag & CREAD) != 0) |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2627 | sci_start_rx(port); |
Alexandre Courbot | 3600338 | 2011-03-03 08:04:42 +0000 | [diff] [blame] | 2628 | |
Takatoshi Akiyama | 1be2266 | 2017-11-02 11:14:55 +0100 | [diff] [blame] | 2629 | spin_unlock_irqrestore(&port->lock, flags); |
| 2630 | |
Paul Mundt | 23241d4 | 2011-06-28 13:55:31 +0900 | [diff] [blame] | 2631 | sci_port_disable(s); |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2632 | |
| 2633 | if (UART_ENABLE_MS(port, termios->c_cflag)) |
| 2634 | sci_enable_ms(port); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2635 | } |
| 2636 | |
Teppei Kamijou | 0174e5c | 2012-11-16 10:51:55 +0900 | [diff] [blame] | 2637 | static void sci_pm(struct uart_port *port, unsigned int state, |
| 2638 | unsigned int oldstate) |
| 2639 | { |
| 2640 | struct sci_port *sci_port = to_sci_port(port); |
| 2641 | |
| 2642 | switch (state) { |
Geert Uytterhoeven | d3dfe5d | 2014-03-11 11:11:20 +0100 | [diff] [blame] | 2643 | case UART_PM_STATE_OFF: |
Teppei Kamijou | 0174e5c | 2012-11-16 10:51:55 +0900 | [diff] [blame] | 2644 | sci_port_disable(sci_port); |
| 2645 | break; |
| 2646 | default: |
| 2647 | sci_port_enable(sci_port); |
| 2648 | break; |
| 2649 | } |
| 2650 | } |
| 2651 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2652 | static const char *sci_type(struct uart_port *port) |
| 2653 | { |
| 2654 | switch (port->type) { |
Michael Trimarchi | e7c98dc | 2008-11-13 18:18:35 +0900 | [diff] [blame] | 2655 | case PORT_IRDA: |
| 2656 | return "irda"; |
| 2657 | case PORT_SCI: |
| 2658 | return "sci"; |
| 2659 | case PORT_SCIF: |
| 2660 | return "scif"; |
| 2661 | case PORT_SCIFA: |
| 2662 | return "scifa"; |
Guennadi Liakhovetski | d1d4b10 | 2010-05-23 16:39:09 +0000 | [diff] [blame] | 2663 | case PORT_SCIFB: |
| 2664 | return "scifb"; |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 2665 | case PORT_HSCIF: |
| 2666 | return "hscif"; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2667 | } |
| 2668 | |
Paul Mundt | fa43972 | 2008-09-04 18:53:58 +0900 | [diff] [blame] | 2669 | return NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2670 | } |
| 2671 | |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2672 | static int sci_remap_port(struct uart_port *port) |
| 2673 | { |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2674 | struct sci_port *sport = to_sci_port(port); |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2675 | |
| 2676 | /* |
| 2677 | * Nothing to do if there's already an established membase. |
| 2678 | */ |
| 2679 | if (port->membase) |
| 2680 | return 0; |
| 2681 | |
Laurent Pinchart | 3d73f32 | 2017-01-11 16:43:24 +0200 | [diff] [blame] | 2682 | if (port->dev->of_node || (port->flags & UPF_IOREMAP)) { |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2683 | port->membase = ioremap_nocache(port->mapbase, sport->reg_size); |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2684 | if (unlikely(!port->membase)) { |
| 2685 | dev_err(port->dev, "can't remap port#%d\n", port->line); |
| 2686 | return -ENXIO; |
| 2687 | } |
| 2688 | } else { |
| 2689 | /* |
| 2690 | * For the simple (and majority of) cases where we don't |
| 2691 | * need to do any remapping, just cast the cookie |
| 2692 | * directly. |
| 2693 | */ |
Jingoo Han | 3af4e96 | 2014-02-05 09:56:37 +0900 | [diff] [blame] | 2694 | port->membase = (void __iomem *)(uintptr_t)port->mapbase; |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2695 | } |
| 2696 | |
| 2697 | return 0; |
| 2698 | } |
| 2699 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2700 | static void sci_release_port(struct uart_port *port) |
| 2701 | { |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2702 | struct sci_port *sport = to_sci_port(port); |
| 2703 | |
Laurent Pinchart | 3d73f32 | 2017-01-11 16:43:24 +0200 | [diff] [blame] | 2704 | if (port->dev->of_node || (port->flags & UPF_IOREMAP)) { |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2705 | iounmap(port->membase); |
| 2706 | port->membase = NULL; |
| 2707 | } |
| 2708 | |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2709 | release_mem_region(port->mapbase, sport->reg_size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2710 | } |
| 2711 | |
| 2712 | static int sci_request_port(struct uart_port *port) |
| 2713 | { |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2714 | struct resource *res; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2715 | struct sci_port *sport = to_sci_port(port); |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2716 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2717 | |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2718 | res = request_mem_region(port->mapbase, sport->reg_size, |
| 2719 | dev_name(port->dev)); |
| 2720 | if (unlikely(res == NULL)) { |
| 2721 | dev_err(port->dev, "request_mem_region failed."); |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2722 | return -EBUSY; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2723 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2724 | |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 2725 | ret = sci_remap_port(port); |
| 2726 | if (unlikely(ret != 0)) { |
| 2727 | release_resource(res); |
| 2728 | return ret; |
Paul Mundt | 7ff731a | 2008-10-01 15:46:58 +0900 | [diff] [blame] | 2729 | } |
Paul Mundt | e265164 | 2011-01-20 21:24:03 +0900 | [diff] [blame] | 2730 | |
| 2731 | return 0; |
| 2732 | } |
| 2733 | |
| 2734 | static void sci_config_port(struct uart_port *port, int flags) |
| 2735 | { |
| 2736 | if (flags & UART_CONFIG_TYPE) { |
| 2737 | struct sci_port *sport = to_sci_port(port); |
| 2738 | |
| 2739 | port->type = sport->cfg->type; |
| 2740 | sci_request_port(port); |
| 2741 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2742 | } |
| 2743 | |
| 2744 | static int sci_verify_port(struct uart_port *port, struct serial_struct *ser) |
| 2745 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2746 | if (ser->baud_base < 2400) |
| 2747 | /* No paper tape reader for Mitch.. */ |
| 2748 | return -EINVAL; |
| 2749 | |
| 2750 | return 0; |
| 2751 | } |
| 2752 | |
Julia Lawall | 069a47e | 2016-09-01 19:51:35 +0200 | [diff] [blame] | 2753 | static const struct uart_ops sci_uart_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2754 | .tx_empty = sci_tx_empty, |
| 2755 | .set_mctrl = sci_set_mctrl, |
| 2756 | .get_mctrl = sci_get_mctrl, |
| 2757 | .start_tx = sci_start_tx, |
| 2758 | .stop_tx = sci_stop_tx, |
| 2759 | .stop_rx = sci_stop_rx, |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 2760 | .enable_ms = sci_enable_ms, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2761 | .break_ctl = sci_break_ctl, |
| 2762 | .startup = sci_startup, |
| 2763 | .shutdown = sci_shutdown, |
Geert Uytterhoeven | 1cf4a7e | 2017-04-25 20:15:35 +0200 | [diff] [blame] | 2764 | .flush_buffer = sci_flush_buffer, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2765 | .set_termios = sci_set_termios, |
Teppei Kamijou | 0174e5c | 2012-11-16 10:51:55 +0900 | [diff] [blame] | 2766 | .pm = sci_pm, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2767 | .type = sci_type, |
| 2768 | .release_port = sci_release_port, |
| 2769 | .request_port = sci_request_port, |
| 2770 | .config_port = sci_config_port, |
| 2771 | .verify_port = sci_verify_port, |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 2772 | #ifdef CONFIG_CONSOLE_POLL |
| 2773 | .poll_get_char = sci_poll_get_char, |
| 2774 | .poll_put_char = sci_poll_put_char, |
| 2775 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2776 | }; |
| 2777 | |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2778 | static int sci_init_clocks(struct sci_port *sci_port, struct device *dev) |
| 2779 | { |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2780 | const char *clk_names[] = { |
| 2781 | [SCI_FCK] = "fck", |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2782 | [SCI_SCK] = "sck", |
Geert Uytterhoeven | 1270f86 | 2015-11-18 11:25:53 +0100 | [diff] [blame] | 2783 | [SCI_BRG_INT] = "brg_int", |
| 2784 | [SCI_SCIF_CLK] = "scif_clk", |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2785 | }; |
| 2786 | struct clk *clk; |
| 2787 | unsigned int i; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2788 | |
Geert Uytterhoeven | 6af27bf | 2015-11-18 11:12:26 +0100 | [diff] [blame] | 2789 | if (sci_port->cfg->type == PORT_HSCIF) |
| 2790 | clk_names[SCI_SCK] = "hsck"; |
| 2791 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2792 | for (i = 0; i < SCI_NUM_CLKS; i++) { |
| 2793 | clk = devm_clk_get(dev, clk_names[i]); |
| 2794 | if (PTR_ERR(clk) == -EPROBE_DEFER) |
| 2795 | return -EPROBE_DEFER; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2796 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2797 | if (IS_ERR(clk) && i == SCI_FCK) { |
| 2798 | /* |
| 2799 | * "fck" used to be called "sci_ick", and we need to |
| 2800 | * maintain DT backward compatibility. |
| 2801 | */ |
| 2802 | clk = devm_clk_get(dev, "sci_ick"); |
| 2803 | if (PTR_ERR(clk) == -EPROBE_DEFER) |
| 2804 | return -EPROBE_DEFER; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2805 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2806 | if (!IS_ERR(clk)) |
| 2807 | goto found; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2808 | |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2809 | /* |
| 2810 | * Not all SH platforms declare a clock lookup entry |
| 2811 | * for SCI devices, in which case we need to get the |
| 2812 | * global "peripheral_clk" clock. |
| 2813 | */ |
| 2814 | clk = devm_clk_get(dev, "peripheral_clk"); |
| 2815 | if (!IS_ERR(clk)) |
| 2816 | goto found; |
| 2817 | |
| 2818 | dev_err(dev, "failed to get %s (%ld)\n", clk_names[i], |
| 2819 | PTR_ERR(clk)); |
| 2820 | return PTR_ERR(clk); |
| 2821 | } |
| 2822 | |
| 2823 | found: |
| 2824 | if (IS_ERR(clk)) |
| 2825 | dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i], |
| 2826 | PTR_ERR(clk)); |
| 2827 | else |
Geert Uytterhoeven | d63c16f | 2018-06-01 11:28:21 +0200 | [diff] [blame] | 2828 | dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i], |
| 2829 | clk, clk_get_rate(clk)); |
Geert Uytterhoeven | f4998e5 | 2015-10-26 09:58:16 +0100 | [diff] [blame] | 2830 | sci_port->clks[i] = IS_ERR(clk) ? NULL : clk; |
| 2831 | } |
| 2832 | return 0; |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2833 | } |
| 2834 | |
Laurent Pinchart | daf5a89 | 2017-01-11 16:43:35 +0200 | [diff] [blame] | 2835 | static const struct sci_port_params * |
| 2836 | sci_probe_regmap(const struct plat_sci_port *cfg) |
| 2837 | { |
| 2838 | unsigned int regtype; |
| 2839 | |
| 2840 | if (cfg->regtype != SCIx_PROBE_REGTYPE) |
| 2841 | return &sci_port_params[cfg->regtype]; |
| 2842 | |
| 2843 | switch (cfg->type) { |
| 2844 | case PORT_SCI: |
| 2845 | regtype = SCIx_SCI_REGTYPE; |
| 2846 | break; |
| 2847 | case PORT_IRDA: |
| 2848 | regtype = SCIx_IRDA_REGTYPE; |
| 2849 | break; |
| 2850 | case PORT_SCIFA: |
| 2851 | regtype = SCIx_SCIFA_REGTYPE; |
| 2852 | break; |
| 2853 | case PORT_SCIFB: |
| 2854 | regtype = SCIx_SCIFB_REGTYPE; |
| 2855 | break; |
| 2856 | case PORT_SCIF: |
| 2857 | /* |
| 2858 | * The SH-4 is a bit of a misnomer here, although that's |
| 2859 | * where this particular port layout originated. This |
| 2860 | * configuration (or some slight variation thereof) |
| 2861 | * remains the dominant model for all SCIFs. |
| 2862 | */ |
| 2863 | regtype = SCIx_SH4_SCIF_REGTYPE; |
| 2864 | break; |
| 2865 | case PORT_HSCIF: |
| 2866 | regtype = SCIx_HSCIF_REGTYPE; |
| 2867 | break; |
| 2868 | default: |
| 2869 | pr_err("Can't probe register map for given port\n"); |
| 2870 | return NULL; |
| 2871 | } |
| 2872 | |
| 2873 | return &sci_port_params[regtype]; |
| 2874 | } |
| 2875 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 2876 | static int sci_init_single(struct platform_device *dev, |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2877 | struct sci_port *sci_port, unsigned int index, |
Laurent Pinchart | daf5a89 | 2017-01-11 16:43:35 +0200 | [diff] [blame] | 2878 | const struct plat_sci_port *p, bool early) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2879 | { |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2880 | struct uart_port *port = &sci_port->port; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2881 | const struct resource *res; |
Geert Uytterhoeven | a1c2fd7 | 2018-08-30 14:54:04 +0200 | [diff] [blame] | 2882 | unsigned int i; |
Paul Mundt | 3127c6b | 2011-06-28 13:44:37 +0900 | [diff] [blame] | 2883 | int ret; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2884 | |
Paul Mundt | 50f0959 | 2011-12-02 20:09:48 +0900 | [diff] [blame] | 2885 | sci_port->cfg = p; |
| 2886 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2887 | port->ops = &sci_uart_ops; |
| 2888 | port->iotype = UPIO_MEM; |
| 2889 | port->line = index; |
Markus Pietrek | 75136d4 | 2010-01-15 08:33:20 +0900 | [diff] [blame] | 2890 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2891 | res = platform_get_resource(dev, IORESOURCE_MEM, 0); |
| 2892 | if (res == NULL) |
| 2893 | return -ENOMEM; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2894 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2895 | port->mapbase = res->start; |
Yoshinori Sato | e4d6f91 | 2015-05-16 23:57:31 +0900 | [diff] [blame] | 2896 | sci_port->reg_size = resource_size(res); |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2897 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2898 | for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) |
| 2899 | sci_port->irqs[i] = platform_get_irq(dev, i); |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2900 | |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2901 | /* The SCI generates several interrupts. They can be muxed together or |
| 2902 | * connected to different interrupt lines. In the muxed case only one |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 2903 | * interrupt resource is specified as there is only one interrupt ID. |
| 2904 | * In the non-muxed case, up to 6 interrupt signals might be generated |
| 2905 | * from the SCI, however those signals might have their own individual |
| 2906 | * interrupt ID numbers, or muxed together with another interrupt. |
Laurent Pinchart | 89b5c1a | 2013-12-06 10:59:52 +0100 | [diff] [blame] | 2907 | */ |
| 2908 | if (sci_port->irqs[0] < 0) |
| 2909 | return -ENXIO; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2910 | |
Chris Brandt | 628c534 | 2018-07-31 05:41:39 -0500 | [diff] [blame] | 2911 | if (sci_port->irqs[1] < 0) |
| 2912 | for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++) |
| 2913 | sci_port->irqs[i] = sci_port->irqs[0]; |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2914 | |
Laurent Pinchart | daf5a89 | 2017-01-11 16:43:35 +0200 | [diff] [blame] | 2915 | sci_port->params = sci_probe_regmap(p); |
| 2916 | if (unlikely(sci_port->params == NULL)) |
| 2917 | return -EINVAL; |
Laurent Pinchart | e095ee6 | 2017-01-11 16:43:34 +0200 | [diff] [blame] | 2918 | |
Ulrich Hecht | 18e8cf1 | 2017-02-03 11:38:17 +0100 | [diff] [blame] | 2919 | switch (p->type) { |
| 2920 | case PORT_SCIFB: |
| 2921 | sci_port->rx_trigger = 48; |
| 2922 | break; |
| 2923 | case PORT_HSCIF: |
| 2924 | sci_port->rx_trigger = 64; |
| 2925 | break; |
| 2926 | case PORT_SCIFA: |
| 2927 | sci_port->rx_trigger = 32; |
| 2928 | break; |
| 2929 | case PORT_SCIF: |
| 2930 | if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) |
| 2931 | /* RX triggering not implemented for this IP */ |
| 2932 | sci_port->rx_trigger = 1; |
| 2933 | else |
| 2934 | sci_port->rx_trigger = 8; |
| 2935 | break; |
| 2936 | default: |
| 2937 | sci_port->rx_trigger = 1; |
| 2938 | break; |
| 2939 | } |
| 2940 | |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 2941 | sci_port->rx_fifo_timeout = 0; |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 2942 | sci_port->hscif_tot = 0; |
Ulrich Hecht | 0394037 | 2017-02-03 11:38:18 +0100 | [diff] [blame] | 2943 | |
Laurent Pinchart | 878fbb91 | 2013-12-06 10:59:51 +0100 | [diff] [blame] | 2944 | /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't |
| 2945 | * match the SoC datasheet, this should be investigated. Let platform |
| 2946 | * data override the sampling rate for now. |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2947 | */ |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 2948 | sci_port->sampling_rate_mask = p->sampling_rate |
| 2949 | ? SCI_SR(p->sampling_rate) |
| 2950 | : sci_port->params->sampling_rate_mask; |
Laurent Pinchart | ec09c5e | 2013-12-06 10:59:20 +0100 | [diff] [blame] | 2951 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2952 | if (!early) { |
Laurent Pinchart | a9ec81f | 2015-09-14 15:14:23 +0300 | [diff] [blame] | 2953 | ret = sci_init_clocks(sci_port, &dev->dev); |
| 2954 | if (ret < 0) |
| 2955 | return ret; |
Paul Mundt | c7ed1ab | 2010-03-10 18:35:14 +0900 | [diff] [blame] | 2956 | |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2957 | port->dev = &dev->dev; |
Magnus Damm | 5e50d2d | 2011-04-19 10:38:25 +0000 | [diff] [blame] | 2958 | |
| 2959 | pm_runtime_enable(&dev->dev); |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 2960 | } |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2961 | |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 2962 | port->type = p->type; |
Laurent Pinchart | 3d73f32 | 2017-01-11 16:43:24 +0200 | [diff] [blame] | 2963 | port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags; |
Laurent Pinchart | b2f20ed | 2017-01-11 16:43:36 +0200 | [diff] [blame] | 2964 | port->fifosize = sci_port->params->fifosize; |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 2965 | |
Laurent Pinchart | dfc8038 | 2017-01-11 16:43:40 +0200 | [diff] [blame] | 2966 | if (port->type == PORT_SCI) { |
| 2967 | if (sci_port->reg_size >= 0x20) |
| 2968 | port->regshift = 2; |
| 2969 | else |
| 2970 | port->regshift = 1; |
| 2971 | } |
| 2972 | |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 2973 | /* |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 2974 | * The UART port needs an IRQ value, so we peg this to the RX IRQ |
Paul Mundt | ce6738b | 2011-01-19 15:24:40 +0900 | [diff] [blame] | 2975 | * for the multi-IRQ ports, which is where we are primarily |
| 2976 | * concerned with the shutdown path synchronization. |
| 2977 | * |
| 2978 | * For the muxed case there's nothing more to do. |
| 2979 | */ |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 2980 | port->irq = sci_port->irqs[SCIx_RXI_IRQ]; |
Yong Zhang | 9cfb5c0 | 2011-09-22 16:59:15 +0800 | [diff] [blame] | 2981 | port->irqflags = 0; |
Guennadi Liakhovetski | 73a19e4c | 2010-03-02 11:39:15 +0900 | [diff] [blame] | 2982 | |
Paul Mundt | 61a6976 | 2011-06-14 12:40:19 +0900 | [diff] [blame] | 2983 | port->serial_in = sci_serial_in; |
| 2984 | port->serial_out = sci_serial_out; |
| 2985 | |
Paul Mundt | c7ed1ab | 2010-03-10 18:35:14 +0900 | [diff] [blame] | 2986 | return 0; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 2987 | } |
| 2988 | |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 2989 | static void sci_cleanup_single(struct sci_port *port) |
| 2990 | { |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 2991 | pm_runtime_disable(port->port.dev); |
| 2992 | } |
| 2993 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 2994 | #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \ |
| 2995 | defined(CONFIG_SERIAL_SH_SCI_EARLYCON) |
Magnus Damm | dc8e6f5 | 2009-01-21 15:14:06 +0000 | [diff] [blame] | 2996 | static void serial_console_putchar(struct uart_port *port, int ch) |
| 2997 | { |
| 2998 | sci_poll_put_char(port, ch); |
| 2999 | } |
| 3000 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3001 | /* |
| 3002 | * Print a string to the serial port trying not to disturb |
| 3003 | * any possible real use of the port... |
| 3004 | */ |
| 3005 | static void serial_console_write(struct console *co, const char *s, |
| 3006 | unsigned count) |
| 3007 | { |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 3008 | struct sci_port *sci_port = &sci_ports[co->index]; |
| 3009 | struct uart_port *port = &sci_port->port; |
Geert Uytterhoeven | a67969b | 2015-11-18 16:20:44 +0100 | [diff] [blame] | 3010 | unsigned short bits, ctrl, ctrl_temp; |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 3011 | unsigned long flags; |
| 3012 | int locked = 1; |
| 3013 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3014 | #if defined(SUPPORT_SYSRQ) |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 3015 | if (port->sysrq) |
| 3016 | locked = 0; |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3017 | else |
| 3018 | #endif |
| 3019 | if (oops_in_progress) |
Daniel Wagner | 8afb1d2 | 2018-05-08 10:55:09 +0200 | [diff] [blame] | 3020 | locked = spin_trylock_irqsave(&port->lock, flags); |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 3021 | else |
Daniel Wagner | 8afb1d2 | 2018-05-08 10:55:09 +0200 | [diff] [blame] | 3022 | spin_lock_irqsave(&port->lock, flags); |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 3023 | |
Geert Uytterhoeven | a67969b | 2015-11-18 16:20:44 +0100 | [diff] [blame] | 3024 | /* first save SCSCR then disable interrupts, keep clock source */ |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 3025 | ctrl = serial_port_in(port, SCSCR); |
Laurent Pinchart | 9f8325b | 2017-01-11 16:43:23 +0200 | [diff] [blame] | 3026 | ctrl_temp = SCSCR_RE | SCSCR_TE | |
| 3027 | (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) | |
Geert Uytterhoeven | a67969b | 2015-11-18 16:20:44 +0100 | [diff] [blame] | 3028 | (ctrl & (SCSCR_CKE1 | SCSCR_CKE0)); |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 3029 | serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot); |
Paul Mundt | 07d2a1a | 2008-12-11 19:06:43 +0900 | [diff] [blame] | 3030 | |
Magnus Damm | 501b825 | 2009-01-21 15:14:30 +0000 | [diff] [blame] | 3031 | uart_console_write(port, s, count, serial_console_putchar); |
Magnus Damm | 973e5d5 | 2009-02-24 15:57:12 +0900 | [diff] [blame] | 3032 | |
| 3033 | /* wait until fifo is empty and last bit has been transmitted */ |
| 3034 | bits = SCxSR_TDxE(port) | SCxSR_TEND(port); |
Paul Mundt | b12bb29 | 2012-03-30 19:50:15 +0900 | [diff] [blame] | 3035 | while ((serial_port_in(port, SCxSR) & bits) != bits) |
Magnus Damm | 973e5d5 | 2009-02-24 15:57:12 +0900 | [diff] [blame] | 3036 | cpu_relax(); |
Shinya Kuribayashi | 40f70c0 | 2012-11-16 10:54:15 +0900 | [diff] [blame] | 3037 | |
| 3038 | /* restore the SCSCR */ |
| 3039 | serial_port_out(port, SCSCR, ctrl); |
| 3040 | |
| 3041 | if (locked) |
Daniel Wagner | 8afb1d2 | 2018-05-08 10:55:09 +0200 | [diff] [blame] | 3042 | spin_unlock_irqrestore(&port->lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3043 | } |
| 3044 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 3045 | static int serial_console_setup(struct console *co, char *options) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3046 | { |
Magnus Damm | dc8e6f5 | 2009-01-21 15:14:06 +0000 | [diff] [blame] | 3047 | struct sci_port *sci_port; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3048 | struct uart_port *port; |
| 3049 | int baud = 115200; |
| 3050 | int bits = 8; |
| 3051 | int parity = 'n'; |
| 3052 | int flow = 'n'; |
| 3053 | int ret; |
| 3054 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3055 | /* |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 3056 | * Refuse to handle any bogus ports. |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3057 | */ |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 3058 | if (co->index < 0 || co->index >= SCI_NPORTS) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3059 | return -ENODEV; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3060 | |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 3061 | sci_port = &sci_ports[co->index]; |
| 3062 | port = &sci_port->port; |
| 3063 | |
Alexandre Courbot | b2267a6 | 2011-02-09 03:18:46 +0000 | [diff] [blame] | 3064 | /* |
| 3065 | * Refuse to handle uninitialized ports. |
| 3066 | */ |
| 3067 | if (!port->ops) |
| 3068 | return -ENODEV; |
| 3069 | |
Paul Mundt | f6e9495 | 2011-01-21 15:25:36 +0900 | [diff] [blame] | 3070 | ret = sci_remap_port(port); |
| 3071 | if (unlikely(ret != 0)) |
| 3072 | return ret; |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3073 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3074 | if (options) |
| 3075 | uart_parse_options(options, &baud, &parity, &bits, &flow); |
| 3076 | |
Paul Mundt | ab7cfb5 | 2011-06-01 14:47:42 +0900 | [diff] [blame] | 3077 | return uart_set_options(port, co, baud, parity, bits, flow); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3078 | } |
| 3079 | |
| 3080 | static struct console serial_console = { |
| 3081 | .name = "ttySC", |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 3082 | .device = uart_console_device, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3083 | .write = serial_console_write, |
| 3084 | .setup = serial_console_setup, |
Paul Mundt | fa5da2f | 2007-03-08 17:27:37 +0900 | [diff] [blame] | 3085 | .flags = CON_PRINTBUFFER, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3086 | .index = -1, |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 3087 | .data = &sci_uart_driver, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3088 | }; |
| 3089 | |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 3090 | #ifdef CONFIG_SUPERH |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 3091 | static struct console early_serial_console = { |
| 3092 | .name = "early_ttySC", |
| 3093 | .write = serial_console_write, |
| 3094 | .flags = CON_PRINTBUFFER, |
Paul Mundt | 906b17d | 2011-01-21 16:19:53 +0900 | [diff] [blame] | 3095 | .index = -1, |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 3096 | }; |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3097 | |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 3098 | static char early_serial_buf[32]; |
| 3099 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 3100 | static int sci_probe_earlyprintk(struct platform_device *pdev) |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3101 | { |
Laurent Pinchart | daf5a89 | 2017-01-11 16:43:35 +0200 | [diff] [blame] | 3102 | const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev); |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3103 | |
| 3104 | if (early_serial_console.data) |
| 3105 | return -EEXIST; |
| 3106 | |
| 3107 | early_serial_console.index = pdev->id; |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3108 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 3109 | sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true); |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3110 | |
| 3111 | serial_console_setup(&early_serial_console, early_serial_buf); |
| 3112 | |
| 3113 | if (!strstr(early_serial_buf, "keep")) |
| 3114 | early_serial_console.flags |= CON_BOOT; |
| 3115 | |
| 3116 | register_console(&early_serial_console); |
| 3117 | return 0; |
| 3118 | } |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 3119 | #endif |
Nobuhiro Iwamatsu | 6a8c979 | 2011-03-24 02:20:56 +0000 | [diff] [blame] | 3120 | |
| 3121 | #define SCI_CONSOLE (&serial_console) |
| 3122 | |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3123 | #else |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 3124 | static inline int sci_probe_earlyprintk(struct platform_device *pdev) |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3125 | { |
| 3126 | return -EINVAL; |
| 3127 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3128 | |
Nobuhiro Iwamatsu | 6a8c979 | 2011-03-24 02:20:56 +0000 | [diff] [blame] | 3129 | #define SCI_CONSOLE NULL |
| 3130 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3131 | #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3132 | |
Geert Uytterhoeven | 6c13d5d | 2014-03-11 11:11:17 +0100 | [diff] [blame] | 3133 | static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized"; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3134 | |
Sjoerd Simons | 352b926 | 2017-04-20 14:13:01 +0200 | [diff] [blame] | 3135 | static DEFINE_MUTEX(sci_uart_registration_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3136 | static struct uart_driver sci_uart_driver = { |
| 3137 | .owner = THIS_MODULE, |
| 3138 | .driver_name = "sci", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3139 | .dev_name = "ttySC", |
| 3140 | .major = SCI_MAJOR, |
| 3141 | .minor = SCI_MINOR_START, |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3142 | .nr = SCI_NPORTS, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3143 | .cons = SCI_CONSOLE, |
| 3144 | }; |
| 3145 | |
Paul Mundt | 54507f6 | 2009-05-08 23:48:33 +0900 | [diff] [blame] | 3146 | static int sci_remove(struct platform_device *dev) |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 3147 | { |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3148 | struct sci_port *port = platform_get_drvdata(dev); |
Yoshihiro Shimoda | 641a41d | 2018-10-30 15:13:35 +0900 | [diff] [blame] | 3149 | unsigned int type = port->port.type; /* uart_remove_... clears it */ |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 3150 | |
Geert Uytterhoeven | 7678f4c | 2018-03-05 18:17:40 +0100 | [diff] [blame] | 3151 | sci_ports_in_use &= ~BIT(port->port.line); |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3152 | uart_remove_one_port(&sci_uart_driver, &port->port); |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 3153 | |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 3154 | sci_cleanup_single(port); |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3155 | |
Greg Kroah-Hartman | 6aa57f1 | 2019-07-04 10:46:09 +0200 | [diff] [blame] | 3156 | if (port->port.fifosize > 1) |
| 3157 | device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger); |
| 3158 | if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF) |
| 3159 | device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout); |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 3160 | |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 3161 | return 0; |
| 3162 | } |
| 3163 | |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 3164 | |
| 3165 | #define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype)) |
| 3166 | #define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16) |
| 3167 | #define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff) |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3168 | |
| 3169 | static const struct of_device_id of_sci_match[] = { |
Geert Uytterhoeven | f443ff8 | 2015-11-10 16:16:54 +0100 | [diff] [blame] | 3170 | /* SoC-specific types */ |
| 3171 | { |
| 3172 | .compatible = "renesas,scif-r7s72100", |
| 3173 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE), |
| 3174 | }, |
Geert Uytterhoeven | 10c6344 | 2018-08-30 14:54:03 +0200 | [diff] [blame] | 3175 | { |
| 3176 | .compatible = "renesas,scif-r7s9210", |
| 3177 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE), |
| 3178 | }, |
Geert Uytterhoeven | 9ed44bb | 2015-11-10 18:57:23 +0100 | [diff] [blame] | 3179 | /* Family-specific types */ |
| 3180 | { |
| 3181 | .compatible = "renesas,rcar-gen1-scif", |
| 3182 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE), |
| 3183 | }, { |
| 3184 | .compatible = "renesas,rcar-gen2-scif", |
| 3185 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE), |
| 3186 | }, { |
| 3187 | .compatible = "renesas,rcar-gen3-scif", |
| 3188 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE), |
| 3189 | }, |
Geert Uytterhoeven | f443ff8 | 2015-11-10 16:16:54 +0100 | [diff] [blame] | 3190 | /* Generic types */ |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3191 | { |
| 3192 | .compatible = "renesas,scif", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 3193 | .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3194 | }, { |
| 3195 | .compatible = "renesas,scifa", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 3196 | .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3197 | }, { |
| 3198 | .compatible = "renesas,scifb", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 3199 | .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3200 | }, { |
| 3201 | .compatible = "renesas,hscif", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 3202 | .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE), |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3203 | }, { |
Yoshinori Sato | e1d0be6 | 2015-01-28 02:53:55 +0900 | [diff] [blame] | 3204 | .compatible = "renesas,sci", |
Geert Uytterhoeven | bd2238f | 2015-11-10 16:09:23 +0100 | [diff] [blame] | 3205 | .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE), |
Yoshinori Sato | e1d0be6 | 2015-01-28 02:53:55 +0900 | [diff] [blame] | 3206 | }, { |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3207 | /* Terminator */ |
| 3208 | }, |
| 3209 | }; |
| 3210 | MODULE_DEVICE_TABLE(of, of_sci_match); |
| 3211 | |
Geert Uytterhoeven | 54b12c4 | 2017-01-25 15:55:49 +0100 | [diff] [blame] | 3212 | static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev, |
| 3213 | unsigned int *dev_id) |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3214 | { |
| 3215 | struct device_node *np = pdev->dev.of_node; |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3216 | struct plat_sci_port *p; |
Laurent Pinchart | 97ed979 | 2017-01-11 16:43:39 +0200 | [diff] [blame] | 3217 | struct sci_port *sp; |
Geert Uytterhoeven | 6e605a0 | 2017-10-04 14:21:56 +0200 | [diff] [blame] | 3218 | const void *data; |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3219 | int id; |
| 3220 | |
| 3221 | if (!IS_ENABLED(CONFIG_OF) || !np) |
| 3222 | return NULL; |
| 3223 | |
Geert Uytterhoeven | 6e605a0 | 2017-10-04 14:21:56 +0200 | [diff] [blame] | 3224 | data = of_device_get_match_data(&pdev->dev); |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3225 | |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3226 | p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL); |
Geert Uytterhoeven | 4205463 | 2015-08-21 20:02:34 +0200 | [diff] [blame] | 3227 | if (!p) |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3228 | return NULL; |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3229 | |
Geert Uytterhoeven | 2095fc7 | 2015-11-12 13:39:49 +0100 | [diff] [blame] | 3230 | /* Get the line number from the aliases node. */ |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3231 | id = of_alias_get_id(np, "serial"); |
Geert Uytterhoeven | 7678f4c | 2018-03-05 18:17:40 +0100 | [diff] [blame] | 3232 | if (id < 0 && ~sci_ports_in_use) |
| 3233 | id = ffz(sci_ports_in_use); |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3234 | if (id < 0) { |
| 3235 | dev_err(&pdev->dev, "failed to get alias id (%d)\n", id); |
| 3236 | return NULL; |
| 3237 | } |
Geert Uytterhoeven | 090fa4b | 2018-02-23 14:38:35 +0100 | [diff] [blame] | 3238 | if (id >= ARRAY_SIZE(sci_ports)) { |
| 3239 | dev_err(&pdev->dev, "serial%d out of range\n", id); |
| 3240 | return NULL; |
| 3241 | } |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3242 | |
Laurent Pinchart | 97ed979 | 2017-01-11 16:43:39 +0200 | [diff] [blame] | 3243 | sp = &sci_ports[id]; |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3244 | *dev_id = id; |
| 3245 | |
Geert Uytterhoeven | 6e605a0 | 2017-10-04 14:21:56 +0200 | [diff] [blame] | 3246 | p->type = SCI_OF_TYPE(data); |
| 3247 | p->regtype = SCI_OF_REGTYPE(data); |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3248 | |
Sergei Shtylyov | 43c6128 | 2017-08-13 22:11:24 +0300 | [diff] [blame] | 3249 | sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts"); |
Geert Uytterhoeven | 861a70a | 2016-06-03 12:00:11 +0200 | [diff] [blame] | 3250 | |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3251 | return p; |
| 3252 | } |
| 3253 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 3254 | static int sci_probe_single(struct platform_device *dev, |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 3255 | unsigned int index, |
| 3256 | struct plat_sci_port *p, |
| 3257 | struct sci_port *sciport) |
| 3258 | { |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 3259 | int ret; |
| 3260 | |
| 3261 | /* Sanity check */ |
| 3262 | if (unlikely(index >= SCI_NPORTS)) { |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 3263 | dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n", |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 3264 | index+1, SCI_NPORTS); |
Joe Perches | 9b971cd | 2014-03-11 10:10:46 -0700 | [diff] [blame] | 3265 | dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n"); |
Laurent Pinchart | b6c5ef6 | 2012-06-13 00:28:24 +0200 | [diff] [blame] | 3266 | return -EINVAL; |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 3267 | } |
Geert Uytterhoeven | 7678f4c | 2018-03-05 18:17:40 +0100 | [diff] [blame] | 3268 | BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8); |
| 3269 | if (sci_ports_in_use & BIT(index)) |
| 3270 | return -EBUSY; |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 3271 | |
Sjoerd Simons | 352b926 | 2017-04-20 14:13:01 +0200 | [diff] [blame] | 3272 | mutex_lock(&sci_uart_registration_lock); |
| 3273 | if (!sci_uart_driver.state) { |
| 3274 | ret = uart_register_driver(&sci_uart_driver); |
| 3275 | if (ret) { |
| 3276 | mutex_unlock(&sci_uart_registration_lock); |
| 3277 | return ret; |
| 3278 | } |
| 3279 | } |
| 3280 | mutex_unlock(&sci_uart_registration_lock); |
| 3281 | |
Laurent Pinchart | 1fcc91a | 2013-12-06 10:59:16 +0100 | [diff] [blame] | 3282 | ret = sci_init_single(dev, sciport, index, p, false); |
Paul Mundt | c7ed1ab | 2010-03-10 18:35:14 +0900 | [diff] [blame] | 3283 | if (ret) |
| 3284 | return ret; |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 3285 | |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 3286 | sciport->gpios = mctrl_gpio_init(&sciport->port, 0); |
Frieder Schrempf | e55a097 | 2019-08-02 10:04:10 +0000 | [diff] [blame] | 3287 | if (IS_ERR(sciport->gpios)) |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 3288 | return PTR_ERR(sciport->gpios); |
| 3289 | |
Laurent Pinchart | 97ed979 | 2017-01-11 16:43:39 +0200 | [diff] [blame] | 3290 | if (sciport->has_rtscts) { |
Geert Uytterhoeven | a16c4c5 | 2019-08-14 11:29:24 +0200 | [diff] [blame] | 3291 | if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) || |
| 3292 | mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) { |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 3293 | dev_err(&dev->dev, "Conflicting RTS/CTS config\n"); |
| 3294 | return -EINVAL; |
| 3295 | } |
Geert Uytterhoeven | 33f50ff | 2016-06-03 12:00:10 +0200 | [diff] [blame] | 3296 | sciport->port.flags |= UPF_HARD_FLOW; |
Geert Uytterhoeven | f907c9e | 2016-06-03 12:00:04 +0200 | [diff] [blame] | 3297 | } |
| 3298 | |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 3299 | ret = uart_add_one_port(&sci_uart_driver, &sciport->port); |
| 3300 | if (ret) { |
| 3301 | sci_cleanup_single(sciport); |
| 3302 | return ret; |
| 3303 | } |
| 3304 | |
| 3305 | return 0; |
Magnus Damm | 0ee7071 | 2009-01-21 15:13:50 +0000 | [diff] [blame] | 3306 | } |
| 3307 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 3308 | static int sci_probe(struct platform_device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3309 | { |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3310 | struct plat_sci_port *p; |
| 3311 | struct sci_port *sp; |
| 3312 | unsigned int dev_id; |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3313 | int ret; |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 3314 | |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3315 | /* |
| 3316 | * If we've come here via earlyprintk initialization, head off to |
| 3317 | * the special early probe. We don't have sufficient device state |
| 3318 | * to make it beyond this yet. |
| 3319 | */ |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 3320 | #ifdef CONFIG_SUPERH |
Bartosz Golaszewski | 201e910 | 2019-10-03 11:29:13 +0200 | [diff] [blame^] | 3321 | if (is_sh_early_platform_device(dev)) |
Paul Mundt | ecdf8a4 | 2011-01-21 00:05:48 +0900 | [diff] [blame] | 3322 | return sci_probe_earlyprintk(dev); |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 3323 | #endif |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 3324 | |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3325 | if (dev->dev.of_node) { |
| 3326 | p = sci_parse_dt(dev, &dev_id); |
| 3327 | if (p == NULL) |
| 3328 | return -EINVAL; |
| 3329 | } else { |
| 3330 | p = dev->dev.platform_data; |
| 3331 | if (p == NULL) { |
| 3332 | dev_err(&dev->dev, "no platform data supplied\n"); |
| 3333 | return -EINVAL; |
| 3334 | } |
| 3335 | |
| 3336 | dev_id = dev->id; |
| 3337 | } |
| 3338 | |
| 3339 | sp = &sci_ports[dev_id]; |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3340 | platform_set_drvdata(dev, sp); |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 3341 | |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3342 | ret = sci_probe_single(dev, dev_id, p, sp); |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3343 | if (ret) |
Laurent Pinchart | 6dae142 | 2012-06-13 00:28:23 +0200 | [diff] [blame] | 3344 | return ret; |
Magnus Damm | e552de2 | 2009-01-21 15:13:42 +0000 | [diff] [blame] | 3345 | |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 3346 | if (sp->port.fifosize > 1) { |
Greg Kroah-Hartman | 6aa57f1 | 2019-07-04 10:46:09 +0200 | [diff] [blame] | 3347 | ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger); |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 3348 | if (ret) |
| 3349 | return ret; |
| 3350 | } |
Ulrich Hecht | fa2abb0 | 2017-09-29 15:08:53 +0200 | [diff] [blame] | 3351 | if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB || |
| 3352 | sp->port.type == PORT_HSCIF) { |
Greg Kroah-Hartman | 6aa57f1 | 2019-07-04 10:46:09 +0200 | [diff] [blame] | 3353 | ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout); |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 3354 | if (ret) { |
| 3355 | if (sp->port.fifosize > 1) { |
Greg Kroah-Hartman | 6aa57f1 | 2019-07-04 10:46:09 +0200 | [diff] [blame] | 3356 | device_remove_file(&dev->dev, |
| 3357 | &dev_attr_rx_fifo_trigger); |
Ulrich Hecht | 5d23188 | 2017-02-03 11:38:19 +0100 | [diff] [blame] | 3358 | } |
| 3359 | return ret; |
| 3360 | } |
| 3361 | } |
| 3362 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3363 | #ifdef CONFIG_SH_STANDARD_BIOS |
| 3364 | sh_bios_gdb_detach(); |
| 3365 | #endif |
| 3366 | |
Geert Uytterhoeven | 7678f4c | 2018-03-05 18:17:40 +0100 | [diff] [blame] | 3367 | sci_ports_in_use |= BIT(dev_id); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3368 | return 0; |
| 3369 | } |
| 3370 | |
Sergei Shtylyov | cb87634 | 2015-01-16 13:56:02 -0800 | [diff] [blame] | 3371 | static __maybe_unused int sci_suspend(struct device *dev) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3372 | { |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3373 | struct sci_port *sport = dev_get_drvdata(dev); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3374 | |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3375 | if (sport) |
| 3376 | uart_suspend_port(&sci_uart_driver, &sport->port); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3377 | |
| 3378 | return 0; |
| 3379 | } |
| 3380 | |
Sergei Shtylyov | cb87634 | 2015-01-16 13:56:02 -0800 | [diff] [blame] | 3381 | static __maybe_unused int sci_resume(struct device *dev) |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3382 | { |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3383 | struct sci_port *sport = dev_get_drvdata(dev); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3384 | |
Paul Mundt | d535a23 | 2011-01-19 17:19:35 +0900 | [diff] [blame] | 3385 | if (sport) |
| 3386 | uart_resume_port(&sci_uart_driver, &sport->port); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3387 | |
| 3388 | return 0; |
| 3389 | } |
| 3390 | |
Sergei Shtylyov | cb87634 | 2015-01-16 13:56:02 -0800 | [diff] [blame] | 3391 | static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume); |
Paul Mundt | 6daa79b | 2009-06-15 07:07:38 +0900 | [diff] [blame] | 3392 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3393 | static struct platform_driver sci_driver = { |
| 3394 | .probe = sci_probe, |
Uwe Kleine-König | b9e39c8 | 2009-11-24 22:07:32 +0100 | [diff] [blame] | 3395 | .remove = sci_remove, |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3396 | .driver = { |
| 3397 | .name = "sh-sci", |
Paul Mundt | 6daa79b | 2009-06-15 07:07:38 +0900 | [diff] [blame] | 3398 | .pm = &sci_dev_pm_ops, |
Bastian Hecht | 20bdcab | 2013-12-06 10:59:54 +0100 | [diff] [blame] | 3399 | .of_match_table = of_match_ptr(of_sci_match), |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3400 | }, |
| 3401 | }; |
| 3402 | |
| 3403 | static int __init sci_init(void) |
| 3404 | { |
Geert Uytterhoeven | 6c13d5d | 2014-03-11 11:11:17 +0100 | [diff] [blame] | 3405 | pr_info("%s\n", banner); |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3406 | |
Sjoerd Simons | 352b926 | 2017-04-20 14:13:01 +0200 | [diff] [blame] | 3407 | return platform_driver_register(&sci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3408 | } |
| 3409 | |
| 3410 | static void __exit sci_exit(void) |
| 3411 | { |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3412 | platform_driver_unregister(&sci_driver); |
Sjoerd Simons | 352b926 | 2017-04-20 14:13:01 +0200 | [diff] [blame] | 3413 | |
| 3414 | if (sci_uart_driver.state) |
| 3415 | uart_unregister_driver(&sci_uart_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3416 | } |
| 3417 | |
Bartosz Golaszewski | 507fd01 | 2019-10-03 11:29:12 +0200 | [diff] [blame] | 3418 | #if defined(CONFIG_SUPERH) && defined(CONFIG_SERIAL_SH_SCI_CONSOLE) |
Bartosz Golaszewski | 201e910 | 2019-10-03 11:29:13 +0200 | [diff] [blame^] | 3419 | sh_early_platform_init_buffer("earlyprintk", &sci_driver, |
Magnus Damm | 7b6fd3b | 2009-12-14 10:24:42 +0000 | [diff] [blame] | 3420 | early_serial_buf, ARRAY_SIZE(early_serial_buf)); |
| 3421 | #endif |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3422 | #ifdef CONFIG_SERIAL_SH_SCI_EARLYCON |
Matthias Kaehlcke | dd076cf | 2017-10-09 18:26:22 -0700 | [diff] [blame] | 3423 | static struct plat_sci_port port_cfg __initdata; |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3424 | |
| 3425 | static int __init early_console_setup(struct earlycon_device *device, |
| 3426 | int type) |
| 3427 | { |
| 3428 | if (!device->port.membase) |
| 3429 | return -ENODEV; |
| 3430 | |
| 3431 | device->port.serial_in = sci_serial_in; |
| 3432 | device->port.serial_out = sci_serial_out; |
| 3433 | device->port.type = type; |
| 3434 | memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port)); |
Laurent Pinchart | daf5a89 | 2017-01-11 16:43:35 +0200 | [diff] [blame] | 3435 | port_cfg.type = type; |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3436 | sci_ports[0].cfg = &port_cfg; |
Laurent Pinchart | daf5a89 | 2017-01-11 16:43:35 +0200 | [diff] [blame] | 3437 | sci_ports[0].params = sci_probe_regmap(&port_cfg); |
Laurent Pinchart | 9f8325b | 2017-01-11 16:43:23 +0200 | [diff] [blame] | 3438 | port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR); |
| 3439 | sci_serial_out(&sci_ports[0].port, SCSCR, |
| 3440 | SCSCR_RE | SCSCR_TE | port_cfg.scscr); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3441 | |
| 3442 | device->con->write = serial_console_write; |
| 3443 | return 0; |
| 3444 | } |
| 3445 | static int __init sci_early_console_setup(struct earlycon_device *device, |
| 3446 | const char *opt) |
| 3447 | { |
| 3448 | return early_console_setup(device, PORT_SCI); |
| 3449 | } |
| 3450 | static int __init scif_early_console_setup(struct earlycon_device *device, |
| 3451 | const char *opt) |
| 3452 | { |
| 3453 | return early_console_setup(device, PORT_SCIF); |
| 3454 | } |
Chris Brandt | 3d8b43a | 2018-09-17 13:26:23 -0500 | [diff] [blame] | 3455 | static int __init rzscifa_early_console_setup(struct earlycon_device *device, |
| 3456 | const char *opt) |
| 3457 | { |
| 3458 | port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE; |
| 3459 | return early_console_setup(device, PORT_SCIF); |
| 3460 | } |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3461 | static int __init scifa_early_console_setup(struct earlycon_device *device, |
| 3462 | const char *opt) |
| 3463 | { |
| 3464 | return early_console_setup(device, PORT_SCIFA); |
| 3465 | } |
| 3466 | static int __init scifb_early_console_setup(struct earlycon_device *device, |
| 3467 | const char *opt) |
| 3468 | { |
| 3469 | return early_console_setup(device, PORT_SCIFB); |
| 3470 | } |
| 3471 | static int __init hscif_early_console_setup(struct earlycon_device *device, |
| 3472 | const char *opt) |
| 3473 | { |
| 3474 | return early_console_setup(device, PORT_HSCIF); |
| 3475 | } |
| 3476 | |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3477 | OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3478 | OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup); |
Chris Brandt | 3d8b43a | 2018-09-17 13:26:23 -0500 | [diff] [blame] | 3479 | OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3480 | OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3481 | OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup); |
Yoshinori Sato | 0b0cced | 2015-12-24 11:24:48 +0100 | [diff] [blame] | 3482 | OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup); |
| 3483 | #endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */ |
| 3484 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3485 | module_init(sci_init); |
| 3486 | module_exit(sci_exit); |
| 3487 | |
Paul Mundt | e108b2c | 2006-09-27 16:32:13 +0900 | [diff] [blame] | 3488 | MODULE_LICENSE("GPL"); |
Kay Sievers | e169c13 | 2008-04-15 14:34:35 -0700 | [diff] [blame] | 3489 | MODULE_ALIAS("platform:sh-sci"); |
Paul Mundt | 7f405f9 | 2011-06-28 13:47:40 +0900 | [diff] [blame] | 3490 | MODULE_AUTHOR("Paul Mundt"); |
Ulrich Hecht | f303b36 | 2013-05-31 17:57:01 +0200 | [diff] [blame] | 3491 | MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver"); |