blob: 970f1f86b945e0dce219b5849bd8ac319bca0a0d [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
Paul Mundtf43dc232011-01-13 15:06:28 +09005 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01006 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09007 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090016 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090018#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19#define SUPPORT_SYSRQ
20#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#undef DEBUG
23
Paul Mundt85f094e2008-04-25 16:04:20 +090024#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010025#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090026#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010027#include <linux/cpufreq.h>
28#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090029#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000030#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010031#include <linux/err.h>
32#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010033#include <linux/init.h>
34#include <linux/interrupt.h>
35#include <linux/ioport.h>
Ulrich Hechtb96408b2018-02-15 13:02:41 +010036#include <linux/ktime.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010037#include <linux/major.h>
38#include <linux/module.h>
39#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010040#include <linux/of.h>
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +020041#include <linux/of_device.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010042#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/scatterlist.h>
45#include <linux/serial.h>
46#include <linux/serial_sci.h>
47#include <linux/sh_dma.h>
48#include <linux/slab.h>
49#include <linux/string.h>
50#include <linux/sysrq.h>
51#include <linux/timer.h>
52#include <linux/tty.h>
53#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090054
55#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090056#include <asm/sh_bios.h>
Bartosz Golaszewski507fd012019-10-03 11:29:12 +020057#include <asm/platform_early.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
Chris Brandt628c5342018-07-31 05:41:39 -050069 SCIx_DRI_IRQ,
70 SCIx_TEI_IRQ,
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010071 SCIx_NR_IRQS,
72
73 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
74};
75
76#define SCIx_IRQ_IS_MUXED(port) \
77 ((port)->irqs[SCIx_ERI_IRQ] == \
78 (port)->irqs[SCIx_RXI_IRQ]) || \
79 ((port)->irqs[SCIx_ERI_IRQ] && \
80 ((port)->irqs[SCIx_RXI_IRQ] < 0))
81
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010082enum SCI_CLKS {
83 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010084 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010085 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
86 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010087 SCI_NUM_CLKS
88};
89
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010090/* Bit x set means sampling rate x + 1 is supported */
91#define SCI_SR(x) BIT((x) - 1)
92#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
93
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010094#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
95 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
96 SCI_SR(19) | SCI_SR(27)
97
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010098#define min_sr(_port) ffs((_port)->sampling_rate_mask)
99#define max_sr(_port) fls((_port)->sampling_rate_mask)
100
101/* Iterate over all supported sampling rates, from high to low */
102#define for_each_sr(_sr, _port) \
103 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
104 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
105
Laurent Pincharte095ee62017-01-11 16:43:34 +0200106struct plat_sci_reg {
107 u8 offset, size;
108};
109
110struct sci_port_params {
111 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200112 unsigned int fifosize;
113 unsigned int overrun_reg;
114 unsigned int overrun_mask;
115 unsigned int sampling_rate_mask;
116 unsigned int error_mask;
117 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200118};
119
Paul Mundte108b2c2006-09-27 16:32:13 +0900120struct sci_port {
121 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Paul Mundtce6738b2011-01-19 15:24:40 +0900123 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200124 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200125 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100126 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900127 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200128 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900129
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100130 /* Clocks */
131 struct clk *clks[SCI_NUM_CLKS];
132 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900133
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100134 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900135 char *irqstr[SCIx_NR_IRQS];
136
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900137 struct dma_chan *chan_tx;
138 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900139
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900140#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +0200141 struct dma_chan *chan_tx_saved;
142 struct dma_chan *chan_rx_saved;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900143 dma_cookie_t cookie_tx;
144 dma_cookie_t cookie_rx[2];
145 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200146 dma_addr_t tx_dma_addr;
147 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200149 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900151 struct work_struct work_tx;
Ulrich Hechtb96408b2018-02-15 13:02:41 +0100152 struct hrtimer rx_timer;
153 unsigned int rx_timeout; /* microseconds */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900154#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100155 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100156 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100157 struct timer_list rx_fifo_timer;
158 int rx_fifo_timeout;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +0200159 u16 hscif_tot;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200160
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200161 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200162 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900163};
164
Paul Mundte108b2c2006-09-27 16:32:13 +0900165#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
166
167static struct sci_port sci_ports[SCI_NPORTS];
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +0100168static unsigned long sci_ports_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169static struct uart_driver sci_uart_driver;
170
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900171static inline struct sci_port *
172to_sci_port(struct uart_port *uart)
173{
174 return container_of(uart, struct sci_port, port);
175}
176
Laurent Pincharte095ee62017-01-11 16:43:34 +0200177static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900178 /*
179 * Common SCI definitions, dependent on the port's regshift
180 * value.
181 */
182 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200183 .regs = {
184 [SCSMR] = { 0x00, 8 },
185 [SCBRR] = { 0x01, 8 },
186 [SCSCR] = { 0x02, 8 },
187 [SCxTDR] = { 0x03, 8 },
188 [SCxSR] = { 0x04, 8 },
189 [SCxRDR] = { 0x05, 8 },
190 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200191 .fifosize = 1,
192 .overrun_reg = SCxSR,
193 .overrun_mask = SCI_ORER,
194 .sampling_rate_mask = SCI_SR(32),
195 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
196 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900197 },
198
199 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200200 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900201 */
202 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200203 .regs = {
204 [SCSMR] = { 0x00, 8 },
205 [SCBRR] = { 0x02, 8 },
206 [SCSCR] = { 0x04, 8 },
207 [SCxTDR] = { 0x06, 8 },
208 [SCxSR] = { 0x08, 16 },
209 [SCxRDR] = { 0x0a, 8 },
210 [SCFCR] = { 0x0c, 8 },
211 [SCFDR] = { 0x0e, 16 },
212 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200213 .fifosize = 1,
214 .overrun_reg = SCxSR,
215 .overrun_mask = SCI_ORER,
216 .sampling_rate_mask = SCI_SR(32),
217 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
218 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900219 },
220
221 /*
222 * Common SCIFA definitions.
223 */
224 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200225 .regs = {
226 [SCSMR] = { 0x00, 16 },
227 [SCBRR] = { 0x04, 8 },
228 [SCSCR] = { 0x08, 16 },
229 [SCxTDR] = { 0x20, 8 },
230 [SCxSR] = { 0x14, 16 },
231 [SCxRDR] = { 0x24, 8 },
232 [SCFCR] = { 0x18, 16 },
233 [SCFDR] = { 0x1c, 16 },
234 [SCPCR] = { 0x30, 16 },
235 [SCPDR] = { 0x34, 16 },
236 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200237 .fifosize = 64,
238 .overrun_reg = SCxSR,
239 .overrun_mask = SCIFA_ORER,
240 .sampling_rate_mask = SCI_SR_SCIFAB,
241 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
242 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900243 },
244
245 /*
246 * Common SCIFB definitions.
247 */
248 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200249 .regs = {
250 [SCSMR] = { 0x00, 16 },
251 [SCBRR] = { 0x04, 8 },
252 [SCSCR] = { 0x08, 16 },
253 [SCxTDR] = { 0x40, 8 },
254 [SCxSR] = { 0x14, 16 },
255 [SCxRDR] = { 0x60, 8 },
256 [SCFCR] = { 0x18, 16 },
257 [SCTFDR] = { 0x38, 16 },
258 [SCRFDR] = { 0x3c, 16 },
259 [SCPCR] = { 0x30, 16 },
260 [SCPDR] = { 0x34, 16 },
261 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200262 .fifosize = 256,
263 .overrun_reg = SCxSR,
264 .overrun_mask = SCIFA_ORER,
265 .sampling_rate_mask = SCI_SR_SCIFAB,
266 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
267 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900268 },
269
270 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100271 * Common SH-2(A) SCIF definitions for ports with FIFO data
272 * count registers.
273 */
274 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200275 .regs = {
276 [SCSMR] = { 0x00, 16 },
277 [SCBRR] = { 0x04, 8 },
278 [SCSCR] = { 0x08, 16 },
279 [SCxTDR] = { 0x0c, 8 },
280 [SCxSR] = { 0x10, 16 },
281 [SCxRDR] = { 0x14, 8 },
282 [SCFCR] = { 0x18, 16 },
283 [SCFDR] = { 0x1c, 16 },
284 [SCSPTR] = { 0x20, 16 },
285 [SCLSR] = { 0x24, 16 },
286 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200287 .fifosize = 16,
288 .overrun_reg = SCLSR,
289 .overrun_mask = SCLSR_ORER,
290 .sampling_rate_mask = SCI_SR(32),
291 .error_mask = SCIF_DEFAULT_ERROR_MASK,
292 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100293 },
294
295 /*
Geert Uytterhoeven10c63442018-08-30 14:54:03 +0200296 * The "SCIFA" that is in RZ/T and RZ/A2.
297 * It looks like a normal SCIF with FIFO data, but with a
298 * compressed address space. Also, the break out of interrupts
299 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
300 */
301 [SCIx_RZ_SCIFA_REGTYPE] = {
302 .regs = {
303 [SCSMR] = { 0x00, 16 },
304 [SCBRR] = { 0x02, 8 },
305 [SCSCR] = { 0x04, 16 },
306 [SCxTDR] = { 0x06, 8 },
307 [SCxSR] = { 0x08, 16 },
308 [SCxRDR] = { 0x0A, 8 },
309 [SCFCR] = { 0x0C, 16 },
310 [SCFDR] = { 0x0E, 16 },
311 [SCSPTR] = { 0x10, 16 },
312 [SCLSR] = { 0x12, 16 },
313 },
314 .fifosize = 16,
315 .overrun_reg = SCLSR,
316 .overrun_mask = SCLSR_ORER,
317 .sampling_rate_mask = SCI_SR(32),
318 .error_mask = SCIF_DEFAULT_ERROR_MASK,
319 .error_clear = SCIF_ERROR_CLEAR,
320 },
321
322 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900323 * Common SH-3 SCIF definitions.
324 */
325 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200326 .regs = {
327 [SCSMR] = { 0x00, 8 },
328 [SCBRR] = { 0x02, 8 },
329 [SCSCR] = { 0x04, 8 },
330 [SCxTDR] = { 0x06, 8 },
331 [SCxSR] = { 0x08, 16 },
332 [SCxRDR] = { 0x0a, 8 },
333 [SCFCR] = { 0x0c, 8 },
334 [SCFDR] = { 0x0e, 16 },
335 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200336 .fifosize = 16,
337 .overrun_reg = SCLSR,
338 .overrun_mask = SCLSR_ORER,
339 .sampling_rate_mask = SCI_SR(32),
340 .error_mask = SCIF_DEFAULT_ERROR_MASK,
341 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900342 },
343
344 /*
345 * Common SH-4(A) SCIF(B) definitions.
346 */
347 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200348 .regs = {
349 [SCSMR] = { 0x00, 16 },
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +0200350 [SCBRR] = { 0x04, 8 },
351 [SCSCR] = { 0x08, 16 },
352 [SCxTDR] = { 0x0c, 8 },
353 [SCxSR] = { 0x10, 16 },
354 [SCxRDR] = { 0x14, 8 },
355 [SCFCR] = { 0x18, 16 },
356 [SCFDR] = { 0x1c, 16 },
357 [SCSPTR] = { 0x20, 16 },
358 [SCLSR] = { 0x24, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200359 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200360 .fifosize = 16,
361 .overrun_reg = SCLSR,
362 .overrun_mask = SCLSR_ORER,
363 .sampling_rate_mask = SCI_SR(32),
364 .error_mask = SCIF_DEFAULT_ERROR_MASK,
365 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100366 },
367
368 /*
369 * Common SCIF definitions for ports with a Baud Rate Generator for
370 * External Clock (BRG).
371 */
372 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200373 .regs = {
374 [SCSMR] = { 0x00, 16 },
375 [SCBRR] = { 0x04, 8 },
376 [SCSCR] = { 0x08, 16 },
377 [SCxTDR] = { 0x0c, 8 },
378 [SCxSR] = { 0x10, 16 },
379 [SCxRDR] = { 0x14, 8 },
380 [SCFCR] = { 0x18, 16 },
381 [SCFDR] = { 0x1c, 16 },
382 [SCSPTR] = { 0x20, 16 },
383 [SCLSR] = { 0x24, 16 },
384 [SCDL] = { 0x30, 16 },
385 [SCCKS] = { 0x34, 16 },
386 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200387 .fifosize = 16,
388 .overrun_reg = SCLSR,
389 .overrun_mask = SCLSR_ORER,
390 .sampling_rate_mask = SCI_SR(32),
391 .error_mask = SCIF_DEFAULT_ERROR_MASK,
392 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200393 },
394
395 /*
396 * Common HSCIF definitions.
397 */
398 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200399 .regs = {
400 [SCSMR] = { 0x00, 16 },
401 [SCBRR] = { 0x04, 8 },
402 [SCSCR] = { 0x08, 16 },
403 [SCxTDR] = { 0x0c, 8 },
404 [SCxSR] = { 0x10, 16 },
405 [SCxRDR] = { 0x14, 8 },
406 [SCFCR] = { 0x18, 16 },
407 [SCFDR] = { 0x1c, 16 },
408 [SCSPTR] = { 0x20, 16 },
409 [SCLSR] = { 0x24, 16 },
410 [HSSRR] = { 0x40, 16 },
411 [SCDL] = { 0x30, 16 },
412 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100413 [HSRTRGR] = { 0x54, 16 },
414 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200415 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200416 .fifosize = 128,
417 .overrun_reg = SCLSR,
418 .overrun_mask = SCLSR_ORER,
419 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
420 .error_mask = SCIF_DEFAULT_ERROR_MASK,
421 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900422 },
423
424 /*
425 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
426 * register.
427 */
428 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200429 .regs = {
430 [SCSMR] = { 0x00, 16 },
431 [SCBRR] = { 0x04, 8 },
432 [SCSCR] = { 0x08, 16 },
433 [SCxTDR] = { 0x0c, 8 },
434 [SCxSR] = { 0x10, 16 },
435 [SCxRDR] = { 0x14, 8 },
436 [SCFCR] = { 0x18, 16 },
437 [SCFDR] = { 0x1c, 16 },
438 [SCLSR] = { 0x24, 16 },
439 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200440 .fifosize = 16,
441 .overrun_reg = SCLSR,
442 .overrun_mask = SCLSR_ORER,
443 .sampling_rate_mask = SCI_SR(32),
444 .error_mask = SCIF_DEFAULT_ERROR_MASK,
445 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900446 },
447
448 /*
449 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
450 * count registers.
451 */
452 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200453 .regs = {
454 [SCSMR] = { 0x00, 16 },
455 [SCBRR] = { 0x04, 8 },
456 [SCSCR] = { 0x08, 16 },
457 [SCxTDR] = { 0x0c, 8 },
458 [SCxSR] = { 0x10, 16 },
459 [SCxRDR] = { 0x14, 8 },
460 [SCFCR] = { 0x18, 16 },
461 [SCFDR] = { 0x1c, 16 },
462 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
463 [SCRFDR] = { 0x20, 16 },
464 [SCSPTR] = { 0x24, 16 },
465 [SCLSR] = { 0x28, 16 },
466 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200467 .fifosize = 16,
468 .overrun_reg = SCLSR,
469 .overrun_mask = SCLSR_ORER,
470 .sampling_rate_mask = SCI_SR(32),
471 .error_mask = SCIF_DEFAULT_ERROR_MASK,
472 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900473 },
474
475 /*
476 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
477 * registers.
478 */
479 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200480 .regs = {
481 [SCSMR] = { 0x00, 16 },
482 [SCBRR] = { 0x04, 8 },
483 [SCSCR] = { 0x08, 16 },
484 [SCxTDR] = { 0x20, 8 },
485 [SCxSR] = { 0x14, 16 },
486 [SCxRDR] = { 0x24, 8 },
487 [SCFCR] = { 0x18, 16 },
488 [SCFDR] = { 0x1c, 16 },
489 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100490 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200491 .overrun_reg = SCxSR,
492 .overrun_mask = SCIFA_ORER,
493 .sampling_rate_mask = SCI_SR(16),
494 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
495 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900496 },
497};
498
Laurent Pincharte095ee62017-01-11 16:43:34 +0200499#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900500
Paul Mundt61a69762011-06-14 12:40:19 +0900501/*
502 * The "offset" here is rather misleading, in that it refers to an enum
503 * value relative to the port mapping rather than the fixed offset
504 * itself, which needs to be manually retrieved from the platform's
505 * register map for the given port.
506 */
507static unsigned int sci_serial_in(struct uart_port *p, int offset)
508{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200509 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900510
511 if (reg->size == 8)
512 return ioread8(p->membase + (reg->offset << p->regshift));
513 else if (reg->size == 16)
514 return ioread16(p->membase + (reg->offset << p->regshift));
515 else
516 WARN(1, "Invalid register access\n");
517
518 return 0;
519}
520
521static void sci_serial_out(struct uart_port *p, int offset, int value)
522{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200523 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900524
525 if (reg->size == 8)
526 iowrite8(value, p->membase + (reg->offset << p->regshift));
527 else if (reg->size == 16)
528 iowrite16(value, p->membase + (reg->offset << p->regshift));
529 else
530 WARN(1, "Invalid register access\n");
531}
532
Paul Mundt23241d42011-06-28 13:55:31 +0900533static void sci_port_enable(struct sci_port *sci_port)
534{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100535 unsigned int i;
536
Paul Mundt23241d42011-06-28 13:55:31 +0900537 if (!sci_port->port.dev)
538 return;
539
540 pm_runtime_get_sync(sci_port->port.dev);
541
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100542 for (i = 0; i < SCI_NUM_CLKS; i++) {
543 clk_prepare_enable(sci_port->clks[i]);
544 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
545 }
546 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900547}
548
549static void sci_port_disable(struct sci_port *sci_port)
550{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100551 unsigned int i;
552
Paul Mundt23241d42011-06-28 13:55:31 +0900553 if (!sci_port->port.dev)
554 return;
555
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100556 for (i = SCI_NUM_CLKS; i-- > 0; )
557 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900558
559 pm_runtime_put_sync(sci_port->port.dev);
560}
561
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200562static inline unsigned long port_rx_irq_mask(struct uart_port *port)
563{
564 /*
565 * Not all ports (such as SCIFA) will support REIE. Rather than
566 * special-casing the port type, we check the port initialization
567 * IRQ enable mask to see whether the IRQ is desired at all. If
568 * it's unset, it's logically inferred that there's no point in
569 * testing for it.
570 */
571 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
572}
573
574static void sci_start_tx(struct uart_port *port)
575{
576 struct sci_port *s = to_sci_port(port);
577 unsigned short ctrl;
578
579#ifdef CONFIG_SERIAL_SH_SCI_DMA
580 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
581 u16 new, scr = serial_port_in(port, SCSCR);
582 if (s->chan_tx)
583 new = scr | SCSCR_TDRQE;
584 else
585 new = scr & ~SCSCR_TDRQE;
586 if (new != scr)
587 serial_port_out(port, SCSCR, new);
588 }
589
590 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
591 dma_submit_error(s->cookie_tx)) {
592 s->cookie_tx = 0;
593 schedule_work(&s->work_tx);
594 }
595#endif
596
597 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
598 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
599 ctrl = serial_port_in(port, SCSCR);
600 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
601 }
602}
603
604static void sci_stop_tx(struct uart_port *port)
605{
606 unsigned short ctrl;
607
608 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
609 ctrl = serial_port_in(port, SCSCR);
610
611 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
612 ctrl &= ~SCSCR_TDRQE;
613
614 ctrl &= ~SCSCR_TIE;
615
616 serial_port_out(port, SCSCR, ctrl);
617}
618
619static void sci_start_rx(struct uart_port *port)
620{
621 unsigned short ctrl;
622
623 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
624
625 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
626 ctrl &= ~SCSCR_RDRQE;
627
628 serial_port_out(port, SCSCR, ctrl);
629}
630
631static void sci_stop_rx(struct uart_port *port)
632{
633 unsigned short ctrl;
634
635 ctrl = serial_port_in(port, SCSCR);
636
637 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
638 ctrl &= ~SCSCR_RDRQE;
639
640 ctrl &= ~port_rx_irq_mask(port);
641
642 serial_port_out(port, SCSCR, ctrl);
643}
644
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200645static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
646{
647 if (port->type == PORT_SCI) {
648 /* Just store the mask */
649 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200650 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200651 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
652 /* Only clear the status bits we want to clear */
653 serial_port_out(port, SCxSR,
654 serial_port_in(port, SCxSR) & mask);
655 } else {
656 /* Store the mask, clear parity/framing errors */
657 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
658 }
659}
660
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100661#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
662 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900663
664#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900665static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 unsigned short status;
668 int c;
669
Paul Mundte108b2c2006-09-27 16:32:13 +0900670 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900671 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200673 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 continue;
675 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500676 break;
677 } while (1);
678
679 if (!(status & SCxSR_RDxF(port)))
680 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900681
Paul Mundtb12bb292012-03-30 19:50:15 +0900682 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900683
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900684 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900685 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200686 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
688 return c;
689}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900690#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900692static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 unsigned short status;
695
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900697 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 } while (!(status & SCxSR_TDxE(port)));
699
Paul Mundtb12bb292012-03-30 19:50:15 +0900700 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200701 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100703#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
704 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Paul Mundt61a69762011-06-14 12:40:19 +0900706static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900707{
Paul Mundt61a69762011-06-14 12:40:19 +0900708 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900709
Paul Mundt61a69762011-06-14 12:40:19 +0900710 /*
711 * Use port-specific handler if provided.
712 */
713 if (s->cfg->ops && s->cfg->ops->init_pins) {
714 s->cfg->ops->init_pins(port, cflag);
715 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200718 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200719 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200720 u16 ctrl = serial_port_in(port, SCPCR);
721
722 /* Enable RXD and TXD pin functions */
723 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200724 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200725 /* RTS# is output, active low, unless autorts */
726 if (!(port->mctrl & TIOCM_RTS)) {
727 ctrl |= SCPCR_RTSC;
728 data |= SCPDR_RTSD;
729 } else if (!s->autorts) {
730 ctrl |= SCPCR_RTSC;
731 data &= ~SCPDR_RTSD;
732 } else {
733 /* Enable RTS# pin function */
734 ctrl &= ~SCPCR_RTSC;
735 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200736 /* Enable CTS# pin function */
737 ctrl &= ~SCPCR_CTSC;
738 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200739 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200740 serial_port_out(port, SCPCR, ctrl);
741 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200742 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800743
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200744 /* RTS# is always output; and active low, unless autorts */
745 status |= SCSPTR_RTSIO;
746 if (!(port->mctrl & TIOCM_RTS))
747 status |= SCSPTR_RTSDT;
748 else if (!s->autorts)
749 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200750 /* CTS# and SCK are inputs */
751 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
752 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900753 }
Paul Mundtd5701642008-12-16 20:07:27 +0900754}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900756static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900757{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200758 struct sci_port *s = to_sci_port(port);
759 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200760 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900761
762 reg = sci_getreg(port, SCTFDR);
763 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200764 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900765
766 reg = sci_getreg(port, SCFDR);
767 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900768 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900769
Paul Mundtb12bb292012-03-30 19:50:15 +0900770 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900771}
772
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900773static int sci_txroom(struct uart_port *port)
774{
Paul Mundt72b294c2011-06-14 17:38:19 +0900775 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900776}
777
778static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900779{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200780 struct sci_port *s = to_sci_port(port);
781 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200782 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900783
784 reg = sci_getreg(port, SCRFDR);
785 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200786 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900787
788 reg = sci_getreg(port, SCFDR);
789 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200790 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900791
Paul Mundtb12bb292012-03-30 19:50:15 +0900792 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900793}
794
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795/* ********************************************************************** *
796 * the interrupt related routines *
797 * ********************************************************************** */
798
799static void sci_transmit_chars(struct uart_port *port)
800{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700801 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 unsigned short status;
804 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900805 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Paul Mundtb12bb292012-03-30 19:50:15 +0900807 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900809 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900810 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900811 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900812 else
Paul Mundt8e698612009-06-24 19:44:32 +0900813 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900814 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 return;
816 }
817
Paul Mundt72b294c2011-06-14 17:38:19 +0900818 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
820 do {
821 unsigned char c;
822
823 if (port->x_char) {
824 c = port->x_char;
825 port->x_char = 0;
826 } else if (!uart_circ_empty(xmit) && !stopped) {
827 c = xmit->buf[xmit->tail];
828 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
829 } else {
830 break;
831 }
832
Paul Mundtb12bb292012-03-30 19:50:15 +0900833 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
835 port->icount.tx++;
836 } while (--count > 0);
837
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200838 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
840 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
841 uart_write_wakeup(port);
Hoan Nguyen An93bcefd2019-03-18 18:26:32 +0900842 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100843 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845}
846
847/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900848#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900850static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851{
Jiri Slaby227434f2013-01-03 15:53:01 +0100852 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 int i, count, copied = 0;
854 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800855 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
Paul Mundtb12bb292012-03-30 19:50:15 +0900857 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 if (!(status & SCxSR_RDxF(port)))
859 return;
860
861 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100863 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
865 /* If for any reason we can't copy more data, we're done! */
866 if (count == 0)
867 break;
868
869 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900870 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200871 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900873 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100874 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900876 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900877 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900878
Paul Mundtb12bb292012-03-30 19:50:15 +0900879 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100880 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 count--; i--;
882 continue;
883 }
884
885 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900886 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800887 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900888 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900889 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900890 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800891 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900892 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900893 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800894 } else
895 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900896
Jiri Slaby92a19f92013-01-03 15:53:03 +0100897 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
899 }
900
Paul Mundtb12bb292012-03-30 19:50:15 +0900901 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200902 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 copied += count;
905 port->icount.rx += count;
906 }
907
908 if (copied) {
909 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100910 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 } else {
Ulrich Hecht78420552018-02-15 13:02:27 +0100912 /* TTY buffers full; read from RX reg to prevent lockup */
913 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900914 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200915 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 }
917}
918
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900919static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920{
921 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900922 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100923 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900924 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100926 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200927 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100928 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900929
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100930 /* overrun error */
931 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
932 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900933
Joe Perches9b971cd2014-03-11 10:10:46 -0700934 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
936
Paul Mundte108b2c2006-09-27 16:32:13 +0900937 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200938 /* frame error */
939 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900940
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200941 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
942 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900943
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200944 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 }
946
Paul Mundte108b2c2006-09-27 16:32:13 +0900947 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900949 port->icount.parity++;
950
Jiri Slaby92a19f92013-01-03 15:53:03 +0100951 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900952 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900953
Joe Perches9b971cd2014-03-11 10:10:46 -0700954 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 }
956
Alan Cox33f0f882006-01-09 20:54:13 -0800957 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100958 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
960 return copied;
961}
962
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900963static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900964{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100965 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900966 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200967 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200968 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200969 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900970
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200971 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900972 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900973 return 0;
974
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200975 status = serial_port_in(port, s->params->overrun_reg);
976 if (status & s->params->overrun_mask) {
977 status &= ~s->params->overrun_mask;
978 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900979
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900980 port->icount.overrun++;
981
Jiri Slaby92a19f92013-01-03 15:53:03 +0100982 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100983 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900984
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900985 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900986 copied++;
987 }
988
989 return copied;
990}
991
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900992static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993{
994 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900995 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100996 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900998 if (uart_handle_break(port))
999 return 0;
1000
Laurent Pinchartd5cb1312017-01-11 16:43:38 +02001001 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001002 port->icount.brk++;
1003
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001005 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001006 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001007
1008 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 }
1010
Alan Cox33f0f882006-01-09 20:54:13 -08001011 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001012 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001013
Paul Mundtd830fa42008-12-16 19:29:38 +09001014 copied += sci_handle_fifo_overrun(port);
1015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 return copied;
1017}
1018
Ulrich Hechta380ed42017-02-02 18:10:16 +01001019static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1020{
1021 unsigned int bits;
1022
1023 if (rx_trig < 1)
1024 rx_trig = 1;
1025 if (rx_trig >= port->fifosize)
1026 rx_trig = port->fifosize;
1027
1028 /* HSCIF can be set to an arbitrary level. */
1029 if (sci_getreg(port, HSRTRGR)->size) {
1030 serial_port_out(port, HSRTRGR, rx_trig);
1031 return rx_trig;
1032 }
1033
1034 switch (port->type) {
1035 case PORT_SCIF:
1036 if (rx_trig < 4) {
1037 bits = 0;
1038 rx_trig = 1;
1039 } else if (rx_trig < 8) {
1040 bits = SCFCR_RTRG0;
1041 rx_trig = 4;
1042 } else if (rx_trig < 14) {
1043 bits = SCFCR_RTRG1;
1044 rx_trig = 8;
1045 } else {
1046 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1047 rx_trig = 14;
1048 }
1049 break;
1050 case PORT_SCIFA:
1051 case PORT_SCIFB:
1052 if (rx_trig < 16) {
1053 bits = 0;
1054 rx_trig = 1;
1055 } else if (rx_trig < 32) {
1056 bits = SCFCR_RTRG0;
1057 rx_trig = 16;
1058 } else if (rx_trig < 48) {
1059 bits = SCFCR_RTRG1;
1060 rx_trig = 32;
1061 } else {
1062 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1063 rx_trig = 48;
1064 }
1065 break;
1066 default:
1067 WARN(1, "unknown FIFO configuration");
1068 return 1;
1069 }
1070
1071 serial_port_out(port, SCFCR,
1072 (serial_port_in(port, SCFCR) &
1073 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1074
1075 return rx_trig;
1076}
1077
Ulrich Hecht03940372017-02-03 11:38:18 +01001078static int scif_rtrg_enabled(struct uart_port *port)
1079{
1080 if (sci_getreg(port, HSRTRGR)->size)
1081 return serial_port_in(port, HSRTRGR) != 0;
1082 else
1083 return (serial_port_in(port, SCFCR) &
1084 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1085}
1086
Kees Cooke99e88a2017-10-16 14:43:17 -07001087static void rx_fifo_timer_fn(struct timer_list *t)
Ulrich Hecht03940372017-02-03 11:38:18 +01001088{
Kees Cooke99e88a2017-10-16 14:43:17 -07001089 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
Ulrich Hecht03940372017-02-03 11:38:18 +01001090 struct uart_port *port = &s->port;
1091
1092 dev_dbg(port->dev, "Rx timed out\n");
1093 scif_set_rtrg(port, 1);
1094}
1095
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001096static ssize_t rx_fifo_trigger_show(struct device *dev,
1097 struct device_attribute *attr, char *buf)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001098{
1099 struct uart_port *port = dev_get_drvdata(dev);
1100 struct sci_port *sci = to_sci_port(port);
1101
1102 return sprintf(buf, "%d\n", sci->rx_trigger);
1103}
1104
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001105static ssize_t rx_fifo_trigger_store(struct device *dev,
1106 struct device_attribute *attr,
1107 const char *buf, size_t count)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001108{
1109 struct uart_port *port = dev_get_drvdata(dev);
1110 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001111 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001112 long r;
1113
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001114 ret = kstrtol(buf, 0, &r);
1115 if (ret)
1116 return ret;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001117
Ulrich Hecht5d231882017-02-03 11:38:19 +01001118 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001119 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1120 scif_set_rtrg(port, 1);
1121
Ulrich Hecht5d231882017-02-03 11:38:19 +01001122 return count;
1123}
1124
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001125static DEVICE_ATTR_RW(rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001126
1127static ssize_t rx_fifo_timeout_show(struct device *dev,
1128 struct device_attribute *attr,
1129 char *buf)
1130{
1131 struct uart_port *port = dev_get_drvdata(dev);
1132 struct sci_port *sci = to_sci_port(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001133 int v;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001134
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001135 if (port->type == PORT_HSCIF)
1136 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1137 else
1138 v = sci->rx_fifo_timeout;
1139
1140 return sprintf(buf, "%d\n", v);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001141}
1142
1143static ssize_t rx_fifo_timeout_store(struct device *dev,
1144 struct device_attribute *attr,
1145 const char *buf,
1146 size_t count)
1147{
1148 struct uart_port *port = dev_get_drvdata(dev);
1149 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001150 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001151 long r;
1152
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001153 ret = kstrtol(buf, 0, &r);
1154 if (ret)
1155 return ret;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001156
1157 if (port->type == PORT_HSCIF) {
1158 if (r < 0 || r > 3)
1159 return -EINVAL;
1160 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1161 } else {
1162 sci->rx_fifo_timeout = r;
1163 scif_set_rtrg(port, 1);
1164 if (r > 0)
Kees Cooke99e88a2017-10-16 14:43:17 -07001165 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001166 }
1167
Ulrich Hecht5d231882017-02-03 11:38:19 +01001168 return count;
1169}
1170
Joe Perchesb6b996b2017-12-19 10:15:07 -08001171static DEVICE_ATTR_RW(rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001172
1173
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001174#ifdef CONFIG_SERIAL_SH_SCI_DMA
1175static void sci_dma_tx_complete(void *arg)
1176{
1177 struct sci_port *s = arg;
1178 struct uart_port *port = &s->port;
1179 struct circ_buf *xmit = &port->state->xmit;
1180 unsigned long flags;
1181
1182 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1183
1184 spin_lock_irqsave(&port->lock, flags);
1185
1186 xmit->tail += s->tx_dma_len;
1187 xmit->tail &= UART_XMIT_SIZE - 1;
1188
1189 port->icount.tx += s->tx_dma_len;
1190
1191 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1192 uart_write_wakeup(port);
1193
1194 if (!uart_circ_empty(xmit)) {
1195 s->cookie_tx = 0;
1196 schedule_work(&s->work_tx);
1197 } else {
1198 s->cookie_tx = -EINVAL;
1199 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1200 u16 ctrl = serial_port_in(port, SCSCR);
1201 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1202 }
1203 }
1204
1205 spin_unlock_irqrestore(&port->lock, flags);
1206}
1207
1208/* Locking: called with port lock held */
1209static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1210{
1211 struct uart_port *port = &s->port;
1212 struct tty_port *tport = &port->state->port;
1213 int copied;
1214
1215 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001216 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001217 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001218
1219 port->icount.rx += copied;
1220
1221 return copied;
1222}
1223
1224static int sci_dma_rx_find_active(struct sci_port *s)
1225{
1226 unsigned int i;
1227
1228 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1229 if (s->active_rx == s->cookie_rx[i])
1230 return i;
1231
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001232 return -1;
1233}
1234
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001235static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1236{
1237 unsigned int i;
1238
1239 s->chan_rx = NULL;
1240 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1241 s->cookie_rx[i] = -EINVAL;
1242 s->active_rx = 0;
1243}
1244
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001245static void sci_dma_rx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001246{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001247 struct dma_chan *chan = s->chan_rx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001248
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001249 s->chan_rx_saved = NULL;
1250 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001251 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001252 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1253 sg_dma_address(&s->sg_rx[0]));
1254 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001255}
1256
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001257static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1258{
1259 long sec = usec / 1000000;
1260 long nsec = (usec % 1000000) * 1000;
1261 ktime_t t = ktime_set(sec, nsec);
1262
1263 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1264}
1265
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001266static void sci_dma_rx_reenable_irq(struct sci_port *s)
1267{
1268 struct uart_port *port = &s->port;
1269 u16 scr;
1270
1271 /* Direct new serial port interrupts back to CPU */
1272 scr = serial_port_in(port, SCSCR);
1273 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1274 scr &= ~SCSCR_RDRQE;
1275 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1276 }
1277 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1278}
1279
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001280static void sci_dma_rx_complete(void *arg)
1281{
1282 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001283 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001284 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001285 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001286 unsigned long flags;
1287 int active, count = 0;
1288
1289 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1290 s->active_rx);
1291
1292 spin_lock_irqsave(&port->lock, flags);
1293
1294 active = sci_dma_rx_find_active(s);
1295 if (active >= 0)
1296 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1297
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001298 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001299
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001300 if (count)
1301 tty_flip_buffer_push(&port->state->port);
1302
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001303 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1304 DMA_DEV_TO_MEM,
1305 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1306 if (!desc)
1307 goto fail;
1308
1309 desc->callback = sci_dma_rx_complete;
1310 desc->callback_param = s;
1311 s->cookie_rx[active] = dmaengine_submit(desc);
1312 if (dma_submit_error(s->cookie_rx[active]))
1313 goto fail;
1314
1315 s->active_rx = s->cookie_rx[!active];
1316
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001317 dma_async_issue_pending(chan);
1318
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001319 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001320 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1321 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001322 return;
1323
1324fail:
1325 spin_unlock_irqrestore(&port->lock, flags);
1326 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001327 /* Switch to PIO */
1328 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoeven26f07392019-01-07 17:23:19 +01001329 dmaengine_terminate_async(chan);
1330 sci_dma_rx_chan_invalidate(s);
1331 sci_dma_rx_reenable_irq(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001332 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001333}
1334
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001335static void sci_dma_tx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001336{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001337 struct dma_chan *chan = s->chan_tx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001338
Geert Uytterhoevenf6611312018-07-06 11:05:42 +02001339 cancel_work_sync(&s->work_tx);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001340 s->chan_tx_saved = s->chan_tx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001341 s->cookie_tx = -EINVAL;
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001342 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001343 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1344 DMA_TO_DEVICE);
1345 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001346}
1347
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001348static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001349{
1350 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001351 struct uart_port *port = &s->port;
1352 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001353 int i;
1354
1355 for (i = 0; i < 2; i++) {
1356 struct scatterlist *sg = &s->sg_rx[i];
1357 struct dma_async_tx_descriptor *desc;
1358
1359 desc = dmaengine_prep_slave_sg(chan,
1360 sg, 1, DMA_DEV_TO_MEM,
1361 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1362 if (!desc)
1363 goto fail;
1364
1365 desc->callback = sci_dma_rx_complete;
1366 desc->callback_param = s;
1367 s->cookie_rx[i] = dmaengine_submit(desc);
1368 if (dma_submit_error(s->cookie_rx[i]))
1369 goto fail;
1370
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001371 }
1372
1373 s->active_rx = s->cookie_rx[0];
1374
1375 dma_async_issue_pending(chan);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001376 return 0;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001377
1378fail:
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001379 /* Switch to PIO */
1380 if (!port_lock_held)
1381 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001382 if (i)
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001383 dmaengine_terminate_async(chan);
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001384 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001385 sci_start_rx(port);
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001386 if (!port_lock_held)
1387 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001388 return -EAGAIN;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001389}
1390
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001391static void sci_dma_tx_work_fn(struct work_struct *work)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001392{
1393 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1394 struct dma_async_tx_descriptor *desc;
1395 struct dma_chan *chan = s->chan_tx;
1396 struct uart_port *port = &s->port;
1397 struct circ_buf *xmit = &port->state->xmit;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001398 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001399 dma_addr_t buf;
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001400 int head, tail;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001401
1402 /*
1403 * DMA is idle now.
1404 * Port xmit buffer is already mapped, and it is one page... Just adjust
1405 * offsets and lengths. Since it is a circular buffer, we have to
1406 * transmit till the end, and then the rest. Take the port lock to get a
1407 * consistent xmit buffer state.
1408 */
1409 spin_lock_irq(&port->lock);
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001410 head = xmit->head;
1411 tail = xmit->tail;
1412 buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1));
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001413 s->tx_dma_len = min_t(unsigned int,
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001414 CIRC_CNT(head, tail, UART_XMIT_SIZE),
1415 CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE));
1416 if (!s->tx_dma_len) {
1417 /* Transmit buffer has been flushed */
1418 spin_unlock_irq(&port->lock);
1419 return;
1420 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001421
1422 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1423 DMA_MEM_TO_DEV,
1424 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1425 if (!desc) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001426 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001427 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001428 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001429 }
1430
1431 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1432 DMA_TO_DEVICE);
1433
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001434 desc->callback = sci_dma_tx_complete;
1435 desc->callback_param = s;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001436 s->cookie_tx = dmaengine_submit(desc);
1437 if (dma_submit_error(s->cookie_tx)) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001438 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001439 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001440 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001441 }
1442
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001443 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001444 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001445 __func__, xmit->buf, tail, head, s->cookie_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001446
1447 dma_async_issue_pending(chan);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001448 return;
1449
1450switch_to_pio:
1451 spin_lock_irqsave(&port->lock, flags);
1452 s->chan_tx = NULL;
1453 sci_start_tx(port);
1454 spin_unlock_irqrestore(&port->lock, flags);
1455 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001456}
1457
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001458static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001459{
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001460 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001461 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001462 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001463 struct dma_tx_state state;
1464 enum dma_status status;
1465 unsigned long flags;
1466 unsigned int read;
1467 int active, count;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001468
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001469 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001470
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001471 spin_lock_irqsave(&port->lock, flags);
1472
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001473 active = sci_dma_rx_find_active(s);
1474 if (active < 0) {
1475 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001476 return HRTIMER_NORESTART;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001477 }
1478
1479 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001480 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001481 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001482 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1483 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001484
1485 /* Let packet complete handler take care of the packet */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001486 return HRTIMER_NORESTART;
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001487 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001488
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001489 dmaengine_pause(chan);
1490
1491 /*
1492 * sometimes DMA transfer doesn't stop even if it is stopped and
1493 * data keeps on coming until transaction is complete so check
1494 * for DMA_COMPLETE again
1495 * Let packet complete handler take care of the packet
1496 */
1497 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1498 if (status == DMA_COMPLETE) {
1499 spin_unlock_irqrestore(&port->lock, flags);
1500 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001501 return HRTIMER_NORESTART;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001502 }
1503
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001504 /* Handle incomplete DMA receive */
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001505 dmaengine_terminate_async(s->chan_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001506 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001507
1508 if (read) {
1509 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1510 if (count)
1511 tty_flip_buffer_push(&port->state->port);
1512 }
1513
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001514 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001515 sci_dma_rx_submit(s, true);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001516
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001517 sci_dma_rx_reenable_irq(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001518
1519 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001520
1521 return HRTIMER_NORESTART;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001522}
1523
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001524static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001525 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001526{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001527 struct dma_chan *chan;
1528 struct dma_slave_config cfg;
1529 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001530
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001531 chan = dma_request_slave_channel(port->dev,
1532 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001533 if (!chan) {
Ulrich Hechtc58a3ae2018-10-12 15:47:49 +02001534 dev_dbg(port->dev, "dma_request_slave_channel failed\n");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001535 return NULL;
1536 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001537
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001538 memset(&cfg, 0, sizeof(cfg));
1539 cfg.direction = dir;
1540 if (dir == DMA_MEM_TO_DEV) {
1541 cfg.dst_addr = port->mapbase +
1542 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1543 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1544 } else {
1545 cfg.src_addr = port->mapbase +
1546 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1547 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1548 }
1549
1550 ret = dmaengine_slave_config(chan, &cfg);
1551 if (ret) {
1552 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1553 dma_release_channel(chan);
1554 return NULL;
1555 }
1556
1557 return chan;
1558}
1559
1560static void sci_request_dma(struct uart_port *port)
1561{
1562 struct sci_port *s = to_sci_port(port);
1563 struct dma_chan *chan;
1564
1565 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1566
George G. Davis099506c2019-05-14 23:29:34 -04001567 /*
1568 * DMA on console may interfere with Kernel log messages which use
1569 * plain putchar(). So, simply don't use it with a console.
1570 */
1571 if (uart_console(port))
1572 return;
1573
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001574 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001575 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001576
1577 s->cookie_tx = -EINVAL;
Andy Lowe74647792017-09-22 20:29:30 +02001578
1579 /*
1580 * Don't request a dma channel if no channel was specified
1581 * in the device tree.
1582 */
1583 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1584 return;
1585
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001586 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001587 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1588 if (chan) {
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001589 /* UART circular tx buffer is an aligned page. */
1590 s->tx_dma_addr = dma_map_single(chan->device->dev,
1591 port->state->xmit.buf,
1592 UART_XMIT_SIZE,
1593 DMA_TO_DEVICE);
1594 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1595 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1596 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001597 } else {
1598 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1599 __func__, UART_XMIT_SIZE,
1600 port->state->xmit.buf, &s->tx_dma_addr);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001601
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001602 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001603 s->chan_tx_saved = s->chan_tx = chan;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001604 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001605 }
1606
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001607 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001608 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1609 if (chan) {
1610 unsigned int i;
1611 dma_addr_t dma;
1612 void *buf;
1613
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001614 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1615 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1616 &dma, GFP_KERNEL);
1617 if (!buf) {
1618 dev_warn(port->dev,
1619 "Failed to allocate Rx dma buffer, using PIO\n");
1620 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001621 return;
1622 }
1623
1624 for (i = 0; i < 2; i++) {
1625 struct scatterlist *sg = &s->sg_rx[i];
1626
1627 sg_init_table(sg, 1);
1628 s->rx_buf[i] = buf;
1629 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001630 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001631
1632 buf += s->buf_len_rx;
1633 dma += s->buf_len_rx;
1634 }
1635
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001636 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001637 s->rx_timer.function = sci_dma_rx_timer_fn;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001638
Geert Uytterhoeven202dc3c2018-10-09 19:41:58 +02001639 s->chan_rx_saved = s->chan_rx = chan;
1640
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001641 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001642 sci_dma_rx_submit(s, false);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001643 }
1644}
1645
1646static void sci_free_dma(struct uart_port *port)
1647{
1648 struct sci_port *s = to_sci_port(port);
1649
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001650 if (s->chan_tx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001651 sci_dma_tx_release(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001652 if (s->chan_rx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001653 sci_dma_rx_release(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001654}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001655
1656static void sci_flush_buffer(struct uart_port *port)
1657{
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001658 struct sci_port *s = to_sci_port(port);
1659
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001660 /*
1661 * In uart_flush_buffer(), the xmit circular buffer has just been
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001662 * cleared, so we have to reset tx_dma_len accordingly, and stop any
1663 * pending transfers
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001664 */
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001665 s->tx_dma_len = 0;
1666 if (s->chan_tx) {
1667 dmaengine_terminate_async(s->chan_tx);
1668 s->cookie_tx = -EINVAL;
1669 }
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001670}
1671#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001672static inline void sci_request_dma(struct uart_port *port)
1673{
1674}
1675
1676static inline void sci_free_dma(struct uart_port *port)
1677{
1678}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001679
1680#define sci_flush_buffer NULL
1681#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001682
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001683static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001685 struct uart_port *port = ptr;
1686 struct sci_port *s = to_sci_port(port);
1687
Ulrich Hecht03940372017-02-03 11:38:18 +01001688#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001689 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001690 u16 scr = serial_port_in(port, SCSCR);
1691 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001692
1693 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001694 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001695 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001696 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001697 } else {
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001698 if (sci_dma_rx_submit(s, false) < 0)
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001699 goto handle_pio;
1700
Paul Mundtf43dc232011-01-13 15:06:28 +09001701 scr &= ~SCSCR_RIE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001702 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001703 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001704 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001705 serial_port_out(port, SCxSR,
1706 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001707 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001708 jiffies, s->rx_timeout);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001709 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001710
1711 return IRQ_HANDLED;
1712 }
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001713
1714handle_pio:
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001715#endif
1716
Ulrich Hecht03940372017-02-03 11:38:18 +01001717 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1718 if (!scif_rtrg_enabled(port))
1719 scif_set_rtrg(port, s->rx_trigger);
1720
1721 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001722 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
Ulrich Hecht03940372017-02-03 11:38:18 +01001723 }
1724
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 /* I think sci_receive_chars has to be called irrespective
1726 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1727 * to be disabled?
1728 */
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001729 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
1731 return IRQ_HANDLED;
1732}
1733
David Howells7d12e782006-10-05 14:55:46 +01001734static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735{
1736 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001737 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Stuart Menefyfd78a762009-07-29 23:01:24 +09001739 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001741 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742
1743 return IRQ_HANDLED;
1744}
1745
Chris Brandt628c5342018-07-31 05:41:39 -05001746static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1747{
1748 struct uart_port *port = ptr;
1749
1750 /* Handle BREAKs */
1751 sci_handle_breaks(port);
1752 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1753
1754 return IRQ_HANDLED;
1755}
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001756
David Howells7d12e782006-10-05 14:55:46 +01001757static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758{
1759 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001760 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761
Chris Brandt628c5342018-07-31 05:41:39 -05001762 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001763 /* Break and Error interrupts are muxed */
1764 unsigned short ssr_status = serial_port_in(port, SCxSR);
1765
1766 /* Break Interrupt */
1767 if (ssr_status & SCxSR_BRK(port))
1768 sci_br_interrupt(irq, ptr);
1769
1770 /* Break only? */
1771 if (!(ssr_status & SCxSR_ERRORS(port)))
1772 return IRQ_HANDLED;
1773 }
1774
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 /* Handle errors */
1776 if (port->type == PORT_SCI) {
1777 if (sci_handle_errors(port)) {
1778 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001779 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001780 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 }
1782 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001783 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001784 if (!s->chan_rx)
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001785 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 }
1787
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001788 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
1790 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001791 if (!s->chan_tx)
1792 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
1794 return IRQ_HANDLED;
1795}
1796
David Howells7d12e782006-10-05 14:55:46 +01001797static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001799 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001800 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001801 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001802 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Paul Mundtb12bb292012-03-30 19:50:15 +09001804 ssr_status = serial_port_in(port, SCxSR);
1805 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001806 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001807 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001808 else if (sci_getreg(port, s->params->overrun_reg)->size)
1809 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001810
Paul Mundtf43dc232011-01-13 15:06:28 +09001811 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812
1813 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001814 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001815 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001816 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001817
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001818 /*
1819 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1820 * DR flags
1821 */
1822 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001823 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001824 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001825
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001827 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001828 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001829
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001831 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001832 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001834 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001835 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001836 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001837 ret = IRQ_HANDLED;
1838 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001839
Michael Trimarchia8884e32008-10-31 16:10:23 +09001840 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841}
1842
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001843static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001844 const char *desc;
1845 irq_handler_t handler;
1846} sci_irq_desc[] = {
1847 /*
1848 * Split out handlers, the default case.
1849 */
1850 [SCIx_ERI_IRQ] = {
1851 .desc = "rx err",
1852 .handler = sci_er_interrupt,
1853 },
1854
1855 [SCIx_RXI_IRQ] = {
1856 .desc = "rx full",
1857 .handler = sci_rx_interrupt,
1858 },
1859
1860 [SCIx_TXI_IRQ] = {
1861 .desc = "tx empty",
1862 .handler = sci_tx_interrupt,
1863 },
1864
1865 [SCIx_BRI_IRQ] = {
1866 .desc = "break",
1867 .handler = sci_br_interrupt,
1868 },
1869
Chris Brandt628c5342018-07-31 05:41:39 -05001870 [SCIx_DRI_IRQ] = {
1871 .desc = "rx ready",
1872 .handler = sci_rx_interrupt,
1873 },
1874
1875 [SCIx_TEI_IRQ] = {
1876 .desc = "tx end",
1877 .handler = sci_tx_interrupt,
1878 },
1879
Paul Mundt9174fc82011-06-28 15:25:36 +09001880 /*
1881 * Special muxed handler.
1882 */
1883 [SCIx_MUX_IRQ] = {
1884 .desc = "mux",
1885 .handler = sci_mpxed_interrupt,
1886 },
1887};
1888
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889static int sci_request_irq(struct sci_port *port)
1890{
Paul Mundt9174fc82011-06-28 15:25:36 +09001891 struct uart_port *up = &port->port;
Chris Brandt628c5342018-07-31 05:41:39 -05001892 int i, j, w, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
Paul Mundt9174fc82011-06-28 15:25:36 +09001894 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001895 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001896 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001897
Chris Brandt628c5342018-07-31 05:41:39 -05001898 /* Check if already registered (muxed) */
1899 for (w = 0; w < i; w++)
1900 if (port->irqs[w] == port->irqs[i])
1901 w = i + 1;
1902 if (w > i)
1903 continue;
1904
Paul Mundt9174fc82011-06-28 15:25:36 +09001905 if (SCIx_IRQ_IS_MUXED(port)) {
1906 i = SCIx_MUX_IRQ;
1907 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001908 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001909 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001910
Paul Mundt0e8963d2012-05-18 18:21:06 +09001911 /*
1912 * Certain port types won't support all of the
1913 * available interrupt sources.
1914 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001915 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001916 continue;
1917 }
1918
Paul Mundt9174fc82011-06-28 15:25:36 +09001919 desc = sci_irq_desc + i;
Chris Brandt628c5342018-07-31 05:41:39 -05001920 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1921 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001922 if (!port->irqstr[j]) {
1923 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001924 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001925 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001926
Paul Mundt9174fc82011-06-28 15:25:36 +09001927 ret = request_irq(irq, desc->handler, up->irqflags,
1928 port->irqstr[j], port);
1929 if (unlikely(ret)) {
1930 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1931 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 }
1933 }
1934
1935 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001936
1937out_noirq:
1938 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001939 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001940
1941out_nomem:
1942 while (--j >= 0)
1943 kfree(port->irqstr[j]);
1944
1945 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946}
1947
1948static void sci_free_irq(struct sci_port *port)
1949{
Chris Brandt4d959872019-01-28 13:25:56 -05001950 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
Paul Mundt9174fc82011-06-28 15:25:36 +09001952 /*
1953 * Intentionally in reverse order so we iterate over the muxed
1954 * IRQ first.
1955 */
1956 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001957 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001958
1959 /*
1960 * Certain port types won't support all of the available
1961 * interrupt sources.
1962 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001963 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001964 continue;
1965
Chris Brandt4d959872019-01-28 13:25:56 -05001966 /* Check if already freed (irq was muxed) */
1967 for (j = 0; j < i; j++)
1968 if (port->irqs[j] == irq)
1969 j = i + 1;
1970 if (j > i)
1971 continue;
1972
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001973 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001974 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975
Paul Mundt9174fc82011-06-28 15:25:36 +09001976 if (SCIx_IRQ_IS_MUXED(port)) {
1977 /* If there's only one IRQ, we're done. */
1978 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 }
1980 }
1981}
1982
1983static unsigned int sci_tx_empty(struct uart_port *port)
1984{
Paul Mundtb12bb292012-03-30 19:50:15 +09001985 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001986 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001987
1988 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989}
1990
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001991static void sci_set_rts(struct uart_port *port, bool state)
1992{
1993 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1994 u16 data = serial_port_in(port, SCPDR);
1995
1996 /* Active low */
1997 if (state)
1998 data &= ~SCPDR_RTSD;
1999 else
2000 data |= SCPDR_RTSD;
2001 serial_port_out(port, SCPDR, data);
2002
2003 /* RTS# is output */
2004 serial_port_out(port, SCPCR,
2005 serial_port_in(port, SCPCR) | SCPCR_RTSC);
2006 } else if (sci_getreg(port, SCSPTR)->size) {
2007 u16 ctrl = serial_port_in(port, SCSPTR);
2008
2009 /* Active low */
2010 if (state)
2011 ctrl &= ~SCSPTR_RTSDT;
2012 else
2013 ctrl |= SCSPTR_RTSDT;
2014 serial_port_out(port, SCSPTR, ctrl);
2015 }
2016}
2017
2018static bool sci_get_cts(struct uart_port *port)
2019{
2020 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2021 /* Active low */
2022 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2023 } else if (sci_getreg(port, SCSPTR)->size) {
2024 /* Active low */
2025 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2026 }
2027
2028 return true;
2029}
2030
Paul Mundtcdf7c422011-11-24 20:18:32 +09002031/*
2032 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2033 * CTS/RTS is supported in hardware by at least one port and controlled
2034 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2035 * handled via the ->init_pins() op, which is a bit of a one-way street,
2036 * lacking any ability to defer pin control -- this will later be
2037 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002038 *
2039 * Other modes (such as loopback) are supported generically on certain
2040 * port types, but not others. For these it's sufficient to test for the
2041 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002042 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2044{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002045 struct sci_port *s = to_sci_port(port);
2046
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002047 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002048 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002049
2050 /*
2051 * Standard loopback mode for SCFCR ports.
2052 */
2053 reg = sci_getreg(port, SCFCR);
2054 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01002055 serial_port_out(port, SCFCR,
2056 serial_port_in(port, SCFCR) |
2057 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002058 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002059
2060 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002061
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002062 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002063 return;
2064
2065 if (!(mctrl & TIOCM_RTS)) {
2066 /* Disable Auto RTS */
2067 serial_port_out(port, SCFCR,
2068 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2069
2070 /* Clear RTS */
2071 sci_set_rts(port, 0);
2072 } else if (s->autorts) {
2073 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2074 /* Enable RTS# pin function */
2075 serial_port_out(port, SCPCR,
2076 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2077 }
2078
2079 /* Enable Auto RTS */
2080 serial_port_out(port, SCFCR,
2081 serial_port_in(port, SCFCR) | SCFCR_MCE);
2082 } else {
2083 /* Set RTS */
2084 sci_set_rts(port, 1);
2085 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086}
2087
2088static unsigned int sci_get_mctrl(struct uart_port *port)
2089{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002090 struct sci_port *s = to_sci_port(port);
2091 struct mctrl_gpios *gpios = s->gpios;
2092 unsigned int mctrl = 0;
2093
2094 mctrl_gpio_get(gpios, &mctrl);
2095
Paul Mundtcdf7c422011-11-24 20:18:32 +09002096 /*
2097 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002098 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002099 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002100 if (s->autorts) {
2101 if (sci_get_cts(port))
2102 mctrl |= TIOCM_CTS;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002103 } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002104 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002105 }
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002106 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002107 mctrl |= TIOCM_DSR;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002108 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002109 mctrl |= TIOCM_CAR;
2110
2111 return mctrl;
2112}
2113
2114static void sci_enable_ms(struct uart_port *port)
2115{
2116 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117}
2118
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119static void sci_break_ctl(struct uart_port *port, int break_state)
2120{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002121 unsigned short scscr, scsptr;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002122 unsigned long flags;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002123
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002124 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02002125 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002126 /*
2127 * Not supported by hardware. Most parts couple break and rx
2128 * interrupts together, with break detection always enabled.
2129 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002130 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002131 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002132
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002133 spin_lock_irqsave(&port->lock, flags);
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002134 scsptr = serial_port_in(port, SCSPTR);
2135 scscr = serial_port_in(port, SCSCR);
2136
2137 if (break_state == -1) {
2138 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2139 scscr &= ~SCSCR_TE;
2140 } else {
2141 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2142 scscr |= SCSCR_TE;
2143 }
2144
2145 serial_port_out(port, SCSPTR, scsptr);
2146 serial_port_out(port, SCSCR, scscr);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002147 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148}
2149
2150static int sci_startup(struct uart_port *port)
2151{
Magnus Damma5660ad2009-01-21 15:14:38 +00002152 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002153 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002155 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2156
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002157 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002158
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002159 ret = sci_request_irq(s);
2160 if (unlikely(ret < 0)) {
2161 sci_free_dma(port);
2162 return ret;
2163 }
2164
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 return 0;
2166}
2167
2168static void sci_shutdown(struct uart_port *port)
2169{
Magnus Damma5660ad2009-01-21 15:14:38 +00002170 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002171 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002172 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002174 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2175
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002176 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002177 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2178
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002179 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002181 sci_stop_tx(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002182 /*
2183 * Stop RX and TX, disable related interrupts, keep clock source
2184 * and HSCIF TOT bits
2185 */
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002186 scr = serial_port_in(port, SCSCR);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002187 serial_port_out(port, SCSCR, scr &
2188 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002189 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002190
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002191#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02002192 if (s->chan_rx_saved) {
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002193 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2194 port->line);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002195 hrtimer_cancel(&s->rx_timer);
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002196 }
2197#endif
2198
Geert Uytterhoevenc5a92622018-07-06 11:08:36 +02002199 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2200 del_timer_sync(&s->rx_fifo_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002202 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203}
2204
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002205static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2206 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002207{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002208 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002209 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002210 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002211
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002212 if (s->port.type != PORT_HSCIF)
2213 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002214
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002215 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002216 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2217 if (abs(err) >= abs(min_err))
2218 continue;
2219
2220 min_err = err;
2221 *srr = sr - 1;
2222
2223 if (!err)
2224 break;
2225 }
2226
2227 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2228 *srr + 1);
2229 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002230}
2231
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002232static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2233 unsigned long freq, unsigned int *dlr,
2234 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002235{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002236 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002237 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002238
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002239 if (s->port.type != PORT_HSCIF)
2240 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002241
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002242 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002243 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2244 dl = clamp(dl, 1U, 65535U);
2245
2246 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2247 if (abs(err) >= abs(min_err))
2248 continue;
2249
2250 min_err = err;
2251 *dlr = dl;
2252 *srr = sr - 1;
2253
2254 if (!err)
2255 break;
2256 }
2257
2258 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2259 min_err, *dlr, *srr + 1);
2260 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002261}
2262
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002263/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002264static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2265 unsigned int *brr, unsigned int *srr,
2266 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002267{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002268 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002269 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002270 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002271
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002272 if (s->port.type != PORT_HSCIF)
2273 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002274
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002275 /*
2276 * Find the combination of sample rate and clock select with the
2277 * smallest deviation from the desired baud rate.
2278 * Prefer high sample rates to maximise the receive margin.
2279 *
2280 * M: Receive margin (%)
2281 * N: Ratio of bit rate to clock (N = sampling rate)
2282 * D: Clock duty (D = 0 to 1.0)
2283 * L: Frame length (L = 9 to 12)
2284 * F: Absolute value of clock frequency deviation
2285 *
2286 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2287 * (|D - 0.5| / N * (1 + F))|
2288 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2289 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002290 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002291 for (c = 0; c <= 3; c++) {
2292 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002293 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002294
2295 /*
2296 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002297 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002298 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002299 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002300 *
2301 * Watch out for overflow when calculating the desired
2302 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002303 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002304 if (bps > UINT_MAX / prediv)
2305 break;
2306
2307 scrate = prediv * bps;
2308 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002309 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002310
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002311 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002312 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002313 continue;
2314
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002315 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002316 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002317 *srr = sr - 1;
2318 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002319
2320 if (!err)
2321 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002322 }
2323 }
2324
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002325found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002326 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2327 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002328 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002329}
2330
Magnus Damm1ba76222011-08-03 03:47:36 +00002331static void sci_reset(struct uart_port *port)
2332{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002333 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002334 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002335 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002336
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002337 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002338
Paul Mundt0979e0e2011-11-24 18:35:49 +09002339 reg = sci_getreg(port, SCFCR);
2340 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002341 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002342
2343 sci_clear_SCxSR(port,
2344 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2345 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002346 if (sci_getreg(port, SCLSR)->size) {
2347 status = serial_port_in(port, SCLSR);
2348 status &= ~(SCLSR_TO | SCLSR_ORER);
2349 serial_port_out(port, SCLSR, status);
2350 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002351
Ulrich Hecht03940372017-02-03 11:38:18 +01002352 if (s->rx_trigger > 1) {
2353 if (s->rx_fifo_timeout) {
2354 scif_set_rtrg(port, 1);
Kees Cooke99e88a2017-10-16 14:43:17 -07002355 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hecht03940372017-02-03 11:38:18 +01002356 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002357 if (port->type == PORT_SCIFA ||
2358 port->type == PORT_SCIFB)
2359 scif_set_rtrg(port, 1);
2360 else
2361 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002362 }
2363 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002364}
2365
Alan Cox606d0992006-12-08 02:38:45 -08002366static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2367 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368{
Ulrich Hecht03940372017-02-03 11:38:18 +01002369 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002370 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2371 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002372 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002373 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002374 int min_err = INT_MAX, err;
2375 unsigned long max_freq = 0;
2376 int best_clk = -1;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002377 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002379 if ((termios->c_cflag & CSIZE) == CS7)
2380 smr_val |= SCSMR_CHR;
2381 if (termios->c_cflag & PARENB)
2382 smr_val |= SCSMR_PE;
2383 if (termios->c_cflag & PARODD)
2384 smr_val |= SCSMR_PE | SCSMR_ODD;
2385 if (termios->c_cflag & CSTOPB)
2386 smr_val |= SCSMR_STOP;
2387
Magnus Damm154280f2009-12-22 03:37:28 +00002388 /*
2389 * earlyprintk comes here early on with port->uartclk set to zero.
2390 * the clock framework is not up and running at this point so here
2391 * we assume that 115200 is the maximum baud rate. please note that
2392 * the baud rate is not programmed during earlyprintk - it is assumed
2393 * that the previous boot loader has enabled required clocks and
2394 * setup the baud rate generator hardware for us already.
2395 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002396 if (!port->uartclk) {
2397 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2398 goto done;
2399 }
Magnus Damm154280f2009-12-22 03:37:28 +00002400
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002401 for (i = 0; i < SCI_NUM_CLKS; i++)
2402 max_freq = max(max_freq, s->clk_rates[i]);
2403
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002404 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002405 if (!baud)
2406 goto done;
2407
2408 /*
2409 * There can be multiple sources for the sampling clock. Find the one
2410 * that gives us the smallest deviation from the desired baud rate.
2411 */
2412
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002413 /* Optional Undivided External Clock */
2414 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2415 port->type != PORT_SCIFB) {
2416 err = sci_sck_calc(s, baud, &srr1);
2417 if (abs(err) < abs(min_err)) {
2418 best_clk = SCI_SCK;
2419 scr_val = SCSCR_CKE1;
2420 sccks = SCCKS_CKS;
2421 min_err = err;
2422 srr = srr1;
2423 if (!err)
2424 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002425 }
2426 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002428 /* Optional BRG Frequency Divided External Clock */
2429 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2430 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2431 &srr1);
2432 if (abs(err) < abs(min_err)) {
2433 best_clk = SCI_SCIF_CLK;
2434 scr_val = SCSCR_CKE1;
2435 sccks = 0;
2436 min_err = err;
2437 dl = dl1;
2438 srr = srr1;
2439 if (!err)
2440 goto done;
2441 }
2442 }
2443
2444 /* Optional BRG Frequency Divided Internal Clock */
2445 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2446 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2447 &srr1);
2448 if (abs(err) < abs(min_err)) {
2449 best_clk = SCI_BRG_INT;
2450 scr_val = SCSCR_CKE1;
2451 sccks = SCCKS_XIN;
2452 min_err = err;
2453 dl = dl1;
2454 srr = srr1;
2455 if (!min_err)
2456 goto done;
2457 }
2458 }
2459
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002460 /* Divided Functional Clock using standard Bit Rate Register */
2461 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2462 if (abs(err) < abs(min_err)) {
2463 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002464 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002465 min_err = err;
2466 brr = brr1;
2467 srr = srr1;
2468 cks = cks1;
2469 }
2470
2471done:
2472 if (best_clk >= 0)
2473 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2474 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475
Paul Mundt23241d42011-06-28 13:55:31 +09002476 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002477
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002478 /*
2479 * Program the optional External Baud Rate Generator (BRG) first.
2480 * It controls the mux to select (H)SCK or frequency divided clock.
2481 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002482 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2483 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002484 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002485 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002486
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002487 spin_lock_irqsave(&port->lock, flags);
2488
Magnus Damm1ba76222011-08-03 03:47:36 +00002489 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002490
Paul Mundte108b2c2006-09-27 16:32:13 +09002491 uart_update_timeout(port, termios->c_cflag, baud);
2492
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002493 /* byte size and parity */
2494 switch (termios->c_cflag & CSIZE) {
2495 case CS5:
2496 bits = 7;
2497 break;
2498 case CS6:
2499 bits = 8;
2500 break;
2501 case CS7:
2502 bits = 9;
2503 break;
2504 default:
2505 bits = 10;
2506 break;
2507 }
2508
2509 if (termios->c_cflag & CSTOPB)
2510 bits++;
2511 if (termios->c_cflag & PARENB)
2512 bits++;
2513
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002514 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002515 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2516 switch (srr + 1) {
2517 case 5: smr_val |= SCSMR_SRC_5; break;
2518 case 7: smr_val |= SCSMR_SRC_7; break;
2519 case 11: smr_val |= SCSMR_SRC_11; break;
2520 case 13: smr_val |= SCSMR_SRC_13; break;
2521 case 16: smr_val |= SCSMR_SRC_16; break;
2522 case 17: smr_val |= SCSMR_SRC_17; break;
2523 case 19: smr_val |= SCSMR_SRC_19; break;
2524 case 27: smr_val |= SCSMR_SRC_27; break;
2525 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002526 smr_val |= cks;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002527 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002528 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002529 serial_port_out(port, SCBRR, brr);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002530 if (sci_getreg(port, HSSRR)->size) {
2531 unsigned int hssrr = srr | HSCIF_SRE;
2532 /* Calculate deviation from intended rate at the
2533 * center of the last stop bit in sampling clocks.
2534 */
2535 int last_stop = bits * 2 - 1;
Geert Uytterhoevenace96562019-04-01 13:25:10 +02002536 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2537 (int)(srr + 1),
2538 2 * (int)baud);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002539
2540 if (abs(deviation) >= 2) {
2541 /* At least two sampling clocks off at the
2542 * last stop bit; we can increase the error
2543 * margin by shifting the sampling point.
2544 */
Geert Uytterhoeven6b877842019-03-29 10:10:26 +01002545 int shift = clamp(deviation / 2, -8, 7);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002546
2547 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2548 HSCIF_SRHP_MASK;
2549 hssrr |= HSCIF_SRDE;
2550 }
2551 serial_port_out(port, HSSRR, hssrr);
2552 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002553
2554 /* Wait one bit interval */
2555 udelay((1000000 + (baud - 1)) / baud);
2556 } else {
2557 /* Don't touch the bit rate configuration */
2558 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002559 smr_val |= serial_port_in(port, SCSMR) &
2560 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002561 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002562 serial_port_out(port, SCSMR, smr_val);
2563 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564
Paul Mundtd5701642008-12-16 20:07:27 +09002565 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002566
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002567 port->status &= ~UPSTAT_AUTOCTS;
2568 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002569 reg = sci_getreg(port, SCFCR);
2570 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002571 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002572
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002573 if ((port->flags & UPF_HARD_FLOW) &&
2574 (termios->c_cflag & CRTSCTS)) {
2575 /* There is no CTS interrupt to restart the hardware */
2576 port->status |= UPSTAT_AUTOCTS;
2577 /* MCE is enabled when RTS is raised */
2578 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002579 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002580
2581 /*
2582 * As we've done a sci_reset() above, ensure we don't
2583 * interfere with the FIFOs while toggling MCE. As the
2584 * reset values could still be set, simply mask them out.
2585 */
2586 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2587
Paul Mundtb12bb292012-03-30 19:50:15 +09002588 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002589 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002590 if (port->flags & UPF_HARD_FLOW) {
2591 /* Refresh (Auto) RTS */
2592 sci_set_mctrl(port, port->mctrl);
2593 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002594
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002595 scr_val |= SCSCR_RE | SCSCR_TE |
2596 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002597 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002598 if ((srr + 1 == 5) &&
2599 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2600 /*
2601 * In asynchronous mode, when the sampling rate is 1/5, first
2602 * received data may become invalid on some SCIFA and SCIFB.
2603 * To avoid this problem wait more than 1 serial data time (1
2604 * bit time x serial data number) after setting SCSCR.RE = 1.
2605 */
2606 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002609 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002610 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002611 * See serial_core.c::uart_update_timeout().
2612 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2613 * function calculates 1 jiffie for the data plus 5 jiffies for the
2614 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2615 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2616 * value obtained by this formula is too small. Therefore, if the value
2617 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002618 */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002619 s->rx_frame = (10000 * bits) / (baud / 100);
Ulrich Hecht03940372017-02-03 11:38:18 +01002620#ifdef CONFIG_SERIAL_SH_SCI_DMA
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002621 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2622 if (s->rx_timeout < 20)
2623 s->rx_timeout = 20;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002624#endif
2625
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002627 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002628
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002629 spin_unlock_irqrestore(&port->lock, flags);
2630
Paul Mundt23241d42011-06-28 13:55:31 +09002631 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002632
2633 if (UART_ENABLE_MS(port, termios->c_cflag))
2634 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635}
2636
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002637static void sci_pm(struct uart_port *port, unsigned int state,
2638 unsigned int oldstate)
2639{
2640 struct sci_port *sci_port = to_sci_port(port);
2641
2642 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002643 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002644 sci_port_disable(sci_port);
2645 break;
2646 default:
2647 sci_port_enable(sci_port);
2648 break;
2649 }
2650}
2651
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652static const char *sci_type(struct uart_port *port)
2653{
2654 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002655 case PORT_IRDA:
2656 return "irda";
2657 case PORT_SCI:
2658 return "sci";
2659 case PORT_SCIF:
2660 return "scif";
2661 case PORT_SCIFA:
2662 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002663 case PORT_SCIFB:
2664 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002665 case PORT_HSCIF:
2666 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667 }
2668
Paul Mundtfa439722008-09-04 18:53:58 +09002669 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670}
2671
Paul Mundtf6e94952011-01-21 15:25:36 +09002672static int sci_remap_port(struct uart_port *port)
2673{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002674 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002675
2676 /*
2677 * Nothing to do if there's already an established membase.
2678 */
2679 if (port->membase)
2680 return 0;
2681
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002682 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002683 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002684 if (unlikely(!port->membase)) {
2685 dev_err(port->dev, "can't remap port#%d\n", port->line);
2686 return -ENXIO;
2687 }
2688 } else {
2689 /*
2690 * For the simple (and majority of) cases where we don't
2691 * need to do any remapping, just cast the cookie
2692 * directly.
2693 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002694 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002695 }
2696
2697 return 0;
2698}
2699
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700static void sci_release_port(struct uart_port *port)
2701{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002702 struct sci_port *sport = to_sci_port(port);
2703
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002704 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002705 iounmap(port->membase);
2706 port->membase = NULL;
2707 }
2708
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002709 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710}
2711
2712static int sci_request_port(struct uart_port *port)
2713{
Paul Mundte2651642011-01-20 21:24:03 +09002714 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002715 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002716 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002718 res = request_mem_region(port->mapbase, sport->reg_size,
2719 dev_name(port->dev));
2720 if (unlikely(res == NULL)) {
2721 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002722 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002723 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724
Paul Mundtf6e94952011-01-21 15:25:36 +09002725 ret = sci_remap_port(port);
2726 if (unlikely(ret != 0)) {
2727 release_resource(res);
2728 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002729 }
Paul Mundte2651642011-01-20 21:24:03 +09002730
2731 return 0;
2732}
2733
2734static void sci_config_port(struct uart_port *port, int flags)
2735{
2736 if (flags & UART_CONFIG_TYPE) {
2737 struct sci_port *sport = to_sci_port(port);
2738
2739 port->type = sport->cfg->type;
2740 sci_request_port(port);
2741 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742}
2743
2744static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2745{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746 if (ser->baud_base < 2400)
2747 /* No paper tape reader for Mitch.. */
2748 return -EINVAL;
2749
2750 return 0;
2751}
2752
Julia Lawall069a47e2016-09-01 19:51:35 +02002753static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 .tx_empty = sci_tx_empty,
2755 .set_mctrl = sci_set_mctrl,
2756 .get_mctrl = sci_get_mctrl,
2757 .start_tx = sci_start_tx,
2758 .stop_tx = sci_stop_tx,
2759 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002760 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 .break_ctl = sci_break_ctl,
2762 .startup = sci_startup,
2763 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002764 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002766 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767 .type = sci_type,
2768 .release_port = sci_release_port,
2769 .request_port = sci_request_port,
2770 .config_port = sci_config_port,
2771 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002772#ifdef CONFIG_CONSOLE_POLL
2773 .poll_get_char = sci_poll_get_char,
2774 .poll_put_char = sci_poll_put_char,
2775#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776};
2777
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002778static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2779{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002780 const char *clk_names[] = {
2781 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002782 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002783 [SCI_BRG_INT] = "brg_int",
2784 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002785 };
2786 struct clk *clk;
2787 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002788
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002789 if (sci_port->cfg->type == PORT_HSCIF)
2790 clk_names[SCI_SCK] = "hsck";
2791
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002792 for (i = 0; i < SCI_NUM_CLKS; i++) {
2793 clk = devm_clk_get(dev, clk_names[i]);
2794 if (PTR_ERR(clk) == -EPROBE_DEFER)
2795 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002796
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002797 if (IS_ERR(clk) && i == SCI_FCK) {
2798 /*
2799 * "fck" used to be called "sci_ick", and we need to
2800 * maintain DT backward compatibility.
2801 */
2802 clk = devm_clk_get(dev, "sci_ick");
2803 if (PTR_ERR(clk) == -EPROBE_DEFER)
2804 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002805
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002806 if (!IS_ERR(clk))
2807 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002808
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002809 /*
2810 * Not all SH platforms declare a clock lookup entry
2811 * for SCI devices, in which case we need to get the
2812 * global "peripheral_clk" clock.
2813 */
2814 clk = devm_clk_get(dev, "peripheral_clk");
2815 if (!IS_ERR(clk))
2816 goto found;
2817
2818 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2819 PTR_ERR(clk));
2820 return PTR_ERR(clk);
2821 }
2822
2823found:
2824 if (IS_ERR(clk))
2825 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2826 PTR_ERR(clk));
2827 else
Geert Uytterhoevend63c16f2018-06-01 11:28:21 +02002828 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2829 clk, clk_get_rate(clk));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002830 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2831 }
2832 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002833}
2834
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002835static const struct sci_port_params *
2836sci_probe_regmap(const struct plat_sci_port *cfg)
2837{
2838 unsigned int regtype;
2839
2840 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2841 return &sci_port_params[cfg->regtype];
2842
2843 switch (cfg->type) {
2844 case PORT_SCI:
2845 regtype = SCIx_SCI_REGTYPE;
2846 break;
2847 case PORT_IRDA:
2848 regtype = SCIx_IRDA_REGTYPE;
2849 break;
2850 case PORT_SCIFA:
2851 regtype = SCIx_SCIFA_REGTYPE;
2852 break;
2853 case PORT_SCIFB:
2854 regtype = SCIx_SCIFB_REGTYPE;
2855 break;
2856 case PORT_SCIF:
2857 /*
2858 * The SH-4 is a bit of a misnomer here, although that's
2859 * where this particular port layout originated. This
2860 * configuration (or some slight variation thereof)
2861 * remains the dominant model for all SCIFs.
2862 */
2863 regtype = SCIx_SH4_SCIF_REGTYPE;
2864 break;
2865 case PORT_HSCIF:
2866 regtype = SCIx_HSCIF_REGTYPE;
2867 break;
2868 default:
2869 pr_err("Can't probe register map for given port\n");
2870 return NULL;
2871 }
2872
2873 return &sci_port_params[regtype];
2874}
2875
Bill Pemberton9671f092012-11-19 13:21:50 -05002876static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002877 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002878 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002879{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002880 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002881 const struct resource *res;
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +02002882 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002883 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002884
Paul Mundt50f09592011-12-02 20:09:48 +09002885 sci_port->cfg = p;
2886
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002887 port->ops = &sci_uart_ops;
2888 port->iotype = UPIO_MEM;
2889 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002890
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002891 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2892 if (res == NULL)
2893 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002894
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002895 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002896 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002897
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002898 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2899 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002900
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002901 /* The SCI generates several interrupts. They can be muxed together or
2902 * connected to different interrupt lines. In the muxed case only one
Chris Brandt628c5342018-07-31 05:41:39 -05002903 * interrupt resource is specified as there is only one interrupt ID.
2904 * In the non-muxed case, up to 6 interrupt signals might be generated
2905 * from the SCI, however those signals might have their own individual
2906 * interrupt ID numbers, or muxed together with another interrupt.
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002907 */
2908 if (sci_port->irqs[0] < 0)
2909 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002910
Chris Brandt628c5342018-07-31 05:41:39 -05002911 if (sci_port->irqs[1] < 0)
2912 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2913 sci_port->irqs[i] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002914
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002915 sci_port->params = sci_probe_regmap(p);
2916 if (unlikely(sci_port->params == NULL))
2917 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002918
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002919 switch (p->type) {
2920 case PORT_SCIFB:
2921 sci_port->rx_trigger = 48;
2922 break;
2923 case PORT_HSCIF:
2924 sci_port->rx_trigger = 64;
2925 break;
2926 case PORT_SCIFA:
2927 sci_port->rx_trigger = 32;
2928 break;
2929 case PORT_SCIF:
2930 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2931 /* RX triggering not implemented for this IP */
2932 sci_port->rx_trigger = 1;
2933 else
2934 sci_port->rx_trigger = 8;
2935 break;
2936 default:
2937 sci_port->rx_trigger = 1;
2938 break;
2939 }
2940
Ulrich Hecht03940372017-02-03 11:38:18 +01002941 sci_port->rx_fifo_timeout = 0;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002942 sci_port->hscif_tot = 0;
Ulrich Hecht03940372017-02-03 11:38:18 +01002943
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002944 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2945 * match the SoC datasheet, this should be investigated. Let platform
2946 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002947 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002948 sci_port->sampling_rate_mask = p->sampling_rate
2949 ? SCI_SR(p->sampling_rate)
2950 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002951
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002952 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002953 ret = sci_init_clocks(sci_port, &dev->dev);
2954 if (ret < 0)
2955 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002956
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002957 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002958
2959 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002960 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002961
Paul Mundtce6738b2011-01-19 15:24:40 +09002962 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002963 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002964 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002965
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002966 if (port->type == PORT_SCI) {
2967 if (sci_port->reg_size >= 0x20)
2968 port->regshift = 2;
2969 else
2970 port->regshift = 1;
2971 }
2972
Paul Mundtce6738b2011-01-19 15:24:40 +09002973 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002974 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002975 * for the multi-IRQ ports, which is where we are primarily
2976 * concerned with the shutdown path synchronization.
2977 *
2978 * For the muxed case there's nothing more to do.
2979 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002980 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002981 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002982
Paul Mundt61a69762011-06-14 12:40:19 +09002983 port->serial_in = sci_serial_in;
2984 port->serial_out = sci_serial_out;
2985
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002986 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002987}
2988
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002989static void sci_cleanup_single(struct sci_port *port)
2990{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002991 pm_runtime_disable(port->port.dev);
2992}
2993
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002994#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2995 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002996static void serial_console_putchar(struct uart_port *port, int ch)
2997{
2998 sci_poll_put_char(port, ch);
2999}
3000
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001/*
3002 * Print a string to the serial port trying not to disturb
3003 * any possible real use of the port...
3004 */
3005static void serial_console_write(struct console *co, const char *s,
3006 unsigned count)
3007{
Paul Mundt906b17d2011-01-21 16:19:53 +09003008 struct sci_port *sci_port = &sci_ports[co->index];
3009 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003010 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003011 unsigned long flags;
3012 int locked = 1;
3013
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003014#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003015 if (port->sysrq)
3016 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003017 else
3018#endif
3019 if (oops_in_progress)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003020 locked = spin_trylock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003021 else
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003022 spin_lock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003023
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003024 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003025 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003026 ctrl_temp = SCSCR_RE | SCSCR_TE |
3027 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003028 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003029 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09003030
Magnus Damm501b8252009-01-21 15:14:30 +00003031 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09003032
3033 /* wait until fifo is empty and last bit has been transmitted */
3034 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09003035 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09003036 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003037
3038 /* restore the SCSCR */
3039 serial_port_out(port, SCSCR, ctrl);
3040
3041 if (locked)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003042 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043}
3044
Bill Pemberton9671f092012-11-19 13:21:50 -05003045static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00003047 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003048 struct uart_port *port;
3049 int baud = 115200;
3050 int bits = 8;
3051 int parity = 'n';
3052 int flow = 'n';
3053 int ret;
3054
Paul Mundte108b2c2006-09-27 16:32:13 +09003055 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09003056 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09003057 */
Paul Mundt906b17d2011-01-21 16:19:53 +09003058 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09003059 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09003060
Paul Mundt906b17d2011-01-21 16:19:53 +09003061 sci_port = &sci_ports[co->index];
3062 port = &sci_port->port;
3063
Alexandre Courbotb2267a62011-02-09 03:18:46 +00003064 /*
3065 * Refuse to handle uninitialized ports.
3066 */
3067 if (!port->ops)
3068 return -ENODEV;
3069
Paul Mundtf6e94952011-01-21 15:25:36 +09003070 ret = sci_remap_port(port);
3071 if (unlikely(ret != 0))
3072 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09003073
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074 if (options)
3075 uart_parse_options(options, &baud, &parity, &bits, &flow);
3076
Paul Mundtab7cfb52011-06-01 14:47:42 +09003077 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078}
3079
3080static struct console serial_console = {
3081 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09003082 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 .write = serial_console_write,
3084 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09003085 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09003087 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088};
3089
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003090#ifdef CONFIG_SUPERH
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003091static struct console early_serial_console = {
3092 .name = "early_ttySC",
3093 .write = serial_console_write,
3094 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09003095 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003096};
Paul Mundtecdf8a42011-01-21 00:05:48 +09003097
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003098static char early_serial_buf[32];
3099
Bill Pemberton9671f092012-11-19 13:21:50 -05003100static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003101{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003102 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003103
3104 if (early_serial_console.data)
3105 return -EEXIST;
3106
3107 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003108
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003109 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003110
3111 serial_console_setup(&early_serial_console, early_serial_buf);
3112
3113 if (!strstr(early_serial_buf, "keep"))
3114 early_serial_console.flags |= CON_BOOT;
3115
3116 register_console(&early_serial_console);
3117 return 0;
3118}
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003119#endif
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003120
3121#define SCI_CONSOLE (&serial_console)
3122
Paul Mundtecdf8a42011-01-21 00:05:48 +09003123#else
Bill Pemberton9671f092012-11-19 13:21:50 -05003124static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003125{
3126 return -EINVAL;
3127}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003129#define SCI_CONSOLE NULL
3130
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003131#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003133static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134
Sjoerd Simons352b9262017-04-20 14:13:01 +02003135static DEFINE_MUTEX(sci_uart_registration_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136static struct uart_driver sci_uart_driver = {
3137 .owner = THIS_MODULE,
3138 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 .dev_name = "ttySC",
3140 .major = SCI_MAJOR,
3141 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09003142 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143 .cons = SCI_CONSOLE,
3144};
3145
Paul Mundt54507f62009-05-08 23:48:33 +09003146static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00003147{
Paul Mundtd535a232011-01-19 17:19:35 +09003148 struct sci_port *port = platform_get_drvdata(dev);
Yoshihiro Shimoda641a41d2018-10-30 15:13:35 +09003149 unsigned int type = port->port.type; /* uart_remove_... clears it */
Magnus Damme552de22009-01-21 15:13:42 +00003150
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003151 sci_ports_in_use &= ~BIT(port->port.line);
Paul Mundtd535a232011-01-19 17:19:35 +09003152 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00003153
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003154 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09003155
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003156 if (port->port.fifosize > 1)
3157 device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3158 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
3159 device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003160
Magnus Damme552de22009-01-21 15:13:42 +00003161 return 0;
3162}
3163
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003164
3165#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3166#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3167#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003168
3169static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003170 /* SoC-specific types */
3171 {
3172 .compatible = "renesas,scif-r7s72100",
3173 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3174 },
Geert Uytterhoeven10c63442018-08-30 14:54:03 +02003175 {
3176 .compatible = "renesas,scif-r7s9210",
3177 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3178 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003179 /* Family-specific types */
3180 {
3181 .compatible = "renesas,rcar-gen1-scif",
3182 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3183 }, {
3184 .compatible = "renesas,rcar-gen2-scif",
3185 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3186 }, {
3187 .compatible = "renesas,rcar-gen3-scif",
3188 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3189 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003190 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003191 {
3192 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003193 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003194 }, {
3195 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003196 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003197 }, {
3198 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003199 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003200 }, {
3201 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003202 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003203 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003204 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003205 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003206 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003207 /* Terminator */
3208 },
3209};
3210MODULE_DEVICE_TABLE(of, of_sci_match);
3211
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003212static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3213 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003214{
3215 struct device_node *np = pdev->dev.of_node;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003216 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003217 struct sci_port *sp;
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003218 const void *data;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003219 int id;
3220
3221 if (!IS_ENABLED(CONFIG_OF) || !np)
3222 return NULL;
3223
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003224 data = of_device_get_match_data(&pdev->dev);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003225
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003226 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003227 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003228 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003229
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003230 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003231 id = of_alias_get_id(np, "serial");
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003232 if (id < 0 && ~sci_ports_in_use)
3233 id = ffz(sci_ports_in_use);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003234 if (id < 0) {
3235 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3236 return NULL;
3237 }
Geert Uytterhoeven090fa4b2018-02-23 14:38:35 +01003238 if (id >= ARRAY_SIZE(sci_ports)) {
3239 dev_err(&pdev->dev, "serial%d out of range\n", id);
3240 return NULL;
3241 }
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003242
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003243 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003244 *dev_id = id;
3245
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003246 p->type = SCI_OF_TYPE(data);
3247 p->regtype = SCI_OF_REGTYPE(data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003248
Sergei Shtylyov43c61282017-08-13 22:11:24 +03003249 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003250
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003251 return p;
3252}
3253
Bill Pemberton9671f092012-11-19 13:21:50 -05003254static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003255 unsigned int index,
3256 struct plat_sci_port *p,
3257 struct sci_port *sciport)
3258{
Magnus Damm0ee70712009-01-21 15:13:50 +00003259 int ret;
3260
3261 /* Sanity check */
3262 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003263 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003264 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003265 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003266 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003267 }
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003268 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3269 if (sci_ports_in_use & BIT(index))
3270 return -EBUSY;
Magnus Damm0ee70712009-01-21 15:13:50 +00003271
Sjoerd Simons352b9262017-04-20 14:13:01 +02003272 mutex_lock(&sci_uart_registration_lock);
3273 if (!sci_uart_driver.state) {
3274 ret = uart_register_driver(&sci_uart_driver);
3275 if (ret) {
3276 mutex_unlock(&sci_uart_registration_lock);
3277 return ret;
3278 }
3279 }
3280 mutex_unlock(&sci_uart_registration_lock);
3281
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003282 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003283 if (ret)
3284 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003285
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003286 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
Frieder Schrempfe55a0972019-08-02 10:04:10 +00003287 if (IS_ERR(sciport->gpios))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003288 return PTR_ERR(sciport->gpios);
3289
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003290 if (sciport->has_rtscts) {
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02003291 if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
3292 mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003293 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3294 return -EINVAL;
3295 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003296 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003297 }
3298
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003299 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3300 if (ret) {
3301 sci_cleanup_single(sciport);
3302 return ret;
3303 }
3304
3305 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003306}
3307
Bill Pemberton9671f092012-11-19 13:21:50 -05003308static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003310 struct plat_sci_port *p;
3311 struct sci_port *sp;
3312 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003313 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003314
Paul Mundtecdf8a42011-01-21 00:05:48 +09003315 /*
3316 * If we've come here via earlyprintk initialization, head off to
3317 * the special early probe. We don't have sufficient device state
3318 * to make it beyond this yet.
3319 */
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003320#ifdef CONFIG_SUPERH
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003321 if (is_sh_early_platform_device(dev))
Paul Mundtecdf8a42011-01-21 00:05:48 +09003322 return sci_probe_earlyprintk(dev);
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003323#endif
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003324
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003325 if (dev->dev.of_node) {
3326 p = sci_parse_dt(dev, &dev_id);
3327 if (p == NULL)
3328 return -EINVAL;
3329 } else {
3330 p = dev->dev.platform_data;
3331 if (p == NULL) {
3332 dev_err(&dev->dev, "no platform data supplied\n");
3333 return -EINVAL;
3334 }
3335
3336 dev_id = dev->id;
3337 }
3338
3339 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003340 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003341
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003342 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003343 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003344 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003345
Ulrich Hecht5d231882017-02-03 11:38:19 +01003346 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003347 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003348 if (ret)
3349 return ret;
3350 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003351 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3352 sp->port.type == PORT_HSCIF) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003353 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003354 if (ret) {
3355 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003356 device_remove_file(&dev->dev,
3357 &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003358 }
3359 return ret;
3360 }
3361 }
3362
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363#ifdef CONFIG_SH_STANDARD_BIOS
3364 sh_bios_gdb_detach();
3365#endif
3366
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003367 sci_ports_in_use |= BIT(dev_id);
Paul Mundte108b2c2006-09-27 16:32:13 +09003368 return 0;
3369}
3370
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003371static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003372{
Paul Mundtd535a232011-01-19 17:19:35 +09003373 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003374
Paul Mundtd535a232011-01-19 17:19:35 +09003375 if (sport)
3376 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003377
3378 return 0;
3379}
3380
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003381static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003382{
Paul Mundtd535a232011-01-19 17:19:35 +09003383 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003384
Paul Mundtd535a232011-01-19 17:19:35 +09003385 if (sport)
3386 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003387
3388 return 0;
3389}
3390
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003391static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003392
Paul Mundte108b2c2006-09-27 16:32:13 +09003393static struct platform_driver sci_driver = {
3394 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003395 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003396 .driver = {
3397 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003398 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003399 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003400 },
3401};
3402
3403static int __init sci_init(void)
3404{
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003405 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003406
Sjoerd Simons352b9262017-04-20 14:13:01 +02003407 return platform_driver_register(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408}
3409
3410static void __exit sci_exit(void)
3411{
Paul Mundte108b2c2006-09-27 16:32:13 +09003412 platform_driver_unregister(&sci_driver);
Sjoerd Simons352b9262017-04-20 14:13:01 +02003413
3414 if (sci_uart_driver.state)
3415 uart_unregister_driver(&sci_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416}
3417
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003418#if defined(CONFIG_SUPERH) && defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003419sh_early_platform_init_buffer("earlyprintk", &sci_driver,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003420 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3421#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003422#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
Matthias Kaehlckedd076cf2017-10-09 18:26:22 -07003423static struct plat_sci_port port_cfg __initdata;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003424
3425static int __init early_console_setup(struct earlycon_device *device,
3426 int type)
3427{
3428 if (!device->port.membase)
3429 return -ENODEV;
3430
3431 device->port.serial_in = sci_serial_in;
3432 device->port.serial_out = sci_serial_out;
3433 device->port.type = type;
3434 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003435 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003436 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003437 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003438 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3439 sci_serial_out(&sci_ports[0].port, SCSCR,
3440 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003441
3442 device->con->write = serial_console_write;
3443 return 0;
3444}
3445static int __init sci_early_console_setup(struct earlycon_device *device,
3446 const char *opt)
3447{
3448 return early_console_setup(device, PORT_SCI);
3449}
3450static int __init scif_early_console_setup(struct earlycon_device *device,
3451 const char *opt)
3452{
3453 return early_console_setup(device, PORT_SCIF);
3454}
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003455static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3456 const char *opt)
3457{
3458 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3459 return early_console_setup(device, PORT_SCIF);
3460}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003461static int __init scifa_early_console_setup(struct earlycon_device *device,
3462 const char *opt)
3463{
3464 return early_console_setup(device, PORT_SCIFA);
3465}
3466static int __init scifb_early_console_setup(struct earlycon_device *device,
3467 const char *opt)
3468{
3469 return early_console_setup(device, PORT_SCIFB);
3470}
3471static int __init hscif_early_console_setup(struct earlycon_device *device,
3472 const char *opt)
3473{
3474 return early_console_setup(device, PORT_HSCIF);
3475}
3476
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003477OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003478OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003479OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003480OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003481OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003482OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3483#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3484
Linus Torvalds1da177e2005-04-16 15:20:36 -07003485module_init(sci_init);
3486module_exit(sci_exit);
3487
Paul Mundte108b2c2006-09-27 16:32:13 +09003488MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003489MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003490MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003491MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");