blob: 9b4ff872e297aa2f3fb36ad0ba3e12d28546c384 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
Paul Mundtf43dc232011-01-13 15:06:28 +09005 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01006 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09007 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090016 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#undef DEBUG
19
Paul Mundt85f094e2008-04-25 16:04:20 +090020#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010021#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090022#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010023#include <linux/cpufreq.h>
24#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090025#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000026#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010027#include <linux/err.h>
28#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010029#include <linux/init.h>
30#include <linux/interrupt.h>
31#include <linux/ioport.h>
Ulrich Hechtb96408b2018-02-15 13:02:41 +010032#include <linux/ktime.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010033#include <linux/major.h>
34#include <linux/module.h>
35#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010036#include <linux/of.h>
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +020037#include <linux/of_device.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010038#include <linux/platform_device.h>
39#include <linux/pm_runtime.h>
40#include <linux/scatterlist.h>
41#include <linux/serial.h>
42#include <linux/serial_sci.h>
43#include <linux/sh_dma.h>
44#include <linux/slab.h>
45#include <linux/string.h>
46#include <linux/sysrq.h>
47#include <linux/timer.h>
48#include <linux/tty.h>
49#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090050
51#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090052#include <asm/sh_bios.h>
Bartosz Golaszewski507fd012019-10-03 11:29:12 +020053#include <asm/platform_early.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020056#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include "sh-sci.h"
58
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010059/* Offsets into the sci_port->irqs array */
60enum {
61 SCIx_ERI_IRQ,
62 SCIx_RXI_IRQ,
63 SCIx_TXI_IRQ,
64 SCIx_BRI_IRQ,
Chris Brandt628c5342018-07-31 05:41:39 -050065 SCIx_DRI_IRQ,
66 SCIx_TEI_IRQ,
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010067 SCIx_NR_IRQS,
68
69 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
70};
71
72#define SCIx_IRQ_IS_MUXED(port) \
73 ((port)->irqs[SCIx_ERI_IRQ] == \
74 (port)->irqs[SCIx_RXI_IRQ]) || \
75 ((port)->irqs[SCIx_ERI_IRQ] && \
76 ((port)->irqs[SCIx_RXI_IRQ] < 0))
77
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010078enum SCI_CLKS {
79 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010080 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010081 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
82 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010083 SCI_NUM_CLKS
84};
85
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010086/* Bit x set means sampling rate x + 1 is supported */
87#define SCI_SR(x) BIT((x) - 1)
88#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
89
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010090#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
91 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
92 SCI_SR(19) | SCI_SR(27)
93
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010094#define min_sr(_port) ffs((_port)->sampling_rate_mask)
95#define max_sr(_port) fls((_port)->sampling_rate_mask)
96
97/* Iterate over all supported sampling rates, from high to low */
98#define for_each_sr(_sr, _port) \
99 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
100 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
101
Laurent Pincharte095ee62017-01-11 16:43:34 +0200102struct plat_sci_reg {
103 u8 offset, size;
104};
105
106struct sci_port_params {
107 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200108 unsigned int fifosize;
109 unsigned int overrun_reg;
110 unsigned int overrun_mask;
111 unsigned int sampling_rate_mask;
112 unsigned int error_mask;
113 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200114};
115
Paul Mundte108b2c2006-09-27 16:32:13 +0900116struct sci_port {
117 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Paul Mundtce6738b2011-01-19 15:24:40 +0900119 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200120 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200121 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100122 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900123 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200124 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900125
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100126 /* Clocks */
127 struct clk *clks[SCI_NUM_CLKS];
128 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900129
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100130 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900131 char *irqstr[SCIx_NR_IRQS];
132
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900133 struct dma_chan *chan_tx;
134 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900135
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900136#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +0200137 struct dma_chan *chan_tx_saved;
138 struct dma_chan *chan_rx_saved;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Ulrich Hechtb96408b2018-02-15 13:02:41 +0100148 struct hrtimer rx_timer;
149 unsigned int rx_timeout; /* microseconds */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100151 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100152 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100153 struct timer_list rx_fifo_timer;
154 int rx_fifo_timeout;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +0200155 u16 hscif_tot;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200156
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200157 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200158 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900159};
160
Paul Mundte108b2c2006-09-27 16:32:13 +0900161#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
162
163static struct sci_port sci_ports[SCI_NPORTS];
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +0100164static unsigned long sci_ports_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165static struct uart_driver sci_uart_driver;
166
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900167static inline struct sci_port *
168to_sci_port(struct uart_port *uart)
169{
170 return container_of(uart, struct sci_port, port);
171}
172
Laurent Pincharte095ee62017-01-11 16:43:34 +0200173static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900174 /*
175 * Common SCI definitions, dependent on the port's regshift
176 * value.
177 */
178 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200179 .regs = {
180 [SCSMR] = { 0x00, 8 },
181 [SCBRR] = { 0x01, 8 },
182 [SCSCR] = { 0x02, 8 },
183 [SCxTDR] = { 0x03, 8 },
184 [SCxSR] = { 0x04, 8 },
185 [SCxRDR] = { 0x05, 8 },
186 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200187 .fifosize = 1,
188 .overrun_reg = SCxSR,
189 .overrun_mask = SCI_ORER,
190 .sampling_rate_mask = SCI_SR(32),
191 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
192 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900193 },
194
195 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200196 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900197 */
198 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200199 .regs = {
200 [SCSMR] = { 0x00, 8 },
201 [SCBRR] = { 0x02, 8 },
202 [SCSCR] = { 0x04, 8 },
203 [SCxTDR] = { 0x06, 8 },
204 [SCxSR] = { 0x08, 16 },
205 [SCxRDR] = { 0x0a, 8 },
206 [SCFCR] = { 0x0c, 8 },
207 [SCFDR] = { 0x0e, 16 },
208 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200209 .fifosize = 1,
210 .overrun_reg = SCxSR,
211 .overrun_mask = SCI_ORER,
212 .sampling_rate_mask = SCI_SR(32),
213 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
214 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900215 },
216
217 /*
218 * Common SCIFA definitions.
219 */
220 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200221 .regs = {
222 [SCSMR] = { 0x00, 16 },
223 [SCBRR] = { 0x04, 8 },
224 [SCSCR] = { 0x08, 16 },
225 [SCxTDR] = { 0x20, 8 },
226 [SCxSR] = { 0x14, 16 },
227 [SCxRDR] = { 0x24, 8 },
228 [SCFCR] = { 0x18, 16 },
229 [SCFDR] = { 0x1c, 16 },
230 [SCPCR] = { 0x30, 16 },
231 [SCPDR] = { 0x34, 16 },
232 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200233 .fifosize = 64,
234 .overrun_reg = SCxSR,
235 .overrun_mask = SCIFA_ORER,
236 .sampling_rate_mask = SCI_SR_SCIFAB,
237 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
238 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900239 },
240
241 /*
242 * Common SCIFB definitions.
243 */
244 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200245 .regs = {
246 [SCSMR] = { 0x00, 16 },
247 [SCBRR] = { 0x04, 8 },
248 [SCSCR] = { 0x08, 16 },
249 [SCxTDR] = { 0x40, 8 },
250 [SCxSR] = { 0x14, 16 },
251 [SCxRDR] = { 0x60, 8 },
252 [SCFCR] = { 0x18, 16 },
253 [SCTFDR] = { 0x38, 16 },
254 [SCRFDR] = { 0x3c, 16 },
255 [SCPCR] = { 0x30, 16 },
256 [SCPDR] = { 0x34, 16 },
257 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200258 .fifosize = 256,
259 .overrun_reg = SCxSR,
260 .overrun_mask = SCIFA_ORER,
261 .sampling_rate_mask = SCI_SR_SCIFAB,
262 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
263 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900264 },
265
266 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100267 * Common SH-2(A) SCIF definitions for ports with FIFO data
268 * count registers.
269 */
270 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200271 .regs = {
272 [SCSMR] = { 0x00, 16 },
273 [SCBRR] = { 0x04, 8 },
274 [SCSCR] = { 0x08, 16 },
275 [SCxTDR] = { 0x0c, 8 },
276 [SCxSR] = { 0x10, 16 },
277 [SCxRDR] = { 0x14, 8 },
278 [SCFCR] = { 0x18, 16 },
279 [SCFDR] = { 0x1c, 16 },
280 [SCSPTR] = { 0x20, 16 },
281 [SCLSR] = { 0x24, 16 },
282 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200283 .fifosize = 16,
284 .overrun_reg = SCLSR,
285 .overrun_mask = SCLSR_ORER,
286 .sampling_rate_mask = SCI_SR(32),
287 .error_mask = SCIF_DEFAULT_ERROR_MASK,
288 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100289 },
290
291 /*
Geert Uytterhoeven10c63442018-08-30 14:54:03 +0200292 * The "SCIFA" that is in RZ/T and RZ/A2.
293 * It looks like a normal SCIF with FIFO data, but with a
294 * compressed address space. Also, the break out of interrupts
295 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
296 */
297 [SCIx_RZ_SCIFA_REGTYPE] = {
298 .regs = {
299 [SCSMR] = { 0x00, 16 },
300 [SCBRR] = { 0x02, 8 },
301 [SCSCR] = { 0x04, 16 },
302 [SCxTDR] = { 0x06, 8 },
303 [SCxSR] = { 0x08, 16 },
304 [SCxRDR] = { 0x0A, 8 },
305 [SCFCR] = { 0x0C, 16 },
306 [SCFDR] = { 0x0E, 16 },
307 [SCSPTR] = { 0x10, 16 },
308 [SCLSR] = { 0x12, 16 },
309 },
310 .fifosize = 16,
311 .overrun_reg = SCLSR,
312 .overrun_mask = SCLSR_ORER,
313 .sampling_rate_mask = SCI_SR(32),
314 .error_mask = SCIF_DEFAULT_ERROR_MASK,
315 .error_clear = SCIF_ERROR_CLEAR,
316 },
317
318 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900319 * Common SH-3 SCIF definitions.
320 */
321 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200322 .regs = {
323 [SCSMR] = { 0x00, 8 },
324 [SCBRR] = { 0x02, 8 },
325 [SCSCR] = { 0x04, 8 },
326 [SCxTDR] = { 0x06, 8 },
327 [SCxSR] = { 0x08, 16 },
328 [SCxRDR] = { 0x0a, 8 },
329 [SCFCR] = { 0x0c, 8 },
330 [SCFDR] = { 0x0e, 16 },
331 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200332 .fifosize = 16,
333 .overrun_reg = SCLSR,
334 .overrun_mask = SCLSR_ORER,
335 .sampling_rate_mask = SCI_SR(32),
336 .error_mask = SCIF_DEFAULT_ERROR_MASK,
337 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900338 },
339
340 /*
341 * Common SH-4(A) SCIF(B) definitions.
342 */
343 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200344 .regs = {
345 [SCSMR] = { 0x00, 16 },
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +0200346 [SCBRR] = { 0x04, 8 },
347 [SCSCR] = { 0x08, 16 },
348 [SCxTDR] = { 0x0c, 8 },
349 [SCxSR] = { 0x10, 16 },
350 [SCxRDR] = { 0x14, 8 },
351 [SCFCR] = { 0x18, 16 },
352 [SCFDR] = { 0x1c, 16 },
353 [SCSPTR] = { 0x20, 16 },
354 [SCLSR] = { 0x24, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200355 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200356 .fifosize = 16,
357 .overrun_reg = SCLSR,
358 .overrun_mask = SCLSR_ORER,
359 .sampling_rate_mask = SCI_SR(32),
360 .error_mask = SCIF_DEFAULT_ERROR_MASK,
361 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100362 },
363
364 /*
365 * Common SCIF definitions for ports with a Baud Rate Generator for
366 * External Clock (BRG).
367 */
368 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200369 .regs = {
370 [SCSMR] = { 0x00, 16 },
371 [SCBRR] = { 0x04, 8 },
372 [SCSCR] = { 0x08, 16 },
373 [SCxTDR] = { 0x0c, 8 },
374 [SCxSR] = { 0x10, 16 },
375 [SCxRDR] = { 0x14, 8 },
376 [SCFCR] = { 0x18, 16 },
377 [SCFDR] = { 0x1c, 16 },
378 [SCSPTR] = { 0x20, 16 },
379 [SCLSR] = { 0x24, 16 },
380 [SCDL] = { 0x30, 16 },
381 [SCCKS] = { 0x34, 16 },
382 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200383 .fifosize = 16,
384 .overrun_reg = SCLSR,
385 .overrun_mask = SCLSR_ORER,
386 .sampling_rate_mask = SCI_SR(32),
387 .error_mask = SCIF_DEFAULT_ERROR_MASK,
388 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200389 },
390
391 /*
392 * Common HSCIF definitions.
393 */
394 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200395 .regs = {
396 [SCSMR] = { 0x00, 16 },
397 [SCBRR] = { 0x04, 8 },
398 [SCSCR] = { 0x08, 16 },
399 [SCxTDR] = { 0x0c, 8 },
400 [SCxSR] = { 0x10, 16 },
401 [SCxRDR] = { 0x14, 8 },
402 [SCFCR] = { 0x18, 16 },
403 [SCFDR] = { 0x1c, 16 },
404 [SCSPTR] = { 0x20, 16 },
405 [SCLSR] = { 0x24, 16 },
406 [HSSRR] = { 0x40, 16 },
407 [SCDL] = { 0x30, 16 },
408 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100409 [HSRTRGR] = { 0x54, 16 },
410 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200411 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200412 .fifosize = 128,
413 .overrun_reg = SCLSR,
414 .overrun_mask = SCLSR_ORER,
415 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
416 .error_mask = SCIF_DEFAULT_ERROR_MASK,
417 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900418 },
419
420 /*
421 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
422 * register.
423 */
424 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200425 .regs = {
426 [SCSMR] = { 0x00, 16 },
427 [SCBRR] = { 0x04, 8 },
428 [SCSCR] = { 0x08, 16 },
429 [SCxTDR] = { 0x0c, 8 },
430 [SCxSR] = { 0x10, 16 },
431 [SCxRDR] = { 0x14, 8 },
432 [SCFCR] = { 0x18, 16 },
433 [SCFDR] = { 0x1c, 16 },
434 [SCLSR] = { 0x24, 16 },
435 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200436 .fifosize = 16,
437 .overrun_reg = SCLSR,
438 .overrun_mask = SCLSR_ORER,
439 .sampling_rate_mask = SCI_SR(32),
440 .error_mask = SCIF_DEFAULT_ERROR_MASK,
441 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900442 },
443
444 /*
445 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
446 * count registers.
447 */
448 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200449 .regs = {
450 [SCSMR] = { 0x00, 16 },
451 [SCBRR] = { 0x04, 8 },
452 [SCSCR] = { 0x08, 16 },
453 [SCxTDR] = { 0x0c, 8 },
454 [SCxSR] = { 0x10, 16 },
455 [SCxRDR] = { 0x14, 8 },
456 [SCFCR] = { 0x18, 16 },
457 [SCFDR] = { 0x1c, 16 },
458 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
459 [SCRFDR] = { 0x20, 16 },
460 [SCSPTR] = { 0x24, 16 },
461 [SCLSR] = { 0x28, 16 },
462 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200463 .fifosize = 16,
464 .overrun_reg = SCLSR,
465 .overrun_mask = SCLSR_ORER,
466 .sampling_rate_mask = SCI_SR(32),
467 .error_mask = SCIF_DEFAULT_ERROR_MASK,
468 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900469 },
470
471 /*
472 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
473 * registers.
474 */
475 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200476 .regs = {
477 [SCSMR] = { 0x00, 16 },
478 [SCBRR] = { 0x04, 8 },
479 [SCSCR] = { 0x08, 16 },
480 [SCxTDR] = { 0x20, 8 },
481 [SCxSR] = { 0x14, 16 },
482 [SCxRDR] = { 0x24, 8 },
483 [SCFCR] = { 0x18, 16 },
484 [SCFDR] = { 0x1c, 16 },
485 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100486 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200487 .overrun_reg = SCxSR,
488 .overrun_mask = SCIFA_ORER,
489 .sampling_rate_mask = SCI_SR(16),
490 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
491 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900492 },
493};
494
Laurent Pincharte095ee62017-01-11 16:43:34 +0200495#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900496
Paul Mundt61a69762011-06-14 12:40:19 +0900497/*
498 * The "offset" here is rather misleading, in that it refers to an enum
499 * value relative to the port mapping rather than the fixed offset
500 * itself, which needs to be manually retrieved from the platform's
501 * register map for the given port.
502 */
503static unsigned int sci_serial_in(struct uart_port *p, int offset)
504{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200505 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900506
507 if (reg->size == 8)
508 return ioread8(p->membase + (reg->offset << p->regshift));
509 else if (reg->size == 16)
510 return ioread16(p->membase + (reg->offset << p->regshift));
511 else
512 WARN(1, "Invalid register access\n");
513
514 return 0;
515}
516
517static void sci_serial_out(struct uart_port *p, int offset, int value)
518{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200519 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900520
521 if (reg->size == 8)
522 iowrite8(value, p->membase + (reg->offset << p->regshift));
523 else if (reg->size == 16)
524 iowrite16(value, p->membase + (reg->offset << p->regshift));
525 else
526 WARN(1, "Invalid register access\n");
527}
528
Paul Mundt23241d42011-06-28 13:55:31 +0900529static void sci_port_enable(struct sci_port *sci_port)
530{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100531 unsigned int i;
532
Paul Mundt23241d42011-06-28 13:55:31 +0900533 if (!sci_port->port.dev)
534 return;
535
536 pm_runtime_get_sync(sci_port->port.dev);
537
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100538 for (i = 0; i < SCI_NUM_CLKS; i++) {
539 clk_prepare_enable(sci_port->clks[i]);
540 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
541 }
542 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900543}
544
545static void sci_port_disable(struct sci_port *sci_port)
546{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100547 unsigned int i;
548
Paul Mundt23241d42011-06-28 13:55:31 +0900549 if (!sci_port->port.dev)
550 return;
551
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100552 for (i = SCI_NUM_CLKS; i-- > 0; )
553 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900554
555 pm_runtime_put_sync(sci_port->port.dev);
556}
557
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200558static inline unsigned long port_rx_irq_mask(struct uart_port *port)
559{
560 /*
561 * Not all ports (such as SCIFA) will support REIE. Rather than
562 * special-casing the port type, we check the port initialization
563 * IRQ enable mask to see whether the IRQ is desired at all. If
564 * it's unset, it's logically inferred that there's no point in
565 * testing for it.
566 */
567 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
568}
569
570static void sci_start_tx(struct uart_port *port)
571{
572 struct sci_port *s = to_sci_port(port);
573 unsigned short ctrl;
574
575#ifdef CONFIG_SERIAL_SH_SCI_DMA
576 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
577 u16 new, scr = serial_port_in(port, SCSCR);
578 if (s->chan_tx)
579 new = scr | SCSCR_TDRQE;
580 else
581 new = scr & ~SCSCR_TDRQE;
582 if (new != scr)
583 serial_port_out(port, SCSCR, new);
584 }
585
586 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
587 dma_submit_error(s->cookie_tx)) {
588 s->cookie_tx = 0;
589 schedule_work(&s->work_tx);
590 }
591#endif
592
593 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
594 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
595 ctrl = serial_port_in(port, SCSCR);
596 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
597 }
598}
599
600static void sci_stop_tx(struct uart_port *port)
601{
602 unsigned short ctrl;
603
604 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
605 ctrl = serial_port_in(port, SCSCR);
606
607 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
608 ctrl &= ~SCSCR_TDRQE;
609
610 ctrl &= ~SCSCR_TIE;
611
612 serial_port_out(port, SCSCR, ctrl);
613}
614
615static void sci_start_rx(struct uart_port *port)
616{
617 unsigned short ctrl;
618
619 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
620
621 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
622 ctrl &= ~SCSCR_RDRQE;
623
624 serial_port_out(port, SCSCR, ctrl);
625}
626
627static void sci_stop_rx(struct uart_port *port)
628{
629 unsigned short ctrl;
630
631 ctrl = serial_port_in(port, SCSCR);
632
633 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
634 ctrl &= ~SCSCR_RDRQE;
635
636 ctrl &= ~port_rx_irq_mask(port);
637
638 serial_port_out(port, SCSCR, ctrl);
639}
640
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200641static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
642{
643 if (port->type == PORT_SCI) {
644 /* Just store the mask */
645 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200646 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200647 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
648 /* Only clear the status bits we want to clear */
649 serial_port_out(port, SCxSR,
650 serial_port_in(port, SCxSR) & mask);
651 } else {
652 /* Store the mask, clear parity/framing errors */
653 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
654 }
655}
656
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100657#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
658 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900659
660#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900661static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 unsigned short status;
664 int c;
665
Paul Mundte108b2c2006-09-27 16:32:13 +0900666 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900667 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200669 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 continue;
671 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500672 break;
673 } while (1);
674
675 if (!(status & SCxSR_RDxF(port)))
676 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900677
Paul Mundtb12bb292012-03-30 19:50:15 +0900678 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900679
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900680 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900681 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200682 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
684 return c;
685}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900686#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900688static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 unsigned short status;
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900693 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 } while (!(status & SCxSR_TDxE(port)));
695
Paul Mundtb12bb292012-03-30 19:50:15 +0900696 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200697 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100699#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
700 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
Paul Mundt61a69762011-06-14 12:40:19 +0900702static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900703{
Paul Mundt61a69762011-06-14 12:40:19 +0900704 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900705
Paul Mundt61a69762011-06-14 12:40:19 +0900706 /*
707 * Use port-specific handler if provided.
708 */
709 if (s->cfg->ops && s->cfg->ops->init_pins) {
710 s->cfg->ops->init_pins(port, cflag);
711 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200714 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200715 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200716 u16 ctrl = serial_port_in(port, SCPCR);
717
718 /* Enable RXD and TXD pin functions */
719 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200720 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200721 /* RTS# is output, active low, unless autorts */
722 if (!(port->mctrl & TIOCM_RTS)) {
723 ctrl |= SCPCR_RTSC;
724 data |= SCPDR_RTSD;
725 } else if (!s->autorts) {
726 ctrl |= SCPCR_RTSC;
727 data &= ~SCPDR_RTSD;
728 } else {
729 /* Enable RTS# pin function */
730 ctrl &= ~SCPCR_RTSC;
731 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200732 /* Enable CTS# pin function */
733 ctrl &= ~SCPCR_CTSC;
734 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200735 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200736 serial_port_out(port, SCPCR, ctrl);
737 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200738 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800739
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200740 /* RTS# is always output; and active low, unless autorts */
741 status |= SCSPTR_RTSIO;
742 if (!(port->mctrl & TIOCM_RTS))
743 status |= SCSPTR_RTSDT;
744 else if (!s->autorts)
745 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200746 /* CTS# and SCK are inputs */
747 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
748 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900749 }
Paul Mundtd5701642008-12-16 20:07:27 +0900750}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900752static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900753{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200754 struct sci_port *s = to_sci_port(port);
755 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200756 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900757
758 reg = sci_getreg(port, SCTFDR);
759 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200760 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900761
762 reg = sci_getreg(port, SCFDR);
763 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900764 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900765
Paul Mundtb12bb292012-03-30 19:50:15 +0900766 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900767}
768
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900769static int sci_txroom(struct uart_port *port)
770{
Paul Mundt72b294c2011-06-14 17:38:19 +0900771 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900772}
773
774static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900775{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200776 struct sci_port *s = to_sci_port(port);
777 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200778 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900779
780 reg = sci_getreg(port, SCRFDR);
781 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200782 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900783
784 reg = sci_getreg(port, SCFDR);
785 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200786 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900787
Paul Mundtb12bb292012-03-30 19:50:15 +0900788 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900789}
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/* ********************************************************************** *
792 * the interrupt related routines *
793 * ********************************************************************** */
794
795static void sci_transmit_chars(struct uart_port *port)
796{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700797 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 unsigned short status;
800 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900801 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Paul Mundtb12bb292012-03-30 19:50:15 +0900803 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900805 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900806 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900807 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900808 else
Paul Mundt8e698612009-06-24 19:44:32 +0900809 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900810 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 return;
812 }
813
Paul Mundt72b294c2011-06-14 17:38:19 +0900814 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815
816 do {
817 unsigned char c;
818
819 if (port->x_char) {
820 c = port->x_char;
821 port->x_char = 0;
822 } else if (!uart_circ_empty(xmit) && !stopped) {
823 c = xmit->buf[xmit->tail];
824 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
825 } else {
826 break;
827 }
828
Paul Mundtb12bb292012-03-30 19:50:15 +0900829 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831 port->icount.tx++;
832 } while (--count > 0);
833
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200834 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
837 uart_write_wakeup(port);
Hoan Nguyen An93bcefd2019-03-18 18:26:32 +0900838 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100839 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841}
842
843/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900844#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900846static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847{
Jiri Slaby227434f2013-01-03 15:53:01 +0100848 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 int i, count, copied = 0;
850 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800851 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Paul Mundtb12bb292012-03-30 19:50:15 +0900853 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 if (!(status & SCxSR_RDxF(port)))
855 return;
856
857 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100859 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
861 /* If for any reason we can't copy more data, we're done! */
862 if (count == 0)
863 break;
864
865 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900866 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200867 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900869 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100870 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900872 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900873 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900874
Paul Mundtb12bb292012-03-30 19:50:15 +0900875 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100876 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 count--; i--;
878 continue;
879 }
880
881 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900882 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800883 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900884 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900885 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900886 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800887 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900888 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900889 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800890 } else
891 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900892
Jiri Slaby92a19f92013-01-03 15:53:03 +0100893 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 }
895 }
896
Paul Mundtb12bb292012-03-30 19:50:15 +0900897 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200898 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 copied += count;
901 port->icount.rx += count;
902 }
903
904 if (copied) {
905 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100906 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 } else {
Ulrich Hecht78420552018-02-15 13:02:27 +0100908 /* TTY buffers full; read from RX reg to prevent lockup */
909 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900910 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200911 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 }
913}
914
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900915static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916{
917 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900918 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100919 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900920 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100922 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200923 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100924 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900925
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100926 /* overrun error */
927 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
928 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900929
Joe Perches9b971cd2014-03-11 10:10:46 -0700930 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 }
932
Paul Mundte108b2c2006-09-27 16:32:13 +0900933 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200934 /* frame error */
935 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900936
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200937 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
938 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900939
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200940 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 }
942
Paul Mundte108b2c2006-09-27 16:32:13 +0900943 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900945 port->icount.parity++;
946
Jiri Slaby92a19f92013-01-03 15:53:03 +0100947 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900948 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900949
Joe Perches9b971cd2014-03-11 10:10:46 -0700950 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 }
952
Alan Cox33f0f882006-01-09 20:54:13 -0800953 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100954 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
956 return copied;
957}
958
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900959static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900960{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100961 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900962 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200963 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200964 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200965 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900966
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200967 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900968 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900969 return 0;
970
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200971 status = serial_port_in(port, s->params->overrun_reg);
972 if (status & s->params->overrun_mask) {
973 status &= ~s->params->overrun_mask;
974 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900975
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900976 port->icount.overrun++;
977
Jiri Slaby92a19f92013-01-03 15:53:03 +0100978 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100979 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900980
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900981 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900982 copied++;
983 }
984
985 return copied;
986}
987
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900988static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989{
990 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900991 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100992 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900994 if (uart_handle_break(port))
995 return 0;
996
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200997 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900998 port->icount.brk++;
999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001001 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001002 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001003
1004 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 }
1006
Alan Cox33f0f882006-01-09 20:54:13 -08001007 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001008 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001009
Paul Mundtd830fa42008-12-16 19:29:38 +09001010 copied += sci_handle_fifo_overrun(port);
1011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 return copied;
1013}
1014
Ulrich Hechta380ed42017-02-02 18:10:16 +01001015static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1016{
1017 unsigned int bits;
1018
1019 if (rx_trig < 1)
1020 rx_trig = 1;
1021 if (rx_trig >= port->fifosize)
1022 rx_trig = port->fifosize;
1023
1024 /* HSCIF can be set to an arbitrary level. */
1025 if (sci_getreg(port, HSRTRGR)->size) {
1026 serial_port_out(port, HSRTRGR, rx_trig);
1027 return rx_trig;
1028 }
1029
1030 switch (port->type) {
1031 case PORT_SCIF:
1032 if (rx_trig < 4) {
1033 bits = 0;
1034 rx_trig = 1;
1035 } else if (rx_trig < 8) {
1036 bits = SCFCR_RTRG0;
1037 rx_trig = 4;
1038 } else if (rx_trig < 14) {
1039 bits = SCFCR_RTRG1;
1040 rx_trig = 8;
1041 } else {
1042 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1043 rx_trig = 14;
1044 }
1045 break;
1046 case PORT_SCIFA:
1047 case PORT_SCIFB:
1048 if (rx_trig < 16) {
1049 bits = 0;
1050 rx_trig = 1;
1051 } else if (rx_trig < 32) {
1052 bits = SCFCR_RTRG0;
1053 rx_trig = 16;
1054 } else if (rx_trig < 48) {
1055 bits = SCFCR_RTRG1;
1056 rx_trig = 32;
1057 } else {
1058 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1059 rx_trig = 48;
1060 }
1061 break;
1062 default:
1063 WARN(1, "unknown FIFO configuration");
1064 return 1;
1065 }
1066
1067 serial_port_out(port, SCFCR,
1068 (serial_port_in(port, SCFCR) &
1069 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1070
1071 return rx_trig;
1072}
1073
Ulrich Hecht03940372017-02-03 11:38:18 +01001074static int scif_rtrg_enabled(struct uart_port *port)
1075{
1076 if (sci_getreg(port, HSRTRGR)->size)
1077 return serial_port_in(port, HSRTRGR) != 0;
1078 else
1079 return (serial_port_in(port, SCFCR) &
1080 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1081}
1082
Kees Cooke99e88a2017-10-16 14:43:17 -07001083static void rx_fifo_timer_fn(struct timer_list *t)
Ulrich Hecht03940372017-02-03 11:38:18 +01001084{
Kees Cooke99e88a2017-10-16 14:43:17 -07001085 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
Ulrich Hecht03940372017-02-03 11:38:18 +01001086 struct uart_port *port = &s->port;
1087
1088 dev_dbg(port->dev, "Rx timed out\n");
1089 scif_set_rtrg(port, 1);
1090}
1091
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001092static ssize_t rx_fifo_trigger_show(struct device *dev,
1093 struct device_attribute *attr, char *buf)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001094{
1095 struct uart_port *port = dev_get_drvdata(dev);
1096 struct sci_port *sci = to_sci_port(port);
1097
1098 return sprintf(buf, "%d\n", sci->rx_trigger);
1099}
1100
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001101static ssize_t rx_fifo_trigger_store(struct device *dev,
1102 struct device_attribute *attr,
1103 const char *buf, size_t count)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001104{
1105 struct uart_port *port = dev_get_drvdata(dev);
1106 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001107 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001108 long r;
1109
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001110 ret = kstrtol(buf, 0, &r);
1111 if (ret)
1112 return ret;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001113
Ulrich Hecht5d231882017-02-03 11:38:19 +01001114 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001115 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1116 scif_set_rtrg(port, 1);
1117
Ulrich Hecht5d231882017-02-03 11:38:19 +01001118 return count;
1119}
1120
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001121static DEVICE_ATTR_RW(rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001122
1123static ssize_t rx_fifo_timeout_show(struct device *dev,
1124 struct device_attribute *attr,
1125 char *buf)
1126{
1127 struct uart_port *port = dev_get_drvdata(dev);
1128 struct sci_port *sci = to_sci_port(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001129 int v;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001130
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001131 if (port->type == PORT_HSCIF)
1132 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1133 else
1134 v = sci->rx_fifo_timeout;
1135
1136 return sprintf(buf, "%d\n", v);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001137}
1138
1139static ssize_t rx_fifo_timeout_store(struct device *dev,
1140 struct device_attribute *attr,
1141 const char *buf,
1142 size_t count)
1143{
1144 struct uart_port *port = dev_get_drvdata(dev);
1145 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001146 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001147 long r;
1148
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001149 ret = kstrtol(buf, 0, &r);
1150 if (ret)
1151 return ret;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001152
1153 if (port->type == PORT_HSCIF) {
1154 if (r < 0 || r > 3)
1155 return -EINVAL;
1156 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1157 } else {
1158 sci->rx_fifo_timeout = r;
1159 scif_set_rtrg(port, 1);
1160 if (r > 0)
Kees Cooke99e88a2017-10-16 14:43:17 -07001161 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001162 }
1163
Ulrich Hecht5d231882017-02-03 11:38:19 +01001164 return count;
1165}
1166
Joe Perchesb6b996b2017-12-19 10:15:07 -08001167static DEVICE_ATTR_RW(rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001168
1169
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001170#ifdef CONFIG_SERIAL_SH_SCI_DMA
1171static void sci_dma_tx_complete(void *arg)
1172{
1173 struct sci_port *s = arg;
1174 struct uart_port *port = &s->port;
1175 struct circ_buf *xmit = &port->state->xmit;
1176 unsigned long flags;
1177
1178 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1179
1180 spin_lock_irqsave(&port->lock, flags);
1181
1182 xmit->tail += s->tx_dma_len;
1183 xmit->tail &= UART_XMIT_SIZE - 1;
1184
1185 port->icount.tx += s->tx_dma_len;
1186
1187 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1188 uart_write_wakeup(port);
1189
1190 if (!uart_circ_empty(xmit)) {
1191 s->cookie_tx = 0;
1192 schedule_work(&s->work_tx);
1193 } else {
1194 s->cookie_tx = -EINVAL;
1195 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1196 u16 ctrl = serial_port_in(port, SCSCR);
1197 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1198 }
1199 }
1200
1201 spin_unlock_irqrestore(&port->lock, flags);
1202}
1203
1204/* Locking: called with port lock held */
1205static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1206{
1207 struct uart_port *port = &s->port;
1208 struct tty_port *tport = &port->state->port;
1209 int copied;
1210
1211 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001212 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001213 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001214
1215 port->icount.rx += copied;
1216
1217 return copied;
1218}
1219
1220static int sci_dma_rx_find_active(struct sci_port *s)
1221{
1222 unsigned int i;
1223
1224 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1225 if (s->active_rx == s->cookie_rx[i])
1226 return i;
1227
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001228 return -1;
1229}
1230
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001231static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1232{
1233 unsigned int i;
1234
1235 s->chan_rx = NULL;
1236 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1237 s->cookie_rx[i] = -EINVAL;
1238 s->active_rx = 0;
1239}
1240
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001241static void sci_dma_rx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001242{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001243 struct dma_chan *chan = s->chan_rx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001244
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001245 s->chan_rx_saved = NULL;
1246 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001247 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001248 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1249 sg_dma_address(&s->sg_rx[0]));
1250 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001251}
1252
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001253static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1254{
1255 long sec = usec / 1000000;
1256 long nsec = (usec % 1000000) * 1000;
1257 ktime_t t = ktime_set(sec, nsec);
1258
1259 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1260}
1261
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001262static void sci_dma_rx_reenable_irq(struct sci_port *s)
1263{
1264 struct uart_port *port = &s->port;
1265 u16 scr;
1266
1267 /* Direct new serial port interrupts back to CPU */
1268 scr = serial_port_in(port, SCSCR);
1269 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1270 scr &= ~SCSCR_RDRQE;
1271 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1272 }
1273 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1274}
1275
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001276static void sci_dma_rx_complete(void *arg)
1277{
1278 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001279 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001280 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001281 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001282 unsigned long flags;
1283 int active, count = 0;
1284
1285 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1286 s->active_rx);
1287
1288 spin_lock_irqsave(&port->lock, flags);
1289
1290 active = sci_dma_rx_find_active(s);
1291 if (active >= 0)
1292 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1293
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001294 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001295
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001296 if (count)
1297 tty_flip_buffer_push(&port->state->port);
1298
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001299 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1300 DMA_DEV_TO_MEM,
1301 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1302 if (!desc)
1303 goto fail;
1304
1305 desc->callback = sci_dma_rx_complete;
1306 desc->callback_param = s;
1307 s->cookie_rx[active] = dmaengine_submit(desc);
1308 if (dma_submit_error(s->cookie_rx[active]))
1309 goto fail;
1310
1311 s->active_rx = s->cookie_rx[!active];
1312
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001313 dma_async_issue_pending(chan);
1314
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001315 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001316 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1317 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001318 return;
1319
1320fail:
1321 spin_unlock_irqrestore(&port->lock, flags);
1322 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001323 /* Switch to PIO */
1324 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoeven26f07392019-01-07 17:23:19 +01001325 dmaengine_terminate_async(chan);
1326 sci_dma_rx_chan_invalidate(s);
1327 sci_dma_rx_reenable_irq(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001328 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001329}
1330
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001331static void sci_dma_tx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001332{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001333 struct dma_chan *chan = s->chan_tx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001334
Geert Uytterhoevenf6611312018-07-06 11:05:42 +02001335 cancel_work_sync(&s->work_tx);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001336 s->chan_tx_saved = s->chan_tx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001337 s->cookie_tx = -EINVAL;
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001338 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001339 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1340 DMA_TO_DEVICE);
1341 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001342}
1343
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001344static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001345{
1346 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001347 struct uart_port *port = &s->port;
1348 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001349 int i;
1350
1351 for (i = 0; i < 2; i++) {
1352 struct scatterlist *sg = &s->sg_rx[i];
1353 struct dma_async_tx_descriptor *desc;
1354
1355 desc = dmaengine_prep_slave_sg(chan,
1356 sg, 1, DMA_DEV_TO_MEM,
1357 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1358 if (!desc)
1359 goto fail;
1360
1361 desc->callback = sci_dma_rx_complete;
1362 desc->callback_param = s;
1363 s->cookie_rx[i] = dmaengine_submit(desc);
1364 if (dma_submit_error(s->cookie_rx[i]))
1365 goto fail;
1366
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001367 }
1368
1369 s->active_rx = s->cookie_rx[0];
1370
1371 dma_async_issue_pending(chan);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001372 return 0;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001373
1374fail:
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001375 /* Switch to PIO */
1376 if (!port_lock_held)
1377 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001378 if (i)
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001379 dmaengine_terminate_async(chan);
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001380 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001381 sci_start_rx(port);
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001382 if (!port_lock_held)
1383 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001384 return -EAGAIN;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001385}
1386
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001387static void sci_dma_tx_work_fn(struct work_struct *work)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001388{
1389 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1390 struct dma_async_tx_descriptor *desc;
1391 struct dma_chan *chan = s->chan_tx;
1392 struct uart_port *port = &s->port;
1393 struct circ_buf *xmit = &port->state->xmit;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001394 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001395 dma_addr_t buf;
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001396 int head, tail;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001397
1398 /*
1399 * DMA is idle now.
1400 * Port xmit buffer is already mapped, and it is one page... Just adjust
1401 * offsets and lengths. Since it is a circular buffer, we have to
1402 * transmit till the end, and then the rest. Take the port lock to get a
1403 * consistent xmit buffer state.
1404 */
1405 spin_lock_irq(&port->lock);
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001406 head = xmit->head;
1407 tail = xmit->tail;
1408 buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1));
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001409 s->tx_dma_len = min_t(unsigned int,
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001410 CIRC_CNT(head, tail, UART_XMIT_SIZE),
1411 CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE));
1412 if (!s->tx_dma_len) {
1413 /* Transmit buffer has been flushed */
1414 spin_unlock_irq(&port->lock);
1415 return;
1416 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001417
1418 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1419 DMA_MEM_TO_DEV,
1420 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1421 if (!desc) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001422 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001423 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001424 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001425 }
1426
1427 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1428 DMA_TO_DEVICE);
1429
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001430 desc->callback = sci_dma_tx_complete;
1431 desc->callback_param = s;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001432 s->cookie_tx = dmaengine_submit(desc);
1433 if (dma_submit_error(s->cookie_tx)) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001434 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001435 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001436 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001437 }
1438
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001439 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001440 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001441 __func__, xmit->buf, tail, head, s->cookie_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001442
1443 dma_async_issue_pending(chan);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001444 return;
1445
1446switch_to_pio:
1447 spin_lock_irqsave(&port->lock, flags);
1448 s->chan_tx = NULL;
1449 sci_start_tx(port);
1450 spin_unlock_irqrestore(&port->lock, flags);
1451 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001452}
1453
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001454static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001455{
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001456 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001457 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001458 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001459 struct dma_tx_state state;
1460 enum dma_status status;
1461 unsigned long flags;
1462 unsigned int read;
1463 int active, count;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001464
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001465 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001466
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001467 spin_lock_irqsave(&port->lock, flags);
1468
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001469 active = sci_dma_rx_find_active(s);
1470 if (active < 0) {
1471 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001472 return HRTIMER_NORESTART;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001473 }
1474
1475 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001476 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001477 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001478 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1479 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001480
1481 /* Let packet complete handler take care of the packet */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001482 return HRTIMER_NORESTART;
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001483 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001484
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001485 dmaengine_pause(chan);
1486
1487 /*
1488 * sometimes DMA transfer doesn't stop even if it is stopped and
1489 * data keeps on coming until transaction is complete so check
1490 * for DMA_COMPLETE again
1491 * Let packet complete handler take care of the packet
1492 */
1493 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1494 if (status == DMA_COMPLETE) {
1495 spin_unlock_irqrestore(&port->lock, flags);
1496 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001497 return HRTIMER_NORESTART;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001498 }
1499
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001500 /* Handle incomplete DMA receive */
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001501 dmaengine_terminate_async(s->chan_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001502 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001503
1504 if (read) {
1505 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1506 if (count)
1507 tty_flip_buffer_push(&port->state->port);
1508 }
1509
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001510 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001511 sci_dma_rx_submit(s, true);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001512
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001513 sci_dma_rx_reenable_irq(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001514
1515 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001516
1517 return HRTIMER_NORESTART;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001518}
1519
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001520static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001521 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001522{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001523 struct dma_chan *chan;
1524 struct dma_slave_config cfg;
1525 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001526
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001527 chan = dma_request_slave_channel(port->dev,
1528 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001529 if (!chan) {
Ulrich Hechtc58a3ae2018-10-12 15:47:49 +02001530 dev_dbg(port->dev, "dma_request_slave_channel failed\n");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001531 return NULL;
1532 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001533
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001534 memset(&cfg, 0, sizeof(cfg));
1535 cfg.direction = dir;
1536 if (dir == DMA_MEM_TO_DEV) {
1537 cfg.dst_addr = port->mapbase +
1538 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1539 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1540 } else {
1541 cfg.src_addr = port->mapbase +
1542 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1543 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1544 }
1545
1546 ret = dmaengine_slave_config(chan, &cfg);
1547 if (ret) {
1548 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1549 dma_release_channel(chan);
1550 return NULL;
1551 }
1552
1553 return chan;
1554}
1555
1556static void sci_request_dma(struct uart_port *port)
1557{
1558 struct sci_port *s = to_sci_port(port);
1559 struct dma_chan *chan;
1560
1561 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1562
George G. Davis099506c2019-05-14 23:29:34 -04001563 /*
1564 * DMA on console may interfere with Kernel log messages which use
1565 * plain putchar(). So, simply don't use it with a console.
1566 */
1567 if (uart_console(port))
1568 return;
1569
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001570 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001571 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001572
1573 s->cookie_tx = -EINVAL;
Andy Lowe74647792017-09-22 20:29:30 +02001574
1575 /*
1576 * Don't request a dma channel if no channel was specified
1577 * in the device tree.
1578 */
1579 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1580 return;
1581
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001582 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001583 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1584 if (chan) {
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001585 /* UART circular tx buffer is an aligned page. */
1586 s->tx_dma_addr = dma_map_single(chan->device->dev,
1587 port->state->xmit.buf,
1588 UART_XMIT_SIZE,
1589 DMA_TO_DEVICE);
1590 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1591 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1592 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001593 } else {
1594 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1595 __func__, UART_XMIT_SIZE,
1596 port->state->xmit.buf, &s->tx_dma_addr);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001597
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001598 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001599 s->chan_tx_saved = s->chan_tx = chan;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001600 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001601 }
1602
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001603 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001604 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1605 if (chan) {
1606 unsigned int i;
1607 dma_addr_t dma;
1608 void *buf;
1609
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001610 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1611 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1612 &dma, GFP_KERNEL);
1613 if (!buf) {
1614 dev_warn(port->dev,
1615 "Failed to allocate Rx dma buffer, using PIO\n");
1616 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001617 return;
1618 }
1619
1620 for (i = 0; i < 2; i++) {
1621 struct scatterlist *sg = &s->sg_rx[i];
1622
1623 sg_init_table(sg, 1);
1624 s->rx_buf[i] = buf;
1625 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001626 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001627
1628 buf += s->buf_len_rx;
1629 dma += s->buf_len_rx;
1630 }
1631
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001632 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001633 s->rx_timer.function = sci_dma_rx_timer_fn;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001634
Geert Uytterhoeven202dc3c2018-10-09 19:41:58 +02001635 s->chan_rx_saved = s->chan_rx = chan;
1636
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001637 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001638 sci_dma_rx_submit(s, false);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001639 }
1640}
1641
1642static void sci_free_dma(struct uart_port *port)
1643{
1644 struct sci_port *s = to_sci_port(port);
1645
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001646 if (s->chan_tx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001647 sci_dma_tx_release(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001648 if (s->chan_rx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001649 sci_dma_rx_release(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001650}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001651
1652static void sci_flush_buffer(struct uart_port *port)
1653{
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001654 struct sci_port *s = to_sci_port(port);
1655
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001656 /*
1657 * In uart_flush_buffer(), the xmit circular buffer has just been
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001658 * cleared, so we have to reset tx_dma_len accordingly, and stop any
1659 * pending transfers
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001660 */
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001661 s->tx_dma_len = 0;
1662 if (s->chan_tx) {
1663 dmaengine_terminate_async(s->chan_tx);
1664 s->cookie_tx = -EINVAL;
1665 }
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001666}
1667#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001668static inline void sci_request_dma(struct uart_port *port)
1669{
1670}
1671
1672static inline void sci_free_dma(struct uart_port *port)
1673{
1674}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001675
1676#define sci_flush_buffer NULL
1677#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001678
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001679static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001681 struct uart_port *port = ptr;
1682 struct sci_port *s = to_sci_port(port);
1683
Ulrich Hecht03940372017-02-03 11:38:18 +01001684#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001685 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001686 u16 scr = serial_port_in(port, SCSCR);
1687 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001688
1689 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001690 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001691 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001692 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001693 } else {
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001694 if (sci_dma_rx_submit(s, false) < 0)
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001695 goto handle_pio;
1696
Paul Mundtf43dc232011-01-13 15:06:28 +09001697 scr &= ~SCSCR_RIE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001698 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001699 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001700 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001701 serial_port_out(port, SCxSR,
1702 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001703 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001704 jiffies, s->rx_timeout);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001705 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001706
1707 return IRQ_HANDLED;
1708 }
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001709
1710handle_pio:
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001711#endif
1712
Ulrich Hecht03940372017-02-03 11:38:18 +01001713 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1714 if (!scif_rtrg_enabled(port))
1715 scif_set_rtrg(port, s->rx_trigger);
1716
1717 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001718 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
Ulrich Hecht03940372017-02-03 11:38:18 +01001719 }
1720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 /* I think sci_receive_chars has to be called irrespective
1722 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1723 * to be disabled?
1724 */
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001725 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
1727 return IRQ_HANDLED;
1728}
1729
David Howells7d12e782006-10-05 14:55:46 +01001730static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731{
1732 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001733 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
Stuart Menefyfd78a762009-07-29 23:01:24 +09001735 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001737 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
1739 return IRQ_HANDLED;
1740}
1741
Chris Brandt628c5342018-07-31 05:41:39 -05001742static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1743{
1744 struct uart_port *port = ptr;
1745
1746 /* Handle BREAKs */
1747 sci_handle_breaks(port);
1748 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1749
1750 return IRQ_HANDLED;
1751}
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001752
David Howells7d12e782006-10-05 14:55:46 +01001753static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754{
1755 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001756 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Chris Brandt628c5342018-07-31 05:41:39 -05001758 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001759 /* Break and Error interrupts are muxed */
1760 unsigned short ssr_status = serial_port_in(port, SCxSR);
1761
1762 /* Break Interrupt */
1763 if (ssr_status & SCxSR_BRK(port))
1764 sci_br_interrupt(irq, ptr);
1765
1766 /* Break only? */
1767 if (!(ssr_status & SCxSR_ERRORS(port)))
1768 return IRQ_HANDLED;
1769 }
1770
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 /* Handle errors */
1772 if (port->type == PORT_SCI) {
1773 if (sci_handle_errors(port)) {
1774 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001775 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001776 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 }
1778 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001779 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001780 if (!s->chan_rx)
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001781 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 }
1783
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001784 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785
1786 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001787 if (!s->chan_tx)
1788 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
1790 return IRQ_HANDLED;
1791}
1792
David Howells7d12e782006-10-05 14:55:46 +01001793static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001795 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001796 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001797 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001798 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Paul Mundtb12bb292012-03-30 19:50:15 +09001800 ssr_status = serial_port_in(port, SCxSR);
1801 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001802 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001803 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001804 else if (sci_getreg(port, s->params->overrun_reg)->size)
1805 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001806
Paul Mundtf43dc232011-01-13 15:06:28 +09001807 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
1809 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001810 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001811 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001812 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001813
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001814 /*
1815 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1816 * DR flags
1817 */
1818 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001819 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001820 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001821
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001823 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001824 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001825
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001827 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001828 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001830 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001831 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001832 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001833 ret = IRQ_HANDLED;
1834 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001835
Michael Trimarchia8884e32008-10-31 16:10:23 +09001836 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001839static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001840 const char *desc;
1841 irq_handler_t handler;
1842} sci_irq_desc[] = {
1843 /*
1844 * Split out handlers, the default case.
1845 */
1846 [SCIx_ERI_IRQ] = {
1847 .desc = "rx err",
1848 .handler = sci_er_interrupt,
1849 },
1850
1851 [SCIx_RXI_IRQ] = {
1852 .desc = "rx full",
1853 .handler = sci_rx_interrupt,
1854 },
1855
1856 [SCIx_TXI_IRQ] = {
1857 .desc = "tx empty",
1858 .handler = sci_tx_interrupt,
1859 },
1860
1861 [SCIx_BRI_IRQ] = {
1862 .desc = "break",
1863 .handler = sci_br_interrupt,
1864 },
1865
Chris Brandt628c5342018-07-31 05:41:39 -05001866 [SCIx_DRI_IRQ] = {
1867 .desc = "rx ready",
1868 .handler = sci_rx_interrupt,
1869 },
1870
1871 [SCIx_TEI_IRQ] = {
1872 .desc = "tx end",
1873 .handler = sci_tx_interrupt,
1874 },
1875
Paul Mundt9174fc82011-06-28 15:25:36 +09001876 /*
1877 * Special muxed handler.
1878 */
1879 [SCIx_MUX_IRQ] = {
1880 .desc = "mux",
1881 .handler = sci_mpxed_interrupt,
1882 },
1883};
1884
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885static int sci_request_irq(struct sci_port *port)
1886{
Paul Mundt9174fc82011-06-28 15:25:36 +09001887 struct uart_port *up = &port->port;
Chris Brandt628c5342018-07-31 05:41:39 -05001888 int i, j, w, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889
Paul Mundt9174fc82011-06-28 15:25:36 +09001890 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001891 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001892 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001893
Chris Brandt628c5342018-07-31 05:41:39 -05001894 /* Check if already registered (muxed) */
1895 for (w = 0; w < i; w++)
1896 if (port->irqs[w] == port->irqs[i])
1897 w = i + 1;
1898 if (w > i)
1899 continue;
1900
Paul Mundt9174fc82011-06-28 15:25:36 +09001901 if (SCIx_IRQ_IS_MUXED(port)) {
1902 i = SCIx_MUX_IRQ;
1903 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001904 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001905 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001906
Paul Mundt0e8963d2012-05-18 18:21:06 +09001907 /*
1908 * Certain port types won't support all of the
1909 * available interrupt sources.
1910 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001911 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001912 continue;
1913 }
1914
Paul Mundt9174fc82011-06-28 15:25:36 +09001915 desc = sci_irq_desc + i;
Chris Brandt628c5342018-07-31 05:41:39 -05001916 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1917 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001918 if (!port->irqstr[j]) {
1919 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001920 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001921 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001922
Paul Mundt9174fc82011-06-28 15:25:36 +09001923 ret = request_irq(irq, desc->handler, up->irqflags,
1924 port->irqstr[j], port);
1925 if (unlikely(ret)) {
1926 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1927 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 }
1929 }
1930
1931 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001932
1933out_noirq:
1934 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001935 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001936
1937out_nomem:
1938 while (--j >= 0)
1939 kfree(port->irqstr[j]);
1940
1941 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942}
1943
1944static void sci_free_irq(struct sci_port *port)
1945{
Chris Brandt4d959872019-01-28 13:25:56 -05001946 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
Paul Mundt9174fc82011-06-28 15:25:36 +09001948 /*
1949 * Intentionally in reverse order so we iterate over the muxed
1950 * IRQ first.
1951 */
1952 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001953 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001954
1955 /*
1956 * Certain port types won't support all of the available
1957 * interrupt sources.
1958 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001959 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001960 continue;
1961
Chris Brandt4d959872019-01-28 13:25:56 -05001962 /* Check if already freed (irq was muxed) */
1963 for (j = 0; j < i; j++)
1964 if (port->irqs[j] == irq)
1965 j = i + 1;
1966 if (j > i)
1967 continue;
1968
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001969 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001970 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Paul Mundt9174fc82011-06-28 15:25:36 +09001972 if (SCIx_IRQ_IS_MUXED(port)) {
1973 /* If there's only one IRQ, we're done. */
1974 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 }
1976 }
1977}
1978
1979static unsigned int sci_tx_empty(struct uart_port *port)
1980{
Paul Mundtb12bb292012-03-30 19:50:15 +09001981 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001982 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001983
1984 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985}
1986
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001987static void sci_set_rts(struct uart_port *port, bool state)
1988{
1989 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1990 u16 data = serial_port_in(port, SCPDR);
1991
1992 /* Active low */
1993 if (state)
1994 data &= ~SCPDR_RTSD;
1995 else
1996 data |= SCPDR_RTSD;
1997 serial_port_out(port, SCPDR, data);
1998
1999 /* RTS# is output */
2000 serial_port_out(port, SCPCR,
2001 serial_port_in(port, SCPCR) | SCPCR_RTSC);
2002 } else if (sci_getreg(port, SCSPTR)->size) {
2003 u16 ctrl = serial_port_in(port, SCSPTR);
2004
2005 /* Active low */
2006 if (state)
2007 ctrl &= ~SCSPTR_RTSDT;
2008 else
2009 ctrl |= SCSPTR_RTSDT;
2010 serial_port_out(port, SCSPTR, ctrl);
2011 }
2012}
2013
2014static bool sci_get_cts(struct uart_port *port)
2015{
2016 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2017 /* Active low */
2018 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2019 } else if (sci_getreg(port, SCSPTR)->size) {
2020 /* Active low */
2021 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2022 }
2023
2024 return true;
2025}
2026
Paul Mundtcdf7c422011-11-24 20:18:32 +09002027/*
2028 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2029 * CTS/RTS is supported in hardware by at least one port and controlled
2030 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2031 * handled via the ->init_pins() op, which is a bit of a one-way street,
2032 * lacking any ability to defer pin control -- this will later be
2033 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002034 *
2035 * Other modes (such as loopback) are supported generically on certain
2036 * port types, but not others. For these it's sufficient to test for the
2037 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002038 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2040{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002041 struct sci_port *s = to_sci_port(port);
2042
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002043 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002044 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002045
2046 /*
2047 * Standard loopback mode for SCFCR ports.
2048 */
2049 reg = sci_getreg(port, SCFCR);
2050 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01002051 serial_port_out(port, SCFCR,
2052 serial_port_in(port, SCFCR) |
2053 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002054 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002055
2056 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002057
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002058 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002059 return;
2060
2061 if (!(mctrl & TIOCM_RTS)) {
2062 /* Disable Auto RTS */
2063 serial_port_out(port, SCFCR,
2064 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2065
2066 /* Clear RTS */
2067 sci_set_rts(port, 0);
2068 } else if (s->autorts) {
2069 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2070 /* Enable RTS# pin function */
2071 serial_port_out(port, SCPCR,
2072 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2073 }
2074
2075 /* Enable Auto RTS */
2076 serial_port_out(port, SCFCR,
2077 serial_port_in(port, SCFCR) | SCFCR_MCE);
2078 } else {
2079 /* Set RTS */
2080 sci_set_rts(port, 1);
2081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082}
2083
2084static unsigned int sci_get_mctrl(struct uart_port *port)
2085{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002086 struct sci_port *s = to_sci_port(port);
2087 struct mctrl_gpios *gpios = s->gpios;
2088 unsigned int mctrl = 0;
2089
2090 mctrl_gpio_get(gpios, &mctrl);
2091
Paul Mundtcdf7c422011-11-24 20:18:32 +09002092 /*
2093 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002094 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002095 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002096 if (s->autorts) {
2097 if (sci_get_cts(port))
2098 mctrl |= TIOCM_CTS;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002099 } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002100 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002101 }
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002102 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002103 mctrl |= TIOCM_DSR;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002104 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002105 mctrl |= TIOCM_CAR;
2106
2107 return mctrl;
2108}
2109
2110static void sci_enable_ms(struct uart_port *port)
2111{
2112 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113}
2114
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115static void sci_break_ctl(struct uart_port *port, int break_state)
2116{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002117 unsigned short scscr, scsptr;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002118 unsigned long flags;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002119
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002120 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02002121 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002122 /*
2123 * Not supported by hardware. Most parts couple break and rx
2124 * interrupts together, with break detection always enabled.
2125 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002126 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002127 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002128
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002129 spin_lock_irqsave(&port->lock, flags);
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002130 scsptr = serial_port_in(port, SCSPTR);
2131 scscr = serial_port_in(port, SCSCR);
2132
2133 if (break_state == -1) {
2134 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2135 scscr &= ~SCSCR_TE;
2136 } else {
2137 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2138 scscr |= SCSCR_TE;
2139 }
2140
2141 serial_port_out(port, SCSPTR, scsptr);
2142 serial_port_out(port, SCSCR, scscr);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002143 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144}
2145
2146static int sci_startup(struct uart_port *port)
2147{
Magnus Damma5660ad2009-01-21 15:14:38 +00002148 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002149 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002151 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2152
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002153 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002154
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002155 ret = sci_request_irq(s);
2156 if (unlikely(ret < 0)) {
2157 sci_free_dma(port);
2158 return ret;
2159 }
2160
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 return 0;
2162}
2163
2164static void sci_shutdown(struct uart_port *port)
2165{
Magnus Damma5660ad2009-01-21 15:14:38 +00002166 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002167 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002168 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002170 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2171
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002172 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002173 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2174
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002175 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002177 sci_stop_tx(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002178 /*
2179 * Stop RX and TX, disable related interrupts, keep clock source
2180 * and HSCIF TOT bits
2181 */
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002182 scr = serial_port_in(port, SCSCR);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002183 serial_port_out(port, SCSCR, scr &
2184 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002185 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002186
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002187#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02002188 if (s->chan_rx_saved) {
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002189 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2190 port->line);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002191 hrtimer_cancel(&s->rx_timer);
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002192 }
2193#endif
2194
Geert Uytterhoevenc5a92622018-07-06 11:08:36 +02002195 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2196 del_timer_sync(&s->rx_fifo_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002198 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199}
2200
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002201static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2202 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002203{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002204 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002205 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002206 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002207
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002208 if (s->port.type != PORT_HSCIF)
2209 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002210
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002211 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002212 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2213 if (abs(err) >= abs(min_err))
2214 continue;
2215
2216 min_err = err;
2217 *srr = sr - 1;
2218
2219 if (!err)
2220 break;
2221 }
2222
2223 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2224 *srr + 1);
2225 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002226}
2227
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002228static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2229 unsigned long freq, unsigned int *dlr,
2230 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002231{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002232 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002233 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002234
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002235 if (s->port.type != PORT_HSCIF)
2236 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002237
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002238 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002239 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2240 dl = clamp(dl, 1U, 65535U);
2241
2242 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2243 if (abs(err) >= abs(min_err))
2244 continue;
2245
2246 min_err = err;
2247 *dlr = dl;
2248 *srr = sr - 1;
2249
2250 if (!err)
2251 break;
2252 }
2253
2254 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2255 min_err, *dlr, *srr + 1);
2256 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002257}
2258
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002259/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002260static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2261 unsigned int *brr, unsigned int *srr,
2262 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002263{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002264 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002265 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002266 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002267
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002268 if (s->port.type != PORT_HSCIF)
2269 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002270
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002271 /*
2272 * Find the combination of sample rate and clock select with the
2273 * smallest deviation from the desired baud rate.
2274 * Prefer high sample rates to maximise the receive margin.
2275 *
2276 * M: Receive margin (%)
2277 * N: Ratio of bit rate to clock (N = sampling rate)
2278 * D: Clock duty (D = 0 to 1.0)
2279 * L: Frame length (L = 9 to 12)
2280 * F: Absolute value of clock frequency deviation
2281 *
2282 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2283 * (|D - 0.5| / N * (1 + F))|
2284 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2285 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002286 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002287 for (c = 0; c <= 3; c++) {
2288 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002289 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002290
2291 /*
2292 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002293 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002294 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002295 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002296 *
2297 * Watch out for overflow when calculating the desired
2298 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002299 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002300 if (bps > UINT_MAX / prediv)
2301 break;
2302
2303 scrate = prediv * bps;
2304 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002305 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002306
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002307 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002308 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002309 continue;
2310
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002311 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002312 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002313 *srr = sr - 1;
2314 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002315
2316 if (!err)
2317 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002318 }
2319 }
2320
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002321found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002322 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2323 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002324 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002325}
2326
Magnus Damm1ba76222011-08-03 03:47:36 +00002327static void sci_reset(struct uart_port *port)
2328{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002329 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002330 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002331 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002332
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002333 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002334
Paul Mundt0979e0e2011-11-24 18:35:49 +09002335 reg = sci_getreg(port, SCFCR);
2336 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002337 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002338
2339 sci_clear_SCxSR(port,
2340 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2341 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002342 if (sci_getreg(port, SCLSR)->size) {
2343 status = serial_port_in(port, SCLSR);
2344 status &= ~(SCLSR_TO | SCLSR_ORER);
2345 serial_port_out(port, SCLSR, status);
2346 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002347
Ulrich Hecht03940372017-02-03 11:38:18 +01002348 if (s->rx_trigger > 1) {
2349 if (s->rx_fifo_timeout) {
2350 scif_set_rtrg(port, 1);
Kees Cooke99e88a2017-10-16 14:43:17 -07002351 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hecht03940372017-02-03 11:38:18 +01002352 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002353 if (port->type == PORT_SCIFA ||
2354 port->type == PORT_SCIFB)
2355 scif_set_rtrg(port, 1);
2356 else
2357 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002358 }
2359 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002360}
2361
Alan Cox606d0992006-12-08 02:38:45 -08002362static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2363 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364{
Ulrich Hecht03940372017-02-03 11:38:18 +01002365 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002366 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2367 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002368 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002369 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002370 int min_err = INT_MAX, err;
2371 unsigned long max_freq = 0;
2372 int best_clk = -1;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002373 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002375 if ((termios->c_cflag & CSIZE) == CS7)
2376 smr_val |= SCSMR_CHR;
2377 if (termios->c_cflag & PARENB)
2378 smr_val |= SCSMR_PE;
2379 if (termios->c_cflag & PARODD)
2380 smr_val |= SCSMR_PE | SCSMR_ODD;
2381 if (termios->c_cflag & CSTOPB)
2382 smr_val |= SCSMR_STOP;
2383
Magnus Damm154280f2009-12-22 03:37:28 +00002384 /*
2385 * earlyprintk comes here early on with port->uartclk set to zero.
2386 * the clock framework is not up and running at this point so here
2387 * we assume that 115200 is the maximum baud rate. please note that
2388 * the baud rate is not programmed during earlyprintk - it is assumed
2389 * that the previous boot loader has enabled required clocks and
2390 * setup the baud rate generator hardware for us already.
2391 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002392 if (!port->uartclk) {
2393 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2394 goto done;
2395 }
Magnus Damm154280f2009-12-22 03:37:28 +00002396
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002397 for (i = 0; i < SCI_NUM_CLKS; i++)
2398 max_freq = max(max_freq, s->clk_rates[i]);
2399
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002400 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002401 if (!baud)
2402 goto done;
2403
2404 /*
2405 * There can be multiple sources for the sampling clock. Find the one
2406 * that gives us the smallest deviation from the desired baud rate.
2407 */
2408
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002409 /* Optional Undivided External Clock */
2410 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2411 port->type != PORT_SCIFB) {
2412 err = sci_sck_calc(s, baud, &srr1);
2413 if (abs(err) < abs(min_err)) {
2414 best_clk = SCI_SCK;
2415 scr_val = SCSCR_CKE1;
2416 sccks = SCCKS_CKS;
2417 min_err = err;
2418 srr = srr1;
2419 if (!err)
2420 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002421 }
2422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002424 /* Optional BRG Frequency Divided External Clock */
2425 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2426 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2427 &srr1);
2428 if (abs(err) < abs(min_err)) {
2429 best_clk = SCI_SCIF_CLK;
2430 scr_val = SCSCR_CKE1;
2431 sccks = 0;
2432 min_err = err;
2433 dl = dl1;
2434 srr = srr1;
2435 if (!err)
2436 goto done;
2437 }
2438 }
2439
2440 /* Optional BRG Frequency Divided Internal Clock */
2441 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2442 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2443 &srr1);
2444 if (abs(err) < abs(min_err)) {
2445 best_clk = SCI_BRG_INT;
2446 scr_val = SCSCR_CKE1;
2447 sccks = SCCKS_XIN;
2448 min_err = err;
2449 dl = dl1;
2450 srr = srr1;
2451 if (!min_err)
2452 goto done;
2453 }
2454 }
2455
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002456 /* Divided Functional Clock using standard Bit Rate Register */
2457 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2458 if (abs(err) < abs(min_err)) {
2459 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002460 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002461 min_err = err;
2462 brr = brr1;
2463 srr = srr1;
2464 cks = cks1;
2465 }
2466
2467done:
2468 if (best_clk >= 0)
2469 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2470 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471
Paul Mundt23241d42011-06-28 13:55:31 +09002472 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002473
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002474 /*
2475 * Program the optional External Baud Rate Generator (BRG) first.
2476 * It controls the mux to select (H)SCK or frequency divided clock.
2477 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002478 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2479 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002480 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002481 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002482
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002483 spin_lock_irqsave(&port->lock, flags);
2484
Magnus Damm1ba76222011-08-03 03:47:36 +00002485 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002486
Paul Mundte108b2c2006-09-27 16:32:13 +09002487 uart_update_timeout(port, termios->c_cflag, baud);
2488
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002489 /* byte size and parity */
2490 switch (termios->c_cflag & CSIZE) {
2491 case CS5:
2492 bits = 7;
2493 break;
2494 case CS6:
2495 bits = 8;
2496 break;
2497 case CS7:
2498 bits = 9;
2499 break;
2500 default:
2501 bits = 10;
2502 break;
2503 }
2504
2505 if (termios->c_cflag & CSTOPB)
2506 bits++;
2507 if (termios->c_cflag & PARENB)
2508 bits++;
2509
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002510 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002511 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2512 switch (srr + 1) {
2513 case 5: smr_val |= SCSMR_SRC_5; break;
2514 case 7: smr_val |= SCSMR_SRC_7; break;
2515 case 11: smr_val |= SCSMR_SRC_11; break;
2516 case 13: smr_val |= SCSMR_SRC_13; break;
2517 case 16: smr_val |= SCSMR_SRC_16; break;
2518 case 17: smr_val |= SCSMR_SRC_17; break;
2519 case 19: smr_val |= SCSMR_SRC_19; break;
2520 case 27: smr_val |= SCSMR_SRC_27; break;
2521 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002522 smr_val |= cks;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002523 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002524 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002525 serial_port_out(port, SCBRR, brr);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002526 if (sci_getreg(port, HSSRR)->size) {
2527 unsigned int hssrr = srr | HSCIF_SRE;
2528 /* Calculate deviation from intended rate at the
2529 * center of the last stop bit in sampling clocks.
2530 */
2531 int last_stop = bits * 2 - 1;
Geert Uytterhoevenace96562019-04-01 13:25:10 +02002532 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2533 (int)(srr + 1),
2534 2 * (int)baud);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002535
2536 if (abs(deviation) >= 2) {
2537 /* At least two sampling clocks off at the
2538 * last stop bit; we can increase the error
2539 * margin by shifting the sampling point.
2540 */
Geert Uytterhoeven6b877842019-03-29 10:10:26 +01002541 int shift = clamp(deviation / 2, -8, 7);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002542
2543 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2544 HSCIF_SRHP_MASK;
2545 hssrr |= HSCIF_SRDE;
2546 }
2547 serial_port_out(port, HSSRR, hssrr);
2548 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002549
2550 /* Wait one bit interval */
2551 udelay((1000000 + (baud - 1)) / baud);
2552 } else {
2553 /* Don't touch the bit rate configuration */
2554 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002555 smr_val |= serial_port_in(port, SCSMR) &
2556 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002557 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002558 serial_port_out(port, SCSMR, smr_val);
2559 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560
Paul Mundtd5701642008-12-16 20:07:27 +09002561 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002562
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002563 port->status &= ~UPSTAT_AUTOCTS;
2564 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002565 reg = sci_getreg(port, SCFCR);
2566 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002567 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002568
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002569 if ((port->flags & UPF_HARD_FLOW) &&
2570 (termios->c_cflag & CRTSCTS)) {
2571 /* There is no CTS interrupt to restart the hardware */
2572 port->status |= UPSTAT_AUTOCTS;
2573 /* MCE is enabled when RTS is raised */
2574 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002575 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002576
2577 /*
2578 * As we've done a sci_reset() above, ensure we don't
2579 * interfere with the FIFOs while toggling MCE. As the
2580 * reset values could still be set, simply mask them out.
2581 */
2582 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2583
Paul Mundtb12bb292012-03-30 19:50:15 +09002584 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002585 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002586 if (port->flags & UPF_HARD_FLOW) {
2587 /* Refresh (Auto) RTS */
2588 sci_set_mctrl(port, port->mctrl);
2589 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002590
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002591 scr_val |= SCSCR_RE | SCSCR_TE |
2592 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002593 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002594 if ((srr + 1 == 5) &&
2595 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2596 /*
2597 * In asynchronous mode, when the sampling rate is 1/5, first
2598 * received data may become invalid on some SCIFA and SCIFB.
2599 * To avoid this problem wait more than 1 serial data time (1
2600 * bit time x serial data number) after setting SCSCR.RE = 1.
2601 */
2602 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2603 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002605 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002606 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002607 * See serial_core.c::uart_update_timeout().
2608 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2609 * function calculates 1 jiffie for the data plus 5 jiffies for the
2610 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2611 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2612 * value obtained by this formula is too small. Therefore, if the value
2613 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002614 */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002615 s->rx_frame = (10000 * bits) / (baud / 100);
Ulrich Hecht03940372017-02-03 11:38:18 +01002616#ifdef CONFIG_SERIAL_SH_SCI_DMA
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002617 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2618 if (s->rx_timeout < 20)
2619 s->rx_timeout = 20;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002620#endif
2621
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002623 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002624
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002625 spin_unlock_irqrestore(&port->lock, flags);
2626
Paul Mundt23241d42011-06-28 13:55:31 +09002627 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002628
2629 if (UART_ENABLE_MS(port, termios->c_cflag))
2630 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631}
2632
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002633static void sci_pm(struct uart_port *port, unsigned int state,
2634 unsigned int oldstate)
2635{
2636 struct sci_port *sci_port = to_sci_port(port);
2637
2638 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002639 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002640 sci_port_disable(sci_port);
2641 break;
2642 default:
2643 sci_port_enable(sci_port);
2644 break;
2645 }
2646}
2647
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648static const char *sci_type(struct uart_port *port)
2649{
2650 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002651 case PORT_IRDA:
2652 return "irda";
2653 case PORT_SCI:
2654 return "sci";
2655 case PORT_SCIF:
2656 return "scif";
2657 case PORT_SCIFA:
2658 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002659 case PORT_SCIFB:
2660 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002661 case PORT_HSCIF:
2662 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663 }
2664
Paul Mundtfa439722008-09-04 18:53:58 +09002665 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666}
2667
Paul Mundtf6e94952011-01-21 15:25:36 +09002668static int sci_remap_port(struct uart_port *port)
2669{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002670 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002671
2672 /*
2673 * Nothing to do if there's already an established membase.
2674 */
2675 if (port->membase)
2676 return 0;
2677
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002678 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002679 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002680 if (unlikely(!port->membase)) {
2681 dev_err(port->dev, "can't remap port#%d\n", port->line);
2682 return -ENXIO;
2683 }
2684 } else {
2685 /*
2686 * For the simple (and majority of) cases where we don't
2687 * need to do any remapping, just cast the cookie
2688 * directly.
2689 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002690 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002691 }
2692
2693 return 0;
2694}
2695
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696static void sci_release_port(struct uart_port *port)
2697{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002698 struct sci_port *sport = to_sci_port(port);
2699
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002700 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002701 iounmap(port->membase);
2702 port->membase = NULL;
2703 }
2704
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002705 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706}
2707
2708static int sci_request_port(struct uart_port *port)
2709{
Paul Mundte2651642011-01-20 21:24:03 +09002710 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002711 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002712 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002714 res = request_mem_region(port->mapbase, sport->reg_size,
2715 dev_name(port->dev));
2716 if (unlikely(res == NULL)) {
2717 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002718 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002719 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720
Paul Mundtf6e94952011-01-21 15:25:36 +09002721 ret = sci_remap_port(port);
2722 if (unlikely(ret != 0)) {
2723 release_resource(res);
2724 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002725 }
Paul Mundte2651642011-01-20 21:24:03 +09002726
2727 return 0;
2728}
2729
2730static void sci_config_port(struct uart_port *port, int flags)
2731{
2732 if (flags & UART_CONFIG_TYPE) {
2733 struct sci_port *sport = to_sci_port(port);
2734
2735 port->type = sport->cfg->type;
2736 sci_request_port(port);
2737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738}
2739
2740static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2741{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742 if (ser->baud_base < 2400)
2743 /* No paper tape reader for Mitch.. */
2744 return -EINVAL;
2745
2746 return 0;
2747}
2748
Julia Lawall069a47e2016-09-01 19:51:35 +02002749static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750 .tx_empty = sci_tx_empty,
2751 .set_mctrl = sci_set_mctrl,
2752 .get_mctrl = sci_get_mctrl,
2753 .start_tx = sci_start_tx,
2754 .stop_tx = sci_stop_tx,
2755 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002756 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757 .break_ctl = sci_break_ctl,
2758 .startup = sci_startup,
2759 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002760 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002762 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 .type = sci_type,
2764 .release_port = sci_release_port,
2765 .request_port = sci_request_port,
2766 .config_port = sci_config_port,
2767 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002768#ifdef CONFIG_CONSOLE_POLL
2769 .poll_get_char = sci_poll_get_char,
2770 .poll_put_char = sci_poll_put_char,
2771#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772};
2773
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002774static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2775{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002776 const char *clk_names[] = {
2777 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002778 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002779 [SCI_BRG_INT] = "brg_int",
2780 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002781 };
2782 struct clk *clk;
2783 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002784
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002785 if (sci_port->cfg->type == PORT_HSCIF)
2786 clk_names[SCI_SCK] = "hsck";
2787
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002788 for (i = 0; i < SCI_NUM_CLKS; i++) {
2789 clk = devm_clk_get(dev, clk_names[i]);
2790 if (PTR_ERR(clk) == -EPROBE_DEFER)
2791 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002792
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002793 if (IS_ERR(clk) && i == SCI_FCK) {
2794 /*
2795 * "fck" used to be called "sci_ick", and we need to
2796 * maintain DT backward compatibility.
2797 */
2798 clk = devm_clk_get(dev, "sci_ick");
2799 if (PTR_ERR(clk) == -EPROBE_DEFER)
2800 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002801
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002802 if (!IS_ERR(clk))
2803 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002804
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002805 /*
2806 * Not all SH platforms declare a clock lookup entry
2807 * for SCI devices, in which case we need to get the
2808 * global "peripheral_clk" clock.
2809 */
2810 clk = devm_clk_get(dev, "peripheral_clk");
2811 if (!IS_ERR(clk))
2812 goto found;
2813
2814 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2815 PTR_ERR(clk));
2816 return PTR_ERR(clk);
2817 }
2818
2819found:
2820 if (IS_ERR(clk))
2821 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2822 PTR_ERR(clk));
2823 else
Geert Uytterhoevend63c16f2018-06-01 11:28:21 +02002824 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2825 clk, clk_get_rate(clk));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002826 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2827 }
2828 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002829}
2830
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002831static const struct sci_port_params *
2832sci_probe_regmap(const struct plat_sci_port *cfg)
2833{
2834 unsigned int regtype;
2835
2836 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2837 return &sci_port_params[cfg->regtype];
2838
2839 switch (cfg->type) {
2840 case PORT_SCI:
2841 regtype = SCIx_SCI_REGTYPE;
2842 break;
2843 case PORT_IRDA:
2844 regtype = SCIx_IRDA_REGTYPE;
2845 break;
2846 case PORT_SCIFA:
2847 regtype = SCIx_SCIFA_REGTYPE;
2848 break;
2849 case PORT_SCIFB:
2850 regtype = SCIx_SCIFB_REGTYPE;
2851 break;
2852 case PORT_SCIF:
2853 /*
2854 * The SH-4 is a bit of a misnomer here, although that's
2855 * where this particular port layout originated. This
2856 * configuration (or some slight variation thereof)
2857 * remains the dominant model for all SCIFs.
2858 */
2859 regtype = SCIx_SH4_SCIF_REGTYPE;
2860 break;
2861 case PORT_HSCIF:
2862 regtype = SCIx_HSCIF_REGTYPE;
2863 break;
2864 default:
2865 pr_err("Can't probe register map for given port\n");
2866 return NULL;
2867 }
2868
2869 return &sci_port_params[regtype];
2870}
2871
Bill Pemberton9671f092012-11-19 13:21:50 -05002872static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002873 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002874 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002875{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002876 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002877 const struct resource *res;
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +02002878 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002879 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002880
Paul Mundt50f09592011-12-02 20:09:48 +09002881 sci_port->cfg = p;
2882
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002883 port->ops = &sci_uart_ops;
2884 port->iotype = UPIO_MEM;
2885 port->line = index;
Dmitry Safonovdc9a3252019-12-13 00:06:40 +00002886 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_SH_SCI_CONSOLE);
Markus Pietrek75136d42010-01-15 08:33:20 +09002887
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002888 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2889 if (res == NULL)
2890 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002891
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002892 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002893 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002894
Geert Uytterhoeven392fb8d2019-10-01 20:07:43 +02002895 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) {
2896 if (i)
2897 sci_port->irqs[i] = platform_get_irq_optional(dev, i);
2898 else
2899 sci_port->irqs[i] = platform_get_irq(dev, i);
2900 }
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002901
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002902 /* The SCI generates several interrupts. They can be muxed together or
2903 * connected to different interrupt lines. In the muxed case only one
Chris Brandt628c5342018-07-31 05:41:39 -05002904 * interrupt resource is specified as there is only one interrupt ID.
2905 * In the non-muxed case, up to 6 interrupt signals might be generated
2906 * from the SCI, however those signals might have their own individual
2907 * interrupt ID numbers, or muxed together with another interrupt.
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002908 */
2909 if (sci_port->irqs[0] < 0)
2910 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002911
Chris Brandt628c5342018-07-31 05:41:39 -05002912 if (sci_port->irqs[1] < 0)
2913 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2914 sci_port->irqs[i] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002915
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002916 sci_port->params = sci_probe_regmap(p);
2917 if (unlikely(sci_port->params == NULL))
2918 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002919
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002920 switch (p->type) {
2921 case PORT_SCIFB:
2922 sci_port->rx_trigger = 48;
2923 break;
2924 case PORT_HSCIF:
2925 sci_port->rx_trigger = 64;
2926 break;
2927 case PORT_SCIFA:
2928 sci_port->rx_trigger = 32;
2929 break;
2930 case PORT_SCIF:
2931 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2932 /* RX triggering not implemented for this IP */
2933 sci_port->rx_trigger = 1;
2934 else
2935 sci_port->rx_trigger = 8;
2936 break;
2937 default:
2938 sci_port->rx_trigger = 1;
2939 break;
2940 }
2941
Ulrich Hecht03940372017-02-03 11:38:18 +01002942 sci_port->rx_fifo_timeout = 0;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002943 sci_port->hscif_tot = 0;
Ulrich Hecht03940372017-02-03 11:38:18 +01002944
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002945 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2946 * match the SoC datasheet, this should be investigated. Let platform
2947 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002948 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002949 sci_port->sampling_rate_mask = p->sampling_rate
2950 ? SCI_SR(p->sampling_rate)
2951 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002952
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002953 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002954 ret = sci_init_clocks(sci_port, &dev->dev);
2955 if (ret < 0)
2956 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002957
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002958 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002959
2960 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002961 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002962
Paul Mundtce6738b2011-01-19 15:24:40 +09002963 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002964 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002965 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002966
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002967 if (port->type == PORT_SCI) {
2968 if (sci_port->reg_size >= 0x20)
2969 port->regshift = 2;
2970 else
2971 port->regshift = 1;
2972 }
2973
Paul Mundtce6738b2011-01-19 15:24:40 +09002974 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002975 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002976 * for the multi-IRQ ports, which is where we are primarily
2977 * concerned with the shutdown path synchronization.
2978 *
2979 * For the muxed case there's nothing more to do.
2980 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002981 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002982 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002983
Paul Mundt61a69762011-06-14 12:40:19 +09002984 port->serial_in = sci_serial_in;
2985 port->serial_out = sci_serial_out;
2986
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002987 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002988}
2989
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002990static void sci_cleanup_single(struct sci_port *port)
2991{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002992 pm_runtime_disable(port->port.dev);
2993}
2994
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002995#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2996 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002997static void serial_console_putchar(struct uart_port *port, int ch)
2998{
2999 sci_poll_put_char(port, ch);
3000}
3001
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002/*
3003 * Print a string to the serial port trying not to disturb
3004 * any possible real use of the port...
3005 */
3006static void serial_console_write(struct console *co, const char *s,
3007 unsigned count)
3008{
Paul Mundt906b17d2011-01-21 16:19:53 +09003009 struct sci_port *sci_port = &sci_ports[co->index];
3010 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003011 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003012 unsigned long flags;
3013 int locked = 1;
3014
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003015 if (port->sysrq)
3016 locked = 0;
Dmitry Safonovdc9a3252019-12-13 00:06:40 +00003017 else if (oops_in_progress)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003018 locked = spin_trylock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003019 else
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003020 spin_lock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003021
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003022 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003023 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003024 ctrl_temp = SCSCR_RE | SCSCR_TE |
3025 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003026 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003027 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09003028
Magnus Damm501b8252009-01-21 15:14:30 +00003029 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09003030
3031 /* wait until fifo is empty and last bit has been transmitted */
3032 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09003033 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09003034 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003035
3036 /* restore the SCSCR */
3037 serial_port_out(port, SCSCR, ctrl);
3038
3039 if (locked)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003040 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041}
3042
Bill Pemberton9671f092012-11-19 13:21:50 -05003043static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00003045 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046 struct uart_port *port;
3047 int baud = 115200;
3048 int bits = 8;
3049 int parity = 'n';
3050 int flow = 'n';
3051 int ret;
3052
Paul Mundte108b2c2006-09-27 16:32:13 +09003053 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09003054 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09003055 */
Paul Mundt906b17d2011-01-21 16:19:53 +09003056 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09003057 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09003058
Paul Mundt906b17d2011-01-21 16:19:53 +09003059 sci_port = &sci_ports[co->index];
3060 port = &sci_port->port;
3061
Alexandre Courbotb2267a62011-02-09 03:18:46 +00003062 /*
3063 * Refuse to handle uninitialized ports.
3064 */
3065 if (!port->ops)
3066 return -ENODEV;
3067
Paul Mundtf6e94952011-01-21 15:25:36 +09003068 ret = sci_remap_port(port);
3069 if (unlikely(ret != 0))
3070 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09003071
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072 if (options)
3073 uart_parse_options(options, &baud, &parity, &bits, &flow);
3074
Paul Mundtab7cfb52011-06-01 14:47:42 +09003075 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076}
3077
3078static struct console serial_console = {
3079 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09003080 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081 .write = serial_console_write,
3082 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09003083 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09003085 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086};
3087
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003088#ifdef CONFIG_SUPERH
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003089static struct console early_serial_console = {
3090 .name = "early_ttySC",
3091 .write = serial_console_write,
3092 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09003093 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003094};
Paul Mundtecdf8a42011-01-21 00:05:48 +09003095
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003096static char early_serial_buf[32];
3097
Bill Pemberton9671f092012-11-19 13:21:50 -05003098static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003099{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003100 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003101
3102 if (early_serial_console.data)
3103 return -EEXIST;
3104
3105 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003106
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003107 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003108
3109 serial_console_setup(&early_serial_console, early_serial_buf);
3110
3111 if (!strstr(early_serial_buf, "keep"))
3112 early_serial_console.flags |= CON_BOOT;
3113
3114 register_console(&early_serial_console);
3115 return 0;
3116}
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003117#endif
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003118
3119#define SCI_CONSOLE (&serial_console)
3120
Paul Mundtecdf8a42011-01-21 00:05:48 +09003121#else
Bill Pemberton9671f092012-11-19 13:21:50 -05003122static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003123{
3124 return -EINVAL;
3125}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003127#define SCI_CONSOLE NULL
3128
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003129#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003131static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132
Sjoerd Simons352b9262017-04-20 14:13:01 +02003133static DEFINE_MUTEX(sci_uart_registration_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134static struct uart_driver sci_uart_driver = {
3135 .owner = THIS_MODULE,
3136 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 .dev_name = "ttySC",
3138 .major = SCI_MAJOR,
3139 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09003140 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141 .cons = SCI_CONSOLE,
3142};
3143
Paul Mundt54507f62009-05-08 23:48:33 +09003144static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00003145{
Paul Mundtd535a232011-01-19 17:19:35 +09003146 struct sci_port *port = platform_get_drvdata(dev);
Yoshihiro Shimoda641a41d2018-10-30 15:13:35 +09003147 unsigned int type = port->port.type; /* uart_remove_... clears it */
Magnus Damme552de22009-01-21 15:13:42 +00003148
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003149 sci_ports_in_use &= ~BIT(port->port.line);
Paul Mundtd535a232011-01-19 17:19:35 +09003150 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00003151
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003152 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09003153
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003154 if (port->port.fifosize > 1)
3155 device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3156 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
3157 device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003158
Magnus Damme552de22009-01-21 15:13:42 +00003159 return 0;
3160}
3161
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003162
3163#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3164#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3165#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003166
3167static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003168 /* SoC-specific types */
3169 {
3170 .compatible = "renesas,scif-r7s72100",
3171 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3172 },
Geert Uytterhoeven10c63442018-08-30 14:54:03 +02003173 {
3174 .compatible = "renesas,scif-r7s9210",
3175 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3176 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003177 /* Family-specific types */
3178 {
3179 .compatible = "renesas,rcar-gen1-scif",
3180 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3181 }, {
3182 .compatible = "renesas,rcar-gen2-scif",
3183 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3184 }, {
3185 .compatible = "renesas,rcar-gen3-scif",
3186 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3187 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003188 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003189 {
3190 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003191 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003192 }, {
3193 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003194 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003195 }, {
3196 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003197 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003198 }, {
3199 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003200 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003201 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003202 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003203 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003204 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003205 /* Terminator */
3206 },
3207};
3208MODULE_DEVICE_TABLE(of, of_sci_match);
3209
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003210static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3211 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003212{
3213 struct device_node *np = pdev->dev.of_node;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003214 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003215 struct sci_port *sp;
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003216 const void *data;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003217 int id;
3218
3219 if (!IS_ENABLED(CONFIG_OF) || !np)
3220 return NULL;
3221
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003222 data = of_device_get_match_data(&pdev->dev);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003223
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003224 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003225 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003226 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003227
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003228 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003229 id = of_alias_get_id(np, "serial");
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003230 if (id < 0 && ~sci_ports_in_use)
3231 id = ffz(sci_ports_in_use);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003232 if (id < 0) {
3233 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3234 return NULL;
3235 }
Geert Uytterhoeven090fa4b2018-02-23 14:38:35 +01003236 if (id >= ARRAY_SIZE(sci_ports)) {
3237 dev_err(&pdev->dev, "serial%d out of range\n", id);
3238 return NULL;
3239 }
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003240
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003241 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003242 *dev_id = id;
3243
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003244 p->type = SCI_OF_TYPE(data);
3245 p->regtype = SCI_OF_REGTYPE(data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003246
Sergei Shtylyov43c61282017-08-13 22:11:24 +03003247 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003248
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003249 return p;
3250}
3251
Bill Pemberton9671f092012-11-19 13:21:50 -05003252static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003253 unsigned int index,
3254 struct plat_sci_port *p,
3255 struct sci_port *sciport)
3256{
Magnus Damm0ee70712009-01-21 15:13:50 +00003257 int ret;
3258
3259 /* Sanity check */
3260 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003261 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003262 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003263 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003264 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003265 }
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003266 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3267 if (sci_ports_in_use & BIT(index))
3268 return -EBUSY;
Magnus Damm0ee70712009-01-21 15:13:50 +00003269
Sjoerd Simons352b9262017-04-20 14:13:01 +02003270 mutex_lock(&sci_uart_registration_lock);
3271 if (!sci_uart_driver.state) {
3272 ret = uart_register_driver(&sci_uart_driver);
3273 if (ret) {
3274 mutex_unlock(&sci_uart_registration_lock);
3275 return ret;
3276 }
3277 }
3278 mutex_unlock(&sci_uart_registration_lock);
3279
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003280 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003281 if (ret)
3282 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003283
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003284 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
Frieder Schrempfe55a0972019-08-02 10:04:10 +00003285 if (IS_ERR(sciport->gpios))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003286 return PTR_ERR(sciport->gpios);
3287
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003288 if (sciport->has_rtscts) {
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02003289 if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
3290 mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003291 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3292 return -EINVAL;
3293 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003294 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003295 }
3296
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003297 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3298 if (ret) {
3299 sci_cleanup_single(sciport);
3300 return ret;
3301 }
3302
3303 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003304}
3305
Bill Pemberton9671f092012-11-19 13:21:50 -05003306static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003307{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003308 struct plat_sci_port *p;
3309 struct sci_port *sp;
3310 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003311 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003312
Paul Mundtecdf8a42011-01-21 00:05:48 +09003313 /*
3314 * If we've come here via earlyprintk initialization, head off to
3315 * the special early probe. We don't have sufficient device state
3316 * to make it beyond this yet.
3317 */
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003318#ifdef CONFIG_SUPERH
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003319 if (is_sh_early_platform_device(dev))
Paul Mundtecdf8a42011-01-21 00:05:48 +09003320 return sci_probe_earlyprintk(dev);
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003321#endif
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003322
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003323 if (dev->dev.of_node) {
3324 p = sci_parse_dt(dev, &dev_id);
3325 if (p == NULL)
3326 return -EINVAL;
3327 } else {
3328 p = dev->dev.platform_data;
3329 if (p == NULL) {
3330 dev_err(&dev->dev, "no platform data supplied\n");
3331 return -EINVAL;
3332 }
3333
3334 dev_id = dev->id;
3335 }
3336
3337 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003338 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003339
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003340 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003341 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003342 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003343
Ulrich Hecht5d231882017-02-03 11:38:19 +01003344 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003345 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003346 if (ret)
3347 return ret;
3348 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003349 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3350 sp->port.type == PORT_HSCIF) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003351 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003352 if (ret) {
3353 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003354 device_remove_file(&dev->dev,
3355 &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003356 }
3357 return ret;
3358 }
3359 }
3360
Linus Torvalds1da177e2005-04-16 15:20:36 -07003361#ifdef CONFIG_SH_STANDARD_BIOS
3362 sh_bios_gdb_detach();
3363#endif
3364
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003365 sci_ports_in_use |= BIT(dev_id);
Paul Mundte108b2c2006-09-27 16:32:13 +09003366 return 0;
3367}
3368
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003369static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003370{
Paul Mundtd535a232011-01-19 17:19:35 +09003371 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003372
Paul Mundtd535a232011-01-19 17:19:35 +09003373 if (sport)
3374 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003375
3376 return 0;
3377}
3378
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003379static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003380{
Paul Mundtd535a232011-01-19 17:19:35 +09003381 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003382
Paul Mundtd535a232011-01-19 17:19:35 +09003383 if (sport)
3384 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003385
3386 return 0;
3387}
3388
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003389static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003390
Paul Mundte108b2c2006-09-27 16:32:13 +09003391static struct platform_driver sci_driver = {
3392 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003393 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003394 .driver = {
3395 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003396 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003397 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003398 },
3399};
3400
3401static int __init sci_init(void)
3402{
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003403 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003404
Sjoerd Simons352b9262017-04-20 14:13:01 +02003405 return platform_driver_register(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406}
3407
3408static void __exit sci_exit(void)
3409{
Paul Mundte108b2c2006-09-27 16:32:13 +09003410 platform_driver_unregister(&sci_driver);
Sjoerd Simons352b9262017-04-20 14:13:01 +02003411
3412 if (sci_uart_driver.state)
3413 uart_unregister_driver(&sci_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003414}
3415
Bartosz Golaszewski507fd012019-10-03 11:29:12 +02003416#if defined(CONFIG_SUPERH) && defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
Bartosz Golaszewski201e9102019-10-03 11:29:13 +02003417sh_early_platform_init_buffer("earlyprintk", &sci_driver,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003418 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3419#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003420#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
Matthias Kaehlckedd076cf2017-10-09 18:26:22 -07003421static struct plat_sci_port port_cfg __initdata;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003422
3423static int __init early_console_setup(struct earlycon_device *device,
3424 int type)
3425{
3426 if (!device->port.membase)
3427 return -ENODEV;
3428
3429 device->port.serial_in = sci_serial_in;
3430 device->port.serial_out = sci_serial_out;
3431 device->port.type = type;
3432 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003433 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003434 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003435 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003436 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3437 sci_serial_out(&sci_ports[0].port, SCSCR,
3438 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003439
3440 device->con->write = serial_console_write;
3441 return 0;
3442}
3443static int __init sci_early_console_setup(struct earlycon_device *device,
3444 const char *opt)
3445{
3446 return early_console_setup(device, PORT_SCI);
3447}
3448static int __init scif_early_console_setup(struct earlycon_device *device,
3449 const char *opt)
3450{
3451 return early_console_setup(device, PORT_SCIF);
3452}
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003453static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3454 const char *opt)
3455{
3456 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3457 return early_console_setup(device, PORT_SCIF);
3458}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003459static int __init scifa_early_console_setup(struct earlycon_device *device,
3460 const char *opt)
3461{
3462 return early_console_setup(device, PORT_SCIFA);
3463}
3464static int __init scifb_early_console_setup(struct earlycon_device *device,
3465 const char *opt)
3466{
3467 return early_console_setup(device, PORT_SCIFB);
3468}
3469static int __init hscif_early_console_setup(struct earlycon_device *device,
3470 const char *opt)
3471{
3472 return early_console_setup(device, PORT_HSCIF);
3473}
3474
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003475OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003476OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003477OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003478OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003479OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003480OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3481#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3482
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483module_init(sci_init);
3484module_exit(sci_exit);
3485
Paul Mundte108b2c2006-09-27 16:32:13 +09003486MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003487MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003488MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003489MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");