blob: 7e72823f6388c157ca2275896a66b4238abe9103 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
110};
111
Paul Mundte108b2c2006-09-27 16:32:13 +0900112struct sci_port {
113 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Paul Mundtce6738b2011-01-19 15:24:40 +0900115 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116 const struct sci_port_params *params;
Paul Mundtce6738b2011-01-19 15:24:40 +0900117 struct plat_sci_port *cfg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200118 unsigned int overrun_reg;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200119 unsigned int overrun_mask;
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100120 unsigned int error_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +0200121 unsigned int error_clear;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100122 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900123 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200124 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900125
Paul Mundte108b2c2006-09-27 16:32:13 +0900126 /* Break timer */
127 struct timer_list break_timer;
128 int break_flag;
dmitry pervushin1534a3b2007-04-24 13:41:12 +0900129
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100130 /* Clocks */
131 struct clk *clks[SCI_NUM_CLKS];
132 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900133
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100134 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900135 char *irqstr[SCIx_NR_IRQS];
136
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900137 struct dma_chan *chan_tx;
138 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900139
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900140#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900141 dma_cookie_t cookie_tx;
142 dma_cookie_t cookie_rx[2];
143 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200144 dma_addr_t tx_dma_addr;
145 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200147 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900149 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000151 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900152#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200153
154 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900155};
156
Paul Mundte108b2c2006-09-27 16:32:13 +0900157#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
158
159static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160static struct uart_driver sci_uart_driver;
161
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900162static inline struct sci_port *
163to_sci_port(struct uart_port *uart)
164{
165 return container_of(uart, struct sci_port, port);
166}
167
Laurent Pincharte095ee62017-01-11 16:43:34 +0200168static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900169 /*
170 * Common SCI definitions, dependent on the port's regshift
171 * value.
172 */
173 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200174 .regs = {
175 [SCSMR] = { 0x00, 8 },
176 [SCBRR] = { 0x01, 8 },
177 [SCSCR] = { 0x02, 8 },
178 [SCxTDR] = { 0x03, 8 },
179 [SCxSR] = { 0x04, 8 },
180 [SCxRDR] = { 0x05, 8 },
181 },
Paul Mundt61a69762011-06-14 12:40:19 +0900182 },
183
184 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200185 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900186 */
187 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200188 .regs = {
189 [SCSMR] = { 0x00, 8 },
190 [SCBRR] = { 0x02, 8 },
191 [SCSCR] = { 0x04, 8 },
192 [SCxTDR] = { 0x06, 8 },
193 [SCxSR] = { 0x08, 16 },
194 [SCxRDR] = { 0x0a, 8 },
195 [SCFCR] = { 0x0c, 8 },
196 [SCFDR] = { 0x0e, 16 },
197 },
Paul Mundt61a69762011-06-14 12:40:19 +0900198 },
199
200 /*
201 * Common SCIFA definitions.
202 */
203 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200204 .regs = {
205 [SCSMR] = { 0x00, 16 },
206 [SCBRR] = { 0x04, 8 },
207 [SCSCR] = { 0x08, 16 },
208 [SCxTDR] = { 0x20, 8 },
209 [SCxSR] = { 0x14, 16 },
210 [SCxRDR] = { 0x24, 8 },
211 [SCFCR] = { 0x18, 16 },
212 [SCFDR] = { 0x1c, 16 },
213 [SCPCR] = { 0x30, 16 },
214 [SCPDR] = { 0x34, 16 },
215 },
Paul Mundt61a69762011-06-14 12:40:19 +0900216 },
217
218 /*
219 * Common SCIFB definitions.
220 */
221 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200222 .regs = {
223 [SCSMR] = { 0x00, 16 },
224 [SCBRR] = { 0x04, 8 },
225 [SCSCR] = { 0x08, 16 },
226 [SCxTDR] = { 0x40, 8 },
227 [SCxSR] = { 0x14, 16 },
228 [SCxRDR] = { 0x60, 8 },
229 [SCFCR] = { 0x18, 16 },
230 [SCTFDR] = { 0x38, 16 },
231 [SCRFDR] = { 0x3c, 16 },
232 [SCPCR] = { 0x30, 16 },
233 [SCPDR] = { 0x34, 16 },
234 },
Paul Mundt61a69762011-06-14 12:40:19 +0900235 },
236
237 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100238 * Common SH-2(A) SCIF definitions for ports with FIFO data
239 * count registers.
240 */
241 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200242 .regs = {
243 [SCSMR] = { 0x00, 16 },
244 [SCBRR] = { 0x04, 8 },
245 [SCSCR] = { 0x08, 16 },
246 [SCxTDR] = { 0x0c, 8 },
247 [SCxSR] = { 0x10, 16 },
248 [SCxRDR] = { 0x14, 8 },
249 [SCFCR] = { 0x18, 16 },
250 [SCFDR] = { 0x1c, 16 },
251 [SCSPTR] = { 0x20, 16 },
252 [SCLSR] = { 0x24, 16 },
253 },
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100254 },
255
256 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900257 * Common SH-3 SCIF definitions.
258 */
259 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200260 .regs = {
261 [SCSMR] = { 0x00, 8 },
262 [SCBRR] = { 0x02, 8 },
263 [SCSCR] = { 0x04, 8 },
264 [SCxTDR] = { 0x06, 8 },
265 [SCxSR] = { 0x08, 16 },
266 [SCxRDR] = { 0x0a, 8 },
267 [SCFCR] = { 0x0c, 8 },
268 [SCFDR] = { 0x0e, 16 },
269 },
Paul Mundt61a69762011-06-14 12:40:19 +0900270 },
271
272 /*
273 * Common SH-4(A) SCIF(B) definitions.
274 */
275 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200276 .regs = {
277 [SCSMR] = { 0x00, 16 },
278 [SCBRR] = { 0x04, 8 },
279 [SCSCR] = { 0x08, 16 },
280 [SCxTDR] = { 0x0c, 8 },
281 [SCxSR] = { 0x10, 16 },
282 [SCxRDR] = { 0x14, 8 },
283 [SCFCR] = { 0x18, 16 },
284 [SCFDR] = { 0x1c, 16 },
285 [SCSPTR] = { 0x20, 16 },
286 [SCLSR] = { 0x24, 16 },
287 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100288 },
289
290 /*
291 * Common SCIF definitions for ports with a Baud Rate Generator for
292 * External Clock (BRG).
293 */
294 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200295 .regs = {
296 [SCSMR] = { 0x00, 16 },
297 [SCBRR] = { 0x04, 8 },
298 [SCSCR] = { 0x08, 16 },
299 [SCxTDR] = { 0x0c, 8 },
300 [SCxSR] = { 0x10, 16 },
301 [SCxRDR] = { 0x14, 8 },
302 [SCFCR] = { 0x18, 16 },
303 [SCFDR] = { 0x1c, 16 },
304 [SCSPTR] = { 0x20, 16 },
305 [SCLSR] = { 0x24, 16 },
306 [SCDL] = { 0x30, 16 },
307 [SCCKS] = { 0x34, 16 },
308 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200309 },
310
311 /*
312 * Common HSCIF definitions.
313 */
314 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200315 .regs = {
316 [SCSMR] = { 0x00, 16 },
317 [SCBRR] = { 0x04, 8 },
318 [SCSCR] = { 0x08, 16 },
319 [SCxTDR] = { 0x0c, 8 },
320 [SCxSR] = { 0x10, 16 },
321 [SCxRDR] = { 0x14, 8 },
322 [SCFCR] = { 0x18, 16 },
323 [SCFDR] = { 0x1c, 16 },
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
326 [HSSRR] = { 0x40, 16 },
327 [SCDL] = { 0x30, 16 },
328 [SCCKS] = { 0x34, 16 },
329 },
Paul Mundt61a69762011-06-14 12:40:19 +0900330 },
331
332 /*
333 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
334 * register.
335 */
336 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200337 .regs = {
338 [SCSMR] = { 0x00, 16 },
339 [SCBRR] = { 0x04, 8 },
340 [SCSCR] = { 0x08, 16 },
341 [SCxTDR] = { 0x0c, 8 },
342 [SCxSR] = { 0x10, 16 },
343 [SCxRDR] = { 0x14, 8 },
344 [SCFCR] = { 0x18, 16 },
345 [SCFDR] = { 0x1c, 16 },
346 [SCLSR] = { 0x24, 16 },
347 },
Paul Mundt61a69762011-06-14 12:40:19 +0900348 },
349
350 /*
351 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
352 * count registers.
353 */
354 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200355 .regs = {
356 [SCSMR] = { 0x00, 16 },
357 [SCBRR] = { 0x04, 8 },
358 [SCSCR] = { 0x08, 16 },
359 [SCxTDR] = { 0x0c, 8 },
360 [SCxSR] = { 0x10, 16 },
361 [SCxRDR] = { 0x14, 8 },
362 [SCFCR] = { 0x18, 16 },
363 [SCFDR] = { 0x1c, 16 },
364 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
365 [SCRFDR] = { 0x20, 16 },
366 [SCSPTR] = { 0x24, 16 },
367 [SCLSR] = { 0x28, 16 },
368 },
Paul Mundt61a69762011-06-14 12:40:19 +0900369 },
370
371 /*
372 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
373 * registers.
374 */
375 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200376 .regs = {
377 [SCSMR] = { 0x00, 16 },
378 [SCBRR] = { 0x04, 8 },
379 [SCSCR] = { 0x08, 16 },
380 [SCxTDR] = { 0x20, 8 },
381 [SCxSR] = { 0x14, 16 },
382 [SCxRDR] = { 0x24, 8 },
383 [SCFCR] = { 0x18, 16 },
384 [SCFDR] = { 0x1c, 16 },
385 },
Paul Mundt61a69762011-06-14 12:40:19 +0900386 },
387};
388
Laurent Pincharte095ee62017-01-11 16:43:34 +0200389#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900390
Paul Mundt61a69762011-06-14 12:40:19 +0900391/*
392 * The "offset" here is rather misleading, in that it refers to an enum
393 * value relative to the port mapping rather than the fixed offset
394 * itself, which needs to be manually retrieved from the platform's
395 * register map for the given port.
396 */
397static unsigned int sci_serial_in(struct uart_port *p, int offset)
398{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200399 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900400
401 if (reg->size == 8)
402 return ioread8(p->membase + (reg->offset << p->regshift));
403 else if (reg->size == 16)
404 return ioread16(p->membase + (reg->offset << p->regshift));
405 else
406 WARN(1, "Invalid register access\n");
407
408 return 0;
409}
410
411static void sci_serial_out(struct uart_port *p, int offset, int value)
412{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200413 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900414
415 if (reg->size == 8)
416 iowrite8(value, p->membase + (reg->offset << p->regshift));
417 else if (reg->size == 16)
418 iowrite16(value, p->membase + (reg->offset << p->regshift));
419 else
420 WARN(1, "Invalid register access\n");
421}
422
Paul Mundt61a69762011-06-14 12:40:19 +0900423static int sci_probe_regmap(struct plat_sci_port *cfg)
424{
425 switch (cfg->type) {
426 case PORT_SCI:
427 cfg->regtype = SCIx_SCI_REGTYPE;
428 break;
429 case PORT_IRDA:
430 cfg->regtype = SCIx_IRDA_REGTYPE;
431 break;
432 case PORT_SCIFA:
433 cfg->regtype = SCIx_SCIFA_REGTYPE;
434 break;
435 case PORT_SCIFB:
436 cfg->regtype = SCIx_SCIFB_REGTYPE;
437 break;
438 case PORT_SCIF:
439 /*
440 * The SH-4 is a bit of a misnomer here, although that's
441 * where this particular port layout originated. This
442 * configuration (or some slight variation thereof)
443 * remains the dominant model for all SCIFs.
444 */
445 cfg->regtype = SCIx_SH4_SCIF_REGTYPE;
446 break;
Ulrich Hechtf303b362013-05-31 17:57:01 +0200447 case PORT_HSCIF:
448 cfg->regtype = SCIx_HSCIF_REGTYPE;
449 break;
Paul Mundt61a69762011-06-14 12:40:19 +0900450 default:
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +0100451 pr_err("Can't probe register map for given port\n");
Paul Mundt61a69762011-06-14 12:40:19 +0900452 return -EINVAL;
453 }
454
455 return 0;
456}
457
Paul Mundt23241d42011-06-28 13:55:31 +0900458static void sci_port_enable(struct sci_port *sci_port)
459{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100460 unsigned int i;
461
Paul Mundt23241d42011-06-28 13:55:31 +0900462 if (!sci_port->port.dev)
463 return;
464
465 pm_runtime_get_sync(sci_port->port.dev);
466
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100467 for (i = 0; i < SCI_NUM_CLKS; i++) {
468 clk_prepare_enable(sci_port->clks[i]);
469 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
470 }
471 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900472}
473
474static void sci_port_disable(struct sci_port *sci_port)
475{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100476 unsigned int i;
477
Paul Mundt23241d42011-06-28 13:55:31 +0900478 if (!sci_port->port.dev)
479 return;
480
Laurent Pinchartcaec7032013-11-28 18:11:45 +0100481 /* Cancel the break timer to ensure that the timer handler will not try
482 * to access the hardware with clocks and power disabled. Reset the
483 * break flag to make the break debouncing state machine ready for the
484 * next break.
485 */
486 del_timer_sync(&sci_port->break_timer);
487 sci_port->break_flag = 0;
488
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100489 for (i = SCI_NUM_CLKS; i-- > 0; )
490 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900491
492 pm_runtime_put_sync(sci_port->port.dev);
493}
494
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200495static inline unsigned long port_rx_irq_mask(struct uart_port *port)
496{
497 /*
498 * Not all ports (such as SCIFA) will support REIE. Rather than
499 * special-casing the port type, we check the port initialization
500 * IRQ enable mask to see whether the IRQ is desired at all. If
501 * it's unset, it's logically inferred that there's no point in
502 * testing for it.
503 */
504 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
505}
506
507static void sci_start_tx(struct uart_port *port)
508{
509 struct sci_port *s = to_sci_port(port);
510 unsigned short ctrl;
511
512#ifdef CONFIG_SERIAL_SH_SCI_DMA
513 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
514 u16 new, scr = serial_port_in(port, SCSCR);
515 if (s->chan_tx)
516 new = scr | SCSCR_TDRQE;
517 else
518 new = scr & ~SCSCR_TDRQE;
519 if (new != scr)
520 serial_port_out(port, SCSCR, new);
521 }
522
523 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
524 dma_submit_error(s->cookie_tx)) {
525 s->cookie_tx = 0;
526 schedule_work(&s->work_tx);
527 }
528#endif
529
530 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
531 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
532 ctrl = serial_port_in(port, SCSCR);
533 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
534 }
535}
536
537static void sci_stop_tx(struct uart_port *port)
538{
539 unsigned short ctrl;
540
541 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
542 ctrl = serial_port_in(port, SCSCR);
543
544 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
545 ctrl &= ~SCSCR_TDRQE;
546
547 ctrl &= ~SCSCR_TIE;
548
549 serial_port_out(port, SCSCR, ctrl);
550}
551
552static void sci_start_rx(struct uart_port *port)
553{
554 unsigned short ctrl;
555
556 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
557
558 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
559 ctrl &= ~SCSCR_RDRQE;
560
561 serial_port_out(port, SCSCR, ctrl);
562}
563
564static void sci_stop_rx(struct uart_port *port)
565{
566 unsigned short ctrl;
567
568 ctrl = serial_port_in(port, SCSCR);
569
570 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
571 ctrl &= ~SCSCR_RDRQE;
572
573 ctrl &= ~port_rx_irq_mask(port);
574
575 serial_port_out(port, SCSCR, ctrl);
576}
577
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200578static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
579{
580 if (port->type == PORT_SCI) {
581 /* Just store the mask */
582 serial_port_out(port, SCxSR, mask);
583 } else if (to_sci_port(port)->overrun_mask == SCIFA_ORER) {
584 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
585 /* Only clear the status bits we want to clear */
586 serial_port_out(port, SCxSR,
587 serial_port_in(port, SCxSR) & mask);
588 } else {
589 /* Store the mask, clear parity/framing errors */
590 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
591 }
592}
593
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100594#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
595 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900596
597#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900598static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 unsigned short status;
601 int c;
602
Paul Mundte108b2c2006-09-27 16:32:13 +0900603 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900604 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200606 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 continue;
608 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500609 break;
610 } while (1);
611
612 if (!(status & SCxSR_RDxF(port)))
613 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900614
Paul Mundtb12bb292012-03-30 19:50:15 +0900615 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900616
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900617 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900618 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200619 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
621 return c;
622}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900623#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900625static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 unsigned short status;
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900630 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 } while (!(status & SCxSR_TDxE(port)));
632
Paul Mundtb12bb292012-03-30 19:50:15 +0900633 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200634 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100636#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
637 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Paul Mundt61a69762011-06-14 12:40:19 +0900639static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900640{
Paul Mundt61a69762011-06-14 12:40:19 +0900641 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900642
Paul Mundt61a69762011-06-14 12:40:19 +0900643 /*
644 * Use port-specific handler if provided.
645 */
646 if (s->cfg->ops && s->cfg->ops->init_pins) {
647 s->cfg->ops->init_pins(port, cflag);
648 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900649 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200651 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
652 u16 ctrl = serial_port_in(port, SCPCR);
653
654 /* Enable RXD and TXD pin functions */
655 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
656 if (to_sci_port(port)->cfg->capabilities & SCIx_HAVE_RTSCTS) {
657 /* RTS# is output, driven 1 */
658 ctrl |= SCPCR_RTSC;
659 serial_port_out(port, SCPDR,
660 serial_port_in(port, SCPDR) | SCPDR_RTSD);
661 /* Enable CTS# pin function */
662 ctrl &= ~SCPCR_CTSC;
663 }
664 serial_port_out(port, SCPCR, ctrl);
665 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200666 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800667
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200668 /* RTS# is output, driven 1 */
669 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
670 /* CTS# and SCK are inputs */
671 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
672 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900673 }
Paul Mundtd5701642008-12-16 20:07:27 +0900674}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900676static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900677{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200678 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900679
680 reg = sci_getreg(port, SCTFDR);
681 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900682 return serial_port_in(port, SCTFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900683
684 reg = sci_getreg(port, SCFDR);
685 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900686 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900687
Paul Mundtb12bb292012-03-30 19:50:15 +0900688 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900689}
690
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900691static int sci_txroom(struct uart_port *port)
692{
Paul Mundt72b294c2011-06-14 17:38:19 +0900693 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900694}
695
696static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900697{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200698 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900699
700 reg = sci_getreg(port, SCRFDR);
701 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900702 return serial_port_in(port, SCRFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900703
704 reg = sci_getreg(port, SCFDR);
705 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900706 return serial_port_in(port, SCFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900707
Paul Mundtb12bb292012-03-30 19:50:15 +0900708 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900709}
710
Paul Mundt514820e2011-06-08 18:51:32 +0900711/*
712 * SCI helper for checking the state of the muxed port/RXD pins.
713 */
714static inline int sci_rxd_in(struct uart_port *port)
715{
716 struct sci_port *s = to_sci_port(port);
717
718 if (s->cfg->port_reg <= 0)
719 return 1;
720
Paul Mundt0dd4d5c2012-10-15 14:08:48 +0900721 /* Cast for ARM damage */
Laurent Pincharte2afca62013-12-11 13:40:31 +0100722 return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg);
Paul Mundt514820e2011-06-08 18:51:32 +0900723}
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725/* ********************************************************************** *
726 * the interrupt related routines *
727 * ********************************************************************** */
728
729static void sci_transmit_chars(struct uart_port *port)
730{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700731 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 unsigned short status;
734 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900735 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
Paul Mundtb12bb292012-03-30 19:50:15 +0900737 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900739 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900740 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900741 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900742 else
Paul Mundt8e698612009-06-24 19:44:32 +0900743 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900744 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 return;
746 }
747
Paul Mundt72b294c2011-06-14 17:38:19 +0900748 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750 do {
751 unsigned char c;
752
753 if (port->x_char) {
754 c = port->x_char;
755 port->x_char = 0;
756 } else if (!uart_circ_empty(xmit) && !stopped) {
757 c = xmit->buf[xmit->tail];
758 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
759 } else {
760 break;
761 }
762
Paul Mundtb12bb292012-03-30 19:50:15 +0900763 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 port->icount.tx++;
766 } while (--count > 0);
767
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200768 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
771 uart_write_wakeup(port);
772 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100773 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900775 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900777 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900778 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200779 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Paul Mundt8e698612009-06-24 19:44:32 +0900782 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900783 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
785}
786
787/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900788#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900790static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900792 struct sci_port *sci_port = to_sci_port(port);
Jiri Slaby227434f2013-01-03 15:53:01 +0100793 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 int i, count, copied = 0;
795 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800796 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
Paul Mundtb12bb292012-03-30 19:50:15 +0900798 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 if (!(status & SCxSR_RDxF(port)))
800 return;
801
802 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100804 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
806 /* If for any reason we can't copy more data, we're done! */
807 if (count == 0)
808 break;
809
810 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900811 char c = serial_port_in(port, SCxRDR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900812 if (uart_handle_sysrq_char(port, c) ||
813 sci_port->break_flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900815 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100816 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900818 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900819 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900820
Paul Mundtb12bb292012-03-30 19:50:15 +0900821 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822#if defined(CONFIG_CPU_SH3)
823 /* Skip "chars" during break */
Paul Mundte108b2c2006-09-27 16:32:13 +0900824 if (sci_port->break_flag) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 if ((c == 0) &&
826 (status & SCxSR_FER(port))) {
827 count--; i--;
828 continue;
829 }
Paul Mundte108b2c2006-09-27 16:32:13 +0900830
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 /* Nonzero => end-of-break */
Paul Mundt762c69e2008-12-16 18:55:26 +0900832 dev_dbg(port->dev, "debounce<%02x>\n", c);
Paul Mundte108b2c2006-09-27 16:32:13 +0900833 sci_port->break_flag = 0;
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (STEPFN(c)) {
836 count--; i--;
837 continue;
838 }
839 }
840#endif /* CONFIG_CPU_SH3 */
David Howells7d12e782006-10-05 14:55:46 +0100841 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 count--; i--;
843 continue;
844 }
845
846 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900847 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800848 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900849 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900850 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900851 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800852 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900853 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900854 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800855 } else
856 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900857
Jiri Slaby92a19f92013-01-03 15:53:03 +0100858 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 }
860 }
861
Paul Mundtb12bb292012-03-30 19:50:15 +0900862 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200863 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 copied += count;
866 port->icount.rx += count;
867 }
868
869 if (copied) {
870 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100871 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900873 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200874 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
876}
877
878#define SCI_BREAK_JIFFIES (HZ/20)
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900879
880/*
881 * The sci generates interrupts during the break,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 * 1 per millisecond or so during the break period, for 9600 baud.
883 * So dont bother disabling interrupts.
884 * But dont want more than 1 break event.
885 * Use a kernel timer to periodically poll the rx line until
886 * the break is finished.
887 */
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900888static inline void sci_schedule_break_timer(struct sci_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889{
Paul Mundtbc9b3f52011-01-20 23:30:19 +0900890 mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891}
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900892
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893/* Ensure that two consecutive samples find the break over. */
894static void sci_break_timer(unsigned long data)
895{
Paul Mundte108b2c2006-09-27 16:32:13 +0900896 struct sci_port *port = (struct sci_port *)data;
897
898 if (sci_rxd_in(&port->port) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 port->break_flag = 1;
Paul Mundte108b2c2006-09-27 16:32:13 +0900900 sci_schedule_break_timer(port);
901 } else if (port->break_flag == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 /* break is over. */
903 port->break_flag = 2;
Paul Mundte108b2c2006-09-27 16:32:13 +0900904 sci_schedule_break_timer(port);
905 } else
906 port->break_flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907}
908
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900909static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910{
911 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900912 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100913 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900914 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100916 /* Handle overruns */
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200917 if (status & s->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100918 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900919
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100920 /* overrun error */
921 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
922 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900923
Joe Perches9b971cd2014-03-11 10:10:46 -0700924 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926
Paul Mundte108b2c2006-09-27 16:32:13 +0900927 if (status & SCxSR_FER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 if (sci_rxd_in(port) == 0) {
929 /* Notify of BREAK */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900930 struct sci_port *sci_port = to_sci_port(port);
Paul Mundte108b2c2006-09-27 16:32:13 +0900931
932 if (!sci_port->break_flag) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900933 port->icount.brk++;
934
Paul Mundte108b2c2006-09-27 16:32:13 +0900935 sci_port->break_flag = 1;
936 sci_schedule_break_timer(sci_port);
937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 /* Do sysrq handling. */
Paul Mundte108b2c2006-09-27 16:32:13 +0900939 if (uart_handle_break(port))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 return 0;
Paul Mundt762c69e2008-12-16 18:55:26 +0900941
942 dev_dbg(port->dev, "BREAK detected\n");
943
Jiri Slaby92a19f92013-01-03 15:53:03 +0100944 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900945 copied++;
946 }
947
Paul Mundte108b2c2006-09-27 16:32:13 +0900948 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 /* frame error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900950 port->icount.frame++;
951
Jiri Slaby92a19f92013-01-03 15:53:03 +0100952 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
Alan Cox33f0f882006-01-09 20:54:13 -0800953 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900954
955 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 }
957 }
958
Paul Mundte108b2c2006-09-27 16:32:13 +0900959 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900961 port->icount.parity++;
962
Jiri Slaby92a19f92013-01-03 15:53:03 +0100963 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900964 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900965
Joe Perches9b971cd2014-03-11 10:10:46 -0700966 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 }
968
Alan Cox33f0f882006-01-09 20:54:13 -0800969 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100970 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
972 return copied;
973}
974
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900975static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900976{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100977 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900978 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200979 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200980 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200981 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900982
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200983 reg = sci_getreg(port, s->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900984 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900985 return 0;
986
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200987 status = serial_port_in(port, s->overrun_reg);
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200988 if (status & s->overrun_mask) {
989 status &= ~s->overrun_mask;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200990 serial_port_out(port, s->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900991
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900992 port->icount.overrun++;
993
Jiri Slaby92a19f92013-01-03 15:53:03 +0100994 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100995 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900996
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900997 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900998 copied++;
999 }
1000
1001 return copied;
1002}
1003
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001004static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005{
1006 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +09001007 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +01001008 struct tty_port *tport = &port->state->port;
Magnus Damma5660ad2009-01-21 15:14:38 +00001009 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010
Paul Mundt0b3d4ef2007-03-14 13:22:37 +09001011 if (uart_handle_break(port))
1012 return 0;
1013
Paul Mundtb7a76e42006-02-01 03:06:06 -08001014 if (!s->break_flag && status & SCxSR_BRK(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015#if defined(CONFIG_CPU_SH3)
1016 /* Debounce break */
1017 s->break_flag = 1;
1018#endif
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001019
1020 port->icount.brk++;
1021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001023 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001024 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001025
1026 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 }
1028
Alan Cox33f0f882006-01-09 20:54:13 -08001029 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001030 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001031
Paul Mundtd830fa42008-12-16 19:29:38 +09001032 copied += sci_handle_fifo_overrun(port);
1033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 return copied;
1035}
1036
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001037#ifdef CONFIG_SERIAL_SH_SCI_DMA
1038static void sci_dma_tx_complete(void *arg)
1039{
1040 struct sci_port *s = arg;
1041 struct uart_port *port = &s->port;
1042 struct circ_buf *xmit = &port->state->xmit;
1043 unsigned long flags;
1044
1045 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1046
1047 spin_lock_irqsave(&port->lock, flags);
1048
1049 xmit->tail += s->tx_dma_len;
1050 xmit->tail &= UART_XMIT_SIZE - 1;
1051
1052 port->icount.tx += s->tx_dma_len;
1053
1054 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1055 uart_write_wakeup(port);
1056
1057 if (!uart_circ_empty(xmit)) {
1058 s->cookie_tx = 0;
1059 schedule_work(&s->work_tx);
1060 } else {
1061 s->cookie_tx = -EINVAL;
1062 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1063 u16 ctrl = serial_port_in(port, SCSCR);
1064 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1065 }
1066 }
1067
1068 spin_unlock_irqrestore(&port->lock, flags);
1069}
1070
1071/* Locking: called with port lock held */
1072static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1073{
1074 struct uart_port *port = &s->port;
1075 struct tty_port *tport = &port->state->port;
1076 int copied;
1077
1078 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001079 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001080 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001081
1082 port->icount.rx += copied;
1083
1084 return copied;
1085}
1086
1087static int sci_dma_rx_find_active(struct sci_port *s)
1088{
1089 unsigned int i;
1090
1091 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1092 if (s->active_rx == s->cookie_rx[i])
1093 return i;
1094
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001095 return -1;
1096}
1097
1098static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1099{
1100 struct dma_chan *chan = s->chan_rx;
1101 struct uart_port *port = &s->port;
1102 unsigned long flags;
1103
1104 spin_lock_irqsave(&port->lock, flags);
1105 s->chan_rx = NULL;
1106 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1107 spin_unlock_irqrestore(&port->lock, flags);
1108 dmaengine_terminate_all(chan);
1109 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1110 sg_dma_address(&s->sg_rx[0]));
1111 dma_release_channel(chan);
1112 if (enable_pio)
1113 sci_start_rx(port);
1114}
1115
1116static void sci_dma_rx_complete(void *arg)
1117{
1118 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001119 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001120 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001121 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001122 unsigned long flags;
1123 int active, count = 0;
1124
1125 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1126 s->active_rx);
1127
1128 spin_lock_irqsave(&port->lock, flags);
1129
1130 active = sci_dma_rx_find_active(s);
1131 if (active >= 0)
1132 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1133
1134 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1135
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001136 if (count)
1137 tty_flip_buffer_push(&port->state->port);
1138
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001139 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1140 DMA_DEV_TO_MEM,
1141 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1142 if (!desc)
1143 goto fail;
1144
1145 desc->callback = sci_dma_rx_complete;
1146 desc->callback_param = s;
1147 s->cookie_rx[active] = dmaengine_submit(desc);
1148 if (dma_submit_error(s->cookie_rx[active]))
1149 goto fail;
1150
1151 s->active_rx = s->cookie_rx[!active];
1152
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001153 dma_async_issue_pending(chan);
1154
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001155 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001156 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1157 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001158 return;
1159
1160fail:
1161 spin_unlock_irqrestore(&port->lock, flags);
1162 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1163 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001164}
1165
1166static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1167{
1168 struct dma_chan *chan = s->chan_tx;
1169 struct uart_port *port = &s->port;
1170 unsigned long flags;
1171
1172 spin_lock_irqsave(&port->lock, flags);
1173 s->chan_tx = NULL;
1174 s->cookie_tx = -EINVAL;
1175 spin_unlock_irqrestore(&port->lock, flags);
1176 dmaengine_terminate_all(chan);
1177 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1178 DMA_TO_DEVICE);
1179 dma_release_channel(chan);
1180 if (enable_pio)
1181 sci_start_tx(port);
1182}
1183
1184static void sci_submit_rx(struct sci_port *s)
1185{
1186 struct dma_chan *chan = s->chan_rx;
1187 int i;
1188
1189 for (i = 0; i < 2; i++) {
1190 struct scatterlist *sg = &s->sg_rx[i];
1191 struct dma_async_tx_descriptor *desc;
1192
1193 desc = dmaengine_prep_slave_sg(chan,
1194 sg, 1, DMA_DEV_TO_MEM,
1195 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1196 if (!desc)
1197 goto fail;
1198
1199 desc->callback = sci_dma_rx_complete;
1200 desc->callback_param = s;
1201 s->cookie_rx[i] = dmaengine_submit(desc);
1202 if (dma_submit_error(s->cookie_rx[i]))
1203 goto fail;
1204
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001205 }
1206
1207 s->active_rx = s->cookie_rx[0];
1208
1209 dma_async_issue_pending(chan);
1210 return;
1211
1212fail:
1213 if (i)
1214 dmaengine_terminate_all(chan);
1215 for (i = 0; i < 2; i++)
1216 s->cookie_rx[i] = -EINVAL;
1217 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001218 sci_rx_dma_release(s, true);
1219}
1220
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001221static void work_fn_tx(struct work_struct *work)
1222{
1223 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1224 struct dma_async_tx_descriptor *desc;
1225 struct dma_chan *chan = s->chan_tx;
1226 struct uart_port *port = &s->port;
1227 struct circ_buf *xmit = &port->state->xmit;
1228 dma_addr_t buf;
1229
1230 /*
1231 * DMA is idle now.
1232 * Port xmit buffer is already mapped, and it is one page... Just adjust
1233 * offsets and lengths. Since it is a circular buffer, we have to
1234 * transmit till the end, and then the rest. Take the port lock to get a
1235 * consistent xmit buffer state.
1236 */
1237 spin_lock_irq(&port->lock);
1238 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1239 s->tx_dma_len = min_t(unsigned int,
1240 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1241 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1242 spin_unlock_irq(&port->lock);
1243
1244 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1245 DMA_MEM_TO_DEV,
1246 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1247 if (!desc) {
1248 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1249 /* switch to PIO */
1250 sci_tx_dma_release(s, true);
1251 return;
1252 }
1253
1254 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1255 DMA_TO_DEVICE);
1256
1257 spin_lock_irq(&port->lock);
1258 desc->callback = sci_dma_tx_complete;
1259 desc->callback_param = s;
1260 spin_unlock_irq(&port->lock);
1261 s->cookie_tx = dmaengine_submit(desc);
1262 if (dma_submit_error(s->cookie_tx)) {
1263 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1264 /* switch to PIO */
1265 sci_tx_dma_release(s, true);
1266 return;
1267 }
1268
1269 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1270 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1271
1272 dma_async_issue_pending(chan);
1273}
1274
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001275static void rx_timer_fn(unsigned long arg)
1276{
1277 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001278 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001279 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001280 struct dma_tx_state state;
1281 enum dma_status status;
1282 unsigned long flags;
1283 unsigned int read;
1284 int active, count;
1285 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001286
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001287 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001288
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001289 spin_lock_irqsave(&port->lock, flags);
1290
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001291 active = sci_dma_rx_find_active(s);
1292 if (active < 0) {
1293 spin_unlock_irqrestore(&port->lock, flags);
1294 return;
1295 }
1296
1297 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001298 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001299 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001300 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1301 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001302
1303 /* Let packet complete handler take care of the packet */
1304 return;
1305 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001306
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001307 dmaengine_pause(chan);
1308
1309 /*
1310 * sometimes DMA transfer doesn't stop even if it is stopped and
1311 * data keeps on coming until transaction is complete so check
1312 * for DMA_COMPLETE again
1313 * Let packet complete handler take care of the packet
1314 */
1315 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1316 if (status == DMA_COMPLETE) {
1317 spin_unlock_irqrestore(&port->lock, flags);
1318 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1319 return;
1320 }
1321
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001322 /* Handle incomplete DMA receive */
1323 dmaengine_terminate_all(s->chan_rx);
1324 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001325
1326 if (read) {
1327 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1328 if (count)
1329 tty_flip_buffer_push(&port->state->port);
1330 }
1331
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001332 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1333 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001334
1335 /* Direct new serial port interrupts back to CPU */
1336 scr = serial_port_in(port, SCSCR);
1337 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1338 scr &= ~SCSCR_RDRQE;
1339 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1340 }
1341 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1342
1343 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001344}
1345
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001346static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1347 enum dma_transfer_direction dir,
1348 unsigned int id)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001349{
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001350 dma_cap_mask_t mask;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001351 struct dma_chan *chan;
1352 struct dma_slave_config cfg;
1353 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001354
1355 dma_cap_zero(mask);
1356 dma_cap_set(DMA_SLAVE, mask);
1357
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001358 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1359 (void *)(unsigned long)id, port->dev,
1360 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1361 if (!chan) {
1362 dev_warn(port->dev,
1363 "dma_request_slave_channel_compat failed\n");
1364 return NULL;
1365 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001366
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001367 memset(&cfg, 0, sizeof(cfg));
1368 cfg.direction = dir;
1369 if (dir == DMA_MEM_TO_DEV) {
1370 cfg.dst_addr = port->mapbase +
1371 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1372 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1373 } else {
1374 cfg.src_addr = port->mapbase +
1375 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1376 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1377 }
1378
1379 ret = dmaengine_slave_config(chan, &cfg);
1380 if (ret) {
1381 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1382 dma_release_channel(chan);
1383 return NULL;
1384 }
1385
1386 return chan;
1387}
1388
1389static void sci_request_dma(struct uart_port *port)
1390{
1391 struct sci_port *s = to_sci_port(port);
1392 struct dma_chan *chan;
1393
1394 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1395
1396 if (!port->dev->of_node &&
1397 (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0))
1398 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001399
1400 s->cookie_tx = -EINVAL;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001401 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV, s->cfg->dma_slave_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001402 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1403 if (chan) {
1404 s->chan_tx = chan;
1405 /* UART circular tx buffer is an aligned page. */
1406 s->tx_dma_addr = dma_map_single(chan->device->dev,
1407 port->state->xmit.buf,
1408 UART_XMIT_SIZE,
1409 DMA_TO_DEVICE);
1410 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1411 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1412 dma_release_channel(chan);
1413 s->chan_tx = NULL;
1414 } else {
1415 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1416 __func__, UART_XMIT_SIZE,
1417 port->state->xmit.buf, &s->tx_dma_addr);
1418 }
1419
1420 INIT_WORK(&s->work_tx, work_fn_tx);
1421 }
1422
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001423 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM, s->cfg->dma_slave_rx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001424 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1425 if (chan) {
1426 unsigned int i;
1427 dma_addr_t dma;
1428 void *buf;
1429
1430 s->chan_rx = chan;
1431
1432 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1433 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1434 &dma, GFP_KERNEL);
1435 if (!buf) {
1436 dev_warn(port->dev,
1437 "Failed to allocate Rx dma buffer, using PIO\n");
1438 dma_release_channel(chan);
1439 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001440 return;
1441 }
1442
1443 for (i = 0; i < 2; i++) {
1444 struct scatterlist *sg = &s->sg_rx[i];
1445
1446 sg_init_table(sg, 1);
1447 s->rx_buf[i] = buf;
1448 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001449 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001450
1451 buf += s->buf_len_rx;
1452 dma += s->buf_len_rx;
1453 }
1454
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001455 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1456
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001457 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1458 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001459 }
1460}
1461
1462static void sci_free_dma(struct uart_port *port)
1463{
1464 struct sci_port *s = to_sci_port(port);
1465
1466 if (s->chan_tx)
1467 sci_tx_dma_release(s, false);
1468 if (s->chan_rx)
1469 sci_rx_dma_release(s, false);
1470}
1471#else
1472static inline void sci_request_dma(struct uart_port *port)
1473{
1474}
1475
1476static inline void sci_free_dma(struct uart_port *port)
1477{
1478}
1479#endif
1480
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001481static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001483#ifdef CONFIG_SERIAL_SH_SCI_DMA
1484 struct uart_port *port = ptr;
1485 struct sci_port *s = to_sci_port(port);
1486
1487 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001488 u16 scr = serial_port_in(port, SCSCR);
1489 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001490
1491 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001492 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001493 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001494 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001495 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001496 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001497 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001498 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001499 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001500 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001501 serial_port_out(port, SCxSR,
1502 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001503 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1504 jiffies, s->rx_timeout);
1505 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001506
1507 return IRQ_HANDLED;
1508 }
1509#endif
1510
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 /* I think sci_receive_chars has to be called irrespective
1512 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1513 * to be disabled?
1514 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001515 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
1517 return IRQ_HANDLED;
1518}
1519
David Howells7d12e782006-10-05 14:55:46 +01001520static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521{
1522 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001523 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Stuart Menefyfd78a762009-07-29 23:01:24 +09001525 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001527 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 return IRQ_HANDLED;
1530}
1531
David Howells7d12e782006-10-05 14:55:46 +01001532static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533{
1534 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001535 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
1537 /* Handle errors */
1538 if (port->type == PORT_SCI) {
1539 if (sci_handle_errors(port)) {
1540 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001541 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001542 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 }
1544 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001545 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001546 if (!s->chan_rx)
1547 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 }
1549
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001550 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
1552 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001553 if (!s->chan_tx)
1554 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556 return IRQ_HANDLED;
1557}
1558
David Howells7d12e782006-10-05 14:55:46 +01001559static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560{
1561 struct uart_port *port = ptr;
1562
1563 /* Handle BREAKs */
1564 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001565 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566
1567 return IRQ_HANDLED;
1568}
1569
David Howells7d12e782006-10-05 14:55:46 +01001570static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001572 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001573 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001574 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001575 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Paul Mundtb12bb292012-03-30 19:50:15 +09001577 ssr_status = serial_port_in(port, SCxSR);
1578 scr_status = serial_port_in(port, SCSCR);
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001579 if (s->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001580 orer_status = ssr_status;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001581 else {
1582 if (sci_getreg(port, s->overrun_reg)->size)
1583 orer_status = serial_port_in(port, s->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001584 }
1585
Paul Mundtf43dc232011-01-13 15:06:28 +09001586 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
1588 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001589 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001590 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001591 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001592
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001593 /*
1594 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1595 * DR flags
1596 */
1597 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001598 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001599 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001602 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001603 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001606 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001607 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001609 /* Overrun Interrupt */
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001610 if (orer_status & s->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001611 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001612 ret = IRQ_HANDLED;
1613 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001614
Michael Trimarchia8884e32008-10-31 16:10:23 +09001615 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616}
1617
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001618static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001619 const char *desc;
1620 irq_handler_t handler;
1621} sci_irq_desc[] = {
1622 /*
1623 * Split out handlers, the default case.
1624 */
1625 [SCIx_ERI_IRQ] = {
1626 .desc = "rx err",
1627 .handler = sci_er_interrupt,
1628 },
1629
1630 [SCIx_RXI_IRQ] = {
1631 .desc = "rx full",
1632 .handler = sci_rx_interrupt,
1633 },
1634
1635 [SCIx_TXI_IRQ] = {
1636 .desc = "tx empty",
1637 .handler = sci_tx_interrupt,
1638 },
1639
1640 [SCIx_BRI_IRQ] = {
1641 .desc = "break",
1642 .handler = sci_br_interrupt,
1643 },
1644
1645 /*
1646 * Special muxed handler.
1647 */
1648 [SCIx_MUX_IRQ] = {
1649 .desc = "mux",
1650 .handler = sci_mpxed_interrupt,
1651 },
1652};
1653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654static int sci_request_irq(struct sci_port *port)
1655{
Paul Mundt9174fc82011-06-28 15:25:36 +09001656 struct uart_port *up = &port->port;
1657 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
Paul Mundt9174fc82011-06-28 15:25:36 +09001659 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001660 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001661 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001662
Paul Mundt9174fc82011-06-28 15:25:36 +09001663 if (SCIx_IRQ_IS_MUXED(port)) {
1664 i = SCIx_MUX_IRQ;
1665 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001666 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001667 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001668
Paul Mundt0e8963d2012-05-18 18:21:06 +09001669 /*
1670 * Certain port types won't support all of the
1671 * available interrupt sources.
1672 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001673 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001674 continue;
1675 }
1676
Paul Mundt9174fc82011-06-28 15:25:36 +09001677 desc = sci_irq_desc + i;
1678 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1679 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001680 if (!port->irqstr[j]) {
1681 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001682 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001683 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001684
Paul Mundt9174fc82011-06-28 15:25:36 +09001685 ret = request_irq(irq, desc->handler, up->irqflags,
1686 port->irqstr[j], port);
1687 if (unlikely(ret)) {
1688 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1689 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 }
1691 }
1692
1693 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001694
1695out_noirq:
1696 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001697 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001698
1699out_nomem:
1700 while (--j >= 0)
1701 kfree(port->irqstr[j]);
1702
1703 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704}
1705
1706static void sci_free_irq(struct sci_port *port)
1707{
1708 int i;
1709
Paul Mundt9174fc82011-06-28 15:25:36 +09001710 /*
1711 * Intentionally in reverse order so we iterate over the muxed
1712 * IRQ first.
1713 */
1714 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001715 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001716
1717 /*
1718 * Certain port types won't support all of the available
1719 * interrupt sources.
1720 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001721 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001722 continue;
1723
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001724 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001725 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Paul Mundt9174fc82011-06-28 15:25:36 +09001727 if (SCIx_IRQ_IS_MUXED(port)) {
1728 /* If there's only one IRQ, we're done. */
1729 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 }
1731 }
1732}
1733
1734static unsigned int sci_tx_empty(struct uart_port *port)
1735{
Paul Mundtb12bb292012-03-30 19:50:15 +09001736 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001737 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001738
1739 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740}
1741
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001742static void sci_set_rts(struct uart_port *port, bool state)
1743{
1744 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1745 u16 data = serial_port_in(port, SCPDR);
1746
1747 /* Active low */
1748 if (state)
1749 data &= ~SCPDR_RTSD;
1750 else
1751 data |= SCPDR_RTSD;
1752 serial_port_out(port, SCPDR, data);
1753
1754 /* RTS# is output */
1755 serial_port_out(port, SCPCR,
1756 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1757 } else if (sci_getreg(port, SCSPTR)->size) {
1758 u16 ctrl = serial_port_in(port, SCSPTR);
1759
1760 /* Active low */
1761 if (state)
1762 ctrl &= ~SCSPTR_RTSDT;
1763 else
1764 ctrl |= SCSPTR_RTSDT;
1765 serial_port_out(port, SCSPTR, ctrl);
1766 }
1767}
1768
1769static bool sci_get_cts(struct uart_port *port)
1770{
1771 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1772 /* Active low */
1773 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1774 } else if (sci_getreg(port, SCSPTR)->size) {
1775 /* Active low */
1776 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1777 }
1778
1779 return true;
1780}
1781
Paul Mundtcdf7c422011-11-24 20:18:32 +09001782/*
1783 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1784 * CTS/RTS is supported in hardware by at least one port and controlled
1785 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1786 * handled via the ->init_pins() op, which is a bit of a one-way street,
1787 * lacking any ability to defer pin control -- this will later be
1788 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001789 *
1790 * Other modes (such as loopback) are supported generically on certain
1791 * port types, but not others. For these it's sufficient to test for the
1792 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001793 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1795{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001796 struct sci_port *s = to_sci_port(port);
1797
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001798 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001799 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001800
1801 /*
1802 * Standard loopback mode for SCFCR ports.
1803 */
1804 reg = sci_getreg(port, SCFCR);
1805 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001806 serial_port_out(port, SCFCR,
1807 serial_port_in(port, SCFCR) |
1808 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001809 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001810
1811 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001812
1813 if (!(s->cfg->capabilities & SCIx_HAVE_RTSCTS))
1814 return;
1815
1816 if (!(mctrl & TIOCM_RTS)) {
1817 /* Disable Auto RTS */
1818 serial_port_out(port, SCFCR,
1819 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1820
1821 /* Clear RTS */
1822 sci_set_rts(port, 0);
1823 } else if (s->autorts) {
1824 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1825 /* Enable RTS# pin function */
1826 serial_port_out(port, SCPCR,
1827 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1828 }
1829
1830 /* Enable Auto RTS */
1831 serial_port_out(port, SCFCR,
1832 serial_port_in(port, SCFCR) | SCFCR_MCE);
1833 } else {
1834 /* Set RTS */
1835 sci_set_rts(port, 1);
1836 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
1839static unsigned int sci_get_mctrl(struct uart_port *port)
1840{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001841 struct sci_port *s = to_sci_port(port);
1842 struct mctrl_gpios *gpios = s->gpios;
1843 unsigned int mctrl = 0;
1844
1845 mctrl_gpio_get(gpios, &mctrl);
1846
Paul Mundtcdf7c422011-11-24 20:18:32 +09001847 /*
1848 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001849 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001850 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001851 if (s->autorts) {
1852 if (sci_get_cts(port))
1853 mctrl |= TIOCM_CTS;
1854 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001855 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001856 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001857 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1858 mctrl |= TIOCM_DSR;
1859 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1860 mctrl |= TIOCM_CAR;
1861
1862 return mctrl;
1863}
1864
1865static void sci_enable_ms(struct uart_port *port)
1866{
1867 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868}
1869
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870static void sci_break_ctl(struct uart_port *port, int break_state)
1871{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001872 unsigned short scscr, scsptr;
1873
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001874 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001875 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001876 /*
1877 * Not supported by hardware. Most parts couple break and rx
1878 * interrupts together, with break detection always enabled.
1879 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001880 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001881 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001882
1883 scsptr = serial_port_in(port, SCSPTR);
1884 scscr = serial_port_in(port, SCSCR);
1885
1886 if (break_state == -1) {
1887 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1888 scscr &= ~SCSCR_TE;
1889 } else {
1890 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1891 scscr |= SCSCR_TE;
1892 }
1893
1894 serial_port_out(port, SCSPTR, scsptr);
1895 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896}
1897
1898static int sci_startup(struct uart_port *port)
1899{
Magnus Damma5660ad2009-01-21 15:14:38 +00001900 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001901 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001903 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1904
Paul Mundt073e84c2011-01-19 17:30:53 +09001905 ret = sci_request_irq(s);
1906 if (unlikely(ret < 0))
1907 return ret;
1908
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001909 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001910
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 return 0;
1912}
1913
1914static void sci_shutdown(struct uart_port *port)
1915{
Magnus Damma5660ad2009-01-21 15:14:38 +00001916 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001917 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001918 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001920 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1921
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001922 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001923 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1924
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001925 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001927 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001928 /* Stop RX and TX, disable related interrupts, keep clock source */
1929 scr = serial_port_in(port, SCSCR);
1930 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001931 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001932
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001933#ifdef CONFIG_SERIAL_SH_SCI_DMA
1934 if (s->chan_rx) {
1935 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1936 port->line);
1937 del_timer_sync(&s->rx_timer);
1938 }
1939#endif
1940
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001941 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943}
1944
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001945static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1946 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001947{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001948 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001949 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001950 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001951
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001952 if (s->port.type != PORT_HSCIF)
1953 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001954
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001955 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001956 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1957 if (abs(err) >= abs(min_err))
1958 continue;
1959
1960 min_err = err;
1961 *srr = sr - 1;
1962
1963 if (!err)
1964 break;
1965 }
1966
1967 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1968 *srr + 1);
1969 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001970}
1971
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001972static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1973 unsigned long freq, unsigned int *dlr,
1974 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001975{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001976 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001977 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001978
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001979 if (s->port.type != PORT_HSCIF)
1980 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001981
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001982 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001983 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1984 dl = clamp(dl, 1U, 65535U);
1985
1986 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1987 if (abs(err) >= abs(min_err))
1988 continue;
1989
1990 min_err = err;
1991 *dlr = dl;
1992 *srr = sr - 1;
1993
1994 if (!err)
1995 break;
1996 }
1997
1998 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1999 min_err, *dlr, *srr + 1);
2000 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002001}
2002
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002003/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002004static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2005 unsigned int *brr, unsigned int *srr,
2006 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002007{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002008 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002009 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002010 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002011
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002012 if (s->port.type != PORT_HSCIF)
2013 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002014
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002015 /*
2016 * Find the combination of sample rate and clock select with the
2017 * smallest deviation from the desired baud rate.
2018 * Prefer high sample rates to maximise the receive margin.
2019 *
2020 * M: Receive margin (%)
2021 * N: Ratio of bit rate to clock (N = sampling rate)
2022 * D: Clock duty (D = 0 to 1.0)
2023 * L: Frame length (L = 9 to 12)
2024 * F: Absolute value of clock frequency deviation
2025 *
2026 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2027 * (|D - 0.5| / N * (1 + F))|
2028 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2029 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002030 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002031 for (c = 0; c <= 3; c++) {
2032 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002033 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002034
2035 /*
2036 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002037 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002038 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002039 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002040 *
2041 * Watch out for overflow when calculating the desired
2042 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002043 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002044 if (bps > UINT_MAX / prediv)
2045 break;
2046
2047 scrate = prediv * bps;
2048 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002049 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002050
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002051 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002052 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002053 continue;
2054
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002055 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002056 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002057 *srr = sr - 1;
2058 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002059
2060 if (!err)
2061 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002062 }
2063 }
2064
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002065found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002066 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2067 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002068 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002069}
2070
Magnus Damm1ba76222011-08-03 03:47:36 +00002071static void sci_reset(struct uart_port *port)
2072{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002073 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002074 unsigned int status;
2075
2076 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002077 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002078 } while (!(status & SCxSR_TEND(port)));
2079
Paul Mundtb12bb292012-03-30 19:50:15 +09002080 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002081
Paul Mundt0979e0e2011-11-24 18:35:49 +09002082 reg = sci_getreg(port, SCFCR);
2083 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002084 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002085
2086 sci_clear_SCxSR(port,
2087 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2088 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002089 if (sci_getreg(port, SCLSR)->size) {
2090 status = serial_port_in(port, SCLSR);
2091 status &= ~(SCLSR_TO | SCLSR_ORER);
2092 serial_port_out(port, SCLSR, status);
2093 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002094}
2095
Alan Cox606d0992006-12-08 02:38:45 -08002096static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2097 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002099 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002100 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2101 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002102 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002103 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002104 int min_err = INT_MAX, err;
2105 unsigned long max_freq = 0;
2106 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002108 if ((termios->c_cflag & CSIZE) == CS7)
2109 smr_val |= SCSMR_CHR;
2110 if (termios->c_cflag & PARENB)
2111 smr_val |= SCSMR_PE;
2112 if (termios->c_cflag & PARODD)
2113 smr_val |= SCSMR_PE | SCSMR_ODD;
2114 if (termios->c_cflag & CSTOPB)
2115 smr_val |= SCSMR_STOP;
2116
Magnus Damm154280f2009-12-22 03:37:28 +00002117 /*
2118 * earlyprintk comes here early on with port->uartclk set to zero.
2119 * the clock framework is not up and running at this point so here
2120 * we assume that 115200 is the maximum baud rate. please note that
2121 * the baud rate is not programmed during earlyprintk - it is assumed
2122 * that the previous boot loader has enabled required clocks and
2123 * setup the baud rate generator hardware for us already.
2124 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002125 if (!port->uartclk) {
2126 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2127 goto done;
2128 }
Magnus Damm154280f2009-12-22 03:37:28 +00002129
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002130 for (i = 0; i < SCI_NUM_CLKS; i++)
2131 max_freq = max(max_freq, s->clk_rates[i]);
2132
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002133 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002134 if (!baud)
2135 goto done;
2136
2137 /*
2138 * There can be multiple sources for the sampling clock. Find the one
2139 * that gives us the smallest deviation from the desired baud rate.
2140 */
2141
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002142 /* Optional Undivided External Clock */
2143 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2144 port->type != PORT_SCIFB) {
2145 err = sci_sck_calc(s, baud, &srr1);
2146 if (abs(err) < abs(min_err)) {
2147 best_clk = SCI_SCK;
2148 scr_val = SCSCR_CKE1;
2149 sccks = SCCKS_CKS;
2150 min_err = err;
2151 srr = srr1;
2152 if (!err)
2153 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002154 }
2155 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002157 /* Optional BRG Frequency Divided External Clock */
2158 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2159 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2160 &srr1);
2161 if (abs(err) < abs(min_err)) {
2162 best_clk = SCI_SCIF_CLK;
2163 scr_val = SCSCR_CKE1;
2164 sccks = 0;
2165 min_err = err;
2166 dl = dl1;
2167 srr = srr1;
2168 if (!err)
2169 goto done;
2170 }
2171 }
2172
2173 /* Optional BRG Frequency Divided Internal Clock */
2174 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2175 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2176 &srr1);
2177 if (abs(err) < abs(min_err)) {
2178 best_clk = SCI_BRG_INT;
2179 scr_val = SCSCR_CKE1;
2180 sccks = SCCKS_XIN;
2181 min_err = err;
2182 dl = dl1;
2183 srr = srr1;
2184 if (!min_err)
2185 goto done;
2186 }
2187 }
2188
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002189 /* Divided Functional Clock using standard Bit Rate Register */
2190 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2191 if (abs(err) < abs(min_err)) {
2192 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002193 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002194 min_err = err;
2195 brr = brr1;
2196 srr = srr1;
2197 cks = cks1;
2198 }
2199
2200done:
2201 if (best_clk >= 0)
2202 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2203 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204
Paul Mundt23241d42011-06-28 13:55:31 +09002205 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002206
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002207 /*
2208 * Program the optional External Baud Rate Generator (BRG) first.
2209 * It controls the mux to select (H)SCK or frequency divided clock.
2210 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002211 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2212 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002213 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002214 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002215
Magnus Damm1ba76222011-08-03 03:47:36 +00002216 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002217
Paul Mundte108b2c2006-09-27 16:32:13 +09002218 uart_update_timeout(port, termios->c_cflag, baud);
2219
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002220 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002221 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2222 switch (srr + 1) {
2223 case 5: smr_val |= SCSMR_SRC_5; break;
2224 case 7: smr_val |= SCSMR_SRC_7; break;
2225 case 11: smr_val |= SCSMR_SRC_11; break;
2226 case 13: smr_val |= SCSMR_SRC_13; break;
2227 case 16: smr_val |= SCSMR_SRC_16; break;
2228 case 17: smr_val |= SCSMR_SRC_17; break;
2229 case 19: smr_val |= SCSMR_SRC_19; break;
2230 case 27: smr_val |= SCSMR_SRC_27; break;
2231 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002232 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002233 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002234 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2235 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002236 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002237 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002238 serial_port_out(port, SCBRR, brr);
2239 if (sci_getreg(port, HSSRR)->size)
2240 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2241
2242 /* Wait one bit interval */
2243 udelay((1000000 + (baud - 1)) / baud);
2244 } else {
2245 /* Don't touch the bit rate configuration */
2246 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002247 smr_val |= serial_port_in(port, SCSMR) &
2248 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002249 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2250 serial_port_out(port, SCSCR, scr_val);
2251 serial_port_out(port, SCSMR, smr_val);
2252 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253
Paul Mundtd5701642008-12-16 20:07:27 +09002254 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002255
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002256 port->status &= ~UPSTAT_AUTOCTS;
2257 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002258 reg = sci_getreg(port, SCFCR);
2259 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002260 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002261
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002262 if ((port->flags & UPF_HARD_FLOW) &&
2263 (termios->c_cflag & CRTSCTS)) {
2264 /* There is no CTS interrupt to restart the hardware */
2265 port->status |= UPSTAT_AUTOCTS;
2266 /* MCE is enabled when RTS is raised */
2267 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002268 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002269
2270 /*
2271 * As we've done a sci_reset() above, ensure we don't
2272 * interfere with the FIFOs while toggling MCE. As the
2273 * reset values could still be set, simply mask them out.
2274 */
2275 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2276
Paul Mundtb12bb292012-03-30 19:50:15 +09002277 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002278 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002279
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002280 scr_val |= SCSCR_RE | SCSCR_TE |
2281 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002282 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2283 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002284 if ((srr + 1 == 5) &&
2285 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2286 /*
2287 * In asynchronous mode, when the sampling rate is 1/5, first
2288 * received data may become invalid on some SCIFA and SCIFB.
2289 * To avoid this problem wait more than 1 serial data time (1
2290 * bit time x serial data number) after setting SCSCR.RE = 1.
2291 */
2292 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2293 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002295#ifdef CONFIG_SERIAL_SH_SCI_DMA
2296 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002297 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002298 * See serial_core.c::uart_update_timeout().
2299 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2300 * function calculates 1 jiffie for the data plus 5 jiffies for the
2301 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2302 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2303 * value obtained by this formula is too small. Therefore, if the value
2304 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002305 */
2306 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002307 unsigned int bits;
2308
2309 /* byte size and parity */
2310 switch (termios->c_cflag & CSIZE) {
2311 case CS5:
2312 bits = 7;
2313 break;
2314 case CS6:
2315 bits = 8;
2316 break;
2317 case CS7:
2318 bits = 9;
2319 break;
2320 default:
2321 bits = 10;
2322 break;
2323 }
2324
2325 if (termios->c_cflag & CSTOPB)
2326 bits++;
2327 if (termios->c_cflag & PARENB)
2328 bits++;
2329 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2330 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002331 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002332 s->rx_timeout * 1000 / HZ, port->timeout);
2333 if (s->rx_timeout < msecs_to_jiffies(20))
2334 s->rx_timeout = msecs_to_jiffies(20);
2335 }
2336#endif
2337
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002339 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002340
Paul Mundt23241d42011-06-28 13:55:31 +09002341 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002342
2343 if (UART_ENABLE_MS(port, termios->c_cflag))
2344 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345}
2346
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002347static void sci_pm(struct uart_port *port, unsigned int state,
2348 unsigned int oldstate)
2349{
2350 struct sci_port *sci_port = to_sci_port(port);
2351
2352 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002353 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002354 sci_port_disable(sci_port);
2355 break;
2356 default:
2357 sci_port_enable(sci_port);
2358 break;
2359 }
2360}
2361
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362static const char *sci_type(struct uart_port *port)
2363{
2364 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002365 case PORT_IRDA:
2366 return "irda";
2367 case PORT_SCI:
2368 return "sci";
2369 case PORT_SCIF:
2370 return "scif";
2371 case PORT_SCIFA:
2372 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002373 case PORT_SCIFB:
2374 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002375 case PORT_HSCIF:
2376 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 }
2378
Paul Mundtfa439722008-09-04 18:53:58 +09002379 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380}
2381
Paul Mundtf6e94952011-01-21 15:25:36 +09002382static int sci_remap_port(struct uart_port *port)
2383{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002384 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002385
2386 /*
2387 * Nothing to do if there's already an established membase.
2388 */
2389 if (port->membase)
2390 return 0;
2391
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002392 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002393 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002394 if (unlikely(!port->membase)) {
2395 dev_err(port->dev, "can't remap port#%d\n", port->line);
2396 return -ENXIO;
2397 }
2398 } else {
2399 /*
2400 * For the simple (and majority of) cases where we don't
2401 * need to do any remapping, just cast the cookie
2402 * directly.
2403 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002404 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002405 }
2406
2407 return 0;
2408}
2409
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410static void sci_release_port(struct uart_port *port)
2411{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002412 struct sci_port *sport = to_sci_port(port);
2413
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002414 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002415 iounmap(port->membase);
2416 port->membase = NULL;
2417 }
2418
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002419 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420}
2421
2422static int sci_request_port(struct uart_port *port)
2423{
Paul Mundte2651642011-01-20 21:24:03 +09002424 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002425 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002426 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002428 res = request_mem_region(port->mapbase, sport->reg_size,
2429 dev_name(port->dev));
2430 if (unlikely(res == NULL)) {
2431 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002432 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002433 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434
Paul Mundtf6e94952011-01-21 15:25:36 +09002435 ret = sci_remap_port(port);
2436 if (unlikely(ret != 0)) {
2437 release_resource(res);
2438 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002439 }
Paul Mundte2651642011-01-20 21:24:03 +09002440
2441 return 0;
2442}
2443
2444static void sci_config_port(struct uart_port *port, int flags)
2445{
2446 if (flags & UART_CONFIG_TYPE) {
2447 struct sci_port *sport = to_sci_port(port);
2448
2449 port->type = sport->cfg->type;
2450 sci_request_port(port);
2451 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452}
2453
2454static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2455{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 if (ser->baud_base < 2400)
2457 /* No paper tape reader for Mitch.. */
2458 return -EINVAL;
2459
2460 return 0;
2461}
2462
Julia Lawall069a47e2016-09-01 19:51:35 +02002463static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 .tx_empty = sci_tx_empty,
2465 .set_mctrl = sci_set_mctrl,
2466 .get_mctrl = sci_get_mctrl,
2467 .start_tx = sci_start_tx,
2468 .stop_tx = sci_stop_tx,
2469 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002470 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 .break_ctl = sci_break_ctl,
2472 .startup = sci_startup,
2473 .shutdown = sci_shutdown,
2474 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002475 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 .type = sci_type,
2477 .release_port = sci_release_port,
2478 .request_port = sci_request_port,
2479 .config_port = sci_config_port,
2480 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002481#ifdef CONFIG_CONSOLE_POLL
2482 .poll_get_char = sci_poll_get_char,
2483 .poll_put_char = sci_poll_put_char,
2484#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485};
2486
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002487static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2488{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002489 const char *clk_names[] = {
2490 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002491 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002492 [SCI_BRG_INT] = "brg_int",
2493 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002494 };
2495 struct clk *clk;
2496 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002497
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002498 if (sci_port->cfg->type == PORT_HSCIF)
2499 clk_names[SCI_SCK] = "hsck";
2500
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002501 for (i = 0; i < SCI_NUM_CLKS; i++) {
2502 clk = devm_clk_get(dev, clk_names[i]);
2503 if (PTR_ERR(clk) == -EPROBE_DEFER)
2504 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002505
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002506 if (IS_ERR(clk) && i == SCI_FCK) {
2507 /*
2508 * "fck" used to be called "sci_ick", and we need to
2509 * maintain DT backward compatibility.
2510 */
2511 clk = devm_clk_get(dev, "sci_ick");
2512 if (PTR_ERR(clk) == -EPROBE_DEFER)
2513 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002514
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002515 if (!IS_ERR(clk))
2516 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002517
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002518 /*
2519 * Not all SH platforms declare a clock lookup entry
2520 * for SCI devices, in which case we need to get the
2521 * global "peripheral_clk" clock.
2522 */
2523 clk = devm_clk_get(dev, "peripheral_clk");
2524 if (!IS_ERR(clk))
2525 goto found;
2526
2527 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2528 PTR_ERR(clk));
2529 return PTR_ERR(clk);
2530 }
2531
2532found:
2533 if (IS_ERR(clk))
2534 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2535 PTR_ERR(clk));
2536 else
2537 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2538 clk, clk);
2539 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2540 }
2541 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002542}
2543
Bill Pemberton9671f092012-11-19 13:21:50 -05002544static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002545 struct sci_port *sci_port, unsigned int index,
2546 struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002547{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002548 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002549 const struct resource *res;
2550 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002551 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002552
Paul Mundt50f09592011-12-02 20:09:48 +09002553 sci_port->cfg = p;
2554
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002555 port->ops = &sci_uart_ops;
2556 port->iotype = UPIO_MEM;
2557 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002558
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002559 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2560 if (res == NULL)
2561 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002562
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002563 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002564 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002565
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002566 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2567 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002568
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002569 /* The SCI generates several interrupts. They can be muxed together or
2570 * connected to different interrupt lines. In the muxed case only one
2571 * interrupt resource is specified. In the non-muxed case three or four
2572 * interrupt resources are specified, as the BRI interrupt is optional.
2573 */
2574 if (sci_port->irqs[0] < 0)
2575 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002576
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002577 if (sci_port->irqs[1] < 0) {
2578 sci_port->irqs[1] = sci_port->irqs[0];
2579 sci_port->irqs[2] = sci_port->irqs[0];
2580 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002581 }
2582
Paul Mundt3127c6b2011-06-28 13:44:37 +09002583 if (p->regtype == SCIx_PROBE_REGTYPE) {
2584 ret = sci_probe_regmap(p);
Rafael J. Wysockifc971142011-08-08 00:26:50 +02002585 if (unlikely(ret))
Paul Mundt3127c6b2011-06-28 13:44:37 +09002586 return ret;
2587 }
Paul Mundt61a69762011-06-14 12:40:19 +09002588
Laurent Pincharte095ee62017-01-11 16:43:34 +02002589 sci_port->params = &sci_port_params[p->regtype];
2590
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002591 switch (p->type) {
2592 case PORT_SCIFB:
2593 port->fifosize = 256;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002594 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002595 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002596 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002597 break;
2598 case PORT_HSCIF:
2599 port->fifosize = 128;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002600 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002601 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002602 sci_port->sampling_rate_mask = SCI_SR_RANGE(8, 32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002603 break;
2604 case PORT_SCIFA:
2605 port->fifosize = 64;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002606 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002607 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002608 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002609 break;
2610 case PORT_SCIF:
2611 port->fifosize = 16;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002612 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002613 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002614 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002615 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002616 } else {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002617 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002618 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002619 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002620 }
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002621 break;
2622 default:
2623 port->fifosize = 1;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002624 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002625 sci_port->overrun_mask = SCI_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002626 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002627 break;
2628 }
2629
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002630 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2631 * match the SoC datasheet, this should be investigated. Let platform
2632 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002633 */
Geert Uytterhoevenf84b6bd2015-08-21 20:02:31 +02002634 if (p->sampling_rate)
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002635 sci_port->sampling_rate_mask = SCI_SR(p->sampling_rate);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002636
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002637 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002638 ret = sci_init_clocks(sci_port, &dev->dev);
2639 if (ret < 0)
2640 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002641
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002642 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002643
2644 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002645 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002646
Magnus Damm7ed7e072009-01-21 15:14:14 +00002647 sci_port->break_timer.data = (unsigned long)sci_port;
2648 sci_port->break_timer.function = sci_break_timer;
2649 init_timer(&sci_port->break_timer);
Paul Mundte108b2c2006-09-27 16:32:13 +09002650
Paul Mundtdebf9502011-06-08 18:19:37 +09002651 /*
2652 * Establish some sensible defaults for the error detection.
2653 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002654 if (p->type == PORT_SCI) {
2655 sci_port->error_mask = SCI_DEFAULT_ERROR_MASK;
2656 sci_port->error_clear = SCI_ERROR_CLEAR;
2657 } else {
2658 sci_port->error_mask = SCIF_DEFAULT_ERROR_MASK;
2659 sci_port->error_clear = SCIF_ERROR_CLEAR;
2660 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002661
2662 /*
Laurent Pinchart3ae988d2013-12-06 10:59:17 +01002663 * Make the error mask inclusive of overrun detection, if
2664 * supported.
2665 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002666 if (sci_port->overrun_reg == SCxSR) {
Geert Uytterhoevenafd66db2015-04-30 18:21:33 +02002667 sci_port->error_mask |= sci_port->overrun_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002668 sci_port->error_clear &= ~sci_port->overrun_mask;
2669 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002670
Paul Mundtce6738b2011-01-19 15:24:40 +09002671 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002672 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002673 port->regshift = p->regshift;
Paul Mundtce6738b2011-01-19 15:24:40 +09002674
2675 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002676 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002677 * for the multi-IRQ ports, which is where we are primarily
2678 * concerned with the shutdown path synchronization.
2679 *
2680 * For the muxed case there's nothing more to do.
2681 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002682 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002683 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002684
Paul Mundt61a69762011-06-14 12:40:19 +09002685 port->serial_in = sci_serial_in;
2686 port->serial_out = sci_serial_out;
2687
Guennadi Liakhovetski937bb6e2011-06-24 13:56:15 +02002688 if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0)
2689 dev_dbg(port->dev, "DMA tx %d, rx %d\n",
2690 p->dma_slave_tx, p->dma_slave_rx);
Magnus Damm7ed7e072009-01-21 15:14:14 +00002691
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002692 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002693}
2694
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002695static void sci_cleanup_single(struct sci_port *port)
2696{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002697 pm_runtime_disable(port->port.dev);
2698}
2699
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002700#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2701 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002702static void serial_console_putchar(struct uart_port *port, int ch)
2703{
2704 sci_poll_put_char(port, ch);
2705}
2706
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707/*
2708 * Print a string to the serial port trying not to disturb
2709 * any possible real use of the port...
2710 */
2711static void serial_console_write(struct console *co, const char *s,
2712 unsigned count)
2713{
Paul Mundt906b17d2011-01-21 16:19:53 +09002714 struct sci_port *sci_port = &sci_ports[co->index];
2715 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002716 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002717 unsigned long flags;
2718 int locked = 1;
2719
2720 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002721#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002722 if (port->sysrq)
2723 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002724 else
2725#endif
2726 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002727 locked = spin_trylock(&port->lock);
2728 else
2729 spin_lock(&port->lock);
2730
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002731 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002732 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002733 ctrl_temp = SCSCR_RE | SCSCR_TE |
2734 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002735 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2736 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002737
Magnus Damm501b8252009-01-21 15:14:30 +00002738 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002739
2740 /* wait until fifo is empty and last bit has been transmitted */
2741 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002742 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002743 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002744
2745 /* restore the SCSCR */
2746 serial_port_out(port, SCSCR, ctrl);
2747
2748 if (locked)
2749 spin_unlock(&port->lock);
2750 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751}
2752
Bill Pemberton9671f092012-11-19 13:21:50 -05002753static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002755 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756 struct uart_port *port;
2757 int baud = 115200;
2758 int bits = 8;
2759 int parity = 'n';
2760 int flow = 'n';
2761 int ret;
2762
Paul Mundte108b2c2006-09-27 16:32:13 +09002763 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002764 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002765 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002766 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002767 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002768
Paul Mundt906b17d2011-01-21 16:19:53 +09002769 sci_port = &sci_ports[co->index];
2770 port = &sci_port->port;
2771
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002772 /*
2773 * Refuse to handle uninitialized ports.
2774 */
2775 if (!port->ops)
2776 return -ENODEV;
2777
Paul Mundtf6e94952011-01-21 15:25:36 +09002778 ret = sci_remap_port(port);
2779 if (unlikely(ret != 0))
2780 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002781
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782 if (options)
2783 uart_parse_options(options, &baud, &parity, &bits, &flow);
2784
Paul Mundtab7cfb52011-06-01 14:47:42 +09002785 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786}
2787
2788static struct console serial_console = {
2789 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002790 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791 .write = serial_console_write,
2792 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002793 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002795 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796};
2797
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002798static struct console early_serial_console = {
2799 .name = "early_ttySC",
2800 .write = serial_console_write,
2801 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002802 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002803};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002804
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002805static char early_serial_buf[32];
2806
Bill Pemberton9671f092012-11-19 13:21:50 -05002807static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002808{
Jingoo Han574de552013-07-30 17:06:57 +09002809 struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002810
2811 if (early_serial_console.data)
2812 return -EEXIST;
2813
2814 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002815
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002816 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002817
2818 serial_console_setup(&early_serial_console, early_serial_buf);
2819
2820 if (!strstr(early_serial_buf, "keep"))
2821 early_serial_console.flags |= CON_BOOT;
2822
2823 register_console(&early_serial_console);
2824 return 0;
2825}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002826
2827#define SCI_CONSOLE (&serial_console)
2828
Paul Mundtecdf8a42011-01-21 00:05:48 +09002829#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002830static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002831{
2832 return -EINVAL;
2833}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002835#define SCI_CONSOLE NULL
2836
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002837#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002839static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840
2841static struct uart_driver sci_uart_driver = {
2842 .owner = THIS_MODULE,
2843 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844 .dev_name = "ttySC",
2845 .major = SCI_MAJOR,
2846 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002847 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 .cons = SCI_CONSOLE,
2849};
2850
Paul Mundt54507f62009-05-08 23:48:33 +09002851static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002852{
Paul Mundtd535a232011-01-19 17:19:35 +09002853 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002854
Paul Mundtd535a232011-01-19 17:19:35 +09002855 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002856
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002857 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002858
Magnus Damme552de22009-01-21 15:13:42 +00002859 return 0;
2860}
2861
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002862
2863#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2864#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2865#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002866
2867static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002868 /* SoC-specific types */
2869 {
2870 .compatible = "renesas,scif-r7s72100",
2871 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2872 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002873 /* Family-specific types */
2874 {
2875 .compatible = "renesas,rcar-gen1-scif",
2876 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2877 }, {
2878 .compatible = "renesas,rcar-gen2-scif",
2879 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2880 }, {
2881 .compatible = "renesas,rcar-gen3-scif",
2882 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2883 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002884 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002885 {
2886 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002887 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002888 }, {
2889 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002890 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002891 }, {
2892 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002893 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002894 }, {
2895 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002896 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002897 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002898 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002899 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002900 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002901 /* Terminator */
2902 },
2903};
2904MODULE_DEVICE_TABLE(of, of_sci_match);
2905
2906static struct plat_sci_port *
2907sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2908{
2909 struct device_node *np = pdev->dev.of_node;
2910 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002911 struct plat_sci_port *p;
2912 int id;
2913
2914 if (!IS_ENABLED(CONFIG_OF) || !np)
2915 return NULL;
2916
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002917 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002918 if (!match)
2919 return NULL;
2920
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002921 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002922 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002923 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002924
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002925 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002926 id = of_alias_get_id(np, "serial");
2927 if (id < 0) {
2928 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2929 return NULL;
2930 }
2931
2932 *dev_id = id;
2933
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002934 p->type = SCI_OF_TYPE(match->data);
2935 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002936
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002937 if (of_find_property(np, "uart-has-rtscts", NULL))
2938 p->capabilities |= SCIx_HAVE_RTSCTS;
2939
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002940 return p;
2941}
2942
Bill Pemberton9671f092012-11-19 13:21:50 -05002943static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002944 unsigned int index,
2945 struct plat_sci_port *p,
2946 struct sci_port *sciport)
2947{
Magnus Damm0ee70712009-01-21 15:13:50 +00002948 int ret;
2949
2950 /* Sanity check */
2951 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002952 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002953 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002954 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002955 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002956 }
2957
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002958 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002959 if (ret)
2960 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002961
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002962 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2963 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2964 return PTR_ERR(sciport->gpios);
2965
2966 if (p->capabilities & SCIx_HAVE_RTSCTS) {
2967 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2968 UART_GPIO_CTS)) ||
2969 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2970 UART_GPIO_RTS))) {
2971 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2972 return -EINVAL;
2973 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002974 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002975 }
2976
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002977 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2978 if (ret) {
2979 sci_cleanup_single(sciport);
2980 return ret;
2981 }
2982
2983 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002984}
2985
Bill Pemberton9671f092012-11-19 13:21:50 -05002986static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002988 struct plat_sci_port *p;
2989 struct sci_port *sp;
2990 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002991 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002992
Paul Mundtecdf8a42011-01-21 00:05:48 +09002993 /*
2994 * If we've come here via earlyprintk initialization, head off to
2995 * the special early probe. We don't have sufficient device state
2996 * to make it beyond this yet.
2997 */
2998 if (is_early_platform_device(dev))
2999 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003000
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003001 if (dev->dev.of_node) {
3002 p = sci_parse_dt(dev, &dev_id);
3003 if (p == NULL)
3004 return -EINVAL;
3005 } else {
3006 p = dev->dev.platform_data;
3007 if (p == NULL) {
3008 dev_err(&dev->dev, "no platform data supplied\n");
3009 return -EINVAL;
3010 }
3011
3012 dev_id = dev->id;
3013 }
3014
3015 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003016 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003017
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003018 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003019 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003020 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003021
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022#ifdef CONFIG_SH_STANDARD_BIOS
3023 sh_bios_gdb_detach();
3024#endif
3025
Paul Mundte108b2c2006-09-27 16:32:13 +09003026 return 0;
3027}
3028
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003029static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003030{
Paul Mundtd535a232011-01-19 17:19:35 +09003031 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003032
Paul Mundtd535a232011-01-19 17:19:35 +09003033 if (sport)
3034 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003035
3036 return 0;
3037}
3038
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003039static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003040{
Paul Mundtd535a232011-01-19 17:19:35 +09003041 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003042
Paul Mundtd535a232011-01-19 17:19:35 +09003043 if (sport)
3044 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003045
3046 return 0;
3047}
3048
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003049static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003050
Paul Mundte108b2c2006-09-27 16:32:13 +09003051static struct platform_driver sci_driver = {
3052 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003053 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003054 .driver = {
3055 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003056 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003057 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003058 },
3059};
3060
3061static int __init sci_init(void)
3062{
3063 int ret;
3064
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003065 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003066
Paul Mundte108b2c2006-09-27 16:32:13 +09003067 ret = uart_register_driver(&sci_uart_driver);
3068 if (likely(ret == 0)) {
3069 ret = platform_driver_register(&sci_driver);
3070 if (unlikely(ret))
3071 uart_unregister_driver(&sci_uart_driver);
3072 }
3073
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074 return ret;
3075}
3076
3077static void __exit sci_exit(void)
3078{
Paul Mundte108b2c2006-09-27 16:32:13 +09003079 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003080 uart_unregister_driver(&sci_uart_driver);
3081}
3082
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003083#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3084early_platform_init_buffer("earlyprintk", &sci_driver,
3085 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3086#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003087#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3088static struct __init plat_sci_port port_cfg;
3089
3090static int __init early_console_setup(struct earlycon_device *device,
3091 int type)
3092{
3093 if (!device->port.membase)
3094 return -ENODEV;
3095
3096 device->port.serial_in = sci_serial_in;
3097 device->port.serial_out = sci_serial_out;
3098 device->port.type = type;
3099 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3100 sci_ports[0].cfg = &port_cfg;
3101 sci_ports[0].cfg->type = type;
3102 sci_probe_regmap(sci_ports[0].cfg);
Laurent Pincharte095ee62017-01-11 16:43:34 +02003103 sci_ports[0].params = &sci_port_params[sci_ports[0].cfg->regtype];
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003104 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3105 sci_serial_out(&sci_ports[0].port, SCSCR,
3106 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003107
3108 device->con->write = serial_console_write;
3109 return 0;
3110}
3111static int __init sci_early_console_setup(struct earlycon_device *device,
3112 const char *opt)
3113{
3114 return early_console_setup(device, PORT_SCI);
3115}
3116static int __init scif_early_console_setup(struct earlycon_device *device,
3117 const char *opt)
3118{
3119 return early_console_setup(device, PORT_SCIF);
3120}
3121static int __init scifa_early_console_setup(struct earlycon_device *device,
3122 const char *opt)
3123{
3124 return early_console_setup(device, PORT_SCIFA);
3125}
3126static int __init scifb_early_console_setup(struct earlycon_device *device,
3127 const char *opt)
3128{
3129 return early_console_setup(device, PORT_SCIFB);
3130}
3131static int __init hscif_early_console_setup(struct earlycon_device *device,
3132 const char *opt)
3133{
3134 return early_console_setup(device, PORT_HSCIF);
3135}
3136
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003137OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003138OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003139OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003140OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003141OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3142#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3143
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144module_init(sci_init);
3145module_exit(sci_exit);
3146
Paul Mundte108b2c2006-09-27 16:32:13 +09003147MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003148MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003149MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003150MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");