blob: 22e5d4e13714e8635a54b74ab6c5f02f2c05bb2a [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
Paul Mundtf43dc232011-01-13 15:06:28 +09005 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01006 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09007 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090016 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090018#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19#define SUPPORT_SYSRQ
20#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#undef DEBUG
23
Paul Mundt85f094e2008-04-25 16:04:20 +090024#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010025#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090026#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010027#include <linux/cpufreq.h>
28#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090029#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000030#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010031#include <linux/err.h>
32#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010033#include <linux/init.h>
34#include <linux/interrupt.h>
35#include <linux/ioport.h>
Ulrich Hechtb96408b2018-02-15 13:02:41 +010036#include <linux/ktime.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010037#include <linux/major.h>
38#include <linux/module.h>
39#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010040#include <linux/of.h>
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +020041#include <linux/of_device.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010042#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/scatterlist.h>
45#include <linux/serial.h>
46#include <linux/serial_sci.h>
47#include <linux/sh_dma.h>
48#include <linux/slab.h>
49#include <linux/string.h>
50#include <linux/sysrq.h>
51#include <linux/timer.h>
52#include <linux/tty.h>
53#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090054
55#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090056#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080057#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020059#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "sh-sci.h"
61
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010062/* Offsets into the sci_port->irqs array */
63enum {
64 SCIx_ERI_IRQ,
65 SCIx_RXI_IRQ,
66 SCIx_TXI_IRQ,
67 SCIx_BRI_IRQ,
Chris Brandt628c5342018-07-31 05:41:39 -050068 SCIx_DRI_IRQ,
69 SCIx_TEI_IRQ,
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010070 SCIx_NR_IRQS,
71
72 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
73};
74
75#define SCIx_IRQ_IS_MUXED(port) \
76 ((port)->irqs[SCIx_ERI_IRQ] == \
77 (port)->irqs[SCIx_RXI_IRQ]) || \
78 ((port)->irqs[SCIx_ERI_IRQ] && \
79 ((port)->irqs[SCIx_RXI_IRQ] < 0))
80
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010081enum SCI_CLKS {
82 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010083 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010084 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
85 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010086 SCI_NUM_CLKS
87};
88
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010089/* Bit x set means sampling rate x + 1 is supported */
90#define SCI_SR(x) BIT((x) - 1)
91#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
92
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010093#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
94 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
95 SCI_SR(19) | SCI_SR(27)
96
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010097#define min_sr(_port) ffs((_port)->sampling_rate_mask)
98#define max_sr(_port) fls((_port)->sampling_rate_mask)
99
100/* Iterate over all supported sampling rates, from high to low */
101#define for_each_sr(_sr, _port) \
102 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
103 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
104
Laurent Pincharte095ee62017-01-11 16:43:34 +0200105struct plat_sci_reg {
106 u8 offset, size;
107};
108
109struct sci_port_params {
110 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200111 unsigned int fifosize;
112 unsigned int overrun_reg;
113 unsigned int overrun_mask;
114 unsigned int sampling_rate_mask;
115 unsigned int error_mask;
116 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200117};
118
Paul Mundte108b2c2006-09-27 16:32:13 +0900119struct sci_port {
120 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Paul Mundtce6738b2011-01-19 15:24:40 +0900122 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200123 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200124 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100125 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900126 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200127 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900128
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100129 /* Clocks */
130 struct clk *clks[SCI_NUM_CLKS];
131 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900132
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100133 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900134 char *irqstr[SCIx_NR_IRQS];
135
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900136 struct dma_chan *chan_tx;
137 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900138
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +0200140 struct dma_chan *chan_tx_saved;
141 struct dma_chan *chan_rx_saved;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900142 dma_cookie_t cookie_tx;
143 dma_cookie_t cookie_rx[2];
144 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200145 dma_addr_t tx_dma_addr;
146 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200148 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900149 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150 struct work_struct work_tx;
Ulrich Hechtb96408b2018-02-15 13:02:41 +0100151 struct hrtimer rx_timer;
152 unsigned int rx_timeout; /* microseconds */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900153#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100154 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100155 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100156 struct timer_list rx_fifo_timer;
157 int rx_fifo_timeout;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +0200158 u16 hscif_tot;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200159
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200160 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200161 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900162};
163
Paul Mundte108b2c2006-09-27 16:32:13 +0900164#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
165
166static struct sci_port sci_ports[SCI_NPORTS];
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +0100167static unsigned long sci_ports_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168static struct uart_driver sci_uart_driver;
169
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900170static inline struct sci_port *
171to_sci_port(struct uart_port *uart)
172{
173 return container_of(uart, struct sci_port, port);
174}
175
Laurent Pincharte095ee62017-01-11 16:43:34 +0200176static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900177 /*
178 * Common SCI definitions, dependent on the port's regshift
179 * value.
180 */
181 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200182 .regs = {
183 [SCSMR] = { 0x00, 8 },
184 [SCBRR] = { 0x01, 8 },
185 [SCSCR] = { 0x02, 8 },
186 [SCxTDR] = { 0x03, 8 },
187 [SCxSR] = { 0x04, 8 },
188 [SCxRDR] = { 0x05, 8 },
189 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200190 .fifosize = 1,
191 .overrun_reg = SCxSR,
192 .overrun_mask = SCI_ORER,
193 .sampling_rate_mask = SCI_SR(32),
194 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
195 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900196 },
197
198 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200199 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900200 */
201 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200202 .regs = {
203 [SCSMR] = { 0x00, 8 },
204 [SCBRR] = { 0x02, 8 },
205 [SCSCR] = { 0x04, 8 },
206 [SCxTDR] = { 0x06, 8 },
207 [SCxSR] = { 0x08, 16 },
208 [SCxRDR] = { 0x0a, 8 },
209 [SCFCR] = { 0x0c, 8 },
210 [SCFDR] = { 0x0e, 16 },
211 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200212 .fifosize = 1,
213 .overrun_reg = SCxSR,
214 .overrun_mask = SCI_ORER,
215 .sampling_rate_mask = SCI_SR(32),
216 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
217 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900218 },
219
220 /*
221 * Common SCIFA definitions.
222 */
223 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200224 .regs = {
225 [SCSMR] = { 0x00, 16 },
226 [SCBRR] = { 0x04, 8 },
227 [SCSCR] = { 0x08, 16 },
228 [SCxTDR] = { 0x20, 8 },
229 [SCxSR] = { 0x14, 16 },
230 [SCxRDR] = { 0x24, 8 },
231 [SCFCR] = { 0x18, 16 },
232 [SCFDR] = { 0x1c, 16 },
233 [SCPCR] = { 0x30, 16 },
234 [SCPDR] = { 0x34, 16 },
235 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200236 .fifosize = 64,
237 .overrun_reg = SCxSR,
238 .overrun_mask = SCIFA_ORER,
239 .sampling_rate_mask = SCI_SR_SCIFAB,
240 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
241 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900242 },
243
244 /*
245 * Common SCIFB definitions.
246 */
247 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200248 .regs = {
249 [SCSMR] = { 0x00, 16 },
250 [SCBRR] = { 0x04, 8 },
251 [SCSCR] = { 0x08, 16 },
252 [SCxTDR] = { 0x40, 8 },
253 [SCxSR] = { 0x14, 16 },
254 [SCxRDR] = { 0x60, 8 },
255 [SCFCR] = { 0x18, 16 },
256 [SCTFDR] = { 0x38, 16 },
257 [SCRFDR] = { 0x3c, 16 },
258 [SCPCR] = { 0x30, 16 },
259 [SCPDR] = { 0x34, 16 },
260 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200261 .fifosize = 256,
262 .overrun_reg = SCxSR,
263 .overrun_mask = SCIFA_ORER,
264 .sampling_rate_mask = SCI_SR_SCIFAB,
265 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
266 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900267 },
268
269 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100270 * Common SH-2(A) SCIF definitions for ports with FIFO data
271 * count registers.
272 */
273 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200274 .regs = {
275 [SCSMR] = { 0x00, 16 },
276 [SCBRR] = { 0x04, 8 },
277 [SCSCR] = { 0x08, 16 },
278 [SCxTDR] = { 0x0c, 8 },
279 [SCxSR] = { 0x10, 16 },
280 [SCxRDR] = { 0x14, 8 },
281 [SCFCR] = { 0x18, 16 },
282 [SCFDR] = { 0x1c, 16 },
283 [SCSPTR] = { 0x20, 16 },
284 [SCLSR] = { 0x24, 16 },
285 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200286 .fifosize = 16,
287 .overrun_reg = SCLSR,
288 .overrun_mask = SCLSR_ORER,
289 .sampling_rate_mask = SCI_SR(32),
290 .error_mask = SCIF_DEFAULT_ERROR_MASK,
291 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100292 },
293
294 /*
Geert Uytterhoeven10c63442018-08-30 14:54:03 +0200295 * The "SCIFA" that is in RZ/T and RZ/A2.
296 * It looks like a normal SCIF with FIFO data, but with a
297 * compressed address space. Also, the break out of interrupts
298 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
299 */
300 [SCIx_RZ_SCIFA_REGTYPE] = {
301 .regs = {
302 [SCSMR] = { 0x00, 16 },
303 [SCBRR] = { 0x02, 8 },
304 [SCSCR] = { 0x04, 16 },
305 [SCxTDR] = { 0x06, 8 },
306 [SCxSR] = { 0x08, 16 },
307 [SCxRDR] = { 0x0A, 8 },
308 [SCFCR] = { 0x0C, 16 },
309 [SCFDR] = { 0x0E, 16 },
310 [SCSPTR] = { 0x10, 16 },
311 [SCLSR] = { 0x12, 16 },
312 },
313 .fifosize = 16,
314 .overrun_reg = SCLSR,
315 .overrun_mask = SCLSR_ORER,
316 .sampling_rate_mask = SCI_SR(32),
317 .error_mask = SCIF_DEFAULT_ERROR_MASK,
318 .error_clear = SCIF_ERROR_CLEAR,
319 },
320
321 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900322 * Common SH-3 SCIF definitions.
323 */
324 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200325 .regs = {
326 [SCSMR] = { 0x00, 8 },
327 [SCBRR] = { 0x02, 8 },
328 [SCSCR] = { 0x04, 8 },
329 [SCxTDR] = { 0x06, 8 },
330 [SCxSR] = { 0x08, 16 },
331 [SCxRDR] = { 0x0a, 8 },
332 [SCFCR] = { 0x0c, 8 },
333 [SCFDR] = { 0x0e, 16 },
334 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200335 .fifosize = 16,
336 .overrun_reg = SCLSR,
337 .overrun_mask = SCLSR_ORER,
338 .sampling_rate_mask = SCI_SR(32),
339 .error_mask = SCIF_DEFAULT_ERROR_MASK,
340 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900341 },
342
343 /*
344 * Common SH-4(A) SCIF(B) definitions.
345 */
346 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200347 .regs = {
348 [SCSMR] = { 0x00, 16 },
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +0200349 [SCBRR] = { 0x04, 8 },
350 [SCSCR] = { 0x08, 16 },
351 [SCxTDR] = { 0x0c, 8 },
352 [SCxSR] = { 0x10, 16 },
353 [SCxRDR] = { 0x14, 8 },
354 [SCFCR] = { 0x18, 16 },
355 [SCFDR] = { 0x1c, 16 },
356 [SCSPTR] = { 0x20, 16 },
357 [SCLSR] = { 0x24, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200358 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200359 .fifosize = 16,
360 .overrun_reg = SCLSR,
361 .overrun_mask = SCLSR_ORER,
362 .sampling_rate_mask = SCI_SR(32),
363 .error_mask = SCIF_DEFAULT_ERROR_MASK,
364 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100365 },
366
367 /*
368 * Common SCIF definitions for ports with a Baud Rate Generator for
369 * External Clock (BRG).
370 */
371 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200372 .regs = {
373 [SCSMR] = { 0x00, 16 },
374 [SCBRR] = { 0x04, 8 },
375 [SCSCR] = { 0x08, 16 },
376 [SCxTDR] = { 0x0c, 8 },
377 [SCxSR] = { 0x10, 16 },
378 [SCxRDR] = { 0x14, 8 },
379 [SCFCR] = { 0x18, 16 },
380 [SCFDR] = { 0x1c, 16 },
381 [SCSPTR] = { 0x20, 16 },
382 [SCLSR] = { 0x24, 16 },
383 [SCDL] = { 0x30, 16 },
384 [SCCKS] = { 0x34, 16 },
385 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200386 .fifosize = 16,
387 .overrun_reg = SCLSR,
388 .overrun_mask = SCLSR_ORER,
389 .sampling_rate_mask = SCI_SR(32),
390 .error_mask = SCIF_DEFAULT_ERROR_MASK,
391 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200392 },
393
394 /*
395 * Common HSCIF definitions.
396 */
397 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200398 .regs = {
399 [SCSMR] = { 0x00, 16 },
400 [SCBRR] = { 0x04, 8 },
401 [SCSCR] = { 0x08, 16 },
402 [SCxTDR] = { 0x0c, 8 },
403 [SCxSR] = { 0x10, 16 },
404 [SCxRDR] = { 0x14, 8 },
405 [SCFCR] = { 0x18, 16 },
406 [SCFDR] = { 0x1c, 16 },
407 [SCSPTR] = { 0x20, 16 },
408 [SCLSR] = { 0x24, 16 },
409 [HSSRR] = { 0x40, 16 },
410 [SCDL] = { 0x30, 16 },
411 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100412 [HSRTRGR] = { 0x54, 16 },
413 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200414 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200415 .fifosize = 128,
416 .overrun_reg = SCLSR,
417 .overrun_mask = SCLSR_ORER,
418 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
419 .error_mask = SCIF_DEFAULT_ERROR_MASK,
420 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900421 },
422
423 /*
424 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
425 * register.
426 */
427 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200428 .regs = {
429 [SCSMR] = { 0x00, 16 },
430 [SCBRR] = { 0x04, 8 },
431 [SCSCR] = { 0x08, 16 },
432 [SCxTDR] = { 0x0c, 8 },
433 [SCxSR] = { 0x10, 16 },
434 [SCxRDR] = { 0x14, 8 },
435 [SCFCR] = { 0x18, 16 },
436 [SCFDR] = { 0x1c, 16 },
437 [SCLSR] = { 0x24, 16 },
438 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200439 .fifosize = 16,
440 .overrun_reg = SCLSR,
441 .overrun_mask = SCLSR_ORER,
442 .sampling_rate_mask = SCI_SR(32),
443 .error_mask = SCIF_DEFAULT_ERROR_MASK,
444 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900445 },
446
447 /*
448 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
449 * count registers.
450 */
451 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200452 .regs = {
453 [SCSMR] = { 0x00, 16 },
454 [SCBRR] = { 0x04, 8 },
455 [SCSCR] = { 0x08, 16 },
456 [SCxTDR] = { 0x0c, 8 },
457 [SCxSR] = { 0x10, 16 },
458 [SCxRDR] = { 0x14, 8 },
459 [SCFCR] = { 0x18, 16 },
460 [SCFDR] = { 0x1c, 16 },
461 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
462 [SCRFDR] = { 0x20, 16 },
463 [SCSPTR] = { 0x24, 16 },
464 [SCLSR] = { 0x28, 16 },
465 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200466 .fifosize = 16,
467 .overrun_reg = SCLSR,
468 .overrun_mask = SCLSR_ORER,
469 .sampling_rate_mask = SCI_SR(32),
470 .error_mask = SCIF_DEFAULT_ERROR_MASK,
471 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900472 },
473
474 /*
475 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
476 * registers.
477 */
478 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200479 .regs = {
480 [SCSMR] = { 0x00, 16 },
481 [SCBRR] = { 0x04, 8 },
482 [SCSCR] = { 0x08, 16 },
483 [SCxTDR] = { 0x20, 8 },
484 [SCxSR] = { 0x14, 16 },
485 [SCxRDR] = { 0x24, 8 },
486 [SCFCR] = { 0x18, 16 },
487 [SCFDR] = { 0x1c, 16 },
488 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100489 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200490 .overrun_reg = SCxSR,
491 .overrun_mask = SCIFA_ORER,
492 .sampling_rate_mask = SCI_SR(16),
493 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
494 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900495 },
496};
497
Laurent Pincharte095ee62017-01-11 16:43:34 +0200498#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900499
Paul Mundt61a69762011-06-14 12:40:19 +0900500/*
501 * The "offset" here is rather misleading, in that it refers to an enum
502 * value relative to the port mapping rather than the fixed offset
503 * itself, which needs to be manually retrieved from the platform's
504 * register map for the given port.
505 */
506static unsigned int sci_serial_in(struct uart_port *p, int offset)
507{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200508 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900509
510 if (reg->size == 8)
511 return ioread8(p->membase + (reg->offset << p->regshift));
512 else if (reg->size == 16)
513 return ioread16(p->membase + (reg->offset << p->regshift));
514 else
515 WARN(1, "Invalid register access\n");
516
517 return 0;
518}
519
520static void sci_serial_out(struct uart_port *p, int offset, int value)
521{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200522 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900523
524 if (reg->size == 8)
525 iowrite8(value, p->membase + (reg->offset << p->regshift));
526 else if (reg->size == 16)
527 iowrite16(value, p->membase + (reg->offset << p->regshift));
528 else
529 WARN(1, "Invalid register access\n");
530}
531
Paul Mundt23241d42011-06-28 13:55:31 +0900532static void sci_port_enable(struct sci_port *sci_port)
533{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100534 unsigned int i;
535
Paul Mundt23241d42011-06-28 13:55:31 +0900536 if (!sci_port->port.dev)
537 return;
538
539 pm_runtime_get_sync(sci_port->port.dev);
540
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100541 for (i = 0; i < SCI_NUM_CLKS; i++) {
542 clk_prepare_enable(sci_port->clks[i]);
543 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
544 }
545 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900546}
547
548static void sci_port_disable(struct sci_port *sci_port)
549{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100550 unsigned int i;
551
Paul Mundt23241d42011-06-28 13:55:31 +0900552 if (!sci_port->port.dev)
553 return;
554
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100555 for (i = SCI_NUM_CLKS; i-- > 0; )
556 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900557
558 pm_runtime_put_sync(sci_port->port.dev);
559}
560
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200561static inline unsigned long port_rx_irq_mask(struct uart_port *port)
562{
563 /*
564 * Not all ports (such as SCIFA) will support REIE. Rather than
565 * special-casing the port type, we check the port initialization
566 * IRQ enable mask to see whether the IRQ is desired at all. If
567 * it's unset, it's logically inferred that there's no point in
568 * testing for it.
569 */
570 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
571}
572
573static void sci_start_tx(struct uart_port *port)
574{
575 struct sci_port *s = to_sci_port(port);
576 unsigned short ctrl;
577
578#ifdef CONFIG_SERIAL_SH_SCI_DMA
579 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
580 u16 new, scr = serial_port_in(port, SCSCR);
581 if (s->chan_tx)
582 new = scr | SCSCR_TDRQE;
583 else
584 new = scr & ~SCSCR_TDRQE;
585 if (new != scr)
586 serial_port_out(port, SCSCR, new);
587 }
588
589 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
590 dma_submit_error(s->cookie_tx)) {
591 s->cookie_tx = 0;
592 schedule_work(&s->work_tx);
593 }
594#endif
595
596 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
597 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
598 ctrl = serial_port_in(port, SCSCR);
599 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
600 }
601}
602
603static void sci_stop_tx(struct uart_port *port)
604{
605 unsigned short ctrl;
606
607 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
608 ctrl = serial_port_in(port, SCSCR);
609
610 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
611 ctrl &= ~SCSCR_TDRQE;
612
613 ctrl &= ~SCSCR_TIE;
614
615 serial_port_out(port, SCSCR, ctrl);
616}
617
618static void sci_start_rx(struct uart_port *port)
619{
620 unsigned short ctrl;
621
622 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
623
624 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
625 ctrl &= ~SCSCR_RDRQE;
626
627 serial_port_out(port, SCSCR, ctrl);
628}
629
630static void sci_stop_rx(struct uart_port *port)
631{
632 unsigned short ctrl;
633
634 ctrl = serial_port_in(port, SCSCR);
635
636 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
637 ctrl &= ~SCSCR_RDRQE;
638
639 ctrl &= ~port_rx_irq_mask(port);
640
641 serial_port_out(port, SCSCR, ctrl);
642}
643
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200644static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
645{
646 if (port->type == PORT_SCI) {
647 /* Just store the mask */
648 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200649 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200650 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
651 /* Only clear the status bits we want to clear */
652 serial_port_out(port, SCxSR,
653 serial_port_in(port, SCxSR) & mask);
654 } else {
655 /* Store the mask, clear parity/framing errors */
656 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
657 }
658}
659
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100660#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
661 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900662
663#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900664static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 unsigned short status;
667 int c;
668
Paul Mundte108b2c2006-09-27 16:32:13 +0900669 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900670 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200672 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 continue;
674 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500675 break;
676 } while (1);
677
678 if (!(status & SCxSR_RDxF(port)))
679 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900680
Paul Mundtb12bb292012-03-30 19:50:15 +0900681 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900682
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900683 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900684 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200685 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
687 return c;
688}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900689#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900691static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 unsigned short status;
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900696 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 } while (!(status & SCxSR_TDxE(port)));
698
Paul Mundtb12bb292012-03-30 19:50:15 +0900699 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200700 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100702#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
703 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Paul Mundt61a69762011-06-14 12:40:19 +0900705static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900706{
Paul Mundt61a69762011-06-14 12:40:19 +0900707 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900708
Paul Mundt61a69762011-06-14 12:40:19 +0900709 /*
710 * Use port-specific handler if provided.
711 */
712 if (s->cfg->ops && s->cfg->ops->init_pins) {
713 s->cfg->ops->init_pins(port, cflag);
714 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900715 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200717 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200718 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200719 u16 ctrl = serial_port_in(port, SCPCR);
720
721 /* Enable RXD and TXD pin functions */
722 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200723 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200724 /* RTS# is output, active low, unless autorts */
725 if (!(port->mctrl & TIOCM_RTS)) {
726 ctrl |= SCPCR_RTSC;
727 data |= SCPDR_RTSD;
728 } else if (!s->autorts) {
729 ctrl |= SCPCR_RTSC;
730 data &= ~SCPDR_RTSD;
731 } else {
732 /* Enable RTS# pin function */
733 ctrl &= ~SCPCR_RTSC;
734 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200735 /* Enable CTS# pin function */
736 ctrl &= ~SCPCR_CTSC;
737 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200738 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200739 serial_port_out(port, SCPCR, ctrl);
740 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200741 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800742
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200743 /* RTS# is always output; and active low, unless autorts */
744 status |= SCSPTR_RTSIO;
745 if (!(port->mctrl & TIOCM_RTS))
746 status |= SCSPTR_RTSDT;
747 else if (!s->autorts)
748 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200749 /* CTS# and SCK are inputs */
750 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
751 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900752 }
Paul Mundtd5701642008-12-16 20:07:27 +0900753}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900755static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900756{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200757 struct sci_port *s = to_sci_port(port);
758 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200759 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900760
761 reg = sci_getreg(port, SCTFDR);
762 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200763 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900764
765 reg = sci_getreg(port, SCFDR);
766 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900767 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900768
Paul Mundtb12bb292012-03-30 19:50:15 +0900769 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900770}
771
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900772static int sci_txroom(struct uart_port *port)
773{
Paul Mundt72b294c2011-06-14 17:38:19 +0900774 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900775}
776
777static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900778{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200779 struct sci_port *s = to_sci_port(port);
780 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200781 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900782
783 reg = sci_getreg(port, SCRFDR);
784 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200785 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900786
787 reg = sci_getreg(port, SCFDR);
788 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200789 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900790
Paul Mundtb12bb292012-03-30 19:50:15 +0900791 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900792}
793
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794/* ********************************************************************** *
795 * the interrupt related routines *
796 * ********************************************************************** */
797
798static void sci_transmit_chars(struct uart_port *port)
799{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700800 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 unsigned short status;
803 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900804 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Paul Mundtb12bb292012-03-30 19:50:15 +0900806 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900808 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900809 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900810 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900811 else
Paul Mundt8e698612009-06-24 19:44:32 +0900812 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900813 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 return;
815 }
816
Paul Mundt72b294c2011-06-14 17:38:19 +0900817 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
819 do {
820 unsigned char c;
821
822 if (port->x_char) {
823 c = port->x_char;
824 port->x_char = 0;
825 } else if (!uart_circ_empty(xmit) && !stopped) {
826 c = xmit->buf[xmit->tail];
827 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
828 } else {
829 break;
830 }
831
Paul Mundtb12bb292012-03-30 19:50:15 +0900832 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 port->icount.tx++;
835 } while (--count > 0);
836
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200837 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
840 uart_write_wakeup(port);
Hoan Nguyen An93bcefd2019-03-18 18:26:32 +0900841 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100842 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844}
845
846/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900847#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900849static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
Jiri Slaby227434f2013-01-03 15:53:01 +0100851 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 int i, count, copied = 0;
853 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800854 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Paul Mundtb12bb292012-03-30 19:50:15 +0900856 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (!(status & SCxSR_RDxF(port)))
858 return;
859
860 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100862 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
864 /* If for any reason we can't copy more data, we're done! */
865 if (count == 0)
866 break;
867
868 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900869 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200870 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900872 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100873 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900875 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900876 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900877
Paul Mundtb12bb292012-03-30 19:50:15 +0900878 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100879 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 count--; i--;
881 continue;
882 }
883
884 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900885 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800886 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900887 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900888 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900889 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800890 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900891 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900892 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800893 } else
894 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900895
Jiri Slaby92a19f92013-01-03 15:53:03 +0100896 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898 }
899
Paul Mundtb12bb292012-03-30 19:50:15 +0900900 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200901 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 copied += count;
904 port->icount.rx += count;
905 }
906
907 if (copied) {
908 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100909 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 } else {
Ulrich Hecht78420552018-02-15 13:02:27 +0100911 /* TTY buffers full; read from RX reg to prevent lockup */
912 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900913 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200914 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 }
916}
917
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900918static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
920 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900921 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100922 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900923 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100925 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200926 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100927 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900928
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100929 /* overrun error */
930 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
931 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900932
Joe Perches9b971cd2014-03-11 10:10:46 -0700933 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 }
935
Paul Mundte108b2c2006-09-27 16:32:13 +0900936 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200937 /* frame error */
938 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900939
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200940 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
941 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900942
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200943 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 }
945
Paul Mundte108b2c2006-09-27 16:32:13 +0900946 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900948 port->icount.parity++;
949
Jiri Slaby92a19f92013-01-03 15:53:03 +0100950 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900951 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900952
Joe Perches9b971cd2014-03-11 10:10:46 -0700953 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 }
955
Alan Cox33f0f882006-01-09 20:54:13 -0800956 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100957 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
959 return copied;
960}
961
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900962static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900963{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100964 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900965 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200966 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200967 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200968 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900969
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200970 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900971 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900972 return 0;
973
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200974 status = serial_port_in(port, s->params->overrun_reg);
975 if (status & s->params->overrun_mask) {
976 status &= ~s->params->overrun_mask;
977 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900978
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900979 port->icount.overrun++;
980
Jiri Slaby92a19f92013-01-03 15:53:03 +0100981 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100982 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900983
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900984 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900985 copied++;
986 }
987
988 return copied;
989}
990
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900991static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
993 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900994 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100995 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900997 if (uart_handle_break(port))
998 return 0;
999
Laurent Pinchartd5cb1312017-01-11 16:43:38 +02001000 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001001 port->icount.brk++;
1002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001004 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001005 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001006
1007 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 }
1009
Alan Cox33f0f882006-01-09 20:54:13 -08001010 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001011 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001012
Paul Mundtd830fa42008-12-16 19:29:38 +09001013 copied += sci_handle_fifo_overrun(port);
1014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 return copied;
1016}
1017
Ulrich Hechta380ed42017-02-02 18:10:16 +01001018static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1019{
1020 unsigned int bits;
1021
1022 if (rx_trig < 1)
1023 rx_trig = 1;
1024 if (rx_trig >= port->fifosize)
1025 rx_trig = port->fifosize;
1026
1027 /* HSCIF can be set to an arbitrary level. */
1028 if (sci_getreg(port, HSRTRGR)->size) {
1029 serial_port_out(port, HSRTRGR, rx_trig);
1030 return rx_trig;
1031 }
1032
1033 switch (port->type) {
1034 case PORT_SCIF:
1035 if (rx_trig < 4) {
1036 bits = 0;
1037 rx_trig = 1;
1038 } else if (rx_trig < 8) {
1039 bits = SCFCR_RTRG0;
1040 rx_trig = 4;
1041 } else if (rx_trig < 14) {
1042 bits = SCFCR_RTRG1;
1043 rx_trig = 8;
1044 } else {
1045 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1046 rx_trig = 14;
1047 }
1048 break;
1049 case PORT_SCIFA:
1050 case PORT_SCIFB:
1051 if (rx_trig < 16) {
1052 bits = 0;
1053 rx_trig = 1;
1054 } else if (rx_trig < 32) {
1055 bits = SCFCR_RTRG0;
1056 rx_trig = 16;
1057 } else if (rx_trig < 48) {
1058 bits = SCFCR_RTRG1;
1059 rx_trig = 32;
1060 } else {
1061 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1062 rx_trig = 48;
1063 }
1064 break;
1065 default:
1066 WARN(1, "unknown FIFO configuration");
1067 return 1;
1068 }
1069
1070 serial_port_out(port, SCFCR,
1071 (serial_port_in(port, SCFCR) &
1072 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1073
1074 return rx_trig;
1075}
1076
Ulrich Hecht03940372017-02-03 11:38:18 +01001077static int scif_rtrg_enabled(struct uart_port *port)
1078{
1079 if (sci_getreg(port, HSRTRGR)->size)
1080 return serial_port_in(port, HSRTRGR) != 0;
1081 else
1082 return (serial_port_in(port, SCFCR) &
1083 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1084}
1085
Kees Cooke99e88a2017-10-16 14:43:17 -07001086static void rx_fifo_timer_fn(struct timer_list *t)
Ulrich Hecht03940372017-02-03 11:38:18 +01001087{
Kees Cooke99e88a2017-10-16 14:43:17 -07001088 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
Ulrich Hecht03940372017-02-03 11:38:18 +01001089 struct uart_port *port = &s->port;
1090
1091 dev_dbg(port->dev, "Rx timed out\n");
1092 scif_set_rtrg(port, 1);
1093}
1094
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001095static ssize_t rx_fifo_trigger_show(struct device *dev,
1096 struct device_attribute *attr, char *buf)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001097{
1098 struct uart_port *port = dev_get_drvdata(dev);
1099 struct sci_port *sci = to_sci_port(port);
1100
1101 return sprintf(buf, "%d\n", sci->rx_trigger);
1102}
1103
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001104static ssize_t rx_fifo_trigger_store(struct device *dev,
1105 struct device_attribute *attr,
1106 const char *buf, size_t count)
Ulrich Hecht5d231882017-02-03 11:38:19 +01001107{
1108 struct uart_port *port = dev_get_drvdata(dev);
1109 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001110 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001111 long r;
1112
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001113 ret = kstrtol(buf, 0, &r);
1114 if (ret)
1115 return ret;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001116
Ulrich Hecht5d231882017-02-03 11:38:19 +01001117 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001118 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1119 scif_set_rtrg(port, 1);
1120
Ulrich Hecht5d231882017-02-03 11:38:19 +01001121 return count;
1122}
1123
Geert Uytterhoeven7027e622019-07-31 14:45:55 +02001124static DEVICE_ATTR_RW(rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001125
1126static ssize_t rx_fifo_timeout_show(struct device *dev,
1127 struct device_attribute *attr,
1128 char *buf)
1129{
1130 struct uart_port *port = dev_get_drvdata(dev);
1131 struct sci_port *sci = to_sci_port(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001132 int v;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001133
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001134 if (port->type == PORT_HSCIF)
1135 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1136 else
1137 v = sci->rx_fifo_timeout;
1138
1139 return sprintf(buf, "%d\n", v);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001140}
1141
1142static ssize_t rx_fifo_timeout_store(struct device *dev,
1143 struct device_attribute *attr,
1144 const char *buf,
1145 size_t count)
1146{
1147 struct uart_port *port = dev_get_drvdata(dev);
1148 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001149 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001150 long r;
1151
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001152 ret = kstrtol(buf, 0, &r);
1153 if (ret)
1154 return ret;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001155
1156 if (port->type == PORT_HSCIF) {
1157 if (r < 0 || r > 3)
1158 return -EINVAL;
1159 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1160 } else {
1161 sci->rx_fifo_timeout = r;
1162 scif_set_rtrg(port, 1);
1163 if (r > 0)
Kees Cooke99e88a2017-10-16 14:43:17 -07001164 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001165 }
1166
Ulrich Hecht5d231882017-02-03 11:38:19 +01001167 return count;
1168}
1169
Joe Perchesb6b996b2017-12-19 10:15:07 -08001170static DEVICE_ATTR_RW(rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001171
1172
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001173#ifdef CONFIG_SERIAL_SH_SCI_DMA
1174static void sci_dma_tx_complete(void *arg)
1175{
1176 struct sci_port *s = arg;
1177 struct uart_port *port = &s->port;
1178 struct circ_buf *xmit = &port->state->xmit;
1179 unsigned long flags;
1180
1181 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1182
1183 spin_lock_irqsave(&port->lock, flags);
1184
1185 xmit->tail += s->tx_dma_len;
1186 xmit->tail &= UART_XMIT_SIZE - 1;
1187
1188 port->icount.tx += s->tx_dma_len;
1189
1190 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1191 uart_write_wakeup(port);
1192
1193 if (!uart_circ_empty(xmit)) {
1194 s->cookie_tx = 0;
1195 schedule_work(&s->work_tx);
1196 } else {
1197 s->cookie_tx = -EINVAL;
1198 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1199 u16 ctrl = serial_port_in(port, SCSCR);
1200 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1201 }
1202 }
1203
1204 spin_unlock_irqrestore(&port->lock, flags);
1205}
1206
1207/* Locking: called with port lock held */
1208static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1209{
1210 struct uart_port *port = &s->port;
1211 struct tty_port *tport = &port->state->port;
1212 int copied;
1213
1214 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001215 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001216 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001217
1218 port->icount.rx += copied;
1219
1220 return copied;
1221}
1222
1223static int sci_dma_rx_find_active(struct sci_port *s)
1224{
1225 unsigned int i;
1226
1227 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1228 if (s->active_rx == s->cookie_rx[i])
1229 return i;
1230
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001231 return -1;
1232}
1233
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001234static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1235{
1236 unsigned int i;
1237
1238 s->chan_rx = NULL;
1239 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1240 s->cookie_rx[i] = -EINVAL;
1241 s->active_rx = 0;
1242}
1243
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001244static void sci_dma_rx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001245{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001246 struct dma_chan *chan = s->chan_rx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001247
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001248 s->chan_rx_saved = NULL;
1249 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001250 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001251 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1252 sg_dma_address(&s->sg_rx[0]));
1253 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001254}
1255
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001256static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1257{
1258 long sec = usec / 1000000;
1259 long nsec = (usec % 1000000) * 1000;
1260 ktime_t t = ktime_set(sec, nsec);
1261
1262 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1263}
1264
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001265static void sci_dma_rx_reenable_irq(struct sci_port *s)
1266{
1267 struct uart_port *port = &s->port;
1268 u16 scr;
1269
1270 /* Direct new serial port interrupts back to CPU */
1271 scr = serial_port_in(port, SCSCR);
1272 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1273 scr &= ~SCSCR_RDRQE;
1274 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1275 }
1276 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1277}
1278
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001279static void sci_dma_rx_complete(void *arg)
1280{
1281 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001282 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001283 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001284 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001285 unsigned long flags;
1286 int active, count = 0;
1287
1288 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1289 s->active_rx);
1290
1291 spin_lock_irqsave(&port->lock, flags);
1292
1293 active = sci_dma_rx_find_active(s);
1294 if (active >= 0)
1295 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1296
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001297 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001298
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001299 if (count)
1300 tty_flip_buffer_push(&port->state->port);
1301
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001302 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1303 DMA_DEV_TO_MEM,
1304 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1305 if (!desc)
1306 goto fail;
1307
1308 desc->callback = sci_dma_rx_complete;
1309 desc->callback_param = s;
1310 s->cookie_rx[active] = dmaengine_submit(desc);
1311 if (dma_submit_error(s->cookie_rx[active]))
1312 goto fail;
1313
1314 s->active_rx = s->cookie_rx[!active];
1315
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001316 dma_async_issue_pending(chan);
1317
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001318 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001319 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1320 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001321 return;
1322
1323fail:
1324 spin_unlock_irqrestore(&port->lock, flags);
1325 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001326 /* Switch to PIO */
1327 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoeven26f07392019-01-07 17:23:19 +01001328 dmaengine_terminate_async(chan);
1329 sci_dma_rx_chan_invalidate(s);
1330 sci_dma_rx_reenable_irq(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001331 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001332}
1333
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001334static void sci_dma_tx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001335{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001336 struct dma_chan *chan = s->chan_tx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001337
Geert Uytterhoevenf6611312018-07-06 11:05:42 +02001338 cancel_work_sync(&s->work_tx);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001339 s->chan_tx_saved = s->chan_tx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001340 s->cookie_tx = -EINVAL;
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001341 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001342 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1343 DMA_TO_DEVICE);
1344 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001345}
1346
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001347static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001348{
1349 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001350 struct uart_port *port = &s->port;
1351 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001352 int i;
1353
1354 for (i = 0; i < 2; i++) {
1355 struct scatterlist *sg = &s->sg_rx[i];
1356 struct dma_async_tx_descriptor *desc;
1357
1358 desc = dmaengine_prep_slave_sg(chan,
1359 sg, 1, DMA_DEV_TO_MEM,
1360 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1361 if (!desc)
1362 goto fail;
1363
1364 desc->callback = sci_dma_rx_complete;
1365 desc->callback_param = s;
1366 s->cookie_rx[i] = dmaengine_submit(desc);
1367 if (dma_submit_error(s->cookie_rx[i]))
1368 goto fail;
1369
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001370 }
1371
1372 s->active_rx = s->cookie_rx[0];
1373
1374 dma_async_issue_pending(chan);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001375 return 0;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001376
1377fail:
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001378 /* Switch to PIO */
1379 if (!port_lock_held)
1380 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001381 if (i)
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001382 dmaengine_terminate_async(chan);
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001383 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001384 sci_start_rx(port);
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001385 if (!port_lock_held)
1386 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001387 return -EAGAIN;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001388}
1389
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001390static void sci_dma_tx_work_fn(struct work_struct *work)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001391{
1392 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1393 struct dma_async_tx_descriptor *desc;
1394 struct dma_chan *chan = s->chan_tx;
1395 struct uart_port *port = &s->port;
1396 struct circ_buf *xmit = &port->state->xmit;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001397 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001398 dma_addr_t buf;
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001399 int head, tail;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001400
1401 /*
1402 * DMA is idle now.
1403 * Port xmit buffer is already mapped, and it is one page... Just adjust
1404 * offsets and lengths. Since it is a circular buffer, we have to
1405 * transmit till the end, and then the rest. Take the port lock to get a
1406 * consistent xmit buffer state.
1407 */
1408 spin_lock_irq(&port->lock);
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001409 head = xmit->head;
1410 tail = xmit->tail;
1411 buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1));
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001412 s->tx_dma_len = min_t(unsigned int,
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001413 CIRC_CNT(head, tail, UART_XMIT_SIZE),
1414 CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE));
1415 if (!s->tx_dma_len) {
1416 /* Transmit buffer has been flushed */
1417 spin_unlock_irq(&port->lock);
1418 return;
1419 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001420
1421 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1422 DMA_MEM_TO_DEV,
1423 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1424 if (!desc) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001425 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001426 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001427 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001428 }
1429
1430 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1431 DMA_TO_DEVICE);
1432
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001433 desc->callback = sci_dma_tx_complete;
1434 desc->callback_param = s;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001435 s->cookie_tx = dmaengine_submit(desc);
1436 if (dma_submit_error(s->cookie_tx)) {
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001437 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001438 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001439 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001440 }
1441
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001442 spin_unlock_irq(&port->lock);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001443 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
Geert Uytterhoeven8493eab2019-06-24 14:35:39 +02001444 __func__, xmit->buf, tail, head, s->cookie_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001445
1446 dma_async_issue_pending(chan);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001447 return;
1448
1449switch_to_pio:
1450 spin_lock_irqsave(&port->lock, flags);
1451 s->chan_tx = NULL;
1452 sci_start_tx(port);
1453 spin_unlock_irqrestore(&port->lock, flags);
1454 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001455}
1456
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001457static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001458{
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001459 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001460 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001461 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001462 struct dma_tx_state state;
1463 enum dma_status status;
1464 unsigned long flags;
1465 unsigned int read;
1466 int active, count;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001467
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001468 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001469
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001470 spin_lock_irqsave(&port->lock, flags);
1471
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001472 active = sci_dma_rx_find_active(s);
1473 if (active < 0) {
1474 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001475 return HRTIMER_NORESTART;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001476 }
1477
1478 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001479 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001480 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001481 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1482 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001483
1484 /* Let packet complete handler take care of the packet */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001485 return HRTIMER_NORESTART;
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001486 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001487
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001488 dmaengine_pause(chan);
1489
1490 /*
1491 * sometimes DMA transfer doesn't stop even if it is stopped and
1492 * data keeps on coming until transaction is complete so check
1493 * for DMA_COMPLETE again
1494 * Let packet complete handler take care of the packet
1495 */
1496 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1497 if (status == DMA_COMPLETE) {
1498 spin_unlock_irqrestore(&port->lock, flags);
1499 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001500 return HRTIMER_NORESTART;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001501 }
1502
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001503 /* Handle incomplete DMA receive */
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001504 dmaengine_terminate_async(s->chan_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001505 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001506
1507 if (read) {
1508 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1509 if (count)
1510 tty_flip_buffer_push(&port->state->port);
1511 }
1512
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001513 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001514 sci_dma_rx_submit(s, true);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001515
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001516 sci_dma_rx_reenable_irq(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001517
1518 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001519
1520 return HRTIMER_NORESTART;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001521}
1522
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001523static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001524 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001525{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001526 struct dma_chan *chan;
1527 struct dma_slave_config cfg;
1528 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001529
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001530 chan = dma_request_slave_channel(port->dev,
1531 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001532 if (!chan) {
Ulrich Hechtc58a3ae2018-10-12 15:47:49 +02001533 dev_dbg(port->dev, "dma_request_slave_channel failed\n");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001534 return NULL;
1535 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001536
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001537 memset(&cfg, 0, sizeof(cfg));
1538 cfg.direction = dir;
1539 if (dir == DMA_MEM_TO_DEV) {
1540 cfg.dst_addr = port->mapbase +
1541 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1542 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1543 } else {
1544 cfg.src_addr = port->mapbase +
1545 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1546 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1547 }
1548
1549 ret = dmaengine_slave_config(chan, &cfg);
1550 if (ret) {
1551 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1552 dma_release_channel(chan);
1553 return NULL;
1554 }
1555
1556 return chan;
1557}
1558
1559static void sci_request_dma(struct uart_port *port)
1560{
1561 struct sci_port *s = to_sci_port(port);
1562 struct dma_chan *chan;
1563
1564 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1565
George G. Davis099506c2019-05-14 23:29:34 -04001566 /*
1567 * DMA on console may interfere with Kernel log messages which use
1568 * plain putchar(). So, simply don't use it with a console.
1569 */
1570 if (uart_console(port))
1571 return;
1572
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001573 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001574 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001575
1576 s->cookie_tx = -EINVAL;
Andy Lowe74647792017-09-22 20:29:30 +02001577
1578 /*
1579 * Don't request a dma channel if no channel was specified
1580 * in the device tree.
1581 */
1582 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1583 return;
1584
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001585 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001586 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1587 if (chan) {
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001588 /* UART circular tx buffer is an aligned page. */
1589 s->tx_dma_addr = dma_map_single(chan->device->dev,
1590 port->state->xmit.buf,
1591 UART_XMIT_SIZE,
1592 DMA_TO_DEVICE);
1593 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1594 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1595 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001596 } else {
1597 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1598 __func__, UART_XMIT_SIZE,
1599 port->state->xmit.buf, &s->tx_dma_addr);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001600
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001601 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001602 s->chan_tx_saved = s->chan_tx = chan;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001603 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001604 }
1605
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001606 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001607 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1608 if (chan) {
1609 unsigned int i;
1610 dma_addr_t dma;
1611 void *buf;
1612
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001613 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1614 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1615 &dma, GFP_KERNEL);
1616 if (!buf) {
1617 dev_warn(port->dev,
1618 "Failed to allocate Rx dma buffer, using PIO\n");
1619 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001620 return;
1621 }
1622
1623 for (i = 0; i < 2; i++) {
1624 struct scatterlist *sg = &s->sg_rx[i];
1625
1626 sg_init_table(sg, 1);
1627 s->rx_buf[i] = buf;
1628 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001629 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001630
1631 buf += s->buf_len_rx;
1632 dma += s->buf_len_rx;
1633 }
1634
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001635 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001636 s->rx_timer.function = sci_dma_rx_timer_fn;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001637
Geert Uytterhoeven202dc3c2018-10-09 19:41:58 +02001638 s->chan_rx_saved = s->chan_rx = chan;
1639
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001640 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001641 sci_dma_rx_submit(s, false);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001642 }
1643}
1644
1645static void sci_free_dma(struct uart_port *port)
1646{
1647 struct sci_port *s = to_sci_port(port);
1648
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001649 if (s->chan_tx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001650 sci_dma_tx_release(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001651 if (s->chan_rx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001652 sci_dma_rx_release(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001653}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001654
1655static void sci_flush_buffer(struct uart_port *port)
1656{
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001657 struct sci_port *s = to_sci_port(port);
1658
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001659 /*
1660 * In uart_flush_buffer(), the xmit circular buffer has just been
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001661 * cleared, so we have to reset tx_dma_len accordingly, and stop any
1662 * pending transfers
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001663 */
Geert Uytterhoeven775b7ff2019-06-24 14:35:40 +02001664 s->tx_dma_len = 0;
1665 if (s->chan_tx) {
1666 dmaengine_terminate_async(s->chan_tx);
1667 s->cookie_tx = -EINVAL;
1668 }
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001669}
1670#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001671static inline void sci_request_dma(struct uart_port *port)
1672{
1673}
1674
1675static inline void sci_free_dma(struct uart_port *port)
1676{
1677}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001678
1679#define sci_flush_buffer NULL
1680#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001681
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001682static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001684 struct uart_port *port = ptr;
1685 struct sci_port *s = to_sci_port(port);
1686
Ulrich Hecht03940372017-02-03 11:38:18 +01001687#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001688 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001689 u16 scr = serial_port_in(port, SCSCR);
1690 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001691
1692 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001693 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001694 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001695 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001696 } else {
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001697 if (sci_dma_rx_submit(s, false) < 0)
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001698 goto handle_pio;
1699
Paul Mundtf43dc232011-01-13 15:06:28 +09001700 scr &= ~SCSCR_RIE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001701 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001702 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001703 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001704 serial_port_out(port, SCxSR,
1705 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001706 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001707 jiffies, s->rx_timeout);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001708 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001709
1710 return IRQ_HANDLED;
1711 }
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001712
1713handle_pio:
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001714#endif
1715
Ulrich Hecht03940372017-02-03 11:38:18 +01001716 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1717 if (!scif_rtrg_enabled(port))
1718 scif_set_rtrg(port, s->rx_trigger);
1719
1720 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001721 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
Ulrich Hecht03940372017-02-03 11:38:18 +01001722 }
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 /* I think sci_receive_chars has to be called irrespective
1725 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1726 * to be disabled?
1727 */
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001728 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730 return IRQ_HANDLED;
1731}
1732
David Howells7d12e782006-10-05 14:55:46 +01001733static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
1735 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001736 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
Stuart Menefyfd78a762009-07-29 23:01:24 +09001738 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001740 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
1742 return IRQ_HANDLED;
1743}
1744
Chris Brandt628c5342018-07-31 05:41:39 -05001745static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1746{
1747 struct uart_port *port = ptr;
1748
1749 /* Handle BREAKs */
1750 sci_handle_breaks(port);
1751 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1752
1753 return IRQ_HANDLED;
1754}
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001755
David Howells7d12e782006-10-05 14:55:46 +01001756static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757{
1758 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001759 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760
Chris Brandt628c5342018-07-31 05:41:39 -05001761 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001762 /* Break and Error interrupts are muxed */
1763 unsigned short ssr_status = serial_port_in(port, SCxSR);
1764
1765 /* Break Interrupt */
1766 if (ssr_status & SCxSR_BRK(port))
1767 sci_br_interrupt(irq, ptr);
1768
1769 /* Break only? */
1770 if (!(ssr_status & SCxSR_ERRORS(port)))
1771 return IRQ_HANDLED;
1772 }
1773
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 /* Handle errors */
1775 if (port->type == PORT_SCI) {
1776 if (sci_handle_errors(port)) {
1777 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001778 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001779 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 }
1781 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001782 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001783 if (!s->chan_rx)
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001784 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 }
1786
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001787 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
1789 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001790 if (!s->chan_tx)
1791 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
1793 return IRQ_HANDLED;
1794}
1795
David Howells7d12e782006-10-05 14:55:46 +01001796static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001798 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001799 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001800 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001801 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Paul Mundtb12bb292012-03-30 19:50:15 +09001803 ssr_status = serial_port_in(port, SCxSR);
1804 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001805 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001806 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001807 else if (sci_getreg(port, s->params->overrun_reg)->size)
1808 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001809
Paul Mundtf43dc232011-01-13 15:06:28 +09001810 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811
1812 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001813 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001814 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001815 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001816
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001817 /*
1818 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1819 * DR flags
1820 */
1821 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001822 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001823 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001824
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001826 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001827 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001828
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001830 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001831 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001833 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001834 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001835 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001836 ret = IRQ_HANDLED;
1837 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001838
Michael Trimarchia8884e32008-10-31 16:10:23 +09001839 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840}
1841
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001842static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001843 const char *desc;
1844 irq_handler_t handler;
1845} sci_irq_desc[] = {
1846 /*
1847 * Split out handlers, the default case.
1848 */
1849 [SCIx_ERI_IRQ] = {
1850 .desc = "rx err",
1851 .handler = sci_er_interrupt,
1852 },
1853
1854 [SCIx_RXI_IRQ] = {
1855 .desc = "rx full",
1856 .handler = sci_rx_interrupt,
1857 },
1858
1859 [SCIx_TXI_IRQ] = {
1860 .desc = "tx empty",
1861 .handler = sci_tx_interrupt,
1862 },
1863
1864 [SCIx_BRI_IRQ] = {
1865 .desc = "break",
1866 .handler = sci_br_interrupt,
1867 },
1868
Chris Brandt628c5342018-07-31 05:41:39 -05001869 [SCIx_DRI_IRQ] = {
1870 .desc = "rx ready",
1871 .handler = sci_rx_interrupt,
1872 },
1873
1874 [SCIx_TEI_IRQ] = {
1875 .desc = "tx end",
1876 .handler = sci_tx_interrupt,
1877 },
1878
Paul Mundt9174fc82011-06-28 15:25:36 +09001879 /*
1880 * Special muxed handler.
1881 */
1882 [SCIx_MUX_IRQ] = {
1883 .desc = "mux",
1884 .handler = sci_mpxed_interrupt,
1885 },
1886};
1887
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888static int sci_request_irq(struct sci_port *port)
1889{
Paul Mundt9174fc82011-06-28 15:25:36 +09001890 struct uart_port *up = &port->port;
Chris Brandt628c5342018-07-31 05:41:39 -05001891 int i, j, w, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Paul Mundt9174fc82011-06-28 15:25:36 +09001893 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001894 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001895 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001896
Chris Brandt628c5342018-07-31 05:41:39 -05001897 /* Check if already registered (muxed) */
1898 for (w = 0; w < i; w++)
1899 if (port->irqs[w] == port->irqs[i])
1900 w = i + 1;
1901 if (w > i)
1902 continue;
1903
Paul Mundt9174fc82011-06-28 15:25:36 +09001904 if (SCIx_IRQ_IS_MUXED(port)) {
1905 i = SCIx_MUX_IRQ;
1906 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001907 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001908 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001909
Paul Mundt0e8963d2012-05-18 18:21:06 +09001910 /*
1911 * Certain port types won't support all of the
1912 * available interrupt sources.
1913 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001914 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001915 continue;
1916 }
1917
Paul Mundt9174fc82011-06-28 15:25:36 +09001918 desc = sci_irq_desc + i;
Chris Brandt628c5342018-07-31 05:41:39 -05001919 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1920 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001921 if (!port->irqstr[j]) {
1922 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001923 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001924 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001925
Paul Mundt9174fc82011-06-28 15:25:36 +09001926 ret = request_irq(irq, desc->handler, up->irqflags,
1927 port->irqstr[j], port);
1928 if (unlikely(ret)) {
1929 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1930 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 }
1932 }
1933
1934 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001935
1936out_noirq:
1937 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001938 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001939
1940out_nomem:
1941 while (--j >= 0)
1942 kfree(port->irqstr[j]);
1943
1944 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945}
1946
1947static void sci_free_irq(struct sci_port *port)
1948{
Chris Brandt4d959872019-01-28 13:25:56 -05001949 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
Paul Mundt9174fc82011-06-28 15:25:36 +09001951 /*
1952 * Intentionally in reverse order so we iterate over the muxed
1953 * IRQ first.
1954 */
1955 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001956 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001957
1958 /*
1959 * Certain port types won't support all of the available
1960 * interrupt sources.
1961 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001962 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001963 continue;
1964
Chris Brandt4d959872019-01-28 13:25:56 -05001965 /* Check if already freed (irq was muxed) */
1966 for (j = 0; j < i; j++)
1967 if (port->irqs[j] == irq)
1968 j = i + 1;
1969 if (j > i)
1970 continue;
1971
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001972 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001973 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
Paul Mundt9174fc82011-06-28 15:25:36 +09001975 if (SCIx_IRQ_IS_MUXED(port)) {
1976 /* If there's only one IRQ, we're done. */
1977 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 }
1979 }
1980}
1981
1982static unsigned int sci_tx_empty(struct uart_port *port)
1983{
Paul Mundtb12bb292012-03-30 19:50:15 +09001984 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001985 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001986
1987 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988}
1989
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001990static void sci_set_rts(struct uart_port *port, bool state)
1991{
1992 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1993 u16 data = serial_port_in(port, SCPDR);
1994
1995 /* Active low */
1996 if (state)
1997 data &= ~SCPDR_RTSD;
1998 else
1999 data |= SCPDR_RTSD;
2000 serial_port_out(port, SCPDR, data);
2001
2002 /* RTS# is output */
2003 serial_port_out(port, SCPCR,
2004 serial_port_in(port, SCPCR) | SCPCR_RTSC);
2005 } else if (sci_getreg(port, SCSPTR)->size) {
2006 u16 ctrl = serial_port_in(port, SCSPTR);
2007
2008 /* Active low */
2009 if (state)
2010 ctrl &= ~SCSPTR_RTSDT;
2011 else
2012 ctrl |= SCSPTR_RTSDT;
2013 serial_port_out(port, SCSPTR, ctrl);
2014 }
2015}
2016
2017static bool sci_get_cts(struct uart_port *port)
2018{
2019 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2020 /* Active low */
2021 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2022 } else if (sci_getreg(port, SCSPTR)->size) {
2023 /* Active low */
2024 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2025 }
2026
2027 return true;
2028}
2029
Paul Mundtcdf7c422011-11-24 20:18:32 +09002030/*
2031 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2032 * CTS/RTS is supported in hardware by at least one port and controlled
2033 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2034 * handled via the ->init_pins() op, which is a bit of a one-way street,
2035 * lacking any ability to defer pin control -- this will later be
2036 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002037 *
2038 * Other modes (such as loopback) are supported generically on certain
2039 * port types, but not others. For these it's sufficient to test for the
2040 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002041 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2043{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002044 struct sci_port *s = to_sci_port(port);
2045
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002046 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002047 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002048
2049 /*
2050 * Standard loopback mode for SCFCR ports.
2051 */
2052 reg = sci_getreg(port, SCFCR);
2053 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01002054 serial_port_out(port, SCFCR,
2055 serial_port_in(port, SCFCR) |
2056 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002057 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002058
2059 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002060
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002061 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002062 return;
2063
2064 if (!(mctrl & TIOCM_RTS)) {
2065 /* Disable Auto RTS */
2066 serial_port_out(port, SCFCR,
2067 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2068
2069 /* Clear RTS */
2070 sci_set_rts(port, 0);
2071 } else if (s->autorts) {
2072 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2073 /* Enable RTS# pin function */
2074 serial_port_out(port, SCPCR,
2075 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2076 }
2077
2078 /* Enable Auto RTS */
2079 serial_port_out(port, SCFCR,
2080 serial_port_in(port, SCFCR) | SCFCR_MCE);
2081 } else {
2082 /* Set RTS */
2083 sci_set_rts(port, 1);
2084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085}
2086
2087static unsigned int sci_get_mctrl(struct uart_port *port)
2088{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002089 struct sci_port *s = to_sci_port(port);
2090 struct mctrl_gpios *gpios = s->gpios;
2091 unsigned int mctrl = 0;
2092
2093 mctrl_gpio_get(gpios, &mctrl);
2094
Paul Mundtcdf7c422011-11-24 20:18:32 +09002095 /*
2096 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002097 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002098 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002099 if (s->autorts) {
2100 if (sci_get_cts(port))
2101 mctrl |= TIOCM_CTS;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002102 } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002103 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002104 }
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002105 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002106 mctrl |= TIOCM_DSR;
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02002107 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002108 mctrl |= TIOCM_CAR;
2109
2110 return mctrl;
2111}
2112
2113static void sci_enable_ms(struct uart_port *port)
2114{
2115 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116}
2117
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118static void sci_break_ctl(struct uart_port *port, int break_state)
2119{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002120 unsigned short scscr, scsptr;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002121 unsigned long flags;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002122
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002123 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02002124 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002125 /*
2126 * Not supported by hardware. Most parts couple break and rx
2127 * interrupts together, with break detection always enabled.
2128 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002129 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002130 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002131
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002132 spin_lock_irqsave(&port->lock, flags);
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002133 scsptr = serial_port_in(port, SCSPTR);
2134 scscr = serial_port_in(port, SCSCR);
2135
2136 if (break_state == -1) {
2137 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2138 scscr &= ~SCSCR_TE;
2139 } else {
2140 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2141 scscr |= SCSCR_TE;
2142 }
2143
2144 serial_port_out(port, SCSPTR, scsptr);
2145 serial_port_out(port, SCSCR, scscr);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002146 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147}
2148
2149static int sci_startup(struct uart_port *port)
2150{
Magnus Damma5660ad2009-01-21 15:14:38 +00002151 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002152 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002154 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2155
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002156 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002157
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002158 ret = sci_request_irq(s);
2159 if (unlikely(ret < 0)) {
2160 sci_free_dma(port);
2161 return ret;
2162 }
2163
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 return 0;
2165}
2166
2167static void sci_shutdown(struct uart_port *port)
2168{
Magnus Damma5660ad2009-01-21 15:14:38 +00002169 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002170 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002171 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002173 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2174
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002175 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002176 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2177
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002178 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002180 sci_stop_tx(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002181 /*
2182 * Stop RX and TX, disable related interrupts, keep clock source
2183 * and HSCIF TOT bits
2184 */
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002185 scr = serial_port_in(port, SCSCR);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002186 serial_port_out(port, SCSCR, scr &
2187 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002188 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002189
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002190#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02002191 if (s->chan_rx_saved) {
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002192 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2193 port->line);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002194 hrtimer_cancel(&s->rx_timer);
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002195 }
2196#endif
2197
Geert Uytterhoevenc5a92622018-07-06 11:08:36 +02002198 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2199 del_timer_sync(&s->rx_fifo_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002201 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202}
2203
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002204static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2205 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002206{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002207 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002208 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002209 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002210
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002211 if (s->port.type != PORT_HSCIF)
2212 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002213
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002214 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002215 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2216 if (abs(err) >= abs(min_err))
2217 continue;
2218
2219 min_err = err;
2220 *srr = sr - 1;
2221
2222 if (!err)
2223 break;
2224 }
2225
2226 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2227 *srr + 1);
2228 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002229}
2230
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002231static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2232 unsigned long freq, unsigned int *dlr,
2233 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002234{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002235 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002236 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002237
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002238 if (s->port.type != PORT_HSCIF)
2239 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002240
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002241 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002242 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2243 dl = clamp(dl, 1U, 65535U);
2244
2245 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2246 if (abs(err) >= abs(min_err))
2247 continue;
2248
2249 min_err = err;
2250 *dlr = dl;
2251 *srr = sr - 1;
2252
2253 if (!err)
2254 break;
2255 }
2256
2257 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2258 min_err, *dlr, *srr + 1);
2259 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002260}
2261
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002262/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002263static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2264 unsigned int *brr, unsigned int *srr,
2265 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002266{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002267 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002268 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002269 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002270
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002271 if (s->port.type != PORT_HSCIF)
2272 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002273
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002274 /*
2275 * Find the combination of sample rate and clock select with the
2276 * smallest deviation from the desired baud rate.
2277 * Prefer high sample rates to maximise the receive margin.
2278 *
2279 * M: Receive margin (%)
2280 * N: Ratio of bit rate to clock (N = sampling rate)
2281 * D: Clock duty (D = 0 to 1.0)
2282 * L: Frame length (L = 9 to 12)
2283 * F: Absolute value of clock frequency deviation
2284 *
2285 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2286 * (|D - 0.5| / N * (1 + F))|
2287 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2288 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002289 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002290 for (c = 0; c <= 3; c++) {
2291 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002292 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002293
2294 /*
2295 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002296 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002297 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002298 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002299 *
2300 * Watch out for overflow when calculating the desired
2301 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002302 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002303 if (bps > UINT_MAX / prediv)
2304 break;
2305
2306 scrate = prediv * bps;
2307 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002308 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002309
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002310 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002311 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002312 continue;
2313
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002314 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002315 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002316 *srr = sr - 1;
2317 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002318
2319 if (!err)
2320 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002321 }
2322 }
2323
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002324found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002325 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2326 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002327 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002328}
2329
Magnus Damm1ba76222011-08-03 03:47:36 +00002330static void sci_reset(struct uart_port *port)
2331{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002332 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002333 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002334 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002335
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002336 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002337
Paul Mundt0979e0e2011-11-24 18:35:49 +09002338 reg = sci_getreg(port, SCFCR);
2339 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002340 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002341
2342 sci_clear_SCxSR(port,
2343 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2344 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002345 if (sci_getreg(port, SCLSR)->size) {
2346 status = serial_port_in(port, SCLSR);
2347 status &= ~(SCLSR_TO | SCLSR_ORER);
2348 serial_port_out(port, SCLSR, status);
2349 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002350
Ulrich Hecht03940372017-02-03 11:38:18 +01002351 if (s->rx_trigger > 1) {
2352 if (s->rx_fifo_timeout) {
2353 scif_set_rtrg(port, 1);
Kees Cooke99e88a2017-10-16 14:43:17 -07002354 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hecht03940372017-02-03 11:38:18 +01002355 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002356 if (port->type == PORT_SCIFA ||
2357 port->type == PORT_SCIFB)
2358 scif_set_rtrg(port, 1);
2359 else
2360 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002361 }
2362 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002363}
2364
Alan Cox606d0992006-12-08 02:38:45 -08002365static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2366 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367{
Ulrich Hecht03940372017-02-03 11:38:18 +01002368 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002369 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2370 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002371 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002372 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002373 int min_err = INT_MAX, err;
2374 unsigned long max_freq = 0;
2375 int best_clk = -1;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002376 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002378 if ((termios->c_cflag & CSIZE) == CS7)
2379 smr_val |= SCSMR_CHR;
2380 if (termios->c_cflag & PARENB)
2381 smr_val |= SCSMR_PE;
2382 if (termios->c_cflag & PARODD)
2383 smr_val |= SCSMR_PE | SCSMR_ODD;
2384 if (termios->c_cflag & CSTOPB)
2385 smr_val |= SCSMR_STOP;
2386
Magnus Damm154280f2009-12-22 03:37:28 +00002387 /*
2388 * earlyprintk comes here early on with port->uartclk set to zero.
2389 * the clock framework is not up and running at this point so here
2390 * we assume that 115200 is the maximum baud rate. please note that
2391 * the baud rate is not programmed during earlyprintk - it is assumed
2392 * that the previous boot loader has enabled required clocks and
2393 * setup the baud rate generator hardware for us already.
2394 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002395 if (!port->uartclk) {
2396 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2397 goto done;
2398 }
Magnus Damm154280f2009-12-22 03:37:28 +00002399
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002400 for (i = 0; i < SCI_NUM_CLKS; i++)
2401 max_freq = max(max_freq, s->clk_rates[i]);
2402
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002403 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002404 if (!baud)
2405 goto done;
2406
2407 /*
2408 * There can be multiple sources for the sampling clock. Find the one
2409 * that gives us the smallest deviation from the desired baud rate.
2410 */
2411
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002412 /* Optional Undivided External Clock */
2413 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2414 port->type != PORT_SCIFB) {
2415 err = sci_sck_calc(s, baud, &srr1);
2416 if (abs(err) < abs(min_err)) {
2417 best_clk = SCI_SCK;
2418 scr_val = SCSCR_CKE1;
2419 sccks = SCCKS_CKS;
2420 min_err = err;
2421 srr = srr1;
2422 if (!err)
2423 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002424 }
2425 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002427 /* Optional BRG Frequency Divided External Clock */
2428 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2429 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2430 &srr1);
2431 if (abs(err) < abs(min_err)) {
2432 best_clk = SCI_SCIF_CLK;
2433 scr_val = SCSCR_CKE1;
2434 sccks = 0;
2435 min_err = err;
2436 dl = dl1;
2437 srr = srr1;
2438 if (!err)
2439 goto done;
2440 }
2441 }
2442
2443 /* Optional BRG Frequency Divided Internal Clock */
2444 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2445 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2446 &srr1);
2447 if (abs(err) < abs(min_err)) {
2448 best_clk = SCI_BRG_INT;
2449 scr_val = SCSCR_CKE1;
2450 sccks = SCCKS_XIN;
2451 min_err = err;
2452 dl = dl1;
2453 srr = srr1;
2454 if (!min_err)
2455 goto done;
2456 }
2457 }
2458
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002459 /* Divided Functional Clock using standard Bit Rate Register */
2460 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2461 if (abs(err) < abs(min_err)) {
2462 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002463 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002464 min_err = err;
2465 brr = brr1;
2466 srr = srr1;
2467 cks = cks1;
2468 }
2469
2470done:
2471 if (best_clk >= 0)
2472 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2473 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474
Paul Mundt23241d42011-06-28 13:55:31 +09002475 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002476
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002477 /*
2478 * Program the optional External Baud Rate Generator (BRG) first.
2479 * It controls the mux to select (H)SCK or frequency divided clock.
2480 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002481 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2482 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002483 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002484 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002485
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002486 spin_lock_irqsave(&port->lock, flags);
2487
Magnus Damm1ba76222011-08-03 03:47:36 +00002488 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002489
Paul Mundte108b2c2006-09-27 16:32:13 +09002490 uart_update_timeout(port, termios->c_cflag, baud);
2491
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002492 /* byte size and parity */
2493 switch (termios->c_cflag & CSIZE) {
2494 case CS5:
2495 bits = 7;
2496 break;
2497 case CS6:
2498 bits = 8;
2499 break;
2500 case CS7:
2501 bits = 9;
2502 break;
2503 default:
2504 bits = 10;
2505 break;
2506 }
2507
2508 if (termios->c_cflag & CSTOPB)
2509 bits++;
2510 if (termios->c_cflag & PARENB)
2511 bits++;
2512
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002513 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002514 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2515 switch (srr + 1) {
2516 case 5: smr_val |= SCSMR_SRC_5; break;
2517 case 7: smr_val |= SCSMR_SRC_7; break;
2518 case 11: smr_val |= SCSMR_SRC_11; break;
2519 case 13: smr_val |= SCSMR_SRC_13; break;
2520 case 16: smr_val |= SCSMR_SRC_16; break;
2521 case 17: smr_val |= SCSMR_SRC_17; break;
2522 case 19: smr_val |= SCSMR_SRC_19; break;
2523 case 27: smr_val |= SCSMR_SRC_27; break;
2524 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002525 smr_val |= cks;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002526 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002527 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002528 serial_port_out(port, SCBRR, brr);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002529 if (sci_getreg(port, HSSRR)->size) {
2530 unsigned int hssrr = srr | HSCIF_SRE;
2531 /* Calculate deviation from intended rate at the
2532 * center of the last stop bit in sampling clocks.
2533 */
2534 int last_stop = bits * 2 - 1;
Geert Uytterhoevenace96562019-04-01 13:25:10 +02002535 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2536 (int)(srr + 1),
2537 2 * (int)baud);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002538
2539 if (abs(deviation) >= 2) {
2540 /* At least two sampling clocks off at the
2541 * last stop bit; we can increase the error
2542 * margin by shifting the sampling point.
2543 */
Geert Uytterhoeven6b877842019-03-29 10:10:26 +01002544 int shift = clamp(deviation / 2, -8, 7);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002545
2546 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2547 HSCIF_SRHP_MASK;
2548 hssrr |= HSCIF_SRDE;
2549 }
2550 serial_port_out(port, HSSRR, hssrr);
2551 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002552
2553 /* Wait one bit interval */
2554 udelay((1000000 + (baud - 1)) / baud);
2555 } else {
2556 /* Don't touch the bit rate configuration */
2557 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002558 smr_val |= serial_port_in(port, SCSMR) &
2559 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002560 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002561 serial_port_out(port, SCSMR, smr_val);
2562 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563
Paul Mundtd5701642008-12-16 20:07:27 +09002564 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002565
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002566 port->status &= ~UPSTAT_AUTOCTS;
2567 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002568 reg = sci_getreg(port, SCFCR);
2569 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002570 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002571
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002572 if ((port->flags & UPF_HARD_FLOW) &&
2573 (termios->c_cflag & CRTSCTS)) {
2574 /* There is no CTS interrupt to restart the hardware */
2575 port->status |= UPSTAT_AUTOCTS;
2576 /* MCE is enabled when RTS is raised */
2577 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002578 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002579
2580 /*
2581 * As we've done a sci_reset() above, ensure we don't
2582 * interfere with the FIFOs while toggling MCE. As the
2583 * reset values could still be set, simply mask them out.
2584 */
2585 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2586
Paul Mundtb12bb292012-03-30 19:50:15 +09002587 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002588 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002589 if (port->flags & UPF_HARD_FLOW) {
2590 /* Refresh (Auto) RTS */
2591 sci_set_mctrl(port, port->mctrl);
2592 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002593
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002594 scr_val |= SCSCR_RE | SCSCR_TE |
2595 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002596 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002597 if ((srr + 1 == 5) &&
2598 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2599 /*
2600 * In asynchronous mode, when the sampling rate is 1/5, first
2601 * received data may become invalid on some SCIFA and SCIFB.
2602 * To avoid this problem wait more than 1 serial data time (1
2603 * bit time x serial data number) after setting SCSCR.RE = 1.
2604 */
2605 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2606 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002608 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002609 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002610 * See serial_core.c::uart_update_timeout().
2611 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2612 * function calculates 1 jiffie for the data plus 5 jiffies for the
2613 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2614 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2615 * value obtained by this formula is too small. Therefore, if the value
2616 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002617 */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002618 s->rx_frame = (10000 * bits) / (baud / 100);
Ulrich Hecht03940372017-02-03 11:38:18 +01002619#ifdef CONFIG_SERIAL_SH_SCI_DMA
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002620 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2621 if (s->rx_timeout < 20)
2622 s->rx_timeout = 20;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002623#endif
2624
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002626 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002627
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002628 spin_unlock_irqrestore(&port->lock, flags);
2629
Paul Mundt23241d42011-06-28 13:55:31 +09002630 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002631
2632 if (UART_ENABLE_MS(port, termios->c_cflag))
2633 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634}
2635
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002636static void sci_pm(struct uart_port *port, unsigned int state,
2637 unsigned int oldstate)
2638{
2639 struct sci_port *sci_port = to_sci_port(port);
2640
2641 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002642 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002643 sci_port_disable(sci_port);
2644 break;
2645 default:
2646 sci_port_enable(sci_port);
2647 break;
2648 }
2649}
2650
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651static const char *sci_type(struct uart_port *port)
2652{
2653 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002654 case PORT_IRDA:
2655 return "irda";
2656 case PORT_SCI:
2657 return "sci";
2658 case PORT_SCIF:
2659 return "scif";
2660 case PORT_SCIFA:
2661 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002662 case PORT_SCIFB:
2663 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002664 case PORT_HSCIF:
2665 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 }
2667
Paul Mundtfa439722008-09-04 18:53:58 +09002668 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669}
2670
Paul Mundtf6e94952011-01-21 15:25:36 +09002671static int sci_remap_port(struct uart_port *port)
2672{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002673 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002674
2675 /*
2676 * Nothing to do if there's already an established membase.
2677 */
2678 if (port->membase)
2679 return 0;
2680
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002681 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002682 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002683 if (unlikely(!port->membase)) {
2684 dev_err(port->dev, "can't remap port#%d\n", port->line);
2685 return -ENXIO;
2686 }
2687 } else {
2688 /*
2689 * For the simple (and majority of) cases where we don't
2690 * need to do any remapping, just cast the cookie
2691 * directly.
2692 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002693 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002694 }
2695
2696 return 0;
2697}
2698
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699static void sci_release_port(struct uart_port *port)
2700{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002701 struct sci_port *sport = to_sci_port(port);
2702
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002703 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002704 iounmap(port->membase);
2705 port->membase = NULL;
2706 }
2707
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002708 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709}
2710
2711static int sci_request_port(struct uart_port *port)
2712{
Paul Mundte2651642011-01-20 21:24:03 +09002713 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002714 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002715 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002717 res = request_mem_region(port->mapbase, sport->reg_size,
2718 dev_name(port->dev));
2719 if (unlikely(res == NULL)) {
2720 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002721 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723
Paul Mundtf6e94952011-01-21 15:25:36 +09002724 ret = sci_remap_port(port);
2725 if (unlikely(ret != 0)) {
2726 release_resource(res);
2727 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002728 }
Paul Mundte2651642011-01-20 21:24:03 +09002729
2730 return 0;
2731}
2732
2733static void sci_config_port(struct uart_port *port, int flags)
2734{
2735 if (flags & UART_CONFIG_TYPE) {
2736 struct sci_port *sport = to_sci_port(port);
2737
2738 port->type = sport->cfg->type;
2739 sci_request_port(port);
2740 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741}
2742
2743static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2744{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745 if (ser->baud_base < 2400)
2746 /* No paper tape reader for Mitch.. */
2747 return -EINVAL;
2748
2749 return 0;
2750}
2751
Julia Lawall069a47e2016-09-01 19:51:35 +02002752static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753 .tx_empty = sci_tx_empty,
2754 .set_mctrl = sci_set_mctrl,
2755 .get_mctrl = sci_get_mctrl,
2756 .start_tx = sci_start_tx,
2757 .stop_tx = sci_stop_tx,
2758 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002759 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 .break_ctl = sci_break_ctl,
2761 .startup = sci_startup,
2762 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002763 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002765 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 .type = sci_type,
2767 .release_port = sci_release_port,
2768 .request_port = sci_request_port,
2769 .config_port = sci_config_port,
2770 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002771#ifdef CONFIG_CONSOLE_POLL
2772 .poll_get_char = sci_poll_get_char,
2773 .poll_put_char = sci_poll_put_char,
2774#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775};
2776
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002777static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2778{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002779 const char *clk_names[] = {
2780 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002781 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002782 [SCI_BRG_INT] = "brg_int",
2783 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002784 };
2785 struct clk *clk;
2786 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002787
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002788 if (sci_port->cfg->type == PORT_HSCIF)
2789 clk_names[SCI_SCK] = "hsck";
2790
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002791 for (i = 0; i < SCI_NUM_CLKS; i++) {
2792 clk = devm_clk_get(dev, clk_names[i]);
2793 if (PTR_ERR(clk) == -EPROBE_DEFER)
2794 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002795
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002796 if (IS_ERR(clk) && i == SCI_FCK) {
2797 /*
2798 * "fck" used to be called "sci_ick", and we need to
2799 * maintain DT backward compatibility.
2800 */
2801 clk = devm_clk_get(dev, "sci_ick");
2802 if (PTR_ERR(clk) == -EPROBE_DEFER)
2803 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002804
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002805 if (!IS_ERR(clk))
2806 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002807
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002808 /*
2809 * Not all SH platforms declare a clock lookup entry
2810 * for SCI devices, in which case we need to get the
2811 * global "peripheral_clk" clock.
2812 */
2813 clk = devm_clk_get(dev, "peripheral_clk");
2814 if (!IS_ERR(clk))
2815 goto found;
2816
2817 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2818 PTR_ERR(clk));
2819 return PTR_ERR(clk);
2820 }
2821
2822found:
2823 if (IS_ERR(clk))
2824 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2825 PTR_ERR(clk));
2826 else
Geert Uytterhoevend63c16f2018-06-01 11:28:21 +02002827 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2828 clk, clk_get_rate(clk));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002829 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2830 }
2831 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002832}
2833
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002834static const struct sci_port_params *
2835sci_probe_regmap(const struct plat_sci_port *cfg)
2836{
2837 unsigned int regtype;
2838
2839 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2840 return &sci_port_params[cfg->regtype];
2841
2842 switch (cfg->type) {
2843 case PORT_SCI:
2844 regtype = SCIx_SCI_REGTYPE;
2845 break;
2846 case PORT_IRDA:
2847 regtype = SCIx_IRDA_REGTYPE;
2848 break;
2849 case PORT_SCIFA:
2850 regtype = SCIx_SCIFA_REGTYPE;
2851 break;
2852 case PORT_SCIFB:
2853 regtype = SCIx_SCIFB_REGTYPE;
2854 break;
2855 case PORT_SCIF:
2856 /*
2857 * The SH-4 is a bit of a misnomer here, although that's
2858 * where this particular port layout originated. This
2859 * configuration (or some slight variation thereof)
2860 * remains the dominant model for all SCIFs.
2861 */
2862 regtype = SCIx_SH4_SCIF_REGTYPE;
2863 break;
2864 case PORT_HSCIF:
2865 regtype = SCIx_HSCIF_REGTYPE;
2866 break;
2867 default:
2868 pr_err("Can't probe register map for given port\n");
2869 return NULL;
2870 }
2871
2872 return &sci_port_params[regtype];
2873}
2874
Bill Pemberton9671f092012-11-19 13:21:50 -05002875static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002876 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002877 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002878{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002879 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002880 const struct resource *res;
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +02002881 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002882 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002883
Paul Mundt50f09592011-12-02 20:09:48 +09002884 sci_port->cfg = p;
2885
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002886 port->ops = &sci_uart_ops;
2887 port->iotype = UPIO_MEM;
2888 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002889
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002890 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2891 if (res == NULL)
2892 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002893
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002894 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002895 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002896
Geert Uytterhoeven392fb8d2019-10-01 20:07:43 +02002897 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) {
2898 if (i)
2899 sci_port->irqs[i] = platform_get_irq_optional(dev, i);
2900 else
2901 sci_port->irqs[i] = platform_get_irq(dev, i);
2902 }
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002903
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002904 /* The SCI generates several interrupts. They can be muxed together or
2905 * connected to different interrupt lines. In the muxed case only one
Chris Brandt628c5342018-07-31 05:41:39 -05002906 * interrupt resource is specified as there is only one interrupt ID.
2907 * In the non-muxed case, up to 6 interrupt signals might be generated
2908 * from the SCI, however those signals might have their own individual
2909 * interrupt ID numbers, or muxed together with another interrupt.
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002910 */
2911 if (sci_port->irqs[0] < 0)
2912 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002913
Chris Brandt628c5342018-07-31 05:41:39 -05002914 if (sci_port->irqs[1] < 0)
2915 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2916 sci_port->irqs[i] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002917
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002918 sci_port->params = sci_probe_regmap(p);
2919 if (unlikely(sci_port->params == NULL))
2920 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002921
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002922 switch (p->type) {
2923 case PORT_SCIFB:
2924 sci_port->rx_trigger = 48;
2925 break;
2926 case PORT_HSCIF:
2927 sci_port->rx_trigger = 64;
2928 break;
2929 case PORT_SCIFA:
2930 sci_port->rx_trigger = 32;
2931 break;
2932 case PORT_SCIF:
2933 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2934 /* RX triggering not implemented for this IP */
2935 sci_port->rx_trigger = 1;
2936 else
2937 sci_port->rx_trigger = 8;
2938 break;
2939 default:
2940 sci_port->rx_trigger = 1;
2941 break;
2942 }
2943
Ulrich Hecht03940372017-02-03 11:38:18 +01002944 sci_port->rx_fifo_timeout = 0;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002945 sci_port->hscif_tot = 0;
Ulrich Hecht03940372017-02-03 11:38:18 +01002946
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002947 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2948 * match the SoC datasheet, this should be investigated. Let platform
2949 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002950 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002951 sci_port->sampling_rate_mask = p->sampling_rate
2952 ? SCI_SR(p->sampling_rate)
2953 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002954
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002955 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002956 ret = sci_init_clocks(sci_port, &dev->dev);
2957 if (ret < 0)
2958 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002959
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002960 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002961
2962 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002963 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002964
Paul Mundtce6738b2011-01-19 15:24:40 +09002965 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002966 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002967 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002968
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002969 if (port->type == PORT_SCI) {
2970 if (sci_port->reg_size >= 0x20)
2971 port->regshift = 2;
2972 else
2973 port->regshift = 1;
2974 }
2975
Paul Mundtce6738b2011-01-19 15:24:40 +09002976 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002977 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002978 * for the multi-IRQ ports, which is where we are primarily
2979 * concerned with the shutdown path synchronization.
2980 *
2981 * For the muxed case there's nothing more to do.
2982 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002983 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002984 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002985
Paul Mundt61a69762011-06-14 12:40:19 +09002986 port->serial_in = sci_serial_in;
2987 port->serial_out = sci_serial_out;
2988
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002989 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002990}
2991
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002992static void sci_cleanup_single(struct sci_port *port)
2993{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002994 pm_runtime_disable(port->port.dev);
2995}
2996
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002997#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2998 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002999static void serial_console_putchar(struct uart_port *port, int ch)
3000{
3001 sci_poll_put_char(port, ch);
3002}
3003
Linus Torvalds1da177e2005-04-16 15:20:36 -07003004/*
3005 * Print a string to the serial port trying not to disturb
3006 * any possible real use of the port...
3007 */
3008static void serial_console_write(struct console *co, const char *s,
3009 unsigned count)
3010{
Paul Mundt906b17d2011-01-21 16:19:53 +09003011 struct sci_port *sci_port = &sci_ports[co->index];
3012 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003013 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003014 unsigned long flags;
3015 int locked = 1;
3016
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003017#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003018 if (port->sysrq)
3019 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003020 else
3021#endif
3022 if (oops_in_progress)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003023 locked = spin_trylock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003024 else
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003025 spin_lock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003026
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003027 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003028 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003029 ctrl_temp = SCSCR_RE | SCSCR_TE |
3030 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003031 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003032 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09003033
Magnus Damm501b8252009-01-21 15:14:30 +00003034 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09003035
3036 /* wait until fifo is empty and last bit has been transmitted */
3037 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09003038 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09003039 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003040
3041 /* restore the SCSCR */
3042 serial_port_out(port, SCSCR, ctrl);
3043
3044 if (locked)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003045 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046}
3047
Bill Pemberton9671f092012-11-19 13:21:50 -05003048static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00003050 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051 struct uart_port *port;
3052 int baud = 115200;
3053 int bits = 8;
3054 int parity = 'n';
3055 int flow = 'n';
3056 int ret;
3057
Paul Mundte108b2c2006-09-27 16:32:13 +09003058 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09003059 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09003060 */
Paul Mundt906b17d2011-01-21 16:19:53 +09003061 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09003062 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09003063
Paul Mundt906b17d2011-01-21 16:19:53 +09003064 sci_port = &sci_ports[co->index];
3065 port = &sci_port->port;
3066
Alexandre Courbotb2267a62011-02-09 03:18:46 +00003067 /*
3068 * Refuse to handle uninitialized ports.
3069 */
3070 if (!port->ops)
3071 return -ENODEV;
3072
Paul Mundtf6e94952011-01-21 15:25:36 +09003073 ret = sci_remap_port(port);
3074 if (unlikely(ret != 0))
3075 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09003076
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077 if (options)
3078 uart_parse_options(options, &baud, &parity, &bits, &flow);
3079
Paul Mundtab7cfb52011-06-01 14:47:42 +09003080 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081}
3082
3083static struct console serial_console = {
3084 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09003085 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086 .write = serial_console_write,
3087 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09003088 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09003090 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091};
3092
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003093static struct console early_serial_console = {
3094 .name = "early_ttySC",
3095 .write = serial_console_write,
3096 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09003097 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003098};
Paul Mundtecdf8a42011-01-21 00:05:48 +09003099
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003100static char early_serial_buf[32];
3101
Bill Pemberton9671f092012-11-19 13:21:50 -05003102static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003103{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003104 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003105
3106 if (early_serial_console.data)
3107 return -EEXIST;
3108
3109 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003110
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003111 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003112
3113 serial_console_setup(&early_serial_console, early_serial_buf);
3114
3115 if (!strstr(early_serial_buf, "keep"))
3116 early_serial_console.flags |= CON_BOOT;
3117
3118 register_console(&early_serial_console);
3119 return 0;
3120}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003121
3122#define SCI_CONSOLE (&serial_console)
3123
Paul Mundtecdf8a42011-01-21 00:05:48 +09003124#else
Bill Pemberton9671f092012-11-19 13:21:50 -05003125static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003126{
3127 return -EINVAL;
3128}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003130#define SCI_CONSOLE NULL
3131
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003132#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003134static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135
Sjoerd Simons352b9262017-04-20 14:13:01 +02003136static DEFINE_MUTEX(sci_uart_registration_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137static struct uart_driver sci_uart_driver = {
3138 .owner = THIS_MODULE,
3139 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140 .dev_name = "ttySC",
3141 .major = SCI_MAJOR,
3142 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09003143 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144 .cons = SCI_CONSOLE,
3145};
3146
Paul Mundt54507f62009-05-08 23:48:33 +09003147static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00003148{
Paul Mundtd535a232011-01-19 17:19:35 +09003149 struct sci_port *port = platform_get_drvdata(dev);
Yoshihiro Shimoda641a41d2018-10-30 15:13:35 +09003150 unsigned int type = port->port.type; /* uart_remove_... clears it */
Magnus Damme552de22009-01-21 15:13:42 +00003151
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003152 sci_ports_in_use &= ~BIT(port->port.line);
Paul Mundtd535a232011-01-19 17:19:35 +09003153 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00003154
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003155 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09003156
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003157 if (port->port.fifosize > 1)
3158 device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3159 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
3160 device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003161
Magnus Damme552de22009-01-21 15:13:42 +00003162 return 0;
3163}
3164
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003165
3166#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3167#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3168#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003169
3170static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003171 /* SoC-specific types */
3172 {
3173 .compatible = "renesas,scif-r7s72100",
3174 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3175 },
Geert Uytterhoeven10c63442018-08-30 14:54:03 +02003176 {
3177 .compatible = "renesas,scif-r7s9210",
3178 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3179 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003180 /* Family-specific types */
3181 {
3182 .compatible = "renesas,rcar-gen1-scif",
3183 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3184 }, {
3185 .compatible = "renesas,rcar-gen2-scif",
3186 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3187 }, {
3188 .compatible = "renesas,rcar-gen3-scif",
3189 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3190 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003191 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003192 {
3193 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003194 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003195 }, {
3196 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003197 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003198 }, {
3199 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003200 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003201 }, {
3202 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003203 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003204 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003205 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003206 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003207 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003208 /* Terminator */
3209 },
3210};
3211MODULE_DEVICE_TABLE(of, of_sci_match);
3212
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003213static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3214 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003215{
3216 struct device_node *np = pdev->dev.of_node;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003217 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003218 struct sci_port *sp;
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003219 const void *data;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003220 int id;
3221
3222 if (!IS_ENABLED(CONFIG_OF) || !np)
3223 return NULL;
3224
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003225 data = of_device_get_match_data(&pdev->dev);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003226
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003227 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003228 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003229 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003230
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003231 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003232 id = of_alias_get_id(np, "serial");
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003233 if (id < 0 && ~sci_ports_in_use)
3234 id = ffz(sci_ports_in_use);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003235 if (id < 0) {
3236 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3237 return NULL;
3238 }
Geert Uytterhoeven090fa4b2018-02-23 14:38:35 +01003239 if (id >= ARRAY_SIZE(sci_ports)) {
3240 dev_err(&pdev->dev, "serial%d out of range\n", id);
3241 return NULL;
3242 }
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003243
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003244 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003245 *dev_id = id;
3246
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003247 p->type = SCI_OF_TYPE(data);
3248 p->regtype = SCI_OF_REGTYPE(data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003249
Sergei Shtylyov43c61282017-08-13 22:11:24 +03003250 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003251
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003252 return p;
3253}
3254
Bill Pemberton9671f092012-11-19 13:21:50 -05003255static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003256 unsigned int index,
3257 struct plat_sci_port *p,
3258 struct sci_port *sciport)
3259{
Magnus Damm0ee70712009-01-21 15:13:50 +00003260 int ret;
3261
3262 /* Sanity check */
3263 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003264 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003265 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003266 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003267 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003268 }
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003269 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3270 if (sci_ports_in_use & BIT(index))
3271 return -EBUSY;
Magnus Damm0ee70712009-01-21 15:13:50 +00003272
Sjoerd Simons352b9262017-04-20 14:13:01 +02003273 mutex_lock(&sci_uart_registration_lock);
3274 if (!sci_uart_driver.state) {
3275 ret = uart_register_driver(&sci_uart_driver);
3276 if (ret) {
3277 mutex_unlock(&sci_uart_registration_lock);
3278 return ret;
3279 }
3280 }
3281 mutex_unlock(&sci_uart_registration_lock);
3282
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003283 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003284 if (ret)
3285 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003286
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003287 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
Frieder Schrempfe55a0972019-08-02 10:04:10 +00003288 if (IS_ERR(sciport->gpios))
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003289 return PTR_ERR(sciport->gpios);
3290
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003291 if (sciport->has_rtscts) {
Geert Uytterhoevena16c4c52019-08-14 11:29:24 +02003292 if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
3293 mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003294 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3295 return -EINVAL;
3296 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003297 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003298 }
3299
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003300 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3301 if (ret) {
3302 sci_cleanup_single(sciport);
3303 return ret;
3304 }
3305
3306 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003307}
3308
Bill Pemberton9671f092012-11-19 13:21:50 -05003309static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003311 struct plat_sci_port *p;
3312 struct sci_port *sp;
3313 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003314 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003315
Paul Mundtecdf8a42011-01-21 00:05:48 +09003316 /*
3317 * If we've come here via earlyprintk initialization, head off to
3318 * the special early probe. We don't have sufficient device state
3319 * to make it beyond this yet.
3320 */
3321 if (is_early_platform_device(dev))
3322 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003323
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003324 if (dev->dev.of_node) {
3325 p = sci_parse_dt(dev, &dev_id);
3326 if (p == NULL)
3327 return -EINVAL;
3328 } else {
3329 p = dev->dev.platform_data;
3330 if (p == NULL) {
3331 dev_err(&dev->dev, "no platform data supplied\n");
3332 return -EINVAL;
3333 }
3334
3335 dev_id = dev->id;
3336 }
3337
3338 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003339 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003340
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003341 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003342 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003343 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003344
Ulrich Hecht5d231882017-02-03 11:38:19 +01003345 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003346 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003347 if (ret)
3348 return ret;
3349 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003350 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3351 sp->port.type == PORT_HSCIF) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003352 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003353 if (ret) {
3354 if (sp->port.fifosize > 1) {
Greg Kroah-Hartman6aa57f12019-07-04 10:46:09 +02003355 device_remove_file(&dev->dev,
3356 &dev_attr_rx_fifo_trigger);
Ulrich Hecht5d231882017-02-03 11:38:19 +01003357 }
3358 return ret;
3359 }
3360 }
3361
Linus Torvalds1da177e2005-04-16 15:20:36 -07003362#ifdef CONFIG_SH_STANDARD_BIOS
3363 sh_bios_gdb_detach();
3364#endif
3365
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003366 sci_ports_in_use |= BIT(dev_id);
Paul Mundte108b2c2006-09-27 16:32:13 +09003367 return 0;
3368}
3369
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003370static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003371{
Paul Mundtd535a232011-01-19 17:19:35 +09003372 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003373
Paul Mundtd535a232011-01-19 17:19:35 +09003374 if (sport)
3375 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003376
3377 return 0;
3378}
3379
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003380static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003381{
Paul Mundtd535a232011-01-19 17:19:35 +09003382 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003383
Paul Mundtd535a232011-01-19 17:19:35 +09003384 if (sport)
3385 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003386
3387 return 0;
3388}
3389
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003390static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003391
Paul Mundte108b2c2006-09-27 16:32:13 +09003392static struct platform_driver sci_driver = {
3393 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003394 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003395 .driver = {
3396 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003397 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003398 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003399 },
3400};
3401
3402static int __init sci_init(void)
3403{
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003404 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003405
Sjoerd Simons352b9262017-04-20 14:13:01 +02003406 return platform_driver_register(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407}
3408
3409static void __exit sci_exit(void)
3410{
Paul Mundte108b2c2006-09-27 16:32:13 +09003411 platform_driver_unregister(&sci_driver);
Sjoerd Simons352b9262017-04-20 14:13:01 +02003412
3413 if (sci_uart_driver.state)
3414 uart_unregister_driver(&sci_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003415}
3416
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003417#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3418early_platform_init_buffer("earlyprintk", &sci_driver,
3419 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3420#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003421#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
Matthias Kaehlckedd076cf2017-10-09 18:26:22 -07003422static struct plat_sci_port port_cfg __initdata;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003423
3424static int __init early_console_setup(struct earlycon_device *device,
3425 int type)
3426{
3427 if (!device->port.membase)
3428 return -ENODEV;
3429
3430 device->port.serial_in = sci_serial_in;
3431 device->port.serial_out = sci_serial_out;
3432 device->port.type = type;
3433 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003434 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003435 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003436 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003437 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3438 sci_serial_out(&sci_ports[0].port, SCSCR,
3439 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003440
3441 device->con->write = serial_console_write;
3442 return 0;
3443}
3444static int __init sci_early_console_setup(struct earlycon_device *device,
3445 const char *opt)
3446{
3447 return early_console_setup(device, PORT_SCI);
3448}
3449static int __init scif_early_console_setup(struct earlycon_device *device,
3450 const char *opt)
3451{
3452 return early_console_setup(device, PORT_SCIF);
3453}
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003454static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3455 const char *opt)
3456{
3457 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3458 return early_console_setup(device, PORT_SCIF);
3459}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003460static int __init scifa_early_console_setup(struct earlycon_device *device,
3461 const char *opt)
3462{
3463 return early_console_setup(device, PORT_SCIFA);
3464}
3465static int __init scifb_early_console_setup(struct earlycon_device *device,
3466 const char *opt)
3467{
3468 return early_console_setup(device, PORT_SCIFB);
3469}
3470static int __init hscif_early_console_setup(struct earlycon_device *device,
3471 const char *opt)
3472{
3473 return early_console_setup(device, PORT_HSCIF);
3474}
3475
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003476OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003477OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003478OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003479OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003480OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003481OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3482#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3483
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484module_init(sci_init);
3485module_exit(sci_exit);
3486
Paul Mundte108b2c2006-09-27 16:32:13 +09003487MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003488MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003489MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003490MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");