blob: ce7bd165929ea0783b8a288d0fe1f07e6e75b896 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Paul Mundte108b2c2006-09-27 16:32:13 +0900104struct sci_port {
105 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Paul Mundtce6738b2011-01-19 15:24:40 +0900107 /* Platform configuration */
108 struct plat_sci_port *cfg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200109 unsigned int overrun_reg;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200110 unsigned int overrun_mask;
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100111 unsigned int error_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +0200112 unsigned int error_clear;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100113 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900114 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200115 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900116
Paul Mundte108b2c2006-09-27 16:32:13 +0900117 /* Break timer */
118 struct timer_list break_timer;
119 int break_flag;
dmitry pervushin1534a3b2007-04-24 13:41:12 +0900120
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100121 /* Clocks */
122 struct clk *clks[SCI_NUM_CLKS];
123 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900124
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100125 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900126 char *irqstr[SCIx_NR_IRQS];
127
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900128 struct dma_chan *chan_tx;
129 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900130
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900131#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900132 dma_cookie_t cookie_tx;
133 dma_cookie_t cookie_rx[2];
134 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200135 dma_addr_t tx_dma_addr;
136 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900137 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200138 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900140 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900141 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000142 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900143#endif
Paul Mundte108b2c2006-09-27 16:32:13 +0900144};
145
Paul Mundte108b2c2006-09-27 16:32:13 +0900146#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
147
148static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149static struct uart_driver sci_uart_driver;
150
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900151static inline struct sci_port *
152to_sci_port(struct uart_port *uart)
153{
154 return container_of(uart, struct sci_port, port);
155}
156
Paul Mundt61a69762011-06-14 12:40:19 +0900157struct plat_sci_reg {
158 u8 offset, size;
159};
160
161/* Helper for invalidating specific entries of an inherited map. */
162#define sci_reg_invalid { .offset = 0, .size = 0 }
163
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200164static const struct plat_sci_reg sci_regmap[SCIx_NR_REGTYPES][SCIx_NR_REGS] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900165 [SCIx_PROBE_REGTYPE] = {
166 [0 ... SCIx_NR_REGS - 1] = sci_reg_invalid,
167 },
168
169 /*
170 * Common SCI definitions, dependent on the port's regshift
171 * value.
172 */
173 [SCIx_SCI_REGTYPE] = {
174 [SCSMR] = { 0x00, 8 },
175 [SCBRR] = { 0x01, 8 },
176 [SCSCR] = { 0x02, 8 },
177 [SCxTDR] = { 0x03, 8 },
178 [SCxSR] = { 0x04, 8 },
179 [SCxRDR] = { 0x05, 8 },
180 [SCFCR] = sci_reg_invalid,
181 [SCFDR] = sci_reg_invalid,
182 [SCTFDR] = sci_reg_invalid,
183 [SCRFDR] = sci_reg_invalid,
184 [SCSPTR] = sci_reg_invalid,
185 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200186 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200187 [SCPCR] = sci_reg_invalid,
188 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100189 [SCDL] = sci_reg_invalid,
190 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900191 },
192
193 /*
194 * Common definitions for legacy IrDA ports, dependent on
195 * regshift value.
196 */
197 [SCIx_IRDA_REGTYPE] = {
198 [SCSMR] = { 0x00, 8 },
199 [SCBRR] = { 0x01, 8 },
200 [SCSCR] = { 0x02, 8 },
201 [SCxTDR] = { 0x03, 8 },
202 [SCxSR] = { 0x04, 8 },
203 [SCxRDR] = { 0x05, 8 },
204 [SCFCR] = { 0x06, 8 },
205 [SCFDR] = { 0x07, 16 },
206 [SCTFDR] = sci_reg_invalid,
207 [SCRFDR] = sci_reg_invalid,
208 [SCSPTR] = sci_reg_invalid,
209 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200210 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200211 [SCPCR] = sci_reg_invalid,
212 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100213 [SCDL] = sci_reg_invalid,
214 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900215 },
216
217 /*
218 * Common SCIFA definitions.
219 */
220 [SCIx_SCIFA_REGTYPE] = {
221 [SCSMR] = { 0x00, 16 },
222 [SCBRR] = { 0x04, 8 },
223 [SCSCR] = { 0x08, 16 },
224 [SCxTDR] = { 0x20, 8 },
225 [SCxSR] = { 0x14, 16 },
226 [SCxRDR] = { 0x24, 8 },
227 [SCFCR] = { 0x18, 16 },
228 [SCFDR] = { 0x1c, 16 },
229 [SCTFDR] = sci_reg_invalid,
230 [SCRFDR] = sci_reg_invalid,
231 [SCSPTR] = sci_reg_invalid,
232 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200233 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200234 [SCPCR] = { 0x30, 16 },
235 [SCPDR] = { 0x34, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100236 [SCDL] = sci_reg_invalid,
237 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900238 },
239
240 /*
241 * Common SCIFB definitions.
242 */
243 [SCIx_SCIFB_REGTYPE] = {
244 [SCSMR] = { 0x00, 16 },
245 [SCBRR] = { 0x04, 8 },
246 [SCSCR] = { 0x08, 16 },
247 [SCxTDR] = { 0x40, 8 },
248 [SCxSR] = { 0x14, 16 },
249 [SCxRDR] = { 0x60, 8 },
250 [SCFCR] = { 0x18, 16 },
Takashi Yoshii8c66d6d2012-11-16 10:53:31 +0900251 [SCFDR] = sci_reg_invalid,
252 [SCTFDR] = { 0x38, 16 },
253 [SCRFDR] = { 0x3c, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900254 [SCSPTR] = sci_reg_invalid,
255 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200256 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200257 [SCPCR] = { 0x30, 16 },
258 [SCPDR] = { 0x34, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100259 [SCDL] = sci_reg_invalid,
260 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900261 },
262
263 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100264 * Common SH-2(A) SCIF definitions for ports with FIFO data
265 * count registers.
266 */
267 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
268 [SCSMR] = { 0x00, 16 },
269 [SCBRR] = { 0x04, 8 },
270 [SCSCR] = { 0x08, 16 },
271 [SCxTDR] = { 0x0c, 8 },
272 [SCxSR] = { 0x10, 16 },
273 [SCxRDR] = { 0x14, 8 },
274 [SCFCR] = { 0x18, 16 },
275 [SCFDR] = { 0x1c, 16 },
276 [SCTFDR] = sci_reg_invalid,
277 [SCRFDR] = sci_reg_invalid,
278 [SCSPTR] = { 0x20, 16 },
279 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200280 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200281 [SCPCR] = sci_reg_invalid,
282 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100283 [SCDL] = sci_reg_invalid,
284 [SCCKS] = sci_reg_invalid,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100285 },
286
287 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900288 * Common SH-3 SCIF definitions.
289 */
290 [SCIx_SH3_SCIF_REGTYPE] = {
291 [SCSMR] = { 0x00, 8 },
292 [SCBRR] = { 0x02, 8 },
293 [SCSCR] = { 0x04, 8 },
294 [SCxTDR] = { 0x06, 8 },
295 [SCxSR] = { 0x08, 16 },
296 [SCxRDR] = { 0x0a, 8 },
297 [SCFCR] = { 0x0c, 8 },
298 [SCFDR] = { 0x0e, 16 },
299 [SCTFDR] = sci_reg_invalid,
300 [SCRFDR] = sci_reg_invalid,
301 [SCSPTR] = sci_reg_invalid,
302 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200303 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200304 [SCPCR] = sci_reg_invalid,
305 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100306 [SCDL] = sci_reg_invalid,
307 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900308 },
309
310 /*
311 * Common SH-4(A) SCIF(B) definitions.
312 */
313 [SCIx_SH4_SCIF_REGTYPE] = {
314 [SCSMR] = { 0x00, 16 },
315 [SCBRR] = { 0x04, 8 },
316 [SCSCR] = { 0x08, 16 },
317 [SCxTDR] = { 0x0c, 8 },
318 [SCxSR] = { 0x10, 16 },
319 [SCxRDR] = { 0x14, 8 },
320 [SCFCR] = { 0x18, 16 },
321 [SCFDR] = { 0x1c, 16 },
322 [SCTFDR] = sci_reg_invalid,
323 [SCRFDR] = sci_reg_invalid,
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200326 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200327 [SCPCR] = sci_reg_invalid,
328 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100329 [SCDL] = sci_reg_invalid,
330 [SCCKS] = sci_reg_invalid,
331 },
332
333 /*
334 * Common SCIF definitions for ports with a Baud Rate Generator for
335 * External Clock (BRG).
336 */
337 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
338 [SCSMR] = { 0x00, 16 },
339 [SCBRR] = { 0x04, 8 },
340 [SCSCR] = { 0x08, 16 },
341 [SCxTDR] = { 0x0c, 8 },
342 [SCxSR] = { 0x10, 16 },
343 [SCxRDR] = { 0x14, 8 },
344 [SCFCR] = { 0x18, 16 },
345 [SCFDR] = { 0x1c, 16 },
346 [SCTFDR] = sci_reg_invalid,
347 [SCRFDR] = sci_reg_invalid,
348 [SCSPTR] = { 0x20, 16 },
349 [SCLSR] = { 0x24, 16 },
350 [HSSRR] = sci_reg_invalid,
351 [SCPCR] = sci_reg_invalid,
352 [SCPDR] = sci_reg_invalid,
353 [SCDL] = { 0x30, 16 },
354 [SCCKS] = { 0x34, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200355 },
356
357 /*
358 * Common HSCIF definitions.
359 */
360 [SCIx_HSCIF_REGTYPE] = {
361 [SCSMR] = { 0x00, 16 },
362 [SCBRR] = { 0x04, 8 },
363 [SCSCR] = { 0x08, 16 },
364 [SCxTDR] = { 0x0c, 8 },
365 [SCxSR] = { 0x10, 16 },
366 [SCxRDR] = { 0x14, 8 },
367 [SCFCR] = { 0x18, 16 },
368 [SCFDR] = { 0x1c, 16 },
369 [SCTFDR] = sci_reg_invalid,
370 [SCRFDR] = sci_reg_invalid,
371 [SCSPTR] = { 0x20, 16 },
372 [SCLSR] = { 0x24, 16 },
373 [HSSRR] = { 0x40, 16 },
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200374 [SCPCR] = sci_reg_invalid,
375 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100376 [SCDL] = { 0x30, 16 },
377 [SCCKS] = { 0x34, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900378 },
379
380 /*
381 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
382 * register.
383 */
384 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
385 [SCSMR] = { 0x00, 16 },
386 [SCBRR] = { 0x04, 8 },
387 [SCSCR] = { 0x08, 16 },
388 [SCxTDR] = { 0x0c, 8 },
389 [SCxSR] = { 0x10, 16 },
390 [SCxRDR] = { 0x14, 8 },
391 [SCFCR] = { 0x18, 16 },
392 [SCFDR] = { 0x1c, 16 },
393 [SCTFDR] = sci_reg_invalid,
394 [SCRFDR] = sci_reg_invalid,
395 [SCSPTR] = sci_reg_invalid,
396 [SCLSR] = { 0x24, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200397 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200398 [SCPCR] = sci_reg_invalid,
399 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100400 [SCDL] = sci_reg_invalid,
401 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900402 },
403
404 /*
405 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
406 * count registers.
407 */
408 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
409 [SCSMR] = { 0x00, 16 },
410 [SCBRR] = { 0x04, 8 },
411 [SCSCR] = { 0x08, 16 },
412 [SCxTDR] = { 0x0c, 8 },
413 [SCxSR] = { 0x10, 16 },
414 [SCxRDR] = { 0x14, 8 },
415 [SCFCR] = { 0x18, 16 },
416 [SCFDR] = { 0x1c, 16 },
417 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
418 [SCRFDR] = { 0x20, 16 },
419 [SCSPTR] = { 0x24, 16 },
420 [SCLSR] = { 0x28, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200421 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200422 [SCPCR] = sci_reg_invalid,
423 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100424 [SCDL] = sci_reg_invalid,
425 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900426 },
427
428 /*
429 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
430 * registers.
431 */
432 [SCIx_SH7705_SCIF_REGTYPE] = {
433 [SCSMR] = { 0x00, 16 },
434 [SCBRR] = { 0x04, 8 },
435 [SCSCR] = { 0x08, 16 },
436 [SCxTDR] = { 0x20, 8 },
437 [SCxSR] = { 0x14, 16 },
438 [SCxRDR] = { 0x24, 8 },
439 [SCFCR] = { 0x18, 16 },
440 [SCFDR] = { 0x1c, 16 },
441 [SCTFDR] = sci_reg_invalid,
442 [SCRFDR] = sci_reg_invalid,
443 [SCSPTR] = sci_reg_invalid,
444 [SCLSR] = sci_reg_invalid,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200445 [HSSRR] = sci_reg_invalid,
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200446 [SCPCR] = sci_reg_invalid,
447 [SCPDR] = sci_reg_invalid,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100448 [SCDL] = sci_reg_invalid,
449 [SCCKS] = sci_reg_invalid,
Paul Mundt61a69762011-06-14 12:40:19 +0900450 },
451};
452
Paul Mundt72b294c2011-06-14 17:38:19 +0900453#define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset)
454
Paul Mundt61a69762011-06-14 12:40:19 +0900455/*
456 * The "offset" here is rather misleading, in that it refers to an enum
457 * value relative to the port mapping rather than the fixed offset
458 * itself, which needs to be manually retrieved from the platform's
459 * register map for the given port.
460 */
461static unsigned int sci_serial_in(struct uart_port *p, int offset)
462{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200463 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900464
465 if (reg->size == 8)
466 return ioread8(p->membase + (reg->offset << p->regshift));
467 else if (reg->size == 16)
468 return ioread16(p->membase + (reg->offset << p->regshift));
469 else
470 WARN(1, "Invalid register access\n");
471
472 return 0;
473}
474
475static void sci_serial_out(struct uart_port *p, int offset, int value)
476{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200477 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900478
479 if (reg->size == 8)
480 iowrite8(value, p->membase + (reg->offset << p->regshift));
481 else if (reg->size == 16)
482 iowrite16(value, p->membase + (reg->offset << p->regshift));
483 else
484 WARN(1, "Invalid register access\n");
485}
486
Paul Mundt61a69762011-06-14 12:40:19 +0900487static int sci_probe_regmap(struct plat_sci_port *cfg)
488{
489 switch (cfg->type) {
490 case PORT_SCI:
491 cfg->regtype = SCIx_SCI_REGTYPE;
492 break;
493 case PORT_IRDA:
494 cfg->regtype = SCIx_IRDA_REGTYPE;
495 break;
496 case PORT_SCIFA:
497 cfg->regtype = SCIx_SCIFA_REGTYPE;
498 break;
499 case PORT_SCIFB:
500 cfg->regtype = SCIx_SCIFB_REGTYPE;
501 break;
502 case PORT_SCIF:
503 /*
504 * The SH-4 is a bit of a misnomer here, although that's
505 * where this particular port layout originated. This
506 * configuration (or some slight variation thereof)
507 * remains the dominant model for all SCIFs.
508 */
509 cfg->regtype = SCIx_SH4_SCIF_REGTYPE;
510 break;
Ulrich Hechtf303b362013-05-31 17:57:01 +0200511 case PORT_HSCIF:
512 cfg->regtype = SCIx_HSCIF_REGTYPE;
513 break;
Paul Mundt61a69762011-06-14 12:40:19 +0900514 default:
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +0100515 pr_err("Can't probe register map for given port\n");
Paul Mundt61a69762011-06-14 12:40:19 +0900516 return -EINVAL;
517 }
518
519 return 0;
520}
521
Paul Mundt23241d42011-06-28 13:55:31 +0900522static void sci_port_enable(struct sci_port *sci_port)
523{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100524 unsigned int i;
525
Paul Mundt23241d42011-06-28 13:55:31 +0900526 if (!sci_port->port.dev)
527 return;
528
529 pm_runtime_get_sync(sci_port->port.dev);
530
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100531 for (i = 0; i < SCI_NUM_CLKS; i++) {
532 clk_prepare_enable(sci_port->clks[i]);
533 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
534 }
535 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900536}
537
538static void sci_port_disable(struct sci_port *sci_port)
539{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100540 unsigned int i;
541
Paul Mundt23241d42011-06-28 13:55:31 +0900542 if (!sci_port->port.dev)
543 return;
544
Laurent Pinchartcaec7032013-11-28 18:11:45 +0100545 /* Cancel the break timer to ensure that the timer handler will not try
546 * to access the hardware with clocks and power disabled. Reset the
547 * break flag to make the break debouncing state machine ready for the
548 * next break.
549 */
550 del_timer_sync(&sci_port->break_timer);
551 sci_port->break_flag = 0;
552
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100553 for (i = SCI_NUM_CLKS; i-- > 0; )
554 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900555
556 pm_runtime_put_sync(sci_port->port.dev);
557}
558
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200559static inline unsigned long port_rx_irq_mask(struct uart_port *port)
560{
561 /*
562 * Not all ports (such as SCIFA) will support REIE. Rather than
563 * special-casing the port type, we check the port initialization
564 * IRQ enable mask to see whether the IRQ is desired at all. If
565 * it's unset, it's logically inferred that there's no point in
566 * testing for it.
567 */
568 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
569}
570
571static void sci_start_tx(struct uart_port *port)
572{
573 struct sci_port *s = to_sci_port(port);
574 unsigned short ctrl;
575
576#ifdef CONFIG_SERIAL_SH_SCI_DMA
577 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
578 u16 new, scr = serial_port_in(port, SCSCR);
579 if (s->chan_tx)
580 new = scr | SCSCR_TDRQE;
581 else
582 new = scr & ~SCSCR_TDRQE;
583 if (new != scr)
584 serial_port_out(port, SCSCR, new);
585 }
586
587 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
588 dma_submit_error(s->cookie_tx)) {
589 s->cookie_tx = 0;
590 schedule_work(&s->work_tx);
591 }
592#endif
593
594 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
595 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
596 ctrl = serial_port_in(port, SCSCR);
597 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
598 }
599}
600
601static void sci_stop_tx(struct uart_port *port)
602{
603 unsigned short ctrl;
604
605 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
606 ctrl = serial_port_in(port, SCSCR);
607
608 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
609 ctrl &= ~SCSCR_TDRQE;
610
611 ctrl &= ~SCSCR_TIE;
612
613 serial_port_out(port, SCSCR, ctrl);
614}
615
616static void sci_start_rx(struct uart_port *port)
617{
618 unsigned short ctrl;
619
620 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
621
622 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
623 ctrl &= ~SCSCR_RDRQE;
624
625 serial_port_out(port, SCSCR, ctrl);
626}
627
628static void sci_stop_rx(struct uart_port *port)
629{
630 unsigned short ctrl;
631
632 ctrl = serial_port_in(port, SCSCR);
633
634 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
635 ctrl &= ~SCSCR_RDRQE;
636
637 ctrl &= ~port_rx_irq_mask(port);
638
639 serial_port_out(port, SCSCR, ctrl);
640}
641
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200642static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
643{
644 if (port->type == PORT_SCI) {
645 /* Just store the mask */
646 serial_port_out(port, SCxSR, mask);
647 } else if (to_sci_port(port)->overrun_mask == SCIFA_ORER) {
648 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
649 /* Only clear the status bits we want to clear */
650 serial_port_out(port, SCxSR,
651 serial_port_in(port, SCxSR) & mask);
652 } else {
653 /* Store the mask, clear parity/framing errors */
654 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
655 }
656}
657
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100658#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
659 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900660
661#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900662static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 unsigned short status;
665 int c;
666
Paul Mundte108b2c2006-09-27 16:32:13 +0900667 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900668 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200670 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 continue;
672 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500673 break;
674 } while (1);
675
676 if (!(status & SCxSR_RDxF(port)))
677 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900678
Paul Mundtb12bb292012-03-30 19:50:15 +0900679 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900680
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900681 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900682 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200683 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
685 return c;
686}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900687#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900689static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 unsigned short status;
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900694 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 } while (!(status & SCxSR_TDxE(port)));
696
Paul Mundtb12bb292012-03-30 19:50:15 +0900697 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200698 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100700#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
701 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Paul Mundt61a69762011-06-14 12:40:19 +0900703static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900704{
Paul Mundt61a69762011-06-14 12:40:19 +0900705 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900706
Paul Mundt61a69762011-06-14 12:40:19 +0900707 /*
708 * Use port-specific handler if provided.
709 */
710 if (s->cfg->ops && s->cfg->ops->init_pins) {
711 s->cfg->ops->init_pins(port, cflag);
712 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900713 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Paul Mundt61a69762011-06-14 12:40:19 +0900715 /*
716 * For the generic path SCSPTR is necessary. Bail out if that's
717 * unavailable, too.
718 */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +0200719 if (!sci_getreg(port, SCSPTR)->size)
Paul Mundt61a69762011-06-14 12:40:19 +0900720 return;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800721
Paul Mundtfaf02f82011-12-02 17:44:50 +0900722 if ((s->cfg->capabilities & SCIx_HAVE_RTSCTS) &&
723 ((!(cflag & CRTSCTS)))) {
724 unsigned short status;
725
Paul Mundtb12bb292012-03-30 19:50:15 +0900726 status = serial_port_in(port, SCSPTR);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900727 status &= ~SCSPTR_CTSIO;
728 status |= SCSPTR_RTSIO;
Paul Mundtb12bb292012-03-30 19:50:15 +0900729 serial_port_out(port, SCSPTR, status); /* Set RTS = 1 */
Paul Mundtfaf02f82011-12-02 17:44:50 +0900730 }
Paul Mundtd5701642008-12-16 20:07:27 +0900731}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900733static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900734{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200735 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900736
737 reg = sci_getreg(port, SCTFDR);
738 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900739 return serial_port_in(port, SCTFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900740
741 reg = sci_getreg(port, SCFDR);
742 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900743 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900744
Paul Mundtb12bb292012-03-30 19:50:15 +0900745 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900746}
747
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900748static int sci_txroom(struct uart_port *port)
749{
Paul Mundt72b294c2011-06-14 17:38:19 +0900750 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900751}
752
753static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900754{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200755 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900756
757 reg = sci_getreg(port, SCRFDR);
758 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900759 return serial_port_in(port, SCRFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900760
761 reg = sci_getreg(port, SCFDR);
762 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900763 return serial_port_in(port, SCFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900764
Paul Mundtb12bb292012-03-30 19:50:15 +0900765 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900766}
767
Paul Mundt514820e2011-06-08 18:51:32 +0900768/*
769 * SCI helper for checking the state of the muxed port/RXD pins.
770 */
771static inline int sci_rxd_in(struct uart_port *port)
772{
773 struct sci_port *s = to_sci_port(port);
774
775 if (s->cfg->port_reg <= 0)
776 return 1;
777
Paul Mundt0dd4d5c2012-10-15 14:08:48 +0900778 /* Cast for ARM damage */
Laurent Pincharte2afca62013-12-11 13:40:31 +0100779 return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg);
Paul Mundt514820e2011-06-08 18:51:32 +0900780}
781
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782/* ********************************************************************** *
783 * the interrupt related routines *
784 * ********************************************************************** */
785
786static void sci_transmit_chars(struct uart_port *port)
787{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700788 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 unsigned short status;
791 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900792 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Paul Mundtb12bb292012-03-30 19:50:15 +0900794 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900796 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900797 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900798 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900799 else
Paul Mundt8e698612009-06-24 19:44:32 +0900800 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900801 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 return;
803 }
804
Paul Mundt72b294c2011-06-14 17:38:19 +0900805 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 do {
808 unsigned char c;
809
810 if (port->x_char) {
811 c = port->x_char;
812 port->x_char = 0;
813 } else if (!uart_circ_empty(xmit) && !stopped) {
814 c = xmit->buf[xmit->tail];
815 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
816 } else {
817 break;
818 }
819
Paul Mundtb12bb292012-03-30 19:50:15 +0900820 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
822 port->icount.tx++;
823 } while (--count > 0);
824
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200825 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
828 uart_write_wakeup(port);
829 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100830 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900832 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900834 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900835 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200836 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Paul Mundt8e698612009-06-24 19:44:32 +0900839 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900840 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 }
842}
843
844/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900845#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900847static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848{
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900849 struct sci_port *sci_port = to_sci_port(port);
Jiri Slaby227434f2013-01-03 15:53:01 +0100850 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 int i, count, copied = 0;
852 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800853 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Paul Mundtb12bb292012-03-30 19:50:15 +0900855 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 if (!(status & SCxSR_RDxF(port)))
857 return;
858
859 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100861 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
863 /* If for any reason we can't copy more data, we're done! */
864 if (count == 0)
865 break;
866
867 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900868 char c = serial_port_in(port, SCxRDR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900869 if (uart_handle_sysrq_char(port, c) ||
870 sci_port->break_flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900872 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100873 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900875 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900876 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900877
Paul Mundtb12bb292012-03-30 19:50:15 +0900878 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879#if defined(CONFIG_CPU_SH3)
880 /* Skip "chars" during break */
Paul Mundte108b2c2006-09-27 16:32:13 +0900881 if (sci_port->break_flag) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 if ((c == 0) &&
883 (status & SCxSR_FER(port))) {
884 count--; i--;
885 continue;
886 }
Paul Mundte108b2c2006-09-27 16:32:13 +0900887
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 /* Nonzero => end-of-break */
Paul Mundt762c69e2008-12-16 18:55:26 +0900889 dev_dbg(port->dev, "debounce<%02x>\n", c);
Paul Mundte108b2c2006-09-27 16:32:13 +0900890 sci_port->break_flag = 0;
891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 if (STEPFN(c)) {
893 count--; i--;
894 continue;
895 }
896 }
897#endif /* CONFIG_CPU_SH3 */
David Howells7d12e782006-10-05 14:55:46 +0100898 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 count--; i--;
900 continue;
901 }
902
903 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900904 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800905 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900906 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900907 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900908 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800909 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900910 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900911 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800912 } else
913 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900914
Jiri Slaby92a19f92013-01-03 15:53:03 +0100915 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 }
917 }
918
Paul Mundtb12bb292012-03-30 19:50:15 +0900919 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200920 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 copied += count;
923 port->icount.rx += count;
924 }
925
926 if (copied) {
927 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100928 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900930 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200931 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 }
933}
934
935#define SCI_BREAK_JIFFIES (HZ/20)
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900936
937/*
938 * The sci generates interrupts during the break,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 * 1 per millisecond or so during the break period, for 9600 baud.
940 * So dont bother disabling interrupts.
941 * But dont want more than 1 break event.
942 * Use a kernel timer to periodically poll the rx line until
943 * the break is finished.
944 */
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900945static inline void sci_schedule_break_timer(struct sci_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
Paul Mundtbc9b3f52011-01-20 23:30:19 +0900947 mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/* Ensure that two consecutive samples find the break over. */
951static void sci_break_timer(unsigned long data)
952{
Paul Mundte108b2c2006-09-27 16:32:13 +0900953 struct sci_port *port = (struct sci_port *)data;
954
955 if (sci_rxd_in(&port->port) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 port->break_flag = 1;
Paul Mundte108b2c2006-09-27 16:32:13 +0900957 sci_schedule_break_timer(port);
958 } else if (port->break_flag == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 /* break is over. */
960 port->break_flag = 2;
Paul Mundte108b2c2006-09-27 16:32:13 +0900961 sci_schedule_break_timer(port);
962 } else
963 port->break_flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964}
965
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900966static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967{
968 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900969 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100970 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900971 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100973 /* Handle overruns */
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200974 if (status & s->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100975 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900976
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100977 /* overrun error */
978 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
979 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900980
Joe Perches9b971cd2014-03-11 10:10:46 -0700981 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 }
983
Paul Mundte108b2c2006-09-27 16:32:13 +0900984 if (status & SCxSR_FER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 if (sci_rxd_in(port) == 0) {
986 /* Notify of BREAK */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900987 struct sci_port *sci_port = to_sci_port(port);
Paul Mundte108b2c2006-09-27 16:32:13 +0900988
989 if (!sci_port->break_flag) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900990 port->icount.brk++;
991
Paul Mundte108b2c2006-09-27 16:32:13 +0900992 sci_port->break_flag = 1;
993 sci_schedule_break_timer(sci_port);
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 /* Do sysrq handling. */
Paul Mundte108b2c2006-09-27 16:32:13 +0900996 if (uart_handle_break(port))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 return 0;
Paul Mundt762c69e2008-12-16 18:55:26 +0900998
999 dev_dbg(port->dev, "BREAK detected\n");
1000
Jiri Slaby92a19f92013-01-03 15:53:03 +01001001 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09001002 copied++;
1003 }
1004
Paul Mundte108b2c2006-09-27 16:32:13 +09001005 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 /* frame error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001007 port->icount.frame++;
1008
Jiri Slaby92a19f92013-01-03 15:53:03 +01001009 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
Alan Cox33f0f882006-01-09 20:54:13 -08001010 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001011
1012 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 }
1014 }
1015
Paul Mundte108b2c2006-09-27 16:32:13 +09001016 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001018 port->icount.parity++;
1019
Jiri Slaby92a19f92013-01-03 15:53:03 +01001020 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +09001021 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001022
Joe Perches9b971cd2014-03-11 10:10:46 -07001023 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 }
1025
Alan Cox33f0f882006-01-09 20:54:13 -08001026 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001027 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 return copied;
1030}
1031
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001032static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +09001033{
Jiri Slaby92a19f92013-01-03 15:53:03 +01001034 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +09001035 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001036 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001037 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02001038 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +09001039
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001040 reg = sci_getreg(port, s->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +09001041 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +09001042 return 0;
1043
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001044 status = serial_port_in(port, s->overrun_reg);
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02001045 if (status & s->overrun_mask) {
1046 status &= ~s->overrun_mask;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001047 serial_port_out(port, s->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +09001048
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001049 port->icount.overrun++;
1050
Jiri Slaby92a19f92013-01-03 15:53:03 +01001051 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001052 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +09001053
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +09001054 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +09001055 copied++;
1056 }
1057
1058 return copied;
1059}
1060
Paul Mundt94c8b6d2011-01-20 23:26:18 +09001061static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +09001064 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +01001065 struct tty_port *tport = &port->state->port;
Magnus Damma5660ad2009-01-21 15:14:38 +00001066 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
Paul Mundt0b3d4ef2007-03-14 13:22:37 +09001068 if (uart_handle_break(port))
1069 return 0;
1070
Paul Mundtb7a76e42006-02-01 03:06:06 -08001071 if (!s->break_flag && status & SCxSR_BRK(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072#if defined(CONFIG_CPU_SH3)
1073 /* Debounce break */
1074 s->break_flag = 1;
1075#endif
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001076
1077 port->icount.brk++;
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001080 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001081 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001082
1083 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 }
1085
Alan Cox33f0f882006-01-09 20:54:13 -08001086 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001087 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001088
Paul Mundtd830fa42008-12-16 19:29:38 +09001089 copied += sci_handle_fifo_overrun(port);
1090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 return copied;
1092}
1093
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001094#ifdef CONFIG_SERIAL_SH_SCI_DMA
1095static void sci_dma_tx_complete(void *arg)
1096{
1097 struct sci_port *s = arg;
1098 struct uart_port *port = &s->port;
1099 struct circ_buf *xmit = &port->state->xmit;
1100 unsigned long flags;
1101
1102 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1103
1104 spin_lock_irqsave(&port->lock, flags);
1105
1106 xmit->tail += s->tx_dma_len;
1107 xmit->tail &= UART_XMIT_SIZE - 1;
1108
1109 port->icount.tx += s->tx_dma_len;
1110
1111 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1112 uart_write_wakeup(port);
1113
1114 if (!uart_circ_empty(xmit)) {
1115 s->cookie_tx = 0;
1116 schedule_work(&s->work_tx);
1117 } else {
1118 s->cookie_tx = -EINVAL;
1119 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1120 u16 ctrl = serial_port_in(port, SCSCR);
1121 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1122 }
1123 }
1124
1125 spin_unlock_irqrestore(&port->lock, flags);
1126}
1127
1128/* Locking: called with port lock held */
1129static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1130{
1131 struct uart_port *port = &s->port;
1132 struct tty_port *tport = &port->state->port;
1133 int copied;
1134
1135 copied = tty_insert_flip_string(tport, buf, count);
1136 if (copied < count) {
1137 dev_warn(port->dev, "Rx overrun: dropping %zu bytes\n",
1138 count - copied);
1139 port->icount.buf_overrun++;
1140 }
1141
1142 port->icount.rx += copied;
1143
1144 return copied;
1145}
1146
1147static int sci_dma_rx_find_active(struct sci_port *s)
1148{
1149 unsigned int i;
1150
1151 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1152 if (s->active_rx == s->cookie_rx[i])
1153 return i;
1154
1155 dev_err(s->port.dev, "%s: Rx cookie %d not found!\n", __func__,
1156 s->active_rx);
1157 return -1;
1158}
1159
1160static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1161{
1162 struct dma_chan *chan = s->chan_rx;
1163 struct uart_port *port = &s->port;
1164 unsigned long flags;
1165
1166 spin_lock_irqsave(&port->lock, flags);
1167 s->chan_rx = NULL;
1168 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1169 spin_unlock_irqrestore(&port->lock, flags);
1170 dmaengine_terminate_all(chan);
1171 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1172 sg_dma_address(&s->sg_rx[0]));
1173 dma_release_channel(chan);
1174 if (enable_pio)
1175 sci_start_rx(port);
1176}
1177
1178static void sci_dma_rx_complete(void *arg)
1179{
1180 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001181 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001182 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001183 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001184 unsigned long flags;
1185 int active, count = 0;
1186
1187 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1188 s->active_rx);
1189
1190 spin_lock_irqsave(&port->lock, flags);
1191
1192 active = sci_dma_rx_find_active(s);
1193 if (active >= 0)
1194 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1195
1196 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1197
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001198 if (count)
1199 tty_flip_buffer_push(&port->state->port);
1200
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001201 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1202 DMA_DEV_TO_MEM,
1203 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1204 if (!desc)
1205 goto fail;
1206
1207 desc->callback = sci_dma_rx_complete;
1208 desc->callback_param = s;
1209 s->cookie_rx[active] = dmaengine_submit(desc);
1210 if (dma_submit_error(s->cookie_rx[active]))
1211 goto fail;
1212
1213 s->active_rx = s->cookie_rx[!active];
1214
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001215 dma_async_issue_pending(chan);
1216
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001217 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1218 __func__, s->cookie_rx[active], active, s->active_rx);
1219 spin_unlock_irqrestore(&port->lock, flags);
1220 return;
1221
1222fail:
1223 spin_unlock_irqrestore(&port->lock, flags);
1224 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1225 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001226}
1227
1228static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1229{
1230 struct dma_chan *chan = s->chan_tx;
1231 struct uart_port *port = &s->port;
1232 unsigned long flags;
1233
1234 spin_lock_irqsave(&port->lock, flags);
1235 s->chan_tx = NULL;
1236 s->cookie_tx = -EINVAL;
1237 spin_unlock_irqrestore(&port->lock, flags);
1238 dmaengine_terminate_all(chan);
1239 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1240 DMA_TO_DEVICE);
1241 dma_release_channel(chan);
1242 if (enable_pio)
1243 sci_start_tx(port);
1244}
1245
1246static void sci_submit_rx(struct sci_port *s)
1247{
1248 struct dma_chan *chan = s->chan_rx;
1249 int i;
1250
1251 for (i = 0; i < 2; i++) {
1252 struct scatterlist *sg = &s->sg_rx[i];
1253 struct dma_async_tx_descriptor *desc;
1254
1255 desc = dmaengine_prep_slave_sg(chan,
1256 sg, 1, DMA_DEV_TO_MEM,
1257 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1258 if (!desc)
1259 goto fail;
1260
1261 desc->callback = sci_dma_rx_complete;
1262 desc->callback_param = s;
1263 s->cookie_rx[i] = dmaengine_submit(desc);
1264 if (dma_submit_error(s->cookie_rx[i]))
1265 goto fail;
1266
1267 dev_dbg(s->port.dev, "%s(): cookie %d to #%d\n", __func__,
1268 s->cookie_rx[i], i);
1269 }
1270
1271 s->active_rx = s->cookie_rx[0];
1272
1273 dma_async_issue_pending(chan);
1274 return;
1275
1276fail:
1277 if (i)
1278 dmaengine_terminate_all(chan);
1279 for (i = 0; i < 2; i++)
1280 s->cookie_rx[i] = -EINVAL;
1281 s->active_rx = -EINVAL;
1282 dev_warn(s->port.dev, "Failed to re-start Rx DMA, using PIO\n");
1283 sci_rx_dma_release(s, true);
1284}
1285
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001286static void work_fn_tx(struct work_struct *work)
1287{
1288 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1289 struct dma_async_tx_descriptor *desc;
1290 struct dma_chan *chan = s->chan_tx;
1291 struct uart_port *port = &s->port;
1292 struct circ_buf *xmit = &port->state->xmit;
1293 dma_addr_t buf;
1294
1295 /*
1296 * DMA is idle now.
1297 * Port xmit buffer is already mapped, and it is one page... Just adjust
1298 * offsets and lengths. Since it is a circular buffer, we have to
1299 * transmit till the end, and then the rest. Take the port lock to get a
1300 * consistent xmit buffer state.
1301 */
1302 spin_lock_irq(&port->lock);
1303 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1304 s->tx_dma_len = min_t(unsigned int,
1305 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1306 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1307 spin_unlock_irq(&port->lock);
1308
1309 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1310 DMA_MEM_TO_DEV,
1311 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1312 if (!desc) {
1313 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1314 /* switch to PIO */
1315 sci_tx_dma_release(s, true);
1316 return;
1317 }
1318
1319 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1320 DMA_TO_DEVICE);
1321
1322 spin_lock_irq(&port->lock);
1323 desc->callback = sci_dma_tx_complete;
1324 desc->callback_param = s;
1325 spin_unlock_irq(&port->lock);
1326 s->cookie_tx = dmaengine_submit(desc);
1327 if (dma_submit_error(s->cookie_tx)) {
1328 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1329 /* switch to PIO */
1330 sci_tx_dma_release(s, true);
1331 return;
1332 }
1333
1334 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1335 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1336
1337 dma_async_issue_pending(chan);
1338}
1339
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001340static void rx_timer_fn(unsigned long arg)
1341{
1342 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001343 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001344 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001345 struct dma_tx_state state;
1346 enum dma_status status;
1347 unsigned long flags;
1348 unsigned int read;
1349 int active, count;
1350 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001351
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001352 spin_lock_irqsave(&port->lock, flags);
1353
1354 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001355
1356 active = sci_dma_rx_find_active(s);
1357 if (active < 0) {
1358 spin_unlock_irqrestore(&port->lock, flags);
1359 return;
1360 }
1361
1362 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001363 if (status == DMA_COMPLETE) {
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001364 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1365 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001366 spin_unlock_irqrestore(&port->lock, flags);
1367
1368 /* Let packet complete handler take care of the packet */
1369 return;
1370 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001371
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001372 dmaengine_pause(chan);
1373
1374 /*
1375 * sometimes DMA transfer doesn't stop even if it is stopped and
1376 * data keeps on coming until transaction is complete so check
1377 * for DMA_COMPLETE again
1378 * Let packet complete handler take care of the packet
1379 */
1380 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1381 if (status == DMA_COMPLETE) {
1382 spin_unlock_irqrestore(&port->lock, flags);
1383 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1384 return;
1385 }
1386
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001387 /* Handle incomplete DMA receive */
1388 dmaengine_terminate_all(s->chan_rx);
1389 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
1390 dev_dbg(port->dev, "Read %u bytes with cookie %d\n", read,
1391 s->active_rx);
1392
1393 if (read) {
1394 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1395 if (count)
1396 tty_flip_buffer_push(&port->state->port);
1397 }
1398
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001399 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1400 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001401
1402 /* Direct new serial port interrupts back to CPU */
1403 scr = serial_port_in(port, SCSCR);
1404 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1405 scr &= ~SCSCR_RDRQE;
1406 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1407 }
1408 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1409
1410 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001411}
1412
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001413static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1414 enum dma_transfer_direction dir,
1415 unsigned int id)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001416{
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001417 dma_cap_mask_t mask;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001418 struct dma_chan *chan;
1419 struct dma_slave_config cfg;
1420 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001421
1422 dma_cap_zero(mask);
1423 dma_cap_set(DMA_SLAVE, mask);
1424
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001425 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1426 (void *)(unsigned long)id, port->dev,
1427 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1428 if (!chan) {
1429 dev_warn(port->dev,
1430 "dma_request_slave_channel_compat failed\n");
1431 return NULL;
1432 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001433
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001434 memset(&cfg, 0, sizeof(cfg));
1435 cfg.direction = dir;
1436 if (dir == DMA_MEM_TO_DEV) {
1437 cfg.dst_addr = port->mapbase +
1438 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1439 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1440 } else {
1441 cfg.src_addr = port->mapbase +
1442 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1443 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1444 }
1445
1446 ret = dmaengine_slave_config(chan, &cfg);
1447 if (ret) {
1448 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1449 dma_release_channel(chan);
1450 return NULL;
1451 }
1452
1453 return chan;
1454}
1455
1456static void sci_request_dma(struct uart_port *port)
1457{
1458 struct sci_port *s = to_sci_port(port);
1459 struct dma_chan *chan;
1460
1461 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1462
1463 if (!port->dev->of_node &&
1464 (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0))
1465 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001466
1467 s->cookie_tx = -EINVAL;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001468 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV, s->cfg->dma_slave_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001469 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1470 if (chan) {
1471 s->chan_tx = chan;
1472 /* UART circular tx buffer is an aligned page. */
1473 s->tx_dma_addr = dma_map_single(chan->device->dev,
1474 port->state->xmit.buf,
1475 UART_XMIT_SIZE,
1476 DMA_TO_DEVICE);
1477 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1478 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1479 dma_release_channel(chan);
1480 s->chan_tx = NULL;
1481 } else {
1482 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1483 __func__, UART_XMIT_SIZE,
1484 port->state->xmit.buf, &s->tx_dma_addr);
1485 }
1486
1487 INIT_WORK(&s->work_tx, work_fn_tx);
1488 }
1489
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001490 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM, s->cfg->dma_slave_rx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001491 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1492 if (chan) {
1493 unsigned int i;
1494 dma_addr_t dma;
1495 void *buf;
1496
1497 s->chan_rx = chan;
1498
1499 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1500 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1501 &dma, GFP_KERNEL);
1502 if (!buf) {
1503 dev_warn(port->dev,
1504 "Failed to allocate Rx dma buffer, using PIO\n");
1505 dma_release_channel(chan);
1506 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001507 return;
1508 }
1509
1510 for (i = 0; i < 2; i++) {
1511 struct scatterlist *sg = &s->sg_rx[i];
1512
1513 sg_init_table(sg, 1);
1514 s->rx_buf[i] = buf;
1515 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001516 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001517
1518 buf += s->buf_len_rx;
1519 dma += s->buf_len_rx;
1520 }
1521
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001522 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1523
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001524 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1525 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001526 }
1527}
1528
1529static void sci_free_dma(struct uart_port *port)
1530{
1531 struct sci_port *s = to_sci_port(port);
1532
1533 if (s->chan_tx)
1534 sci_tx_dma_release(s, false);
1535 if (s->chan_rx)
1536 sci_rx_dma_release(s, false);
1537}
1538#else
1539static inline void sci_request_dma(struct uart_port *port)
1540{
1541}
1542
1543static inline void sci_free_dma(struct uart_port *port)
1544{
1545}
1546#endif
1547
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001548static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001550#ifdef CONFIG_SERIAL_SH_SCI_DMA
1551 struct uart_port *port = ptr;
1552 struct sci_port *s = to_sci_port(port);
1553
1554 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001555 u16 scr = serial_port_in(port, SCSCR);
1556 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001557
1558 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001559 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001560 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001561 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001562 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001563 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001564 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001565 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001566 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001567 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001568 serial_port_out(port, SCxSR,
1569 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001570 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1571 jiffies, s->rx_timeout);
1572 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001573
1574 return IRQ_HANDLED;
1575 }
1576#endif
1577
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 /* I think sci_receive_chars has to be called irrespective
1579 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1580 * to be disabled?
1581 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001582 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
1584 return IRQ_HANDLED;
1585}
1586
David Howells7d12e782006-10-05 14:55:46 +01001587static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588{
1589 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001590 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
Stuart Menefyfd78a762009-07-29 23:01:24 +09001592 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001594 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
1596 return IRQ_HANDLED;
1597}
1598
David Howells7d12e782006-10-05 14:55:46 +01001599static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600{
1601 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001602 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
1604 /* Handle errors */
1605 if (port->type == PORT_SCI) {
1606 if (sci_handle_errors(port)) {
1607 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001608 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001609 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 }
1611 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001612 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001613 if (!s->chan_rx)
1614 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 }
1616
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001617 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
1619 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001620 if (!s->chan_tx)
1621 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
1623 return IRQ_HANDLED;
1624}
1625
David Howells7d12e782006-10-05 14:55:46 +01001626static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627{
1628 struct uart_port *port = ptr;
1629
1630 /* Handle BREAKs */
1631 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001632 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
1634 return IRQ_HANDLED;
1635}
1636
David Howells7d12e782006-10-05 14:55:46 +01001637static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001639 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001640 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001641 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001642 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
Paul Mundtb12bb292012-03-30 19:50:15 +09001644 ssr_status = serial_port_in(port, SCxSR);
1645 scr_status = serial_port_in(port, SCSCR);
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001646 if (s->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001647 orer_status = ssr_status;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001648 else {
1649 if (sci_getreg(port, s->overrun_reg)->size)
1650 orer_status = serial_port_in(port, s->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001651 }
1652
Paul Mundtf43dc232011-01-13 15:06:28 +09001653 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
1655 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001656 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001657 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001658 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001659
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001660 /*
1661 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1662 * DR flags
1663 */
1664 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001665 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001666 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001667
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001669 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001670 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001671
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001673 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001674 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001676 /* Overrun Interrupt */
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001677 if (orer_status & s->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001678 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001679 ret = IRQ_HANDLED;
1680 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001681
Michael Trimarchia8884e32008-10-31 16:10:23 +09001682 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683}
1684
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001685static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001686 const char *desc;
1687 irq_handler_t handler;
1688} sci_irq_desc[] = {
1689 /*
1690 * Split out handlers, the default case.
1691 */
1692 [SCIx_ERI_IRQ] = {
1693 .desc = "rx err",
1694 .handler = sci_er_interrupt,
1695 },
1696
1697 [SCIx_RXI_IRQ] = {
1698 .desc = "rx full",
1699 .handler = sci_rx_interrupt,
1700 },
1701
1702 [SCIx_TXI_IRQ] = {
1703 .desc = "tx empty",
1704 .handler = sci_tx_interrupt,
1705 },
1706
1707 [SCIx_BRI_IRQ] = {
1708 .desc = "break",
1709 .handler = sci_br_interrupt,
1710 },
1711
1712 /*
1713 * Special muxed handler.
1714 */
1715 [SCIx_MUX_IRQ] = {
1716 .desc = "mux",
1717 .handler = sci_mpxed_interrupt,
1718 },
1719};
1720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721static int sci_request_irq(struct sci_port *port)
1722{
Paul Mundt9174fc82011-06-28 15:25:36 +09001723 struct uart_port *up = &port->port;
1724 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725
Paul Mundt9174fc82011-06-28 15:25:36 +09001726 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001727 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001728 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001729
Paul Mundt9174fc82011-06-28 15:25:36 +09001730 if (SCIx_IRQ_IS_MUXED(port)) {
1731 i = SCIx_MUX_IRQ;
1732 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001733 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001734 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001735
Paul Mundt0e8963d2012-05-18 18:21:06 +09001736 /*
1737 * Certain port types won't support all of the
1738 * available interrupt sources.
1739 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001740 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001741 continue;
1742 }
1743
Paul Mundt9174fc82011-06-28 15:25:36 +09001744 desc = sci_irq_desc + i;
1745 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1746 dev_name(up->dev), desc->desc);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02001747 if (!port->irqstr[j])
Paul Mundt9174fc82011-06-28 15:25:36 +09001748 goto out_nomem;
Paul Mundt762c69e2008-12-16 18:55:26 +09001749
Paul Mundt9174fc82011-06-28 15:25:36 +09001750 ret = request_irq(irq, desc->handler, up->irqflags,
1751 port->irqstr[j], port);
1752 if (unlikely(ret)) {
1753 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1754 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 }
1756 }
1757
1758 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001759
1760out_noirq:
1761 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001762 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001763
1764out_nomem:
1765 while (--j >= 0)
1766 kfree(port->irqstr[j]);
1767
1768 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769}
1770
1771static void sci_free_irq(struct sci_port *port)
1772{
1773 int i;
1774
Paul Mundt9174fc82011-06-28 15:25:36 +09001775 /*
1776 * Intentionally in reverse order so we iterate over the muxed
1777 * IRQ first.
1778 */
1779 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001780 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001781
1782 /*
1783 * Certain port types won't support all of the available
1784 * interrupt sources.
1785 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001786 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001787 continue;
1788
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001789 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001790 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
Paul Mundt9174fc82011-06-28 15:25:36 +09001792 if (SCIx_IRQ_IS_MUXED(port)) {
1793 /* If there's only one IRQ, we're done. */
1794 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 }
1796 }
1797}
1798
1799static unsigned int sci_tx_empty(struct uart_port *port)
1800{
Paul Mundtb12bb292012-03-30 19:50:15 +09001801 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001802 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001803
1804 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805}
1806
Paul Mundtcdf7c422011-11-24 20:18:32 +09001807/*
1808 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1809 * CTS/RTS is supported in hardware by at least one port and controlled
1810 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1811 * handled via the ->init_pins() op, which is a bit of a one-way street,
1812 * lacking any ability to defer pin control -- this will later be
1813 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001814 *
1815 * Other modes (such as loopback) are supported generically on certain
1816 * port types, but not others. For these it's sufficient to test for the
1817 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001818 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1820{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001821 struct sci_port *s = to_sci_port(port);
1822
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001823 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001824 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001825
1826 /*
1827 * Standard loopback mode for SCFCR ports.
1828 */
1829 reg = sci_getreg(port, SCFCR);
1830 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001831 serial_port_out(port, SCFCR,
1832 serial_port_in(port, SCFCR) |
1833 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001834 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001835
1836 mctrl_gpio_set(s->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
1839static unsigned int sci_get_mctrl(struct uart_port *port)
1840{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001841 struct sci_port *s = to_sci_port(port);
1842 struct mctrl_gpios *gpios = s->gpios;
1843 unsigned int mctrl = 0;
1844
1845 mctrl_gpio_get(gpios, &mctrl);
1846
Paul Mundtcdf7c422011-11-24 20:18:32 +09001847 /*
1848 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven71e98e02016-06-03 12:00:03 +02001849 * else is wired up. Keep it simple and simply assert CTS/DSR/CAR.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001850 */
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001851 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)))
1852 mctrl |= TIOCM_CTS;
1853 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1854 mctrl |= TIOCM_DSR;
1855 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1856 mctrl |= TIOCM_CAR;
1857
1858 return mctrl;
1859}
1860
1861static void sci_enable_ms(struct uart_port *port)
1862{
1863 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864}
1865
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866static void sci_break_ctl(struct uart_port *port, int break_state)
1867{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001868 unsigned short scscr, scsptr;
1869
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001870 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001871 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001872 /*
1873 * Not supported by hardware. Most parts couple break and rx
1874 * interrupts together, with break detection always enabled.
1875 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001876 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001877 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001878
1879 scsptr = serial_port_in(port, SCSPTR);
1880 scscr = serial_port_in(port, SCSCR);
1881
1882 if (break_state == -1) {
1883 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1884 scscr &= ~SCSCR_TE;
1885 } else {
1886 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1887 scscr |= SCSCR_TE;
1888 }
1889
1890 serial_port_out(port, SCSPTR, scsptr);
1891 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892}
1893
1894static int sci_startup(struct uart_port *port)
1895{
Magnus Damma5660ad2009-01-21 15:14:38 +00001896 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001897 unsigned long flags;
Paul Mundt073e84c2011-01-19 17:30:53 +09001898 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001900 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1901
Paul Mundt073e84c2011-01-19 17:30:53 +09001902 ret = sci_request_irq(s);
1903 if (unlikely(ret < 0))
1904 return ret;
1905
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001906 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001907
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001908 spin_lock_irqsave(&port->lock, flags);
Yoshinori Satod6569012005-10-14 15:59:12 -07001909 sci_start_tx(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001910 sci_start_rx(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001911 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
1913 return 0;
1914}
1915
1916static void sci_shutdown(struct uart_port *port)
1917{
Magnus Damma5660ad2009-01-21 15:14:38 +00001918 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001919 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001921 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1922
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001923 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1924
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001925 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001927 sci_stop_tx(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001928 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001929
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001930#ifdef CONFIG_SERIAL_SH_SCI_DMA
1931 if (s->chan_rx) {
1932 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1933 port->line);
1934 del_timer_sync(&s->rx_timer);
1935 }
1936#endif
1937
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001938 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940}
1941
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001942static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1943 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001944{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001945 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001946 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001947 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001948
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001949 if (s->port.type != PORT_HSCIF)
1950 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001951
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001952 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001953 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1954 if (abs(err) >= abs(min_err))
1955 continue;
1956
1957 min_err = err;
1958 *srr = sr - 1;
1959
1960 if (!err)
1961 break;
1962 }
1963
1964 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1965 *srr + 1);
1966 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001967}
1968
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001969static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1970 unsigned long freq, unsigned int *dlr,
1971 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001972{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001973 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001974 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001975
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001976 if (s->port.type != PORT_HSCIF)
1977 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001978
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001979 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001980 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1981 dl = clamp(dl, 1U, 65535U);
1982
1983 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1984 if (abs(err) >= abs(min_err))
1985 continue;
1986
1987 min_err = err;
1988 *dlr = dl;
1989 *srr = sr - 1;
1990
1991 if (!err)
1992 break;
1993 }
1994
1995 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1996 min_err, *dlr, *srr + 1);
1997 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001998}
1999
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002000/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002001static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2002 unsigned int *brr, unsigned int *srr,
2003 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002004{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002005 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002006 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002007 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002008
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002009 if (s->port.type != PORT_HSCIF)
2010 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002011
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002012 /*
2013 * Find the combination of sample rate and clock select with the
2014 * smallest deviation from the desired baud rate.
2015 * Prefer high sample rates to maximise the receive margin.
2016 *
2017 * M: Receive margin (%)
2018 * N: Ratio of bit rate to clock (N = sampling rate)
2019 * D: Clock duty (D = 0 to 1.0)
2020 * L: Frame length (L = 9 to 12)
2021 * F: Absolute value of clock frequency deviation
2022 *
2023 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2024 * (|D - 0.5| / N * (1 + F))|
2025 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2026 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002027 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002028 for (c = 0; c <= 3; c++) {
2029 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002030 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002031
2032 /*
2033 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002034 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002035 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002036 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002037 *
2038 * Watch out for overflow when calculating the desired
2039 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002040 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002041 if (bps > UINT_MAX / prediv)
2042 break;
2043
2044 scrate = prediv * bps;
2045 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002046 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002047
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002048 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002049 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002050 continue;
2051
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002052 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002053 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002054 *srr = sr - 1;
2055 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002056
2057 if (!err)
2058 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002059 }
2060 }
2061
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002062found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002063 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2064 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002065 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002066}
2067
Magnus Damm1ba76222011-08-03 03:47:36 +00002068static void sci_reset(struct uart_port *port)
2069{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002070 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002071 unsigned int status;
2072
2073 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002074 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002075 } while (!(status & SCxSR_TEND(port)));
2076
Paul Mundtb12bb292012-03-30 19:50:15 +09002077 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002078
Paul Mundt0979e0e2011-11-24 18:35:49 +09002079 reg = sci_getreg(port, SCFCR);
2080 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002081 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Magnus Damm1ba76222011-08-03 03:47:36 +00002082}
2083
Alan Cox606d0992006-12-08 02:38:45 -08002084static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2085 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002087 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002088 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2089 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002090 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002091 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002092 int min_err = INT_MAX, err;
2093 unsigned long max_freq = 0;
2094 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002096 if ((termios->c_cflag & CSIZE) == CS7)
2097 smr_val |= SCSMR_CHR;
2098 if (termios->c_cflag & PARENB)
2099 smr_val |= SCSMR_PE;
2100 if (termios->c_cflag & PARODD)
2101 smr_val |= SCSMR_PE | SCSMR_ODD;
2102 if (termios->c_cflag & CSTOPB)
2103 smr_val |= SCSMR_STOP;
2104
Magnus Damm154280f2009-12-22 03:37:28 +00002105 /*
2106 * earlyprintk comes here early on with port->uartclk set to zero.
2107 * the clock framework is not up and running at this point so here
2108 * we assume that 115200 is the maximum baud rate. please note that
2109 * the baud rate is not programmed during earlyprintk - it is assumed
2110 * that the previous boot loader has enabled required clocks and
2111 * setup the baud rate generator hardware for us already.
2112 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002113 if (!port->uartclk) {
2114 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2115 goto done;
2116 }
Magnus Damm154280f2009-12-22 03:37:28 +00002117
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002118 for (i = 0; i < SCI_NUM_CLKS; i++)
2119 max_freq = max(max_freq, s->clk_rates[i]);
2120
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002121 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002122 if (!baud)
2123 goto done;
2124
2125 /*
2126 * There can be multiple sources for the sampling clock. Find the one
2127 * that gives us the smallest deviation from the desired baud rate.
2128 */
2129
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002130 /* Optional Undivided External Clock */
2131 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2132 port->type != PORT_SCIFB) {
2133 err = sci_sck_calc(s, baud, &srr1);
2134 if (abs(err) < abs(min_err)) {
2135 best_clk = SCI_SCK;
2136 scr_val = SCSCR_CKE1;
2137 sccks = SCCKS_CKS;
2138 min_err = err;
2139 srr = srr1;
2140 if (!err)
2141 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002142 }
2143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002145 /* Optional BRG Frequency Divided External Clock */
2146 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2147 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2148 &srr1);
2149 if (abs(err) < abs(min_err)) {
2150 best_clk = SCI_SCIF_CLK;
2151 scr_val = SCSCR_CKE1;
2152 sccks = 0;
2153 min_err = err;
2154 dl = dl1;
2155 srr = srr1;
2156 if (!err)
2157 goto done;
2158 }
2159 }
2160
2161 /* Optional BRG Frequency Divided Internal Clock */
2162 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2163 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2164 &srr1);
2165 if (abs(err) < abs(min_err)) {
2166 best_clk = SCI_BRG_INT;
2167 scr_val = SCSCR_CKE1;
2168 sccks = SCCKS_XIN;
2169 min_err = err;
2170 dl = dl1;
2171 srr = srr1;
2172 if (!min_err)
2173 goto done;
2174 }
2175 }
2176
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002177 /* Divided Functional Clock using standard Bit Rate Register */
2178 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2179 if (abs(err) < abs(min_err)) {
2180 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002181 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002182 min_err = err;
2183 brr = brr1;
2184 srr = srr1;
2185 cks = cks1;
2186 }
2187
2188done:
2189 if (best_clk >= 0)
2190 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2191 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192
Paul Mundt23241d42011-06-28 13:55:31 +09002193 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002194
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002195 /*
2196 * Program the optional External Baud Rate Generator (BRG) first.
2197 * It controls the mux to select (H)SCK or frequency divided clock.
2198 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002199 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2200 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002201 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002202 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002203
Magnus Damm1ba76222011-08-03 03:47:36 +00002204 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002205
Paul Mundte108b2c2006-09-27 16:32:13 +09002206 uart_update_timeout(port, termios->c_cflag, baud);
2207
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002208 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002209 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2210 switch (srr + 1) {
2211 case 5: smr_val |= SCSMR_SRC_5; break;
2212 case 7: smr_val |= SCSMR_SRC_7; break;
2213 case 11: smr_val |= SCSMR_SRC_11; break;
2214 case 13: smr_val |= SCSMR_SRC_13; break;
2215 case 16: smr_val |= SCSMR_SRC_16; break;
2216 case 17: smr_val |= SCSMR_SRC_17; break;
2217 case 19: smr_val |= SCSMR_SRC_19; break;
2218 case 27: smr_val |= SCSMR_SRC_27; break;
2219 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002220 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002221 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002222 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2223 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002224 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002225 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002226 serial_port_out(port, SCBRR, brr);
2227 if (sci_getreg(port, HSSRR)->size)
2228 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2229
2230 /* Wait one bit interval */
2231 udelay((1000000 + (baud - 1)) / baud);
2232 } else {
2233 /* Don't touch the bit rate configuration */
2234 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002235 smr_val |= serial_port_in(port, SCSMR) &
2236 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002237 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2238 serial_port_out(port, SCSCR, scr_val);
2239 serial_port_out(port, SCSMR, smr_val);
2240 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
Paul Mundtd5701642008-12-16 20:07:27 +09002242 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002243
Paul Mundt73c3d532011-12-02 19:02:06 +09002244 reg = sci_getreg(port, SCFCR);
2245 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002246 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002247
Paul Mundt73c3d532011-12-02 19:02:06 +09002248 if (s->cfg->capabilities & SCIx_HAVE_RTSCTS) {
Paul Mundtfaf02f82011-12-02 17:44:50 +09002249 if (termios->c_cflag & CRTSCTS)
2250 ctrl |= SCFCR_MCE;
2251 else
2252 ctrl &= ~SCFCR_MCE;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002253 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002254
2255 /*
2256 * As we've done a sci_reset() above, ensure we don't
2257 * interfere with the FIFOs while toggling MCE. As the
2258 * reset values could still be set, simply mask them out.
2259 */
2260 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2261
Paul Mundtb12bb292012-03-30 19:50:15 +09002262 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002263 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002264
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002265 scr_val |= s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0);
2266 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2267 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002268 if ((srr + 1 == 5) &&
2269 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2270 /*
2271 * In asynchronous mode, when the sampling rate is 1/5, first
2272 * received data may become invalid on some SCIFA and SCIFB.
2273 * To avoid this problem wait more than 1 serial data time (1
2274 * bit time x serial data number) after setting SCSCR.RE = 1.
2275 */
2276 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2277 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002279#ifdef CONFIG_SERIAL_SH_SCI_DMA
2280 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002281 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002282 * See serial_core.c::uart_update_timeout().
2283 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2284 * function calculates 1 jiffie for the data plus 5 jiffies for the
2285 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2286 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2287 * value obtained by this formula is too small. Therefore, if the value
2288 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002289 */
2290 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002291 unsigned int bits;
2292
2293 /* byte size and parity */
2294 switch (termios->c_cflag & CSIZE) {
2295 case CS5:
2296 bits = 7;
2297 break;
2298 case CS6:
2299 bits = 8;
2300 break;
2301 case CS7:
2302 bits = 9;
2303 break;
2304 default:
2305 bits = 10;
2306 break;
2307 }
2308
2309 if (termios->c_cflag & CSTOPB)
2310 bits++;
2311 if (termios->c_cflag & PARENB)
2312 bits++;
2313 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2314 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002315 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002316 s->rx_timeout * 1000 / HZ, port->timeout);
2317 if (s->rx_timeout < msecs_to_jiffies(20))
2318 s->rx_timeout = msecs_to_jiffies(20);
2319 }
2320#endif
2321
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002323 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002324
Paul Mundt23241d42011-06-28 13:55:31 +09002325 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002326
2327 if (UART_ENABLE_MS(port, termios->c_cflag))
2328 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329}
2330
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002331static void sci_pm(struct uart_port *port, unsigned int state,
2332 unsigned int oldstate)
2333{
2334 struct sci_port *sci_port = to_sci_port(port);
2335
2336 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002337 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002338 sci_port_disable(sci_port);
2339 break;
2340 default:
2341 sci_port_enable(sci_port);
2342 break;
2343 }
2344}
2345
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346static const char *sci_type(struct uart_port *port)
2347{
2348 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002349 case PORT_IRDA:
2350 return "irda";
2351 case PORT_SCI:
2352 return "sci";
2353 case PORT_SCIF:
2354 return "scif";
2355 case PORT_SCIFA:
2356 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002357 case PORT_SCIFB:
2358 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002359 case PORT_HSCIF:
2360 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 }
2362
Paul Mundtfa439722008-09-04 18:53:58 +09002363 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364}
2365
Paul Mundtf6e94952011-01-21 15:25:36 +09002366static int sci_remap_port(struct uart_port *port)
2367{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002368 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002369
2370 /*
2371 * Nothing to do if there's already an established membase.
2372 */
2373 if (port->membase)
2374 return 0;
2375
2376 if (port->flags & UPF_IOREMAP) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002377 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002378 if (unlikely(!port->membase)) {
2379 dev_err(port->dev, "can't remap port#%d\n", port->line);
2380 return -ENXIO;
2381 }
2382 } else {
2383 /*
2384 * For the simple (and majority of) cases where we don't
2385 * need to do any remapping, just cast the cookie
2386 * directly.
2387 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002388 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002389 }
2390
2391 return 0;
2392}
2393
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394static void sci_release_port(struct uart_port *port)
2395{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002396 struct sci_port *sport = to_sci_port(port);
2397
Paul Mundte2651642011-01-20 21:24:03 +09002398 if (port->flags & UPF_IOREMAP) {
2399 iounmap(port->membase);
2400 port->membase = NULL;
2401 }
2402
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002403 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404}
2405
2406static int sci_request_port(struct uart_port *port)
2407{
Paul Mundte2651642011-01-20 21:24:03 +09002408 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002409 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002410 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002412 res = request_mem_region(port->mapbase, sport->reg_size,
2413 dev_name(port->dev));
2414 if (unlikely(res == NULL)) {
2415 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002416 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
Paul Mundtf6e94952011-01-21 15:25:36 +09002419 ret = sci_remap_port(port);
2420 if (unlikely(ret != 0)) {
2421 release_resource(res);
2422 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002423 }
Paul Mundte2651642011-01-20 21:24:03 +09002424
2425 return 0;
2426}
2427
2428static void sci_config_port(struct uart_port *port, int flags)
2429{
2430 if (flags & UART_CONFIG_TYPE) {
2431 struct sci_port *sport = to_sci_port(port);
2432
2433 port->type = sport->cfg->type;
2434 sci_request_port(port);
2435 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436}
2437
2438static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2439{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 if (ser->baud_base < 2400)
2441 /* No paper tape reader for Mitch.. */
2442 return -EINVAL;
2443
2444 return 0;
2445}
2446
2447static struct uart_ops sci_uart_ops = {
2448 .tx_empty = sci_tx_empty,
2449 .set_mctrl = sci_set_mctrl,
2450 .get_mctrl = sci_get_mctrl,
2451 .start_tx = sci_start_tx,
2452 .stop_tx = sci_stop_tx,
2453 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002454 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 .break_ctl = sci_break_ctl,
2456 .startup = sci_startup,
2457 .shutdown = sci_shutdown,
2458 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002459 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 .type = sci_type,
2461 .release_port = sci_release_port,
2462 .request_port = sci_request_port,
2463 .config_port = sci_config_port,
2464 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002465#ifdef CONFIG_CONSOLE_POLL
2466 .poll_get_char = sci_poll_get_char,
2467 .poll_put_char = sci_poll_put_char,
2468#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469};
2470
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002471static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2472{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002473 const char *clk_names[] = {
2474 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002475 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002476 [SCI_BRG_INT] = "brg_int",
2477 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002478 };
2479 struct clk *clk;
2480 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002481
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002482 if (sci_port->cfg->type == PORT_HSCIF)
2483 clk_names[SCI_SCK] = "hsck";
2484
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002485 for (i = 0; i < SCI_NUM_CLKS; i++) {
2486 clk = devm_clk_get(dev, clk_names[i]);
2487 if (PTR_ERR(clk) == -EPROBE_DEFER)
2488 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002489
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002490 if (IS_ERR(clk) && i == SCI_FCK) {
2491 /*
2492 * "fck" used to be called "sci_ick", and we need to
2493 * maintain DT backward compatibility.
2494 */
2495 clk = devm_clk_get(dev, "sci_ick");
2496 if (PTR_ERR(clk) == -EPROBE_DEFER)
2497 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002498
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002499 if (!IS_ERR(clk))
2500 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002501
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002502 /*
2503 * Not all SH platforms declare a clock lookup entry
2504 * for SCI devices, in which case we need to get the
2505 * global "peripheral_clk" clock.
2506 */
2507 clk = devm_clk_get(dev, "peripheral_clk");
2508 if (!IS_ERR(clk))
2509 goto found;
2510
2511 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2512 PTR_ERR(clk));
2513 return PTR_ERR(clk);
2514 }
2515
2516found:
2517 if (IS_ERR(clk))
2518 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2519 PTR_ERR(clk));
2520 else
2521 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2522 clk, clk);
2523 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2524 }
2525 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002526}
2527
Bill Pemberton9671f092012-11-19 13:21:50 -05002528static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002529 struct sci_port *sci_port, unsigned int index,
2530 struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002531{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002532 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002533 const struct resource *res;
2534 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002535 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002536
Paul Mundt50f09592011-12-02 20:09:48 +09002537 sci_port->cfg = p;
2538
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002539 port->ops = &sci_uart_ops;
2540 port->iotype = UPIO_MEM;
2541 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002542
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002543 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2544 if (res == NULL)
2545 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002546
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002547 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002548 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002549
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002550 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2551 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002552
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002553 /* The SCI generates several interrupts. They can be muxed together or
2554 * connected to different interrupt lines. In the muxed case only one
2555 * interrupt resource is specified. In the non-muxed case three or four
2556 * interrupt resources are specified, as the BRI interrupt is optional.
2557 */
2558 if (sci_port->irqs[0] < 0)
2559 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002560
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002561 if (sci_port->irqs[1] < 0) {
2562 sci_port->irqs[1] = sci_port->irqs[0];
2563 sci_port->irqs[2] = sci_port->irqs[0];
2564 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002565 }
2566
Paul Mundt3127c6b2011-06-28 13:44:37 +09002567 if (p->regtype == SCIx_PROBE_REGTYPE) {
2568 ret = sci_probe_regmap(p);
Rafael J. Wysockifc971142011-08-08 00:26:50 +02002569 if (unlikely(ret))
Paul Mundt3127c6b2011-06-28 13:44:37 +09002570 return ret;
2571 }
Paul Mundt61a69762011-06-14 12:40:19 +09002572
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002573 switch (p->type) {
2574 case PORT_SCIFB:
2575 port->fifosize = 256;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002576 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002577 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002578 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002579 break;
2580 case PORT_HSCIF:
2581 port->fifosize = 128;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002582 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002583 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002584 sci_port->sampling_rate_mask = SCI_SR_RANGE(8, 32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002585 break;
2586 case PORT_SCIFA:
2587 port->fifosize = 64;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002588 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002589 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002590 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002591 break;
2592 case PORT_SCIF:
2593 port->fifosize = 16;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002594 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002595 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002596 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002597 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002598 } else {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002599 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002600 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002601 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002602 }
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002603 break;
2604 default:
2605 port->fifosize = 1;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002606 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002607 sci_port->overrun_mask = SCI_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002608 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002609 break;
2610 }
2611
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002612 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2613 * match the SoC datasheet, this should be investigated. Let platform
2614 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002615 */
Geert Uytterhoevenf84b6bd2015-08-21 20:02:31 +02002616 if (p->sampling_rate)
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002617 sci_port->sampling_rate_mask = SCI_SR(p->sampling_rate);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002618
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002619 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002620 ret = sci_init_clocks(sci_port, &dev->dev);
2621 if (ret < 0)
2622 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002623
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002624 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002625
2626 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002627 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002628
Magnus Damm7ed7e072009-01-21 15:14:14 +00002629 sci_port->break_timer.data = (unsigned long)sci_port;
2630 sci_port->break_timer.function = sci_break_timer;
2631 init_timer(&sci_port->break_timer);
Paul Mundte108b2c2006-09-27 16:32:13 +09002632
Paul Mundtdebf9502011-06-08 18:19:37 +09002633 /*
2634 * Establish some sensible defaults for the error detection.
2635 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002636 if (p->type == PORT_SCI) {
2637 sci_port->error_mask = SCI_DEFAULT_ERROR_MASK;
2638 sci_port->error_clear = SCI_ERROR_CLEAR;
2639 } else {
2640 sci_port->error_mask = SCIF_DEFAULT_ERROR_MASK;
2641 sci_port->error_clear = SCIF_ERROR_CLEAR;
2642 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002643
2644 /*
Laurent Pinchart3ae988d2013-12-06 10:59:17 +01002645 * Make the error mask inclusive of overrun detection, if
2646 * supported.
2647 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002648 if (sci_port->overrun_reg == SCxSR) {
Geert Uytterhoevenafd66db2015-04-30 18:21:33 +02002649 sci_port->error_mask |= sci_port->overrun_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002650 sci_port->error_clear &= ~sci_port->overrun_mask;
2651 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002652
Paul Mundtce6738b2011-01-19 15:24:40 +09002653 port->type = p->type;
Laurent Pinchartb6e4a3f2013-12-06 10:59:14 +01002654 port->flags = UPF_FIXED_PORT | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002655 port->regshift = p->regshift;
Paul Mundtce6738b2011-01-19 15:24:40 +09002656
2657 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002658 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002659 * for the multi-IRQ ports, which is where we are primarily
2660 * concerned with the shutdown path synchronization.
2661 *
2662 * For the muxed case there's nothing more to do.
2663 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002664 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002665 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002666
Paul Mundt61a69762011-06-14 12:40:19 +09002667 port->serial_in = sci_serial_in;
2668 port->serial_out = sci_serial_out;
2669
Guennadi Liakhovetski937bb6e2011-06-24 13:56:15 +02002670 if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0)
2671 dev_dbg(port->dev, "DMA tx %d, rx %d\n",
2672 p->dma_slave_tx, p->dma_slave_rx);
Magnus Damm7ed7e072009-01-21 15:14:14 +00002673
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002674 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002675}
2676
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002677static void sci_cleanup_single(struct sci_port *port)
2678{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002679 pm_runtime_disable(port->port.dev);
2680}
2681
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002682#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2683 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002684static void serial_console_putchar(struct uart_port *port, int ch)
2685{
2686 sci_poll_put_char(port, ch);
2687}
2688
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689/*
2690 * Print a string to the serial port trying not to disturb
2691 * any possible real use of the port...
2692 */
2693static void serial_console_write(struct console *co, const char *s,
2694 unsigned count)
2695{
Paul Mundt906b17d2011-01-21 16:19:53 +09002696 struct sci_port *sci_port = &sci_ports[co->index];
2697 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002698 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002699 unsigned long flags;
2700 int locked = 1;
2701
2702 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002703#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002704 if (port->sysrq)
2705 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002706 else
2707#endif
2708 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002709 locked = spin_trylock(&port->lock);
2710 else
2711 spin_lock(&port->lock);
2712
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002713 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002714 ctrl = serial_port_in(port, SCSCR);
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002715 ctrl_temp = (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
2716 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2717 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002718
Magnus Damm501b8252009-01-21 15:14:30 +00002719 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002720
2721 /* wait until fifo is empty and last bit has been transmitted */
2722 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002723 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002724 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002725
2726 /* restore the SCSCR */
2727 serial_port_out(port, SCSCR, ctrl);
2728
2729 if (locked)
2730 spin_unlock(&port->lock);
2731 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732}
2733
Bill Pemberton9671f092012-11-19 13:21:50 -05002734static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002736 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 struct uart_port *port;
2738 int baud = 115200;
2739 int bits = 8;
2740 int parity = 'n';
2741 int flow = 'n';
2742 int ret;
2743
Paul Mundte108b2c2006-09-27 16:32:13 +09002744 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002745 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002746 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002747 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002748 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002749
Paul Mundt906b17d2011-01-21 16:19:53 +09002750 sci_port = &sci_ports[co->index];
2751 port = &sci_port->port;
2752
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002753 /*
2754 * Refuse to handle uninitialized ports.
2755 */
2756 if (!port->ops)
2757 return -ENODEV;
2758
Paul Mundtf6e94952011-01-21 15:25:36 +09002759 ret = sci_remap_port(port);
2760 if (unlikely(ret != 0))
2761 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002762
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 if (options)
2764 uart_parse_options(options, &baud, &parity, &bits, &flow);
2765
Paul Mundtab7cfb52011-06-01 14:47:42 +09002766 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767}
2768
2769static struct console serial_console = {
2770 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002771 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772 .write = serial_console_write,
2773 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002774 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002776 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777};
2778
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002779static struct console early_serial_console = {
2780 .name = "early_ttySC",
2781 .write = serial_console_write,
2782 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002783 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002784};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002785
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002786static char early_serial_buf[32];
2787
Bill Pemberton9671f092012-11-19 13:21:50 -05002788static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002789{
Jingoo Han574de552013-07-30 17:06:57 +09002790 struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002791
2792 if (early_serial_console.data)
2793 return -EEXIST;
2794
2795 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002796
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002797 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002798
2799 serial_console_setup(&early_serial_console, early_serial_buf);
2800
2801 if (!strstr(early_serial_buf, "keep"))
2802 early_serial_console.flags |= CON_BOOT;
2803
2804 register_console(&early_serial_console);
2805 return 0;
2806}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002807
2808#define SCI_CONSOLE (&serial_console)
2809
Paul Mundtecdf8a42011-01-21 00:05:48 +09002810#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002811static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002812{
2813 return -EINVAL;
2814}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002816#define SCI_CONSOLE NULL
2817
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002818#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002820static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821
2822static struct uart_driver sci_uart_driver = {
2823 .owner = THIS_MODULE,
2824 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002825 .dev_name = "ttySC",
2826 .major = SCI_MAJOR,
2827 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002828 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829 .cons = SCI_CONSOLE,
2830};
2831
Paul Mundt54507f62009-05-08 23:48:33 +09002832static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002833{
Paul Mundtd535a232011-01-19 17:19:35 +09002834 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002835
Paul Mundtd535a232011-01-19 17:19:35 +09002836 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002837
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002838 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002839
Magnus Damme552de22009-01-21 15:13:42 +00002840 return 0;
2841}
2842
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002843
2844#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2845#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2846#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002847
2848static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002849 /* SoC-specific types */
2850 {
2851 .compatible = "renesas,scif-r7s72100",
2852 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2853 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002854 /* Family-specific types */
2855 {
2856 .compatible = "renesas,rcar-gen1-scif",
2857 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2858 }, {
2859 .compatible = "renesas,rcar-gen2-scif",
2860 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2861 }, {
2862 .compatible = "renesas,rcar-gen3-scif",
2863 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2864 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002865 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002866 {
2867 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002868 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002869 }, {
2870 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002871 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002872 }, {
2873 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002874 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002875 }, {
2876 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002877 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002878 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002879 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002880 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002881 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002882 /* Terminator */
2883 },
2884};
2885MODULE_DEVICE_TABLE(of, of_sci_match);
2886
2887static struct plat_sci_port *
2888sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2889{
2890 struct device_node *np = pdev->dev.of_node;
2891 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002892 struct plat_sci_port *p;
2893 int id;
2894
2895 if (!IS_ENABLED(CONFIG_OF) || !np)
2896 return NULL;
2897
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002898 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002899 if (!match)
2900 return NULL;
2901
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002902 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002903 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002904 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002905
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002906 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002907 id = of_alias_get_id(np, "serial");
2908 if (id < 0) {
2909 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2910 return NULL;
2911 }
2912
2913 *dev_id = id;
2914
2915 p->flags = UPF_IOREMAP | UPF_BOOT_AUTOCONF;
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002916 p->type = SCI_OF_TYPE(match->data);
2917 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002918 p->scscr = SCSCR_RE | SCSCR_TE;
2919
2920 return p;
2921}
2922
Bill Pemberton9671f092012-11-19 13:21:50 -05002923static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002924 unsigned int index,
2925 struct plat_sci_port *p,
2926 struct sci_port *sciport)
2927{
Magnus Damm0ee70712009-01-21 15:13:50 +00002928 int ret;
2929
2930 /* Sanity check */
2931 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002932 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002933 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002934 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002935 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002936 }
2937
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002938 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002939 if (ret)
2940 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002941
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002942 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2943 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2944 return PTR_ERR(sciport->gpios);
2945
2946 if (p->capabilities & SCIx_HAVE_RTSCTS) {
2947 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2948 UART_GPIO_CTS)) ||
2949 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2950 UART_GPIO_RTS))) {
2951 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2952 return -EINVAL;
2953 }
2954 }
2955
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002956 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2957 if (ret) {
2958 sci_cleanup_single(sciport);
2959 return ret;
2960 }
2961
2962 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002963}
2964
Bill Pemberton9671f092012-11-19 13:21:50 -05002965static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002967 struct plat_sci_port *p;
2968 struct sci_port *sp;
2969 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002970 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002971
Paul Mundtecdf8a42011-01-21 00:05:48 +09002972 /*
2973 * If we've come here via earlyprintk initialization, head off to
2974 * the special early probe. We don't have sufficient device state
2975 * to make it beyond this yet.
2976 */
2977 if (is_early_platform_device(dev))
2978 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002979
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002980 if (dev->dev.of_node) {
2981 p = sci_parse_dt(dev, &dev_id);
2982 if (p == NULL)
2983 return -EINVAL;
2984 } else {
2985 p = dev->dev.platform_data;
2986 if (p == NULL) {
2987 dev_err(&dev->dev, "no platform data supplied\n");
2988 return -EINVAL;
2989 }
2990
2991 dev_id = dev->id;
2992 }
2993
2994 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09002995 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00002996
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002997 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09002998 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002999 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003000
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001#ifdef CONFIG_SH_STANDARD_BIOS
3002 sh_bios_gdb_detach();
3003#endif
3004
Paul Mundte108b2c2006-09-27 16:32:13 +09003005 return 0;
3006}
3007
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003008static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003009{
Paul Mundtd535a232011-01-19 17:19:35 +09003010 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003011
Paul Mundtd535a232011-01-19 17:19:35 +09003012 if (sport)
3013 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003014
3015 return 0;
3016}
3017
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003018static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003019{
Paul Mundtd535a232011-01-19 17:19:35 +09003020 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003021
Paul Mundtd535a232011-01-19 17:19:35 +09003022 if (sport)
3023 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003024
3025 return 0;
3026}
3027
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003028static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003029
Paul Mundte108b2c2006-09-27 16:32:13 +09003030static struct platform_driver sci_driver = {
3031 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003032 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003033 .driver = {
3034 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003035 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003036 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003037 },
3038};
3039
3040static int __init sci_init(void)
3041{
3042 int ret;
3043
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003044 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003045
Paul Mundte108b2c2006-09-27 16:32:13 +09003046 ret = uart_register_driver(&sci_uart_driver);
3047 if (likely(ret == 0)) {
3048 ret = platform_driver_register(&sci_driver);
3049 if (unlikely(ret))
3050 uart_unregister_driver(&sci_uart_driver);
3051 }
3052
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053 return ret;
3054}
3055
3056static void __exit sci_exit(void)
3057{
Paul Mundte108b2c2006-09-27 16:32:13 +09003058 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003059 uart_unregister_driver(&sci_uart_driver);
3060}
3061
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003062#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3063early_platform_init_buffer("earlyprintk", &sci_driver,
3064 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3065#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003066#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3067static struct __init plat_sci_port port_cfg;
3068
3069static int __init early_console_setup(struct earlycon_device *device,
3070 int type)
3071{
3072 if (!device->port.membase)
3073 return -ENODEV;
3074
3075 device->port.serial_in = sci_serial_in;
3076 device->port.serial_out = sci_serial_out;
3077 device->port.type = type;
3078 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3079 sci_ports[0].cfg = &port_cfg;
3080 sci_ports[0].cfg->type = type;
3081 sci_probe_regmap(sci_ports[0].cfg);
3082 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR) |
3083 SCSCR_RE | SCSCR_TE;
3084 sci_serial_out(&sci_ports[0].port, SCSCR, port_cfg.scscr);
3085
3086 device->con->write = serial_console_write;
3087 return 0;
3088}
3089static int __init sci_early_console_setup(struct earlycon_device *device,
3090 const char *opt)
3091{
3092 return early_console_setup(device, PORT_SCI);
3093}
3094static int __init scif_early_console_setup(struct earlycon_device *device,
3095 const char *opt)
3096{
3097 return early_console_setup(device, PORT_SCIF);
3098}
3099static int __init scifa_early_console_setup(struct earlycon_device *device,
3100 const char *opt)
3101{
3102 return early_console_setup(device, PORT_SCIFA);
3103}
3104static int __init scifb_early_console_setup(struct earlycon_device *device,
3105 const char *opt)
3106{
3107 return early_console_setup(device, PORT_SCIFB);
3108}
3109static int __init hscif_early_console_setup(struct earlycon_device *device,
3110 const char *opt)
3111{
3112 return early_console_setup(device, PORT_HSCIF);
3113}
3114
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003115OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003116OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003117OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003118OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003119OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3120#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3121
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122module_init(sci_init);
3123module_exit(sci_exit);
3124
Paul Mundte108b2c2006-09-27 16:32:13 +09003125MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003126MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003127MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003128MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");