blob: 55ef6e577f4605b653c41b54d51bf7fc6407f8f4 [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
4 *
Paul Mundtf43dc232011-01-13 15:06:28 +09005 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01006 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09007 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090016 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090018#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
19#define SUPPORT_SYSRQ
20#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#undef DEBUG
23
Paul Mundt85f094e2008-04-25 16:04:20 +090024#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010025#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090026#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010027#include <linux/cpufreq.h>
28#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090029#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000030#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010031#include <linux/err.h>
32#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010033#include <linux/init.h>
34#include <linux/interrupt.h>
35#include <linux/ioport.h>
Ulrich Hechtb96408b2018-02-15 13:02:41 +010036#include <linux/ktime.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010037#include <linux/major.h>
38#include <linux/module.h>
39#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010040#include <linux/of.h>
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +020041#include <linux/of_device.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010042#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/scatterlist.h>
45#include <linux/serial.h>
46#include <linux/serial_sci.h>
47#include <linux/sh_dma.h>
48#include <linux/slab.h>
49#include <linux/string.h>
50#include <linux/sysrq.h>
51#include <linux/timer.h>
52#include <linux/tty.h>
53#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090054
55#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090056#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080057#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020059#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "sh-sci.h"
61
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010062/* Offsets into the sci_port->irqs array */
63enum {
64 SCIx_ERI_IRQ,
65 SCIx_RXI_IRQ,
66 SCIx_TXI_IRQ,
67 SCIx_BRI_IRQ,
Chris Brandt628c5342018-07-31 05:41:39 -050068 SCIx_DRI_IRQ,
69 SCIx_TEI_IRQ,
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010070 SCIx_NR_IRQS,
71
72 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
73};
74
75#define SCIx_IRQ_IS_MUXED(port) \
76 ((port)->irqs[SCIx_ERI_IRQ] == \
77 (port)->irqs[SCIx_RXI_IRQ]) || \
78 ((port)->irqs[SCIx_ERI_IRQ] && \
79 ((port)->irqs[SCIx_RXI_IRQ] < 0))
80
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010081enum SCI_CLKS {
82 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010083 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010084 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
85 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010086 SCI_NUM_CLKS
87};
88
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010089/* Bit x set means sampling rate x + 1 is supported */
90#define SCI_SR(x) BIT((x) - 1)
91#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
92
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010093#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
94 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
95 SCI_SR(19) | SCI_SR(27)
96
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010097#define min_sr(_port) ffs((_port)->sampling_rate_mask)
98#define max_sr(_port) fls((_port)->sampling_rate_mask)
99
100/* Iterate over all supported sampling rates, from high to low */
101#define for_each_sr(_sr, _port) \
102 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
103 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
104
Laurent Pincharte095ee62017-01-11 16:43:34 +0200105struct plat_sci_reg {
106 u8 offset, size;
107};
108
109struct sci_port_params {
110 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200111 unsigned int fifosize;
112 unsigned int overrun_reg;
113 unsigned int overrun_mask;
114 unsigned int sampling_rate_mask;
115 unsigned int error_mask;
116 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200117};
118
Paul Mundte108b2c2006-09-27 16:32:13 +0900119struct sci_port {
120 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Paul Mundtce6738b2011-01-19 15:24:40 +0900122 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200123 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200124 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100125 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900126 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200127 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900128
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100129 /* Clocks */
130 struct clk *clks[SCI_NUM_CLKS];
131 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900132
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100133 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900134 char *irqstr[SCIx_NR_IRQS];
135
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900136 struct dma_chan *chan_tx;
137 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900138
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +0200140 struct dma_chan *chan_tx_saved;
141 struct dma_chan *chan_rx_saved;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900142 dma_cookie_t cookie_tx;
143 dma_cookie_t cookie_rx[2];
144 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200145 dma_addr_t tx_dma_addr;
146 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200148 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900149 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150 struct work_struct work_tx;
Ulrich Hechtb96408b2018-02-15 13:02:41 +0100151 struct hrtimer rx_timer;
152 unsigned int rx_timeout; /* microseconds */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900153#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100154 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100155 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100156 struct timer_list rx_fifo_timer;
157 int rx_fifo_timeout;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +0200158 u16 hscif_tot;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200159
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200160 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200161 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900162};
163
Paul Mundte108b2c2006-09-27 16:32:13 +0900164#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
165
166static struct sci_port sci_ports[SCI_NPORTS];
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +0100167static unsigned long sci_ports_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168static struct uart_driver sci_uart_driver;
169
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900170static inline struct sci_port *
171to_sci_port(struct uart_port *uart)
172{
173 return container_of(uart, struct sci_port, port);
174}
175
Laurent Pincharte095ee62017-01-11 16:43:34 +0200176static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900177 /*
178 * Common SCI definitions, dependent on the port's regshift
179 * value.
180 */
181 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200182 .regs = {
183 [SCSMR] = { 0x00, 8 },
184 [SCBRR] = { 0x01, 8 },
185 [SCSCR] = { 0x02, 8 },
186 [SCxTDR] = { 0x03, 8 },
187 [SCxSR] = { 0x04, 8 },
188 [SCxRDR] = { 0x05, 8 },
189 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200190 .fifosize = 1,
191 .overrun_reg = SCxSR,
192 .overrun_mask = SCI_ORER,
193 .sampling_rate_mask = SCI_SR(32),
194 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
195 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900196 },
197
198 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200199 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900200 */
201 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200202 .regs = {
203 [SCSMR] = { 0x00, 8 },
204 [SCBRR] = { 0x02, 8 },
205 [SCSCR] = { 0x04, 8 },
206 [SCxTDR] = { 0x06, 8 },
207 [SCxSR] = { 0x08, 16 },
208 [SCxRDR] = { 0x0a, 8 },
209 [SCFCR] = { 0x0c, 8 },
210 [SCFDR] = { 0x0e, 16 },
211 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200212 .fifosize = 1,
213 .overrun_reg = SCxSR,
214 .overrun_mask = SCI_ORER,
215 .sampling_rate_mask = SCI_SR(32),
216 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
217 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900218 },
219
220 /*
221 * Common SCIFA definitions.
222 */
223 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200224 .regs = {
225 [SCSMR] = { 0x00, 16 },
226 [SCBRR] = { 0x04, 8 },
227 [SCSCR] = { 0x08, 16 },
228 [SCxTDR] = { 0x20, 8 },
229 [SCxSR] = { 0x14, 16 },
230 [SCxRDR] = { 0x24, 8 },
231 [SCFCR] = { 0x18, 16 },
232 [SCFDR] = { 0x1c, 16 },
233 [SCPCR] = { 0x30, 16 },
234 [SCPDR] = { 0x34, 16 },
235 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200236 .fifosize = 64,
237 .overrun_reg = SCxSR,
238 .overrun_mask = SCIFA_ORER,
239 .sampling_rate_mask = SCI_SR_SCIFAB,
240 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
241 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900242 },
243
244 /*
245 * Common SCIFB definitions.
246 */
247 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200248 .regs = {
249 [SCSMR] = { 0x00, 16 },
250 [SCBRR] = { 0x04, 8 },
251 [SCSCR] = { 0x08, 16 },
252 [SCxTDR] = { 0x40, 8 },
253 [SCxSR] = { 0x14, 16 },
254 [SCxRDR] = { 0x60, 8 },
255 [SCFCR] = { 0x18, 16 },
256 [SCTFDR] = { 0x38, 16 },
257 [SCRFDR] = { 0x3c, 16 },
258 [SCPCR] = { 0x30, 16 },
259 [SCPDR] = { 0x34, 16 },
260 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200261 .fifosize = 256,
262 .overrun_reg = SCxSR,
263 .overrun_mask = SCIFA_ORER,
264 .sampling_rate_mask = SCI_SR_SCIFAB,
265 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
266 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900267 },
268
269 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100270 * Common SH-2(A) SCIF definitions for ports with FIFO data
271 * count registers.
272 */
273 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200274 .regs = {
275 [SCSMR] = { 0x00, 16 },
276 [SCBRR] = { 0x04, 8 },
277 [SCSCR] = { 0x08, 16 },
278 [SCxTDR] = { 0x0c, 8 },
279 [SCxSR] = { 0x10, 16 },
280 [SCxRDR] = { 0x14, 8 },
281 [SCFCR] = { 0x18, 16 },
282 [SCFDR] = { 0x1c, 16 },
283 [SCSPTR] = { 0x20, 16 },
284 [SCLSR] = { 0x24, 16 },
285 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200286 .fifosize = 16,
287 .overrun_reg = SCLSR,
288 .overrun_mask = SCLSR_ORER,
289 .sampling_rate_mask = SCI_SR(32),
290 .error_mask = SCIF_DEFAULT_ERROR_MASK,
291 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100292 },
293
294 /*
Geert Uytterhoeven10c63442018-08-30 14:54:03 +0200295 * The "SCIFA" that is in RZ/T and RZ/A2.
296 * It looks like a normal SCIF with FIFO data, but with a
297 * compressed address space. Also, the break out of interrupts
298 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
299 */
300 [SCIx_RZ_SCIFA_REGTYPE] = {
301 .regs = {
302 [SCSMR] = { 0x00, 16 },
303 [SCBRR] = { 0x02, 8 },
304 [SCSCR] = { 0x04, 16 },
305 [SCxTDR] = { 0x06, 8 },
306 [SCxSR] = { 0x08, 16 },
307 [SCxRDR] = { 0x0A, 8 },
308 [SCFCR] = { 0x0C, 16 },
309 [SCFDR] = { 0x0E, 16 },
310 [SCSPTR] = { 0x10, 16 },
311 [SCLSR] = { 0x12, 16 },
312 },
313 .fifosize = 16,
314 .overrun_reg = SCLSR,
315 .overrun_mask = SCLSR_ORER,
316 .sampling_rate_mask = SCI_SR(32),
317 .error_mask = SCIF_DEFAULT_ERROR_MASK,
318 .error_clear = SCIF_ERROR_CLEAR,
319 },
320
321 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900322 * Common SH-3 SCIF definitions.
323 */
324 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200325 .regs = {
326 [SCSMR] = { 0x00, 8 },
327 [SCBRR] = { 0x02, 8 },
328 [SCSCR] = { 0x04, 8 },
329 [SCxTDR] = { 0x06, 8 },
330 [SCxSR] = { 0x08, 16 },
331 [SCxRDR] = { 0x0a, 8 },
332 [SCFCR] = { 0x0c, 8 },
333 [SCFDR] = { 0x0e, 16 },
334 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200335 .fifosize = 16,
336 .overrun_reg = SCLSR,
337 .overrun_mask = SCLSR_ORER,
338 .sampling_rate_mask = SCI_SR(32),
339 .error_mask = SCIF_DEFAULT_ERROR_MASK,
340 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900341 },
342
343 /*
344 * Common SH-4(A) SCIF(B) definitions.
345 */
346 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200347 .regs = {
348 [SCSMR] = { 0x00, 16 },
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +0200349 [SCBRR] = { 0x04, 8 },
350 [SCSCR] = { 0x08, 16 },
351 [SCxTDR] = { 0x0c, 8 },
352 [SCxSR] = { 0x10, 16 },
353 [SCxRDR] = { 0x14, 8 },
354 [SCFCR] = { 0x18, 16 },
355 [SCFDR] = { 0x1c, 16 },
356 [SCSPTR] = { 0x20, 16 },
357 [SCLSR] = { 0x24, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200358 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200359 .fifosize = 16,
360 .overrun_reg = SCLSR,
361 .overrun_mask = SCLSR_ORER,
362 .sampling_rate_mask = SCI_SR(32),
363 .error_mask = SCIF_DEFAULT_ERROR_MASK,
364 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100365 },
366
367 /*
368 * Common SCIF definitions for ports with a Baud Rate Generator for
369 * External Clock (BRG).
370 */
371 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200372 .regs = {
373 [SCSMR] = { 0x00, 16 },
374 [SCBRR] = { 0x04, 8 },
375 [SCSCR] = { 0x08, 16 },
376 [SCxTDR] = { 0x0c, 8 },
377 [SCxSR] = { 0x10, 16 },
378 [SCxRDR] = { 0x14, 8 },
379 [SCFCR] = { 0x18, 16 },
380 [SCFDR] = { 0x1c, 16 },
381 [SCSPTR] = { 0x20, 16 },
382 [SCLSR] = { 0x24, 16 },
383 [SCDL] = { 0x30, 16 },
384 [SCCKS] = { 0x34, 16 },
385 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200386 .fifosize = 16,
387 .overrun_reg = SCLSR,
388 .overrun_mask = SCLSR_ORER,
389 .sampling_rate_mask = SCI_SR(32),
390 .error_mask = SCIF_DEFAULT_ERROR_MASK,
391 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200392 },
393
394 /*
395 * Common HSCIF definitions.
396 */
397 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200398 .regs = {
399 [SCSMR] = { 0x00, 16 },
400 [SCBRR] = { 0x04, 8 },
401 [SCSCR] = { 0x08, 16 },
402 [SCxTDR] = { 0x0c, 8 },
403 [SCxSR] = { 0x10, 16 },
404 [SCxRDR] = { 0x14, 8 },
405 [SCFCR] = { 0x18, 16 },
406 [SCFDR] = { 0x1c, 16 },
407 [SCSPTR] = { 0x20, 16 },
408 [SCLSR] = { 0x24, 16 },
409 [HSSRR] = { 0x40, 16 },
410 [SCDL] = { 0x30, 16 },
411 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100412 [HSRTRGR] = { 0x54, 16 },
413 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200414 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200415 .fifosize = 128,
416 .overrun_reg = SCLSR,
417 .overrun_mask = SCLSR_ORER,
418 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
419 .error_mask = SCIF_DEFAULT_ERROR_MASK,
420 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900421 },
422
423 /*
424 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
425 * register.
426 */
427 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200428 .regs = {
429 [SCSMR] = { 0x00, 16 },
430 [SCBRR] = { 0x04, 8 },
431 [SCSCR] = { 0x08, 16 },
432 [SCxTDR] = { 0x0c, 8 },
433 [SCxSR] = { 0x10, 16 },
434 [SCxRDR] = { 0x14, 8 },
435 [SCFCR] = { 0x18, 16 },
436 [SCFDR] = { 0x1c, 16 },
437 [SCLSR] = { 0x24, 16 },
438 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200439 .fifosize = 16,
440 .overrun_reg = SCLSR,
441 .overrun_mask = SCLSR_ORER,
442 .sampling_rate_mask = SCI_SR(32),
443 .error_mask = SCIF_DEFAULT_ERROR_MASK,
444 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900445 },
446
447 /*
448 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
449 * count registers.
450 */
451 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200452 .regs = {
453 [SCSMR] = { 0x00, 16 },
454 [SCBRR] = { 0x04, 8 },
455 [SCSCR] = { 0x08, 16 },
456 [SCxTDR] = { 0x0c, 8 },
457 [SCxSR] = { 0x10, 16 },
458 [SCxRDR] = { 0x14, 8 },
459 [SCFCR] = { 0x18, 16 },
460 [SCFDR] = { 0x1c, 16 },
461 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
462 [SCRFDR] = { 0x20, 16 },
463 [SCSPTR] = { 0x24, 16 },
464 [SCLSR] = { 0x28, 16 },
465 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200466 .fifosize = 16,
467 .overrun_reg = SCLSR,
468 .overrun_mask = SCLSR_ORER,
469 .sampling_rate_mask = SCI_SR(32),
470 .error_mask = SCIF_DEFAULT_ERROR_MASK,
471 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900472 },
473
474 /*
475 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
476 * registers.
477 */
478 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200479 .regs = {
480 [SCSMR] = { 0x00, 16 },
481 [SCBRR] = { 0x04, 8 },
482 [SCSCR] = { 0x08, 16 },
483 [SCxTDR] = { 0x20, 8 },
484 [SCxSR] = { 0x14, 16 },
485 [SCxRDR] = { 0x24, 8 },
486 [SCFCR] = { 0x18, 16 },
487 [SCFDR] = { 0x1c, 16 },
488 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100489 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200490 .overrun_reg = SCxSR,
491 .overrun_mask = SCIFA_ORER,
492 .sampling_rate_mask = SCI_SR(16),
493 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
494 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900495 },
496};
497
Laurent Pincharte095ee62017-01-11 16:43:34 +0200498#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900499
Paul Mundt61a69762011-06-14 12:40:19 +0900500/*
501 * The "offset" here is rather misleading, in that it refers to an enum
502 * value relative to the port mapping rather than the fixed offset
503 * itself, which needs to be manually retrieved from the platform's
504 * register map for the given port.
505 */
506static unsigned int sci_serial_in(struct uart_port *p, int offset)
507{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200508 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900509
510 if (reg->size == 8)
511 return ioread8(p->membase + (reg->offset << p->regshift));
512 else if (reg->size == 16)
513 return ioread16(p->membase + (reg->offset << p->regshift));
514 else
515 WARN(1, "Invalid register access\n");
516
517 return 0;
518}
519
520static void sci_serial_out(struct uart_port *p, int offset, int value)
521{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200522 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900523
524 if (reg->size == 8)
525 iowrite8(value, p->membase + (reg->offset << p->regshift));
526 else if (reg->size == 16)
527 iowrite16(value, p->membase + (reg->offset << p->regshift));
528 else
529 WARN(1, "Invalid register access\n");
530}
531
Paul Mundt23241d42011-06-28 13:55:31 +0900532static void sci_port_enable(struct sci_port *sci_port)
533{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100534 unsigned int i;
535
Paul Mundt23241d42011-06-28 13:55:31 +0900536 if (!sci_port->port.dev)
537 return;
538
539 pm_runtime_get_sync(sci_port->port.dev);
540
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100541 for (i = 0; i < SCI_NUM_CLKS; i++) {
542 clk_prepare_enable(sci_port->clks[i]);
543 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
544 }
545 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900546}
547
548static void sci_port_disable(struct sci_port *sci_port)
549{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100550 unsigned int i;
551
Paul Mundt23241d42011-06-28 13:55:31 +0900552 if (!sci_port->port.dev)
553 return;
554
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100555 for (i = SCI_NUM_CLKS; i-- > 0; )
556 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900557
558 pm_runtime_put_sync(sci_port->port.dev);
559}
560
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200561static inline unsigned long port_rx_irq_mask(struct uart_port *port)
562{
563 /*
564 * Not all ports (such as SCIFA) will support REIE. Rather than
565 * special-casing the port type, we check the port initialization
566 * IRQ enable mask to see whether the IRQ is desired at all. If
567 * it's unset, it's logically inferred that there's no point in
568 * testing for it.
569 */
570 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
571}
572
573static void sci_start_tx(struct uart_port *port)
574{
575 struct sci_port *s = to_sci_port(port);
576 unsigned short ctrl;
577
578#ifdef CONFIG_SERIAL_SH_SCI_DMA
579 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
580 u16 new, scr = serial_port_in(port, SCSCR);
581 if (s->chan_tx)
582 new = scr | SCSCR_TDRQE;
583 else
584 new = scr & ~SCSCR_TDRQE;
585 if (new != scr)
586 serial_port_out(port, SCSCR, new);
587 }
588
589 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
590 dma_submit_error(s->cookie_tx)) {
591 s->cookie_tx = 0;
592 schedule_work(&s->work_tx);
593 }
594#endif
595
596 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
597 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
598 ctrl = serial_port_in(port, SCSCR);
599 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
600 }
601}
602
603static void sci_stop_tx(struct uart_port *port)
604{
605 unsigned short ctrl;
606
607 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
608 ctrl = serial_port_in(port, SCSCR);
609
610 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
611 ctrl &= ~SCSCR_TDRQE;
612
613 ctrl &= ~SCSCR_TIE;
614
615 serial_port_out(port, SCSCR, ctrl);
616}
617
618static void sci_start_rx(struct uart_port *port)
619{
620 unsigned short ctrl;
621
622 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
623
624 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
625 ctrl &= ~SCSCR_RDRQE;
626
627 serial_port_out(port, SCSCR, ctrl);
628}
629
630static void sci_stop_rx(struct uart_port *port)
631{
632 unsigned short ctrl;
633
634 ctrl = serial_port_in(port, SCSCR);
635
636 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
637 ctrl &= ~SCSCR_RDRQE;
638
639 ctrl &= ~port_rx_irq_mask(port);
640
641 serial_port_out(port, SCSCR, ctrl);
642}
643
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200644static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
645{
646 if (port->type == PORT_SCI) {
647 /* Just store the mask */
648 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200649 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200650 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
651 /* Only clear the status bits we want to clear */
652 serial_port_out(port, SCxSR,
653 serial_port_in(port, SCxSR) & mask);
654 } else {
655 /* Store the mask, clear parity/framing errors */
656 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
657 }
658}
659
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100660#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
661 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900662
663#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900664static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 unsigned short status;
667 int c;
668
Paul Mundte108b2c2006-09-27 16:32:13 +0900669 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900670 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200672 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 continue;
674 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500675 break;
676 } while (1);
677
678 if (!(status & SCxSR_RDxF(port)))
679 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900680
Paul Mundtb12bb292012-03-30 19:50:15 +0900681 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900682
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900683 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900684 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200685 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
687 return c;
688}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900689#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900691static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 unsigned short status;
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900696 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 } while (!(status & SCxSR_TDxE(port)));
698
Paul Mundtb12bb292012-03-30 19:50:15 +0900699 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200700 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100702#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
703 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Paul Mundt61a69762011-06-14 12:40:19 +0900705static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900706{
Paul Mundt61a69762011-06-14 12:40:19 +0900707 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900708
Paul Mundt61a69762011-06-14 12:40:19 +0900709 /*
710 * Use port-specific handler if provided.
711 */
712 if (s->cfg->ops && s->cfg->ops->init_pins) {
713 s->cfg->ops->init_pins(port, cflag);
714 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900715 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200717 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200718 u16 data = serial_port_in(port, SCPDR);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200719 u16 ctrl = serial_port_in(port, SCPCR);
720
721 /* Enable RXD and TXD pin functions */
722 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200723 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200724 /* RTS# is output, active low, unless autorts */
725 if (!(port->mctrl & TIOCM_RTS)) {
726 ctrl |= SCPCR_RTSC;
727 data |= SCPDR_RTSD;
728 } else if (!s->autorts) {
729 ctrl |= SCPCR_RTSC;
730 data &= ~SCPDR_RTSD;
731 } else {
732 /* Enable RTS# pin function */
733 ctrl &= ~SCPCR_RTSC;
734 }
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200735 /* Enable CTS# pin function */
736 ctrl &= ~SCPCR_CTSC;
737 }
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200738 serial_port_out(port, SCPDR, data);
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200739 serial_port_out(port, SCPCR, ctrl);
740 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200741 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800742
Geert Uytterhoevencfa6eb22017-03-28 11:13:46 +0200743 /* RTS# is always output; and active low, unless autorts */
744 status |= SCSPTR_RTSIO;
745 if (!(port->mctrl & TIOCM_RTS))
746 status |= SCSPTR_RTSDT;
747 else if (!s->autorts)
748 status &= ~SCSPTR_RTSDT;
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200749 /* CTS# and SCK are inputs */
750 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
751 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900752 }
Paul Mundtd5701642008-12-16 20:07:27 +0900753}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900755static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900756{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200757 struct sci_port *s = to_sci_port(port);
758 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200759 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900760
761 reg = sci_getreg(port, SCTFDR);
762 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200763 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900764
765 reg = sci_getreg(port, SCFDR);
766 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900767 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900768
Paul Mundtb12bb292012-03-30 19:50:15 +0900769 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900770}
771
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900772static int sci_txroom(struct uart_port *port)
773{
Paul Mundt72b294c2011-06-14 17:38:19 +0900774 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900775}
776
777static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900778{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200779 struct sci_port *s = to_sci_port(port);
780 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200781 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900782
783 reg = sci_getreg(port, SCRFDR);
784 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200785 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900786
787 reg = sci_getreg(port, SCFDR);
788 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200789 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900790
Paul Mundtb12bb292012-03-30 19:50:15 +0900791 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900792}
793
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794/* ********************************************************************** *
795 * the interrupt related routines *
796 * ********************************************************************** */
797
798static void sci_transmit_chars(struct uart_port *port)
799{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700800 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 unsigned short status;
803 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900804 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Paul Mundtb12bb292012-03-30 19:50:15 +0900806 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900808 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900809 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900810 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900811 else
Paul Mundt8e698612009-06-24 19:44:32 +0900812 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900813 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 return;
815 }
816
Paul Mundt72b294c2011-06-14 17:38:19 +0900817 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
819 do {
820 unsigned char c;
821
822 if (port->x_char) {
823 c = port->x_char;
824 port->x_char = 0;
825 } else if (!uart_circ_empty(xmit) && !stopped) {
826 c = xmit->buf[xmit->tail];
827 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
828 } else {
829 break;
830 }
831
Paul Mundtb12bb292012-03-30 19:50:15 +0900832 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 port->icount.tx++;
835 } while (--count > 0);
836
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200837 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
840 uart_write_wakeup(port);
Hoan Nguyen An93bcefd2019-03-18 18:26:32 +0900841 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100842 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844}
845
846/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900847#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900849static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
Jiri Slaby227434f2013-01-03 15:53:01 +0100851 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 int i, count, copied = 0;
853 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800854 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Paul Mundtb12bb292012-03-30 19:50:15 +0900856 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (!(status & SCxSR_RDxF(port)))
858 return;
859
860 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100862 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
864 /* If for any reason we can't copy more data, we're done! */
865 if (count == 0)
866 break;
867
868 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900869 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200870 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900872 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100873 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900875 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900876 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900877
Paul Mundtb12bb292012-03-30 19:50:15 +0900878 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100879 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 count--; i--;
881 continue;
882 }
883
884 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900885 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800886 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900887 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900888 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900889 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800890 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900891 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900892 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800893 } else
894 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900895
Jiri Slaby92a19f92013-01-03 15:53:03 +0100896 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898 }
899
Paul Mundtb12bb292012-03-30 19:50:15 +0900900 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200901 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 copied += count;
904 port->icount.rx += count;
905 }
906
907 if (copied) {
908 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100909 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 } else {
Ulrich Hecht78420552018-02-15 13:02:27 +0100911 /* TTY buffers full; read from RX reg to prevent lockup */
912 serial_port_in(port, SCxRDR);
Paul Mundtb12bb292012-03-30 19:50:15 +0900913 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200914 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 }
916}
917
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900918static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
920 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900921 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100922 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900923 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100925 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200926 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100927 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900928
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100929 /* overrun error */
930 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
931 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900932
Joe Perches9b971cd2014-03-11 10:10:46 -0700933 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 }
935
Paul Mundte108b2c2006-09-27 16:32:13 +0900936 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200937 /* frame error */
938 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900939
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200940 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
941 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900942
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200943 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 }
945
Paul Mundte108b2c2006-09-27 16:32:13 +0900946 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900948 port->icount.parity++;
949
Jiri Slaby92a19f92013-01-03 15:53:03 +0100950 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900951 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900952
Joe Perches9b971cd2014-03-11 10:10:46 -0700953 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 }
955
Alan Cox33f0f882006-01-09 20:54:13 -0800956 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100957 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
959 return copied;
960}
961
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900962static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900963{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100964 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900965 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200966 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200967 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200968 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900969
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200970 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900971 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900972 return 0;
973
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200974 status = serial_port_in(port, s->params->overrun_reg);
975 if (status & s->params->overrun_mask) {
976 status &= ~s->params->overrun_mask;
977 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900978
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900979 port->icount.overrun++;
980
Jiri Slaby92a19f92013-01-03 15:53:03 +0100981 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100982 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900983
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900984 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900985 copied++;
986 }
987
988 return copied;
989}
990
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900991static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
993 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900994 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100995 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900997 if (uart_handle_break(port))
998 return 0;
999
Laurent Pinchartd5cb1312017-01-11 16:43:38 +02001000 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +09001001 port->icount.brk++;
1002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001004 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -08001005 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +09001006
1007 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 }
1009
Alan Cox33f0f882006-01-09 20:54:13 -08001010 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001011 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001012
Paul Mundtd830fa42008-12-16 19:29:38 +09001013 copied += sci_handle_fifo_overrun(port);
1014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 return copied;
1016}
1017
Ulrich Hechta380ed42017-02-02 18:10:16 +01001018static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1019{
1020 unsigned int bits;
1021
1022 if (rx_trig < 1)
1023 rx_trig = 1;
1024 if (rx_trig >= port->fifosize)
1025 rx_trig = port->fifosize;
1026
1027 /* HSCIF can be set to an arbitrary level. */
1028 if (sci_getreg(port, HSRTRGR)->size) {
1029 serial_port_out(port, HSRTRGR, rx_trig);
1030 return rx_trig;
1031 }
1032
1033 switch (port->type) {
1034 case PORT_SCIF:
1035 if (rx_trig < 4) {
1036 bits = 0;
1037 rx_trig = 1;
1038 } else if (rx_trig < 8) {
1039 bits = SCFCR_RTRG0;
1040 rx_trig = 4;
1041 } else if (rx_trig < 14) {
1042 bits = SCFCR_RTRG1;
1043 rx_trig = 8;
1044 } else {
1045 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1046 rx_trig = 14;
1047 }
1048 break;
1049 case PORT_SCIFA:
1050 case PORT_SCIFB:
1051 if (rx_trig < 16) {
1052 bits = 0;
1053 rx_trig = 1;
1054 } else if (rx_trig < 32) {
1055 bits = SCFCR_RTRG0;
1056 rx_trig = 16;
1057 } else if (rx_trig < 48) {
1058 bits = SCFCR_RTRG1;
1059 rx_trig = 32;
1060 } else {
1061 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1062 rx_trig = 48;
1063 }
1064 break;
1065 default:
1066 WARN(1, "unknown FIFO configuration");
1067 return 1;
1068 }
1069
1070 serial_port_out(port, SCFCR,
1071 (serial_port_in(port, SCFCR) &
1072 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1073
1074 return rx_trig;
1075}
1076
Ulrich Hecht03940372017-02-03 11:38:18 +01001077static int scif_rtrg_enabled(struct uart_port *port)
1078{
1079 if (sci_getreg(port, HSRTRGR)->size)
1080 return serial_port_in(port, HSRTRGR) != 0;
1081 else
1082 return (serial_port_in(port, SCFCR) &
1083 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1084}
1085
Kees Cooke99e88a2017-10-16 14:43:17 -07001086static void rx_fifo_timer_fn(struct timer_list *t)
Ulrich Hecht03940372017-02-03 11:38:18 +01001087{
Kees Cooke99e88a2017-10-16 14:43:17 -07001088 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
Ulrich Hecht03940372017-02-03 11:38:18 +01001089 struct uart_port *port = &s->port;
1090
1091 dev_dbg(port->dev, "Rx timed out\n");
1092 scif_set_rtrg(port, 1);
1093}
1094
Ulrich Hecht5d231882017-02-03 11:38:19 +01001095static ssize_t rx_trigger_show(struct device *dev,
1096 struct device_attribute *attr,
1097 char *buf)
1098{
1099 struct uart_port *port = dev_get_drvdata(dev);
1100 struct sci_port *sci = to_sci_port(port);
1101
1102 return sprintf(buf, "%d\n", sci->rx_trigger);
1103}
1104
1105static ssize_t rx_trigger_store(struct device *dev,
1106 struct device_attribute *attr,
1107 const char *buf,
1108 size_t count)
1109{
1110 struct uart_port *port = dev_get_drvdata(dev);
1111 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001112 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001113 long r;
1114
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001115 ret = kstrtol(buf, 0, &r);
1116 if (ret)
1117 return ret;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001118
Ulrich Hecht5d231882017-02-03 11:38:19 +01001119 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001120 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1121 scif_set_rtrg(port, 1);
1122
Ulrich Hecht5d231882017-02-03 11:38:19 +01001123 return count;
1124}
1125
1126static DEVICE_ATTR(rx_fifo_trigger, 0644, rx_trigger_show, rx_trigger_store);
1127
1128static ssize_t rx_fifo_timeout_show(struct device *dev,
1129 struct device_attribute *attr,
1130 char *buf)
1131{
1132 struct uart_port *port = dev_get_drvdata(dev);
1133 struct sci_port *sci = to_sci_port(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001134 int v;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001135
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001136 if (port->type == PORT_HSCIF)
1137 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1138 else
1139 v = sci->rx_fifo_timeout;
1140
1141 return sprintf(buf, "%d\n", v);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001142}
1143
1144static ssize_t rx_fifo_timeout_store(struct device *dev,
1145 struct device_attribute *attr,
1146 const char *buf,
1147 size_t count)
1148{
1149 struct uart_port *port = dev_get_drvdata(dev);
1150 struct sci_port *sci = to_sci_port(port);
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001151 int ret;
Ulrich Hecht5d231882017-02-03 11:38:19 +01001152 long r;
1153
Dan Carpenter4ab3c512017-07-17 11:34:23 +03001154 ret = kstrtol(buf, 0, &r);
1155 if (ret)
1156 return ret;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001157
1158 if (port->type == PORT_HSCIF) {
1159 if (r < 0 || r > 3)
1160 return -EINVAL;
1161 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1162 } else {
1163 sci->rx_fifo_timeout = r;
1164 scif_set_rtrg(port, 1);
1165 if (r > 0)
Kees Cooke99e88a2017-10-16 14:43:17 -07001166 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02001167 }
1168
Ulrich Hecht5d231882017-02-03 11:38:19 +01001169 return count;
1170}
1171
Joe Perchesb6b996b2017-12-19 10:15:07 -08001172static DEVICE_ATTR_RW(rx_fifo_timeout);
Ulrich Hecht5d231882017-02-03 11:38:19 +01001173
1174
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001175#ifdef CONFIG_SERIAL_SH_SCI_DMA
1176static void sci_dma_tx_complete(void *arg)
1177{
1178 struct sci_port *s = arg;
1179 struct uart_port *port = &s->port;
1180 struct circ_buf *xmit = &port->state->xmit;
1181 unsigned long flags;
1182
1183 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1184
1185 spin_lock_irqsave(&port->lock, flags);
1186
1187 xmit->tail += s->tx_dma_len;
1188 xmit->tail &= UART_XMIT_SIZE - 1;
1189
1190 port->icount.tx += s->tx_dma_len;
1191
1192 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1193 uart_write_wakeup(port);
1194
1195 if (!uart_circ_empty(xmit)) {
1196 s->cookie_tx = 0;
1197 schedule_work(&s->work_tx);
1198 } else {
1199 s->cookie_tx = -EINVAL;
1200 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1201 u16 ctrl = serial_port_in(port, SCSCR);
1202 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1203 }
1204 }
1205
1206 spin_unlock_irqrestore(&port->lock, flags);
1207}
1208
1209/* Locking: called with port lock held */
1210static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1211{
1212 struct uart_port *port = &s->port;
1213 struct tty_port *tport = &port->state->port;
1214 int copied;
1215
1216 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001217 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001218 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001219
1220 port->icount.rx += copied;
1221
1222 return copied;
1223}
1224
1225static int sci_dma_rx_find_active(struct sci_port *s)
1226{
1227 unsigned int i;
1228
1229 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1230 if (s->active_rx == s->cookie_rx[i])
1231 return i;
1232
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001233 return -1;
1234}
1235
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001236static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1237{
1238 unsigned int i;
1239
1240 s->chan_rx = NULL;
1241 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1242 s->cookie_rx[i] = -EINVAL;
1243 s->active_rx = 0;
1244}
1245
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001246static void sci_dma_rx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001247{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001248 struct dma_chan *chan = s->chan_rx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001249
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001250 s->chan_rx_saved = NULL;
1251 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001252 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001253 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1254 sg_dma_address(&s->sg_rx[0]));
1255 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001256}
1257
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001258static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1259{
1260 long sec = usec / 1000000;
1261 long nsec = (usec % 1000000) * 1000;
1262 ktime_t t = ktime_set(sec, nsec);
1263
1264 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1265}
1266
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001267static void sci_dma_rx_reenable_irq(struct sci_port *s)
1268{
1269 struct uart_port *port = &s->port;
1270 u16 scr;
1271
1272 /* Direct new serial port interrupts back to CPU */
1273 scr = serial_port_in(port, SCSCR);
1274 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1275 scr &= ~SCSCR_RDRQE;
1276 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1277 }
1278 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1279}
1280
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001281static void sci_dma_rx_complete(void *arg)
1282{
1283 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001284 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001285 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001286 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001287 unsigned long flags;
1288 int active, count = 0;
1289
1290 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1291 s->active_rx);
1292
1293 spin_lock_irqsave(&port->lock, flags);
1294
1295 active = sci_dma_rx_find_active(s);
1296 if (active >= 0)
1297 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1298
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001299 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001300
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001301 if (count)
1302 tty_flip_buffer_push(&port->state->port);
1303
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001304 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1305 DMA_DEV_TO_MEM,
1306 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1307 if (!desc)
1308 goto fail;
1309
1310 desc->callback = sci_dma_rx_complete;
1311 desc->callback_param = s;
1312 s->cookie_rx[active] = dmaengine_submit(desc);
1313 if (dma_submit_error(s->cookie_rx[active]))
1314 goto fail;
1315
1316 s->active_rx = s->cookie_rx[!active];
1317
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001318 dma_async_issue_pending(chan);
1319
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001320 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001321 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1322 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001323 return;
1324
1325fail:
1326 spin_unlock_irqrestore(&port->lock, flags);
1327 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001328 /* Switch to PIO */
1329 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoeven26f07392019-01-07 17:23:19 +01001330 dmaengine_terminate_async(chan);
1331 sci_dma_rx_chan_invalidate(s);
1332 sci_dma_rx_reenable_irq(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001333 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001334}
1335
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001336static void sci_dma_tx_release(struct sci_port *s)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001337{
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001338 struct dma_chan *chan = s->chan_tx_saved;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001339
Geert Uytterhoevenf6611312018-07-06 11:05:42 +02001340 cancel_work_sync(&s->work_tx);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001341 s->chan_tx_saved = s->chan_tx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001342 s->cookie_tx = -EINVAL;
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001343 dmaengine_terminate_sync(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001344 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1345 DMA_TO_DEVICE);
1346 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001347}
1348
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001349static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001350{
1351 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001352 struct uart_port *port = &s->port;
1353 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001354 int i;
1355
1356 for (i = 0; i < 2; i++) {
1357 struct scatterlist *sg = &s->sg_rx[i];
1358 struct dma_async_tx_descriptor *desc;
1359
1360 desc = dmaengine_prep_slave_sg(chan,
1361 sg, 1, DMA_DEV_TO_MEM,
1362 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1363 if (!desc)
1364 goto fail;
1365
1366 desc->callback = sci_dma_rx_complete;
1367 desc->callback_param = s;
1368 s->cookie_rx[i] = dmaengine_submit(desc);
1369 if (dma_submit_error(s->cookie_rx[i]))
1370 goto fail;
1371
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001372 }
1373
1374 s->active_rx = s->cookie_rx[0];
1375
1376 dma_async_issue_pending(chan);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001377 return 0;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001378
1379fail:
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001380 /* Switch to PIO */
1381 if (!port_lock_held)
1382 spin_lock_irqsave(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001383 if (i)
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001384 dmaengine_terminate_async(chan);
Geert Uytterhoeven11b37702019-01-07 17:23:17 +01001385 sci_dma_rx_chan_invalidate(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001386 sci_start_rx(port);
Geert Uytterhoevendd1f2252018-12-13 19:44:41 +01001387 if (!port_lock_held)
1388 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001389 return -EAGAIN;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001390}
1391
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001392static void sci_dma_tx_work_fn(struct work_struct *work)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001393{
1394 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1395 struct dma_async_tx_descriptor *desc;
1396 struct dma_chan *chan = s->chan_tx;
1397 struct uart_port *port = &s->port;
1398 struct circ_buf *xmit = &port->state->xmit;
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001399 unsigned long flags;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001400 dma_addr_t buf;
1401
1402 /*
1403 * DMA is idle now.
1404 * Port xmit buffer is already mapped, and it is one page... Just adjust
1405 * offsets and lengths. Since it is a circular buffer, we have to
1406 * transmit till the end, and then the rest. Take the port lock to get a
1407 * consistent xmit buffer state.
1408 */
1409 spin_lock_irq(&port->lock);
1410 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1411 s->tx_dma_len = min_t(unsigned int,
1412 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1413 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1414 spin_unlock_irq(&port->lock);
1415
1416 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1417 DMA_MEM_TO_DEV,
1418 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1419 if (!desc) {
1420 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001421 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001422 }
1423
1424 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1425 DMA_TO_DEVICE);
1426
1427 spin_lock_irq(&port->lock);
1428 desc->callback = sci_dma_tx_complete;
1429 desc->callback_param = s;
1430 spin_unlock_irq(&port->lock);
1431 s->cookie_tx = dmaengine_submit(desc);
1432 if (dma_submit_error(s->cookie_tx)) {
1433 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001434 goto switch_to_pio;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001435 }
1436
1437 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1438 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1439
1440 dma_async_issue_pending(chan);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001441 return;
1442
1443switch_to_pio:
1444 spin_lock_irqsave(&port->lock, flags);
1445 s->chan_tx = NULL;
1446 sci_start_tx(port);
1447 spin_unlock_irqrestore(&port->lock, flags);
1448 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001449}
1450
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001451static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001452{
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001453 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001454 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001455 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001456 struct dma_tx_state state;
1457 enum dma_status status;
1458 unsigned long flags;
1459 unsigned int read;
1460 int active, count;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001461
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001462 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001463
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001464 spin_lock_irqsave(&port->lock, flags);
1465
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001466 active = sci_dma_rx_find_active(s);
1467 if (active < 0) {
1468 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001469 return HRTIMER_NORESTART;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001470 }
1471
1472 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001473 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001474 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001475 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1476 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001477
1478 /* Let packet complete handler take care of the packet */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001479 return HRTIMER_NORESTART;
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001480 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001481
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001482 dmaengine_pause(chan);
1483
1484 /*
1485 * sometimes DMA transfer doesn't stop even if it is stopped and
1486 * data keeps on coming until transaction is complete so check
1487 * for DMA_COMPLETE again
1488 * Let packet complete handler take care of the packet
1489 */
1490 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1491 if (status == DMA_COMPLETE) {
1492 spin_unlock_irqrestore(&port->lock, flags);
1493 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001494 return HRTIMER_NORESTART;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001495 }
1496
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001497 /* Handle incomplete DMA receive */
Geert Uytterhoeven6eefc682018-07-06 11:05:43 +02001498 dmaengine_terminate_async(s->chan_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001499 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001500
1501 if (read) {
1502 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1503 if (count)
1504 tty_flip_buffer_push(&port->state->port);
1505 }
1506
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001507 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001508 sci_dma_rx_submit(s, true);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001509
Geert Uytterhoeven38766e42019-01-07 17:23:18 +01001510 sci_dma_rx_reenable_irq(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001511
1512 spin_unlock_irqrestore(&port->lock, flags);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001513
1514 return HRTIMER_NORESTART;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001515}
1516
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001517static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001518 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001519{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001520 struct dma_chan *chan;
1521 struct dma_slave_config cfg;
1522 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001523
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001524 chan = dma_request_slave_channel(port->dev,
1525 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001526 if (!chan) {
Ulrich Hechtc58a3ae2018-10-12 15:47:49 +02001527 dev_dbg(port->dev, "dma_request_slave_channel failed\n");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001528 return NULL;
1529 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001530
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001531 memset(&cfg, 0, sizeof(cfg));
1532 cfg.direction = dir;
1533 if (dir == DMA_MEM_TO_DEV) {
1534 cfg.dst_addr = port->mapbase +
1535 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1536 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1537 } else {
1538 cfg.src_addr = port->mapbase +
1539 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1540 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1541 }
1542
1543 ret = dmaengine_slave_config(chan, &cfg);
1544 if (ret) {
1545 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1546 dma_release_channel(chan);
1547 return NULL;
1548 }
1549
1550 return chan;
1551}
1552
1553static void sci_request_dma(struct uart_port *port)
1554{
1555 struct sci_port *s = to_sci_port(port);
1556 struct dma_chan *chan;
1557
1558 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1559
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001560 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001561 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001562
1563 s->cookie_tx = -EINVAL;
Andy Lowe74647792017-09-22 20:29:30 +02001564
1565 /*
1566 * Don't request a dma channel if no channel was specified
1567 * in the device tree.
1568 */
1569 if (!of_find_property(port->dev->of_node, "dmas", NULL))
1570 return;
1571
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001572 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001573 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1574 if (chan) {
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001575 /* UART circular tx buffer is an aligned page. */
1576 s->tx_dma_addr = dma_map_single(chan->device->dev,
1577 port->state->xmit.buf,
1578 UART_XMIT_SIZE,
1579 DMA_TO_DEVICE);
1580 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1581 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1582 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001583 } else {
1584 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1585 __func__, UART_XMIT_SIZE,
1586 port->state->xmit.buf, &s->tx_dma_addr);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001587
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001588 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001589 s->chan_tx_saved = s->chan_tx = chan;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001590 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001591 }
1592
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001593 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001594 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1595 if (chan) {
1596 unsigned int i;
1597 dma_addr_t dma;
1598 void *buf;
1599
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001600 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1601 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1602 &dma, GFP_KERNEL);
1603 if (!buf) {
1604 dev_warn(port->dev,
1605 "Failed to allocate Rx dma buffer, using PIO\n");
1606 dma_release_channel(chan);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001607 return;
1608 }
1609
1610 for (i = 0; i < 2; i++) {
1611 struct scatterlist *sg = &s->sg_rx[i];
1612
1613 sg_init_table(sg, 1);
1614 s->rx_buf[i] = buf;
1615 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001616 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001617
1618 buf += s->buf_len_rx;
1619 dma += s->buf_len_rx;
1620 }
1621
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001622 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001623 s->rx_timer.function = sci_dma_rx_timer_fn;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001624
Geert Uytterhoeven202dc3c2018-10-09 19:41:58 +02001625 s->chan_rx_saved = s->chan_rx = chan;
1626
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001627 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001628 sci_dma_rx_submit(s, false);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001629 }
1630}
1631
1632static void sci_free_dma(struct uart_port *port)
1633{
1634 struct sci_port *s = to_sci_port(port);
1635
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001636 if (s->chan_tx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001637 sci_dma_tx_release(s);
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02001638 if (s->chan_rx_saved)
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001639 sci_dma_rx_release(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001640}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001641
1642static void sci_flush_buffer(struct uart_port *port)
1643{
1644 /*
1645 * In uart_flush_buffer(), the xmit circular buffer has just been
1646 * cleared, so we have to reset tx_dma_len accordingly.
1647 */
1648 to_sci_port(port)->tx_dma_len = 0;
1649}
1650#else /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001651static inline void sci_request_dma(struct uart_port *port)
1652{
1653}
1654
1655static inline void sci_free_dma(struct uart_port *port)
1656{
1657}
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02001658
1659#define sci_flush_buffer NULL
1660#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001661
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001662static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001664 struct uart_port *port = ptr;
1665 struct sci_port *s = to_sci_port(port);
1666
Ulrich Hecht03940372017-02-03 11:38:18 +01001667#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001668 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001669 u16 scr = serial_port_in(port, SCSCR);
1670 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001671
1672 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001673 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001674 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001675 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001676 } else {
Geert Uytterhoeven8fcf7a62019-01-07 17:23:20 +01001677 if (sci_dma_rx_submit(s, false) < 0)
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001678 goto handle_pio;
1679
Paul Mundtf43dc232011-01-13 15:06:28 +09001680 scr &= ~SCSCR_RIE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001681 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001682 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001683 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001684 serial_port_out(port, SCxSR,
1685 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001686 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001687 jiffies, s->rx_timeout);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001688 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001689
1690 return IRQ_HANDLED;
1691 }
Geert Uytterhoeven71ab1c02018-12-13 19:44:43 +01001692
1693handle_pio:
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001694#endif
1695
Ulrich Hecht03940372017-02-03 11:38:18 +01001696 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1697 if (!scif_rtrg_enabled(port))
1698 scif_set_rtrg(port, s->rx_trigger);
1699
1700 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
Ulrich Hechtb96408b2018-02-15 13:02:41 +01001701 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
Ulrich Hecht03940372017-02-03 11:38:18 +01001702 }
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 /* I think sci_receive_chars has to be called irrespective
1705 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1706 * to be disabled?
1707 */
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001708 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
1710 return IRQ_HANDLED;
1711}
1712
David Howells7d12e782006-10-05 14:55:46 +01001713static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714{
1715 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001716 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
Stuart Menefyfd78a762009-07-29 23:01:24 +09001718 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001720 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
1722 return IRQ_HANDLED;
1723}
1724
Chris Brandt628c5342018-07-31 05:41:39 -05001725static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1726{
1727 struct uart_port *port = ptr;
1728
1729 /* Handle BREAKs */
1730 sci_handle_breaks(port);
1731 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1732
1733 return IRQ_HANDLED;
1734}
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001735
David Howells7d12e782006-10-05 14:55:46 +01001736static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737{
1738 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001739 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
Chris Brandt628c5342018-07-31 05:41:39 -05001741 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
Chris Brandt8b0bbd92018-07-11 09:41:30 -05001742 /* Break and Error interrupts are muxed */
1743 unsigned short ssr_status = serial_port_in(port, SCxSR);
1744
1745 /* Break Interrupt */
1746 if (ssr_status & SCxSR_BRK(port))
1747 sci_br_interrupt(irq, ptr);
1748
1749 /* Break only? */
1750 if (!(ssr_status & SCxSR_ERRORS(port)))
1751 return IRQ_HANDLED;
1752 }
1753
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 /* Handle errors */
1755 if (port->type == PORT_SCI) {
1756 if (sci_handle_errors(port)) {
1757 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001758 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001759 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 }
1761 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001762 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001763 if (!s->chan_rx)
Geert Uytterhoevened8c8e12018-11-07 14:37:31 +01001764 sci_receive_chars(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 }
1766
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001767 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768
1769 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001770 if (!s->chan_tx)
1771 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772
1773 return IRQ_HANDLED;
1774}
1775
David Howells7d12e782006-10-05 14:55:46 +01001776static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777{
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001778 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001779 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001780 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001781 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Paul Mundtb12bb292012-03-30 19:50:15 +09001783 ssr_status = serial_port_in(port, SCxSR);
1784 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001785 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001786 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001787 else if (sci_getreg(port, s->params->overrun_reg)->size)
1788 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001789
Paul Mundtf43dc232011-01-13 15:06:28 +09001790 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791
1792 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001793 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001794 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001795 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001796
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001797 /*
1798 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1799 * DR flags
1800 */
1801 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001802 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001803 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001804
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001806 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001807 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001808
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001810 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001811 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001813 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001814 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe72015-03-17 01:19:19 +09001815 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001816 ret = IRQ_HANDLED;
1817 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001818
Michael Trimarchia8884e32008-10-31 16:10:23 +09001819 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820}
1821
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001822static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001823 const char *desc;
1824 irq_handler_t handler;
1825} sci_irq_desc[] = {
1826 /*
1827 * Split out handlers, the default case.
1828 */
1829 [SCIx_ERI_IRQ] = {
1830 .desc = "rx err",
1831 .handler = sci_er_interrupt,
1832 },
1833
1834 [SCIx_RXI_IRQ] = {
1835 .desc = "rx full",
1836 .handler = sci_rx_interrupt,
1837 },
1838
1839 [SCIx_TXI_IRQ] = {
1840 .desc = "tx empty",
1841 .handler = sci_tx_interrupt,
1842 },
1843
1844 [SCIx_BRI_IRQ] = {
1845 .desc = "break",
1846 .handler = sci_br_interrupt,
1847 },
1848
Chris Brandt628c5342018-07-31 05:41:39 -05001849 [SCIx_DRI_IRQ] = {
1850 .desc = "rx ready",
1851 .handler = sci_rx_interrupt,
1852 },
1853
1854 [SCIx_TEI_IRQ] = {
1855 .desc = "tx end",
1856 .handler = sci_tx_interrupt,
1857 },
1858
Paul Mundt9174fc82011-06-28 15:25:36 +09001859 /*
1860 * Special muxed handler.
1861 */
1862 [SCIx_MUX_IRQ] = {
1863 .desc = "mux",
1864 .handler = sci_mpxed_interrupt,
1865 },
1866};
1867
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868static int sci_request_irq(struct sci_port *port)
1869{
Paul Mundt9174fc82011-06-28 15:25:36 +09001870 struct uart_port *up = &port->port;
Chris Brandt628c5342018-07-31 05:41:39 -05001871 int i, j, w, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
Paul Mundt9174fc82011-06-28 15:25:36 +09001873 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001874 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001875 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001876
Chris Brandt628c5342018-07-31 05:41:39 -05001877 /* Check if already registered (muxed) */
1878 for (w = 0; w < i; w++)
1879 if (port->irqs[w] == port->irqs[i])
1880 w = i + 1;
1881 if (w > i)
1882 continue;
1883
Paul Mundt9174fc82011-06-28 15:25:36 +09001884 if (SCIx_IRQ_IS_MUXED(port)) {
1885 i = SCIx_MUX_IRQ;
1886 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001887 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001888 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001889
Paul Mundt0e8963d2012-05-18 18:21:06 +09001890 /*
1891 * Certain port types won't support all of the
1892 * available interrupt sources.
1893 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001894 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001895 continue;
1896 }
1897
Paul Mundt9174fc82011-06-28 15:25:36 +09001898 desc = sci_irq_desc + i;
Chris Brandt628c5342018-07-31 05:41:39 -05001899 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1900 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001901 if (!port->irqstr[j]) {
1902 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001903 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001904 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001905
Paul Mundt9174fc82011-06-28 15:25:36 +09001906 ret = request_irq(irq, desc->handler, up->irqflags,
1907 port->irqstr[j], port);
1908 if (unlikely(ret)) {
1909 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1910 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 }
1912 }
1913
1914 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001915
1916out_noirq:
1917 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001918 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001919
1920out_nomem:
1921 while (--j >= 0)
1922 kfree(port->irqstr[j]);
1923
1924 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925}
1926
1927static void sci_free_irq(struct sci_port *port)
1928{
Chris Brandt4d959872019-01-28 13:25:56 -05001929 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Paul Mundt9174fc82011-06-28 15:25:36 +09001931 /*
1932 * Intentionally in reverse order so we iterate over the muxed
1933 * IRQ first.
1934 */
1935 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001936 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001937
1938 /*
1939 * Certain port types won't support all of the available
1940 * interrupt sources.
1941 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001942 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001943 continue;
1944
Chris Brandt4d959872019-01-28 13:25:56 -05001945 /* Check if already freed (irq was muxed) */
1946 for (j = 0; j < i; j++)
1947 if (port->irqs[j] == irq)
1948 j = i + 1;
1949 if (j > i)
1950 continue;
1951
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001952 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001953 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
Paul Mundt9174fc82011-06-28 15:25:36 +09001955 if (SCIx_IRQ_IS_MUXED(port)) {
1956 /* If there's only one IRQ, we're done. */
1957 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 }
1959 }
1960}
1961
1962static unsigned int sci_tx_empty(struct uart_port *port)
1963{
Paul Mundtb12bb292012-03-30 19:50:15 +09001964 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001965 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001966
1967 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968}
1969
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001970static void sci_set_rts(struct uart_port *port, bool state)
1971{
1972 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1973 u16 data = serial_port_in(port, SCPDR);
1974
1975 /* Active low */
1976 if (state)
1977 data &= ~SCPDR_RTSD;
1978 else
1979 data |= SCPDR_RTSD;
1980 serial_port_out(port, SCPDR, data);
1981
1982 /* RTS# is output */
1983 serial_port_out(port, SCPCR,
1984 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1985 } else if (sci_getreg(port, SCSPTR)->size) {
1986 u16 ctrl = serial_port_in(port, SCSPTR);
1987
1988 /* Active low */
1989 if (state)
1990 ctrl &= ~SCSPTR_RTSDT;
1991 else
1992 ctrl |= SCSPTR_RTSDT;
1993 serial_port_out(port, SCSPTR, ctrl);
1994 }
1995}
1996
1997static bool sci_get_cts(struct uart_port *port)
1998{
1999 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2000 /* Active low */
2001 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2002 } else if (sci_getreg(port, SCSPTR)->size) {
2003 /* Active low */
2004 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2005 }
2006
2007 return true;
2008}
2009
Paul Mundtcdf7c422011-11-24 20:18:32 +09002010/*
2011 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2012 * CTS/RTS is supported in hardware by at least one port and controlled
2013 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2014 * handled via the ->init_pins() op, which is a bit of a one-way street,
2015 * lacking any ability to defer pin control -- this will later be
2016 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002017 *
2018 * Other modes (such as loopback) are supported generically on certain
2019 * port types, but not others. For these it's sufficient to test for the
2020 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002021 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2023{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002024 struct sci_port *s = to_sci_port(port);
2025
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002026 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002027 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002028
2029 /*
2030 * Standard loopback mode for SCFCR ports.
2031 */
2032 reg = sci_getreg(port, SCFCR);
2033 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01002034 serial_port_out(port, SCFCR,
2035 serial_port_in(port, SCFCR) |
2036 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09002037 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002038
2039 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002040
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002041 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002042 return;
2043
2044 if (!(mctrl & TIOCM_RTS)) {
2045 /* Disable Auto RTS */
2046 serial_port_out(port, SCFCR,
2047 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2048
2049 /* Clear RTS */
2050 sci_set_rts(port, 0);
2051 } else if (s->autorts) {
2052 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2053 /* Enable RTS# pin function */
2054 serial_port_out(port, SCPCR,
2055 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2056 }
2057
2058 /* Enable Auto RTS */
2059 serial_port_out(port, SCFCR,
2060 serial_port_in(port, SCFCR) | SCFCR_MCE);
2061 } else {
2062 /* Set RTS */
2063 sci_set_rts(port, 1);
2064 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065}
2066
2067static unsigned int sci_get_mctrl(struct uart_port *port)
2068{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002069 struct sci_port *s = to_sci_port(port);
2070 struct mctrl_gpios *gpios = s->gpios;
2071 unsigned int mctrl = 0;
2072
2073 mctrl_gpio_get(gpios, &mctrl);
2074
Paul Mundtcdf7c422011-11-24 20:18:32 +09002075 /*
2076 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002077 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09002078 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002079 if (s->autorts) {
2080 if (sci_get_cts(port))
2081 mctrl |= TIOCM_CTS;
2082 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002083 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002084 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002085 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
2086 mctrl |= TIOCM_DSR;
2087 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
2088 mctrl |= TIOCM_CAR;
2089
2090 return mctrl;
2091}
2092
2093static void sci_enable_ms(struct uart_port *port)
2094{
2095 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096}
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098static void sci_break_ctl(struct uart_port *port, int break_state)
2099{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002100 unsigned short scscr, scsptr;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002101 unsigned long flags;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002102
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002103 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02002104 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002105 /*
2106 * Not supported by hardware. Most parts couple break and rx
2107 * interrupts together, with break detection always enabled.
2108 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002109 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09002110 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002111
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002112 spin_lock_irqsave(&port->lock, flags);
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09002113 scsptr = serial_port_in(port, SCSPTR);
2114 scscr = serial_port_in(port, SCSCR);
2115
2116 if (break_state == -1) {
2117 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2118 scscr &= ~SCSCR_TE;
2119 } else {
2120 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2121 scscr |= SCSCR_TE;
2122 }
2123
2124 serial_port_out(port, SCSPTR, scsptr);
2125 serial_port_out(port, SCSCR, scscr);
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002126 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127}
2128
2129static int sci_startup(struct uart_port *port)
2130{
Magnus Damma5660ad2009-01-21 15:14:38 +00002131 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002132 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002134 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2135
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002136 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09002137
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002138 ret = sci_request_irq(s);
2139 if (unlikely(ret < 0)) {
2140 sci_free_dma(port);
2141 return ret;
2142 }
2143
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 return 0;
2145}
2146
2147static void sci_shutdown(struct uart_port *port)
2148{
Magnus Damma5660ad2009-01-21 15:14:38 +00002149 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002150 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002151 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002153 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2154
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002155 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002156 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2157
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002158 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002160 sci_stop_tx(port);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002161 /*
2162 * Stop RX and TX, disable related interrupts, keep clock source
2163 * and HSCIF TOT bits
2164 */
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002165 scr = serial_port_in(port, SCSCR);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002166 serial_port_out(port, SCSCR, scr &
2167 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002168 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002169
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002170#ifdef CONFIG_SERIAL_SH_SCI_DMA
Geert Uytterhoeven2c4ee232018-07-06 11:05:41 +02002171 if (s->chan_rx_saved) {
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002172 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2173 port->line);
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002174 hrtimer_cancel(&s->rx_timer);
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002175 }
2176#endif
2177
Geert Uytterhoevenc5a92622018-07-06 11:08:36 +02002178 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2179 del_timer_sync(&s->rx_fifo_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002181 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182}
2183
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002184static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2185 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002186{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002187 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002188 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002189 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002190
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002191 if (s->port.type != PORT_HSCIF)
2192 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002193
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002194 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002195 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2196 if (abs(err) >= abs(min_err))
2197 continue;
2198
2199 min_err = err;
2200 *srr = sr - 1;
2201
2202 if (!err)
2203 break;
2204 }
2205
2206 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2207 *srr + 1);
2208 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002209}
2210
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002211static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2212 unsigned long freq, unsigned int *dlr,
2213 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002214{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002215 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002216 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002217
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002218 if (s->port.type != PORT_HSCIF)
2219 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002220
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002221 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002222 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2223 dl = clamp(dl, 1U, 65535U);
2224
2225 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2226 if (abs(err) >= abs(min_err))
2227 continue;
2228
2229 min_err = err;
2230 *dlr = dl;
2231 *srr = sr - 1;
2232
2233 if (!err)
2234 break;
2235 }
2236
2237 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2238 min_err, *dlr, *srr + 1);
2239 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002240}
2241
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002242/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002243static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2244 unsigned int *brr, unsigned int *srr,
2245 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002246{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002247 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002248 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002249 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002250
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002251 if (s->port.type != PORT_HSCIF)
2252 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002253
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002254 /*
2255 * Find the combination of sample rate and clock select with the
2256 * smallest deviation from the desired baud rate.
2257 * Prefer high sample rates to maximise the receive margin.
2258 *
2259 * M: Receive margin (%)
2260 * N: Ratio of bit rate to clock (N = sampling rate)
2261 * D: Clock duty (D = 0 to 1.0)
2262 * L: Frame length (L = 9 to 12)
2263 * F: Absolute value of clock frequency deviation
2264 *
2265 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2266 * (|D - 0.5| / N * (1 + F))|
2267 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2268 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002269 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002270 for (c = 0; c <= 3; c++) {
2271 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002272 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002273
2274 /*
2275 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002276 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002277 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002278 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002279 *
2280 * Watch out for overflow when calculating the desired
2281 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002282 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002283 if (bps > UINT_MAX / prediv)
2284 break;
2285
2286 scrate = prediv * bps;
2287 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002288 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002289
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002290 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002291 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002292 continue;
2293
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002294 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002295 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002296 *srr = sr - 1;
2297 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002298
2299 if (!err)
2300 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002301 }
2302 }
2303
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002304found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002305 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2306 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002307 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002308}
2309
Magnus Damm1ba76222011-08-03 03:47:36 +00002310static void sci_reset(struct uart_port *port)
2311{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002312 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002313 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002314 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002315
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002316 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002317
Paul Mundt0979e0e2011-11-24 18:35:49 +09002318 reg = sci_getreg(port, SCFCR);
2319 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002320 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002321
2322 sci_clear_SCxSR(port,
2323 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2324 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002325 if (sci_getreg(port, SCLSR)->size) {
2326 status = serial_port_in(port, SCLSR);
2327 status &= ~(SCLSR_TO | SCLSR_ORER);
2328 serial_port_out(port, SCLSR, status);
2329 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002330
Ulrich Hecht03940372017-02-03 11:38:18 +01002331 if (s->rx_trigger > 1) {
2332 if (s->rx_fifo_timeout) {
2333 scif_set_rtrg(port, 1);
Kees Cooke99e88a2017-10-16 14:43:17 -07002334 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
Ulrich Hecht03940372017-02-03 11:38:18 +01002335 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002336 if (port->type == PORT_SCIFA ||
2337 port->type == PORT_SCIFB)
2338 scif_set_rtrg(port, 1);
2339 else
2340 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002341 }
2342 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002343}
2344
Alan Cox606d0992006-12-08 02:38:45 -08002345static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2346 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347{
Ulrich Hecht03940372017-02-03 11:38:18 +01002348 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002349 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2350 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002351 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002352 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002353 int min_err = INT_MAX, err;
2354 unsigned long max_freq = 0;
2355 int best_clk = -1;
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002356 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002358 if ((termios->c_cflag & CSIZE) == CS7)
2359 smr_val |= SCSMR_CHR;
2360 if (termios->c_cflag & PARENB)
2361 smr_val |= SCSMR_PE;
2362 if (termios->c_cflag & PARODD)
2363 smr_val |= SCSMR_PE | SCSMR_ODD;
2364 if (termios->c_cflag & CSTOPB)
2365 smr_val |= SCSMR_STOP;
2366
Magnus Damm154280f2009-12-22 03:37:28 +00002367 /*
2368 * earlyprintk comes here early on with port->uartclk set to zero.
2369 * the clock framework is not up and running at this point so here
2370 * we assume that 115200 is the maximum baud rate. please note that
2371 * the baud rate is not programmed during earlyprintk - it is assumed
2372 * that the previous boot loader has enabled required clocks and
2373 * setup the baud rate generator hardware for us already.
2374 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002375 if (!port->uartclk) {
2376 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2377 goto done;
2378 }
Magnus Damm154280f2009-12-22 03:37:28 +00002379
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002380 for (i = 0; i < SCI_NUM_CLKS; i++)
2381 max_freq = max(max_freq, s->clk_rates[i]);
2382
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002383 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002384 if (!baud)
2385 goto done;
2386
2387 /*
2388 * There can be multiple sources for the sampling clock. Find the one
2389 * that gives us the smallest deviation from the desired baud rate.
2390 */
2391
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002392 /* Optional Undivided External Clock */
2393 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2394 port->type != PORT_SCIFB) {
2395 err = sci_sck_calc(s, baud, &srr1);
2396 if (abs(err) < abs(min_err)) {
2397 best_clk = SCI_SCK;
2398 scr_val = SCSCR_CKE1;
2399 sccks = SCCKS_CKS;
2400 min_err = err;
2401 srr = srr1;
2402 if (!err)
2403 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002404 }
2405 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002407 /* Optional BRG Frequency Divided External Clock */
2408 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2409 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2410 &srr1);
2411 if (abs(err) < abs(min_err)) {
2412 best_clk = SCI_SCIF_CLK;
2413 scr_val = SCSCR_CKE1;
2414 sccks = 0;
2415 min_err = err;
2416 dl = dl1;
2417 srr = srr1;
2418 if (!err)
2419 goto done;
2420 }
2421 }
2422
2423 /* Optional BRG Frequency Divided Internal Clock */
2424 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2425 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2426 &srr1);
2427 if (abs(err) < abs(min_err)) {
2428 best_clk = SCI_BRG_INT;
2429 scr_val = SCSCR_CKE1;
2430 sccks = SCCKS_XIN;
2431 min_err = err;
2432 dl = dl1;
2433 srr = srr1;
2434 if (!min_err)
2435 goto done;
2436 }
2437 }
2438
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002439 /* Divided Functional Clock using standard Bit Rate Register */
2440 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2441 if (abs(err) < abs(min_err)) {
2442 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002443 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002444 min_err = err;
2445 brr = brr1;
2446 srr = srr1;
2447 cks = cks1;
2448 }
2449
2450done:
2451 if (best_clk >= 0)
2452 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2453 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454
Paul Mundt23241d42011-06-28 13:55:31 +09002455 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002456
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002457 /*
2458 * Program the optional External Baud Rate Generator (BRG) first.
2459 * It controls the mux to select (H)SCK or frequency divided clock.
2460 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002461 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2462 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002463 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002464 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002465
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002466 spin_lock_irqsave(&port->lock, flags);
2467
Magnus Damm1ba76222011-08-03 03:47:36 +00002468 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002469
Paul Mundte108b2c2006-09-27 16:32:13 +09002470 uart_update_timeout(port, termios->c_cflag, baud);
2471
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002472 /* byte size and parity */
2473 switch (termios->c_cflag & CSIZE) {
2474 case CS5:
2475 bits = 7;
2476 break;
2477 case CS6:
2478 bits = 8;
2479 break;
2480 case CS7:
2481 bits = 9;
2482 break;
2483 default:
2484 bits = 10;
2485 break;
2486 }
2487
2488 if (termios->c_cflag & CSTOPB)
2489 bits++;
2490 if (termios->c_cflag & PARENB)
2491 bits++;
2492
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002493 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002494 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2495 switch (srr + 1) {
2496 case 5: smr_val |= SCSMR_SRC_5; break;
2497 case 7: smr_val |= SCSMR_SRC_7; break;
2498 case 11: smr_val |= SCSMR_SRC_11; break;
2499 case 13: smr_val |= SCSMR_SRC_13; break;
2500 case 16: smr_val |= SCSMR_SRC_16; break;
2501 case 17: smr_val |= SCSMR_SRC_17; break;
2502 case 19: smr_val |= SCSMR_SRC_19; break;
2503 case 27: smr_val |= SCSMR_SRC_27; break;
2504 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002505 smr_val |= cks;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002506 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002507 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002508 serial_port_out(port, SCBRR, brr);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002509 if (sci_getreg(port, HSSRR)->size) {
2510 unsigned int hssrr = srr | HSCIF_SRE;
2511 /* Calculate deviation from intended rate at the
2512 * center of the last stop bit in sampling clocks.
2513 */
2514 int last_stop = bits * 2 - 1;
Geert Uytterhoevenace96562019-04-01 13:25:10 +02002515 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2516 (int)(srr + 1),
2517 2 * (int)baud);
Ulrich Hecht63ba1e02018-04-04 17:48:51 +02002518
2519 if (abs(deviation) >= 2) {
2520 /* At least two sampling clocks off at the
2521 * last stop bit; we can increase the error
2522 * margin by shifting the sampling point.
2523 */
2524 int shift = min(-8, max(7, deviation / 2));
2525
2526 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2527 HSCIF_SRHP_MASK;
2528 hssrr |= HSCIF_SRDE;
2529 }
2530 serial_port_out(port, HSSRR, hssrr);
2531 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002532
2533 /* Wait one bit interval */
2534 udelay((1000000 + (baud - 1)) / baud);
2535 } else {
2536 /* Don't touch the bit rate configuration */
2537 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002538 smr_val |= serial_port_in(port, SCSMR) &
2539 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002540 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002541 serial_port_out(port, SCSMR, smr_val);
2542 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543
Paul Mundtd5701642008-12-16 20:07:27 +09002544 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002545
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002546 port->status &= ~UPSTAT_AUTOCTS;
2547 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002548 reg = sci_getreg(port, SCFCR);
2549 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002550 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002551
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002552 if ((port->flags & UPF_HARD_FLOW) &&
2553 (termios->c_cflag & CRTSCTS)) {
2554 /* There is no CTS interrupt to restart the hardware */
2555 port->status |= UPSTAT_AUTOCTS;
2556 /* MCE is enabled when RTS is raised */
2557 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002558 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002559
2560 /*
2561 * As we've done a sci_reset() above, ensure we don't
2562 * interfere with the FIFOs while toggling MCE. As the
2563 * reset values could still be set, simply mask them out.
2564 */
2565 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2566
Paul Mundtb12bb292012-03-30 19:50:15 +09002567 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002568 }
Geert Uytterhoeven5f768952017-03-28 11:13:45 +02002569 if (port->flags & UPF_HARD_FLOW) {
2570 /* Refresh (Auto) RTS */
2571 sci_set_mctrl(port, port->mctrl);
2572 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002573
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002574 scr_val |= SCSCR_RE | SCSCR_TE |
2575 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002576 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002577 if ((srr + 1 == 5) &&
2578 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2579 /*
2580 * In asynchronous mode, when the sampling rate is 1/5, first
2581 * received data may become invalid on some SCIFA and SCIFB.
2582 * To avoid this problem wait more than 1 serial data time (1
2583 * bit time x serial data number) after setting SCSCR.RE = 1.
2584 */
2585 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2586 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002588 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002589 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002590 * See serial_core.c::uart_update_timeout().
2591 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2592 * function calculates 1 jiffie for the data plus 5 jiffies for the
2593 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2594 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2595 * value obtained by this formula is too small. Therefore, if the value
2596 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002597 */
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002598 s->rx_frame = (10000 * bits) / (baud / 100);
Ulrich Hecht03940372017-02-03 11:38:18 +01002599#ifdef CONFIG_SERIAL_SH_SCI_DMA
Ulrich Hechtb96408b2018-02-15 13:02:41 +01002600 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2601 if (s->rx_timeout < 20)
2602 s->rx_timeout = 20;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002603#endif
2604
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002606 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002607
Takatoshi Akiyama1be22662017-11-02 11:14:55 +01002608 spin_unlock_irqrestore(&port->lock, flags);
2609
Paul Mundt23241d42011-06-28 13:55:31 +09002610 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002611
2612 if (UART_ENABLE_MS(port, termios->c_cflag))
2613 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614}
2615
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002616static void sci_pm(struct uart_port *port, unsigned int state,
2617 unsigned int oldstate)
2618{
2619 struct sci_port *sci_port = to_sci_port(port);
2620
2621 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002622 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002623 sci_port_disable(sci_port);
2624 break;
2625 default:
2626 sci_port_enable(sci_port);
2627 break;
2628 }
2629}
2630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631static const char *sci_type(struct uart_port *port)
2632{
2633 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002634 case PORT_IRDA:
2635 return "irda";
2636 case PORT_SCI:
2637 return "sci";
2638 case PORT_SCIF:
2639 return "scif";
2640 case PORT_SCIFA:
2641 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002642 case PORT_SCIFB:
2643 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002644 case PORT_HSCIF:
2645 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 }
2647
Paul Mundtfa439722008-09-04 18:53:58 +09002648 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649}
2650
Paul Mundtf6e94952011-01-21 15:25:36 +09002651static int sci_remap_port(struct uart_port *port)
2652{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002653 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002654
2655 /*
2656 * Nothing to do if there's already an established membase.
2657 */
2658 if (port->membase)
2659 return 0;
2660
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002661 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002662 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002663 if (unlikely(!port->membase)) {
2664 dev_err(port->dev, "can't remap port#%d\n", port->line);
2665 return -ENXIO;
2666 }
2667 } else {
2668 /*
2669 * For the simple (and majority of) cases where we don't
2670 * need to do any remapping, just cast the cookie
2671 * directly.
2672 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002673 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002674 }
2675
2676 return 0;
2677}
2678
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679static void sci_release_port(struct uart_port *port)
2680{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002681 struct sci_port *sport = to_sci_port(port);
2682
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002683 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002684 iounmap(port->membase);
2685 port->membase = NULL;
2686 }
2687
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002688 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689}
2690
2691static int sci_request_port(struct uart_port *port)
2692{
Paul Mundte2651642011-01-20 21:24:03 +09002693 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002694 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002695 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002697 res = request_mem_region(port->mapbase, sport->reg_size,
2698 dev_name(port->dev));
2699 if (unlikely(res == NULL)) {
2700 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002701 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002702 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
Paul Mundtf6e94952011-01-21 15:25:36 +09002704 ret = sci_remap_port(port);
2705 if (unlikely(ret != 0)) {
2706 release_resource(res);
2707 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002708 }
Paul Mundte2651642011-01-20 21:24:03 +09002709
2710 return 0;
2711}
2712
2713static void sci_config_port(struct uart_port *port, int flags)
2714{
2715 if (flags & UART_CONFIG_TYPE) {
2716 struct sci_port *sport = to_sci_port(port);
2717
2718 port->type = sport->cfg->type;
2719 sci_request_port(port);
2720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721}
2722
2723static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2724{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725 if (ser->baud_base < 2400)
2726 /* No paper tape reader for Mitch.. */
2727 return -EINVAL;
2728
2729 return 0;
2730}
2731
Julia Lawall069a47e2016-09-01 19:51:35 +02002732static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 .tx_empty = sci_tx_empty,
2734 .set_mctrl = sci_set_mctrl,
2735 .get_mctrl = sci_get_mctrl,
2736 .start_tx = sci_start_tx,
2737 .stop_tx = sci_stop_tx,
2738 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002739 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740 .break_ctl = sci_break_ctl,
2741 .startup = sci_startup,
2742 .shutdown = sci_shutdown,
Geert Uytterhoeven1cf4a7e2017-04-25 20:15:35 +02002743 .flush_buffer = sci_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002744 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002745 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746 .type = sci_type,
2747 .release_port = sci_release_port,
2748 .request_port = sci_request_port,
2749 .config_port = sci_config_port,
2750 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002751#ifdef CONFIG_CONSOLE_POLL
2752 .poll_get_char = sci_poll_get_char,
2753 .poll_put_char = sci_poll_put_char,
2754#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755};
2756
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002757static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2758{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002759 const char *clk_names[] = {
2760 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002761 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002762 [SCI_BRG_INT] = "brg_int",
2763 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002764 };
2765 struct clk *clk;
2766 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002767
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002768 if (sci_port->cfg->type == PORT_HSCIF)
2769 clk_names[SCI_SCK] = "hsck";
2770
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002771 for (i = 0; i < SCI_NUM_CLKS; i++) {
2772 clk = devm_clk_get(dev, clk_names[i]);
2773 if (PTR_ERR(clk) == -EPROBE_DEFER)
2774 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002775
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002776 if (IS_ERR(clk) && i == SCI_FCK) {
2777 /*
2778 * "fck" used to be called "sci_ick", and we need to
2779 * maintain DT backward compatibility.
2780 */
2781 clk = devm_clk_get(dev, "sci_ick");
2782 if (PTR_ERR(clk) == -EPROBE_DEFER)
2783 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002784
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002785 if (!IS_ERR(clk))
2786 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002787
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002788 /*
2789 * Not all SH platforms declare a clock lookup entry
2790 * for SCI devices, in which case we need to get the
2791 * global "peripheral_clk" clock.
2792 */
2793 clk = devm_clk_get(dev, "peripheral_clk");
2794 if (!IS_ERR(clk))
2795 goto found;
2796
2797 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2798 PTR_ERR(clk));
2799 return PTR_ERR(clk);
2800 }
2801
2802found:
2803 if (IS_ERR(clk))
2804 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2805 PTR_ERR(clk));
2806 else
Geert Uytterhoevend63c16f2018-06-01 11:28:21 +02002807 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2808 clk, clk_get_rate(clk));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002809 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2810 }
2811 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002812}
2813
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002814static const struct sci_port_params *
2815sci_probe_regmap(const struct plat_sci_port *cfg)
2816{
2817 unsigned int regtype;
2818
2819 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2820 return &sci_port_params[cfg->regtype];
2821
2822 switch (cfg->type) {
2823 case PORT_SCI:
2824 regtype = SCIx_SCI_REGTYPE;
2825 break;
2826 case PORT_IRDA:
2827 regtype = SCIx_IRDA_REGTYPE;
2828 break;
2829 case PORT_SCIFA:
2830 regtype = SCIx_SCIFA_REGTYPE;
2831 break;
2832 case PORT_SCIFB:
2833 regtype = SCIx_SCIFB_REGTYPE;
2834 break;
2835 case PORT_SCIF:
2836 /*
2837 * The SH-4 is a bit of a misnomer here, although that's
2838 * where this particular port layout originated. This
2839 * configuration (or some slight variation thereof)
2840 * remains the dominant model for all SCIFs.
2841 */
2842 regtype = SCIx_SH4_SCIF_REGTYPE;
2843 break;
2844 case PORT_HSCIF:
2845 regtype = SCIx_HSCIF_REGTYPE;
2846 break;
2847 default:
2848 pr_err("Can't probe register map for given port\n");
2849 return NULL;
2850 }
2851
2852 return &sci_port_params[regtype];
2853}
2854
Bill Pemberton9671f092012-11-19 13:21:50 -05002855static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002856 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002857 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002858{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002859 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002860 const struct resource *res;
Geert Uytterhoevena1c2fd72018-08-30 14:54:04 +02002861 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002862 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002863
Paul Mundt50f09592011-12-02 20:09:48 +09002864 sci_port->cfg = p;
2865
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002866 port->ops = &sci_uart_ops;
2867 port->iotype = UPIO_MEM;
2868 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002869
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002870 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2871 if (res == NULL)
2872 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002873
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002874 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002875 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002876
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002877 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2878 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002879
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002880 /* The SCI generates several interrupts. They can be muxed together or
2881 * connected to different interrupt lines. In the muxed case only one
Chris Brandt628c5342018-07-31 05:41:39 -05002882 * interrupt resource is specified as there is only one interrupt ID.
2883 * In the non-muxed case, up to 6 interrupt signals might be generated
2884 * from the SCI, however those signals might have their own individual
2885 * interrupt ID numbers, or muxed together with another interrupt.
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002886 */
2887 if (sci_port->irqs[0] < 0)
2888 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002889
Chris Brandt628c5342018-07-31 05:41:39 -05002890 if (sci_port->irqs[1] < 0)
2891 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2892 sci_port->irqs[i] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002893
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002894 sci_port->params = sci_probe_regmap(p);
2895 if (unlikely(sci_port->params == NULL))
2896 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002897
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002898 switch (p->type) {
2899 case PORT_SCIFB:
2900 sci_port->rx_trigger = 48;
2901 break;
2902 case PORT_HSCIF:
2903 sci_port->rx_trigger = 64;
2904 break;
2905 case PORT_SCIFA:
2906 sci_port->rx_trigger = 32;
2907 break;
2908 case PORT_SCIF:
2909 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2910 /* RX triggering not implemented for this IP */
2911 sci_port->rx_trigger = 1;
2912 else
2913 sci_port->rx_trigger = 8;
2914 break;
2915 default:
2916 sci_port->rx_trigger = 1;
2917 break;
2918 }
2919
Ulrich Hecht03940372017-02-03 11:38:18 +01002920 sci_port->rx_fifo_timeout = 0;
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02002921 sci_port->hscif_tot = 0;
Ulrich Hecht03940372017-02-03 11:38:18 +01002922
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002923 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2924 * match the SoC datasheet, this should be investigated. Let platform
2925 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002926 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002927 sci_port->sampling_rate_mask = p->sampling_rate
2928 ? SCI_SR(p->sampling_rate)
2929 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002930
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002931 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002932 ret = sci_init_clocks(sci_port, &dev->dev);
2933 if (ret < 0)
2934 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002935
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002936 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002937
2938 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002939 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002940
Paul Mundtce6738b2011-01-19 15:24:40 +09002941 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002942 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002943 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002944
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002945 if (port->type == PORT_SCI) {
2946 if (sci_port->reg_size >= 0x20)
2947 port->regshift = 2;
2948 else
2949 port->regshift = 1;
2950 }
2951
Paul Mundtce6738b2011-01-19 15:24:40 +09002952 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002953 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002954 * for the multi-IRQ ports, which is where we are primarily
2955 * concerned with the shutdown path synchronization.
2956 *
2957 * For the muxed case there's nothing more to do.
2958 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002959 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002960 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002961
Paul Mundt61a69762011-06-14 12:40:19 +09002962 port->serial_in = sci_serial_in;
2963 port->serial_out = sci_serial_out;
2964
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002965 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002966}
2967
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002968static void sci_cleanup_single(struct sci_port *port)
2969{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002970 pm_runtime_disable(port->port.dev);
2971}
2972
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002973#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2974 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002975static void serial_console_putchar(struct uart_port *port, int ch)
2976{
2977 sci_poll_put_char(port, ch);
2978}
2979
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980/*
2981 * Print a string to the serial port trying not to disturb
2982 * any possible real use of the port...
2983 */
2984static void serial_console_write(struct console *co, const char *s,
2985 unsigned count)
2986{
Paul Mundt906b17d2011-01-21 16:19:53 +09002987 struct sci_port *sci_port = &sci_ports[co->index];
2988 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002989 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002990 unsigned long flags;
2991 int locked = 1;
2992
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002993#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002994 if (port->sysrq)
2995 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002996 else
2997#endif
2998 if (oops_in_progress)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02002999 locked = spin_trylock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003000 else
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003001 spin_lock_irqsave(&port->lock, flags);
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003002
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003003 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003004 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003005 ctrl_temp = SCSCR_RE | SCSCR_TE |
3006 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01003007 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003008 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09003009
Magnus Damm501b8252009-01-21 15:14:30 +00003010 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09003011
3012 /* wait until fifo is empty and last bit has been transmitted */
3013 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09003014 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09003015 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09003016
3017 /* restore the SCSCR */
3018 serial_port_out(port, SCSCR, ctrl);
3019
3020 if (locked)
Daniel Wagner8afb1d22018-05-08 10:55:09 +02003021 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022}
3023
Bill Pemberton9671f092012-11-19 13:21:50 -05003024static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00003026 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027 struct uart_port *port;
3028 int baud = 115200;
3029 int bits = 8;
3030 int parity = 'n';
3031 int flow = 'n';
3032 int ret;
3033
Paul Mundte108b2c2006-09-27 16:32:13 +09003034 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09003035 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09003036 */
Paul Mundt906b17d2011-01-21 16:19:53 +09003037 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09003038 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09003039
Paul Mundt906b17d2011-01-21 16:19:53 +09003040 sci_port = &sci_ports[co->index];
3041 port = &sci_port->port;
3042
Alexandre Courbotb2267a62011-02-09 03:18:46 +00003043 /*
3044 * Refuse to handle uninitialized ports.
3045 */
3046 if (!port->ops)
3047 return -ENODEV;
3048
Paul Mundtf6e94952011-01-21 15:25:36 +09003049 ret = sci_remap_port(port);
3050 if (unlikely(ret != 0))
3051 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09003052
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053 if (options)
3054 uart_parse_options(options, &baud, &parity, &bits, &flow);
3055
Paul Mundtab7cfb52011-06-01 14:47:42 +09003056 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057}
3058
3059static struct console serial_console = {
3060 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09003061 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062 .write = serial_console_write,
3063 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09003064 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09003066 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003067};
3068
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003069static struct console early_serial_console = {
3070 .name = "early_ttySC",
3071 .write = serial_console_write,
3072 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09003073 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003074};
Paul Mundtecdf8a42011-01-21 00:05:48 +09003075
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003076static char early_serial_buf[32];
3077
Bill Pemberton9671f092012-11-19 13:21:50 -05003078static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003079{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003080 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003081
3082 if (early_serial_console.data)
3083 return -EEXIST;
3084
3085 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003086
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003087 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09003088
3089 serial_console_setup(&early_serial_console, early_serial_buf);
3090
3091 if (!strstr(early_serial_buf, "keep"))
3092 early_serial_console.flags |= CON_BOOT;
3093
3094 register_console(&early_serial_console);
3095 return 0;
3096}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003097
3098#define SCI_CONSOLE (&serial_console)
3099
Paul Mundtecdf8a42011-01-21 00:05:48 +09003100#else
Bill Pemberton9671f092012-11-19 13:21:50 -05003101static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09003102{
3103 return -EINVAL;
3104}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00003106#define SCI_CONSOLE NULL
3107
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003108#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003110static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111
Sjoerd Simons352b9262017-04-20 14:13:01 +02003112static DEFINE_MUTEX(sci_uart_registration_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113static struct uart_driver sci_uart_driver = {
3114 .owner = THIS_MODULE,
3115 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116 .dev_name = "ttySC",
3117 .major = SCI_MAJOR,
3118 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09003119 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120 .cons = SCI_CONSOLE,
3121};
3122
Paul Mundt54507f62009-05-08 23:48:33 +09003123static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00003124{
Paul Mundtd535a232011-01-19 17:19:35 +09003125 struct sci_port *port = platform_get_drvdata(dev);
Yoshihiro Shimoda641a41d2018-10-30 15:13:35 +09003126 unsigned int type = port->port.type; /* uart_remove_... clears it */
Magnus Damme552de22009-01-21 15:13:42 +00003127
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003128 sci_ports_in_use &= ~BIT(port->port.line);
Paul Mundtd535a232011-01-19 17:19:35 +09003129 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00003130
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003131 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09003132
Ulrich Hecht5d231882017-02-03 11:38:19 +01003133 if (port->port.fifosize > 1) {
3134 sysfs_remove_file(&dev->dev.kobj,
3135 &dev_attr_rx_fifo_trigger.attr);
3136 }
Yoshihiro Shimoda641a41d2018-10-30 15:13:35 +09003137 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF) {
Ulrich Hecht5d231882017-02-03 11:38:19 +01003138 sysfs_remove_file(&dev->dev.kobj,
3139 &dev_attr_rx_fifo_timeout.attr);
3140 }
3141
Magnus Damme552de22009-01-21 15:13:42 +00003142 return 0;
3143}
3144
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003145
3146#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3147#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3148#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003149
3150static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003151 /* SoC-specific types */
3152 {
3153 .compatible = "renesas,scif-r7s72100",
3154 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3155 },
Geert Uytterhoeven10c63442018-08-30 14:54:03 +02003156 {
3157 .compatible = "renesas,scif-r7s9210",
3158 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3159 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01003160 /* Family-specific types */
3161 {
3162 .compatible = "renesas,rcar-gen1-scif",
3163 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3164 }, {
3165 .compatible = "renesas,rcar-gen2-scif",
3166 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3167 }, {
3168 .compatible = "renesas,rcar-gen3-scif",
3169 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3170 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01003171 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003172 {
3173 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003174 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003175 }, {
3176 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003177 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003178 }, {
3179 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003180 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003181 }, {
3182 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003183 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003184 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003185 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003186 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003187 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003188 /* Terminator */
3189 },
3190};
3191MODULE_DEVICE_TABLE(of, of_sci_match);
3192
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003193static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3194 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003195{
3196 struct device_node *np = pdev->dev.of_node;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003197 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003198 struct sci_port *sp;
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003199 const void *data;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003200 int id;
3201
3202 if (!IS_ENABLED(CONFIG_OF) || !np)
3203 return NULL;
3204
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003205 data = of_device_get_match_data(&pdev->dev);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003206
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003207 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003208 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003209 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003210
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003211 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003212 id = of_alias_get_id(np, "serial");
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003213 if (id < 0 && ~sci_ports_in_use)
3214 id = ffz(sci_ports_in_use);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003215 if (id < 0) {
3216 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3217 return NULL;
3218 }
Geert Uytterhoeven090fa4b2018-02-23 14:38:35 +01003219 if (id >= ARRAY_SIZE(sci_ports)) {
3220 dev_err(&pdev->dev, "serial%d out of range\n", id);
3221 return NULL;
3222 }
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003223
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003224 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003225 *dev_id = id;
3226
Geert Uytterhoeven6e605a02017-10-04 14:21:56 +02003227 p->type = SCI_OF_TYPE(data);
3228 p->regtype = SCI_OF_REGTYPE(data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003229
Sergei Shtylyov43c61282017-08-13 22:11:24 +03003230 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003231
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003232 return p;
3233}
3234
Bill Pemberton9671f092012-11-19 13:21:50 -05003235static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003236 unsigned int index,
3237 struct plat_sci_port *p,
3238 struct sci_port *sciport)
3239{
Magnus Damm0ee70712009-01-21 15:13:50 +00003240 int ret;
3241
3242 /* Sanity check */
3243 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003244 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003245 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003246 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003247 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003248 }
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003249 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3250 if (sci_ports_in_use & BIT(index))
3251 return -EBUSY;
Magnus Damm0ee70712009-01-21 15:13:50 +00003252
Sjoerd Simons352b9262017-04-20 14:13:01 +02003253 mutex_lock(&sci_uart_registration_lock);
3254 if (!sci_uart_driver.state) {
3255 ret = uart_register_driver(&sci_uart_driver);
3256 if (ret) {
3257 mutex_unlock(&sci_uart_registration_lock);
3258 return ret;
3259 }
3260 }
3261 mutex_unlock(&sci_uart_registration_lock);
3262
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003263 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003264 if (ret)
3265 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003266
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003267 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3268 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
3269 return PTR_ERR(sciport->gpios);
3270
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003271 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003272 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3273 UART_GPIO_CTS)) ||
3274 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3275 UART_GPIO_RTS))) {
3276 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3277 return -EINVAL;
3278 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003279 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003280 }
3281
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003282 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3283 if (ret) {
3284 sci_cleanup_single(sciport);
3285 return ret;
3286 }
3287
3288 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003289}
3290
Bill Pemberton9671f092012-11-19 13:21:50 -05003291static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003292{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003293 struct plat_sci_port *p;
3294 struct sci_port *sp;
3295 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003296 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003297
Paul Mundtecdf8a42011-01-21 00:05:48 +09003298 /*
3299 * If we've come here via earlyprintk initialization, head off to
3300 * the special early probe. We don't have sufficient device state
3301 * to make it beyond this yet.
3302 */
3303 if (is_early_platform_device(dev))
3304 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003305
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003306 if (dev->dev.of_node) {
3307 p = sci_parse_dt(dev, &dev_id);
3308 if (p == NULL)
3309 return -EINVAL;
3310 } else {
3311 p = dev->dev.platform_data;
3312 if (p == NULL) {
3313 dev_err(&dev->dev, "no platform data supplied\n");
3314 return -EINVAL;
3315 }
3316
3317 dev_id = dev->id;
3318 }
3319
3320 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003321 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003322
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003323 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003324 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003325 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003326
Ulrich Hecht5d231882017-02-03 11:38:19 +01003327 if (sp->port.fifosize > 1) {
3328 ret = sysfs_create_file(&dev->dev.kobj,
3329 &dev_attr_rx_fifo_trigger.attr);
3330 if (ret)
3331 return ret;
3332 }
Ulrich Hechtfa2abb02017-09-29 15:08:53 +02003333 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3334 sp->port.type == PORT_HSCIF) {
Ulrich Hecht5d231882017-02-03 11:38:19 +01003335 ret = sysfs_create_file(&dev->dev.kobj,
3336 &dev_attr_rx_fifo_timeout.attr);
3337 if (ret) {
3338 if (sp->port.fifosize > 1) {
3339 sysfs_remove_file(&dev->dev.kobj,
3340 &dev_attr_rx_fifo_trigger.attr);
3341 }
3342 return ret;
3343 }
3344 }
3345
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346#ifdef CONFIG_SH_STANDARD_BIOS
3347 sh_bios_gdb_detach();
3348#endif
3349
Geert Uytterhoeven7678f4c2018-03-05 18:17:40 +01003350 sci_ports_in_use |= BIT(dev_id);
Paul Mundte108b2c2006-09-27 16:32:13 +09003351 return 0;
3352}
3353
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003354static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003355{
Paul Mundtd535a232011-01-19 17:19:35 +09003356 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003357
Paul Mundtd535a232011-01-19 17:19:35 +09003358 if (sport)
3359 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003360
3361 return 0;
3362}
3363
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003364static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003365{
Paul Mundtd535a232011-01-19 17:19:35 +09003366 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003367
Paul Mundtd535a232011-01-19 17:19:35 +09003368 if (sport)
3369 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003370
3371 return 0;
3372}
3373
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003374static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003375
Paul Mundte108b2c2006-09-27 16:32:13 +09003376static struct platform_driver sci_driver = {
3377 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003378 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003379 .driver = {
3380 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003381 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003382 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003383 },
3384};
3385
3386static int __init sci_init(void)
3387{
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003388 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003389
Sjoerd Simons352b9262017-04-20 14:13:01 +02003390 return platform_driver_register(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391}
3392
3393static void __exit sci_exit(void)
3394{
Paul Mundte108b2c2006-09-27 16:32:13 +09003395 platform_driver_unregister(&sci_driver);
Sjoerd Simons352b9262017-04-20 14:13:01 +02003396
3397 if (sci_uart_driver.state)
3398 uart_unregister_driver(&sci_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003399}
3400
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003401#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3402early_platform_init_buffer("earlyprintk", &sci_driver,
3403 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3404#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003405#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
Matthias Kaehlckedd076cf2017-10-09 18:26:22 -07003406static struct plat_sci_port port_cfg __initdata;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003407
3408static int __init early_console_setup(struct earlycon_device *device,
3409 int type)
3410{
3411 if (!device->port.membase)
3412 return -ENODEV;
3413
3414 device->port.serial_in = sci_serial_in;
3415 device->port.serial_out = sci_serial_out;
3416 device->port.type = type;
3417 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003418 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003419 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003420 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003421 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3422 sci_serial_out(&sci_ports[0].port, SCSCR,
3423 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003424
3425 device->con->write = serial_console_write;
3426 return 0;
3427}
3428static int __init sci_early_console_setup(struct earlycon_device *device,
3429 const char *opt)
3430{
3431 return early_console_setup(device, PORT_SCI);
3432}
3433static int __init scif_early_console_setup(struct earlycon_device *device,
3434 const char *opt)
3435{
3436 return early_console_setup(device, PORT_SCIF);
3437}
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003438static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3439 const char *opt)
3440{
3441 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3442 return early_console_setup(device, PORT_SCIF);
3443}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003444static int __init scifa_early_console_setup(struct earlycon_device *device,
3445 const char *opt)
3446{
3447 return early_console_setup(device, PORT_SCIFA);
3448}
3449static int __init scifb_early_console_setup(struct earlycon_device *device,
3450 const char *opt)
3451{
3452 return early_console_setup(device, PORT_SCIFB);
3453}
3454static int __init hscif_early_console_setup(struct earlycon_device *device,
3455 const char *opt)
3456{
3457 return early_console_setup(device, PORT_HSCIF);
3458}
3459
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003460OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003461OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Chris Brandt3d8b43a2018-09-17 13:26:23 -05003462OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003463OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003464OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003465OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3466#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3467
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468module_init(sci_init);
3469module_exit(sci_exit);
3470
Paul Mundte108b2c2006-09-27 16:32:13 +09003471MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003472MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003473MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003474MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");