blob: f2c717a42f301ed93eab9311f358f469a15bae82 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020035#include <drm/drm_encoder.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030037#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100038#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030039#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020040#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010041
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010042/**
43 * _wait_for - magic (register) wait macro
44 *
45 * Does the right thing for modeset paths when run under kdgb or similar atomic
46 * contexts. Note that it's important that we check the condition again after
47 * having timed out, since the timeout could be due to preemption or similar and
48 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000049 *
50 * TODO: When modesetting has fully transitioned to atomic, the below
51 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
52 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000054#define _wait_for(COND, US, W) ({ \
55 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Dave Gordonb0876af2016-09-14 13:10:33 +010056 int ret__; \
57 for (;;) { \
58 bool expired__ = time_after(jiffies, timeout__); \
59 if (COND) { \
60 ret__ = 0; \
61 break; \
62 } \
63 if (expired__) { \
64 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010065 break; \
66 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020067 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000068 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070069 } else { \
70 cpu_relax(); \
71 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010072 } \
73 ret__; \
74})
75
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000076#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000077
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000078/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
79#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010080# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000081#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010082# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000083#endif
84
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010085#define _wait_for_atomic(COND, US, ATOMIC) \
86({ \
87 int cpu, ret, timeout = (US) * 1000; \
88 u64 base; \
89 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000090 BUILD_BUG_ON((US) > 50000); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010091 if (!(ATOMIC)) { \
92 preempt_disable(); \
93 cpu = smp_processor_id(); \
94 } \
95 base = local_clock(); \
96 for (;;) { \
97 u64 now = local_clock(); \
98 if (!(ATOMIC)) \
99 preempt_enable(); \
100 if (COND) { \
101 ret = 0; \
102 break; \
103 } \
104 if (now - base >= timeout) { \
105 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000106 break; \
107 } \
108 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100109 if (!(ATOMIC)) { \
110 preempt_disable(); \
111 if (unlikely(cpu != smp_processor_id())) { \
112 timeout -= now - base; \
113 cpu = smp_processor_id(); \
114 base = local_clock(); \
115 } \
116 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000117 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100118 ret; \
119})
120
121#define wait_for_us(COND, US) \
122({ \
123 int ret__; \
124 BUILD_BUG_ON(!__builtin_constant_p(US)); \
125 if ((US) > 10) \
126 ret__ = _wait_for((COND), (US), 10); \
127 else \
128 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000129 ret__; \
130})
131
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100132#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
133#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
Chris Wilson481b6af2010-08-23 17:43:35 +0100134
Jani Nikula49938ac2014-01-10 17:10:20 +0200135#define KHz(x) (1000 * (x))
136#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100137
Jesse Barnes79e53942008-11-07 14:24:08 -0800138/*
139 * Display related stuff
140 */
141
142/* store information about an Ixxx DVO */
143/* The i830->i865 use multiple DVOs with multiple i2cs */
144/* the i915, i945 have a single sDVO i2c bus - which is different */
145#define MAX_OUTPUTS 6
146/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800147
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530148/* Maximum cursor sizes */
149#define GEN2_CURSOR_WIDTH 64
150#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000151#define MAX_CURSOR_WIDTH 256
152#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530153
Jesse Barnes79e53942008-11-07 14:24:08 -0800154#define INTEL_I2C_BUS_DVO 1
155#define INTEL_I2C_BUS_SDVO 2
156
157/* these are outputs from the chip - integrated only
158 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200159enum intel_output_type {
160 INTEL_OUTPUT_UNUSED = 0,
161 INTEL_OUTPUT_ANALOG = 1,
162 INTEL_OUTPUT_DVO = 2,
163 INTEL_OUTPUT_SDVO = 3,
164 INTEL_OUTPUT_LVDS = 4,
165 INTEL_OUTPUT_TVOUT = 5,
166 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300167 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200168 INTEL_OUTPUT_EDP = 8,
169 INTEL_OUTPUT_DSI = 9,
170 INTEL_OUTPUT_UNKNOWN = 10,
171 INTEL_OUTPUT_DP_MST = 11,
172};
Jesse Barnes79e53942008-11-07 14:24:08 -0800173
174#define INTEL_DVO_CHIP_NONE 0
175#define INTEL_DVO_CHIP_LVDS 1
176#define INTEL_DVO_CHIP_TMDS 2
177#define INTEL_DVO_CHIP_TVOUT 4
178
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530179#define INTEL_DSI_VIDEO_MODE 0
180#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300181
Jesse Barnes79e53942008-11-07 14:24:08 -0800182struct intel_framebuffer {
183 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000184 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200185 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300186
187 /* for each plane in the normal GTT view */
188 struct {
189 unsigned int x, y;
190 } normal[2];
191 /* for each plane in the rotated GTT view */
192 struct {
193 unsigned int x, y;
194 unsigned int pitch; /* pixels */
195 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800196};
197
Chris Wilson37811fc2010-08-25 22:45:57 +0100198struct intel_fbdev {
199 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800200 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100201 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100202 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800203 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100204};
Jesse Barnes79e53942008-11-07 14:24:08 -0800205
Eric Anholt21d40d32010-03-25 11:11:14 -0700206struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100207 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200208
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200209 enum intel_output_type type;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700210 enum port port;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200211 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700212 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100213 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200214 struct intel_crtc_state *,
215 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200216 void (*pre_pll_enable)(struct intel_encoder *,
217 struct intel_crtc_state *,
218 struct drm_connector_state *);
219 void (*pre_enable)(struct intel_encoder *,
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
222 void (*enable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*disable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
228 void (*post_disable)(struct intel_encoder *,
229 struct intel_crtc_state *,
230 struct drm_connector_state *);
231 void (*post_pll_disable)(struct intel_encoder *,
232 struct intel_crtc_state *,
233 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200234 /* Read out the current hw state of this connector, returning true if
235 * the encoder is active. If the encoder is enabled it also set the pipe
236 * it is connected to in the pipe parameter. */
237 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700238 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200239 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800240 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
241 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700242 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200243 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300244 /*
245 * Called during system suspend after all pending requests for the
246 * encoder are flushed (for example for DP AUX transactions) and
247 * device interrupts are disabled.
248 */
249 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800250 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500251 enum hpd_pin hpd_pin;
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700252 /* for communication with audio component; protected by av_mutex */
253 const struct drm_connector *audio_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -0800254};
255
Jani Nikula1d508702012-10-19 14:51:49 +0300256struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300257 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530258 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300259 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200260
261 /* backlight */
262 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200263 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200264 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300265 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200266 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200267 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200268 bool combination_mode; /* gen 2/4 only */
269 bool active_low_pwm;
Jani Nikula32b421e2016-09-19 13:35:25 +0300270 bool alternate_pwm_increment; /* lpt+ */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530271
272 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530273 bool util_pin_active_low; /* bxt+ */
274 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530275 struct pwm_device *pwm;
276
Jani Nikula58c68772013-11-08 16:48:54 +0200277 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300278
Jani Nikula5507fae2015-09-14 14:03:48 +0300279 /* Connector and platform specific backlight functions */
280 int (*setup)(struct intel_connector *connector, enum pipe pipe);
281 uint32_t (*get)(struct intel_connector *connector);
282 void (*set)(struct intel_connector *connector, uint32_t level);
283 void (*disable)(struct intel_connector *connector);
284 void (*enable)(struct intel_connector *connector);
285 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
286 uint32_t hz);
287 void (*power)(struct intel_connector *, bool enable);
288 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300289};
290
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800291struct intel_connector {
292 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200293 /*
294 * The fixed encoder this connector is connected to.
295 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100296 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200297
Jani Nikula8e1b56a2016-11-16 13:29:56 +0200298 /* ACPI device id for ACPI and driver cooperation */
299 u32 acpi_device_id;
300
Daniel Vetterf0947c32012-07-02 13:10:34 +0200301 /* Reads out the current hw, returning true if the connector is enabled
302 * and active (i.e. dpms ON state). */
303 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300304
305 /* Panel info for eDP and LVDS */
306 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300307
308 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
309 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100310 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200311
312 /* since POLL and HPD connectors may use the same HPD line keep the native
313 state of connector->polled in case hotplug storm detection changes it */
314 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000315
316 void *port; /* store this opaque as its illegal to dereference it */
317
318 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800319};
320
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300321struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300322 /* given values */
323 int n;
324 int m1, m2;
325 int p1, p2;
326 /* derived values */
327 int dot;
328 int vco;
329 int m;
330 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300331};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300332
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200333struct intel_atomic_state {
334 struct drm_atomic_state base;
335
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200336 struct {
337 /*
338 * Logical state of cdclk (used for all scaling, watermark,
339 * etc. calculations and checks). This is computed as if all
340 * enabled crtcs were active.
341 */
342 struct intel_cdclk_state logical;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100343
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +0200344 /*
345 * Actual state of cdclk, can be different from the logical
346 * state only when all crtc's are DPMS off.
347 */
348 struct intel_cdclk_state actual;
349 } cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100350
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100351 bool dpll_set, modeset;
352
Matt Roper8b4a7d02016-05-12 07:06:00 -0700353 /*
354 * Does this transaction change the pipes that are active? This mask
355 * tracks which CRTC's have changed their active state at the end of
356 * the transaction (not counting the temporary disable during modesets).
357 * This mask should only be non-zero when intel_state->modeset is true,
358 * but the converse is not necessarily true; simply changing a mode may
359 * not flip the final active status of any CRTC's
360 */
361 unsigned int active_pipe_changes;
362
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100363 unsigned int active_crtcs;
364 unsigned int min_pixclk[I915_MAX_PIPES];
365
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +0200366 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800367
368 /*
369 * Current watermarks can't be trusted during hardware readout, so
370 * don't bother calculating intermediate watermarks.
371 */
372 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700373
374 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700375 struct skl_wm_values wm_results;
Chris Wilsonc004a902016-10-28 13:58:45 +0100376
377 struct i915_sw_fence commit_ready;
Chris Wilsoneb955ee2017-01-23 21:29:39 +0000378
379 struct llist_node freed;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200380};
381
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300382struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800383 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300384 struct drm_rect clip;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000385 struct i915_vma *vma;
Matt Roper32b7eee2014-12-24 07:59:06 -0800386
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200387 struct {
388 u32 offset;
389 int x, y;
390 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200391 struct {
392 u32 offset;
393 int x, y;
394 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200395
Matt Roper32b7eee2014-12-24 07:59:06 -0800396 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700397 * scaler_id
398 * = -1 : not using a scaler
399 * >= 0 : using a scalers
400 *
401 * plane requiring a scaler:
402 * - During check_plane, its bit is set in
403 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200404 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700405 * - scaler_id indicates the scaler it got assigned.
406 *
407 * plane doesn't require a scaler:
408 * - this can happen when scaling is no more required or plane simply
409 * got disabled.
410 * - During check_plane, corresponding bit is reset in
411 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200412 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700413 */
414 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200415
416 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300417};
418
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000419struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000420 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000421 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800422 int size;
423 u32 base;
424};
425
Chandra Kondurube41e332015-04-07 15:28:36 -0700426#define SKL_MIN_SRC_W 8
427#define SKL_MAX_SRC_W 4096
428#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700429#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700430#define SKL_MIN_DST_W 8
431#define SKL_MAX_DST_W 4096
432#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700433#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700434
435struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700436 int in_use;
437 uint32_t mode;
438};
439
440struct intel_crtc_scaler_state {
441#define SKL_NUM_SCALERS 2
442 struct intel_scaler scalers[SKL_NUM_SCALERS];
443
444 /*
445 * scaler_users: keeps track of users requesting scalers on this crtc.
446 *
447 * If a bit is set, a user is using a scaler.
448 * Here user can be a plane or crtc as defined below:
449 * bits 0-30 - plane (bit position is index from drm_plane_index)
450 * bit 31 - crtc
451 *
452 * Instead of creating a new index to cover planes and crtc, using
453 * existing drm_plane_index for planes which is well less than 31
454 * planes and bit 31 for crtc. This should be fine to cover all
455 * our platforms.
456 *
457 * intel_atomic_setup_scalers will setup available scalers to users
458 * requesting scalers. It will gracefully fail if request exceeds
459 * avilability.
460 */
461#define SKL_CRTC_INDEX 31
462 unsigned scaler_users;
463
464 /* scaler used by crtc for panel fitting purpose */
465 int scaler_id;
466};
467
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200468/* drm_mode->private_flags */
469#define I915_MODE_FLAG_INHERITED 1
470
Matt Roper4e0963c2015-09-24 15:53:15 -0700471struct intel_pipe_wm {
472 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100473 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700474 uint32_t linetime;
475 bool fbc_wm_enabled;
476 bool pipe_enabled;
477 bool sprites_enabled;
478 bool sprites_scaled;
479};
480
Lyudea62163e2016-10-04 14:28:20 -0400481struct skl_plane_wm {
Matt Roper4e0963c2015-09-24 15:53:15 -0700482 struct skl_wm_level wm[8];
483 struct skl_wm_level trans_wm;
Lyudea62163e2016-10-04 14:28:20 -0400484};
485
486struct skl_pipe_wm {
487 struct skl_plane_wm planes[I915_MAX_PLANES];
Matt Roper4e0963c2015-09-24 15:53:15 -0700488 uint32_t linetime;
489};
490
Matt Ropere8f1f022016-05-12 07:05:55 -0700491struct intel_crtc_wm_state {
492 union {
493 struct {
494 /*
495 * Intermediate watermarks; these can be
496 * programmed immediately since they satisfy
497 * both the current configuration we're
498 * switching away from and the new
499 * configuration we're switching to.
500 */
501 struct intel_pipe_wm intermediate;
502
503 /*
504 * Optimal watermarks, programmed post-vblank
505 * when this state is committed.
506 */
507 struct intel_pipe_wm optimal;
508 } ilk;
509
510 struct {
511 /* gen9+ only needs 1-step wm programming */
512 struct skl_pipe_wm optimal;
Lyudece0ba282016-09-15 10:46:35 -0400513 struct skl_ddb_entry ddb;
Matt Ropere8f1f022016-05-12 07:05:55 -0700514 } skl;
515 };
516
517 /*
518 * Platforms with two-step watermark programming will need to
519 * update watermark programming post-vblank to switch from the
520 * safe intermediate watermarks to the optimal final
521 * watermarks.
522 */
523 bool need_postvbl_update;
524};
525
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200526struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200527 struct drm_crtc_state base;
528
Daniel Vetterbb760062013-06-06 14:55:52 +0200529 /**
530 * quirks - bitfield with hw state readout quirks
531 *
532 * For various reasons the hw state readout code might not be able to
533 * completely faithfully read out the current state. These cases are
534 * tracked with quirk flags so that fastboot and state checker can act
535 * accordingly.
536 */
Daniel Vetter99535992014-04-13 12:00:33 +0200537#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200538 unsigned long quirks;
539
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100540 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100541 bool update_pipe; /* can a fast modeset be performed? */
542 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200543 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100544 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200545
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300546 /* Pipe source size (ie. panel fitter input size)
547 * All planes will be positioned inside this space,
548 * and get clipped at the edges. */
549 int pipe_src_w, pipe_src_h;
550
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +0200551 /*
552 * Pipe pixel rate, adjusted for
553 * panel fitter/pipe scaler downscaling.
554 */
555 unsigned int pixel_rate;
556
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100557 /* Whether to set up the PCH/FDI. Note that we never allow sharing
558 * between pch encoders and cpu encoders. */
559 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100560
Jesse Barnese43823e2014-11-05 14:26:08 -0800561 /* Are we sending infoframes on the attached port */
562 bool has_infoframe;
563
Daniel Vetter3b117c82013-04-17 20:15:07 +0200564 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200565 * pipe on Haswell and later (where we have a special eDP transcoder)
566 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200567 enum transcoder cpu_transcoder;
568
Daniel Vetter50f3b012013-03-27 00:44:56 +0100569 /*
570 * Use reduced/limited/broadcast rbg range, compressing from the full
571 * range fed into the crtcs.
572 */
573 bool limited_color_range;
574
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300575 /* Bitmask of encoder types (enum intel_output_type)
576 * driven by the pipe.
577 */
578 unsigned int output_types;
579
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200580 /* Whether we should send NULL infoframes. Required for audio. */
581 bool has_hdmi_sink;
582
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200583 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
584 * has_dp_encoder is set. */
585 bool has_audio;
586
Daniel Vetterd8b32242013-04-25 17:54:44 +0200587 /*
588 * Enable dithering, used when the selected pipe bpp doesn't match the
589 * plane bpp.
590 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100591 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100592
Manasi Navare611032b2017-01-24 08:21:49 -0800593 /*
594 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
595 * compliance video pattern tests.
596 * Disable dither only if it is a compliance test request for
597 * 18bpp.
598 */
599 bool dither_force_disable;
600
Daniel Vetterf47709a2013-03-28 10:42:02 +0100601 /* Controls for the clock computation, to override various stages. */
602 bool clock_set;
603
Daniel Vetter09ede542013-04-30 14:01:45 +0200604 /* SDVO TV has a bunch of special case. To make multifunction encoders
605 * work correctly, we need to track this at runtime.*/
606 bool sdvo_tv_clock;
607
Daniel Vettere29c22c2013-02-21 00:00:16 +0100608 /*
609 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
610 * required. This is set in the 2nd loop of calling encoder's
611 * ->compute_config if the first pick doesn't work out.
612 */
613 bool bw_constrained;
614
Daniel Vetterf47709a2013-03-28 10:42:02 +0100615 /* Settings for the intel dpll used on pretty much everything but
616 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300617 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100618
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200619 /* Selected dpll when shared or NULL. */
620 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200621
Daniel Vetter66e985c2013-06-05 13:34:20 +0200622 /* Actual register state of the dpll, for shared dpll cross-checking. */
623 struct intel_dpll_hw_state dpll_hw_state;
624
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300625 /* DSI PLL registers */
626 struct {
627 u32 ctrl, div;
628 } dsi_pll;
629
Daniel Vetter965e0c42013-03-27 00:44:57 +0100630 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200631 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200632
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530633 /* m2_n2 for eDP downclock */
634 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700635 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530636
Daniel Vetterff9a6752013-06-01 17:16:21 +0200637 /*
638 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300639 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
640 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100641 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200642 int port_clock;
643
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100644 /* Used by SDVO (and if we ever fix it, HDMI). */
645 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700646
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300647 uint8_t lane_count;
648
Imre Deak95a7a2a2016-06-13 16:44:35 +0300649 /*
650 * Used by platforms having DP/HDMI PHY with programmable lane
651 * latency optimization.
652 */
653 uint8_t lane_lat_optim_mask;
654
Jesse Barnes2dd24552013-04-25 12:55:01 -0700655 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700656 struct {
657 u32 control;
658 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200659 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700660 } gmch_pfit;
661
662 /* Panel fitter placement and size for Ironlake+ */
663 struct {
664 u32 pos;
665 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100666 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200667 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700668 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100669
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100670 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100671 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100672 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300673
674 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300675
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200676 bool enable_fbc;
677
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300678 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000679
Dave Airlie0e32b392014-05-02 14:02:48 +1000680 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700681
682 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200683
684 /* w/a for waiting 2 vblanks during crtc enable */
685 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700686
687 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
688 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700689
Matt Ropere8f1f022016-05-12 07:05:55 -0700690 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000691
692 /* Gamma mode programmed on the pipe */
693 uint32_t gamma_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100694};
695
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300696struct vlv_wm_state {
697 struct vlv_pipe_wm wm[3];
698 struct vlv_sr_wm sr[3];
699 uint8_t num_active_planes;
700 uint8_t num_levels;
701 uint8_t level;
702 bool cxsr;
703};
704
Jesse Barnes79e53942008-11-07 14:24:08 -0800705struct intel_crtc {
706 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700707 enum pipe pipe;
708 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200710 /*
711 * Whether the crtc and the connected output pipeline is active. Implies
712 * that crtc->enabled is set, i.e. the current mode configuration has
713 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200714 */
715 bool active;
Jesse Barnes652c3932009-08-17 13:31:43 -0700716 bool lowfreq_avail;
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200717 u8 plane_ids_mask;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200718 unsigned long long enabled_power_domains;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200719 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200720 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100721
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000722 atomic_t unpin_work_count;
723
Daniel Vettere506a0c2012-07-05 12:17:29 +0200724 /* Display surface base address adjustement for pageflips. Note that on
725 * gen4+ this only adjusts up to a tile, offsets within a tile are
726 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200727 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300728 int adjusted_x;
729 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200730
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100731 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300732 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300733 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300734 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700735
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200736 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100737
Chris Wilson8af29b02016-09-09 14:11:47 +0100738 /* global reset count when the last flip was submitted */
739 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200740
Paulo Zanoni86642812013-04-12 17:57:57 -0300741 /* Access to these should be protected by dev_priv->irq_lock. */
742 bool cpu_fifo_underrun_disabled;
743 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300744
745 /* per-pipe watermark state */
746 struct {
747 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700748 union {
749 struct intel_pipe_wm ilk;
Matt Roper4e0963c2015-09-24 15:53:15 -0700750 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800751
Ville Syrjälä852eb002015-06-24 22:00:07 +0300752 /* allow CxSR on this pipe */
753 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300754 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300755
Ville Syrjälä80715b22014-05-15 20:23:23 +0300756 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800757
Jesse Barneseb120ef2015-09-15 14:19:32 -0700758 struct {
759 unsigned start_vbl_count;
760 ktime_t start_vbl_time;
761 int min_vbl, max_vbl;
762 int scanline_start;
763 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200764
Chandra Kondurube41e332015-04-07 15:28:36 -0700765 /* scalers available on this crtc */
766 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300767
768 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800769};
770
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300771struct intel_plane_wm_parameters {
772 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200773 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700774 /*
775 * For packed pixel formats:
776 * bytes_per_pixel - holds bytes per pixel
777 * For planar pixel formats:
778 * bytes_per_pixel - holds bytes per pixel for uv-plane
779 * y_bytes_per_pixel - holds bytes per pixel for y-plane
780 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300781 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700782 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300783 bool enabled;
784 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000785 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000786 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300787 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300788};
789
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800790struct intel_plane {
791 struct drm_plane base;
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200792 u8 plane;
793 enum plane_id id;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800794 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100795 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800796 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300797 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300798
799 /* Since we need to change the watermarks before/after
800 * enabling/disabling the planes, we need to store the parameters here
801 * as the other pieces of the struct may not reflect the values we want
802 * for the watermark calculations. Currently only Haswell uses this.
803 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300804 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300805
Matt Roper8e7d6882015-01-21 16:35:41 -0800806 /*
807 * NOTE: Do not place new plane state fields here (e.g., when adding
808 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100809 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800810 */
811
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800812 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100813 const struct intel_crtc_state *crtc_state,
814 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300815 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200816 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800817 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200818 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800819 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800820};
821
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300822struct intel_watermark_params {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100823 u16 fifo_size;
824 u16 max_wm;
825 u8 default_wm;
826 u8 guard_size;
827 u8 cacheline_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300828};
829
830struct cxsr_latency {
Tvrtko Ursulinc13fb772016-10-14 14:55:02 +0100831 bool is_desktop : 1;
832 bool is_ddr3 : 1;
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100833 u16 fsb_freq;
834 u16 mem_freq;
835 u16 display_sr;
836 u16 display_hpll_disable;
837 u16 cursor_sr;
838 u16 cursor_hpll_disable;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839};
840
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200841#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800842#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200843#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800844#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100845#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800846#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800847#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800848#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700849#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800850
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300851struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200852 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300853 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300854 struct {
855 enum drm_dp_dual_mode_type type;
856 int max_tmds_clock;
857 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300858 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200859 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300860 bool has_hdmi_sink;
861 bool has_audio;
862 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200863 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530864 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530865 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300866 void (*write_infoframe)(struct drm_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100867 const struct intel_crtc_state *crtc_state,
Damien Lespiau178f7362013-08-06 20:32:18 +0100868 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200869 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300870 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200871 bool enable,
Maarten Lankhorstac240282016-11-23 15:57:00 +0100872 const struct intel_crtc_state *crtc_state,
873 const struct drm_connector_state *conn_state);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200874 bool (*infoframe_enabled)(struct drm_encoder *encoder,
875 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300876};
877
Dave Airlie0e32b392014-05-02 14:02:48 +1000878struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400879#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300880
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530881/*
882 * enum link_m_n_set:
883 * When platform provides two set of M_N registers for dp, we can
884 * program them and switch between them incase of DRRS.
885 * But When only one such register is provided, we have to program the
886 * required divider value on that registers itself based on the DRRS state.
887 *
888 * M1_N1 : Program dp_m_n on M1_N1 registers
889 * dp_m2_n2 on M2_N2 registers (If supported)
890 *
891 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
892 * M2_N2 registers are not supported
893 */
894
895enum link_m_n_set {
896 /* Sets the m1_n1 and m2_n2 */
897 M1_N1 = 0,
898 M2_N2
899};
900
Imre Deak7b3fc172016-10-25 16:12:39 +0300901struct intel_dp_desc {
902 u8 oui[3];
903 u8 device_id[6];
904 u8 hw_rev;
905 u8 sw_major_rev;
906 u8 sw_minor_rev;
907} __packed;
908
Manasi Navarec1617ab2016-12-09 16:22:50 -0800909struct intel_dp_compliance_data {
910 unsigned long edid;
Manasi Navare611032b2017-01-24 08:21:49 -0800911 uint8_t video_pattern;
912 uint16_t hdisplay, vdisplay;
913 uint8_t bpc;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800914};
915
916struct intel_dp_compliance {
917 unsigned long test_type;
918 struct intel_dp_compliance_data test_data;
919 bool test_active;
Manasi Navareda15f7c2017-01-24 08:16:34 -0800920 int test_link_rate;
921 u8 test_lane_count;
Manasi Navarec1617ab2016-12-09 16:22:50 -0800922};
923
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300924struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200925 i915_reg_t output_reg;
926 i915_reg_t aux_ch_ctl_reg;
927 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300928 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300929 int link_rate;
930 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530931 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300932 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300933 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530934 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700935 bool channel_eq_status;
Manasi Navared7e8ef02017-02-07 16:54:11 -0800936 bool reset_link_params;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300937 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300938 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200939 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300940 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300941 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400942 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100943 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200944 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
945 uint8_t num_sink_rates;
946 int sink_rates[DP_MAX_SUPPORTED_RATES];
Manasi Navaref4829842016-12-05 16:27:36 -0800947 /* Max lane count for the sink as per DPCD registers */
948 uint8_t max_sink_lane_count;
949 /* Max link BW for the sink as per DPCD registers */
950 int max_sink_link_bw;
Imre Deak7b3fc172016-10-25 16:12:39 +0300951 /* sink or branch descriptor */
952 struct intel_dp_desc desc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct drm_dp_aux aux;
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200954 enum intel_display_power_domain aux_power_domain;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300955 uint8_t train_set[4];
956 int panel_power_up_delay;
957 int panel_power_down_delay;
958 int panel_power_cycle_delay;
959 int backlight_on_delay;
960 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300961 struct delayed_work panel_vdd_work;
962 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200963 unsigned long last_power_on;
964 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800965 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000966
Clint Taylor01527b32014-07-07 13:01:46 -0700967 struct notifier_block edp_notifier;
968
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300969 /*
970 * Pipe whose power sequencer is currently locked into
971 * this port. Only relevant on VLV/CHV.
972 */
973 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +0300974 /*
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200975 * Pipe currently driving the port. Used for preventing
976 * the use of the PPS for any pipe currentrly driving
977 * external DP as that will mess things up on VLV.
978 */
979 enum pipe active_pipe;
980 /*
Imre Deak78597992016-06-16 16:37:20 +0300981 * Set if the sequencer may be reset due to a power transition,
982 * requiring a reinitialization. Only relevant on BXT.
983 */
984 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300985 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300986
Dave Airlie0e32b392014-05-02 14:02:48 +1000987 bool can_mst; /* this port supports mst */
988 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +0300989 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +1000990 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300991 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000992
Dave Airlie0e32b392014-05-02 14:02:48 +1000993 /* mst connector list */
994 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
995 struct drm_dp_mst_topology_mgr mst_mgr;
996
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000997 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000998 /*
999 * This function returns the value we have to program the AUX_CTL
1000 * register with to kick off an AUX transaction.
1001 */
1002 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1003 bool has_aux_irq,
1004 int send_bytes,
1005 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001006
1007 /* This is called before a link training is starterd */
1008 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1009
Todd Previtec5d5ab72015-04-15 08:38:38 -07001010 /* Displayport compliance testing */
Manasi Navarec1617ab2016-12-09 16:22:50 -08001011 struct intel_dp_compliance compliance;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -03001012};
1013
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301014struct intel_lspcon {
1015 bool active;
1016 enum drm_lspcon_mode mode;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301017};
1018
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001019struct intel_digital_port {
1020 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001021 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001022 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001023 struct intel_dp dp;
1024 struct intel_hdmi hdmi;
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301025 struct intel_lspcon lspcon;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001026 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001027 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001028 uint8_t max_lanes;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001029};
1030
Dave Airlie0e32b392014-05-02 14:02:48 +10001031struct intel_dp_mst_encoder {
1032 struct intel_encoder base;
1033 enum pipe pipe;
1034 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +10001035 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +10001036};
1037
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001038static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -07001039vlv_dport_to_channel(struct intel_digital_port *dport)
1040{
1041 switch (dport->port) {
1042 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001043 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001044 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001045 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001046 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001047 default:
1048 BUG();
1049 }
1050}
1051
Ville Syrjälä65d64cc2015-07-08 23:45:53 +03001052static inline enum dpio_phy
1053vlv_dport_to_phy(struct intel_digital_port *dport)
1054{
1055 switch (dport->port) {
1056 case PORT_B:
1057 case PORT_C:
1058 return DPIO_PHY0;
1059 case PORT_D:
1060 return DPIO_PHY1;
1061 default:
1062 BUG();
1063 }
1064}
1065
1066static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +03001067vlv_pipe_to_channel(enum pipe pipe)
1068{
1069 switch (pipe) {
1070 case PIPE_A:
1071 case PIPE_C:
1072 return DPIO_CH0;
1073 case PIPE_B:
1074 return DPIO_CH1;
1075 default:
1076 BUG();
1077 }
1078}
1079
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001080static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001081intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
Chris Wilsonf875c152010-09-09 15:44:14 +01001082{
Chris Wilsonf875c152010-09-09 15:44:14 +01001083 return dev_priv->pipe_to_crtc_mapping[pipe];
1084}
1085
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001086static inline struct intel_crtc *
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001087intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum plane plane)
Chris Wilson417ae142011-01-19 15:04:42 +00001088{
Chris Wilson417ae142011-01-19 15:04:42 +00001089 return dev_priv->plane_to_crtc_mapping[plane];
1090}
1091
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001092struct intel_flip_work {
1093 struct work_struct unpin_work;
1094 struct work_struct mmio_work;
1095
Daniel Vetter5a21b662016-05-24 17:13:53 +02001096 struct drm_crtc *crtc;
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001097 struct i915_vma *old_vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001098 struct drm_framebuffer *old_fb;
1099 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001100 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001101 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001102 u32 flip_count;
1103 u32 gtt_offset;
1104 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001105 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001106 u32 flip_ready_vblank;
1107 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001108};
1109
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001110struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001111 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001112};
Daniel Vetterb9805142012-08-31 17:37:33 +02001113
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001114static inline struct intel_encoder *
1115intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001116{
1117 return to_intel_connector(connector)->encoder;
1118}
1119
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001120static inline struct intel_digital_port *
1121enc_to_dig_port(struct drm_encoder *encoder)
1122{
1123 return container_of(encoder, struct intel_digital_port, base.base);
1124}
1125
Dave Airlie0e32b392014-05-02 14:02:48 +10001126static inline struct intel_dp_mst_encoder *
1127enc_to_mst(struct drm_encoder *encoder)
1128{
1129 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1130}
1131
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001132static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1133{
1134 return &enc_to_dig_port(encoder)->dp;
1135}
1136
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001137static inline struct intel_digital_port *
1138dp_to_dig_port(struct intel_dp *intel_dp)
1139{
1140 return container_of(intel_dp, struct intel_digital_port, dp);
1141}
1142
Imre Deakdd75f6d2016-11-21 21:15:05 +02001143static inline struct intel_lspcon *
1144dp_to_lspcon(struct intel_dp *intel_dp)
1145{
1146 return &dp_to_dig_port(intel_dp)->lspcon;
1147}
1148
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001149static inline struct intel_digital_port *
1150hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1151{
1152 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001153}
1154
Daniel Vetter47339cd2014-09-30 10:56:46 +02001155/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001156bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001157 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001158bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001159 enum transcoder pch_transcoder,
1160 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001161void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1162 enum pipe pipe);
1163void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1164 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001165void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1166void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001167
1168/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001169void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1170void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Akash Goelf4e9af42016-10-12 21:54:30 +05301171void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 mask);
1172void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1173void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001174void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1175void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001176void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001177void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1178void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Imre Deak59d02a12014-12-19 19:33:26 +02001179u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001180void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1181void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001182static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1183{
1184 /*
1185 * We only use drm_irq_uninstall() at unload and VT switch, so
1186 * this is the only thing we need to check.
1187 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001188 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001189}
1190
Ville Syrjäläa225f072014-04-29 13:35:45 +03001191int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001192void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1193 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001194void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1195 unsigned int pipe_mask);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301196void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1197void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1198void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08001199
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001200/* intel_crt.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001201void intel_crt_init(struct drm_i915_private *dev_priv);
Lyude9504a892016-06-21 17:03:42 -04001202void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001203
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001204/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001205void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001206 struct intel_shared_dpll *pll);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001207void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1208 struct intel_crtc_state *old_crtc_state,
1209 struct drm_connector_state *old_conn_state);
Ville Syrjälä32bdc402016-07-12 15:59:33 +03001210void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001211void hsw_fdi_link_train(struct drm_crtc *crtc);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001212void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001213enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1214bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001215void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1216void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1217 enum transcoder cpu_transcoder);
1218void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1219void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001220bool intel_ddi_pll_select(struct intel_crtc *crtc,
1221 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001222void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001223void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001224bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Libin Yang9935f7f2016-11-28 20:07:06 +08001225bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1226 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001227void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001228 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05301229struct intel_encoder *
1230intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001231
Dave Airlie44905a272014-05-02 13:36:43 +10001232void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001233void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001234 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001235void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001236uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Ville Syrjäläffe51112017-02-23 19:49:01 +02001237u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1238
Chris Wilson24dbf512017-02-15 10:59:18 +00001239unsigned int intel_fb_align_height(struct drm_i915_private *dev_priv,
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001240 unsigned int height,
1241 uint32_t pixel_format,
1242 uint64_t fb_format_modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001243u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1244 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001245
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001246/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001247void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01001248void intel_audio_codec_enable(struct intel_encoder *encoder,
1249 const struct intel_crtc_state *crtc_state,
1250 const struct drm_connector_state *conn_state);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001251void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001252void i915_audio_component_init(struct drm_i915_private *dev_priv);
1253void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001254
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001255/* intel_cdclk.c */
1256void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1257void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1258void intel_update_cdclk(struct drm_i915_private *dev_priv);
1259void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001260bool intel_cdclk_state_compare(const struct intel_cdclk_state *a,
1261 const struct intel_cdclk_state *b);
Ville Syrjäläb0587e42017-01-26 21:52:01 +02001262void intel_set_cdclk(struct drm_i915_private *dev_priv,
1263 const struct intel_cdclk_state *cdclk_state);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001264
Daniel Vetterb680c372014-09-19 18:27:27 +02001265/* intel_display.c */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001266enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001267void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001268int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001269int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1270 const char *name, u32 reg, int ref_freq);
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +02001271int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1272 const char *name, u32 reg);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001273void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1274void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001275extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001276void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001277unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001278 const struct intel_plane_state *state,
1279 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001280void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001281 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001282unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Chris Wilson49d73912016-11-29 09:50:08 +00001283bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001284void intel_mark_busy(struct drm_i915_private *dev_priv);
1285void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001286void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001287int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001288void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001289void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001290int intel_connector_init(struct intel_connector *);
1291struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001292bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001293void intel_connector_attach_encoder(struct intel_connector *connector,
1294 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001295struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1296 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001297enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001298int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1299 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001300enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1301 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001302static inline bool
1303intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1304 enum intel_output_type type)
1305{
1306 return crtc_state->output_types & (1 << type);
1307}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001308static inline bool
1309intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1310{
1311 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001312 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001313 (1 << INTEL_OUTPUT_DP_MST) |
1314 (1 << INTEL_OUTPUT_EDP));
1315}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001316static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001317intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001318{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001319 drm_wait_one_vblank(&dev_priv->drm, pipe);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001320}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001321static inline void
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001322intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001323{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001324 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001325
1326 if (crtc->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001327 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001328}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001329
1330u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1331
Paulo Zanoni87440422013-09-24 15:48:31 -03001332int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001333void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001334 struct intel_digital_port *dport,
1335 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001336bool intel_get_load_detect_pipe(struct drm_connector *connector,
1337 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001338 struct intel_load_detect_pipe *old,
1339 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001340void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001341 struct intel_load_detect_pipe *old,
1342 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001343struct i915_vma *
1344intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001345void intel_unpin_fb_vma(struct i915_vma *vma);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001346struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00001347intel_framebuffer_create(struct drm_i915_gem_object *obj,
1348 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001349void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001350void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001351void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001352int intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001353 struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001354void intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +01001355 struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001356int intel_plane_atomic_get_property(struct drm_plane *plane,
1357 const struct drm_plane_state *state,
1358 struct drm_property *property,
1359 uint64_t *val);
1360int intel_plane_atomic_set_property(struct drm_plane *plane,
1361 struct drm_plane_state *state,
1362 struct drm_property *property,
1363 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001364int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1365 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001366
Ville Syrjälä832be822016-01-12 21:08:33 +02001367unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1368 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001369
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001370void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1371 enum pipe pipe);
1372
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001373int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001374 const struct dpll *dpll);
Ville Syrjälä30ad9812016-10-31 22:37:07 +02001375void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001376int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001377
Daniel Vetter716c2e52014-06-25 22:02:02 +03001378/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001379void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1380 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001381void assert_pll(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, bool state);
1383#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1384#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001385void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1386#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1387#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001388void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1389 enum pipe pipe, bool state);
1390#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1391#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001392void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001393#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1394#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001395u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001396 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001397void intel_prepare_reset(struct drm_i915_private *dev_priv);
1398void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001399void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1400void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deak324513c2016-06-13 16:44:36 +03001401void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1402void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001403void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301404void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1405void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001406void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001407void skl_init_cdclk(struct drm_i915_private *dev_priv);
1408void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001409unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301410void skl_enable_dc6(struct drm_i915_private *dev_priv);
1411void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001412void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001413 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301414void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001415int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001416bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001417 struct dpll *best_clock);
1418int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001419
Ville Syrjälä525b9312016-10-31 22:37:02 +02001420bool intel_crtc_active(struct intel_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001421void hsw_enable_ips(struct intel_crtc *crtc);
1422void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001423enum intel_display_power_domain
1424intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001425void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001426 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001427
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001428int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001429int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001430
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001431static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1432{
1433 return i915_ggtt_offset(state->vma);
1434}
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001435
Chandra Konduru6156a452015-04-27 13:48:39 -07001436u32 skl_plane_ctl_format(uint32_t pixel_format);
1437u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1438u32 skl_plane_ctl_rotation(unsigned int rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001439u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1440 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001441int skl_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001442
Daniel Vettereb805622015-05-04 14:58:44 +02001443/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001444void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001445void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001446void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001447void intel_csr_ucode_suspend(struct drm_i915_private *);
1448void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001449
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001450/* intel_dp.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001451bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1452 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001453bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1454 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001455void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001456 int link_rate, uint8_t lane_count,
1457 bool link_mst);
Manasi Navarefdb14d32016-12-08 19:05:12 -08001458int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1459 int link_rate, uint8_t lane_count);
Paulo Zanoni87440422013-09-24 15:48:31 -03001460void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001461void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1462void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001463void intel_dp_encoder_reset(struct drm_encoder *encoder);
1464void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001465void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001466int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001467bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001468 struct intel_crtc_state *pipe_config,
1469 struct drm_connector_state *conn_state);
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001470bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001471enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1472 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001473void intel_edp_backlight_on(struct intel_dp *intel_dp);
1474void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001475void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001476void intel_edp_panel_on(struct intel_dp *intel_dp);
1477void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001478void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1479void intel_dp_mst_suspend(struct drm_device *dev);
1480void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001481int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001482int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001483void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001484void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001485uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001486void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001487void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1488 struct intel_crtc_state *crtc_state);
1489void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1490 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001491void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1492 unsigned int frontbuffer_bits);
1493void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1494 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001495
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001496void
1497intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1498 uint8_t dp_train_pat);
1499void
1500intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1501void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1502uint8_t
1503intel_dp_voltage_max(struct intel_dp *intel_dp);
1504uint8_t
1505intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1506void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1507 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001508bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001509bool
1510intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1511
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001512static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1513{
1514 return ~((1 << lane_count) - 1) & 0xf;
1515}
1516
Imre Deak24e807e2016-10-24 19:33:28 +03001517bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
Imre Deak489375c2016-10-24 19:33:31 +03001518bool __intel_dp_read_desc(struct intel_dp *intel_dp,
1519 struct intel_dp_desc *desc);
Imre Deak12a47a422016-10-24 19:33:29 +03001520bool intel_dp_read_desc(struct intel_dp *intel_dp);
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -08001521int intel_dp_link_required(int pixel_clock, int bpp);
1522int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
Imre Deak390b4e02017-01-27 11:39:19 +02001523bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1524 struct intel_digital_port *port);
Imre Deak24e807e2016-10-24 19:33:28 +03001525
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001526/* intel_dp_aux_backlight.c */
1527int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1528
Dave Airlie0e32b392014-05-02 14:02:48 +10001529/* intel_dp_mst.c */
1530int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1531void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001532/* intel_dsi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001533void intel_dsi_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001534
Jani Nikula90198352016-04-26 16:14:25 +03001535/* intel_dsi_dcs_backlight.c */
1536int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001537
1538/* intel_dvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001539void intel_dvo_init(struct drm_i915_private *dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001540/* intel_hotplug.c */
1541void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001542
1543
Daniel Vetter0632fef2013-10-08 17:44:49 +02001544/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001545#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001546extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001547extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001548extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001549extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001550extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1551extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001552#else
1553static inline int intel_fbdev_init(struct drm_device *dev)
1554{
1555 return 0;
1556}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001557
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001558static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001559{
1560}
1561
1562static inline void intel_fbdev_fini(struct drm_device *dev)
1563{
1564}
1565
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001566static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001567{
1568}
1569
Jani Nikulad9c409d2016-10-04 10:53:48 +03001570static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1571{
1572}
1573
Daniel Vetter0632fef2013-10-08 17:44:49 +02001574static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001575{
1576}
1577#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001578
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001579/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001580void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1581 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001582bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001583void intel_fbc_pre_update(struct intel_crtc *crtc,
1584 struct intel_crtc_state *crtc_state,
1585 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001586void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001587void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001588void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001589void intel_fbc_enable(struct intel_crtc *crtc,
1590 struct intel_crtc_state *crtc_state,
1591 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001592void intel_fbc_disable(struct intel_crtc *crtc);
1593void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001594void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1595 unsigned int frontbuffer_bits,
1596 enum fb_op_origin origin);
1597void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001598 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001599void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001600void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001601
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001602/* intel_hdmi.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001603void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1604 enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001605void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1606 struct intel_connector *intel_connector);
1607struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1608bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001609 struct intel_crtc_state *pipe_config,
1610 struct drm_connector_state *conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001611void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001612
1613
1614/* intel_lvds.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001615void intel_lvds_init(struct drm_i915_private *dev_priv);
Imre Deak97a824e12016-06-21 11:51:47 +03001616struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001617bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001618
1619
1620/* intel_modes.c */
1621int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001622 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001623int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001624void intel_attach_force_audio_property(struct drm_connector *connector);
1625void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001626void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001627
1628
1629/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001630void intel_setup_overlay(struct drm_i915_private *dev_priv);
1631void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001632int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001633int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1634 struct drm_file *file_priv);
1635int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1636 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001637void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001638
1639
1640/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001641int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301642 struct drm_display_mode *fixed_mode,
1643 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001644void intel_panel_fini(struct intel_panel *panel);
1645void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1646 struct drm_display_mode *adjusted_mode);
1647void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001648 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001649 int fitting_mode);
1650void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001651 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001652 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001653void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1654 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001655int intel_panel_setup_backlight(struct drm_connector *connector,
1656 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001657void intel_panel_enable_backlight(struct intel_connector *connector);
1658void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001659void intel_panel_destroy_backlight(struct drm_connector *connector);
Mika Kahola1650be72016-12-13 10:02:47 +02001660enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301661extern struct drm_display_mode *intel_find_panel_downclock(
Mika Kaholaa318b4c2016-12-13 10:02:48 +02001662 struct drm_i915_private *dev_priv,
Vandana Kannanec9ed192013-12-10 13:37:36 +05301663 struct drm_display_mode *fixed_mode,
1664 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001665
1666#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001667int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001668void intel_backlight_device_unregister(struct intel_connector *connector);
1669#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001670static int intel_backlight_device_register(struct intel_connector *connector)
1671{
1672 return 0;
1673}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001674static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1675{
1676}
1677#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001678
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001679
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001680/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001681void intel_psr_enable(struct intel_dp *intel_dp);
1682void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001683void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001684 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001685void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001686 unsigned frontbuffer_bits,
1687 enum fb_op_origin origin);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001688void intel_psr_init(struct drm_i915_private *dev_priv);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001689void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001690 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001691
Daniel Vetter9c065a72014-09-30 10:56:38 +02001692/* intel_runtime_pm.c */
1693int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001694void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001695void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1696void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deak8d8c3862017-02-17 17:39:46 +02001697void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001698void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1699void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001700void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001701const char *
1702intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001703
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001704bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1705 enum intel_display_power_domain domain);
1706bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1707 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001708void intel_display_power_get(struct drm_i915_private *dev_priv,
1709 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001710bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1711 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001712void intel_display_power_put(struct drm_i915_private *dev_priv,
1713 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001714
1715static inline void
1716assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1717{
1718 WARN_ONCE(dev_priv->pm.suspended,
1719 "Device suspended during HW access\n");
1720}
1721
1722static inline void
1723assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1724{
1725 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001726 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1727 * too much noise. */
1728 if (!atomic_read(&dev_priv->pm.wakeref_count))
1729 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001730}
1731
Imre Deak1f814da2015-12-16 02:52:19 +02001732/**
1733 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1734 * @dev_priv: i915 device instance
1735 *
1736 * This function disable asserts that check if we hold an RPM wakelock
1737 * reference, while keeping the device-not-suspended checks still enabled.
1738 * It's meant to be used only in special circumstances where our rule about
1739 * the wakelock refcount wrt. the device power state doesn't hold. According
1740 * to this rule at any point where we access the HW or want to keep the HW in
1741 * an active state we must hold an RPM wakelock reference acquired via one of
1742 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1743 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1744 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1745 * users should avoid using this function.
1746 *
1747 * Any calls to this function must have a symmetric call to
1748 * enable_rpm_wakeref_asserts().
1749 */
1750static inline void
1751disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1752{
1753 atomic_inc(&dev_priv->pm.wakeref_count);
1754}
1755
1756/**
1757 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1758 * @dev_priv: i915 device instance
1759 *
1760 * This function re-enables the RPM assert checks after disabling them with
1761 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1762 * circumstances otherwise its use should be avoided.
1763 *
1764 * Any calls to this function must have a symmetric call to
1765 * disable_rpm_wakeref_asserts().
1766 */
1767static inline void
1768enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1769{
1770 atomic_dec(&dev_priv->pm.wakeref_count);
1771}
1772
Daniel Vetter9c065a72014-09-30 10:56:38 +02001773void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001774bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001775void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1776void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1777
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001778void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1779
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001780void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1781 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001782bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1783 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001784
1785
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001786/* intel_pm.c */
Ville Syrjälä46f16e62016-10-31 22:37:22 +02001787void intel_init_clock_gating(struct drm_i915_private *dev_priv);
Ville Syrjälä712bf362016-10-31 22:37:23 +02001788void intel_suspend_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001789int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
Ville Syrjälä432081b2016-10-31 22:37:03 +02001790void intel_update_watermarks(struct intel_crtc *crtc);
Ville Syrjälä62d75df2016-10-31 22:37:25 +02001791void intel_init_pm(struct drm_i915_private *dev_priv);
Imre Deakbb400da2016-03-16 13:38:54 +02001792void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00001793void intel_pm_setup(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001794void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1795void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001796void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001797void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001798void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1799void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1800void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1801void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1802void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001803void gen6_rps_busy(struct drm_i915_private *dev_priv);
1804void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001805void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001806void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001807 struct intel_rps_client *rps,
1808 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001809void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001810void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001811void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001812void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001813void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1814 struct skl_ddb_allocation *ddb /* out */);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04001815void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1816 struct skl_pipe_wm *out);
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001817bool intel_can_enable_sagv(struct drm_atomic_state *state);
1818int intel_enable_sagv(struct drm_i915_private *dev_priv);
1819int intel_disable_sagv(struct drm_i915_private *dev_priv);
cpaul@redhat.com45ece232016-10-14 17:31:56 -04001820bool skl_wm_level_equals(const struct skl_wm_level *l1,
1821 const struct skl_wm_level *l2);
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01001822bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
1823 const struct skl_ddb_entry *ddb,
1824 int ignore);
Matt Ropered4a6a72016-02-23 17:20:13 -08001825bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001826int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1827static inline int intel_enable_rc6(void)
1828{
1829 return i915.enable_rc6;
1830}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001831
1832/* intel_sdvo.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001833bool intel_sdvo_init(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001834 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001835
1836
1837/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001838int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1839 int usecs);
Ville Syrjälä580503c2016-10-31 22:37:00 +02001840struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001841 enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001842int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1843 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001844void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001845void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001846
1847/* intel_tv.c */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001848void intel_tv_init(struct drm_i915_private *dev_priv);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001849
Matt Roperea2c67b2014-12-23 10:41:52 -08001850/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001851int intel_connector_atomic_get_property(struct drm_connector *connector,
1852 const struct drm_connector_state *state,
1853 struct drm_property *property,
1854 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001855struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1856void intel_crtc_destroy_state(struct drm_crtc *crtc,
1857 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001858struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1859void intel_atomic_state_clear(struct drm_atomic_state *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001860
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001861static inline struct intel_crtc_state *
1862intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1863 struct intel_crtc *crtc)
1864{
1865 struct drm_crtc_state *crtc_state;
1866 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1867 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001868 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001869
1870 return to_intel_crtc_state(crtc_state);
1871}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001872
Mahesh Kumarccc24b32016-12-01 21:19:38 +05301873static inline struct intel_crtc_state *
1874intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1875 struct intel_crtc *crtc)
1876{
1877 struct drm_crtc_state *crtc_state;
1878
1879 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1880
1881 if (crtc_state)
1882 return to_intel_crtc_state(crtc_state);
1883 else
1884 return NULL;
1885}
1886
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001887static inline struct intel_plane_state *
1888intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1889 struct intel_plane *plane)
1890{
1891 struct drm_plane_state *plane_state;
1892
1893 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1894
1895 return to_intel_plane_state(plane_state);
1896}
1897
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +02001898int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1899 struct intel_crtc *intel_crtc,
1900 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001901
1902/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001903struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001904struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1905void intel_plane_destroy_state(struct drm_plane *plane,
1906 struct drm_plane_state *state);
1907extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +01001908int intel_plane_atomic_check_with_state(struct intel_crtc_state *crtc_state,
1909 struct intel_plane_state *intel_state);
Matt Roperea2c67b2014-12-23 10:41:52 -08001910
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001911/* intel_color.c */
1912void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001913int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001914void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1915void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001916
Shashank Sharmadbe9e612016-10-14 19:56:49 +05301917/* intel_lspcon.c */
1918bool lspcon_init(struct intel_digital_port *intel_dig_port);
Shashank Sharma910530c2016-10-14 19:56:52 +05301919void lspcon_resume(struct intel_lspcon *lspcon);
Imre Deak357c0ae2016-11-21 21:15:06 +02001920void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001921
1922/* intel_pipe_crc.c */
1923int intel_pipe_crc_create(struct drm_minor *minor);
1924void intel_pipe_crc_cleanup(struct drm_minor *minor);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001925#ifdef CONFIG_DEBUG_FS
1926int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
1927 size_t *values_cnt);
1928#else
1929#define intel_crtc_set_crc_source NULL
1930#endif
Tomeu Vizoso731035f2016-12-12 13:29:48 +01001931extern const struct file_operations i915_display_crc_ctl_fops;
Jesse Barnes79e53942008-11-07 14:24:08 -08001932#endif /* __INTEL_DRV_H__ */