blob: 3ff659a180e6323f441dfcc931231048bde0ba89 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jani Nikula78b36b12019-03-15 15:56:19 +020028#include <linux/bitfield.h>
Jani Nikula09b434d2019-03-15 15:56:18 +020029#include <linux/bits.h>
30
Jani Nikula1aa920e2017-08-10 15:29:44 +030031/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * Layout
Jonathan Corbet551bd332019-05-23 10:06:46 -060038 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030039 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
Jani Nikulabaa09e72019-03-15 15:56:20 +020065 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
Jani Nikula1aa920e2017-08-10 15:29:44 +030070 *
Jani Nikula09b434d2019-03-15 15:56:18 +020071 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
Jani Nikula1aa920e2017-08-10 15:29:44 +030072 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
Jonathan Corbet551bd332019-05-23 10:06:46 -060082 * ~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +030083 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
Jonathan Corbet551bd332019-05-23 10:06:46 -0600100 * ~~~~~~~~
Jani Nikula1aa920e2017-08-10 15:29:44 +0300101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
Jani Nikula09b434d2019-03-15 15:56:18 +0200109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +0200111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
Jani Nikula1aa920e2017-08-10 15:29:44 +0300114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
Jani Nikula09b434d2019-03-15 15:56:18 +0200119/**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127#define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200130 ((__n) < 0 || (__n) > 31))))
131
132/**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141#define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
Jani Nikula591d4dc2019-05-24 21:52:53 +0300143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
Jani Nikula09b434d2019-03-15 15:56:18 +0200145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
Jani Nikulabaa09e72019-03-15 15:56:20 +0200147/*
148 * Local integer constant expression version of is_power_of_2().
149 */
150#define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
Jani Nikula78b36b12019-03-15 15:56:19 +0200152/**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
Jani Nikulaaffa22b2019-06-05 12:56:57 +0300156 *
Jani Nikulabaa09e72019-03-15 15:56:20 +0200157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
Jani Nikula78b36b12019-03-15 15:56:19 +0200159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
Jani Nikulabaa09e72019-03-15 15:56:20 +0200162#define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
Jani Nikulabaa09e72019-03-15 15:56:20 +0200165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
Chris Wilsonab7529f2019-03-20 15:40:21 +0000167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
Jani Nikula78b36b12019-03-15 15:56:19 +0200168
169/**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179#define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181typedef struct {
Jani Nikula739f3ab2019-01-16 11:15:19 +0200182 u32 reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200183} i915_reg_t;
184
185#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187#define INVALID_MMIO_REG _MMIO(0)
188
Jani Nikula739f3ab2019-01-16 11:15:19 +0200189static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200190{
191 return reg.reg;
192}
193
194static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195{
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197}
198
199static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200{
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202}
203
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200204#define VLV_DISPLAY_BASE 0x180000
205#define VLV_MIPI_BASE VLV_DISPLAY_BASE
206#define BXT_MIPI_BASE 0x60000
207
208#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
Jani Nikulae67005e2018-06-29 13:20:39 +0300210/*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218/*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
Jani Nikulace646452017-01-27 17:57:06 +0200223#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
Jani Nikulae67005e2018-06-29 13:20:39 +0300225/*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
Jani Nikula8d97b4a2018-10-31 13:04:52 +0200228#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233
234#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
235#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
236#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
237#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
238#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
239
240#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
241
242#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
243#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
244#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Lucas De Marchi36ca5332019-07-11 10:31:14 -0700245#define _MMIO_PLL3(pll, a, b, c) _MMIO(_PICK(pll, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300246
Jani Nikulaa7c01492018-10-31 13:04:53 +0200247/*
248 * Device info offset array based helpers for groups of registers with unevenly
249 * spaced base offsets.
250 */
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200251#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
252 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200253 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200254#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
255 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200256 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa0f04cc2018-12-31 16:56:44 +0200257#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
258 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
Jani Nikulaed5eb1b2018-12-31 16:56:42 +0200259 DISPLAY_MMIO_BASE(dev_priv))
Jani Nikulaa7c01492018-10-31 13:04:53 +0200260
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100261#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
Damien Lespiau98533252014-12-08 17:33:51 +0000262#define _MASKED_FIELD(mask, value) ({ \
263 if (__builtin_constant_p(mask)) \
264 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
265 if (__builtin_constant_p(value)) \
266 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
267 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
268 BUILD_BUG_ON_MSG((value) & ~(mask), \
269 "Incorrect value for mask"); \
Chris Wilson5ee4a7a2018-06-18 10:41:50 +0100270 __MASKED_FIELD(mask, value); })
Damien Lespiau98533252014-12-08 17:33:51 +0000271#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
272#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
273
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000274/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +0000275
Chris Wilson8a68d462019-03-05 18:03:30 +0000276#define RCS0_HW 0
277#define VCS0_HW 1
278#define BCS0_HW 2
279#define VECS0_HW 3
280#define VCS1_HW 4
281#define VCS2_HW 6
282#define VCS3_HW 7
283#define VECS1_HW 12
Daniel Vetter6b26c862012-04-24 14:04:12 +0200284
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700285/* Engine class */
286
287#define RENDER_CLASS 0
288#define VIDEO_DECODE_CLASS 1
289#define VIDEO_ENHANCEMENT_CLASS 2
290#define COPY_ENGINE_CLASS 3
291#define OTHER_CLASS 4
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000292#define MAX_ENGINE_CLASS 4
293
Oscar Mateo54c52a82019-05-27 18:36:08 +0000294#define OTHER_GUC_INSTANCE 0
Oscar Mateod02b98b2018-04-05 17:00:50 +0300295#define OTHER_GTPM_INSTANCE 1
Tvrtko Ursulin022d3092018-02-28 12:11:52 +0200296#define MAX_ENGINE_INSTANCE 3
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700297
Jesse Barnes585fb112008-07-29 11:54:06 -0700298/* PCI config space */
299
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300300#define MCHBAR_I915 0x44
301#define MCHBAR_I965 0x48
302#define MCHBAR_SIZE (4 * 4096)
303
304#define DEVEN 0x54
305#define DEVEN_MCHBAR_EN (1 << 28)
306
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300307/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300308
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300309#define HPLLCC 0xc0 /* 85x only */
310#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700311#define GC_CLOCK_133_200 (0 << 0)
312#define GC_CLOCK_100_200 (1 << 0)
313#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300314#define GC_CLOCK_133_266 (3 << 0)
315#define GC_CLOCK_133_200_2 (4 << 0)
316#define GC_CLOCK_133_266_2 (5 << 0)
317#define GC_CLOCK_166_266 (6 << 0)
318#define GC_CLOCK_166_250 (7 << 0)
319
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300320#define I915_GDRST 0xc0 /* PCI config register */
321#define GRDOM_FULL (0 << 2)
322#define GRDOM_RENDER (1 << 2)
323#define GRDOM_MEDIA (3 << 2)
324#define GRDOM_MASK (3 << 2)
325#define GRDOM_RESET_STATUS (1 << 1)
326#define GRDOM_RESET_ENABLE (1 << 0)
327
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200328/* BSpec only has register offset, PCI device and bit found empirically */
329#define I830_CLOCK_GATE 0xc8 /* device 0 */
330#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
331
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300332#define GCDGMBUS 0xcc
333
Jesse Barnesf97108d2010-01-29 11:27:07 -0800334#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700335#define GCFGC 0xf0 /* 915+ only */
336#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
337#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100338#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200339#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
340#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
341#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
342#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
343#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
344#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700345#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700346#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
347#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
348#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
349#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
350#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
351#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
352#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
353#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
354#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
355#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
356#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
357#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
358#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
359#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
360#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
361#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
362#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
363#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
364#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100365
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300366#define ASLE 0xe4
367#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700368
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300369#define SWSCI 0xe8
370#define SWSCI_SCISEL (1 << 15)
371#define SWSCI_GSSCIE (1 << 0)
372
373#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
374
Jesse Barnes585fb112008-07-29 11:54:06 -0700375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200376#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700377#define ILK_GRDOM_FULL (0 << 1)
378#define ILK_GRDOM_RENDER (1 << 1)
379#define ILK_GRDOM_MEDIA (3 << 1)
380#define ILK_GRDOM_MASK (3 << 1)
381#define ILK_GRDOM_RESET_ENABLE (1 << 0)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300382
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200383#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700384#define GEN6_MBC_SNPCR_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700385#define GEN6_MBC_SNPCR_MASK (3 << 21)
386#define GEN6_MBC_SNPCR_MAX (0 << 21)
387#define GEN6_MBC_SNPCR_MED (1 << 21)
388#define GEN6_MBC_SNPCR_LOW (2 << 21)
389#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200391#define VLV_G3DCTL _MMIO(0x9024)
392#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200394#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100395#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
396#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
397#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
398#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
399#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200401#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800402#define GEN6_GRDOM_FULL (1 << 0)
403#define GEN6_GRDOM_RENDER (1 << 1)
404#define GEN6_GRDOM_MEDIA (1 << 2)
405#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200406#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100407#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200408#define GEN8_GRDOM_MEDIA2 (1 << 7)
Michel Thierrye34b0342018-04-05 17:00:48 +0300409/* GEN11 changed all bit defs except for FULL & RENDER */
410#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
411#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
412#define GEN11_GRDOM_BLT (1 << 2)
413#define GEN11_GRDOM_GUC (1 << 3)
414#define GEN11_GRDOM_MEDIA (1 << 5)
415#define GEN11_GRDOM_MEDIA2 (1 << 6)
416#define GEN11_GRDOM_MEDIA3 (1 << 7)
417#define GEN11_GRDOM_MEDIA4 (1 << 8)
418#define GEN11_GRDOM_VECS (1 << 13)
419#define GEN11_GRDOM_VECS2 (1 << 14)
Oscar Mateof513ac72018-12-13 09:15:22 +0000420#define GEN11_GRDOM_SFC0 (1 << 17)
421#define GEN11_GRDOM_SFC1 (1 << 18)
422
423#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
424#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
425
426#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
427#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
428#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
429#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
430#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
431
432#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
433#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
434#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
435#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
436#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
437#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
Eric Anholtcff458c2010-11-18 09:31:14 +0800438
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -0700439#define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
440#define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
441#define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100442#define PP_DIR_DCLV_2G 0xffffffff
443
Chris Wilson6d425722019-04-05 13:38:31 +0100444#define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
445#define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800446
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200447#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600448#define GEN8_RPCS_ENABLE (1 << 31)
449#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
450#define GEN8_RPCS_S_CNT_SHIFT 15
451#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
Tvrtko Ursulinb212f0a2018-09-03 12:30:07 +0100452#define GEN11_RPCS_S_CNT_SHIFT 12
453#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
Jeff McGee0cea6502015-02-13 10:27:56 -0600454#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
455#define GEN8_RPCS_SS_CNT_SHIFT 8
456#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
457#define GEN8_RPCS_EU_MAX_SHIFT 4
458#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
459#define GEN8_RPCS_EU_MIN_SHIFT 0
460#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
461
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100462#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
463/* HSW only */
464#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
465#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
466#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
467#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
468/* HSW+ */
469#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
470#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
471#define HSW_RCS_INHIBIT (1 << 8)
472/* Gen8 */
473#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
474#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
475#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
476#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
477#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
478#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
479#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
480#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
481#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
482#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200484#define GAM_ECOCHK _MMIO(0x4090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700485#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
486#define ECOCHK_SNB_BIT (1 << 10)
487#define ECOCHK_DIS_TLB (1 << 8)
488#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
489#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
490#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
491#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
492#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
493#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
494#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
495#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100496
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200497#define GAC_ECO_BITS _MMIO(0x14090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700498#define ECOBITS_SNB_BIT (1 << 13)
499#define ECOBITS_PPGTT_CACHE64B (3 << 8)
500#define ECOBITS_PPGTT_CACHE4B (0 << 8)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200502#define GAB_CTL _MMIO(0x24000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700503#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200505#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300506#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
507#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
508#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
509#define GEN6_STOLEN_RESERVED_1M (0 << 4)
510#define GEN6_STOLEN_RESERVED_512K (1 << 4)
511#define GEN6_STOLEN_RESERVED_256K (2 << 4)
512#define GEN6_STOLEN_RESERVED_128K (3 << 4)
513#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
514#define GEN7_STOLEN_RESERVED_1M (0 << 5)
515#define GEN7_STOLEN_RESERVED_256K (1 << 5)
516#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
517#define GEN8_STOLEN_RESERVED_1M (0 << 7)
518#define GEN8_STOLEN_RESERVED_2M (1 << 7)
519#define GEN8_STOLEN_RESERVED_4M (2 << 7)
520#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Ville Syrjälädb7fb602017-11-02 17:17:35 +0200521#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
Paulo Zanoni185441e2018-05-04 13:32:52 -0700522#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
Daniel Vetter40bae732014-09-11 13:28:08 +0200523
Jesse Barnes585fb112008-07-29 11:54:06 -0700524/* VGA stuff */
525
526#define VGA_ST01_MDA 0x3ba
527#define VGA_ST01_CGA 0x3da
528
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200529#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700530#define VGA_MSR_WRITE 0x3c2
531#define VGA_MSR_READ 0x3cc
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700532#define VGA_MSR_MEM_EN (1 << 1)
533#define VGA_MSR_CGA_MODE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700534
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300535#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100536#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300537#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700538
539#define VGA_AR_INDEX 0x3c0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700540#define VGA_AR_VID_EN (1 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700541#define VGA_AR_DATA_WRITE 0x3c0
542#define VGA_AR_DATA_READ 0x3c1
543
544#define VGA_GR_INDEX 0x3ce
545#define VGA_GR_DATA 0x3cf
546/* GR05 */
547#define VGA_GR_MEM_READ_MODE_SHIFT 3
548#define VGA_GR_MEM_READ_MODE_PLANE 1
549/* GR06 */
550#define VGA_GR_MEM_MODE_MASK 0xc
551#define VGA_GR_MEM_MODE_SHIFT 2
552#define VGA_GR_MEM_A0000_AFFFF 0
553#define VGA_GR_MEM_A0000_BFFFF 1
554#define VGA_GR_MEM_B0000_B7FFF 2
555#define VGA_GR_MEM_B0000_BFFFF 3
556
557#define VGA_DACMASK 0x3c6
558#define VGA_DACRX 0x3c7
559#define VGA_DACWX 0x3c8
560#define VGA_DACDATA 0x3c9
561
562#define VGA_CR_INDEX_MDA 0x3b4
563#define VGA_CR_DATA_MDA 0x3b5
564#define VGA_CR_INDEX_CGA 0x3d4
565#define VGA_CR_DATA_CGA 0x3d5
566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200567#define MI_PREDICATE_SRC0 _MMIO(0x2400)
568#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
569#define MI_PREDICATE_SRC1 _MMIO(0x2408)
570#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200572#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700573#define LOWER_SLICE_ENABLED (1 << 0)
574#define LOWER_SLICE_DISABLED (0 << 0)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300575
Jesse Barnes585fb112008-07-29 11:54:06 -0700576/*
Brad Volkin5947de92014-02-18 10:15:50 -0800577 * Registers used only by the command parser
578 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200579#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200581#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
582#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
583#define HS_INVOCATION_COUNT _MMIO(0x2300)
584#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
585#define DS_INVOCATION_COUNT _MMIO(0x2308)
586#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
587#define IA_VERTICES_COUNT _MMIO(0x2310)
588#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
589#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
590#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
591#define VS_INVOCATION_COUNT _MMIO(0x2320)
592#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
593#define GS_INVOCATION_COUNT _MMIO(0x2328)
594#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
595#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
596#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
597#define CL_INVOCATION_COUNT _MMIO(0x2338)
598#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
599#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
600#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
601#define PS_INVOCATION_COUNT _MMIO(0x2348)
602#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
603#define PS_DEPTH_COUNT _MMIO(0x2350)
604#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800605
606/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200607#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
608#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800609
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200610#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
611#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200613#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
614#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
615#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
616#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
617#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
618#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200620#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
621#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
622#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700623
Jordan Justen1b850662016-03-06 23:30:29 -0800624/* There are the 16 64-bit CS General Purpose Registers */
625#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
626#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
627
Robert Bragga9417952016-11-07 19:49:48 +0000628#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000629#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
630#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
631#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700632#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
633#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
634#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
635#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
636#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
637#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
638#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
639#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
640#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000641#define GEN7_OACONTROL_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700642#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
643#define GEN7_OACONTROL_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000644
645#define GEN8_OACTXID _MMIO(0x2364)
646
Robert Bragg19f81df2017-06-13 12:23:03 +0100647#define GEN8_OA_DEBUG _MMIO(0x2B04)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700648#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
649#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
650#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
651#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
Robert Bragg19f81df2017-06-13 12:23:03 +0100652
Robert Braggd7965152016-11-07 19:49:52 +0000653#define GEN8_OACONTROL _MMIO(0x2B00)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700654#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
655#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
656#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
657#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
Robert Braggd7965152016-11-07 19:49:52 +0000658#define GEN8_OA_REPORT_FORMAT_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700659#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
660#define GEN8_OA_COUNTER_ENABLE (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000661
662#define GEN8_OACTXCONTROL _MMIO(0x2360)
663#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
664#define GEN8_OA_TIMER_PERIOD_SHIFT 2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700665#define GEN8_OA_TIMER_ENABLE (1 << 1)
666#define GEN8_OA_COUNTER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000667
668#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700669#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
670#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
671#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
672#define GEN7_OABUFFER_RESUME (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000673
Robert Bragg19f81df2017-06-13 12:23:03 +0100674#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
Robert Braggd7965152016-11-07 19:49:52 +0000675#define GEN8_OABUFFER _MMIO(0x2b14)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100676#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000677
678#define GEN7_OASTATUS1 _MMIO(0x2364)
679#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700680#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
681#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
682#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000683
684#define GEN7_OASTATUS2 _MMIO(0x2368)
Lionel Landwerlinb82ed432018-03-26 10:08:26 +0100685#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
686#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
Robert Braggd7965152016-11-07 19:49:52 +0000687
688#define GEN8_OASTATUS _MMIO(0x2b08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700689#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
690#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
691#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
692#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
Robert Braggd7965152016-11-07 19:49:52 +0000693
694#define GEN8_OAHEADPTR _MMIO(0x2B0C)
Robert Bragg19f81df2017-06-13 12:23:03 +0100695#define GEN8_OAHEADPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000696#define GEN8_OATAILPTR _MMIO(0x2B10)
Robert Bragg19f81df2017-06-13 12:23:03 +0100697#define GEN8_OATAILPTR_MASK 0xffffffc0
Robert Braggd7965152016-11-07 19:49:52 +0000698
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700699#define OABUFFER_SIZE_128K (0 << 3)
700#define OABUFFER_SIZE_256K (1 << 3)
701#define OABUFFER_SIZE_512K (2 << 3)
702#define OABUFFER_SIZE_1M (3 << 3)
703#define OABUFFER_SIZE_2M (4 << 3)
704#define OABUFFER_SIZE_4M (5 << 3)
705#define OABUFFER_SIZE_8M (6 << 3)
706#define OABUFFER_SIZE_16M (7 << 3)
Robert Braggd7965152016-11-07 19:49:52 +0000707
Robert Bragg19f81df2017-06-13 12:23:03 +0100708/*
709 * Flexible, Aggregate EU Counter Registers.
710 * Note: these aren't contiguous
711 */
Robert Braggd7965152016-11-07 19:49:52 +0000712#define EU_PERF_CNTL0 _MMIO(0xe458)
Robert Bragg19f81df2017-06-13 12:23:03 +0100713#define EU_PERF_CNTL1 _MMIO(0xe558)
714#define EU_PERF_CNTL2 _MMIO(0xe658)
715#define EU_PERF_CNTL3 _MMIO(0xe758)
716#define EU_PERF_CNTL4 _MMIO(0xe45c)
717#define EU_PERF_CNTL5 _MMIO(0xe55c)
718#define EU_PERF_CNTL6 _MMIO(0xe65c)
Robert Braggd7965152016-11-07 19:49:52 +0000719
Robert Braggd7965152016-11-07 19:49:52 +0000720/*
721 * OA Boolean state
722 */
723
Robert Braggd7965152016-11-07 19:49:52 +0000724#define OASTARTTRIG1 _MMIO(0x2710)
725#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
726#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
727
728#define OASTARTTRIG2 _MMIO(0x2714)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700729#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
730#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
731#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
732#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
733#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
734#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
735#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
736#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
737#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
738#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
739#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
740#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
741#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
742#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
743#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
744#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
745#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
746#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
747#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
748#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
749#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
750#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
751#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
752#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
753#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
754#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
755#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
756#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
757#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000758
759#define OASTARTTRIG3 _MMIO(0x2718)
760#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
761#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
762#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
763#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
764#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
765#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
766#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
767#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
768#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
769
770#define OASTARTTRIG4 _MMIO(0x271c)
771#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
772#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
773#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
774#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
775#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
776#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
777#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
778#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
779#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
780
781#define OASTARTTRIG5 _MMIO(0x2720)
782#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
783#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
784
785#define OASTARTTRIG6 _MMIO(0x2724)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700786#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
787#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
788#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
789#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
790#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
791#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
792#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
793#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
794#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
795#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
796#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
797#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
798#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
799#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
800#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
801#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
802#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
803#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
804#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
805#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
806#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
807#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
808#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
809#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
810#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
811#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
812#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
813#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
814#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
Robert Braggd7965152016-11-07 19:49:52 +0000815
816#define OASTARTTRIG7 _MMIO(0x2728)
817#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
818#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
819#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
820#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
821#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
822#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
823#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
824#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
825#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
826
827#define OASTARTTRIG8 _MMIO(0x272c)
828#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
829#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
830#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
831#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
832#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
833#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
834#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
835#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
836#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
837
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100838#define OAREPORTTRIG1 _MMIO(0x2740)
839#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
840#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
841
842#define OAREPORTTRIG2 _MMIO(0x2744)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700843#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
844#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
845#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
846#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
847#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
848#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
849#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
850#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
851#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
852#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
853#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
854#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
855#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
856#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
857#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
858#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
859#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
860#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
861#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
862#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
863#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
864#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
865#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
866#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
867#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100868
869#define OAREPORTTRIG3 _MMIO(0x2748)
870#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
871#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
872#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
873#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
874#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
875#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
876#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
877#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
878#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
879
880#define OAREPORTTRIG4 _MMIO(0x274c)
881#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
882#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
883#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
884#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
885#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
886#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
887#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
888#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
889#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
890
891#define OAREPORTTRIG5 _MMIO(0x2750)
892#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
893#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
894
895#define OAREPORTTRIG6 _MMIO(0x2754)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700896#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
897#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
898#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
899#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
900#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
901#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
902#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
903#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
904#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
905#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
906#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
907#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
908#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
909#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
910#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
911#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
912#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
913#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
914#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
915#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
916#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
917#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
918#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
919#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
920#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
Lionel Landwerlin7853d922017-08-03 17:58:11 +0100921
922#define OAREPORTTRIG7 _MMIO(0x2758)
923#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
924#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
925#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
926#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
927#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
928#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
929#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
930#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
931#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
932
933#define OAREPORTTRIG8 _MMIO(0x275c)
934#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
935#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
936#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
937#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
938#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
939#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
940#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
941#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
942#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
943
Robert Braggd7965152016-11-07 19:49:52 +0000944/* CECX_0 */
945#define OACEC_COMPARE_LESS_OR_EQUAL 6
946#define OACEC_COMPARE_NOT_EQUAL 5
947#define OACEC_COMPARE_LESS_THAN 4
948#define OACEC_COMPARE_GREATER_OR_EQUAL 3
949#define OACEC_COMPARE_EQUAL 2
950#define OACEC_COMPARE_GREATER_THAN 1
951#define OACEC_COMPARE_ANY_EQUAL 0
952
953#define OACEC_COMPARE_VALUE_MASK 0xffff
954#define OACEC_COMPARE_VALUE_SHIFT 3
955
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -0700956#define OACEC_SELECT_NOA (0 << 19)
957#define OACEC_SELECT_PREV (1 << 19)
958#define OACEC_SELECT_BOOLEAN (2 << 19)
Robert Braggd7965152016-11-07 19:49:52 +0000959
960/* CECX_1 */
961#define OACEC_MASK_MASK 0xffff
962#define OACEC_CONSIDERATIONS_MASK 0xffff
963#define OACEC_CONSIDERATIONS_SHIFT 16
964
965#define OACEC0_0 _MMIO(0x2770)
966#define OACEC0_1 _MMIO(0x2774)
967#define OACEC1_0 _MMIO(0x2778)
968#define OACEC1_1 _MMIO(0x277c)
969#define OACEC2_0 _MMIO(0x2780)
970#define OACEC2_1 _MMIO(0x2784)
971#define OACEC3_0 _MMIO(0x2788)
972#define OACEC3_1 _MMIO(0x278c)
973#define OACEC4_0 _MMIO(0x2790)
974#define OACEC4_1 _MMIO(0x2794)
975#define OACEC5_0 _MMIO(0x2798)
976#define OACEC5_1 _MMIO(0x279c)
977#define OACEC6_0 _MMIO(0x27a0)
978#define OACEC6_1 _MMIO(0x27a4)
979#define OACEC7_0 _MMIO(0x27a8)
980#define OACEC7_1 _MMIO(0x27ac)
981
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100982/* OA perf counters */
983#define OA_PERFCNT1_LO _MMIO(0x91B8)
984#define OA_PERFCNT1_HI _MMIO(0x91BC)
985#define OA_PERFCNT2_LO _MMIO(0x91C0)
986#define OA_PERFCNT2_HI _MMIO(0x91C4)
Lionel Landwerlin95690a02017-11-10 19:08:43 +0000987#define OA_PERFCNT3_LO _MMIO(0x91C8)
988#define OA_PERFCNT3_HI _MMIO(0x91CC)
989#define OA_PERFCNT4_LO _MMIO(0x91D8)
990#define OA_PERFCNT4_HI _MMIO(0x91DC)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +0100991
992#define OA_PERFMATRIX_LO _MMIO(0x91C8)
993#define OA_PERFMATRIX_HI _MMIO(0x91CC)
994
995/* RPM unit config (Gen8+) */
996#define RPM_CONFIG0 _MMIO(0x0D00)
Lionel Landwerlindab91782017-11-10 19:08:44 +0000997#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
998#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
999#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1000#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
Paulo Zanonid775a7b2018-01-09 21:28:35 -02001001#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1002#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1003#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1004#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1005#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1006#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
Lionel Landwerlindab91782017-11-10 19:08:44 +00001007#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1008#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1009
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001010#define RPM_CONFIG1 _MMIO(0x0D04)
Lionel Landwerlin95690a02017-11-10 19:08:43 +00001011#define GEN10_GT_NOA_ENABLE (1 << 9)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001012
Lionel Landwerlindab91782017-11-10 19:08:44 +00001013/* GPM unit config (Gen9+) */
1014#define CTC_MODE _MMIO(0xA26C)
1015#define CTC_SOURCE_PARAMETER_MASK 1
1016#define CTC_SOURCE_CRYSTAL_CLOCK 0
1017#define CTC_SOURCE_DIVIDE_LOGIC 1
1018#define CTC_SHIFT_PARAMETER_SHIFT 1
1019#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1020
Lionel Landwerlin58885762017-11-10 19:08:42 +00001021/* RCP unit config (Gen8+) */
1022#define RCP_CONFIG _MMIO(0x0D08)
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001023
Lionel Landwerlina54b19f2017-11-10 19:08:39 +00001024/* NOA (HSW) */
1025#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1026#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1027#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1028#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1029#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1030#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1031#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1032#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1033#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1034#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1035
1036#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1037
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001038/* NOA (Gen8+) */
1039#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1040
1041#define MICRO_BP0_0 _MMIO(0x9800)
1042#define MICRO_BP0_2 _MMIO(0x9804)
1043#define MICRO_BP0_1 _MMIO(0x9808)
1044
1045#define MICRO_BP1_0 _MMIO(0x980C)
1046#define MICRO_BP1_2 _MMIO(0x9810)
1047#define MICRO_BP1_1 _MMIO(0x9814)
1048
1049#define MICRO_BP2_0 _MMIO(0x9818)
1050#define MICRO_BP2_2 _MMIO(0x981C)
1051#define MICRO_BP2_1 _MMIO(0x9820)
1052
1053#define MICRO_BP3_0 _MMIO(0x9824)
1054#define MICRO_BP3_2 _MMIO(0x9828)
1055#define MICRO_BP3_1 _MMIO(0x982C)
1056
1057#define MICRO_BP_TRIGGER _MMIO(0x9830)
1058#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1059#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1060#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1061
1062#define GDT_CHICKEN_BITS _MMIO(0x9840)
1063#define GT_NOA_ENABLE 0x00000080
1064
1065#define NOA_DATA _MMIO(0x986C)
1066#define NOA_WRITE _MMIO(0x9888)
Lionel Landwerlinbf210f62019-06-02 01:58:45 +03001067#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
Kenneth Graunke180b8132014-03-25 22:52:03 -07001068
Brad Volkin220375a2014-02-18 10:15:51 -08001069#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1070#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001071#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -08001072
Brad Volkin5947de92014-02-18 10:15:50 -08001073/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001074 * Reset registers
1075 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001076#define DEBUG_RESET_I830 _MMIO(0x6070)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001077#define DEBUG_RESET_FULL (1 << 7)
1078#define DEBUG_RESET_RENDER (1 << 8)
1079#define DEBUG_RESET_DISPLAY (1 << 9)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001080
Jesse Barnes57f350b2012-03-28 13:39:25 -07001081/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001082 * IOSF sideband
1083 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001085#define IOSF_DEVFN_SHIFT 24
1086#define IOSF_OPCODE_SHIFT 16
1087#define IOSF_PORT_SHIFT 8
1088#define IOSF_BYTE_ENABLES_SHIFT 4
1089#define IOSF_BAR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001090#define IOSF_SB_BUSY (1 << 0)
Jani Nikula4688d452016-02-04 12:50:53 +02001091#define IOSF_PORT_BUNIT 0x03
1092#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001093#define IOSF_PORT_NC 0x11
1094#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001095#define IOSF_PORT_GPIO_NC 0x13
1096#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001097#define IOSF_PORT_DPIO_2 0x1a
1098#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001099#define IOSF_PORT_GPIO_SC 0x48
1100#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001101#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001102#define CHV_IOSF_PORT_GPIO_N 0x13
1103#define CHV_IOSF_PORT_GPIO_SE 0x48
1104#define CHV_IOSF_PORT_GPIO_E 0xa8
1105#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001106#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1107#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001108
Jesse Barnes30a970c2013-11-04 13:48:12 -08001109/* See configdb bunit SB addr map */
1110#define BUNIT_REG_BISOC 0x11
1111
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001112/* PUNIT_REG_*SSPM0 */
1113#define _SSPM0_SSC(val) ((val) << 0)
1114#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1115#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1116#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1117#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1118#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1119#define _SSPM0_SSS(val) ((val) << 24)
1120#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1121#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1122#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1123#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1124#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1125
1126/* PUNIT_REG_*SSPM1 */
1127#define SSPM1_FREQSTAT_SHIFT 24
1128#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1129#define SSPM1_FREQGUAR_SHIFT 8
1130#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1131#define SSPM1_FREQ_SHIFT 0
1132#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1133
1134#define PUNIT_REG_VEDSSPM0 0x32
1135#define PUNIT_REG_VEDSSPM1 0x33
1136
Ville Syrjäläc11b8132018-11-29 19:55:03 +02001137#define PUNIT_REG_DSPSSPM 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001138#define DSPFREQSTAT_SHIFT_CHV 24
1139#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1140#define DSPFREQGUAR_SHIFT_CHV 8
1141#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001142#define DSPFREQSTAT_SHIFT 30
1143#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1144#define DSPFREQGUAR_SHIFT 14
1145#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001146#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1147#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1148#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001149#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1150#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1151#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1152#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1153#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1154#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1155#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1156#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1157#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1158#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1159#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1160#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001161
Ville Syrjälä5e0b6692018-11-29 19:55:04 +02001162#define PUNIT_REG_ISPSSPM0 0x39
1163#define PUNIT_REG_ISPSSPM1 0x3a
1164
Jani Nikulac3fdb9d2017-08-10 15:29:43 +03001165/*
Imre Deak438b8dc2017-07-11 23:42:30 +03001166 * i915_power_well_id:
1167 *
Imre Deak4739a9d2018-08-06 12:58:40 +03001168 * IDs used to look up power wells. Power wells accessed directly bypassing
1169 * the power domains framework must be assigned a unique ID. The rest of power
1170 * wells must be assigned DISP_PW_ID_NONE.
Imre Deak438b8dc2017-07-11 23:42:30 +03001171 */
1172enum i915_power_well_id {
Imre Deak4739a9d2018-08-06 12:58:40 +03001173 DISP_PW_ID_NONE,
Imre Deak120b56a2017-07-11 23:42:31 +03001174
Imre Deak2183b492018-08-06 12:58:41 +03001175 VLV_DISP_PW_DISP2D,
1176 BXT_DISP_PW_DPIO_CMN_A,
1177 VLV_DISP_PW_DPIO_CMN_BC,
1178 GLK_DISP_PW_DPIO_CMN_C,
1179 CHV_DISP_PW_DPIO_CMN_D,
Imre Deak4739a9d2018-08-06 12:58:40 +03001180 HSW_DISP_PW_GLOBAL,
1181 SKL_DISP_PW_MISC_IO,
1182 SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001183 SKL_DISP_PW_2,
1184};
1185
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001186#define PUNIT_REG_PWRGT_CTRL 0x60
1187#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deakd13dd052018-08-06 12:58:38 +03001188#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1189#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1190#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1191#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1192#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1193
1194#define PUNIT_PWGT_IDX_RENDER 0
1195#define PUNIT_PWGT_IDX_MEDIA 1
1196#define PUNIT_PWGT_IDX_DISP2D 3
1197#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1198#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1199#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1200#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1201#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1202#define PUNIT_PWGT_IDX_DPIO_RX0 10
1203#define PUNIT_PWGT_IDX_DPIO_RX1 11
1204#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001205
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001206#define PUNIT_REG_GPU_LFM 0xd3
1207#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1208#define PUNIT_REG_GPU_FREQ_STS 0xd8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001209#define GPLLENABLE (1 << 4)
1210#define GENFREQSTATUS (1 << 0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001211#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001212#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001213
1214#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1215#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1216
Deepak S095acd52015-01-17 11:05:59 +05301217#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1218#define FB_GFX_FREQ_FUSE_MASK 0xff
1219#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1220#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1221#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1222
1223#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1224#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1225
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001226#define PUNIT_REG_DDR_SETUP2 0x139
1227#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1228#define FORCE_DDR_LOW_FREQ (1 << 1)
1229#define FORCE_DDR_HIGH_FREQ (1 << 0)
1230
Deepak S2b6b3a02014-05-27 15:59:30 +05301231#define PUNIT_GPU_STATUS_REG 0xdb
1232#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1233#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1234#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1235#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1236
1237#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1238#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1239#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1240
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001241#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1242#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1243#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1244#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1245#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1246#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1247#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1248#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1249#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1250#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1251
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07001252#define VLV_TURBO_SOC_OVERRIDE 0x04
1253#define VLV_OVERRIDE_EN 1
1254#define VLV_SOC_TDP_EN (1 << 1)
1255#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1256#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
Deepak S3ef62342015-04-29 08:36:24 +05301257
ymohanmabe4fc042013-08-27 23:40:56 +03001258/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001259#define CCK_FUSE_REG 0x8
1260#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001261#define CCK_REG_DSI_PLL_FUSE 0x44
1262#define CCK_REG_DSI_PLL_CONTROL 0x48
1263#define DSI_PLL_VCO_EN (1 << 31)
1264#define DSI_PLL_LDO_GATE (1 << 30)
1265#define DSI_PLL_P1_POST_DIV_SHIFT 17
1266#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1267#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1268#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1269#define DSI_PLL_MUX_MASK (3 << 9)
1270#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1271#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1272#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1273#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1274#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1275#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1276#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1277#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1278#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1279#define DSI_PLL_LOCK (1 << 0)
1280#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1281#define DSI_PLL_LFSR (1 << 31)
1282#define DSI_PLL_FRACTION_EN (1 << 30)
1283#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1284#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1285#define DSI_PLL_USYNC_CNT_SHIFT 18
1286#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1287#define DSI_PLL_N1_DIV_SHIFT 16
1288#define DSI_PLL_N1_DIV_MASK (3 << 16)
1289#define DSI_PLL_M1_DIV_SHIFT 0
1290#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001291#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001292#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001293#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001294#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001295#define CCK_TRUNK_FORCE_ON (1 << 17)
1296#define CCK_TRUNK_FORCE_OFF (1 << 16)
1297#define CCK_FREQUENCY_STATUS (0x1f << 8)
1298#define CCK_FREQUENCY_STATUS_SHIFT 8
1299#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001300
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001301/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001302#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001304#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001305#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1306#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1307#define DPIO_SFR_BYPASS (1 << 1)
1308#define DPIO_CMNRST (1 << 0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001309
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001310#define DPIO_PHY(pipe) ((pipe) >> 1)
1311#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1312
Daniel Vetter598fac62013-04-18 22:01:46 +02001313/*
1314 * Per pipe/PLL DPIO regs
1315 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001316#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001317#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001318#define DPIO_POST_DIV_DAC 0
1319#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1320#define DPIO_POST_DIV_LVDS1 2
1321#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001322#define DPIO_K_SHIFT (24) /* 4 bits */
1323#define DPIO_P1_SHIFT (21) /* 3 bits */
1324#define DPIO_P2_SHIFT (16) /* 5 bits */
1325#define DPIO_N_SHIFT (12) /* 4 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001326#define DPIO_ENABLE_CALIBRATION (1 << 11)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001327#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1328#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001329#define _VLV_PLL_DW3_CH1 0x802c
1330#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001331
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001332#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001333#define DPIO_REFSEL_OVERRIDE 27
1334#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1335#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1336#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301337#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001338#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1339#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001340#define _VLV_PLL_DW5_CH1 0x8034
1341#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001342
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001343#define _VLV_PLL_DW7_CH0 0x801c
1344#define _VLV_PLL_DW7_CH1 0x803c
1345#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001346
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001347#define _VLV_PLL_DW8_CH0 0x8040
1348#define _VLV_PLL_DW8_CH1 0x8060
1349#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001350
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001351#define VLV_PLL_DW9_BCAST 0xc044
1352#define _VLV_PLL_DW9_CH0 0x8044
1353#define _VLV_PLL_DW9_CH1 0x8064
1354#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001355
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001356#define _VLV_PLL_DW10_CH0 0x8048
1357#define _VLV_PLL_DW10_CH1 0x8068
1358#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define _VLV_PLL_DW11_CH0 0x804c
1361#define _VLV_PLL_DW11_CH1 0x806c
1362#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001363
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001364/* Spec for ref block start counts at DW10 */
1365#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001366
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001367#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001368
Daniel Vetter598fac62013-04-18 22:01:46 +02001369/*
1370 * Per DDI channel DPIO regs
1371 */
1372
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001373#define _VLV_PCS_DW0_CH0 0x8200
1374#define _VLV_PCS_DW0_CH1 0x8400
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001375#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1376#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1377#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1378#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001379#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001380
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001381#define _VLV_PCS01_DW0_CH0 0x200
1382#define _VLV_PCS23_DW0_CH0 0x400
1383#define _VLV_PCS01_DW0_CH1 0x2600
1384#define _VLV_PCS23_DW0_CH1 0x2800
1385#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1386#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1387
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001388#define _VLV_PCS_DW1_CH0 0x8204
1389#define _VLV_PCS_DW1_CH1 0x8404
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001390#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1391#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1392#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
Daniel Vetter598fac62013-04-18 22:01:46 +02001393#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001394#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001395#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001396
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001397#define _VLV_PCS01_DW1_CH0 0x204
1398#define _VLV_PCS23_DW1_CH0 0x404
1399#define _VLV_PCS01_DW1_CH1 0x2604
1400#define _VLV_PCS23_DW1_CH1 0x2804
1401#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1402#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1403
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001404#define _VLV_PCS_DW8_CH0 0x8220
1405#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001406#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1407#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001408#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001409
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001410#define _VLV_PCS01_DW8_CH0 0x0220
1411#define _VLV_PCS23_DW8_CH0 0x0420
1412#define _VLV_PCS01_DW8_CH1 0x2620
1413#define _VLV_PCS23_DW8_CH1 0x2820
1414#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1415#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001416
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001417#define _VLV_PCS_DW9_CH0 0x8224
1418#define _VLV_PCS_DW9_CH1 0x8424
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001419#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1420#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1421#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1422#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1423#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1424#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001425#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001426
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001427#define _VLV_PCS01_DW9_CH0 0x224
1428#define _VLV_PCS23_DW9_CH0 0x424
1429#define _VLV_PCS01_DW9_CH1 0x2624
1430#define _VLV_PCS23_DW9_CH1 0x2824
1431#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1432#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1433
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001434#define _CHV_PCS_DW10_CH0 0x8228
1435#define _CHV_PCS_DW10_CH1 0x8428
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001436#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1437#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1438#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1439#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1440#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1441#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1442#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1443#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001444#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1445
Ville Syrjälä1966e592014-04-09 13:29:04 +03001446#define _VLV_PCS01_DW10_CH0 0x0228
1447#define _VLV_PCS23_DW10_CH0 0x0428
1448#define _VLV_PCS01_DW10_CH1 0x2628
1449#define _VLV_PCS23_DW10_CH1 0x2828
1450#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1451#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1452
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001453#define _VLV_PCS_DW11_CH0 0x822c
1454#define _VLV_PCS_DW11_CH1 0x842c
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001455#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1456#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1457#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1458#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001459#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001460
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001461#define _VLV_PCS01_DW11_CH0 0x022c
1462#define _VLV_PCS23_DW11_CH0 0x042c
1463#define _VLV_PCS01_DW11_CH1 0x262c
1464#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001465#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1466#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001467
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001468#define _VLV_PCS01_DW12_CH0 0x0230
1469#define _VLV_PCS23_DW12_CH0 0x0430
1470#define _VLV_PCS01_DW12_CH1 0x2630
1471#define _VLV_PCS23_DW12_CH1 0x2830
1472#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1473#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1474
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001475#define _VLV_PCS_DW12_CH0 0x8230
1476#define _VLV_PCS_DW12_CH1 0x8430
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001477#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1478#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1479#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1480#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1481#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001482#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001483
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001484#define _VLV_PCS_DW14_CH0 0x8238
1485#define _VLV_PCS_DW14_CH1 0x8438
1486#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001487
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001488#define _VLV_PCS_DW23_CH0 0x825c
1489#define _VLV_PCS_DW23_CH1 0x845c
1490#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001491
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001492#define _VLV_TX_DW2_CH0 0x8288
1493#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001494#define DPIO_SWING_MARGIN000_SHIFT 16
1495#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001496#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001497#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001498
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001499#define _VLV_TX_DW3_CH0 0x828c
1500#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001501/* The following bit for CHV phy */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001502#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001503#define DPIO_SWING_MARGIN101_SHIFT 16
1504#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001505#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1506
1507#define _VLV_TX_DW4_CH0 0x8290
1508#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001509#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1510#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001511#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1512#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001513#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1514
1515#define _VLV_TX3_DW4_CH0 0x690
1516#define _VLV_TX3_DW4_CH1 0x2a90
1517#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1518
1519#define _VLV_TX_DW5_CH0 0x8294
1520#define _VLV_TX_DW5_CH1 0x8494
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001521#define DPIO_TX_OCALINIT_EN (1 << 31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001522#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001523
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001524#define _VLV_TX_DW11_CH0 0x82ac
1525#define _VLV_TX_DW11_CH1 0x84ac
1526#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001527
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001528#define _VLV_TX_DW14_CH0 0x82b8
1529#define _VLV_TX_DW14_CH1 0x84b8
1530#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301531
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532/* CHV dpPhy registers */
1533#define _CHV_PLL_DW0_CH0 0x8000
1534#define _CHV_PLL_DW0_CH1 0x8180
1535#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1536
1537#define _CHV_PLL_DW1_CH0 0x8004
1538#define _CHV_PLL_DW1_CH1 0x8184
1539#define DPIO_CHV_N_DIV_SHIFT 8
1540#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1541#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1542
1543#define _CHV_PLL_DW2_CH0 0x8008
1544#define _CHV_PLL_DW2_CH1 0x8188
1545#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1546
1547#define _CHV_PLL_DW3_CH0 0x800c
1548#define _CHV_PLL_DW3_CH1 0x818c
1549#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1550#define DPIO_CHV_FIRST_MOD (0 << 8)
1551#define DPIO_CHV_SECOND_MOD (1 << 8)
1552#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301553#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1555
1556#define _CHV_PLL_DW6_CH0 0x8018
1557#define _CHV_PLL_DW6_CH1 0x8198
1558#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1559#define DPIO_CHV_INT_COEFF_SHIFT 8
1560#define DPIO_CHV_PROP_COEFF_SHIFT 0
1561#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1562
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301563#define _CHV_PLL_DW8_CH0 0x8020
1564#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301565#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1566#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301567#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1568
1569#define _CHV_PLL_DW9_CH0 0x8024
1570#define _CHV_PLL_DW9_CH1 0x81A4
1571#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301572#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301573#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1574#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1575
Ville Syrjälä6669e392015-07-08 23:46:00 +03001576#define _CHV_CMN_DW0_CH0 0x8100
1577#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1578#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1579#define DPIO_ALLDL_POWERDOWN (1 << 1)
1580#define DPIO_ANYDL_POWERDOWN (1 << 0)
1581
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001582#define _CHV_CMN_DW5_CH0 0x8114
1583#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1584#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1585#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1586#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1587#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1588#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1589#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1590#define CHV_BUFLEFTENA1_MASK (3 << 22)
1591
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592#define _CHV_CMN_DW13_CH0 0x8134
1593#define _CHV_CMN_DW0_CH1 0x8080
1594#define DPIO_CHV_S1_DIV_SHIFT 21
1595#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1596#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1597#define DPIO_CHV_K_DIV_SHIFT 4
1598#define DPIO_PLL_FREQLOCK (1 << 1)
1599#define DPIO_PLL_LOCK (1 << 0)
1600#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1601
1602#define _CHV_CMN_DW14_CH0 0x8138
1603#define _CHV_CMN_DW1_CH1 0x8084
1604#define DPIO_AFC_RECAL (1 << 14)
1605#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001606#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1607#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1608#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1609#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1610#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1611#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1612#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1613#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001614#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1615
Ville Syrjälä9197c882014-04-09 13:29:05 +03001616#define _CHV_CMN_DW19_CH0 0x814c
1617#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001618#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1619#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001620#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001621#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001622
Ville Syrjälä9197c882014-04-09 13:29:05 +03001623#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1624
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001625#define CHV_CMN_DW28 0x8170
1626#define DPIO_CL1POWERDOWNEN (1 << 23)
1627#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001628#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1629#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1630#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1631#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001632
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001634#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001635#define DPIO_LRC_BYPASS (1 << 3)
1636
1637#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1638 (lane) * 0x200 + (offset))
1639
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001640#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1641#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1642#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1643#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1644#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1645#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1646#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1647#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1648#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1649#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1650#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1652#define DPIO_FRC_LATENCY_SHFIT 8
1653#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1654#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301655
1656/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001657#define _BXT_PHY0_BASE 0x6C000
1658#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001659#define _BXT_PHY2_BASE 0x163000
1660#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1661 _BXT_PHY1_BASE, \
1662 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001663
1664#define _BXT_PHY(phy, reg) \
1665 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1666
1667#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1668 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1669 (reg_ch1) - _BXT_PHY0_BASE))
1670#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1671 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301674#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301675
Imre Deake93da0a2016-06-13 16:44:37 +03001676#define _BXT_PHY_CTL_DDI_A 0x64C00
1677#define _BXT_PHY_CTL_DDI_B 0x64C10
1678#define _BXT_PHY_CTL_DDI_C 0x64C20
1679#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1680#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1681#define BXT_PHY_LANE_ENABLED (1 << 8)
1682#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1683 _BXT_PHY_CTL_DDI_B)
1684
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301685#define _PHY_CTL_FAMILY_EDP 0x64C80
1686#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001687#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301688#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001689#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1690 _PHY_CTL_FAMILY_EDP, \
1691 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301692
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301693/* BXT PHY PLL registers */
1694#define _PORT_PLL_A 0x46074
1695#define _PORT_PLL_B 0x46078
1696#define _PORT_PLL_C 0x4607c
1697#define PORT_PLL_ENABLE (1 << 31)
1698#define PORT_PLL_LOCK (1 << 30)
1699#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001700#define PORT_PLL_POWER_ENABLE (1 << 26)
1701#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001702#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301703
1704#define _PORT_PLL_EBB_0_A 0x162034
1705#define _PORT_PLL_EBB_0_B 0x6C034
1706#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001707#define PORT_PLL_P1_SHIFT 13
1708#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1709#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1710#define PORT_PLL_P2_SHIFT 8
1711#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1712#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001713#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1714 _PORT_PLL_EBB_0_B, \
1715 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301716
1717#define _PORT_PLL_EBB_4_A 0x162038
1718#define _PORT_PLL_EBB_4_B 0x6C038
1719#define _PORT_PLL_EBB_4_C 0x6C344
1720#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1721#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001722#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1723 _PORT_PLL_EBB_4_B, \
1724 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301725
1726#define _PORT_PLL_0_A 0x162100
1727#define _PORT_PLL_0_B 0x6C100
1728#define _PORT_PLL_0_C 0x6C380
1729/* PORT_PLL_0_A */
1730#define PORT_PLL_M2_MASK 0xFF
1731/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001732#define PORT_PLL_N_SHIFT 8
1733#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1734#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301735/* PORT_PLL_2_A */
1736#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1737/* PORT_PLL_3_A */
1738#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1739/* PORT_PLL_6_A */
1740#define PORT_PLL_PROP_COEFF_MASK 0xF
1741#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1742#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1743#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1744#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1745/* PORT_PLL_8_A */
1746#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301747/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001748#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1749#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301750/* PORT_PLL_10_A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001751#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
Vandana Kannane6292552015-07-01 17:02:57 +05301752#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301753#define PORT_PLL_DCO_AMP_MASK 0x3c00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001754#define PORT_PLL_DCO_AMP(x) ((x) << 10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001755#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1756 _PORT_PLL_0_B, \
1757 _PORT_PLL_0_C)
1758#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1759 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301760
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301761/* BXT PHY common lane registers */
1762#define _PORT_CL1CM_DW0_A 0x162000
1763#define _PORT_CL1CM_DW0_BC 0x6C000
1764#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301765#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001766#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301767
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001768#define _PORT_CL1CM_DW9_A 0x162024
1769#define _PORT_CL1CM_DW9_BC 0x6C024
1770#define IREF0RC_OFFSET_SHIFT 8
1771#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1772#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07001773
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001774#define _PORT_CL1CM_DW10_A 0x162028
1775#define _PORT_CL1CM_DW10_BC 0x6C028
1776#define IREF1RC_OFFSET_SHIFT 8
1777#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1778#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1779
1780#define _PORT_CL1CM_DW28_A 0x162070
1781#define _PORT_CL1CM_DW28_BC 0x6C070
1782#define OCL1_POWER_DOWN_EN (1 << 23)
1783#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1784#define SUS_CLK_CONFIG 0x3
1785#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1786
1787#define _PORT_CL1CM_DW30_A 0x162078
1788#define _PORT_CL1CM_DW30_BC 0x6C078
1789#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1790#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1791
1792/*
1793 * CNL/ICL Port/COMBO-PHY Registers
1794 */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001795#define _ICL_COMBOPHY_A 0x162000
1796#define _ICL_COMBOPHY_B 0x6C000
Matt Roper0e933162019-06-25 17:03:49 -07001797#define _EHL_COMBOPHY_C 0x160000
Matt Roperdc867bc2019-07-09 11:39:32 -07001798#define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
Matt Roper0e933162019-06-25 17:03:49 -07001799 _ICL_COMBOPHY_B, \
1800 _EHL_COMBOPHY_C)
Lucas De Marchi4e538402018-10-15 19:35:17 -07001801
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001802/* CNL/ICL Port CL_DW registers */
Matt Roperdc867bc2019-07-09 11:39:32 -07001803#define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001804 4 * (dw))
1805
1806#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
Matt Roperdc867bc2019-07-09 11:39:32 -07001807#define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001808#define CL_POWER_DOWN_ENABLE (1 << 4)
1809#define SUS_CLOCK_CONFIG (3 << 0)
Paulo Zanoniad186f32018-02-05 13:40:43 -02001810
Matt Roperdc867bc2019-07-09 11:39:32 -07001811#define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
Madhav Chauhan166869b2018-07-05 19:19:36 +05301812#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1813#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1814#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1815#define PWR_UP_ALL_LANES (0x0 << 4)
1816#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1817#define PWR_DOWN_LN_3_2 (0xc << 4)
1818#define PWR_DOWN_LN_3 (0x8 << 4)
1819#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1820#define PWR_DOWN_LN_1_0 (0x3 << 4)
Madhav Chauhan166869b2018-07-05 19:19:36 +05301821#define PWR_DOWN_LN_3_1 (0xa << 4)
1822#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1823#define PWR_DOWN_LN_MASK (0xf << 4)
1824#define PWR_DOWN_LN_SHIFT 4
1825
Matt Roperdc867bc2019-07-09 11:39:32 -07001826#define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
Imre Deak67ca07e2018-06-26 17:22:32 +03001827#define ICL_LANE_ENABLE_AUX (1 << 0)
Imre Deak67ca07e2018-06-26 17:22:32 +03001828
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001829/* CNL/ICL Port COMP_DW registers */
Lucas De Marchi4e538402018-10-15 19:35:17 -07001830#define _ICL_PORT_COMP 0x100
Matt Roperdc867bc2019-07-09 11:39:32 -07001831#define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001832 _ICL_PORT_COMP + 4 * (dw))
1833
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001834#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001835#define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001836#define COMP_INIT (1 << 31)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301837
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001838#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
Matt Roperdc867bc2019-07-09 11:39:32 -07001839#define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
Lucas De Marchi4e538402018-10-15 19:35:17 -07001840
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001841#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
Matt Roperdc867bc2019-07-09 11:39:32 -07001842#define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001843#define PROCESS_INFO_DOT_0 (0 << 26)
1844#define PROCESS_INFO_DOT_1 (1 << 26)
1845#define PROCESS_INFO_DOT_4 (2 << 26)
1846#define PROCESS_INFO_MASK (7 << 26)
1847#define PROCESS_INFO_SHIFT 26
1848#define VOLTAGE_INFO_0_85V (0 << 24)
1849#define VOLTAGE_INFO_0_95V (1 << 24)
1850#define VOLTAGE_INFO_1_05V (2 << 24)
1851#define VOLTAGE_INFO_MASK (3 << 24)
1852#define VOLTAGE_INFO_SHIFT 24
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301853
Matt Roperdc867bc2019-07-09 11:39:32 -07001854#define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
Imre Deak4361cca2019-05-24 20:35:32 +03001855#define IREFGEN (1 << 24)
1856
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001857#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
Matt Roperdc867bc2019-07-09 11:39:32 -07001858#define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001859
1860#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
Matt Roperdc867bc2019-07-09 11:39:32 -07001861#define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001862
1863/* CNL/ICL Port PCS registers */
Rodrigo Vivi04416102017-06-09 15:26:06 -07001864#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1865#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1866#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1867#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1868#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1869#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1870#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1871#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1872#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1873#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
Matt Roperdc867bc2019-07-09 11:39:32 -07001874#define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001875 _CNL_PORT_PCS_DW1_GRP_AE, \
1876 _CNL_PORT_PCS_DW1_GRP_B, \
1877 _CNL_PORT_PCS_DW1_GRP_C, \
1878 _CNL_PORT_PCS_DW1_GRP_D, \
1879 _CNL_PORT_PCS_DW1_GRP_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301880 _CNL_PORT_PCS_DW1_GRP_F))
Matt Roperdc867bc2019-07-09 11:39:32 -07001881#define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
Rodrigo Vivi04416102017-06-09 15:26:06 -07001882 _CNL_PORT_PCS_DW1_LN0_AE, \
1883 _CNL_PORT_PCS_DW1_LN0_B, \
1884 _CNL_PORT_PCS_DW1_LN0_C, \
1885 _CNL_PORT_PCS_DW1_LN0_D, \
1886 _CNL_PORT_PCS_DW1_LN0_AE, \
Mahesh Kumarda9cb112018-03-14 13:36:53 +05301887 _CNL_PORT_PCS_DW1_LN0_F))
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301888
Lucas De Marchi4e538402018-10-15 19:35:17 -07001889#define _ICL_PORT_PCS_AUX 0x300
1890#define _ICL_PORT_PCS_GRP 0x600
1891#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
Matt Roperdc867bc2019-07-09 11:39:32 -07001892#define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001893 _ICL_PORT_PCS_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001894#define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001895 _ICL_PORT_PCS_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001896#define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001897 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001898#define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1899#define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1900#define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001901#define COMMON_KEEPER_EN (1 << 26)
Vandita Kulkarni6a7bafe2019-06-19 16:31:33 -07001902#define LATENCY_OPTIM_MASK (0x3 << 2)
1903#define LATENCY_OPTIM_VAL(x) ((x) << 2)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001904
Mahesh Kumard72e84c2018-10-12 16:47:17 -07001905/* CNL/ICL Port TX registers */
Mahesh Kumar4635b572018-03-14 13:36:52 +05301906#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1907#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1908#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1909#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1910#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1911#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1912#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1913#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1914#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1915#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001916#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301917 _CNL_PORT_TX_AE_GRP_OFFSET, \
1918 _CNL_PORT_TX_B_GRP_OFFSET, \
1919 _CNL_PORT_TX_B_GRP_OFFSET, \
1920 _CNL_PORT_TX_D_GRP_OFFSET, \
1921 _CNL_PORT_TX_AE_GRP_OFFSET, \
1922 _CNL_PORT_TX_F_GRP_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001923 4 * (dw))
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001924#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301925 _CNL_PORT_TX_AE_LN0_OFFSET, \
1926 _CNL_PORT_TX_B_LN0_OFFSET, \
1927 _CNL_PORT_TX_B_LN0_OFFSET, \
1928 _CNL_PORT_TX_D_LN0_OFFSET, \
1929 _CNL_PORT_TX_AE_LN0_OFFSET, \
1930 _CNL_PORT_TX_F_LN0_OFFSET) + \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07001931 4 * (dw))
Mahesh Kumar4635b572018-03-14 13:36:52 +05301932
Lucas De Marchi4e538402018-10-15 19:35:17 -07001933#define _ICL_PORT_TX_AUX 0x380
1934#define _ICL_PORT_TX_GRP 0x680
1935#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1936
Matt Roperdc867bc2019-07-09 11:39:32 -07001937#define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001938 _ICL_PORT_TX_AUX + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001939#define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001940 _ICL_PORT_TX_GRP + 4 * (dw))
Matt Roperdc867bc2019-07-09 11:39:32 -07001941#define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
Lucas De Marchi4e538402018-10-15 19:35:17 -07001942 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1943
1944#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1945#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07001946#define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
1947#define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
1948#define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
Paulo Zanoni74875082018-03-23 12:58:53 -07001949#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001950#define SWING_SEL_UPPER_MASK (1 << 15)
Paulo Zanoni74875082018-03-23 12:58:53 -07001951#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001952#define SWING_SEL_LOWER_MASK (0x7 << 11)
Madhav Chauhand61d1b32018-07-05 19:19:38 +05301953#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1954#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001955#define RCOMP_SCALAR(x) ((x) << 0)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001956#define RCOMP_SCALAR_MASK (0xFF << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001957
Rodrigo Vivi04416102017-06-09 15:26:06 -07001958#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1959#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001960#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1961#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
Aditya Swarup9194e422019-01-28 14:00:11 -08001962#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07001963 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
Mahesh Kumar4635b572018-03-14 13:36:52 +05301964 _CNL_PORT_TX_DW4_LN0_AE)))
Matt Roperdc867bc2019-07-09 11:39:32 -07001965#define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
1966#define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
1967#define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
1968#define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001969#define LOADGEN_SELECT (1 << 31)
1970#define POST_CURSOR_1(x) ((x) << 12)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001971#define POST_CURSOR_1_MASK (0x3F << 12)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001972#define POST_CURSOR_2(x) ((x) << 6)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001973#define POST_CURSOR_2_MASK (0x3F << 6)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001974#define CURSOR_COEFF(x) ((x) << 0)
Navare, Manasi Dfcace3b2017-06-29 18:14:01 -07001975#define CURSOR_COEFF_MASK (0x3F << 0)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001976
Lucas De Marchi4e538402018-10-15 19:35:17 -07001977#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1978#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
Matt Roperdc867bc2019-07-09 11:39:32 -07001979#define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
1980#define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
1981#define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001982#define TX_TRAINING_EN (1 << 31)
Manasi Navare5bb975d2018-03-23 10:24:13 -07001983#define TAP2_DISABLE (1 << 30)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001984#define TAP3_DISABLE (1 << 29)
1985#define SCALING_MODE_SEL(x) ((x) << 18)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001986#define SCALING_MODE_SEL_MASK (0x7 << 18)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001987#define RTERM_SELECT(x) ((x) << 3)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001988#define RTERM_SELECT_MASK (0x7 << 3)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001989
Aditya Swarupb14c06e2019-01-10 15:08:44 -08001990#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1991#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
Matt Roperdc867bc2019-07-09 11:39:32 -07001992#define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
1993#define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
1994#define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
1995#define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
Rodrigo Vivi04416102017-06-09 15:26:06 -07001996#define N_SCALAR(x) ((x) << 24)
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001997#define N_SCALAR_MASK (0x7F << 24)
Rodrigo Vivi04416102017-06-09 15:26:06 -07001998
José Roberto de Souza683d6722019-06-19 16:31:34 -07001999#define _ICL_DPHY_CHKN_REG 0x194
2000#define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2001#define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2002
Aditya Swarup58106b72019-01-28 14:00:12 -08002003#define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
Manasi Navarec92f47b2018-03-23 10:24:15 -07002004 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
2005
Manasi Navarea38bb302018-07-13 12:43:13 -07002006#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2007#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2008#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2009#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2010#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2011#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2012#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2013#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
Aditya Swarup58106b72019-01-28 14:00:12 -08002014#define MG_TX1_LINK_PARAMS(ln, port) \
2015 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002016 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2017 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002018
Manasi Navarea38bb302018-07-13 12:43:13 -07002019#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2020#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2021#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2022#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2023#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2024#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2025#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2026#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
Aditya Swarup58106b72019-01-28 14:00:12 -08002027#define MG_TX2_LINK_PARAMS(ln, port) \
2028 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002029 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2030 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2031#define CRI_USE_FS32 (1 << 5)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002032
Manasi Navarea38bb302018-07-13 12:43:13 -07002033#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2034#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2035#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2036#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2037#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2038#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2039#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2040#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
Aditya Swarup58106b72019-01-28 14:00:12 -08002041#define MG_TX1_PISO_READLOAD(ln, port) \
2042 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002043 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2044 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002045
Manasi Navarea38bb302018-07-13 12:43:13 -07002046#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2047#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2048#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2049#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2050#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2051#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2052#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2053#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
Aditya Swarup58106b72019-01-28 14:00:12 -08002054#define MG_TX2_PISO_READLOAD(ln, port) \
2055 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002056 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2057 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2058#define CRI_CALCINIT (1 << 1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002059
Manasi Navarea38bb302018-07-13 12:43:13 -07002060#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2061#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2062#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2063#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2064#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2065#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2066#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2067#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
Aditya Swarup58106b72019-01-28 14:00:12 -08002068#define MG_TX1_SWINGCTRL(ln, port) \
2069 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002070 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2071 MG_TX_SWINGCTRL_TX1LN1_PORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002072
Manasi Navarea38bb302018-07-13 12:43:13 -07002073#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2074#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2075#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2076#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2077#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2078#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2079#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2080#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
Aditya Swarup58106b72019-01-28 14:00:12 -08002081#define MG_TX2_SWINGCTRL(ln, port) \
2082 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002083 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2084 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2085#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2086#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002087
Manasi Navarea38bb302018-07-13 12:43:13 -07002088#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2089#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2090#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2091#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2092#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2093#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2094#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2095#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
Aditya Swarup58106b72019-01-28 14:00:12 -08002096#define MG_TX1_DRVCTRL(ln, port) \
2097 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002098 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2099 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002100
Manasi Navarea38bb302018-07-13 12:43:13 -07002101#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2102#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2103#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2104#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2105#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2106#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2107#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2108#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
Aditya Swarup58106b72019-01-28 14:00:12 -08002109#define MG_TX2_DRVCTRL(ln, port) \
2110 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002111 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2112 MG_TX_DRVCTRL_TX2LN1_PORT1)
2113#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2114#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2115#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2116#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2117#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2118#define CRI_LOADGEN_SEL(x) ((x) << 12)
2119#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2120
2121#define MG_CLKHUB_LN0_PORT1 0x16839C
2122#define MG_CLKHUB_LN1_PORT1 0x16879C
2123#define MG_CLKHUB_LN0_PORT2 0x16939C
2124#define MG_CLKHUB_LN1_PORT2 0x16979C
2125#define MG_CLKHUB_LN0_PORT3 0x16A39C
2126#define MG_CLKHUB_LN1_PORT3 0x16A79C
2127#define MG_CLKHUB_LN0_PORT4 0x16B39C
2128#define MG_CLKHUB_LN1_PORT4 0x16B79C
Aditya Swarup58106b72019-01-28 14:00:12 -08002129#define MG_CLKHUB(ln, port) \
2130 MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002131 MG_CLKHUB_LN0_PORT2, \
2132 MG_CLKHUB_LN1_PORT1)
2133#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2134
2135#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2136#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2137#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2138#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2139#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2140#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2141#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2142#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
Aditya Swarup58106b72019-01-28 14:00:12 -08002143#define MG_TX1_DCC(ln, port) \
2144 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002145 MG_TX_DCC_TX1LN0_PORT2, \
2146 MG_TX_DCC_TX1LN1_PORT1)
2147#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2148#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2149#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2150#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2151#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2152#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2153#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2154#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
Aditya Swarup58106b72019-01-28 14:00:12 -08002155#define MG_TX2_DCC(ln, port) \
2156 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
Manasi Navarea38bb302018-07-13 12:43:13 -07002157 MG_TX_DCC_TX2LN0_PORT2, \
2158 MG_TX_DCC_TX2LN1_PORT1)
2159#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2160#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2161#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
Manasi Navarec92f47b2018-03-23 10:24:15 -07002162
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002163#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2164#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2165#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2166#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2167#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2168#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2169#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2170#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
Aditya Swarup58106b72019-01-28 14:00:12 -08002171#define MG_DP_MODE(ln, port) \
2172 MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002173 MG_DP_MODE_LN0_ACU_PORT2, \
2174 MG_DP_MODE_LN1_ACU_PORT1)
2175#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2176#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
Paulo Zanonibc334d92018-07-24 17:28:13 -07002177#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2178#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2179#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2180#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2181#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2182
2183#define MG_MISC_SUS0_PORT1 0x168814
2184#define MG_MISC_SUS0_PORT2 0x169814
2185#define MG_MISC_SUS0_PORT3 0x16A814
2186#define MG_MISC_SUS0_PORT4 0x16B814
2187#define MG_MISC_SUS0(tc_port) \
2188 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2189#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2190#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2191#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2192#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2193#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2194#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2195#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2196#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
Paulo Zanoni340a44b2018-07-24 17:28:12 -07002197
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03002198/* The spec defines this only for BXT PHY0, but lets assume that this
2199 * would exist for PHY1 too if it had a second channel.
2200 */
2201#define _PORT_CL2CM_DW6_A 0x162358
2202#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002203#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302204#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2205
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002206#define FIA1_BASE 0x163000
2207
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002208/* ICL PHY DFLEX registers */
Anusha Srivatsaa6576a82018-11-01 11:55:57 -07002209#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
Manasi Navareb4335ec2018-10-23 12:12:47 -07002210#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2211#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2212#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2213#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2214#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2215#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
Manasi Navarea2bc69a2018-05-25 12:03:52 -07002216
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302217/* BXT PHY Ref registers */
2218#define _PORT_REF_DW3_A 0x16218C
2219#define _PORT_REF_DW3_BC 0x6C18C
2220#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002221#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302222
2223#define _PORT_REF_DW6_A 0x162198
2224#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03002225#define GRC_CODE_SHIFT 24
2226#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302227#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03002228#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302229#define GRC_CODE_SLOW_SHIFT 8
2230#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2231#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002232#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302233
2234#define _PORT_REF_DW8_A 0x1621A0
2235#define _PORT_REF_DW8_BC 0x6C1A0
2236#define GRC_DIS (1 << 15)
2237#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002238#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302239
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302240/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302241#define _PORT_PCS_DW10_LN01_A 0x162428
2242#define _PORT_PCS_DW10_LN01_B 0x6C428
2243#define _PORT_PCS_DW10_LN01_C 0x6C828
2244#define _PORT_PCS_DW10_GRP_A 0x162C28
2245#define _PORT_PCS_DW10_GRP_B 0x6CC28
2246#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002247#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2248 _PORT_PCS_DW10_LN01_B, \
2249 _PORT_PCS_DW10_LN01_C)
2250#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2251 _PORT_PCS_DW10_GRP_B, \
2252 _PORT_PCS_DW10_GRP_C)
2253
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302254#define TX2_SWING_CALC_INIT (1 << 31)
2255#define TX1_SWING_CALC_INIT (1 << 30)
2256
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302257#define _PORT_PCS_DW12_LN01_A 0x162430
2258#define _PORT_PCS_DW12_LN01_B 0x6C430
2259#define _PORT_PCS_DW12_LN01_C 0x6C830
2260#define _PORT_PCS_DW12_LN23_A 0x162630
2261#define _PORT_PCS_DW12_LN23_B 0x6C630
2262#define _PORT_PCS_DW12_LN23_C 0x6CA30
2263#define _PORT_PCS_DW12_GRP_A 0x162c30
2264#define _PORT_PCS_DW12_GRP_B 0x6CC30
2265#define _PORT_PCS_DW12_GRP_C 0x6CE30
2266#define LANESTAGGER_STRAP_OVRD (1 << 6)
2267#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002268#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2269 _PORT_PCS_DW12_LN01_B, \
2270 _PORT_PCS_DW12_LN01_C)
2271#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2272 _PORT_PCS_DW12_LN23_B, \
2273 _PORT_PCS_DW12_LN23_C)
2274#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2275 _PORT_PCS_DW12_GRP_B, \
2276 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05302277
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302278/* BXT PHY TX registers */
2279#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2280 ((lane) & 1) * 0x80)
2281
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302282#define _PORT_TX_DW2_LN0_A 0x162508
2283#define _PORT_TX_DW2_LN0_B 0x6C508
2284#define _PORT_TX_DW2_LN0_C 0x6C908
2285#define _PORT_TX_DW2_GRP_A 0x162D08
2286#define _PORT_TX_DW2_GRP_B 0x6CD08
2287#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002288#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2289 _PORT_TX_DW2_LN0_B, \
2290 _PORT_TX_DW2_LN0_C)
2291#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2292 _PORT_TX_DW2_GRP_B, \
2293 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302294#define MARGIN_000_SHIFT 16
2295#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2296#define UNIQ_TRANS_SCALE_SHIFT 8
2297#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2298
2299#define _PORT_TX_DW3_LN0_A 0x16250C
2300#define _PORT_TX_DW3_LN0_B 0x6C50C
2301#define _PORT_TX_DW3_LN0_C 0x6C90C
2302#define _PORT_TX_DW3_GRP_A 0x162D0C
2303#define _PORT_TX_DW3_GRP_B 0x6CD0C
2304#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002305#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2306 _PORT_TX_DW3_LN0_B, \
2307 _PORT_TX_DW3_LN0_C)
2308#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2309 _PORT_TX_DW3_GRP_B, \
2310 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05302311#define SCALE_DCOMP_METHOD (1 << 26)
2312#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302313
2314#define _PORT_TX_DW4_LN0_A 0x162510
2315#define _PORT_TX_DW4_LN0_B 0x6C510
2316#define _PORT_TX_DW4_LN0_C 0x6C910
2317#define _PORT_TX_DW4_GRP_A 0x162D10
2318#define _PORT_TX_DW4_GRP_B 0x6CD10
2319#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002320#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2321 _PORT_TX_DW4_LN0_B, \
2322 _PORT_TX_DW4_LN0_C)
2323#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2324 _PORT_TX_DW4_GRP_B, \
2325 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05302326#define DEEMPH_SHIFT 24
2327#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2328
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02002329#define _PORT_TX_DW5_LN0_A 0x162514
2330#define _PORT_TX_DW5_LN0_B 0x6C514
2331#define _PORT_TX_DW5_LN0_C 0x6C914
2332#define _PORT_TX_DW5_GRP_A 0x162D14
2333#define _PORT_TX_DW5_GRP_B 0x6CD14
2334#define _PORT_TX_DW5_GRP_C 0x6CF14
2335#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2336 _PORT_TX_DW5_LN0_B, \
2337 _PORT_TX_DW5_LN0_C)
2338#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2339 _PORT_TX_DW5_GRP_B, \
2340 _PORT_TX_DW5_GRP_C)
2341#define DCC_DELAY_RANGE_1 (1 << 9)
2342#define DCC_DELAY_RANGE_2 (1 << 8)
2343
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302344#define _PORT_TX_DW14_LN0_A 0x162538
2345#define _PORT_TX_DW14_LN0_B 0x6C538
2346#define _PORT_TX_DW14_LN0_C 0x6C938
2347#define LATENCY_OPTIM_SHIFT 30
2348#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03002349#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2350 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2351 _PORT_TX_DW14_LN0_C) + \
2352 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302353
David Weinehallf8896f52015-06-25 11:11:03 +03002354/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002355#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03002356/* SKL VccIO mask */
2357#define SKL_VCCIO_MASK 0x1
2358/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002359#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03002360/* I_boost values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002361#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2362#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002363/* Balance leg disable bits */
2364#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03002365#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03002366
Jesse Barnes585fb112008-07-29 11:54:06 -07002367/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08002368 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002369 * [0-7] @ 0x2000 gen2,gen3
2370 * [8-15] @ 0x3000 945,g33,pnv
2371 *
2372 * [0-15] @ 0x3000 gen4,gen5
2373 *
2374 * [0-15] @ 0x100000 gen6,vlv,chv
2375 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08002376 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002377#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002378#define I830_FENCE_START_MASK 0x07f80000
2379#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08002380#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002381#define I830_FENCE_PITCH_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002382#define I830_FENCE_REG_VALID (1 << 0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002383#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07002384#define I830_FENCE_MAX_PITCH_VAL 6
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002385#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002386
2387#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08002388#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002390#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2391#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002392#define I965_FENCE_PITCH_SHIFT 2
2393#define I965_FENCE_TILING_Y_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002394#define I965_FENCE_REG_VALID (1 << 0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002395#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08002396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002397#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2398#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03002399#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03002400#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07002401
Deepak S2b6b3a02014-05-27 15:59:30 +05302402
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002403/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002404#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002405#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02002406#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002407#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2408#define TILECTL_BACKSNOOP_DIS (1 << 3)
2409
Jesse Barnesde151cf2008-11-12 10:03:55 -08002410/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002411 * Instruction and interrupt control regs
2412 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002413#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03002414#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2415#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002416#define PGTBL_ER _MMIO(0x02024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002417#define PRB0_BASE (0x2030 - 0x30)
2418#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2419#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2420#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2421#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2422#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2423#define SRB3_BASE (0x2130 - 0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02002424#define RENDER_RING_BASE 0x02000
2425#define BSD_RING_BASE 0x04000
2426#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08002427#define GEN8_BSD2_RING_BASE 0x1c000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002428#define GEN11_BSD_RING_BASE 0x1c0000
2429#define GEN11_BSD2_RING_BASE 0x1c4000
2430#define GEN11_BSD3_RING_BASE 0x1d0000
2431#define GEN11_BSD4_RING_BASE 0x1d4000
Ben Widawsky1950de12013-05-28 19:22:20 -07002432#define VEBOX_RING_BASE 0x1a000
Oscar Mateo5f79e7c2018-03-02 18:14:57 +02002433#define GEN11_VEBOX_RING_BASE 0x1c8000
2434#define GEN11_VEBOX2_RING_BASE 0x1d8000
Chris Wilson549f7362010-10-19 11:19:32 +01002435#define BLT_RING_BASE 0x22000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002436#define RING_TAIL(base) _MMIO((base) + 0x30)
2437#define RING_HEAD(base) _MMIO((base) + 0x34)
2438#define RING_START(base) _MMIO((base) + 0x38)
2439#define RING_CTL(base) _MMIO((base) + 0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01002440#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002441#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2442#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2443#define RING_SYNC_2(base) _MMIO((base) + 0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07002444#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2445#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2446#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2447#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2448#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2449#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2450#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2451#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2452#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2453#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2454#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2455#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002456#define GEN6_NOSYNC INVALID_MMIO_REG
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002457#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2458#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2459#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2460#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2461#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
Mika Kuoppala5ce5f612019-04-12 19:53:53 +03002462#define RESET_CTL_CAT_ERROR REG_BIT(2)
2463#define RESET_CTL_READY_TO_RESET REG_BIT(1)
2464#define RESET_CTL_REQUEST_RESET REG_BIT(0)
2465
Mika Kuoppala39e78232018-06-07 20:24:44 +03002466#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
Imre Deak9e72b462014-05-05 15:13:55 +03002467
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002468#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03002469#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002470#define GEN7_WR_WATERMARK _MMIO(0x4028)
2471#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2472#define ARB_MODE _MMIO(0x4030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002473#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2474#define ARB_MODE_SWIZZLE_IVB (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002475#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2476#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03002477/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002478#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03002479#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002480#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2481#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03002482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002483#define GAMTARBMODE _MMIO(0x04a08)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002484#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2485#define ARB_MODE_SWIZZLE_BDW (1 << 1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002486#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002487#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
Michel Thierryb03ec3d2017-11-13 09:36:28 -08002488#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2489#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002490#define RING_FAULT_GTTSEL_MASK (1 << 11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002491#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2492#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002493#define RING_FAULT_VALID (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002494#define DONE_REG _MMIO(0x40b0)
2495#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2496#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002497#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002498#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2499#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2500#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002501#define RING_ACTHD(base) _MMIO((base) + 0x74)
2502#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2503#define RING_NOPID(base) _MMIO((base) + 0x94)
2504#define RING_IMR(base) _MMIO((base) + 0xa8)
2505#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2506#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2507#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002508#define TAIL_ADDR 0x001FFFF8
2509#define HEAD_WRAP_COUNT 0xFFE00000
2510#define HEAD_WRAP_ONE 0x00200000
2511#define HEAD_ADDR 0x001FFFFC
2512#define RING_NR_PAGES 0x001FF000
2513#define RING_REPORT_MASK 0x00000006
2514#define RING_REPORT_64K 0x00000002
2515#define RING_REPORT_128K 0x00000004
2516#define RING_NO_REPORT 0x00000000
2517#define RING_VALID_MASK 0x00000001
2518#define RING_VALID 0x00000001
2519#define RING_INVALID 0x00000000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002520#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2521#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2522#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03002523
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002524#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
John Harrison5380d0b2019-06-17 18:01:05 -07002525#define RING_FORCE_TO_NONPRIV_RW (0 << 28) /* CFL+ & Gen11+ */
2526#define RING_FORCE_TO_NONPRIV_RD (1 << 28)
2527#define RING_FORCE_TO_NONPRIV_WR (2 << 28)
2528#define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2529#define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2530#define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2531#define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
Arun Siluvery33136b02016-01-21 21:43:47 +00002532#define RING_MAX_NONPRIV_SLOTS 12
2533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002534#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03002535
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002536#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002537#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002538
Matthew Auld9a6330c2017-10-06 23:18:22 +01002539#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2540#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
Mika Kuoppala85f04aa2018-11-09 16:53:32 +02002541#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
Matthew Auld9a6330c2017-10-06 23:18:22 +01002542
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002543#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
Oscar Mateo4ece66b2018-05-25 15:05:39 -07002544#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2545#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2546#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03002547
Chris Wilson8168bd42010-11-11 17:54:52 +00002548#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002549#define PRB0_TAIL _MMIO(0x2030)
2550#define PRB0_HEAD _MMIO(0x2034)
2551#define PRB0_START _MMIO(0x2038)
2552#define PRB0_CTL _MMIO(0x203c)
2553#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2554#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2555#define PRB1_START _MMIO(0x2048) /* 915+ only */
2556#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002557#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002558#define IPEIR_I965 _MMIO(0x2064)
2559#define IPEHR_I965 _MMIO(0x2068)
2560#define GEN7_SC_INSTDONE _MMIO(0x7100)
2561#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2562#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002563#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2564#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2565#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2566#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2567#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Kelvin Gardinerd3d57922018-03-16 14:14:51 +02002568#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2569#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2570#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2571#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002572#define RING_IPEIR(base) _MMIO((base) + 0x64)
2573#define RING_IPEHR(base) _MMIO((base) + 0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002574/*
2575 * On GEN4, only the render ring INSTDONE exists and has a different
2576 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002577 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002578 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002579#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2580#define RING_INSTPS(base) _MMIO((base) + 0x70)
2581#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2582#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2583#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2584#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002585#define INSTPS _MMIO(0x2070) /* 965+ only */
2586#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2587#define ACTHD_I965 _MMIO(0x2074)
2588#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002589#define HWS_ADDRESS_MASK 0xfffff000
2590#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002591#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002592#define PWRCTX_EN (1 << 0)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002593#define IPEIR(base) _MMIO((base) + 0x88)
2594#define IPEHR(base) _MMIO((base) + 0x8c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002595#define GEN2_INSTDONE _MMIO(0x2090)
2596#define NOPID _MMIO(0x2094)
2597#define HWSTAM _MMIO(0x2098)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002598#define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002599#define RING_BBSTATE(base) _MMIO((base) + 0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002600#define RING_BB_PPGTT (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002601#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2602#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2603#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2604#define RING_BBADDR(base) _MMIO((base) + 0x140)
2605#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2606#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2607#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2608#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2609#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002611#define ERROR_GEN6 _MMIO(0x40a0)
2612#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002613#define ERR_INT_POISON (1 << 31)
2614#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2615#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2616#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2617#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2618#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2619#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2620#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2621#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2622#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002624#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2625#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Oscar Mateo5a3f58d2017-12-22 14:38:49 -08002626#define FAULT_VA_HIGH_BITS (0xf << 0)
2627#define FAULT_GTT_SEL (1 << 4)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002629#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002630#define FPGA_DBG_RM_NOCLAIM (1 << 31)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002631
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002632#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2633#define CLAIM_ER_CLR (1 << 31)
2634#define CLAIM_ER_OVERFLOW (1 << 16)
2635#define CLAIM_ER_CTR_MASK 0xffff
2636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002637#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002638/* Note that HBLANK events are reserved on bdw+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002639#define DERRMR_PIPEA_SCANLINE (1 << 0)
2640#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2641#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2642#define DERRMR_PIPEA_VBLANK (1 << 3)
2643#define DERRMR_PIPEA_HBLANK (1 << 5)
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07002644#define DERRMR_PIPEB_SCANLINE (1 << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002645#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2646#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2647#define DERRMR_PIPEB_VBLANK (1 << 11)
2648#define DERRMR_PIPEB_HBLANK (1 << 13)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002649/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002650#define DERRMR_PIPEC_SCANLINE (1 << 14)
2651#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2652#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2653#define DERRMR_PIPEC_VBLANK (1 << 21)
2654#define DERRMR_PIPEC_HBLANK (1 << 22)
Chris Wilsonffe74d72013-08-26 20:58:12 +01002655
Chris Wilson0f3b6842013-01-15 12:05:55 +00002656
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002657/* GM45+ chicken bits -- debug workaround bits that may be required
2658 * for various sorts of correct behavior. The top 16 bits of each are
2659 * the enables for writing to the corresponding low bit.
2660 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002661#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002662#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002663#define _3D_CHICKEN2 _MMIO(0x208c)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002664
2665#define FF_SLICE_CHICKEN _MMIO(0x2088)
2666#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2667
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002668/* Disables pipelining of read flushes past the SF-WIZ interface.
2669 * Required on all Ironlake steppings according to the B-Spec, but the
2670 * particular danger of not doing so is not specified.
2671 */
2672# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673#define _3D_CHICKEN3 _MMIO(0x2090)
Kenneth Graunkeb77422f2018-06-15 20:06:05 +01002674#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
Jesse Barnes87f80202012-10-02 17:43:41 -05002675#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Rodrigo Vivi1a25db62017-08-15 16:16:51 -07002676#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002677#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002678#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002679#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002680
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002681#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002682# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002683# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002684# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302685# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002686# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002687
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002688#define GEN6_GT_MODE _MMIO(0x20d0)
2689#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002690#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2691#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2692#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2693#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002694#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002695#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002696#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2697#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002698
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002699/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2700#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2701#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
Radhakrishna Sripada622b3f62018-10-30 01:45:01 -07002702#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002703
Tim Goreb1e429f2016-03-21 14:37:29 +00002704/* WaClearTdlStateAckDirtyBits */
2705#define GEN8_STATE_ACK _MMIO(0x20F0)
2706#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2707#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2708#define GEN9_STATE_ACK_TDL0 (1 << 12)
2709#define GEN9_STATE_ACK_TDL1 (1 << 13)
2710#define GEN9_STATE_ACK_TDL2 (1 << 14)
2711#define GEN9_STATE_ACK_TDL3 (1 << 15)
2712#define GEN9_SUBSLICE_TDL_ACK_BITS \
2713 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2714 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2715
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002716#define GFX_MODE _MMIO(0x2520)
2717#define GFX_MODE_GEN7 _MMIO(0x229c)
Tvrtko Ursulindbc65182019-06-07 09:45:20 +01002718#define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002719#define GFX_RUN_LIST_ENABLE (1 << 15)
2720#define GFX_INTERRUPT_STEERING (1 << 14)
2721#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2722#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2723#define GFX_REPLAY_MODE (1 << 11)
2724#define GFX_PSMI_GRANULARITY (1 << 10)
2725#define GFX_PPGTT_ENABLE (1 << 9)
2726#define GEN8_GFX_PPGTT_48B (1 << 7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002727
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002728#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2729#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2730#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2731#define GFX_FORWARD_VBLANK_COND (2 << 5)
Dave Gordon4df001d2015-08-12 15:43:42 +01002732
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002733#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
Kelvin Gardiner225701f2018-01-30 11:49:17 -02002734
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002735#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2736#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2737#define SCPD0 _MMIO(0x209c) /* 915+ only */
Paulo Zanoni9d9523d2019-04-10 16:53:42 -07002738#define GEN2_IER _MMIO(0x20a0)
2739#define GEN2_IIR _MMIO(0x20a4)
2740#define GEN2_IMR _MMIO(0x20a8)
2741#define GEN2_ISR _MMIO(0x20ac)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002742#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002743#define GINT_DIS (1 << 22)
2744#define GCFG_DIS (1 << 8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002745#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2746#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2747#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2748#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2749#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2750#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2751#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302752#define VLV_PCBR_ADDR_SHIFT 12
2753
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002754#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002755#define EIR _MMIO(0x20b0)
2756#define EMR _MMIO(0x20b4)
2757#define ESR _MMIO(0x20b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002758#define GM45_ERROR_PAGE_TABLE (1 << 5)
2759#define GM45_ERROR_MEM_PRIV (1 << 4)
2760#define I915_ERROR_PAGE_TABLE (1 << 4)
2761#define GM45_ERROR_CP_PRIV (1 << 3)
2762#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2763#define I915_ERROR_INSTRUCTION (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002764#define INSTPM _MMIO(0x20c0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002765#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2766#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002767 will not assert AGPBUSY# and will only
2768 be delivered when out of C3. */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002769#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2770#define INSTPM_TLB_INVALIDATE (1 << 9)
2771#define INSTPM_SYNC_FLUSH (1 << 5)
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07002772#define ACTHD(base) _MMIO((base) + 0xc8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002773#define MEM_MODE _MMIO(0x20cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002774#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2775#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2776#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002777#define FW_BLC _MMIO(0x20d8)
2778#define FW_BLC2 _MMIO(0x20dc)
2779#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002780#define FW_BLC_SELF_EN_MASK (1 << 31)
2781#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2782#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002783#define MM_BURST_LENGTH 0x00700000
2784#define MM_FIFO_WATERMARK 0x0001F000
2785#define LM_BURST_LENGTH 0x00000700
2786#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002787#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002788
Mahesh Kumar78005492018-01-30 11:49:14 -02002789#define MBUS_ABOX_CTL _MMIO(0x45038)
2790#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2791#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2792#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2793#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2794#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2795#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2796#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2797#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2798
2799#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2800#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2801#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2802 _PIPEB_MBUS_DBOX_CTL)
2803#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2804#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2805#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2806#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2807#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2808#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2809
2810#define MBUS_UBOX_CTL _MMIO(0x4503C)
2811#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2812#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2813
Keith Packard45503de2010-07-19 21:12:35 -07002814/* Make render/texture TLB fetches lower priorty than associated data
2815 * fetches. This is not turned on by default
2816 */
2817#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2818
2819/* Isoch request wait on GTT enable (Display A/B/C streams).
2820 * Make isoch requests stall on the TLB update. May cause
2821 * display underruns (test mode only)
2822 */
2823#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2824
2825/* Block grant count for isoch requests when block count is
2826 * set to a finite value.
2827 */
2828#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2829#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2830#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2831#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2832#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2833
2834/* Enable render writes to complete in C2/C3/C4 power states.
2835 * If this isn't enabled, render writes are prevented in low
2836 * power states. That seems bad to me.
2837 */
2838#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2839
2840/* This acknowledges an async flip immediately instead
2841 * of waiting for 2TLB fetches.
2842 */
2843#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2844
2845/* Enables non-sequential data reads through arbiter
2846 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002847#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002848
2849/* Disable FSB snooping of cacheable write cycles from binner/render
2850 * command stream
2851 */
2852#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2853
2854/* Arbiter time slice for non-isoch streams */
2855#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2856#define MI_ARB_TIME_SLICE_1 (0 << 5)
2857#define MI_ARB_TIME_SLICE_2 (1 << 5)
2858#define MI_ARB_TIME_SLICE_4 (2 << 5)
2859#define MI_ARB_TIME_SLICE_6 (3 << 5)
2860#define MI_ARB_TIME_SLICE_8 (4 << 5)
2861#define MI_ARB_TIME_SLICE_10 (5 << 5)
2862#define MI_ARB_TIME_SLICE_14 (6 << 5)
2863#define MI_ARB_TIME_SLICE_16 (7 << 5)
2864
2865/* Low priority grace period page size */
2866#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2867#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2868
2869/* Disable display A/B trickle feed */
2870#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2871
2872/* Set display plane priority */
2873#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2874#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2875
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002876#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002877#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2878#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002880#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002881#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2882#define CM0_IZ_OPT_DISABLE (1 << 6)
2883#define CM0_ZR_OPT_DISABLE (1 << 5)
2884#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2885#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2886#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2887#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2888#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002889#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2890#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002891#define GFX_FLSH_CNTL_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002892#define ECOSKPD _MMIO(0x21d0)
Chris Wilson9ce9bdb2019-04-19 18:27:20 +01002893#define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002894#define ECO_GATING_CX_ONLY (1 << 3)
2895#define ECO_FLIP_DONE (1 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002896
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002897#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002898#define RC_OP_FLUSH_ENABLE (1 << 0)
2899#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002900#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002901#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2902#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2903#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002904
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002905#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002906#define GEN6_BLITTER_LOCK_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002907#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002908
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002909#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002910#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002911#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002912#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002913
Robert Bragg19f81df2017-06-13 12:23:03 +01002914#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2915#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2916
Talha Nassar0b904c82019-01-31 17:08:44 -08002917#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2918#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2919
Deepak S693d11c2015-01-16 20:42:16 +05302920/* Fuse readout registers for GT */
Lionel Landwerlinb8ec7592018-02-21 20:49:02 +00002921#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2922#define HSW_F1_EU_DIS_SHIFT 16
2923#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2924#define HSW_F1_EU_DIS_10EUS 0
2925#define HSW_F1_EU_DIS_8EUS 1
2926#define HSW_F1_EU_DIS_6EUS 2
2927
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002928#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002929#define CHV_FGT_DISABLE_SS0 (1 << 10)
2930#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302931#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2932#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2933#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2934#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2935#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2936#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2937#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2938#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002940#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002941#define GEN8_F2_SS_DIS_SHIFT 21
2942#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002943#define GEN8_F2_S_ENA_SHIFT 25
2944#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2945
2946#define GEN9_F2_SS_DIS_SHIFT 20
2947#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2948
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002949#define GEN10_F2_S_ENA_SHIFT 22
2950#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2951#define GEN10_F2_SS_DIS_SHIFT 18
2952#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2953
Yunwei Zhangfe864b72018-05-18 15:41:25 -07002954#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2955#define GEN10_L3BANK_PAIR_COUNT 4
2956#define GEN10_L3BANK_MASK 0x0F
2957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002958#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002959#define GEN8_EU_DIS0_S0_MASK 0xffffff
2960#define GEN8_EU_DIS0_S1_SHIFT 24
2961#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002963#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002964#define GEN8_EU_DIS1_S1_MASK 0xffff
2965#define GEN8_EU_DIS1_S2_SHIFT 16
2966#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002968#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002969#define GEN8_EU_DIS2_S2_MASK 0xff
2970
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07002971#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002972
Ben Widawsky4e9767b2017-09-20 11:35:24 -07002973#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2974#define GEN10_EU_DIS_SS_MASK 0xff
2975
Oscar Mateo26376a72018-03-16 14:14:49 +02002976#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2977#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2978#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
José Roberto de Souza547fcf92019-03-26 16:02:23 -07002979#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
Oscar Mateo26376a72018-03-16 14:14:49 +02002980
Kelvin Gardiner8b5eb5e2018-03-20 12:45:21 -07002981#define GEN11_EU_DISABLE _MMIO(0x9134)
2982#define GEN11_EU_DIS_MASK 0xFF
2983
2984#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2985#define GEN11_GT_S_ENA_MASK 0xFF
2986
2987#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002989#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002990#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2991#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2992#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2993#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002994
Ben Widawskycc609d52013-05-28 19:22:29 -07002995/* On modern GEN architectures interrupt control consists of two sets
2996 * of registers. The first set pertains to the ring generating the
2997 * interrupt. The second control is for the functional block generating the
2998 * interrupt. These are PM, GT, DE, etc.
2999 *
3000 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3001 * GT interrupt bits, so we don't need to duplicate the defines.
3002 *
3003 * These defines should cover us well from SNB->HSW with minor exceptions
3004 * it can also work on ILK.
3005 */
3006#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3007#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3008#define GT_BLT_USER_INTERRUPT (1 << 22)
3009#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3010#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003011#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01003012#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07003013#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3014#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
3015#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
3016#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3017#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3018#define GT_RENDER_USER_INTERRUPT (1 << 0)
3019
Ben Widawsky12638c52013-05-28 19:22:31 -07003020#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3021#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3022
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003023#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003024 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003025 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003026
Ben Widawskycc609d52013-05-28 19:22:29 -07003027/* These are all the "old" interrupts */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003028#define ILK_BSD_USER_INTERRUPT (1 << 5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03003029
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003030#define I915_PM_INTERRUPT (1 << 31)
3031#define I915_ISP_INTERRUPT (1 << 22)
3032#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3033#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3034#define I915_MIPIC_INTERRUPT (1 << 19)
3035#define I915_MIPIA_INTERRUPT (1 << 18)
3036#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3037#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3038#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3039#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003040#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3041#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3042#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3043#define I915_HWB_OOM_INTERRUPT (1 << 13)
3044#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3045#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3046#define I915_MISC_INTERRUPT (1 << 11)
3047#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3048#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3049#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3050#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3051#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3052#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3053#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3054#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3055#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3056#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3057#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3058#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3059#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3060#define I915_DEBUG_INTERRUPT (1 << 2)
3061#define I915_WINVALID_INTERRUPT (1 << 1)
3062#define I915_USER_INTERRUPT (1 << 1)
3063#define I915_ASLE_INTERRUPT (1 << 0)
3064#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003065
Jerome Anandeef57322017-01-25 04:27:49 +05303066#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3067#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3068
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003069/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01003070#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3071#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3072
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06003073#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3074#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3075#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3076#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3077 _VLV_AUD_PORT_EN_B_DBG, \
3078 _VLV_AUD_PORT_EN_C_DBG, \
3079 _VLV_AUD_PORT_EN_D_DBG)
3080#define VLV_AMP_MUTE (1 << 1)
3081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003082#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003084#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003085#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08003086#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003087#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3088#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3089#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3090#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08003091#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003092#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3093#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3094#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3095#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3096#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3097#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3098#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3099#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
Ben Widawskya1e969e2012-04-14 18:41:32 -07003100
Xiang, Haihao881f47b2010-09-19 14:40:43 +01003101/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003102 * Framebuffer compression (915+ only)
3103 */
3104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003105#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3106#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3107#define FBC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003108#define FBC_CTL_EN (1 << 31)
3109#define FBC_CTL_PERIODIC (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003110#define FBC_CTL_INTERVAL_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003111#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3112#define FBC_CTL_C3_IDLE (1 << 13)
Jesse Barnes585fb112008-07-29 11:54:06 -07003113#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003114#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003115#define FBC_COMMAND _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003116#define FBC_CMD_COMPRESS (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003117#define FBC_STATUS _MMIO(0x3210)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003118#define FBC_STAT_COMPRESSING (1 << 31)
3119#define FBC_STAT_COMPRESSED (1 << 30)
3120#define FBC_STAT_MODIFIED (1 << 29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02003121#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003122#define FBC_CONTROL2 _MMIO(0x3214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003123#define FBC_CTL_FENCE_DBL (0 << 4)
3124#define FBC_CTL_IDLE_IMM (0 << 2)
3125#define FBC_CTL_IDLE_FULL (1 << 2)
3126#define FBC_CTL_IDLE_LINE (2 << 2)
3127#define FBC_CTL_IDLE_DEBUG (3 << 2)
3128#define FBC_CTL_CPU_FENCE (1 << 1)
3129#define FBC_CTL_PLANE(plane) ((plane) << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003130#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3131#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003132
3133#define FBC_LL_SIZE (1536)
3134
Mika Kuoppala44fff992016-06-07 17:19:09 +03003135#define FBC_LLC_READ_CTRL _MMIO(0x9044)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003136#define FBC_LLC_FULLY_OPEN (1 << 30)
Mika Kuoppala44fff992016-06-07 17:19:09 +03003137
Jesse Barnes74dff282009-09-14 15:39:40 -07003138/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139#define DPFC_CB_BASE _MMIO(0x3200)
3140#define DPFC_CONTROL _MMIO(0x3208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003141#define DPFC_CTL_EN (1 << 31)
3142#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3143#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3144#define DPFC_CTL_FENCE_EN (1 << 29)
3145#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3146#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3147#define DPFC_SR_EN (1 << 10)
3148#define DPFC_CTL_LIMIT_1X (0 << 6)
3149#define DPFC_CTL_LIMIT_2X (1 << 6)
3150#define DPFC_CTL_LIMIT_4X (2 << 6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003151#define DPFC_RECOMP_CTL _MMIO(0x320c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003152#define DPFC_RECOMP_STALL_EN (1 << 27)
Jesse Barnes74dff282009-09-14 15:39:40 -07003153#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3154#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3155#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3156#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003157#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07003158#define DPFC_INVAL_SEG_SHIFT (16)
3159#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3160#define DPFC_COMP_SEG_SHIFT (0)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003161#define DPFC_COMP_SEG_MASK (0x000007ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003162#define DPFC_STATUS2 _MMIO(0x3214)
3163#define DPFC_FENCE_YOFF _MMIO(0x3218)
3164#define DPFC_CHICKEN _MMIO(0x3224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003165#define DPFC_HT_MODIFY (1 << 31)
Jesse Barnes74dff282009-09-14 15:39:40 -07003166
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003167/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003168#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3169#define ILK_DPFC_CONTROL _MMIO(0x43208)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003170#define FBC_CTL_FALSE_COLOR (1 << 10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003171/* The bit 28-8 is reserved */
3172#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003173#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3174#define ILK_DPFC_STATUS _MMIO(0x43210)
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03003175#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3176#define IVB_FBC_STATUS2 _MMIO(0x43214)
3177#define IVB_FBC_COMP_SEG_MASK 0x7ff
3178#define BDW_FBC_COMP_SEG_MASK 0xfff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003179#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3180#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003181#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
Matt Ropercc49abc2019-06-12 11:36:31 -07003182#define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003183#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003184#define ILK_FBC_RT_BASE _MMIO(0x2128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003185#define ILK_FBC_RT_VALID (1 << 0)
3186#define SNB_FBC_FRONT_BUFFER (1 << 1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003188#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003189#define ILK_FBCQ_DIS (1 << 22)
3190#define ILK_PABSTRETCH_DIS (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08003191
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003192
Jesse Barnes585fb112008-07-29 11:54:06 -07003193/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003194 * Framebuffer compression for Sandybridge
3195 *
3196 * The following two registers are of type GTTMMADR
3197 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003198#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003199#define SNB_CPU_FENCE_ENABLE (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003200#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003201
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003202/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003203#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03003204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003205#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003206#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003207
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003208#define MSG_FBC_REND_STATE _MMIO(0x50380)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003209#define FBC_REND_NUKE (1 << 2)
3210#define FBC_REND_CACHE_CLEAN (1 << 1)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03003211
Yuanhan Liu9c04f012010-12-15 15:42:32 +08003212/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003213 * GPIO regs
3214 */
Lucas De Marchidce88872018-07-27 12:36:47 -07003215#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3216 4 * (gpio))
3217
Jesse Barnes585fb112008-07-29 11:54:06 -07003218# define GPIO_CLOCK_DIR_MASK (1 << 0)
3219# define GPIO_CLOCK_DIR_IN (0 << 1)
3220# define GPIO_CLOCK_DIR_OUT (1 << 1)
3221# define GPIO_CLOCK_VAL_MASK (1 << 2)
3222# define GPIO_CLOCK_VAL_OUT (1 << 3)
3223# define GPIO_CLOCK_VAL_IN (1 << 4)
3224# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3225# define GPIO_DATA_DIR_MASK (1 << 8)
3226# define GPIO_DATA_DIR_IN (0 << 9)
3227# define GPIO_DATA_DIR_OUT (1 << 9)
3228# define GPIO_DATA_VAL_MASK (1 << 10)
3229# define GPIO_DATA_VAL_OUT (1 << 11)
3230# define GPIO_DATA_VAL_IN (1 << 12)
3231# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003233#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003234#define GMBUS_AKSV_SELECT (1 << 11)
3235#define GMBUS_RATE_100KHZ (0 << 8)
3236#define GMBUS_RATE_50KHZ (1 << 8)
3237#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3238#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3239#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05303240#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
Jani Nikula988c7012015-03-27 00:20:19 +02003241#define GMBUS_PIN_DISABLED 0
3242#define GMBUS_PIN_SSC 1
3243#define GMBUS_PIN_VGADDC 2
3244#define GMBUS_PIN_PANEL 3
3245#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3246#define GMBUS_PIN_DPC 4 /* HDMIC */
3247#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3248#define GMBUS_PIN_DPD 6 /* HDMID */
3249#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003250#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
Jani Nikula4c272832015-04-01 10:58:05 +03003251#define GMBUS_PIN_2_BXT 2
3252#define GMBUS_PIN_3_BXT 3
Rodrigo Vivi3d023522017-06-02 13:06:43 -07003253#define GMBUS_PIN_4_CNP 4
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003254#define GMBUS_PIN_9_TC1_ICP 9
3255#define GMBUS_PIN_10_TC2_ICP 10
3256#define GMBUS_PIN_11_TC3_ICP 11
3257#define GMBUS_PIN_12_TC4_ICP 12
Mahesh Kumar3fd53262019-07-11 10:31:11 -07003258#define GMBUS_PIN_13_TC5_TGP 13
3259#define GMBUS_PIN_14_TC6_TGP 14
Anusha Srivatsa5c749c52018-01-11 16:00:09 -02003260
Mahesh Kumar3fd53262019-07-11 10:31:11 -07003261#define GMBUS_NUM_PINS 15 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003262#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003263#define GMBUS_SW_CLR_INT (1 << 31)
3264#define GMBUS_SW_RDY (1 << 30)
3265#define GMBUS_ENT (1 << 29) /* enable timeout */
3266#define GMBUS_CYCLE_NONE (0 << 25)
3267#define GMBUS_CYCLE_WAIT (1 << 25)
3268#define GMBUS_CYCLE_INDEX (2 << 25)
3269#define GMBUS_CYCLE_STOP (4 << 25)
Chris Wilsonf899fc62010-07-20 15:44:45 -07003270#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07003271#define GMBUS_BYTE_COUNT_MAX 256U
Ramalingam C73675cf2018-06-28 19:04:48 +05303272#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
Chris Wilsonf899fc62010-07-20 15:44:45 -07003273#define GMBUS_SLAVE_INDEX_SHIFT 8
3274#define GMBUS_SLAVE_ADDR_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003275#define GMBUS_SLAVE_READ (1 << 0)
3276#define GMBUS_SLAVE_WRITE (0 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003277#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003278#define GMBUS_INUSE (1 << 15)
3279#define GMBUS_HW_WAIT_PHASE (1 << 14)
3280#define GMBUS_STALL_TIMEOUT (1 << 13)
3281#define GMBUS_INT (1 << 12)
3282#define GMBUS_HW_RDY (1 << 11)
3283#define GMBUS_SATOER (1 << 10)
3284#define GMBUS_ACTIVE (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003285#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3286#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003287#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3288#define GMBUS_NAK_EN (1 << 3)
3289#define GMBUS_IDLE_EN (1 << 2)
3290#define GMBUS_HW_WAIT_EN (1 << 1)
3291#define GMBUS_HW_RDY_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003292#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003293#define GMBUS_2BYTE_INDEX_EN (1 << 31)
Eric Anholtf0217c42009-12-01 11:56:30 -08003294
Jesse Barnes585fb112008-07-29 11:54:06 -07003295/*
3296 * Clock control & power management
3297 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003298#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3299#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3300#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003301#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07003302
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003303#define VGA0 _MMIO(0x6000)
3304#define VGA1 _MMIO(0x6004)
3305#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003306#define VGA0_PD_P2_DIV_4 (1 << 7)
3307#define VGA0_PD_P1_DIV_2 (1 << 5)
3308#define VGA0_PD_P1_SHIFT 0
3309#define VGA0_PD_P1_MASK (0x1f << 0)
3310#define VGA1_PD_P2_DIV_4 (1 << 15)
3311#define VGA1_PD_P1_DIV_2 (1 << 13)
3312#define VGA1_PD_P1_SHIFT 8
3313#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003314#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02003315#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3316#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003317#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003318#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03003319#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07003320#define DPLL_VGA_MODE_DIS (1 << 28)
3321#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3322#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3323#define DPLL_MODE_MASK (3 << 26)
3324#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3325#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3326#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3327#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3328#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3329#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003330#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003331#define DPLL_LOCK_VLV (1 << 15)
3332#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3333#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3334#define DPLL_SSC_REF_CLK_CHV (1 << 13)
Daniel Vetter598fac62013-04-18 22:01:46 +02003335#define DPLL_PORTC_READY_MASK (0xf << 4)
3336#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003337
Jesse Barnes585fb112008-07-29 11:54:06 -07003338#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003339
3340/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003341#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03003342#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003343#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003344#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03003345#define PHY_LDO_DELAY_0NS 0x0
3346#define PHY_LDO_DELAY_200NS 0x1
3347#define PHY_LDO_DELAY_600NS 0x2
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003348#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3349#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
Ville Syrjälä70722462015-04-10 18:21:28 +03003350#define PHY_CH_SU_PSR 0x1
3351#define PHY_CH_DEEP_PSR 0x7
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003352#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
Ville Syrjälä70722462015-04-10 18:21:28 +03003353#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003354#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003355#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3356#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3357#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03003358
Jesse Barnes585fb112008-07-29 11:54:06 -07003359/*
3360 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3361 * this field (only one bit may be set).
3362 */
3363#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3364#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003365#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07003366/* i830, required in DVO non-gang */
3367#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3368#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3369#define PLL_REF_INPUT_DREFCLK (0 << 13)
3370#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3371#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3372#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3373#define PLL_REF_INPUT_MASK (3 << 13)
3374#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003375/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003376# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3377# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003378# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003379# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3380# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3381
Jesse Barnes585fb112008-07-29 11:54:06 -07003382/*
3383 * Parallel to Serial Load Pulse phase selection.
3384 * Selects the phase for the 10X DPLL clock for the PCIe
3385 * digital display port. The range is 4 to 13; 10 or more
3386 * is just a flip delay. The default is 6
3387 */
3388#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3389#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3390/*
3391 * SDVO multiplier for 945G/GM. Not used on 965.
3392 */
3393#define SDVO_MULTIPLIER_MASK 0x000000ff
3394#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3395#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003396
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003397#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3398#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3399#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003400#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003401
Jesse Barnes585fb112008-07-29 11:54:06 -07003402/*
3403 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3404 *
3405 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3406 */
3407#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3408#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3409/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3410#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3411#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3412/*
3413 * SDVO/UDI pixel multiplier.
3414 *
3415 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3416 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3417 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3418 * dummy bytes in the datastream at an increased clock rate, with both sides of
3419 * the link knowing how many bytes are fill.
3420 *
3421 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3422 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3423 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3424 * through an SDVO command.
3425 *
3426 * This register field has values of multiplication factor minus 1, with
3427 * a maximum multiplier of 5 for SDVO.
3428 */
3429#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3430#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3431/*
3432 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3433 * This best be set to the default value (3) or the CRT won't work. No,
3434 * I don't entirely understand what this does...
3435 */
3436#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3437#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003438
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03003439#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003441#define _FPA0 0x6040
3442#define _FPA1 0x6044
3443#define _FPB0 0x6048
3444#define _FPB1 0x604c
3445#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3446#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003447#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003448#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07003449#define FP_N_DIV_SHIFT 16
3450#define FP_M1_DIV_MASK 0x00003f00
3451#define FP_M1_DIV_SHIFT 8
3452#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003453#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07003454#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003455#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003456#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3457#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3458#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3459#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3460#define DPLLB_TEST_N_BYPASS (1 << 19)
3461#define DPLLB_TEST_M_BYPASS (1 << 18)
3462#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3463#define DPLLA_TEST_N_BYPASS (1 << 3)
3464#define DPLLA_TEST_M_BYPASS (1 << 2)
3465#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003466#define D_STATE _MMIO(0x6104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003467#define DSTATE_GFX_RESET_I830 (1 << 6)
3468#define DSTATE_PLL_D3_OFF (1 << 3)
3469#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3470#define DSTATE_DOT_CLOCK_GATING (1 << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003471#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07003472# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3473# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3474# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3475# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3476# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3477# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3478# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
Ville Syrjäläad8059c2017-12-08 23:37:38 +02003479# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
Jesse Barnes652c3932009-08-17 13:31:43 -07003480# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3481# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3482# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3483# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3484# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3485# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3486# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3487# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3488# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3489# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3490# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3491# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3492# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3493# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3494# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3495# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3496# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3497# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3498# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3499# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3500# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003501/*
Jesse Barnes652c3932009-08-17 13:31:43 -07003502 * This bit must be set on the 830 to prevent hangs when turning off the
3503 * overlay scaler.
3504 */
3505# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3506# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3507# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3508# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3509# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3510
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003511#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07003512# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3513# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3514# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3515# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3516# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3517# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3518# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3519# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3520# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003521/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07003522# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3523# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3524# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3525# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003526/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07003527# define SV_CLOCK_GATE_DISABLE (1 << 0)
3528# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3529# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3530# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3531# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3532# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3533# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3534# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3535# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3536# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3537# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3538# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3539# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3540# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3541# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3542# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3543# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3544# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3545
3546# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003547/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07003548# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3549# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3550# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3551# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3552# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3553# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003554/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07003555# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3556# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3557# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3558# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3559# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3560# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3561# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3562# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3563# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3564# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3565# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3566# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3567# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3568# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3569# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3570# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3571# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3572# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3573# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003575#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07003576#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3577#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3578#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003580#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03003581#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3582
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003583#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3584#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003586#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003587#define FW_CSPWRDWNEN (1 << 15)
Jesse Barnesceb04242012-03-28 13:39:22 -07003588
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003589#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03003590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003591#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003592#define CDCLK_FREQ_SHIFT 4
3593#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3594#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003595
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003596#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02003597#define PFI_CREDIT_63 (9 << 28) /* chv only */
3598#define PFI_CREDIT_31 (8 << 28) /* chv only */
3599#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3600#define PFI_CREDIT_RESEND (1 << 27)
3601#define VGA_FAST_MODE_DISABLE (1 << 14)
3602
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003603#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08003604
Jesse Barnes585fb112008-07-29 11:54:06 -07003605/*
3606 * Palette regs
3607 */
Jani Nikula74c1e8262018-10-31 13:04:50 +02003608#define _PALETTE_A 0xa000
3609#define _PALETTE_B 0xa800
3610#define _CHV_PALETTE_C 0xc000
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02003611#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
Jani Nikula74c1e8262018-10-31 13:04:50 +02003612 _PICK((pipe), _PALETTE_A, \
3613 _PALETTE_B, _CHV_PALETTE_C) + \
3614 (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003615
Eric Anholt673a3942008-07-30 12:06:12 -07003616/* MCH MMIO space */
3617
3618/*
3619 * MCHBAR mirror.
3620 *
3621 * This mirrors the MCHBAR MMIO space whose location is determined by
3622 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3623 * every way. It is not accessible from the CP register read instructions.
3624 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03003625 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3626 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07003627 */
3628#define MCHBAR_MIRROR_BASE 0x10000
3629
Yuanhan Liu13982612010-12-15 15:42:31 +08003630#define MCHBAR_MIRROR_BASE_SNB 0x140000
3631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003632#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3633#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003634#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3635#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
Ville Syrjälädb7fb602017-11-02 17:17:35 +02003636#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003637
Chris Wilson3ebecd02013-04-12 19:10:13 +01003638/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003639#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003640
Ville Syrjälä646b4262014-04-25 20:14:30 +03003641/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003642#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003643#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3644#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3645#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3646#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3647#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003648#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003649#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003650#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003651
Ville Syrjälä646b4262014-04-25 20:14:30 +03003652/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003653#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003654#define CSHRDDR3CTL_DDR3 (1 << 2)
3655
Ville Syrjälä646b4262014-04-25 20:14:30 +03003656/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003657#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3658#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003659
Ville Syrjälä646b4262014-04-25 20:14:30 +03003660/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003661#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3662#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3663#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003664#define MAD_DIMM_ECC_MASK (0x3 << 24)
3665#define MAD_DIMM_ECC_OFF (0x0 << 24)
3666#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3667#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3668#define MAD_DIMM_ECC_ON (0x3 << 24)
3669#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3670#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3671#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3672#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3673#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3674#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3675#define MAD_DIMM_A_SELECT (0x1 << 16)
3676/* DIMM sizes are in multiples of 256mb. */
3677#define MAD_DIMM_B_SIZE_SHIFT 8
3678#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3679#define MAD_DIMM_A_SIZE_SHIFT 0
3680#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3681
Ville Syrjälä646b4262014-04-25 20:14:30 +03003682/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003683#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003684#define MCH_SSKPD_WM0_MASK 0x3f
3685#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003686
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003687#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003688
Keith Packardb11248d2009-06-11 22:28:56 -07003689/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003690#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003691#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003692#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3693#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3694#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3695#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003696#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
Keith Packardb11248d2009-06-11 22:28:56 -07003697#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Ville Syrjälä6f381232017-05-04 21:15:30 +03003698/*
3699 * Note that on at least on ELK the below value is reported for both
3700 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3701 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3702 */
3703#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
Keith Packardb11248d2009-06-11 22:28:56 -07003704#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003705#define CLKCFG_MEM_533 (1 << 4)
3706#define CLKCFG_MEM_667 (2 << 4)
3707#define CLKCFG_MEM_800 (3 << 4)
3708#define CLKCFG_MEM_MASK (7 << 4)
3709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003710#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3711#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003713#define TSC1 _MMIO(0x11001)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003714#define TSE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003715#define TR1 _MMIO(0x11006)
3716#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003717#define TSFS_SLOPE_MASK 0x0000ff00
3718#define TSFS_SLOPE_SHIFT 8
3719#define TSFS_INTR_MASK 0x000000ff
3720
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003721#define CRSTANDVID _MMIO(0x11100)
3722#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003723#define PXVFREQ_PX_MASK 0x7f000000
3724#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003725#define VIDFREQ_BASE _MMIO(0x11110)
3726#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3727#define VIDFREQ2 _MMIO(0x11114)
3728#define VIDFREQ3 _MMIO(0x11118)
3729#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003730#define VIDFREQ_P0_MASK 0x1f000000
3731#define VIDFREQ_P0_SHIFT 24
3732#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3733#define VIDFREQ_P0_CSCLK_SHIFT 20
3734#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3735#define VIDFREQ_P0_CRCLK_SHIFT 16
3736#define VIDFREQ_P1_MASK 0x00001f00
3737#define VIDFREQ_P1_SHIFT 8
3738#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3739#define VIDFREQ_P1_CSCLK_SHIFT 4
3740#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003741#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3742#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003743#define INTTOEXT_MAP3_SHIFT 24
3744#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3745#define INTTOEXT_MAP2_SHIFT 16
3746#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3747#define INTTOEXT_MAP1_SHIFT 8
3748#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3749#define INTTOEXT_MAP0_SHIFT 0
3750#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003751#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003752#define MEMCTL_CMD_MASK 0xe000
3753#define MEMCTL_CMD_SHIFT 13
3754#define MEMCTL_CMD_RCLK_OFF 0
3755#define MEMCTL_CMD_RCLK_ON 1
3756#define MEMCTL_CMD_CHFREQ 2
3757#define MEMCTL_CMD_CHVID 3
3758#define MEMCTL_CMD_VMMOFF 4
3759#define MEMCTL_CMD_VMMON 5
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003760#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
Jesse Barnesf97108d2010-01-29 11:27:07 -08003761 when command complete */
3762#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3763#define MEMCTL_FREQ_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003764#define MEMCTL_SFCAVM (1 << 7)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003765#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003766#define MEMIHYST _MMIO(0x1117c)
3767#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003768#define MEMINT_RSEXIT_EN (1 << 8)
3769#define MEMINT_CX_SUPR_EN (1 << 7)
3770#define MEMINT_CONT_BUSY_EN (1 << 6)
3771#define MEMINT_AVG_BUSY_EN (1 << 5)
3772#define MEMINT_EVAL_CHG_EN (1 << 4)
3773#define MEMINT_MON_IDLE_EN (1 << 3)
3774#define MEMINT_UP_EVAL_EN (1 << 2)
3775#define MEMINT_DOWN_EVAL_EN (1 << 1)
3776#define MEMINT_SW_CMD_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003777#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003778#define MEM_RSEXIT_MASK 0xc000
3779#define MEM_RSEXIT_SHIFT 14
3780#define MEM_CONT_BUSY_MASK 0x3000
3781#define MEM_CONT_BUSY_SHIFT 12
3782#define MEM_AVG_BUSY_MASK 0x0c00
3783#define MEM_AVG_BUSY_SHIFT 10
3784#define MEM_EVAL_CHG_MASK 0x0300
3785#define MEM_EVAL_BUSY_SHIFT 8
3786#define MEM_MON_IDLE_MASK 0x00c0
3787#define MEM_MON_IDLE_SHIFT 6
3788#define MEM_UP_EVAL_MASK 0x0030
3789#define MEM_UP_EVAL_SHIFT 4
3790#define MEM_DOWN_EVAL_MASK 0x000c
3791#define MEM_DOWN_EVAL_SHIFT 2
3792#define MEM_SW_CMD_MASK 0x0003
3793#define MEM_INT_STEER_GFX 0
3794#define MEM_INT_STEER_CMR 1
3795#define MEM_INT_STEER_SMI 2
3796#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003797#define MEMINTRSTS _MMIO(0x11184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003798#define MEMINT_RSEXIT (1 << 7)
3799#define MEMINT_CONT_BUSY (1 << 6)
3800#define MEMINT_AVG_BUSY (1 << 5)
3801#define MEMINT_EVAL_CHG (1 << 4)
3802#define MEMINT_MON_IDLE (1 << 3)
3803#define MEMINT_UP_EVAL (1 << 2)
3804#define MEMINT_DOWN_EVAL (1 << 1)
3805#define MEMINT_SW_CMD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003806#define MEMMODECTL _MMIO(0x11190)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003807#define MEMMODE_BOOST_EN (1 << 31)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003808#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3809#define MEMMODE_BOOST_FREQ_SHIFT 24
3810#define MEMMODE_IDLE_MODE_MASK 0x00030000
3811#define MEMMODE_IDLE_MODE_SHIFT 16
3812#define MEMMODE_IDLE_MODE_EVAL 0
3813#define MEMMODE_IDLE_MODE_CONT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003814#define MEMMODE_HWIDLE_EN (1 << 15)
3815#define MEMMODE_SWMODE_EN (1 << 14)
3816#define MEMMODE_RCLK_GATE (1 << 13)
3817#define MEMMODE_HW_UPDATE (1 << 12)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003818#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3819#define MEMMODE_FSTART_SHIFT 8
3820#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3821#define MEMMODE_FMAX_SHIFT 4
3822#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003823#define RCBMAXAVG _MMIO(0x1119c)
3824#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003825#define SWMEMCMD_RENDER_OFF (0 << 13)
3826#define SWMEMCMD_RENDER_ON (1 << 13)
3827#define SWMEMCMD_SWFREQ (2 << 13)
3828#define SWMEMCMD_TARVID (3 << 13)
3829#define SWMEMCMD_VRM_OFF (4 << 13)
3830#define SWMEMCMD_VRM_ON (5 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003831#define CMDSTS (1 << 12)
3832#define SFCAVM (1 << 11)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003833#define SWFREQ_MASK 0x0380 /* P0-7 */
3834#define SWFREQ_SHIFT 7
3835#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003836#define MEMSTAT_CTG _MMIO(0x111a0)
3837#define RCBMINAVG _MMIO(0x111a0)
3838#define RCUPEI _MMIO(0x111b0)
3839#define RCDNEI _MMIO(0x111b4)
3840#define RSTDBYCTL _MMIO(0x111b8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003841#define RS1EN (1 << 31)
3842#define RS2EN (1 << 30)
3843#define RS3EN (1 << 29)
3844#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3845#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3846#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3847#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3848#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3849#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3850#define RSX_STATUS_MASK (7 << 20)
3851#define RSX_STATUS_ON (0 << 20)
3852#define RSX_STATUS_RC1 (1 << 20)
3853#define RSX_STATUS_RC1E (2 << 20)
3854#define RSX_STATUS_RS1 (3 << 20)
3855#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3856#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3857#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3858#define RSX_STATUS_RSVD2 (7 << 20)
3859#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3860#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3861#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3862#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3863#define RS1CONTSAV_MASK (3 << 14)
3864#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3865#define RS1CONTSAV_RSVD (1 << 14)
3866#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3867#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3868#define NORMSLEXLAT_MASK (3 << 12)
3869#define SLOW_RS123 (0 << 12)
3870#define SLOW_RS23 (1 << 12)
3871#define SLOW_RS3 (2 << 12)
3872#define NORMAL_RS123 (3 << 12)
3873#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3874#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3875#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3876#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3877#define RS_CSTATE_MASK (3 << 4)
3878#define RS_CSTATE_C367_RS1 (0 << 4)
3879#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3880#define RS_CSTATE_RSVD (2 << 4)
3881#define RS_CSTATE_C367_RS2 (3 << 4)
3882#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3883#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003884#define VIDCTL _MMIO(0x111c0)
3885#define VIDSTS _MMIO(0x111c8)
3886#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3887#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003888#define MEMSTAT_VID_MASK 0x7f00
3889#define MEMSTAT_VID_SHIFT 8
3890#define MEMSTAT_PSTATE_MASK 0x00f8
3891#define MEMSTAT_PSTATE_SHIFT 3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003892#define MEMSTAT_MON_ACTV (1 << 2)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003893#define MEMSTAT_SRC_CTL_MASK 0x0003
3894#define MEMSTAT_SRC_CTL_CORE 0
3895#define MEMSTAT_SRC_CTL_TRB 1
3896#define MEMSTAT_SRC_CTL_THM 2
3897#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003898#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3899#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3900#define PMMISC _MMIO(0x11214)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003901#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003902#define SDEW _MMIO(0x1124c)
3903#define CSIEW0 _MMIO(0x11250)
3904#define CSIEW1 _MMIO(0x11254)
3905#define CSIEW2 _MMIO(0x11258)
3906#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3907#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3908#define MCHAFE _MMIO(0x112c0)
3909#define CSIEC _MMIO(0x112e0)
3910#define DMIEC _MMIO(0x112e4)
3911#define DDREC _MMIO(0x112e8)
3912#define PEG0EC _MMIO(0x112ec)
3913#define PEG1EC _MMIO(0x112f0)
3914#define GFXEC _MMIO(0x112f4)
3915#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3916#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3917#define ECR _MMIO(0x11600)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07003918#define ECR_GPFE (1 << 31)
3919#define ECR_IMONE (1 << 30)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003920#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003921#define OGW0 _MMIO(0x11608)
3922#define OGW1 _MMIO(0x1160c)
3923#define EG0 _MMIO(0x11610)
3924#define EG1 _MMIO(0x11614)
3925#define EG2 _MMIO(0x11618)
3926#define EG3 _MMIO(0x1161c)
3927#define EG4 _MMIO(0x11620)
3928#define EG5 _MMIO(0x11624)
3929#define EG6 _MMIO(0x11628)
3930#define EG7 _MMIO(0x1162c)
3931#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3932#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3933#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003934#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003935#define CSIPLL0 _MMIO(0x12c10)
3936#define DDRMPLL1 _MMIO(0X12c20)
3937#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003939#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003940#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003941
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003942#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3943#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3944#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3945#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3946#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003947
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003948/*
3949 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3950 * 8300) freezing up around GPU hangs. Looks as if even
3951 * scheduling/timer interrupts start misbehaving if the RPS
3952 * EI/thresholds are "bad", leading to a very sluggish or even
3953 * frozen machine.
3954 */
3955#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303956#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303957#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003958#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003959 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303960 INTERVAL_0_833_US(us) : \
3961 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303962 INTERVAL_1_28_US(us))
3963
Akash Goel52530cb2016-04-23 00:05:44 +05303964#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3965#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3966#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07003967#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003968 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303969 INTERVAL_0_833_TO_US(interval) : \
3970 INTERVAL_1_33_TO_US(interval)) : \
3971 INTERVAL_1_28_TO_US(interval))
3972
Jesse Barnes585fb112008-07-29 11:54:06 -07003973/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003974 * Logical Context regs
3975 */
Daniele Ceraolo Spuriobaba6e52019-03-25 14:49:40 -07003976#define CCID(base) _MMIO((base) + 0x180)
Chris Wilsonec62ed32017-02-07 15:24:37 +00003977#define CCID_EN BIT(0)
3978#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3979#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003980/*
3981 * Notes on SNB/IVB/VLV context size:
3982 * - Power context is saved elsewhere (LLC or stolen)
3983 * - Ring/execlist context is saved on SNB, not on IVB
3984 * - Extended context size already includes render context size
3985 * - We always need to follow the extended context size.
3986 * SNB BSpec has comments indicating that we should use the
3987 * render context size instead if execlists are disabled, but
3988 * based on empirical testing that's just nonsense.
3989 * - Pipelined/VF state is saved on SNB/IVB respectively
3990 * - GT1 size just indicates how much of render context
3991 * doesn't need saving on GT1
3992 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003993#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003994#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3995#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3996#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3997#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3998#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003999#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07004000 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4001 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004002#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03004003#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4004#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4005#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4006#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4007#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4008#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03004009#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07004010 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07004011
Zhi Wangc01fc532016-06-16 08:07:02 -04004012enum {
4013 INTEL_ADVANCED_CONTEXT = 0,
4014 INTEL_LEGACY_32B_CONTEXT,
4015 INTEL_ADVANCED_AD_CONTEXT,
4016 INTEL_LEGACY_64B_CONTEXT
4017};
4018
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004019enum {
4020 FAULT_AND_HANG = 0,
4021 FAULT_AND_HALT, /* Debug only */
4022 FAULT_AND_STREAM,
4023 FAULT_AND_CONTINUE /* Unsupported */
4024};
4025
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004026#define GEN8_CTX_VALID (1 << 0)
4027#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4028#define GEN8_CTX_FORCE_RESTORE (1 << 2)
4029#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4030#define GEN8_CTX_PRIVILEGE (1 << 8)
Zhi Wangc01fc532016-06-16 08:07:02 -04004031#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04004032
Mika Kuoppala2355cf02017-01-27 15:03:09 +02004033#define GEN8_CTX_ID_SHIFT 32
4034#define GEN8_CTX_ID_WIDTH 21
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02004035#define GEN11_SW_CTX_ID_SHIFT 37
4036#define GEN11_SW_CTX_ID_WIDTH 11
4037#define GEN11_ENGINE_CLASS_SHIFT 61
4038#define GEN11_ENGINE_CLASS_WIDTH 3
4039#define GEN11_ENGINE_INSTANCE_SHIFT 48
4040#define GEN11_ENGINE_INSTANCE_WIDTH 6
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004041
4042#define CHV_CLK_CTL1 _MMIO(0x101100)
4043#define VLV_CLK_CTL2 _MMIO(0x101104)
4044#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4045
4046/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004047 * Overlay regs
4048 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02004049
4050#define OVADD _MMIO(0x30000)
4051#define DOVSTA _MMIO(0x30008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004052#define OC_BUF (0x3 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07004053#define OGAMC5 _MMIO(0x30010)
4054#define OGAMC4 _MMIO(0x30014)
4055#define OGAMC3 _MMIO(0x30018)
4056#define OGAMC2 _MMIO(0x3001c)
4057#define OGAMC1 _MMIO(0x30020)
4058#define OGAMC0 _MMIO(0x30024)
4059
4060/*
Imre Deakd965e7ac2015-12-01 10:23:52 +02004061 * GEN9 clock gating regs
4062 */
4063#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
Rodrigo Vividf49ec82017-11-10 16:03:19 -08004064#define DARBF_GATING_DIS (1 << 27)
Imre Deakd965e7ac2015-12-01 10:23:52 +02004065#define PWM2_GATING_DIS (1 << 14)
4066#define PWM1_GATING_DIS (1 << 13)
4067
Ville Syrjälä6481d5e2017-12-21 22:24:32 +02004068#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4069#define BXT_GMBUS_GATING_DIS (1 << 14)
4070
Imre Deaked69cd42017-10-02 10:55:57 +03004071#define _CLKGATE_DIS_PSL_A 0x46520
4072#define _CLKGATE_DIS_PSL_B 0x46524
4073#define _CLKGATE_DIS_PSL_C 0x46528
Vidya Srinivasc4a4efa2018-04-09 09:11:09 +05304074#define DUPS1_GATING_DIS (1 << 15)
4075#define DUPS2_GATING_DIS (1 << 19)
4076#define DUPS3_GATING_DIS (1 << 23)
Imre Deaked69cd42017-10-02 10:55:57 +03004077#define DPF_GATING_DIS (1 << 10)
4078#define DPF_RAM_GATING_DIS (1 << 9)
4079#define DPFR_GATING_DIS (1 << 8)
4080
4081#define CLKGATE_DIS_PSL(pipe) \
4082 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4083
Imre Deakd965e7ac2015-12-01 10:23:52 +02004084/*
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004085 * GEN10 clock gating regs
4086 */
4087#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4088#define SARBUNIT_CLKGATE_DIS (1 << 5)
Rafael Antognolli0a607972017-11-03 11:30:27 -07004089#define RCCUNIT_CLKGATE_DIS (1 << 7)
Oscar Mateo0a437d42018-05-08 14:29:31 -07004090#define MSCUNIT_CLKGATE_DIS (1 << 10)
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004091
Rodrigo Vivia4713c52018-03-07 14:09:12 -08004092#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4093#define GWUNIT_CLKGATE_DIS (1 << 16)
4094
Rafael Antognolli01ab0f92017-12-15 16:11:16 -08004095#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4096#define VFUNIT_CLKGATE_DIS (1 << 20)
4097
Oscar Mateo5ba700c2018-05-08 14:29:34 -07004098#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4099#define CGPSF_CLKGATE_DIS (1 << 3)
4100
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07004101/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004102 * Display engine regs
4103 */
4104
Shuang He8bf1e9f2013-10-15 18:55:27 +01004105/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004106#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01004107#define PIPE_CRC_ENABLE (1 << 31)
Ville Syrjälä207a8152019-02-14 21:22:19 +02004108/* skl+ source selection */
4109#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4110#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4111#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4112#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4113#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4114#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4115#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4116#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004117/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01004118#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4119#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4120#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004121/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004122#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4123#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4124#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4125/* embedded DP port on the north display block, reserved on ivb */
4126#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4127#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02004128/* vlv source selection */
4129#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4130#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4131#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4132/* with DP port the pipe source is invalid */
4133#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4134#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4135#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4136/* gen3+ source selection */
4137#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4138#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4139#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4140/* with DP/TV port the pipe source is invalid */
4141#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4142#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4143#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4144#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4145#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4146/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02004147#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02004148
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004149#define _PIPE_CRC_RES_1_A_IVB 0x60064
4150#define _PIPE_CRC_RES_2_A_IVB 0x60068
4151#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4152#define _PIPE_CRC_RES_4_A_IVB 0x60070
4153#define _PIPE_CRC_RES_5_A_IVB 0x60074
4154
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004155#define _PIPE_CRC_RES_RED_A 0x60060
4156#define _PIPE_CRC_RES_GREEN_A 0x60064
4157#define _PIPE_CRC_RES_BLUE_A 0x60068
4158#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4159#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01004160
4161/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004162#define _PIPE_CRC_RES_1_B_IVB 0x61064
4163#define _PIPE_CRC_RES_2_B_IVB 0x61068
4164#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4165#define _PIPE_CRC_RES_4_B_IVB 0x61070
4166#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01004167
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004168#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4169#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4170#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4171#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4172#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4173#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01004174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004175#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4176#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4177#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4178#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4179#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02004180
Jesse Barnes585fb112008-07-29 11:54:06 -07004181/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004182#define _HTOTAL_A 0x60000
4183#define _HBLANK_A 0x60004
4184#define _HSYNC_A 0x60008
4185#define _VTOTAL_A 0x6000c
4186#define _VBLANK_A 0x60010
4187#define _VSYNC_A 0x60014
4188#define _PIPEASRC 0x6001c
4189#define _BCLRPAT_A 0x60020
4190#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07004191#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07004192
4193/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004194#define _HTOTAL_B 0x61000
4195#define _HBLANK_B 0x61004
4196#define _HSYNC_B 0x61008
4197#define _VTOTAL_B 0x6100c
4198#define _VBLANK_B 0x61010
4199#define _VSYNC_B 0x61014
4200#define _PIPEBSRC 0x6101c
4201#define _BCLRPAT_B 0x61020
4202#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07004203#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004204
Madhav Chauhan7b56caf2018-10-15 17:28:02 +03004205/* DSI 0 timing regs */
4206#define _HTOTAL_DSI0 0x6b000
4207#define _HSYNC_DSI0 0x6b008
4208#define _VTOTAL_DSI0 0x6b00c
4209#define _VSYNC_DSI0 0x6b014
4210#define _VSYNCSHIFT_DSI0 0x6b028
4211
4212/* DSI 1 timing regs */
4213#define _HTOTAL_DSI1 0x6b800
4214#define _HSYNC_DSI1 0x6b808
4215#define _VTOTAL_DSI1 0x6b80c
4216#define _VSYNC_DSI1 0x6b814
4217#define _VSYNCSHIFT_DSI1 0x6b828
4218
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004219#define TRANSCODER_A_OFFSET 0x60000
4220#define TRANSCODER_B_OFFSET 0x61000
4221#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004222#define CHV_TRANSCODER_C_OFFSET 0x63000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07004223#define TRANSCODER_D_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004224#define TRANSCODER_EDP_OFFSET 0x6f000
Madhav Chauhan49edbd42018-10-15 17:28:00 +03004225#define TRANSCODER_DSI0_OFFSET 0x6b000
4226#define TRANSCODER_DSI1_OFFSET 0x6b800
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004227
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004228#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4229#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4230#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4231#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4232#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4233#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4234#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4235#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4236#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4237#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01004238
Ben Widawskyed8546a2013-11-04 22:45:05 -08004239/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02004240#define HSW_EDP_PSR_BASE 0x64800
4241#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004242#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004243#define EDP_PSR_ENABLE (1 << 31)
4244#define BDW_PSR_SINGLE_FRAME (1 << 30)
4245#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4246#define EDP_PSR_LINK_STANDBY (1 << 27)
4247#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4248#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4249#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4250#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4251#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004252#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004253#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4254#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4255#define EDP_PSR_TP1_TP3_SEL (1 << 11)
José Roberto de Souza00c8f192018-06-26 13:16:44 -07004256#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004257#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4258#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4259#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4260#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
José Roberto de Souza8a9a5602019-03-12 12:57:43 -07004261#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004262#define EDP_PSR_TP1_TIME_500us (0 << 4)
4263#define EDP_PSR_TP1_TIME_100us (1 << 4)
4264#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4265#define EDP_PSR_TP1_TIME_0us (3 << 4)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004266#define EDP_PSR_IDLE_FRAME_SHIFT 0
4267
Daniel Vetterfc340442018-04-05 15:00:23 -07004268/* Bspec claims those aren't shifted but stay at 0x64800 */
4269#define EDP_PSR_IMR _MMIO(0x64834)
4270#define EDP_PSR_IIR _MMIO(0x64838)
Imre Deakc0871802018-11-20 11:23:24 +02004271#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4272#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4273#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4274#define EDP_PSR_TRANSCODER_C_SHIFT 24
4275#define EDP_PSR_TRANSCODER_B_SHIFT 16
4276#define EDP_PSR_TRANSCODER_A_SHIFT 8
4277#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
Daniel Vetterfc340442018-04-05 15:00:23 -07004278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004279#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
Dhinakaran Pandiyand544e912018-03-12 20:46:46 -07004280#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4281#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4282#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4283#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4284#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004286#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004287
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004288#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004289#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
Vathsala Nagaraju00b06292018-06-27 13:38:30 +05304290#define EDP_PSR_STATUS_STATE_SHIFT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004291#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4292#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4293#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4294#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4295#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4296#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4297#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4298#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4299#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4300#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4301#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004302#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4303#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4304#define EDP_PSR_STATUS_COUNT_SHIFT 16
4305#define EDP_PSR_STATUS_COUNT_MASK 0xf
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004306#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4307#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4308#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4309#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4310#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004311#define EDP_PSR_STATUS_IDLE_MASK 0xf
4312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004313#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004314#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004315
Dhinakaran Pandiyan62801bf2018-03-12 21:09:54 -07004316#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004317#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4318#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4319#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4320#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004321#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004322#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004324#define EDP_PSR2_CTL _MMIO(0x6f900)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004325#define EDP_PSR2_ENABLE (1 << 31)
4326#define EDP_SU_TRACK_ENABLE (1 << 30)
4327#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4328#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4329#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4330#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4331#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4332#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4333#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4334#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4335#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304336#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004337#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4338#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
José Roberto de Souzafe361812018-03-28 15:30:43 -07004339#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4340#define EDP_PSR2_IDLE_FRAME_SHIFT 0
Sonika Jindal474d1ec2015-04-02 11:02:44 +05304341
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004342#define _PSR_EVENT_TRANS_A 0x60848
4343#define _PSR_EVENT_TRANS_B 0x61848
4344#define _PSR_EVENT_TRANS_C 0x62848
4345#define _PSR_EVENT_TRANS_D 0x63848
4346#define _PSR_EVENT_TRANS_EDP 0x6F848
4347#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4348#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4349#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4350#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4351#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4352#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4353#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4354#define PSR_EVENT_MEMORY_UP (1 << 10)
4355#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4356#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4357#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
José Roberto de Souzafc6ff9d2018-10-03 13:50:26 -07004358#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
José Roberto de Souzabc18b4d2018-04-25 14:23:32 -07004359#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4360#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4361#define PSR_EVENT_VBI_ENABLE (1 << 2)
4362#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4363#define PSR_EVENT_PSR_DISABLE (1 << 0)
4364
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08004365#define EDP_PSR2_STATUS _MMIO(0x6f940)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004366#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05304367#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07004368
José Roberto de Souzacc8853f2019-01-17 12:55:47 -08004369#define _PSR2_SU_STATUS_0 0x6F914
4370#define _PSR2_SU_STATUS_1 0x6F918
4371#define _PSR2_SU_STATUS_2 0x6F91C
4372#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4373#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4374#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4375#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4376#define PSR2_SU_STATUS_FRAMES 8
4377
Jesse Barnes585fb112008-07-29 11:54:06 -07004378/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004379#define ADPA _MMIO(0x61100)
4380#define PCH_ADPA _MMIO(0xe1100)
4381#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004382
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004383#define ADPA_DAC_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004384#define ADPA_DAC_DISABLE 0
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004385#define ADPA_PIPE_SEL_SHIFT 30
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004386#define ADPA_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004387#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4388#define ADPA_PIPE_SEL_SHIFT_CPT 29
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004389#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä6102a8e2018-05-14 20:24:19 +03004390#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02004391#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004392#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4393#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4394#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4395#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4396#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4397#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4398#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4399#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4400#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4401#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4402#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4403#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4404#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4405#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4406#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4407#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4408#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4409#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4410#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004411#define ADPA_SETS_HVPOLARITY 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004412#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004413#define ADPA_VSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004414#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004415#define ADPA_HSYNC_CNTL_ENABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004416#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004417#define ADPA_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004418#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004419#define ADPA_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004420#define ADPA_DPMS_MASK (~(3 << 10))
4421#define ADPA_DPMS_ON (0 << 10)
4422#define ADPA_DPMS_SUSPEND (1 << 10)
4423#define ADPA_DPMS_STANDBY (2 << 10)
4424#define ADPA_DPMS_OFF (3 << 10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004425
Chris Wilson939fe4d2010-10-09 10:33:26 +01004426
Jesse Barnes585fb112008-07-29 11:54:06 -07004427/* Hotplug control (945+ only) */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004428#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01004429#define PORTB_HOTPLUG_INT_EN (1 << 29)
4430#define PORTC_HOTPLUG_INT_EN (1 << 28)
4431#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004432#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4433#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4434#define TV_HOTPLUG_INT_EN (1 << 18)
4435#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05004436#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4437 PORTC_HOTPLUG_INT_EN | \
4438 PORTD_HOTPLUG_INT_EN | \
4439 SDVOC_HOTPLUG_INT_EN | \
4440 SDVOB_HOTPLUG_INT_EN | \
4441 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07004442#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08004443#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4444/* must use period 64 on GM45 according to docs */
4445#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4446#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4447#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4448#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4449#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4450#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4451#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4452#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4453#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4454#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4455#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4456#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004457
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004458#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004459/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004460 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02004461 *
4462 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4463 * Please check the detailed lore in the commit message for for experimental
4464 * evidence.
4465 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004466/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4467#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4468#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4469#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4470/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4471#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07004472#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004473#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01004474#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02004475#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4476#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01004477#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02004478#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4479#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01004480#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02004481#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4482#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01004483/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07004484#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4485#define TV_HOTPLUG_INT_STATUS (1 << 10)
4486#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4487#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4488#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4489#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01004490#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4491#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4492#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02004493#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4494
Chris Wilson084b6122012-05-11 18:01:33 +01004495/* SDVO is different across gen3/4 */
4496#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4497#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02004498/*
4499 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4500 * since reality corrobates that they're the same as on gen3. But keep these
4501 * bits here (and the comment!) to help any other lost wanderers back onto the
4502 * right tracks.
4503 */
Chris Wilson084b6122012-05-11 18:01:33 +01004504#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4505#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4506#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4507#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004508#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4509 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4510 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4511 PORTB_HOTPLUG_INT_STATUS | \
4512 PORTC_HOTPLUG_INT_STATUS | \
4513 PORTD_HOTPLUG_INT_STATUS)
4514
Egbert Eiche5868a32013-02-28 04:17:12 -05004515#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4516 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4517 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4518 PORTB_HOTPLUG_INT_STATUS | \
4519 PORTC_HOTPLUG_INT_STATUS | \
4520 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07004521
Paulo Zanonic20cd312013-02-19 16:21:45 -03004522/* SDVO and HDMI port control.
4523 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004524#define _GEN3_SDVOB 0x61140
4525#define _GEN3_SDVOC 0x61160
4526#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4527#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004528#define GEN4_HDMIB GEN3_SDVOB
4529#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004530#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4531#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4532#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4533#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004534#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004535#define PCH_HDMIC _MMIO(0xe1150)
4536#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004537
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004538#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01004539#define DC_BALANCE_RESET (1 << 25)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004540#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01004541#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02004542#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4543#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01004544#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4545#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4546
Paulo Zanonic20cd312013-02-19 16:21:45 -03004547/* Gen 3 SDVO bits: */
4548#define SDVO_ENABLE (1 << 31)
Ville Syrjälä76203462018-05-14 20:24:21 +03004549#define SDVO_PIPE_SEL_SHIFT 30
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004550#define SDVO_PIPE_SEL_MASK (1 << 30)
Ville Syrjälä76203462018-05-14 20:24:21 +03004551#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004552#define SDVO_STALL_SELECT (1 << 29)
4553#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004554/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004555 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07004556 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07004557 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4558 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004559#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07004560#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03004561#define SDVO_PHASE_SELECT_MASK (15 << 19)
4562#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4563#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4564#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4565#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4566#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4567#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004568/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004569#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4570 SDVO_INTERRUPT_ENABLE)
4571#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4572
4573/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004574#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03004575#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004576#define SDVO_ENCODING_SDVO (0 << 10)
4577#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004578#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4579#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004580#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Ville Syrjälädd6090f2019-04-09 17:40:50 +03004581#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004582/* VSYNC/HSYNC bits new with 965, default is to be set */
4583#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4584#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4585
4586/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03004587#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03004588#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4589
4590/* Gen 6 (CPT) SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004591#define SDVO_PIPE_SEL_SHIFT_CPT 29
Paulo Zanonidc0fa712013-02-19 16:21:46 -03004592#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Ville Syrjälä76203462018-05-14 20:24:21 +03004593#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03004594
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004595/* CHV SDVO/HDMI bits: */
Ville Syrjälä76203462018-05-14 20:24:21 +03004596#define SDVO_PIPE_SEL_SHIFT_CHV 24
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004597#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
Ville Syrjälä76203462018-05-14 20:24:21 +03004598#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004599
Jesse Barnes585fb112008-07-29 11:54:06 -07004600
4601/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004602#define _DVOA 0x61120
4603#define DVOA _MMIO(_DVOA)
4604#define _DVOB 0x61140
4605#define DVOB _MMIO(_DVOB)
4606#define _DVOC 0x61160
4607#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004608#define DVO_ENABLE (1 << 31)
Ville Syrjäläb45a2582018-05-14 20:24:23 +03004609#define DVO_PIPE_SEL_SHIFT 30
4610#define DVO_PIPE_SEL_MASK (1 << 30)
4611#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004612#define DVO_PIPE_STALL_UNUSED (0 << 28)
4613#define DVO_PIPE_STALL (1 << 28)
4614#define DVO_PIPE_STALL_TV (2 << 28)
4615#define DVO_PIPE_STALL_MASK (3 << 28)
4616#define DVO_USE_VGA_SYNC (1 << 15)
4617#define DVO_DATA_ORDER_I740 (0 << 14)
4618#define DVO_DATA_ORDER_FP (1 << 14)
4619#define DVO_VSYNC_DISABLE (1 << 11)
4620#define DVO_HSYNC_DISABLE (1 << 10)
4621#define DVO_VSYNC_TRISTATE (1 << 9)
4622#define DVO_HSYNC_TRISTATE (1 << 8)
4623#define DVO_BORDER_ENABLE (1 << 7)
4624#define DVO_DATA_ORDER_GBRG (1 << 6)
4625#define DVO_DATA_ORDER_RGGB (0 << 6)
4626#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4627#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4628#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4629#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4630#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4631#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4632#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07004633#define DVO_PRESERVE_MASK (0x7 << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004634#define DVOA_SRCDIM _MMIO(0x61124)
4635#define DVOB_SRCDIM _MMIO(0x61144)
4636#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07004637#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4638#define DVO_SRCDIM_VERTICAL_SHIFT 0
4639
4640/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004641#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004642/*
4643 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4644 * the DPLL semantics change when the LVDS is assigned to that pipe.
4645 */
4646#define LVDS_PORT_EN (1 << 31)
4647/* Selects pipe B for LVDS data. Must be set on pre-965. */
Ville Syrjäläa44628b2018-05-14 21:28:27 +03004648#define LVDS_PIPE_SEL_SHIFT 30
4649#define LVDS_PIPE_SEL_MASK (1 << 30)
4650#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4651#define LVDS_PIPE_SEL_SHIFT_CPT 29
4652#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4653#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
Zhao Yakui898822c2010-01-04 16:29:30 +08004654/* LVDS dithering flag on 965/g4x platform */
4655#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08004656/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4657#define LVDS_VSYNC_POLARITY (1 << 21)
4658#define LVDS_HSYNC_POLARITY (1 << 20)
4659
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004660/* Enable border for unscaled (or aspect-scaled) display */
4661#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07004662/*
4663 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4664 * pixel.
4665 */
4666#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4667#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4668#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4669/*
4670 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4671 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4672 * on.
4673 */
4674#define LVDS_A3_POWER_MASK (3 << 6)
4675#define LVDS_A3_POWER_DOWN (0 << 6)
4676#define LVDS_A3_POWER_UP (3 << 6)
4677/*
4678 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4679 * is set.
4680 */
4681#define LVDS_CLKB_POWER_MASK (3 << 4)
4682#define LVDS_CLKB_POWER_DOWN (0 << 4)
4683#define LVDS_CLKB_POWER_UP (3 << 4)
4684/*
4685 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4686 * setting for whether we are in dual-channel mode. The B3 pair will
4687 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4688 */
4689#define LVDS_B0B3_POWER_MASK (3 << 2)
4690#define LVDS_B0B3_POWER_DOWN (0 << 2)
4691#define LVDS_B0B3_POWER_UP (3 << 2)
4692
David Härdeman3c17fe42010-09-24 21:44:32 +02004693/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004694#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01004695/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03004696 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4697 * of the infoframe structure specified by CEA-861. */
4698#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004699#define VIDEO_DIP_VSC_DATA_SIZE 36
Manasi Navare4c614832018-11-28 12:26:20 -08004700#define VIDEO_DIP_PPS_DATA_SIZE 132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004701#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004702/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02004703#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02004704#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03004705#define VIDEO_DIP_PORT_MASK (3 << 29)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004706#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004707#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4708#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004709#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
David Härdeman3c17fe42010-09-24 21:44:32 +02004710#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4711#define VIDEO_DIP_SELECT_AVI (0 << 19)
4712#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02004713#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004714#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07004715#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02004716#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4717#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4718#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03004719#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004720/* HSW and later: */
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05304721#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
Dhinakaran Pandiyana670be32018-10-05 11:56:43 -07004722#define PSR_VSC_BIT_7_SET (1 << 27)
4723#define VSC_SELECT_MASK (0x3 << 25)
4724#define VSC_SELECT_SHIFT 25
4725#define VSC_DIP_HW_HEA_DATA (0 << 25)
4726#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4727#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4728#define VSC_DIP_SW_HEA_DATA (3 << 25)
4729#define VDIP_ENABLE_PPS (1 << 24)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004730#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4731#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004732#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03004733#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4734#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03004735#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02004736
Jesse Barnes585fb112008-07-29 11:54:06 -07004737/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03004738#define PPS_BASE 0x61200
4739#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4740#define PCH_PPS_BASE 0xC7200
4741
4742#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4743 PPS_BASE + (reg) + \
4744 (pps_idx) * 0x100)
4745
4746#define _PP_STATUS 0x61200
4747#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004748#define PP_ON REG_BIT(31)
Madhav Chauhanf4ff2122018-11-29 16:12:30 +02004749
4750#define _PP_CONTROL_1 0xc7204
4751#define _PP_CONTROL_2 0xc7304
4752#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4753 _PP_CONTROL_2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004754#define POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004755#define VDD_OVERRIDE_FORCE REG_BIT(3)
4756#define BACKLIGHT_ENABLE REG_BIT(2)
4757#define PWR_DOWN_ON_RESET REG_BIT(1)
4758#define PWR_STATE_TARGET REG_BIT(0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004759/*
4760 * Indicates that all dependencies of the panel are on:
4761 *
4762 * - PLL enabled
4763 * - pipe enabled
4764 * - LVDS/DVOB/DVOC on
4765 */
Jani Nikula09b434d2019-03-15 15:56:18 +02004766#define PP_READY REG_BIT(30)
4767#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004768#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4769#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4770#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
Jani Nikula09b434d2019-03-15 15:56:18 +02004771#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4772#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004773#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4774#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4775#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4776#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4777#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4778#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4779#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4780#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4781#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
Imre Deak44cb7342016-08-10 14:07:29 +03004782
4783#define _PP_CONTROL 0x61204
4784#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
Jani Nikula09b434d2019-03-15 15:56:18 +02004785#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004786#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
Jani Nikula09b434d2019-03-15 15:56:18 +02004787#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
Jani Nikula09b434d2019-03-15 15:56:18 +02004788#define EDP_FORCE_VDD REG_BIT(3)
4789#define EDP_BLC_ENABLE REG_BIT(2)
4790#define PANEL_POWER_RESET REG_BIT(1)
4791#define PANEL_POWER_ON REG_BIT(0)
Imre Deak44cb7342016-08-10 14:07:29 +03004792
4793#define _PP_ON_DELAYS 0x61208
4794#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004795#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
Jani Nikulabaa09e72019-03-15 15:56:20 +02004796#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4797#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4798#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4799#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4800#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
Jani Nikula09b434d2019-03-15 15:56:18 +02004801#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004802#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004803
4804#define _PP_OFF_DELAYS 0x6120C
4805#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
Jani Nikula09b434d2019-03-15 15:56:18 +02004806#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
Jani Nikula09b434d2019-03-15 15:56:18 +02004807#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004808
4809#define _PP_DIVISOR 0x61210
4810#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
Jani Nikula09b434d2019-03-15 15:56:18 +02004811#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
Jani Nikula09b434d2019-03-15 15:56:18 +02004812#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004813
4814/* Panel fitting */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004815#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004816#define PFIT_ENABLE (1 << 31)
4817#define PFIT_PIPE_MASK (3 << 29)
4818#define PFIT_PIPE_SHIFT 29
4819#define VERT_INTERP_DISABLE (0 << 10)
4820#define VERT_INTERP_BILINEAR (1 << 10)
4821#define VERT_INTERP_MASK (3 << 10)
4822#define VERT_AUTO_SCALE (1 << 9)
4823#define HORIZ_INTERP_DISABLE (0 << 6)
4824#define HORIZ_INTERP_BILINEAR (1 << 6)
4825#define HORIZ_INTERP_MASK (3 << 6)
4826#define HORIZ_AUTO_SCALE (1 << 5)
4827#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004828#define PFIT_FILTER_FUZZY (0 << 24)
4829#define PFIT_SCALING_AUTO (0 << 26)
4830#define PFIT_SCALING_PROGRAMMED (1 << 26)
4831#define PFIT_SCALING_PILLAR (2 << 26)
4832#define PFIT_SCALING_LETTER (3 << 26)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004833#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004834/* Pre-965 */
4835#define PFIT_VERT_SCALE_SHIFT 20
4836#define PFIT_VERT_SCALE_MASK 0xfff00000
4837#define PFIT_HORIZ_SCALE_SHIFT 4
4838#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4839/* 965+ */
4840#define PFIT_VERT_SCALE_SHIFT_965 16
4841#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4842#define PFIT_HORIZ_SCALE_SHIFT_965 0
4843#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4844
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004845#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004846
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004847#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4848#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004849#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4850 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004851
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004852#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4853#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004854#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4855 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004856
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004857#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4858#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004859#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4860 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004861
Jesse Barnes585fb112008-07-29 11:54:06 -07004862/* Backlight control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004863#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004864#define BLM_PWM_ENABLE (1 << 31)
4865#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4866#define BLM_PIPE_SELECT (1 << 29)
4867#define BLM_PIPE_SELECT_IVB (3 << 29)
4868#define BLM_PIPE_A (0 << 29)
4869#define BLM_PIPE_B (1 << 29)
4870#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004871#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4872#define BLM_TRANSCODER_B BLM_PIPE_B
4873#define BLM_TRANSCODER_C BLM_PIPE_C
4874#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004875#define BLM_PIPE(pipe) ((pipe) << 29)
4876#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4877#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4878#define BLM_PHASE_IN_ENABLE (1 << 25)
4879#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4880#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4881#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4882#define BLM_PHASE_IN_COUNT_SHIFT (8)
4883#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4884#define BLM_PHASE_IN_INCR_SHIFT (0)
4885#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004886#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004887/*
4888 * This is the most significant 15 bits of the number of backlight cycles in a
4889 * complete cycle of the modulated backlight control.
4890 *
4891 * The actual value is this field multiplied by two.
4892 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004893#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4894#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4895#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004896/*
4897 * This is the number of cycles out of the backlight modulation cycle for which
4898 * the backlight is on.
4899 *
4900 * This field must be no greater than the number of cycles in the complete
4901 * backlight modulation cycle.
4902 */
4903#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4904#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004905#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4906#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004907
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02004908#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004909#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004910
Daniel Vetter7cf41602012-06-05 10:07:09 +02004911/* New registers for PCH-split platforms. Safe where new bits show up, the
4912 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4914#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004915
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004916#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004917
Daniel Vetter7cf41602012-06-05 10:07:09 +02004918/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4919 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004920#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004921#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004922#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4923#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004924#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004925
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004926#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004927#define UTIL_PIN_ENABLE (1 << 31)
4928
Sunil Kamath022e4e52015-09-30 22:34:57 +05304929#define UTIL_PIN_PIPE(x) ((x) << 29)
4930#define UTIL_PIN_PIPE_MASK (3 << 29)
4931#define UTIL_PIN_MODE_PWM (1 << 24)
4932#define UTIL_PIN_MODE_MASK (0xf << 24)
4933#define UTIL_PIN_POLARITY (1 << 22)
4934
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304935/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304936#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304937#define BXT_BLC_PWM_ENABLE (1 << 31)
4938#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304939#define _BXT_BLC_PWM_FREQ1 0xC8254
4940#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304941
Sunil Kamath022e4e52015-09-30 22:34:57 +05304942#define _BXT_BLC_PWM_CTL2 0xC8350
4943#define _BXT_BLC_PWM_FREQ2 0xC8354
4944#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004946#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304947 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004948#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304949 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004950#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304951 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004953#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004954#define PCH_GTC_ENABLE (1 << 31)
4955
Jesse Barnes585fb112008-07-29 11:54:06 -07004956/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004957#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004958/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004959# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004960/* Sources the TV encoder input from pipe B instead of A. */
Ville Syrjälä4add0f62018-05-14 20:24:22 +03004961# define TV_ENC_PIPE_SEL_SHIFT 30
4962# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4963# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004964/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004965# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004966/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004967# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004968/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004969# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004970/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004971# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4972# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004973/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004974# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004975/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004976# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004977/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004978# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004979/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004980# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004981/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004982# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjäläe3bb3552018-11-12 18:59:58 +02004983# define TV_OVERSAMPLE_MASK (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004984/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004985# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004986/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004987# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004988/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004989# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004990/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004991# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004992/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004993 * Enables a fix for the 915GM only.
4994 *
4995 * Not sure what it does.
4996 */
4997# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004998/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004999# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07005000# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005001/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07005002# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005003/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005004# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005005/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005006# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005007/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07005008# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005009/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07005010# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005011/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005012# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005013/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07005014# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005015/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07005016# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005017/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07005018# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005019/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005020 * This test mode forces the DACs to 50% of full output.
5021 *
5022 * This is used for load detection in combination with TVDAC_SENSE_MASK
5023 */
5024# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5025# define TV_TEST_MODE_MASK (7 << 0)
5026
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005027#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01005028# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005029/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005030 * Reports that DAC state change logic has reported change (RO).
5031 *
5032 * This gets cleared when TV_DAC_STATE_EN is cleared
5033*/
5034# define TVDAC_STATE_CHG (1 << 31)
5035# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005036/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005037# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005038/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005039# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005040/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07005041# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005042/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005043 * Enables DAC state detection logic, for load-based TV detection.
5044 *
5045 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5046 * to off, for load detection to work.
5047 */
5048# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005049/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005050# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005051/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005052# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005053/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07005054# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005055/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07005056# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005057/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07005058# define ENC_TVDAC_SLEW_FAST (1 << 6)
5059# define DAC_A_1_3_V (0 << 4)
5060# define DAC_A_1_1_V (1 << 4)
5061# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08005062# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005063# define DAC_B_1_3_V (0 << 2)
5064# define DAC_B_1_1_V (1 << 2)
5065# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08005066# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07005067# define DAC_C_1_3_V (0 << 0)
5068# define DAC_C_1_1_V (1 << 0)
5069# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08005070# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005071
Ville Syrjälä646b4262014-04-25 20:14:30 +03005072/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005073 * CSC coefficients are stored in a floating point format with 9 bits of
5074 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5075 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5076 * -1 (0x3) being the only legal negative value.
5077 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005078#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07005079# define TV_RY_MASK 0x07ff0000
5080# define TV_RY_SHIFT 16
5081# define TV_GY_MASK 0x00000fff
5082# define TV_GY_SHIFT 0
5083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005084#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07005085# define TV_BY_MASK 0x07ff0000
5086# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005087/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005088 * Y attenuation for component video.
5089 *
5090 * Stored in 1.9 fixed point.
5091 */
5092# define TV_AY_MASK 0x000003ff
5093# define TV_AY_SHIFT 0
5094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005095#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07005096# define TV_RU_MASK 0x07ff0000
5097# define TV_RU_SHIFT 16
5098# define TV_GU_MASK 0x000007ff
5099# define TV_GU_SHIFT 0
5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005101#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07005102# define TV_BU_MASK 0x07ff0000
5103# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005104/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005105 * U attenuation for component video.
5106 *
5107 * Stored in 1.9 fixed point.
5108 */
5109# define TV_AU_MASK 0x000003ff
5110# define TV_AU_SHIFT 0
5111
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005112#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07005113# define TV_RV_MASK 0x0fff0000
5114# define TV_RV_SHIFT 16
5115# define TV_GV_MASK 0x000007ff
5116# define TV_GV_SHIFT 0
5117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005118#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07005119# define TV_BV_MASK 0x07ff0000
5120# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005121/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005122 * V attenuation for component video.
5123 *
5124 * Stored in 1.9 fixed point.
5125 */
5126# define TV_AV_MASK 0x000007ff
5127# define TV_AV_SHIFT 0
5128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005129#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005130/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07005131# define TV_BRIGHTNESS_MASK 0xff000000
5132# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03005133/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005134# define TV_CONTRAST_MASK 0x00ff0000
5135# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005136/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07005137# define TV_SATURATION_MASK 0x0000ff00
5138# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005139/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07005140# define TV_HUE_MASK 0x000000ff
5141# define TV_HUE_SHIFT 0
5142
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005143#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005144/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07005145# define TV_BLACK_LEVEL_MASK 0x01ff0000
5146# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005147/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07005148# define TV_BLANK_LEVEL_MASK 0x000001ff
5149# define TV_BLANK_LEVEL_SHIFT 0
5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005151#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005152/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005153# define TV_HSYNC_END_MASK 0x1fff0000
5154# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005155/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07005156# define TV_HTOTAL_MASK 0x00001fff
5157# define TV_HTOTAL_SHIFT 0
5158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005159#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005160/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005161# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005162/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005163# define TV_HBURST_START_SHIFT 16
5164# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005165/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07005166# define TV_HBURST_LEN_SHIFT 0
5167# define TV_HBURST_LEN_MASK 0x0001fff
5168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005169#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005170/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005171# define TV_HBLANK_END_SHIFT 16
5172# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005173/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07005174# define TV_HBLANK_START_SHIFT 0
5175# define TV_HBLANK_START_MASK 0x0001fff
5176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005177#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005178/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005179# define TV_NBR_END_SHIFT 16
5180# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03005181/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005182# define TV_VI_END_F1_SHIFT 8
5183# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03005184/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07005185# define TV_VI_END_F2_SHIFT 0
5186# define TV_VI_END_F2_MASK 0x0000003f
5187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005188#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005189/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005190# define TV_VSYNC_LEN_MASK 0x07ff0000
5191# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005192/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07005193 * number of half lines.
5194 */
5195# define TV_VSYNC_START_F1_MASK 0x00007f00
5196# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005197/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005198 * Offset of the start of vsync in field 2, measured in one less than the
5199 * number of half lines.
5200 */
5201# define TV_VSYNC_START_F2_MASK 0x0000007f
5202# define TV_VSYNC_START_F2_SHIFT 0
5203
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005204#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005205/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07005206# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005207/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07005208# define TV_VEQ_LEN_MASK 0x007f0000
5209# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005210/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07005211 * the number of half lines.
5212 */
5213# define TV_VEQ_START_F1_MASK 0x0007f00
5214# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03005215/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005216 * Offset of the start of equalization in field 2, measured in one less than
5217 * the number of half lines.
5218 */
5219# define TV_VEQ_START_F2_MASK 0x000007f
5220# define TV_VEQ_START_F2_SHIFT 0
5221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005222#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005223/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005224 * Offset to start of vertical colorburst, measured in one less than the
5225 * number of lines from vertical start.
5226 */
5227# define TV_VBURST_START_F1_MASK 0x003f0000
5228# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005229/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005230 * Offset to the end of vertical colorburst, measured in one less than the
5231 * number of lines from the start of NBR.
5232 */
5233# define TV_VBURST_END_F1_MASK 0x000000ff
5234# define TV_VBURST_END_F1_SHIFT 0
5235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005236#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005237/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005238 * Offset to start of vertical colorburst, measured in one less than the
5239 * number of lines from vertical start.
5240 */
5241# define TV_VBURST_START_F2_MASK 0x003f0000
5242# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005243/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005244 * Offset to the end of vertical colorburst, measured in one less than the
5245 * number of lines from the start of NBR.
5246 */
5247# define TV_VBURST_END_F2_MASK 0x000000ff
5248# define TV_VBURST_END_F2_SHIFT 0
5249
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005250#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005251/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005252 * Offset to start of vertical colorburst, measured in one less than the
5253 * number of lines from vertical start.
5254 */
5255# define TV_VBURST_START_F3_MASK 0x003f0000
5256# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005257/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005258 * Offset to the end of vertical colorburst, measured in one less than the
5259 * number of lines from the start of NBR.
5260 */
5261# define TV_VBURST_END_F3_MASK 0x000000ff
5262# define TV_VBURST_END_F3_SHIFT 0
5263
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005264#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005265/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005266 * Offset to start of vertical colorburst, measured in one less than the
5267 * number of lines from vertical start.
5268 */
5269# define TV_VBURST_START_F4_MASK 0x003f0000
5270# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005271/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005272 * Offset to the end of vertical colorburst, measured in one less than the
5273 * number of lines from the start of NBR.
5274 */
5275# define TV_VBURST_END_F4_MASK 0x000000ff
5276# define TV_VBURST_END_F4_SHIFT 0
5277
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005278#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005279/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005280# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005281/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005282# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005283/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005284# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005285/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005286# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005287/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005288# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005289/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07005290# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005291/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07005292# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005293/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005294# define TV_BURST_LEVEL_MASK 0x00ff0000
5295# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005296/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005297# define TV_SCDDA1_INC_MASK 0x00000fff
5298# define TV_SCDDA1_INC_SHIFT 0
5299
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005300#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005301/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005302# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5303# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005304/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005305# define TV_SCDDA2_INC_MASK 0x00007fff
5306# define TV_SCDDA2_INC_SHIFT 0
5307
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005308#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005309/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005310# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5311# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005312/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07005313# define TV_SCDDA3_INC_MASK 0x00007fff
5314# define TV_SCDDA3_INC_SHIFT 0
5315
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005316#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005317/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07005318# define TV_XPOS_MASK 0x1fff0000
5319# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005320/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07005321# define TV_YPOS_MASK 0x00000fff
5322# define TV_YPOS_SHIFT 0
5323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005324#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005325/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07005326# define TV_XSIZE_MASK 0x1fff0000
5327# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005328/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005329 * Vertical size of the display window, measured in pixels.
5330 *
5331 * Must be even for interlaced modes.
5332 */
5333# define TV_YSIZE_MASK 0x00000fff
5334# define TV_YSIZE_SHIFT 0
5335
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005336#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005337/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005338 * Enables automatic scaling calculation.
5339 *
5340 * If set, the rest of the registers are ignored, and the calculated values can
5341 * be read back from the register.
5342 */
5343# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005344/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005345 * Disables the vertical filter.
5346 *
5347 * This is required on modes more than 1024 pixels wide */
5348# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005349/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07005350# define TV_VADAPT (1 << 28)
5351# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005352/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005353# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005354/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005355# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005356/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07005357# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005358/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005359 * Sets the horizontal scaling factor.
5360 *
5361 * This should be the fractional part of the horizontal scaling factor divided
5362 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5363 *
5364 * (src width - 1) / ((oversample * dest width) - 1)
5365 */
5366# define TV_HSCALE_FRAC_MASK 0x00003fff
5367# define TV_HSCALE_FRAC_SHIFT 0
5368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005369#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005370/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005371 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5372 *
5373 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5374 */
5375# define TV_VSCALE_INT_MASK 0x00038000
5376# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005377/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005378 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5379 *
5380 * \sa TV_VSCALE_INT_MASK
5381 */
5382# define TV_VSCALE_FRAC_MASK 0x00007fff
5383# define TV_VSCALE_FRAC_SHIFT 0
5384
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005385#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005386/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005387 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5388 *
5389 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5390 *
5391 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5392 */
5393# define TV_VSCALE_IP_INT_MASK 0x00038000
5394# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03005395/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005396 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5397 *
5398 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5399 *
5400 * \sa TV_VSCALE_IP_INT_MASK
5401 */
5402# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5403# define TV_VSCALE_IP_FRAC_SHIFT 0
5404
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005405#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07005406# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005407/*
Jesse Barnes585fb112008-07-29 11:54:06 -07005408 * Specifies which field to send the CC data in.
5409 *
5410 * CC data is usually sent in field 0.
5411 */
5412# define TV_CC_FID_MASK (1 << 27)
5413# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03005414/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005415# define TV_CC_HOFF_MASK 0x03ff0000
5416# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005417/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07005418# define TV_CC_LINE_MASK 0x0000003f
5419# define TV_CC_LINE_SHIFT 0
5420
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005421#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07005422# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03005423/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005424# define TV_CC_DATA_2_MASK 0x007f0000
5425# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03005426/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07005427# define TV_CC_DATA_1_MASK 0x0000007f
5428# define TV_CC_DATA_1_SHIFT 0
5429
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005430#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5431#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5432#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5433#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07005434
Keith Packard040d87f2009-05-30 20:42:33 -07005435/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005436#define DP_A _MMIO(0x64000) /* eDP */
5437#define DP_B _MMIO(0x64100)
5438#define DP_C _MMIO(0x64200)
5439#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07005440
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005441#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5442#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5443#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03005444
Keith Packard040d87f2009-05-30 20:42:33 -07005445#define DP_PORT_EN (1 << 31)
Ville Syrjälä59b74c42018-05-18 18:29:28 +03005446#define DP_PIPE_SEL_SHIFT 30
5447#define DP_PIPE_SEL_MASK (1 << 30)
5448#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5449#define DP_PIPE_SEL_SHIFT_IVB 29
5450#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5451#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5452#define DP_PIPE_SEL_SHIFT_CHV 16
5453#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5454#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08005455
Keith Packard040d87f2009-05-30 20:42:33 -07005456/* Link training mode - select a suitable mode for each stage */
5457#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5458#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5459#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5460#define DP_LINK_TRAIN_OFF (3 << 28)
5461#define DP_LINK_TRAIN_MASK (3 << 28)
5462#define DP_LINK_TRAIN_SHIFT 28
5463
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005464/* CPT Link training mode */
5465#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5466#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5467#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5468#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5469#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5470#define DP_LINK_TRAIN_SHIFT_CPT 8
5471
Keith Packard040d87f2009-05-30 20:42:33 -07005472/* Signal voltages. These are mostly controlled by the other end */
5473#define DP_VOLTAGE_0_4 (0 << 25)
5474#define DP_VOLTAGE_0_6 (1 << 25)
5475#define DP_VOLTAGE_0_8 (2 << 25)
5476#define DP_VOLTAGE_1_2 (3 << 25)
5477#define DP_VOLTAGE_MASK (7 << 25)
5478#define DP_VOLTAGE_SHIFT 25
5479
5480/* Signal pre-emphasis levels, like voltages, the other end tells us what
5481 * they want
5482 */
5483#define DP_PRE_EMPHASIS_0 (0 << 22)
5484#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5485#define DP_PRE_EMPHASIS_6 (2 << 22)
5486#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5487#define DP_PRE_EMPHASIS_MASK (7 << 22)
5488#define DP_PRE_EMPHASIS_SHIFT 22
5489
5490/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005491#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07005492#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03005493#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07005494
5495/* Mystic DPCD version 1.1 special mode */
5496#define DP_ENHANCED_FRAMING (1 << 18)
5497
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005498/* eDP */
5499#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02005500#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005501#define DP_PLL_FREQ_MASK (3 << 16)
5502
Ville Syrjälä646b4262014-04-25 20:14:30 +03005503/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07005504#define DP_PORT_REVERSAL (1 << 15)
5505
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005506/* eDP */
5507#define DP_PLL_ENABLE (1 << 14)
5508
Ville Syrjälä646b4262014-04-25 20:14:30 +03005509/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07005510#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5511
5512#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005513#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07005514
Ville Syrjälä646b4262014-04-25 20:14:30 +03005515/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07005516#define DP_COLOR_RANGE_16_235 (1 << 8)
5517
Ville Syrjälä646b4262014-04-25 20:14:30 +03005518/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07005519#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5520
Ville Syrjälä646b4262014-04-25 20:14:30 +03005521/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07005522#define DP_SYNC_VS_HIGH (1 << 4)
5523#define DP_SYNC_HS_HIGH (1 << 3)
5524
Ville Syrjälä646b4262014-04-25 20:14:30 +03005525/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07005526#define DP_DETECTED (1 << 2)
5527
Ville Syrjälä646b4262014-04-25 20:14:30 +03005528/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07005529 * signal sink for DDC etc. Max packet size supported
5530 * is 20 bytes in each direction, hence the 5 fixed
5531 * data registers
5532 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005533#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5534#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5535#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5536#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5537#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5538#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005539
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005540#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5541#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5542#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5543#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5544#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5545#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07005546
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005547#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5548#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5549#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5550#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5551#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5552#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07005553
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005554#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5555#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5556#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5557#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5558#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5559#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02005560
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005561#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5562#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5563#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5564#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5565#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5566#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
James Ausmusbb187e92018-06-11 17:25:12 -07005567
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005568#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5569#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5570#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5571#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5572#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5573#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08005574
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02005575#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5576#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07005577
5578#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5579#define DP_AUX_CH_CTL_DONE (1 << 30)
5580#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5581#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5582#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5583#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5584#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
James Ausmus6fa228b2017-10-12 14:30:36 -07005585#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
Keith Packard040d87f2009-05-30 20:42:33 -07005586#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5587#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5588#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5589#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5590#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5591#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5592#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5593#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5594#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5595#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5596#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5597#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5598#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05305599#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5600#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5601#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Anusha Srivatsa6f211ed2018-07-26 16:35:15 -07005602#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
Ville Syrjälä395b2912015-09-18 20:03:40 +03005603#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05305604#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005605#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07005606
5607/*
5608 * Computing GMCH M and N values for the Display Port link
5609 *
5610 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5611 *
5612 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5613 *
5614 * The GMCH value is used internally
5615 *
5616 * bytes_per_pixel is the number of bytes coming out of the plane,
5617 * which is after the LUTs, so we want the bytes for our color format.
5618 * For our current usage, this is always 3, one byte for R, G and B.
5619 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02005620#define _PIPEA_DATA_M_G4X 0x70050
5621#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07005622
5623/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005624#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02005625#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005626#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07005627
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005628#define DATA_LINK_M_N_MASK (0xffffff)
5629#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07005630
Daniel Vettere3b95f12013-05-03 11:49:49 +02005631#define _PIPEA_DATA_N_G4X 0x70054
5632#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07005633#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5634
5635/*
5636 * Computing Link M and N values for the Display Port link
5637 *
5638 * Link M / N = pixel_clock / ls_clk
5639 *
5640 * (the DP spec calls pixel_clock the 'strm_clk')
5641 *
5642 * The Link value is transmitted in the Main Stream
5643 * Attributes and VB-ID.
5644 */
5645
Daniel Vettere3b95f12013-05-03 11:49:49 +02005646#define _PIPEA_LINK_M_G4X 0x70060
5647#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07005648#define PIPEA_DP_LINK_M_MASK (0xffffff)
5649
Daniel Vettere3b95f12013-05-03 11:49:49 +02005650#define _PIPEA_LINK_N_G4X 0x70064
5651#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07005652#define PIPEA_DP_LINK_N_MASK (0xffffff)
5653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005654#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5655#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5656#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5657#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005658
Jesse Barnes585fb112008-07-29 11:54:06 -07005659/* Display & cursor control */
5660
5661/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005662#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03005663#define DSL_LINEMASK_GEN2 0x00000fff
5664#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005665#define _PIPEACONF 0x70008
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005666#define PIPECONF_ENABLE (1 << 31)
Chris Wilson5eddb702010-09-11 13:48:45 +01005667#define PIPECONF_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005668#define PIPECONF_DOUBLE_WIDE (1 << 30)
5669#define I965_PIPECONF_ACTIVE (1 << 30)
5670#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5671#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
Chris Wilson5eddb702010-09-11 13:48:45 +01005672#define PIPECONF_SINGLE_WIDE 0
5673#define PIPECONF_PIPE_UNLOCKED 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005674#define PIPECONF_PIPE_LOCKED (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005675#define PIPECONF_FORCE_BORDER (1 << 25)
Ville Syrjälä9d5441d2019-02-07 22:21:40 +02005676#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5677#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5678#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5679#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5680#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5681#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5682#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5683#define PIPECONF_GAMMA_MODE_SHIFT 24
Christian Schmidt59df7b12011-12-19 20:03:33 +01005684#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005685#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01005686/* Note that pre-gen3 does not support interlaced display directly. Panel
5687 * fitting must be disabled on pre-ilk for interlaced. */
5688#define PIPECONF_PROGRESSIVE (0 << 21)
5689#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5690#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5691#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5692#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5693/* Ironlake and later have a complete new set of values for interlaced. PFIT
5694 * means panel fitter required, PF means progressive fetch, DBL means power
5695 * saving pixel doubling. */
5696#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5697#define PIPECONF_INTERLACED_ILK (3 << 21)
5698#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5699#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005700#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305701#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005702#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305703#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005704#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005705#define PIPECONF_BPC_MASK (0x7 << 5)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005706#define PIPECONF_8BPC (0 << 5)
5707#define PIPECONF_10BPC (1 << 5)
5708#define PIPECONF_6BPC (2 << 5)
5709#define PIPECONF_12BPC (3 << 5)
5710#define PIPECONF_DITHER_EN (1 << 4)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07005711#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005712#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5713#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5714#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5715#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005716#define _PIPEASTAT 0x70024
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005717#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5718#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5719#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5720#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5721#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5722#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5723#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5724#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5725#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5726#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5727#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5728#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5729#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5730#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5731#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5732#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5733#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5734#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5735#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5736#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5737#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5738#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5739#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5740#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5741#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5742#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5743#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5744#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5745#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5746#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5747#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5748#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5749#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5750#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5751#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5752#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5753#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5754#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5755#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5756#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5757#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5758#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5759#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5760#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5761#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5762#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07005763
Imre Deak755e9012014-02-10 18:42:47 +02005764#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5765#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5766
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005767#define PIPE_A_OFFSET 0x70000
5768#define PIPE_B_OFFSET 0x71000
5769#define PIPE_C_OFFSET 0x72000
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07005770#define PIPE_D_OFFSET 0x73000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005771#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005772/*
5773 * There's actually no pipe EDP. Some pipe registers have
5774 * simply shifted from the pipe to the transcoder, while
5775 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5776 * to access such registers in transcoder EDP.
5777 */
5778#define PIPE_EDP_OFFSET 0x7f000
5779
Madhav Chauhan372610f2018-10-15 17:28:04 +03005780/* ICL DSI 0 and 1 */
5781#define PIPE_DSI0_OFFSET 0x7b000
5782#define PIPE_DSI1_OFFSET 0x7b800
5783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005784#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5785#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5786#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5787#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5788#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005789
Ville Syrjäläe2625682019-04-01 23:02:29 +03005790#define _PIPEAGCMAX 0x70010
5791#define _PIPEBGCMAX 0x71010
5792#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5793
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005794#define _PIPE_MISC_A 0x70030
5795#define _PIPE_MISC_B 0x71030
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005796#define PIPEMISC_YUV420_ENABLE (1 << 27)
5797#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
Ville Syrjälä09b25812019-04-12 21:30:09 +03005798#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005799#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5800#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5801#define PIPEMISC_DITHER_8_BPC (0 << 5)
5802#define PIPEMISC_DITHER_10_BPC (1 << 5)
5803#define PIPEMISC_DITHER_6_BPC (2 << 5)
5804#define PIPEMISC_DITHER_12_BPC (3 << 5)
5805#define PIPEMISC_DITHER_ENABLE (1 << 4)
5806#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5807#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005808#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005809
Matt Roperc0550302019-01-30 10:51:20 -08005810/* Skylake+ pipe bottom (background) color */
5811#define _SKL_BOTTOM_COLOR_A 0x70034
5812#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5813#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5814#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005816#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005817#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5818#define PIPEB_HLINE_INT_EN (1 << 28)
5819#define PIPEB_VBLANK_INT_EN (1 << 27)
5820#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5821#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5822#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5823#define PIPE_PSR_INT_EN (1 << 22)
5824#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5825#define PIPEA_HLINE_INT_EN (1 << 20)
5826#define PIPEA_VBLANK_INT_EN (1 << 19)
5827#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5828#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5829#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5830#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5831#define PIPEC_HLINE_INT_EN (1 << 12)
5832#define PIPEC_VBLANK_INT_EN (1 << 11)
5833#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5834#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5835#define PLANEC_FLIPDONE_INT_EN (1 << 8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005836
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005837#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005838#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5839#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5840#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5841#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5842#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5843#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5844#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5845#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5846#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5847#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5848#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5849#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005850#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005851#define DPINVGTT_EN_MASK_CHV 0xfff0000
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005852#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5853#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5854#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5855#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5856#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5857#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5858#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5859#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5860#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5861#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5862#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5863#define PLANEA_INVALID_GTT_STATUS (1 << 0)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005864#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005865#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005866
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005867#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005868#define DSPARB_CSTART_MASK (0x7f << 7)
5869#define DSPARB_CSTART_SHIFT 7
5870#define DSPARB_BSTART_MASK (0x7f)
5871#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005872#define DSPARB_BEND_SHIFT 9 /* on 855 */
5873#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005874#define DSPARB_SPRITEA_SHIFT_VLV 0
5875#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5876#define DSPARB_SPRITEB_SHIFT_VLV 8
5877#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5878#define DSPARB_SPRITEC_SHIFT_VLV 16
5879#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5880#define DSPARB_SPRITED_SHIFT_VLV 24
5881#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005882#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005883#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5884#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5885#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5886#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5887#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5888#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5889#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5890#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5891#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5892#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5893#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5894#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005895#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005896#define DSPARB_SPRITEE_SHIFT_VLV 0
5897#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5898#define DSPARB_SPRITEF_SHIFT_VLV 8
5899#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005900
Ville Syrjälä0a560672014-06-11 16:51:18 +03005901/* pnv/gen4/g4x/vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005902#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005903#define DSPFW_SR_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005904#define DSPFW_SR_MASK (0x1ff << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005905#define DSPFW_CURSORB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005906#define DSPFW_CURSORB_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005907#define DSPFW_PLANEB_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005908#define DSPFW_PLANEB_MASK (0x7f << 8)
5909#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005910#define DSPFW_PLANEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005911#define DSPFW_PLANEA_MASK (0x7f << 0)
5912#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005913#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005914#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005915#define DSPFW_FBC_SR_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005916#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005917#define DSPFW_FBC_HPLL_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005918#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005919#define DSPFW_SPRITEB_SHIFT (16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005920#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5921#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005922#define DSPFW_CURSORA_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005923#define DSPFW_CURSORA_MASK (0x3f << 8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005924#define DSPFW_PLANEC_OLD_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005925#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005926#define DSPFW_SPRITEA_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005927#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5928#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02005929#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005930#define DSPFW_HPLL_SR_EN (1 << 31)
5931#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005932#define DSPFW_CURSOR_SR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005933#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
Zhao Yakuid4294342010-03-22 22:45:36 +08005934#define DSPFW_HPLL_CURSOR_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005935#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005936#define DSPFW_HPLL_SR_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005937#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005938
5939/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005940#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005941#define DSPFW_SPRITEB_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005942#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005943#define DSPFW_CURSORA_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005944#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005945#define DSPFW_SPRITEA_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005946#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005947#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005948#define DSPFW_PLANEB_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005949#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005950#define DSPFW_PLANEA_WM1_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005951#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005952#define DSPFW_CURSORB_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005953#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005954#define DSPFW_CURSOR_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005955#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005956#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005957#define DSPFW_SR_WM1_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005958#define DSPFW_SR_WM1_MASK (0x1ff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005959#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5960#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005961#define DSPFW_SPRITED_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005962#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005963#define DSPFW_SPRITED_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005964#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005965#define DSPFW_SPRITEC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005966#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005967#define DSPFW_SPRITEC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005968#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005969#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005970#define DSPFW_SPRITEF_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005971#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005972#define DSPFW_SPRITEF_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005973#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005974#define DSPFW_SPRITEE_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005975#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005976#define DSPFW_SPRITEE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005977#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005978#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005979#define DSPFW_PLANEC_WM1_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005980#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005981#define DSPFW_PLANEC_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005982#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005983#define DSPFW_CURSORC_WM1_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005984#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005985#define DSPFW_CURSORC_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005986#define DSPFW_CURSORC_MASK (0x3f << 0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005987
5988/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005989#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005990#define DSPFW_SR_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005991#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005992#define DSPFW_SPRITEF_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005993#define DSPFW_SPRITEF_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005994#define DSPFW_SPRITEE_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005995#define DSPFW_SPRITEE_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005996#define DSPFW_PLANEC_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005997#define DSPFW_PLANEC_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005998#define DSPFW_SPRITED_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07005999#define DSPFW_SPRITED_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006000#define DSPFW_SPRITEC_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006001#define DSPFW_SPRITEC_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006002#define DSPFW_PLANEB_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006003#define DSPFW_PLANEB_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006004#define DSPFW_SPRITEB_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006005#define DSPFW_SPRITEB_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006006#define DSPFW_SPRITEA_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006007#define DSPFW_SPRITEA_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006008#define DSPFW_PLANEA_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006009#define DSPFW_PLANEA_HI_MASK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006010#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006011#define DSPFW_SR_WM1_HI_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006012#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03006013#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006014#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006015#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006016#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006017#define DSPFW_PLANEC_WM1_HI_SHIFT 21
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006018#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006019#define DSPFW_SPRITED_WM1_HI_SHIFT 20
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006020#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006021#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006022#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006023#define DSPFW_PLANEB_WM1_HI_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006024#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006025#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006026#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006027#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006028#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
Ville Syrjälä0a560672014-06-11 16:51:18 +03006029#define DSPFW_PLANEA_WM1_HI_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006030#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08006031
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006032/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006033#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006034#define DDL_CURSOR_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006035#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03006036#define DDL_PLANE_SHIFT 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006037#define DDL_PRECISION_HIGH (1 << 7)
6038#define DDL_PRECISION_LOW (0 << 7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05306039#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07006040
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006041#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006042#define CBR_PND_DEADLINE_DISABLE (1 << 31)
6043#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006044
Ville Syrjäläc2317752016-03-15 16:39:56 +02006045#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006046#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
Ville Syrjäläc2317752016-03-15 16:39:56 +02006047
Shaohua Li7662c8b2009-06-26 11:23:55 +08006048/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09006049#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08006050#define I915_FIFO_LINE_SIZE 64
6051#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09006052
Jesse Barnesceb04242012-03-28 13:39:22 -07006053#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09006054#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08006055#define I965_FIFO_SIZE 512
6056#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08006057#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07006058#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08006059#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09006060
Jesse Barnesceb04242012-03-28 13:39:22 -07006061#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09006062#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08006063#define I915_MAX_WM 0x3f
6064
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006065#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6066#define PINEVIEW_FIFO_LINE_SIZE 64
6067#define PINEVIEW_MAX_WM 0x1ff
6068#define PINEVIEW_DFT_WM 0x3f
6069#define PINEVIEW_DFT_HPLLOFF_WM 0
6070#define PINEVIEW_GUARD_WM 10
6071#define PINEVIEW_CURSOR_FIFO 64
6072#define PINEVIEW_CURSOR_MAX_WM 0x3f
6073#define PINEVIEW_CURSOR_DFT_WM 0
6074#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08006075
Jesse Barnesceb04242012-03-28 13:39:22 -07006076#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08006077#define I965_CURSOR_FIFO 64
6078#define I965_CURSOR_MAX_WM 32
6079#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006080
Pradeep Bhatfae12672014-11-04 17:06:39 +00006081/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006082#define _CUR_WM_A_0 0x70140
6083#define _CUR_WM_B_0 0x71140
6084#define _PLANE_WM_1_A_0 0x70240
6085#define _PLANE_WM_1_B_0 0x71240
6086#define _PLANE_WM_2_A_0 0x70340
6087#define _PLANE_WM_2_B_0 0x71340
6088#define _PLANE_WM_TRANS_1_A_0 0x70268
6089#define _PLANE_WM_TRANS_1_B_0 0x71268
6090#define _PLANE_WM_TRANS_2_A_0 0x70368
6091#define _PLANE_WM_TRANS_2_B_0 0x71368
6092#define _CUR_WM_TRANS_A_0 0x70168
6093#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00006094#define PLANE_WM_EN (1 << 31)
Ville Syrjälä2ed8e1f2019-02-13 18:54:23 +02006095#define PLANE_WM_IGNORE_LINES (1 << 30)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006096#define PLANE_WM_LINES_SHIFT 14
6097#define PLANE_WM_LINES_MASK 0x1f
Ville Syrjäläc7e716b2019-02-05 22:50:55 +02006098#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
Pradeep Bhatfae12672014-11-04 17:06:39 +00006099
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006100#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006101#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6102#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006103
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006104#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6105#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006106#define _PLANE_WM_BASE(pipe, plane) \
6107 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6108#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006109 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006110#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006111 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006112#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006113 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00006114#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006115 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00006116
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006117/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006118#define WM0_PIPEA_ILK _MMIO(0x45100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006119#define WM0_PIPE_PLANE_MASK (0xffff << 16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006120#define WM0_PIPE_PLANE_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006121#define WM0_PIPE_SPRITE_MASK (0xff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006122#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006123#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006125#define WM0_PIPEB_ILK _MMIO(0x45104)
6126#define WM0_PIPEC_IVB _MMIO(0x45200)
6127#define WM1_LP_ILK _MMIO(0x45108)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006128#define WM1_LP_SR_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006129#define WM1_LP_LATENCY_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006130#define WM1_LP_LATENCY_MASK (0x7f << 24)
6131#define WM1_LP_FBC_MASK (0xf << 20)
Chris Wilson4ed765f2010-09-11 10:46:47 +01006132#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07006133#define WM1_LP_FBC_SHIFT_BDW 19
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006134#define WM1_LP_SR_MASK (0x7ff << 8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006135#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03006136#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006137#define WM2_LP_ILK _MMIO(0x4510c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006138#define WM2_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006139#define WM3_LP_ILK _MMIO(0x45110)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006140#define WM3_LP_EN (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006141#define WM1S_LP_ILK _MMIO(0x45120)
6142#define WM2S_LP_IVB _MMIO(0x45124)
6143#define WM3S_LP_IVB _MMIO(0x45128)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006144#define WM1S_LP_EN (1 << 31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006145
Paulo Zanonicca32e92013-05-31 11:45:06 -03006146#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6147 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6148 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6149
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006150/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006151#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08006152#define MLTR_WM1_SHIFT 0
6153#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006154/* the unit of memory self-refresh latency time is 0.5us */
6155#define ILK_SRLT_MASK 0x3f
6156
Yuanhan Liu13982612010-12-15 15:42:31 +08006157
6158/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006159#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08006160#define SSKPD_WM_MASK 0x3f
6161#define SSKPD_WM0_SHIFT 0
6162#define SSKPD_WM1_SHIFT 8
6163#define SSKPD_WM2_SHIFT 16
6164#define SSKPD_WM3_SHIFT 24
6165
Jesse Barnes585fb112008-07-29 11:54:06 -07006166/*
6167 * The two pipe frame counter registers are not synchronized, so
6168 * reading a stable value is somewhat tricky. The following code
6169 * should work:
6170 *
6171 * do {
6172 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6173 * PIPE_FRAME_HIGH_SHIFT;
6174 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6175 * PIPE_FRAME_LOW_SHIFT);
6176 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6177 * PIPE_FRAME_HIGH_SHIFT);
6178 * } while (high1 != high2);
6179 * frame = (high1 << 8) | low1;
6180 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006181#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07006182#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6183#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006184#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07006185#define PIPE_FRAME_LOW_MASK 0xff000000
6186#define PIPE_FRAME_LOW_SHIFT 24
6187#define PIPE_PIXEL_MASK 0x00ffffff
6188#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006189/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03006190#define _PIPEA_FRMCOUNT_G4X 0x70040
6191#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006192#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6193#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07006194
6195/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006196#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04006197/* Old style CUR*CNTR flags (desktop 8xx) */
6198#define CURSOR_ENABLE 0x80000000
6199#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03006200#define CURSOR_STRIDE_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006201#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Jesse Barnes14b603912009-05-20 16:47:08 -04006202#define CURSOR_FORMAT_SHIFT 24
6203#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6204#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6205#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6206#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6207#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6208#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6209/* New style CUR*CNTR flags */
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006210#define MCURSOR_MODE 0x27
6211#define MCURSOR_MODE_DISABLE 0x00
6212#define MCURSOR_MODE_128_32B_AX 0x02
6213#define MCURSOR_MODE_256_32B_AX 0x03
6214#define MCURSOR_MODE_64_32B_AX 0x07
6215#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6216#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6217#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
Ville Syrjäläeade6c82018-01-30 22:38:03 +02006218#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6219#define MCURSOR_PIPE_SELECT_SHIFT 28
Ville Syrjäläd509e282017-03-27 21:55:32 +03006220#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07006221#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006222#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006223#define MCURSOR_ROTATE_180 (1 << 15)
Ville Syrjäläb99b9ec2018-01-31 16:37:09 +02006224#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006225#define _CURABASE 0x70084
6226#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07006227#define CURSOR_POS_MASK 0x007FF
6228#define CURSOR_POS_SIGN 0x8000
6229#define CURSOR_X_SHIFT 0
6230#define CURSOR_Y_SHIFT 16
Ville Syrjälä024faac2017-03-27 21:55:42 +03006231#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6232#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6233#define CUR_FBC_CTL_EN (1 << 31)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006234#define _CURASURFLIVE 0x700ac /* g4x+ */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006235#define _CURBCNTR 0x700c0
6236#define _CURBBASE 0x700c4
6237#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07006238
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006239#define _CURBCNTR_IVB 0x71080
6240#define _CURBBASE_IVB 0x71084
6241#define _CURBPOS_IVB 0x71088
6242
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006243#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6244#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6245#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
Ville Syrjälä024faac2017-03-27 21:55:42 +03006246#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
Rodrigo Vivia8ada062018-03-12 14:05:28 -07006247#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03006248
6249#define CURSOR_A_OFFSET 0x70080
6250#define CURSOR_B_OFFSET 0x700c0
6251#define CHV_CURSOR_C_OFFSET 0x700e0
6252#define IVB_CURSOR_B_OFFSET 0x71080
6253#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006254
Jesse Barnes585fb112008-07-29 11:54:06 -07006255/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006256#define _DSPACNTR 0x70180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006257#define DISPLAY_PLANE_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07006258#define DISPLAY_PLANE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006259#define DISPPLANE_GAMMA_ENABLE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07006260#define DISPPLANE_GAMMA_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006261#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6262#define DISPPLANE_YUV422 (0x0 << 26)
6263#define DISPPLANE_8BPP (0x2 << 26)
6264#define DISPPLANE_BGRA555 (0x3 << 26)
6265#define DISPPLANE_BGRX555 (0x4 << 26)
6266#define DISPPLANE_BGRX565 (0x5 << 26)
6267#define DISPPLANE_BGRX888 (0x6 << 26)
6268#define DISPPLANE_BGRA888 (0x7 << 26)
6269#define DISPPLANE_RGBX101010 (0x8 << 26)
6270#define DISPPLANE_RGBA101010 (0x9 << 26)
6271#define DISPPLANE_BGRX101010 (0xa << 26)
6272#define DISPPLANE_RGBX161616 (0xc << 26)
6273#define DISPPLANE_RGBX888 (0xe << 26)
6274#define DISPPLANE_RGBA888 (0xf << 26)
6275#define DISPPLANE_STEREO_ENABLE (1 << 25)
Jesse Barnes585fb112008-07-29 11:54:06 -07006276#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä8271b2e2019-02-07 22:21:42 +02006277#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006278#define DISPPLANE_SEL_PIPE_SHIFT 24
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006279#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6280#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6281#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
Jesse Barnes585fb112008-07-29 11:54:06 -07006282#define DISPPLANE_SRC_KEY_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006283#define DISPPLANE_LINE_DOUBLE (1 << 20)
Jesse Barnes585fb112008-07-29 11:54:06 -07006284#define DISPPLANE_NO_LINE_DOUBLE 0
6285#define DISPPLANE_STEREO_POLARITY_FIRST 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006286#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6287#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6288#define DISPPLANE_ROTATE_180 (1 << 15)
6289#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6290#define DISPPLANE_TILED (1 << 10)
6291#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006292#define _DSPAADDR 0x70184
6293#define _DSPASTRIDE 0x70188
6294#define _DSPAPOS 0x7018C /* reserved */
6295#define _DSPASIZE 0x70190
6296#define _DSPASURF 0x7019C /* 965+ only */
6297#define _DSPATILEOFF 0x701A4 /* 965+ only */
6298#define _DSPAOFFSET 0x701A4 /* HSW */
6299#define _DSPASURFLIVE 0x701AC
Ville Syrjälä94e15722019-07-03 23:08:21 +03006300#define _DSPAGAMC 0x701E0
Jesse Barnes585fb112008-07-29 11:54:06 -07006301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006302#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6303#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6304#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6305#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6306#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6307#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6308#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6309#define DSPLINOFF(plane) DSPADDR(plane)
6310#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6311#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006312#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006313
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006314/* CHV pipe B blender and primary plane */
6315#define _CHV_BLEND_A 0x60a00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006316#define CHV_BLEND_LEGACY (0 << 30)
6317#define CHV_BLEND_ANDROID (1 << 30)
6318#define CHV_BLEND_MPO (2 << 30)
6319#define CHV_BLEND_MASK (3 << 30)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006320#define _CHV_CANVAS_A 0x60a04
6321#define _PRIMPOS_A 0x60a08
6322#define _PRIMSIZE_A 0x60a0c
6323#define _PRIMCNSTALPHA_A 0x60a10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006324#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006325
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006326#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6327#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6328#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6329#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6330#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006331
Armin Reese446f2542012-03-30 16:20:16 -07006332/* Display/Sprite base address macros */
6333#define DISP_BASEADDR_MASK (0xfffff000)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07006334#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6335#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07006336
Ville Syrjälä85fa7922015-09-18 20:03:43 +03006337/*
6338 * VBIOS flags
6339 * gen2:
6340 * [00:06] alm,mgm
6341 * [10:16] all
6342 * [30:32] alm,mgm
6343 * gen3+:
6344 * [00:0f] all
6345 * [10:1f] all
6346 * [30:32] all
6347 */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006348#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6349#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6350#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006351#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07006352
6353/* Pipe B */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006354#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6355#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6356#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03006357#define _PIPEBFRAMEHIGH 0x71040
6358#define _PIPEBFRAMEPIXEL 0x71044
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006359#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6360#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08006361
Jesse Barnes585fb112008-07-29 11:54:06 -07006362
6363/* Display B control */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006364#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006365#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07006366#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6367#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6368#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02006369#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6370#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6371#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6372#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6373#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6374#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6375#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6376#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07006377
Madhav Chauhan372610f2018-10-15 17:28:04 +03006378/* ICL DSI 0 and 1 */
6379#define _PIPEDSI0CONF 0x7b008
6380#define _PIPEDSI1CONF 0x7b808
6381
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006382/* Sprite A control */
6383#define _DVSACNTR 0x72180
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006384#define DVS_ENABLE (1 << 31)
6385#define DVS_GAMMA_ENABLE (1 << 30)
6386#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6387#define DVS_PIXFORMAT_MASK (3 << 25)
6388#define DVS_FORMAT_YUV422 (0 << 25)
6389#define DVS_FORMAT_RGBX101010 (1 << 25)
6390#define DVS_FORMAT_RGBX888 (2 << 25)
6391#define DVS_FORMAT_RGBX161616 (3 << 25)
6392#define DVS_PIPE_CSC_ENABLE (1 << 24)
6393#define DVS_SOURCE_KEY (1 << 22)
6394#define DVS_RGB_ORDER_XBGR (1 << 20)
6395#define DVS_YUV_FORMAT_BT709 (1 << 18)
6396#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6397#define DVS_YUV_ORDER_YUYV (0 << 16)
6398#define DVS_YUV_ORDER_UYVY (1 << 16)
6399#define DVS_YUV_ORDER_YVYU (2 << 16)
6400#define DVS_YUV_ORDER_VYUY (3 << 16)
6401#define DVS_ROTATE_180 (1 << 15)
6402#define DVS_DEST_KEY (1 << 2)
6403#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6404#define DVS_TILED (1 << 10)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006405#define _DVSALINOFF 0x72184
6406#define _DVSASTRIDE 0x72188
6407#define _DVSAPOS 0x7218c
6408#define _DVSASIZE 0x72190
6409#define _DVSAKEYVAL 0x72194
6410#define _DVSAKEYMSK 0x72198
6411#define _DVSASURF 0x7219c
6412#define _DVSAKEYMAXVAL 0x721a0
6413#define _DVSATILEOFF 0x721a4
6414#define _DVSASURFLIVE 0x721ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006415#define _DVSAGAMC_G4X 0x721e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006416#define _DVSASCALE 0x72204
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006417#define DVS_SCALE_ENABLE (1 << 31)
6418#define DVS_FILTER_MASK (3 << 29)
6419#define DVS_FILTER_MEDIUM (0 << 29)
6420#define DVS_FILTER_ENHANCING (1 << 29)
6421#define DVS_FILTER_SOFTENING (2 << 29)
6422#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6423#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006424#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6425#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006426
6427#define _DVSBCNTR 0x73180
6428#define _DVSBLINOFF 0x73184
6429#define _DVSBSTRIDE 0x73188
6430#define _DVSBPOS 0x7318c
6431#define _DVSBSIZE 0x73190
6432#define _DVSBKEYVAL 0x73194
6433#define _DVSBKEYMSK 0x73198
6434#define _DVSBSURF 0x7319c
6435#define _DVSBKEYMAXVAL 0x731a0
6436#define _DVSBTILEOFF 0x731a4
6437#define _DVSBSURFLIVE 0x731ac
Ville Syrjälä94e15722019-07-03 23:08:21 +03006438#define _DVSBGAMC_G4X 0x731e0 /* g4x */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006439#define _DVSBSCALE 0x73204
Ville Syrjälä94e15722019-07-03 23:08:21 +03006440#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6441#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006442
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006443#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6444#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6445#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6446#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6447#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6448#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6449#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6450#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6451#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6452#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6453#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6454#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006455#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6456#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6457#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006458
6459#define _SPRA_CTL 0x70280
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006460#define SPRITE_ENABLE (1 << 31)
6461#define SPRITE_GAMMA_ENABLE (1 << 30)
6462#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6463#define SPRITE_PIXFORMAT_MASK (7 << 25)
6464#define SPRITE_FORMAT_YUV422 (0 << 25)
6465#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6466#define SPRITE_FORMAT_RGBX888 (2 << 25)
6467#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6468#define SPRITE_FORMAT_YUV444 (4 << 25)
6469#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6470#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6471#define SPRITE_SOURCE_KEY (1 << 22)
6472#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6473#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6474#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6475#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6476#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6477#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6478#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6479#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6480#define SPRITE_ROTATE_180 (1 << 15)
6481#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä423ee8e2019-07-03 23:08:20 +03006482#define SPRITE_INT_GAMMA_DISABLE (1 << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006483#define SPRITE_TILED (1 << 10)
6484#define SPRITE_DEST_KEY (1 << 2)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006485#define _SPRA_LINOFF 0x70284
6486#define _SPRA_STRIDE 0x70288
6487#define _SPRA_POS 0x7028c
6488#define _SPRA_SIZE 0x70290
6489#define _SPRA_KEYVAL 0x70294
6490#define _SPRA_KEYMSK 0x70298
6491#define _SPRA_SURF 0x7029c
6492#define _SPRA_KEYMAX 0x702a0
6493#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006494#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006495#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006496#define _SPRA_SCALE 0x70304
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006497#define SPRITE_SCALE_ENABLE (1 << 31)
6498#define SPRITE_FILTER_MASK (3 << 29)
6499#define SPRITE_FILTER_MEDIUM (0 << 29)
6500#define SPRITE_FILTER_ENHANCING (1 << 29)
6501#define SPRITE_FILTER_SOFTENING (2 << 29)
6502#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6503#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006504#define _SPRA_GAMC 0x70400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006505#define _SPRA_GAMC16 0x70440
6506#define _SPRA_GAMC17 0x7044c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006507
6508#define _SPRB_CTL 0x71280
6509#define _SPRB_LINOFF 0x71284
6510#define _SPRB_STRIDE 0x71288
6511#define _SPRB_POS 0x7128c
6512#define _SPRB_SIZE 0x71290
6513#define _SPRB_KEYVAL 0x71294
6514#define _SPRB_KEYMSK 0x71298
6515#define _SPRB_SURF 0x7129c
6516#define _SPRB_KEYMAX 0x712a0
6517#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01006518#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02006519#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006520#define _SPRB_SCALE 0x71304
6521#define _SPRB_GAMC 0x71400
Ville Syrjälä94e15722019-07-03 23:08:21 +03006522#define _SPRB_GAMC16 0x71440
6523#define _SPRB_GAMC17 0x7144c
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006524
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006525#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6526#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6527#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6528#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6529#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6530#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6531#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6532#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6533#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6534#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6535#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6536#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006537#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6538#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6539#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006540#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006541
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006542#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006543#define SP_ENABLE (1 << 31)
6544#define SP_GAMMA_ENABLE (1 << 30)
6545#define SP_PIXFORMAT_MASK (0xf << 26)
6546#define SP_FORMAT_YUV422 (0 << 26)
6547#define SP_FORMAT_BGR565 (5 << 26)
6548#define SP_FORMAT_BGRX8888 (6 << 26)
6549#define SP_FORMAT_BGRA8888 (7 << 26)
6550#define SP_FORMAT_RGBX1010102 (8 << 26)
6551#define SP_FORMAT_RGBA1010102 (9 << 26)
6552#define SP_FORMAT_RGBX8888 (0xe << 26)
6553#define SP_FORMAT_RGBA8888 (0xf << 26)
6554#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6555#define SP_SOURCE_KEY (1 << 22)
6556#define SP_YUV_FORMAT_BT709 (1 << 18)
6557#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6558#define SP_YUV_ORDER_YUYV (0 << 16)
6559#define SP_YUV_ORDER_UYVY (1 << 16)
6560#define SP_YUV_ORDER_YVYU (2 << 16)
6561#define SP_YUV_ORDER_VYUY (3 << 16)
6562#define SP_ROTATE_180 (1 << 15)
6563#define SP_TILED (1 << 10)
6564#define SP_MIRROR (1 << 8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006565#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6566#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6567#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6568#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6569#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6570#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6571#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6572#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6573#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6574#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006575#define SP_CONST_ALPHA_ENABLE (1 << 31)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006576#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6577#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6578#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6579#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6580#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6581#define SP_SH_COS(x) (x) /* u3.7 */
Ville Syrjälä94e15722019-07-03 23:08:21 +03006582#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006583
Ville Syrjälä921c3b62013-06-25 14:16:35 +03006584#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6585#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6586#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6587#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6588#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6589#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6590#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6591#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6592#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6593#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6594#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006595#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6596#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006597#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006598
Ville Syrjälä94e15722019-07-03 23:08:21 +03006599#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6600 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006601#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
Ville Syrjälä94e15722019-07-03 23:08:21 +03006602 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006603
6604#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6605#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6606#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6607#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6608#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6609#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6610#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6611#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6612#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6613#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6614#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
Ville Syrjälä5deae912018-02-14 21:23:23 +02006615#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6616#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
Ville Syrjälä94e15722019-07-03 23:08:21 +03006617#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07006618
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006619/*
6620 * CHV pipe B sprite CSC
6621 *
6622 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6623 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6624 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6625 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006626#define _MMIO_CHV_SPCSC(plane_id, reg) \
6627 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6628
6629#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6630#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6631#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006632#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6633#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6634
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006635#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6636#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6637#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6638#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6639#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006640#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6641#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6642
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006643#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6644#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6645#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006646#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6647#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6648
Ville Syrjälä83c04a62016-11-22 18:02:00 +02006649#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6650#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6651#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03006652#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6653#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6654
Damien Lespiau70d21f02013-07-03 21:06:04 +01006655/* Skylake plane registers */
6656
6657#define _PLANE_CTL_1_A 0x70180
6658#define _PLANE_CTL_2_A 0x70280
6659#define _PLANE_CTL_3_A 0x70380
6660#define PLANE_CTL_ENABLE (1 << 31)
James Ausmus4036c782017-11-13 10:11:28 -08006661#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006662#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
James Ausmusb5972772018-01-30 11:49:16 -02006663/*
6664 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6665 * expanded to include bit 23 as well. However, the shift-24 based values
6666 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6667 */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006668#define PLANE_CTL_FORMAT_MASK (0xf << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006669#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6670#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6671#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306672#define PLANE_CTL_FORMAT_P010 (3 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006673#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306674#define PLANE_CTL_FORMAT_P012 (5 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006675#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
Juha-Pekka Heikkilae1312212019-03-04 17:26:30 +05306676#define PLANE_CTL_FORMAT_P016 (7 << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006677#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6678#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6679#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
James Ausmusb5972772018-01-30 11:49:16 -02006680#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
James Ausmus4036c782017-11-13 10:11:28 -08006681#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
Swati Sharma696fa002019-03-04 17:26:34 +05306682#define PLANE_CTL_FORMAT_Y210 (1 << 23)
6683#define PLANE_CTL_FORMAT_Y212 (3 << 23)
6684#define PLANE_CTL_FORMAT_Y216 (5 << 23)
6685#define PLANE_CTL_FORMAT_Y410 (7 << 23)
6686#define PLANE_CTL_FORMAT_Y412 (9 << 23)
6687#define PLANE_CTL_FORMAT_Y416 (0xb << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006688#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006689#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6690#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006691#define PLANE_CTL_ORDER_BGRX (0 << 20)
6692#define PLANE_CTL_ORDER_RGBX (1 << 20)
Maarten Lankhorst1e364f92018-10-18 13:51:33 +02006693#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
Ville Syrjäläb0f5c0b2018-02-14 21:23:25 +02006694#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006695#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006696#define PLANE_CTL_YUV422_YUYV (0 << 16)
6697#define PLANE_CTL_YUV422_UYVY (1 << 16)
6698#define PLANE_CTL_YUV422_YVYU (2 << 16)
6699#define PLANE_CTL_YUV422_VYUY (3 << 16)
Dhinakaran Pandiyan53867b42018-08-21 18:50:53 -07006700#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
Damien Lespiau70d21f02013-07-03 21:06:04 +01006701#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
James Ausmus4036c782017-11-13 10:11:28 -08006702#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
Damien Lespiau70d21f02013-07-03 21:06:04 +01006703#define PLANE_CTL_TILED_MASK (0x7 << 10)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006704#define PLANE_CTL_TILED_LINEAR (0 << 10)
6705#define PLANE_CTL_TILED_X (1 << 10)
6706#define PLANE_CTL_TILED_Y (4 << 10)
6707#define PLANE_CTL_TILED_YF (5 << 10)
6708#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
James Ausmus4036c782017-11-13 10:11:28 -08006709#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07006710#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6711#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6712#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01006713#define PLANE_CTL_ROTATE_MASK 0x3
6714#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306715#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01006716#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05306717#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01006718#define _PLANE_STRIDE_1_A 0x70188
6719#define _PLANE_STRIDE_2_A 0x70288
6720#define _PLANE_STRIDE_3_A 0x70388
6721#define _PLANE_POS_1_A 0x7018c
6722#define _PLANE_POS_2_A 0x7028c
6723#define _PLANE_POS_3_A 0x7038c
6724#define _PLANE_SIZE_1_A 0x70190
6725#define _PLANE_SIZE_2_A 0x70290
6726#define _PLANE_SIZE_3_A 0x70390
6727#define _PLANE_SURF_1_A 0x7019c
6728#define _PLANE_SURF_2_A 0x7029c
6729#define _PLANE_SURF_3_A 0x7039c
6730#define _PLANE_OFFSET_1_A 0x701a4
6731#define _PLANE_OFFSET_2_A 0x702a4
6732#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006733#define _PLANE_KEYVAL_1_A 0x70194
6734#define _PLANE_KEYVAL_2_A 0x70294
6735#define _PLANE_KEYMSK_1_A 0x70198
6736#define _PLANE_KEYMSK_2_A 0x70298
Maarten Lankhorstb2081522018-08-15 12:34:05 +02006737#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006738#define _PLANE_KEYMAX_1_A 0x701a0
6739#define _PLANE_KEYMAX_2_A 0x702a0
Ville Syrjälä7b012bd2018-11-07 20:41:38 +02006740#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006741#define _PLANE_AUX_DIST_1_A 0x701c0
6742#define _PLANE_AUX_DIST_2_A 0x702c0
6743#define _PLANE_AUX_OFFSET_1_A 0x701c4
6744#define _PLANE_AUX_OFFSET_2_A 0x702c4
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006745#define _PLANE_CUS_CTL_1_A 0x701c8
6746#define _PLANE_CUS_CTL_2_A 0x702c8
6747#define PLANE_CUS_ENABLE (1 << 31)
6748#define PLANE_CUS_PLANE_6 (0 << 30)
6749#define PLANE_CUS_PLANE_7 (1 << 30)
6750#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6751#define PLANE_CUS_HPHASE_0 (0 << 16)
6752#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6753#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6754#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6755#define PLANE_CUS_VPHASE_0 (0 << 12)
6756#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6757#define PLANE_CUS_VPHASE_0_5 (2 << 12)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006758#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6759#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6760#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006761#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
Ville Syrjäläc8624ed2018-02-14 21:23:27 +02006762#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
Uma Shankar6a255da2018-11-02 00:40:19 +05306763#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
James Ausmus077ef1f2018-03-28 14:57:56 -07006764#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
Ville Syrjälä38f24f22018-02-14 21:23:24 +02006765#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6766#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6767#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6768#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6769#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006770#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
James Ausmus4036c782017-11-13 10:11:28 -08006771#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6772#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6773#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6774#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006775#define _PLANE_BUF_CFG_1_A 0x7027c
6776#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006777#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6778#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01006779
Uma Shankar6a255da2018-11-02 00:40:19 +05306780/* Input CSC Register Definitions */
6781#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6782#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6783
6784#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6785#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6786
6787#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6788 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6789 _PLANE_INPUT_CSC_RY_GY_1_B)
6790#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6791 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6792 _PLANE_INPUT_CSC_RY_GY_2_B)
6793
6794#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6795 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6796 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6797
6798#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6799#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6800
6801#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6802#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6803
6804#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6805 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6806 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6807#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6808 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6809 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6810#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6811 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6812 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6813
6814#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6815#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6816
6817#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6818#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6819
6820#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6821 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6822 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6823#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6824 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6825 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6826#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6827 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6828 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006829
Damien Lespiau70d21f02013-07-03 21:06:04 +01006830#define _PLANE_CTL_1_B 0x71180
6831#define _PLANE_CTL_2_B 0x71280
6832#define _PLANE_CTL_3_B 0x71380
6833#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6834#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6835#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6836#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006837 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006838
6839#define _PLANE_STRIDE_1_B 0x71188
6840#define _PLANE_STRIDE_2_B 0x71288
6841#define _PLANE_STRIDE_3_B 0x71388
6842#define _PLANE_STRIDE_1(pipe) \
6843 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6844#define _PLANE_STRIDE_2(pipe) \
6845 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6846#define _PLANE_STRIDE_3(pipe) \
6847 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6848#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006849 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006850
6851#define _PLANE_POS_1_B 0x7118c
6852#define _PLANE_POS_2_B 0x7128c
6853#define _PLANE_POS_3_B 0x7138c
6854#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6855#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6856#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6857#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006858 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006859
6860#define _PLANE_SIZE_1_B 0x71190
6861#define _PLANE_SIZE_2_B 0x71290
6862#define _PLANE_SIZE_3_B 0x71390
6863#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6864#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6865#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6866#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006867 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006868
6869#define _PLANE_SURF_1_B 0x7119c
6870#define _PLANE_SURF_2_B 0x7129c
6871#define _PLANE_SURF_3_B 0x7139c
6872#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6873#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6874#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6875#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006876 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006877
6878#define _PLANE_OFFSET_1_B 0x711a4
6879#define _PLANE_OFFSET_2_B 0x712a4
6880#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6881#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6882#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006883 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01006884
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006885#define _PLANE_KEYVAL_1_B 0x71194
6886#define _PLANE_KEYVAL_2_B 0x71294
6887#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6888#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6889#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006890 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006891
6892#define _PLANE_KEYMSK_1_B 0x71198
6893#define _PLANE_KEYMSK_2_B 0x71298
6894#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6895#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6896#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006897 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006898
6899#define _PLANE_KEYMAX_1_B 0x711a0
6900#define _PLANE_KEYMAX_2_B 0x712a0
6901#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6902#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6903#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006904 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00006905
Damien Lespiau8211bd52014-11-04 17:06:44 +00006906#define _PLANE_BUF_CFG_1_B 0x7127c
6907#define _PLANE_BUF_CFG_2_B 0x7137c
Ville Syrjäläd7e449a2019-02-05 22:50:56 +02006908#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
Mahesh Kumar37cde112018-04-26 19:55:17 +05306909#define DDB_ENTRY_END_SHIFT 16
Damien Lespiau8211bd52014-11-04 17:06:44 +00006910#define _PLANE_BUF_CFG_1(pipe) \
6911 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6912#define _PLANE_BUF_CFG_2(pipe) \
6913 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6914#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006915 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006916
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006917#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6918#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6919#define _PLANE_NV12_BUF_CFG_1(pipe) \
6920 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6921#define _PLANE_NV12_BUF_CFG_2(pipe) \
6922 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6923#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006924 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006925
Ville Syrjälä2e2adb02017-08-01 09:58:13 -07006926#define _PLANE_AUX_DIST_1_B 0x711c0
6927#define _PLANE_AUX_DIST_2_B 0x712c0
6928#define _PLANE_AUX_DIST_1(pipe) \
6929 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6930#define _PLANE_AUX_DIST_2(pipe) \
6931 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6932#define PLANE_AUX_DIST(pipe, plane) \
6933 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6934
6935#define _PLANE_AUX_OFFSET_1_B 0x711c4
6936#define _PLANE_AUX_OFFSET_2_B 0x712c4
6937#define _PLANE_AUX_OFFSET_1(pipe) \
6938 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6939#define _PLANE_AUX_OFFSET_2(pipe) \
6940 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6941#define PLANE_AUX_OFFSET(pipe, plane) \
6942 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6943
Maarten Lankhorstcb2458b2018-10-18 13:51:32 +02006944#define _PLANE_CUS_CTL_1_B 0x711c8
6945#define _PLANE_CUS_CTL_2_B 0x712c8
6946#define _PLANE_CUS_CTL_1(pipe) \
6947 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6948#define _PLANE_CUS_CTL_2(pipe) \
6949 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6950#define PLANE_CUS_CTL(pipe, plane) \
6951 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6952
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006953#define _PLANE_COLOR_CTL_1_B 0x711CC
6954#define _PLANE_COLOR_CTL_2_B 0x712CC
6955#define _PLANE_COLOR_CTL_3_B 0x713CC
6956#define _PLANE_COLOR_CTL_1(pipe) \
6957 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6958#define _PLANE_COLOR_CTL_2(pipe) \
6959 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6960#define PLANE_COLOR_CTL(pipe, plane) \
6961 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6962
6963#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006964#define _CUR_BUF_CFG_A 0x7017c
6965#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006966#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006967
Jesse Barnes585fb112008-07-29 11:54:06 -07006968/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006969#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006970# define VGA_DISP_DISABLE (1 << 31)
6971# define VGA_2X_MODE (1 << 30)
6972# define VGA_PIPE_B_SELECT (1 << 29)
6973
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006974#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006975
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006976/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006978#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006979
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006980#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006981#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6982#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6983#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6984#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6985#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6986#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6987#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6988#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6989#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6990#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006991
6992/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006993#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006994#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6995#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6996
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006997#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006998#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006999#define FDI_PLL_BIOS_1 _MMIO(0x46004)
7000#define FDI_PLL_BIOS_2 _MMIO(0x46008)
7001#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7002#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7003#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007004
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007005#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07007006# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7007# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007009#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08007010# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007012#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007013#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007014#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7015#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7016
7017
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007018#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01007019#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007020#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01007021#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007022
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007023#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01007024#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007025#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01007026#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007027
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007028#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01007029#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007030#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01007031#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007032
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007033#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01007034#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007035#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01007036#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08007037
7038/* PIPEB timing regs are same start from 0x61000 */
7039
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007040#define _PIPEB_DATA_M1 0x61030
7041#define _PIPEB_DATA_N1 0x61034
7042#define _PIPEB_DATA_M2 0x61038
7043#define _PIPEB_DATA_N2 0x6103c
7044#define _PIPEB_LINK_M1 0x61040
7045#define _PIPEB_LINK_N1 0x61044
7046#define _PIPEB_LINK_M2 0x61048
7047#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08007048
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007049#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7050#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7051#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7052#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7053#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7054#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7055#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7056#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007057
7058/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007059/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7060#define _PFA_CTL_1 0x68080
7061#define _PFB_CTL_1 0x68880
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007062#define PF_ENABLE (1 << 31)
7063#define PF_PIPE_SEL_MASK_IVB (3 << 29)
7064#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7065#define PF_FILTER_MASK (3 << 23)
7066#define PF_FILTER_PROGRAMMED (0 << 23)
7067#define PF_FILTER_MED_3x3 (1 << 23)
7068#define PF_FILTER_EDGE_ENHANCE (2 << 23)
7069#define PF_FILTER_EDGE_SOFTEN (3 << 23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007070#define _PFA_WIN_SZ 0x68074
7071#define _PFB_WIN_SZ 0x68874
7072#define _PFA_WIN_POS 0x68070
7073#define _PFB_WIN_POS 0x68870
7074#define _PFA_VSCALE 0x68084
7075#define _PFB_VSCALE 0x68884
7076#define _PFA_HSCALE 0x68090
7077#define _PFB_HSCALE 0x68890
7078
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007079#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7080#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7081#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7082#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7083#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007084
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007085#define _PSA_CTL 0x68180
7086#define _PSB_CTL 0x68980
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007087#define PS_ENABLE (1 << 31)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007088#define _PSA_WIN_SZ 0x68174
7089#define _PSB_WIN_SZ 0x68974
7090#define _PSA_WIN_POS 0x68170
7091#define _PSB_WIN_POS 0x68970
7092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007093#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7094#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7095#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007096
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007097/*
7098 * Skylake scalers
7099 */
7100#define _PS_1A_CTRL 0x68180
7101#define _PS_2A_CTRL 0x68280
7102#define _PS_1B_CTRL 0x68980
7103#define _PS_2B_CTRL 0x68A80
7104#define _PS_1C_CTRL 0x69180
7105#define PS_SCALER_EN (1 << 31)
Maarten Lankhorst0aaf29b2018-09-21 16:44:37 +02007106#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7107#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7108#define SKL_PS_SCALER_MODE_HQ (1 << 28)
Chandra Kondurue6e19482018-04-09 09:11:11 +05307109#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7110#define PS_SCALER_MODE_PLANAR (1 << 29)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007111#define PS_SCALER_MODE_NORMAL (0 << 29)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007112#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007113#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007114#define PS_FILTER_MASK (3 << 23)
7115#define PS_FILTER_MEDIUM (0 << 23)
7116#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7117#define PS_FILTER_BILINEAR (3 << 23)
7118#define PS_VERT3TAP (1 << 21)
7119#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7120#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7121#define PS_PWRUP_PROGRESS (1 << 17)
7122#define PS_V_FILTER_BYPASS (1 << 8)
7123#define PS_VADAPT_EN (1 << 7)
7124#define PS_VADAPT_MODE_MASK (3 << 5)
7125#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7126#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7127#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
Maarten Lankhorstb1554e22018-10-18 13:51:31 +02007128#define PS_PLANE_Y_SEL_MASK (7 << 5)
7129#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007130
7131#define _PS_PWR_GATE_1A 0x68160
7132#define _PS_PWR_GATE_2A 0x68260
7133#define _PS_PWR_GATE_1B 0x68960
7134#define _PS_PWR_GATE_2B 0x68A60
7135#define _PS_PWR_GATE_1C 0x69160
7136#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7137#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7138#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7139#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7140#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7141#define PS_PWR_GATE_SLPEN_8 0
7142#define PS_PWR_GATE_SLPEN_16 1
7143#define PS_PWR_GATE_SLPEN_24 2
7144#define PS_PWR_GATE_SLPEN_32 3
7145
7146#define _PS_WIN_POS_1A 0x68170
7147#define _PS_WIN_POS_2A 0x68270
7148#define _PS_WIN_POS_1B 0x68970
7149#define _PS_WIN_POS_2B 0x68A70
7150#define _PS_WIN_POS_1C 0x69170
7151
7152#define _PS_WIN_SZ_1A 0x68174
7153#define _PS_WIN_SZ_2A 0x68274
7154#define _PS_WIN_SZ_1B 0x68974
7155#define _PS_WIN_SZ_2B 0x68A74
7156#define _PS_WIN_SZ_1C 0x69174
7157
7158#define _PS_VSCALE_1A 0x68184
7159#define _PS_VSCALE_2A 0x68284
7160#define _PS_VSCALE_1B 0x68984
7161#define _PS_VSCALE_2B 0x68A84
7162#define _PS_VSCALE_1C 0x69184
7163
7164#define _PS_HSCALE_1A 0x68190
7165#define _PS_HSCALE_2A 0x68290
7166#define _PS_HSCALE_1B 0x68990
7167#define _PS_HSCALE_2B 0x68A90
7168#define _PS_HSCALE_1C 0x69190
7169
7170#define _PS_VPHASE_1A 0x68188
7171#define _PS_VPHASE_2A 0x68288
7172#define _PS_VPHASE_1B 0x68988
7173#define _PS_VPHASE_2B 0x68A88
7174#define _PS_VPHASE_1C 0x69188
Ville Syrjälä0a599522018-05-21 21:56:13 +03007175#define PS_Y_PHASE(x) ((x) << 16)
7176#define PS_UV_RGB_PHASE(x) ((x) << 0)
7177#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7178#define PS_PHASE_TRIP (1 << 0)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007179
7180#define _PS_HPHASE_1A 0x68194
7181#define _PS_HPHASE_2A 0x68294
7182#define _PS_HPHASE_1B 0x68994
7183#define _PS_HPHASE_2B 0x68A94
7184#define _PS_HPHASE_1C 0x69194
7185
7186#define _PS_ECC_STAT_1A 0x681D0
7187#define _PS_ECC_STAT_2A 0x682D0
7188#define _PS_ECC_STAT_1B 0x689D0
7189#define _PS_ECC_STAT_2B 0x68AD0
7190#define _PS_ECC_STAT_1C 0x691D0
7191
Jani Nikulae67005e2018-06-29 13:20:39 +03007192#define _ID(id, a, b) _PICK_EVEN(id, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007193#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007194 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7195 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007196#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007197 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7198 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007199#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007200 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7201 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007202#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007203 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7204 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007205#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007206 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7207 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007208#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007209 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7210 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007211#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007212 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7213 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007214#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007215 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7216 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007217#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007218 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02007219 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07007220
Zhenyu Wangb9055052009-06-05 15:38:38 +08007221/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007222#define _LGC_PALETTE_A 0x4a000
7223#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007224#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007225
Ville Syrjälä514462c2019-04-01 23:02:28 +03007226/* ilk/snb precision palette */
7227#define _PREC_PALETTE_A 0x4b000
7228#define _PREC_PALETTE_B 0x4c000
7229#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7230
7231#define _PREC_PIPEAGCMAX 0x4d000
7232#define _PREC_PIPEBGCMAX 0x4d010
7233#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7234
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007235#define _GAMMA_MODE_A 0x4a480
7236#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007237#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Uma Shankar13717ce2019-02-11 19:20:22 +05307238#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7239#define POST_CSC_GAMMA_ENABLE (1 << 30)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +03007240#define GAMMA_MODE_MODE_MASK (3 << 0)
Uma Shankar13717ce2019-02-11 19:20:22 +05307241#define GAMMA_MODE_MODE_8BIT (0 << 0)
7242#define GAMMA_MODE_MODE_10BIT (1 << 0)
7243#define GAMMA_MODE_MODE_12BIT (2 << 0)
Uma Shankar377c70e2019-06-12 12:14:58 +05307244#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7245#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007246
Damien Lespiau83372062015-10-30 17:53:32 +02007247/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007248#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007249#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7250#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007251#define CSR_SSP_BASE _MMIO(0x8F074)
7252#define CSR_HTP_SKL _MMIO(0x8F004)
7253#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02007254#define CSR_LAST_WRITE_VALUE 0xc003b400
7255/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7256#define CSR_MMIO_START_RANGE 0x80000
7257#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007258#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7259#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7260#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02007261
Zhenyu Wangb9055052009-06-05 15:38:38 +08007262/* interrupts */
7263#define DE_MASTER_IRQ_CONTROL (1 << 31)
7264#define DE_SPRITEB_FLIP_DONE (1 << 29)
7265#define DE_SPRITEA_FLIP_DONE (1 << 28)
7266#define DE_PLANEB_FLIP_DONE (1 << 27)
7267#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02007268#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007269#define DE_PCU_EVENT (1 << 25)
7270#define DE_GTT_FAULT (1 << 24)
7271#define DE_POISON (1 << 23)
7272#define DE_PERFORM_COUNTER (1 << 22)
7273#define DE_PCH_EVENT (1 << 21)
7274#define DE_AUX_CHANNEL_A (1 << 20)
7275#define DE_DP_A_HOTPLUG (1 << 19)
7276#define DE_GSE (1 << 18)
7277#define DE_PIPEB_VBLANK (1 << 15)
7278#define DE_PIPEB_EVEN_FIELD (1 << 14)
7279#define DE_PIPEB_ODD_FIELD (1 << 13)
7280#define DE_PIPEB_LINE_COMPARE (1 << 12)
7281#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007282#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007283#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7284#define DE_PIPEA_VBLANK (1 << 7)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007285#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007286#define DE_PIPEA_EVEN_FIELD (1 << 6)
7287#define DE_PIPEA_ODD_FIELD (1 << 5)
7288#define DE_PIPEA_LINE_COMPARE (1 << 4)
7289#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02007290#define DE_PIPEA_CRC_DONE (1 << 2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007291#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007292#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007293#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08007294
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07007295/* More Ivybridge lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007296#define DE_ERR_INT_IVB (1 << 30)
7297#define DE_GSE_IVB (1 << 29)
7298#define DE_PCH_EVENT_IVB (1 << 28)
7299#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7300#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7301#define DE_EDP_PSR_INT_HSW (1 << 19)
7302#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7303#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7304#define DE_PIPEC_VBLANK_IVB (1 << 10)
7305#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7306#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7307#define DE_PIPEB_VBLANK_IVB (1 << 5)
7308#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7309#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7310#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7311#define DE_PIPEA_VBLANK_IVB (1 << 0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007312#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03007313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007314#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007315#define MASTER_INTERRUPT_ENABLE (1 << 31)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07007316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007317#define DEISR _MMIO(0x44000)
7318#define DEIMR _MMIO(0x44004)
7319#define DEIIR _MMIO(0x44008)
7320#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007321
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007322#define GTISR _MMIO(0x44010)
7323#define GTIMR _MMIO(0x44014)
7324#define GTIIR _MMIO(0x44018)
7325#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007327#define GEN8_MASTER_IRQ _MMIO(0x44200)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007328#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7329#define GEN8_PCU_IRQ (1 << 30)
7330#define GEN8_DE_PCH_IRQ (1 << 23)
7331#define GEN8_DE_MISC_IRQ (1 << 22)
7332#define GEN8_DE_PORT_IRQ (1 << 20)
7333#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7334#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7335#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7336#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7337#define GEN8_GT_VECS_IRQ (1 << 6)
7338#define GEN8_GT_GUC_IRQ (1 << 5)
7339#define GEN8_GT_PM_IRQ (1 << 4)
Chris Wilson8a68d462019-03-05 18:03:30 +00007340#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7341#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007342#define GEN8_GT_BCS_IRQ (1 << 1)
7343#define GEN8_GT_RCS_IRQ (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007345#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7346#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7347#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7348#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07007349
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007350#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7351#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7352#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7353#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7354#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7355#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7356#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7357#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7358#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05307359
Ben Widawskyabd58f02013-11-02 21:07:09 -07007360#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007361#define GEN8_BCS_IRQ_SHIFT 16
Chris Wilson8a68d462019-03-05 18:03:30 +00007362#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7363#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
Ben Widawskyabd58f02013-11-02 21:07:09 -07007364#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01007365#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07007366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007367#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7368#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7369#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7370#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01007371#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007372#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7373#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7374#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7375#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7376#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7377#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01007378#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007379#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7380#define GEN8_PIPE_VSYNC (1 << 1)
7381#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00007382#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007383#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00007384#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7385#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7386#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02007387#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00007388#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7389#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7390#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007391#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01007392#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7393 (GEN8_PIPE_CURSOR_FAULT | \
7394 GEN8_PIPE_SPRITE_FAULT | \
7395 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00007396#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7397 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02007398 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00007399 GEN9_PIPE_PLANE3_FAULT | \
7400 GEN9_PIPE_PLANE2_FAULT | \
7401 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007402
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007403#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7404#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7405#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7406#define GEN8_DE_PORT_IER _MMIO(0x4444c)
James Ausmusbb187e92018-06-11 17:25:12 -07007407#define ICL_AUX_CHANNEL_E (1 << 29)
Rodrigo Vivia324fca2018-01-29 15:22:15 -08007408#define CNL_AUX_CHANNEL_F (1 << 28)
Jesse Barnes88e04702014-11-13 17:51:48 +00007409#define GEN9_AUX_CHANNEL_D (1 << 27)
7410#define GEN9_AUX_CHANNEL_C (1 << 26)
7411#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02007412#define BXT_DE_PORT_HP_DDIC (1 << 5)
7413#define BXT_DE_PORT_HP_DDIB (1 << 4)
7414#define BXT_DE_PORT_HP_DDIA (1 << 3)
7415#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7416 BXT_DE_PORT_HP_DDIB | \
7417 BXT_DE_PORT_HP_DDIC)
7418#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05307419#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01007420#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007422#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7423#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7424#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7425#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007426#define GEN8_DE_MISC_GSE (1 << 27)
Ville Syrjäläe04f7ec2018-04-03 14:24:18 -07007427#define GEN8_DE_EDP_PSR (1 << 19)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007429#define GEN8_PCU_ISR _MMIO(0x444e0)
7430#define GEN8_PCU_IMR _MMIO(0x444e4)
7431#define GEN8_PCU_IIR _MMIO(0x444e8)
7432#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07007433
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007434#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7435#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7436#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7437#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7438#define GEN11_GU_MISC_GSE (1 << 27)
7439
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007440#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7441#define GEN11_MASTER_IRQ (1 << 31)
7442#define GEN11_PCU_IRQ (1 << 30)
Dhinakaran Pandiyandf0d28c2018-06-15 17:05:28 -07007443#define GEN11_GU_MISC_IRQ (1 << 29)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007444#define GEN11_DISPLAY_IRQ (1 << 16)
7445#define GEN11_GT_DW_IRQ(x) (1 << (x))
7446#define GEN11_GT_DW1_IRQ (1 << 1)
7447#define GEN11_GT_DW0_IRQ (1 << 0)
7448
7449#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7450#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7451#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7452#define GEN11_DE_PCH_IRQ (1 << 23)
7453#define GEN11_DE_MISC_IRQ (1 << 22)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007454#define GEN11_DE_HPD_IRQ (1 << 21)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007455#define GEN11_DE_PORT_IRQ (1 << 20)
7456#define GEN11_DE_PIPE_C (1 << 18)
7457#define GEN11_DE_PIPE_B (1 << 17)
7458#define GEN11_DE_PIPE_A (1 << 16)
7459
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007460#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7461#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7462#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7463#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7464#define GEN11_TC4_HOTPLUG (1 << 19)
7465#define GEN11_TC3_HOTPLUG (1 << 18)
7466#define GEN11_TC2_HOTPLUG (1 << 17)
7467#define GEN11_TC1_HOTPLUG (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007468#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007469#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7470 GEN11_TC3_HOTPLUG | \
7471 GEN11_TC2_HOTPLUG | \
7472 GEN11_TC1_HOTPLUG)
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007473#define GEN11_TBT4_HOTPLUG (1 << 3)
7474#define GEN11_TBT3_HOTPLUG (1 << 2)
7475#define GEN11_TBT2_HOTPLUG (1 << 1)
7476#define GEN11_TBT1_HOTPLUG (1 << 0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007477#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007478#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7479 GEN11_TBT3_HOTPLUG | \
7480 GEN11_TBT2_HOTPLUG | \
7481 GEN11_TBT1_HOTPLUG)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007482
Dhinakaran Pandiyanb796b972018-06-15 17:05:30 -07007483#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
Dhinakaran Pandiyan121e7582018-06-15 17:05:29 -07007484#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7485#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7486#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7487#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7488#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7489
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007490#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7491#define GEN11_CSME (31)
7492#define GEN11_GUNIT (28)
7493#define GEN11_GUC (25)
7494#define GEN11_WDPERF (20)
7495#define GEN11_KCR (19)
7496#define GEN11_GTPM (16)
7497#define GEN11_BCS (15)
7498#define GEN11_RCS0 (0)
7499
7500#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7501#define GEN11_VECS(x) (31 - (x))
7502#define GEN11_VCS(x) (x)
7503
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007504#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007505
7506#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7507#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7508#define GEN11_INTR_DATA_VALID (1 << 31)
Mika Kuoppalaf744dbc2018-04-06 12:31:45 +03007509#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7510#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7511#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007512
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007513#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007514
7515#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7516#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7517
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07007518#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
Tvrtko Ursulina6358dd2018-01-09 21:23:13 -02007519
7520#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7521#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7522#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7523#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7524#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7525#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7526
7527#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7528#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7529#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7530#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7531#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7532#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7533#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7534#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7535#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7536
Oscar Mateo54c52a82019-05-27 18:36:08 +00007537#define ENGINE1_MASK REG_GENMASK(31, 16)
7538#define ENGINE0_MASK REG_GENMASK(15, 0)
7539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007540#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07007541/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7542#define ILK_ELPIN_409_SELECT (1 << 25)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007543#define ILK_DPARB_GATE (1 << 22)
7544#define ILK_VSDPFD_FULL (1 << 21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007545#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00007546#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7547#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7548#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02007549#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00007550#define ILK_HDCP_DISABLE (1 << 25)
7551#define ILK_eDP_A_DISABLE (1 << 24)
7552#define HSW_CDCLK_LIMIT (1 << 24)
7553#define ILK_DESKTOP (1 << 23)
Ville Syrjäläb16c7ed2019-06-04 23:09:29 +03007554#define HSW_CPU_SSC_ENABLE (1 << 21)
Yuanhan Liu13982612010-12-15 15:42:31 +08007555
Ville Syrjälä86761782019-06-04 23:09:33 +03007556#define FUSE_STRAP3 _MMIO(0x42020)
7557#define HSW_REF_CLK_SELECT (1 << 1)
7558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007559#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01007560#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7561#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7562#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7563#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7564#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007566#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08007567# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7568# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007570#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ville Syrjälä93564042017-08-24 22:10:51 +03007571#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007572#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007573#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007574#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03007575
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007576#define CHICKEN_PAR2_1 _MMIO(0x42090)
7577#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7578
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007579#define CHICKEN_MISC_2 _MMIO(0x42084)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007580#define CNL_COMP_PWR_DOWN (1 << 23)
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02007581#define GLK_CL2_PWR_DOWN (1 << 12)
Paulo Zanoni746a5172017-07-14 14:52:28 -03007582#define GLK_CL1_PWR_DOWN (1 << 11)
7583#define GLK_CL0_PWR_DOWN (1 << 10)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07007584
Praveen Paneri5654a162017-08-11 00:00:33 +05307585#define CHICKEN_MISC_4 _MMIO(0x4208c)
7586#define FBC_STRIDE_OVERRIDE (1 << 13)
7587#define FBC_STRIDE_MASK 0x1FFF
7588
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007589#define _CHICKEN_PIPESL_1_A 0x420b0
7590#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007591#define HSW_FBCQ_DIS (1 << 22)
7592#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007593#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007594
Imre Deak8f19b402018-11-19 20:00:21 +02007595#define CHICKEN_TRANS_A _MMIO(0x420c0)
7596#define CHICKEN_TRANS_B _MMIO(0x420c4)
7597#define CHICKEN_TRANS_C _MMIO(0x420c8)
7598#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007599#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7600#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7601#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7602#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7603#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7604#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7605#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05307606
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007607#define DISP_ARB_CTL _MMIO(0x45000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007608#define DISP_FBC_MEMORY_WAKE (1 << 31)
7609#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7610#define DISP_FBC_WM_DIS (1 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007611#define DISP_ARB_CTL2 _MMIO(0x45004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007612#define DISP_DATA_PARTITION_5_6 (1 << 6)
7613#define DISP_IPC_ENABLE (1 << 3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007614#define DBUF_CTL _MMIO(0x45008)
Mahesh Kumar746edf82018-02-05 13:40:44 -02007615#define DBUF_CTL_S1 _MMIO(0x45008)
7616#define DBUF_CTL_S2 _MMIO(0x44FE8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007617#define DBUF_POWER_REQUEST (1 << 31)
7618#define DBUF_POWER_STATE (1 << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007619#define GEN7_MSG_CTL _MMIO(0x45010)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007620#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7621#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007622#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007623#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08007624
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007625#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
Paulo Zanoniad186f32018-02-05 13:40:43 -02007626#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7627#define MASK_WAKEMEM (1 << 13)
7628#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03007629
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007630#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007631#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7632#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7633#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7634#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7635#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01007636#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7637#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7638#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
José Roberto de Souza7ff0fca2019-07-11 10:31:00 -07007639#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
Damien Lespiaua9419e82015-06-04 18:21:30 +01007640
Paulo Zanoni186a2772018-02-06 17:33:46 -02007641#define SKL_DSSM _MMIO(0x51004)
7642#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7643#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7644#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7645#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7646#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
Ville Syrjälä945f2672017-06-09 15:25:58 -07007647
Arun Siluverya78536e2016-01-21 21:43:53 +00007648#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007649#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
Arun Siluverya78536e2016-01-21 21:43:53 +00007650
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007651#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007652#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7653#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00007654
Arun Siluvery2c8580e2016-01-21 21:43:50 +00007655#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01007656#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007657#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007658#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
Michał Winiarski5152def2017-10-03 21:34:46 +01007659#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7660#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7661#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7662#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7663#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00007664
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007665/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007666#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Oscar Mateob1f88822018-05-25 15:05:31 -07007667 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7668 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7669
7670#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7671 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7672 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7673 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7674 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7675
Tvrtko Ursulincbe3e1d2019-05-20 12:04:42 +01007676#define GEN8_L3CNTLREG _MMIO(0x7034)
7677 #define GEN8_ERRDETBCTRL (1 << 9)
7678
Oscar Mateob1f88822018-05-25 15:05:31 -07007679#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7680 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
Kenneth Graunked71de142012-02-08 12:53:52 -08007681
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007682#define HIZ_CHICKEN _MMIO(0x7018)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007683# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7684# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
Kenneth Graunked60de812015-01-10 18:02:22 -08007685
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007686#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007687#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
Damien Lespiau183c6da2015-02-09 19:33:11 +00007688
Kenneth Graunkeab062632018-01-05 00:59:05 -08007689#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
Oscar Mateof63c7b42018-05-25 15:05:30 -07007690#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
Kenneth Graunkeab062632018-01-05 00:59:05 -08007691
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007692#define GEN7_SARCHKMD _MMIO(0xB000)
7693#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
Anuj Phogat71ffd492018-10-04 11:29:39 -07007694#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
Radhakrishna Sripada0c7d2ae2018-10-04 11:29:38 -07007695
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007696#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02007697#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007699#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03007700/*
7701 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7702 * Using the formula in BSpec leads to a hang, while the formula here works
7703 * fine and matches the formulas for all other platforms. A BSpec change
7704 * request has been filed to clarify this.
7705 */
Imre Deak36579cb2016-05-03 15:54:20 +03007706#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7707#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Oscar Mateo930a7842017-10-17 13:25:45 -07007708#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07007709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007710#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00007711#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007712#define GEN7_L3AGDIS (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007713#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7714#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007715
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007716#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Oscar Mateo5215eef2018-05-08 14:29:33 -07007717#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7718#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7719#define GEN11_I2M_WRITE_DISABLE (1 << 28)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08007720
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007721#define GEN7_L3SQCREG4 _MMIO(0xb034)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007722#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
Jesse Barnes61939d92012-10-02 17:43:38 -05007723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007724#define GEN8_L3SQCREG4 _MMIO(0xb118)
Oscar Mateo5246ae42018-05-08 14:29:28 -07007725#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7726#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7727#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00007728
Ben Widawsky63801f22013-12-12 17:26:03 -08007729/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007730#define HDC_CHICKEN0 _MMIO(0x7300)
Rodrigo Viviacfb5552017-08-23 13:35:04 -07007731#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
Oscar Mateocc38cae2018-05-08 14:29:23 -07007732#define ICL_HDC_MODE _MMIO(0xE5F4)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007733#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7734#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7735#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7736#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7737#define HDC_FORCE_NON_COHERENT (1 << 4)
7738#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
Ben Widawsky63801f22013-12-12 17:26:03 -08007739
Arun Siluvery3669ab62016-01-21 21:43:49 +00007740#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7741
Ben Widawsky38a39a72015-03-11 10:54:53 +02007742/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007743#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02007744#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7745
Michel Thierry0c79f9c2018-05-10 13:07:08 -07007746#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7747#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7748
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007749/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007750#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007751#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08007752
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007753#define HSW_SCRATCH1 _MMIO(0xb038)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007754#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007755
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007756#define BDW_SCRATCH1 _MMIO(0xb11c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007757#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
Damien Lespiau77719d22015-02-09 19:33:13 +00007758
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307759/*GEN11 chicken */
Aditya Swarup26eeea12019-03-06 18:14:12 -08007760#define _PIPEA_CHICKEN 0x70038
7761#define _PIPEB_CHICKEN 0x71038
7762#define _PIPEC_CHICKEN 0x72038
7763#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7764 _PIPEB_CHICKEN)
7765#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
7766#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
Vandita Kulkarnie16a3752018-06-21 20:43:56 +05307767
Zhenyu Wangb9055052009-06-05 15:38:38 +08007768/* PCH */
7769
Lucas De Marchidce88872018-07-27 12:36:47 -07007770#define PCH_DISPLAY_BASE 0xc0000u
7771
Adam Jackson23e81d62012-06-06 15:45:44 -04007772/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08007773#define SDE_AUDIO_POWER_D (1 << 27)
7774#define SDE_AUDIO_POWER_C (1 << 26)
7775#define SDE_AUDIO_POWER_B (1 << 25)
7776#define SDE_AUDIO_POWER_SHIFT (25)
7777#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7778#define SDE_GMBUS (1 << 24)
7779#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7780#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7781#define SDE_AUDIO_HDCP_MASK (3 << 22)
7782#define SDE_AUDIO_TRANSB (1 << 21)
7783#define SDE_AUDIO_TRANSA (1 << 20)
7784#define SDE_AUDIO_TRANS_MASK (3 << 20)
7785#define SDE_POISON (1 << 19)
7786/* 18 reserved */
7787#define SDE_FDI_RXB (1 << 17)
7788#define SDE_FDI_RXA (1 << 16)
7789#define SDE_FDI_MASK (3 << 16)
7790#define SDE_AUXD (1 << 15)
7791#define SDE_AUXC (1 << 14)
7792#define SDE_AUXB (1 << 13)
7793#define SDE_AUX_MASK (7 << 13)
7794/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007795#define SDE_CRT_HOTPLUG (1 << 11)
7796#define SDE_PORTD_HOTPLUG (1 << 10)
7797#define SDE_PORTC_HOTPLUG (1 << 9)
7798#define SDE_PORTB_HOTPLUG (1 << 8)
7799#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05007800#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7801 SDE_SDVOB_HOTPLUG | \
7802 SDE_PORTB_HOTPLUG | \
7803 SDE_PORTC_HOTPLUG | \
7804 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08007805#define SDE_TRANSB_CRC_DONE (1 << 5)
7806#define SDE_TRANSB_CRC_ERR (1 << 4)
7807#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7808#define SDE_TRANSA_CRC_DONE (1 << 2)
7809#define SDE_TRANSA_CRC_ERR (1 << 1)
7810#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7811#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04007812
Anusha Srivatsa31604222018-06-26 13:52:23 -07007813/* south display engine interrupt: CPT - CNP */
Adam Jackson23e81d62012-06-06 15:45:44 -04007814#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7815#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7816#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7817#define SDE_AUDIO_POWER_SHIFT_CPT 29
7818#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7819#define SDE_AUXD_CPT (1 << 27)
7820#define SDE_AUXC_CPT (1 << 26)
7821#define SDE_AUXB_CPT (1 << 25)
7822#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007823#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007824#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007825#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7826#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7827#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04007828#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01007829#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007830#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01007831 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01007832 SDE_PORTD_HOTPLUG_CPT | \
7833 SDE_PORTC_HOTPLUG_CPT | \
7834 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007835#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7836 SDE_PORTD_HOTPLUG_CPT | \
7837 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03007838 SDE_PORTB_HOTPLUG_CPT | \
7839 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04007840#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03007841#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04007842#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7843#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7844#define SDE_FDI_RXC_CPT (1 << 8)
7845#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7846#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7847#define SDE_FDI_RXB_CPT (1 << 4)
7848#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7849#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7850#define SDE_FDI_RXA_CPT (1 << 0)
7851#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7852 SDE_AUDIO_CP_REQ_B_CPT | \
7853 SDE_AUDIO_CP_REQ_A_CPT)
7854#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7855 SDE_AUDIO_CP_CHG_B_CPT | \
7856 SDE_AUDIO_CP_CHG_A_CPT)
7857#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7858 SDE_FDI_RXB_CPT | \
7859 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007860
Anusha Srivatsa31604222018-06-26 13:52:23 -07007861/* south display engine interrupt: ICP */
7862#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7863#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7864#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7865#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7866#define SDE_GMBUS_ICP (1 << 23)
7867#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7868#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -07007869#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7870#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
Anusha Srivatsa31604222018-06-26 13:52:23 -07007871#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7872 SDE_DDIA_HOTPLUG_ICP)
7873#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7874 SDE_TC3_HOTPLUG_ICP | \
7875 SDE_TC2_HOTPLUG_ICP | \
7876 SDE_TC1_HOTPLUG_ICP)
7877
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007878#define SDEISR _MMIO(0xc4000)
7879#define SDEIMR _MMIO(0xc4004)
7880#define SDEIIR _MMIO(0xc4008)
7881#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007882
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007883#define SERR_INT _MMIO(0xc4040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07007884#define SERR_INT_POISON (1 << 31)
7885#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
Paulo Zanoni86642812013-04-12 17:57:57 -03007886
Zhenyu Wangb9055052009-06-05 15:38:38 +08007887/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007888#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03007889#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307890#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03007891#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7892#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7893#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7894#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007895#define PORTD_HOTPLUG_ENABLE (1 << 20)
7896#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7897#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7898#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7899#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7900#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7901#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00007902#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7903#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7904#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007905#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307906#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007907#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7908#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7909#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7910#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7911#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7912#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00007913#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7914#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7915#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007916#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307917#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007918#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7919#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7920#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7921#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7922#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7923#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00007924#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7925#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7926#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05307927#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7928 BXT_DDIB_HPD_INVERT | \
7929 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007930
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007931#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03007932#define PORTE_HOTPLUG_ENABLE (1 << 4)
7933#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08007934#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7935#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7936#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
7937
Anusha Srivatsa31604222018-06-26 13:52:23 -07007938/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7939 * functionality covered in PCH_PORT_HOTPLUG is split into
7940 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7941 */
7942
7943#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7944#define ICP_DDIB_HPD_ENABLE (1 << 7)
7945#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7946#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7947#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7948#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7949#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7950#define ICP_DDIA_HPD_ENABLE (1 << 3)
Madhav Chauhan05f2f032018-11-29 16:12:29 +02007951#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
Anusha Srivatsa31604222018-06-26 13:52:23 -07007952#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7953#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7954#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7955#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7956#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7957
7958#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7959#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
Anusha Srivatsac7d29592018-07-17 14:11:01 -07007960/* Icelake DSC Rate Control Range Parameter Registers */
7961#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7962#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7963#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7964#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7965#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7966#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7967#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7968#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7969#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7970#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7971#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7972#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7973#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7974 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7975 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7976#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7977 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7978 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7979#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7980 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7981 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7982#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7983 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7984 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7985#define RC_BPG_OFFSET_SHIFT 10
7986#define RC_MAX_QP_SHIFT 5
7987#define RC_MIN_QP_SHIFT 0
7988
7989#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7990#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7991#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7992#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7993#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7994#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7995#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7996#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7997#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7998#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7999#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
8000#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
8001#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8002 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
8003 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
8004#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8005 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
8006 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
8007#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8008 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
8009 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
8010#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8011 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
8012 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
8013
8014#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
8015#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
8016#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
8017#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
8018#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
8019#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
8020#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
8021#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
8022#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
8023#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
8024#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
8025#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
8026#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8027 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
8028 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
8029#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8030 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
8031 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
8032#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8033 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
8034 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
8035#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8036 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
8037 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
8038
8039#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
8040#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
8041#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
8042#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
8043#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
8044#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
8045#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
8046#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
8047#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
8048#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
8049#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
8050#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
8051#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8052 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
8053 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
8054#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8055 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
8056 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
8057#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8058 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
8059 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
8060#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
8061 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
8062 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
8063
Anusha Srivatsa31604222018-06-26 13:52:23 -07008064#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
8065#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
8066
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008067#define _PCH_DPLL_A 0xc6014
8068#define _PCH_DPLL_B 0xc6018
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008069#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008070
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008071#define _PCH_FPA0 0xc6040
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008072#define FP_CB_TUNE (0x3 << 22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008073#define _PCH_FPA1 0xc6044
8074#define _PCH_FPB0 0xc6048
8075#define _PCH_FPB1 0xc604c
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008076#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8077#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008078
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008079#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008081#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008082#define DREF_CONTROL_MASK 0x7fc3
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008083#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8084#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8085#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8086#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8087#define DREF_SSC_SOURCE_DISABLE (0 << 11)
8088#define DREF_SSC_SOURCE_ENABLE (2 << 11)
8089#define DREF_SSC_SOURCE_MASK (3 << 11)
8090#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8091#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8092#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8093#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8094#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8095#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8096#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8097#define DREF_SSC4_DOWNSPREAD (0 << 6)
8098#define DREF_SSC4_CENTERSPREAD (1 << 6)
8099#define DREF_SSC1_DISABLE (0 << 1)
8100#define DREF_SSC1_ENABLE (1 << 1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008101#define DREF_SSC4_DISABLE (0)
8102#define DREF_SSC4_ENABLE (1)
8103
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008104#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008105#define FDL_TP1_TIMER_SHIFT 12
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008106#define FDL_TP1_TIMER_MASK (3 << 12)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008107#define FDL_TP2_TIMER_SHIFT 10
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008108#define FDL_TP2_TIMER_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008109#define RAWCLK_FREQ_MASK 0x3ff
Rodrigo Vivi9d81a992017-06-02 13:06:41 -07008110#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8111#define CNP_RAWCLK_DIV(div) ((div) << 16)
8112#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
Paulo Zanoni228a5cf2018-11-12 15:23:12 -08008113#define CNP_RAWCLK_DEN(den) ((den) << 26)
Anusha Srivatsa4ef99ab2018-01-11 16:00:06 -02008114#define ICP_RAWCLK_NUM(num) ((num) << 11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008116#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008118#define PCH_SSC4_PARMS _MMIO(0xc6210)
8119#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008121#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008122#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02008123#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03008124#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008125
Zhenyu Wangb9055052009-06-05 15:38:38 +08008126/* transcoder */
8127
Daniel Vetter275f01b22013-05-03 11:49:47 +02008128#define _PCH_TRANS_HTOTAL_A 0xe0000
8129#define TRANS_HTOTAL_SHIFT 16
8130#define TRANS_HACTIVE_SHIFT 0
8131#define _PCH_TRANS_HBLANK_A 0xe0004
8132#define TRANS_HBLANK_END_SHIFT 16
8133#define TRANS_HBLANK_START_SHIFT 0
8134#define _PCH_TRANS_HSYNC_A 0xe0008
8135#define TRANS_HSYNC_END_SHIFT 16
8136#define TRANS_HSYNC_START_SHIFT 0
8137#define _PCH_TRANS_VTOTAL_A 0xe000c
8138#define TRANS_VTOTAL_SHIFT 16
8139#define TRANS_VACTIVE_SHIFT 0
8140#define _PCH_TRANS_VBLANK_A 0xe0010
8141#define TRANS_VBLANK_END_SHIFT 16
8142#define TRANS_VBLANK_START_SHIFT 0
8143#define _PCH_TRANS_VSYNC_A 0xe0014
Paulo Zanoniaf7187b2018-06-12 16:56:53 -07008144#define TRANS_VSYNC_END_SHIFT 16
Daniel Vetter275f01b22013-05-03 11:49:47 +02008145#define TRANS_VSYNC_START_SHIFT 0
8146#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008147
Daniel Vettere3b95f12013-05-03 11:49:49 +02008148#define _PCH_TRANSA_DATA_M1 0xe0030
8149#define _PCH_TRANSA_DATA_N1 0xe0034
8150#define _PCH_TRANSA_DATA_M2 0xe0038
8151#define _PCH_TRANSA_DATA_N2 0xe003c
8152#define _PCH_TRANSA_LINK_M1 0xe0040
8153#define _PCH_TRANSA_LINK_N1 0xe0044
8154#define _PCH_TRANSA_LINK_M2 0xe0048
8155#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008156
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008157/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008158#define _VIDEO_DIP_CTL_A 0xe0200
8159#define _VIDEO_DIP_DATA_A 0xe0208
8160#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03008161#define GCP_COLOR_INDICATION (1 << 2)
8162#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8163#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008164
8165#define _VIDEO_DIP_CTL_B 0xe1200
8166#define _VIDEO_DIP_DATA_B 0xe1208
8167#define _VIDEO_DIP_GCP_B 0xe1210
8168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008169#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8170#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8171#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07008172
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008173/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008174#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8175#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8176#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008177
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008178#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8179#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8180#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008181
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008182#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8183#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8184#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03008185
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008186#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008187 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008188 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008189#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008190 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008191 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008192#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008193 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008194 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07008195
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008196/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008197
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008198#define _HSW_VIDEO_DIP_CTL_A 0x60200
8199#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8200#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8201#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8202#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8203#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308204#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008205#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8206#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8207#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8208#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8209#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8210#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008211
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008212#define _HSW_VIDEO_DIP_CTL_B 0x61200
8213#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8214#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8215#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8216#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8217#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308218#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008219#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8220#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8221#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8222#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8223#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8224#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008225
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008226/* Icelake PPS_DATA and _ECC DIP Registers.
8227 * These are available for transcoders B,C and eDP.
8228 * Adding the _A so as to reuse the _MMIO_TRANS2
8229 * definition, with which it offsets to the right location.
8230 */
8231
8232#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8233#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8234#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8235#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008237#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008238#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008239#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8240#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8241#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
Ville Syrjälä5cb3c1a2019-02-25 19:40:58 +02008242#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008243#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Ville Syrjälä44b42eb2019-05-17 21:52:25 +05308244#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
Anusha Srivatsa7af2be62018-07-17 14:10:58 -07008245#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8246#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03008247
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008248#define _HSW_STEREO_3D_CTL_A 0x70020
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008249#define S3D_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008250#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008251
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008252#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03008253
Daniel Vetter275f01b22013-05-03 11:49:47 +02008254#define _PCH_TRANS_HTOTAL_B 0xe1000
8255#define _PCH_TRANS_HBLANK_B 0xe1004
8256#define _PCH_TRANS_HSYNC_B 0xe1008
8257#define _PCH_TRANS_VTOTAL_B 0xe100c
8258#define _PCH_TRANS_VBLANK_B 0xe1010
8259#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008260#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08008261
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008262#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8263#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8264#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8265#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8266#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8267#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8268#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01008269
Daniel Vettere3b95f12013-05-03 11:49:49 +02008270#define _PCH_TRANSB_DATA_M1 0xe1030
8271#define _PCH_TRANSB_DATA_N1 0xe1034
8272#define _PCH_TRANSB_DATA_M2 0xe1038
8273#define _PCH_TRANSB_DATA_N2 0xe103c
8274#define _PCH_TRANSB_LINK_M1 0xe1040
8275#define _PCH_TRANSB_LINK_N1 0xe1044
8276#define _PCH_TRANSB_LINK_M2 0xe1048
8277#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08008278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008279#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8280#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8281#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8282#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8283#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8284#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8285#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8286#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008287
Daniel Vetterab9412b2013-05-03 11:49:46 +02008288#define _PCH_TRANSACONF 0xf0008
8289#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008290#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8291#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008292#define TRANS_DISABLE (0 << 31)
8293#define TRANS_ENABLE (1 << 31)
8294#define TRANS_STATE_MASK (1 << 30)
8295#define TRANS_STATE_DISABLE (0 << 30)
8296#define TRANS_STATE_ENABLE (1 << 30)
8297#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8298#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8299#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8300#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8301#define TRANS_INTERLACE_MASK (7 << 21)
8302#define TRANS_PROGRESSIVE (0 << 21)
8303#define TRANS_INTERLACED (3 << 21)
8304#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8305#define TRANS_8BPC (0 << 5)
8306#define TRANS_10BPC (1 << 5)
8307#define TRANS_6BPC (2 << 5)
8308#define TRANS_12BPC (3 << 5)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008309
Daniel Vetterce401412012-10-31 22:52:30 +01008310#define _TRANSA_CHICKEN1 0xf0060
8311#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008312#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008313#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8314#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008315#define _TRANSA_CHICKEN2 0xf0064
8316#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008317#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008318#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8319#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8320#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8321#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8322#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008323
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008324#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07008325#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8326#define FDIA_PHASE_SYNC_SHIFT_EN 18
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008327#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8328#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Daniel Vetter01a415f2012-10-27 15:58:40 +02008329#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07008330#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8331#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008332#define SPT_PWM_GRANULARITY (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008333#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008334#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8335#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8336#define LPT_PWM_GRANULARITY (1 << 5)
8337#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07008338
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008339#define _FDI_RXA_CHICKEN 0xc200c
8340#define _FDI_RXB_CHICKEN 0xc2010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008341#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8342#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008343#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008344
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008345#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008346#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8347#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8348#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8349#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8350#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8351#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
Jesse Barnes382b0932010-10-07 16:01:25 -07008352
Zhenyu Wangb9055052009-06-05 15:38:38 +08008353/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008354#define _FDI_TXA_CTL 0x60100
8355#define _FDI_TXB_CTL 0x61100
8356#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008357#define FDI_TX_DISABLE (0 << 31)
8358#define FDI_TX_ENABLE (1 << 31)
8359#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8360#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8361#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8362#define FDI_LINK_TRAIN_NONE (3 << 28)
8363#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8364#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8365#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8366#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8367#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8368#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8369#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8370#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008371/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8372 SNB has different settings. */
8373/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008374#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8375#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8376#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8377#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008378/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008379#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8380#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8381#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8382#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8383#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008384#define FDI_DP_PORT_WIDTH_SHIFT 19
8385#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8386#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008387#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008388/* Ironlake: hardwired to 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008389#define FDI_TX_PLL_ENABLE (1 << 14)
Jesse Barnes357555c2011-04-28 15:09:55 -07008390
8391/* Ivybridge has different bits for lolz */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008392#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8393#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8394#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8395#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
Jesse Barnes357555c2011-04-28 15:09:55 -07008396
Zhenyu Wangb9055052009-06-05 15:38:38 +08008397/* both Tx and Rx */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008398#define FDI_COMPOSITE_SYNC (1 << 11)
8399#define FDI_LINK_TRAIN_AUTO (1 << 10)
8400#define FDI_SCRAMBLING_ENABLE (0 << 7)
8401#define FDI_SCRAMBLING_DISABLE (1 << 7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008402
8403/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008404#define _FDI_RXA_CTL 0xf000c
8405#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008406#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008407#define FDI_RX_ENABLE (1 << 31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008408/* train, dp width same as FDI_TX */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008409#define FDI_FS_ERRC_ENABLE (1 << 27)
8410#define FDI_FE_ERRC_ENABLE (1 << 26)
8411#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8412#define FDI_8BPC (0 << 16)
8413#define FDI_10BPC (1 << 16)
8414#define FDI_6BPC (2 << 16)
8415#define FDI_12BPC (3 << 16)
8416#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8417#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8418#define FDI_RX_PLL_ENABLE (1 << 13)
8419#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8420#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8421#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8422#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8423#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8424#define FDI_PCDCLK (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008425/* CPT */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008426#define FDI_AUTO_TRAINING (1 << 10)
8427#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8428#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8429#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8430#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8431#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008432
Paulo Zanoni04945642012-11-01 21:00:59 -02008433#define _FDI_RXA_MISC 0xf0010
8434#define _FDI_RXB_MISC 0xf1010
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008435#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8436#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8437#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8438#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8439#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8440#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8441#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008442#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02008443
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008444#define _FDI_RXA_TUSIZE1 0xf0030
8445#define _FDI_RXA_TUSIZE2 0xf0038
8446#define _FDI_RXB_TUSIZE1 0xf1030
8447#define _FDI_RXB_TUSIZE2 0xf1038
8448#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8449#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008450
8451/* FDI_RX interrupt register format */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008452#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8453#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8454#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8455#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8456#define FDI_RX_FS_CODE_ERR (1 << 6)
8457#define FDI_RX_FE_CODE_ERR (1 << 5)
8458#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8459#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8460#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8461#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8462#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008464#define _FDI_RXA_IIR 0xf0014
8465#define _FDI_RXA_IMR 0xf0018
8466#define _FDI_RXB_IIR 0xf1014
8467#define _FDI_RXB_IMR 0xf1018
8468#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8469#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008470
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008471#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8472#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008473
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008474#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08008475#define LVDS_DETECTED (1 << 1)
8476
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008477#define _PCH_DP_B 0xe4100
8478#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008479#define _PCH_DPB_AUX_CH_CTL 0xe4110
8480#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8481#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8482#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8483#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8484#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008485
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008486#define _PCH_DP_C 0xe4200
8487#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008488#define _PCH_DPC_AUX_CH_CTL 0xe4210
8489#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8490#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8491#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8492#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8493#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008495#define _PCH_DP_D 0xe4300
8496#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02008497#define _PCH_DPD_AUX_CH_CTL 0xe4310
8498#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8499#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8500#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8501#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8502#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8503
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02008504#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8505#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008506
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008507/* CPT */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008508#define _TRANS_DP_CTL_A 0xe0300
8509#define _TRANS_DP_CTL_B 0xe1300
8510#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008511#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008512#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
Ville Syrjäläf67dc6d2018-05-18 18:29:26 +03008513#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8514#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8515#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008516#define TRANS_DP_AUDIO_ONLY (1 << 26)
8517#define TRANS_DP_ENH_FRAMING (1 << 18)
8518#define TRANS_DP_8BPC (0 << 9)
8519#define TRANS_DP_10BPC (1 << 9)
8520#define TRANS_DP_6BPC (2 << 9)
8521#define TRANS_DP_12BPC (3 << 9)
8522#define TRANS_DP_BPC_MASK (3 << 9)
8523#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008524#define TRANS_DP_VSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008525#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008526#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008527#define TRANS_DP_SYNC_MASK (3 << 3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008528
8529/* SNB eDP training params */
8530/* SNB A-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008531#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8532#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8533#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8534#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008535/* SNB B-stepping */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008536#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8537#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8538#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8539#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8540#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8541#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08008542
Keith Packard1a2eb462011-11-16 16:26:07 -08008543/* IVB */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008544#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8545#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8546#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8547#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8548#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8549#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8550#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008551
8552/* legacy values */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008553#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8554#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8555#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8556#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8557#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008558
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008559#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
Keith Packard1a2eb462011-11-16 16:26:07 -08008560
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008561#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03008562
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05308563#define RC6_LOCATION _MMIO(0xD40)
8564#define RC6_CTX_IN_DRAM (1 << 0)
8565#define RC6_CTX_BASE _MMIO(0xD48)
8566#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8567#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8568#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8569#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8570#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8571#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8572#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008573#define FORCEWAKE _MMIO(0xA18C)
8574#define FORCEWAKE_VLV _MMIO(0x1300b0)
8575#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8576#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8577#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8578#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8579#define FORCEWAKE_ACK _MMIO(0x130090)
8580#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03008581#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8582#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8583#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8584
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008585#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03008586#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8587#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8588#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8589#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008590#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8591#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008592#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8593#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008594#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8595#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8596#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
Daniele Ceraolo Spurioa89a70a2018-03-02 18:15:01 +02008597#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8598#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008599#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8600#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Mika Kuoppala71306302017-11-02 11:48:36 +02008601#define FORCEWAKE_KERNEL BIT(0)
8602#define FORCEWAKE_USER BIT(1)
8603#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008604#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8605#define ECOBUS _MMIO(0xa180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008606#define FORCEWAKE_MT_ENABLE (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008607#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05308608#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8609#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8610#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00008611
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008612#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03008613#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8614#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008615#define GT_FIFO_SBDROPERR (1 << 6)
8616#define GT_FIFO_BLOBDROPERR (1 << 5)
8617#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8618#define GT_FIFO_DROPERR (1 << 3)
8619#define GT_FIFO_OVFERR (1 << 2)
8620#define GT_FIFO_IAWRERR (1 << 1)
8621#define GT_FIFO_IARDERR (1 << 0)
Ben Widawskydd202c62012-02-09 10:15:18 +01008622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008623#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02008624#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01008625#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05308626#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8627#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00008628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008629#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008630#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03008631#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00008632#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03008633#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8634#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8635#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07008636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008637#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03008638# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03008639# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008640# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02008641# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02008642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008643#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00008644# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07008645# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07008646# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008647# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08008648# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08008649# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08008650
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008651#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00008652# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03008653
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008654#define GEN7_UCGCTL4 _MMIO(0x940c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008655#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8656#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07008657
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008658#define GEN6_RCGCTL1 _MMIO(0x9410)
8659#define GEN6_RCGCTL2 _MMIO(0x9414)
8660#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03008661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008662#define GEN8_UCGCTL6 _MMIO(0x9430)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008663#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8664#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8665#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02008666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008667#define GEN6_GFXPAUSE _MMIO(0xA000)
8668#define GEN6_RPNSWREQ _MMIO(0xA008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008669#define GEN6_TURBO_DISABLE (1 << 31)
8670#define GEN6_FREQUENCY(x) ((x) << 25)
8671#define HSW_FREQUENCY(x) ((x) << 24)
8672#define GEN9_FREQUENCY(x) ((x) << 23)
8673#define GEN6_OFFSET(x) ((x) << 19)
8674#define GEN6_AGGRESSIVE_TURBO (0 << 15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008675#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8676#define GEN6_RC_CONTROL _MMIO(0xA090)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008677#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8678#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8679#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8680#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8681#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8682#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8683#define GEN7_RC_CTL_TO_MODE (1 << 28)
8684#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8685#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008686#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8687#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8688#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08008689#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08008690#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05308691#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08008692#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08008693#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05308694#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008695#define GEN6_RP_CONTROL _MMIO(0xA024)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008696#define GEN6_RP_MEDIA_TURBO (1 << 11)
8697#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8698#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8699#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8700#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8701#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8702#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8703#define GEN6_RP_ENABLE (1 << 7)
8704#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8705#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8706#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8707#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8708#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008709#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8710#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8711#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01008712#define GEN6_RP_EI_MASK 0xffffff
8713#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008714#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01008715#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008716#define GEN6_RP_PREV_UP _MMIO(0xA058)
8717#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01008718#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008719#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8720#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8721#define GEN6_RP_UP_EI _MMIO(0xA068)
8722#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8723#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8724#define GEN6_RPDEUHWTC _MMIO(0xA080)
8725#define GEN6_RPDEUC _MMIO(0xA084)
8726#define GEN6_RPDEUCSW _MMIO(0xA088)
8727#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03008728#define RC_SW_TARGET_STATE_SHIFT 16
8729#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008730#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8731#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8732#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Rodrigo Vivi0aab2012017-10-23 15:46:12 -07008733#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008734#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8735#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8736#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8737#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8738#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8739#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8740#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8741#define VLV_RCEDATA _MMIO(0xA0BC)
8742#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8743#define GEN6_PMINTRMSK _MMIO(0xA168)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008744#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8745#define ARAT_EXPIRED_INTRMSK (1 << 9)
Imre Deakfc619842016-06-29 19:13:55 +03008746#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008747#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8748#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8749#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8750#define GEN9_PG_ENABLE _MMIO(0xA210)
Mika Kuoppala2ea74142019-04-10 13:59:19 +03008751#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8752#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8753#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
Imre Deakfc619842016-06-29 19:13:55 +03008754#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8755#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8756#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008757
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008758#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05308759#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8760#define PIXEL_OVERLAP_CNT_SHIFT 30
8761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008762#define GEN6_PMISR _MMIO(0x44020)
8763#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8764#define GEN6_PMIIR _MMIO(0x44028)
8765#define GEN6_PMIER _MMIO(0x4402C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008766#define GEN6_PM_MBOX_EVENT (1 << 25)
8767#define GEN6_PM_THERMAL_EVENT (1 << 24)
Mika Kuoppala917dc6b2019-04-10 13:59:22 +03008768
8769/*
8770 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8771 * registers. Shifting is handled on accessing the imr and ier.
8772 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008773#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8774#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8775#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8776#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8777#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
Chris Wilson4668f692018-08-02 11:06:30 +01008778#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8779 GEN6_PM_RP_UP_THRESHOLD | \
8780 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8781 GEN6_PM_RP_DOWN_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07008782 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00008783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008784#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03008785#define GEN7_GT_SCRATCH_REG_NUM 8
8786
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008787#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008788#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8789#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
Deepak S76c3552f2014-01-30 23:08:16 +05308790
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008791#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8792#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008793#define VLV_COUNT_RANGE_HIGH (1 << 15)
8794#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8795#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8796#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8797#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008798#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8799#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8800#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03008801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008802#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8803#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8804#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8805#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07008806
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008807#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008808#define GEN6_PCODE_READY (1 << 31)
Lyude87660502016-08-17 15:55:53 -04008809#define GEN6_PCODE_ERROR_MASK 0xFF
8810#define GEN6_PCODE_SUCCESS 0x0
8811#define GEN6_PCODE_ILLEGAL_CMD 0x1
8812#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8813#define GEN6_PCODE_TIMEOUT 0x3
8814#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8815#define GEN7_PCODE_TIMEOUT 0x2
8816#define GEN7_PCODE_ILLEGAL_DATA 0x3
8817#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008818#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8819#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01008820#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8821#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008822#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01008823#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8824#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8825#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8826#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8827#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Sean Paulee5e5e72018-01-08 14:55:39 -05008828#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01008829#define SKL_PCODE_CDCLK_CONTROL 0x7
8830#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8831#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01008832#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8833#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8834#define GEN6_READ_OC_PARAMS 0xc
Ville Syrjäläc457d9c2019-05-24 18:36:14 +03008835#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8836#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8837#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
Paulo Zanoni515b2392013-09-10 19:36:37 -03008838#define GEN6_PCODE_READ_D_COMP 0x10
8839#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308840#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07008841#define DISPLAY_IPS_CONTROL 0x19
Ville Syrjälä61843f02017-09-12 18:34:11 +03008842 /* See also IPS_CTL */
8843#define IPS_PCODE_CONTROL (1 << 30)
Ville Syrjälä3e8ddd92017-09-12 18:34:10 +03008844#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04008845#define GEN9_PCODE_SAGV_CONTROL 0x21
8846#define GEN9_SAGV_DISABLE 0x0
8847#define GEN9_SAGV_IS_DISABLED 0x1
8848#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008849#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008850#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01008851#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008852#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00008853
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008854#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008855#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
Ben Widawsky4d855292011-12-12 19:34:16 -08008856#define GEN6_RCn_MASK 7
8857#define GEN6_RC0 0
8858#define GEN6_RC3 2
8859#define GEN6_RC6 3
8860#define GEN6_RC7 4
8861
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008862#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02008863#define GEN8_LSLICESTAT_MASK 0x7
8864
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008865#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8866#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008867#define CHV_SS_PG_ENABLE (1 << 1)
8868#define CHV_EU08_PG_ENABLE (1 << 9)
8869#define CHV_EU19_PG_ENABLE (1 << 17)
8870#define CHV_EU210_PG_ENABLE (1 << 25)
Jeff McGee5575f032015-02-27 10:22:32 -08008871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008872#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8873#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008874#define CHV_EU311_PG_ENABLE (1 << 1)
Jeff McGee5575f032015-02-27 10:22:32 -08008875
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008876#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008877#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8878 ((slice) % 3) * 0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008879#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008880#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008881#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008882
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008883#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008884#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8885 ((slice) % 3) * 0x8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008886#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07008887#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8888 ((slice) % 3) * 0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06008889#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8890#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8891#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8892#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8893#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8894#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8895#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8896#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8897
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008898#define GEN7_MISCCPCTL _MMIO(0x9424)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008899#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8900#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8901#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8902#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
Ben Widawskye3689192012-05-25 16:56:22 -07008903
Oscar Mateo5bcebe72018-05-08 14:29:25 -07008904#define GEN8_GARBCNTL _MMIO(0xB004)
8905#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8906#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
Oscar Mateod41bab62018-05-08 14:29:26 -07008907#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8908#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8909
8910#define GEN11_GLBLINVL _MMIO(0xB404)
8911#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8912#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
Arun Siluvery245d9662015-08-03 20:24:56 +01008913
Oscar Mateod65dc3e2018-05-08 14:29:24 -07008914#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8915#define DFR_DISABLE (1 << 9)
8916
Oscar Mateof4a35712018-05-08 14:29:27 -07008917#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8918#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8919#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8920#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8921
Oscar Mateo6b967dc2018-05-08 14:29:29 -07008922#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8923#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8924#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8925
Oscar Mateof57f9372018-10-30 01:45:04 -07008926#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
Dongwon Kim397049a2019-04-25 06:50:05 +01008927#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
Oscar Mateof57f9372018-10-30 01:45:04 -07008928
Ben Widawskye3689192012-05-25 16:56:22 -07008929/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008930#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008931#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8932#define GEN7_PARITY_ERROR_VALID (1 << 13)
8933#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8934#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
Ben Widawskye3689192012-05-25 16:56:22 -07008935#define GEN7_PARITY_ERROR_ROW(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008936 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
Ben Widawskye3689192012-05-25 16:56:22 -07008937#define GEN7_PARITY_ERROR_BANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008938 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
Ben Widawskye3689192012-05-25 16:56:22 -07008939#define GEN7_PARITY_ERROR_SUBBANK(reg) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07008940 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008941#define GEN7_L3CDERRST1_ENABLE (1 << 7)
Ben Widawskye3689192012-05-25 16:56:22 -07008942
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008943#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07008944#define GEN7_L3LOG_SIZE 0x80
8945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008946#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8947#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008948#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8949#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8950#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8951#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
Jesse Barnes12f33822012-10-25 12:15:45 -07008952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008953#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008954#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8955#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00008956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008957#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008958#define FLOW_CONTROL_ENABLE (1 << 15)
8959#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8960#define STALL_DOP_GATING_DISABLE (1 << 5)
8961#define THROTTLE_12_5 (7 << 2)
8962#define DISABLE_EARLY_EOT (1 << 1)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08008963
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008964#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8965#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Oscar Mateo3c7ab272018-05-25 15:05:29 -07008966#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8967#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8968#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
Jesse Barnes8ab43972012-10-25 12:15:42 -07008969
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008970#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07008971#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8972
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008973#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008974#define GEN8_ST_PO_DISABLE (1 << 13)
Robert Beckett6b6d5622015-09-08 10:31:52 +01008975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008976#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008977#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8978#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8979#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8980#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8981#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08008982
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008983#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07008984#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8985#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8986#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
Nick Hoathcac23df2015-02-05 10:47:22 +00008987
Jani Nikulac46f1112014-10-27 16:26:52 +02008988/* Audio */
Jani Nikulaed5eb1b2018-12-31 16:56:42 +02008989#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02008990#define INTEL_AUDIO_DEVCL 0x808629FB
8991#define INTEL_AUDIO_DEVBLC 0x80862801
8992#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08008993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008994#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02008995#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8996#define G4X_ELDV_DEVCTG (1 << 14)
8997#define G4X_ELD_ADDR_MASK (0xf << 5)
8998#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008999#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08009000
Jani Nikulac46f1112014-10-27 16:26:52 +02009001#define _IBX_HDMIW_HDMIEDID_A 0xE2050
9002#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009003#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9004 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009005#define _IBX_AUD_CNTL_ST_A 0xE20B4
9006#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009007#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9008 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009009#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9010#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9011#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009012#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009013#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9014#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08009015
Jani Nikulac46f1112014-10-27 16:26:52 +02009016#define _CPT_HDMIW_HDMIEDID_A 0xE5050
9017#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009018#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009019#define _CPT_AUD_CNTL_ST_A 0xE50B4
9020#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009021#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9022#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08009023
Jani Nikulac46f1112014-10-27 16:26:52 +02009024#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9025#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009026#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009027#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9028#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009029#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9030#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009031
Eric Anholtae662d32012-01-03 09:23:29 -08009032/* These are the 4 32-bit write offset registers for each stream
9033 * output buffer. It determines the offset from the
9034 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9035 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009036#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08009037
Jani Nikulac46f1112014-10-27 16:26:52 +02009038#define _IBX_AUD_CONFIG_A 0xe2000
9039#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009040#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009041#define _CPT_AUD_CONFIG_A 0xe5000
9042#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009043#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02009044#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9045#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009046#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04009047
Wu Fengguangb6daa022012-01-06 14:41:31 -06009048#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9049#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9050#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02009051#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009052#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02009053#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03009054#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9055#define AUD_CONFIG_N(n) \
9056 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9057 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06009058#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03009059#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9060#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9061#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9062#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9063#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9064#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9065#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9066#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9067#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9068#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9069#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06009070#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9071
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009072/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02009073#define _HSW_AUD_CONFIG_A 0x65000
9074#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009075#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009076
Jani Nikulac46f1112014-10-27 16:26:52 +02009077#define _HSW_AUD_MISC_CTRL_A 0x65010
9078#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009079#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009080
Libin Yang6014ac12016-10-25 17:54:18 +03009081#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9082#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009083#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
Libin Yang6014ac12016-10-25 17:54:18 +03009084#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9085#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9086#define AUD_CONFIG_M_MASK 0xfffff
9087
Jani Nikulac46f1112014-10-27 16:26:52 +02009088#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9089#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009090#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009091
9092/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02009093#define _HSW_AUD_DIG_CNVT_1 0x65080
9094#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009095#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02009096#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009097
Jani Nikulac46f1112014-10-27 16:26:52 +02009098#define _HSW_AUD_EDID_DATA_A 0x65050
9099#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjälä3904fb72019-04-30 17:29:01 +03009100#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009101
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009102#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9103#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02009104#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9105#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9106#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9107#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08009108
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009109#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08009110#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9111
Imre Deak9c3a16c2017-08-14 18:15:30 +03009112/*
Imre Deak75e39682018-08-06 12:58:39 +03009113 * HSW - ICL power wells
9114 *
9115 * Platforms have up to 3 power well control register sets, each set
9116 * controlling up to 16 power wells via a request/status HW flag tuple:
9117 * - main (HSW_PWR_WELL_CTL[1-4])
9118 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9119 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9120 * Each control register set consists of up to 4 registers used by different
9121 * sources that can request a power well to be enabled:
9122 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9123 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9124 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9125 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
Imre Deak9c3a16c2017-08-14 18:15:30 +03009126 */
Imre Deak75e39682018-08-06 12:58:39 +03009127#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9128#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9129#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9130#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9131#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9132#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
Imre Deak9c3a16c2017-08-14 18:15:30 +03009133
Imre Deak75e39682018-08-06 12:58:39 +03009134/* HSW/BDW power well */
9135#define HSW_PW_CTL_IDX_GLOBAL 15
9136
9137/* SKL/BXT/GLK/CNL power wells */
9138#define SKL_PW_CTL_IDX_PW_2 15
9139#define SKL_PW_CTL_IDX_PW_1 14
9140#define CNL_PW_CTL_IDX_AUX_F 12
9141#define CNL_PW_CTL_IDX_AUX_D 11
9142#define GLK_PW_CTL_IDX_AUX_C 10
9143#define GLK_PW_CTL_IDX_AUX_B 9
9144#define GLK_PW_CTL_IDX_AUX_A 8
9145#define CNL_PW_CTL_IDX_DDI_F 6
9146#define SKL_PW_CTL_IDX_DDI_D 4
9147#define SKL_PW_CTL_IDX_DDI_C 3
9148#define SKL_PW_CTL_IDX_DDI_B 2
9149#define SKL_PW_CTL_IDX_DDI_A_E 1
9150#define GLK_PW_CTL_IDX_DDI_A 1
9151#define SKL_PW_CTL_IDX_MISC_IO 0
9152
Imre Deak656409b2019-07-11 10:31:02 -07009153/* ICL/TGL - power wells */
Mika Kahola1db27a72019-07-11 10:31:03 -07009154#define TGL_PW_CTL_IDX_PW_5 4
Imre Deak75e39682018-08-06 12:58:39 +03009155#define ICL_PW_CTL_IDX_PW_4 3
9156#define ICL_PW_CTL_IDX_PW_3 2
9157#define ICL_PW_CTL_IDX_PW_2 1
9158#define ICL_PW_CTL_IDX_PW_1 0
9159
9160#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9161#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9162#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
Imre Deak656409b2019-07-11 10:31:02 -07009163#define TGL_PW_CTL_IDX_AUX_TBT6 14
9164#define TGL_PW_CTL_IDX_AUX_TBT5 13
9165#define TGL_PW_CTL_IDX_AUX_TBT4 12
Imre Deak75e39682018-08-06 12:58:39 +03009166#define ICL_PW_CTL_IDX_AUX_TBT4 11
Imre Deak656409b2019-07-11 10:31:02 -07009167#define TGL_PW_CTL_IDX_AUX_TBT3 11
Imre Deak75e39682018-08-06 12:58:39 +03009168#define ICL_PW_CTL_IDX_AUX_TBT3 10
Imre Deak656409b2019-07-11 10:31:02 -07009169#define TGL_PW_CTL_IDX_AUX_TBT2 10
Imre Deak75e39682018-08-06 12:58:39 +03009170#define ICL_PW_CTL_IDX_AUX_TBT2 9
Imre Deak656409b2019-07-11 10:31:02 -07009171#define TGL_PW_CTL_IDX_AUX_TBT1 9
Imre Deak75e39682018-08-06 12:58:39 +03009172#define ICL_PW_CTL_IDX_AUX_TBT1 8
Imre Deak656409b2019-07-11 10:31:02 -07009173#define TGL_PW_CTL_IDX_AUX_TC6 8
9174#define TGL_PW_CTL_IDX_AUX_TC5 7
9175#define TGL_PW_CTL_IDX_AUX_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009176#define ICL_PW_CTL_IDX_AUX_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009177#define TGL_PW_CTL_IDX_AUX_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009178#define ICL_PW_CTL_IDX_AUX_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009179#define TGL_PW_CTL_IDX_AUX_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009180#define ICL_PW_CTL_IDX_AUX_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009181#define TGL_PW_CTL_IDX_AUX_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009182#define ICL_PW_CTL_IDX_AUX_C 2
9183#define ICL_PW_CTL_IDX_AUX_B 1
9184#define ICL_PW_CTL_IDX_AUX_A 0
9185
9186#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9187#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9188#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
Imre Deak656409b2019-07-11 10:31:02 -07009189#define TGL_PW_CTL_IDX_DDI_TC6 8
9190#define TGL_PW_CTL_IDX_DDI_TC5 7
9191#define TGL_PW_CTL_IDX_DDI_TC4 6
Imre Deak75e39682018-08-06 12:58:39 +03009192#define ICL_PW_CTL_IDX_DDI_F 5
Imre Deak656409b2019-07-11 10:31:02 -07009193#define TGL_PW_CTL_IDX_DDI_TC3 5
Imre Deak75e39682018-08-06 12:58:39 +03009194#define ICL_PW_CTL_IDX_DDI_E 4
Imre Deak656409b2019-07-11 10:31:02 -07009195#define TGL_PW_CTL_IDX_DDI_TC2 4
Imre Deak75e39682018-08-06 12:58:39 +03009196#define ICL_PW_CTL_IDX_DDI_D 3
Imre Deak656409b2019-07-11 10:31:02 -07009197#define TGL_PW_CTL_IDX_DDI_TC1 3
Imre Deak75e39682018-08-06 12:58:39 +03009198#define ICL_PW_CTL_IDX_DDI_C 2
9199#define ICL_PW_CTL_IDX_DDI_B 1
9200#define ICL_PW_CTL_IDX_DDI_A 0
9201
9202/* HSW - power well misc debug registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009203#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009204#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9205#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9206#define HSW_PWR_WELL_FORCE_ON (1 << 19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009207#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03009208
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009209/* SKL Fuse Status */
Imre Deakb2891eb2017-07-11 23:42:35 +03009210enum skl_power_gate {
9211 SKL_PG0,
9212 SKL_PG1,
9213 SKL_PG2,
Imre Deak1a260e12018-08-06 12:58:43 +03009214 ICL_PG3,
9215 ICL_PG4,
Imre Deakb2891eb2017-07-11 23:42:35 +03009216};
9217
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009218#define SKL_FUSE_STATUS _MMIO(0x42000)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009219#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
Imre Deak75e39682018-08-06 12:58:39 +03009220/*
9221 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9222 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9223 */
9224#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9225 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9226/*
9227 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9228 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9229 */
9230#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9231 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
Imre Deakb2891eb2017-07-11 23:42:35 +03009232#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00009233
Imre Deak75e39682018-08-06 12:58:39 +03009234#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009235#define _CNL_AUX_ANAOVRD1_B 0x162250
9236#define _CNL_AUX_ANAOVRD1_C 0x162210
9237#define _CNL_AUX_ANAOVRD1_D 0x1622D0
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009238#define _CNL_AUX_ANAOVRD1_F 0x162A90
Imre Deak75e39682018-08-06 12:58:39 +03009239#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009240 _CNL_AUX_ANAOVRD1_B, \
9241 _CNL_AUX_ANAOVRD1_C, \
Rodrigo Vivib1ae6a82018-01-29 15:22:16 -08009242 _CNL_AUX_ANAOVRD1_D, \
9243 _CNL_AUX_ANAOVRD1_F))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009244#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9245#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
Lucas De Marchiddd39e42017-11-28 14:05:53 -08009246
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009247#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9248#define _ICL_AUX_ANAOVRD1_A 0x162398
9249#define _ICL_AUX_ANAOVRD1_B 0x6C398
Lucas De Marchideea06b2019-07-11 14:35:17 -07009250#define _TGL_AUX_ANAOVRD1_C 0x160398
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009251#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9252 _ICL_AUX_ANAOVRD1_A, \
Lucas De Marchideea06b2019-07-11 14:35:17 -07009253 _ICL_AUX_ANAOVRD1_B, \
9254 _TGL_AUX_ANAOVRD1_C))
Lucas De Marchiffd7e322018-10-12 14:57:58 -07009255#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9256#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9257
Sean Paulee5e5e72018-01-08 14:55:39 -05009258/* HDCP Key Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309259#define HDCP_KEY_CONF _MMIO(0x66c00)
Sean Paulee5e5e72018-01-08 14:55:39 -05009260#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9261#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
Ramalingam Cfdddd082018-01-18 11:18:05 +05309262#define HDCP_KEY_LOAD_TRIGGER BIT(8)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309263#define HDCP_KEY_STATUS _MMIO(0x66c04)
9264#define HDCP_FUSE_IN_PROGRESS BIT(7)
Sean Paulee5e5e72018-01-08 14:55:39 -05009265#define HDCP_FUSE_ERROR BIT(6)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309266#define HDCP_FUSE_DONE BIT(5)
9267#define HDCP_KEY_LOAD_STATUS BIT(1)
Sean Paulee5e5e72018-01-08 14:55:39 -05009268#define HDCP_KEY_LOAD_DONE BIT(0)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309269#define HDCP_AKSV_LO _MMIO(0x66c10)
9270#define HDCP_AKSV_HI _MMIO(0x66c14)
Sean Paulee5e5e72018-01-08 14:55:39 -05009271
9272/* HDCP Repeater Registers */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309273#define HDCP_REP_CTL _MMIO(0x66d00)
9274#define HDCP_DDIB_REP_PRESENT BIT(30)
9275#define HDCP_DDIA_REP_PRESENT BIT(29)
9276#define HDCP_DDIC_REP_PRESENT BIT(28)
9277#define HDCP_DDID_REP_PRESENT BIT(27)
9278#define HDCP_DDIF_REP_PRESENT BIT(26)
9279#define HDCP_DDIE_REP_PRESENT BIT(25)
Sean Paulee5e5e72018-01-08 14:55:39 -05009280#define HDCP_DDIB_SHA1_M0 (1 << 20)
9281#define HDCP_DDIA_SHA1_M0 (2 << 20)
9282#define HDCP_DDIC_SHA1_M0 (3 << 20)
9283#define HDCP_DDID_SHA1_M0 (4 << 20)
9284#define HDCP_DDIF_SHA1_M0 (5 << 20)
9285#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
Ramalingam C2834d9d2018-02-03 03:39:10 +05309286#define HDCP_SHA1_BUSY BIT(16)
Sean Paulee5e5e72018-01-08 14:55:39 -05009287#define HDCP_SHA1_READY BIT(17)
9288#define HDCP_SHA1_COMPLETE BIT(18)
9289#define HDCP_SHA1_V_MATCH BIT(19)
9290#define HDCP_SHA1_TEXT_32 (1 << 1)
9291#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9292#define HDCP_SHA1_TEXT_24 (4 << 1)
9293#define HDCP_SHA1_TEXT_16 (5 << 1)
9294#define HDCP_SHA1_TEXT_8 (6 << 1)
9295#define HDCP_SHA1_TEXT_0 (7 << 1)
9296#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9297#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9298#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9299#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9300#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009301#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309302#define HDCP_SHA_TEXT _MMIO(0x66d18)
Sean Paulee5e5e72018-01-08 14:55:39 -05009303
9304/* HDCP Auth Registers */
9305#define _PORTA_HDCP_AUTHENC 0x66800
9306#define _PORTB_HDCP_AUTHENC 0x66500
9307#define _PORTC_HDCP_AUTHENC 0x66600
9308#define _PORTD_HDCP_AUTHENC 0x66700
9309#define _PORTE_HDCP_AUTHENC 0x66A00
9310#define _PORTF_HDCP_AUTHENC 0x66900
9311#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9312 _PORTA_HDCP_AUTHENC, \
9313 _PORTB_HDCP_AUTHENC, \
9314 _PORTC_HDCP_AUTHENC, \
9315 _PORTD_HDCP_AUTHENC, \
9316 _PORTE_HDCP_AUTHENC, \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009317 _PORTF_HDCP_AUTHENC) + (x))
Ramalingam C2834d9d2018-02-03 03:39:10 +05309318#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9319#define HDCP_CONF_CAPTURE_AN BIT(0)
9320#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9321#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9322#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9323#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9324#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9325#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9326#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9327#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
Sean Paulee5e5e72018-01-08 14:55:39 -05009328#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9329#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9330#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9331#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9332#define HDCP_STATUS_AUTH BIT(21)
9333#define HDCP_STATUS_ENC BIT(20)
Ramalingam C2834d9d2018-02-03 03:39:10 +05309334#define HDCP_STATUS_RI_MATCH BIT(19)
9335#define HDCP_STATUS_R0_READY BIT(18)
9336#define HDCP_STATUS_AN_READY BIT(17)
Sean Paulee5e5e72018-01-08 14:55:39 -05009337#define HDCP_STATUS_CIPHER BIT(16)
Paulo Zanoni9e8789e2018-06-12 16:56:54 -07009338#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
Sean Paulee5e5e72018-01-08 14:55:39 -05009339
Ramalingam C3ab0a6e2018-10-29 15:15:51 +05309340/* HDCP2.2 Registers */
9341#define _PORTA_HDCP2_BASE 0x66800
9342#define _PORTB_HDCP2_BASE 0x66500
9343#define _PORTC_HDCP2_BASE 0x66600
9344#define _PORTD_HDCP2_BASE 0x66700
9345#define _PORTE_HDCP2_BASE 0x66A00
9346#define _PORTF_HDCP2_BASE 0x66900
9347#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9348 _PORTA_HDCP2_BASE, \
9349 _PORTB_HDCP2_BASE, \
9350 _PORTC_HDCP2_BASE, \
9351 _PORTD_HDCP2_BASE, \
9352 _PORTE_HDCP2_BASE, \
9353 _PORTF_HDCP2_BASE) + (x))
9354
9355#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9356#define AUTH_LINK_AUTHENTICATED BIT(31)
9357#define AUTH_LINK_TYPE BIT(30)
9358#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9359#define AUTH_CLR_KEYS BIT(18)
9360
9361#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9362#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9363
9364#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9365#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9366#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9367#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9368#define LINK_TYPE_STATUS BIT(22)
9369#define LINK_AUTH_STATUS BIT(21)
9370#define LINK_ENCRYPTION_STATUS BIT(20)
9371
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009372/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009373#define _TRANS_DDI_FUNC_CTL_A 0x60400
9374#define _TRANS_DDI_FUNC_CTL_B 0x61400
9375#define _TRANS_DDI_FUNC_CTL_C 0x62400
Lucas De Marchif1f1d4f2019-07-11 10:30:55 -07009376#define _TRANS_DDI_FUNC_CTL_D 0x63400
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009377#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009378#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9379#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009380#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009381
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009382#define TRANS_DDI_FUNC_ENABLE (1 << 31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009383/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009384#define TRANS_DDI_PORT_MASK (7 << 28)
Daniel Vetter26804af2014-06-25 22:01:55 +03009385#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009386#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9387#define TRANS_DDI_PORT_NONE (0 << 28)
9388#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9389#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9390#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9391#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9392#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9393#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9394#define TRANS_DDI_BPC_MASK (7 << 20)
9395#define TRANS_DDI_BPC_8 (0 << 20)
9396#define TRANS_DDI_BPC_10 (1 << 20)
9397#define TRANS_DDI_BPC_6 (2 << 20)
9398#define TRANS_DDI_BPC_12 (3 << 20)
9399#define TRANS_DDI_PVSYNC (1 << 17)
9400#define TRANS_DDI_PHSYNC (1 << 16)
9401#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9402#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9403#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9404#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9405#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9406#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9407#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9408#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9409#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9410#define TRANS_DDI_BFI_ENABLE (1 << 4)
9411#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9412#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
Shashank Sharma15953632017-03-13 16:54:03 +05309413#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9414 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9415 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03009416
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009417#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9418#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9419#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9420#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9421#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9422#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9423#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9424 _TRANS_DDI_FUNC_CTL2_A)
9425#define PORT_SYNC_MODE_ENABLE (1 << 4)
Manasi Navare7264aeb2019-03-19 15:18:47 -07009426#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) << 0)
Madhav Chauhan49edbd42018-10-15 17:28:00 +03009427#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9428#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9429
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009430/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009431#define _DP_TP_CTL_A 0x64040
9432#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009433#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009434#define DP_TP_CTL_ENABLE (1 << 31)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009435#define DP_TP_CTL_FEC_ENABLE (1 << 30)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009436#define DP_TP_CTL_MODE_SST (0 << 27)
9437#define DP_TP_CTL_MODE_MST (1 << 27)
9438#define DP_TP_CTL_FORCE_ACT (1 << 25)
9439#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9440#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9441#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9442#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9443#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9444#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9445#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9446#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9447#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9448#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03009449
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009450/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009451#define _DP_TP_STATUS_A 0x64044
9452#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009453#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Anusha Srivatsa5c44b932018-11-28 12:26:27 -08009454#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009455#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9456#define DP_TP_STATUS_ACT_SENT (1 << 24)
9457#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9458#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
Dave Airlie01b887c2014-05-02 11:17:41 +10009459#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9460#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9461#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03009462
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009463/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009464#define _DDI_BUF_CTL_A 0x64000
9465#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009466#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009467#define DDI_BUF_CTL_ENABLE (1 << 31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05309468#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009469#define DDI_BUF_EMP_MASK (0xf << 24)
9470#define DDI_BUF_PORT_REVERSAL (1 << 16)
9471#define DDI_BUF_IS_IDLE (1 << 7)
9472#define DDI_A_4_LANES (1 << 4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02009473#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03009474#define DDI_PORT_WIDTH_MASK (7 << 1)
9475#define DDI_PORT_WIDTH_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009476#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03009477
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009478/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009479#define _DDI_BUF_TRANS_A 0x64E00
9480#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009481#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03009482#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009483#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03009484
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03009485/* Sideband Interface (SBI) is programmed indirectly, via
9486 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9487 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009488#define SBI_ADDR _MMIO(0xC6000)
9489#define SBI_DATA _MMIO(0xC6004)
9490#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009491#define SBI_CTL_DEST_ICLK (0x0 << 16)
9492#define SBI_CTL_DEST_MPHY (0x1 << 16)
9493#define SBI_CTL_OP_IORD (0x2 << 8)
9494#define SBI_CTL_OP_IOWR (0x3 << 8)
9495#define SBI_CTL_OP_CRRD (0x6 << 8)
9496#define SBI_CTL_OP_CRWR (0x7 << 8)
9497#define SBI_RESPONSE_FAIL (0x1 << 1)
9498#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9499#define SBI_BUSY (0x1 << 0)
9500#define SBI_READY (0x0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009501
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009502/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009503#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009504#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009505#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009506#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9507#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009508#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009509#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9510#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9511#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9512#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02009513#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009514#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009515#define SBI_SSCCTL6 0x060C
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009516#define SBI_SSCCTL_PATHALT (1 << 3)
9517#define SBI_SSCCTL_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009518#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02009519#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009520#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9521#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03009522#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03009523#define SBI_GEN0 0x1f00
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009524#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03009525
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009526/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009527#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009528#define PIXCLK_GATE_UNGATE (1 << 0)
9529#define PIXCLK_GATE_GATE (0 << 0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03009530
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009531/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009532#define SPLL_CTL _MMIO(0x46020)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009533#define SPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009534#define SPLL_REF_BCLK (0 << 28)
9535#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9536#define SPLL_REF_NON_SSC_HSW (2 << 28)
9537#define SPLL_REF_PCH_SSC_BDW (2 << 28)
9538#define SPLL_REF_LCPLL (3 << 28)
9539#define SPLL_REF_MASK (3 << 28)
9540#define SPLL_FREQ_810MHz (0 << 26)
9541#define SPLL_FREQ_1350MHz (1 << 26)
9542#define SPLL_FREQ_2700MHz (2 << 26)
9543#define SPLL_FREQ_MASK (3 << 26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03009544
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009545/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009546#define _WRPLL_CTL1 0x46040
9547#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009548#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009549#define WRPLL_PLL_ENABLE (1 << 31)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009550#define WRPLL_REF_BCLK (0 << 28)
9551#define WRPLL_REF_PCH_SSC (1 << 28)
9552#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9553#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9554#define WRPLL_REF_LCPLL (3 << 28)
9555#define WRPLL_REF_MASK (3 << 28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03009556/* WRPLL divider programming */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009557#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
Jesse Barnes11578552014-01-21 12:42:10 -08009558#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009559#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9560#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
Jesse Barnes11578552014-01-21 12:42:10 -08009561#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009562#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
Jesse Barnes11578552014-01-21 12:42:10 -08009563#define WRPLL_DIVIDER_FB_SHIFT 16
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009564#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03009565
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009566/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009567#define _PORT_CLK_SEL_A 0x46100
9568#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009569#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009570#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9571#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9572#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9573#define PORT_CLK_SEL_SPLL (3 << 29)
9574#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9575#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9576#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9577#define PORT_CLK_SEL_NONE (7 << 29)
9578#define PORT_CLK_SEL_MASK (7 << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009579
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009580/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9581#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9582#define DDI_CLK_SEL_NONE (0x0 << 28)
9583#define DDI_CLK_SEL_MG (0x8 << 28)
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009584#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9585#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9586#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9587#define DDI_CLK_SEL_TBT_810 (0xF << 28)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009588#define DDI_CLK_SEL_MASK (0xF << 28)
9589
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009590/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009591#define _TRANS_CLK_SEL_A 0x46140
9592#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009593#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02009594/* For each transcoder, we need to select the corresponding port clock */
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009595#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9596#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03009597
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009598#define CDCLK_FREQ _MMIO(0x46200)
9599
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009600#define _TRANSA_MSA_MISC 0x60410
9601#define _TRANSB_MSA_MISC 0x61410
9602#define _TRANSC_MSA_MISC 0x62410
9603#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009604#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02009605
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009606#define TRANS_MSA_SYNC_CLK (1 << 0)
Shashank Sharma668b6c12018-10-12 11:53:14 +05309607#define TRANS_MSA_SAMPLING_444 (2 << 1)
9608#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009609#define TRANS_MSA_6_BPC (0 << 5)
9610#define TRANS_MSA_8_BPC (1 << 5)
9611#define TRANS_MSA_10_BPC (2 << 5)
9612#define TRANS_MSA_12_BPC (3 << 5)
9613#define TRANS_MSA_16_BPC (4 << 5)
Jani Nikuladc5977d2018-08-14 09:00:01 +03009614#define TRANS_MSA_CEA_RANGE (1 << 3)
Gwan-gyeong Munec4401d2019-05-21 15:17:19 +03009615#define TRANS_MSA_USE_VSC_SDP (1 << 14)
Paulo Zanonidae84792012-10-15 15:51:30 -03009616
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03009617/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009618#define LCPLL_CTL _MMIO(0x130040)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009619#define LCPLL_PLL_DISABLE (1 << 31)
9620#define LCPLL_PLL_LOCK (1 << 30)
Ville Syrjälä4a95e362019-06-10 16:36:09 +03009621#define LCPLL_REF_NON_SSC (0 << 28)
9622#define LCPLL_REF_BCLK (2 << 28)
9623#define LCPLL_REF_PCH_SSC (3 << 28)
9624#define LCPLL_REF_MASK (3 << 28)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009625#define LCPLL_CLK_FREQ_MASK (3 << 26)
9626#define LCPLL_CLK_FREQ_450 (0 << 26)
9627#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9628#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9629#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9630#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9631#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9632#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9633#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9634#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9635#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009636
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009637/*
9638 * SKL Clocks
9639 */
9640
9641/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009642#define CDCLK_CTL _MMIO(0x46000)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009643#define CDCLK_FREQ_SEL_MASK (3 << 26)
9644#define CDCLK_FREQ_450_432 (0 << 26)
9645#define CDCLK_FREQ_540 (1 << 26)
9646#define CDCLK_FREQ_337_308 (2 << 26)
9647#define CDCLK_FREQ_675_617 (3 << 26)
9648#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9649#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9650#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9651#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9652#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9653#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9654#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009655#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Paulo Zanoni186a2772018-02-06 17:33:46 -02009656#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9657#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03009658#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309659
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009660/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009661#define LCPLL1_CTL _MMIO(0x46010)
9662#define LCPLL2_CTL _MMIO(0x46014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009663#define LCPLL_PLL_ENABLE (1 << 31)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009664
9665/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009666#define DPLL_CTRL1 _MMIO(0x6C058)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009667#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9668#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9669#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9670#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9671#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9672#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01009673#define DPLL_CTRL1_LINK_RATE_2700 0
9674#define DPLL_CTRL1_LINK_RATE_1350 1
9675#define DPLL_CTRL1_LINK_RATE_810 2
9676#define DPLL_CTRL1_LINK_RATE_1620 3
9677#define DPLL_CTRL1_LINK_RATE_1080 4
9678#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009679
9680/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009681#define DPLL_CTRL2 _MMIO(0x6C05C)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009682#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9683#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9684#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9685#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9686#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009687
9688/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009689#define DPLL_STATUS _MMIO(0x6C060)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009690#define DPLL_LOCK(id) (1 << ((id) * 8))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009691
9692/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009693#define _DPLL1_CFGCR1 0x6C040
9694#define _DPLL2_CFGCR1 0x6C048
9695#define _DPLL3_CFGCR1 0x6C050
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009696#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9697#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9698#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009699#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9700
Ville Syrjälä086f8e82015-11-04 23:20:01 +02009701#define _DPLL1_CFGCR2 0x6C044
9702#define _DPLL2_CFGCR2 0x6C04C
9703#define _DPLL3_CFGCR2 0x6C054
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009704#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9705#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9706#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9707#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9708#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9709#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9710#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9711#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9712#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9713#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9714#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9715#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9716#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9717#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9718#define DPLL_CFGCR2_PDIV_7 (4 << 2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00009719#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9720
Lyudeda3b8912016-02-04 10:43:21 -05009721#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009722#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00009723
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009724/*
9725 * CNL Clocks
9726 */
9727#define DPCLKA_CFGCR0 _MMIO(0x6C200)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009728#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009729 (port) + 10))
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009730#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009731 (port) * 2)
Rodrigo Vivi376faf82018-01-29 15:22:18 -08009732#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9733#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07009734
Matt Roperbefa3722019-07-09 11:39:31 -07009735#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
9736#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24))
9737#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9738 21 : (tc_port) + 12))
9739#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
9740#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9741#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9742
Rodrigo Vivia927c922017-06-09 15:26:04 -07009743/* CNL PLL */
9744#define DPLL0_ENABLE 0x46010
9745#define DPLL1_ENABLE 0x46014
9746#define PLL_ENABLE (1 << 31)
9747#define PLL_LOCK (1 << 30)
9748#define PLL_POWER_ENABLE (1 << 27)
9749#define PLL_POWER_STATE (1 << 26)
9750#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9751
Paulo Zanoni1fa11ee2018-05-21 17:25:48 -07009752#define TBT_PLL_ENABLE _MMIO(0x46020)
9753
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009754#define _MG_PLL1_ENABLE 0x46030
9755#define _MG_PLL2_ENABLE 0x46034
9756#define _MG_PLL3_ENABLE 0x46038
9757#define _MG_PLL4_ENABLE 0x4603C
9758/* Bits are the same as DPLL0_ENABLE */
Lucas De Marchi584fca12019-01-25 14:24:41 -08009759#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009760 _MG_PLL2_ENABLE)
9761
9762#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9763#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9764#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9765#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9766#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009767#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009768#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9769 _MG_REFCLKIN_CTL_PORT1, \
9770 _MG_REFCLKIN_CTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009771
9772#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9773#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9774#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9775#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9776#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009777#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009778#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009779#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009780#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9781 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9782 _MG_CLKTOP2_CORECLKCTL1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009783
9784#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9785#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9786#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9787#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9788#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009789#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009790#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009791#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
Imre Deakbd99ce02018-06-19 19:41:15 +03009792#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
Manasi Navarebcaad532018-08-17 14:52:08 -07009793#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9794#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9795#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9796#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009797#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009798#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
Imre Deakbd99ce02018-06-19 19:41:15 +03009799#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009800#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9801 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9802 _MG_CLKTOP2_HSCLKCTL_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009803
9804#define _MG_PLL_DIV0_PORT1 0x168A00
9805#define _MG_PLL_DIV0_PORT2 0x169A00
9806#define _MG_PLL_DIV0_PORT3 0x16AA00
9807#define _MG_PLL_DIV0_PORT4 0x16BA00
9808#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
Manasi Navare7b19f542018-08-17 14:52:09 -07009809#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9810#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009811#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
Manasi Navare7b19f542018-08-17 14:52:09 -07009812#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009813#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009814#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9815 _MG_PLL_DIV0_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009816
9817#define _MG_PLL_DIV1_PORT1 0x168A04
9818#define _MG_PLL_DIV1_PORT2 0x169A04
9819#define _MG_PLL_DIV1_PORT3 0x16AA04
9820#define _MG_PLL_DIV1_PORT4 0x16BA04
9821#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9822#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9823#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9824#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9825#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9826#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
Manasi Navare7b19f542018-08-17 14:52:09 -07009827#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009828#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009829#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9830 _MG_PLL_DIV1_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009831
9832#define _MG_PLL_LF_PORT1 0x168A08
9833#define _MG_PLL_LF_PORT2 0x169A08
9834#define _MG_PLL_LF_PORT3 0x16AA08
9835#define _MG_PLL_LF_PORT4 0x16BA08
9836#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9837#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9838#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9839#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9840#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9841#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009842#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9843 _MG_PLL_LF_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009844
9845#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9846#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9847#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9848#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9849#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9850#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9851#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9852#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9853#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9854#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009855#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9856 _MG_PLL_FRAC_LOCK_PORT1, \
9857 _MG_PLL_FRAC_LOCK_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009858
9859#define _MG_PLL_SSC_PORT1 0x168A10
9860#define _MG_PLL_SSC_PORT2 0x169A10
9861#define _MG_PLL_SSC_PORT3 0x16AA10
9862#define _MG_PLL_SSC_PORT4 0x16BA10
9863#define MG_PLL_SSC_EN (1 << 28)
9864#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9865#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9866#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9867#define MG_PLL_SSC_FLLEN (1 << 9)
9868#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009869#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9870 _MG_PLL_SSC_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009871
9872#define _MG_PLL_BIAS_PORT1 0x168A14
9873#define _MG_PLL_BIAS_PORT2 0x169A14
9874#define _MG_PLL_BIAS_PORT3 0x16AA14
9875#define _MG_PLL_BIAS_PORT4 0x16BA14
9876#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
Imre Deakbd99ce02018-06-19 19:41:15 +03009877#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009878#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
Imre Deakbd99ce02018-06-19 19:41:15 +03009879#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009880#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
Imre Deakbd99ce02018-06-19 19:41:15 +03009881#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009882#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9883#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
Imre Deakbd99ce02018-06-19 19:41:15 +03009884#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009885#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
Imre Deakbd99ce02018-06-19 19:41:15 +03009886#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009887#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
Imre Deakbd99ce02018-06-19 19:41:15 +03009888#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009889#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9890 _MG_PLL_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009891
9892#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9893#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9894#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9895#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9896#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9897#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9898#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9899#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9900#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
Lucas De Marchi584fca12019-01-25 14:24:41 -08009901#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9902 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9903 _MG_PLL_TDC_COLDST_BIAS_PORT2)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009904
Rodrigo Vivia927c922017-06-09 15:26:04 -07009905#define _CNL_DPLL0_CFGCR0 0x6C000
9906#define _CNL_DPLL1_CFGCR0 0x6C080
9907#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9908#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009909#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009910#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9911#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9912#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9913#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9914#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9915#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9916#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9917#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9918#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9919#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
Manasi Navare442aa272017-09-14 11:31:39 -07009920#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009921#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9922#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9923#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9924
9925#define _CNL_DPLL0_CFGCR1 0x6C004
9926#define _CNL_DPLL1_CFGCR1 0x6C084
9927#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07009928#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009929#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009930#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009931#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9932#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009933#define DPLL_CFGCR1_KDIV_SHIFT (6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009934#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9935#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9936#define DPLL_CFGCR1_KDIV_2 (2 << 6)
Ville Syrjälä2ee7fd12019-02-07 19:32:28 +02009937#define DPLL_CFGCR1_KDIV_3 (4 << 6)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009938#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
Manasi Navare51c83cf2018-05-23 15:44:44 -07009939#define DPLL_CFGCR1_PDIV_SHIFT (2)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009940#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9941#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9942#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9943#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9944#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9945#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009946#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
José Roberto de Souzaa1c5f152019-07-11 10:31:15 -07009947#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
Rodrigo Vivia927c922017-06-09 15:26:04 -07009948#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9949
Paulo Zanoni78b60ce2018-03-28 14:57:57 -07009950#define _ICL_DPLL0_CFGCR0 0x164000
9951#define _ICL_DPLL1_CFGCR0 0x164080
9952#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9953 _ICL_DPLL1_CFGCR0)
9954
9955#define _ICL_DPLL0_CFGCR1 0x164004
9956#define _ICL_DPLL1_CFGCR1 0x164084
9957#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9958 _ICL_DPLL1_CFGCR1)
9959
Lucas De Marchi36ca5332019-07-11 10:31:14 -07009960#define _TGL_DPLL0_CFGCR0 0x164284
9961#define _TGL_DPLL1_CFGCR0 0x16428C
9962/* TODO: add DPLL4 */
9963#define _TGL_TBTPLL_CFGCR0 0x16429C
9964#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
9965 _TGL_DPLL1_CFGCR0, \
9966 _TGL_TBTPLL_CFGCR0)
9967
9968#define _TGL_DPLL0_CFGCR1 0x164288
9969#define _TGL_DPLL1_CFGCR1 0x164290
9970/* TODO: add DPLL4 */
9971#define _TGL_TBTPLL_CFGCR1 0x1642A0
9972#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
9973 _TGL_DPLL1_CFGCR1, \
9974 _TGL_TBTPLL_CFGCR1)
9975
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309976/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009977#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309978#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9979#define BXT_DE_PLL_RATIO_MASK 0xff
9980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009981#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309982#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9983#define BXT_DE_PLL_LOCK (1 << 30)
Ville Syrjälä945f2672017-06-09 15:25:58 -07009984#define CNL_CDCLK_PLL_RATIO(x) (x)
9985#define CNL_CDCLK_PLL_RATIO_MASK 0xff
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309986
A.Sunil Kamath664326f2014-11-24 13:37:44 +05309987/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009988#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02009989#define DC_STATE_DISABLE 0
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009990#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9991#define DC_STATE_EN_DC9 (1 << 3)
9992#define DC_STATE_EN_UPTO_DC6 (2 << 0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309993#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9994
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02009995#define DC_STATE_DEBUG _MMIO(0x45520)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -07009996#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9997#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05309998
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05309999#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
10000#define BXT_REQ_DATA_MASK 0x3F
10001#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
10002#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
10003#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
10004
10005#define BXT_D_CR_DRP0_DUNIT8 0x1000
10006#define BXT_D_CR_DRP0_DUNIT9 0x1200
10007#define BXT_D_CR_DRP0_DUNIT_START 8
10008#define BXT_D_CR_DRP0_DUNIT_END 11
10009#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10010 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10011 BXT_D_CR_DRP0_DUNIT9))
10012#define BXT_DRAM_RANK_MASK 0x3
10013#define BXT_DRAM_RANK_SINGLE 0x1
10014#define BXT_DRAM_RANK_DUAL 0x3
10015#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10016#define BXT_DRAM_WIDTH_SHIFT 4
10017#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10018#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10019#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10020#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10021#define BXT_DRAM_SIZE_MASK (0x7 << 6)
10022#define BXT_DRAM_SIZE_SHIFT 6
Ville Syrjälä88603432019-03-06 22:35:44 +020010023#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10024#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10025#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10026#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10027#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
Ville Syrjäläb185a352019-03-06 22:35:51 +020010028#define BXT_DRAM_TYPE_MASK (0x7 << 22)
10029#define BXT_DRAM_TYPE_SHIFT 22
10030#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10031#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10032#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10033#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +053010034
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010035#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
10036#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
10037#define SKL_REQ_DATA_MASK (0xF << 0)
10038
Ville Syrjäläb185a352019-03-06 22:35:51 +020010039#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10040#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10041#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10042#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10043#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10044#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10045
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010046#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10047#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10048#define SKL_DRAM_S_SHIFT 16
10049#define SKL_DRAM_SIZE_MASK 0x3F
10050#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10051#define SKL_DRAM_WIDTH_SHIFT 8
10052#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10053#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10054#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10055#define SKL_DRAM_RANK_MASK (0x1 << 10)
10056#define SKL_DRAM_RANK_SHIFT 10
Ville Syrjälä6d9c1e92019-03-06 22:35:50 +020010057#define SKL_DRAM_RANK_1 (0x0 << 10)
10058#define SKL_DRAM_RANK_2 (0x1 << 10)
10059#define SKL_DRAM_RANK_MASK (0x1 << 10)
10060#define CNL_DRAM_SIZE_MASK 0x7F
10061#define CNL_DRAM_WIDTH_MASK (0x3 << 7)
10062#define CNL_DRAM_WIDTH_SHIFT 7
10063#define CNL_DRAM_WIDTH_X8 (0x0 << 7)
10064#define CNL_DRAM_WIDTH_X16 (0x1 << 7)
10065#define CNL_DRAM_WIDTH_X32 (0x2 << 7)
10066#define CNL_DRAM_RANK_MASK (0x3 << 9)
10067#define CNL_DRAM_RANK_SHIFT 9
10068#define CNL_DRAM_RANK_1 (0x0 << 9)
10069#define CNL_DRAM_RANK_2 (0x1 << 9)
10070#define CNL_DRAM_RANK_3 (0x2 << 9)
10071#define CNL_DRAM_RANK_4 (0x3 << 9)
Mahesh Kumar5771caf2018-08-24 15:02:22 +053010072
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -030010073/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10074 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010075#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10076#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010077#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10078#define D_COMP_COMP_FORCE (1 << 8)
10079#define D_COMP_COMP_DISABLE (1 << 0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -030010080
Eugeni Dodonov69e94b72012-03-29 12:32:37 -030010081/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +020010082#define _PIPE_WM_LINETIME_A 0x45270
10083#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010084#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -030010085#define PIPE_WM_LINETIME_MASK (0x1ff)
10086#define PIPE_WM_LINETIME_TIME(x) ((x))
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010087#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
10088#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010089
10090/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010091#define SFUSE_STRAP _MMIO(0xc2014)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010092#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10093#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10094#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10095#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10096#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10097#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10098#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10099#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -030010100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010101#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -030010102#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10103
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010104#define WM_DBG _MMIO(0x45280)
Paulo Zanoni5ee8ee82018-06-18 11:09:43 -070010105#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10106#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10107#define WM_DBG_DISALLOW_SPRITE (1 << 2)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -030010108
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010109/* pipe CSC */
10110#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10111#define _PIPE_A_CSC_COEFF_BY 0x49014
10112#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10113#define _PIPE_A_CSC_COEFF_BU 0x4901c
10114#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10115#define _PIPE_A_CSC_COEFF_BV 0x49024
Uma Shankar255fcfb2019-02-11 19:20:23 +053010116
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010117#define _PIPE_A_CSC_MODE 0x49028
Uma Shankar255fcfb2019-02-11 19:20:23 +053010118#define ICL_CSC_ENABLE (1 << 31)
Uma Shankara91de582019-02-11 19:20:24 +053010119#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
Uma Shankar255fcfb2019-02-11 19:20:23 +053010120#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
10121#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
10122#define CSC_MODE_YUV_TO_RGB (1 << 0)
10123
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010124#define _PIPE_A_CSC_PREOFF_HI 0x49030
10125#define _PIPE_A_CSC_PREOFF_ME 0x49034
10126#define _PIPE_A_CSC_PREOFF_LO 0x49038
10127#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10128#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10129#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10130
10131#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10132#define _PIPE_B_CSC_COEFF_BY 0x49114
10133#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10134#define _PIPE_B_CSC_COEFF_BU 0x4911c
10135#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10136#define _PIPE_B_CSC_COEFF_BV 0x49124
10137#define _PIPE_B_CSC_MODE 0x49128
10138#define _PIPE_B_CSC_PREOFF_HI 0x49130
10139#define _PIPE_B_CSC_PREOFF_ME 0x49134
10140#define _PIPE_B_CSC_PREOFF_LO 0x49138
10141#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10142#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10143#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010145#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10146#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10147#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10148#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10149#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10150#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10151#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10152#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10153#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10154#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10155#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10156#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10157#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +020010158
Uma Shankara91de582019-02-11 19:20:24 +053010159/* Pipe Output CSC */
10160#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10161#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10162#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10163#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10164#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10165#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10166#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10167#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10168#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10169#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10170#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10171#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10172
10173#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10174#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10175#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10176#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10177#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10178#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10179#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10180#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10181#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10182#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10183#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10184#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10185
10186#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10187 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10188 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10189#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10190 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10191 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10192#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10193 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10194 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10195#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10196 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10197 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10198#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10199 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10200 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10201#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10202 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10203 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10204#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10205 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10206 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10207#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10208 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10209 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10210#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10211 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10212 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10213#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10214 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10215 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10216#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10217 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10218 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10219#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10220 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10221 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10222
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010223/* pipe degamma/gamma LUTs on IVB+ */
10224#define _PAL_PREC_INDEX_A 0x4A400
10225#define _PAL_PREC_INDEX_B 0x4AC00
10226#define _PAL_PREC_INDEX_C 0x4B400
10227#define PAL_PREC_10_12_BIT (0 << 31)
10228#define PAL_PREC_SPLIT_MODE (1 << 31)
10229#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +020010230#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Ville Syrjälä5bda1ac2019-04-01 23:02:26 +030010231#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010232#define _PAL_PREC_DATA_A 0x4A404
10233#define _PAL_PREC_DATA_B 0x4AC04
10234#define _PAL_PREC_DATA_C 0x4B404
10235#define _PAL_PREC_GC_MAX_A 0x4A410
10236#define _PAL_PREC_GC_MAX_B 0x4AC10
10237#define _PAL_PREC_GC_MAX_C 0x4B410
10238#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10239#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10240#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010241#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10242#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10243#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010244
10245#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10246#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10247#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10248#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
Uma Shankar502da132019-03-29 19:59:16 +053010249#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010250
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +020010251#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10252#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10253#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10254#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10255#define _PRE_CSC_GAMC_DATA_A 0x4A488
10256#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10257#define _PRE_CSC_GAMC_DATA_C 0x4B488
10258
10259#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10260#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10261
Uma Shankar377c70e2019-06-12 12:14:58 +053010262/* ICL Multi segmented gamma */
10263#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10264#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10265#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10266#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10267
10268#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10269#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
10270
10271#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10272 _PAL_PREC_MULTI_SEG_INDEX_A, \
10273 _PAL_PREC_MULTI_SEG_INDEX_B)
10274#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10275 _PAL_PREC_MULTI_SEG_DATA_A, \
10276 _PAL_PREC_MULTI_SEG_DATA_B)
10277
Lionel Landwerlin29dc3732016-03-16 10:57:17 +000010278/* pipe CSC & degamma/gamma LUTs on CHV */
10279#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10280#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10281#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10282#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10283#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10284#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10285#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10286#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10287#define CGM_PIPE_MODE_GAMMA (1 << 2)
10288#define CGM_PIPE_MODE_CSC (1 << 1)
10289#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10290
10291#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10292#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10293#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10294#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10295#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10296#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10297#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10298#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10299
10300#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10301#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10302#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10303#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10304#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10305#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10306#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10307#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10308
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010309/* MIPI DSI registers */
10310
Hans de Goede0ad4dc82017-05-18 13:06:44 +020010311#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010312#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +030010313
Madhav Chauhan292272e2018-10-15 17:27:57 +030010314/* Gen11 DSI */
10315#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10316 dsi0, dsi1)
10317
Deepak Mbcc65702017-02-17 18:13:34 +053010318#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10319#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10320#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10321#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10322
Madhav Chauhan27efd252018-07-05 18:31:48 +053010323#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10324#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10325#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10326 _ICL_DSI_ESC_CLK_DIV0, \
10327 _ICL_DSI_ESC_CLK_DIV1)
10328#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10329#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10330#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10331 _ICL_DPHY_ESC_CLK_DIV0, \
10332 _ICL_DPHY_ESC_CLK_DIV1)
10333#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10334#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10335#define ICL_ESC_CLK_DIV_MASK 0x1ff
10336#define ICL_ESC_CLK_DIV_SHIFT 0
Madhav Chauhanfcfe0bd2018-07-05 19:19:33 +053010337#define DSI_MAX_ESC_CLK 20000 /* in KHz */
Madhav Chauhan27efd252018-07-05 18:31:48 +053010338
Uma Shankaraec02462017-09-25 19:26:01 +053010339/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10340#define GEN4_TIMESTAMP _MMIO(0x2358)
10341#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10342#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10343
Lionel Landwerlindab91782017-11-10 19:08:44 +000010344#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10345#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10346#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10347#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10348#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10349
Uma Shankaraec02462017-09-25 19:26:01 +053010350#define _PIPE_FRMTMSTMP_A 0x70048
10351#define PIPE_FRMTMSTMP(pipe) \
10352 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10353
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010354/* BXT MIPI clock controls */
10355#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10356
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010357#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010358#define BXT_MIPI1_DIV_SHIFT 26
10359#define BXT_MIPI2_DIV_SHIFT 10
10360#define BXT_MIPI_DIV_SHIFT(port) \
10361 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10362 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010363
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010364/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +053010365#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10366#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010367#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10368 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10369 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +053010370#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10371#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010372#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10373 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +053010374 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10375#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010376 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010377/* RX upper control divider to select actual RX clock output from 8x */
10378#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10379#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10380#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10381 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10382 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10383#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10384#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10385#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10386 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10387 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10388#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010389 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010390/* 8/3X divider to select the actual 8/3X clock output from 8x */
10391#define BXT_MIPI1_8X_BY3_SHIFT 19
10392#define BXT_MIPI2_8X_BY3_SHIFT 3
10393#define BXT_MIPI_8X_BY3_SHIFT(port) \
10394 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10395 BXT_MIPI2_8X_BY3_SHIFT)
10396#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10397#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10398#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10399 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10400 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10401#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010402 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010403/* RX lower control divider to select actual RX clock output from 8x */
10404#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10405#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10406#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10407 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10408 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10409#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10410#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10411#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10412 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10413 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10414#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
Paulo Zanoni9e8789e2018-06-12 16:56:54 -070010415 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
Deepak M782d25c2016-02-15 22:43:57 +053010416
10417#define RX_DIVIDER_BIT_1_2 0x3
10418#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +053010419
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010420/* BXT MIPI mode configure */
10421#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10422#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010423#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010424 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10425
10426#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10427#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010428#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010429 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10430
10431#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10432#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010433#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +053010434 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10435
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010436#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010437#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10438#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10439#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +053010440#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010441#define BXT_DSIC_16X_BY2 (1 << 10)
10442#define BXT_DSIC_16X_BY3 (2 << 10)
10443#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010444#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +053010445#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010446#define BXT_DSIA_16X_BY2 (1 << 8)
10447#define BXT_DSIA_16X_BY3 (2 << 8)
10448#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +020010449#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010450#define BXT_DSI_FREQ_SEL_SHIFT 8
10451#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10452
10453#define BXT_DSI_PLL_RATIO_MAX 0x7D
10454#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +053010455#define GLK_DSI_PLL_RATIO_MAX 0x6F
10456#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010457#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +053010458#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010459
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010460#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +053010461#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10462#define BXT_DSI_PLL_LOCKED (1 << 30)
10463
Jani Nikula3230bf12013-08-27 15:12:16 +030010464#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010465#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010466#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010467
10468 /* BXT port control */
10469#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10470#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010471#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +053010472
Madhav Chauhan21652f32018-07-05 19:19:34 +053010473/* ICL DSI MODE control */
10474#define _ICL_DSI_IO_MODECTL_0 0x6B094
10475#define _ICL_DSI_IO_MODECTL_1 0x6B894
10476#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10477 _ICL_DSI_IO_MODECTL_0, \
10478 _ICL_DSI_IO_MODECTL_1)
10479#define COMBO_PHY_MODE_DSI (1 << 0)
10480
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010481/* Display Stream Splitter Control */
10482#define DSS_CTL1 _MMIO(0x67400)
10483#define SPLITTER_ENABLE (1 << 31)
10484#define JOINER_ENABLE (1 << 30)
10485#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10486#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10487#define OVERLAP_PIXELS_MASK (0xf << 16)
10488#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10489#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10490#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010491#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010492
10493#define DSS_CTL2 _MMIO(0x67404)
10494#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10495#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10496#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10497#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10498
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010499#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10500#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10501#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10502 _ICL_PIPE_DSS_CTL1_PB, \
10503 _ICL_PIPE_DSS_CTL1_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010504#define BIG_JOINER_ENABLE (1 << 29)
10505#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10506#define VGA_CENTERING_ENABLE (1 << 27)
10507
Anusha Srivatsa18cde292018-11-01 14:42:16 -070010508#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10509#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10510#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10511 _ICL_PIPE_DSS_CTL2_PB, \
10512 _ICL_PIPE_DSS_CTL2_PC)
Anusha Srivatsa8b1b5582018-10-30 13:56:35 +020010513
Uma Shankar1881a422017-01-25 19:43:23 +053010514#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10515#define STAP_SELECT (1 << 0)
10516
10517#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10518#define HS_IO_CTRL_SELECT (1 << 0)
10519
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010520#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010521#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10522#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +053010523#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +030010524#define DUAL_LINK_MODE_MASK (1 << 26)
10525#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10526#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010527#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010528#define FLOPPED_HSTX (1 << 23)
10529#define DE_INVERT (1 << 19) /* XXX */
10530#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10531#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10532#define AFE_LATCHOUT (1 << 17)
10533#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010534#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10535#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10536#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10537#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +030010538#define CSB_SHIFT 9
10539#define CSB_MASK (3 << 9)
10540#define CSB_20MHZ (0 << 9)
10541#define CSB_10MHZ (1 << 9)
10542#define CSB_40MHZ (2 << 9)
10543#define BANDGAP_MASK (1 << 8)
10544#define BANDGAP_PNW_CIRCUIT (0 << 8)
10545#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010546#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10547#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10548#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10549#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +030010550#define TEARING_EFFECT_MASK (3 << 2)
10551#define TEARING_EFFECT_OFF (0 << 2)
10552#define TEARING_EFFECT_DSI (1 << 2)
10553#define TEARING_EFFECT_GPIO (2 << 2)
10554#define LANE_CONFIGURATION_SHIFT 0
10555#define LANE_CONFIGURATION_MASK (3 << 0)
10556#define LANE_CONFIGURATION_4LANE (0 << 0)
10557#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10558#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10559
10560#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010561#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010562#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010563#define TEARING_EFFECT_DELAY_SHIFT 0
10564#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10565
10566/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010567#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010568
10569/* MIPI DSI Controller and D-PHY registers */
10570
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010571#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010572#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010573#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +030010574#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10575#define ULPS_STATE_MASK (3 << 1)
10576#define ULPS_STATE_ENTER (2 << 1)
10577#define ULPS_STATE_EXIT (1 << 1)
10578#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10579#define DEVICE_READY (1 << 0)
10580
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010581#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010582#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010583#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010584#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010585#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010586#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +030010587#define TEARING_EFFECT (1 << 31)
10588#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10589#define GEN_READ_DATA_AVAIL (1 << 29)
10590#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10591#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10592#define RX_PROT_VIOLATION (1 << 26)
10593#define RX_INVALID_TX_LENGTH (1 << 25)
10594#define ACK_WITH_NO_ERROR (1 << 24)
10595#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10596#define LP_RX_TIMEOUT (1 << 22)
10597#define HS_TX_TIMEOUT (1 << 21)
10598#define DPI_FIFO_UNDERRUN (1 << 20)
10599#define LOW_CONTENTION (1 << 19)
10600#define HIGH_CONTENTION (1 << 18)
10601#define TXDSI_VC_ID_INVALID (1 << 17)
10602#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10603#define TXCHECKSUM_ERROR (1 << 15)
10604#define TXECC_MULTIBIT_ERROR (1 << 14)
10605#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10606#define TXFALSE_CONTROL_ERROR (1 << 12)
10607#define RXDSI_VC_ID_INVALID (1 << 11)
10608#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10609#define RXCHECKSUM_ERROR (1 << 9)
10610#define RXECC_MULTIBIT_ERROR (1 << 8)
10611#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10612#define RXFALSE_CONTROL_ERROR (1 << 6)
10613#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10614#define RX_LP_TX_SYNC_ERROR (1 << 4)
10615#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10616#define RXEOT_SYNC_ERROR (1 << 2)
10617#define RXSOT_SYNC_ERROR (1 << 1)
10618#define RXSOT_ERROR (1 << 0)
10619
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010620#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010621#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010622#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +030010623#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10624#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10625#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10626#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10627#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10628#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10629#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10630#define VID_MODE_FORMAT_MASK (0xf << 7)
10631#define VID_MODE_NOT_SUPPORTED (0 << 7)
10632#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +020010633#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10634#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +030010635#define VID_MODE_FORMAT_RGB888 (4 << 7)
10636#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10637#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10638#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10639#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10640#define DATA_LANES_PRG_REG_SHIFT 0
10641#define DATA_LANES_PRG_REG_MASK (7 << 0)
10642
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010643#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010644#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010645#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010646#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10647
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010648#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010649#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010650#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010651#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10652
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010653#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010654#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010655#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010656#define TURN_AROUND_TIMEOUT_MASK 0x3f
10657
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010658#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010659#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010660#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +030010661#define DEVICE_RESET_TIMER_MASK 0xffff
10662
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010663#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010664#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010665#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +030010666#define VERTICAL_ADDRESS_SHIFT 16
10667#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10668#define HORIZONTAL_ADDRESS_SHIFT 0
10669#define HORIZONTAL_ADDRESS_MASK 0xffff
10670
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010671#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010672#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010673#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010674#define DBI_FIFO_EMPTY_HALF (0 << 0)
10675#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10676#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10677
10678/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010679#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010680#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010681#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010682
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010683#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010684#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010685#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010686
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010687#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010688#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010689#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010690
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010691#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010692#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010693#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010694
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010695#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010696#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010697#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010698
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010699#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010700#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010701#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010702
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010703#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010704#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010705#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010706
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010707#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010708#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010709#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010710
Jani Nikula3230bf12013-08-27 15:12:16 +030010711/* regs above are bits 15:0 */
10712
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010713#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010714#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010715#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010716#define DPI_LP_MODE (1 << 6)
10717#define BACKLIGHT_OFF (1 << 5)
10718#define BACKLIGHT_ON (1 << 4)
10719#define COLOR_MODE_OFF (1 << 3)
10720#define COLOR_MODE_ON (1 << 2)
10721#define TURN_ON (1 << 1)
10722#define SHUTDOWN (1 << 0)
10723
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010724#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010725#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010726#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010727#define COMMAND_BYTE_SHIFT 0
10728#define COMMAND_BYTE_MASK (0x3f << 0)
10729
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010730#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010731#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010732#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010733#define MASTER_INIT_TIMER_SHIFT 0
10734#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10735
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010736#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010737#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010738#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010739 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010740#define MAX_RETURN_PKT_SIZE_SHIFT 0
10741#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10742
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010743#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010744#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010745#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010746#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10747#define DISABLE_VIDEO_BTA (1 << 3)
10748#define IP_TG_CONFIG (1 << 2)
10749#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10750#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10751#define VIDEO_MODE_BURST (3 << 0)
10752
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010753#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010754#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010755#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +030010756#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10757#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +030010758#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10759#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10760#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10761#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10762#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10763#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10764#define CLOCKSTOP (1 << 1)
10765#define EOT_DISABLE (1 << 0)
10766
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010767#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010768#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010769#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +030010770#define LP_BYTECLK_SHIFT 0
10771#define LP_BYTECLK_MASK (0xffff << 0)
10772
Deepak Mb426f982017-02-17 18:13:30 +053010773#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10774#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10775#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10776
10777#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10778#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10779#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10780
Jani Nikula3230bf12013-08-27 15:12:16 +030010781/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010782#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010783#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010784#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010785
10786/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010787#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010788#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010789#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +030010790
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010791#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010792#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010793#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010794#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010795#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010796#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030010797#define LONG_PACKET_WORD_COUNT_SHIFT 8
10798#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10799#define SHORT_PACKET_PARAM_SHIFT 8
10800#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10801#define VIRTUAL_CHANNEL_SHIFT 6
10802#define VIRTUAL_CHANNEL_MASK (3 << 6)
10803#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +030010804#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +030010805/* data type values, see include/video/mipi_display.h */
10806
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010807#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010808#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010809#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +030010810#define DPI_FIFO_EMPTY (1 << 28)
10811#define DBI_FIFO_EMPTY (1 << 27)
10812#define LP_CTRL_FIFO_EMPTY (1 << 26)
10813#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10814#define LP_CTRL_FIFO_FULL (1 << 24)
10815#define HS_CTRL_FIFO_EMPTY (1 << 18)
10816#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10817#define HS_CTRL_FIFO_FULL (1 << 16)
10818#define LP_DATA_FIFO_EMPTY (1 << 10)
10819#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10820#define LP_DATA_FIFO_FULL (1 << 8)
10821#define HS_DATA_FIFO_EMPTY (1 << 2)
10822#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10823#define HS_DATA_FIFO_FULL (1 << 0)
10824
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010825#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010826#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010827#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +030010828#define DBI_HS_LP_MODE_MASK (1 << 0)
10829#define DBI_LP_MODE (1 << 0)
10830#define DBI_HS_MODE (0 << 0)
10831
Shashank Sharma4ad83e92014-06-02 18:07:47 +053010832#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020010833#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020010834#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +030010835#define EXIT_ZERO_COUNT_SHIFT 24
10836#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10837#define TRAIL_COUNT_SHIFT 16
10838#define TRAIL_COUNT_MASK (0x1f << 16)
10839#define CLK_ZERO_COUNT_SHIFT 8
10840#define CLK_ZERO_COUNT_MASK (0xff << 8)
10841#define PREPARE_COUNT_SHIFT 0
10842#define PREPARE_COUNT_MASK (0x3f << 0)
10843
Madhav Chauhan146cdf32018-07-10 15:10:05 +053010844#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10845#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10846#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10847 _ICL_DSI_T_INIT_MASTER_0,\
10848 _ICL_DSI_T_INIT_MASTER_1)
10849
Madhav Chauhan33868a92018-09-16 16:23:28 +053010850#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10851#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10852#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10853 _DPHY_CLK_TIMING_PARAM_0,\
10854 _DPHY_CLK_TIMING_PARAM_1)
10855#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10856#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10857#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10858 _DSI_CLK_TIMING_PARAM_0,\
10859 _DSI_CLK_TIMING_PARAM_1)
10860#define CLK_PREPARE_OVERRIDE (1 << 31)
10861#define CLK_PREPARE(x) ((x) << 28)
10862#define CLK_PREPARE_MASK (0x7 << 28)
10863#define CLK_PREPARE_SHIFT 28
10864#define CLK_ZERO_OVERRIDE (1 << 27)
10865#define CLK_ZERO(x) ((x) << 20)
10866#define CLK_ZERO_MASK (0xf << 20)
10867#define CLK_ZERO_SHIFT 20
10868#define CLK_PRE_OVERRIDE (1 << 19)
10869#define CLK_PRE(x) ((x) << 16)
10870#define CLK_PRE_MASK (0x3 << 16)
10871#define CLK_PRE_SHIFT 16
10872#define CLK_POST_OVERRIDE (1 << 15)
10873#define CLK_POST(x) ((x) << 8)
10874#define CLK_POST_MASK (0x7 << 8)
10875#define CLK_POST_SHIFT 8
10876#define CLK_TRAIL_OVERRIDE (1 << 7)
10877#define CLK_TRAIL(x) ((x) << 0)
10878#define CLK_TRAIL_MASK (0xf << 0)
10879#define CLK_TRAIL_SHIFT 0
10880
10881#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10882#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10883#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10884 _DPHY_DATA_TIMING_PARAM_0,\
10885 _DPHY_DATA_TIMING_PARAM_1)
10886#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10887#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10888#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10889 _DSI_DATA_TIMING_PARAM_0,\
10890 _DSI_DATA_TIMING_PARAM_1)
10891#define HS_PREPARE_OVERRIDE (1 << 31)
10892#define HS_PREPARE(x) ((x) << 24)
10893#define HS_PREPARE_MASK (0x7 << 24)
10894#define HS_PREPARE_SHIFT 24
10895#define HS_ZERO_OVERRIDE (1 << 23)
10896#define HS_ZERO(x) ((x) << 16)
10897#define HS_ZERO_MASK (0xf << 16)
10898#define HS_ZERO_SHIFT 16
10899#define HS_TRAIL_OVERRIDE (1 << 15)
10900#define HS_TRAIL(x) ((x) << 8)
10901#define HS_TRAIL_MASK (0x7 << 8)
10902#define HS_TRAIL_SHIFT 8
10903#define HS_EXIT_OVERRIDE (1 << 7)
10904#define HS_EXIT(x) ((x) << 0)
10905#define HS_EXIT_MASK (0x7 << 0)
10906#define HS_EXIT_SHIFT 0
10907
Madhav Chauhan35c37ad2018-09-16 16:23:30 +053010908#define _DPHY_TA_TIMING_PARAM_0 0x162188
10909#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10910#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10911 _DPHY_TA_TIMING_PARAM_0,\
10912 _DPHY_TA_TIMING_PARAM_1)
10913#define _DSI_TA_TIMING_PARAM_0 0x6b098
10914#define _DSI_TA_TIMING_PARAM_1 0x6b898
10915#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10916 _DSI_TA_TIMING_PARAM_0,\
10917 _DSI_TA_TIMING_PARAM_1)
10918#define TA_SURE_OVERRIDE (1 << 31)
10919#define TA_SURE(x) ((x) << 16)
10920#define TA_SURE_MASK (0x1f << 16)
10921#define TA_SURE_SHIFT 16
10922#define TA_GO_OVERRIDE (1 << 15)
10923#define TA_GO(x) ((x) << 8)
10924#define TA_GO_MASK (0xf << 8)
10925#define TA_GO_SHIFT 8
10926#define TA_GET_OVERRIDE (1 << 7)
10927#define TA_GET(x) ((x) << 0)
10928#define TA_GET_MASK (0xf << 0)
10929#define TA_GET_SHIFT 0
10930
Madhav Chauhan5ffce252018-10-15 17:27:58 +030010931/* DSI transcoder configuration */
10932#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10933#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10934#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10935 _DSI_TRANS_FUNC_CONF_0,\
10936 _DSI_TRANS_FUNC_CONF_1)
10937#define OP_MODE_MASK (0x3 << 28)
10938#define OP_MODE_SHIFT 28
10939#define CMD_MODE_NO_GATE (0x0 << 28)
10940#define CMD_MODE_TE_GATE (0x1 << 28)
10941#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10942#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10943#define LINK_READY (1 << 20)
10944#define PIX_FMT_MASK (0x3 << 16)
10945#define PIX_FMT_SHIFT 16
10946#define PIX_FMT_RGB565 (0x0 << 16)
10947#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10948#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10949#define PIX_FMT_RGB888 (0x3 << 16)
10950#define PIX_FMT_RGB101010 (0x4 << 16)
10951#define PIX_FMT_RGB121212 (0x5 << 16)
10952#define PIX_FMT_COMPRESSED (0x6 << 16)
10953#define BGR_TRANSMISSION (1 << 15)
10954#define PIX_VIRT_CHAN(x) ((x) << 12)
10955#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10956#define PIX_VIRT_CHAN_SHIFT 12
10957#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10958#define PIX_BUF_THRESHOLD_SHIFT 10
10959#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10960#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10961#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10962#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10963#define CONTINUOUS_CLK_MASK (0x3 << 8)
10964#define CONTINUOUS_CLK_SHIFT 8
10965#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10966#define CLK_HS_OR_LP (0x2 << 8)
10967#define CLK_HS_CONTINUOUS (0x3 << 8)
10968#define LINK_CALIBRATION_MASK (0x3 << 4)
10969#define LINK_CALIBRATION_SHIFT 4
10970#define CALIBRATION_DISABLED (0x0 << 4)
10971#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10972#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10973#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10974#define EOTP_DISABLED (1 << 0)
10975
Madhav Chauhan60230aa2018-10-15 17:28:06 +030010976#define _DSI_CMD_RXCTL_0 0x6b0d4
10977#define _DSI_CMD_RXCTL_1 0x6b8d4
10978#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10979 _DSI_CMD_RXCTL_0,\
10980 _DSI_CMD_RXCTL_1)
10981#define READ_UNLOADS_DW (1 << 16)
10982#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10983#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10984#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10985#define RECEIVED_RESET_TRIGGER (1 << 12)
10986#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10987#define RECEIVED_CRC_WAS_LOST (1 << 10)
10988#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10989#define NUMBER_RX_PLOAD_DW_SHIFT 0
10990
10991#define _DSI_CMD_TXCTL_0 0x6b0d0
10992#define _DSI_CMD_TXCTL_1 0x6b8d0
10993#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10994 _DSI_CMD_TXCTL_0,\
10995 _DSI_CMD_TXCTL_1)
10996#define KEEP_LINK_IN_HS (1 << 24)
10997#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10998#define FREE_HEADER_CREDIT_SHIFT 0x8
10999#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11000#define FREE_PLOAD_CREDIT_SHIFT 0
11001#define MAX_HEADER_CREDIT 0x10
11002#define MAX_PLOAD_CREDIT 0x40
11003
Madhav Chauhan808517e2018-10-30 13:56:26 +020011004#define _DSI_CMD_TXHDR_0 0x6b100
11005#define _DSI_CMD_TXHDR_1 0x6b900
11006#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11007 _DSI_CMD_TXHDR_0,\
11008 _DSI_CMD_TXHDR_1)
11009#define PAYLOAD_PRESENT (1 << 31)
11010#define LP_DATA_TRANSFER (1 << 30)
11011#define VBLANK_FENCE (1 << 29)
11012#define PARAM_WC_MASK (0xffff << 8)
11013#define PARAM_WC_LOWER_SHIFT 8
11014#define PARAM_WC_UPPER_SHIFT 16
11015#define VC_MASK (0x3 << 6)
11016#define VC_SHIFT 6
11017#define DT_MASK (0x3f << 0)
11018#define DT_SHIFT 0
11019
11020#define _DSI_CMD_TXPYLD_0 0x6b104
11021#define _DSI_CMD_TXPYLD_1 0x6b904
11022#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11023 _DSI_CMD_TXPYLD_0,\
11024 _DSI_CMD_TXPYLD_1)
11025
Madhav Chauhan60230aa2018-10-15 17:28:06 +030011026#define _DSI_LP_MSG_0 0x6b0d8
11027#define _DSI_LP_MSG_1 0x6b8d8
11028#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11029 _DSI_LP_MSG_0,\
11030 _DSI_LP_MSG_1)
11031#define LPTX_IN_PROGRESS (1 << 17)
11032#define LINK_IN_ULPS (1 << 16)
11033#define LINK_ULPS_TYPE_LP11 (1 << 8)
11034#define LINK_ENTER_ULPS (1 << 0)
11035
Madhav Chauhan8bffd202018-10-30 13:56:21 +020011036/* DSI timeout registers */
11037#define _DSI_HSTX_TO_0 0x6b044
11038#define _DSI_HSTX_TO_1 0x6b844
11039#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11040 _DSI_HSTX_TO_0,\
11041 _DSI_HSTX_TO_1)
11042#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11043#define HSTX_TIMEOUT_VALUE_SHIFT 16
11044#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11045#define HSTX_TIMED_OUT (1 << 0)
11046
11047#define _DSI_LPRX_HOST_TO_0 0x6b048
11048#define _DSI_LPRX_HOST_TO_1 0x6b848
11049#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11050 _DSI_LPRX_HOST_TO_0,\
11051 _DSI_LPRX_HOST_TO_1)
11052#define LPRX_TIMED_OUT (1 << 16)
11053#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11054#define LPRX_TIMEOUT_VALUE_SHIFT 0
11055#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11056
11057#define _DSI_PWAIT_TO_0 0x6b040
11058#define _DSI_PWAIT_TO_1 0x6b840
11059#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11060 _DSI_PWAIT_TO_0,\
11061 _DSI_PWAIT_TO_1)
11062#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11063#define PRESET_TIMEOUT_VALUE_SHIFT 16
11064#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11065#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11066#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11067#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11068
11069#define _DSI_TA_TO_0 0x6b04c
11070#define _DSI_TA_TO_1 0x6b84c
11071#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11072 _DSI_TA_TO_0,\
11073 _DSI_TA_TO_1)
11074#define TA_TIMED_OUT (1 << 16)
11075#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11076#define TA_TIMEOUT_VALUE_SHIFT 0
11077#define TA_TIMEOUT_VALUE(x) ((x) << 0)
11078
Jani Nikula3230bf12013-08-27 15:12:16 +030011079/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011080#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011081#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011082#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011083
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011084#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11085#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11086#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +030011087#define LP_HS_SSW_CNT_SHIFT 16
11088#define LP_HS_SSW_CNT_MASK (0xffff << 16)
11089#define HS_LP_PWR_SW_CNT_SHIFT 0
11090#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11091
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011092#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011093#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011094#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011095#define STOP_STATE_STALL_COUNTER_SHIFT 0
11096#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11097
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011098#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011099#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011100#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011101#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011102#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011103#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +030011104#define RX_CONTENTION_DETECTED (1 << 0)
11105
11106/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011107#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +030011108#define DBI_TYPEC_ENABLE (1 << 31)
11109#define DBI_TYPEC_WIP (1 << 30)
11110#define DBI_TYPEC_OPTION_SHIFT 28
11111#define DBI_TYPEC_OPTION_MASK (3 << 28)
11112#define DBI_TYPEC_FREQ_SHIFT 24
11113#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11114#define DBI_TYPEC_OVERRIDE (1 << 8)
11115#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11116#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11117
11118
11119/* MIPI adapter registers */
11120
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011121#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011122#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011123#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +030011124#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11125#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11126#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11127#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11128#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11129#define READ_REQUEST_PRIORITY_SHIFT 3
11130#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11131#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11132#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11133#define RGB_FLIP_TO_BGR (1 << 2)
11134
Jani Nikula6b93e9c2016-03-15 21:51:12 +020011135#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011136#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +053011137#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +053011138#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11139#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11140#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11141#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11142#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11143#define GLK_LP_WAKE (1 << 22)
11144#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11145#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11146#define GLK_FIREWALL_ENABLE (1 << 16)
11147#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11148#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11149#define BXT_DSC_ENABLE (1 << 3)
11150#define BXT_RGB_FLIP (1 << 2)
11151#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11152#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +053011153
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011154#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011155#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011156#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011157#define DATA_MEM_ADDRESS_SHIFT 5
11158#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11159#define DATA_VALID (1 << 0)
11160
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011161#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011162#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011163#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011164#define DATA_LENGTH_SHIFT 0
11165#define DATA_LENGTH_MASK (0xfffff << 0)
11166
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011167#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011168#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011169#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +030011170#define COMMAND_MEM_ADDRESS_SHIFT 5
11171#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11172#define AUTO_PWG_ENABLE (1 << 2)
11173#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11174#define COMMAND_VALID (1 << 0)
11175
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011176#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011177#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011178#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +030011179#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11180#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11181
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011182#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011183#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011184#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +030011185
Shashank Sharma4ad83e92014-06-02 18:07:47 +053011186#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +020011187#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011188#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +030011189#define READ_DATA_VALID(n) (1 << (n))
11190
Peter Antoine3bbaba02015-07-10 20:13:11 +030011191/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011192#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +030011193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011194#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
11195#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
11196#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
11197#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
11198#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Tomasz Lis74ba22e2018-05-02 15:31:42 -070011199/* Media decoder 2 MOCS registers */
11200#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
Peter Antoine3bbaba02015-07-10 20:13:11 +030011201
Oscar Mateo73f4e8a2018-05-08 14:29:35 -070011202#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11203#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11204#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11205#define PMFLUSHDONE_LNEBLK (1 << 22)
11206
Tim Gored5165eb2016-02-04 11:49:34 +000011207/* gamt regs */
11208#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11209#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11210#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11211#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11212#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11213
Ville Syrjälä93564042017-08-24 22:10:51 +030011214#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11215#define MMCD_PCLA (1 << 31)
11216#define MMCD_HOTSPOT_EN (1 << 27)
11217
Paulo Zanoniad186f32018-02-05 13:40:43 -020011218#define _ICL_PHY_MISC_A 0x64C00
11219#define _ICL_PHY_MISC_B 0x64C04
11220#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11221 _ICL_PHY_MISC_B)
Matt Roperbdeb18d2019-06-18 10:51:31 -070011222#define ICL_PHY_MISC_MUX_DDID (1 << 28)
Paulo Zanoniad186f32018-02-05 13:40:43 -020011223#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11224
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011225/* Icelake Display Stream Compression Registers */
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011226#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11227#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011228#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11229#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11230#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11231#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11232#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11233 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11234 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11235#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11236 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11237 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11238#define DSC_VBR_ENABLE (1 << 19)
11239#define DSC_422_ENABLE (1 << 18)
11240#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11241#define DSC_BLOCK_PREDICTION (1 << 16)
11242#define DSC_LINE_BUF_DEPTH_SHIFT 12
11243#define DSC_BPC_SHIFT 8
11244#define DSC_VER_MIN_SHIFT 4
11245#define DSC_VER_MAJ (0x1 << 0)
11246
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011247#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11248#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011249#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11250#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11251#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11252#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11253#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11254 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11255 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11256#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11257 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11258 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11259#define DSC_BPP(bpp) ((bpp) << 0)
11260
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011261#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11262#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011263#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11264#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11265#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11266#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11267#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11268 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11269 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11270#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11271 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11272 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11273#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11274#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11275
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011276#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11277#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011278#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11279#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11280#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11281#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11282#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11283 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11284 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11285#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11286 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11287 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11288#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11289#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11290
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011291#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11292#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011293#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11294#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11295#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11296#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11297#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11298 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11299 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11300#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011301 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011302 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11303#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11304#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11305
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011306#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11307#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011308#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11309#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11310#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11311#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11312#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11313 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11314 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11315#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
Manasi Navare5df52392018-08-23 18:48:07 -070011316 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011317 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011318#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011319#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11320
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011321#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11322#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011323#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11324#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11325#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11326#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11327#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11328 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11329 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11330#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11331 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11332 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011333#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11334#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011335#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11336#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11337
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011338#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11339#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011340#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11341#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11342#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11343#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11344#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11345 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11346 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11347#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11348 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11349 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11350#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11351#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11352
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011353#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11354#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011355#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11356#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11357#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11358#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11359#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11360 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11361 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11362#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11363 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11364 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11365#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11366#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11367
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011368#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11369#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011370#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11371#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11372#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11373#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11374#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11375 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11376 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11377#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11378 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11379 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11380#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11381#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11382
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011383#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11384#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011385#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11386#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11387#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11388#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11389#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11390 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11391 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11392#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11393 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11394 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11395#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11396#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11397#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11398#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11399
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011400#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11401#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011402#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11403#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11404#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11405#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11406#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11407 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11408 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11409#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11410 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11411 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11412
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011413#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11414#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011415#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11416#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11417#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11418#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11419#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11420 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11421 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11422#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11423 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11424 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11425
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011426#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11427#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011428#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11429#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11430#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11431#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11432#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11433 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11434 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11435#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11436 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11437 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11438
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011439#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11440#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011441#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11442#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11443#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11444#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11445#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11446 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11447 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11448#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11449 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11450 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11451
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011452#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11453#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011454#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11455#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11456#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11457#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11458#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11459 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11460 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11461#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11462 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11463 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11464
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011465#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11466#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011467#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11468#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11469#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11470#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11471#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11472 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11473 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11474#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11475 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11476 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
Anusha Srivatsa35b876d2018-10-30 17:19:17 -070011477#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011478#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
Anusha Srivatsa6f15a7d2018-07-20 14:42:42 -070011479#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
Anusha Srivatsa2efbb2f2018-07-17 14:10:59 -070011480
Anusha Srivatsadbda5112018-07-17 14:11:00 -070011481/* Icelake Rate Control Buffer Threshold Registers */
11482#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11483#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11484#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11485#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11486#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11487#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11488#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11489#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11490#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11491#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11492#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11493#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11494#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11495 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11496 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11497#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11498 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11499 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11500#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11501 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11502 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11503#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11504 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11505 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11506
11507#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11508#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11509#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11510#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11511#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11512#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11513#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11514#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11515#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11516#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11517#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11518#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11519#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11520 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11521 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11522#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11523 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11524 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11525#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11526 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11527 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11528#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11529 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11530 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11531
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011532#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011533#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11534#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
Animesh Mannadb7295c2018-07-24 17:28:11 -070011535#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11536#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11537#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
Paulo Zanonib9fcdda2018-07-25 12:59:27 -070011538
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011539#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011540#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11541
Anusha Srivatsaa6576a82018-11-01 11:55:57 -070011542#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
Paulo Zanoni39d1e2342018-08-01 10:34:41 -070011543#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11544
Jesse Barnes585fb112008-07-29 11:54:06 -070011545#endif /* _I915_REG_H_ */